Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1 | /* |
Sujith Manoharan | 5b68138 | 2011-05-17 13:36:18 +0530 | [diff] [blame] | 2 | * Copyright (c) 2008-2011 Atheros Communications Inc. |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3 | * |
| 4 | * Permission to use, copy, modify, and/or distribute this software for any |
| 5 | * purpose with or without fee is hereby granted, provided that the above |
| 6 | * copyright notice and this permission notice appear in all copies. |
| 7 | * |
| 8 | * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES |
| 9 | * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF |
| 10 | * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR |
| 11 | * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES |
| 12 | * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN |
| 13 | * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF |
| 14 | * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. |
| 15 | */ |
| 16 | |
| 17 | #ifndef HW_H |
| 18 | #define HW_H |
| 19 | |
| 20 | #include <linux/if_ether.h> |
| 21 | #include <linux/delay.h> |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 22 | #include <linux/io.h> |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 23 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 24 | #include "mac.h" |
| 25 | #include "ani.h" |
| 26 | #include "eeprom.h" |
| 27 | #include "calib.h" |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 28 | #include "reg.h" |
| 29 | #include "phy.h" |
Luis R. Rodriguez | af03abe | 2009-09-09 02:33:11 -0700 | [diff] [blame] | 30 | #include "btcoex.h" |
Luis R. Rodriguez | a085ff7 | 2008-12-23 15:58:51 -0800 | [diff] [blame] | 31 | |
Luis R. Rodriguez | 203c480 | 2009-03-30 22:30:33 -0400 | [diff] [blame] | 32 | #include "../regd.h" |
Bob Copeland | 3a702e4 | 2009-03-30 22:30:29 -0400 | [diff] [blame] | 33 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 34 | #define ATHEROS_VENDOR_ID 0x168c |
Luis R. Rodriguez | 7976b42 | 2009-09-23 23:07:02 -0400 | [diff] [blame] | 35 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 36 | #define AR5416_DEVID_PCI 0x0023 |
| 37 | #define AR5416_DEVID_PCIE 0x0024 |
| 38 | #define AR9160_DEVID_PCI 0x0027 |
| 39 | #define AR9280_DEVID_PCI 0x0029 |
| 40 | #define AR9280_DEVID_PCIE 0x002a |
| 41 | #define AR9285_DEVID_PCIE 0x002b |
Luis R. Rodriguez | 5ffaf8a | 2010-02-02 11:58:33 -0500 | [diff] [blame] | 42 | #define AR2427_DEVID_PCIE 0x002c |
Senthil Balasubramanian | db3cc53 | 2010-04-15 17:38:18 -0400 | [diff] [blame] | 43 | #define AR9287_DEVID_PCI 0x002d |
| 44 | #define AR9287_DEVID_PCIE 0x002e |
| 45 | #define AR9300_DEVID_PCIE 0x0030 |
Vasanthakumar Thiagarajan | b99a7be | 2011-04-19 19:28:59 +0530 | [diff] [blame] | 46 | #define AR9300_DEVID_AR9340 0x0031 |
Vasanthakumar Thiagarajan | 3050c91 | 2010-12-06 04:27:36 -0800 | [diff] [blame] | 47 | #define AR9300_DEVID_AR9485_PCIE 0x0032 |
Luis R. Rodriguez | 5a63ef0 | 2011-08-24 15:36:08 -0700 | [diff] [blame] | 48 | #define AR9300_DEVID_AR9580 0x0033 |
Rajkumar Manoharan | 423e38e | 2011-10-13 11:00:44 +0530 | [diff] [blame] | 49 | #define AR9300_DEVID_AR9462 0x0034 |
Gabor Juhos | 0368930 | 2011-06-21 11:23:22 +0200 | [diff] [blame] | 50 | #define AR9300_DEVID_AR9330 0x0035 |
Luis R. Rodriguez | 7976b42 | 2009-09-23 23:07:02 -0400 | [diff] [blame] | 51 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 52 | #define AR5416_AR9100_DEVID 0x000b |
Luis R. Rodriguez | 7976b42 | 2009-09-23 23:07:02 -0400 | [diff] [blame] | 53 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 54 | #define AR_SUBVENDOR_ID_NOG 0x0e11 |
| 55 | #define AR_SUBVENDOR_ID_NEW_A 0x7065 |
| 56 | #define AR5416_MAGIC 0x19641014 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 57 | |
Vasanthakumar Thiagarajan | fe12946 | 2009-09-09 15:25:50 +0530 | [diff] [blame] | 58 | #define AR9280_COEX2WIRE_SUBSYSID 0x309b |
| 59 | #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa |
| 60 | #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab |
| 61 | |
Luis R. Rodriguez | e3d01bf | 2009-09-13 23:11:13 -0700 | [diff] [blame] | 62 | #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1) |
| 63 | |
Luis R. Rodriguez | cfe8cba | 2009-09-13 23:39:31 -0700 | [diff] [blame] | 64 | #define ATH_DEFAULT_NOISE_FLOOR -95 |
| 65 | |
John W. Linville | 04658fb | 2009-11-13 13:12:59 -0500 | [diff] [blame] | 66 | #define ATH9K_RSSI_BAD -128 |
Luis R. Rodriguez | 990b70a | 2009-09-13 23:55:05 -0700 | [diff] [blame] | 67 | |
Felix Fietkau | cac4220 | 2010-10-09 02:39:30 +0200 | [diff] [blame] | 68 | #define ATH9K_NUM_CHANNELS 38 |
| 69 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 70 | /* Register read/write primitives */ |
Luis R. Rodriguez | 9e4bffd | 2009-09-10 16:11:21 -0700 | [diff] [blame] | 71 | #define REG_WRITE(_ah, _reg, _val) \ |
Felix Fietkau | f9f84e9 | 2011-03-23 20:57:24 +0100 | [diff] [blame] | 72 | (_ah)->reg_ops.write((_ah), (_val), (_reg)) |
Luis R. Rodriguez | 9e4bffd | 2009-09-10 16:11:21 -0700 | [diff] [blame] | 73 | |
| 74 | #define REG_READ(_ah, _reg) \ |
Felix Fietkau | f9f84e9 | 2011-03-23 20:57:24 +0100 | [diff] [blame] | 75 | (_ah)->reg_ops.read((_ah), (_reg)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 76 | |
Sujith Manoharan | 09a525d | 2011-01-04 13:17:18 +0530 | [diff] [blame] | 77 | #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \ |
Felix Fietkau | f9f84e9 | 2011-03-23 20:57:24 +0100 | [diff] [blame] | 78 | (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt)) |
Sujith Manoharan | 09a525d | 2011-01-04 13:17:18 +0530 | [diff] [blame] | 79 | |
Felix Fietkau | 845e03c | 2011-03-23 20:57:25 +0100 | [diff] [blame] | 80 | #define REG_RMW(_ah, _reg, _set, _clr) \ |
| 81 | (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr)) |
| 82 | |
Sujith | 20b3efd | 2010-04-16 11:53:55 +0530 | [diff] [blame] | 83 | #define ENABLE_REGWRITE_BUFFER(_ah) \ |
| 84 | do { \ |
Felix Fietkau | f9f84e9 | 2011-03-23 20:57:24 +0100 | [diff] [blame] | 85 | if ((_ah)->reg_ops.enable_write_buffer) \ |
| 86 | (_ah)->reg_ops.enable_write_buffer((_ah)); \ |
Sujith | 20b3efd | 2010-04-16 11:53:55 +0530 | [diff] [blame] | 87 | } while (0) |
| 88 | |
Sujith | 20b3efd | 2010-04-16 11:53:55 +0530 | [diff] [blame] | 89 | #define REGWRITE_BUFFER_FLUSH(_ah) \ |
| 90 | do { \ |
Felix Fietkau | f9f84e9 | 2011-03-23 20:57:24 +0100 | [diff] [blame] | 91 | if ((_ah)->reg_ops.write_flush) \ |
| 92 | (_ah)->reg_ops.write_flush((_ah)); \ |
Sujith | 20b3efd | 2010-04-16 11:53:55 +0530 | [diff] [blame] | 93 | } while (0) |
| 94 | |
Rajkumar Manoharan | 2652620 | 2011-07-29 17:38:08 +0530 | [diff] [blame] | 95 | #define PR_EEP(_s, _val) \ |
| 96 | do { \ |
| 97 | len += snprintf(buf + len, size - len, "%20s : %10d\n", \ |
| 98 | _s, (_val)); \ |
| 99 | } while (0) |
| 100 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 101 | #define SM(_v, _f) (((_v) << _f##_S) & _f) |
| 102 | #define MS(_v, _f) (((_v) & _f) >> _f##_S) |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 103 | #define REG_RMW_FIELD(_a, _r, _f, _v) \ |
Felix Fietkau | 845e03c | 2011-03-23 20:57:25 +0100 | [diff] [blame] | 104 | REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f)) |
Luis R. Rodriguez | 1547da3 | 2010-04-15 17:39:15 -0400 | [diff] [blame] | 105 | #define REG_READ_FIELD(_a, _r, _f) \ |
| 106 | (((REG_READ(_a, _r) & _f) >> _f##_S)) |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 107 | #define REG_SET_BIT(_a, _r, _f) \ |
Felix Fietkau | 845e03c | 2011-03-23 20:57:25 +0100 | [diff] [blame] | 108 | REG_RMW(_a, _r, (_f), 0) |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 109 | #define REG_CLR_BIT(_a, _r, _f) \ |
Felix Fietkau | 845e03c | 2011-03-23 20:57:25 +0100 | [diff] [blame] | 110 | REG_RMW(_a, _r, 0, (_f)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 111 | |
Rajkumar Manoharan | e7fc633 | 2011-03-15 23:11:35 +0530 | [diff] [blame] | 112 | #define DO_DELAY(x) do { \ |
| 113 | if (((++(x) % 64) == 0) && \ |
| 114 | (ath9k_hw_common(ah)->bus_ops->ath_bus_type \ |
| 115 | != ATH_USB)) \ |
| 116 | udelay(1); \ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 117 | } while (0) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 118 | |
Felix Fietkau | a9b6b25 | 2011-03-23 20:57:27 +0100 | [diff] [blame] | 119 | #define REG_WRITE_ARRAY(iniarray, column, regWr) \ |
| 120 | ath9k_hw_write_array(ah, iniarray, column, &(regWr)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 121 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 122 | #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0 |
| 123 | #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1 |
| 124 | #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2 |
| 125 | #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3 |
Vasanthakumar Thiagarajan | 1773912 | 2009-08-26 21:08:50 +0530 | [diff] [blame] | 126 | #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4 |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 127 | #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5 |
| 128 | #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6 |
Mohammed Shafi Shajakhan | 93d36e9 | 2011-11-30 10:41:14 +0530 | [diff] [blame^] | 129 | #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16 |
| 130 | #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17 |
| 131 | #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18 |
| 132 | #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19 |
| 133 | #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14 |
| 134 | #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13 |
| 135 | #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9 |
| 136 | #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8 |
| 137 | #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d |
| 138 | #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 139 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 140 | #define AR_GPIOD_MASK 0x00001FFF |
| 141 | #define AR_GPIO_BIT(_gpio) (1 << (_gpio)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 142 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 143 | #define BASE_ACTIVATE_DELAY 100 |
Vasanthakumar Thiagarajan | 0b488ac | 2011-04-20 10:26:15 +0530 | [diff] [blame] | 144 | #define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100) |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 145 | #define COEF_SCALE_S 24 |
| 146 | #define HT40_CHANNEL_CENTER_SHIFT 10 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 147 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 148 | #define ATH9K_ANTENNA0_CHAINMASK 0x1 |
| 149 | #define ATH9K_ANTENNA1_CHAINMASK 0x2 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 150 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 151 | #define ATH9K_NUM_DMA_DEBUG_REGS 8 |
| 152 | #define ATH9K_NUM_QUEUES 10 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 153 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 154 | #define MAX_RATE_POWER 63 |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 155 | #define AH_WAIT_TIMEOUT 100000 /* (us) */ |
Gabor Juhos | f9b604f | 2009-06-21 00:02:15 +0200 | [diff] [blame] | 156 | #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 157 | #define AH_TIME_QUANTUM 10 |
| 158 | #define AR_KEYTABLE_SIZE 128 |
Sujith | d8caa83 | 2009-09-17 09:25:45 +0530 | [diff] [blame] | 159 | #define POWER_UP_TIME 10000 |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 160 | #define SPUR_RSSI_THRESH 40 |
Mohammed Shafi Shajakhan | 331c5ea | 2011-07-08 13:01:32 +0530 | [diff] [blame] | 161 | #define UPPER_5G_SUB_BAND_START 5700 |
| 162 | #define MID_5G_SUB_BAND_START 5400 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 163 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 164 | #define CAB_TIMEOUT_VAL 10 |
| 165 | #define BEACON_TIMEOUT_VAL 10 |
| 166 | #define MIN_BEACON_TIMEOUT_VAL 1 |
| 167 | #define SLEEP_SLOP 3 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 168 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 169 | #define INIT_CONFIG_STATUS 0x00000000 |
| 170 | #define INIT_RSSI_THR 0x00000700 |
| 171 | #define INIT_BCON_CNTRL_REG 0x00000000 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 172 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 173 | #define TU_TO_USEC(_tu) ((_tu) << 10) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 174 | |
Vasanthakumar Thiagarajan | ceb2644 | 2010-04-15 17:38:25 -0400 | [diff] [blame] | 175 | #define ATH9K_HW_RX_HP_QDEPTH 16 |
| 176 | #define ATH9K_HW_RX_LP_QDEPTH 128 |
| 177 | |
Mohammed Shafi Shajakhan | 0e44d48 | 2011-06-17 14:08:42 +0530 | [diff] [blame] | 178 | #define PAPRD_GAIN_TABLE_ENTRIES 32 |
| 179 | #define PAPRD_TABLE_SZ 24 |
| 180 | #define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0 |
Felix Fietkau | 717f6be | 2010-06-12 00:34:00 -0400 | [diff] [blame] | 181 | |
Felix Fietkau | 066dae9 | 2010-11-07 14:59:39 +0100 | [diff] [blame] | 182 | enum ath_hw_txq_subtype { |
| 183 | ATH_TXQ_AC_BE = 0, |
| 184 | ATH_TXQ_AC_BK = 1, |
| 185 | ATH_TXQ_AC_VI = 2, |
| 186 | ATH_TXQ_AC_VO = 3, |
| 187 | }; |
| 188 | |
Luis R. Rodriguez | 13ce3e9 | 2010-04-15 17:38:37 -0400 | [diff] [blame] | 189 | enum ath_ini_subsys { |
| 190 | ATH_INI_PRE = 0, |
| 191 | ATH_INI_CORE, |
| 192 | ATH_INI_POST, |
| 193 | ATH_INI_NUM_SPLIT, |
| 194 | }; |
| 195 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 196 | enum ath9k_hw_caps { |
Felix Fietkau | 364734f | 2010-09-14 20:22:44 +0200 | [diff] [blame] | 197 | ATH9K_HW_CAP_HT = BIT(0), |
| 198 | ATH9K_HW_CAP_RFSILENT = BIT(1), |
| 199 | ATH9K_HW_CAP_CST = BIT(2), |
Felix Fietkau | 364734f | 2010-09-14 20:22:44 +0200 | [diff] [blame] | 200 | ATH9K_HW_CAP_AUTOSLEEP = BIT(4), |
| 201 | ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5), |
| 202 | ATH9K_HW_CAP_EDMA = BIT(6), |
| 203 | ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7), |
| 204 | ATH9K_HW_CAP_LDPC = BIT(8), |
| 205 | ATH9K_HW_CAP_FASTCLOCK = BIT(9), |
| 206 | ATH9K_HW_CAP_SGI_20 = BIT(10), |
| 207 | ATH9K_HW_CAP_PAPRD = BIT(11), |
| 208 | ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12), |
Felix Fietkau | d465991 | 2010-10-14 16:02:39 +0200 | [diff] [blame] | 209 | ATH9K_HW_CAP_2GHZ = BIT(13), |
| 210 | ATH9K_HW_CAP_5GHZ = BIT(14), |
Mohammed Shafi Shajakhan | ea066d5 | 2010-11-23 20:42:27 +0530 | [diff] [blame] | 211 | ATH9K_HW_CAP_APM = BIT(15), |
Rajkumar Manoharan | 324c74a | 2011-10-13 11:00:41 +0530 | [diff] [blame] | 212 | ATH9K_HW_CAP_RTT = BIT(16), |
Rajkumar Manoharan | 7dc181c | 2011-10-24 18:19:49 +0530 | [diff] [blame] | 213 | ATH9K_HW_CAP_MCI = BIT(17), |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 214 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 215 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 216 | struct ath9k_hw_capabilities { |
| 217 | u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 218 | u16 rts_aggr_limit; |
| 219 | u8 tx_chainmask; |
| 220 | u8 rx_chainmask; |
Vasanthakumar Thiagarajan | 47c80de | 2010-12-06 04:27:43 -0800 | [diff] [blame] | 221 | u8 max_txchains; |
| 222 | u8 max_rxchains; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 223 | u8 num_gpio_pins; |
Vasanthakumar Thiagarajan | ceb2644 | 2010-04-15 17:38:25 -0400 | [diff] [blame] | 224 | u8 rx_hp_qdepth; |
| 225 | u8 rx_lp_qdepth; |
| 226 | u8 rx_status_len; |
Vasanthakumar Thiagarajan | 162c3be | 2010-04-15 17:38:41 -0400 | [diff] [blame] | 227 | u8 tx_desc_len; |
Vasanthakumar Thiagarajan | 5088c2f | 2010-04-15 17:39:34 -0400 | [diff] [blame] | 228 | u8 txs_len; |
Vasanthakumar Thiagarajan | 8060e16 | 2010-12-06 04:27:42 -0800 | [diff] [blame] | 229 | u16 pcie_lcr_offset; |
| 230 | bool pcie_lcr_extsync_en; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 231 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 232 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 233 | struct ath9k_ops_config { |
| 234 | int dma_beacon_response_time; |
| 235 | int sw_beacon_response_time; |
| 236 | int additional_swba_backoff; |
| 237 | int ack_6mb; |
Felix Fietkau | 41f3e54 | 2010-06-12 00:33:56 -0400 | [diff] [blame] | 238 | u32 cwm_ignore_extcca; |
Luis R. Rodriguez | 6a0ec30 | 2010-06-21 18:38:49 -0400 | [diff] [blame] | 239 | bool pcieSerDesWrite; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 240 | u8 pcie_clock_req; |
| 241 | u32 pcie_waen; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 242 | u8 analog_shiftreg; |
Luis R. Rodriguez | 6f48101 | 2011-01-20 17:47:39 -0800 | [diff] [blame] | 243 | u8 paprd_disable; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 244 | u32 ofdm_trig_low; |
| 245 | u32 ofdm_trig_high; |
| 246 | u32 cck_trig_high; |
| 247 | u32 cck_trig_low; |
| 248 | u32 enable_ani; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 249 | int serialize_regmode; |
Sujith | 0ce024c | 2009-12-14 14:57:00 +0530 | [diff] [blame] | 250 | bool rx_intr_mitigation; |
Vasanthakumar Thiagarajan | 55e82df | 2010-04-15 17:39:06 -0400 | [diff] [blame] | 251 | bool tx_intr_mitigation; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 252 | #define SPUR_DISABLE 0 |
| 253 | #define SPUR_ENABLE_IOCTL 1 |
| 254 | #define SPUR_ENABLE_EEPROM 2 |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 255 | #define AR_SPUR_5413_1 1640 |
| 256 | #define AR_SPUR_5413_2 1200 |
| 257 | #define AR_NO_SPUR 0x8000 |
| 258 | #define AR_BASE_FREQ_2GHZ 2300 |
| 259 | #define AR_BASE_FREQ_5GHZ 4900 |
| 260 | #define AR_SPUR_FEEQ_BOUND_HT40 19 |
| 261 | #define AR_SPUR_FEEQ_BOUND_HT20 10 |
| 262 | int spurmode; |
| 263 | u16 spurchans[AR_EEPROM_MODAL_SPURS][2]; |
Luis R. Rodriguez | f4709fd | 2009-11-24 21:37:57 -0500 | [diff] [blame] | 264 | u8 max_txtrig_level; |
Luis R. Rodriguez | e36b27a | 2010-06-12 00:33:45 -0400 | [diff] [blame] | 265 | u16 ani_poll_interval; /* ANI poll interval in ms */ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 266 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 267 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 268 | enum ath9k_int { |
| 269 | ATH9K_INT_RX = 0x00000001, |
| 270 | ATH9K_INT_RXDESC = 0x00000002, |
Felix Fietkau | b5c80475 | 2010-04-15 17:38:48 -0400 | [diff] [blame] | 271 | ATH9K_INT_RXHP = 0x00000001, |
| 272 | ATH9K_INT_RXLP = 0x00000002, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 273 | ATH9K_INT_RXNOFRM = 0x00000008, |
| 274 | ATH9K_INT_RXEOL = 0x00000010, |
| 275 | ATH9K_INT_RXORN = 0x00000020, |
| 276 | ATH9K_INT_TX = 0x00000040, |
| 277 | ATH9K_INT_TXDESC = 0x00000080, |
| 278 | ATH9K_INT_TIM_TIMER = 0x00000100, |
Mohammed Shafi Shajakhan | 2ee4bd1 | 2011-11-30 10:41:13 +0530 | [diff] [blame] | 279 | ATH9K_INT_MCI = 0x00000200, |
Luis R. Rodriguez | aea702b | 2010-05-13 13:33:43 -0400 | [diff] [blame] | 280 | ATH9K_INT_BB_WATCHDOG = 0x00000400, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 281 | ATH9K_INT_TXURN = 0x00000800, |
| 282 | ATH9K_INT_MIB = 0x00001000, |
| 283 | ATH9K_INT_RXPHY = 0x00004000, |
| 284 | ATH9K_INT_RXKCM = 0x00008000, |
| 285 | ATH9K_INT_SWBA = 0x00010000, |
| 286 | ATH9K_INT_BMISS = 0x00040000, |
| 287 | ATH9K_INT_BNR = 0x00100000, |
| 288 | ATH9K_INT_TIM = 0x00200000, |
| 289 | ATH9K_INT_DTIM = 0x00400000, |
| 290 | ATH9K_INT_DTIMSYNC = 0x00800000, |
| 291 | ATH9K_INT_GPIO = 0x01000000, |
| 292 | ATH9K_INT_CABEND = 0x02000000, |
Sujith | 4af9cf4 | 2009-02-12 10:06:47 +0530 | [diff] [blame] | 293 | ATH9K_INT_TSFOOR = 0x04000000, |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 294 | ATH9K_INT_GENTIMER = 0x08000000, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 295 | ATH9K_INT_CST = 0x10000000, |
| 296 | ATH9K_INT_GTT = 0x20000000, |
| 297 | ATH9K_INT_FATAL = 0x40000000, |
| 298 | ATH9K_INT_GLOBAL = 0x80000000, |
| 299 | ATH9K_INT_BMISC = ATH9K_INT_TIM | |
| 300 | ATH9K_INT_DTIM | |
| 301 | ATH9K_INT_DTIMSYNC | |
Sujith | 4af9cf4 | 2009-02-12 10:06:47 +0530 | [diff] [blame] | 302 | ATH9K_INT_TSFOOR | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 303 | ATH9K_INT_CABEND, |
| 304 | ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM | |
| 305 | ATH9K_INT_RXDESC | |
| 306 | ATH9K_INT_RXEOL | |
| 307 | ATH9K_INT_RXORN | |
| 308 | ATH9K_INT_TXURN | |
| 309 | ATH9K_INT_TXDESC | |
| 310 | ATH9K_INT_MIB | |
| 311 | ATH9K_INT_RXPHY | |
| 312 | ATH9K_INT_RXKCM | |
| 313 | ATH9K_INT_SWBA | |
| 314 | ATH9K_INT_BMISS | |
| 315 | ATH9K_INT_GPIO, |
| 316 | ATH9K_INT_NOCARD = 0xffffffff |
| 317 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 318 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 319 | #define CHANNEL_CW_INT 0x00002 |
| 320 | #define CHANNEL_CCK 0x00020 |
| 321 | #define CHANNEL_OFDM 0x00040 |
| 322 | #define CHANNEL_2GHZ 0x00080 |
| 323 | #define CHANNEL_5GHZ 0x00100 |
| 324 | #define CHANNEL_PASSIVE 0x00200 |
| 325 | #define CHANNEL_DYN 0x00400 |
| 326 | #define CHANNEL_HALF 0x04000 |
| 327 | #define CHANNEL_QUARTER 0x08000 |
| 328 | #define CHANNEL_HT20 0x10000 |
| 329 | #define CHANNEL_HT40PLUS 0x20000 |
| 330 | #define CHANNEL_HT40MINUS 0x40000 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 331 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 332 | #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM) |
| 333 | #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK) |
| 334 | #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM) |
| 335 | #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20) |
| 336 | #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20) |
| 337 | #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS) |
| 338 | #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS) |
| 339 | #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS) |
| 340 | #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS) |
| 341 | #define CHANNEL_ALL \ |
| 342 | (CHANNEL_OFDM| \ |
| 343 | CHANNEL_CCK| \ |
| 344 | CHANNEL_2GHZ | \ |
| 345 | CHANNEL_5GHZ | \ |
| 346 | CHANNEL_HT20 | \ |
| 347 | CHANNEL_HT40PLUS | \ |
| 348 | CHANNEL_HT40MINUS) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 349 | |
Rajkumar Manoharan | 324c74a | 2011-10-13 11:00:41 +0530 | [diff] [blame] | 350 | #define MAX_RTT_TABLE_ENTRY 6 |
| 351 | #define RTT_HIST_MAX 3 |
| 352 | struct ath9k_rtt_hist { |
| 353 | u32 table[AR9300_MAX_CHAINS][RTT_HIST_MAX][MAX_RTT_TABLE_ENTRY]; |
| 354 | u8 num_readings; |
| 355 | }; |
| 356 | |
Rajkumar Manoharan | 5f0c04e | 2011-10-13 11:00:35 +0530 | [diff] [blame] | 357 | #define MAX_IQCAL_MEASUREMENT 8 |
Rajkumar Manoharan | 77a5a66 | 2011-10-13 11:00:37 +0530 | [diff] [blame] | 358 | #define MAX_CL_TAB_ENTRY 16 |
Rajkumar Manoharan | 5f0c04e | 2011-10-13 11:00:35 +0530 | [diff] [blame] | 359 | |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 360 | struct ath9k_hw_cal_data { |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 361 | u16 channel; |
| 362 | u32 channelFlags; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 363 | int32_t CalValid; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 364 | int8_t iCoff; |
| 365 | int8_t qCoff; |
Felix Fietkau | 717f6be | 2010-06-12 00:34:00 -0400 | [diff] [blame] | 366 | bool paprd_done; |
Felix Fietkau | 4254bc1 | 2010-07-31 00:12:01 +0200 | [diff] [blame] | 367 | bool nfcal_pending; |
Felix Fietkau | 70cf153 | 2010-08-02 15:53:14 +0200 | [diff] [blame] | 368 | bool nfcal_interference; |
Rajkumar Manoharan | 5f0c04e | 2011-10-13 11:00:35 +0530 | [diff] [blame] | 369 | bool done_txiqcal_once; |
Rajkumar Manoharan | 77a5a66 | 2011-10-13 11:00:37 +0530 | [diff] [blame] | 370 | bool done_txclcal_once; |
Felix Fietkau | 717f6be | 2010-06-12 00:34:00 -0400 | [diff] [blame] | 371 | u16 small_signal_gain[AR9300_MAX_CHAINS]; |
| 372 | u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ]; |
Rajkumar Manoharan | 5f0c04e | 2011-10-13 11:00:35 +0530 | [diff] [blame] | 373 | u32 num_measures[AR9300_MAX_CHAINS]; |
| 374 | int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS]; |
Rajkumar Manoharan | 77a5a66 | 2011-10-13 11:00:37 +0530 | [diff] [blame] | 375 | u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY]; |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 376 | struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS]; |
Rajkumar Manoharan | 324c74a | 2011-10-13 11:00:41 +0530 | [diff] [blame] | 377 | struct ath9k_rtt_hist rtt_hist; |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 378 | }; |
| 379 | |
| 380 | struct ath9k_channel { |
| 381 | struct ieee80211_channel *chan; |
Felix Fietkau | 093115b | 2010-10-04 20:09:47 +0200 | [diff] [blame] | 382 | struct ar5416AniState ani; |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 383 | u16 channel; |
| 384 | u32 channelFlags; |
| 385 | u32 chanmode; |
Felix Fietkau | d9891c7 | 2010-09-29 17:15:27 +0200 | [diff] [blame] | 386 | s16 noisefloor; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 387 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 388 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 389 | #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \ |
| 390 | (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \ |
| 391 | (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \ |
| 392 | (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS)) |
| 393 | #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0) |
| 394 | #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0) |
| 395 | #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0) |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 396 | #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0) |
| 397 | #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0) |
Felix Fietkau | 6b42e8d | 2010-04-26 15:04:35 -0400 | [diff] [blame] | 398 | #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 399 | ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \ |
Felix Fietkau | 6b42e8d | 2010-04-26 15:04:35 -0400 | [diff] [blame] | 400 | ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 401 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 402 | /* These macros check chanmode and not channelFlags */ |
| 403 | #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B) |
| 404 | #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \ |
| 405 | ((_c)->chanmode == CHANNEL_G_HT20)) |
| 406 | #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \ |
| 407 | ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \ |
| 408 | ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \ |
| 409 | ((_c)->chanmode == CHANNEL_G_HT40MINUS)) |
| 410 | #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c))) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 411 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 412 | enum ath9k_power_mode { |
| 413 | ATH9K_PM_AWAKE = 0, |
| 414 | ATH9K_PM_FULL_SLEEP, |
| 415 | ATH9K_PM_NETWORK_SLEEP, |
| 416 | ATH9K_PM_UNDEFINED |
| 417 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 418 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 419 | enum ser_reg_mode { |
| 420 | SER_REG_MODE_OFF = 0, |
| 421 | SER_REG_MODE_ON = 1, |
| 422 | SER_REG_MODE_AUTO = 2, |
| 423 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 424 | |
Vasanthakumar Thiagarajan | ad7b806 | 2010-04-15 17:38:28 -0400 | [diff] [blame] | 425 | enum ath9k_rx_qtype { |
| 426 | ATH9K_RX_QUEUE_HP, |
| 427 | ATH9K_RX_QUEUE_LP, |
| 428 | ATH9K_RX_QUEUE_MAX, |
| 429 | }; |
| 430 | |
Mohammed Shafi Shajakhan | 2ee4bd1 | 2011-11-30 10:41:13 +0530 | [diff] [blame] | 431 | enum mci_message_header { /* length of payload */ |
| 432 | MCI_LNA_CTRL = 0x10, /* len = 0 */ |
| 433 | MCI_CONT_NACK = 0x20, /* len = 0 */ |
| 434 | MCI_CONT_INFO = 0x30, /* len = 4 */ |
| 435 | MCI_CONT_RST = 0x40, /* len = 0 */ |
| 436 | MCI_SCHD_INFO = 0x50, /* len = 16 */ |
| 437 | MCI_CPU_INT = 0x60, /* len = 4 */ |
| 438 | MCI_SYS_WAKING = 0x70, /* len = 0 */ |
| 439 | MCI_GPM = 0x80, /* len = 16 */ |
| 440 | MCI_LNA_INFO = 0x90, /* len = 1 */ |
| 441 | MCI_LNA_STATE = 0x94, |
| 442 | MCI_LNA_TAKE = 0x98, |
| 443 | MCI_LNA_TRANS = 0x9c, |
| 444 | MCI_SYS_SLEEPING = 0xa0, /* len = 0 */ |
| 445 | MCI_REQ_WAKE = 0xc0, /* len = 0 */ |
| 446 | MCI_DEBUG_16 = 0xfe, /* len = 2 */ |
| 447 | MCI_REMOTE_RESET = 0xff /* len = 16 */ |
| 448 | }; |
| 449 | |
Rajkumar Manoharan | 7dc181c | 2011-10-24 18:19:49 +0530 | [diff] [blame] | 450 | enum ath_mci_gpm_coex_profile_type { |
| 451 | MCI_GPM_COEX_PROFILE_UNKNOWN, |
| 452 | MCI_GPM_COEX_PROFILE_RFCOMM, |
| 453 | MCI_GPM_COEX_PROFILE_A2DP, |
| 454 | MCI_GPM_COEX_PROFILE_HID, |
| 455 | MCI_GPM_COEX_PROFILE_BNEP, |
| 456 | MCI_GPM_COEX_PROFILE_VOICE, |
| 457 | MCI_GPM_COEX_PROFILE_MAX |
| 458 | }; |
| 459 | |
Mohammed Shafi Shajakhan | 2ee4bd1 | 2011-11-30 10:41:13 +0530 | [diff] [blame] | 460 | /* MCI GPM/Coex opcode/type definitions */ |
| 461 | enum { |
| 462 | MCI_GPM_COEX_W_GPM_PAYLOAD = 1, |
| 463 | MCI_GPM_COEX_B_GPM_TYPE = 4, |
| 464 | MCI_GPM_COEX_B_GPM_OPCODE = 5, |
| 465 | /* MCI_GPM_WLAN_CAL_REQ, MCI_GPM_WLAN_CAL_DONE */ |
| 466 | MCI_GPM_WLAN_CAL_W_SEQUENCE = 2, |
| 467 | |
| 468 | /* MCI_GPM_COEX_VERSION_QUERY */ |
| 469 | /* MCI_GPM_COEX_VERSION_RESPONSE */ |
| 470 | MCI_GPM_COEX_B_MAJOR_VERSION = 6, |
| 471 | MCI_GPM_COEX_B_MINOR_VERSION = 7, |
| 472 | /* MCI_GPM_COEX_STATUS_QUERY */ |
| 473 | MCI_GPM_COEX_B_BT_BITMAP = 6, |
| 474 | MCI_GPM_COEX_B_WLAN_BITMAP = 7, |
| 475 | /* MCI_GPM_COEX_HALT_BT_GPM */ |
| 476 | MCI_GPM_COEX_B_HALT_STATE = 6, |
| 477 | /* MCI_GPM_COEX_WLAN_CHANNELS */ |
| 478 | MCI_GPM_COEX_B_CHANNEL_MAP = 6, |
| 479 | /* MCI_GPM_COEX_BT_PROFILE_INFO */ |
| 480 | MCI_GPM_COEX_B_PROFILE_TYPE = 6, |
| 481 | MCI_GPM_COEX_B_PROFILE_LINKID = 7, |
| 482 | MCI_GPM_COEX_B_PROFILE_STATE = 8, |
| 483 | MCI_GPM_COEX_B_PROFILE_ROLE = 9, |
| 484 | MCI_GPM_COEX_B_PROFILE_RATE = 10, |
| 485 | MCI_GPM_COEX_B_PROFILE_VOTYPE = 11, |
| 486 | MCI_GPM_COEX_H_PROFILE_T = 12, |
| 487 | MCI_GPM_COEX_B_PROFILE_W = 14, |
| 488 | MCI_GPM_COEX_B_PROFILE_A = 15, |
| 489 | /* MCI_GPM_COEX_BT_STATUS_UPDATE */ |
| 490 | MCI_GPM_COEX_B_STATUS_TYPE = 6, |
| 491 | MCI_GPM_COEX_B_STATUS_LINKID = 7, |
| 492 | MCI_GPM_COEX_B_STATUS_STATE = 8, |
| 493 | /* MCI_GPM_COEX_BT_UPDATE_FLAGS */ |
| 494 | MCI_GPM_COEX_W_BT_FLAGS = 6, |
| 495 | MCI_GPM_COEX_B_BT_FLAGS_OP = 10 |
| 496 | }; |
| 497 | |
| 498 | enum mci_gpm_subtype { |
| 499 | MCI_GPM_BT_CAL_REQ = 0, |
| 500 | MCI_GPM_BT_CAL_GRANT = 1, |
| 501 | MCI_GPM_BT_CAL_DONE = 2, |
| 502 | MCI_GPM_WLAN_CAL_REQ = 3, |
| 503 | MCI_GPM_WLAN_CAL_GRANT = 4, |
| 504 | MCI_GPM_WLAN_CAL_DONE = 5, |
| 505 | MCI_GPM_COEX_AGENT = 0x0c, |
| 506 | MCI_GPM_RSVD_PATTERN = 0xfe, |
| 507 | MCI_GPM_RSVD_PATTERN32 = 0xfefefefe, |
| 508 | MCI_GPM_BT_DEBUG = 0xff |
| 509 | }; |
| 510 | |
| 511 | enum mci_bt_state { |
| 512 | MCI_BT_SLEEP, |
| 513 | MCI_BT_AWAKE, |
| 514 | MCI_BT_CAL_START, |
| 515 | MCI_BT_CAL |
| 516 | }; |
| 517 | |
| 518 | /* Type of state query */ |
| 519 | enum mci_state_type { |
| 520 | MCI_STATE_ENABLE, |
| 521 | MCI_STATE_INIT_GPM_OFFSET, |
| 522 | MCI_STATE_NEXT_GPM_OFFSET, |
| 523 | MCI_STATE_LAST_GPM_OFFSET, |
| 524 | MCI_STATE_BT, |
| 525 | MCI_STATE_SET_BT_SLEEP, |
| 526 | MCI_STATE_SET_BT_AWAKE, |
| 527 | MCI_STATE_SET_BT_CAL_START, |
| 528 | MCI_STATE_SET_BT_CAL, |
| 529 | MCI_STATE_LAST_SCHD_MSG_OFFSET, |
| 530 | MCI_STATE_REMOTE_SLEEP, |
| 531 | MCI_STATE_CONT_RSSI_POWER, |
| 532 | MCI_STATE_CONT_PRIORITY, |
| 533 | MCI_STATE_CONT_TXRX, |
| 534 | MCI_STATE_RESET_REQ_WAKE, |
| 535 | MCI_STATE_SEND_WLAN_COEX_VERSION, |
| 536 | MCI_STATE_SET_BT_COEX_VERSION, |
| 537 | MCI_STATE_SEND_WLAN_CHANNELS, |
| 538 | MCI_STATE_SEND_VERSION_QUERY, |
| 539 | MCI_STATE_SEND_STATUS_QUERY, |
| 540 | MCI_STATE_NEED_FLUSH_BT_INFO, |
| 541 | MCI_STATE_SET_CONCUR_TX_PRI, |
| 542 | MCI_STATE_RECOVER_RX, |
| 543 | MCI_STATE_NEED_FTP_STOMP, |
| 544 | MCI_STATE_NEED_TUNING, |
| 545 | MCI_STATE_DEBUG, |
| 546 | MCI_STATE_MAX |
| 547 | }; |
| 548 | |
| 549 | enum mci_gpm_coex_opcode { |
| 550 | MCI_GPM_COEX_VERSION_QUERY, |
| 551 | MCI_GPM_COEX_VERSION_RESPONSE, |
| 552 | MCI_GPM_COEX_STATUS_QUERY, |
| 553 | MCI_GPM_COEX_HALT_BT_GPM, |
| 554 | MCI_GPM_COEX_WLAN_CHANNELS, |
| 555 | MCI_GPM_COEX_BT_PROFILE_INFO, |
| 556 | MCI_GPM_COEX_BT_STATUS_UPDATE, |
| 557 | MCI_GPM_COEX_BT_UPDATE_FLAGS |
| 558 | }; |
| 559 | |
| 560 | #define MCI_GPM_NOMORE 0 |
| 561 | #define MCI_GPM_MORE 1 |
| 562 | #define MCI_GPM_INVALID 0xffffffff |
| 563 | |
| 564 | #define MCI_GPM_RECYCLE(_p_gpm) do { \ |
| 565 | *(((u32 *)_p_gpm) + MCI_GPM_COEX_W_GPM_PAYLOAD) = \ |
| 566 | MCI_GPM_RSVD_PATTERN32; \ |
| 567 | } while (0) |
| 568 | |
| 569 | #define MCI_GPM_TYPE(_p_gpm) \ |
| 570 | (*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_TYPE) & 0xff) |
| 571 | |
| 572 | #define MCI_GPM_OPCODE(_p_gpm) \ |
| 573 | (*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_OPCODE) & 0xff) |
| 574 | |
| 575 | #define MCI_GPM_SET_CAL_TYPE(_p_gpm, _cal_type) do { \ |
| 576 | *(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_TYPE) = (_cal_type) & 0xff;\ |
| 577 | } while (0) |
| 578 | |
| 579 | #define MCI_GPM_SET_TYPE_OPCODE(_p_gpm, _type, _opcode) do { \ |
| 580 | *(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_TYPE) = (_type) & 0xff; \ |
| 581 | *(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_OPCODE) = (_opcode) & 0xff;\ |
| 582 | } while (0) |
| 583 | |
| 584 | #define MCI_GPM_IS_CAL_TYPE(_type) ((_type) <= MCI_GPM_WLAN_CAL_DONE) |
| 585 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 586 | struct ath9k_beacon_state { |
| 587 | u32 bs_nexttbtt; |
| 588 | u32 bs_nextdtim; |
| 589 | u32 bs_intval; |
Sujith | 4af9cf4 | 2009-02-12 10:06:47 +0530 | [diff] [blame] | 590 | #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 591 | u32 bs_dtimperiod; |
| 592 | u16 bs_cfpperiod; |
| 593 | u16 bs_cfpmaxduration; |
| 594 | u32 bs_cfpnext; |
| 595 | u16 bs_timoffset; |
| 596 | u16 bs_bmissthreshold; |
| 597 | u32 bs_sleepduration; |
Sujith | 4af9cf4 | 2009-02-12 10:06:47 +0530 | [diff] [blame] | 598 | u32 bs_tsfoor_threshold; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 599 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 600 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 601 | struct chan_centers { |
| 602 | u16 synth_center; |
| 603 | u16 ctl_center; |
| 604 | u16 ext_center; |
| 605 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 606 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 607 | enum { |
| 608 | ATH9K_RESET_POWER_ON, |
| 609 | ATH9K_RESET_WARM, |
| 610 | ATH9K_RESET_COLD, |
| 611 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 612 | |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 613 | struct ath9k_hw_version { |
| 614 | u32 magic; |
| 615 | u16 devid; |
| 616 | u16 subvendorid; |
| 617 | u32 macVersion; |
| 618 | u16 macRev; |
| 619 | u16 phyRev; |
| 620 | u16 analog5GhzRev; |
| 621 | u16 analog2GhzRev; |
Sujith Manoharan | 0b5ead9 | 2010-12-07 16:31:38 +0530 | [diff] [blame] | 622 | enum ath_usb_dev usbdev; |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 623 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 624 | |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 625 | /* Generic TSF timer definitions */ |
| 626 | |
| 627 | #define ATH_MAX_GEN_TIMER 16 |
| 628 | |
| 629 | #define AR_GENTMR_BIT(_index) (1 << (_index)) |
| 630 | |
| 631 | /* |
Walter Goldens | 77c2061 | 2010-05-18 04:44:54 -0700 | [diff] [blame] | 632 | * Using de Bruijin sequence to look up 1's index in a 32 bit number |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 633 | * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001 |
| 634 | */ |
Vasanthakumar Thiagarajan | c90017d | 2009-11-13 14:32:39 +0530 | [diff] [blame] | 635 | #define debruijn32 0x077CB531U |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 636 | |
| 637 | struct ath_gen_timer_configuration { |
| 638 | u32 next_addr; |
| 639 | u32 period_addr; |
| 640 | u32 mode_addr; |
| 641 | u32 mode_mask; |
| 642 | }; |
| 643 | |
| 644 | struct ath_gen_timer { |
| 645 | void (*trigger)(void *arg); |
| 646 | void (*overflow)(void *arg); |
| 647 | void *arg; |
| 648 | u8 index; |
| 649 | }; |
| 650 | |
| 651 | struct ath_gen_timer_table { |
| 652 | u32 gen_timer_index[32]; |
| 653 | struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER]; |
| 654 | union { |
| 655 | unsigned long timer_bits; |
| 656 | u16 val; |
| 657 | } timer_mask; |
| 658 | }; |
| 659 | |
Vasanthakumar Thiagarajan | 21cc630 | 2010-09-02 01:34:42 -0700 | [diff] [blame] | 660 | struct ath_hw_antcomb_conf { |
| 661 | u8 main_lna_conf; |
| 662 | u8 alt_lna_conf; |
| 663 | u8 fast_div_bias; |
Mohammed Shafi Shajakhan | c6ba9fe | 2011-05-13 20:29:53 +0530 | [diff] [blame] | 664 | u8 main_gaintb; |
| 665 | u8 alt_gaintb; |
| 666 | int lna1_lna2_delta; |
Mohammed Shafi Shajakhan | 8afbcc8 | 2011-05-13 20:30:56 +0530 | [diff] [blame] | 667 | u8 div_group; |
Vasanthakumar Thiagarajan | 21cc630 | 2010-09-02 01:34:42 -0700 | [diff] [blame] | 668 | }; |
| 669 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 670 | /** |
Felix Fietkau | 4e8c14e | 2010-11-11 03:18:38 +0100 | [diff] [blame] | 671 | * struct ath_hw_radar_conf - radar detection initialization parameters |
| 672 | * |
| 673 | * @pulse_inband: threshold for checking the ratio of in-band power |
| 674 | * to total power for short radar pulses (half dB steps) |
| 675 | * @pulse_inband_step: threshold for checking an in-band power to total |
| 676 | * power ratio increase for short radar pulses (half dB steps) |
| 677 | * @pulse_height: threshold for detecting the beginning of a short |
| 678 | * radar pulse (dB step) |
| 679 | * @pulse_rssi: threshold for detecting if a short radar pulse is |
| 680 | * gone (dB step) |
| 681 | * @pulse_maxlen: maximum pulse length (0.8 us steps) |
| 682 | * |
| 683 | * @radar_rssi: RSSI threshold for starting long radar detection (dB steps) |
| 684 | * @radar_inband: threshold for checking the ratio of in-band power |
| 685 | * to total power for long radar pulses (half dB steps) |
| 686 | * @fir_power: threshold for detecting the end of a long radar pulse (dB) |
| 687 | * |
| 688 | * @ext_channel: enable extension channel radar detection |
| 689 | */ |
| 690 | struct ath_hw_radar_conf { |
| 691 | unsigned int pulse_inband; |
| 692 | unsigned int pulse_inband_step; |
| 693 | unsigned int pulse_height; |
| 694 | unsigned int pulse_rssi; |
| 695 | unsigned int pulse_maxlen; |
| 696 | |
| 697 | unsigned int radar_rssi; |
| 698 | unsigned int radar_inband; |
| 699 | int fir_power; |
| 700 | |
| 701 | bool ext_channel; |
| 702 | }; |
| 703 | |
| 704 | /** |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 705 | * struct ath_hw_private_ops - callbacks used internally by hardware code |
| 706 | * |
| 707 | * This structure contains private callbacks designed to only be used internally |
| 708 | * by the hardware core. |
| 709 | * |
Luis R. Rodriguez | 795f5e2 | 2010-04-15 17:39:00 -0400 | [diff] [blame] | 710 | * @init_cal_settings: setup types of calibrations supported |
| 711 | * @init_cal: starts actual calibration |
| 712 | * |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 713 | * @init_mode_regs: Initializes mode registers |
Luis R. Rodriguez | 991312d | 2010-04-15 17:39:05 -0400 | [diff] [blame] | 714 | * @init_mode_gain_regs: Initialize TX/RX gain registers |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 715 | * |
| 716 | * @rf_set_freq: change frequency |
| 717 | * @spur_mitigate_freq: spur mitigation |
| 718 | * @rf_alloc_ext_banks: |
| 719 | * @rf_free_ext_banks: |
| 720 | * @set_rf_regs: |
Luis R. Rodriguez | 6477396 | 2010-04-15 17:38:17 -0400 | [diff] [blame] | 721 | * @compute_pll_control: compute the PLL control value to use for |
| 722 | * AR_RTC_PLL_CONTROL for a given channel |
Luis R. Rodriguez | 795f5e2 | 2010-04-15 17:39:00 -0400 | [diff] [blame] | 723 | * @setup_calibration: set up calibration |
| 724 | * @iscal_supported: used to query if a type of calibration is supported |
Luis R. Rodriguez | ac0bb76 | 2010-06-12 00:33:42 -0400 | [diff] [blame] | 725 | * |
Luis R. Rodriguez | e36b27a | 2010-06-12 00:33:45 -0400 | [diff] [blame] | 726 | * @ani_cache_ini_regs: cache the values for ANI from the initial |
| 727 | * register settings through the register initialization. |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 728 | */ |
| 729 | struct ath_hw_private_ops { |
Luis R. Rodriguez | 795f5e2 | 2010-04-15 17:39:00 -0400 | [diff] [blame] | 730 | /* Calibration ops */ |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 731 | void (*init_cal_settings)(struct ath_hw *ah); |
Luis R. Rodriguez | 795f5e2 | 2010-04-15 17:39:00 -0400 | [diff] [blame] | 732 | bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan); |
| 733 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 734 | void (*init_mode_regs)(struct ath_hw *ah); |
Luis R. Rodriguez | 991312d | 2010-04-15 17:39:05 -0400 | [diff] [blame] | 735 | void (*init_mode_gain_regs)(struct ath_hw *ah); |
Luis R. Rodriguez | 795f5e2 | 2010-04-15 17:39:00 -0400 | [diff] [blame] | 736 | void (*setup_calibration)(struct ath_hw *ah, |
| 737 | struct ath9k_cal_list *currCal); |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 738 | |
| 739 | /* PHY ops */ |
| 740 | int (*rf_set_freq)(struct ath_hw *ah, |
| 741 | struct ath9k_channel *chan); |
| 742 | void (*spur_mitigate_freq)(struct ath_hw *ah, |
| 743 | struct ath9k_channel *chan); |
| 744 | int (*rf_alloc_ext_banks)(struct ath_hw *ah); |
| 745 | void (*rf_free_ext_banks)(struct ath_hw *ah); |
| 746 | bool (*set_rf_regs)(struct ath_hw *ah, |
| 747 | struct ath9k_channel *chan, |
| 748 | u16 modesIndex); |
| 749 | void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan); |
| 750 | void (*init_bb)(struct ath_hw *ah, |
| 751 | struct ath9k_channel *chan); |
| 752 | int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan); |
| 753 | void (*olc_init)(struct ath_hw *ah); |
| 754 | void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan); |
| 755 | void (*mark_phy_inactive)(struct ath_hw *ah); |
| 756 | void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan); |
| 757 | bool (*rfbus_req)(struct ath_hw *ah); |
| 758 | void (*rfbus_done)(struct ath_hw *ah); |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 759 | void (*restore_chainmask)(struct ath_hw *ah); |
Luis R. Rodriguez | 6477396 | 2010-04-15 17:38:17 -0400 | [diff] [blame] | 760 | u32 (*compute_pll_control)(struct ath_hw *ah, |
| 761 | struct ath9k_channel *chan); |
Felix Fietkau | c16fcb4 | 2010-04-15 17:38:39 -0400 | [diff] [blame] | 762 | bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd, |
| 763 | int param); |
Felix Fietkau | 641d992 | 2010-04-15 17:38:49 -0400 | [diff] [blame] | 764 | void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]); |
Felix Fietkau | 4e8c14e | 2010-11-11 03:18:38 +0100 | [diff] [blame] | 765 | void (*set_radar_params)(struct ath_hw *ah, |
| 766 | struct ath_hw_radar_conf *conf); |
Rajkumar Manoharan | 5f0c04e | 2011-10-13 11:00:35 +0530 | [diff] [blame] | 767 | int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan, |
| 768 | u8 *ini_reloaded); |
Luis R. Rodriguez | ac0bb76 | 2010-06-12 00:33:42 -0400 | [diff] [blame] | 769 | |
| 770 | /* ANI */ |
Luis R. Rodriguez | e36b27a | 2010-06-12 00:33:45 -0400 | [diff] [blame] | 771 | void (*ani_cache_ini_regs)(struct ath_hw *ah); |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 772 | }; |
| 773 | |
| 774 | /** |
| 775 | * struct ath_hw_ops - callbacks used by hardware code and driver code |
| 776 | * |
| 777 | * This structure contains callbacks designed to to be used internally by |
| 778 | * hardware code and also by the lower level driver. |
| 779 | * |
| 780 | * @config_pci_powersave: |
Luis R. Rodriguez | 795f5e2 | 2010-04-15 17:39:00 -0400 | [diff] [blame] | 781 | * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 782 | */ |
| 783 | struct ath_hw_ops { |
| 784 | void (*config_pci_powersave)(struct ath_hw *ah, |
Stanislaw Gruszka | 84c87dc | 2011-08-05 13:10:32 +0200 | [diff] [blame] | 785 | bool power_off); |
Vasanthakumar Thiagarajan | cee1f62 | 2010-04-15 17:38:26 -0400 | [diff] [blame] | 786 | void (*rx_enable)(struct ath_hw *ah); |
Vasanthakumar Thiagarajan | 87d5efb | 2010-04-15 17:38:43 -0400 | [diff] [blame] | 787 | void (*set_desc_link)(void *ds, u32 link); |
Luis R. Rodriguez | 795f5e2 | 2010-04-15 17:39:00 -0400 | [diff] [blame] | 788 | bool (*calibrate)(struct ath_hw *ah, |
| 789 | struct ath9k_channel *chan, |
| 790 | u8 rxchainmask, |
| 791 | bool longcal); |
Vasanthakumar Thiagarajan | 55e82df | 2010-04-15 17:39:06 -0400 | [diff] [blame] | 792 | bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked); |
Felix Fietkau | 2b63a41 | 2011-09-14 21:24:21 +0200 | [diff] [blame] | 793 | void (*set_txdesc)(struct ath_hw *ah, void *ds, |
| 794 | struct ath_tx_info *i); |
Vasanthakumar Thiagarajan | cc610ac0 | 2010-04-15 17:39:26 -0400 | [diff] [blame] | 795 | int (*proc_txdesc)(struct ath_hw *ah, void *ds, |
| 796 | struct ath_tx_status *ts); |
Mohammed Shafi Shajakhan | 69de372 | 2011-05-13 20:29:04 +0530 | [diff] [blame] | 797 | void (*antdiv_comb_conf_get)(struct ath_hw *ah, |
| 798 | struct ath_hw_antcomb_conf *antconf); |
| 799 | void (*antdiv_comb_conf_set)(struct ath_hw *ah, |
| 800 | struct ath_hw_antcomb_conf *antconf); |
| 801 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 802 | }; |
| 803 | |
Felix Fietkau | f2552e2 | 2010-07-02 00:09:50 +0200 | [diff] [blame] | 804 | struct ath_nf_limits { |
| 805 | s16 max; |
| 806 | s16 min; |
| 807 | s16 nominal; |
| 808 | }; |
| 809 | |
Rajkumar Manoharan | 8ad74c4 | 2011-10-13 11:00:38 +0530 | [diff] [blame] | 810 | enum ath_cal_list { |
| 811 | TX_IQ_CAL = BIT(0), |
| 812 | TX_IQ_ON_AGC_CAL = BIT(1), |
| 813 | TX_CL_CAL = BIT(2), |
| 814 | }; |
| 815 | |
Sujith Manoharan | 97dcec5 | 2010-12-20 08:02:42 +0530 | [diff] [blame] | 816 | /* ah_flags */ |
| 817 | #define AH_USE_EEPROM 0x1 |
| 818 | #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */ |
Rajkumar Manoharan | a126ff5 | 2011-10-13 11:00:42 +0530 | [diff] [blame] | 819 | #define AH_FASTCC 0x4 |
Sujith Manoharan | 97dcec5 | 2010-12-20 08:02:42 +0530 | [diff] [blame] | 820 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 821 | struct ath_hw { |
Felix Fietkau | f9f84e9 | 2011-03-23 20:57:24 +0100 | [diff] [blame] | 822 | struct ath_ops reg_ops; |
| 823 | |
Luis R. Rodriguez | b002a4a | 2009-09-13 00:03:27 -0700 | [diff] [blame] | 824 | struct ieee80211_hw *hw; |
Luis R. Rodriguez | 27c51f1 | 2009-09-10 11:08:14 -0700 | [diff] [blame] | 825 | struct ath_common common; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 826 | struct ath9k_hw_version hw_version; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 827 | struct ath9k_ops_config config; |
| 828 | struct ath9k_hw_capabilities caps; |
Felix Fietkau | cac4220 | 2010-10-09 02:39:30 +0200 | [diff] [blame] | 829 | struct ath9k_channel channels[ATH9K_NUM_CHANNELS]; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 830 | struct ath9k_channel *curchan; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 831 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 832 | union { |
| 833 | struct ar5416_eeprom_def def; |
| 834 | struct ar5416_eeprom_4k map4k; |
Luis R. Rodriguez | 475f598 | 2009-08-03 17:31:25 -0400 | [diff] [blame] | 835 | struct ar9287_eeprom map9287; |
Senthil Balasubramanian | 15c9ee7 | 2010-04-15 17:39:14 -0400 | [diff] [blame] | 836 | struct ar9300_eeprom ar9300_eep; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 837 | } eeprom; |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 838 | const struct eeprom_ops *eep_ops; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 839 | |
| 840 | bool sw_mgmt_crypto; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 841 | bool is_pciexpress; |
Stanislaw Gruszka | d493008 | 2011-07-29 15:59:08 +0200 | [diff] [blame] | 842 | bool aspm_enabled; |
Rajkumar Manoharan | 5f841b4 | 2010-10-27 18:31:15 +0530 | [diff] [blame] | 843 | bool is_monitoring; |
Pavel Roskin | 2eb46d9 | 2010-04-07 01:33:33 -0400 | [diff] [blame] | 844 | bool need_an_top2_fixup; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 845 | u16 tx_trig_level; |
Felix Fietkau | f2552e2 | 2010-07-02 00:09:50 +0200 | [diff] [blame] | 846 | |
Felix Fietkau | bbacee1 | 2010-07-11 15:44:42 +0200 | [diff] [blame] | 847 | u32 nf_regs[6]; |
Felix Fietkau | f2552e2 | 2010-07-02 00:09:50 +0200 | [diff] [blame] | 848 | struct ath_nf_limits nf_2g; |
| 849 | struct ath_nf_limits nf_5g; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 850 | u16 rfsilent; |
| 851 | u32 rfkill_gpio; |
| 852 | u32 rfkill_polarity; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 853 | u32 ah_flags; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 854 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 855 | bool htc_reset_init; |
| 856 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 857 | enum nl80211_iftype opmode; |
| 858 | enum ath9k_power_mode power_mode; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 859 | |
Felix Fietkau | f23fba4 | 2011-07-28 14:08:56 +0200 | [diff] [blame] | 860 | s8 noise; |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 861 | struct ath9k_hw_cal_data *caldata; |
Sujith | a13883b | 2009-08-26 08:39:40 +0530 | [diff] [blame] | 862 | struct ath9k_pacal_info pacal_info; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 863 | struct ar5416Stats stats; |
| 864 | struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES]; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 865 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 866 | int16_t curchan_rad_index; |
Pavel Roskin | 3069168 | 2010-03-31 18:05:31 -0400 | [diff] [blame] | 867 | enum ath9k_int imask; |
Pavel Roskin | 74bad5c | 2010-02-23 18:15:27 -0500 | [diff] [blame] | 868 | u32 imrs2_reg; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 869 | u32 txok_interrupt_mask; |
| 870 | u32 txerr_interrupt_mask; |
| 871 | u32 txdesc_interrupt_mask; |
| 872 | u32 txeol_interrupt_mask; |
| 873 | u32 txurn_interrupt_mask; |
Rajkumar Manoharan | e8fe733 | 2011-08-05 18:59:41 +0530 | [diff] [blame] | 874 | atomic_t intr_ref_cnt; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 875 | bool chip_fullsleep; |
| 876 | u32 atim_window; |
Rajkumar Manoharan | 5f0c04e | 2011-10-13 11:00:35 +0530 | [diff] [blame] | 877 | u32 modes_index; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 878 | |
| 879 | /* Calibration */ |
Felix Fietkau | 6497827 | 2010-10-03 19:07:16 +0200 | [diff] [blame] | 880 | u32 supp_cals; |
Sujith | cbfe946 | 2009-04-13 21:56:56 +0530 | [diff] [blame] | 881 | struct ath9k_cal_list iq_caldata; |
| 882 | struct ath9k_cal_list adcgain_caldata; |
Sujith | cbfe946 | 2009-04-13 21:56:56 +0530 | [diff] [blame] | 883 | struct ath9k_cal_list adcdc_caldata; |
Luis R. Rodriguez | df23aca | 2010-04-15 17:39:11 -0400 | [diff] [blame] | 884 | struct ath9k_cal_list tempCompCalData; |
Sujith | cbfe946 | 2009-04-13 21:56:56 +0530 | [diff] [blame] | 885 | struct ath9k_cal_list *cal_list; |
| 886 | struct ath9k_cal_list *cal_list_last; |
| 887 | struct ath9k_cal_list *cal_list_curr; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 888 | #define totalPowerMeasI meas0.unsign |
| 889 | #define totalPowerMeasQ meas1.unsign |
| 890 | #define totalIqCorrMeas meas2.sign |
| 891 | #define totalAdcIOddPhase meas0.unsign |
| 892 | #define totalAdcIEvenPhase meas1.unsign |
| 893 | #define totalAdcQOddPhase meas2.unsign |
| 894 | #define totalAdcQEvenPhase meas3.unsign |
| 895 | #define totalAdcDcOffsetIOddPhase meas0.sign |
| 896 | #define totalAdcDcOffsetIEvenPhase meas1.sign |
| 897 | #define totalAdcDcOffsetQOddPhase meas2.sign |
| 898 | #define totalAdcDcOffsetQEvenPhase meas3.sign |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 899 | union { |
| 900 | u32 unsign[AR5416_MAX_CHAINS]; |
| 901 | int32_t sign[AR5416_MAX_CHAINS]; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 902 | } meas0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 903 | union { |
| 904 | u32 unsign[AR5416_MAX_CHAINS]; |
| 905 | int32_t sign[AR5416_MAX_CHAINS]; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 906 | } meas1; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 907 | union { |
| 908 | u32 unsign[AR5416_MAX_CHAINS]; |
| 909 | int32_t sign[AR5416_MAX_CHAINS]; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 910 | } meas2; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 911 | union { |
| 912 | u32 unsign[AR5416_MAX_CHAINS]; |
| 913 | int32_t sign[AR5416_MAX_CHAINS]; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 914 | } meas3; |
| 915 | u16 cal_samples; |
Rajkumar Manoharan | 8ad74c4 | 2011-10-13 11:00:38 +0530 | [diff] [blame] | 916 | u8 enabled_cals; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 917 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 918 | u32 sta_id1_defaults; |
| 919 | u32 misc_mode; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 920 | enum { |
| 921 | AUTO_32KHZ, |
| 922 | USE_32KHZ, |
| 923 | DONT_USE_32KHZ, |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 924 | } enable_32kHz_clock; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 925 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 926 | /* Private to hardware code */ |
| 927 | struct ath_hw_private_ops private_ops; |
| 928 | /* Accessed by the lower level driver */ |
| 929 | struct ath_hw_ops ops; |
| 930 | |
Luis R. Rodriguez | e68a060 | 2009-10-19 02:33:41 -0400 | [diff] [blame] | 931 | /* Used to program the radio on non single-chip devices */ |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 932 | u32 *analogBank0Data; |
| 933 | u32 *analogBank1Data; |
| 934 | u32 *analogBank2Data; |
| 935 | u32 *analogBank3Data; |
| 936 | u32 *analogBank6Data; |
| 937 | u32 *analogBank6TPCData; |
| 938 | u32 *analogBank7Data; |
| 939 | u32 *addac5416_21; |
| 940 | u32 *bank6Temp; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 941 | |
Felix Fietkau | 597a94b | 2010-04-26 15:04:37 -0400 | [diff] [blame] | 942 | u8 txpower_limit; |
Felix Fietkau | e239d85 | 2010-01-15 02:34:58 +0100 | [diff] [blame] | 943 | int coverage_class; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 944 | u32 slottime; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 945 | u32 globaltxtimeout; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 946 | |
| 947 | /* ANI */ |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 948 | u32 proc_phyerr; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 949 | u32 aniperiod; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 950 | int totalSizeDesired[5]; |
| 951 | int coarse_high[5]; |
| 952 | int coarse_low[5]; |
| 953 | int firpwr[5]; |
| 954 | enum ath9k_ani_cmd ani_function; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 955 | |
Luis R. Rodriguez | af03abe | 2009-09-09 02:33:11 -0700 | [diff] [blame] | 956 | /* Bluetooth coexistance */ |
Luis R. Rodriguez | 766ec4a | 2009-09-09 14:52:02 -0700 | [diff] [blame] | 957 | struct ath_btcoex_hw btcoex_hw; |
Luis R. Rodriguez | af03abe | 2009-09-09 02:33:11 -0700 | [diff] [blame] | 958 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 959 | u32 intr_txqs; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 960 | u8 txchainmask; |
| 961 | u8 rxchainmask; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 962 | |
Felix Fietkau | c5d0855 | 2010-11-13 20:22:41 +0100 | [diff] [blame] | 963 | struct ath_hw_radar_conf radar_conf; |
| 964 | |
Senthil Balasubramanian | 8bd1d07 | 2009-02-12 13:57:03 +0530 | [diff] [blame] | 965 | u32 originalGain[22]; |
| 966 | int initPDADC; |
| 967 | int PDADCdelta; |
Felix Fietkau | 6de66dd | 2011-03-19 13:55:40 +0100 | [diff] [blame] | 968 | int led_pin; |
Felix Fietkau | 691680b | 2011-03-19 13:55:38 +0100 | [diff] [blame] | 969 | u32 gpio_mask; |
| 970 | u32 gpio_val; |
Senthil Balasubramanian | 8bd1d07 | 2009-02-12 13:57:03 +0530 | [diff] [blame] | 971 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 972 | struct ar5416IniArray iniModes; |
| 973 | struct ar5416IniArray iniCommon; |
| 974 | struct ar5416IniArray iniBank0; |
| 975 | struct ar5416IniArray iniBB_RfGain; |
| 976 | struct ar5416IniArray iniBank1; |
| 977 | struct ar5416IniArray iniBank2; |
| 978 | struct ar5416IniArray iniBank3; |
| 979 | struct ar5416IniArray iniBank6; |
| 980 | struct ar5416IniArray iniBank6TPC; |
| 981 | struct ar5416IniArray iniBank7; |
| 982 | struct ar5416IniArray iniAddac; |
| 983 | struct ar5416IniArray iniPcieSerdes; |
Luis R. Rodriguez | 13ce3e9 | 2010-04-15 17:38:37 -0400 | [diff] [blame] | 984 | struct ar5416IniArray iniPcieSerdesLowPower; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 985 | struct ar5416IniArray iniModesAdditional; |
Vasanthakumar Thiagarajan | d89baac | 2011-04-19 19:29:04 +0530 | [diff] [blame] | 986 | struct ar5416IniArray iniModesAdditional_40M; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 987 | struct ar5416IniArray iniModesRxGain; |
| 988 | struct ar5416IniArray iniModesTxGain; |
Luis R. Rodriguez | 8564328 | 2009-10-19 02:33:33 -0400 | [diff] [blame] | 989 | struct ar5416IniArray iniModes_9271_1_0_only; |
Sujith | 193cd45 | 2009-09-18 15:04:07 +0530 | [diff] [blame] | 990 | struct ar5416IniArray iniCckfirNormal; |
| 991 | struct ar5416IniArray iniCckfirJapan2484; |
Senthil Balasubramanian | ce407af | 2011-09-13 22:38:16 +0530 | [diff] [blame] | 992 | struct ar5416IniArray ini_japan2484; |
Sujith | 70807e9 | 2010-03-17 14:25:14 +0530 | [diff] [blame] | 993 | struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271; |
| 994 | struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271; |
| 995 | struct ar5416IniArray iniModes_9271_ANI_reg; |
| 996 | struct ar5416IniArray iniModes_high_power_tx_gain_9271; |
| 997 | struct ar5416IniArray iniModes_normal_power_tx_gain_9271; |
Senthil Balasubramanian | ce407af | 2011-09-13 22:38:16 +0530 | [diff] [blame] | 998 | struct ar5416IniArray ini_radio_post_sys2ant; |
| 999 | struct ar5416IniArray ini_BTCOEX_MAX_TXPWR; |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 1000 | |
Luis R. Rodriguez | 13ce3e9 | 2010-04-15 17:38:37 -0400 | [diff] [blame] | 1001 | struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT]; |
| 1002 | struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT]; |
| 1003 | struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT]; |
| 1004 | struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT]; |
| 1005 | |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 1006 | u32 intr_gen_timer_trigger; |
| 1007 | u32 intr_gen_timer_thresh; |
| 1008 | struct ath_gen_timer_table hw_gen_timers; |
Vasanthakumar Thiagarajan | 744d402 | 2010-04-15 17:39:27 -0400 | [diff] [blame] | 1009 | |
| 1010 | struct ar9003_txs *ts_ring; |
| 1011 | void *ts_start; |
| 1012 | u32 ts_paddr_start; |
| 1013 | u32 ts_paddr_end; |
| 1014 | u16 ts_tail; |
| 1015 | u8 ts_size; |
Luis R. Rodriguez | aea702b | 2010-05-13 13:33:43 -0400 | [diff] [blame] | 1016 | |
| 1017 | u32 bb_watchdog_last_status; |
| 1018 | u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */ |
Rajkumar Manoharan | 51ac8cb | 2011-05-20 17:52:13 +0530 | [diff] [blame] | 1019 | u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */ |
Felix Fietkau | 717f6be | 2010-06-12 00:34:00 -0400 | [diff] [blame] | 1020 | |
Felix Fietkau | 1bf3866 | 2010-12-13 08:40:54 +0100 | [diff] [blame] | 1021 | unsigned int paprd_target_power; |
| 1022 | unsigned int paprd_training_power; |
Vasanthakumar Thiagarajan | 7072bf6 | 2010-12-15 07:30:52 -0800 | [diff] [blame] | 1023 | unsigned int paprd_ratemask; |
Felix Fietkau | f1a8abb | 2010-12-19 00:31:54 +0100 | [diff] [blame] | 1024 | unsigned int paprd_ratemask_ht40; |
Vasanthakumar Thiagarajan | 45ef6a0 | 2010-12-15 07:30:53 -0800 | [diff] [blame] | 1025 | bool paprd_table_write_done; |
Felix Fietkau | 717f6be | 2010-06-12 00:34:00 -0400 | [diff] [blame] | 1026 | u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES]; |
| 1027 | u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES]; |
Luis R. Rodriguez | 9a658d2 | 2010-06-21 18:38:47 -0400 | [diff] [blame] | 1028 | /* |
| 1029 | * Store the permanent value of Reg 0x4004in WARegVal |
| 1030 | * so we dont have to R/M/W. We should not be reading |
| 1031 | * this register when in sleep states. |
| 1032 | */ |
| 1033 | u32 WARegVal; |
Senthil Balasubramanian | 6ee63f5 | 2010-11-10 05:03:16 -0800 | [diff] [blame] | 1034 | |
| 1035 | /* Enterprise mode cap */ |
| 1036 | u32 ent_mode; |
Vasanthakumar Thiagarajan | f2f5f2a | 2011-04-19 19:29:01 +0530 | [diff] [blame] | 1037 | |
| 1038 | bool is_clk_25mhz; |
Gabor Juhos | 3762561 | 2011-06-21 11:23:23 +0200 | [diff] [blame] | 1039 | int (*get_mac_revision)(void); |
Gabor Juhos | 7d95847c | 2011-06-21 11:23:51 +0200 | [diff] [blame] | 1040 | int (*external_reset)(void); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1041 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1042 | |
Felix Fietkau | 0cb9e06 | 2011-04-13 21:56:43 +0200 | [diff] [blame] | 1043 | struct ath_bus_ops { |
| 1044 | enum ath_bus_type ath_bus_type; |
| 1045 | void (*read_cachesize)(struct ath_common *common, int *csz); |
| 1046 | bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data); |
| 1047 | void (*bt_coex_prep)(struct ath_common *common); |
| 1048 | void (*extn_synch_en)(struct ath_common *common); |
Stanislaw Gruszka | d493008 | 2011-07-29 15:59:08 +0200 | [diff] [blame] | 1049 | void (*aspm_init)(struct ath_common *common); |
Felix Fietkau | 0cb9e06 | 2011-04-13 21:56:43 +0200 | [diff] [blame] | 1050 | }; |
| 1051 | |
Luis R. Rodriguez | 9e4bffd | 2009-09-10 16:11:21 -0700 | [diff] [blame] | 1052 | static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah) |
| 1053 | { |
| 1054 | return &ah->common; |
| 1055 | } |
| 1056 | |
| 1057 | static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah) |
| 1058 | { |
| 1059 | return &(ath9k_hw_common(ah)->regulatory); |
| 1060 | } |
| 1061 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 1062 | static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah) |
| 1063 | { |
| 1064 | return &ah->private_ops; |
| 1065 | } |
| 1066 | |
| 1067 | static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah) |
| 1068 | { |
| 1069 | return &ah->ops; |
| 1070 | } |
| 1071 | |
Vasanthakumar Thiagarajan | 895ad7e | 2010-12-15 07:30:49 -0800 | [diff] [blame] | 1072 | static inline u8 get_streams(int mask) |
| 1073 | { |
| 1074 | return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2)); |
| 1075 | } |
| 1076 | |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 1077 | /* Initialization, Detach, Reset */ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 1078 | const char *ath9k_hw_probe(u16 vendorid, u16 devid); |
Sujith | 285f2dd | 2010-01-08 10:36:07 +0530 | [diff] [blame] | 1079 | void ath9k_hw_deinit(struct ath_hw *ah); |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 1080 | int ath9k_hw_init(struct ath_hw *ah); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1081 | int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan, |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 1082 | struct ath9k_hw_cal_data *caldata, bool bChannelChange); |
Gabor Juhos | a9a29ce | 2009-11-27 12:01:35 +0100 | [diff] [blame] | 1083 | int ath9k_hw_fill_cap_info(struct ath_hw *ah); |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1084 | u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1085 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 1086 | /* GPIO / RFKILL / Antennae */ |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1087 | void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio); |
| 1088 | u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio); |
| 1089 | void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 1090 | u32 ah_signal_type); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1091 | void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1092 | u32 ath9k_hw_getdefantenna(struct ath_hw *ah); |
| 1093 | void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1094 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 1095 | /* General Operation */ |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 1096 | bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout); |
Felix Fietkau | a9b6b25 | 2011-03-23 20:57:27 +0100 | [diff] [blame] | 1097 | void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array, |
| 1098 | int column, unsigned int *writecnt); |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 1099 | u32 ath9k_hw_reverse_bits(u32 val, u32 n); |
Luis R. Rodriguez | 4f0fc7c | 2009-05-06 02:20:00 -0400 | [diff] [blame] | 1100 | u16 ath9k_hw_computetxtime(struct ath_hw *ah, |
Felix Fietkau | 545750d | 2009-11-23 22:21:01 +0100 | [diff] [blame] | 1101 | u8 phy, int kbps, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 1102 | u32 frameLen, u16 rateix, bool shortPreamble); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1103 | void ath9k_hw_get_channel_centers(struct ath_hw *ah, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 1104 | struct ath9k_channel *chan, |
| 1105 | struct chan_centers *centers); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1106 | u32 ath9k_hw_getrxfilter(struct ath_hw *ah); |
| 1107 | void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits); |
| 1108 | bool ath9k_hw_phy_disable(struct ath_hw *ah); |
| 1109 | bool ath9k_hw_disable(struct ath_hw *ah); |
Felix Fietkau | de40f31 | 2010-10-20 03:08:53 +0200 | [diff] [blame] | 1110 | void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1111 | void ath9k_hw_setopmode(struct ath_hw *ah); |
| 1112 | void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1); |
Luis R. Rodriguez | f2b2143 | 2009-09-10 08:50:20 -0700 | [diff] [blame] | 1113 | void ath9k_hw_setbssidmask(struct ath_hw *ah); |
| 1114 | void ath9k_hw_write_associd(struct ath_hw *ah); |
Felix Fietkau | dd347f2 | 2011-03-22 21:54:17 +0100 | [diff] [blame] | 1115 | u32 ath9k_hw_gettsf32(struct ath_hw *ah); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1116 | u64 ath9k_hw_gettsf64(struct ath_hw *ah); |
| 1117 | void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64); |
| 1118 | void ath9k_hw_reset_tsf(struct ath_hw *ah); |
Sujith | 54e4cec | 2009-08-07 09:45:09 +0530 | [diff] [blame] | 1119 | void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting); |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 1120 | void ath9k_hw_init_global_settings(struct ath_hw *ah); |
Senthil Balasubramanian | b84628e | 2011-04-22 11:32:12 +0530 | [diff] [blame] | 1121 | u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah); |
Luis R. Rodriguez | 25c56ee | 2009-09-13 23:04:44 -0700 | [diff] [blame] | 1122 | void ath9k_hw_set11nmac2040(struct ath_hw *ah); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1123 | void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period); |
| 1124 | void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 1125 | const struct ath9k_beacon_state *bs); |
Felix Fietkau | c9c99e5 | 2010-04-19 19:57:29 +0200 | [diff] [blame] | 1126 | bool ath9k_hw_check_alive(struct ath_hw *ah); |
Luis R. Rodriguez | a91d75ae | 2009-09-09 20:29:18 -0700 | [diff] [blame] | 1127 | |
Luis R. Rodriguez | 9ecdef4 | 2009-09-09 21:10:09 -0700 | [diff] [blame] | 1128 | bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode); |
Luis R. Rodriguez | a91d75ae | 2009-09-09 20:29:18 -0700 | [diff] [blame] | 1129 | |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 1130 | /* Generic hw timer primitives */ |
| 1131 | struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah, |
| 1132 | void (*trigger)(void *), |
| 1133 | void (*overflow)(void *), |
| 1134 | void *arg, |
| 1135 | u8 timer_index); |
Luis R. Rodriguez | cd9bf68 | 2009-09-13 02:08:34 -0700 | [diff] [blame] | 1136 | void ath9k_hw_gen_timer_start(struct ath_hw *ah, |
| 1137 | struct ath_gen_timer *timer, |
| 1138 | u32 timer_next, |
| 1139 | u32 timer_period); |
| 1140 | void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer); |
| 1141 | |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 1142 | void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer); |
| 1143 | void ath_gen_timer_isr(struct ath_hw *hw); |
| 1144 | |
Luis R. Rodriguez | f934c4d | 2009-10-27 12:59:34 -0400 | [diff] [blame] | 1145 | void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len); |
Luis R. Rodriguez | 2da4f01 | 2009-10-27 12:59:33 -0400 | [diff] [blame] | 1146 | |
Sujith | 05020d2 | 2010-03-17 14:25:23 +0530 | [diff] [blame] | 1147 | /* HTC */ |
| 1148 | void ath9k_hw_htc_resetinit(struct ath_hw *ah); |
| 1149 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1150 | /* PHY */ |
| 1151 | void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled, |
| 1152 | u32 *coef_mantissa, u32 *coef_exponent); |
Felix Fietkau | ca2c68c | 2011-10-08 20:06:20 +0200 | [diff] [blame] | 1153 | void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan); |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1154 | |
Luis R. Rodriguez | ebd5a14 | 2010-04-15 17:39:18 -0400 | [diff] [blame] | 1155 | /* |
| 1156 | * Code Specific to AR5008, AR9001 or AR9002, |
| 1157 | * we stuff these here to avoid callbacks for AR9003. |
| 1158 | */ |
Luis R. Rodriguez | d8f492b | 2010-04-15 17:39:04 -0400 | [diff] [blame] | 1159 | void ar9002_hw_cck_chan14_spread(struct ath_hw *ah); |
Luis R. Rodriguez | ebd5a14 | 2010-04-15 17:39:18 -0400 | [diff] [blame] | 1160 | int ar9002_hw_rf_claim(struct ath_hw *ah); |
Luis R. Rodriguez | 78ec267 | 2010-04-15 17:39:23 -0400 | [diff] [blame] | 1161 | void ar9002_hw_enable_async_fifo(struct ath_hw *ah); |
Luis R. Rodriguez | d8f492b | 2010-04-15 17:39:04 -0400 | [diff] [blame] | 1162 | |
Felix Fietkau | 641d992 | 2010-04-15 17:38:49 -0400 | [diff] [blame] | 1163 | /* |
Luis R. Rodriguez | aea702b | 2010-05-13 13:33:43 -0400 | [diff] [blame] | 1164 | * Code specific to AR9003, we stuff these here to avoid callbacks |
Felix Fietkau | 641d992 | 2010-04-15 17:38:49 -0400 | [diff] [blame] | 1165 | * for older families |
| 1166 | */ |
Luis R. Rodriguez | aea702b | 2010-05-13 13:33:43 -0400 | [diff] [blame] | 1167 | void ar9003_hw_bb_watchdog_config(struct ath_hw *ah); |
| 1168 | void ar9003_hw_bb_watchdog_read(struct ath_hw *ah); |
| 1169 | void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah); |
Rajkumar Manoharan | 51ac8cb | 2011-05-20 17:52:13 +0530 | [diff] [blame] | 1170 | void ar9003_hw_disable_phy_restart(struct ath_hw *ah); |
Felix Fietkau | 717f6be | 2010-06-12 00:34:00 -0400 | [diff] [blame] | 1171 | void ar9003_paprd_enable(struct ath_hw *ah, bool val); |
| 1172 | void ar9003_paprd_populate_single_table(struct ath_hw *ah, |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 1173 | struct ath9k_hw_cal_data *caldata, |
| 1174 | int chain); |
| 1175 | int ar9003_paprd_create_curve(struct ath_hw *ah, |
| 1176 | struct ath9k_hw_cal_data *caldata, int chain); |
Felix Fietkau | 717f6be | 2010-06-12 00:34:00 -0400 | [diff] [blame] | 1177 | int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain); |
| 1178 | int ar9003_paprd_init_table(struct ath_hw *ah); |
| 1179 | bool ar9003_paprd_is_done(struct ath_hw *ah); |
| 1180 | void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains); |
Felix Fietkau | 641d992 | 2010-04-15 17:38:49 -0400 | [diff] [blame] | 1181 | |
| 1182 | /* Hardware family op attach helpers */ |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1183 | void ar5008_hw_attach_phy_ops(struct ath_hw *ah); |
Luis R. Rodriguez | 8525f28 | 2010-04-15 17:38:19 -0400 | [diff] [blame] | 1184 | void ar9002_hw_attach_phy_ops(struct ath_hw *ah); |
| 1185 | void ar9003_hw_attach_phy_ops(struct ath_hw *ah); |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1186 | |
Luis R. Rodriguez | 795f5e2 | 2010-04-15 17:39:00 -0400 | [diff] [blame] | 1187 | void ar9002_hw_attach_calib_ops(struct ath_hw *ah); |
| 1188 | void ar9003_hw_attach_calib_ops(struct ath_hw *ah); |
| 1189 | |
Luis R. Rodriguez | b3950e6 | 2010-04-15 17:39:03 -0400 | [diff] [blame] | 1190 | void ar9002_hw_attach_ops(struct ath_hw *ah); |
| 1191 | void ar9003_hw_attach_ops(struct ath_hw *ah); |
| 1192 | |
Rajkumar Manoharan | c2ba334 | 2010-09-03 16:00:00 +0530 | [diff] [blame] | 1193 | void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan); |
Luis R. Rodriguez | ac0bb76 | 2010-06-12 00:33:42 -0400 | [diff] [blame] | 1194 | /* |
| 1195 | * ANI work can be shared between all families but a next |
| 1196 | * generation implementation of ANI will be used only for AR9003 only |
| 1197 | * for now as the other families still need to be tested with the same |
Luis R. Rodriguez | e36b27a | 2010-06-12 00:33:45 -0400 | [diff] [blame] | 1198 | * next generation ANI. Feel free to start testing it though for the |
| 1199 | * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani. |
Luis R. Rodriguez | ac0bb76 | 2010-06-12 00:33:42 -0400 | [diff] [blame] | 1200 | */ |
Luis R. Rodriguez | e36b27a | 2010-06-12 00:33:45 -0400 | [diff] [blame] | 1201 | extern int modparam_force_new_ani; |
Felix Fietkau | 8eb4980 | 2010-10-04 20:09:49 +0200 | [diff] [blame] | 1202 | void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning); |
Felix Fietkau | bfc472b | 2010-10-04 20:09:48 +0200 | [diff] [blame] | 1203 | void ath9k_hw_proc_mib_event(struct ath_hw *ah); |
Felix Fietkau | 9579217 | 2010-10-04 20:09:50 +0200 | [diff] [blame] | 1204 | void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan); |
Luis R. Rodriguez | ac0bb76 | 2010-06-12 00:33:42 -0400 | [diff] [blame] | 1205 | |
Luis R. Rodriguez | 7337725 | 2010-06-12 00:33:39 -0400 | [diff] [blame] | 1206 | #define ATH9K_CLOCK_RATE_CCK 22 |
| 1207 | #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40 |
| 1208 | #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44 |
| 1209 | #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44 |
| 1210 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1211 | #endif |