blob: 35d2cb979452ac8e159048a91f10418a15fd6427 [file] [log] [blame]
Chris Wilson54cf91d2010-11-25 18:00:26 +00001/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080029#include <linux/dma_remapping.h>
Chris Wilsonad778f82016-08-04 16:32:42 +010030#include <linux/reservation.h>
Chris Wilsonfec04452017-01-27 09:40:08 +000031#include <linux/sync_file.h>
David Hildenbrand32d82062015-05-11 17:52:12 +020032#include <linux/uaccess.h>
Chris Wilson54cf91d2010-11-25 18:00:26 +000033
Chris Wilson54cf91d2010-11-25 18:00:26 +000034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Chris Wilsonad778f82016-08-04 16:32:42 +010036
Chris Wilson54cf91d2010-11-25 18:00:26 +000037#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000038#include "i915_gem_clflush.h"
Chris Wilson54cf91d2010-11-25 18:00:26 +000039#include "i915_trace.h"
40#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010041#include "intel_frontbuffer.h"
Chris Wilson54cf91d2010-11-25 18:00:26 +000042
Chris Wilsond50415c2016-08-18 17:16:52 +010043#define DBG_USE_CPU_RELOC 0 /* -1 force GTT relocs; 1 force CPU relocs */
44
Dave Gordon9e2793f62016-07-14 14:52:03 +010045#define __EXEC_OBJECT_HAS_PIN (1<<31)
46#define __EXEC_OBJECT_HAS_FENCE (1<<30)
47#define __EXEC_OBJECT_NEEDS_MAP (1<<29)
48#define __EXEC_OBJECT_NEEDS_BIAS (1<<28)
49#define __EXEC_OBJECT_INTERNAL_FLAGS (0xf<<28) /* all of the above */
Chris Wilsond23db882014-05-23 08:48:08 +020050
51#define BATCH_OFFSET_BIAS (256*1024)
Chris Wilsona415d352013-11-26 11:23:15 +000052
Chris Wilson5b043f42016-08-02 22:50:38 +010053struct i915_execbuffer_params {
54 struct drm_device *dev;
55 struct drm_file *file;
Chris Wilson59bfa122016-08-04 16:32:31 +010056 struct i915_vma *batch;
57 u32 dispatch_flags;
58 u32 args_batch_start_offset;
Chris Wilson5b043f42016-08-02 22:50:38 +010059 struct intel_engine_cs *engine;
Chris Wilson5b043f42016-08-02 22:50:38 +010060 struct i915_gem_context *ctx;
61 struct drm_i915_gem_request *request;
62};
63
Ben Widawsky27173f12013-08-14 11:38:36 +020064struct eb_vmas {
Chris Wilsond50415c2016-08-18 17:16:52 +010065 struct drm_i915_private *i915;
Ben Widawsky27173f12013-08-14 11:38:36 +020066 struct list_head vmas;
Chris Wilson67731b82010-12-08 10:38:14 +000067 int and;
Chris Wilsoneef90cc2013-01-08 10:53:17 +000068 union {
Ben Widawsky27173f12013-08-14 11:38:36 +020069 struct i915_vma *lut[0];
Chris Wilsoneef90cc2013-01-08 10:53:17 +000070 struct hlist_head buckets[0];
71 };
Chris Wilson67731b82010-12-08 10:38:14 +000072};
73
Ben Widawsky27173f12013-08-14 11:38:36 +020074static struct eb_vmas *
Chris Wilsond50415c2016-08-18 17:16:52 +010075eb_create(struct drm_i915_private *i915,
76 struct drm_i915_gem_execbuffer2 *args)
Chris Wilson67731b82010-12-08 10:38:14 +000077{
Ben Widawsky27173f12013-08-14 11:38:36 +020078 struct eb_vmas *eb = NULL;
Chris Wilson67731b82010-12-08 10:38:14 +000079
Chris Wilsoneef90cc2013-01-08 10:53:17 +000080 if (args->flags & I915_EXEC_HANDLE_LUT) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020081 unsigned size = args->buffer_count;
Ben Widawsky27173f12013-08-14 11:38:36 +020082 size *= sizeof(struct i915_vma *);
83 size += sizeof(struct eb_vmas);
Chris Wilsoneef90cc2013-01-08 10:53:17 +000084 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
85 }
86
87 if (eb == NULL) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020088 unsigned size = args->buffer_count;
89 unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
Lauri Kasanen27b7c632013-03-27 15:04:55 +020090 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
Chris Wilsoneef90cc2013-01-08 10:53:17 +000091 while (count > 2*size)
92 count >>= 1;
93 eb = kzalloc(count*sizeof(struct hlist_head) +
Ben Widawsky27173f12013-08-14 11:38:36 +020094 sizeof(struct eb_vmas),
Chris Wilsoneef90cc2013-01-08 10:53:17 +000095 GFP_TEMPORARY);
96 if (eb == NULL)
97 return eb;
98
99 eb->and = count - 1;
100 } else
101 eb->and = -args->buffer_count;
102
Chris Wilsond50415c2016-08-18 17:16:52 +0100103 eb->i915 = i915;
Ben Widawsky27173f12013-08-14 11:38:36 +0200104 INIT_LIST_HEAD(&eb->vmas);
Chris Wilson67731b82010-12-08 10:38:14 +0000105 return eb;
106}
107
108static void
Ben Widawsky27173f12013-08-14 11:38:36 +0200109eb_reset(struct eb_vmas *eb)
Chris Wilson67731b82010-12-08 10:38:14 +0000110{
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000111 if (eb->and >= 0)
112 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
Chris Wilson67731b82010-12-08 10:38:14 +0000113}
114
Chris Wilson59bfa122016-08-04 16:32:31 +0100115static struct i915_vma *
116eb_get_batch(struct eb_vmas *eb)
117{
118 struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);
119
120 /*
121 * SNA is doing fancy tricks with compressing batch buffers, which leads
122 * to negative relocation deltas. Usually that works out ok since the
123 * relocate address is still positive, except when the batch is placed
124 * very low in the GTT. Ensure this doesn't happen.
125 *
126 * Note that actual hangs have only been observed on gen7, but for
127 * paranoia do it everywhere.
128 */
129 if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0)
130 vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
131
132 return vma;
133}
134
Chris Wilson3b96eff2013-01-08 10:53:14 +0000135static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200136eb_lookup_vmas(struct eb_vmas *eb,
137 struct drm_i915_gem_exec_object2 *exec,
138 const struct drm_i915_gem_execbuffer2 *args,
139 struct i915_address_space *vm,
140 struct drm_file *file)
Chris Wilson3b96eff2013-01-08 10:53:14 +0000141{
Ben Widawsky27173f12013-08-14 11:38:36 +0200142 struct drm_i915_gem_object *obj;
143 struct list_head objects;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000144 int i, ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000145
Ben Widawsky27173f12013-08-14 11:38:36 +0200146 INIT_LIST_HEAD(&objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000147 spin_lock(&file->table_lock);
Ben Widawsky27173f12013-08-14 11:38:36 +0200148 /* Grab a reference to the object and release the lock so we can lookup
149 * or create the VMA without using GFP_ATOMIC */
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000150 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000151 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
152 if (obj == NULL) {
153 spin_unlock(&file->table_lock);
154 DRM_DEBUG("Invalid object handle %d at index %d\n",
155 exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200156 ret = -ENOENT;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000157 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000158 }
159
Ben Widawsky27173f12013-08-14 11:38:36 +0200160 if (!list_empty(&obj->obj_exec_link)) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000161 spin_unlock(&file->table_lock);
162 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
163 obj, exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200164 ret = -EINVAL;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000165 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000166 }
167
Chris Wilson25dc5562016-07-20 13:31:52 +0100168 i915_gem_object_get(obj);
Ben Widawsky27173f12013-08-14 11:38:36 +0200169 list_add_tail(&obj->obj_exec_link, &objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000170 }
171 spin_unlock(&file->table_lock);
172
Ben Widawsky27173f12013-08-14 11:38:36 +0200173 i = 0;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000174 while (!list_empty(&objects)) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200175 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -0800176
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000177 obj = list_first_entry(&objects,
178 struct drm_i915_gem_object,
179 obj_exec_link);
180
Daniel Vettere656a6c2013-08-14 14:14:04 +0200181 /*
182 * NOTE: We can leak any vmas created here when something fails
183 * later on. But that's no issue since vma_unbind can deal with
184 * vmas which are not actually bound. And since only
185 * lookup_or_create exists as an interface to get at the vma
186 * from the (obj, vm) we don't run the risk of creating
187 * duplicated vmas for the same vm.
188 */
Chris Wilson718659a2017-01-16 15:21:28 +0000189 vma = i915_vma_instance(obj, vm, NULL);
Chris Wilson058d88c2016-08-15 10:49:06 +0100190 if (unlikely(IS_ERR(vma))) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200191 DRM_DEBUG("Failed to lookup VMA\n");
192 ret = PTR_ERR(vma);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000193 goto err;
Ben Widawsky27173f12013-08-14 11:38:36 +0200194 }
195
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000196 /* Transfer ownership from the objects list to the vmas list. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200197 list_add_tail(&vma->exec_list, &eb->vmas);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000198 list_del_init(&obj->obj_exec_link);
Ben Widawsky27173f12013-08-14 11:38:36 +0200199
200 vma->exec_entry = &exec[i];
201 if (eb->and < 0) {
202 eb->lut[i] = vma;
203 } else {
204 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
205 vma->exec_handle = handle;
206 hlist_add_head(&vma->exec_node,
207 &eb->buckets[handle & eb->and]);
208 }
209 ++i;
210 }
211
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000212 return 0;
Ben Widawsky27173f12013-08-14 11:38:36 +0200213
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000214
215err:
Ben Widawsky27173f12013-08-14 11:38:36 +0200216 while (!list_empty(&objects)) {
217 obj = list_first_entry(&objects,
218 struct drm_i915_gem_object,
219 obj_exec_link);
220 list_del_init(&obj->obj_exec_link);
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100221 i915_gem_object_put(obj);
Ben Widawsky27173f12013-08-14 11:38:36 +0200222 }
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000223 /*
224 * Objects already transfered to the vmas list will be unreferenced by
225 * eb_destroy.
226 */
227
Ben Widawsky27173f12013-08-14 11:38:36 +0200228 return ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000229}
230
Ben Widawsky27173f12013-08-14 11:38:36 +0200231static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
Chris Wilson67731b82010-12-08 10:38:14 +0000232{
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000233 if (eb->and < 0) {
234 if (handle >= -eb->and)
235 return NULL;
236 return eb->lut[handle];
237 } else {
238 struct hlist_head *head;
Geliang Tangaa459502016-01-18 23:54:20 +0800239 struct i915_vma *vma;
Chris Wilson67731b82010-12-08 10:38:14 +0000240
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000241 head = &eb->buckets[handle & eb->and];
Geliang Tangaa459502016-01-18 23:54:20 +0800242 hlist_for_each_entry(vma, head, exec_node) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200243 if (vma->exec_handle == handle)
244 return vma;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000245 }
246 return NULL;
Chris Wilson67731b82010-12-08 10:38:14 +0000247 }
Chris Wilson67731b82010-12-08 10:38:14 +0000248}
249
Chris Wilsona415d352013-11-26 11:23:15 +0000250static void
251i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
252{
253 struct drm_i915_gem_exec_object2 *entry;
Chris Wilsona415d352013-11-26 11:23:15 +0000254
255 if (!drm_mm_node_allocated(&vma->node))
256 return;
257
258 entry = vma->exec_entry;
259
260 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
Chris Wilson49ef5292016-08-18 17:17:00 +0100261 i915_vma_unpin_fence(vma);
Chris Wilsona415d352013-11-26 11:23:15 +0000262
263 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100264 __i915_vma_unpin(vma);
Chris Wilsona415d352013-11-26 11:23:15 +0000265
Chris Wilsonde4e7832015-04-07 16:20:35 +0100266 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
Chris Wilsona415d352013-11-26 11:23:15 +0000267}
268
269static void eb_destroy(struct eb_vmas *eb)
270{
Ben Widawsky27173f12013-08-14 11:38:36 +0200271 while (!list_empty(&eb->vmas)) {
272 struct i915_vma *vma;
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000273
Ben Widawsky27173f12013-08-14 11:38:36 +0200274 vma = list_first_entry(&eb->vmas,
275 struct i915_vma,
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000276 exec_list);
Ben Widawsky27173f12013-08-14 11:38:36 +0200277 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +0000278 i915_gem_execbuffer_unreserve_vma(vma);
Chris Wilson172ae5b2016-12-05 14:29:37 +0000279 vma->exec_entry = NULL;
Chris Wilson624192c2016-08-15 10:48:50 +0100280 i915_vma_put(vma);
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000281 }
Chris Wilson67731b82010-12-08 10:38:14 +0000282 kfree(eb);
283}
284
Chris Wilsondabdfe02012-03-26 10:10:27 +0200285static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
286{
Chris Wilson9e53d9b2016-08-18 17:16:54 +0100287 if (!i915_gem_object_has_struct_page(obj))
288 return false;
289
Chris Wilsond50415c2016-08-18 17:16:52 +0100290 if (DBG_USE_CPU_RELOC)
291 return DBG_USE_CPU_RELOC > 0;
292
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +0000293 return (HAS_LLC(to_i915(obj->base.dev)) ||
Chris Wilson2cc86b82013-08-26 19:51:00 -0300294 obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
Chris Wilsondabdfe02012-03-26 10:10:27 +0200295 obj->cache_level != I915_CACHE_NONE);
296}
297
Michał Winiarski934acce2015-12-29 18:24:52 +0100298/* Used to convert any address to canonical form.
299 * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
300 * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
301 * addresses to be in a canonical form:
302 * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
303 * canonical form [63:48] == [47]."
304 */
305#define GEN8_HIGH_ADDRESS_BIT 47
306static inline uint64_t gen8_canonical_addr(uint64_t address)
307{
308 return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
309}
310
311static inline uint64_t gen8_noncanonical_addr(uint64_t address)
312{
313 return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1);
314}
315
316static inline uint64_t
Chris Wilsond50415c2016-08-18 17:16:52 +0100317relocation_target(const struct drm_i915_gem_relocation_entry *reloc,
Michał Winiarski934acce2015-12-29 18:24:52 +0100318 uint64_t target_offset)
319{
320 return gen8_canonical_addr((int)reloc->delta + target_offset);
321}
322
Chris Wilson31a39202016-08-18 17:16:46 +0100323struct reloc_cache {
Chris Wilsond50415c2016-08-18 17:16:52 +0100324 struct drm_i915_private *i915;
325 struct drm_mm_node node;
326 unsigned long vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100327 unsigned int page;
Chris Wilsond50415c2016-08-18 17:16:52 +0100328 bool use_64bit_reloc;
Chris Wilson31a39202016-08-18 17:16:46 +0100329};
330
Chris Wilsond50415c2016-08-18 17:16:52 +0100331static void reloc_cache_init(struct reloc_cache *cache,
332 struct drm_i915_private *i915)
Rafael Barbalho5032d872013-08-21 17:10:51 +0100333{
Chris Wilson31a39202016-08-18 17:16:46 +0100334 cache->page = -1;
Chris Wilsond50415c2016-08-18 17:16:52 +0100335 cache->vaddr = 0;
336 cache->i915 = i915;
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200337 /* Must be a variable in the struct to allow GCC to unroll. */
338 cache->use_64bit_reloc = HAS_64BIT_RELOC(i915);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100339 cache->node.allocated = false;
Chris Wilson31a39202016-08-18 17:16:46 +0100340}
Rafael Barbalho5032d872013-08-21 17:10:51 +0100341
Chris Wilsond50415c2016-08-18 17:16:52 +0100342static inline void *unmask_page(unsigned long p)
343{
344 return (void *)(uintptr_t)(p & PAGE_MASK);
345}
Rafael Barbalho5032d872013-08-21 17:10:51 +0100346
Chris Wilsond50415c2016-08-18 17:16:52 +0100347static inline unsigned int unmask_flags(unsigned long p)
348{
349 return p & ~PAGE_MASK;
350}
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700351
Chris Wilsond50415c2016-08-18 17:16:52 +0100352#define KMAP 0x4 /* after CLFLUSH_FLAGS */
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700353
Chris Wilson31a39202016-08-18 17:16:46 +0100354static void reloc_cache_fini(struct reloc_cache *cache)
355{
Chris Wilsond50415c2016-08-18 17:16:52 +0100356 void *vaddr;
357
Chris Wilson31a39202016-08-18 17:16:46 +0100358 if (!cache->vaddr)
359 return;
360
Chris Wilsond50415c2016-08-18 17:16:52 +0100361 vaddr = unmask_page(cache->vaddr);
362 if (cache->vaddr & KMAP) {
363 if (cache->vaddr & CLFLUSH_AFTER)
364 mb();
Chris Wilson31a39202016-08-18 17:16:46 +0100365
Chris Wilsond50415c2016-08-18 17:16:52 +0100366 kunmap_atomic(vaddr);
367 i915_gem_obj_finish_shmem_access((struct drm_i915_gem_object *)cache->node.mm);
368 } else {
Chris Wilsone8cb9092016-08-18 17:16:53 +0100369 wmb();
Chris Wilsond50415c2016-08-18 17:16:52 +0100370 io_mapping_unmap_atomic((void __iomem *)vaddr);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100371 if (cache->node.allocated) {
372 struct i915_ggtt *ggtt = &cache->i915->ggtt;
373
374 ggtt->base.clear_range(&ggtt->base,
375 cache->node.start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200376 cache->node.size);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100377 drm_mm_remove_node(&cache->node);
378 } else {
379 i915_vma_unpin((struct i915_vma *)cache->node.mm);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700380 }
Chris Wilson31a39202016-08-18 17:16:46 +0100381 }
382}
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700383
Chris Wilson31a39202016-08-18 17:16:46 +0100384static void *reloc_kmap(struct drm_i915_gem_object *obj,
385 struct reloc_cache *cache,
386 int page)
387{
Chris Wilsond50415c2016-08-18 17:16:52 +0100388 void *vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100389
Chris Wilsond50415c2016-08-18 17:16:52 +0100390 if (cache->vaddr) {
391 kunmap_atomic(unmask_page(cache->vaddr));
392 } else {
393 unsigned int flushes;
394 int ret;
Chris Wilson31a39202016-08-18 17:16:46 +0100395
Chris Wilsond50415c2016-08-18 17:16:52 +0100396 ret = i915_gem_obj_prepare_shmem_write(obj, &flushes);
397 if (ret)
398 return ERR_PTR(ret);
399
400 BUILD_BUG_ON(KMAP & CLFLUSH_FLAGS);
401 BUILD_BUG_ON((KMAP | CLFLUSH_FLAGS) & PAGE_MASK);
402
403 cache->vaddr = flushes | KMAP;
404 cache->node.mm = (void *)obj;
405 if (flushes)
406 mb();
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700407 }
408
Chris Wilsond50415c2016-08-18 17:16:52 +0100409 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj, page));
410 cache->vaddr = unmask_flags(cache->vaddr) | (unsigned long)vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100411 cache->page = page;
Chris Wilson31a39202016-08-18 17:16:46 +0100412
Chris Wilsond50415c2016-08-18 17:16:52 +0100413 return vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100414}
415
Chris Wilsond50415c2016-08-18 17:16:52 +0100416static void *reloc_iomap(struct drm_i915_gem_object *obj,
Chris Wilson31a39202016-08-18 17:16:46 +0100417 struct reloc_cache *cache,
Chris Wilsond50415c2016-08-18 17:16:52 +0100418 int page)
Chris Wilson31a39202016-08-18 17:16:46 +0100419{
Chris Wilsone8cb9092016-08-18 17:16:53 +0100420 struct i915_ggtt *ggtt = &cache->i915->ggtt;
421 unsigned long offset;
Chris Wilsond50415c2016-08-18 17:16:52 +0100422 void *vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100423
Chris Wilsond50415c2016-08-18 17:16:52 +0100424 if (cache->vaddr) {
Jani Nikula615e5002016-10-04 12:54:13 +0300425 io_mapping_unmap_atomic((void __force __iomem *) unmask_page(cache->vaddr));
Chris Wilsond50415c2016-08-18 17:16:52 +0100426 } else {
427 struct i915_vma *vma;
428 int ret;
Chris Wilson31a39202016-08-18 17:16:46 +0100429
Chris Wilsond50415c2016-08-18 17:16:52 +0100430 if (use_cpu_reloc(obj))
431 return NULL;
Chris Wilson31a39202016-08-18 17:16:46 +0100432
Chris Wilsond50415c2016-08-18 17:16:52 +0100433 ret = i915_gem_object_set_to_gtt_domain(obj, true);
434 if (ret)
435 return ERR_PTR(ret);
Chris Wilson31a39202016-08-18 17:16:46 +0100436
Chris Wilsond50415c2016-08-18 17:16:52 +0100437 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
438 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100439 if (IS_ERR(vma)) {
440 memset(&cache->node, 0, sizeof(cache->node));
Chris Wilson4e64e552017-02-02 21:04:38 +0000441 ret = drm_mm_insert_node_in_range
Chris Wilsone8cb9092016-08-18 17:16:53 +0100442 (&ggtt->base.mm, &cache->node,
Chris Wilsonf51455d2017-01-10 14:47:34 +0000443 PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
Chris Wilsone8cb9092016-08-18 17:16:53 +0100444 0, ggtt->mappable_end,
Chris Wilson4e64e552017-02-02 21:04:38 +0000445 DRM_MM_INSERT_LOW);
Chris Wilsonc92fa4f2016-10-07 07:53:25 +0100446 if (ret) /* no inactive aperture space, use cpu reloc */
447 return NULL;
Chris Wilsone8cb9092016-08-18 17:16:53 +0100448 } else {
Chris Wilson49ef5292016-08-18 17:17:00 +0100449 ret = i915_vma_put_fence(vma);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100450 if (ret) {
451 i915_vma_unpin(vma);
452 return ERR_PTR(ret);
453 }
Rafael Barbalho5032d872013-08-21 17:10:51 +0100454
Chris Wilsone8cb9092016-08-18 17:16:53 +0100455 cache->node.start = vma->node.start;
456 cache->node.mm = (void *)vma;
Chris Wilsond50415c2016-08-18 17:16:52 +0100457 }
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700458 }
459
Chris Wilsone8cb9092016-08-18 17:16:53 +0100460 offset = cache->node.start;
461 if (cache->node.allocated) {
Chris Wilsonfc099092016-10-28 15:27:56 +0100462 wmb();
Chris Wilsone8cb9092016-08-18 17:16:53 +0100463 ggtt->base.insert_page(&ggtt->base,
464 i915_gem_object_get_dma_address(obj, page),
465 offset, I915_CACHE_NONE, 0);
466 } else {
467 offset += page << PAGE_SHIFT;
468 }
469
Jani Nikula615e5002016-10-04 12:54:13 +0300470 vaddr = (void __force *) io_mapping_map_atomic_wc(&cache->i915->ggtt.mappable, offset);
Chris Wilsond50415c2016-08-18 17:16:52 +0100471 cache->page = page;
472 cache->vaddr = (unsigned long)vaddr;
473
474 return vaddr;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100475}
476
Chris Wilsond50415c2016-08-18 17:16:52 +0100477static void *reloc_vaddr(struct drm_i915_gem_object *obj,
478 struct reloc_cache *cache,
479 int page)
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000480{
Chris Wilsond50415c2016-08-18 17:16:52 +0100481 void *vaddr;
482
483 if (cache->page == page) {
484 vaddr = unmask_page(cache->vaddr);
485 } else {
486 vaddr = NULL;
487 if ((cache->vaddr & KMAP) == 0)
488 vaddr = reloc_iomap(obj, cache, page);
489 if (!vaddr)
490 vaddr = reloc_kmap(obj, cache, page);
491 }
492
493 return vaddr;
494}
495
496static void clflush_write32(u32 *addr, u32 value, unsigned int flushes)
497{
498 if (unlikely(flushes & (CLFLUSH_BEFORE | CLFLUSH_AFTER))) {
499 if (flushes & CLFLUSH_BEFORE) {
500 clflushopt(addr);
501 mb();
502 }
503
504 *addr = value;
505
506 /* Writes to the same cacheline are serialised by the CPU
507 * (including clflush). On the write path, we only require
508 * that it hits memory in an orderly fashion and place
509 * mb barriers at the start and end of the relocation phase
510 * to ensure ordering of clflush wrt to the system.
511 */
512 if (flushes & CLFLUSH_AFTER)
513 clflushopt(addr);
514 } else
515 *addr = value;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000516}
517
518static int
Chris Wilsond50415c2016-08-18 17:16:52 +0100519relocate_entry(struct drm_i915_gem_object *obj,
520 const struct drm_i915_gem_relocation_entry *reloc,
521 struct reloc_cache *cache,
522 u64 target_offset)
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000523{
Chris Wilsond50415c2016-08-18 17:16:52 +0100524 u64 offset = reloc->offset;
525 bool wide = cache->use_64bit_reloc;
526 void *vaddr;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000527
Chris Wilsond50415c2016-08-18 17:16:52 +0100528 target_offset = relocation_target(reloc, target_offset);
529repeat:
530 vaddr = reloc_vaddr(obj, cache, offset >> PAGE_SHIFT);
531 if (IS_ERR(vaddr))
532 return PTR_ERR(vaddr);
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000533
Chris Wilsond50415c2016-08-18 17:16:52 +0100534 clflush_write32(vaddr + offset_in_page(offset),
535 lower_32_bits(target_offset),
536 cache->vaddr);
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000537
Chris Wilsond50415c2016-08-18 17:16:52 +0100538 if (wide) {
539 offset += sizeof(u32);
540 target_offset >>= 32;
541 wide = false;
542 goto repeat;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000543 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000544
545 return 0;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100546}
547
Rafael Barbalho5032d872013-08-21 17:10:51 +0100548static int
Chris Wilson54cf91d2010-11-25 18:00:26 +0000549i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
Ben Widawsky27173f12013-08-14 11:38:36 +0200550 struct eb_vmas *eb,
Chris Wilson31a39202016-08-18 17:16:46 +0100551 struct drm_i915_gem_relocation_entry *reloc,
552 struct reloc_cache *cache)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000553{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100554 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000555 struct drm_gem_object *target_obj;
Daniel Vetter149c8402012-02-15 23:50:23 +0100556 struct drm_i915_gem_object *target_i915_obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200557 struct i915_vma *target_vma;
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700558 uint64_t target_offset;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800559 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000560
Chris Wilson67731b82010-12-08 10:38:14 +0000561 /* we've already hold a reference to all valid objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200562 target_vma = eb_get_vma(eb, reloc->target_handle);
563 if (unlikely(target_vma == NULL))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000564 return -ENOENT;
Ben Widawsky27173f12013-08-14 11:38:36 +0200565 target_i915_obj = target_vma->obj;
566 target_obj = &target_vma->obj->base;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000567
Michał Winiarski934acce2015-12-29 18:24:52 +0100568 target_offset = gen8_canonical_addr(target_vma->node.start);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000569
Eric Anholte844b992012-07-31 15:35:01 -0700570 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
571 * pipe_control writes because the gpu doesn't properly redirect them
572 * through the ppgtt for non_secure batchbuffers. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100573 if (unlikely(IS_GEN6(dev_priv) &&
Daniel Vetter08755462015-04-20 09:04:05 -0700574 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000575 ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -0700576 PIN_GLOBAL);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000577 if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
578 return ret;
579 }
Eric Anholte844b992012-07-31 15:35:01 -0700580
Chris Wilson54cf91d2010-11-25 18:00:26 +0000581 /* Validate that the target is in a valid r/w GPU domain */
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000582 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100583 DRM_DEBUG("reloc with multiple write domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000584 "obj %p target %d offset %d "
585 "read %08x write %08x",
586 obj, reloc->target_handle,
587 (int) reloc->offset,
588 reloc->read_domains,
589 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800590 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000591 }
Daniel Vetter4ca4a252011-12-14 13:57:27 +0100592 if (unlikely((reloc->write_domain | reloc->read_domains)
593 & ~I915_GEM_GPU_DOMAINS)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100594 DRM_DEBUG("reloc with read/write non-GPU domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000595 "obj %p target %d offset %d "
596 "read %08x write %08x",
597 obj, reloc->target_handle,
598 (int) reloc->offset,
599 reloc->read_domains,
600 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800601 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000602 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000603
604 target_obj->pending_read_domains |= reloc->read_domains;
605 target_obj->pending_write_domain |= reloc->write_domain;
606
607 /* If the relocation already has the right value in it, no
608 * more work needs to be done.
609 */
610 if (target_offset == reloc->presumed_offset)
Chris Wilson67731b82010-12-08 10:38:14 +0000611 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000612
613 /* Check that the relocation address is valid... */
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700614 if (unlikely(reloc->offset >
Chris Wilsond50415c2016-08-18 17:16:52 +0100615 obj->base.size - (cache->use_64bit_reloc ? 8 : 4))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100616 DRM_DEBUG("Relocation beyond object bounds: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000617 "obj %p target %d offset %d size %d.\n",
618 obj, reloc->target_handle,
619 (int) reloc->offset,
620 (int) obj->base.size);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800621 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000622 }
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000623 if (unlikely(reloc->offset & 3)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100624 DRM_DEBUG("Relocation not 4-byte aligned: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000625 "obj %p target %d offset %d.\n",
626 obj, reloc->target_handle,
627 (int) reloc->offset);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800628 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000629 }
630
Chris Wilsond50415c2016-08-18 17:16:52 +0100631 ret = relocate_entry(obj, reloc, cache, target_offset);
Daniel Vetterd4d36012013-09-02 20:56:23 +0200632 if (ret)
633 return ret;
634
Chris Wilson54cf91d2010-11-25 18:00:26 +0000635 /* and update the user's relocation entry */
636 reloc->presumed_offset = target_offset;
Chris Wilson67731b82010-12-08 10:38:14 +0000637 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000638}
639
640static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200641i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
642 struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000643{
Chris Wilson1d83f442012-03-24 20:12:53 +0000644#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
645 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
Chris Wilson54cf91d2010-11-25 18:00:26 +0000646 struct drm_i915_gem_relocation_entry __user *user_relocs;
Ben Widawsky27173f12013-08-14 11:38:36 +0200647 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson31a39202016-08-18 17:16:46 +0100648 struct reloc_cache cache;
649 int remain, ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000650
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300651 user_relocs = u64_to_user_ptr(entry->relocs_ptr);
Chris Wilsond50415c2016-08-18 17:16:52 +0100652 reloc_cache_init(&cache, eb->i915);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000653
Chris Wilson1d83f442012-03-24 20:12:53 +0000654 remain = entry->relocation_count;
655 while (remain) {
656 struct drm_i915_gem_relocation_entry *r = stack_reloc;
Chris Wilsonebc08082016-10-18 13:02:51 +0100657 unsigned long unwritten;
658 unsigned int count;
659
660 count = min_t(unsigned int, remain, ARRAY_SIZE(stack_reloc));
Chris Wilson1d83f442012-03-24 20:12:53 +0000661 remain -= count;
662
Chris Wilsonebc08082016-10-18 13:02:51 +0100663 /* This is the fast path and we cannot handle a pagefault
664 * whilst holding the struct mutex lest the user pass in the
665 * relocations contained within a mmaped bo. For in such a case
666 * we, the page fault handler would call i915_gem_fault() and
667 * we would try to acquire the struct mutex again. Obviously
668 * this is bad and so lockdep complains vehemently.
669 */
670 pagefault_disable();
671 unwritten = __copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0]));
672 pagefault_enable();
673 if (unlikely(unwritten)) {
Chris Wilson31a39202016-08-18 17:16:46 +0100674 ret = -EFAULT;
675 goto out;
676 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000677
Chris Wilson1d83f442012-03-24 20:12:53 +0000678 do {
679 u64 offset = r->presumed_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000680
Chris Wilson31a39202016-08-18 17:16:46 +0100681 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r, &cache);
Chris Wilson1d83f442012-03-24 20:12:53 +0000682 if (ret)
Chris Wilson31a39202016-08-18 17:16:46 +0100683 goto out;
Chris Wilson1d83f442012-03-24 20:12:53 +0000684
Chris Wilsonebc08082016-10-18 13:02:51 +0100685 if (r->presumed_offset != offset) {
686 pagefault_disable();
687 unwritten = __put_user(r->presumed_offset,
688 &user_relocs->presumed_offset);
689 pagefault_enable();
690 if (unlikely(unwritten)) {
691 /* Note that reporting an error now
692 * leaves everything in an inconsistent
693 * state as we have *already* changed
694 * the relocation value inside the
695 * object. As we have not changed the
696 * reloc.presumed_offset or will not
697 * change the execobject.offset, on the
698 * call we may not rewrite the value
699 * inside the object, leaving it
700 * dangling and causing a GPU hang.
701 */
702 ret = -EFAULT;
703 goto out;
704 }
Chris Wilson1d83f442012-03-24 20:12:53 +0000705 }
706
707 user_relocs++;
708 r++;
709 } while (--count);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000710 }
711
Chris Wilson31a39202016-08-18 17:16:46 +0100712out:
713 reloc_cache_fini(&cache);
714 return ret;
Chris Wilson1d83f442012-03-24 20:12:53 +0000715#undef N_RELOC
Chris Wilson54cf91d2010-11-25 18:00:26 +0000716}
717
718static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200719i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
720 struct eb_vmas *eb,
721 struct drm_i915_gem_relocation_entry *relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000722{
Ben Widawsky27173f12013-08-14 11:38:36 +0200723 const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson31a39202016-08-18 17:16:46 +0100724 struct reloc_cache cache;
725 int i, ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000726
Chris Wilsond50415c2016-08-18 17:16:52 +0100727 reloc_cache_init(&cache, eb->i915);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000728 for (i = 0; i < entry->relocation_count; i++) {
Chris Wilson31a39202016-08-18 17:16:46 +0100729 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i], &cache);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000730 if (ret)
Chris Wilson31a39202016-08-18 17:16:46 +0100731 break;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000732 }
Chris Wilson31a39202016-08-18 17:16:46 +0100733 reloc_cache_fini(&cache);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000734
Chris Wilson31a39202016-08-18 17:16:46 +0100735 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000736}
737
738static int
Ben Widawsky17601cbc2013-11-25 09:54:38 -0800739i915_gem_execbuffer_relocate(struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000740{
Ben Widawsky27173f12013-08-14 11:38:36 +0200741 struct i915_vma *vma;
Chris Wilsond4aeee72011-03-14 15:11:24 +0000742 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000743
Ben Widawsky27173f12013-08-14 11:38:36 +0200744 list_for_each_entry(vma, &eb->vmas, exec_list) {
745 ret = i915_gem_execbuffer_relocate_vma(vma, eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000746 if (ret)
Chris Wilsond4aeee72011-03-14 15:11:24 +0000747 break;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000748 }
749
Chris Wilsond4aeee72011-03-14 15:11:24 +0000750 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000751}
752
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000753static bool only_mappable_for_reloc(unsigned int flags)
754{
755 return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
756 __EXEC_OBJECT_NEEDS_MAP;
757}
758
Chris Wilson1690e1e2011-12-14 13:57:08 +0100759static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200760i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000761 struct intel_engine_cs *engine,
Ben Widawsky27173f12013-08-14 11:38:36 +0200762 bool *need_reloc)
Chris Wilson1690e1e2011-12-14 13:57:08 +0100763{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800764 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200765 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilsond23db882014-05-23 08:48:08 +0200766 uint64_t flags;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100767 int ret;
768
Daniel Vetter08755462015-04-20 09:04:05 -0700769 flags = PIN_USER;
Daniel Vetter0229da32015-04-14 19:01:54 +0200770 if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
771 flags |= PIN_GLOBAL;
772
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000773 if (!drm_mm_node_allocated(&vma->node)) {
Michel Thierry101b5062015-10-01 13:33:57 +0100774 /* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset,
775 * limit address to the first 4GBs for unflagged objects.
776 */
777 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0)
778 flags |= PIN_ZONE_4G;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000779 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
780 flags |= PIN_GLOBAL | PIN_MAPPABLE;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000781 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
782 flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
Chris Wilson506a8e82015-12-08 11:55:07 +0000783 if (entry->flags & EXEC_OBJECT_PINNED)
784 flags |= entry->offset | PIN_OFFSET_FIXED;
Michel Thierry101b5062015-10-01 13:33:57 +0100785 if ((flags & PIN_MAPPABLE) == 0)
786 flags |= PIN_HIGH;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000787 }
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100788
Chris Wilson59bfa122016-08-04 16:32:31 +0100789 ret = i915_vma_pin(vma,
790 entry->pad_to_size,
791 entry->alignment,
792 flags);
793 if ((ret == -ENOSPC || ret == -E2BIG) &&
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000794 only_mappable_for_reloc(entry->flags))
Chris Wilson59bfa122016-08-04 16:32:31 +0100795 ret = i915_vma_pin(vma,
796 entry->pad_to_size,
797 entry->alignment,
798 flags & ~PIN_MAPPABLE);
Chris Wilson1690e1e2011-12-14 13:57:08 +0100799 if (ret)
800 return ret;
801
Chris Wilson7788a762012-08-24 19:18:18 +0100802 entry->flags |= __EXEC_OBJECT_HAS_PIN;
803
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100804 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100805 ret = i915_vma_get_fence(vma);
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100806 if (ret)
807 return ret;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100808
Chris Wilson49ef5292016-08-18 17:17:00 +0100809 if (i915_vma_pin_fence(vma))
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100810 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100811 }
812
Ben Widawsky27173f12013-08-14 11:38:36 +0200813 if (entry->offset != vma->node.start) {
814 entry->offset = vma->node.start;
Daniel Vettered5982e2013-01-17 22:23:36 +0100815 *need_reloc = true;
816 }
817
818 if (entry->flags & EXEC_OBJECT_WRITE) {
819 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
820 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
821 }
822
Chris Wilson1690e1e2011-12-14 13:57:08 +0100823 return 0;
Chris Wilson7788a762012-08-24 19:18:18 +0100824}
Chris Wilson1690e1e2011-12-14 13:57:08 +0100825
Chris Wilsond23db882014-05-23 08:48:08 +0200826static bool
Chris Wilsone6a84462014-08-11 12:00:12 +0200827need_reloc_mappable(struct i915_vma *vma)
828{
829 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
830
831 if (entry->relocation_count == 0)
832 return false;
833
Chris Wilson3272db52016-08-04 16:32:32 +0100834 if (!i915_vma_is_ggtt(vma))
Chris Wilsone6a84462014-08-11 12:00:12 +0200835 return false;
836
837 /* See also use_cpu_reloc() */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +0000838 if (HAS_LLC(to_i915(vma->obj->base.dev)))
Chris Wilsone6a84462014-08-11 12:00:12 +0200839 return false;
840
841 if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
842 return false;
843
844 return true;
845}
846
847static bool
848eb_vma_misplaced(struct i915_vma *vma)
Chris Wilsond23db882014-05-23 08:48:08 +0200849{
850 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilsond23db882014-05-23 08:48:08 +0200851
Chris Wilson3272db52016-08-04 16:32:32 +0100852 WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
853 !i915_vma_is_ggtt(vma));
Chris Wilsond23db882014-05-23 08:48:08 +0200854
Chris Wilsonf51455d2017-01-10 14:47:34 +0000855 if (entry->alignment && !IS_ALIGNED(vma->node.start, entry->alignment))
Chris Wilsond23db882014-05-23 08:48:08 +0200856 return true;
857
Chris Wilson91b2db62016-08-04 16:32:23 +0100858 if (vma->node.size < entry->pad_to_size)
859 return true;
860
Chris Wilson506a8e82015-12-08 11:55:07 +0000861 if (entry->flags & EXEC_OBJECT_PINNED &&
862 vma->node.start != entry->offset)
863 return true;
864
Chris Wilsond23db882014-05-23 08:48:08 +0200865 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
866 vma->node.start < BATCH_OFFSET_BIAS)
867 return true;
868
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000869 /* avoid costly ping-pong once a batch bo ended up non-mappable */
Chris Wilson05a20d02016-08-18 17:16:55 +0100870 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
871 !i915_vma_is_map_and_fenceable(vma))
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000872 return !only_mappable_for_reloc(entry->flags);
873
Michel Thierry101b5062015-10-01 13:33:57 +0100874 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 &&
875 (vma->node.start + vma->node.size - 1) >> 32)
876 return true;
877
Chris Wilsond23db882014-05-23 08:48:08 +0200878 return false;
879}
880
Chris Wilson54cf91d2010-11-25 18:00:26 +0000881static int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000882i915_gem_execbuffer_reserve(struct intel_engine_cs *engine,
Ben Widawsky27173f12013-08-14 11:38:36 +0200883 struct list_head *vmas,
Chris Wilsone2efd132016-05-24 14:53:34 +0100884 struct i915_gem_context *ctx,
Daniel Vettered5982e2013-01-17 22:23:36 +0100885 bool *need_relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000886{
Chris Wilson432e58e2010-11-25 19:32:06 +0000887 struct drm_i915_gem_object *obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200888 struct i915_vma *vma;
Ben Widawsky68c8c172013-09-11 14:57:50 -0700889 struct i915_address_space *vm;
Ben Widawsky27173f12013-08-14 11:38:36 +0200890 struct list_head ordered_vmas;
Chris Wilson506a8e82015-12-08 11:55:07 +0000891 struct list_head pinned_vmas;
Chris Wilsonc0336662016-05-06 15:40:21 +0100892 bool has_fenced_gpu_access = INTEL_GEN(engine->i915) < 4;
Chris Wilson7788a762012-08-24 19:18:18 +0100893 int retry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000894
Ben Widawsky68c8c172013-09-11 14:57:50 -0700895 vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;
896
Ben Widawsky27173f12013-08-14 11:38:36 +0200897 INIT_LIST_HEAD(&ordered_vmas);
Chris Wilson506a8e82015-12-08 11:55:07 +0000898 INIT_LIST_HEAD(&pinned_vmas);
Ben Widawsky27173f12013-08-14 11:38:36 +0200899 while (!list_empty(vmas)) {
Chris Wilson6fe4f142011-01-10 17:35:37 +0000900 struct drm_i915_gem_exec_object2 *entry;
901 bool need_fence, need_mappable;
902
Ben Widawsky27173f12013-08-14 11:38:36 +0200903 vma = list_first_entry(vmas, struct i915_vma, exec_list);
904 obj = vma->obj;
905 entry = vma->exec_entry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000906
David Weinehallb1b38272015-05-20 17:00:13 +0300907 if (ctx->flags & CONTEXT_NO_ZEROMAP)
908 entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
909
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100910 if (!has_fenced_gpu_access)
911 entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000912 need_fence =
Chris Wilson6fe4f142011-01-10 17:35:37 +0000913 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
Chris Wilson3e510a82016-08-05 10:14:23 +0100914 i915_gem_object_is_tiled(obj);
Ben Widawsky27173f12013-08-14 11:38:36 +0200915 need_mappable = need_fence || need_reloc_mappable(vma);
Chris Wilson6fe4f142011-01-10 17:35:37 +0000916
Chris Wilson506a8e82015-12-08 11:55:07 +0000917 if (entry->flags & EXEC_OBJECT_PINNED)
918 list_move_tail(&vma->exec_list, &pinned_vmas);
919 else if (need_mappable) {
Chris Wilsone6a84462014-08-11 12:00:12 +0200920 entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
Ben Widawsky27173f12013-08-14 11:38:36 +0200921 list_move(&vma->exec_list, &ordered_vmas);
Chris Wilsone6a84462014-08-11 12:00:12 +0200922 } else
Ben Widawsky27173f12013-08-14 11:38:36 +0200923 list_move_tail(&vma->exec_list, &ordered_vmas);
Chris Wilson595dad72011-01-13 11:03:48 +0000924
Daniel Vettered5982e2013-01-17 22:23:36 +0100925 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
Chris Wilson595dad72011-01-13 11:03:48 +0000926 obj->base.pending_write_domain = 0;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000927 }
Ben Widawsky27173f12013-08-14 11:38:36 +0200928 list_splice(&ordered_vmas, vmas);
Chris Wilson506a8e82015-12-08 11:55:07 +0000929 list_splice(&pinned_vmas, vmas);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000930
931 /* Attempt to pin all of the buffers into the GTT.
932 * This is done in 3 phases:
933 *
934 * 1a. Unbind all objects that do not match the GTT constraints for
935 * the execbuffer (fenceable, mappable, alignment etc).
936 * 1b. Increment pin count for already bound objects.
937 * 2. Bind new objects.
938 * 3. Decrement pin count.
939 *
Chris Wilson7788a762012-08-24 19:18:18 +0100940 * This avoid unnecessary unbinding of later objects in order to make
Chris Wilson54cf91d2010-11-25 18:00:26 +0000941 * room for the earlier objects *unless* we need to defragment.
942 */
943 retry = 0;
944 do {
Chris Wilson7788a762012-08-24 19:18:18 +0100945 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000946
947 /* Unbind any ill-fitting objects or pin. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200948 list_for_each_entry(vma, vmas, exec_list) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200949 if (!drm_mm_node_allocated(&vma->node))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000950 continue;
951
Chris Wilsone6a84462014-08-11 12:00:12 +0200952 if (eb_vma_misplaced(vma))
Ben Widawsky27173f12013-08-14 11:38:36 +0200953 ret = i915_vma_unbind(vma);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000954 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000955 ret = i915_gem_execbuffer_reserve_vma(vma,
956 engine,
957 need_relocs);
Chris Wilson432e58e2010-11-25 19:32:06 +0000958 if (ret)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000959 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000960 }
961
962 /* Bind fresh objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200963 list_for_each_entry(vma, vmas, exec_list) {
964 if (drm_mm_node_allocated(&vma->node))
Chris Wilson1690e1e2011-12-14 13:57:08 +0100965 continue;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000966
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000967 ret = i915_gem_execbuffer_reserve_vma(vma, engine,
968 need_relocs);
Chris Wilson7788a762012-08-24 19:18:18 +0100969 if (ret)
970 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000971 }
972
Chris Wilsona415d352013-11-26 11:23:15 +0000973err:
Chris Wilson6c085a72012-08-20 11:40:46 +0200974 if (ret != -ENOSPC || retry++)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000975 return ret;
976
Chris Wilsona415d352013-11-26 11:23:15 +0000977 /* Decrement pin count for bound objects */
978 list_for_each_entry(vma, vmas, exec_list)
979 i915_gem_execbuffer_unreserve_vma(vma);
980
Ben Widawsky68c8c172013-09-11 14:57:50 -0700981 ret = i915_gem_evict_vm(vm, true);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000982 if (ret)
983 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000984 } while (1);
985}
986
987static int
988i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
Daniel Vettered5982e2013-01-17 22:23:36 +0100989 struct drm_i915_gem_execbuffer2 *args,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000990 struct drm_file *file,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000991 struct intel_engine_cs *engine,
Ben Widawsky27173f12013-08-14 11:38:36 +0200992 struct eb_vmas *eb,
David Weinehallb1b38272015-05-20 17:00:13 +0300993 struct drm_i915_gem_exec_object2 *exec,
Chris Wilsone2efd132016-05-24 14:53:34 +0100994 struct i915_gem_context *ctx)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000995{
996 struct drm_i915_gem_relocation_entry *reloc;
Ben Widawsky27173f12013-08-14 11:38:36 +0200997 struct i915_address_space *vm;
998 struct i915_vma *vma;
Daniel Vettered5982e2013-01-17 22:23:36 +0100999 bool need_relocs;
Chris Wilsondd6864a2011-01-12 23:49:13 +00001000 int *reloc_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001001 int i, total, ret;
Daniel Vetterb205ca52013-09-19 14:00:11 +02001002 unsigned count = args->buffer_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001003
Ben Widawsky27173f12013-08-14 11:38:36 +02001004 vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;
1005
Chris Wilson67731b82010-12-08 10:38:14 +00001006 /* We may process another execbuffer during the unlock... */
Ben Widawsky27173f12013-08-14 11:38:36 +02001007 while (!list_empty(&eb->vmas)) {
1008 vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
1009 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +00001010 i915_gem_execbuffer_unreserve_vma(vma);
Chris Wilson624192c2016-08-15 10:48:50 +01001011 i915_vma_put(vma);
Chris Wilson67731b82010-12-08 10:38:14 +00001012 }
1013
Chris Wilson54cf91d2010-11-25 18:00:26 +00001014 mutex_unlock(&dev->struct_mutex);
1015
1016 total = 0;
1017 for (i = 0; i < count; i++)
Chris Wilson432e58e2010-11-25 19:32:06 +00001018 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001019
Chris Wilsondd6864a2011-01-12 23:49:13 +00001020 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
Chris Wilson54cf91d2010-11-25 18:00:26 +00001021 reloc = drm_malloc_ab(total, sizeof(*reloc));
Chris Wilsondd6864a2011-01-12 23:49:13 +00001022 if (reloc == NULL || reloc_offset == NULL) {
1023 drm_free_large(reloc);
1024 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001025 mutex_lock(&dev->struct_mutex);
1026 return -ENOMEM;
1027 }
1028
1029 total = 0;
1030 for (i = 0; i < count; i++) {
1031 struct drm_i915_gem_relocation_entry __user *user_relocs;
Chris Wilson262b6d32013-01-15 16:17:54 +00001032 u64 invalid_offset = (u64)-1;
1033 int j;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001034
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001035 user_relocs = u64_to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001036
1037 if (copy_from_user(reloc+total, user_relocs,
Chris Wilson432e58e2010-11-25 19:32:06 +00001038 exec[i].relocation_count * sizeof(*reloc))) {
Chris Wilson54cf91d2010-11-25 18:00:26 +00001039 ret = -EFAULT;
1040 mutex_lock(&dev->struct_mutex);
1041 goto err;
1042 }
1043
Chris Wilson262b6d32013-01-15 16:17:54 +00001044 /* As we do not update the known relocation offsets after
1045 * relocating (due to the complexities in lock handling),
1046 * we need to mark them as invalid now so that we force the
1047 * relocation processing next time. Just in case the target
1048 * object is evicted and then rebound into its old
1049 * presumed_offset before the next execbuffer - if that
1050 * happened we would make the mistake of assuming that the
1051 * relocations were valid.
1052 */
1053 for (j = 0; j < exec[i].relocation_count; j++) {
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001054 if (__copy_to_user(&user_relocs[j].presumed_offset,
1055 &invalid_offset,
1056 sizeof(invalid_offset))) {
Chris Wilson262b6d32013-01-15 16:17:54 +00001057 ret = -EFAULT;
1058 mutex_lock(&dev->struct_mutex);
1059 goto err;
1060 }
1061 }
1062
Chris Wilsondd6864a2011-01-12 23:49:13 +00001063 reloc_offset[i] = total;
Chris Wilson432e58e2010-11-25 19:32:06 +00001064 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001065 }
1066
1067 ret = i915_mutex_lock_interruptible(dev);
1068 if (ret) {
1069 mutex_lock(&dev->struct_mutex);
1070 goto err;
1071 }
1072
Chris Wilson67731b82010-12-08 10:38:14 +00001073 /* reacquire the objects */
Chris Wilson67731b82010-12-08 10:38:14 +00001074 eb_reset(eb);
Ben Widawsky27173f12013-08-14 11:38:36 +02001075 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +00001076 if (ret)
1077 goto err;
Chris Wilson67731b82010-12-08 10:38:14 +00001078
Daniel Vettered5982e2013-01-17 22:23:36 +01001079 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001080 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
1081 &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001082 if (ret)
1083 goto err;
1084
Ben Widawsky27173f12013-08-14 11:38:36 +02001085 list_for_each_entry(vma, &eb->vmas, exec_list) {
1086 int offset = vma->exec_entry - exec;
1087 ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
1088 reloc + reloc_offset[offset]);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001089 if (ret)
1090 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001091 }
1092
1093 /* Leave the user relocations as are, this is the painfully slow path,
1094 * and we want to avoid the complication of dropping the lock whilst
1095 * having buffers reserved in the aperture and so causing spurious
1096 * ENOSPC for random operations.
1097 */
1098
1099err:
1100 drm_free_large(reloc);
Chris Wilsondd6864a2011-01-12 23:49:13 +00001101 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001102 return ret;
1103}
1104
Chris Wilson54cf91d2010-11-25 18:00:26 +00001105static int
John Harrison535fbe82015-05-29 17:43:32 +01001106i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req,
Ben Widawsky27173f12013-08-14 11:38:36 +02001107 struct list_head *vmas)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001108{
Ben Widawsky27173f12013-08-14 11:38:36 +02001109 struct i915_vma *vma;
Chris Wilson432e58e2010-11-25 19:32:06 +00001110 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001111
Ben Widawsky27173f12013-08-14 11:38:36 +02001112 list_for_each_entry(vma, vmas, exec_list) {
1113 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson03ade512015-04-27 13:41:18 +01001114
Chris Wilson77ae9952017-01-27 09:40:07 +00001115 if (vma->exec_entry->flags & EXEC_OBJECT_ASYNC)
1116 continue;
1117
Chris Wilson57822dc2017-02-22 11:40:48 +00001118 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU) {
1119 i915_gem_clflush_object(obj, 0);
1120 obj->base.write_domain = 0;
1121 }
1122
Chris Wilsond07f0e52016-10-28 13:58:44 +01001123 ret = i915_gem_request_await_object
1124 (req, obj, obj->base.pending_write_domain);
1125 if (ret)
1126 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001127 }
1128
Chris Wilsondcd79932016-08-18 17:16:40 +01001129 /* Unconditionally flush any chipset caches (for streaming writes). */
1130 i915_gem_chipset_flush(req->engine->i915);
Daniel Vetter6ac42f42012-07-21 12:25:01 +02001131
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01001132 /* Unconditionally invalidate GPU caches and TLBs. */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001133 return req->engine->emit_flush(req, EMIT_INVALIDATE);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001134}
1135
Chris Wilson432e58e2010-11-25 19:32:06 +00001136static bool
1137i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001138{
Daniel Vettered5982e2013-01-17 22:23:36 +01001139 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
1140 return false;
1141
Chris Wilson2f5945b2015-10-06 11:39:55 +01001142 /* Kernel clipping was a DRI1 misfeature */
1143 if (exec->num_cliprects || exec->cliprects_ptr)
1144 return false;
1145
1146 if (exec->DR4 == 0xffffffff) {
1147 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
1148 exec->DR4 = 0;
1149 }
1150 if (exec->DR1 || exec->DR4)
1151 return false;
1152
1153 if ((exec->batch_start_offset | exec->batch_len) & 0x7)
1154 return false;
1155
1156 return true;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001157}
1158
1159static int
Chris Wilsonad19f102014-08-10 06:29:08 +01001160validate_exec_list(struct drm_device *dev,
1161 struct drm_i915_gem_exec_object2 *exec,
Chris Wilson54cf91d2010-11-25 18:00:26 +00001162 int count)
1163{
Daniel Vetterb205ca52013-09-19 14:00:11 +02001164 unsigned relocs_total = 0;
1165 unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
Chris Wilsonad19f102014-08-10 06:29:08 +01001166 unsigned invalid_flags;
1167 int i;
1168
Dave Gordon9e2793f62016-07-14 14:52:03 +01001169 /* INTERNAL flags must not overlap with external ones */
1170 BUILD_BUG_ON(__EXEC_OBJECT_INTERNAL_FLAGS & ~__EXEC_OBJECT_UNKNOWN_FLAGS);
1171
Chris Wilsonad19f102014-08-10 06:29:08 +01001172 invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
1173 if (USES_FULL_PPGTT(dev))
1174 invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001175
1176 for (i = 0; i < count; i++) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001177 char __user *ptr = u64_to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001178 int length; /* limited by fault_in_pages_readable() */
1179
Chris Wilsonad19f102014-08-10 06:29:08 +01001180 if (exec[i].flags & invalid_flags)
Daniel Vettered5982e2013-01-17 22:23:36 +01001181 return -EINVAL;
1182
Michał Winiarski934acce2015-12-29 18:24:52 +01001183 /* Offset can be used as input (EXEC_OBJECT_PINNED), reject
1184 * any non-page-aligned or non-canonical addresses.
1185 */
1186 if (exec[i].flags & EXEC_OBJECT_PINNED) {
1187 if (exec[i].offset !=
1188 gen8_canonical_addr(exec[i].offset & PAGE_MASK))
1189 return -EINVAL;
Michał Winiarski934acce2015-12-29 18:24:52 +01001190 }
1191
Michał Winiarski038c95a2017-02-07 20:55:59 +01001192 /* From drm_mm perspective address space is continuous,
1193 * so from this point we're always using non-canonical
1194 * form internally.
1195 */
1196 exec[i].offset = gen8_noncanonical_addr(exec[i].offset);
1197
Chris Wilson55a97852015-06-19 13:59:46 +01001198 if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
1199 return -EINVAL;
1200
Chris Wilson91b2db62016-08-04 16:32:23 +01001201 /* pad_to_size was once a reserved field, so sanitize it */
1202 if (exec[i].flags & EXEC_OBJECT_PAD_TO_SIZE) {
1203 if (offset_in_page(exec[i].pad_to_size))
1204 return -EINVAL;
1205 } else {
1206 exec[i].pad_to_size = 0;
1207 }
1208
Kees Cook3118a4f2013-03-11 17:31:45 -07001209 /* First check for malicious input causing overflow in
1210 * the worst case where we need to allocate the entire
1211 * relocation tree as a single array.
1212 */
1213 if (exec[i].relocation_count > relocs_max - relocs_total)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001214 return -EINVAL;
Kees Cook3118a4f2013-03-11 17:31:45 -07001215 relocs_total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001216
1217 length = exec[i].relocation_count *
1218 sizeof(struct drm_i915_gem_relocation_entry);
Kees Cook30587532013-03-11 14:37:35 -07001219 /*
1220 * We must check that the entire relocation array is safe
1221 * to read, but since we may need to update the presumed
1222 * offsets during execution, check for full write access.
1223 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001224 if (!access_ok(VERIFY_WRITE, ptr, length))
1225 return -EFAULT;
1226
Jani Nikulad330a952014-01-21 11:24:25 +02001227 if (likely(!i915.prefault_disable)) {
Al Viro4bce9f62016-09-17 18:02:44 -04001228 if (fault_in_pages_readable(ptr, length))
Xiong Zhang0b74b502013-07-19 13:51:24 +08001229 return -EFAULT;
1230 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001231 }
1232
1233 return 0;
1234}
1235
Chris Wilsone2efd132016-05-24 14:53:34 +01001236static struct i915_gem_context *
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001237i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001238 struct intel_engine_cs *engine, const u32 ctx_id)
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001239{
Chris Wilsonf7978a02016-08-22 09:03:36 +01001240 struct i915_gem_context *ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001241
Chris Wilsonca585b52016-05-24 14:53:36 +01001242 ctx = i915_gem_context_lookup(file->driver_priv, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001243 if (IS_ERR(ctx))
Ben Widawsky41bde552013-12-06 14:11:21 -08001244 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001245
Chris Wilson60958682016-12-31 11:20:11 +00001246 if (i915_gem_context_is_banned(ctx)) {
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001247 DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
Ben Widawsky41bde552013-12-06 14:11:21 -08001248 return ERR_PTR(-EIO);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001249 }
1250
Ben Widawsky41bde552013-12-06 14:11:21 -08001251 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001252}
1253
Chris Wilson7aa6ca62016-11-07 16:52:04 +00001254static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj)
1255{
1256 return !(obj->cache_level == I915_CACHE_NONE ||
1257 obj->cache_level == I915_CACHE_WT);
1258}
1259
Chris Wilson5cf3d282016-08-04 07:52:43 +01001260void i915_vma_move_to_active(struct i915_vma *vma,
1261 struct drm_i915_gem_request *req,
1262 unsigned int flags)
1263{
1264 struct drm_i915_gem_object *obj = vma->obj;
1265 const unsigned int idx = req->engine->id;
1266
Chris Wilson81147b02016-12-18 15:37:18 +00001267 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5cf3d282016-08-04 07:52:43 +01001268 GEM_BUG_ON(!drm_mm_node_allocated(&vma->node));
1269
Chris Wilsonb0decaf2016-08-04 07:52:44 +01001270 /* Add a reference if we're newly entering the active list.
1271 * The order in which we add operations to the retirement queue is
1272 * vital here: mark_active adds to the start of the callback list,
1273 * such that subsequent callbacks are called first. Therefore we
1274 * add the active reference first and queue for it to be dropped
1275 * *last*.
1276 */
Chris Wilsond07f0e52016-10-28 13:58:44 +01001277 if (!i915_vma_is_active(vma))
1278 obj->active_count++;
1279 i915_vma_set_active(vma, idx);
1280 i915_gem_active_set(&vma->last_read[idx], req);
1281 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Chris Wilson5cf3d282016-08-04 07:52:43 +01001282
1283 if (flags & EXEC_OBJECT_WRITE) {
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00001284 if (intel_fb_obj_invalidate(obj, ORIGIN_CS))
1285 i915_gem_active_set(&obj->frontbuffer_write, req);
Chris Wilson5cf3d282016-08-04 07:52:43 +01001286
1287 /* update for the implicit flush after a batch */
1288 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson7aa6ca62016-11-07 16:52:04 +00001289 if (!obj->cache_dirty && gpu_write_needs_clflush(obj))
1290 obj->cache_dirty = true;
Chris Wilson5cf3d282016-08-04 07:52:43 +01001291 }
1292
Chris Wilson49ef5292016-08-18 17:17:00 +01001293 if (flags & EXEC_OBJECT_NEEDS_FENCE)
1294 i915_gem_active_set(&vma->last_fence, req);
Chris Wilson5cf3d282016-08-04 07:52:43 +01001295}
1296
Chris Wilsonad778f82016-08-04 16:32:42 +01001297static void eb_export_fence(struct drm_i915_gem_object *obj,
1298 struct drm_i915_gem_request *req,
1299 unsigned int flags)
1300{
Chris Wilsond07f0e52016-10-28 13:58:44 +01001301 struct reservation_object *resv = obj->resv;
Chris Wilsonad778f82016-08-04 16:32:42 +01001302
1303 /* Ignore errors from failing to allocate the new fence, we can't
1304 * handle an error right now. Worst case should be missed
1305 * synchronisation leading to rendering corruption.
1306 */
Chris Wilsone2989f12017-02-21 09:17:23 +00001307 reservation_object_lock(resv, NULL);
Chris Wilsonad778f82016-08-04 16:32:42 +01001308 if (flags & EXEC_OBJECT_WRITE)
1309 reservation_object_add_excl_fence(resv, &req->fence);
1310 else if (reservation_object_reserve_shared(resv) == 0)
1311 reservation_object_add_shared_fence(resv, &req->fence);
Chris Wilsone2989f12017-02-21 09:17:23 +00001312 reservation_object_unlock(resv);
Chris Wilsonad778f82016-08-04 16:32:42 +01001313}
1314
Chris Wilson5b043f42016-08-02 22:50:38 +01001315static void
Ben Widawsky27173f12013-08-14 11:38:36 +02001316i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01001317 struct drm_i915_gem_request *req)
Chris Wilson432e58e2010-11-25 19:32:06 +00001318{
Ben Widawsky27173f12013-08-14 11:38:36 +02001319 struct i915_vma *vma;
Chris Wilson432e58e2010-11-25 19:32:06 +00001320
Ben Widawsky27173f12013-08-14 11:38:36 +02001321 list_for_each_entry(vma, vmas, exec_list) {
1322 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsondb53a302011-02-03 11:57:46 +00001323
Chris Wilson432e58e2010-11-25 19:32:06 +00001324 obj->base.write_domain = obj->base.pending_write_domain;
Chris Wilson5cf3d282016-08-04 07:52:43 +01001325 if (obj->base.write_domain)
1326 vma->exec_entry->flags |= EXEC_OBJECT_WRITE;
1327 else
Daniel Vettered5982e2013-01-17 22:23:36 +01001328 obj->base.pending_read_domains |= obj->base.read_domains;
1329 obj->base.read_domains = obj->base.pending_read_domains;
Chris Wilson432e58e2010-11-25 19:32:06 +00001330
Chris Wilson5cf3d282016-08-04 07:52:43 +01001331 i915_vma_move_to_active(vma, req, vma->exec_entry->flags);
Chris Wilsonad778f82016-08-04 16:32:42 +01001332 eb_export_fence(obj, req, vma->exec_entry->flags);
Chris Wilson432e58e2010-11-25 19:32:06 +00001333 }
1334}
1335
Chris Wilson54cf91d2010-11-25 18:00:26 +00001336static int
Chris Wilsonb5321f32016-08-02 22:50:18 +01001337i915_reset_gen7_sol_offsets(struct drm_i915_gem_request *req)
Eric Anholtae662d32012-01-03 09:23:29 -08001338{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001339 u32 *cs;
1340 int i;
Eric Anholtae662d32012-01-03 09:23:29 -08001341
Chris Wilsonb5321f32016-08-02 22:50:18 +01001342 if (!IS_GEN7(req->i915) || req->engine->id != RCS) {
Daniel Vetter9d662da2014-04-24 08:09:09 +02001343 DRM_DEBUG("sol reset is gen7/rcs only\n");
1344 return -EINVAL;
1345 }
Eric Anholtae662d32012-01-03 09:23:29 -08001346
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001347 cs = intel_ring_begin(req, 4 * 3);
1348 if (IS_ERR(cs))
1349 return PTR_ERR(cs);
Eric Anholtae662d32012-01-03 09:23:29 -08001350
1351 for (i = 0; i < 4; i++) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001352 *cs++ = MI_LOAD_REGISTER_IMM(1);
1353 *cs++ = i915_mmio_reg_offset(GEN7_SO_WRITE_OFFSET(i));
1354 *cs++ = 0;
Eric Anholtae662d32012-01-03 09:23:29 -08001355 }
1356
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001357 intel_ring_advance(req, cs);
Eric Anholtae662d32012-01-03 09:23:29 -08001358
1359 return 0;
1360}
1361
Chris Wilson058d88c2016-08-15 10:49:06 +01001362static struct i915_vma *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001363i915_gem_execbuffer_parse(struct intel_engine_cs *engine,
Brad Volkin71745372014-12-11 12:13:12 -08001364 struct drm_i915_gem_exec_object2 *shadow_exec_entry,
Brad Volkin71745372014-12-11 12:13:12 -08001365 struct drm_i915_gem_object *batch_obj,
Chris Wilson59bfa122016-08-04 16:32:31 +01001366 struct eb_vmas *eb,
Brad Volkin71745372014-12-11 12:13:12 -08001367 u32 batch_start_offset,
1368 u32 batch_len,
Chris Wilson17cabf52015-01-14 11:20:57 +00001369 bool is_master)
Brad Volkin71745372014-12-11 12:13:12 -08001370{
Brad Volkin71745372014-12-11 12:13:12 -08001371 struct drm_i915_gem_object *shadow_batch_obj;
Chris Wilson17cabf52015-01-14 11:20:57 +00001372 struct i915_vma *vma;
Brad Volkin71745372014-12-11 12:13:12 -08001373 int ret;
1374
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001375 shadow_batch_obj = i915_gem_batch_pool_get(&engine->batch_pool,
Chris Wilson17cabf52015-01-14 11:20:57 +00001376 PAGE_ALIGN(batch_len));
Brad Volkin71745372014-12-11 12:13:12 -08001377 if (IS_ERR(shadow_batch_obj))
Chris Wilson59bfa122016-08-04 16:32:31 +01001378 return ERR_CAST(shadow_batch_obj);
Brad Volkin71745372014-12-11 12:13:12 -08001379
Chris Wilson33a051a2016-07-27 09:07:26 +01001380 ret = intel_engine_cmd_parser(engine,
1381 batch_obj,
1382 shadow_batch_obj,
1383 batch_start_offset,
1384 batch_len,
1385 is_master);
Chris Wilson058d88c2016-08-15 10:49:06 +01001386 if (ret) {
1387 if (ret == -EACCES) /* unhandled chained batch */
1388 vma = NULL;
1389 else
1390 vma = ERR_PTR(ret);
1391 goto out;
1392 }
Brad Volkin71745372014-12-11 12:13:12 -08001393
Chris Wilson058d88c2016-08-15 10:49:06 +01001394 vma = i915_gem_object_ggtt_pin(shadow_batch_obj, NULL, 0, 0, 0);
1395 if (IS_ERR(vma))
1396 goto out;
Chris Wilsonde4e7832015-04-07 16:20:35 +01001397
Chris Wilson17cabf52015-01-14 11:20:57 +00001398 memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
Brad Volkin71745372014-12-11 12:13:12 -08001399
Chris Wilson17cabf52015-01-14 11:20:57 +00001400 vma->exec_entry = shadow_exec_entry;
Chris Wilsonde4e7832015-04-07 16:20:35 +01001401 vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
Chris Wilson25dc5562016-07-20 13:31:52 +01001402 i915_gem_object_get(shadow_batch_obj);
Chris Wilson17cabf52015-01-14 11:20:57 +00001403 list_add_tail(&vma->exec_list, &eb->vmas);
Brad Volkin71745372014-12-11 12:13:12 -08001404
Chris Wilson058d88c2016-08-15 10:49:06 +01001405out:
Chris Wilsonde4e7832015-04-07 16:20:35 +01001406 i915_gem_object_unpin_pages(shadow_batch_obj);
Chris Wilson058d88c2016-08-15 10:49:06 +01001407 return vma;
Brad Volkin71745372014-12-11 12:13:12 -08001408}
Chris Wilson5c6c6002014-09-06 10:28:27 +01001409
Chris Wilson5b043f42016-08-02 22:50:38 +01001410static int
1411execbuf_submit(struct i915_execbuffer_params *params,
1412 struct drm_i915_gem_execbuffer2 *args,
1413 struct list_head *vmas)
Oscar Mateo78382592014-07-03 16:28:05 +01001414{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001415 struct drm_i915_private *dev_priv = params->request->i915;
John Harrison5f19e2b2015-05-29 17:43:27 +01001416 u64 exec_start, exec_len;
Oscar Mateo78382592014-07-03 16:28:05 +01001417 int instp_mode;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001418 u32 instp_mask, *cs;
Chris Wilson2f5945b2015-10-06 11:39:55 +01001419 int ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001420
John Harrison535fbe82015-05-29 17:43:32 +01001421 ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas);
Oscar Mateo78382592014-07-03 16:28:05 +01001422 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001423 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001424
John Harrisonba01cc92015-05-29 17:43:41 +01001425 ret = i915_switch_context(params->request);
Oscar Mateo78382592014-07-03 16:28:05 +01001426 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001427 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001428
1429 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1430 instp_mask = I915_EXEC_CONSTANTS_MASK;
1431 switch (instp_mode) {
1432 case I915_EXEC_CONSTANTS_REL_GENERAL:
1433 case I915_EXEC_CONSTANTS_ABSOLUTE:
1434 case I915_EXEC_CONSTANTS_REL_SURFACE:
Chris Wilsonb5321f32016-08-02 22:50:18 +01001435 if (instp_mode != 0 && params->engine->id != RCS) {
Oscar Mateo78382592014-07-03 16:28:05 +01001436 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
Chris Wilson2f5945b2015-10-06 11:39:55 +01001437 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001438 }
1439
1440 if (instp_mode != dev_priv->relative_constants_mode) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001441 if (INTEL_INFO(dev_priv)->gen < 4) {
Oscar Mateo78382592014-07-03 16:28:05 +01001442 DRM_DEBUG("no rel constants on pre-gen4\n");
Chris Wilson2f5945b2015-10-06 11:39:55 +01001443 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001444 }
1445
Chris Wilsonb5321f32016-08-02 22:50:18 +01001446 if (INTEL_INFO(dev_priv)->gen > 5 &&
Oscar Mateo78382592014-07-03 16:28:05 +01001447 instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
1448 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
Chris Wilson2f5945b2015-10-06 11:39:55 +01001449 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001450 }
1451
1452 /* The HW changed the meaning on this bit on gen6 */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001453 if (INTEL_INFO(dev_priv)->gen >= 6)
Oscar Mateo78382592014-07-03 16:28:05 +01001454 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1455 }
1456 break;
1457 default:
1458 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
Chris Wilson2f5945b2015-10-06 11:39:55 +01001459 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001460 }
1461
Chris Wilsonb5321f32016-08-02 22:50:18 +01001462 if (params->engine->id == RCS &&
Chris Wilson2f5945b2015-10-06 11:39:55 +01001463 instp_mode != dev_priv->relative_constants_mode) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001464 cs = intel_ring_begin(params->request, 4);
1465 if (IS_ERR(cs))
1466 return PTR_ERR(cs);
Chris Wilsonb5321f32016-08-02 22:50:18 +01001467
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001468 *cs++ = MI_NOOP;
1469 *cs++ = MI_LOAD_REGISTER_IMM(1);
1470 *cs++ = i915_mmio_reg_offset(INSTPM);
1471 *cs++ = instp_mask << 16 | instp_mode;
1472 intel_ring_advance(params->request, cs);
Oscar Mateo78382592014-07-03 16:28:05 +01001473
1474 dev_priv->relative_constants_mode = instp_mode;
1475 }
1476
1477 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001478 ret = i915_reset_gen7_sol_offsets(params->request);
Oscar Mateo78382592014-07-03 16:28:05 +01001479 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001480 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001481 }
1482
John Harrison5f19e2b2015-05-29 17:43:27 +01001483 exec_len = args->batch_len;
Chris Wilson59bfa122016-08-04 16:32:31 +01001484 exec_start = params->batch->node.start +
John Harrison5f19e2b2015-05-29 17:43:27 +01001485 params->args_batch_start_offset;
1486
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001487 if (exec_len == 0)
Chris Wilson0b537272016-08-18 17:17:12 +01001488 exec_len = params->batch->size - params->args_batch_start_offset;
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001489
Chris Wilson803688b2016-08-02 22:50:27 +01001490 ret = params->engine->emit_bb_start(params->request,
1491 exec_start, exec_len,
1492 params->dispatch_flags);
Chris Wilson2f5945b2015-10-06 11:39:55 +01001493 if (ret)
1494 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001495
John Harrison8a8edb52015-05-29 17:43:33 +01001496 i915_gem_execbuffer_move_to_active(vmas, params->request);
Oscar Mateo78382592014-07-03 16:28:05 +01001497
Chris Wilson2f5945b2015-10-06 11:39:55 +01001498 return 0;
Oscar Mateo78382592014-07-03 16:28:05 +01001499}
1500
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001501/**
1502 * Find one BSD ring to dispatch the corresponding BSD command.
Chris Wilsonc80ff162016-07-27 09:07:27 +01001503 * The engine index is returned.
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001504 */
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001505static unsigned int
Chris Wilsonc80ff162016-07-27 09:07:27 +01001506gen8_dispatch_bsd_engine(struct drm_i915_private *dev_priv,
1507 struct drm_file *file)
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001508{
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001509 struct drm_i915_file_private *file_priv = file->driver_priv;
1510
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001511 /* Check whether the file_priv has already selected one ring. */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001512 if ((int)file_priv->bsd_engine < 0)
1513 file_priv->bsd_engine = atomic_fetch_xor(1,
1514 &dev_priv->mm.bsd_engine_dispatch_index);
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001515
Chris Wilsonc80ff162016-07-27 09:07:27 +01001516 return file_priv->bsd_engine;
Chris Wilsond23db882014-05-23 08:48:08 +02001517}
1518
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001519#define I915_USER_RINGS (4)
1520
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001521static const enum intel_engine_id user_ring_map[I915_USER_RINGS + 1] = {
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001522 [I915_EXEC_DEFAULT] = RCS,
1523 [I915_EXEC_RENDER] = RCS,
1524 [I915_EXEC_BLT] = BCS,
1525 [I915_EXEC_BSD] = VCS,
1526 [I915_EXEC_VEBOX] = VECS
1527};
1528
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001529static struct intel_engine_cs *
1530eb_select_engine(struct drm_i915_private *dev_priv,
1531 struct drm_file *file,
1532 struct drm_i915_gem_execbuffer2 *args)
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001533{
1534 unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK;
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001535 struct intel_engine_cs *engine;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001536
1537 if (user_ring_id > I915_USER_RINGS) {
1538 DRM_DEBUG("execbuf with unknown ring: %u\n", user_ring_id);
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001539 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001540 }
1541
1542 if ((user_ring_id != I915_EXEC_BSD) &&
1543 ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
1544 DRM_DEBUG("execbuf with non bsd ring but with invalid "
1545 "bsd dispatch flags: %d\n", (int)(args->flags));
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001546 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001547 }
1548
1549 if (user_ring_id == I915_EXEC_BSD && HAS_BSD2(dev_priv)) {
1550 unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK;
1551
1552 if (bsd_idx == I915_EXEC_BSD_DEFAULT) {
Chris Wilsonc80ff162016-07-27 09:07:27 +01001553 bsd_idx = gen8_dispatch_bsd_engine(dev_priv, file);
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001554 } else if (bsd_idx >= I915_EXEC_BSD_RING1 &&
1555 bsd_idx <= I915_EXEC_BSD_RING2) {
Tvrtko Ursulind9da6aa2016-01-27 13:41:09 +00001556 bsd_idx >>= I915_EXEC_BSD_SHIFT;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001557 bsd_idx--;
1558 } else {
1559 DRM_DEBUG("execbuf with unknown bsd ring: %u\n",
1560 bsd_idx);
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001561 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001562 }
1563
Akash Goel3b3f1652016-10-13 22:44:48 +05301564 engine = dev_priv->engine[_VCS(bsd_idx)];
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001565 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +05301566 engine = dev_priv->engine[user_ring_map[user_ring_id]];
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001567 }
1568
Akash Goel3b3f1652016-10-13 22:44:48 +05301569 if (!engine) {
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001570 DRM_DEBUG("execbuf with invalid ring: %u\n", user_ring_id);
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001571 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001572 }
1573
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001574 return engine;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001575}
1576
Eric Anholtae662d32012-01-03 09:23:29 -08001577static int
Chris Wilson54cf91d2010-11-25 18:00:26 +00001578i915_gem_do_execbuffer(struct drm_device *dev, void *data,
1579 struct drm_file *file,
1580 struct drm_i915_gem_execbuffer2 *args,
Ben Widawsky41bde552013-12-06 14:11:21 -08001581 struct drm_i915_gem_exec_object2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001582{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001583 struct drm_i915_private *dev_priv = to_i915(dev);
1584 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky27173f12013-08-14 11:38:36 +02001585 struct eb_vmas *eb;
Brad Volkin78a42372014-12-11 12:13:09 -08001586 struct drm_i915_gem_exec_object2 shadow_exec_entry;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001587 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001588 struct i915_gem_context *ctx;
Ben Widawsky41bde552013-12-06 14:11:21 -08001589 struct i915_address_space *vm;
John Harrison5f19e2b2015-05-29 17:43:27 +01001590 struct i915_execbuffer_params params_master; /* XXX: will be removed later */
1591 struct i915_execbuffer_params *params = &params_master;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001592 const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
John Harrison8e004ef2015-02-13 11:48:10 +00001593 u32 dispatch_flags;
Chris Wilsonfec04452017-01-27 09:40:08 +00001594 struct dma_fence *in_fence = NULL;
1595 struct sync_file *out_fence = NULL;
1596 int out_fence_fd = -1;
Oscar Mateo78382592014-07-03 16:28:05 +01001597 int ret;
Daniel Vettered5982e2013-01-17 22:23:36 +01001598 bool need_relocs;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001599
Daniel Vettered5982e2013-01-17 22:23:36 +01001600 if (!i915_gem_check_execbuffer(args))
Chris Wilson432e58e2010-11-25 19:32:06 +00001601 return -EINVAL;
Chris Wilson432e58e2010-11-25 19:32:06 +00001602
Chris Wilsonad19f102014-08-10 06:29:08 +01001603 ret = validate_exec_list(dev, exec, args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001604 if (ret)
1605 return ret;
1606
John Harrison8e004ef2015-02-13 11:48:10 +00001607 dispatch_flags = 0;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001608 if (args->flags & I915_EXEC_SECURE) {
Daniel Vetterb3ac9f22016-06-21 10:54:20 +02001609 if (!drm_is_current_master(file) || !capable(CAP_SYS_ADMIN))
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001610 return -EPERM;
1611
John Harrison8e004ef2015-02-13 11:48:10 +00001612 dispatch_flags |= I915_DISPATCH_SECURE;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001613 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001614 if (args->flags & I915_EXEC_IS_PINNED)
John Harrison8e004ef2015-02-13 11:48:10 +00001615 dispatch_flags |= I915_DISPATCH_PINNED;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001616
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001617 engine = eb_select_engine(dev_priv, file, args);
1618 if (!engine)
1619 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001620
1621 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001622 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001623 return -EINVAL;
1624 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001625
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001626 if (args->flags & I915_EXEC_RESOURCE_STREAMER) {
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00001627 if (!HAS_RESOURCE_STREAMER(dev_priv)) {
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001628 DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n");
1629 return -EINVAL;
1630 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001631 if (engine->id != RCS) {
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001632 DRM_DEBUG("RS is not available on %s\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001633 engine->name);
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001634 return -EINVAL;
1635 }
1636
1637 dispatch_flags |= I915_DISPATCH_RS;
1638 }
1639
Chris Wilsonfec04452017-01-27 09:40:08 +00001640 if (args->flags & I915_EXEC_FENCE_IN) {
1641 in_fence = sync_file_get_fence(lower_32_bits(args->rsvd2));
Daniele Ceraolo Spurio4a04e372017-02-03 14:45:29 -08001642 if (!in_fence)
1643 return -EINVAL;
Chris Wilsonfec04452017-01-27 09:40:08 +00001644 }
1645
1646 if (args->flags & I915_EXEC_FENCE_OUT) {
1647 out_fence_fd = get_unused_fd_flags(O_CLOEXEC);
1648 if (out_fence_fd < 0) {
1649 ret = out_fence_fd;
Daniele Ceraolo Spurio4a04e372017-02-03 14:45:29 -08001650 goto err_in_fence;
Chris Wilsonfec04452017-01-27 09:40:08 +00001651 }
1652 }
1653
Chris Wilson67d97da2016-07-04 08:08:31 +01001654 /* Take a local wakeref for preparing to dispatch the execbuf as
1655 * we expect to access the hardware fairly frequently in the
1656 * process. Upon first dispatch, we acquire another prolonged
1657 * wakeref that we hold until the GPU has been idle for at least
1658 * 100ms.
1659 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001660 intel_runtime_pm_get(dev_priv);
1661
Chris Wilson54cf91d2010-11-25 18:00:26 +00001662 ret = i915_mutex_lock_interruptible(dev);
1663 if (ret)
1664 goto pre_mutex_err;
1665
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001666 ctx = i915_gem_validate_context(dev, file, engine, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001667 if (IS_ERR(ctx)) {
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001668 mutex_unlock(&dev->struct_mutex);
Ben Widawsky41bde552013-12-06 14:11:21 -08001669 ret = PTR_ERR(ctx);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001670 goto pre_mutex_err;
Ben Widawsky935f38d2014-04-04 22:41:07 -07001671 }
Ben Widawsky41bde552013-12-06 14:11:21 -08001672
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001673 i915_gem_context_get(ctx);
Ben Widawsky41bde552013-12-06 14:11:21 -08001674
Daniel Vetterae6c4802014-08-06 15:04:53 +02001675 if (ctx->ppgtt)
1676 vm = &ctx->ppgtt->base;
1677 else
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001678 vm = &ggtt->base;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001679
John Harrison5f19e2b2015-05-29 17:43:27 +01001680 memset(&params_master, 0x00, sizeof(params_master));
1681
Chris Wilsond50415c2016-08-18 17:16:52 +01001682 eb = eb_create(dev_priv, args);
Chris Wilson67731b82010-12-08 10:38:14 +00001683 if (eb == NULL) {
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001684 i915_gem_context_put(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001685 mutex_unlock(&dev->struct_mutex);
1686 ret = -ENOMEM;
1687 goto pre_mutex_err;
1688 }
1689
Chris Wilson54cf91d2010-11-25 18:00:26 +00001690 /* Look up object handles */
Ben Widawsky27173f12013-08-14 11:38:36 +02001691 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +00001692 if (ret)
1693 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001694
Chris Wilson6fe4f142011-01-10 17:35:37 +00001695 /* take note of the batch buffer before we might reorder the lists */
Chris Wilson59bfa122016-08-04 16:32:31 +01001696 params->batch = eb_get_batch(eb);
Chris Wilson6fe4f142011-01-10 17:35:37 +00001697
Chris Wilson54cf91d2010-11-25 18:00:26 +00001698 /* Move the objects en-masse into the GTT, evicting if necessary. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001699 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001700 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
1701 &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001702 if (ret)
1703 goto err;
1704
1705 /* The objects are in their final locations, apply the relocations. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001706 if (need_relocs)
Ben Widawsky17601cbc2013-11-25 09:54:38 -08001707 ret = i915_gem_execbuffer_relocate(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001708 if (ret) {
1709 if (ret == -EFAULT) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001710 ret = i915_gem_execbuffer_relocate_slow(dev, args, file,
1711 engine,
David Weinehallb1b38272015-05-20 17:00:13 +03001712 eb, exec, ctx);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001713 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1714 }
1715 if (ret)
1716 goto err;
1717 }
1718
1719 /* Set the pending read domains for the batch buffer to COMMAND */
Chris Wilson59bfa122016-08-04 16:32:31 +01001720 if (params->batch->obj->base.pending_write_domain) {
Daniel Vetterff240192012-01-31 21:08:14 +01001721 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
Chris Wilson54cf91d2010-11-25 18:00:26 +00001722 ret = -EINVAL;
1723 goto err;
1724 }
Chris Wilson0b537272016-08-18 17:17:12 +01001725 if (args->batch_start_offset > params->batch->size ||
1726 args->batch_len > params->batch->size - args->batch_start_offset) {
1727 DRM_DEBUG("Attempting to use out-of-bounds batch\n");
1728 ret = -EINVAL;
1729 goto err;
1730 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001731
John Harrison5f19e2b2015-05-29 17:43:27 +01001732 params->args_batch_start_offset = args->batch_start_offset;
Chris Wilson41736a82016-11-24 12:58:51 +00001733 if (engine->needs_cmd_parser && args->batch_len) {
Chris Wilson59bfa122016-08-04 16:32:31 +01001734 struct i915_vma *vma;
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001735
Chris Wilson59bfa122016-08-04 16:32:31 +01001736 vma = i915_gem_execbuffer_parse(engine, &shadow_exec_entry,
1737 params->batch->obj,
1738 eb,
1739 args->batch_start_offset,
1740 args->batch_len,
1741 drm_is_current_master(file));
1742 if (IS_ERR(vma)) {
1743 ret = PTR_ERR(vma);
Brad Volkin78a42372014-12-11 12:13:09 -08001744 goto err;
1745 }
Chris Wilson17cabf52015-01-14 11:20:57 +00001746
Chris Wilson59bfa122016-08-04 16:32:31 +01001747 if (vma) {
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001748 /*
1749 * Batch parsed and accepted:
1750 *
1751 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
1752 * bit from MI_BATCH_BUFFER_START commands issued in
1753 * the dispatch_execbuffer implementations. We
1754 * specifically don't want that set on batches the
1755 * command parser has accepted.
1756 */
1757 dispatch_flags |= I915_DISPATCH_SECURE;
John Harrison5f19e2b2015-05-29 17:43:27 +01001758 params->args_batch_start_offset = 0;
Chris Wilson59bfa122016-08-04 16:32:31 +01001759 params->batch = vma;
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001760 }
Brad Volkin351e3db2014-02-18 10:15:46 -08001761 }
1762
Chris Wilson59bfa122016-08-04 16:32:31 +01001763 params->batch->obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Brad Volkin78a42372014-12-11 12:13:09 -08001764
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001765 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1766 * batch" bit. Hence we need to pin secure batches into the global gtt.
Ben Widawsky28cf5412013-11-02 21:07:26 -07001767 * hsw should have this fixed, but bdw mucks it up again. */
John Harrison8e004ef2015-02-13 11:48:10 +00001768 if (dispatch_flags & I915_DISPATCH_SECURE) {
Chris Wilson59bfa122016-08-04 16:32:31 +01001769 struct drm_i915_gem_object *obj = params->batch->obj;
Chris Wilson058d88c2016-08-15 10:49:06 +01001770 struct i915_vma *vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01001771
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001772 /*
1773 * So on first glance it looks freaky that we pin the batch here
1774 * outside of the reservation loop. But:
1775 * - The batch is already pinned into the relevant ppgtt, so we
1776 * already have the backing storage fully allocated.
1777 * - No other BO uses the global gtt (well contexts, but meh),
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01001778 * so we don't really have issues with multiple objects not
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001779 * fitting due to fragmentation.
1780 * So this is actually safe.
1781 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001782 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, 0);
1783 if (IS_ERR(vma)) {
1784 ret = PTR_ERR(vma);
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001785 goto err;
Chris Wilson058d88c2016-08-15 10:49:06 +01001786 }
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001787
Chris Wilson058d88c2016-08-15 10:49:06 +01001788 params->batch = vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01001789 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001790
John Harrison0c8dac82015-05-29 17:43:25 +01001791 /* Allocate a request for this batch buffer nice and early. */
Chris Wilson8e637172016-08-02 22:50:26 +01001792 params->request = i915_gem_request_alloc(engine, ctx);
1793 if (IS_ERR(params->request)) {
1794 ret = PTR_ERR(params->request);
John Harrison0c8dac82015-05-29 17:43:25 +01001795 goto err_batch_unpin;
Dave Gordon26827082016-01-19 19:02:53 +00001796 }
John Harrison0c8dac82015-05-29 17:43:25 +01001797
Chris Wilsonfec04452017-01-27 09:40:08 +00001798 if (in_fence) {
1799 ret = i915_gem_request_await_dma_fence(params->request,
1800 in_fence);
1801 if (ret < 0)
1802 goto err_request;
1803 }
1804
1805 if (out_fence_fd != -1) {
1806 out_fence = sync_file_create(&params->request->fence);
1807 if (!out_fence) {
1808 ret = -ENOMEM;
1809 goto err_request;
1810 }
1811 }
1812
Chris Wilson17f298cf2016-08-10 13:41:46 +01001813 /* Whilst this request exists, batch_obj will be on the
1814 * active_list, and so will hold the active reference. Only when this
1815 * request is retired will the the batch_obj be moved onto the
1816 * inactive_list and lose its active reference. Hence we do not need
1817 * to explicitly hold another reference here.
1818 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001819 params->request->batch = params->batch;
Chris Wilson17f298cf2016-08-10 13:41:46 +01001820
Chris Wilson8e637172016-08-02 22:50:26 +01001821 ret = i915_gem_request_add_to_client(params->request, file);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001822 if (ret)
Chris Wilsonaa9b7812016-04-13 17:35:15 +01001823 goto err_request;
John Harrisonfcfa423c2015-05-29 17:44:12 +01001824
John Harrison5f19e2b2015-05-29 17:43:27 +01001825 /*
1826 * Save assorted stuff away to pass through to *_submission().
1827 * NB: This data should be 'persistent' and not local as it will
1828 * kept around beyond the duration of the IOCTL once the GPU
1829 * scheduler arrives.
1830 */
1831 params->dev = dev;
1832 params->file = file;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001833 params->engine = engine;
John Harrison5f19e2b2015-05-29 17:43:27 +01001834 params->dispatch_flags = dispatch_flags;
John Harrison5f19e2b2015-05-29 17:43:27 +01001835 params->ctx = ctx;
1836
Tvrtko Ursulin1cce8922017-02-21 09:13:44 +00001837 trace_i915_gem_request_queue(params->request, dispatch_flags);
1838
Chris Wilson5b043f42016-08-02 22:50:38 +01001839 ret = execbuf_submit(params, args, &eb->vmas);
Chris Wilsonaa9b7812016-04-13 17:35:15 +01001840err_request:
Chris Wilson17f298cf2016-08-10 13:41:46 +01001841 __i915_add_request(params->request, ret == 0);
Chris Wilsonfec04452017-01-27 09:40:08 +00001842 if (out_fence) {
1843 if (ret == 0) {
1844 fd_install(out_fence_fd, out_fence->file);
1845 args->rsvd2 &= GENMASK_ULL(0, 31); /* keep in-fence */
1846 args->rsvd2 |= (u64)out_fence_fd << 32;
1847 out_fence_fd = -1;
1848 } else {
1849 fput(out_fence->file);
1850 }
1851 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001852
John Harrison0c8dac82015-05-29 17:43:25 +01001853err_batch_unpin:
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001854 /*
1855 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
1856 * batch vma for correctness. For less ugly and less fragility this
1857 * needs to be adjusted to also track the ggtt batch vma properly as
1858 * active.
1859 */
John Harrison8e004ef2015-02-13 11:48:10 +00001860 if (dispatch_flags & I915_DISPATCH_SECURE)
Chris Wilson59bfa122016-08-04 16:32:31 +01001861 i915_vma_unpin(params->batch);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001862err:
Ben Widawsky41bde552013-12-06 14:11:21 -08001863 /* the request owns the ref now */
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001864 i915_gem_context_put(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001865 eb_destroy(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001866
1867 mutex_unlock(&dev->struct_mutex);
1868
1869pre_mutex_err:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001870 /* intel_gpu_busy should also get a ref, so it will free when the device
1871 * is really idle. */
1872 intel_runtime_pm_put(dev_priv);
Chris Wilsonfec04452017-01-27 09:40:08 +00001873 if (out_fence_fd != -1)
1874 put_unused_fd(out_fence_fd);
Daniele Ceraolo Spurio4a04e372017-02-03 14:45:29 -08001875err_in_fence:
Chris Wilsonfec04452017-01-27 09:40:08 +00001876 dma_fence_put(in_fence);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001877 return ret;
1878}
1879
1880/*
1881 * Legacy execbuffer just creates an exec2 list from the original exec object
1882 * list array and passes it to the real function.
1883 */
1884int
1885i915_gem_execbuffer(struct drm_device *dev, void *data,
1886 struct drm_file *file)
1887{
1888 struct drm_i915_gem_execbuffer *args = data;
1889 struct drm_i915_gem_execbuffer2 exec2;
1890 struct drm_i915_gem_exec_object *exec_list = NULL;
1891 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1892 int ret, i;
1893
Chris Wilson54cf91d2010-11-25 18:00:26 +00001894 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001895 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001896 return -EINVAL;
1897 }
1898
1899 /* Copy in the exec list from userland */
1900 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1901 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1902 if (exec_list == NULL || exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001903 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001904 args->buffer_count);
1905 drm_free_large(exec_list);
1906 drm_free_large(exec2_list);
1907 return -ENOMEM;
1908 }
1909 ret = copy_from_user(exec_list,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001910 u64_to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001911 sizeof(*exec_list) * args->buffer_count);
1912 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001913 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001914 args->buffer_count, ret);
1915 drm_free_large(exec_list);
1916 drm_free_large(exec2_list);
1917 return -EFAULT;
1918 }
1919
1920 for (i = 0; i < args->buffer_count; i++) {
1921 exec2_list[i].handle = exec_list[i].handle;
1922 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1923 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1924 exec2_list[i].alignment = exec_list[i].alignment;
1925 exec2_list[i].offset = exec_list[i].offset;
Tvrtko Ursulinf0836b72016-11-16 08:55:32 +00001926 if (INTEL_GEN(to_i915(dev)) < 4)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001927 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1928 else
1929 exec2_list[i].flags = 0;
1930 }
1931
1932 exec2.buffers_ptr = args->buffers_ptr;
1933 exec2.buffer_count = args->buffer_count;
1934 exec2.batch_start_offset = args->batch_start_offset;
1935 exec2.batch_len = args->batch_len;
1936 exec2.DR1 = args->DR1;
1937 exec2.DR4 = args->DR4;
1938 exec2.num_cliprects = args->num_cliprects;
1939 exec2.cliprects_ptr = args->cliprects_ptr;
1940 exec2.flags = I915_EXEC_RENDER;
Ben Widawsky6e0a69d2012-06-04 14:42:55 -07001941 i915_execbuffer2_set_context_id(exec2, 0);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001942
Ben Widawsky41bde552013-12-06 14:11:21 -08001943 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001944 if (!ret) {
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001945 struct drm_i915_gem_exec_object __user *user_exec_list =
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001946 u64_to_user_ptr(args->buffers_ptr);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001947
Chris Wilson54cf91d2010-11-25 18:00:26 +00001948 /* Copy the new buffer offsets back to the user's exec list. */
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001949 for (i = 0; i < args->buffer_count; i++) {
Michał Winiarski934acce2015-12-29 18:24:52 +01001950 exec2_list[i].offset =
1951 gen8_canonical_addr(exec2_list[i].offset);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001952 ret = __copy_to_user(&user_exec_list[i].offset,
1953 &exec2_list[i].offset,
1954 sizeof(user_exec_list[i].offset));
1955 if (ret) {
1956 ret = -EFAULT;
1957 DRM_DEBUG("failed to copy %d exec entries "
1958 "back to user (%d)\n",
1959 args->buffer_count, ret);
1960 break;
1961 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001962 }
1963 }
1964
1965 drm_free_large(exec_list);
1966 drm_free_large(exec2_list);
1967 return ret;
1968}
1969
1970int
1971i915_gem_execbuffer2(struct drm_device *dev, void *data,
1972 struct drm_file *file)
1973{
1974 struct drm_i915_gem_execbuffer2 *args = data;
1975 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1976 int ret;
1977
Xi Wanged8cd3b2012-04-23 04:06:41 -04001978 if (args->buffer_count < 1 ||
1979 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
Daniel Vetterff240192012-01-31 21:08:14 +01001980 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001981 return -EINVAL;
1982 }
1983
Chris Wilsonf2a85e12016-04-08 12:11:13 +01001984 exec2_list = drm_malloc_gfp(args->buffer_count,
1985 sizeof(*exec2_list),
1986 GFP_TEMPORARY);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001987 if (exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001988 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001989 args->buffer_count);
1990 return -ENOMEM;
1991 }
1992 ret = copy_from_user(exec2_list,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001993 u64_to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001994 sizeof(*exec2_list) * args->buffer_count);
1995 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001996 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001997 args->buffer_count, ret);
1998 drm_free_large(exec2_list);
1999 return -EFAULT;
2000 }
2001
Ben Widawsky41bde552013-12-06 14:11:21 -08002002 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00002003 if (!ret) {
2004 /* Copy the new buffer offsets back to the user's exec list. */
Ville Syrjäläd593d992014-06-13 16:42:51 +03002005 struct drm_i915_gem_exec_object2 __user *user_exec_list =
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03002006 u64_to_user_ptr(args->buffers_ptr);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01002007 int i;
2008
2009 for (i = 0; i < args->buffer_count; i++) {
Michał Winiarski934acce2015-12-29 18:24:52 +01002010 exec2_list[i].offset =
2011 gen8_canonical_addr(exec2_list[i].offset);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01002012 ret = __copy_to_user(&user_exec_list[i].offset,
2013 &exec2_list[i].offset,
2014 sizeof(user_exec_list[i].offset));
2015 if (ret) {
2016 ret = -EFAULT;
2017 DRM_DEBUG("failed to copy %d exec entries "
2018 "back to user\n",
2019 args->buffer_count);
2020 break;
2021 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00002022 }
2023 }
2024
2025 drm_free_large(exec2_list);
2026 return ret;
2027}