blob: 7988798afb8aff53fc0d6d74f3584c80732e1629 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000019#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070020
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000021/* Must be a power of 2 or else MODULO will BUG_ON */
Somnath Kotur3de09452011-09-30 07:25:05 +000022static int be_get_temp_freq = 64;
23
24static inline void *embedded_payload(struct be_mcc_wrb *wrb)
25{
26 return wrb->payload.embedded_payload;
27}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000028
Sathya Perla8788fdc2009-07-27 22:52:03 +000029static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000030{
Sathya Perla8788fdc2009-07-27 22:52:03 +000031 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000032 u32 val = 0;
33
Sathya Perla6589ade2011-11-10 19:18:00 +000034 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000035 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000036
Sathya Perla5fb379e2009-06-18 00:02:59 +000037 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
38 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000039
40 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000041 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000042}
43
44/* To check if valid bit is set, check the entire word as we don't know
45 * the endianness of the data (old entry is host endian while a new entry is
46 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000047static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000048{
49 if (compl->flags != 0) {
50 compl->flags = le32_to_cpu(compl->flags);
51 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
52 return true;
53 } else {
54 return false;
55 }
56}
57
58/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +000059static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000060{
61 compl->flags = 0;
62}
63
Sathya Perla8788fdc2009-07-27 22:52:03 +000064static int be_mcc_compl_process(struct be_adapter *adapter,
Sathya Perlaefd2e402009-07-27 22:53:10 +000065 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000066{
67 u16 compl_status, extd_status;
68
69 /* Just swap the status to host endian; mcc tag is opaquely copied
70 * from mcc_wrb */
71 be_dws_le_to_cpu(compl, 4);
72
73 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
74 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070075
Shripad Nunjundarao485bf562011-05-16 07:36:59 +000076 if (((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) ||
77 (compl->tag0 == OPCODE_COMMON_WRITE_OBJECT)) &&
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070078 (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
79 adapter->flash_status = compl_status;
80 complete(&adapter->flash_compl);
81 }
82
Sathya Perlab31c50a2009-09-17 10:30:13 -070083 if (compl_status == MCC_STATUS_SUCCESS) {
Selvin Xavier005d5692011-05-16 07:36:35 +000084 if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
85 (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
Ajit Khaparde63499352011-04-19 12:11:02 +000086 (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +000087 be_parse_stats(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +000088 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -070089 }
Somnath Kotur3de09452011-09-30 07:25:05 +000090 if (compl->tag0 ==
91 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES) {
92 struct be_mcc_wrb *mcc_wrb =
93 queue_index_node(&adapter->mcc_obj.q,
94 compl->tag1);
95 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
96 embedded_payload(mcc_wrb);
97 adapter->drv_stats.be_on_die_temperature =
98 resp->on_die_temperature;
99 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000100 } else {
Somnath Kotur3de09452011-09-30 07:25:05 +0000101 if (compl->tag0 == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
102 be_get_temp_freq = 0;
103
Sathya Perla2b3f2912011-06-29 23:32:56 +0000104 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
105 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
106 goto done;
107
108 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
109 dev_warn(&adapter->pdev->dev, "This domain(VM) is not "
110 "permitted to execute this cmd (opcode %d)\n",
111 compl->tag0);
112 } else {
113 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
114 CQE_STATUS_EXTD_MASK;
115 dev_err(&adapter->pdev->dev, "Cmd (opcode %d) failed:"
116 "status %d, extd-status %d\n",
117 compl->tag0, compl_status, extd_status);
118 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000119 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000120done:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700121 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000122}
123
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000124/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000125static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000126 struct be_async_event_link_state *evt)
127{
Sathya Perlaea172a02011-08-02 19:57:42 +0000128 be_link_status_update(adapter, evt->port_link_status);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000129}
130
Somnath Koturcc4ce022010-10-21 07:11:14 -0700131/* Grp5 CoS Priority evt */
132static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
133 struct be_async_event_grp5_cos_priority *evt)
134{
135 if (evt->valid) {
136 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000137 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700138 adapter->recommended_prio =
139 evt->reco_default_priority << VLAN_PRIO_SHIFT;
140 }
141}
142
143/* Grp5 QOS Speed evt */
144static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
145 struct be_async_event_grp5_qos_link_speed *evt)
146{
147 if (evt->physical_port == adapter->port_num) {
148 /* qos_link_speed is in units of 10 Mbps */
149 adapter->link_speed = evt->qos_link_speed * 10;
150 }
151}
152
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000153/*Grp5 PVID evt*/
154static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
155 struct be_async_event_grp5_pvid_state *evt)
156{
157 if (evt->enabled)
Somnath Kotur939cf302011-08-18 21:51:49 -0700158 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000159 else
160 adapter->pvid = 0;
161}
162
Somnath Koturcc4ce022010-10-21 07:11:14 -0700163static void be_async_grp5_evt_process(struct be_adapter *adapter,
164 u32 trailer, struct be_mcc_compl *evt)
165{
166 u8 event_type = 0;
167
168 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
169 ASYNC_TRAILER_EVENT_TYPE_MASK;
170
171 switch (event_type) {
172 case ASYNC_EVENT_COS_PRIORITY:
173 be_async_grp5_cos_priority_process(adapter,
174 (struct be_async_event_grp5_cos_priority *)evt);
175 break;
176 case ASYNC_EVENT_QOS_SPEED:
177 be_async_grp5_qos_speed_process(adapter,
178 (struct be_async_event_grp5_qos_link_speed *)evt);
179 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000180 case ASYNC_EVENT_PVID_STATE:
181 be_async_grp5_pvid_state_process(adapter,
182 (struct be_async_event_grp5_pvid_state *)evt);
183 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700184 default:
185 dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
186 break;
187 }
188}
189
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000190static inline bool is_link_state_evt(u32 trailer)
191{
Eric Dumazet807540b2010-09-23 05:40:09 +0000192 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000193 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000194 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000195}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000196
Somnath Koturcc4ce022010-10-21 07:11:14 -0700197static inline bool is_grp5_evt(u32 trailer)
198{
199 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
200 ASYNC_TRAILER_EVENT_CODE_MASK) ==
201 ASYNC_EVENT_CODE_GRP_5);
202}
203
Sathya Perlaefd2e402009-07-27 22:53:10 +0000204static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000205{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000206 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000207 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000208
209 if (be_mcc_compl_is_new(compl)) {
210 queue_tail_inc(mcc_cq);
211 return compl;
212 }
213 return NULL;
214}
215
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000216void be_async_mcc_enable(struct be_adapter *adapter)
217{
218 spin_lock_bh(&adapter->mcc_cq_lock);
219
220 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
221 adapter->mcc_obj.rearm_cq = true;
222
223 spin_unlock_bh(&adapter->mcc_cq_lock);
224}
225
226void be_async_mcc_disable(struct be_adapter *adapter)
227{
228 adapter->mcc_obj.rearm_cq = false;
229}
230
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800231int be_process_mcc(struct be_adapter *adapter, int *status)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000232{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000233 struct be_mcc_compl *compl;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800234 int num = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000235 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000236
Sathya Perla8788fdc2009-07-27 22:52:03 +0000237 spin_lock_bh(&adapter->mcc_cq_lock);
238 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000239 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
240 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000241 if (is_link_state_evt(compl->flags))
242 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000243 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700244 else if (is_grp5_evt(compl->flags))
245 be_async_grp5_evt_process(adapter,
246 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700247 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800248 *status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000249 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000250 }
251 be_mcc_compl_use(compl);
252 num++;
253 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700254
Sathya Perla8788fdc2009-07-27 22:52:03 +0000255 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800256 return num;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000257}
258
Sathya Perla6ac7b682009-06-18 00:05:54 +0000259/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700260static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000261{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700262#define mcc_timeout 120000 /* 12s timeout */
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800263 int i, num, status = 0;
264 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700265
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800266 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000267 if (be_error(adapter))
268 return -EIO;
269
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800270 num = be_process_mcc(adapter, &status);
271 if (num)
272 be_cq_notify(adapter, mcc_obj->cq.id,
273 mcc_obj->rearm_cq, num);
274
275 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000276 break;
277 udelay(100);
278 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700279 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000280 dev_err(&adapter->pdev->dev, "FW not responding\n");
281 adapter->fw_timeout = true;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700282 return -1;
283 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800284 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000285}
286
287/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700288static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000289{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000290 be_mcc_notify(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700291 return be_mcc_wait_compl(adapter);
Sathya Perla6ac7b682009-06-18 00:05:54 +0000292}
293
Sathya Perla5f0b8492009-07-27 22:52:56 +0000294static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700295{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000296 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700297 u32 ready;
298
299 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000300 if (be_error(adapter))
301 return -EIO;
302
Sathya Perlacf588472010-02-14 21:22:01 +0000303 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000304 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000305 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000306
307 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700308 if (ready)
309 break;
310
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000311 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000312 dev_err(&adapter->pdev->dev, "FW not responding\n");
313 adapter->fw_timeout = true;
Padmanabh Ratnakare1cfb672011-11-03 01:50:08 +0000314 be_detect_dump_ue(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700315 return -1;
316 }
317
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000318 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000319 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700320 } while (true);
321
322 return 0;
323}
324
325/*
326 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000327 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700328 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700329static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700330{
331 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700332 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000333 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
334 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700335 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000336 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700337
Sathya Perlacf588472010-02-14 21:22:01 +0000338 /* wait for ready to be set */
339 status = be_mbox_db_ready_wait(adapter, db);
340 if (status != 0)
341 return status;
342
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700343 val |= MPU_MAILBOX_DB_HI_MASK;
344 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
345 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
346 iowrite32(val, db);
347
348 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000349 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700350 if (status != 0)
351 return status;
352
353 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700354 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
355 val |= (u32)(mbox_mem->dma >> 4) << 2;
356 iowrite32(val, db);
357
Sathya Perla5f0b8492009-07-27 22:52:56 +0000358 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700359 if (status != 0)
360 return status;
361
Sathya Perla5fb379e2009-06-18 00:02:59 +0000362 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000363 if (be_mcc_compl_is_new(compl)) {
364 status = be_mcc_compl_process(adapter, &mbox->compl);
365 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000366 if (status)
367 return status;
368 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000369 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700370 return -1;
371 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000372 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700373}
374
Sathya Perla8788fdc2009-07-27 22:52:03 +0000375static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700376{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000377 u32 sem;
378
379 if (lancer_chip(adapter))
380 sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
381 else
382 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700383
384 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
385 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
386 return -1;
387 else
388 return 0;
389}
390
Sathya Perla8788fdc2009-07-27 22:52:03 +0000391int be_cmd_POST(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700392{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000393 u16 stage;
394 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000395 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700396
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000397 do {
398 status = be_POST_stage_get(adapter, &stage);
399 if (status) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000400 dev_err(dev, "POST error; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000401 return -1;
402 } else if (stage != POST_STAGE_ARMFW_RDY) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000403 if (msleep_interruptible(2000)) {
404 dev_err(dev, "Waiting for POST aborted\n");
405 return -EINTR;
406 }
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000407 timeout += 2;
408 } else {
409 return 0;
410 }
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000411 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700412
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000413 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000414 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700415}
416
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700417
418static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
419{
420 return &wrb->payload.sgl[0];
421}
422
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700423
424/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000425/* mem will be NULL for embedded commands */
426static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
427 u8 subsystem, u8 opcode, int cmd_len,
428 struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700429{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000430 struct be_sge *sge;
431
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700432 req_hdr->opcode = opcode;
433 req_hdr->subsystem = subsystem;
434 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000435 req_hdr->version = 0;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000436
437 wrb->tag0 = opcode;
438 wrb->tag1 = subsystem;
439 wrb->payload_length = cmd_len;
440 if (mem) {
441 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
442 MCC_WRB_SGE_CNT_SHIFT;
443 sge = nonembedded_sgl(wrb);
444 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
445 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
446 sge->len = cpu_to_le32(mem->size);
447 } else
448 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
449 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700450}
451
452static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
453 struct be_dma_mem *mem)
454{
455 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
456 u64 dma = (u64)mem->dma;
457
458 for (i = 0; i < buf_pages; i++) {
459 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
460 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
461 dma += PAGE_SIZE_4K;
462 }
463}
464
465/* Converts interrupt delay in microseconds to multiplier value */
466static u32 eq_delay_to_mult(u32 usec_delay)
467{
468#define MAX_INTR_RATE 651042
469 const u32 round = 10;
470 u32 multiplier;
471
472 if (usec_delay == 0)
473 multiplier = 0;
474 else {
475 u32 interrupt_rate = 1000000 / usec_delay;
476 /* Max delay, corresponding to the lowest interrupt rate */
477 if (interrupt_rate == 0)
478 multiplier = 1023;
479 else {
480 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
481 multiplier /= interrupt_rate;
482 /* Round the multiplier to the closest value.*/
483 multiplier = (multiplier + round/2) / round;
484 multiplier = min(multiplier, (u32)1023);
485 }
486 }
487 return multiplier;
488}
489
Sathya Perlab31c50a2009-09-17 10:30:13 -0700490static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700491{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700492 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
493 struct be_mcc_wrb *wrb
494 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
495 memset(wrb, 0, sizeof(*wrb));
496 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700497}
498
Sathya Perlab31c50a2009-09-17 10:30:13 -0700499static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000500{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700501 struct be_queue_info *mccq = &adapter->mcc_obj.q;
502 struct be_mcc_wrb *wrb;
503
Sathya Perla713d03942009-11-22 22:02:45 +0000504 if (atomic_read(&mccq->used) >= mccq->len) {
505 dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
506 return NULL;
507 }
508
Sathya Perlab31c50a2009-09-17 10:30:13 -0700509 wrb = queue_head_node(mccq);
510 queue_head_inc(mccq);
511 atomic_inc(&mccq->used);
512 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000513 return wrb;
514}
515
Sathya Perla2243e2e2009-11-22 22:02:03 +0000516/* Tell fw we're about to start firing cmds by writing a
517 * special pattern across the wrb hdr; uses mbox
518 */
519int be_cmd_fw_init(struct be_adapter *adapter)
520{
521 u8 *wrb;
522 int status;
523
Ivan Vecera29849612010-12-14 05:43:19 +0000524 if (mutex_lock_interruptible(&adapter->mbox_lock))
525 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000526
527 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000528 *wrb++ = 0xFF;
529 *wrb++ = 0x12;
530 *wrb++ = 0x34;
531 *wrb++ = 0xFF;
532 *wrb++ = 0xFF;
533 *wrb++ = 0x56;
534 *wrb++ = 0x78;
535 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000536
537 status = be_mbox_notify_wait(adapter);
538
Ivan Vecera29849612010-12-14 05:43:19 +0000539 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000540 return status;
541}
542
543/* Tell fw we're done with firing cmds by writing a
544 * special pattern across the wrb hdr; uses mbox
545 */
546int be_cmd_fw_clean(struct be_adapter *adapter)
547{
548 u8 *wrb;
549 int status;
550
Ivan Vecera29849612010-12-14 05:43:19 +0000551 if (mutex_lock_interruptible(&adapter->mbox_lock))
552 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000553
554 wrb = (u8 *)wrb_from_mbox(adapter);
555 *wrb++ = 0xFF;
556 *wrb++ = 0xAA;
557 *wrb++ = 0xBB;
558 *wrb++ = 0xFF;
559 *wrb++ = 0xFF;
560 *wrb++ = 0xCC;
561 *wrb++ = 0xDD;
562 *wrb = 0xFF;
563
564 status = be_mbox_notify_wait(adapter);
565
Ivan Vecera29849612010-12-14 05:43:19 +0000566 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000567 return status;
568}
Sathya Perla8788fdc2009-07-27 22:52:03 +0000569int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700570 struct be_queue_info *eq, int eq_delay)
571{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700572 struct be_mcc_wrb *wrb;
573 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700574 struct be_dma_mem *q_mem = &eq->dma_mem;
575 int status;
576
Ivan Vecera29849612010-12-14 05:43:19 +0000577 if (mutex_lock_interruptible(&adapter->mbox_lock))
578 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700579
580 wrb = wrb_from_mbox(adapter);
581 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700582
Somnath Kotur106df1e2011-10-27 07:12:13 +0000583 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
584 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700585
586 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
587
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700588 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
589 /* 4byte eqe*/
590 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
591 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
592 __ilog2_u32(eq->len/256));
593 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
594 eq_delay_to_mult(eq_delay));
595 be_dws_cpu_to_le(req->context, sizeof(req->context));
596
597 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
598
Sathya Perlab31c50a2009-09-17 10:30:13 -0700599 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700600 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700601 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700602 eq->id = le16_to_cpu(resp->eq_id);
603 eq->created = true;
604 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700605
Ivan Vecera29849612010-12-14 05:43:19 +0000606 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700607 return status;
608}
609
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000610/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000611int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000612 u8 type, bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700613{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700614 struct be_mcc_wrb *wrb;
615 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700616 int status;
617
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000618 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700619
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000620 wrb = wrb_from_mccq(adapter);
621 if (!wrb) {
622 status = -EBUSY;
623 goto err;
624 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700625 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700626
Somnath Kotur106df1e2011-10-27 07:12:13 +0000627 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
628 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700629 req->type = type;
630 if (permanent) {
631 req->permanent = 1;
632 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700633 req->if_id = cpu_to_le16((u16) if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000634 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700635 req->permanent = 0;
636 }
637
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000638 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700639 if (!status) {
640 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700641 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700642 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700643
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000644err:
645 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700646 return status;
647}
648
Sathya Perlab31c50a2009-09-17 10:30:13 -0700649/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000650int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000651 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700652{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700653 struct be_mcc_wrb *wrb;
654 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700655 int status;
656
Sathya Perlab31c50a2009-09-17 10:30:13 -0700657 spin_lock_bh(&adapter->mcc_lock);
658
659 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000660 if (!wrb) {
661 status = -EBUSY;
662 goto err;
663 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700664 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700665
Somnath Kotur106df1e2011-10-27 07:12:13 +0000666 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
667 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700668
Ajit Khapardef8617e02011-02-11 13:36:37 +0000669 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700670 req->if_id = cpu_to_le32(if_id);
671 memcpy(req->mac_address, mac_addr, ETH_ALEN);
672
Sathya Perlab31c50a2009-09-17 10:30:13 -0700673 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700674 if (!status) {
675 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
676 *pmac_id = le32_to_cpu(resp->pmac_id);
677 }
678
Sathya Perla713d03942009-11-22 22:02:45 +0000679err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700680 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +0000681
682 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
683 status = -EPERM;
684
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700685 return status;
686}
687
Sathya Perlab31c50a2009-09-17 10:30:13 -0700688/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +0000689int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700690{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700691 struct be_mcc_wrb *wrb;
692 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700693 int status;
694
Sathya Perla30128032011-11-10 19:17:57 +0000695 if (pmac_id == -1)
696 return 0;
697
Sathya Perlab31c50a2009-09-17 10:30:13 -0700698 spin_lock_bh(&adapter->mcc_lock);
699
700 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000701 if (!wrb) {
702 status = -EBUSY;
703 goto err;
704 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700705 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700706
Somnath Kotur106df1e2011-10-27 07:12:13 +0000707 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
708 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700709
Ajit Khapardef8617e02011-02-11 13:36:37 +0000710 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700711 req->if_id = cpu_to_le32(if_id);
712 req->pmac_id = cpu_to_le32(pmac_id);
713
Sathya Perlab31c50a2009-09-17 10:30:13 -0700714 status = be_mcc_notify_wait(adapter);
715
Sathya Perla713d03942009-11-22 22:02:45 +0000716err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700717 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700718 return status;
719}
720
Sathya Perlab31c50a2009-09-17 10:30:13 -0700721/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000722int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700723 struct be_queue_info *cq, struct be_queue_info *eq,
724 bool sol_evts, bool no_delay, int coalesce_wm)
725{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700726 struct be_mcc_wrb *wrb;
727 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700728 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700729 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700730 int status;
731
Ivan Vecera29849612010-12-14 05:43:19 +0000732 if (mutex_lock_interruptible(&adapter->mbox_lock))
733 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700734
735 wrb = wrb_from_mbox(adapter);
736 req = embedded_payload(wrb);
737 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700738
Somnath Kotur106df1e2011-10-27 07:12:13 +0000739 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
740 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700741
742 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000743 if (lancer_chip(adapter)) {
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000744 req->hdr.version = 2;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000745 req->page_size = 1; /* 1 for 4K */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000746 AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
747 no_delay);
748 AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
749 __ilog2_u32(cq->len/256));
750 AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
751 AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
752 ctxt, 1);
753 AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
754 ctxt, eq->id);
755 AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
756 } else {
757 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
758 coalesce_wm);
759 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
760 ctxt, no_delay);
761 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
762 __ilog2_u32(cq->len/256));
763 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
764 AMAP_SET_BITS(struct amap_cq_context_be, solevent,
765 ctxt, sol_evts);
766 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
767 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
768 AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
769 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700770
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700771 be_dws_cpu_to_le(ctxt, sizeof(req->context));
772
773 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
774
Sathya Perlab31c50a2009-09-17 10:30:13 -0700775 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700776 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700777 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700778 cq->id = le16_to_cpu(resp->cq_id);
779 cq->created = true;
780 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700781
Ivan Vecera29849612010-12-14 05:43:19 +0000782 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000783
784 return status;
785}
786
787static u32 be_encoded_q_len(int q_len)
788{
789 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
790 if (len_encoded == 16)
791 len_encoded = 0;
792 return len_encoded;
793}
794
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000795int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000796 struct be_queue_info *mccq,
797 struct be_queue_info *cq)
798{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700799 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000800 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000801 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700802 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000803 int status;
804
Ivan Vecera29849612010-12-14 05:43:19 +0000805 if (mutex_lock_interruptible(&adapter->mbox_lock))
806 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700807
808 wrb = wrb_from_mbox(adapter);
809 req = embedded_payload(wrb);
810 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000811
Somnath Kotur106df1e2011-10-27 07:12:13 +0000812 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
813 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000814
Ajit Khaparded4a2ac32010-03-11 01:35:59 +0000815 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000816 if (lancer_chip(adapter)) {
817 req->hdr.version = 1;
818 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000819
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000820 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
821 be_encoded_q_len(mccq->len));
822 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
823 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
824 ctxt, cq->id);
825 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
826 ctxt, 1);
827
828 } else {
829 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
830 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
831 be_encoded_q_len(mccq->len));
832 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
833 }
834
Somnath Koturcc4ce022010-10-21 07:11:14 -0700835 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000836 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000837 be_dws_cpu_to_le(ctxt, sizeof(req->context));
838
839 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
840
Sathya Perlab31c50a2009-09-17 10:30:13 -0700841 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000842 if (!status) {
843 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
844 mccq->id = le16_to_cpu(resp->id);
845 mccq->created = true;
846 }
Ivan Vecera29849612010-12-14 05:43:19 +0000847 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700848
849 return status;
850}
851
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000852int be_cmd_mccq_org_create(struct be_adapter *adapter,
853 struct be_queue_info *mccq,
854 struct be_queue_info *cq)
855{
856 struct be_mcc_wrb *wrb;
857 struct be_cmd_req_mcc_create *req;
858 struct be_dma_mem *q_mem = &mccq->dma_mem;
859 void *ctxt;
860 int status;
861
862 if (mutex_lock_interruptible(&adapter->mbox_lock))
863 return -1;
864
865 wrb = wrb_from_mbox(adapter);
866 req = embedded_payload(wrb);
867 ctxt = &req->context;
868
Somnath Kotur106df1e2011-10-27 07:12:13 +0000869 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
870 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000871
872 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
873
874 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
875 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
876 be_encoded_q_len(mccq->len));
877 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
878
879 be_dws_cpu_to_le(ctxt, sizeof(req->context));
880
881 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
882
883 status = be_mbox_notify_wait(adapter);
884 if (!status) {
885 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
886 mccq->id = le16_to_cpu(resp->id);
887 mccq->created = true;
888 }
889
890 mutex_unlock(&adapter->mbox_lock);
891 return status;
892}
893
894int be_cmd_mccq_create(struct be_adapter *adapter,
895 struct be_queue_info *mccq,
896 struct be_queue_info *cq)
897{
898 int status;
899
900 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
901 if (status && !lancer_chip(adapter)) {
902 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
903 "or newer to avoid conflicting priorities between NIC "
904 "and FCoE traffic");
905 status = be_cmd_mccq_org_create(adapter, mccq, cq);
906 }
907 return status;
908}
909
Sathya Perla8788fdc2009-07-27 22:52:03 +0000910int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700911 struct be_queue_info *txq,
912 struct be_queue_info *cq)
913{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700914 struct be_mcc_wrb *wrb;
915 struct be_cmd_req_eth_tx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700916 struct be_dma_mem *q_mem = &txq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700917 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700918 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700919
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +0000920 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700921
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +0000922 wrb = wrb_from_mccq(adapter);
923 if (!wrb) {
924 status = -EBUSY;
925 goto err;
926 }
927
Sathya Perlab31c50a2009-09-17 10:30:13 -0700928 req = embedded_payload(wrb);
929 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700930
Somnath Kotur106df1e2011-10-27 07:12:13 +0000931 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
932 OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700933
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000934 if (lancer_chip(adapter)) {
935 req->hdr.version = 1;
936 AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
937 adapter->if_handle);
938 }
939
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700940 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
941 req->ulp_num = BE_ULP1_NUM;
942 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
943
Sathya Perlab31c50a2009-09-17 10:30:13 -0700944 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
945 be_encoded_q_len(txq->len));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700946 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
947 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
948
949 be_dws_cpu_to_le(ctxt, sizeof(req->context));
950
951 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
952
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +0000953 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700954 if (!status) {
955 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
956 txq->id = le16_to_cpu(resp->cid);
957 txq->created = true;
958 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700959
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +0000960err:
961 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700962
963 return status;
964}
965
Sathya Perla482c9e72011-06-29 23:33:17 +0000966/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000967int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700968 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla3abcded2010-10-03 22:12:27 -0700969 u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700970{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700971 struct be_mcc_wrb *wrb;
972 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700973 struct be_dma_mem *q_mem = &rxq->dma_mem;
974 int status;
975
Sathya Perla482c9e72011-06-29 23:33:17 +0000976 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700977
Sathya Perla482c9e72011-06-29 23:33:17 +0000978 wrb = wrb_from_mccq(adapter);
979 if (!wrb) {
980 status = -EBUSY;
981 goto err;
982 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700983 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700984
Somnath Kotur106df1e2011-10-27 07:12:13 +0000985 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
986 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700987
988 req->cq_id = cpu_to_le16(cq_id);
989 req->frag_size = fls(frag_size) - 1;
990 req->num_pages = 2;
991 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
992 req->interface_id = cpu_to_le32(if_id);
993 req->max_frame_size = cpu_to_le16(max_frame_size);
994 req->rss_queue = cpu_to_le32(rss);
995
Sathya Perla482c9e72011-06-29 23:33:17 +0000996 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700997 if (!status) {
998 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
999 rxq->id = le16_to_cpu(resp->id);
1000 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001001 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001002 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001003
Sathya Perla482c9e72011-06-29 23:33:17 +00001004err:
1005 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001006 return status;
1007}
1008
Sathya Perlab31c50a2009-09-17 10:30:13 -07001009/* Generic destroyer function for all types of queues
1010 * Uses Mbox
1011 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001012int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001013 int queue_type)
1014{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001015 struct be_mcc_wrb *wrb;
1016 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001017 u8 subsys = 0, opcode = 0;
1018 int status;
1019
Ivan Vecera29849612010-12-14 05:43:19 +00001020 if (mutex_lock_interruptible(&adapter->mbox_lock))
1021 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001022
Sathya Perlab31c50a2009-09-17 10:30:13 -07001023 wrb = wrb_from_mbox(adapter);
1024 req = embedded_payload(wrb);
1025
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001026 switch (queue_type) {
1027 case QTYPE_EQ:
1028 subsys = CMD_SUBSYSTEM_COMMON;
1029 opcode = OPCODE_COMMON_EQ_DESTROY;
1030 break;
1031 case QTYPE_CQ:
1032 subsys = CMD_SUBSYSTEM_COMMON;
1033 opcode = OPCODE_COMMON_CQ_DESTROY;
1034 break;
1035 case QTYPE_TXQ:
1036 subsys = CMD_SUBSYSTEM_ETH;
1037 opcode = OPCODE_ETH_TX_DESTROY;
1038 break;
1039 case QTYPE_RXQ:
1040 subsys = CMD_SUBSYSTEM_ETH;
1041 opcode = OPCODE_ETH_RX_DESTROY;
1042 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001043 case QTYPE_MCCQ:
1044 subsys = CMD_SUBSYSTEM_COMMON;
1045 opcode = OPCODE_COMMON_MCC_DESTROY;
1046 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001047 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001048 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001049 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001050
Somnath Kotur106df1e2011-10-27 07:12:13 +00001051 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1052 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001053 req->id = cpu_to_le16(q->id);
1054
Sathya Perlab31c50a2009-09-17 10:30:13 -07001055 status = be_mbox_notify_wait(adapter);
Sathya Perla482c9e72011-06-29 23:33:17 +00001056 if (!status)
1057 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001058
Ivan Vecera29849612010-12-14 05:43:19 +00001059 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001060 return status;
1061}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001062
Sathya Perla482c9e72011-06-29 23:33:17 +00001063/* Uses MCC */
1064int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1065{
1066 struct be_mcc_wrb *wrb;
1067 struct be_cmd_req_q_destroy *req;
1068 int status;
1069
1070 spin_lock_bh(&adapter->mcc_lock);
1071
1072 wrb = wrb_from_mccq(adapter);
1073 if (!wrb) {
1074 status = -EBUSY;
1075 goto err;
1076 }
1077 req = embedded_payload(wrb);
1078
Somnath Kotur106df1e2011-10-27 07:12:13 +00001079 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1080 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001081 req->id = cpu_to_le16(q->id);
1082
1083 status = be_mcc_notify_wait(adapter);
1084 if (!status)
1085 q->created = false;
1086
1087err:
1088 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001089 return status;
1090}
1091
Sathya Perlab31c50a2009-09-17 10:30:13 -07001092/* Create an rx filtering policy configuration on an i/f
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001093 * Uses MCCQ
Sathya Perlab31c50a2009-09-17 10:30:13 -07001094 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001095int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001096 u8 *mac, u32 *if_handle, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001097{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001098 struct be_mcc_wrb *wrb;
1099 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001100 int status;
1101
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001102 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001103
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001104 wrb = wrb_from_mccq(adapter);
1105 if (!wrb) {
1106 status = -EBUSY;
1107 goto err;
1108 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001109 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001110
Somnath Kotur106df1e2011-10-27 07:12:13 +00001111 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1112 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001113 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001114 req->capability_flags = cpu_to_le32(cap_flags);
1115 req->enable_flags = cpu_to_le32(en_flags);
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001116 if (mac)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001117 memcpy(req->mac_addr, mac, ETH_ALEN);
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001118 else
1119 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001120
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001121 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001122 if (!status) {
1123 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
1124 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001125 if (mac)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001126 *pmac_id = le32_to_cpu(resp->pmac_id);
1127 }
1128
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001129err:
1130 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001131 return status;
1132}
1133
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001134/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001135int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001136{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001137 struct be_mcc_wrb *wrb;
1138 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001139 int status;
1140
Sathya Perla30128032011-11-10 19:17:57 +00001141 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001142 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001143
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001144 spin_lock_bh(&adapter->mcc_lock);
1145
1146 wrb = wrb_from_mccq(adapter);
1147 if (!wrb) {
1148 status = -EBUSY;
1149 goto err;
1150 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001151 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001152
Somnath Kotur106df1e2011-10-27 07:12:13 +00001153 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1154 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001155 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001156 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001157
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001158 status = be_mcc_notify_wait(adapter);
1159err:
1160 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001161 return status;
1162}
1163
1164/* Get stats is a non embedded command: the request is not embedded inside
1165 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001166 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001167 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001168int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001169{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001170 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001171 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001172 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001173
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001174 if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
1175 be_cmd_get_die_temperature(adapter);
1176
Sathya Perlab31c50a2009-09-17 10:30:13 -07001177 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001178
Sathya Perlab31c50a2009-09-17 10:30:13 -07001179 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001180 if (!wrb) {
1181 status = -EBUSY;
1182 goto err;
1183 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001184 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001185
Somnath Kotur106df1e2011-10-27 07:12:13 +00001186 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1187 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001188
1189 if (adapter->generation == BE_GEN3)
1190 hdr->version = 1;
1191
Sathya Perlab31c50a2009-09-17 10:30:13 -07001192 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001193 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001194
Sathya Perla713d03942009-11-22 22:02:45 +00001195err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001196 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001197 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001198}
1199
Selvin Xavier005d5692011-05-16 07:36:35 +00001200/* Lancer Stats */
1201int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1202 struct be_dma_mem *nonemb_cmd)
1203{
1204
1205 struct be_mcc_wrb *wrb;
1206 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001207 int status = 0;
1208
1209 spin_lock_bh(&adapter->mcc_lock);
1210
1211 wrb = wrb_from_mccq(adapter);
1212 if (!wrb) {
1213 status = -EBUSY;
1214 goto err;
1215 }
1216 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001217
Somnath Kotur106df1e2011-10-27 07:12:13 +00001218 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1219 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
1220 nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001221
1222 req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
1223 req->cmd_params.params.reset_stats = 0;
1224
Selvin Xavier005d5692011-05-16 07:36:35 +00001225 be_mcc_notify(adapter);
1226 adapter->stats_cmd_sent = true;
1227
1228err:
1229 spin_unlock_bh(&adapter->mcc_lock);
1230 return status;
1231}
1232
Sathya Perlab31c50a2009-09-17 10:30:13 -07001233/* Uses synchronous mcc */
Sathya Perlaea172a02011-08-02 19:57:42 +00001234int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
1235 u16 *link_speed, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001236{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001237 struct be_mcc_wrb *wrb;
1238 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001239 int status;
1240
Sathya Perlab31c50a2009-09-17 10:30:13 -07001241 spin_lock_bh(&adapter->mcc_lock);
1242
1243 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001244 if (!wrb) {
1245 status = -EBUSY;
1246 goto err;
1247 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001248 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001249
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001250 if (lancer_chip(adapter))
1251 req->hdr.version = 1;
1252
Somnath Kotur106df1e2011-10-27 07:12:13 +00001253 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1254 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001255
Sathya Perlab31c50a2009-09-17 10:30:13 -07001256 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001257 if (!status) {
1258 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001259 if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001260 *link_speed = le16_to_cpu(resp->link_speed);
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001261 if (mac_speed)
1262 *mac_speed = resp->mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001263 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001264 }
1265
Sathya Perla713d03942009-11-22 22:02:45 +00001266err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001267 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001268 return status;
1269}
1270
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001271/* Uses synchronous mcc */
1272int be_cmd_get_die_temperature(struct be_adapter *adapter)
1273{
1274 struct be_mcc_wrb *wrb;
1275 struct be_cmd_req_get_cntl_addnl_attribs *req;
Somnath Kotur3de09452011-09-30 07:25:05 +00001276 u16 mccq_index;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001277 int status;
1278
1279 spin_lock_bh(&adapter->mcc_lock);
1280
Somnath Kotur3de09452011-09-30 07:25:05 +00001281 mccq_index = adapter->mcc_obj.q.head;
1282
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001283 wrb = wrb_from_mccq(adapter);
1284 if (!wrb) {
1285 status = -EBUSY;
1286 goto err;
1287 }
1288 req = embedded_payload(wrb);
1289
Somnath Kotur106df1e2011-10-27 07:12:13 +00001290 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1291 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
1292 wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001293
Somnath Kotur3de09452011-09-30 07:25:05 +00001294 wrb->tag1 = mccq_index;
1295
1296 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001297
1298err:
1299 spin_unlock_bh(&adapter->mcc_lock);
1300 return status;
1301}
1302
Somnath Kotur311fddc2011-03-16 21:22:43 +00001303/* Uses synchronous mcc */
1304int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1305{
1306 struct be_mcc_wrb *wrb;
1307 struct be_cmd_req_get_fat *req;
1308 int status;
1309
1310 spin_lock_bh(&adapter->mcc_lock);
1311
1312 wrb = wrb_from_mccq(adapter);
1313 if (!wrb) {
1314 status = -EBUSY;
1315 goto err;
1316 }
1317 req = embedded_payload(wrb);
1318
Somnath Kotur106df1e2011-10-27 07:12:13 +00001319 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1320 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001321 req->fat_operation = cpu_to_le32(QUERY_FAT);
1322 status = be_mcc_notify_wait(adapter);
1323 if (!status) {
1324 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1325 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001326 *log_size = le32_to_cpu(resp->log_size) -
1327 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001328 }
1329err:
1330 spin_unlock_bh(&adapter->mcc_lock);
1331 return status;
1332}
1333
1334void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1335{
1336 struct be_dma_mem get_fat_cmd;
1337 struct be_mcc_wrb *wrb;
1338 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001339 u32 offset = 0, total_size, buf_size,
1340 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001341 int status;
1342
1343 if (buf_len == 0)
1344 return;
1345
1346 total_size = buf_len;
1347
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001348 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1349 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1350 get_fat_cmd.size,
1351 &get_fat_cmd.dma);
1352 if (!get_fat_cmd.va) {
1353 status = -ENOMEM;
1354 dev_err(&adapter->pdev->dev,
1355 "Memory allocation failure while retrieving FAT data\n");
1356 return;
1357 }
1358
Somnath Kotur311fddc2011-03-16 21:22:43 +00001359 spin_lock_bh(&adapter->mcc_lock);
1360
Somnath Kotur311fddc2011-03-16 21:22:43 +00001361 while (total_size) {
1362 buf_size = min(total_size, (u32)60*1024);
1363 total_size -= buf_size;
1364
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001365 wrb = wrb_from_mccq(adapter);
1366 if (!wrb) {
1367 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001368 goto err;
1369 }
1370 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001371
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001372 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001373 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1374 OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
1375 &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001376
1377 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1378 req->read_log_offset = cpu_to_le32(log_offset);
1379 req->read_log_length = cpu_to_le32(buf_size);
1380 req->data_buffer_size = cpu_to_le32(buf_size);
1381
1382 status = be_mcc_notify_wait(adapter);
1383 if (!status) {
1384 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1385 memcpy(buf + offset,
1386 resp->data_buffer,
Somnath Kotur92aa9212011-09-30 07:24:00 +00001387 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001388 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001389 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001390 goto err;
1391 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001392 offset += buf_size;
1393 log_offset += buf_size;
1394 }
1395err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001396 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1397 get_fat_cmd.va,
1398 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001399 spin_unlock_bh(&adapter->mcc_lock);
1400}
1401
Sathya Perla04b71172011-09-27 13:30:27 -04001402/* Uses synchronous mcc */
1403int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1404 char *fw_on_flash)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001405{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001406 struct be_mcc_wrb *wrb;
1407 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001408 int status;
1409
Sathya Perla04b71172011-09-27 13:30:27 -04001410 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001411
Sathya Perla04b71172011-09-27 13:30:27 -04001412 wrb = wrb_from_mccq(adapter);
1413 if (!wrb) {
1414 status = -EBUSY;
1415 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001416 }
1417
Sathya Perla04b71172011-09-27 13:30:27 -04001418 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001419
Somnath Kotur106df1e2011-10-27 07:12:13 +00001420 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1421 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001422 status = be_mcc_notify_wait(adapter);
1423 if (!status) {
1424 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1425 strcpy(fw_ver, resp->firmware_version_string);
1426 if (fw_on_flash)
1427 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
1428 }
1429err:
1430 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001431 return status;
1432}
1433
Sathya Perlab31c50a2009-09-17 10:30:13 -07001434/* set the EQ delay interval of an EQ to specified value
1435 * Uses async mcc
1436 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001437int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001438{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001439 struct be_mcc_wrb *wrb;
1440 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001441 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001442
Sathya Perlab31c50a2009-09-17 10:30:13 -07001443 spin_lock_bh(&adapter->mcc_lock);
1444
1445 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001446 if (!wrb) {
1447 status = -EBUSY;
1448 goto err;
1449 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001450 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001451
Somnath Kotur106df1e2011-10-27 07:12:13 +00001452 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1453 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001454
1455 req->num_eq = cpu_to_le32(1);
1456 req->delay[0].eq_id = cpu_to_le32(eq_id);
1457 req->delay[0].phase = 0;
1458 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1459
Sathya Perlab31c50a2009-09-17 10:30:13 -07001460 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001461
Sathya Perla713d03942009-11-22 22:02:45 +00001462err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001463 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001464 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001465}
1466
Sathya Perlab31c50a2009-09-17 10:30:13 -07001467/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001468int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001469 u32 num, bool untagged, bool promiscuous)
1470{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001471 struct be_mcc_wrb *wrb;
1472 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001473 int status;
1474
Sathya Perlab31c50a2009-09-17 10:30:13 -07001475 spin_lock_bh(&adapter->mcc_lock);
1476
1477 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001478 if (!wrb) {
1479 status = -EBUSY;
1480 goto err;
1481 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001482 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001483
Somnath Kotur106df1e2011-10-27 07:12:13 +00001484 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1485 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001486
1487 req->interface_id = if_id;
1488 req->promiscuous = promiscuous;
1489 req->untagged = untagged;
1490 req->num_vlan = num;
1491 if (!promiscuous) {
1492 memcpy(req->normal_vlan, vtag_array,
1493 req->num_vlan * sizeof(vtag_array[0]));
1494 }
1495
Sathya Perlab31c50a2009-09-17 10:30:13 -07001496 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001497
Sathya Perla713d03942009-11-22 22:02:45 +00001498err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001499 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001500 return status;
1501}
1502
Sathya Perla5b8821b2011-08-02 19:57:44 +00001503int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001504{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001505 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001506 struct be_dma_mem *mem = &adapter->rx_filter;
1507 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001508 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001509
Sathya Perla8788fdc2009-07-27 22:52:03 +00001510 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001511
Sathya Perlab31c50a2009-09-17 10:30:13 -07001512 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001513 if (!wrb) {
1514 status = -EBUSY;
1515 goto err;
1516 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001517 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001518 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1519 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1520 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001521
Sathya Perla5b8821b2011-08-02 19:57:44 +00001522 req->if_id = cpu_to_le32(adapter->if_handle);
1523 if (flags & IFF_PROMISC) {
1524 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1525 BE_IF_FLAGS_VLAN_PROMISCUOUS);
1526 if (value == ON)
1527 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001528 BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001529 } else if (flags & IFF_ALLMULTI) {
1530 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001531 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001532 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001533 struct netdev_hw_addr *ha;
1534 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001535
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001536 req->if_flags_mask = req->if_flags =
1537 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001538
1539 /* Reset mcast promisc mode if already set by setting mask
1540 * and not setting flags field
1541 */
1542 req->if_flags_mask |=
1543 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
1544
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001545 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001546 netdev_for_each_mc_addr(ha, adapter->netdev)
1547 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1548 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001549
Sathya Perla0d1d5872011-08-03 05:19:27 -07001550 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001551err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001552 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001553 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001554}
1555
Sathya Perlab31c50a2009-09-17 10:30:13 -07001556/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001557int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001558{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001559 struct be_mcc_wrb *wrb;
1560 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001561 int status;
1562
Sathya Perlab31c50a2009-09-17 10:30:13 -07001563 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001564
Sathya Perlab31c50a2009-09-17 10:30:13 -07001565 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001566 if (!wrb) {
1567 status = -EBUSY;
1568 goto err;
1569 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001570 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001571
Somnath Kotur106df1e2011-10-27 07:12:13 +00001572 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1573 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001574
1575 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1576 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1577
Sathya Perlab31c50a2009-09-17 10:30:13 -07001578 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001579
Sathya Perla713d03942009-11-22 22:02:45 +00001580err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001581 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001582 return status;
1583}
1584
Sathya Perlab31c50a2009-09-17 10:30:13 -07001585/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001586int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001587{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001588 struct be_mcc_wrb *wrb;
1589 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001590 int status;
1591
Sathya Perlab31c50a2009-09-17 10:30:13 -07001592 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001593
Sathya Perlab31c50a2009-09-17 10:30:13 -07001594 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001595 if (!wrb) {
1596 status = -EBUSY;
1597 goto err;
1598 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001599 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001600
Somnath Kotur106df1e2011-10-27 07:12:13 +00001601 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1602 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001603
Sathya Perlab31c50a2009-09-17 10:30:13 -07001604 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001605 if (!status) {
1606 struct be_cmd_resp_get_flow_control *resp =
1607 embedded_payload(wrb);
1608 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1609 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1610 }
1611
Sathya Perla713d03942009-11-22 22:02:45 +00001612err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001613 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001614 return status;
1615}
1616
Sathya Perlab31c50a2009-09-17 10:30:13 -07001617/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001618int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1619 u32 *mode, u32 *caps)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001620{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001621 struct be_mcc_wrb *wrb;
1622 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001623 int status;
1624
Ivan Vecera29849612010-12-14 05:43:19 +00001625 if (mutex_lock_interruptible(&adapter->mbox_lock))
1626 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001627
Sathya Perlab31c50a2009-09-17 10:30:13 -07001628 wrb = wrb_from_mbox(adapter);
1629 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001630
Somnath Kotur106df1e2011-10-27 07:12:13 +00001631 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1632 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001633
Sathya Perlab31c50a2009-09-17 10:30:13 -07001634 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001635 if (!status) {
1636 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1637 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001638 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001639 *caps = le32_to_cpu(resp->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001640 }
1641
Ivan Vecera29849612010-12-14 05:43:19 +00001642 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001643 return status;
1644}
sarveshwarb14074ea2009-08-05 13:05:24 -07001645
Sathya Perlab31c50a2009-09-17 10:30:13 -07001646/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001647int be_cmd_reset_function(struct be_adapter *adapter)
1648{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001649 struct be_mcc_wrb *wrb;
1650 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001651 int status;
1652
Ivan Vecera29849612010-12-14 05:43:19 +00001653 if (mutex_lock_interruptible(&adapter->mbox_lock))
1654 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07001655
Sathya Perlab31c50a2009-09-17 10:30:13 -07001656 wrb = wrb_from_mbox(adapter);
1657 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001658
Somnath Kotur106df1e2011-10-27 07:12:13 +00001659 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1660 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07001661
Sathya Perlab31c50a2009-09-17 10:30:13 -07001662 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001663
Ivan Vecera29849612010-12-14 05:43:19 +00001664 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07001665 return status;
1666}
Ajit Khaparde84517482009-09-04 03:12:16 +00001667
Sathya Perla3abcded2010-10-03 22:12:27 -07001668int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
1669{
1670 struct be_mcc_wrb *wrb;
1671 struct be_cmd_req_rss_config *req;
Sathya Perla5d8bee62011-05-23 20:29:09 +00001672 u32 myhash[10] = {0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF,
1673 0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF};
Sathya Perla3abcded2010-10-03 22:12:27 -07001674 int status;
1675
Ivan Vecera29849612010-12-14 05:43:19 +00001676 if (mutex_lock_interruptible(&adapter->mbox_lock))
1677 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07001678
1679 wrb = wrb_from_mbox(adapter);
1680 req = embedded_payload(wrb);
1681
Somnath Kotur106df1e2011-10-27 07:12:13 +00001682 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1683 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07001684
1685 req->if_id = cpu_to_le32(adapter->if_handle);
1686 req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
1687 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
1688 memcpy(req->cpu_table, rsstable, table_size);
1689 memcpy(req->hash, myhash, sizeof(myhash));
1690 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
1691
1692 status = be_mbox_notify_wait(adapter);
1693
Ivan Vecera29849612010-12-14 05:43:19 +00001694 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07001695 return status;
1696}
1697
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001698/* Uses sync mcc */
1699int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1700 u8 bcn, u8 sts, u8 state)
1701{
1702 struct be_mcc_wrb *wrb;
1703 struct be_cmd_req_enable_disable_beacon *req;
1704 int status;
1705
1706 spin_lock_bh(&adapter->mcc_lock);
1707
1708 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001709 if (!wrb) {
1710 status = -EBUSY;
1711 goto err;
1712 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001713 req = embedded_payload(wrb);
1714
Somnath Kotur106df1e2011-10-27 07:12:13 +00001715 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1716 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001717
1718 req->port_num = port_num;
1719 req->beacon_state = state;
1720 req->beacon_duration = bcn;
1721 req->status_duration = sts;
1722
1723 status = be_mcc_notify_wait(adapter);
1724
Sathya Perla713d03942009-11-22 22:02:45 +00001725err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001726 spin_unlock_bh(&adapter->mcc_lock);
1727 return status;
1728}
1729
1730/* Uses sync mcc */
1731int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1732{
1733 struct be_mcc_wrb *wrb;
1734 struct be_cmd_req_get_beacon_state *req;
1735 int status;
1736
1737 spin_lock_bh(&adapter->mcc_lock);
1738
1739 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001740 if (!wrb) {
1741 status = -EBUSY;
1742 goto err;
1743 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001744 req = embedded_payload(wrb);
1745
Somnath Kotur106df1e2011-10-27 07:12:13 +00001746 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1747 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001748
1749 req->port_num = port_num;
1750
1751 status = be_mcc_notify_wait(adapter);
1752 if (!status) {
1753 struct be_cmd_resp_get_beacon_state *resp =
1754 embedded_payload(wrb);
1755 *state = resp->beacon_state;
1756 }
1757
Sathya Perla713d03942009-11-22 22:02:45 +00001758err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001759 spin_unlock_bh(&adapter->mcc_lock);
1760 return status;
1761}
1762
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001763int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1764 u32 data_size, u32 data_offset, const char *obj_name,
1765 u32 *data_written, u8 *addn_status)
1766{
1767 struct be_mcc_wrb *wrb;
1768 struct lancer_cmd_req_write_object *req;
1769 struct lancer_cmd_resp_write_object *resp;
1770 void *ctxt = NULL;
1771 int status;
1772
1773 spin_lock_bh(&adapter->mcc_lock);
1774 adapter->flash_status = 0;
1775
1776 wrb = wrb_from_mccq(adapter);
1777 if (!wrb) {
1778 status = -EBUSY;
1779 goto err_unlock;
1780 }
1781
1782 req = embedded_payload(wrb);
1783
Somnath Kotur106df1e2011-10-27 07:12:13 +00001784 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001785 OPCODE_COMMON_WRITE_OBJECT,
Somnath Kotur106df1e2011-10-27 07:12:13 +00001786 sizeof(struct lancer_cmd_req_write_object), wrb,
1787 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001788
1789 ctxt = &req->context;
1790 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1791 write_length, ctxt, data_size);
1792
1793 if (data_size == 0)
1794 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1795 eof, ctxt, 1);
1796 else
1797 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1798 eof, ctxt, 0);
1799
1800 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1801 req->write_offset = cpu_to_le32(data_offset);
1802 strcpy(req->object_name, obj_name);
1803 req->descriptor_count = cpu_to_le32(1);
1804 req->buf_len = cpu_to_le32(data_size);
1805 req->addr_low = cpu_to_le32((cmd->dma +
1806 sizeof(struct lancer_cmd_req_write_object))
1807 & 0xFFFFFFFF);
1808 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
1809 sizeof(struct lancer_cmd_req_write_object)));
1810
1811 be_mcc_notify(adapter);
1812 spin_unlock_bh(&adapter->mcc_lock);
1813
1814 if (!wait_for_completion_timeout(&adapter->flash_compl,
1815 msecs_to_jiffies(12000)))
1816 status = -1;
1817 else
1818 status = adapter->flash_status;
1819
1820 resp = embedded_payload(wrb);
1821 if (!status) {
1822 *data_written = le32_to_cpu(resp->actual_write_len);
1823 } else {
1824 *addn_status = resp->additional_status;
1825 status = resp->status;
1826 }
1827
1828 return status;
1829
1830err_unlock:
1831 spin_unlock_bh(&adapter->mcc_lock);
1832 return status;
1833}
1834
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001835int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1836 u32 data_size, u32 data_offset, const char *obj_name,
1837 u32 *data_read, u32 *eof, u8 *addn_status)
1838{
1839 struct be_mcc_wrb *wrb;
1840 struct lancer_cmd_req_read_object *req;
1841 struct lancer_cmd_resp_read_object *resp;
1842 int status;
1843
1844 spin_lock_bh(&adapter->mcc_lock);
1845
1846 wrb = wrb_from_mccq(adapter);
1847 if (!wrb) {
1848 status = -EBUSY;
1849 goto err_unlock;
1850 }
1851
1852 req = embedded_payload(wrb);
1853
1854 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1855 OPCODE_COMMON_READ_OBJECT,
1856 sizeof(struct lancer_cmd_req_read_object), wrb,
1857 NULL);
1858
1859 req->desired_read_len = cpu_to_le32(data_size);
1860 req->read_offset = cpu_to_le32(data_offset);
1861 strcpy(req->object_name, obj_name);
1862 req->descriptor_count = cpu_to_le32(1);
1863 req->buf_len = cpu_to_le32(data_size);
1864 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
1865 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
1866
1867 status = be_mcc_notify_wait(adapter);
1868
1869 resp = embedded_payload(wrb);
1870 if (!status) {
1871 *data_read = le32_to_cpu(resp->actual_read_len);
1872 *eof = le32_to_cpu(resp->eof);
1873 } else {
1874 *addn_status = resp->additional_status;
1875 }
1876
1877err_unlock:
1878 spin_unlock_bh(&adapter->mcc_lock);
1879 return status;
1880}
1881
Ajit Khaparde84517482009-09-04 03:12:16 +00001882int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
1883 u32 flash_type, u32 flash_opcode, u32 buf_size)
1884{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001885 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001886 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00001887 int status;
1888
Sathya Perlab31c50a2009-09-17 10:30:13 -07001889 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001890 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001891
1892 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001893 if (!wrb) {
1894 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001895 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00001896 }
1897 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001898
Somnath Kotur106df1e2011-10-27 07:12:13 +00001899 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1900 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00001901
1902 req->params.op_type = cpu_to_le32(flash_type);
1903 req->params.op_code = cpu_to_le32(flash_opcode);
1904 req->params.data_buf_size = cpu_to_le32(buf_size);
1905
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001906 be_mcc_notify(adapter);
1907 spin_unlock_bh(&adapter->mcc_lock);
1908
1909 if (!wait_for_completion_timeout(&adapter->flash_compl,
Sathya Perlae2edb7d2011-08-22 19:41:54 +00001910 msecs_to_jiffies(40000)))
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001911 status = -1;
1912 else
1913 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00001914
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001915 return status;
1916
1917err_unlock:
1918 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00001919 return status;
1920}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001921
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001922int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1923 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001924{
1925 struct be_mcc_wrb *wrb;
1926 struct be_cmd_write_flashrom *req;
1927 int status;
1928
1929 spin_lock_bh(&adapter->mcc_lock);
1930
1931 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001932 if (!wrb) {
1933 status = -EBUSY;
1934 goto err;
1935 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001936 req = embedded_payload(wrb);
1937
Somnath Kotur106df1e2011-10-27 07:12:13 +00001938 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1939 OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001940
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001941 req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001942 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00001943 req->params.offset = cpu_to_le32(offset);
1944 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001945
1946 status = be_mcc_notify_wait(adapter);
1947 if (!status)
1948 memcpy(flashed_crc, req->params.data_buf, 4);
1949
Sathya Perla713d03942009-11-22 22:02:45 +00001950err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001951 spin_unlock_bh(&adapter->mcc_lock);
1952 return status;
1953}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001954
Dan Carpenterc196b022010-05-26 04:47:39 +00001955int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001956 struct be_dma_mem *nonemb_cmd)
1957{
1958 struct be_mcc_wrb *wrb;
1959 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001960 int status;
1961
1962 spin_lock_bh(&adapter->mcc_lock);
1963
1964 wrb = wrb_from_mccq(adapter);
1965 if (!wrb) {
1966 status = -EBUSY;
1967 goto err;
1968 }
1969 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001970
Somnath Kotur106df1e2011-10-27 07:12:13 +00001971 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1972 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
1973 nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001974 memcpy(req->magic_mac, mac, ETH_ALEN);
1975
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001976 status = be_mcc_notify_wait(adapter);
1977
1978err:
1979 spin_unlock_bh(&adapter->mcc_lock);
1980 return status;
1981}
Suresh Rff33a6e2009-12-03 16:15:52 -08001982
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001983int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
1984 u8 loopback_type, u8 enable)
1985{
1986 struct be_mcc_wrb *wrb;
1987 struct be_cmd_req_set_lmode *req;
1988 int status;
1989
1990 spin_lock_bh(&adapter->mcc_lock);
1991
1992 wrb = wrb_from_mccq(adapter);
1993 if (!wrb) {
1994 status = -EBUSY;
1995 goto err;
1996 }
1997
1998 req = embedded_payload(wrb);
1999
Somnath Kotur106df1e2011-10-27 07:12:13 +00002000 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2001 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
2002 NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002003
2004 req->src_port = port_num;
2005 req->dest_port = port_num;
2006 req->loopback_type = loopback_type;
2007 req->loopback_state = enable;
2008
2009 status = be_mcc_notify_wait(adapter);
2010err:
2011 spin_unlock_bh(&adapter->mcc_lock);
2012 return status;
2013}
2014
Suresh Rff33a6e2009-12-03 16:15:52 -08002015int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2016 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
2017{
2018 struct be_mcc_wrb *wrb;
2019 struct be_cmd_req_loopback_test *req;
2020 int status;
2021
2022 spin_lock_bh(&adapter->mcc_lock);
2023
2024 wrb = wrb_from_mccq(adapter);
2025 if (!wrb) {
2026 status = -EBUSY;
2027 goto err;
2028 }
2029
2030 req = embedded_payload(wrb);
2031
Somnath Kotur106df1e2011-10-27 07:12:13 +00002032 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2033 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
Sathya Perla3ffd0512010-06-01 00:19:33 -07002034 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08002035
2036 req->pattern = cpu_to_le64(pattern);
2037 req->src_port = cpu_to_le32(port_num);
2038 req->dest_port = cpu_to_le32(port_num);
2039 req->pkt_size = cpu_to_le32(pkt_size);
2040 req->num_pkts = cpu_to_le32(num_pkts);
2041 req->loopback_type = cpu_to_le32(loopback_type);
2042
2043 status = be_mcc_notify_wait(adapter);
2044 if (!status) {
2045 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
2046 status = le32_to_cpu(resp->status);
2047 }
2048
2049err:
2050 spin_unlock_bh(&adapter->mcc_lock);
2051 return status;
2052}
2053
2054int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2055 u32 byte_cnt, struct be_dma_mem *cmd)
2056{
2057 struct be_mcc_wrb *wrb;
2058 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002059 int status;
2060 int i, j = 0;
2061
2062 spin_lock_bh(&adapter->mcc_lock);
2063
2064 wrb = wrb_from_mccq(adapter);
2065 if (!wrb) {
2066 status = -EBUSY;
2067 goto err;
2068 }
2069 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002070 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2071 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002072
2073 req->pattern = cpu_to_le64(pattern);
2074 req->byte_count = cpu_to_le32(byte_cnt);
2075 for (i = 0; i < byte_cnt; i++) {
2076 req->snd_buff[i] = (u8)(pattern >> (j*8));
2077 j++;
2078 if (j > 7)
2079 j = 0;
2080 }
2081
2082 status = be_mcc_notify_wait(adapter);
2083
2084 if (!status) {
2085 struct be_cmd_resp_ddrdma_test *resp;
2086 resp = cmd->va;
2087 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2088 resp->snd_err) {
2089 status = -1;
2090 }
2091 }
2092
2093err:
2094 spin_unlock_bh(&adapter->mcc_lock);
2095 return status;
2096}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002097
Dan Carpenterc196b022010-05-26 04:47:39 +00002098int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002099 struct be_dma_mem *nonemb_cmd)
2100{
2101 struct be_mcc_wrb *wrb;
2102 struct be_cmd_req_seeprom_read *req;
2103 struct be_sge *sge;
2104 int status;
2105
2106 spin_lock_bh(&adapter->mcc_lock);
2107
2108 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002109 if (!wrb) {
2110 status = -EBUSY;
2111 goto err;
2112 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002113 req = nonemb_cmd->va;
2114 sge = nonembedded_sgl(wrb);
2115
Somnath Kotur106df1e2011-10-27 07:12:13 +00002116 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2117 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2118 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002119
2120 status = be_mcc_notify_wait(adapter);
2121
Ajit Khapardee45ff012011-02-04 17:18:28 +00002122err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002123 spin_unlock_bh(&adapter->mcc_lock);
2124 return status;
2125}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002126
Sathya Perla306f1342011-08-02 19:57:45 +00002127int be_cmd_get_phy_info(struct be_adapter *adapter,
2128 struct be_phy_info *phy_info)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002129{
2130 struct be_mcc_wrb *wrb;
2131 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002132 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002133 int status;
2134
2135 spin_lock_bh(&adapter->mcc_lock);
2136
2137 wrb = wrb_from_mccq(adapter);
2138 if (!wrb) {
2139 status = -EBUSY;
2140 goto err;
2141 }
Sathya Perla306f1342011-08-02 19:57:45 +00002142 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2143 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2144 &cmd.dma);
2145 if (!cmd.va) {
2146 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2147 status = -ENOMEM;
2148 goto err;
2149 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002150
Sathya Perla306f1342011-08-02 19:57:45 +00002151 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002152
Somnath Kotur106df1e2011-10-27 07:12:13 +00002153 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2154 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2155 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002156
2157 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002158 if (!status) {
2159 struct be_phy_info *resp_phy_info =
2160 cmd.va + sizeof(struct be_cmd_req_hdr);
2161 phy_info->phy_type = le16_to_cpu(resp_phy_info->phy_type);
2162 phy_info->interface_type =
2163 le16_to_cpu(resp_phy_info->interface_type);
2164 }
2165 pci_free_consistent(adapter->pdev, cmd.size,
2166 cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002167err:
2168 spin_unlock_bh(&adapter->mcc_lock);
2169 return status;
2170}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002171
2172int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2173{
2174 struct be_mcc_wrb *wrb;
2175 struct be_cmd_req_set_qos *req;
2176 int status;
2177
2178 spin_lock_bh(&adapter->mcc_lock);
2179
2180 wrb = wrb_from_mccq(adapter);
2181 if (!wrb) {
2182 status = -EBUSY;
2183 goto err;
2184 }
2185
2186 req = embedded_payload(wrb);
2187
Somnath Kotur106df1e2011-10-27 07:12:13 +00002188 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2189 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002190
2191 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002192 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2193 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002194
2195 status = be_mcc_notify_wait(adapter);
2196
2197err:
2198 spin_unlock_bh(&adapter->mcc_lock);
2199 return status;
2200}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002201
2202int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2203{
2204 struct be_mcc_wrb *wrb;
2205 struct be_cmd_req_cntl_attribs *req;
2206 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002207 int status;
2208 int payload_len = max(sizeof(*req), sizeof(*resp));
2209 struct mgmt_controller_attrib *attribs;
2210 struct be_dma_mem attribs_cmd;
2211
2212 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2213 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2214 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2215 &attribs_cmd.dma);
2216 if (!attribs_cmd.va) {
2217 dev_err(&adapter->pdev->dev,
2218 "Memory allocation failure\n");
2219 return -ENOMEM;
2220 }
2221
2222 if (mutex_lock_interruptible(&adapter->mbox_lock))
2223 return -1;
2224
2225 wrb = wrb_from_mbox(adapter);
2226 if (!wrb) {
2227 status = -EBUSY;
2228 goto err;
2229 }
2230 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002231
Somnath Kotur106df1e2011-10-27 07:12:13 +00002232 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2233 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
2234 &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002235
2236 status = be_mbox_notify_wait(adapter);
2237 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002238 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002239 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2240 }
2241
2242err:
2243 mutex_unlock(&adapter->mbox_lock);
2244 pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
2245 attribs_cmd.dma);
2246 return status;
2247}
Sathya Perla2e588f82011-03-11 02:49:26 +00002248
2249/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002250int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002251{
2252 struct be_mcc_wrb *wrb;
2253 struct be_cmd_req_set_func_cap *req;
2254 int status;
2255
2256 if (mutex_lock_interruptible(&adapter->mbox_lock))
2257 return -1;
2258
2259 wrb = wrb_from_mbox(adapter);
2260 if (!wrb) {
2261 status = -EBUSY;
2262 goto err;
2263 }
2264
2265 req = embedded_payload(wrb);
2266
Somnath Kotur106df1e2011-10-27 07:12:13 +00002267 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2268 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002269
2270 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2271 CAPABILITY_BE3_NATIVE_ERX_API);
2272 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2273
2274 status = be_mbox_notify_wait(adapter);
2275 if (!status) {
2276 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2277 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2278 CAPABILITY_BE3_NATIVE_ERX_API;
2279 }
2280err:
2281 mutex_unlock(&adapter->mbox_lock);
2282 return status;
2283}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002284
2285/* Uses synchronous MCCQ */
2286int be_cmd_get_mac_from_list(struct be_adapter *adapter, u32 domain,
2287 u32 *pmac_id)
2288{
2289 struct be_mcc_wrb *wrb;
2290 struct be_cmd_req_get_mac_list *req;
2291 int status;
2292 int mac_count;
2293
2294 spin_lock_bh(&adapter->mcc_lock);
2295
2296 wrb = wrb_from_mccq(adapter);
2297 if (!wrb) {
2298 status = -EBUSY;
2299 goto err;
2300 }
2301 req = embedded_payload(wrb);
2302
2303 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2304 OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
2305 wrb, NULL);
2306
2307 req->hdr.domain = domain;
2308
2309 status = be_mcc_notify_wait(adapter);
2310 if (!status) {
2311 struct be_cmd_resp_get_mac_list *resp =
2312 embedded_payload(wrb);
2313 int i;
2314 u8 *ctxt = &resp->context[0][0];
2315 status = -EIO;
2316 mac_count = resp->mac_count;
2317 be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
2318 for (i = 0; i < mac_count; i++) {
2319 if (!AMAP_GET_BITS(struct amap_get_mac_list_context,
2320 act, ctxt)) {
2321 *pmac_id = AMAP_GET_BITS
2322 (struct amap_get_mac_list_context,
2323 macid, ctxt);
2324 status = 0;
2325 break;
2326 }
2327 ctxt += sizeof(struct amap_get_mac_list_context) / 8;
2328 }
2329 }
2330
2331err:
2332 spin_unlock_bh(&adapter->mcc_lock);
2333 return status;
2334}
2335
2336/* Uses synchronous MCCQ */
2337int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
2338 u8 mac_count, u32 domain)
2339{
2340 struct be_mcc_wrb *wrb;
2341 struct be_cmd_req_set_mac_list *req;
2342 int status;
2343 struct be_dma_mem cmd;
2344
2345 memset(&cmd, 0, sizeof(struct be_dma_mem));
2346 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
2347 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
2348 &cmd.dma, GFP_KERNEL);
2349 if (!cmd.va) {
2350 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2351 return -ENOMEM;
2352 }
2353
2354 spin_lock_bh(&adapter->mcc_lock);
2355
2356 wrb = wrb_from_mccq(adapter);
2357 if (!wrb) {
2358 status = -EBUSY;
2359 goto err;
2360 }
2361
2362 req = cmd.va;
2363 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2364 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
2365 wrb, &cmd);
2366
2367 req->hdr.domain = domain;
2368 req->mac_count = mac_count;
2369 if (mac_count)
2370 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
2371
2372 status = be_mcc_notify_wait(adapter);
2373
2374err:
2375 dma_free_coherent(&adapter->pdev->dev, cmd.size,
2376 cmd.va, cmd.dma);
2377 spin_unlock_bh(&adapter->mcc_lock);
2378 return status;
2379}