blob: 5367afe92c990a7731386e258ba3665cb04b7ede [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Josh Poimboeufc207aee2017-06-28 10:11:06 -050036#include <linux/frame.h>
Dan Williams085331d2018-01-31 17:47:03 -080037#include <linux/nospec.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030038#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030039#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040040
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020041#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080042#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080043#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080044#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020045#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020046#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080047#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020048#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020049#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010050#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080051#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010052#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080053#include <asm/irq_remapping.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070054#include <asm/mmu_context.h>
Thomas Gleixner28a27752018-04-29 15:01:37 +020055#include <asm/spec-ctrl.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010056#include <asm/mshyperv.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080057
Marcelo Tosatti229456f2009-06-17 09:22:14 -030058#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020059#include "pmu.h"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010060#include "vmx_evmcs.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030061
Avi Kivity4ecac3f2008-05-13 13:23:38 +030062#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040063#define __ex_clear(x, reg) \
64 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030065
Avi Kivity6aa8b732006-12-10 02:21:36 -080066MODULE_AUTHOR("Qumranet");
67MODULE_LICENSE("GPL");
68
Josh Triplette9bda3b2012-03-20 23:33:51 -070069static const struct x86_cpu_id vmx_cpu_id[] = {
70 X86_FEATURE_MATCH(X86_FEATURE_VMX),
71 {}
72};
73MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
74
Rusty Russell476bc002012-01-13 09:32:18 +103075static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020076module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080077
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010078static bool __read_mostly enable_vnmi = 1;
79module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
80
Rusty Russell476bc002012-01-13 09:32:18 +103081static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020082module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020083
Rusty Russell476bc002012-01-13 09:32:18 +103084static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020085module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080086
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070088module_param_named(unrestricted_guest,
89 enable_unrestricted_guest, bool, S_IRUGO);
90
Xudong Hao83c3a332012-05-28 19:33:35 +080091static bool __read_mostly enable_ept_ad_bits = 1;
92module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
93
Avi Kivitya27685c2012-06-12 20:30:18 +030094static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020095module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030096
Rusty Russell476bc002012-01-13 09:32:18 +103097static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030098module_param(fasteoi, bool, S_IRUGO);
99
Yang Zhang5a717852013-04-11 19:25:16 +0800100static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +0800101module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800102
Abel Gordonabc4fc52013-04-18 14:35:25 +0300103static bool __read_mostly enable_shadow_vmcs = 1;
104module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +0300105/*
106 * If nested=1, nested virtualization is supported, i.e., guests may use
107 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
108 * use VMX instructions.
109 */
Rusty Russell476bc002012-01-13 09:32:18 +1030110static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300111module_param(nested, bool, S_IRUGO);
112
Wanpeng Li20300092014-12-02 19:14:59 +0800113static u64 __read_mostly host_xss;
114
Kai Huang843e4332015-01-28 10:54:28 +0800115static bool __read_mostly enable_pml = 1;
116module_param_named(pml, enable_pml, bool, S_IRUGO);
117
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100118#define MSR_TYPE_R 1
119#define MSR_TYPE_W 2
120#define MSR_TYPE_RW 3
121
122#define MSR_BITMAP_MODE_X2APIC 1
123#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100124
Haozhong Zhang64903d62015-10-20 15:39:09 +0800125#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
126
Yunhong Jiang64672c92016-06-13 14:19:59 -0700127/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
128static int __read_mostly cpu_preemption_timer_multi;
129static bool __read_mostly enable_preemption_timer = 1;
130#ifdef CONFIG_X86_64
131module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
132#endif
133
Sean Christopherson3de63472018-07-13 08:42:30 -0700134#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800135#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
136#define KVM_VM_CR0_ALWAYS_ON \
137 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
138 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200139#define KVM_CR4_GUEST_OWNED_BITS \
140 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800141 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200142
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800143#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200144#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
145#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
146
Avi Kivity78ac8b42010-04-08 18:19:35 +0300147#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
148
Jan Kiszkaf4124502014-03-07 20:03:13 +0100149#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
150
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800151/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300152 * Hyper-V requires all of these, so mark them as supported even though
153 * they are just treated the same as all-context.
154 */
155#define VMX_VPID_EXTENT_SUPPORTED_MASK \
156 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
157 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
158 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
159 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
160
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800161/*
162 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
163 * ple_gap: upper bound on the amount of time between two successive
164 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500165 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800166 * ple_window: upper bound on the amount of time a guest is allowed to execute
167 * in a PAUSE loop. Tests indicate that most spinlocks are held for
168 * less than 2^12 cycles
169 * Time is measured based on a counter that runs at the same rate as the TSC,
170 * refer SDM volume 3b section 21.6.13 & 22.1.3.
171 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400172static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200173
Babu Moger7fbc85a2018-03-16 16:37:22 -0400174static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
175module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800176
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200177/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400178static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400179module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200180
181/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400182static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400183module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200184
185/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400186static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
187module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200188
Avi Kivity83287ea422012-09-16 15:10:57 +0300189extern const ulong vmx_return;
190
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200191static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200192static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200193static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200194
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200195/* Storage for pre module init parameter parsing */
196static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200197
198static const struct {
199 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200200 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200201} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200202 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
203 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
204 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
205 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
206 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
207 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200208};
209
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200210#define L1D_CACHE_ORDER 4
211static void *vmx_l1d_flush_pages;
212
213static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
214{
215 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200216 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200217
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200218 if (!enable_ept) {
219 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
220 return 0;
221 }
222
Yi Wangd806afa2018-08-16 13:42:39 +0800223 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
224 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200225
Yi Wangd806afa2018-08-16 13:42:39 +0800226 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
227 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
228 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
229 return 0;
230 }
231 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200232
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200233 /* If set to auto use the default l1tf mitigation method */
234 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
235 switch (l1tf_mitigation) {
236 case L1TF_MITIGATION_OFF:
237 l1tf = VMENTER_L1D_FLUSH_NEVER;
238 break;
239 case L1TF_MITIGATION_FLUSH_NOWARN:
240 case L1TF_MITIGATION_FLUSH:
241 case L1TF_MITIGATION_FLUSH_NOSMT:
242 l1tf = VMENTER_L1D_FLUSH_COND;
243 break;
244 case L1TF_MITIGATION_FULL:
245 case L1TF_MITIGATION_FULL_FORCE:
246 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
247 break;
248 }
249 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
250 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
251 }
252
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200253 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
254 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
255 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
256 if (!page)
257 return -ENOMEM;
258 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200259
260 /*
261 * Initialize each page with a different pattern in
262 * order to protect against KSM in the nested
263 * virtualization case.
264 */
265 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
266 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
267 PAGE_SIZE);
268 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200269 }
270
271 l1tf_vmx_mitigation = l1tf;
272
Thomas Gleixner895ae472018-07-13 16:23:22 +0200273 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
274 static_branch_enable(&vmx_l1d_should_flush);
275 else
276 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200277
Nicolai Stange427362a2018-07-21 22:25:00 +0200278 if (l1tf == VMENTER_L1D_FLUSH_COND)
279 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200280 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200281 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200282 return 0;
283}
284
285static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200286{
287 unsigned int i;
288
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200289 if (s) {
290 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200291 if (vmentry_l1d_param[i].for_parse &&
292 sysfs_streq(s, vmentry_l1d_param[i].option))
293 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200294 }
295 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200296 return -EINVAL;
297}
298
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200299static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
300{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200301 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200302
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200303 l1tf = vmentry_l1d_flush_parse(s);
304 if (l1tf < 0)
305 return l1tf;
306
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200307 if (!boot_cpu_has(X86_BUG_L1TF))
308 return 0;
309
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200310 /*
311 * Has vmx_init() run already? If not then this is the pre init
312 * parameter parsing. In that case just store the value and let
313 * vmx_init() do the proper setup after enable_ept has been
314 * established.
315 */
316 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
317 vmentry_l1d_flush_param = l1tf;
318 return 0;
319 }
320
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200321 mutex_lock(&vmx_l1d_flush_mutex);
322 ret = vmx_setup_l1d_flush(l1tf);
323 mutex_unlock(&vmx_l1d_flush_mutex);
324 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200325}
326
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200327static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
328{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200329 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
330 return sprintf(s, "???\n");
331
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200332 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200333}
334
335static const struct kernel_param_ops vmentry_l1d_flush_ops = {
336 .set = vmentry_l1d_flush_set,
337 .get = vmentry_l1d_flush_get,
338};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200339module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200340
Tianyu Lan877ad952018-07-19 08:40:23 +0000341enum ept_pointers_status {
342 EPT_POINTERS_CHECK = 0,
343 EPT_POINTERS_MATCH = 1,
344 EPT_POINTERS_MISMATCH = 2
345};
346
Sean Christopherson40bbb9d2018-03-20 12:17:20 -0700347struct kvm_vmx {
348 struct kvm kvm;
349
350 unsigned int tss_addr;
351 bool ept_identity_pagetable_done;
352 gpa_t ept_identity_map_addr;
Tianyu Lan877ad952018-07-19 08:40:23 +0000353
354 enum ept_pointers_status ept_pointers_match;
355 spinlock_t ept_pointer_lock;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -0700356};
357
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200358#define NR_AUTOLOAD_MSRS 8
Avi Kivity61d2ef22010-04-28 16:40:38 +0300359
Liran Alon392b2f22018-06-23 02:35:01 +0300360struct vmcs_hdr {
361 u32 revision_id:31;
362 u32 shadow_vmcs:1;
363};
364
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400365struct vmcs {
Liran Alon392b2f22018-06-23 02:35:01 +0300366 struct vmcs_hdr hdr;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400367 u32 abort;
368 char data[0];
369};
370
Nadav Har'Eld462b812011-05-24 15:26:10 +0300371/*
Sean Christophersond7ee0392018-07-23 12:32:47 -0700372 * vmcs_host_state tracks registers that are loaded from the VMCS on VMEXIT
373 * and whose values change infrequently, but are not constant. I.e. this is
374 * used as a write-through cache of the corresponding VMCS fields.
375 */
376struct vmcs_host_state {
377 unsigned long cr3; /* May not match real cr3 */
378 unsigned long cr4; /* May not match real cr4 */
Sean Christopherson5e079c72018-07-23 12:32:50 -0700379 unsigned long gs_base;
380 unsigned long fs_base;
Sean Christophersond7ee0392018-07-23 12:32:47 -0700381
382 u16 fs_sel, gs_sel, ldt_sel;
383#ifdef CONFIG_X86_64
384 u16 ds_sel, es_sel;
385#endif
386};
387
388/*
Nadav Har'Eld462b812011-05-24 15:26:10 +0300389 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
390 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
391 * loaded on this CPU (so we can clear them if the CPU goes down).
392 */
393struct loaded_vmcs {
394 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700395 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300396 int cpu;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +0200397 bool launched;
398 bool nmi_known_unmasked;
Sean Christophersonf459a702018-08-27 15:21:11 -0700399 bool hv_timer_armed;
Paolo Bonzini8a1b4392017-11-06 13:31:12 +0100400 /* Support for vnmi-less CPUs */
401 int soft_vnmi_blocked;
402 ktime_t entry_time;
403 s64 vnmi_blocked_time;
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100404 unsigned long *msr_bitmap;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300405 struct list_head loaded_vmcss_on_cpu_link;
Sean Christophersond7ee0392018-07-23 12:32:47 -0700406 struct vmcs_host_state host_state;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300407};
408
Avi Kivity26bb0982009-09-07 11:14:12 +0300409struct shared_msr_entry {
410 unsigned index;
411 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200412 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300413};
414
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300415/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300416 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
417 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
418 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
419 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
420 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
421 * More than one of these structures may exist, if L1 runs multiple L2 guests.
Jim Mattsonde3a0022017-11-27 17:22:25 -0600422 * nested_vmx_run() will use the data here to build the vmcs02: a VMCS for the
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300423 * underlying hardware which will be used to run L2.
424 * This structure is packed to ensure that its layout is identical across
425 * machines (necessary for live migration).
Jim Mattsonb348e792018-05-01 15:40:27 -0700426 *
427 * IMPORTANT: Changing the layout of existing fields in this structure
428 * will break save/restore compatibility with older kvm releases. When
429 * adding new fields, either use space in the reserved padding* arrays
430 * or add the new fields to the end of the structure.
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300431 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300432typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300433struct __packed vmcs12 {
434 /* According to the Intel spec, a VMCS region must start with the
435 * following two fields. Then follow implementation-specific data.
436 */
Liran Alon392b2f22018-06-23 02:35:01 +0300437 struct vmcs_hdr hdr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300438 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300439
Nadav Har'El27d6c862011-05-25 23:06:59 +0300440 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
441 u32 padding[7]; /* room for future expansion */
442
Nadav Har'El22bd0352011-05-25 23:05:57 +0300443 u64 io_bitmap_a;
444 u64 io_bitmap_b;
445 u64 msr_bitmap;
446 u64 vm_exit_msr_store_addr;
447 u64 vm_exit_msr_load_addr;
448 u64 vm_entry_msr_load_addr;
449 u64 tsc_offset;
450 u64 virtual_apic_page_addr;
451 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800452 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300453 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800454 u64 eoi_exit_bitmap0;
455 u64 eoi_exit_bitmap1;
456 u64 eoi_exit_bitmap2;
457 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800458 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300459 u64 guest_physical_address;
460 u64 vmcs_link_pointer;
461 u64 guest_ia32_debugctl;
462 u64 guest_ia32_pat;
463 u64 guest_ia32_efer;
464 u64 guest_ia32_perf_global_ctrl;
465 u64 guest_pdptr0;
466 u64 guest_pdptr1;
467 u64 guest_pdptr2;
468 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100469 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300470 u64 host_ia32_pat;
471 u64 host_ia32_efer;
472 u64 host_ia32_perf_global_ctrl;
Jim Mattsonb348e792018-05-01 15:40:27 -0700473 u64 vmread_bitmap;
474 u64 vmwrite_bitmap;
475 u64 vm_function_control;
476 u64 eptp_list_address;
477 u64 pml_address;
478 u64 padding64[3]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300479 /*
480 * To allow migration of L1 (complete with its L2 guests) between
481 * machines of different natural widths (32 or 64 bit), we cannot have
482 * unsigned long fields with no explict size. We use u64 (aliased
483 * natural_width) instead. Luckily, x86 is little-endian.
484 */
485 natural_width cr0_guest_host_mask;
486 natural_width cr4_guest_host_mask;
487 natural_width cr0_read_shadow;
488 natural_width cr4_read_shadow;
489 natural_width cr3_target_value0;
490 natural_width cr3_target_value1;
491 natural_width cr3_target_value2;
492 natural_width cr3_target_value3;
493 natural_width exit_qualification;
494 natural_width guest_linear_address;
495 natural_width guest_cr0;
496 natural_width guest_cr3;
497 natural_width guest_cr4;
498 natural_width guest_es_base;
499 natural_width guest_cs_base;
500 natural_width guest_ss_base;
501 natural_width guest_ds_base;
502 natural_width guest_fs_base;
503 natural_width guest_gs_base;
504 natural_width guest_ldtr_base;
505 natural_width guest_tr_base;
506 natural_width guest_gdtr_base;
507 natural_width guest_idtr_base;
508 natural_width guest_dr7;
509 natural_width guest_rsp;
510 natural_width guest_rip;
511 natural_width guest_rflags;
512 natural_width guest_pending_dbg_exceptions;
513 natural_width guest_sysenter_esp;
514 natural_width guest_sysenter_eip;
515 natural_width host_cr0;
516 natural_width host_cr3;
517 natural_width host_cr4;
518 natural_width host_fs_base;
519 natural_width host_gs_base;
520 natural_width host_tr_base;
521 natural_width host_gdtr_base;
522 natural_width host_idtr_base;
523 natural_width host_ia32_sysenter_esp;
524 natural_width host_ia32_sysenter_eip;
525 natural_width host_rsp;
526 natural_width host_rip;
527 natural_width paddingl[8]; /* room for future expansion */
528 u32 pin_based_vm_exec_control;
529 u32 cpu_based_vm_exec_control;
530 u32 exception_bitmap;
531 u32 page_fault_error_code_mask;
532 u32 page_fault_error_code_match;
533 u32 cr3_target_count;
534 u32 vm_exit_controls;
535 u32 vm_exit_msr_store_count;
536 u32 vm_exit_msr_load_count;
537 u32 vm_entry_controls;
538 u32 vm_entry_msr_load_count;
539 u32 vm_entry_intr_info_field;
540 u32 vm_entry_exception_error_code;
541 u32 vm_entry_instruction_len;
542 u32 tpr_threshold;
543 u32 secondary_vm_exec_control;
544 u32 vm_instruction_error;
545 u32 vm_exit_reason;
546 u32 vm_exit_intr_info;
547 u32 vm_exit_intr_error_code;
548 u32 idt_vectoring_info_field;
549 u32 idt_vectoring_error_code;
550 u32 vm_exit_instruction_len;
551 u32 vmx_instruction_info;
552 u32 guest_es_limit;
553 u32 guest_cs_limit;
554 u32 guest_ss_limit;
555 u32 guest_ds_limit;
556 u32 guest_fs_limit;
557 u32 guest_gs_limit;
558 u32 guest_ldtr_limit;
559 u32 guest_tr_limit;
560 u32 guest_gdtr_limit;
561 u32 guest_idtr_limit;
562 u32 guest_es_ar_bytes;
563 u32 guest_cs_ar_bytes;
564 u32 guest_ss_ar_bytes;
565 u32 guest_ds_ar_bytes;
566 u32 guest_fs_ar_bytes;
567 u32 guest_gs_ar_bytes;
568 u32 guest_ldtr_ar_bytes;
569 u32 guest_tr_ar_bytes;
570 u32 guest_interruptibility_info;
571 u32 guest_activity_state;
572 u32 guest_sysenter_cs;
573 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100574 u32 vmx_preemption_timer_value;
575 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300576 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800577 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300578 u16 guest_es_selector;
579 u16 guest_cs_selector;
580 u16 guest_ss_selector;
581 u16 guest_ds_selector;
582 u16 guest_fs_selector;
583 u16 guest_gs_selector;
584 u16 guest_ldtr_selector;
585 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800586 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300587 u16 host_es_selector;
588 u16 host_cs_selector;
589 u16 host_ss_selector;
590 u16 host_ds_selector;
591 u16 host_fs_selector;
592 u16 host_gs_selector;
593 u16 host_tr_selector;
Jim Mattsonb348e792018-05-01 15:40:27 -0700594 u16 guest_pml_index;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300595};
596
597/*
Jim Mattson21ebf532018-05-01 15:40:28 -0700598 * For save/restore compatibility, the vmcs12 field offsets must not change.
599 */
600#define CHECK_OFFSET(field, loc) \
601 BUILD_BUG_ON_MSG(offsetof(struct vmcs12, field) != (loc), \
602 "Offset of " #field " in struct vmcs12 has changed.")
603
604static inline void vmx_check_vmcs12_offsets(void) {
Liran Alon392b2f22018-06-23 02:35:01 +0300605 CHECK_OFFSET(hdr, 0);
Jim Mattson21ebf532018-05-01 15:40:28 -0700606 CHECK_OFFSET(abort, 4);
607 CHECK_OFFSET(launch_state, 8);
608 CHECK_OFFSET(io_bitmap_a, 40);
609 CHECK_OFFSET(io_bitmap_b, 48);
610 CHECK_OFFSET(msr_bitmap, 56);
611 CHECK_OFFSET(vm_exit_msr_store_addr, 64);
612 CHECK_OFFSET(vm_exit_msr_load_addr, 72);
613 CHECK_OFFSET(vm_entry_msr_load_addr, 80);
614 CHECK_OFFSET(tsc_offset, 88);
615 CHECK_OFFSET(virtual_apic_page_addr, 96);
616 CHECK_OFFSET(apic_access_addr, 104);
617 CHECK_OFFSET(posted_intr_desc_addr, 112);
618 CHECK_OFFSET(ept_pointer, 120);
619 CHECK_OFFSET(eoi_exit_bitmap0, 128);
620 CHECK_OFFSET(eoi_exit_bitmap1, 136);
621 CHECK_OFFSET(eoi_exit_bitmap2, 144);
622 CHECK_OFFSET(eoi_exit_bitmap3, 152);
623 CHECK_OFFSET(xss_exit_bitmap, 160);
624 CHECK_OFFSET(guest_physical_address, 168);
625 CHECK_OFFSET(vmcs_link_pointer, 176);
626 CHECK_OFFSET(guest_ia32_debugctl, 184);
627 CHECK_OFFSET(guest_ia32_pat, 192);
628 CHECK_OFFSET(guest_ia32_efer, 200);
629 CHECK_OFFSET(guest_ia32_perf_global_ctrl, 208);
630 CHECK_OFFSET(guest_pdptr0, 216);
631 CHECK_OFFSET(guest_pdptr1, 224);
632 CHECK_OFFSET(guest_pdptr2, 232);
633 CHECK_OFFSET(guest_pdptr3, 240);
634 CHECK_OFFSET(guest_bndcfgs, 248);
635 CHECK_OFFSET(host_ia32_pat, 256);
636 CHECK_OFFSET(host_ia32_efer, 264);
637 CHECK_OFFSET(host_ia32_perf_global_ctrl, 272);
638 CHECK_OFFSET(vmread_bitmap, 280);
639 CHECK_OFFSET(vmwrite_bitmap, 288);
640 CHECK_OFFSET(vm_function_control, 296);
641 CHECK_OFFSET(eptp_list_address, 304);
642 CHECK_OFFSET(pml_address, 312);
643 CHECK_OFFSET(cr0_guest_host_mask, 344);
644 CHECK_OFFSET(cr4_guest_host_mask, 352);
645 CHECK_OFFSET(cr0_read_shadow, 360);
646 CHECK_OFFSET(cr4_read_shadow, 368);
647 CHECK_OFFSET(cr3_target_value0, 376);
648 CHECK_OFFSET(cr3_target_value1, 384);
649 CHECK_OFFSET(cr3_target_value2, 392);
650 CHECK_OFFSET(cr3_target_value3, 400);
651 CHECK_OFFSET(exit_qualification, 408);
652 CHECK_OFFSET(guest_linear_address, 416);
653 CHECK_OFFSET(guest_cr0, 424);
654 CHECK_OFFSET(guest_cr3, 432);
655 CHECK_OFFSET(guest_cr4, 440);
656 CHECK_OFFSET(guest_es_base, 448);
657 CHECK_OFFSET(guest_cs_base, 456);
658 CHECK_OFFSET(guest_ss_base, 464);
659 CHECK_OFFSET(guest_ds_base, 472);
660 CHECK_OFFSET(guest_fs_base, 480);
661 CHECK_OFFSET(guest_gs_base, 488);
662 CHECK_OFFSET(guest_ldtr_base, 496);
663 CHECK_OFFSET(guest_tr_base, 504);
664 CHECK_OFFSET(guest_gdtr_base, 512);
665 CHECK_OFFSET(guest_idtr_base, 520);
666 CHECK_OFFSET(guest_dr7, 528);
667 CHECK_OFFSET(guest_rsp, 536);
668 CHECK_OFFSET(guest_rip, 544);
669 CHECK_OFFSET(guest_rflags, 552);
670 CHECK_OFFSET(guest_pending_dbg_exceptions, 560);
671 CHECK_OFFSET(guest_sysenter_esp, 568);
672 CHECK_OFFSET(guest_sysenter_eip, 576);
673 CHECK_OFFSET(host_cr0, 584);
674 CHECK_OFFSET(host_cr3, 592);
675 CHECK_OFFSET(host_cr4, 600);
676 CHECK_OFFSET(host_fs_base, 608);
677 CHECK_OFFSET(host_gs_base, 616);
678 CHECK_OFFSET(host_tr_base, 624);
679 CHECK_OFFSET(host_gdtr_base, 632);
680 CHECK_OFFSET(host_idtr_base, 640);
681 CHECK_OFFSET(host_ia32_sysenter_esp, 648);
682 CHECK_OFFSET(host_ia32_sysenter_eip, 656);
683 CHECK_OFFSET(host_rsp, 664);
684 CHECK_OFFSET(host_rip, 672);
685 CHECK_OFFSET(pin_based_vm_exec_control, 744);
686 CHECK_OFFSET(cpu_based_vm_exec_control, 748);
687 CHECK_OFFSET(exception_bitmap, 752);
688 CHECK_OFFSET(page_fault_error_code_mask, 756);
689 CHECK_OFFSET(page_fault_error_code_match, 760);
690 CHECK_OFFSET(cr3_target_count, 764);
691 CHECK_OFFSET(vm_exit_controls, 768);
692 CHECK_OFFSET(vm_exit_msr_store_count, 772);
693 CHECK_OFFSET(vm_exit_msr_load_count, 776);
694 CHECK_OFFSET(vm_entry_controls, 780);
695 CHECK_OFFSET(vm_entry_msr_load_count, 784);
696 CHECK_OFFSET(vm_entry_intr_info_field, 788);
697 CHECK_OFFSET(vm_entry_exception_error_code, 792);
698 CHECK_OFFSET(vm_entry_instruction_len, 796);
699 CHECK_OFFSET(tpr_threshold, 800);
700 CHECK_OFFSET(secondary_vm_exec_control, 804);
701 CHECK_OFFSET(vm_instruction_error, 808);
702 CHECK_OFFSET(vm_exit_reason, 812);
703 CHECK_OFFSET(vm_exit_intr_info, 816);
704 CHECK_OFFSET(vm_exit_intr_error_code, 820);
705 CHECK_OFFSET(idt_vectoring_info_field, 824);
706 CHECK_OFFSET(idt_vectoring_error_code, 828);
707 CHECK_OFFSET(vm_exit_instruction_len, 832);
708 CHECK_OFFSET(vmx_instruction_info, 836);
709 CHECK_OFFSET(guest_es_limit, 840);
710 CHECK_OFFSET(guest_cs_limit, 844);
711 CHECK_OFFSET(guest_ss_limit, 848);
712 CHECK_OFFSET(guest_ds_limit, 852);
713 CHECK_OFFSET(guest_fs_limit, 856);
714 CHECK_OFFSET(guest_gs_limit, 860);
715 CHECK_OFFSET(guest_ldtr_limit, 864);
716 CHECK_OFFSET(guest_tr_limit, 868);
717 CHECK_OFFSET(guest_gdtr_limit, 872);
718 CHECK_OFFSET(guest_idtr_limit, 876);
719 CHECK_OFFSET(guest_es_ar_bytes, 880);
720 CHECK_OFFSET(guest_cs_ar_bytes, 884);
721 CHECK_OFFSET(guest_ss_ar_bytes, 888);
722 CHECK_OFFSET(guest_ds_ar_bytes, 892);
723 CHECK_OFFSET(guest_fs_ar_bytes, 896);
724 CHECK_OFFSET(guest_gs_ar_bytes, 900);
725 CHECK_OFFSET(guest_ldtr_ar_bytes, 904);
726 CHECK_OFFSET(guest_tr_ar_bytes, 908);
727 CHECK_OFFSET(guest_interruptibility_info, 912);
728 CHECK_OFFSET(guest_activity_state, 916);
729 CHECK_OFFSET(guest_sysenter_cs, 920);
730 CHECK_OFFSET(host_ia32_sysenter_cs, 924);
731 CHECK_OFFSET(vmx_preemption_timer_value, 928);
732 CHECK_OFFSET(virtual_processor_id, 960);
733 CHECK_OFFSET(posted_intr_nv, 962);
734 CHECK_OFFSET(guest_es_selector, 964);
735 CHECK_OFFSET(guest_cs_selector, 966);
736 CHECK_OFFSET(guest_ss_selector, 968);
737 CHECK_OFFSET(guest_ds_selector, 970);
738 CHECK_OFFSET(guest_fs_selector, 972);
739 CHECK_OFFSET(guest_gs_selector, 974);
740 CHECK_OFFSET(guest_ldtr_selector, 976);
741 CHECK_OFFSET(guest_tr_selector, 978);
742 CHECK_OFFSET(guest_intr_status, 980);
743 CHECK_OFFSET(host_es_selector, 982);
744 CHECK_OFFSET(host_cs_selector, 984);
745 CHECK_OFFSET(host_ss_selector, 986);
746 CHECK_OFFSET(host_ds_selector, 988);
747 CHECK_OFFSET(host_fs_selector, 990);
748 CHECK_OFFSET(host_gs_selector, 992);
749 CHECK_OFFSET(host_tr_selector, 994);
750 CHECK_OFFSET(guest_pml_index, 996);
751}
752
753/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300754 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
755 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
756 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
Jim Mattsonb348e792018-05-01 15:40:27 -0700757 *
758 * IMPORTANT: Changing this value will break save/restore compatibility with
759 * older kvm releases.
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300760 */
761#define VMCS12_REVISION 0x11e57ed0
762
763/*
764 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
765 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
766 * current implementation, 4K are reserved to avoid future complications.
767 */
768#define VMCS12_SIZE 0x1000
769
770/*
Jim Mattson5b157062017-12-22 12:11:12 -0800771 * VMCS12_MAX_FIELD_INDEX is the highest index value used in any
772 * supported VMCS12 field encoding.
773 */
774#define VMCS12_MAX_FIELD_INDEX 0x17
775
Paolo Bonzini6677f3d2018-02-26 13:40:08 +0100776struct nested_vmx_msrs {
777 /*
778 * We only store the "true" versions of the VMX capability MSRs. We
779 * generate the "non-true" versions by setting the must-be-1 bits
780 * according to the SDM.
781 */
782 u32 procbased_ctls_low;
783 u32 procbased_ctls_high;
784 u32 secondary_ctls_low;
785 u32 secondary_ctls_high;
786 u32 pinbased_ctls_low;
787 u32 pinbased_ctls_high;
788 u32 exit_ctls_low;
789 u32 exit_ctls_high;
790 u32 entry_ctls_low;
791 u32 entry_ctls_high;
792 u32 misc_low;
793 u32 misc_high;
794 u32 ept_caps;
795 u32 vpid_caps;
796 u64 basic;
797 u64 cr0_fixed0;
798 u64 cr0_fixed1;
799 u64 cr4_fixed0;
800 u64 cr4_fixed1;
801 u64 vmcs_enum;
802 u64 vmfunc_controls;
803};
804
Jim Mattson5b157062017-12-22 12:11:12 -0800805/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300806 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
807 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
808 */
809struct nested_vmx {
810 /* Has the level1 guest done vmxon? */
811 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400812 gpa_t vmxon_ptr;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400813 bool pml_full;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300814
815 /* The guest-physical address of the current VMCS L1 keeps for L2 */
816 gpa_t current_vmptr;
David Matlack4f2777b2016-07-13 17:16:37 -0700817 /*
818 * Cache of the guest's VMCS, existing outside of guest memory.
819 * Loaded from guest memory during VMPTRLD. Flushed to guest
David Matlack8ca44e82017-08-01 14:00:39 -0700820 * memory during VMCLEAR and VMPTRLD.
David Matlack4f2777b2016-07-13 17:16:37 -0700821 */
822 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300823 /*
Liran Alon61ada742018-06-23 02:35:08 +0300824 * Cache of the guest's shadow VMCS, existing outside of guest
825 * memory. Loaded from guest memory during VM entry. Flushed
826 * to guest memory during VM exit.
827 */
828 struct vmcs12 *cached_shadow_vmcs12;
829 /*
Abel Gordon012f83c2013-04-18 14:39:25 +0300830 * Indicates if the shadow vmcs must be updated with the
831 * data hold by vmcs12
832 */
833 bool sync_shadow_vmcs;
Paolo Bonzini74a497f2017-12-20 13:55:39 +0100834 bool dirty_vmcs12;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300835
Sean Christopherson9d6105b22018-09-26 09:23:51 -0700836 /*
837 * vmcs02 has been initialized, i.e. state that is constant for
838 * vmcs02 has been written to the backing VMCS. Initialization
839 * is delayed until L1 actually attempts to run a nested VM.
840 */
841 bool vmcs02_initialized;
842
Jim Mattson8d860bb2018-05-09 16:56:05 -0400843 bool change_vmcs01_virtual_apic_mode;
844
Nadav Har'El644d7112011-05-25 23:12:35 +0300845 /* L2 must run next, and mustn't decide to exit to L1. */
846 bool nested_run_pending;
Jim Mattsonde3a0022017-11-27 17:22:25 -0600847
848 struct loaded_vmcs vmcs02;
849
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300850 /*
Jim Mattsonde3a0022017-11-27 17:22:25 -0600851 * Guest pages referred to in the vmcs02 with host-physical
852 * pointers, so we must keep them pinned while L2 runs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300853 */
854 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800855 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800856 struct page *pi_desc_page;
857 struct pi_desc *pi_desc;
858 bool pi_pending;
859 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100860
861 struct hrtimer preemption_timer;
862 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200863
864 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
865 u64 vmcs01_debugctl;
Liran Alon62cf9bd812018-09-14 03:25:54 +0300866 u64 vmcs01_guest_bndcfgs;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800867
Wanpeng Li5c614b32015-10-13 09:18:36 -0700868 u16 vpid02;
869 u16 last_vpid;
870
Paolo Bonzini6677f3d2018-02-26 13:40:08 +0100871 struct nested_vmx_msrs msrs;
Ladi Prosek72e9cbd2017-10-11 16:54:43 +0200872
873 /* SMM related state */
874 struct {
875 /* in VMX operation on SMM entry? */
876 bool vmxon;
877 /* in guest mode on SMM entry? */
878 bool guest_mode;
879 } smm;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300880};
881
Yang Zhang01e439b2013-04-11 19:25:12 +0800882#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800883#define POSTED_INTR_SN 1
884
Yang Zhang01e439b2013-04-11 19:25:12 +0800885/* Posted-Interrupt Descriptor */
886struct pi_desc {
887 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800888 union {
889 struct {
890 /* bit 256 - Outstanding Notification */
891 u16 on : 1,
892 /* bit 257 - Suppress Notification */
893 sn : 1,
894 /* bit 271:258 - Reserved */
895 rsvd_1 : 14;
896 /* bit 279:272 - Notification Vector */
897 u8 nv;
898 /* bit 287:280 - Reserved */
899 u8 rsvd_2;
900 /* bit 319:288 - Notification Destination */
901 u32 ndst;
902 };
903 u64 control;
904 };
905 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800906} __aligned(64);
907
Yang Zhanga20ed542013-04-11 19:25:15 +0800908static bool pi_test_and_set_on(struct pi_desc *pi_desc)
909{
910 return test_and_set_bit(POSTED_INTR_ON,
911 (unsigned long *)&pi_desc->control);
912}
913
914static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
915{
916 return test_and_clear_bit(POSTED_INTR_ON,
917 (unsigned long *)&pi_desc->control);
918}
919
920static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
921{
922 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
923}
924
Feng Wuebbfc762015-09-18 22:29:46 +0800925static inline void pi_clear_sn(struct pi_desc *pi_desc)
926{
927 return clear_bit(POSTED_INTR_SN,
928 (unsigned long *)&pi_desc->control);
929}
930
931static inline void pi_set_sn(struct pi_desc *pi_desc)
932{
933 return set_bit(POSTED_INTR_SN,
934 (unsigned long *)&pi_desc->control);
935}
936
Paolo Bonziniad361092016-09-20 16:15:05 +0200937static inline void pi_clear_on(struct pi_desc *pi_desc)
938{
939 clear_bit(POSTED_INTR_ON,
940 (unsigned long *)&pi_desc->control);
941}
942
Feng Wuebbfc762015-09-18 22:29:46 +0800943static inline int pi_test_on(struct pi_desc *pi_desc)
944{
945 return test_bit(POSTED_INTR_ON,
946 (unsigned long *)&pi_desc->control);
947}
948
949static inline int pi_test_sn(struct pi_desc *pi_desc)
950{
951 return test_bit(POSTED_INTR_SN,
952 (unsigned long *)&pi_desc->control);
953}
954
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400955struct vmx_msrs {
956 unsigned int nr;
957 struct vmx_msr_entry val[NR_AUTOLOAD_MSRS];
958};
959
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400960struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000961 struct kvm_vcpu vcpu;
Avi Kivity313dbd492008-07-17 18:04:30 +0300962 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300963 u8 fail;
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100964 u8 msr_bitmap_mode;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300965 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200966 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200967 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300968 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400969 int nmsrs;
970 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800971 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400972#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300973 u64 msr_host_kernel_gs_base;
974 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400975#endif
Ashok Raj15d45072018-02-01 22:59:43 +0100976
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +0100977 u64 arch_capabilities;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100978 u64 spec_ctrl;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +0100979
Gleb Natapov2961e8762013-11-25 15:37:13 +0200980 u32 vm_entry_controls_shadow;
981 u32 vm_exit_controls_shadow;
Paolo Bonzini80154d72017-08-24 13:55:35 +0200982 u32 secondary_exec_control;
983
Nadav Har'Eld462b812011-05-24 15:26:10 +0300984 /*
985 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
986 * non-nested (L1) guest, it always points to vmcs01. For a nested
Sean Christophersonbd9966d2018-07-23 12:32:42 -0700987 * guest (L2), it points to a different VMCS. loaded_cpu_state points
988 * to the VMCS whose state is loaded into the CPU registers that only
989 * need to be switched when transitioning to/from the kernel; a NULL
990 * value indicates that host state is loaded.
Nadav Har'Eld462b812011-05-24 15:26:10 +0300991 */
992 struct loaded_vmcs vmcs01;
993 struct loaded_vmcs *loaded_vmcs;
Sean Christophersonbd9966d2018-07-23 12:32:42 -0700994 struct loaded_vmcs *loaded_cpu_state;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300995 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300996 struct msr_autoload {
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400997 struct vmx_msrs guest;
998 struct vmx_msrs host;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300999 } msr_autoload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001000
Avi Kivity9c8cba32007-11-22 11:42:59 +02001001 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001002 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001003 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03001004 struct kvm_segment segs[8];
1005 } rmode;
1006 struct {
1007 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001008 struct kvm_save_segment {
1009 u16 selector;
1010 unsigned long base;
1011 u32 limit;
1012 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03001013 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +03001014 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001015 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +03001016 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02001017
Andi Kleena0861c02009-06-08 17:37:09 +08001018 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001019
Yang Zhang01e439b2013-04-11 19:25:12 +08001020 /* Posted interrupt descriptor */
1021 struct pi_desc pi_desc;
1022
Nadav Har'Elec378ae2011-05-25 23:02:54 +03001023 /* Support for a guest hypervisor (nested VMX) */
1024 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +02001025
1026 /* Dynamic PLE window. */
1027 int ple_window;
1028 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +08001029
Sean Christophersond264ee02018-08-27 15:21:12 -07001030 bool req_immediate_exit;
1031
Kai Huang843e4332015-01-28 10:54:28 +08001032 /* Support for PML */
1033#define PML_ENTITY_NUM 512
1034 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001035
Yunhong Jiang64672c92016-06-13 14:19:59 -07001036 /* apic deadline value in host tsc */
1037 u64 hv_deadline_tsc;
1038
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001039 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001040
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001041 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +08001042
Wanpeng Li74c55932017-11-29 01:31:20 -08001043 unsigned long host_debugctlmsr;
1044
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001045 /*
1046 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
1047 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
1048 * in msr_ia32_feature_control_valid_bits.
1049 */
Haozhong Zhang3b840802016-06-22 14:59:54 +08001050 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001051 u64 msr_ia32_feature_control_valid_bits;
Tianyu Lan877ad952018-07-19 08:40:23 +00001052 u64 ept_pointer;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001053};
1054
Avi Kivity2fb92db2011-04-27 19:42:18 +03001055enum segment_cache_field {
1056 SEG_FIELD_SEL = 0,
1057 SEG_FIELD_BASE = 1,
1058 SEG_FIELD_LIMIT = 2,
1059 SEG_FIELD_AR = 3,
1060
1061 SEG_FIELD_NR = 4
1062};
1063
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07001064static inline struct kvm_vmx *to_kvm_vmx(struct kvm *kvm)
1065{
1066 return container_of(kvm, struct kvm_vmx, kvm);
1067}
1068
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001069static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
1070{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10001071 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001072}
1073
Feng Wuefc64402015-09-18 22:29:51 +08001074static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
1075{
1076 return &(to_vmx(vcpu)->pi_desc);
1077}
1078
Jim Mattson58e9ffa2017-12-22 12:13:13 -08001079#define ROL16(val, n) ((u16)(((u16)(val) << (n)) | ((u16)(val) >> (16 - (n)))))
Nadav Har'El22bd0352011-05-25 23:05:57 +03001080#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
Jim Mattson58e9ffa2017-12-22 12:13:13 -08001081#define FIELD(number, name) [ROL16(number, 6)] = VMCS12_OFFSET(name)
1082#define FIELD64(number, name) \
1083 FIELD(number, name), \
1084 [ROL16(number##_HIGH, 6)] = VMCS12_OFFSET(name) + sizeof(u32)
Nadav Har'El22bd0352011-05-25 23:05:57 +03001085
Abel Gordon4607c2d2013-04-18 14:35:55 +03001086
Paolo Bonzini44900ba2017-12-13 12:58:02 +01001087static u16 shadow_read_only_fields[] = {
Paolo Bonzinic9e9dea2017-12-20 13:16:29 +01001088#define SHADOW_FIELD_RO(x) x,
1089#include "vmx_shadow_fields.h"
Abel Gordon4607c2d2013-04-18 14:35:55 +03001090};
Bandan Dasfe2b2012014-04-21 15:20:14 -04001091static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +03001092 ARRAY_SIZE(shadow_read_only_fields);
1093
Paolo Bonzini44900ba2017-12-13 12:58:02 +01001094static u16 shadow_read_write_fields[] = {
Paolo Bonzinic9e9dea2017-12-20 13:16:29 +01001095#define SHADOW_FIELD_RW(x) x,
1096#include "vmx_shadow_fields.h"
Abel Gordon4607c2d2013-04-18 14:35:55 +03001097};
Bandan Dasfe2b2012014-04-21 15:20:14 -04001098static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +03001099 ARRAY_SIZE(shadow_read_write_fields);
1100
Mathias Krause772e0312012-08-30 01:30:19 +02001101static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +03001102 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +08001103 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +03001104 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
1105 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
1106 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
1107 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
1108 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
1109 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
1110 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
1111 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +08001112 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Bandan Dasc5f983f2017-05-05 15:25:14 -04001113 FIELD(GUEST_PML_INDEX, guest_pml_index),
Nadav Har'El22bd0352011-05-25 23:05:57 +03001114 FIELD(HOST_ES_SELECTOR, host_es_selector),
1115 FIELD(HOST_CS_SELECTOR, host_cs_selector),
1116 FIELD(HOST_SS_SELECTOR, host_ss_selector),
1117 FIELD(HOST_DS_SELECTOR, host_ds_selector),
1118 FIELD(HOST_FS_SELECTOR, host_fs_selector),
1119 FIELD(HOST_GS_SELECTOR, host_gs_selector),
1120 FIELD(HOST_TR_SELECTOR, host_tr_selector),
1121 FIELD64(IO_BITMAP_A, io_bitmap_a),
1122 FIELD64(IO_BITMAP_B, io_bitmap_b),
1123 FIELD64(MSR_BITMAP, msr_bitmap),
1124 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
1125 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
1126 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
Jim Mattsonb348e792018-05-01 15:40:27 -07001127 FIELD64(PML_ADDRESS, pml_address),
Nadav Har'El22bd0352011-05-25 23:05:57 +03001128 FIELD64(TSC_OFFSET, tsc_offset),
1129 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
1130 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +08001131 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Bandan Das27c42a12017-08-03 15:54:42 -04001132 FIELD64(VM_FUNCTION_CONTROL, vm_function_control),
Nadav Har'El22bd0352011-05-25 23:05:57 +03001133 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +08001134 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
1135 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
1136 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
1137 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Bandan Das41ab9372017-08-03 15:54:43 -04001138 FIELD64(EPTP_LIST_ADDRESS, eptp_list_address),
Jim Mattsonb348e792018-05-01 15:40:27 -07001139 FIELD64(VMREAD_BITMAP, vmread_bitmap),
1140 FIELD64(VMWRITE_BITMAP, vmwrite_bitmap),
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001141 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +03001142 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
1143 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
1144 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
1145 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
1146 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
1147 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
1148 FIELD64(GUEST_PDPTR0, guest_pdptr0),
1149 FIELD64(GUEST_PDPTR1, guest_pdptr1),
1150 FIELD64(GUEST_PDPTR2, guest_pdptr2),
1151 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +01001152 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +03001153 FIELD64(HOST_IA32_PAT, host_ia32_pat),
1154 FIELD64(HOST_IA32_EFER, host_ia32_efer),
1155 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
1156 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
1157 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
1158 FIELD(EXCEPTION_BITMAP, exception_bitmap),
1159 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
1160 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
1161 FIELD(CR3_TARGET_COUNT, cr3_target_count),
1162 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
1163 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
1164 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
1165 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
1166 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
1167 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
1168 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
1169 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
1170 FIELD(TPR_THRESHOLD, tpr_threshold),
1171 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
1172 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
1173 FIELD(VM_EXIT_REASON, vm_exit_reason),
1174 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
1175 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
1176 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
1177 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
1178 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
1179 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
1180 FIELD(GUEST_ES_LIMIT, guest_es_limit),
1181 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
1182 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
1183 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
1184 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
1185 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
1186 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
1187 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
1188 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
1189 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
1190 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
1191 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
1192 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
1193 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
1194 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
1195 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
1196 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
1197 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
1198 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
1199 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
1200 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
1201 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +01001202 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +03001203 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
1204 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
1205 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
1206 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
1207 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
1208 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
1209 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
1210 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
1211 FIELD(EXIT_QUALIFICATION, exit_qualification),
1212 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
1213 FIELD(GUEST_CR0, guest_cr0),
1214 FIELD(GUEST_CR3, guest_cr3),
1215 FIELD(GUEST_CR4, guest_cr4),
1216 FIELD(GUEST_ES_BASE, guest_es_base),
1217 FIELD(GUEST_CS_BASE, guest_cs_base),
1218 FIELD(GUEST_SS_BASE, guest_ss_base),
1219 FIELD(GUEST_DS_BASE, guest_ds_base),
1220 FIELD(GUEST_FS_BASE, guest_fs_base),
1221 FIELD(GUEST_GS_BASE, guest_gs_base),
1222 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
1223 FIELD(GUEST_TR_BASE, guest_tr_base),
1224 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
1225 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
1226 FIELD(GUEST_DR7, guest_dr7),
1227 FIELD(GUEST_RSP, guest_rsp),
1228 FIELD(GUEST_RIP, guest_rip),
1229 FIELD(GUEST_RFLAGS, guest_rflags),
1230 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
1231 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
1232 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
1233 FIELD(HOST_CR0, host_cr0),
1234 FIELD(HOST_CR3, host_cr3),
1235 FIELD(HOST_CR4, host_cr4),
1236 FIELD(HOST_FS_BASE, host_fs_base),
1237 FIELD(HOST_GS_BASE, host_gs_base),
1238 FIELD(HOST_TR_BASE, host_tr_base),
1239 FIELD(HOST_GDTR_BASE, host_gdtr_base),
1240 FIELD(HOST_IDTR_BASE, host_idtr_base),
1241 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
1242 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
1243 FIELD(HOST_RSP, host_rsp),
1244 FIELD(HOST_RIP, host_rip),
1245};
Nadav Har'El22bd0352011-05-25 23:05:57 +03001246
1247static inline short vmcs_field_to_offset(unsigned long field)
1248{
Dan Williams085331d2018-01-31 17:47:03 -08001249 const size_t size = ARRAY_SIZE(vmcs_field_to_offset_table);
1250 unsigned short offset;
Jim Mattson58e9ffa2017-12-22 12:13:13 -08001251 unsigned index;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01001252
Jim Mattson58e9ffa2017-12-22 12:13:13 -08001253 if (field >> 15)
Andrew Honig75f139a2018-01-10 10:12:03 -08001254 return -ENOENT;
1255
Jim Mattson58e9ffa2017-12-22 12:13:13 -08001256 index = ROL16(field, 6);
Linus Torvalds15303ba2018-02-10 13:16:35 -08001257 if (index >= size)
Andrew Honig75f139a2018-01-10 10:12:03 -08001258 return -ENOENT;
1259
Linus Torvalds15303ba2018-02-10 13:16:35 -08001260 index = array_index_nospec(index, size);
1261 offset = vmcs_field_to_offset_table[index];
Dan Williams085331d2018-01-31 17:47:03 -08001262 if (offset == 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01001263 return -ENOENT;
Dan Williams085331d2018-01-31 17:47:03 -08001264 return offset;
Nadav Har'El22bd0352011-05-25 23:05:57 +03001265}
1266
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03001267static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
1268{
David Matlack4f2777b2016-07-13 17:16:37 -07001269 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03001270}
1271
Liran Alon61ada742018-06-23 02:35:08 +03001272static inline struct vmcs12 *get_shadow_vmcs12(struct kvm_vcpu *vcpu)
1273{
1274 return to_vmx(vcpu)->nested.cached_shadow_vmcs12;
1275}
1276
Peter Feiner995f00a2017-06-30 17:26:32 -07001277static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03001278static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Peter Feiner995f00a2017-06-30 17:26:32 -07001279static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa);
Wanpeng Lif53cd632014-12-02 19:14:58 +08001280static bool vmx_xsaves_supported(void);
Orit Wassermanb246dd52012-05-31 14:49:22 +03001281static void vmx_set_segment(struct kvm_vcpu *vcpu,
1282 struct kvm_segment *var, int seg);
1283static void vmx_get_segment(struct kvm_vcpu *vcpu,
1284 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +02001285static bool guest_state_valid(struct kvm_vcpu *vcpu);
1286static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordon16f5b902013-04-18 14:38:25 +03001287static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Paolo Bonzinib96fb432017-07-27 12:29:32 +02001288static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu);
1289static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked);
1290static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
1291 u16 error_code);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001292static void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu);
Ashok Raj15d45072018-02-01 22:59:43 +01001293static void __always_inline vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
1294 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +03001295
Avi Kivity6aa8b732006-12-10 02:21:36 -08001296static DEFINE_PER_CPU(struct vmcs *, vmxarea);
1297static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001298/*
1299 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
1300 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
1301 */
1302static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001303
Feng Wubf9f6ac2015-09-18 22:29:55 +08001304/*
1305 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
1306 * can find which vCPU should be waken up.
1307 */
1308static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
1309static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
1310
Radim Krčmář23611332016-09-29 22:41:33 +02001311enum {
Radim Krčmář23611332016-09-29 22:41:33 +02001312 VMX_VMREAD_BITMAP,
1313 VMX_VMWRITE_BITMAP,
1314 VMX_BITMAP_NR
1315};
1316
1317static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
1318
Radim Krčmář23611332016-09-29 22:41:33 +02001319#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
1320#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +03001321
Avi Kivity110312c2010-12-21 12:54:20 +02001322static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001323static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +02001324
Sheng Yang2384d2b2008-01-17 15:14:33 +08001325static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
1326static DEFINE_SPINLOCK(vmx_vpid_lock);
1327
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03001328static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001329 int size;
1330 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001331 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001332 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03001333 u32 pin_based_exec_ctrl;
1334 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001335 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03001336 u32 vmexit_ctrl;
1337 u32 vmentry_ctrl;
Paolo Bonzini13893092018-02-26 13:40:09 +01001338 struct nested_vmx_msrs nested;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03001339} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001340
Hannes Ederefff9e52008-11-28 17:02:06 +01001341static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +08001342 u32 ept;
1343 u32 vpid;
1344} vmx_capability;
1345
Avi Kivity6aa8b732006-12-10 02:21:36 -08001346#define VMX_SEGMENT_FIELD(seg) \
1347 [VCPU_SREG_##seg] = { \
1348 .selector = GUEST_##seg##_SELECTOR, \
1349 .base = GUEST_##seg##_BASE, \
1350 .limit = GUEST_##seg##_LIMIT, \
1351 .ar_bytes = GUEST_##seg##_AR_BYTES, \
1352 }
1353
Mathias Krause772e0312012-08-30 01:30:19 +02001354static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001355 unsigned selector;
1356 unsigned base;
1357 unsigned limit;
1358 unsigned ar_bytes;
1359} kvm_vmx_segment_fields[] = {
1360 VMX_SEGMENT_FIELD(CS),
1361 VMX_SEGMENT_FIELD(DS),
1362 VMX_SEGMENT_FIELD(ES),
1363 VMX_SEGMENT_FIELD(FS),
1364 VMX_SEGMENT_FIELD(GS),
1365 VMX_SEGMENT_FIELD(SS),
1366 VMX_SEGMENT_FIELD(TR),
1367 VMX_SEGMENT_FIELD(LDTR),
1368};
1369
Avi Kivity26bb0982009-09-07 11:14:12 +03001370static u64 host_efer;
1371
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001372static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1373
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001374/*
Brian Gerst8c065852010-07-17 09:03:26 -04001375 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001376 * away by decrementing the array size.
1377 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001378static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001379#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001380 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001381#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001382 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001383};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001384
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001385DEFINE_STATIC_KEY_FALSE(enable_evmcs);
1386
1387#define current_evmcs ((struct hv_enlightened_vmcs *)this_cpu_read(current_vmcs))
1388
1389#define KVM_EVMCS_VERSION 1
1390
1391#if IS_ENABLED(CONFIG_HYPERV)
1392static bool __read_mostly enlightened_vmcs = true;
1393module_param(enlightened_vmcs, bool, 0444);
1394
1395static inline void evmcs_write64(unsigned long field, u64 value)
1396{
1397 u16 clean_field;
1398 int offset = get_evmcs_offset(field, &clean_field);
1399
1400 if (offset < 0)
1401 return;
1402
1403 *(u64 *)((char *)current_evmcs + offset) = value;
1404
1405 current_evmcs->hv_clean_fields &= ~clean_field;
1406}
1407
1408static inline void evmcs_write32(unsigned long field, u32 value)
1409{
1410 u16 clean_field;
1411 int offset = get_evmcs_offset(field, &clean_field);
1412
1413 if (offset < 0)
1414 return;
1415
1416 *(u32 *)((char *)current_evmcs + offset) = value;
1417 current_evmcs->hv_clean_fields &= ~clean_field;
1418}
1419
1420static inline void evmcs_write16(unsigned long field, u16 value)
1421{
1422 u16 clean_field;
1423 int offset = get_evmcs_offset(field, &clean_field);
1424
1425 if (offset < 0)
1426 return;
1427
1428 *(u16 *)((char *)current_evmcs + offset) = value;
1429 current_evmcs->hv_clean_fields &= ~clean_field;
1430}
1431
1432static inline u64 evmcs_read64(unsigned long field)
1433{
1434 int offset = get_evmcs_offset(field, NULL);
1435
1436 if (offset < 0)
1437 return 0;
1438
1439 return *(u64 *)((char *)current_evmcs + offset);
1440}
1441
1442static inline u32 evmcs_read32(unsigned long field)
1443{
1444 int offset = get_evmcs_offset(field, NULL);
1445
1446 if (offset < 0)
1447 return 0;
1448
1449 return *(u32 *)((char *)current_evmcs + offset);
1450}
1451
1452static inline u16 evmcs_read16(unsigned long field)
1453{
1454 int offset = get_evmcs_offset(field, NULL);
1455
1456 if (offset < 0)
1457 return 0;
1458
1459 return *(u16 *)((char *)current_evmcs + offset);
1460}
1461
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02001462static inline void evmcs_touch_msr_bitmap(void)
1463{
1464 if (unlikely(!current_evmcs))
1465 return;
1466
1467 if (current_evmcs->hv_enlightenments_control.msr_bitmap)
1468 current_evmcs->hv_clean_fields &=
1469 ~HV_VMX_ENLIGHTENED_CLEAN_FIELD_MSR_BITMAP;
1470}
1471
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001472static void evmcs_load(u64 phys_addr)
1473{
1474 struct hv_vp_assist_page *vp_ap =
1475 hv_get_vp_assist_page(smp_processor_id());
1476
1477 vp_ap->current_nested_vmcs = phys_addr;
1478 vp_ap->enlighten_vmentry = 1;
1479}
1480
1481static void evmcs_sanitize_exec_ctrls(struct vmcs_config *vmcs_conf)
1482{
1483 /*
1484 * Enlightened VMCSv1 doesn't support these:
1485 *
1486 * POSTED_INTR_NV = 0x00000002,
1487 * GUEST_INTR_STATUS = 0x00000810,
1488 * APIC_ACCESS_ADDR = 0x00002014,
1489 * POSTED_INTR_DESC_ADDR = 0x00002016,
1490 * EOI_EXIT_BITMAP0 = 0x0000201c,
1491 * EOI_EXIT_BITMAP1 = 0x0000201e,
1492 * EOI_EXIT_BITMAP2 = 0x00002020,
1493 * EOI_EXIT_BITMAP3 = 0x00002022,
1494 */
1495 vmcs_conf->pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
1496 vmcs_conf->cpu_based_2nd_exec_ctrl &=
1497 ~SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1498 vmcs_conf->cpu_based_2nd_exec_ctrl &=
1499 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1500 vmcs_conf->cpu_based_2nd_exec_ctrl &=
1501 ~SECONDARY_EXEC_APIC_REGISTER_VIRT;
1502
1503 /*
1504 * GUEST_PML_INDEX = 0x00000812,
1505 * PML_ADDRESS = 0x0000200e,
1506 */
1507 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_ENABLE_PML;
1508
1509 /* VM_FUNCTION_CONTROL = 0x00002018, */
1510 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_ENABLE_VMFUNC;
1511
1512 /*
1513 * EPTP_LIST_ADDRESS = 0x00002024,
1514 * VMREAD_BITMAP = 0x00002026,
1515 * VMWRITE_BITMAP = 0x00002028,
1516 */
1517 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_SHADOW_VMCS;
1518
1519 /*
1520 * TSC_MULTIPLIER = 0x00002032,
1521 */
1522 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_TSC_SCALING;
1523
1524 /*
1525 * PLE_GAP = 0x00004020,
1526 * PLE_WINDOW = 0x00004022,
1527 */
1528 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1529
1530 /*
1531 * VMX_PREEMPTION_TIMER_VALUE = 0x0000482E,
1532 */
1533 vmcs_conf->pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
1534
1535 /*
1536 * GUEST_IA32_PERF_GLOBAL_CTRL = 0x00002808,
1537 * HOST_IA32_PERF_GLOBAL_CTRL = 0x00002c04,
1538 */
1539 vmcs_conf->vmexit_ctrl &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
1540 vmcs_conf->vmentry_ctrl &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
1541
1542 /*
1543 * Currently unsupported in KVM:
1544 * GUEST_IA32_RTIT_CTL = 0x00002814,
1545 */
1546}
Tianyu Lan877ad952018-07-19 08:40:23 +00001547
1548/* check_ept_pointer() should be under protection of ept_pointer_lock. */
1549static void check_ept_pointer_match(struct kvm *kvm)
1550{
1551 struct kvm_vcpu *vcpu;
1552 u64 tmp_eptp = INVALID_PAGE;
1553 int i;
1554
1555 kvm_for_each_vcpu(i, vcpu, kvm) {
1556 if (!VALID_PAGE(tmp_eptp)) {
1557 tmp_eptp = to_vmx(vcpu)->ept_pointer;
1558 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
1559 to_kvm_vmx(kvm)->ept_pointers_match
1560 = EPT_POINTERS_MISMATCH;
1561 return;
1562 }
1563 }
1564
1565 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
1566}
1567
1568static int vmx_hv_remote_flush_tlb(struct kvm *kvm)
1569{
1570 int ret;
1571
1572 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
1573
1574 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
1575 check_ept_pointer_match(kvm);
1576
1577 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
1578 ret = -ENOTSUPP;
1579 goto out;
1580 }
1581
1582 ret = hyperv_flush_guest_mapping(
1583 to_vmx(kvm_get_vcpu(kvm, 0))->ept_pointer);
1584
1585out:
1586 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
1587 return ret;
1588}
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001589#else /* !IS_ENABLED(CONFIG_HYPERV) */
1590static inline void evmcs_write64(unsigned long field, u64 value) {}
1591static inline void evmcs_write32(unsigned long field, u32 value) {}
1592static inline void evmcs_write16(unsigned long field, u16 value) {}
1593static inline u64 evmcs_read64(unsigned long field) { return 0; }
1594static inline u32 evmcs_read32(unsigned long field) { return 0; }
1595static inline u16 evmcs_read16(unsigned long field) { return 0; }
1596static inline void evmcs_load(u64 phys_addr) {}
1597static inline void evmcs_sanitize_exec_ctrls(struct vmcs_config *vmcs_conf) {}
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02001598static inline void evmcs_touch_msr_bitmap(void) {}
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001599#endif /* IS_ENABLED(CONFIG_HYPERV) */
1600
Jan Kiszka5bb16012016-02-09 20:14:21 +01001601static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001602{
1603 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1604 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001605 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1606}
1607
Jan Kiszka6f054852016-02-09 20:15:18 +01001608static inline bool is_debug(u32 intr_info)
1609{
1610 return is_exception_n(intr_info, DB_VECTOR);
1611}
1612
1613static inline bool is_breakpoint(u32 intr_info)
1614{
1615 return is_exception_n(intr_info, BP_VECTOR);
1616}
1617
Jan Kiszka5bb16012016-02-09 20:14:21 +01001618static inline bool is_page_fault(u32 intr_info)
1619{
1620 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001621}
1622
Gui Jianfeng31299942010-03-15 17:29:09 +08001623static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001624{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001625 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001626}
1627
Liran Alon9e869482018-03-12 13:12:51 +02001628static inline bool is_gp_fault(u32 intr_info)
1629{
1630 return is_exception_n(intr_info, GP_VECTOR);
1631}
1632
Gui Jianfeng31299942010-03-15 17:29:09 +08001633static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001634{
1635 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1636 INTR_INFO_VALID_MASK)) ==
1637 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1638}
1639
Linus Torvalds32d43cd2018-03-20 12:16:59 -07001640/* Undocumented: icebp/int1 */
1641static inline bool is_icebp(u32 intr_info)
1642{
1643 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1644 == (INTR_TYPE_PRIV_SW_EXCEPTION | INTR_INFO_VALID_MASK);
1645}
1646
Gui Jianfeng31299942010-03-15 17:29:09 +08001647static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001648{
Sheng Yang04547152009-04-01 15:52:31 +08001649 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001650}
1651
Gui Jianfeng31299942010-03-15 17:29:09 +08001652static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001653{
Sheng Yang04547152009-04-01 15:52:31 +08001654 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001655}
1656
Paolo Bonzini35754c92015-07-29 12:05:37 +02001657static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001658{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001659 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001660}
1661
Gui Jianfeng31299942010-03-15 17:29:09 +08001662static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001663{
Sheng Yang04547152009-04-01 15:52:31 +08001664 return vmcs_config.cpu_based_exec_ctrl &
1665 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001666}
1667
Avi Kivity774ead32007-12-26 13:57:04 +02001668static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001669{
Sheng Yang04547152009-04-01 15:52:31 +08001670 return vmcs_config.cpu_based_2nd_exec_ctrl &
1671 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1672}
1673
Yang Zhang8d146952013-01-25 10:18:50 +08001674static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1675{
1676 return vmcs_config.cpu_based_2nd_exec_ctrl &
1677 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1678}
1679
Yang Zhang83d4c282013-01-25 10:18:49 +08001680static inline bool cpu_has_vmx_apic_register_virt(void)
1681{
1682 return vmcs_config.cpu_based_2nd_exec_ctrl &
1683 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1684}
1685
Yang Zhangc7c9c562013-01-25 10:18:51 +08001686static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1687{
1688 return vmcs_config.cpu_based_2nd_exec_ctrl &
1689 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1690}
1691
Sean Christopherson0b665d32018-08-14 09:33:34 -07001692static inline bool cpu_has_vmx_encls_vmexit(void)
1693{
1694 return vmcs_config.cpu_based_2nd_exec_ctrl &
1695 SECONDARY_EXEC_ENCLS_EXITING;
1696}
1697
Yunhong Jiang64672c92016-06-13 14:19:59 -07001698/*
1699 * Comment's format: document - errata name - stepping - processor name.
1700 * Refer from
1701 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1702 */
1703static u32 vmx_preemption_cpu_tfms[] = {
1704/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
17050x000206E6,
1706/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1707/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1708/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
17090x00020652,
1710/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
17110x00020655,
1712/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1713/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1714/*
1715 * 320767.pdf - AAP86 - B1 -
1716 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1717 */
17180x000106E5,
1719/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
17200x000106A0,
1721/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
17220x000106A1,
1723/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
17240x000106A4,
1725 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1726 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1727 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
17280x000106A5,
1729};
1730
1731static inline bool cpu_has_broken_vmx_preemption_timer(void)
1732{
1733 u32 eax = cpuid_eax(0x00000001), i;
1734
1735 /* Clear the reserved bits */
1736 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001737 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001738 if (eax == vmx_preemption_cpu_tfms[i])
1739 return true;
1740
1741 return false;
1742}
1743
1744static inline bool cpu_has_vmx_preemption_timer(void)
1745{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001746 return vmcs_config.pin_based_exec_ctrl &
1747 PIN_BASED_VMX_PREEMPTION_TIMER;
1748}
1749
Yang Zhang01e439b2013-04-11 19:25:12 +08001750static inline bool cpu_has_vmx_posted_intr(void)
1751{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001752 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1753 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001754}
1755
1756static inline bool cpu_has_vmx_apicv(void)
1757{
1758 return cpu_has_vmx_apic_register_virt() &&
1759 cpu_has_vmx_virtual_intr_delivery() &&
1760 cpu_has_vmx_posted_intr();
1761}
1762
Sheng Yang04547152009-04-01 15:52:31 +08001763static inline bool cpu_has_vmx_flexpriority(void)
1764{
1765 return cpu_has_vmx_tpr_shadow() &&
1766 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001767}
1768
Marcelo Tosattie7997942009-06-11 12:07:40 -03001769static inline bool cpu_has_vmx_ept_execute_only(void)
1770{
Gui Jianfeng31299942010-03-15 17:29:09 +08001771 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001772}
1773
Marcelo Tosattie7997942009-06-11 12:07:40 -03001774static inline bool cpu_has_vmx_ept_2m_page(void)
1775{
Gui Jianfeng31299942010-03-15 17:29:09 +08001776 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001777}
1778
Sheng Yang878403b2010-01-05 19:02:29 +08001779static inline bool cpu_has_vmx_ept_1g_page(void)
1780{
Gui Jianfeng31299942010-03-15 17:29:09 +08001781 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001782}
1783
Sheng Yang4bc9b982010-06-02 14:05:24 +08001784static inline bool cpu_has_vmx_ept_4levels(void)
1785{
1786 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1787}
1788
David Hildenbrand42aa53b2017-08-10 23:15:29 +02001789static inline bool cpu_has_vmx_ept_mt_wb(void)
1790{
1791 return vmx_capability.ept & VMX_EPTP_WB_BIT;
1792}
1793
Yu Zhang855feb62017-08-24 20:27:55 +08001794static inline bool cpu_has_vmx_ept_5levels(void)
1795{
1796 return vmx_capability.ept & VMX_EPT_PAGE_WALK_5_BIT;
1797}
1798
Xudong Hao83c3a332012-05-28 19:33:35 +08001799static inline bool cpu_has_vmx_ept_ad_bits(void)
1800{
1801 return vmx_capability.ept & VMX_EPT_AD_BIT;
1802}
1803
Gui Jianfeng31299942010-03-15 17:29:09 +08001804static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001805{
Gui Jianfeng31299942010-03-15 17:29:09 +08001806 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001807}
1808
Gui Jianfeng31299942010-03-15 17:29:09 +08001809static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001810{
Gui Jianfeng31299942010-03-15 17:29:09 +08001811 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001812}
1813
Liran Aloncd9a4912018-05-22 17:16:15 +03001814static inline bool cpu_has_vmx_invvpid_individual_addr(void)
1815{
1816 return vmx_capability.vpid & VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT;
1817}
1818
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001819static inline bool cpu_has_vmx_invvpid_single(void)
1820{
1821 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1822}
1823
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001824static inline bool cpu_has_vmx_invvpid_global(void)
1825{
1826 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1827}
1828
Wanpeng Li08d839c2017-03-23 05:30:08 -07001829static inline bool cpu_has_vmx_invvpid(void)
1830{
1831 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1832}
1833
Gui Jianfeng31299942010-03-15 17:29:09 +08001834static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001835{
Sheng Yang04547152009-04-01 15:52:31 +08001836 return vmcs_config.cpu_based_2nd_exec_ctrl &
1837 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001838}
1839
Gui Jianfeng31299942010-03-15 17:29:09 +08001840static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001841{
1842 return vmcs_config.cpu_based_2nd_exec_ctrl &
1843 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1844}
1845
Gui Jianfeng31299942010-03-15 17:29:09 +08001846static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001847{
1848 return vmcs_config.cpu_based_2nd_exec_ctrl &
1849 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1850}
1851
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001852static inline bool cpu_has_vmx_basic_inout(void)
1853{
1854 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1855}
1856
Paolo Bonzini35754c92015-07-29 12:05:37 +02001857static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001858{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001859 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001860}
1861
Gui Jianfeng31299942010-03-15 17:29:09 +08001862static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001863{
Sheng Yang04547152009-04-01 15:52:31 +08001864 return vmcs_config.cpu_based_2nd_exec_ctrl &
1865 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001866}
1867
Gui Jianfeng31299942010-03-15 17:29:09 +08001868static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001869{
1870 return vmcs_config.cpu_based_2nd_exec_ctrl &
1871 SECONDARY_EXEC_RDTSCP;
1872}
1873
Mao, Junjiead756a12012-07-02 01:18:48 +00001874static inline bool cpu_has_vmx_invpcid(void)
1875{
1876 return vmcs_config.cpu_based_2nd_exec_ctrl &
1877 SECONDARY_EXEC_ENABLE_INVPCID;
1878}
1879
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01001880static inline bool cpu_has_virtual_nmis(void)
1881{
1882 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1883}
1884
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001885static inline bool cpu_has_vmx_wbinvd_exit(void)
1886{
1887 return vmcs_config.cpu_based_2nd_exec_ctrl &
1888 SECONDARY_EXEC_WBINVD_EXITING;
1889}
1890
Abel Gordonabc4fc52013-04-18 14:35:25 +03001891static inline bool cpu_has_vmx_shadow_vmcs(void)
1892{
1893 u64 vmx_msr;
1894 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1895 /* check if the cpu supports writing r/o exit information fields */
1896 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1897 return false;
1898
1899 return vmcs_config.cpu_based_2nd_exec_ctrl &
1900 SECONDARY_EXEC_SHADOW_VMCS;
1901}
1902
Kai Huang843e4332015-01-28 10:54:28 +08001903static inline bool cpu_has_vmx_pml(void)
1904{
1905 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1906}
1907
Haozhong Zhang64903d62015-10-20 15:39:09 +08001908static inline bool cpu_has_vmx_tsc_scaling(void)
1909{
1910 return vmcs_config.cpu_based_2nd_exec_ctrl &
1911 SECONDARY_EXEC_TSC_SCALING;
1912}
1913
Bandan Das2a499e42017-08-03 15:54:41 -04001914static inline bool cpu_has_vmx_vmfunc(void)
1915{
1916 return vmcs_config.cpu_based_2nd_exec_ctrl &
1917 SECONDARY_EXEC_ENABLE_VMFUNC;
1918}
1919
Sean Christopherson64f7a112018-04-30 10:01:06 -07001920static bool vmx_umip_emulated(void)
1921{
1922 return vmcs_config.cpu_based_2nd_exec_ctrl &
1923 SECONDARY_EXEC_DESC;
1924}
1925
Sheng Yang04547152009-04-01 15:52:31 +08001926static inline bool report_flexpriority(void)
1927{
1928 return flexpriority_enabled;
1929}
1930
Jim Mattsonc7c2c702017-05-05 11:28:09 -07001931static inline unsigned nested_cpu_vmx_misc_cr3_count(struct kvm_vcpu *vcpu)
1932{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01001933 return vmx_misc_cr3_count(to_vmx(vcpu)->nested.msrs.misc_low);
Jim Mattsonc7c2c702017-05-05 11:28:09 -07001934}
1935
Jim Mattsonf4160e42018-05-29 09:11:33 -07001936/*
1937 * Do the virtual VMX capability MSRs specify that L1 can use VMWRITE
1938 * to modify any valid field of the VMCS, or are the VM-exit
1939 * information fields read-only?
1940 */
1941static inline bool nested_cpu_has_vmwrite_any_field(struct kvm_vcpu *vcpu)
1942{
1943 return to_vmx(vcpu)->nested.msrs.misc_low &
1944 MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS;
1945}
1946
Marc Orr04473782018-06-20 17:21:29 -07001947static inline bool nested_cpu_has_zero_length_injection(struct kvm_vcpu *vcpu)
1948{
1949 return to_vmx(vcpu)->nested.msrs.misc_low & VMX_MISC_ZERO_LEN_INS;
1950}
1951
1952static inline bool nested_cpu_supports_monitor_trap_flag(struct kvm_vcpu *vcpu)
1953{
1954 return to_vmx(vcpu)->nested.msrs.procbased_ctls_high &
1955 CPU_BASED_MONITOR_TRAP_FLAG;
1956}
1957
Liran Alonfa97d7d2018-07-18 14:07:59 +02001958static inline bool nested_cpu_has_vmx_shadow_vmcs(struct kvm_vcpu *vcpu)
1959{
1960 return to_vmx(vcpu)->nested.msrs.secondary_ctls_high &
1961 SECONDARY_EXEC_SHADOW_VMCS;
1962}
1963
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001964static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1965{
1966 return vmcs12->cpu_based_vm_exec_control & bit;
1967}
1968
1969static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1970{
1971 return (vmcs12->cpu_based_vm_exec_control &
1972 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1973 (vmcs12->secondary_vm_exec_control & bit);
1974}
1975
Jan Kiszkaf4124502014-03-07 20:03:13 +01001976static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1977{
1978 return vmcs12->pin_based_vm_exec_control &
1979 PIN_BASED_VMX_PREEMPTION_TIMER;
1980}
1981
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -05001982static inline bool nested_cpu_has_nmi_exiting(struct vmcs12 *vmcs12)
1983{
1984 return vmcs12->pin_based_vm_exec_control & PIN_BASED_NMI_EXITING;
1985}
1986
1987static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
1988{
1989 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1990}
1991
Nadav Har'El155a97a2013-08-05 11:07:16 +03001992static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1993{
1994 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1995}
1996
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001997static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1998{
Paolo Bonzini3db13482017-08-24 14:48:03 +02001999 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002000}
2001
Bandan Dasc5f983f2017-05-05 15:25:14 -04002002static inline bool nested_cpu_has_pml(struct vmcs12 *vmcs12)
2003{
2004 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML);
2005}
2006
Wincy Vanf2b93282015-02-03 23:56:03 +08002007static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
2008{
2009 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
2010}
2011
Wanpeng Li5c614b32015-10-13 09:18:36 -07002012static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
2013{
2014 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
2015}
2016
Wincy Van82f0dd42015-02-03 23:57:18 +08002017static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
2018{
2019 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
2020}
2021
Wincy Van608406e2015-02-03 23:57:51 +08002022static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
2023{
2024 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
2025}
2026
Wincy Van705699a2015-02-03 23:58:17 +08002027static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
2028{
2029 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
2030}
2031
Bandan Das27c42a12017-08-03 15:54:42 -04002032static inline bool nested_cpu_has_vmfunc(struct vmcs12 *vmcs12)
2033{
2034 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VMFUNC);
2035}
2036
Bandan Das41ab9372017-08-03 15:54:43 -04002037static inline bool nested_cpu_has_eptp_switching(struct vmcs12 *vmcs12)
2038{
2039 return nested_cpu_has_vmfunc(vmcs12) &&
2040 (vmcs12->vm_function_control &
2041 VMX_VMFUNC_EPTP_SWITCHING);
2042}
2043
Liran Alonf792d272018-06-23 02:35:05 +03002044static inline bool nested_cpu_has_shadow_vmcs(struct vmcs12 *vmcs12)
2045{
2046 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS);
2047}
2048
Jim Mattsonef85b672016-12-12 11:01:37 -08002049static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03002050{
2051 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattsonef85b672016-12-12 11:01:37 -08002052 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03002053}
2054
Jan Kiszka533558b2014-01-04 18:47:20 +01002055static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
2056 u32 exit_intr_info,
2057 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03002058
Rusty Russell8b9cf982007-07-30 16:31:43 +10002059static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08002060{
2061 int i;
2062
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002063 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03002064 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03002065 return i;
2066 return -1;
2067}
2068
Sheng Yang2384d2b2008-01-17 15:14:33 +08002069static inline void __invvpid(int ext, u16 vpid, gva_t gva)
2070{
2071 struct {
2072 u64 vpid : 16;
2073 u64 rsvd : 48;
2074 u64 gva;
2075 } operand = { vpid, 0, gva };
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002076 bool error;
Sheng Yang2384d2b2008-01-17 15:14:33 +08002077
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002078 asm volatile (__ex(ASM_VMX_INVVPID) CC_SET(na)
2079 : CC_OUT(na) (error) : "a"(&operand), "c"(ext)
2080 : "memory");
2081 BUG_ON(error);
Sheng Yang2384d2b2008-01-17 15:14:33 +08002082}
2083
Sheng Yang14394422008-04-28 12:24:45 +08002084static inline void __invept(int ext, u64 eptp, gpa_t gpa)
2085{
2086 struct {
2087 u64 eptp, gpa;
2088 } operand = {eptp, gpa};
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002089 bool error;
Sheng Yang14394422008-04-28 12:24:45 +08002090
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002091 asm volatile (__ex(ASM_VMX_INVEPT) CC_SET(na)
2092 : CC_OUT(na) (error) : "a" (&operand), "c" (ext)
2093 : "memory");
2094 BUG_ON(error);
Sheng Yang14394422008-04-28 12:24:45 +08002095}
2096
Avi Kivity26bb0982009-09-07 11:14:12 +03002097static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03002098{
2099 int i;
2100
Rusty Russell8b9cf982007-07-30 16:31:43 +10002101 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03002102 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002103 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00002104 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08002105}
2106
Avi Kivity6aa8b732006-12-10 02:21:36 -08002107static void vmcs_clear(struct vmcs *vmcs)
2108{
2109 u64 phys_addr = __pa(vmcs);
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002110 bool error;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002111
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002112 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) CC_SET(na)
2113 : CC_OUT(na) (error) : "a"(&phys_addr), "m"(phys_addr)
2114 : "memory");
2115 if (unlikely(error))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002116 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
2117 vmcs, phys_addr);
2118}
2119
Nadav Har'Eld462b812011-05-24 15:26:10 +03002120static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
2121{
2122 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002123 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
2124 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002125 loaded_vmcs->cpu = -1;
2126 loaded_vmcs->launched = 0;
2127}
2128
Dongxiao Xu7725b892010-05-11 18:29:38 +08002129static void vmcs_load(struct vmcs *vmcs)
2130{
2131 u64 phys_addr = __pa(vmcs);
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002132 bool error;
Dongxiao Xu7725b892010-05-11 18:29:38 +08002133
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002134 if (static_branch_unlikely(&enable_evmcs))
2135 return evmcs_load(phys_addr);
2136
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002137 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) CC_SET(na)
2138 : CC_OUT(na) (error) : "a"(&phys_addr), "m"(phys_addr)
2139 : "memory");
2140 if (unlikely(error))
Nadav Har'El2844d842011-05-25 23:16:40 +03002141 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08002142 vmcs, phys_addr);
2143}
2144
Dave Young2965faa2015-09-09 15:38:55 -07002145#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002146/*
2147 * This bitmap is used to indicate whether the vmclear
2148 * operation is enabled on all cpus. All disabled by
2149 * default.
2150 */
2151static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
2152
2153static inline void crash_enable_local_vmclear(int cpu)
2154{
2155 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
2156}
2157
2158static inline void crash_disable_local_vmclear(int cpu)
2159{
2160 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
2161}
2162
2163static inline int crash_local_vmclear_enabled(int cpu)
2164{
2165 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
2166}
2167
2168static void crash_vmclear_local_loaded_vmcss(void)
2169{
2170 int cpu = raw_smp_processor_id();
2171 struct loaded_vmcs *v;
2172
2173 if (!crash_local_vmclear_enabled(cpu))
2174 return;
2175
2176 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
2177 loaded_vmcss_on_cpu_link)
2178 vmcs_clear(v->vmcs);
2179}
2180#else
2181static inline void crash_enable_local_vmclear(int cpu) { }
2182static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07002183#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002184
Nadav Har'Eld462b812011-05-24 15:26:10 +03002185static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002186{
Nadav Har'Eld462b812011-05-24 15:26:10 +03002187 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08002188 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002189
Nadav Har'Eld462b812011-05-24 15:26:10 +03002190 if (loaded_vmcs->cpu != cpu)
2191 return; /* vcpu migration can race with cpu offline */
2192 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002193 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002194 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002195 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002196
2197 /*
2198 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
2199 * is before setting loaded_vmcs->vcpu to -1 which is done in
2200 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
2201 * then adds the vmcs into percpu list before it is deleted.
2202 */
2203 smp_wmb();
2204
Nadav Har'Eld462b812011-05-24 15:26:10 +03002205 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002206 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002207}
2208
Nadav Har'Eld462b812011-05-24 15:26:10 +03002209static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08002210{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08002211 int cpu = loaded_vmcs->cpu;
2212
2213 if (cpu != -1)
2214 smp_call_function_single(cpu,
2215 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08002216}
2217
Junaid Shahidfaff8752018-06-29 13:10:05 -07002218static inline bool vpid_sync_vcpu_addr(int vpid, gva_t addr)
2219{
2220 if (vpid == 0)
2221 return true;
2222
2223 if (cpu_has_vmx_invvpid_individual_addr()) {
2224 __invvpid(VMX_VPID_EXTENT_INDIVIDUAL_ADDR, vpid, addr);
2225 return true;
2226 }
2227
2228 return false;
2229}
2230
Wanpeng Lidd5f5342015-09-23 18:26:57 +08002231static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08002232{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08002233 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08002234 return;
2235
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08002236 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08002237 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08002238}
2239
Gui Jianfengb9d762f2010-06-07 10:32:29 +08002240static inline void vpid_sync_vcpu_global(void)
2241{
2242 if (cpu_has_vmx_invvpid_global())
2243 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
2244}
2245
Wanpeng Lidd5f5342015-09-23 18:26:57 +08002246static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08002247{
2248 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08002249 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08002250 else
2251 vpid_sync_vcpu_global();
2252}
2253
Sheng Yang14394422008-04-28 12:24:45 +08002254static inline void ept_sync_global(void)
2255{
David Hildenbrandf5f51582017-08-24 20:51:30 +02002256 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
Sheng Yang14394422008-04-28 12:24:45 +08002257}
2258
2259static inline void ept_sync_context(u64 eptp)
2260{
David Hildenbrand0e1252d2017-08-24 20:51:28 +02002261 if (cpu_has_vmx_invept_context())
2262 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
2263 else
2264 ept_sync_global();
Sheng Yang14394422008-04-28 12:24:45 +08002265}
2266
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002267static __always_inline void vmcs_check16(unsigned long field)
2268{
2269 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
2270 "16-bit accessor invalid for 64-bit field");
2271 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
2272 "16-bit accessor invalid for 64-bit high field");
2273 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
2274 "16-bit accessor invalid for 32-bit high field");
2275 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
2276 "16-bit accessor invalid for natural width field");
2277}
2278
2279static __always_inline void vmcs_check32(unsigned long field)
2280{
2281 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
2282 "32-bit accessor invalid for 16-bit field");
2283 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
2284 "32-bit accessor invalid for natural width field");
2285}
2286
2287static __always_inline void vmcs_check64(unsigned long field)
2288{
2289 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
2290 "64-bit accessor invalid for 16-bit field");
2291 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
2292 "64-bit accessor invalid for 64-bit high field");
2293 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
2294 "64-bit accessor invalid for 32-bit field");
2295 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
2296 "64-bit accessor invalid for natural width field");
2297}
2298
2299static __always_inline void vmcs_checkl(unsigned long field)
2300{
2301 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
2302 "Natural width accessor invalid for 16-bit field");
2303 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
2304 "Natural width accessor invalid for 64-bit field");
2305 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
2306 "Natural width accessor invalid for 64-bit high field");
2307 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
2308 "Natural width accessor invalid for 32-bit field");
2309}
2310
2311static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002312{
Avi Kivity5e520e62011-05-15 10:13:12 -04002313 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002314
Avi Kivity5e520e62011-05-15 10:13:12 -04002315 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
2316 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08002317 return value;
2318}
2319
Avi Kivity96304212011-05-15 10:13:13 -04002320static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002321{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002322 vmcs_check16(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002323 if (static_branch_unlikely(&enable_evmcs))
2324 return evmcs_read16(field);
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002325 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002326}
2327
Avi Kivity96304212011-05-15 10:13:13 -04002328static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002329{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002330 vmcs_check32(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002331 if (static_branch_unlikely(&enable_evmcs))
2332 return evmcs_read32(field);
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002333 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002334}
2335
Avi Kivity96304212011-05-15 10:13:13 -04002336static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002337{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002338 vmcs_check64(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002339 if (static_branch_unlikely(&enable_evmcs))
2340 return evmcs_read64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002341#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002342 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002343#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002344 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002345#endif
2346}
2347
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002348static __always_inline unsigned long vmcs_readl(unsigned long field)
2349{
2350 vmcs_checkl(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002351 if (static_branch_unlikely(&enable_evmcs))
2352 return evmcs_read64(field);
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002353 return __vmcs_readl(field);
2354}
2355
Avi Kivitye52de1b2007-01-05 16:36:56 -08002356static noinline void vmwrite_error(unsigned long field, unsigned long value)
2357{
2358 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
2359 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
2360 dump_stack();
2361}
2362
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002363static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002364{
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002365 bool error;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002366
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002367 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) CC_SET(na)
2368 : CC_OUT(na) (error) : "a"(value), "d"(field));
Avi Kivitye52de1b2007-01-05 16:36:56 -08002369 if (unlikely(error))
2370 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002371}
2372
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002373static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002374{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002375 vmcs_check16(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002376 if (static_branch_unlikely(&enable_evmcs))
2377 return evmcs_write16(field, value);
2378
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002379 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002380}
2381
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002382static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002383{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002384 vmcs_check32(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002385 if (static_branch_unlikely(&enable_evmcs))
2386 return evmcs_write32(field, value);
2387
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002388 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002389}
2390
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002391static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002392{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002393 vmcs_check64(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002394 if (static_branch_unlikely(&enable_evmcs))
2395 return evmcs_write64(field, value);
2396
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002397 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03002398#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002399 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002400 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002401#endif
2402}
2403
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002404static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03002405{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002406 vmcs_checkl(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002407 if (static_branch_unlikely(&enable_evmcs))
2408 return evmcs_write64(field, value);
2409
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002410 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03002411}
2412
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002413static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03002414{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002415 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
2416 "vmcs_clear_bits does not support 64-bit fields");
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002417 if (static_branch_unlikely(&enable_evmcs))
2418 return evmcs_write32(field, evmcs_read32(field) & ~mask);
2419
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002420 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
2421}
2422
2423static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
2424{
2425 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
2426 "vmcs_set_bits does not support 64-bit fields");
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002427 if (static_branch_unlikely(&enable_evmcs))
2428 return evmcs_write32(field, evmcs_read32(field) | mask);
2429
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002430 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03002431}
2432
Paolo Bonzini8391ce42016-07-07 14:58:33 +02002433static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
2434{
2435 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
2436}
2437
Gleb Natapov2961e8762013-11-25 15:37:13 +02002438static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
2439{
2440 vmcs_write32(VM_ENTRY_CONTROLS, val);
2441 vmx->vm_entry_controls_shadow = val;
2442}
2443
2444static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
2445{
2446 if (vmx->vm_entry_controls_shadow != val)
2447 vm_entry_controls_init(vmx, val);
2448}
2449
2450static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
2451{
2452 return vmx->vm_entry_controls_shadow;
2453}
2454
2455
2456static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
2457{
2458 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
2459}
2460
2461static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
2462{
2463 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
2464}
2465
Paolo Bonzini8391ce42016-07-07 14:58:33 +02002466static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
2467{
2468 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
2469}
2470
Gleb Natapov2961e8762013-11-25 15:37:13 +02002471static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
2472{
2473 vmcs_write32(VM_EXIT_CONTROLS, val);
2474 vmx->vm_exit_controls_shadow = val;
2475}
2476
2477static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
2478{
2479 if (vmx->vm_exit_controls_shadow != val)
2480 vm_exit_controls_init(vmx, val);
2481}
2482
2483static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
2484{
2485 return vmx->vm_exit_controls_shadow;
2486}
2487
2488
2489static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
2490{
2491 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
2492}
2493
2494static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
2495{
2496 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
2497}
2498
Avi Kivity2fb92db2011-04-27 19:42:18 +03002499static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
2500{
2501 vmx->segment_cache.bitmask = 0;
2502}
2503
2504static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
2505 unsigned field)
2506{
2507 bool ret;
2508 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
2509
2510 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
2511 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
2512 vmx->segment_cache.bitmask = 0;
2513 }
2514 ret = vmx->segment_cache.bitmask & mask;
2515 vmx->segment_cache.bitmask |= mask;
2516 return ret;
2517}
2518
2519static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
2520{
2521 u16 *p = &vmx->segment_cache.seg[seg].selector;
2522
2523 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
2524 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
2525 return *p;
2526}
2527
2528static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
2529{
2530 ulong *p = &vmx->segment_cache.seg[seg].base;
2531
2532 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
2533 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
2534 return *p;
2535}
2536
2537static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
2538{
2539 u32 *p = &vmx->segment_cache.seg[seg].limit;
2540
2541 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
2542 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
2543 return *p;
2544}
2545
2546static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
2547{
2548 u32 *p = &vmx->segment_cache.seg[seg].ar;
2549
2550 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
2551 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
2552 return *p;
2553}
2554
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002555static void update_exception_bitmap(struct kvm_vcpu *vcpu)
2556{
2557 u32 eb;
2558
Jan Kiszkafd7373c2010-01-20 18:20:20 +01002559 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08002560 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +02002561 /*
2562 * Guest access to VMware backdoor ports could legitimately
2563 * trigger #GP because of TSS I/O permission bitmap.
2564 * We intercept those #GP and allow access to them anyway
2565 * as VMware does.
2566 */
2567 if (enable_vmware_backdoor)
2568 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01002569 if ((vcpu->guest_debug &
2570 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
2571 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
2572 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002573 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002574 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02002575 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08002576 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002577
2578 /* When we are running a nested L2 guest and L1 specified for it a
2579 * certain exception bitmap, we must trap the same exceptions and pass
2580 * them to L1. When running L2, we will only handle the exceptions
2581 * specified above if L1 did not want them.
2582 */
2583 if (is_guest_mode(vcpu))
2584 eb |= get_vmcs12(vcpu)->exception_bitmap;
2585
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002586 vmcs_write32(EXCEPTION_BITMAP, eb);
2587}
2588
Ashok Raj15d45072018-02-01 22:59:43 +01002589/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002590 * Check if MSR is intercepted for currently loaded MSR bitmap.
2591 */
2592static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
2593{
2594 unsigned long *msr_bitmap;
2595 int f = sizeof(unsigned long);
2596
2597 if (!cpu_has_vmx_msr_bitmap())
2598 return true;
2599
2600 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
2601
2602 if (msr <= 0x1fff) {
2603 return !!test_bit(msr, msr_bitmap + 0x800 / f);
2604 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
2605 msr &= 0x1fff;
2606 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
2607 }
2608
2609 return true;
2610}
2611
2612/*
Ashok Raj15d45072018-02-01 22:59:43 +01002613 * Check if MSR is intercepted for L01 MSR bitmap.
2614 */
2615static bool msr_write_intercepted_l01(struct kvm_vcpu *vcpu, u32 msr)
2616{
2617 unsigned long *msr_bitmap;
2618 int f = sizeof(unsigned long);
2619
2620 if (!cpu_has_vmx_msr_bitmap())
2621 return true;
2622
2623 msr_bitmap = to_vmx(vcpu)->vmcs01.msr_bitmap;
2624
2625 if (msr <= 0x1fff) {
2626 return !!test_bit(msr, msr_bitmap + 0x800 / f);
2627 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
2628 msr &= 0x1fff;
2629 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
2630 }
2631
2632 return true;
2633}
2634
Gleb Natapov2961e8762013-11-25 15:37:13 +02002635static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
2636 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002637{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002638 vm_entry_controls_clearbit(vmx, entry);
2639 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002640}
2641
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -04002642static int find_msr(struct vmx_msrs *m, unsigned int msr)
2643{
2644 unsigned int i;
2645
2646 for (i = 0; i < m->nr; ++i) {
2647 if (m->val[i].index == msr)
2648 return i;
2649 }
2650 return -ENOENT;
2651}
2652
Avi Kivity61d2ef22010-04-28 16:40:38 +03002653static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
2654{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -04002655 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +03002656 struct msr_autoload *m = &vmx->msr_autoload;
2657
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002658 switch (msr) {
2659 case MSR_EFER:
2660 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002661 clear_atomic_switch_msr_special(vmx,
2662 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002663 VM_EXIT_LOAD_IA32_EFER);
2664 return;
2665 }
2666 break;
2667 case MSR_CORE_PERF_GLOBAL_CTRL:
2668 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002669 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002670 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
2671 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2672 return;
2673 }
2674 break;
Avi Kivity110312c2010-12-21 12:54:20 +02002675 }
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -04002676 i = find_msr(&m->guest, msr);
2677 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04002678 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04002679 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04002680 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04002681 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +02002682
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04002683skip_guest:
2684 i = find_msr(&m->host, msr);
2685 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +03002686 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04002687
2688 --m->host.nr;
2689 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04002690 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +03002691}
2692
Gleb Natapov2961e8762013-11-25 15:37:13 +02002693static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
2694 unsigned long entry, unsigned long exit,
2695 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
2696 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002697{
2698 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07002699 if (host_val_vmcs != HOST_IA32_EFER)
2700 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02002701 vm_entry_controls_setbit(vmx, entry);
2702 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002703}
2704
Avi Kivity61d2ef22010-04-28 16:40:38 +03002705static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04002706 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +03002707{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04002708 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +03002709 struct msr_autoload *m = &vmx->msr_autoload;
2710
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002711 switch (msr) {
2712 case MSR_EFER:
2713 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002714 add_atomic_switch_msr_special(vmx,
2715 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002716 VM_EXIT_LOAD_IA32_EFER,
2717 GUEST_IA32_EFER,
2718 HOST_IA32_EFER,
2719 guest_val, host_val);
2720 return;
2721 }
2722 break;
2723 case MSR_CORE_PERF_GLOBAL_CTRL:
2724 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002725 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002726 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
2727 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
2728 GUEST_IA32_PERF_GLOBAL_CTRL,
2729 HOST_IA32_PERF_GLOBAL_CTRL,
2730 guest_val, host_val);
2731 return;
2732 }
2733 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01002734 case MSR_IA32_PEBS_ENABLE:
2735 /* PEBS needs a quiescent period after being disabled (to write
2736 * a record). Disabling PEBS through VMX MSR swapping doesn't
2737 * provide that period, so a CPU could write host's record into
2738 * guest's memory.
2739 */
2740 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02002741 }
2742
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -04002743 i = find_msr(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04002744 if (!entry_only)
2745 j = find_msr(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +03002746
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04002747 if (i == NR_AUTOLOAD_MSRS || j == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02002748 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02002749 "Can't add msr %x\n", msr);
2750 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +03002751 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04002752 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -04002753 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04002754 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04002755 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04002756 m->guest.val[i].index = msr;
2757 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +03002758
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04002759 if (entry_only)
2760 return;
2761
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04002762 if (j < 0) {
2763 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04002764 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +03002765 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04002766 m->host.val[j].index = msr;
2767 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +03002768}
2769
Avi Kivity92c0d902009-10-29 11:00:16 +02002770static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002771{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002772 u64 guest_efer = vmx->vcpu.arch.efer;
2773 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002774
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002775 if (!enable_ept) {
2776 /*
2777 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2778 * host CPUID is more efficient than testing guest CPUID
2779 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2780 */
2781 if (boot_cpu_has(X86_FEATURE_SMEP))
2782 guest_efer |= EFER_NX;
2783 else if (!(guest_efer & EFER_NX))
2784 ignore_bits |= EFER_NX;
2785 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002786
Avi Kivity51c6cf62007-08-29 03:48:05 +03002787 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002788 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002789 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002790 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002791#ifdef CONFIG_X86_64
2792 ignore_bits |= EFER_LMA | EFER_LME;
2793 /* SCE is meaningful only in long mode on Intel */
2794 if (guest_efer & EFER_LMA)
2795 ignore_bits &= ~(u64)EFER_SCE;
2796#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002797
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002798 /*
2799 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2800 * On CPUs that support "load IA32_EFER", always switch EFER
2801 * atomically, since it's faster than switching it manually.
2802 */
2803 if (cpu_has_load_ia32_efer ||
2804 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002805 if (!(guest_efer & EFER_LMA))
2806 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002807 if (guest_efer != host_efer)
2808 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04002809 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -07002810 else
2811 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002812 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002813 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -07002814 clear_atomic_switch_msr(vmx, MSR_EFER);
2815
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002816 guest_efer &= ~ignore_bits;
2817 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002818
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002819 vmx->guest_msrs[efer_offset].data = guest_efer;
2820 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2821
2822 return true;
2823 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002824}
2825
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002826#ifdef CONFIG_X86_32
2827/*
2828 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2829 * VMCS rather than the segment table. KVM uses this helper to figure
2830 * out the current bases to poke them into the VMCS before entry.
2831 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002832static unsigned long segment_base(u16 selector)
2833{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002834 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002835 unsigned long v;
2836
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002837 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002838 return 0;
2839
Thomas Garnier45fc8752017-03-14 10:05:08 -07002840 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002841
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002842 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002843 u16 ldt_selector = kvm_read_ldt();
2844
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002845 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002846 return 0;
2847
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002848 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002849 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002850 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002851 return v;
2852}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002853#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002854
Sean Christopherson6d6095b2018-07-23 12:32:44 -07002855static void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002856{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002857 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07002858 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02002859#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01002860 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02002861#endif
Sean Christophersone368b872018-07-23 12:32:41 -07002862 unsigned long fs_base, gs_base;
2863 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03002864 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002865
Sean Christophersond264ee02018-08-27 15:21:12 -07002866 vmx->req_immediate_exit = false;
2867
Sean Christophersonbd9966d2018-07-23 12:32:42 -07002868 if (vmx->loaded_cpu_state)
Avi Kivity33ed6322007-05-02 16:54:03 +03002869 return;
2870
Sean Christophersonbd9966d2018-07-23 12:32:42 -07002871 vmx->loaded_cpu_state = vmx->loaded_vmcs;
Sean Christophersond7ee0392018-07-23 12:32:47 -07002872 host_state = &vmx->loaded_cpu_state->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07002873
Avi Kivity33ed6322007-05-02 16:54:03 +03002874 /*
2875 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2876 * allow segment selectors with cpl > 0 or ti == 1.
2877 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07002878 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01002879
2880#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07002881 savesegment(ds, host_state->ds_sel);
2882 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07002883
2884 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02002885 if (likely(is_64bit_mm(current->mm))) {
2886 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07002887 fs_sel = current->thread.fsindex;
2888 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02002889 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07002890 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02002891 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07002892 savesegment(fs, fs_sel);
2893 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02002894 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07002895 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03002896 }
2897
Paolo Bonzini4679b612018-09-24 17:23:01 +02002898 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03002899#else
Sean Christophersone368b872018-07-23 12:32:41 -07002900 savesegment(fs, fs_sel);
2901 savesegment(gs, gs_sel);
2902 fs_base = segment_base(fs_sel);
2903 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002904#endif
Sean Christophersone368b872018-07-23 12:32:41 -07002905
Sean Christopherson8f21a0b2018-07-23 12:32:49 -07002906 if (unlikely(fs_sel != host_state->fs_sel)) {
2907 if (!(fs_sel & 7))
2908 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
2909 else
2910 vmcs_write16(HOST_FS_SELECTOR, 0);
2911 host_state->fs_sel = fs_sel;
2912 }
2913 if (unlikely(gs_sel != host_state->gs_sel)) {
2914 if (!(gs_sel & 7))
2915 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
2916 else
2917 vmcs_write16(HOST_GS_SELECTOR, 0);
2918 host_state->gs_sel = gs_sel;
2919 }
Sean Christopherson5e079c72018-07-23 12:32:50 -07002920 if (unlikely(fs_base != host_state->fs_base)) {
2921 vmcs_writel(HOST_FS_BASE, fs_base);
2922 host_state->fs_base = fs_base;
2923 }
2924 if (unlikely(gs_base != host_state->gs_base)) {
2925 vmcs_writel(HOST_GS_BASE, gs_base);
2926 host_state->gs_base = gs_base;
2927 }
Avi Kivity33ed6322007-05-02 16:54:03 +03002928
Avi Kivity26bb0982009-09-07 11:14:12 +03002929 for (i = 0; i < vmx->save_nmsrs; ++i)
2930 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002931 vmx->guest_msrs[i].data,
2932 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002933}
2934
Sean Christopherson6d6095b2018-07-23 12:32:44 -07002935static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002936{
Sean Christophersond7ee0392018-07-23 12:32:47 -07002937 struct vmcs_host_state *host_state;
2938
Sean Christophersonbd9966d2018-07-23 12:32:42 -07002939 if (!vmx->loaded_cpu_state)
Avi Kivity33ed6322007-05-02 16:54:03 +03002940 return;
2941
Sean Christophersonbd9966d2018-07-23 12:32:42 -07002942 WARN_ON_ONCE(vmx->loaded_cpu_state != vmx->loaded_vmcs);
Sean Christophersond7ee0392018-07-23 12:32:47 -07002943 host_state = &vmx->loaded_cpu_state->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07002944
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002945 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07002946 vmx->loaded_cpu_state = NULL;
2947
Avi Kivityc8770e72010-11-11 12:37:26 +02002948#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02002949 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02002950#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07002951 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
2952 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002953#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07002954 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002955#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07002956 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002957#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002958 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002959 if (host_state->fs_sel & 7)
2960 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002961#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07002962 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
2963 loadsegment(ds, host_state->ds_sel);
2964 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002965 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002966#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002967 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002968#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002969 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002970#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07002971 load_fixmap_gdt(raw_smp_processor_id());
Avi Kivity33ed6322007-05-02 16:54:03 +03002972}
2973
Sean Christopherson678e3152018-07-23 12:32:43 -07002974#ifdef CONFIG_X86_64
2975static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03002976{
Paolo Bonzini4679b612018-09-24 17:23:01 +02002977 preempt_disable();
2978 if (vmx->loaded_cpu_state)
2979 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2980 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07002981 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03002982}
2983
Sean Christopherson678e3152018-07-23 12:32:43 -07002984static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
2985{
Paolo Bonzini4679b612018-09-24 17:23:01 +02002986 preempt_disable();
2987 if (vmx->loaded_cpu_state)
2988 wrmsrl(MSR_KERNEL_GS_BASE, data);
2989 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07002990 vmx->msr_guest_kernel_gs_base = data;
2991}
2992#endif
2993
Feng Wu28b835d2015-09-18 22:29:54 +08002994static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2995{
2996 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2997 struct pi_desc old, new;
2998 unsigned int dest;
2999
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02003000 /*
3001 * In case of hot-plug or hot-unplug, we may have to undo
3002 * vmx_vcpu_pi_put even if there is no assigned device. And we
3003 * always keep PI.NDST up to date for simplicity: it makes the
3004 * code easier, and CPU migration is not a fast path.
3005 */
3006 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08003007 return;
3008
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02003009 /*
3010 * First handle the simple case where no cmpxchg is necessary; just
3011 * allow posting non-urgent interrupts.
3012 *
3013 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
3014 * PI.NDST: pi_post_block will do it for us and the wakeup_handler
3015 * expects the VCPU to be on the blocked_vcpu_list that matches
3016 * PI.NDST.
3017 */
3018 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR ||
3019 vcpu->cpu == cpu) {
3020 pi_clear_sn(pi_desc);
3021 return;
3022 }
3023
3024 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08003025 do {
3026 old.control = new.control = pi_desc->control;
3027
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02003028 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08003029
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02003030 if (x2apic_enabled())
3031 new.ndst = dest;
3032 else
3033 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08003034
Feng Wu28b835d2015-09-18 22:29:54 +08003035 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02003036 } while (cmpxchg64(&pi_desc->control, old.control,
3037 new.control) != old.control);
Feng Wu28b835d2015-09-18 22:29:54 +08003038}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08003039
Peter Feinerc95ba922016-08-17 09:36:47 -07003040static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
3041{
3042 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
3043 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
3044}
3045
Avi Kivity6aa8b732006-12-10 02:21:36 -08003046/*
3047 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
3048 * vcpu mutex is already taken.
3049 */
Avi Kivity15ad7142007-07-11 18:17:21 +03003050static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003051{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003052 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07003053 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003054
Jim Mattsonb80c76e2016-07-29 18:56:53 -07003055 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003056 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08003057 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003058 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08003059
3060 /*
3061 * Read loaded_vmcs->cpu should be before fetching
3062 * loaded_vmcs->loaded_vmcss_on_cpu_link.
3063 * See the comments in __loaded_vmcs_clear().
3064 */
3065 smp_rmb();
3066
Nadav Har'Eld462b812011-05-24 15:26:10 +03003067 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
3068 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003069 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08003070 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07003071 }
3072
3073 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
3074 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
3075 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01003076 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07003077 }
3078
3079 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07003080 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07003081 unsigned long sysenter_esp;
3082
3083 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08003084
Avi Kivity6aa8b732006-12-10 02:21:36 -08003085 /*
3086 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08003087 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08003088 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08003089 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01003090 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07003091 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003092
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08003093 /*
3094 * VM exits change the host TR limit to 0x67 after a VM
3095 * exit. This is okay, since 0x67 covers everything except
3096 * the IO bitmap and have have code to handle the IO bitmap
3097 * being lost after a VM exit.
3098 */
3099 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
3100
Avi Kivity6aa8b732006-12-10 02:21:36 -08003101 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
3102 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08003103
Nadav Har'Eld462b812011-05-24 15:26:10 +03003104 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003105 }
Feng Wu28b835d2015-09-18 22:29:54 +08003106
Owen Hofmann2680d6d2016-03-01 13:36:13 -08003107 /* Setup TSC multiplier */
3108 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07003109 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
3110 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08003111
Feng Wu28b835d2015-09-18 22:29:54 +08003112 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08003113 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08003114 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08003115}
3116
3117static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
3118{
3119 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
3120
3121 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08003122 !irq_remapping_cap(IRQ_POSTING_CAP) ||
3123 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08003124 return;
3125
3126 /* Set SN when the vCPU is preempted */
3127 if (vcpu->preempted)
3128 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003129}
3130
3131static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
3132{
Feng Wu28b835d2015-09-18 22:29:54 +08003133 vmx_vcpu_pi_put(vcpu);
3134
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003135 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003136}
3137
Wanpeng Lif244dee2017-07-20 01:11:54 -07003138static bool emulation_required(struct kvm_vcpu *vcpu)
3139{
3140 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3141}
3142
Avi Kivityedcafe32009-12-30 18:07:40 +02003143static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
3144
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003145/*
3146 * Return the cr0 value that a nested guest would read. This is a combination
3147 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
3148 * its hypervisor (cr0_read_shadow).
3149 */
3150static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
3151{
3152 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
3153 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
3154}
3155static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
3156{
3157 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
3158 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
3159}
3160
Avi Kivity6aa8b732006-12-10 02:21:36 -08003161static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
3162{
Avi Kivity78ac8b42010-04-08 18:19:35 +03003163 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03003164
Avi Kivity6de12732011-03-07 12:51:22 +02003165 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
3166 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
3167 rflags = vmcs_readl(GUEST_RFLAGS);
3168 if (to_vmx(vcpu)->rmode.vm86_active) {
3169 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3170 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
3171 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
3172 }
3173 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03003174 }
Avi Kivity6de12732011-03-07 12:51:22 +02003175 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003176}
3177
3178static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
3179{
Wanpeng Lif244dee2017-07-20 01:11:54 -07003180 unsigned long old_rflags = vmx_get_rflags(vcpu);
3181
Avi Kivity6de12732011-03-07 12:51:22 +02003182 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
3183 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03003184 if (to_vmx(vcpu)->rmode.vm86_active) {
3185 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003186 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03003187 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003188 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07003189
3190 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
3191 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003192}
3193
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02003194static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04003195{
3196 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
3197 int ret = 0;
3198
3199 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01003200 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04003201 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01003202 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04003203
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02003204 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04003205}
3206
3207static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
3208{
3209 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
3210 u32 interruptibility = interruptibility_old;
3211
3212 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
3213
Jan Kiszka48005f62010-02-19 19:38:07 +01003214 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04003215 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01003216 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04003217 interruptibility |= GUEST_INTR_STATE_STI;
3218
3219 if ((interruptibility != interruptibility_old))
3220 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
3221}
3222
Avi Kivity6aa8b732006-12-10 02:21:36 -08003223static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
3224{
3225 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003226
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003227 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003228 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003229 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003230
Glauber Costa2809f5d2009-05-12 16:21:05 -04003231 /* skipping an emulated instruction also counts */
3232 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003233}
3234
Paolo Bonzinib96fb432017-07-27 12:29:32 +02003235static void nested_vmx_inject_exception_vmexit(struct kvm_vcpu *vcpu,
3236 unsigned long exit_qual)
3237{
3238 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
3239 unsigned int nr = vcpu->arch.exception.nr;
3240 u32 intr_info = nr | INTR_INFO_VALID_MASK;
3241
3242 if (vcpu->arch.exception.has_error_code) {
3243 vmcs12->vm_exit_intr_error_code = vcpu->arch.exception.error_code;
3244 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
3245 }
3246
3247 if (kvm_exception_is_soft(nr))
3248 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
3249 else
3250 intr_info |= INTR_TYPE_HARD_EXCEPTION;
3251
3252 if (!(vmcs12->idt_vectoring_info_field & VECTORING_INFO_VALID_MASK) &&
3253 vmx_get_nmi_mask(vcpu))
3254 intr_info |= INTR_INFO_UNBLOCK_NMI;
3255
3256 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI, intr_info, exit_qual);
3257}
3258
Nadav Har'El0b6ac342011-05-25 23:13:36 +03003259/*
3260 * KVM wants to inject page-faults which it got to the guest. This function
3261 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03003262 */
Wanpeng Libfcf83b2017-08-24 03:35:11 -07003263static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned long *exit_qual)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03003264{
3265 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Wanpeng Liadfe20f2017-07-13 18:30:41 -07003266 unsigned int nr = vcpu->arch.exception.nr;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03003267
Paolo Bonzinib96fb432017-07-27 12:29:32 +02003268 if (nr == PF_VECTOR) {
3269 if (vcpu->arch.exception.nested_apf) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07003270 *exit_qual = vcpu->arch.apf.nested_apf_token;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02003271 return 1;
3272 }
3273 /*
3274 * FIXME: we must not write CR2 when L1 intercepts an L2 #PF exception.
3275 * The fix is to add the ancillary datum (CR2 or DR6) to structs
3276 * kvm_queued_exception and kvm_vcpu_events, so that CR2 and DR6
3277 * can be written only when inject_pending_event runs. This should be
3278 * conditional on a new capability---if the capability is disabled,
3279 * kvm_multiple_exception would write the ancillary information to
3280 * CR2 or DR6, for backwards ABI-compatibility.
3281 */
3282 if (nested_vmx_is_page_fault_vmexit(vmcs12,
3283 vcpu->arch.exception.error_code)) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07003284 *exit_qual = vcpu->arch.cr2;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02003285 return 1;
3286 }
3287 } else {
Paolo Bonzinib96fb432017-07-27 12:29:32 +02003288 if (vmcs12->exception_bitmap & (1u << nr)) {
Jim Mattsoncfb634f2018-09-21 10:36:17 -07003289 if (nr == DB_VECTOR) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07003290 *exit_qual = vcpu->arch.dr6;
Jim Mattsoncfb634f2018-09-21 10:36:17 -07003291 *exit_qual &= ~(DR6_FIXED_1 | DR6_BT);
3292 *exit_qual ^= DR6_RTM;
3293 } else {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07003294 *exit_qual = 0;
Jim Mattsoncfb634f2018-09-21 10:36:17 -07003295 }
Paolo Bonzinib96fb432017-07-27 12:29:32 +02003296 return 1;
3297 }
Wanpeng Liadfe20f2017-07-13 18:30:41 -07003298 }
3299
Paolo Bonzinib96fb432017-07-27 12:29:32 +02003300 return 0;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03003301}
3302
Wanpeng Licaa057a2018-03-12 04:53:03 -07003303static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
3304{
3305 /*
3306 * Ensure that we clear the HLT state in the VMCS. We don't need to
3307 * explicitly skip the instruction because if the HLT state is set,
3308 * then the instruction is already executing and RIP has already been
3309 * advanced.
3310 */
3311 if (kvm_hlt_in_guest(vcpu->kvm) &&
3312 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
3313 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
3314}
3315
Wanpeng Licfcd20e2017-07-13 18:30:39 -07003316static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02003317{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02003318 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07003319 unsigned nr = vcpu->arch.exception.nr;
3320 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07003321 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01003322 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02003323
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01003324 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02003325 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01003326 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
3327 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02003328
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003329 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05003330 int inc_eip = 0;
3331 if (kvm_exception_is_soft(nr))
3332 inc_eip = vcpu->arch.event_exit_inst_len;
3333 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02003334 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02003335 return;
3336 }
3337
Sean Christophersonadd5ff72018-03-23 09:34:00 -07003338 WARN_ON_ONCE(vmx->emulation_required);
3339
Gleb Natapov66fd3f72009-05-11 13:35:50 +03003340 if (kvm_exception_is_soft(nr)) {
3341 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
3342 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01003343 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
3344 } else
3345 intr_info |= INTR_TYPE_HARD_EXCEPTION;
3346
3347 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07003348
3349 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02003350}
3351
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003352static bool vmx_rdtscp_supported(void)
3353{
3354 return cpu_has_vmx_rdtscp();
3355}
3356
Mao, Junjiead756a12012-07-02 01:18:48 +00003357static bool vmx_invpcid_supported(void)
3358{
Junaid Shahideb4b2482018-06-27 14:59:14 -07003359 return cpu_has_vmx_invpcid();
Mao, Junjiead756a12012-07-02 01:18:48 +00003360}
3361
Avi Kivity6aa8b732006-12-10 02:21:36 -08003362/*
Eddie Donga75beee2007-05-17 18:55:15 +03003363 * Swap MSR entry in host/guest MSR entry array.
3364 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10003365static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03003366{
Avi Kivity26bb0982009-09-07 11:14:12 +03003367 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003368
3369 tmp = vmx->guest_msrs[to];
3370 vmx->guest_msrs[to] = vmx->guest_msrs[from];
3371 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03003372}
3373
3374/*
Avi Kivitye38aea32007-04-19 13:22:48 +03003375 * Set up the vmcs to automatically save and restore system
3376 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
3377 * mode, as fiddling with msrs is very expensive.
3378 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10003379static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03003380{
Avi Kivity26bb0982009-09-07 11:14:12 +03003381 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03003382
Eddie Donga75beee2007-05-17 18:55:15 +03003383 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03003384#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10003385 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10003386 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03003387 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10003388 move_msr_up(vmx, index, save_nmsrs++);
3389 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03003390 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10003391 move_msr_up(vmx, index, save_nmsrs++);
3392 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03003393 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10003394 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003395 index = __find_msr_index(vmx, MSR_TSC_AUX);
Radim Krčmářd6321d42017-08-05 00:12:49 +02003396 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003397 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03003398 /*
Brian Gerst8c065852010-07-17 09:03:26 -04003399 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03003400 * if efer.sce is enabled.
3401 */
Brian Gerst8c065852010-07-17 09:03:26 -04003402 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02003403 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10003404 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03003405 }
Eddie Donga75beee2007-05-17 18:55:15 +03003406#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02003407 index = __find_msr_index(vmx, MSR_EFER);
3408 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03003409 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03003410
Avi Kivity26bb0982009-09-07 11:14:12 +03003411 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02003412
Yang Zhang8d146952013-01-25 10:18:50 +08003413 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003414 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03003415}
3416
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02003417static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003418{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02003419 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003420
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02003421 if (is_guest_mode(vcpu) &&
3422 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
3423 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
3424
3425 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003426}
3427
3428/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10003429 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08003430 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10003431static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003432{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003433 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03003434 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003435 * We're here if L1 chose not to trap WRMSR to TSC. According
3436 * to the spec, this should set L1's TSC; The offset that L1
3437 * set for L2 remains unchanged, and still needs to be added
3438 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03003439 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003440 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003441 /* recalculate vmcs02.TSC_OFFSET: */
3442 vmcs12 = get_vmcs12(vcpu);
3443 vmcs_write64(TSC_OFFSET, offset +
3444 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
3445 vmcs12->tsc_offset : 0));
3446 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09003447 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
3448 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003449 vmcs_write64(TSC_OFFSET, offset);
3450 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003451}
3452
Nadav Har'El801d3422011-05-25 23:02:23 +03003453/*
3454 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
3455 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
3456 * all guests if the "nested" module option is off, and can also be disabled
3457 * for a single guest by disabling its VMX cpuid bit.
3458 */
3459static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
3460{
Radim Krčmářd6321d42017-08-05 00:12:49 +02003461 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03003462}
3463
Avi Kivity6aa8b732006-12-10 02:21:36 -08003464/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003465 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
3466 * returned for the various VMX controls MSRs when nested VMX is enabled.
3467 * The same values should also be used to verify that vmcs12 control fields are
3468 * valid during nested entry from L1 to L2.
3469 * Each of these control msrs has a low and high 32-bit half: A low bit is on
3470 * if the corresponding bit in the (32-bit) control field *must* be on, and a
3471 * bit in the high half is on if the corresponding bit in the control field
3472 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003473 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003474static void nested_vmx_setup_ctls_msrs(struct nested_vmx_msrs *msrs, bool apicv)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003475{
Paolo Bonzini13893092018-02-26 13:40:09 +01003476 if (!nested) {
3477 memset(msrs, 0, sizeof(*msrs));
3478 return;
3479 }
3480
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003481 /*
3482 * Note that as a general rule, the high half of the MSRs (bits in
3483 * the control fields which may be 1) should be initialized by the
3484 * intersection of the underlying hardware's MSR (i.e., features which
3485 * can be supported) and the list of features we want to expose -
3486 * because they are known to be properly supported in our code.
3487 * Also, usually, the low half of the MSRs (bits which must be 1) can
3488 * be set to 0, meaning that L1 may turn off any of these bits. The
3489 * reason is that if one of these bits is necessary, it will appear
3490 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
3491 * fields of vmcs01 and vmcs02, will turn these bits off - and
Paolo Bonzini7313c692017-07-27 10:31:25 +02003492 * nested_vmx_exit_reflected() will not pass related exits to L1.
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003493 * These rules have exceptions below.
3494 */
3495
3496 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01003497 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003498 msrs->pinbased_ctls_low,
3499 msrs->pinbased_ctls_high);
3500 msrs->pinbased_ctls_low |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003501 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003502 msrs->pinbased_ctls_high &=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003503 PIN_BASED_EXT_INTR_MASK |
3504 PIN_BASED_NMI_EXITING |
Paolo Bonzini13893092018-02-26 13:40:09 +01003505 PIN_BASED_VIRTUAL_NMIS |
3506 (apicv ? PIN_BASED_POSTED_INTR : 0);
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003507 msrs->pinbased_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003508 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01003509 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003510
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02003511 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08003512 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003513 msrs->exit_ctls_low,
3514 msrs->exit_ctls_high);
3515 msrs->exit_ctls_low =
Wincy Vanb9c237b2015-02-03 23:56:30 +08003516 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04003517
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003518 msrs->exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003519#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08003520 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003521#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01003522 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003523 msrs->exit_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003524 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01003525 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04003526 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
3527
Jan Kiszka2996fca2014-06-16 13:59:43 +02003528 /* We support free control of debug control saving. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003529 msrs->exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02003530
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003531 /* entry controls */
3532 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003533 msrs->entry_ctls_low,
3534 msrs->entry_ctls_high);
3535 msrs->entry_ctls_low =
Wincy Vanb9c237b2015-02-03 23:56:30 +08003536 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003537 msrs->entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02003538#ifdef CONFIG_X86_64
3539 VM_ENTRY_IA32E_MODE |
3540#endif
3541 VM_ENTRY_LOAD_IA32_PAT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003542 msrs->entry_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003543 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Jan Kiszka57435342013-08-06 10:39:56 +02003544
Jan Kiszka2996fca2014-06-16 13:59:43 +02003545 /* We support free control of debug control loading. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003546 msrs->entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02003547
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003548 /* cpu-based controls */
3549 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003550 msrs->procbased_ctls_low,
3551 msrs->procbased_ctls_high);
3552 msrs->procbased_ctls_low =
Wincy Vanb9c237b2015-02-03 23:56:30 +08003553 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003554 msrs->procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01003555 CPU_BASED_VIRTUAL_INTR_PENDING |
3556 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003557 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
3558 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
3559 CPU_BASED_CR3_STORE_EXITING |
3560#ifdef CONFIG_X86_64
3561 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
3562#endif
3563 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03003564 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
3565 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
3566 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
3567 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003568 /*
3569 * We can allow some features even when not supported by the
3570 * hardware. For example, L1 can specify an MSR bitmap - and we
3571 * can use it to avoid exits to L1 - even when L0 runs L2
3572 * without MSR bitmaps.
3573 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003574 msrs->procbased_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003575 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02003576 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003577
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02003578 /* We support free control of CR3 access interception. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003579 msrs->procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02003580 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
3581
Paolo Bonzini80154d72017-08-24 13:55:35 +02003582 /*
3583 * secondary cpu-based controls. Do not include those that
3584 * depend on CPUID bits, they are added later by vmx_cpuid_update.
3585 */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003586 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003587 msrs->secondary_ctls_low,
3588 msrs->secondary_ctls_high);
3589 msrs->secondary_ctls_low = 0;
3590 msrs->secondary_ctls_high &=
Paolo Bonzini1b073042016-10-25 16:06:30 +02003591 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08003592 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08003593 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08003594 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Paolo Bonzini3db13482017-08-24 14:48:03 +02003595 SECONDARY_EXEC_WBINVD_EXITING;
Paolo Bonzini2cf7ea92018-10-03 10:34:00 +02003596
Liran Alon32c7acf2018-06-23 02:35:11 +03003597 /*
3598 * We can emulate "VMCS shadowing," even if the hardware
3599 * doesn't support it.
3600 */
3601 msrs->secondary_ctls_high |=
3602 SECONDARY_EXEC_SHADOW_VMCS;
Jan Kiszkac18911a2013-03-13 16:06:41 +01003603
Nadav Har'Elafa61f72013-08-07 14:59:22 +02003604 if (enable_ept) {
3605 /* nested EPT: emulate EPT also to L1 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003606 msrs->secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01003607 SECONDARY_EXEC_ENABLE_EPT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003608 msrs->ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01003609 VMX_EPTP_WB_BIT | VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04003610 if (cpu_has_vmx_ept_execute_only())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003611 msrs->ept_caps |=
Bandan Das02120c42016-07-12 18:18:52 -04003612 VMX_EPT_EXECUTE_ONLY_BIT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003613 msrs->ept_caps &= vmx_capability.ept;
3614 msrs->ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01003615 VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
3616 VMX_EPT_1GB_PAGE_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04003617 if (enable_ept_ad_bits) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003618 msrs->secondary_ctls_high |=
Bandan Das03efce62017-05-05 15:25:15 -04003619 SECONDARY_EXEC_ENABLE_PML;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003620 msrs->ept_caps |= VMX_EPT_AD_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04003621 }
David Hildenbrand1c13bff2017-08-24 20:51:33 +02003622 }
Nadav Har'Elafa61f72013-08-07 14:59:22 +02003623
Bandan Das27c42a12017-08-03 15:54:42 -04003624 if (cpu_has_vmx_vmfunc()) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003625 msrs->secondary_ctls_high |=
Bandan Das27c42a12017-08-03 15:54:42 -04003626 SECONDARY_EXEC_ENABLE_VMFUNC;
Bandan Das41ab9372017-08-03 15:54:43 -04003627 /*
3628 * Advertise EPTP switching unconditionally
3629 * since we emulate it
3630 */
Wanpeng Li575b3a22017-10-19 07:00:34 +08003631 if (enable_ept)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003632 msrs->vmfunc_controls =
Wanpeng Li575b3a22017-10-19 07:00:34 +08003633 VMX_VMFUNC_EPTP_SWITCHING;
Bandan Das27c42a12017-08-03 15:54:42 -04003634 }
3635
Paolo Bonzinief697a72016-03-18 16:58:38 +01003636 /*
3637 * Old versions of KVM use the single-context version without
3638 * checking for support, so declare that it is supported even
3639 * though it is treated as global context. The alternative is
3640 * not failing the single-context invvpid, and it is worse.
3641 */
Wanpeng Li63cb6d52017-03-20 21:18:53 -07003642 if (enable_vpid) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003643 msrs->secondary_ctls_high |=
Wanpeng Li63cb6d52017-03-20 21:18:53 -07003644 SECONDARY_EXEC_ENABLE_VPID;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003645 msrs->vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03003646 VMX_VPID_EXTENT_SUPPORTED_MASK;
David Hildenbrand1c13bff2017-08-24 20:51:33 +02003647 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07003648
Radim Krčmář0790ec12015-03-17 14:02:32 +01003649 if (enable_unrestricted_guest)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003650 msrs->secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01003651 SECONDARY_EXEC_UNRESTRICTED_GUEST;
3652
Paolo Bonzini2cf7ea92018-10-03 10:34:00 +02003653 if (flexpriority_enabled)
3654 msrs->secondary_ctls_high |=
3655 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3656
Jan Kiszkac18911a2013-03-13 16:06:41 +01003657 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08003658 rdmsr(MSR_IA32_VMX_MISC,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003659 msrs->misc_low,
3660 msrs->misc_high);
3661 msrs->misc_low &= VMX_MISC_SAVE_EFER_LMA;
3662 msrs->misc_low |=
Jim Mattsonf4160e42018-05-29 09:11:33 -07003663 MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS |
Wincy Vanb9c237b2015-02-03 23:56:30 +08003664 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01003665 VMX_MISC_ACTIVITY_HLT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003666 msrs->misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003667
3668 /*
3669 * This MSR reports some information about VMX support. We
3670 * should return information about the VMX we emulate for the
3671 * guest, and the VMCS structure we give it - not about the
3672 * VMX support of the underlying hardware.
3673 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003674 msrs->basic =
David Matlack62cc6b9d2016-11-29 18:14:07 -08003675 VMCS12_REVISION |
3676 VMX_BASIC_TRUE_CTLS |
3677 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
3678 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
3679
3680 if (cpu_has_vmx_basic_inout())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003681 msrs->basic |= VMX_BASIC_INOUT;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003682
3683 /*
David Matlack8322ebb2016-11-29 18:14:09 -08003684 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08003685 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
3686 * We picked the standard core2 setting.
3687 */
3688#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
3689#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003690 msrs->cr0_fixed0 = VMXON_CR0_ALWAYSON;
3691 msrs->cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08003692
3693 /* These MSRs specify bits which the guest must keep fixed off. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003694 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, msrs->cr0_fixed1);
3695 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, msrs->cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08003696
3697 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003698 msrs->vmcs_enum = VMCS12_MAX_FIELD_INDEX << 1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003699}
3700
David Matlack38991522016-11-29 18:14:08 -08003701/*
3702 * if fixed0[i] == 1: val[i] must be 1
3703 * if fixed1[i] == 0: val[i] must be 0
3704 */
3705static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
3706{
3707 return ((val & fixed1) | fixed0) == val;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003708}
3709
3710static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
3711{
David Matlack38991522016-11-29 18:14:08 -08003712 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003713}
3714
3715static inline u64 vmx_control_msr(u32 low, u32 high)
3716{
3717 return low | ((u64)high << 32);
3718}
3719
David Matlack62cc6b9d2016-11-29 18:14:07 -08003720static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
3721{
3722 superset &= mask;
3723 subset &= mask;
3724
3725 return (superset | subset) == superset;
3726}
3727
3728static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
3729{
3730 const u64 feature_and_reserved =
3731 /* feature (except bit 48; see below) */
3732 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
3733 /* reserved */
3734 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003735 u64 vmx_basic = vmx->nested.msrs.basic;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003736
3737 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
3738 return -EINVAL;
3739
3740 /*
3741 * KVM does not emulate a version of VMX that constrains physical
3742 * addresses of VMX structures (e.g. VMCS) to 32-bits.
3743 */
3744 if (data & BIT_ULL(48))
3745 return -EINVAL;
3746
3747 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
3748 vmx_basic_vmcs_revision_id(data))
3749 return -EINVAL;
3750
3751 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
3752 return -EINVAL;
3753
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003754 vmx->nested.msrs.basic = data;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003755 return 0;
3756}
3757
3758static int
3759vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3760{
3761 u64 supported;
3762 u32 *lowp, *highp;
3763
3764 switch (msr_index) {
3765 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003766 lowp = &vmx->nested.msrs.pinbased_ctls_low;
3767 highp = &vmx->nested.msrs.pinbased_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003768 break;
3769 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003770 lowp = &vmx->nested.msrs.procbased_ctls_low;
3771 highp = &vmx->nested.msrs.procbased_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003772 break;
3773 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003774 lowp = &vmx->nested.msrs.exit_ctls_low;
3775 highp = &vmx->nested.msrs.exit_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003776 break;
3777 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003778 lowp = &vmx->nested.msrs.entry_ctls_low;
3779 highp = &vmx->nested.msrs.entry_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003780 break;
3781 case MSR_IA32_VMX_PROCBASED_CTLS2:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003782 lowp = &vmx->nested.msrs.secondary_ctls_low;
3783 highp = &vmx->nested.msrs.secondary_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003784 break;
3785 default:
3786 BUG();
3787 }
3788
3789 supported = vmx_control_msr(*lowp, *highp);
3790
3791 /* Check must-be-1 bits are still 1. */
3792 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
3793 return -EINVAL;
3794
3795 /* Check must-be-0 bits are still 0. */
3796 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
3797 return -EINVAL;
3798
3799 *lowp = data;
3800 *highp = data >> 32;
3801 return 0;
3802}
3803
3804static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
3805{
3806 const u64 feature_and_reserved_bits =
3807 /* feature */
3808 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
3809 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
3810 /* reserved */
3811 GENMASK_ULL(13, 9) | BIT_ULL(31);
3812 u64 vmx_misc;
3813
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003814 vmx_misc = vmx_control_msr(vmx->nested.msrs.misc_low,
3815 vmx->nested.msrs.misc_high);
David Matlack62cc6b9d2016-11-29 18:14:07 -08003816
3817 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
3818 return -EINVAL;
3819
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003820 if ((vmx->nested.msrs.pinbased_ctls_high &
David Matlack62cc6b9d2016-11-29 18:14:07 -08003821 PIN_BASED_VMX_PREEMPTION_TIMER) &&
3822 vmx_misc_preemption_timer_rate(data) !=
3823 vmx_misc_preemption_timer_rate(vmx_misc))
3824 return -EINVAL;
3825
3826 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
3827 return -EINVAL;
3828
3829 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
3830 return -EINVAL;
3831
3832 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
3833 return -EINVAL;
3834
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003835 vmx->nested.msrs.misc_low = data;
3836 vmx->nested.msrs.misc_high = data >> 32;
Jim Mattsonf4160e42018-05-29 09:11:33 -07003837
3838 /*
3839 * If L1 has read-only VM-exit information fields, use the
3840 * less permissive vmx_vmwrite_bitmap to specify write
3841 * permissions for the shadow VMCS.
3842 */
3843 if (enable_shadow_vmcs && !nested_cpu_has_vmwrite_any_field(&vmx->vcpu))
3844 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
3845
David Matlack62cc6b9d2016-11-29 18:14:07 -08003846 return 0;
3847}
3848
3849static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
3850{
3851 u64 vmx_ept_vpid_cap;
3852
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003853 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.msrs.ept_caps,
3854 vmx->nested.msrs.vpid_caps);
David Matlack62cc6b9d2016-11-29 18:14:07 -08003855
3856 /* Every bit is either reserved or a feature bit. */
3857 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
3858 return -EINVAL;
3859
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003860 vmx->nested.msrs.ept_caps = data;
3861 vmx->nested.msrs.vpid_caps = data >> 32;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003862 return 0;
3863}
3864
3865static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3866{
3867 u64 *msr;
3868
3869 switch (msr_index) {
3870 case MSR_IA32_VMX_CR0_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003871 msr = &vmx->nested.msrs.cr0_fixed0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003872 break;
3873 case MSR_IA32_VMX_CR4_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003874 msr = &vmx->nested.msrs.cr4_fixed0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003875 break;
3876 default:
3877 BUG();
3878 }
3879
3880 /*
3881 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3882 * must be 1 in the restored value.
3883 */
3884 if (!is_bitwise_subset(data, *msr, -1ULL))
3885 return -EINVAL;
3886
3887 *msr = data;
3888 return 0;
3889}
3890
3891/*
3892 * Called when userspace is restoring VMX MSRs.
3893 *
3894 * Returns 0 on success, non-0 otherwise.
3895 */
3896static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3897{
3898 struct vcpu_vmx *vmx = to_vmx(vcpu);
3899
Jim Mattsona943ac52018-05-29 09:11:32 -07003900 /*
3901 * Don't allow changes to the VMX capability MSRs while the vCPU
3902 * is in VMX operation.
3903 */
3904 if (vmx->nested.vmxon)
3905 return -EBUSY;
3906
David Matlack62cc6b9d2016-11-29 18:14:07 -08003907 switch (msr_index) {
3908 case MSR_IA32_VMX_BASIC:
3909 return vmx_restore_vmx_basic(vmx, data);
3910 case MSR_IA32_VMX_PINBASED_CTLS:
3911 case MSR_IA32_VMX_PROCBASED_CTLS:
3912 case MSR_IA32_VMX_EXIT_CTLS:
3913 case MSR_IA32_VMX_ENTRY_CTLS:
3914 /*
3915 * The "non-true" VMX capability MSRs are generated from the
3916 * "true" MSRs, so we do not support restoring them directly.
3917 *
3918 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3919 * should restore the "true" MSRs with the must-be-1 bits
3920 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3921 * DEFAULT SETTINGS".
3922 */
3923 return -EINVAL;
3924 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3925 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3926 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3927 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3928 case MSR_IA32_VMX_PROCBASED_CTLS2:
3929 return vmx_restore_control_msr(vmx, msr_index, data);
3930 case MSR_IA32_VMX_MISC:
3931 return vmx_restore_vmx_misc(vmx, data);
3932 case MSR_IA32_VMX_CR0_FIXED0:
3933 case MSR_IA32_VMX_CR4_FIXED0:
3934 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3935 case MSR_IA32_VMX_CR0_FIXED1:
3936 case MSR_IA32_VMX_CR4_FIXED1:
3937 /*
3938 * These MSRs are generated based on the vCPU's CPUID, so we
3939 * do not support restoring them directly.
3940 */
3941 return -EINVAL;
3942 case MSR_IA32_VMX_EPT_VPID_CAP:
3943 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3944 case MSR_IA32_VMX_VMCS_ENUM:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003945 vmx->nested.msrs.vmcs_enum = data;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003946 return 0;
3947 default:
3948 /*
3949 * The rest of the VMX capability MSRs do not support restore.
3950 */
3951 return -EINVAL;
3952 }
3953}
3954
Jan Kiszkacae50132014-01-04 18:47:22 +01003955/* Returns 0 on success, non-0 otherwise. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003956static int vmx_get_vmx_msr(struct nested_vmx_msrs *msrs, u32 msr_index, u64 *pdata)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003957{
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003958 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003959 case MSR_IA32_VMX_BASIC:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003960 *pdata = msrs->basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003961 break;
3962 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3963 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003964 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003965 msrs->pinbased_ctls_low,
3966 msrs->pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003967 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3968 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003969 break;
3970 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3971 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003972 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003973 msrs->procbased_ctls_low,
3974 msrs->procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003975 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3976 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003977 break;
3978 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3979 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003980 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003981 msrs->exit_ctls_low,
3982 msrs->exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003983 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3984 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003985 break;
3986 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3987 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003988 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003989 msrs->entry_ctls_low,
3990 msrs->entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003991 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3992 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003993 break;
3994 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003995 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003996 msrs->misc_low,
3997 msrs->misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003998 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003999 case MSR_IA32_VMX_CR0_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004000 *pdata = msrs->cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004001 break;
4002 case MSR_IA32_VMX_CR0_FIXED1:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004003 *pdata = msrs->cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004004 break;
4005 case MSR_IA32_VMX_CR4_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004006 *pdata = msrs->cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004007 break;
4008 case MSR_IA32_VMX_CR4_FIXED1:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004009 *pdata = msrs->cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004010 break;
4011 case MSR_IA32_VMX_VMCS_ENUM:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004012 *pdata = msrs->vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004013 break;
4014 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08004015 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004016 msrs->secondary_ctls_low,
4017 msrs->secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004018 break;
4019 case MSR_IA32_VMX_EPT_VPID_CAP:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004020 *pdata = msrs->ept_caps |
4021 ((u64)msrs->vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004022 break;
Bandan Das27c42a12017-08-03 15:54:42 -04004023 case MSR_IA32_VMX_VMFUNC:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004024 *pdata = msrs->vmfunc_controls;
Bandan Das27c42a12017-08-03 15:54:42 -04004025 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004026 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004027 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08004028 }
4029
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004030 return 0;
4031}
4032
Haozhong Zhang37e4c992016-06-22 14:59:55 +08004033static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
4034 uint64_t val)
4035{
4036 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
4037
4038 return !(val & ~valid_bits);
4039}
4040
Tom Lendacky801e4592018-02-21 13:39:51 -06004041static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
4042{
Paolo Bonzini13893092018-02-26 13:40:09 +01004043 switch (msr->index) {
4044 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
4045 if (!nested)
4046 return 1;
4047 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
4048 default:
4049 return 1;
4050 }
4051
4052 return 0;
Tom Lendacky801e4592018-02-21 13:39:51 -06004053}
4054
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004055/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004056 * Reads an msr value (of 'msr_index') into 'pdata'.
4057 * Returns 0 on success, non-0 otherwise.
4058 * Assumes vcpu_load() was already called.
4059 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004060static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004061{
Borislav Petkova6cb0992017-12-20 12:50:28 +01004062 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004063 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004064
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004065 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004066#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004067 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004068 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004069 break;
4070 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004071 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004072 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03004073 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07004074 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03004075 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03004076#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004077 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004078 return kvm_get_msr_common(vcpu, msr_info);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004079 case MSR_IA32_SPEC_CTRL:
4080 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004081 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
4082 return 1;
4083
4084 msr_info->data = to_vmx(vcpu)->spec_ctrl;
4085 break;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +01004086 case MSR_IA32_ARCH_CAPABILITIES:
4087 if (!msr_info->host_initiated &&
4088 !guest_cpuid_has(vcpu, X86_FEATURE_ARCH_CAPABILITIES))
4089 return 1;
4090 msr_info->data = to_vmx(vcpu)->arch_capabilities;
4091 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004092 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004093 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004094 break;
4095 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004096 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004097 break;
4098 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004099 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004100 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00004101 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08004102 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02004103 (!msr_info->host_initiated &&
4104 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01004105 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004106 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00004107 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08004108 case MSR_IA32_MCG_EXT_CTL:
4109 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01004110 !(vmx->msr_ia32_feature_control &
Ashok Rajc45dcc72016-06-22 14:59:56 +08004111 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01004112 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08004113 msr_info->data = vcpu->arch.mcg_ext_ctl;
4114 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01004115 case MSR_IA32_FEATURE_CONTROL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01004116 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01004117 break;
4118 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
4119 if (!nested_vmx_allowed(vcpu))
4120 return 1;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004121 return vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
4122 &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08004123 case MSR_IA32_XSS:
4124 if (!vmx_xsaves_supported())
4125 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004126 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08004127 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004128 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02004129 if (!msr_info->host_initiated &&
4130 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004131 return 1;
4132 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004133 default:
Borislav Petkova6cb0992017-12-20 12:50:28 +01004134 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08004135 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004136 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08004137 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004138 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004139 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004140 }
4141
Avi Kivity6aa8b732006-12-10 02:21:36 -08004142 return 0;
4143}
4144
Jan Kiszkacae50132014-01-04 18:47:22 +01004145static void vmx_leave_nested(struct kvm_vcpu *vcpu);
4146
Avi Kivity6aa8b732006-12-10 02:21:36 -08004147/*
4148 * Writes msr value into into the appropriate "register".
4149 * Returns 0 on success, non-0 otherwise.
4150 * Assumes vcpu_load() was already called.
4151 */
Will Auld8fe8ab42012-11-29 12:42:12 -08004152static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004153{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004154 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004155 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03004156 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08004157 u32 msr_index = msr_info->index;
4158 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03004159
Avi Kivity6aa8b732006-12-10 02:21:36 -08004160 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08004161 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08004162 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03004163 break;
Avi Kivity16175a72009-03-23 22:13:44 +02004164#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004165 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03004166 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004167 vmcs_writel(GUEST_FS_BASE, data);
4168 break;
4169 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03004170 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004171 vmcs_writel(GUEST_GS_BASE, data);
4172 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03004173 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07004174 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03004175 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004176#endif
4177 case MSR_IA32_SYSENTER_CS:
4178 vmcs_write32(GUEST_SYSENTER_CS, data);
4179 break;
4180 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02004181 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004182 break;
4183 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02004184 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004185 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00004186 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08004187 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02004188 (!msr_info->host_initiated &&
4189 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01004190 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08004191 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07004192 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004193 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08004194 vmcs_write64(GUEST_BNDCFGS, data);
4195 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004196 case MSR_IA32_SPEC_CTRL:
4197 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004198 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
4199 return 1;
4200
4201 /* The STIBP bit doesn't fault even if it's not advertised */
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +02004202 if (data & ~(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004203 return 1;
4204
4205 vmx->spec_ctrl = data;
4206
4207 if (!data)
4208 break;
4209
4210 /*
4211 * For non-nested:
4212 * When it's written (to non-zero) for the first time, pass
4213 * it through.
4214 *
4215 * For nested:
4216 * The handling of the MSR bitmap for L2 guests is done in
4217 * nested_vmx_merge_msr_bitmap. We should not touch the
4218 * vmcs02.msr_bitmap here since it gets completely overwritten
4219 * in the merging. We update the vmcs01 here for L1 as well
4220 * since it will end up touching the MSR anyway now.
4221 */
4222 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
4223 MSR_IA32_SPEC_CTRL,
4224 MSR_TYPE_RW);
4225 break;
Ashok Raj15d45072018-02-01 22:59:43 +01004226 case MSR_IA32_PRED_CMD:
4227 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01004228 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
4229 return 1;
4230
4231 if (data & ~PRED_CMD_IBPB)
4232 return 1;
4233
4234 if (!data)
4235 break;
4236
4237 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
4238
4239 /*
4240 * For non-nested:
4241 * When it's written (to non-zero) for the first time, pass
4242 * it through.
4243 *
4244 * For nested:
4245 * The handling of the MSR bitmap for L2 guests is done in
4246 * nested_vmx_merge_msr_bitmap. We should not touch the
4247 * vmcs02.msr_bitmap here since it gets completely overwritten
4248 * in the merging.
4249 */
4250 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
4251 MSR_TYPE_W);
4252 break;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +01004253 case MSR_IA32_ARCH_CAPABILITIES:
4254 if (!msr_info->host_initiated)
4255 return 1;
4256 vmx->arch_capabilities = data;
4257 break;
Sheng Yang468d4722008-10-09 16:01:55 +08004258 case MSR_IA32_CR_PAT:
4259 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03004260 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
4261 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08004262 vmcs_write64(GUEST_IA32_PAT, data);
4263 vcpu->arch.pat = data;
4264 break;
4265 }
Will Auld8fe8ab42012-11-29 12:42:12 -08004266 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004267 break;
Will Auldba904632012-11-29 12:42:50 -08004268 case MSR_IA32_TSC_ADJUST:
4269 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004270 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08004271 case MSR_IA32_MCG_EXT_CTL:
4272 if ((!msr_info->host_initiated &&
4273 !(to_vmx(vcpu)->msr_ia32_feature_control &
4274 FEATURE_CONTROL_LMCE)) ||
4275 (data & ~MCG_EXT_CTL_LMCE_EN))
4276 return 1;
4277 vcpu->arch.mcg_ext_ctl = data;
4278 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01004279 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08004280 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08004281 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01004282 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
4283 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08004284 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01004285 if (msr_info->host_initiated && data == 0)
4286 vmx_leave_nested(vcpu);
4287 break;
4288 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08004289 if (!msr_info->host_initiated)
4290 return 1; /* they are read-only */
4291 if (!nested_vmx_allowed(vcpu))
4292 return 1;
4293 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08004294 case MSR_IA32_XSS:
4295 if (!vmx_xsaves_supported())
4296 return 1;
4297 /*
4298 * The only supported bit as of Skylake is bit 8, but
4299 * it is not supported on KVM.
4300 */
4301 if (data != 0)
4302 return 1;
4303 vcpu->arch.ia32_xss = data;
4304 if (vcpu->arch.ia32_xss != host_xss)
4305 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04004306 vcpu->arch.ia32_xss, host_xss, false);
Wanpeng Li20300092014-12-02 19:14:59 +08004307 else
4308 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
4309 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004310 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02004311 if (!msr_info->host_initiated &&
4312 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004313 return 1;
4314 /* Check reserved bit, higher 32 bits should be zero */
4315 if ((data >> 32) != 0)
4316 return 1;
4317 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004318 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10004319 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08004320 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07004321 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08004322 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03004323 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
4324 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07004325 ret = kvm_set_shared_msr(msr->index, msr->data,
4326 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03004327 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07004328 if (ret)
4329 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03004330 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08004331 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004332 }
Will Auld8fe8ab42012-11-29 12:42:12 -08004333 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004334 }
4335
Eddie Dong2cc51562007-05-21 07:28:09 +03004336 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004337}
4338
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03004339static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004340{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03004341 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
4342 switch (reg) {
4343 case VCPU_REGS_RSP:
4344 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
4345 break;
4346 case VCPU_REGS_RIP:
4347 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
4348 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004349 case VCPU_EXREG_PDPTR:
4350 if (enable_ept)
4351 ept_save_pdptrs(vcpu);
4352 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03004353 default:
4354 break;
4355 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004356}
4357
Avi Kivity6aa8b732006-12-10 02:21:36 -08004358static __init int cpu_has_kvm_support(void)
4359{
Eduardo Habkost6210e372008-11-17 19:03:16 -02004360 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08004361}
4362
4363static __init int vmx_disabled_by_bios(void)
4364{
4365 u64 msr;
4366
4367 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04004368 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08004369 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04004370 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
4371 && tboot_enabled())
4372 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08004373 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04004374 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08004375 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08004376 && !tboot_enabled()) {
4377 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08004378 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04004379 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08004380 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08004381 /* launched w/o TXT and VMX disabled */
4382 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
4383 && !tboot_enabled())
4384 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04004385 }
4386
4387 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004388}
4389
Dongxiao Xu7725b892010-05-11 18:29:38 +08004390static void kvm_cpu_vmxon(u64 addr)
4391{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01004392 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03004393 intel_pt_handle_vmx(1);
4394
Dongxiao Xu7725b892010-05-11 18:29:38 +08004395 asm volatile (ASM_VMX_VMXON_RAX
4396 : : "a"(&addr), "m"(addr)
4397 : "memory", "cc");
4398}
4399
Radim Krčmář13a34e02014-08-28 15:13:03 +02004400static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004401{
4402 int cpu = raw_smp_processor_id();
4403 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04004404 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004405
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004406 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02004407 return -EBUSY;
4408
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01004409 /*
4410 * This can happen if we hot-added a CPU but failed to allocate
4411 * VP assist page for it.
4412 */
4413 if (static_branch_unlikely(&enable_evmcs) &&
4414 !hv_get_vp_assist_page(cpu))
4415 return -EFAULT;
4416
Nadav Har'Eld462b812011-05-24 15:26:10 +03004417 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08004418 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
4419 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08004420
4421 /*
4422 * Now we can enable the vmclear operation in kdump
4423 * since the loaded_vmcss_on_cpu list on this cpu
4424 * has been initialized.
4425 *
4426 * Though the cpu is not in VMX operation now, there
4427 * is no problem to enable the vmclear operation
4428 * for the loaded_vmcss_on_cpu list is empty!
4429 */
4430 crash_enable_local_vmclear(cpu);
4431
Avi Kivity6aa8b732006-12-10 02:21:36 -08004432 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04004433
4434 test_bits = FEATURE_CONTROL_LOCKED;
4435 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
4436 if (tboot_enabled())
4437 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
4438
4439 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004440 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04004441 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
4442 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01004443 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02004444 if (enable_ept)
4445 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02004446
4447 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004448}
4449
Nadav Har'Eld462b812011-05-24 15:26:10 +03004450static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03004451{
4452 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03004453 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03004454
Nadav Har'Eld462b812011-05-24 15:26:10 +03004455 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
4456 loaded_vmcss_on_cpu_link)
4457 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03004458}
4459
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02004460
4461/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
4462 * tricks.
4463 */
4464static void kvm_cpu_vmxoff(void)
4465{
4466 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03004467
4468 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01004469 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02004470}
4471
Radim Krčmář13a34e02014-08-28 15:13:03 +02004472static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004473{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01004474 vmclear_local_loaded_vmcss();
4475 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08004476}
4477
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004478static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04004479 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004480{
4481 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004482 u32 ctl = ctl_min | ctl_opt;
4483
4484 rdmsr(msr, vmx_msr_low, vmx_msr_high);
4485
4486 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
4487 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
4488
4489 /* Ensure minimum (required) set of control bits are supported. */
4490 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004491 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004492
4493 *result = ctl;
4494 return 0;
4495}
4496
Avi Kivity110312c2010-12-21 12:54:20 +02004497static __init bool allow_1_setting(u32 msr, u32 ctl)
4498{
4499 u32 vmx_msr_low, vmx_msr_high;
4500
4501 rdmsr(msr, vmx_msr_low, vmx_msr_high);
4502 return vmx_msr_high & ctl;
4503}
4504
Yang, Sheng002c7f72007-07-31 14:23:01 +03004505static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004506{
4507 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08004508 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004509 u32 _pin_based_exec_control = 0;
4510 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004511 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004512 u32 _vmexit_control = 0;
4513 u32 _vmentry_control = 0;
4514
Paolo Bonzini13893092018-02-26 13:40:09 +01004515 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05304516 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004517#ifdef CONFIG_X86_64
4518 CPU_BASED_CR8_LOAD_EXITING |
4519 CPU_BASED_CR8_STORE_EXITING |
4520#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08004521 CPU_BASED_CR3_LOAD_EXITING |
4522 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e22017-12-12 16:44:21 +08004523 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004524 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03004525 CPU_BASED_USE_TSC_OFFSETING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07004526 CPU_BASED_MWAIT_EXITING |
4527 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02004528 CPU_BASED_INVLPG_EXITING |
4529 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06004530
Sheng Yangf78e0e22007-10-29 09:40:42 +08004531 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08004532 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08004533 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004534 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
4535 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004536 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004537#ifdef CONFIG_X86_64
4538 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
4539 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
4540 ~CPU_BASED_CR8_STORE_EXITING;
4541#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08004542 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08004543 min2 = 0;
4544 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08004545 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08004546 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08004547 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004548 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004549 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004550 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02004551 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00004552 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08004553 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08004554 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03004555 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08004556 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08004557 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02004558 SECONDARY_EXEC_RDSEED_EXITING |
4559 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004560 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04004561 SECONDARY_EXEC_TSC_SCALING |
Sean Christopherson0b665d32018-08-14 09:33:34 -07004562 SECONDARY_EXEC_ENABLE_VMFUNC |
4563 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08004564 if (adjust_vmx_controls(min2, opt2,
4565 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08004566 &_cpu_based_2nd_exec_control) < 0)
4567 return -EIO;
4568 }
4569#ifndef CONFIG_X86_64
4570 if (!(_cpu_based_2nd_exec_control &
4571 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
4572 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
4573#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08004574
4575 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
4576 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08004577 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08004578 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
4579 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08004580
Wanpeng Li61f1dd92017-10-18 16:02:19 -07004581 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
4582 &vmx_capability.ept, &vmx_capability.vpid);
4583
Sheng Yangd56f5462008-04-25 10:13:16 +08004584 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03004585 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
4586 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03004587 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
4588 CPU_BASED_CR3_STORE_EXITING |
4589 CPU_BASED_INVLPG_EXITING);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07004590 } else if (vmx_capability.ept) {
4591 vmx_capability.ept = 0;
4592 pr_warn_once("EPT CAP should not exist if not support "
4593 "1-setting enable EPT VM-execution control\n");
4594 }
4595 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
4596 vmx_capability.vpid) {
4597 vmx_capability.vpid = 0;
4598 pr_warn_once("VPID CAP should not exist if not support "
4599 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08004600 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004601
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02004602 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004603#ifdef CONFIG_X86_64
4604 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
4605#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08004606 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02004607 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004608 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
4609 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004610 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004611
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004612 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
4613 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
4614 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004615 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
4616 &_pin_based_exec_control) < 0)
4617 return -EIO;
4618
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02004619 if (cpu_has_broken_vmx_preemption_timer())
4620 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004621 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02004622 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08004623 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
4624
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01004625 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00004626 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004627 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
4628 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004629 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004630
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08004631 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004632
4633 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
4634 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004635 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004636
4637#ifdef CONFIG_X86_64
4638 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
4639 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03004640 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004641#endif
4642
4643 /* Require Write-Back (WB) memory type for VMCS accesses. */
4644 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004645 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004646
Yang, Sheng002c7f72007-07-31 14:23:01 +03004647 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02004648 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03004649 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01004650
Liran Alon2307af12018-06-29 22:59:04 +03004651 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004652
Yang, Sheng002c7f72007-07-31 14:23:01 +03004653 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
4654 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004655 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03004656 vmcs_conf->vmexit_ctrl = _vmexit_control;
4657 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004658
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01004659 if (static_branch_unlikely(&enable_evmcs))
4660 evmcs_sanitize_exec_ctrls(vmcs_conf);
4661
Avi Kivity110312c2010-12-21 12:54:20 +02004662 cpu_has_load_ia32_efer =
4663 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
4664 VM_ENTRY_LOAD_IA32_EFER)
4665 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
4666 VM_EXIT_LOAD_IA32_EFER);
4667
Gleb Natapov8bf00a52011-10-05 14:01:22 +02004668 cpu_has_load_perf_global_ctrl =
4669 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
4670 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
4671 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
4672 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
4673
4674 /*
4675 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02004676 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02004677 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
4678 *
4679 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
4680 *
4681 * AAK155 (model 26)
4682 * AAP115 (model 30)
4683 * AAT100 (model 37)
4684 * BC86,AAY89,BD102 (model 44)
4685 * BA97 (model 46)
4686 *
4687 */
4688 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
4689 switch (boot_cpu_data.x86_model) {
4690 case 26:
4691 case 30:
4692 case 37:
4693 case 44:
4694 case 46:
4695 cpu_has_load_perf_global_ctrl = false;
4696 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
4697 "does not work properly. Using workaround\n");
4698 break;
4699 default:
4700 break;
4701 }
4702 }
4703
Borislav Petkov782511b2016-04-04 22:25:03 +02004704 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08004705 rdmsrl(MSR_IA32_XSS, host_xss);
4706
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004707 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08004708}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004709
Liran Alon491a6032018-06-23 02:35:12 +03004710static struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004711{
4712 int node = cpu_to_node(cpu);
4713 struct page *pages;
4714 struct vmcs *vmcs;
4715
Vlastimil Babka96db8002015-09-08 15:03:50 -07004716 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004717 if (!pages)
4718 return NULL;
4719 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004720 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03004721
4722 /* KVM supports Enlightened VMCS v1 only */
4723 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03004724 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03004725 else
Liran Alon392b2f22018-06-23 02:35:01 +03004726 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03004727
Liran Alon491a6032018-06-23 02:35:12 +03004728 if (shadow)
4729 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004730 return vmcs;
4731}
4732
Avi Kivity6aa8b732006-12-10 02:21:36 -08004733static void free_vmcs(struct vmcs *vmcs)
4734{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004735 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004736}
4737
Nadav Har'Eld462b812011-05-24 15:26:10 +03004738/*
4739 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
4740 */
4741static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
4742{
4743 if (!loaded_vmcs->vmcs)
4744 return;
4745 loaded_vmcs_clear(loaded_vmcs);
4746 free_vmcs(loaded_vmcs->vmcs);
4747 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004748 if (loaded_vmcs->msr_bitmap)
4749 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07004750 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03004751}
4752
Liran Alon491a6032018-06-23 02:35:12 +03004753static struct vmcs *alloc_vmcs(bool shadow)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004754{
Liran Alon491a6032018-06-23 02:35:12 +03004755 return alloc_vmcs_cpu(shadow, raw_smp_processor_id());
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004756}
4757
4758static int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
4759{
Liran Alon491a6032018-06-23 02:35:12 +03004760 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004761 if (!loaded_vmcs->vmcs)
4762 return -ENOMEM;
4763
4764 loaded_vmcs->shadow_vmcs = NULL;
4765 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004766
4767 if (cpu_has_vmx_msr_bitmap()) {
4768 loaded_vmcs->msr_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
4769 if (!loaded_vmcs->msr_bitmap)
4770 goto out_vmcs;
4771 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02004772
Arnd Bergmann1f008e12018-05-25 17:36:17 +02004773 if (IS_ENABLED(CONFIG_HYPERV) &&
4774 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02004775 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
4776 struct hv_enlightened_vmcs *evmcs =
4777 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
4778
4779 evmcs->hv_enlightenments_control.msr_bitmap = 1;
4780 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004781 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07004782
4783 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
4784
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004785 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004786
4787out_vmcs:
4788 free_loaded_vmcs(loaded_vmcs);
4789 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004790}
4791
Sam Ravnborg39959582007-06-01 00:47:13 -07004792static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004793{
4794 int cpu;
4795
Zachary Amsden3230bb42009-09-29 11:38:37 -10004796 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004797 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10004798 per_cpu(vmxarea, cpu) = NULL;
4799 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004800}
4801
Jim Mattsond37f4262017-12-22 12:12:16 -08004802enum vmcs_field_width {
4803 VMCS_FIELD_WIDTH_U16 = 0,
4804 VMCS_FIELD_WIDTH_U64 = 1,
4805 VMCS_FIELD_WIDTH_U32 = 2,
4806 VMCS_FIELD_WIDTH_NATURAL_WIDTH = 3
Jim Mattson85fd5142017-07-07 12:51:41 -07004807};
4808
Jim Mattsond37f4262017-12-22 12:12:16 -08004809static inline int vmcs_field_width(unsigned long field)
Jim Mattson85fd5142017-07-07 12:51:41 -07004810{
4811 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
Jim Mattsond37f4262017-12-22 12:12:16 -08004812 return VMCS_FIELD_WIDTH_U32;
Jim Mattson85fd5142017-07-07 12:51:41 -07004813 return (field >> 13) & 0x3 ;
4814}
4815
4816static inline int vmcs_field_readonly(unsigned long field)
4817{
4818 return (((field >> 10) & 0x3) == 1);
4819}
4820
Bandan Dasfe2b2012014-04-21 15:20:14 -04004821static void init_vmcs_shadow_fields(void)
4822{
4823 int i, j;
4824
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004825 for (i = j = 0; i < max_shadow_read_only_fields; i++) {
4826 u16 field = shadow_read_only_fields[i];
Jim Mattsond37f4262017-12-22 12:12:16 -08004827 if (vmcs_field_width(field) == VMCS_FIELD_WIDTH_U64 &&
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004828 (i + 1 == max_shadow_read_only_fields ||
4829 shadow_read_only_fields[i + 1] != field + 1))
4830 pr_err("Missing field from shadow_read_only_field %x\n",
4831 field + 1);
4832
4833 clear_bit(field, vmx_vmread_bitmap);
4834#ifdef CONFIG_X86_64
4835 if (field & 1)
4836 continue;
4837#endif
4838 if (j < i)
4839 shadow_read_only_fields[j] = field;
4840 j++;
4841 }
4842 max_shadow_read_only_fields = j;
Bandan Dasfe2b2012014-04-21 15:20:14 -04004843
4844 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004845 u16 field = shadow_read_write_fields[i];
Jim Mattsond37f4262017-12-22 12:12:16 -08004846 if (vmcs_field_width(field) == VMCS_FIELD_WIDTH_U64 &&
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004847 (i + 1 == max_shadow_read_write_fields ||
4848 shadow_read_write_fields[i + 1] != field + 1))
4849 pr_err("Missing field from shadow_read_write_field %x\n",
4850 field + 1);
4851
Paolo Bonzinic5d167b2017-12-13 11:05:19 +01004852 /*
4853 * PML and the preemption timer can be emulated, but the
4854 * processor cannot vmwrite to fields that don't exist
4855 * on bare metal.
4856 */
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004857 switch (field) {
Paolo Bonzinic5d167b2017-12-13 11:05:19 +01004858 case GUEST_PML_INDEX:
4859 if (!cpu_has_vmx_pml())
4860 continue;
4861 break;
4862 case VMX_PREEMPTION_TIMER_VALUE:
4863 if (!cpu_has_vmx_preemption_timer())
4864 continue;
4865 break;
4866 case GUEST_INTR_STATUS:
4867 if (!cpu_has_vmx_apicv())
Bandan Dasfe2b2012014-04-21 15:20:14 -04004868 continue;
4869 break;
4870 default:
4871 break;
4872 }
4873
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004874 clear_bit(field, vmx_vmwrite_bitmap);
4875 clear_bit(field, vmx_vmread_bitmap);
4876#ifdef CONFIG_X86_64
4877 if (field & 1)
4878 continue;
4879#endif
Bandan Dasfe2b2012014-04-21 15:20:14 -04004880 if (j < i)
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004881 shadow_read_write_fields[j] = field;
Bandan Dasfe2b2012014-04-21 15:20:14 -04004882 j++;
4883 }
4884 max_shadow_read_write_fields = j;
Bandan Dasfe2b2012014-04-21 15:20:14 -04004885}
4886
Avi Kivity6aa8b732006-12-10 02:21:36 -08004887static __init int alloc_kvm_area(void)
4888{
4889 int cpu;
4890
Zachary Amsden3230bb42009-09-29 11:38:37 -10004891 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004892 struct vmcs *vmcs;
4893
Liran Alon491a6032018-06-23 02:35:12 +03004894 vmcs = alloc_vmcs_cpu(false, cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004895 if (!vmcs) {
4896 free_kvm_area();
4897 return -ENOMEM;
4898 }
4899
Liran Alon2307af12018-06-29 22:59:04 +03004900 /*
4901 * When eVMCS is enabled, alloc_vmcs_cpu() sets
4902 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
4903 * revision_id reported by MSR_IA32_VMX_BASIC.
4904 *
4905 * However, even though not explictly documented by
4906 * TLFS, VMXArea passed as VMXON argument should
4907 * still be marked with revision_id reported by
4908 * physical CPU.
4909 */
4910 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03004911 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03004912
Avi Kivity6aa8b732006-12-10 02:21:36 -08004913 per_cpu(vmxarea, cpu) = vmcs;
4914 }
4915 return 0;
4916}
4917
Gleb Natapov91b0aa22013-01-21 15:36:47 +02004918static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02004919 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004920{
Gleb Natapovd99e4152012-12-20 16:57:45 +02004921 if (!emulate_invalid_guest_state) {
4922 /*
4923 * CS and SS RPL should be equal during guest entry according
4924 * to VMX spec, but in reality it is not always so. Since vcpu
4925 * is in the middle of the transition from real mode to
4926 * protected mode it is safe to assume that RPL 0 is a good
4927 * default value.
4928 */
4929 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03004930 save->selector &= ~SEGMENT_RPL_MASK;
4931 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02004932 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004933 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02004934 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004935}
4936
4937static void enter_pmode(struct kvm_vcpu *vcpu)
4938{
4939 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004940 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004941
Gleb Natapovd99e4152012-12-20 16:57:45 +02004942 /*
4943 * Update real mode segment cache. It may be not up-to-date if sement
4944 * register was written while vcpu was in a guest mode.
4945 */
4946 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
4947 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
4948 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
4949 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
4950 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
4951 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
4952
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004953 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004954
Avi Kivity2fb92db2011-04-27 19:42:18 +03004955 vmx_segment_cache_clear(vmx);
4956
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004957 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004958
4959 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004960 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
4961 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004962 vmcs_writel(GUEST_RFLAGS, flags);
4963
Rusty Russell66aee912007-07-17 23:34:16 +10004964 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
4965 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004966
4967 update_exception_bitmap(vcpu);
4968
Gleb Natapov91b0aa22013-01-21 15:36:47 +02004969 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4970 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4971 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4972 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4973 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
4974 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004975}
4976
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004977static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004978{
Mathias Krause772e0312012-08-30 01:30:19 +02004979 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02004980 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004981
Gleb Natapovd99e4152012-12-20 16:57:45 +02004982 var.dpl = 0x3;
4983 if (seg == VCPU_SREG_CS)
4984 var.type = 0x3;
4985
4986 if (!emulate_invalid_guest_state) {
4987 var.selector = var.base >> 4;
4988 var.base = var.base & 0xffff0;
4989 var.limit = 0xffff;
4990 var.g = 0;
4991 var.db = 0;
4992 var.present = 1;
4993 var.s = 1;
4994 var.l = 0;
4995 var.unusable = 0;
4996 var.type = 0x3;
4997 var.avl = 0;
4998 if (save->base & 0xf)
4999 printk_once(KERN_WARNING "kvm: segment base is not "
5000 "paragraph aligned when entering "
5001 "protected mode (seg=%d)", seg);
5002 }
5003
5004 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05005005 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02005006 vmcs_write32(sf->limit, var.limit);
5007 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005008}
5009
5010static void enter_rmode(struct kvm_vcpu *vcpu)
5011{
5012 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03005013 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005014 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005015
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03005016 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
5017 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
5018 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
5019 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
5020 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02005021 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
5022 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03005023
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005024 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005025
Gleb Natapov776e58e2011-03-13 12:34:27 +02005026 /*
5027 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01005028 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02005029 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005030 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02005031 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
5032 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02005033
Avi Kivity2fb92db2011-04-27 19:42:18 +03005034 vmx_segment_cache_clear(vmx);
5035
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005036 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005037 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005038 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5039
5040 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03005041 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005042
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01005043 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005044
5045 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10005046 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005047 update_exception_bitmap(vcpu);
5048
Gleb Natapovd99e4152012-12-20 16:57:45 +02005049 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
5050 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
5051 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
5052 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
5053 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
5054 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03005055
Eddie Dong8668a3c2007-10-10 14:26:45 +08005056 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005057}
5058
Amit Shah401d10d2009-02-20 22:53:37 +05305059static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
5060{
5061 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03005062 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
5063
5064 if (!msr)
5065 return;
Amit Shah401d10d2009-02-20 22:53:37 +05305066
Avi Kivityf6801df2010-01-21 15:31:50 +02005067 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05305068 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02005069 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05305070 msr->data = efer;
5071 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02005072 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05305073
5074 msr->data = efer & ~EFER_LME;
5075 }
5076 setup_msrs(vmx);
5077}
5078
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005079#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005080
5081static void enter_lmode(struct kvm_vcpu *vcpu)
5082{
5083 u32 guest_tr_ar;
5084
Avi Kivity2fb92db2011-04-27 19:42:18 +03005085 vmx_segment_cache_clear(to_vmx(vcpu));
5086
Avi Kivity6aa8b732006-12-10 02:21:36 -08005087 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005088 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02005089 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
5090 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005091 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005092 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
5093 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005094 }
Avi Kivityda38f432010-07-06 11:30:49 +03005095 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005096}
5097
5098static void exit_lmode(struct kvm_vcpu *vcpu)
5099{
Gleb Natapov2961e8762013-11-25 15:37:13 +02005100 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03005101 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005102}
5103
5104#endif
5105
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08005106static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid,
5107 bool invalidate_gpa)
Sheng Yang2384d2b2008-01-17 15:14:33 +08005108{
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08005109 if (enable_ept && (invalidate_gpa || !enable_vpid)) {
Xiao Guangrongdd180b32010-07-03 16:02:42 +08005110 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
5111 return;
Peter Feiner995f00a2017-06-30 17:26:32 -07005112 ept_sync_context(construct_eptp(vcpu, vcpu->arch.mmu.root_hpa));
Jim Mattsonf0b98c02017-03-15 07:56:11 -07005113 } else {
5114 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08005115 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08005116}
5117
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08005118static void vmx_flush_tlb(struct kvm_vcpu *vcpu, bool invalidate_gpa)
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005119{
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08005120 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid, invalidate_gpa);
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005121}
5122
Junaid Shahidfaff8752018-06-29 13:10:05 -07005123static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
5124{
5125 int vpid = to_vmx(vcpu)->vpid;
5126
5127 if (!vpid_sync_vcpu_addr(vpid, addr))
5128 vpid_sync_context(vpid);
5129
5130 /*
5131 * If VPIDs are not supported or enabled, then the above is a no-op.
5132 * But we don't really need a TLB flush in that case anyway, because
5133 * each VM entry/exit includes an implicit flush when VPID is 0.
5134 */
5135}
5136
Avi Kivitye8467fd2009-12-29 18:43:06 +02005137static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
5138{
5139 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
5140
5141 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
5142 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
5143}
5144
Avi Kivityaff48ba2010-12-05 18:56:11 +02005145static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
5146{
Sean Christophersonb4d18512018-03-05 12:04:40 -08005147 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
Avi Kivityaff48ba2010-12-05 18:56:11 +02005148 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
5149 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
5150}
5151
Anthony Liguori25c4c272007-04-27 09:29:21 +03005152static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08005153{
Avi Kivityfc78f512009-12-07 12:16:48 +02005154 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
5155
5156 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
5157 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08005158}
5159
Sheng Yang14394422008-04-28 12:24:45 +08005160static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
5161{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03005162 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
5163
Avi Kivity6de4f3a2009-05-31 22:58:47 +03005164 if (!test_bit(VCPU_EXREG_PDPTR,
5165 (unsigned long *)&vcpu->arch.regs_dirty))
5166 return;
5167
Sheng Yang14394422008-04-28 12:24:45 +08005168 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03005169 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
5170 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
5171 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
5172 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08005173 }
5174}
5175
Avi Kivity8f5d5492009-05-31 18:41:29 +03005176static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
5177{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03005178 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
5179
Avi Kivity8f5d5492009-05-31 18:41:29 +03005180 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03005181 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
5182 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
5183 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
5184 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03005185 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03005186
5187 __set_bit(VCPU_EXREG_PDPTR,
5188 (unsigned long *)&vcpu->arch.regs_avail);
5189 __set_bit(VCPU_EXREG_PDPTR,
5190 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03005191}
5192
David Matlack38991522016-11-29 18:14:08 -08005193static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
5194{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005195 u64 fixed0 = to_vmx(vcpu)->nested.msrs.cr0_fixed0;
5196 u64 fixed1 = to_vmx(vcpu)->nested.msrs.cr0_fixed1;
David Matlack38991522016-11-29 18:14:08 -08005197 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5198
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005199 if (to_vmx(vcpu)->nested.msrs.secondary_ctls_high &
David Matlack38991522016-11-29 18:14:08 -08005200 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5201 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5202 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
5203
5204 return fixed_bits_valid(val, fixed0, fixed1);
5205}
5206
5207static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
5208{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005209 u64 fixed0 = to_vmx(vcpu)->nested.msrs.cr0_fixed0;
5210 u64 fixed1 = to_vmx(vcpu)->nested.msrs.cr0_fixed1;
David Matlack38991522016-11-29 18:14:08 -08005211
5212 return fixed_bits_valid(val, fixed0, fixed1);
5213}
5214
5215static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
5216{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005217 u64 fixed0 = to_vmx(vcpu)->nested.msrs.cr4_fixed0;
5218 u64 fixed1 = to_vmx(vcpu)->nested.msrs.cr4_fixed1;
David Matlack38991522016-11-29 18:14:08 -08005219
5220 return fixed_bits_valid(val, fixed0, fixed1);
5221}
5222
5223/* No difference in the restrictions on guest and host CR4 in VMX operation. */
5224#define nested_guest_cr4_valid nested_cr4_valid
5225#define nested_host_cr4_valid nested_cr4_valid
5226
Nadav Har'El5e1746d2011-05-25 23:03:24 +03005227static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08005228
5229static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
5230 unsigned long cr0,
5231 struct kvm_vcpu *vcpu)
5232{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03005233 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
5234 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08005235 if (!(cr0 & X86_CR0_PG)) {
5236 /* From paging/starting to nonpaging */
5237 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08005238 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08005239 (CPU_BASED_CR3_LOAD_EXITING |
5240 CPU_BASED_CR3_STORE_EXITING));
5241 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02005242 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08005243 } else if (!is_paging(vcpu)) {
5244 /* From nonpaging to paging */
5245 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08005246 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08005247 ~(CPU_BASED_CR3_LOAD_EXITING |
5248 CPU_BASED_CR3_STORE_EXITING));
5249 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02005250 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08005251 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08005252
5253 if (!(cr0 & X86_CR0_WP))
5254 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08005255}
5256
Avi Kivity6aa8b732006-12-10 02:21:36 -08005257static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
5258{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005259 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005260 unsigned long hw_cr0;
5261
Sean Christopherson3de63472018-07-13 08:42:30 -07005262 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005263 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02005264 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02005265 else {
Gleb Natapov50378782013-02-04 16:00:28 +02005266 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08005267
Gleb Natapov218e7632013-01-21 15:36:45 +02005268 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
5269 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005270
Gleb Natapov218e7632013-01-21 15:36:45 +02005271 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
5272 enter_rmode(vcpu);
5273 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005274
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005275#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02005276 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10005277 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08005278 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10005279 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08005280 exit_lmode(vcpu);
5281 }
5282#endif
5283
Sean Christophersonb4d18512018-03-05 12:04:40 -08005284 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08005285 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
5286
Avi Kivity6aa8b732006-12-10 02:21:36 -08005287 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08005288 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005289 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02005290
5291 /* depends on vcpu->arch.cr0 to be set to a new value */
5292 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005293}
5294
Yu Zhang855feb62017-08-24 20:27:55 +08005295static int get_ept_level(struct kvm_vcpu *vcpu)
5296{
5297 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
5298 return 5;
5299 return 4;
5300}
5301
Peter Feiner995f00a2017-06-30 17:26:32 -07005302static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08005303{
Yu Zhang855feb62017-08-24 20:27:55 +08005304 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08005305
Yu Zhang855feb62017-08-24 20:27:55 +08005306 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08005307
Peter Feiner995f00a2017-06-30 17:26:32 -07005308 if (enable_ept_ad_bits &&
5309 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02005310 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08005311 eptp |= (root_hpa & PAGE_MASK);
5312
5313 return eptp;
5314}
5315
Avi Kivity6aa8b732006-12-10 02:21:36 -08005316static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
5317{
Tianyu Lan877ad952018-07-19 08:40:23 +00005318 struct kvm *kvm = vcpu->kvm;
Sheng Yang14394422008-04-28 12:24:45 +08005319 unsigned long guest_cr3;
5320 u64 eptp;
5321
5322 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02005323 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07005324 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08005325 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00005326
5327 if (kvm_x86_ops->tlb_remote_flush) {
5328 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
5329 to_vmx(vcpu)->ept_pointer = eptp;
5330 to_kvm_vmx(kvm)->ept_pointers_match
5331 = EPT_POINTERS_CHECK;
5332 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
5333 }
5334
Sean Christophersone90008d2018-03-05 12:04:37 -08005335 if (enable_unrestricted_guest || is_paging(vcpu) ||
5336 is_guest_mode(vcpu))
Jan Kiszka59ab5a82013-08-08 16:26:29 +02005337 guest_cr3 = kvm_read_cr3(vcpu);
5338 else
Tianyu Lan877ad952018-07-19 08:40:23 +00005339 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02005340 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08005341 }
5342
Sheng Yang14394422008-04-28 12:24:45 +08005343 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005344}
5345
Nadav Har'El5e1746d2011-05-25 23:03:24 +03005346static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005347{
Ben Serebrin085e68e2015-04-16 11:58:05 -07005348 /*
5349 * Pass through host's Machine Check Enable value to hw_cr4, which
5350 * is in force while we are in guest mode. Do not let guests control
5351 * this bit, even if host CR4.MCE == 0.
5352 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08005353 unsigned long hw_cr4;
5354
5355 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
5356 if (enable_unrestricted_guest)
5357 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
5358 else if (to_vmx(vcpu)->rmode.vm86_active)
5359 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
5360 else
5361 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08005362
Sean Christopherson64f7a112018-04-30 10:01:06 -07005363 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
5364 if (cr4 & X86_CR4_UMIP) {
5365 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005366 SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07005367 hw_cr4 &= ~X86_CR4_UMIP;
5368 } else if (!is_guest_mode(vcpu) ||
5369 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC))
5370 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5371 SECONDARY_EXEC_DESC);
5372 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02005373
Nadav Har'El5e1746d2011-05-25 23:03:24 +03005374 if (cr4 & X86_CR4_VMXE) {
5375 /*
5376 * To use VMXON (and later other VMX instructions), a guest
5377 * must first be able to turn on cr4.VMXE (see handle_vmon()).
5378 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02005379 * is here. We operate under the default treatment of SMM,
5380 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03005381 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02005382 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03005383 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005384 }
David Matlack38991522016-11-29 18:14:08 -08005385
5386 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03005387 return 1;
5388
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005389 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08005390
Sean Christopherson5dc1f042018-03-05 12:04:39 -08005391 if (!enable_unrestricted_guest) {
5392 if (enable_ept) {
5393 if (!is_paging(vcpu)) {
5394 hw_cr4 &= ~X86_CR4_PAE;
5395 hw_cr4 |= X86_CR4_PSE;
5396 } else if (!(cr4 & X86_CR4_PAE)) {
5397 hw_cr4 &= ~X86_CR4_PAE;
5398 }
5399 }
5400
Radim Krčmář656ec4a2015-11-02 22:20:00 +01005401 /*
Huaitong Handdba2622016-03-22 16:51:15 +08005402 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
5403 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
5404 * to be manually disabled when guest switches to non-paging
5405 * mode.
5406 *
5407 * If !enable_unrestricted_guest, the CPU is always running
5408 * with CR0.PG=1 and CR4 needs to be modified.
5409 * If enable_unrestricted_guest, the CPU automatically
5410 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01005411 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08005412 if (!is_paging(vcpu))
5413 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
5414 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01005415
Sheng Yang14394422008-04-28 12:24:45 +08005416 vmcs_writel(CR4_READ_SHADOW, cr4);
5417 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03005418 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005419}
5420
Avi Kivity6aa8b732006-12-10 02:21:36 -08005421static void vmx_get_segment(struct kvm_vcpu *vcpu,
5422 struct kvm_segment *var, int seg)
5423{
Avi Kivitya9179492011-01-03 14:28:52 +02005424 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005425 u32 ar;
5426
Gleb Natapovc6ad11532012-12-12 19:10:51 +02005427 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03005428 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02005429 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03005430 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03005431 return;
Avi Kivity1390a282012-08-21 17:07:08 +03005432 var->base = vmx_read_guest_seg_base(vmx, seg);
5433 var->selector = vmx_read_guest_seg_selector(vmx, seg);
5434 return;
Avi Kivitya9179492011-01-03 14:28:52 +02005435 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03005436 var->base = vmx_read_guest_seg_base(vmx, seg);
5437 var->limit = vmx_read_guest_seg_limit(vmx, seg);
5438 var->selector = vmx_read_guest_seg_selector(vmx, seg);
5439 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03005440 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005441 var->type = ar & 15;
5442 var->s = (ar >> 4) & 1;
5443 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03005444 /*
5445 * Some userspaces do not preserve unusable property. Since usable
5446 * segment has to be present according to VMX spec we can use present
5447 * property to amend userspace bug by making unusable segment always
5448 * nonpresent. vmx_segment_access_rights() already marks nonpresent
5449 * segment as unusable.
5450 */
5451 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005452 var->avl = (ar >> 12) & 1;
5453 var->l = (ar >> 13) & 1;
5454 var->db = (ar >> 14) & 1;
5455 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005456}
5457
Avi Kivitya9179492011-01-03 14:28:52 +02005458static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
5459{
Avi Kivitya9179492011-01-03 14:28:52 +02005460 struct kvm_segment s;
5461
5462 if (to_vmx(vcpu)->rmode.vm86_active) {
5463 vmx_get_segment(vcpu, &s, seg);
5464 return s.base;
5465 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03005466 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02005467}
5468
Marcelo Tosattib09408d2013-01-07 19:27:06 -02005469static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02005470{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02005471 struct vcpu_vmx *vmx = to_vmx(vcpu);
5472
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02005473 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02005474 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02005475 else {
5476 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005477 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02005478 }
Avi Kivity69c73022011-03-07 15:26:44 +02005479}
5480
Avi Kivity653e3102007-05-07 10:55:37 +03005481static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005482{
Avi Kivity6aa8b732006-12-10 02:21:36 -08005483 u32 ar;
5484
Avi Kivityf0495f92012-06-07 17:06:10 +03005485 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005486 ar = 1 << 16;
5487 else {
5488 ar = var->type & 15;
5489 ar |= (var->s & 1) << 4;
5490 ar |= (var->dpl & 3) << 5;
5491 ar |= (var->present & 1) << 7;
5492 ar |= (var->avl & 1) << 12;
5493 ar |= (var->l & 1) << 13;
5494 ar |= (var->db & 1) << 14;
5495 ar |= (var->g & 1) << 15;
5496 }
Avi Kivity653e3102007-05-07 10:55:37 +03005497
5498 return ar;
5499}
5500
5501static void vmx_set_segment(struct kvm_vcpu *vcpu,
5502 struct kvm_segment *var, int seg)
5503{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005504 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02005505 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03005506
Avi Kivity2fb92db2011-04-27 19:42:18 +03005507 vmx_segment_cache_clear(vmx);
5508
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02005509 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
5510 vmx->rmode.segs[seg] = *var;
5511 if (seg == VCPU_SREG_TR)
5512 vmcs_write16(sf->selector, var->selector);
5513 else if (var->s)
5514 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02005515 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03005516 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02005517
Avi Kivity653e3102007-05-07 10:55:37 +03005518 vmcs_writel(sf->base, var->base);
5519 vmcs_write32(sf->limit, var->limit);
5520 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005521
5522 /*
5523 * Fix the "Accessed" bit in AR field of segment registers for older
5524 * qemu binaries.
5525 * IA32 arch specifies that at the time of processor reset the
5526 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08005527 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005528 * state vmexit when "unrestricted guest" mode is turned on.
5529 * Fix for this setup issue in cpu_reset is being pushed in the qemu
5530 * tree. Newer qemu binaries with that qemu fix would not need this
5531 * kvm hack.
5532 */
5533 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02005534 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005535
Gleb Natapovf924d662012-12-12 19:10:55 +02005536 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02005537
5538out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005539 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005540}
5541
Avi Kivity6aa8b732006-12-10 02:21:36 -08005542static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
5543{
Avi Kivity2fb92db2011-04-27 19:42:18 +03005544 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005545
5546 *db = (ar >> 14) & 1;
5547 *l = (ar >> 13) & 1;
5548}
5549
Gleb Natapov89a27f42010-02-16 10:51:48 +02005550static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005551{
Gleb Natapov89a27f42010-02-16 10:51:48 +02005552 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
5553 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005554}
5555
Gleb Natapov89a27f42010-02-16 10:51:48 +02005556static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005557{
Gleb Natapov89a27f42010-02-16 10:51:48 +02005558 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
5559 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005560}
5561
Gleb Natapov89a27f42010-02-16 10:51:48 +02005562static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005563{
Gleb Natapov89a27f42010-02-16 10:51:48 +02005564 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
5565 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005566}
5567
Gleb Natapov89a27f42010-02-16 10:51:48 +02005568static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005569{
Gleb Natapov89a27f42010-02-16 10:51:48 +02005570 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
5571 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005572}
5573
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005574static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
5575{
5576 struct kvm_segment var;
5577 u32 ar;
5578
5579 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02005580 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02005581 if (seg == VCPU_SREG_CS)
5582 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005583 ar = vmx_segment_access_rights(&var);
5584
5585 if (var.base != (var.selector << 4))
5586 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02005587 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005588 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02005589 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005590 return false;
5591
5592 return true;
5593}
5594
5595static bool code_segment_valid(struct kvm_vcpu *vcpu)
5596{
5597 struct kvm_segment cs;
5598 unsigned int cs_rpl;
5599
5600 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03005601 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005602
Avi Kivity1872a3f2009-01-04 23:26:52 +02005603 if (cs.unusable)
5604 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005605 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005606 return false;
5607 if (!cs.s)
5608 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005609 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005610 if (cs.dpl > cs_rpl)
5611 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02005612 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005613 if (cs.dpl != cs_rpl)
5614 return false;
5615 }
5616 if (!cs.present)
5617 return false;
5618
5619 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
5620 return true;
5621}
5622
5623static bool stack_segment_valid(struct kvm_vcpu *vcpu)
5624{
5625 struct kvm_segment ss;
5626 unsigned int ss_rpl;
5627
5628 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03005629 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005630
Avi Kivity1872a3f2009-01-04 23:26:52 +02005631 if (ss.unusable)
5632 return true;
5633 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005634 return false;
5635 if (!ss.s)
5636 return false;
5637 if (ss.dpl != ss_rpl) /* DPL != RPL */
5638 return false;
5639 if (!ss.present)
5640 return false;
5641
5642 return true;
5643}
5644
5645static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
5646{
5647 struct kvm_segment var;
5648 unsigned int rpl;
5649
5650 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03005651 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005652
Avi Kivity1872a3f2009-01-04 23:26:52 +02005653 if (var.unusable)
5654 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005655 if (!var.s)
5656 return false;
5657 if (!var.present)
5658 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005659 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005660 if (var.dpl < rpl) /* DPL < RPL */
5661 return false;
5662 }
5663
5664 /* TODO: Add other members to kvm_segment_field to allow checking for other access
5665 * rights flags
5666 */
5667 return true;
5668}
5669
5670static bool tr_valid(struct kvm_vcpu *vcpu)
5671{
5672 struct kvm_segment tr;
5673
5674 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
5675
Avi Kivity1872a3f2009-01-04 23:26:52 +02005676 if (tr.unusable)
5677 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03005678 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005679 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02005680 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005681 return false;
5682 if (!tr.present)
5683 return false;
5684
5685 return true;
5686}
5687
5688static bool ldtr_valid(struct kvm_vcpu *vcpu)
5689{
5690 struct kvm_segment ldtr;
5691
5692 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
5693
Avi Kivity1872a3f2009-01-04 23:26:52 +02005694 if (ldtr.unusable)
5695 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03005696 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005697 return false;
5698 if (ldtr.type != 2)
5699 return false;
5700 if (!ldtr.present)
5701 return false;
5702
5703 return true;
5704}
5705
5706static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
5707{
5708 struct kvm_segment cs, ss;
5709
5710 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5711 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
5712
Nadav Amitb32a9912015-03-29 16:33:04 +03005713 return ((cs.selector & SEGMENT_RPL_MASK) ==
5714 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005715}
5716
5717/*
5718 * Check if guest state is valid. Returns true if valid, false if
5719 * not.
5720 * We assume that registers are always usable
5721 */
5722static bool guest_state_valid(struct kvm_vcpu *vcpu)
5723{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02005724 if (enable_unrestricted_guest)
5725 return true;
5726
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005727 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03005728 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005729 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
5730 return false;
5731 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
5732 return false;
5733 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
5734 return false;
5735 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
5736 return false;
5737 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
5738 return false;
5739 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
5740 return false;
5741 } else {
5742 /* protected mode guest state checks */
5743 if (!cs_ss_rpl_check(vcpu))
5744 return false;
5745 if (!code_segment_valid(vcpu))
5746 return false;
5747 if (!stack_segment_valid(vcpu))
5748 return false;
5749 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
5750 return false;
5751 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
5752 return false;
5753 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
5754 return false;
5755 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
5756 return false;
5757 if (!tr_valid(vcpu))
5758 return false;
5759 if (!ldtr_valid(vcpu))
5760 return false;
5761 }
5762 /* TODO:
5763 * - Add checks on RIP
5764 * - Add checks on RFLAGS
5765 */
5766
5767 return true;
5768}
5769
Jim Mattson5fa99cb2017-07-06 16:33:07 -07005770static bool page_address_valid(struct kvm_vcpu *vcpu, gpa_t gpa)
5771{
5772 return PAGE_ALIGNED(gpa) && !(gpa >> cpuid_maxphyaddr(vcpu));
5773}
5774
Mike Dayd77c26f2007-10-08 09:02:08 -04005775static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005776{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005777 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02005778 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005779 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005780
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005781 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005782 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02005783 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
5784 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005785 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005786 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08005787 r = kvm_write_guest_page(kvm, fn++, &data,
5788 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02005789 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005790 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005791 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
5792 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005793 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005794 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
5795 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005796 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005797 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005798 r = kvm_write_guest_page(kvm, fn, &data,
5799 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
5800 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005801out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005802 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005803 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005804}
5805
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005806static int init_rmode_identity_map(struct kvm *kvm)
5807{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005808 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08005809 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08005810 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005811 u32 tmp;
5812
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005813 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08005814 mutex_lock(&kvm->slots_lock);
5815
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005816 if (likely(kvm_vmx->ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08005817 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08005818
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005819 if (!kvm_vmx->ept_identity_map_addr)
5820 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
5821 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08005822
David Hildenbrandd8a6e362017-08-24 20:51:34 +02005823 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005824 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08005825 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08005826 goto out2;
5827
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005828 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005829 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
5830 if (r < 0)
5831 goto out;
5832 /* Set up identity-mapping pagetable for EPT in real mode */
5833 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
5834 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
5835 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
5836 r = kvm_write_guest_page(kvm, identity_map_pfn,
5837 &tmp, i * sizeof(tmp), sizeof(tmp));
5838 if (r < 0)
5839 goto out;
5840 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005841 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08005842
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005843out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005844 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08005845
5846out2:
5847 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08005848 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005849}
5850
Avi Kivity6aa8b732006-12-10 02:21:36 -08005851static void seg_setup(int seg)
5852{
Mathias Krause772e0312012-08-30 01:30:19 +02005853 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005854 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005855
5856 vmcs_write16(sf->selector, 0);
5857 vmcs_writel(sf->base, 0);
5858 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02005859 ar = 0x93;
5860 if (seg == VCPU_SREG_CS)
5861 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005862
5863 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005864}
5865
Sheng Yangf78e0e22007-10-29 09:40:42 +08005866static int alloc_apic_access_page(struct kvm *kvm)
5867{
Xiao Guangrong44841412012-09-07 14:14:20 +08005868 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005869 int r = 0;
5870
Marcelo Tosatti79fac952009-12-23 14:35:26 -02005871 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08005872 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005873 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005874 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
5875 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005876 if (r)
5877 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02005878
Tang Chen73a6d942014-09-11 13:38:00 +08005879 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08005880 if (is_error_page(page)) {
5881 r = -EFAULT;
5882 goto out;
5883 }
5884
Tang Chenc24ae0d2014-09-24 15:57:58 +08005885 /*
5886 * Do not pin the page in memory, so that memory hot-unplug
5887 * is able to migrate it.
5888 */
5889 put_page(page);
5890 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005891out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02005892 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005893 return r;
5894}
5895
Wanpeng Li991e7a02015-09-16 17:30:05 +08005896static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08005897{
5898 int vpid;
5899
Avi Kivity919818a2009-03-23 18:01:29 +02005900 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08005901 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08005902 spin_lock(&vmx_vpid_lock);
5903 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005904 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08005905 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005906 else
5907 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08005908 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005909 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08005910}
5911
Wanpeng Li991e7a02015-09-16 17:30:05 +08005912static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08005913{
Wanpeng Li991e7a02015-09-16 17:30:05 +08005914 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08005915 return;
5916 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005917 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08005918 spin_unlock(&vmx_vpid_lock);
5919}
5920
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005921static void __always_inline vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
5922 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08005923{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005924 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08005925
5926 if (!cpu_has_vmx_msr_bitmap())
5927 return;
5928
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02005929 if (static_branch_unlikely(&enable_evmcs))
5930 evmcs_touch_msr_bitmap();
5931
Sheng Yang25c5f222008-03-28 13:18:56 +08005932 /*
5933 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
5934 * have the write-low and read-high bitmap offsets the wrong way round.
5935 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
5936 */
Sheng Yang25c5f222008-03-28 13:18:56 +08005937 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08005938 if (type & MSR_TYPE_R)
5939 /* read-low */
5940 __clear_bit(msr, msr_bitmap + 0x000 / f);
5941
5942 if (type & MSR_TYPE_W)
5943 /* write-low */
5944 __clear_bit(msr, msr_bitmap + 0x800 / f);
5945
Sheng Yang25c5f222008-03-28 13:18:56 +08005946 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
5947 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08005948 if (type & MSR_TYPE_R)
5949 /* read-high */
5950 __clear_bit(msr, msr_bitmap + 0x400 / f);
5951
5952 if (type & MSR_TYPE_W)
5953 /* write-high */
5954 __clear_bit(msr, msr_bitmap + 0xc00 / f);
5955
5956 }
5957}
5958
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005959static void __always_inline vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
5960 u32 msr, int type)
5961{
5962 int f = sizeof(unsigned long);
5963
5964 if (!cpu_has_vmx_msr_bitmap())
5965 return;
5966
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02005967 if (static_branch_unlikely(&enable_evmcs))
5968 evmcs_touch_msr_bitmap();
5969
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005970 /*
5971 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
5972 * have the write-low and read-high bitmap offsets the wrong way round.
5973 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
5974 */
5975 if (msr <= 0x1fff) {
5976 if (type & MSR_TYPE_R)
5977 /* read-low */
5978 __set_bit(msr, msr_bitmap + 0x000 / f);
5979
5980 if (type & MSR_TYPE_W)
5981 /* write-low */
5982 __set_bit(msr, msr_bitmap + 0x800 / f);
5983
5984 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
5985 msr &= 0x1fff;
5986 if (type & MSR_TYPE_R)
5987 /* read-high */
5988 __set_bit(msr, msr_bitmap + 0x400 / f);
5989
5990 if (type & MSR_TYPE_W)
5991 /* write-high */
5992 __set_bit(msr, msr_bitmap + 0xc00 / f);
5993
5994 }
5995}
5996
5997static void __always_inline vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
5998 u32 msr, int type, bool value)
5999{
6000 if (value)
6001 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
6002 else
6003 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
6004}
6005
Wincy Vanf2b93282015-02-03 23:56:03 +08006006/*
6007 * If a msr is allowed by L0, we should check whether it is allowed by L1.
6008 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
6009 */
6010static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
6011 unsigned long *msr_bitmap_nested,
6012 u32 msr, int type)
6013{
6014 int f = sizeof(unsigned long);
6015
Wincy Vanf2b93282015-02-03 23:56:03 +08006016 /*
6017 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
6018 * have the write-low and read-high bitmap offsets the wrong way round.
6019 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
6020 */
6021 if (msr <= 0x1fff) {
6022 if (type & MSR_TYPE_R &&
6023 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
6024 /* read-low */
6025 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
6026
6027 if (type & MSR_TYPE_W &&
6028 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
6029 /* write-low */
6030 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
6031
6032 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
6033 msr &= 0x1fff;
6034 if (type & MSR_TYPE_R &&
6035 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
6036 /* read-high */
6037 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
6038
6039 if (type & MSR_TYPE_W &&
6040 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
6041 /* write-high */
6042 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
6043
6044 }
6045}
6046
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006047static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02006048{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006049 u8 mode = 0;
6050
6051 if (cpu_has_secondary_exec_ctrls() &&
6052 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
6053 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
6054 mode |= MSR_BITMAP_MODE_X2APIC;
6055 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
6056 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
6057 }
6058
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006059 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08006060}
6061
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006062#define X2APIC_MSR(r) (APIC_BASE_MSR + ((r) >> 4))
6063
6064static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
6065 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08006066{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006067 int msr;
6068
6069 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
6070 unsigned word = msr / BITS_PER_LONG;
6071 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
6072 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006073 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006074
6075 if (mode & MSR_BITMAP_MODE_X2APIC) {
6076 /*
6077 * TPR reads and writes can be virtualized even if virtual interrupt
6078 * delivery is not in use.
6079 */
6080 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
6081 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
6082 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
6083 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
6084 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
6085 }
6086 }
6087}
6088
6089static void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
6090{
6091 struct vcpu_vmx *vmx = to_vmx(vcpu);
6092 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
6093 u8 mode = vmx_msr_bitmap_mode(vcpu);
6094 u8 changed = mode ^ vmx->msr_bitmap_mode;
6095
6096 if (!changed)
6097 return;
6098
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006099 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
6100 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
6101
6102 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02006103}
6104
Suravee Suthikulpanitb2a05fe2017-09-12 10:42:41 -05006105static bool vmx_get_enable_apicv(struct kvm_vcpu *vcpu)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02006106{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006107 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02006108}
6109
David Matlackc9f04402017-08-01 14:00:40 -07006110static void nested_mark_vmcs12_pages_dirty(struct kvm_vcpu *vcpu)
6111{
6112 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6113 gfn_t gfn;
6114
6115 /*
6116 * Don't need to mark the APIC access page dirty; it is never
6117 * written to by the CPU during APIC virtualization.
6118 */
6119
6120 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
6121 gfn = vmcs12->virtual_apic_page_addr >> PAGE_SHIFT;
6122 kvm_vcpu_mark_page_dirty(vcpu, gfn);
6123 }
6124
6125 if (nested_cpu_has_posted_intr(vmcs12)) {
6126 gfn = vmcs12->posted_intr_desc_addr >> PAGE_SHIFT;
6127 kvm_vcpu_mark_page_dirty(vcpu, gfn);
6128 }
6129}
6130
6131
David Hildenbrand6342c502017-01-25 11:58:58 +01006132static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08006133{
6134 struct vcpu_vmx *vmx = to_vmx(vcpu);
6135 int max_irr;
6136 void *vapic_page;
6137 u16 status;
6138
David Matlackc9f04402017-08-01 14:00:40 -07006139 if (!vmx->nested.pi_desc || !vmx->nested.pi_pending)
6140 return;
Wincy Van705699a2015-02-03 23:58:17 +08006141
David Matlackc9f04402017-08-01 14:00:40 -07006142 vmx->nested.pi_pending = false;
6143 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
6144 return;
Wincy Van705699a2015-02-03 23:58:17 +08006145
David Matlackc9f04402017-08-01 14:00:40 -07006146 max_irr = find_last_bit((unsigned long *)vmx->nested.pi_desc->pir, 256);
6147 if (max_irr != 256) {
Wincy Van705699a2015-02-03 23:58:17 +08006148 vapic_page = kmap(vmx->nested.virtual_apic_page);
Liran Alone7387b02017-12-24 18:12:54 +02006149 __kvm_apic_update_irr(vmx->nested.pi_desc->pir,
6150 vapic_page, &max_irr);
Wincy Van705699a2015-02-03 23:58:17 +08006151 kunmap(vmx->nested.virtual_apic_page);
6152
6153 status = vmcs_read16(GUEST_INTR_STATUS);
6154 if ((u8)max_irr > ((u8)status & 0xff)) {
6155 status &= ~0xff;
6156 status |= (u8)max_irr;
6157 vmcs_write16(GUEST_INTR_STATUS, status);
6158 }
6159 }
David Matlackc9f04402017-08-01 14:00:40 -07006160
6161 nested_mark_vmcs12_pages_dirty(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08006162}
6163
Paolo Bonzini7e712682018-10-03 13:44:26 +02006164static u8 vmx_get_rvi(void)
6165{
6166 return vmcs_read16(GUEST_INTR_STATUS) & 0xff;
6167}
6168
Liran Alone6c67d82018-09-04 10:56:52 +03006169static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
6170{
6171 struct vcpu_vmx *vmx = to_vmx(vcpu);
6172 void *vapic_page;
6173 u32 vppr;
6174 int rvi;
6175
6176 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
6177 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
6178 WARN_ON_ONCE(!vmx->nested.virtual_apic_page))
6179 return false;
6180
Paolo Bonzini7e712682018-10-03 13:44:26 +02006181 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03006182
6183 vapic_page = kmap(vmx->nested.virtual_apic_page);
6184 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
6185 kunmap(vmx->nested.virtual_apic_page);
6186
6187 return ((rvi & 0xf0) > (vppr & 0xf0));
6188}
6189
Wincy Van06a55242017-04-28 13:13:59 +08006190static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
6191 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01006192{
6193#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08006194 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
6195
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01006196 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08006197 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08006198 * The vector of interrupt to be delivered to vcpu had
6199 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08006200 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08006201 * Following cases will be reached in this block, and
6202 * we always send a notification event in all cases as
6203 * explained below.
6204 *
6205 * Case 1: vcpu keeps in non-root mode. Sending a
6206 * notification event posts the interrupt to vcpu.
6207 *
6208 * Case 2: vcpu exits to root mode and is still
6209 * runnable. PIR will be synced to vIRR before the
6210 * next vcpu entry. Sending a notification event in
6211 * this case has no effect, as vcpu is not in root
6212 * mode.
6213 *
6214 * Case 3: vcpu exits to root mode and is blocked.
6215 * vcpu_block() has already synced PIR to vIRR and
6216 * never blocks vcpu if vIRR is not cleared. Therefore,
6217 * a blocked vcpu here does not wait for any requested
6218 * interrupts in PIR, and sending a notification event
6219 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08006220 */
Feng Wu28b835d2015-09-18 22:29:54 +08006221
Wincy Van06a55242017-04-28 13:13:59 +08006222 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01006223 return true;
6224 }
6225#endif
6226 return false;
6227}
6228
Wincy Van705699a2015-02-03 23:58:17 +08006229static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
6230 int vector)
6231{
6232 struct vcpu_vmx *vmx = to_vmx(vcpu);
6233
6234 if (is_guest_mode(vcpu) &&
6235 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08006236 /*
6237 * If a posted intr is not recognized by hardware,
6238 * we will accomplish it in the next vmentry.
6239 */
6240 vmx->nested.pi_pending = true;
6241 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02006242 /* the PIR and ON have been set by L1. */
6243 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
6244 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08006245 return 0;
6246 }
6247 return -1;
6248}
Avi Kivity6aa8b732006-12-10 02:21:36 -08006249/*
Yang Zhanga20ed542013-04-11 19:25:15 +08006250 * Send interrupt to vcpu via posted interrupt way.
6251 * 1. If target vcpu is running(non-root mode), send posted interrupt
6252 * notification to vcpu and hardware will sync PIR to vIRR atomically.
6253 * 2. If target vcpu isn't running(root mode), kick it to pick up the
6254 * interrupt from PIR in next vmentry.
6255 */
6256static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
6257{
6258 struct vcpu_vmx *vmx = to_vmx(vcpu);
6259 int r;
6260
Wincy Van705699a2015-02-03 23:58:17 +08006261 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
6262 if (!r)
6263 return;
6264
Yang Zhanga20ed542013-04-11 19:25:15 +08006265 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
6266 return;
6267
Paolo Bonzinib95234c2016-12-19 13:57:33 +01006268 /* If a previous notification has sent the IPI, nothing to do. */
6269 if (pi_test_and_set_on(&vmx->pi_desc))
6270 return;
6271
Wincy Van06a55242017-04-28 13:13:59 +08006272 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08006273 kvm_vcpu_kick(vcpu);
6274}
6275
Avi Kivity6aa8b732006-12-10 02:21:36 -08006276/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006277 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
6278 * will not change in the lifetime of the guest.
6279 * Note that host-state that does change is set elsewhere. E.g., host-state
6280 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
6281 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08006282static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006283{
6284 u32 low32, high32;
6285 unsigned long tmpl;
6286 struct desc_ptr dt;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07006287 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006288
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07006289 cr0 = read_cr0();
6290 WARN_ON(cr0 & X86_CR0_TS);
6291 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07006292
6293 /*
6294 * Save the most likely value for this task's CR3 in the VMCS.
6295 * We can't use __get_current_cr3_fast() because we're not atomic.
6296 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07006297 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07006298 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07006299 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006300
Andy Lutomirskid974baa2014-10-08 09:02:13 -07006301 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07006302 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07006303 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07006304 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07006305
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006306 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03006307#ifdef CONFIG_X86_64
6308 /*
6309 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006310 * vmx_prepare_switch_to_host(), in case userspace uses
6311 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03006312 */
6313 vmcs_write16(HOST_DS_SELECTOR, 0);
6314 vmcs_write16(HOST_ES_SELECTOR, 0);
6315#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006316 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
6317 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03006318#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006319 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
6320 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
6321
Juergen Gross87930012017-09-04 12:25:27 +02006322 store_idt(&dt);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006323 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08006324 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006325
Avi Kivity83287ea422012-09-16 15:10:57 +03006326 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006327
6328 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
6329 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
6330 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
6331 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
6332
6333 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
6334 rdmsr(MSR_IA32_CR_PAT, low32, high32);
6335 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
6336 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07006337
6338 if (cpu_has_load_ia32_efer)
6339 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006340}
6341
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006342static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
6343{
6344 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
6345 if (enable_ept)
6346 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006347 if (is_guest_mode(&vmx->vcpu))
6348 vmx->vcpu.arch.cr4_guest_owned_bits &=
6349 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006350 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
6351}
6352
Yang Zhang01e439b2013-04-11 19:25:12 +08006353static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
6354{
6355 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
6356
Andrey Smetanind62caab2015-11-10 15:36:33 +03006357 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08006358 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006359
6360 if (!enable_vnmi)
6361 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
6362
Yunhong Jiang64672c92016-06-13 14:19:59 -07006363 /* Enable the preemption timer dynamically */
6364 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08006365 return pin_based_exec_ctrl;
6366}
6367
Andrey Smetanind62caab2015-11-10 15:36:33 +03006368static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
6369{
6370 struct vcpu_vmx *vmx = to_vmx(vcpu);
6371
6372 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03006373 if (cpu_has_secondary_exec_ctrls()) {
6374 if (kvm_vcpu_apicv_active(vcpu))
6375 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
6376 SECONDARY_EXEC_APIC_REGISTER_VIRT |
6377 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
6378 else
6379 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
6380 SECONDARY_EXEC_APIC_REGISTER_VIRT |
6381 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
6382 }
6383
6384 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006385 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03006386}
6387
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006388static u32 vmx_exec_control(struct vcpu_vmx *vmx)
6389{
6390 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01006391
6392 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
6393 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
6394
Paolo Bonzini35754c92015-07-29 12:05:37 +02006395 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006396 exec_control &= ~CPU_BASED_TPR_SHADOW;
6397#ifdef CONFIG_X86_64
6398 exec_control |= CPU_BASED_CR8_STORE_EXITING |
6399 CPU_BASED_CR8_LOAD_EXITING;
6400#endif
6401 }
6402 if (!enable_ept)
6403 exec_control |= CPU_BASED_CR3_STORE_EXITING |
6404 CPU_BASED_CR3_LOAD_EXITING |
6405 CPU_BASED_INVLPG_EXITING;
Wanpeng Li4d5422c2018-03-12 04:53:02 -07006406 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
6407 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
6408 CPU_BASED_MONITOR_EXITING);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006409 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
6410 exec_control &= ~CPU_BASED_HLT_EXITING;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006411 return exec_control;
6412}
6413
Jim Mattson45ec3682017-08-23 16:32:04 -07006414static bool vmx_rdrand_supported(void)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006415{
Jim Mattson45ec3682017-08-23 16:32:04 -07006416 return vmcs_config.cpu_based_2nd_exec_ctrl &
David Hildenbrand736fdf72017-08-24 20:51:37 +02006417 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07006418}
6419
Jim Mattson75f4fc82017-08-23 16:32:03 -07006420static bool vmx_rdseed_supported(void)
6421{
6422 return vmcs_config.cpu_based_2nd_exec_ctrl &
David Hildenbrand736fdf72017-08-24 20:51:37 +02006423 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07006424}
6425
Paolo Bonzini80154d72017-08-24 13:55:35 +02006426static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006427{
Paolo Bonzini80154d72017-08-24 13:55:35 +02006428 struct kvm_vcpu *vcpu = &vmx->vcpu;
6429
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006430 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02006431
Paolo Bonzini80154d72017-08-24 13:55:35 +02006432 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006433 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6434 if (vmx->vpid == 0)
6435 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
6436 if (!enable_ept) {
6437 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
6438 enable_unrestricted_guest = 0;
6439 }
6440 if (!enable_unrestricted_guest)
6441 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07006442 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006443 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02006444 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08006445 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
6446 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08006447 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02006448
6449 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
6450 * in vmx_set_cr4. */
6451 exec_control &= ~SECONDARY_EXEC_DESC;
6452
Abel Gordonabc4fc52013-04-18 14:35:25 +03006453 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
6454 (handle_vmptrld).
6455 We can NOT enable shadow_vmcs here because we don't have yet
6456 a current VMCS12
6457 */
6458 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08006459
6460 if (!enable_pml)
6461 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08006462
Paolo Bonzini3db13482017-08-24 14:48:03 +02006463 if (vmx_xsaves_supported()) {
6464 /* Exposing XSAVES only when XSAVE is exposed */
6465 bool xsaves_enabled =
6466 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
6467 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
6468
6469 if (!xsaves_enabled)
6470 exec_control &= ~SECONDARY_EXEC_XSAVES;
6471
6472 if (nested) {
6473 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006474 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02006475 SECONDARY_EXEC_XSAVES;
6476 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006477 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02006478 ~SECONDARY_EXEC_XSAVES;
6479 }
6480 }
6481
Paolo Bonzini80154d72017-08-24 13:55:35 +02006482 if (vmx_rdtscp_supported()) {
6483 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
6484 if (!rdtscp_enabled)
6485 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6486
6487 if (nested) {
6488 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006489 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02006490 SECONDARY_EXEC_RDTSCP;
6491 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006492 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02006493 ~SECONDARY_EXEC_RDTSCP;
6494 }
6495 }
6496
6497 if (vmx_invpcid_supported()) {
6498 /* Exposing INVPCID only when PCID is exposed */
6499 bool invpcid_enabled =
6500 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
6501 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
6502
6503 if (!invpcid_enabled) {
6504 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
6505 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
6506 }
6507
6508 if (nested) {
6509 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006510 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02006511 SECONDARY_EXEC_ENABLE_INVPCID;
6512 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006513 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02006514 ~SECONDARY_EXEC_ENABLE_INVPCID;
6515 }
6516 }
6517
Jim Mattson45ec3682017-08-23 16:32:04 -07006518 if (vmx_rdrand_supported()) {
6519 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
6520 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02006521 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07006522
6523 if (nested) {
6524 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006525 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02006526 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07006527 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006528 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02006529 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07006530 }
6531 }
6532
Jim Mattson75f4fc82017-08-23 16:32:03 -07006533 if (vmx_rdseed_supported()) {
6534 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
6535 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02006536 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07006537
6538 if (nested) {
6539 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006540 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02006541 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07006542 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006543 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02006544 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07006545 }
6546 }
6547
Paolo Bonzini80154d72017-08-24 13:55:35 +02006548 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006549}
6550
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006551static void ept_set_mmio_spte_mask(void)
6552{
6553 /*
6554 * EPT Misconfigurations can be generated if the value of bits 2:0
6555 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006556 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07006557 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
6558 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006559}
6560
Wanpeng Lif53cd632014-12-02 19:14:58 +08006561#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006562/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08006563 * Sets up the vmcs for emulated real mode.
6564 */
David Hildenbrand12d79912017-08-24 20:51:26 +02006565static void vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006566{
Avi Kivity6aa8b732006-12-10 02:21:36 -08006567 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006568
Abel Gordon4607c2d2013-04-18 14:35:55 +03006569 if (enable_shadow_vmcs) {
Jim Mattsonf4160e42018-05-29 09:11:33 -07006570 /*
6571 * At vCPU creation, "VMWRITE to any supported field
6572 * in the VMCS" is supported, so use the more
6573 * permissive vmx_vmread_bitmap to specify both read
6574 * and write permissions for the shadow VMCS.
6575 */
Abel Gordon4607c2d2013-04-18 14:35:55 +03006576 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
Jim Mattsonf4160e42018-05-29 09:11:33 -07006577 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmread_bitmap));
Abel Gordon4607c2d2013-04-18 14:35:55 +03006578 }
Sheng Yang25c5f222008-03-28 13:18:56 +08006579 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006580 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08006581
Avi Kivity6aa8b732006-12-10 02:21:36 -08006582 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
6583
Avi Kivity6aa8b732006-12-10 02:21:36 -08006584 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08006585 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07006586 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006587
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006588 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08006589
Dan Williamsdfa169b2016-06-02 11:17:24 -07006590 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02006591 vmx_compute_secondary_exec_control(vmx);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006592 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini80154d72017-08-24 13:55:35 +02006593 vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07006594 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08006595
Andrey Smetanind62caab2015-11-10 15:36:33 +03006596 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006597 vmcs_write64(EOI_EXIT_BITMAP0, 0);
6598 vmcs_write64(EOI_EXIT_BITMAP1, 0);
6599 vmcs_write64(EOI_EXIT_BITMAP2, 0);
6600 vmcs_write64(EOI_EXIT_BITMAP3, 0);
6601
6602 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08006603
Li RongQing0bcf2612015-12-03 13:29:34 +08006604 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08006605 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08006606 }
6607
Wanpeng Lib31c1142018-03-12 04:53:04 -07006608 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006609 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02006610 vmx->ple_window = ple_window;
6611 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006612 }
6613
Xiao Guangrongc3707952011-07-12 03:28:04 +08006614 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
6615 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006616 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
6617
Avi Kivity9581d442010-10-19 16:46:55 +02006618 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
6619 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08006620 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006621 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
6622 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08006623
Bandan Das2a499e42017-08-03 15:54:41 -04006624 if (cpu_has_vmx_vmfunc())
6625 vmcs_write64(VM_FUNCTION_CONTROL, 0);
6626
Eddie Dong2cc51562007-05-21 07:28:09 +03006627 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
6628 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04006629 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03006630 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04006631 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08006632
Radim Krčmář74545702015-04-27 15:11:25 +02006633 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
6634 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08006635
Paolo Bonzini03916db2014-07-24 14:21:57 +02006636 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006637 u32 index = vmx_msr_index[i];
6638 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006639 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006640
6641 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6642 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08006643 if (wrmsr_safe(index, data_low, data_high) < 0)
6644 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03006645 vmx->guest_msrs[j].index = i;
6646 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02006647 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006648 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006649 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006650
Paolo Bonzini5b76a3c2018-08-05 16:07:47 +02006651 vmx->arch_capabilities = kvm_get_arch_capabilities();
Gleb Natapov2961e8762013-11-25 15:37:13 +02006652
6653 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006654
6655 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02006656 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03006657
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006658 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
6659 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
6660
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006661 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006662
Wanpeng Lif53cd632014-12-02 19:14:58 +08006663 if (vmx_xsaves_supported())
6664 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
6665
Peter Feiner4e595162016-07-07 14:49:58 -07006666 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07006667 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
6668 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
6669 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07006670
6671 if (cpu_has_vmx_encls_vmexit())
6672 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006673}
6674
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006675static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006676{
6677 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01006678 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006679 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006680
Avi Kivity7ffd92c2009-06-09 14:10:45 +03006681 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006682 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006683
Wanpeng Li518e7b92018-02-28 14:03:31 +08006684 vcpu->arch.microcode_version = 0x100000000ULL;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006685 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006686 kvm_set_cr8(vcpu, 0);
6687
6688 if (!init_event) {
6689 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
6690 MSR_IA32_APICBASE_ENABLE;
6691 if (kvm_vcpu_is_reset_bsp(vcpu))
6692 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
6693 apic_base_msr.host_initiated = true;
6694 kvm_set_apic_base(vcpu, &apic_base_msr);
6695 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006696
Avi Kivity2fb92db2011-04-27 19:42:18 +03006697 vmx_segment_cache_clear(vmx);
6698
Avi Kivity5706be02008-08-20 15:07:31 +03006699 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01006700 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01006701 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006702
6703 seg_setup(VCPU_SREG_DS);
6704 seg_setup(VCPU_SREG_ES);
6705 seg_setup(VCPU_SREG_FS);
6706 seg_setup(VCPU_SREG_GS);
6707 seg_setup(VCPU_SREG_SS);
6708
6709 vmcs_write16(GUEST_TR_SELECTOR, 0);
6710 vmcs_writel(GUEST_TR_BASE, 0);
6711 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
6712 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
6713
6714 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
6715 vmcs_writel(GUEST_LDTR_BASE, 0);
6716 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
6717 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
6718
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006719 if (!init_event) {
6720 vmcs_write32(GUEST_SYSENTER_CS, 0);
6721 vmcs_writel(GUEST_SYSENTER_ESP, 0);
6722 vmcs_writel(GUEST_SYSENTER_EIP, 0);
6723 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
6724 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006725
Wanpeng Lic37c2872017-11-20 14:52:21 -08006726 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01006727 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006728
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006729 vmcs_writel(GUEST_GDTR_BASE, 0);
6730 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
6731
6732 vmcs_writel(GUEST_IDTR_BASE, 0);
6733 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
6734
Anthony Liguori443381a2010-12-06 10:53:38 -06006735 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006736 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01006737 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07006738 if (kvm_mpx_supported())
6739 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006740
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006741 setup_msrs(vmx);
6742
Avi Kivity6aa8b732006-12-10 02:21:36 -08006743 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
6744
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006745 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08006746 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02006747 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08006748 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006749 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08006750 vmcs_write32(TPR_THRESHOLD, 0);
6751 }
6752
Paolo Bonzinia73896c2014-11-02 07:54:30 +01006753 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006754
Sheng Yang2384d2b2008-01-17 15:14:33 +08006755 if (vmx->vpid != 0)
6756 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
6757
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006758 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006759 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06006760 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006761 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02006762 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006763
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006764 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006765
Wanpeng Lidd5f5342015-09-23 18:26:57 +08006766 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006767 if (init_event)
6768 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006769}
6770
Nadav Har'Elb6f12502011-05-25 23:13:06 +03006771/*
6772 * In nested virtualization, check if L1 asked to exit on external interrupts.
6773 * For most existing hypervisors, this will always return true.
6774 */
6775static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
6776{
6777 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
6778 PIN_BASED_EXT_INTR_MASK;
6779}
6780
Bandan Das77b0f5d2014-04-19 18:17:45 -04006781/*
6782 * In nested virtualization, check if L1 has set
6783 * VM_EXIT_ACK_INTR_ON_EXIT
6784 */
6785static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
6786{
6787 return get_vmcs12(vcpu)->vm_exit_controls &
6788 VM_EXIT_ACK_INTR_ON_EXIT;
6789}
6790
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02006791static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
6792{
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -05006793 return nested_cpu_has_nmi_exiting(get_vmcs12(vcpu));
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02006794}
6795
Jan Kiszkac9a79532014-03-07 20:03:15 +01006796static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006797{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006798 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
6799 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006800}
6801
Jan Kiszkac9a79532014-03-07 20:03:15 +01006802static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006803{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006804 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006805 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01006806 enable_irq_window(vcpu);
6807 return;
6808 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02006809
Paolo Bonzini47c01522016-12-19 11:44:07 +01006810 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
6811 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006812}
6813
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006814static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03006815{
Avi Kivity9c8cba32007-11-22 11:42:59 +02006816 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006817 uint32_t intr;
6818 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02006819
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006820 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006821
Avi Kivityfa89a812008-09-01 15:57:51 +03006822 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03006823 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05006824 int inc_eip = 0;
6825 if (vcpu->arch.interrupt.soft)
6826 inc_eip = vcpu->arch.event_exit_inst_len;
6827 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02006828 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03006829 return;
6830 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006831 intr = irq | INTR_INFO_VALID_MASK;
6832 if (vcpu->arch.interrupt.soft) {
6833 intr |= INTR_TYPE_SOFT_INTR;
6834 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6835 vmx->vcpu.arch.event_exit_inst_len);
6836 } else
6837 intr |= INTR_TYPE_EXT_INTR;
6838 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006839
6840 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03006841}
6842
Sheng Yangf08864b2008-05-15 18:23:25 +08006843static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
6844{
Jan Kiszka66a5a342008-09-26 09:30:51 +02006845 struct vcpu_vmx *vmx = to_vmx(vcpu);
6846
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006847 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006848 /*
6849 * Tracking the NMI-blocked state in software is built upon
6850 * finding the next open IRQ window. This, in turn, depends on
6851 * well-behaving guests: They have to keep IRQs disabled at
6852 * least as long as the NMI handler runs. Otherwise we may
6853 * cause NMI nesting, maybe breaking the guest. But as this is
6854 * highly unlikely, we can live with the residual risk.
6855 */
6856 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
6857 vmx->loaded_vmcs->vnmi_blocked_time = 0;
6858 }
6859
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006860 ++vcpu->stat.nmi_injections;
6861 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006862
Avi Kivity7ffd92c2009-06-09 14:10:45 +03006863 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05006864 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02006865 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02006866 return;
6867 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08006868
Sheng Yangf08864b2008-05-15 18:23:25 +08006869 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6870 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006871
6872 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006873}
6874
Jan Kiszka3cfc3092009-11-12 01:04:25 +01006875static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
6876{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006877 struct vcpu_vmx *vmx = to_vmx(vcpu);
6878 bool masked;
6879
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006880 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006881 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006882 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02006883 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006884 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
6885 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
6886 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01006887}
6888
6889static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
6890{
6891 struct vcpu_vmx *vmx = to_vmx(vcpu);
6892
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006893 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006894 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
6895 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
6896 vmx->loaded_vmcs->vnmi_blocked_time = 0;
6897 }
6898 } else {
6899 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
6900 if (masked)
6901 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6902 GUEST_INTR_STATE_NMI);
6903 else
6904 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
6905 GUEST_INTR_STATE_NMI);
6906 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01006907}
6908
Jan Kiszka2505dc92013-04-14 12:12:47 +02006909static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
6910{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01006911 if (to_vmx(vcpu)->nested.nested_run_pending)
6912 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02006913
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006914 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006915 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
6916 return 0;
6917
Jan Kiszka2505dc92013-04-14 12:12:47 +02006918 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
6919 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
6920 | GUEST_INTR_STATE_NMI));
6921}
6922
Gleb Natapov78646122009-03-23 12:12:11 +02006923static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
6924{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01006925 return (!to_vmx(vcpu)->nested.nested_run_pending &&
6926 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03006927 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
6928 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02006929}
6930
Izik Eiduscbc94022007-10-25 00:29:55 +02006931static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
6932{
6933 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02006934
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08006935 if (enable_unrestricted_guest)
6936 return 0;
6937
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02006938 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
6939 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02006940 if (ret)
6941 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006942 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02006943 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02006944}
6945
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07006946static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
6947{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006948 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07006949 return 0;
6950}
6951
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006952static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006953{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006954 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006955 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01006956 /*
6957 * Update instruction length as we may reinject the exception
6958 * from user space while in guest debugging mode.
6959 */
6960 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
6961 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006962 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006963 return false;
6964 /* fall through */
6965 case DB_VECTOR:
6966 if (vcpu->guest_debug &
6967 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
6968 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006969 /* fall through */
6970 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006971 case OF_VECTOR:
6972 case BR_VECTOR:
6973 case UD_VECTOR:
6974 case DF_VECTOR:
6975 case SS_VECTOR:
6976 case GP_VECTOR:
6977 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006978 return true;
6979 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006980 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006981 return false;
6982}
6983
6984static int handle_rmode_exception(struct kvm_vcpu *vcpu,
6985 int vec, u32 err_code)
6986{
6987 /*
6988 * Instruction with address size override prefix opcode 0x67
6989 * Cause the #SS fault with 0 error code in VM86 mode.
6990 */
6991 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson0ce97a22018-08-23 13:56:52 -07006992 if (kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006993 if (vcpu->arch.halt_request) {
6994 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006995 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006996 }
6997 return 1;
6998 }
6999 return 0;
7000 }
7001
7002 /*
7003 * Forward all other exceptions that are valid in real mode.
7004 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
7005 * the required debugging infrastructure rework.
7006 */
7007 kvm_queue_exception(vcpu, vec);
7008 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007009}
7010
Andi Kleena0861c02009-06-08 17:37:09 +08007011/*
7012 * Trigger machine check on the host. We assume all the MSRs are already set up
7013 * by the CPU and that we still run on the same CPU as the MCE occurred on.
7014 * We pass a fake environment to the machine check handler because we want
7015 * the guest to be always treated like user space, no matter what context
7016 * it used internally.
7017 */
7018static void kvm_machine_check(void)
7019{
7020#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
7021 struct pt_regs regs = {
7022 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
7023 .flags = X86_EFLAGS_IF,
7024 };
7025
7026 do_machine_check(&regs, 0);
7027#endif
7028}
7029
Avi Kivity851ba692009-08-24 11:10:17 +03007030static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08007031{
7032 /* already handled by vcpu_run */
7033 return 1;
7034}
7035
Avi Kivity851ba692009-08-24 11:10:17 +03007036static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007037{
Avi Kivity1155f762007-11-22 11:30:47 +02007038 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03007039 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01007040 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007041 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007042 u32 vect_info;
7043 enum emulation_result er;
7044
Avi Kivity1155f762007-11-22 11:30:47 +02007045 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02007046 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007047
Andi Kleena0861c02009-06-08 17:37:09 +08007048 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03007049 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08007050
Jim Mattsonef85b672016-12-12 11:01:37 -08007051 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02007052 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03007053
Wanpeng Li082d06e2018-04-03 16:28:48 -07007054 if (is_invalid_opcode(intr_info))
7055 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05007056
Avi Kivity6aa8b732006-12-10 02:21:36 -08007057 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06007058 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007059 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08007060
Liran Alon9e869482018-03-12 13:12:51 +02007061 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
7062 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christopherson0ce97a22018-08-23 13:56:52 -07007063 er = kvm_emulate_instruction(vcpu,
Liran Alon9e869482018-03-12 13:12:51 +02007064 EMULTYPE_VMWARE | EMULTYPE_NO_UD_ON_FAIL);
7065 if (er == EMULATE_USER_EXIT)
7066 return 0;
7067 else if (er != EMULATE_DONE)
7068 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
7069 return 1;
7070 }
7071
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08007072 /*
7073 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
7074 * MMIO, it is better to report an internal error.
7075 * See the comments in vmx_handle_exit.
7076 */
7077 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
7078 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
7079 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7080 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02007081 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08007082 vcpu->run->internal.data[0] = vect_info;
7083 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02007084 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08007085 return 0;
7086 }
7087
Avi Kivity6aa8b732006-12-10 02:21:36 -08007088 if (is_page_fault(intr_info)) {
7089 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07007090 /* EPT won't cause page fault directly */
7091 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02007092 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007093 }
7094
Jan Kiszkad0bfb942008-12-15 13:52:10 +01007095 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02007096
7097 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
7098 return handle_rmode_exception(vcpu, ex_no, error_code);
7099
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007100 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01007101 case AC_VECTOR:
7102 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
7103 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007104 case DB_VECTOR:
7105 dr6 = vmcs_readl(EXIT_QUALIFICATION);
7106 if (!(vcpu->guest_debug &
7107 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01007108 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03007109 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07007110 if (is_icebp(intr_info))
Huw Daviesfd2a4452014-04-16 10:02:51 +01007111 skip_emulated_instruction(vcpu);
7112
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007113 kvm_queue_exception(vcpu, DB_VECTOR);
7114 return 1;
7115 }
7116 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
7117 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
7118 /* fall through */
7119 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01007120 /*
7121 * Update instruction length as we may reinject #BP from
7122 * user space while in guest debugging mode. Reading it for
7123 * #DB as well causes no harm, it is not used in that case.
7124 */
7125 vmx->vcpu.arch.event_exit_inst_len =
7126 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007127 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03007128 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01007129 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
7130 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007131 break;
7132 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01007133 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
7134 kvm_run->ex.exception = ex_no;
7135 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007136 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007137 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08007138 return 0;
7139}
7140
Avi Kivity851ba692009-08-24 11:10:17 +03007141static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007142{
Avi Kivity1165f5f2007-04-19 17:27:43 +03007143 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007144 return 1;
7145}
7146
Avi Kivity851ba692009-08-24 11:10:17 +03007147static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08007148{
Avi Kivity851ba692009-08-24 11:10:17 +03007149 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07007150 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08007151 return 0;
7152}
Avi Kivity6aa8b732006-12-10 02:21:36 -08007153
Avi Kivity851ba692009-08-24 11:10:17 +03007154static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007155{
He, Qingbfdaab02007-09-12 14:18:28 +08007156 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08007157 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02007158 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007159
He, Qingbfdaab02007-09-12 14:18:28 +08007160 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02007161 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03007162
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02007163 ++vcpu->stat.io_exits;
7164
Sean Christopherson432baf62018-03-08 08:57:26 -08007165 if (string)
Sean Christopherson0ce97a22018-08-23 13:56:52 -07007166 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02007167
7168 port = exit_qualification >> 16;
7169 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08007170 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02007171
Sean Christophersondca7f122018-03-08 08:57:27 -08007172 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007173}
7174
Ingo Molnar102d8322007-02-19 14:37:47 +02007175static void
7176vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
7177{
7178 /*
7179 * Patch in the VMCALL instruction:
7180 */
7181 hypercall[0] = 0x0f;
7182 hypercall[1] = 0x01;
7183 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02007184}
7185
Guo Chao0fa06072012-06-28 15:16:19 +08007186/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007187static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
7188{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007189 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01007190 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7191 unsigned long orig_val = val;
7192
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007193 /*
7194 * We get here when L2 changed cr0 in a way that did not change
7195 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01007196 * but did change L0 shadowed bits. So we first calculate the
7197 * effective cr0 value that L1 would like to write into the
7198 * hardware. It consists of the L2-owned bits from the new
7199 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007200 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01007201 val = (val & ~vmcs12->cr0_guest_host_mask) |
7202 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
7203
David Matlack38991522016-11-29 18:14:08 -08007204 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007205 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01007206
7207 if (kvm_set_cr0(vcpu, val))
7208 return 1;
7209 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007210 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01007211 } else {
7212 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08007213 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01007214 return 1;
David Matlack38991522016-11-29 18:14:08 -08007215
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007216 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01007217 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007218}
7219
7220static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
7221{
7222 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01007223 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7224 unsigned long orig_val = val;
7225
7226 /* analogously to handle_set_cr0 */
7227 val = (val & ~vmcs12->cr4_guest_host_mask) |
7228 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
7229 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007230 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01007231 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007232 return 0;
7233 } else
7234 return kvm_set_cr4(vcpu, val);
7235}
7236
Paolo Bonzini0367f202016-07-12 10:44:55 +02007237static int handle_desc(struct kvm_vcpu *vcpu)
7238{
7239 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson0ce97a22018-08-23 13:56:52 -07007240 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02007241}
7242
Avi Kivity851ba692009-08-24 11:10:17 +03007243static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007244{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007245 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007246 int cr;
7247 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03007248 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08007249 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007250
He, Qingbfdaab02007-09-12 14:18:28 +08007251 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007252 cr = exit_qualification & 15;
7253 reg = (exit_qualification >> 8) & 15;
7254 switch ((exit_qualification >> 4) & 3) {
7255 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03007256 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007257 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007258 switch (cr) {
7259 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007260 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007261 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007262 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08007263 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03007264 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007265 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007266 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007267 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007268 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03007269 case 8: {
7270 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03007271 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01007272 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007273 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02007274 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08007275 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03007276 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08007277 return ret;
7278 /*
7279 * TODO: we might be squashing a
7280 * KVM_GUESTDBG_SINGLESTEP-triggered
7281 * KVM_EXIT_DEBUG here.
7282 */
Avi Kivity851ba692009-08-24 11:10:17 +03007283 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03007284 return 0;
7285 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02007286 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08007287 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03007288 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08007289 WARN_ONCE(1, "Guest should always own CR0.TS");
7290 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02007291 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08007292 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007293 case 1: /*mov from cr*/
7294 switch (cr) {
7295 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08007296 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02007297 val = kvm_read_cr3(vcpu);
7298 kvm_register_write(vcpu, reg, val);
7299 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007300 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007301 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007302 val = kvm_get_cr8(vcpu);
7303 kvm_register_write(vcpu, reg, val);
7304 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007305 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007306 }
7307 break;
7308 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02007309 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02007310 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02007311 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007312
Kyle Huey6affcbe2016-11-29 12:40:40 -08007313 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007314 default:
7315 break;
7316 }
Avi Kivity851ba692009-08-24 11:10:17 +03007317 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03007318 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08007319 (int)(exit_qualification >> 4) & 3, cr);
7320 return 0;
7321}
7322
Avi Kivity851ba692009-08-24 11:10:17 +03007323static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007324{
He, Qingbfdaab02007-09-12 14:18:28 +08007325 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03007326 int dr, dr7, reg;
7327
7328 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7329 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
7330
7331 /* First, if DR does not exist, trigger UD */
7332 if (!kvm_require_dr(vcpu, dr))
7333 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007334
Jan Kiszkaf2483412010-01-20 18:20:20 +01007335 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03007336 if (!kvm_require_cpl(vcpu, 0))
7337 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03007338 dr7 = vmcs_readl(GUEST_DR7);
7339 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007340 /*
7341 * As the vm-exit takes precedence over the debug trap, we
7342 * need to emulate the latter, either for the host or the
7343 * guest debugging itself.
7344 */
7345 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03007346 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03007347 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02007348 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03007349 vcpu->run->debug.arch.exception = DB_VECTOR;
7350 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007351 return 0;
7352 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02007353 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03007354 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007355 kvm_queue_exception(vcpu, DB_VECTOR);
7356 return 1;
7357 }
7358 }
7359
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007360 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01007361 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
7362 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007363
7364 /*
7365 * No more DR vmexits; force a reload of the debug registers
7366 * and reenter on this instruction. The next vmexit will
7367 * retrieve the full state of the debug registers.
7368 */
7369 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
7370 return 1;
7371 }
7372
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007373 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
7374 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03007375 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01007376
7377 if (kvm_get_dr(vcpu, dr, &val))
7378 return 1;
7379 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03007380 } else
Nadav Amit57773922014-06-18 17:19:23 +03007381 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01007382 return 1;
7383
Kyle Huey6affcbe2016-11-29 12:40:40 -08007384 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007385}
7386
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007387static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
7388{
7389 return vcpu->arch.dr6;
7390}
7391
7392static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
7393{
7394}
7395
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007396static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
7397{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007398 get_debugreg(vcpu->arch.db[0], 0);
7399 get_debugreg(vcpu->arch.db[1], 1);
7400 get_debugreg(vcpu->arch.db[2], 2);
7401 get_debugreg(vcpu->arch.db[3], 3);
7402 get_debugreg(vcpu->arch.dr6, 6);
7403 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
7404
7405 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01007406 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007407}
7408
Gleb Natapov020df072010-04-13 10:05:23 +03007409static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
7410{
7411 vmcs_writel(GUEST_DR7, val);
7412}
7413
Avi Kivity851ba692009-08-24 11:10:17 +03007414static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007415{
Kyle Huey6a908b62016-11-29 12:40:37 -08007416 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007417}
7418
Avi Kivity851ba692009-08-24 11:10:17 +03007419static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007420{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007421 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02007422 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007423
Paolo Bonzini609e36d2015-04-08 15:30:38 +02007424 msr_info.index = ecx;
7425 msr_info.host_initiated = false;
7426 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02007427 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02007428 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007429 return 1;
7430 }
7431
Paolo Bonzini609e36d2015-04-08 15:30:38 +02007432 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04007433
Avi Kivity6aa8b732006-12-10 02:21:36 -08007434 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02007435 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
7436 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08007437 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007438}
7439
Avi Kivity851ba692009-08-24 11:10:17 +03007440static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007441{
Will Auld8fe8ab42012-11-29 12:42:12 -08007442 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007443 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
7444 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
7445 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007446
Will Auld8fe8ab42012-11-29 12:42:12 -08007447 msr.data = data;
7448 msr.index = ecx;
7449 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03007450 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02007451 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02007452 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007453 return 1;
7454 }
7455
Avi Kivity59200272010-01-25 19:47:02 +02007456 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007457 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007458}
7459
Avi Kivity851ba692009-08-24 11:10:17 +03007460static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007461{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01007462 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007463 return 1;
7464}
7465
Avi Kivity851ba692009-08-24 11:10:17 +03007466static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007467{
Paolo Bonzini47c01522016-12-19 11:44:07 +01007468 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
7469 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04007470
Avi Kivity3842d132010-07-27 12:30:24 +03007471 kvm_make_request(KVM_REQ_EVENT, vcpu);
7472
Jan Kiszkaa26bf122008-09-26 09:30:45 +02007473 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007474 return 1;
7475}
7476
Avi Kivity851ba692009-08-24 11:10:17 +03007477static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007478{
Avi Kivityd3bef152007-06-05 15:53:05 +03007479 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007480}
7481
Avi Kivity851ba692009-08-24 11:10:17 +03007482static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02007483{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03007484 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02007485}
7486
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007487static int handle_invd(struct kvm_vcpu *vcpu)
7488{
Sean Christopherson0ce97a22018-08-23 13:56:52 -07007489 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007490}
7491
Avi Kivity851ba692009-08-24 11:10:17 +03007492static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03007493{
Sheng Yangf9c617f2009-03-25 10:08:52 +08007494 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03007495
7496 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007497 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03007498}
7499
Avi Kivityfee84b02011-11-10 14:57:25 +02007500static int handle_rdpmc(struct kvm_vcpu *vcpu)
7501{
7502 int err;
7503
7504 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007505 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02007506}
7507
Avi Kivity851ba692009-08-24 11:10:17 +03007508static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02007509{
Kyle Huey6affcbe2016-11-29 12:40:40 -08007510 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02007511}
7512
Dexuan Cui2acf9232010-06-10 11:27:12 +08007513static int handle_xsetbv(struct kvm_vcpu *vcpu)
7514{
7515 u64 new_bv = kvm_read_edx_eax(vcpu);
7516 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
7517
7518 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08007519 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08007520 return 1;
7521}
7522
Wanpeng Lif53cd632014-12-02 19:14:58 +08007523static int handle_xsaves(struct kvm_vcpu *vcpu)
7524{
Kyle Huey6affcbe2016-11-29 12:40:40 -08007525 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08007526 WARN(1, "this should never happen\n");
7527 return 1;
7528}
7529
7530static int handle_xrstors(struct kvm_vcpu *vcpu)
7531{
Kyle Huey6affcbe2016-11-29 12:40:40 -08007532 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08007533 WARN(1, "this should never happen\n");
7534 return 1;
7535}
7536
Avi Kivity851ba692009-08-24 11:10:17 +03007537static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08007538{
Kevin Tian58fbbf22011-08-30 13:56:17 +03007539 if (likely(fasteoi)) {
7540 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7541 int access_type, offset;
7542
7543 access_type = exit_qualification & APIC_ACCESS_TYPE;
7544 offset = exit_qualification & APIC_ACCESS_OFFSET;
7545 /*
7546 * Sane guest uses MOV to write EOI, with written value
7547 * not cared. So make a short-circuit here by avoiding
7548 * heavy instruction emulation.
7549 */
7550 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
7551 (offset == APIC_EOI)) {
7552 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007553 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03007554 }
7555 }
Sean Christopherson0ce97a22018-08-23 13:56:52 -07007556 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08007557}
7558
Yang Zhangc7c9c562013-01-25 10:18:51 +08007559static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
7560{
7561 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7562 int vector = exit_qualification & 0xff;
7563
7564 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
7565 kvm_apic_set_eoi_accelerated(vcpu, vector);
7566 return 1;
7567}
7568
Yang Zhang83d4c282013-01-25 10:18:49 +08007569static int handle_apic_write(struct kvm_vcpu *vcpu)
7570{
7571 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7572 u32 offset = exit_qualification & 0xfff;
7573
7574 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
7575 kvm_apic_write_nodecode(vcpu, offset);
7576 return 1;
7577}
7578
Avi Kivity851ba692009-08-24 11:10:17 +03007579static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02007580{
Jan Kiszka60637aa2008-09-26 09:30:47 +02007581 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02007582 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02007583 bool has_error_code = false;
7584 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02007585 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01007586 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007587
7588 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01007589 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007590 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02007591
7592 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7593
7594 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007595 if (reason == TASK_SWITCH_GATE && idt_v) {
7596 switch (type) {
7597 case INTR_TYPE_NMI_INTR:
7598 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02007599 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007600 break;
7601 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007602 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007603 kvm_clear_interrupt_queue(vcpu);
7604 break;
7605 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02007606 if (vmx->idt_vectoring_info &
7607 VECTORING_INFO_DELIVER_CODE_MASK) {
7608 has_error_code = true;
7609 error_code =
7610 vmcs_read32(IDT_VECTORING_ERROR_CODE);
7611 }
7612 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007613 case INTR_TYPE_SOFT_EXCEPTION:
7614 kvm_clear_exception_queue(vcpu);
7615 break;
7616 default:
7617 break;
7618 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02007619 }
Izik Eidus37817f22008-03-24 23:14:53 +02007620 tss_selector = exit_qualification;
7621
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007622 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
7623 type != INTR_TYPE_EXT_INTR &&
7624 type != INTR_TYPE_NMI_INTR))
7625 skip_emulated_instruction(vcpu);
7626
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01007627 if (kvm_task_switch(vcpu, tss_selector,
7628 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
7629 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03007630 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7631 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7632 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007633 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03007634 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007635
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007636 /*
7637 * TODO: What about debug traps on tss switch?
7638 * Are we supposed to inject them and update dr6?
7639 */
7640
7641 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02007642}
7643
Avi Kivity851ba692009-08-24 11:10:17 +03007644static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08007645{
Sheng Yangf9c617f2009-03-25 10:08:52 +08007646 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08007647 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01007648 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08007649
Sheng Yangf9c617f2009-03-25 10:08:52 +08007650 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08007651
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03007652 /*
7653 * EPT violation happened while executing iret from NMI,
7654 * "blocked by NMI" bit has to be set before next VM entry.
7655 * There are errata that may cause this bit to not be set:
7656 * AAK134, BY25.
7657 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03007658 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01007659 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03007660 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03007661 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
7662
Sheng Yang14394422008-04-28 12:24:45 +08007663 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007664 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007665
Junaid Shahid27959a42016-12-06 16:46:10 -08007666 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08007667 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08007668 ? PFERR_USER_MASK : 0;
7669 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08007670 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08007671 ? PFERR_WRITE_MASK : 0;
7672 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08007673 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08007674 ? PFERR_FETCH_MASK : 0;
7675 /* ept page table entry is present? */
7676 error_code |= (exit_qualification &
7677 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
7678 EPT_VIOLATION_EXECUTABLE))
7679 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007680
Paolo Bonzinieebed242016-11-28 14:39:58 +01007681 error_code |= (exit_qualification & 0x100) != 0 ?
7682 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03007683
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007684 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007685 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08007686}
7687
Avi Kivity851ba692009-08-24 11:10:17 +03007688static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007689{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007690 gpa_t gpa;
7691
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02007692 /*
7693 * A nested guest cannot optimize MMIO vmexits, because we have an
7694 * nGPA here instead of the required GPA.
7695 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007696 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02007697 if (!is_guest_mode(vcpu) &&
7698 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08007699 trace_kvm_fast_mmio(gpa);
Vitaly Kuznetsovd391f122018-01-25 16:37:07 +01007700 /*
7701 * Doing kvm_skip_emulated_instruction() depends on undefined
7702 * behavior: Intel's manual doesn't mandate
7703 * VM_EXIT_INSTRUCTION_LEN to be set in VMCS when EPT MISCONFIG
7704 * occurs and while on real hardware it was observed to be set,
7705 * other hypervisors (namely Hyper-V) don't set it, we end up
7706 * advancing IP with some random value. Disable fast mmio when
7707 * running nested and keep it for real hardware in hope that
7708 * VM_EXIT_INSTRUCTION_LEN will always be set correctly.
7709 */
7710 if (!static_cpu_has(X86_FEATURE_HYPERVISOR))
7711 return kvm_skip_emulated_instruction(vcpu);
7712 else
Sean Christopherson0ce97a22018-08-23 13:56:52 -07007713 return kvm_emulate_instruction(vcpu, EMULTYPE_SKIP) ==
Sean Christophersonc4409902018-08-23 13:56:46 -07007714 EMULATE_DONE;
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03007715 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007716
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07007717 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007718}
7719
Avi Kivity851ba692009-08-24 11:10:17 +03007720static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08007721{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01007722 WARN_ON_ONCE(!enable_vnmi);
Paolo Bonzini47c01522016-12-19 11:44:07 +01007723 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
7724 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08007725 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03007726 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08007727
7728 return 1;
7729}
7730
Mohammed Gamal80ced182009-09-01 12:48:18 +02007731static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007732{
Avi Kivity8b3079a2009-01-05 12:10:54 +02007733 struct vcpu_vmx *vmx = to_vmx(vcpu);
7734 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02007735 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02007736 u32 cpu_exec_ctrl;
7737 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03007738 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02007739
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07007740 /*
7741 * We should never reach the point where we are emulating L2
7742 * due to invalid guest state as that means we incorrectly
7743 * allowed a nested VMEntry with an invalid vmcs12.
7744 */
7745 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
7746
Avi Kivity49e9d552010-09-19 14:34:08 +02007747 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
7748 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007749
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01007750 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03007751 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02007752 return handle_interrupt_window(&vmx->vcpu);
7753
Radim Krčmář72875d82017-04-26 22:32:19 +02007754 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03007755 return 1;
7756
Sean Christopherson0ce97a22018-08-23 13:56:52 -07007757 err = kvm_emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007758
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02007759 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02007760 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02007761 ret = 0;
7762 goto out;
7763 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01007764
Sean Christophersonadd5ff72018-03-23 09:34:00 -07007765 if (err != EMULATE_DONE)
7766 goto emulation_error;
7767
7768 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
7769 vcpu->arch.exception.pending)
7770 goto emulation_error;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007771
Gleb Natapov8d76c492013-05-08 18:38:44 +03007772 if (vcpu->arch.halt_request) {
7773 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06007774 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03007775 goto out;
7776 }
7777
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007778 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02007779 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007780 if (need_resched())
7781 schedule();
7782 }
7783
Mohammed Gamal80ced182009-09-01 12:48:18 +02007784out:
7785 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007786
Sean Christophersonadd5ff72018-03-23 09:34:00 -07007787emulation_error:
7788 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7789 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7790 vcpu->run->internal.ndata = 0;
7791 return 0;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007792}
7793
7794static void grow_ple_window(struct kvm_vcpu *vcpu)
7795{
7796 struct vcpu_vmx *vmx = to_vmx(vcpu);
7797 int old = vmx->ple_window;
7798
Babu Mogerc8e88712018-03-16 16:37:24 -04007799 vmx->ple_window = __grow_ple_window(old, ple_window,
7800 ple_window_grow,
7801 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007802
7803 if (vmx->ple_window != old)
7804 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02007805
7806 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007807}
7808
7809static void shrink_ple_window(struct kvm_vcpu *vcpu)
7810{
7811 struct vcpu_vmx *vmx = to_vmx(vcpu);
7812 int old = vmx->ple_window;
7813
Babu Mogerc8e88712018-03-16 16:37:24 -04007814 vmx->ple_window = __shrink_ple_window(old, ple_window,
7815 ple_window_shrink,
7816 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007817
7818 if (vmx->ple_window != old)
7819 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02007820
7821 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007822}
7823
7824/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007825 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
7826 */
7827static void wakeup_handler(void)
7828{
7829 struct kvm_vcpu *vcpu;
7830 int cpu = smp_processor_id();
7831
7832 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
7833 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
7834 blocked_vcpu_list) {
7835 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7836
7837 if (pi_test_on(pi_desc) == 1)
7838 kvm_vcpu_kick(vcpu);
7839 }
7840 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
7841}
7842
Peng Haoe01bca22018-04-07 05:47:32 +08007843static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08007844{
7845 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
7846 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
7847 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
7848 0ull, VMX_EPT_EXECUTABLE_MASK,
7849 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05007850 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08007851
7852 ept_set_mmio_spte_mask();
7853 kvm_enable_tdp();
7854}
7855
Tiejun Chenf2c76482014-10-28 10:14:47 +08007856static __init int hardware_setup(void)
7857{
Sean Christophersoncf81a7e2018-07-11 09:54:30 -07007858 unsigned long host_bndcfgs;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01007859 int r = -ENOMEM, i;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007860
7861 rdmsrl_safe(MSR_EFER, &host_efer);
7862
7863 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7864 kvm_define_shared_msr(i, vmx_msr_index[i]);
7865
Radim Krčmář23611332016-09-29 22:41:33 +02007866 for (i = 0; i < VMX_BITMAP_NR; i++) {
7867 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
7868 if (!vmx_bitmap[i])
7869 goto out;
7870 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007871
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007872 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
7873 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
7874
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007875 if (setup_vmcs_config(&vmcs_config) < 0) {
7876 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02007877 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08007878 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08007879
7880 if (boot_cpu_has(X86_FEATURE_NX))
7881 kvm_enable_efer_bits(EFER_NX);
7882
Sean Christophersoncf81a7e2018-07-11 09:54:30 -07007883 if (boot_cpu_has(X86_FEATURE_MPX)) {
7884 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7885 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7886 }
7887
Wanpeng Li08d839c2017-03-23 05:30:08 -07007888 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7889 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08007890 enable_vpid = 0;
Wanpeng Li08d839c2017-03-23 05:30:08 -07007891
Tiejun Chenf2c76482014-10-28 10:14:47 +08007892 if (!cpu_has_vmx_ept() ||
David Hildenbrand42aa53b2017-08-10 23:15:29 +02007893 !cpu_has_vmx_ept_4levels() ||
David Hildenbrandf5f51582017-08-24 20:51:30 +02007894 !cpu_has_vmx_ept_mt_wb() ||
Wanpeng Li8ad81822017-10-09 15:51:53 -07007895 !cpu_has_vmx_invept_global())
Tiejun Chenf2c76482014-10-28 10:14:47 +08007896 enable_ept = 0;
Tiejun Chenf2c76482014-10-28 10:14:47 +08007897
Wanpeng Lifce6ac42017-05-11 02:58:56 -07007898 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08007899 enable_ept_ad_bits = 0;
7900
Wanpeng Li8ad81822017-10-09 15:51:53 -07007901 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08007902 enable_unrestricted_guest = 0;
7903
Paolo Bonziniad15a292015-01-30 16:18:49 +01007904 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08007905 flexpriority_enabled = 0;
7906
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01007907 if (!cpu_has_virtual_nmis())
7908 enable_vnmi = 0;
7909
Paolo Bonziniad15a292015-01-30 16:18:49 +01007910 /*
7911 * set_apic_access_page_addr() is used to reload apic access
7912 * page upon invalidation. No need to do anything if not
7913 * using the APIC_ACCESS_ADDR VMCS field.
7914 */
7915 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08007916 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08007917
7918 if (!cpu_has_vmx_tpr_shadow())
7919 kvm_x86_ops->update_cr8_intercept = NULL;
7920
7921 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7922 kvm_disable_largepages();
7923
Tianyu Lan877ad952018-07-19 08:40:23 +00007924#if IS_ENABLED(CONFIG_HYPERV)
7925 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
7926 && enable_ept)
7927 kvm_x86_ops->tlb_remote_flush = vmx_hv_remote_flush_tlb;
7928#endif
7929
Wanpeng Li0f107682017-09-28 18:06:24 -07007930 if (!cpu_has_vmx_ple()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08007931 ple_gap = 0;
Wanpeng Li0f107682017-09-28 18:06:24 -07007932 ple_window = 0;
7933 ple_window_grow = 0;
7934 ple_window_max = 0;
7935 ple_window_shrink = 0;
7936 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08007937
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01007938 if (!cpu_has_vmx_apicv()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08007939 enable_apicv = 0;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01007940 kvm_x86_ops->sync_pir_to_irr = NULL;
7941 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08007942
Haozhong Zhang64903d62015-10-20 15:39:09 +08007943 if (cpu_has_vmx_tsc_scaling()) {
7944 kvm_has_tsc_control = true;
7945 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7946 kvm_tsc_scaling_ratio_frac_bits = 48;
7947 }
7948
Wanpeng Li04bb92e2015-09-16 19:31:11 +08007949 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7950
Junaid Shahidf160c7b2016-12-06 16:46:16 -08007951 if (enable_ept)
7952 vmx_enable_tdp();
7953 else
Tiejun Chenbaa03522014-12-23 16:21:11 +08007954 kvm_disable_tdp();
7955
Jim Mattson8fcc4b52018-07-10 11:27:20 +02007956 if (!nested) {
7957 kvm_x86_ops->get_nested_state = NULL;
7958 kvm_x86_ops->set_nested_state = NULL;
7959 }
7960
Kai Huang843e4332015-01-28 10:54:28 +08007961 /*
7962 * Only enable PML when hardware supports PML feature, and both EPT
7963 * and EPT A/D bit features are enabled -- PML depends on them to work.
7964 */
7965 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7966 enable_pml = 0;
7967
7968 if (!enable_pml) {
7969 kvm_x86_ops->slot_enable_log_dirty = NULL;
7970 kvm_x86_ops->slot_disable_log_dirty = NULL;
7971 kvm_x86_ops->flush_log_dirty = NULL;
7972 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7973 }
7974
Sean Christophersond264ee02018-08-27 15:21:12 -07007975 if (!cpu_has_vmx_preemption_timer())
7976 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
7977
Yunhong Jiang64672c92016-06-13 14:19:59 -07007978 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
7979 u64 vmx_msr;
7980
7981 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7982 cpu_preemption_timer_multi =
7983 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
7984 } else {
7985 kvm_x86_ops->set_hv_timer = NULL;
7986 kvm_x86_ops->cancel_hv_timer = NULL;
7987 }
7988
Paolo Bonzinic5d167b2017-12-13 11:05:19 +01007989 if (!cpu_has_vmx_shadow_vmcs())
7990 enable_shadow_vmcs = 0;
7991 if (enable_shadow_vmcs)
7992 init_vmcs_shadow_fields();
7993
Feng Wubf9f6ac2015-09-18 22:29:55 +08007994 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Paolo Bonzini13893092018-02-26 13:40:09 +01007995 nested_vmx_setup_ctls_msrs(&vmcs_config.nested, enable_apicv);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007996
Ashok Rajc45dcc72016-06-22 14:59:56 +08007997 kvm_mce_cap_supported |= MCG_LMCE_P;
7998
Tiejun Chenf2c76482014-10-28 10:14:47 +08007999 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08008000
Tiejun Chen34a1cd62014-10-28 10:14:48 +08008001out:
Radim Krčmář23611332016-09-29 22:41:33 +02008002 for (i = 0; i < VMX_BITMAP_NR; i++)
8003 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08008004
8005 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08008006}
8007
8008static __exit void hardware_unsetup(void)
8009{
Radim Krčmář23611332016-09-29 22:41:33 +02008010 int i;
8011
8012 for (i = 0; i < VMX_BITMAP_NR; i++)
8013 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08008014
Tiejun Chenf2c76482014-10-28 10:14:47 +08008015 free_kvm_area();
8016}
8017
Avi Kivity6aa8b732006-12-10 02:21:36 -08008018/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08008019 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
8020 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
8021 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03008022static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08008023{
Wanpeng Lib31c1142018-03-12 04:53:04 -07008024 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02008025 grow_ple_window(vcpu);
8026
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08008027 /*
8028 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
8029 * VM-execution control is ignored if CPL > 0. OTOH, KVM
8030 * never set PAUSE_EXITING and just set PLE if supported,
8031 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
8032 */
8033 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008034 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08008035}
8036
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008037static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08008038{
Kyle Huey6affcbe2016-11-29 12:40:40 -08008039 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08008040}
8041
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008042static int handle_mwait(struct kvm_vcpu *vcpu)
8043{
8044 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
8045 return handle_nop(vcpu);
8046}
8047
Jim Mattson45ec3682017-08-23 16:32:04 -07008048static int handle_invalid_op(struct kvm_vcpu *vcpu)
8049{
8050 kvm_queue_exception(vcpu, UD_VECTOR);
8051 return 1;
8052}
8053
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008054static int handle_monitor_trap(struct kvm_vcpu *vcpu)
8055{
8056 return 1;
8057}
8058
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008059static int handle_monitor(struct kvm_vcpu *vcpu)
8060{
8061 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
8062 return handle_nop(vcpu);
8063}
8064
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08008065/*
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08008066 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008067 * set the success or error code of an emulated VMX instruction (as specified
8068 * by Vol 2B, VMX Instruction Reference, "Conventions"), and skip the emulated
8069 * instruction.
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08008070 */
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008071static int nested_vmx_succeed(struct kvm_vcpu *vcpu)
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08008072{
8073 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
8074 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
8075 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008076 return kvm_skip_emulated_instruction(vcpu);
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08008077}
8078
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008079static int nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08008080{
8081 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
8082 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
8083 X86_EFLAGS_SF | X86_EFLAGS_OF))
8084 | X86_EFLAGS_CF);
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008085 return kvm_skip_emulated_instruction(vcpu);
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08008086}
8087
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008088static int nested_vmx_failValid(struct kvm_vcpu *vcpu,
8089 u32 vm_instruction_error)
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08008090{
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008091 /*
8092 * failValid writes the error number to the current VMCS, which
8093 * can't be done if there isn't a current VMCS.
8094 */
8095 if (to_vmx(vcpu)->nested.current_vmptr == -1ull)
8096 return nested_vmx_failInvalid(vcpu);
8097
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08008098 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
8099 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
8100 X86_EFLAGS_SF | X86_EFLAGS_OF))
8101 | X86_EFLAGS_ZF);
8102 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
8103 /*
8104 * We don't need to force a shadow sync because
8105 * VM_INSTRUCTION_ERROR is not shadowed
8106 */
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008107 return kvm_skip_emulated_instruction(vcpu);
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08008108}
Abel Gordon145c28d2013-04-18 14:36:55 +03008109
Wincy Vanff651cb2014-12-11 08:52:58 +03008110static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
8111{
8112 /* TODO: not to reset guest simply here. */
8113 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02008114 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03008115}
8116
Jan Kiszkaf4124502014-03-07 20:03:13 +01008117static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
8118{
8119 struct vcpu_vmx *vmx =
8120 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
8121
8122 vmx->nested.preemption_timer_expired = true;
8123 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
8124 kvm_vcpu_kick(&vmx->vcpu);
8125
8126 return HRTIMER_NORESTART;
8127}
8128
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03008129/*
Bandan Das19677e32014-05-06 02:19:15 -04008130 * Decode the memory-address operand of a vmx instruction, as recorded on an
8131 * exit caused by such an instruction (run by a guest hypervisor).
8132 * On success, returns 0. When the operand is invalid, returns 1 and throws
8133 * #UD or #GP.
8134 */
8135static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
8136 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008137 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04008138{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008139 gva_t off;
8140 bool exn;
8141 struct kvm_segment s;
8142
Bandan Das19677e32014-05-06 02:19:15 -04008143 /*
8144 * According to Vol. 3B, "Information for VM Exits Due to Instruction
8145 * Execution", on an exit, vmx_instruction_info holds most of the
8146 * addressing components of the operand. Only the displacement part
8147 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
8148 * For how an actual address is calculated from all these components,
8149 * refer to Vol. 1, "Operand Addressing".
8150 */
8151 int scaling = vmx_instruction_info & 3;
8152 int addr_size = (vmx_instruction_info >> 7) & 7;
8153 bool is_reg = vmx_instruction_info & (1u << 10);
8154 int seg_reg = (vmx_instruction_info >> 15) & 7;
8155 int index_reg = (vmx_instruction_info >> 18) & 0xf;
8156 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
8157 int base_reg = (vmx_instruction_info >> 23) & 0xf;
8158 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
8159
8160 if (is_reg) {
8161 kvm_queue_exception(vcpu, UD_VECTOR);
8162 return 1;
8163 }
8164
8165 /* Addr = segment_base + offset */
8166 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008167 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04008168 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008169 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04008170 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008171 off += kvm_register_read(vcpu, index_reg)<<scaling;
8172 vmx_get_segment(vcpu, &s, seg_reg);
8173 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04008174
8175 if (addr_size == 1) /* 32 bit */
8176 *ret &= 0xffffffff;
8177
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008178 /* Checks for #GP/#SS exceptions. */
8179 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02008180 if (is_long_mode(vcpu)) {
8181 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
8182 * non-canonical form. This is the only check on the memory
8183 * destination for long mode!
8184 */
Yu Zhangfd8cb432017-08-24 20:27:56 +08008185 exn = is_noncanonical_address(*ret, vcpu);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02008186 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008187 /* Protected mode: apply checks for segment validity in the
8188 * following order:
8189 * - segment type check (#GP(0) may be thrown)
8190 * - usability check (#GP(0)/#SS(0))
8191 * - limit check (#GP(0)/#SS(0))
8192 */
8193 if (wr)
8194 /* #GP(0) if the destination operand is located in a
8195 * read-only data segment or any code segment.
8196 */
8197 exn = ((s.type & 0xa) == 0 || (s.type & 8));
8198 else
8199 /* #GP(0) if the source operand is located in an
8200 * execute-only code segment
8201 */
8202 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02008203 if (exn) {
8204 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
8205 return 1;
8206 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008207 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
8208 */
8209 exn = (s.unusable != 0);
8210 /* Protected mode: #GP(0)/#SS(0) if the memory
8211 * operand is outside the segment limit.
8212 */
8213 exn = exn || (off + sizeof(u64) > s.limit);
8214 }
8215 if (exn) {
8216 kvm_queue_exception_e(vcpu,
8217 seg_reg == VCPU_SREG_SS ?
8218 SS_VECTOR : GP_VECTOR,
8219 0);
8220 return 1;
8221 }
8222
Bandan Das19677e32014-05-06 02:19:15 -04008223 return 0;
8224}
8225
Radim Krčmářcbf71272017-05-19 15:48:51 +02008226static int nested_vmx_get_vmptr(struct kvm_vcpu *vcpu, gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04008227{
8228 gva_t gva;
Bandan Das3573e222014-05-06 02:19:16 -04008229 struct x86_exception e;
Bandan Das3573e222014-05-06 02:19:16 -04008230
8231 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008232 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04008233 return 1;
8234
Paolo Bonzinice14e868a2018-06-06 17:37:49 +02008235 if (kvm_read_guest_virt(vcpu, gva, vmpointer, sizeof(*vmpointer), &e)) {
Bandan Das3573e222014-05-06 02:19:16 -04008236 kvm_inject_page_fault(vcpu, &e);
8237 return 1;
8238 }
8239
Bandan Das3573e222014-05-06 02:19:16 -04008240 return 0;
8241}
8242
Liran Alonabfc52c2018-06-23 02:35:13 +03008243/*
8244 * Allocate a shadow VMCS and associate it with the currently loaded
8245 * VMCS, unless such a shadow VMCS already exists. The newly allocated
8246 * VMCS is also VMCLEARed, so that it is ready for use.
8247 */
8248static struct vmcs *alloc_shadow_vmcs(struct kvm_vcpu *vcpu)
8249{
8250 struct vcpu_vmx *vmx = to_vmx(vcpu);
8251 struct loaded_vmcs *loaded_vmcs = vmx->loaded_vmcs;
8252
8253 /*
8254 * We should allocate a shadow vmcs for vmcs01 only when L1
8255 * executes VMXON and free it when L1 executes VMXOFF.
8256 * As it is invalid to execute VMXON twice, we shouldn't reach
8257 * here when vmcs01 already have an allocated shadow vmcs.
8258 */
8259 WARN_ON(loaded_vmcs == &vmx->vmcs01 && loaded_vmcs->shadow_vmcs);
8260
8261 if (!loaded_vmcs->shadow_vmcs) {
8262 loaded_vmcs->shadow_vmcs = alloc_vmcs(true);
8263 if (loaded_vmcs->shadow_vmcs)
8264 vmcs_clear(loaded_vmcs->shadow_vmcs);
8265 }
8266 return loaded_vmcs->shadow_vmcs;
8267}
8268
Jim Mattsone29acc52016-11-30 12:03:43 -08008269static int enter_vmx_operation(struct kvm_vcpu *vcpu)
8270{
8271 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01008272 int r;
Jim Mattsone29acc52016-11-30 12:03:43 -08008273
Paolo Bonzinif21f1652018-01-11 12:16:15 +01008274 r = alloc_loaded_vmcs(&vmx->nested.vmcs02);
8275 if (r < 0)
Jim Mattsonde3a0022017-11-27 17:22:25 -06008276 goto out_vmcs02;
Jim Mattsone29acc52016-11-30 12:03:43 -08008277
8278 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
8279 if (!vmx->nested.cached_vmcs12)
8280 goto out_cached_vmcs12;
8281
Liran Alon61ada742018-06-23 02:35:08 +03008282 vmx->nested.cached_shadow_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
8283 if (!vmx->nested.cached_shadow_vmcs12)
8284 goto out_cached_shadow_vmcs12;
8285
Liran Alonabfc52c2018-06-23 02:35:13 +03008286 if (enable_shadow_vmcs && !alloc_shadow_vmcs(vcpu))
8287 goto out_shadow_vmcs;
Jim Mattsone29acc52016-11-30 12:03:43 -08008288
Jim Mattsone29acc52016-11-30 12:03:43 -08008289 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
8290 HRTIMER_MODE_REL_PINNED);
8291 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
8292
Roman Kagan63aff652018-07-19 21:59:07 +03008293 vmx->nested.vpid02 = allocate_vpid();
8294
Sean Christopherson9d6105b22018-09-26 09:23:51 -07008295 vmx->nested.vmcs02_initialized = false;
Jim Mattsone29acc52016-11-30 12:03:43 -08008296 vmx->nested.vmxon = true;
8297 return 0;
8298
8299out_shadow_vmcs:
Liran Alon61ada742018-06-23 02:35:08 +03008300 kfree(vmx->nested.cached_shadow_vmcs12);
8301
8302out_cached_shadow_vmcs12:
Jim Mattsone29acc52016-11-30 12:03:43 -08008303 kfree(vmx->nested.cached_vmcs12);
8304
8305out_cached_vmcs12:
Jim Mattsonde3a0022017-11-27 17:22:25 -06008306 free_loaded_vmcs(&vmx->nested.vmcs02);
Jim Mattsone29acc52016-11-30 12:03:43 -08008307
Jim Mattsonde3a0022017-11-27 17:22:25 -06008308out_vmcs02:
Jim Mattsone29acc52016-11-30 12:03:43 -08008309 return -ENOMEM;
8310}
8311
Bandan Das3573e222014-05-06 02:19:16 -04008312/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008313 * Emulate the VMXON instruction.
8314 * Currently, we just remember that VMX is active, and do not save or even
8315 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
8316 * do not currently need to store anything in that guest-allocated memory
8317 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
8318 * argument is different from the VMXON pointer (which the spec says they do).
8319 */
8320static int handle_vmon(struct kvm_vcpu *vcpu)
8321{
Jim Mattsone29acc52016-11-30 12:03:43 -08008322 int ret;
Radim Krčmářcbf71272017-05-19 15:48:51 +02008323 gpa_t vmptr;
8324 struct page *page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008325 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08008326 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
8327 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008328
Jim Mattson70f3aac2017-04-26 08:53:46 -07008329 /*
8330 * The Intel VMX Instruction Reference lists a bunch of bits that are
8331 * prerequisite to running VMXON, most notably cr4.VMXE must be set to
8332 * 1 (see vmx_set_cr4() for when we allow the guest to set this).
8333 * Otherwise, we should fail with #UD. But most faulting conditions
8334 * have already been checked by hardware, prior to the VM-exit for
8335 * VMXON. We do test guest cr4.VMXE because processor CR4 always has
8336 * that bit set to 1 in non-root mode.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008337 */
Jim Mattson70f3aac2017-04-26 08:53:46 -07008338 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE)) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008339 kvm_queue_exception(vcpu, UD_VECTOR);
8340 return 1;
8341 }
8342
Felix Wilhelm727ba742018-06-11 09:43:44 +02008343 /* CPL=0 must be checked manually. */
8344 if (vmx_get_cpl(vcpu)) {
Jim Mattson36090bf2018-07-27 09:18:50 -07008345 kvm_inject_gp(vcpu, 0);
Felix Wilhelm727ba742018-06-11 09:43:44 +02008346 return 1;
8347 }
8348
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008349 if (vmx->nested.vmxon)
8350 return nested_vmx_failValid(vcpu,
8351 VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08008352
Haozhong Zhang3b840802016-06-22 14:59:54 +08008353 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08008354 != VMXON_NEEDED_FEATURES) {
8355 kvm_inject_gp(vcpu, 0);
8356 return 1;
8357 }
8358
Radim Krčmářcbf71272017-05-19 15:48:51 +02008359 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Jim Mattson21e7fbe2016-12-22 15:49:55 -08008360 return 1;
Radim Krčmářcbf71272017-05-19 15:48:51 +02008361
8362 /*
8363 * SDM 3: 24.11.5
8364 * The first 4 bytes of VMXON region contain the supported
8365 * VMCS revision identifier
8366 *
8367 * Note - IA32_VMX_BASIC[48] will never be 1 for the nested case;
8368 * which replaces physical address width with 32
8369 */
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008370 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu)))
8371 return nested_vmx_failInvalid(vcpu);
Radim Krčmářcbf71272017-05-19 15:48:51 +02008372
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02008373 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008374 if (is_error_page(page))
8375 return nested_vmx_failInvalid(vcpu);
8376
Radim Krčmářcbf71272017-05-19 15:48:51 +02008377 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
8378 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008379 kvm_release_page_clean(page);
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008380 return nested_vmx_failInvalid(vcpu);
Radim Krčmářcbf71272017-05-19 15:48:51 +02008381 }
8382 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008383 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02008384
8385 vmx->nested.vmxon_ptr = vmptr;
Jim Mattsone29acc52016-11-30 12:03:43 -08008386 ret = enter_vmx_operation(vcpu);
8387 if (ret)
8388 return ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008389
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008390 return nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008391}
8392
8393/*
8394 * Intel's VMX Instruction Reference specifies a common set of prerequisites
8395 * for running VMX instructions (except VMXON, whose prerequisites are
8396 * slightly different). It also specifies what exception to inject otherwise.
Jim Mattson70f3aac2017-04-26 08:53:46 -07008397 * Note that many of these exceptions have priority over VM exits, so they
8398 * don't have to be checked again here.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008399 */
8400static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
8401{
Jim Mattson70f3aac2017-04-26 08:53:46 -07008402 if (!to_vmx(vcpu)->nested.vmxon) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008403 kvm_queue_exception(vcpu, UD_VECTOR);
8404 return 0;
8405 }
Jim Mattsone49fcb82018-07-27 13:44:45 -07008406
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008407 if (vmx_get_cpl(vcpu)) {
Jim Mattson36090bf2018-07-27 09:18:50 -07008408 kvm_inject_gp(vcpu, 0);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008409 return 0;
8410 }
8411
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008412 return 1;
8413}
8414
David Matlack8ca44e82017-08-01 14:00:39 -07008415static void vmx_disable_shadow_vmcs(struct vcpu_vmx *vmx)
8416{
8417 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL, SECONDARY_EXEC_SHADOW_VMCS);
8418 vmcs_write64(VMCS_LINK_POINTER, -1ull);
8419}
8420
Abel Gordone7953d72013-04-18 14:37:55 +03008421static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
8422{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008423 if (vmx->nested.current_vmptr == -1ull)
8424 return;
8425
Abel Gordon012f83c2013-04-18 14:39:25 +03008426 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008427 /* copy to memory all shadowed fields in case
8428 they were modified */
8429 copy_shadow_to_vmcs12(vmx);
8430 vmx->nested.sync_shadow_vmcs = false;
David Matlack8ca44e82017-08-01 14:00:39 -07008431 vmx_disable_shadow_vmcs(vmx);
Abel Gordon012f83c2013-04-18 14:39:25 +03008432 }
Wincy Van705699a2015-02-03 23:58:17 +08008433 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07008434
8435 /* Flush VMCS12 to guest memory */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02008436 kvm_vcpu_write_guest_page(&vmx->vcpu,
8437 vmx->nested.current_vmptr >> PAGE_SHIFT,
8438 vmx->nested.cached_vmcs12, 0, VMCS12_SIZE);
David Matlack4f2777b2016-07-13 17:16:37 -07008439
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008440 vmx->nested.current_vmptr = -1ull;
Abel Gordone7953d72013-04-18 14:37:55 +03008441}
8442
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008443/*
8444 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
8445 * just stops using VMX.
8446 */
8447static void free_nested(struct vcpu_vmx *vmx)
8448{
Wanpeng Lib7455822017-11-22 14:04:00 -08008449 if (!vmx->nested.vmxon && !vmx->nested.smm.vmxon)
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008450 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008451
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008452 vmx->nested.vmxon = false;
Wanpeng Lib7455822017-11-22 14:04:00 -08008453 vmx->nested.smm.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07008454 free_vpid(vmx->nested.vpid02);
David Matlack8ca44e82017-08-01 14:00:39 -07008455 vmx->nested.posted_intr_nv = -1;
8456 vmx->nested.current_vmptr = -1ull;
Jim Mattson355f4fb2016-10-28 08:29:39 -07008457 if (enable_shadow_vmcs) {
David Matlack8ca44e82017-08-01 14:00:39 -07008458 vmx_disable_shadow_vmcs(vmx);
Jim Mattson355f4fb2016-10-28 08:29:39 -07008459 vmcs_clear(vmx->vmcs01.shadow_vmcs);
8460 free_vmcs(vmx->vmcs01.shadow_vmcs);
8461 vmx->vmcs01.shadow_vmcs = NULL;
8462 }
David Matlack4f2777b2016-07-13 17:16:37 -07008463 kfree(vmx->nested.cached_vmcs12);
Liran Alon61ada742018-06-23 02:35:08 +03008464 kfree(vmx->nested.cached_shadow_vmcs12);
Jim Mattsonde3a0022017-11-27 17:22:25 -06008465 /* Unpin physical memory we referred to in the vmcs02 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008466 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02008467 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02008468 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008469 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008470 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02008471 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02008472 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008473 }
Wincy Van705699a2015-02-03 23:58:17 +08008474 if (vmx->nested.pi_desc_page) {
8475 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008476 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +08008477 vmx->nested.pi_desc_page = NULL;
8478 vmx->nested.pi_desc = NULL;
8479 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03008480
Jim Mattsonde3a0022017-11-27 17:22:25 -06008481 free_loaded_vmcs(&vmx->nested.vmcs02);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008482}
8483
8484/* Emulate the VMXOFF instruction */
8485static int handle_vmoff(struct kvm_vcpu *vcpu)
8486{
8487 if (!nested_vmx_check_permission(vcpu))
8488 return 1;
8489 free_nested(to_vmx(vcpu));
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008490 return nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008491}
8492
Nadav Har'El27d6c862011-05-25 23:06:59 +03008493/* Emulate the VMCLEAR instruction */
8494static int handle_vmclear(struct kvm_vcpu *vcpu)
8495{
8496 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson587d7e722017-03-02 12:41:48 -08008497 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03008498 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03008499
8500 if (!nested_vmx_check_permission(vcpu))
8501 return 1;
8502
Radim Krčmářcbf71272017-05-19 15:48:51 +02008503 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03008504 return 1;
8505
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008506 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu)))
8507 return nested_vmx_failValid(vcpu,
8508 VMXERR_VMCLEAR_INVALID_ADDRESS);
Radim Krčmářcbf71272017-05-19 15:48:51 +02008509
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008510 if (vmptr == vmx->nested.vmxon_ptr)
8511 return nested_vmx_failValid(vcpu,
8512 VMXERR_VMCLEAR_VMXON_POINTER);
Radim Krčmářcbf71272017-05-19 15:48:51 +02008513
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008514 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03008515 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03008516
Jim Mattson587d7e722017-03-02 12:41:48 -08008517 kvm_vcpu_write_guest(vcpu,
8518 vmptr + offsetof(struct vmcs12, launch_state),
8519 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03008520
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008521 return nested_vmx_succeed(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03008522}
8523
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008524static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
8525
8526/* Emulate the VMLAUNCH instruction */
8527static int handle_vmlaunch(struct kvm_vcpu *vcpu)
8528{
8529 return nested_vmx_run(vcpu, true);
8530}
8531
8532/* Emulate the VMRESUME instruction */
8533static int handle_vmresume(struct kvm_vcpu *vcpu)
8534{
8535
8536 return nested_vmx_run(vcpu, false);
8537}
8538
Nadav Har'El49f705c2011-05-25 23:08:30 +03008539/*
8540 * Read a vmcs12 field. Since these can have varying lengths and we return
8541 * one type, we chose the biggest type (u64) and zero-extend the return value
8542 * to that size. Note that the caller, handle_vmread, might need to use only
8543 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
8544 * 64-bit fields are to be returned).
8545 */
Liran Alone2536742018-06-23 02:35:02 +03008546static inline int vmcs12_read_any(struct vmcs12 *vmcs12,
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008547 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03008548{
8549 short offset = vmcs_field_to_offset(field);
8550 char *p;
8551
8552 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008553 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03008554
Liran Alone2536742018-06-23 02:35:02 +03008555 p = (char *)vmcs12 + offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03008556
Jim Mattsond37f4262017-12-22 12:12:16 -08008557 switch (vmcs_field_width(field)) {
8558 case VMCS_FIELD_WIDTH_NATURAL_WIDTH:
Nadav Har'El49f705c2011-05-25 23:08:30 +03008559 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008560 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008561 case VMCS_FIELD_WIDTH_U16:
Nadav Har'El49f705c2011-05-25 23:08:30 +03008562 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008563 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008564 case VMCS_FIELD_WIDTH_U32:
Nadav Har'El49f705c2011-05-25 23:08:30 +03008565 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008566 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008567 case VMCS_FIELD_WIDTH_U64:
Nadav Har'El49f705c2011-05-25 23:08:30 +03008568 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008569 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03008570 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008571 WARN_ON(1);
8572 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03008573 }
8574}
8575
Abel Gordon20b97fe2013-04-18 14:36:25 +03008576
Liran Alone2536742018-06-23 02:35:02 +03008577static inline int vmcs12_write_any(struct vmcs12 *vmcs12,
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008578 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03008579 short offset = vmcs_field_to_offset(field);
Liran Alone2536742018-06-23 02:35:02 +03008580 char *p = (char *)vmcs12 + offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03008581 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008582 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03008583
Jim Mattsond37f4262017-12-22 12:12:16 -08008584 switch (vmcs_field_width(field)) {
8585 case VMCS_FIELD_WIDTH_U16:
Abel Gordon20b97fe2013-04-18 14:36:25 +03008586 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008587 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008588 case VMCS_FIELD_WIDTH_U32:
Abel Gordon20b97fe2013-04-18 14:36:25 +03008589 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008590 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008591 case VMCS_FIELD_WIDTH_U64:
Abel Gordon20b97fe2013-04-18 14:36:25 +03008592 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008593 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008594 case VMCS_FIELD_WIDTH_NATURAL_WIDTH:
Abel Gordon20b97fe2013-04-18 14:36:25 +03008595 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008596 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03008597 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008598 WARN_ON(1);
8599 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03008600 }
8601
8602}
8603
Jim Mattsonf4160e42018-05-29 09:11:33 -07008604/*
8605 * Copy the writable VMCS shadow fields back to the VMCS12, in case
8606 * they have been modified by the L1 guest. Note that the "read-only"
8607 * VM-exit information fields are actually writable if the vCPU is
8608 * configured to support "VMWRITE to any supported field in the VMCS."
8609 */
Abel Gordon16f5b902013-04-18 14:38:25 +03008610static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
8611{
Jim Mattsonf4160e42018-05-29 09:11:33 -07008612 const u16 *fields[] = {
8613 shadow_read_write_fields,
8614 shadow_read_only_fields
8615 };
8616 const int max_fields[] = {
8617 max_shadow_read_write_fields,
8618 max_shadow_read_only_fields
8619 };
8620 int i, q;
Abel Gordon16f5b902013-04-18 14:38:25 +03008621 unsigned long field;
8622 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07008623 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordon16f5b902013-04-18 14:38:25 +03008624
Jan Kiszka282da872014-10-08 18:05:39 +02008625 preempt_disable();
8626
Abel Gordon16f5b902013-04-18 14:38:25 +03008627 vmcs_load(shadow_vmcs);
8628
Jim Mattsonf4160e42018-05-29 09:11:33 -07008629 for (q = 0; q < ARRAY_SIZE(fields); q++) {
8630 for (i = 0; i < max_fields[q]; i++) {
8631 field = fields[q][i];
8632 field_value = __vmcs_readl(field);
Liran Alone2536742018-06-23 02:35:02 +03008633 vmcs12_write_any(get_vmcs12(&vmx->vcpu), field, field_value);
Jim Mattsonf4160e42018-05-29 09:11:33 -07008634 }
8635 /*
8636 * Skip the VM-exit information fields if they are read-only.
8637 */
8638 if (!nested_cpu_has_vmwrite_any_field(&vmx->vcpu))
8639 break;
Abel Gordon16f5b902013-04-18 14:38:25 +03008640 }
8641
8642 vmcs_clear(shadow_vmcs);
8643 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02008644
8645 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03008646}
8647
Abel Gordonc3114422013-04-18 14:38:55 +03008648static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
8649{
Paolo Bonzini44900ba2017-12-13 12:58:02 +01008650 const u16 *fields[] = {
Mathias Krausec2bae892013-06-26 20:36:21 +02008651 shadow_read_write_fields,
8652 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03008653 };
Mathias Krausec2bae892013-06-26 20:36:21 +02008654 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03008655 max_shadow_read_write_fields,
8656 max_shadow_read_only_fields
8657 };
8658 int i, q;
8659 unsigned long field;
8660 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07008661 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03008662
8663 vmcs_load(shadow_vmcs);
8664
Mathias Krausec2bae892013-06-26 20:36:21 +02008665 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03008666 for (i = 0; i < max_fields[q]; i++) {
8667 field = fields[q][i];
Liran Alone2536742018-06-23 02:35:02 +03008668 vmcs12_read_any(get_vmcs12(&vmx->vcpu), field, &field_value);
Paolo Bonzini44900ba2017-12-13 12:58:02 +01008669 __vmcs_writel(field, field_value);
Abel Gordonc3114422013-04-18 14:38:55 +03008670 }
8671 }
8672
8673 vmcs_clear(shadow_vmcs);
8674 vmcs_load(vmx->loaded_vmcs->vmcs);
8675}
8676
Nadav Har'El49f705c2011-05-25 23:08:30 +03008677static int handle_vmread(struct kvm_vcpu *vcpu)
8678{
8679 unsigned long field;
8680 u64 field_value;
8681 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8682 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8683 gva_t gva = 0;
Liran Alon6d894f42018-06-23 02:35:09 +03008684 struct vmcs12 *vmcs12;
Nadav Har'El49f705c2011-05-25 23:08:30 +03008685
Kyle Hueyeb277562016-11-29 12:40:39 -08008686 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008687 return 1;
8688
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008689 if (to_vmx(vcpu)->nested.current_vmptr == -1ull)
8690 return nested_vmx_failInvalid(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08008691
Liran Alon6d894f42018-06-23 02:35:09 +03008692 if (!is_guest_mode(vcpu))
8693 vmcs12 = get_vmcs12(vcpu);
8694 else {
8695 /*
8696 * When vmcs->vmcs_link_pointer is -1ull, any VMREAD
8697 * to shadowed-field sets the ALU flags for VMfailInvalid.
8698 */
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008699 if (get_vmcs12(vcpu)->vmcs_link_pointer == -1ull)
8700 return nested_vmx_failInvalid(vcpu);
Liran Alon6d894f42018-06-23 02:35:09 +03008701 vmcs12 = get_shadow_vmcs12(vcpu);
8702 }
8703
Nadav Har'El49f705c2011-05-25 23:08:30 +03008704 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03008705 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03008706 /* Read the field, zero-extended to a u64 field_value */
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008707 if (vmcs12_read_any(vmcs12, field, &field_value) < 0)
8708 return nested_vmx_failValid(vcpu,
8709 VMXERR_UNSUPPORTED_VMCS_COMPONENT);
8710
Nadav Har'El49f705c2011-05-25 23:08:30 +03008711 /*
8712 * Now copy part of this value to register or memory, as requested.
8713 * Note that the number of bits actually copied is 32 or 64 depending
8714 * on the guest's mode (32 or 64 bit), not on the given field's length.
8715 */
8716 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03008717 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03008718 field_value);
8719 } else {
8720 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008721 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008722 return 1;
Felix Wilhelm727ba742018-06-11 09:43:44 +02008723 /* _system ok, nested_vmx_check_permission has verified cpl=0 */
Paolo Bonzinice14e868a2018-06-06 17:37:49 +02008724 kvm_write_guest_virt_system(vcpu, gva, &field_value,
8725 (is_long_mode(vcpu) ? 8 : 4), NULL);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008726 }
8727
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008728 return nested_vmx_succeed(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008729}
8730
8731
8732static int handle_vmwrite(struct kvm_vcpu *vcpu)
8733{
8734 unsigned long field;
8735 gva_t gva;
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008736 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008737 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8738 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008739
Nadav Har'El49f705c2011-05-25 23:08:30 +03008740 /* The value to write might be 32 or 64 bits, depending on L1's long
8741 * mode, and eventually we need to write that into a field of several
8742 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08008743 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03008744 * bits into the vmcs12 field.
8745 */
8746 u64 field_value = 0;
8747 struct x86_exception e;
Liran Alon6d894f42018-06-23 02:35:09 +03008748 struct vmcs12 *vmcs12;
Nadav Har'El49f705c2011-05-25 23:08:30 +03008749
Kyle Hueyeb277562016-11-29 12:40:39 -08008750 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008751 return 1;
8752
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008753 if (vmx->nested.current_vmptr == -1ull)
8754 return nested_vmx_failInvalid(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08008755
Nadav Har'El49f705c2011-05-25 23:08:30 +03008756 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03008757 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008758 (((vmx_instruction_info) >> 3) & 0xf));
8759 else {
8760 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008761 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008762 return 1;
Paolo Bonzinice14e868a2018-06-06 17:37:49 +02008763 if (kvm_read_guest_virt(vcpu, gva, &field_value,
8764 (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03008765 kvm_inject_page_fault(vcpu, &e);
8766 return 1;
8767 }
8768 }
8769
8770
Nadav Amit27e6fb52014-06-18 17:19:26 +03008771 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Jim Mattsonf4160e42018-05-29 09:11:33 -07008772 /*
8773 * If the vCPU supports "VMWRITE to any supported field in the
8774 * VMCS," then the "read-only" fields are actually read/write.
8775 */
8776 if (vmcs_field_readonly(field) &&
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008777 !nested_cpu_has_vmwrite_any_field(vcpu))
8778 return nested_vmx_failValid(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008779 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008780
Liran Alon6d894f42018-06-23 02:35:09 +03008781 if (!is_guest_mode(vcpu))
8782 vmcs12 = get_vmcs12(vcpu);
8783 else {
8784 /*
8785 * When vmcs->vmcs_link_pointer is -1ull, any VMWRITE
8786 * to shadowed-field sets the ALU flags for VMfailInvalid.
8787 */
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008788 if (get_vmcs12(vcpu)->vmcs_link_pointer == -1ull)
8789 return nested_vmx_failInvalid(vcpu);
Liran Alon6d894f42018-06-23 02:35:09 +03008790 vmcs12 = get_shadow_vmcs12(vcpu);
Liran Alon6d894f42018-06-23 02:35:09 +03008791 }
8792
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008793 if (vmcs12_write_any(vmcs12, field, field_value) < 0)
8794 return nested_vmx_failValid(vcpu,
8795 VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008796
Liran Alon6d894f42018-06-23 02:35:09 +03008797 /*
8798 * Do not track vmcs12 dirty-state if in guest-mode
8799 * as we actually dirty shadow vmcs12 instead of vmcs12.
8800 */
8801 if (!is_guest_mode(vcpu)) {
8802 switch (field) {
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008803#define SHADOW_FIELD_RW(x) case x:
8804#include "vmx_shadow_fields.h"
Liran Alon6d894f42018-06-23 02:35:09 +03008805 /*
8806 * The fields that can be updated by L1 without a vmexit are
8807 * always updated in the vmcs02, the others go down the slow
8808 * path of prepare_vmcs02.
8809 */
8810 break;
8811 default:
8812 vmx->nested.dirty_vmcs12 = true;
8813 break;
8814 }
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008815 }
8816
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008817 return nested_vmx_succeed(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008818}
8819
Jim Mattsona8bc2842016-11-30 12:03:44 -08008820static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
8821{
8822 vmx->nested.current_vmptr = vmptr;
8823 if (enable_shadow_vmcs) {
8824 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
8825 SECONDARY_EXEC_SHADOW_VMCS);
8826 vmcs_write64(VMCS_LINK_POINTER,
8827 __pa(vmx->vmcs01.shadow_vmcs));
8828 vmx->nested.sync_shadow_vmcs = true;
8829 }
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008830 vmx->nested.dirty_vmcs12 = true;
Jim Mattsona8bc2842016-11-30 12:03:44 -08008831}
8832
Nadav Har'El63846662011-05-25 23:07:29 +03008833/* Emulate the VMPTRLD instruction */
8834static int handle_vmptrld(struct kvm_vcpu *vcpu)
8835{
8836 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008837 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03008838
8839 if (!nested_vmx_check_permission(vcpu))
8840 return 1;
8841
Radim Krčmářcbf71272017-05-19 15:48:51 +02008842 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03008843 return 1;
8844
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008845 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu)))
8846 return nested_vmx_failValid(vcpu,
8847 VMXERR_VMPTRLD_INVALID_ADDRESS);
Radim Krčmářcbf71272017-05-19 15:48:51 +02008848
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008849 if (vmptr == vmx->nested.vmxon_ptr)
8850 return nested_vmx_failValid(vcpu,
8851 VMXERR_VMPTRLD_VMXON_POINTER);
Radim Krčmářcbf71272017-05-19 15:48:51 +02008852
Nadav Har'El63846662011-05-25 23:07:29 +03008853 if (vmx->nested.current_vmptr != vmptr) {
8854 struct vmcs12 *new_vmcs12;
8855 struct page *page;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02008856 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008857 if (is_error_page(page))
8858 return nested_vmx_failInvalid(vcpu);
8859
Nadav Har'El63846662011-05-25 23:07:29 +03008860 new_vmcs12 = kmap(page);
Liran Alon392b2f22018-06-23 02:35:01 +03008861 if (new_vmcs12->hdr.revision_id != VMCS12_REVISION ||
Liran Alonfa97d7d2018-07-18 14:07:59 +02008862 (new_vmcs12->hdr.shadow_vmcs &&
8863 !nested_cpu_has_vmx_shadow_vmcs(vcpu))) {
Nadav Har'El63846662011-05-25 23:07:29 +03008864 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008865 kvm_release_page_clean(page);
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008866 return nested_vmx_failValid(vcpu,
Nadav Har'El63846662011-05-25 23:07:29 +03008867 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Nadav Har'El63846662011-05-25 23:07:29 +03008868 }
Nadav Har'El63846662011-05-25 23:07:29 +03008869
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008870 nested_release_vmcs12(vmx);
David Matlack4f2777b2016-07-13 17:16:37 -07008871 /*
8872 * Load VMCS12 from guest memory since it is not already
8873 * cached.
8874 */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02008875 memcpy(vmx->nested.cached_vmcs12, new_vmcs12, VMCS12_SIZE);
8876 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008877 kvm_release_page_clean(page);
Paolo Bonzini9f744c52017-07-27 15:54:46 +02008878
Jim Mattsona8bc2842016-11-30 12:03:44 -08008879 set_current_vmptr(vmx, vmptr);
Nadav Har'El63846662011-05-25 23:07:29 +03008880 }
8881
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008882 return nested_vmx_succeed(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008883}
8884
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008885/* Emulate the VMPTRST instruction */
8886static int handle_vmptrst(struct kvm_vcpu *vcpu)
8887{
Sean Christopherson0a06d422018-07-19 10:31:00 -07008888 unsigned long exit_qual = vmcs_readl(EXIT_QUALIFICATION);
8889 u32 instr_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8890 gpa_t current_vmptr = to_vmx(vcpu)->nested.current_vmptr;
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008891 struct x86_exception e;
Sean Christopherson0a06d422018-07-19 10:31:00 -07008892 gva_t gva;
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008893
8894 if (!nested_vmx_check_permission(vcpu))
8895 return 1;
8896
Sean Christopherson0a06d422018-07-19 10:31:00 -07008897 if (get_vmx_mem_address(vcpu, exit_qual, instr_info, true, &gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008898 return 1;
Felix Wilhelm727ba742018-06-11 09:43:44 +02008899 /* *_system ok, nested_vmx_check_permission has verified cpl=0 */
Sean Christopherson0a06d422018-07-19 10:31:00 -07008900 if (kvm_write_guest_virt_system(vcpu, gva, (void *)&current_vmptr,
8901 sizeof(gpa_t), &e)) {
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008902 kvm_inject_page_fault(vcpu, &e);
8903 return 1;
8904 }
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008905 return nested_vmx_succeed(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008906}
8907
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008908/* Emulate the INVEPT instruction */
8909static int handle_invept(struct kvm_vcpu *vcpu)
8910{
Wincy Vanb9c237b2015-02-03 23:56:30 +08008911 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008912 u32 vmx_instruction_info, types;
8913 unsigned long type;
8914 gva_t gva;
8915 struct x86_exception e;
8916 struct {
8917 u64 eptp, gpa;
8918 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008919
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008920 if (!(vmx->nested.msrs.secondary_ctls_high &
Wincy Vanb9c237b2015-02-03 23:56:30 +08008921 SECONDARY_EXEC_ENABLE_EPT) ||
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008922 !(vmx->nested.msrs.ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008923 kvm_queue_exception(vcpu, UD_VECTOR);
8924 return 1;
8925 }
8926
8927 if (!nested_vmx_check_permission(vcpu))
8928 return 1;
8929
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008930 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03008931 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008932
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008933 types = (vmx->nested.msrs.ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008934
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008935 if (type >= 32 || !(types & (1 << type)))
8936 return nested_vmx_failValid(vcpu,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008937 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008938
8939 /* According to the Intel VMX instruction reference, the memory
8940 * operand is read even if it isn't needed (e.g., for type==global)
8941 */
8942 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008943 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008944 return 1;
Paolo Bonzinice14e868a2018-06-06 17:37:49 +02008945 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008946 kvm_inject_page_fault(vcpu, &e);
8947 return 1;
8948 }
8949
8950 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008951 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04008952 /*
8953 * TODO: track mappings and invalidate
8954 * single context requests appropriately
8955 */
8956 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008957 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04008958 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008959 break;
8960 default:
8961 BUG_ON(1);
8962 break;
8963 }
8964
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008965 return nested_vmx_succeed(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008966}
8967
Liran Alon3d5bdae2018-10-08 23:42:18 +03008968static u16 nested_get_vpid02(struct kvm_vcpu *vcpu)
8969{
8970 struct vcpu_vmx *vmx = to_vmx(vcpu);
8971
8972 return vmx->nested.vpid02 ? vmx->nested.vpid02 : vmx->vpid;
8973}
8974
Petr Matouseka642fc32014-09-23 20:22:30 +02008975static int handle_invvpid(struct kvm_vcpu *vcpu)
8976{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008977 struct vcpu_vmx *vmx = to_vmx(vcpu);
8978 u32 vmx_instruction_info;
8979 unsigned long type, types;
8980 gva_t gva;
8981 struct x86_exception e;
Jim Mattson40352602017-06-28 09:37:37 -07008982 struct {
8983 u64 vpid;
8984 u64 gla;
8985 } operand;
Liran Alon3d5bdae2018-10-08 23:42:18 +03008986 u16 vpid02;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008987
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008988 if (!(vmx->nested.msrs.secondary_ctls_high &
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008989 SECONDARY_EXEC_ENABLE_VPID) ||
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008990 !(vmx->nested.msrs.vpid_caps & VMX_VPID_INVVPID_BIT)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008991 kvm_queue_exception(vcpu, UD_VECTOR);
8992 return 1;
8993 }
8994
8995 if (!nested_vmx_check_permission(vcpu))
8996 return 1;
8997
8998 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8999 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
9000
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01009001 types = (vmx->nested.msrs.vpid_caps &
Jan Dakinevichbcdde302016-10-28 07:00:30 +03009002 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07009003
Sean Christopherson09abb5e2018-09-26 09:23:55 -07009004 if (type >= 32 || !(types & (1 << type)))
9005 return nested_vmx_failValid(vcpu,
Wanpeng Li99b83ac2015-10-13 09:12:21 -07009006 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07009007
9008 /* according to the intel vmx instruction reference, the memory
9009 * operand is read even if it isn't needed (e.g., for type==global)
9010 */
9011 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
9012 vmx_instruction_info, false, &gva))
9013 return 1;
Paolo Bonzinice14e868a2018-06-06 17:37:49 +02009014 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07009015 kvm_inject_page_fault(vcpu, &e);
9016 return 1;
9017 }
Sean Christopherson09abb5e2018-09-26 09:23:55 -07009018 if (operand.vpid >> 16)
9019 return nested_vmx_failValid(vcpu,
Jim Mattson40352602017-06-28 09:37:37 -07009020 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07009021
Liran Alon3d5bdae2018-10-08 23:42:18 +03009022 vpid02 = nested_get_vpid02(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07009023 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03009024 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Liran Aloncd9a4912018-05-22 17:16:15 +03009025 if (!operand.vpid ||
Sean Christopherson09abb5e2018-09-26 09:23:55 -07009026 is_noncanonical_address(operand.gla, vcpu))
9027 return nested_vmx_failValid(vcpu,
Jim Mattson40352602017-06-28 09:37:37 -07009028 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Liran Alon3d5bdae2018-10-08 23:42:18 +03009029 if (cpu_has_vmx_invvpid_individual_addr()) {
Liran Aloncd9a4912018-05-22 17:16:15 +03009030 __invvpid(VMX_VPID_EXTENT_INDIVIDUAL_ADDR,
Liran Alon3d5bdae2018-10-08 23:42:18 +03009031 vpid02, operand.gla);
Liran Aloncd9a4912018-05-22 17:16:15 +03009032 } else
Liran Alon327c0722018-10-08 23:42:19 +03009033 __vmx_flush_tlb(vcpu, vpid02, false);
Liran Aloncd9a4912018-05-22 17:16:15 +03009034 break;
Paolo Bonzinief697a72016-03-18 16:58:38 +01009035 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03009036 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
Sean Christopherson09abb5e2018-09-26 09:23:55 -07009037 if (!operand.vpid)
9038 return nested_vmx_failValid(vcpu,
Jan Dakinevichbcdde302016-10-28 07:00:30 +03009039 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Liran Alon327c0722018-10-08 23:42:19 +03009040 __vmx_flush_tlb(vcpu, vpid02, false);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03009041 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07009042 case VMX_VPID_EXTENT_ALL_CONTEXT:
Liran Alon327c0722018-10-08 23:42:19 +03009043 __vmx_flush_tlb(vcpu, vpid02, false);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07009044 break;
9045 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03009046 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08009047 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07009048 }
9049
Sean Christopherson09abb5e2018-09-26 09:23:55 -07009050 return nested_vmx_succeed(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02009051}
9052
Junaid Shahideb4b2482018-06-27 14:59:14 -07009053static int handle_invpcid(struct kvm_vcpu *vcpu)
9054{
9055 u32 vmx_instruction_info;
9056 unsigned long type;
9057 bool pcid_enabled;
9058 gva_t gva;
9059 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07009060 unsigned i;
9061 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07009062 struct {
9063 u64 pcid;
9064 u64 gla;
9065 } operand;
9066
9067 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
9068 kvm_queue_exception(vcpu, UD_VECTOR);
9069 return 1;
9070 }
9071
9072 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
9073 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
9074
9075 if (type > 3) {
9076 kvm_inject_gp(vcpu, 0);
9077 return 1;
9078 }
9079
9080 /* According to the Intel instruction reference, the memory operand
9081 * is read even if it isn't needed (e.g., for type==all)
9082 */
9083 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
9084 vmx_instruction_info, false, &gva))
9085 return 1;
9086
9087 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
9088 kvm_inject_page_fault(vcpu, &e);
9089 return 1;
9090 }
9091
9092 if (operand.pcid >> 12 != 0) {
9093 kvm_inject_gp(vcpu, 0);
9094 return 1;
9095 }
9096
9097 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
9098
9099 switch (type) {
9100 case INVPCID_TYPE_INDIV_ADDR:
9101 if ((!pcid_enabled && (operand.pcid != 0)) ||
9102 is_noncanonical_address(operand.gla, vcpu)) {
9103 kvm_inject_gp(vcpu, 0);
9104 return 1;
9105 }
9106 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
9107 return kvm_skip_emulated_instruction(vcpu);
9108
9109 case INVPCID_TYPE_SINGLE_CTXT:
9110 if (!pcid_enabled && (operand.pcid != 0)) {
9111 kvm_inject_gp(vcpu, 0);
9112 return 1;
9113 }
9114
9115 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
9116 kvm_mmu_sync_roots(vcpu);
9117 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
9118 }
9119
Junaid Shahidb94742c2018-06-27 14:59:20 -07009120 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
9121 if (kvm_get_pcid(vcpu, vcpu->arch.mmu.prev_roots[i].cr3)
9122 == operand.pcid)
9123 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07009124
Junaid Shahidb94742c2018-06-27 14:59:20 -07009125 kvm_mmu_free_roots(vcpu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07009126 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07009127 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07009128 * given PCID, then nothing needs to be done here because a
9129 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07009130 */
9131
9132 return kvm_skip_emulated_instruction(vcpu);
9133
9134 case INVPCID_TYPE_ALL_NON_GLOBAL:
9135 /*
9136 * Currently, KVM doesn't mark global entries in the shadow
9137 * page tables, so a non-global flush just degenerates to a
9138 * global flush. If needed, we could optimize this later by
9139 * keeping track of global entries in shadow page tables.
9140 */
9141
9142 /* fall-through */
9143 case INVPCID_TYPE_ALL_INCL_GLOBAL:
9144 kvm_mmu_unload(vcpu);
9145 return kvm_skip_emulated_instruction(vcpu);
9146
9147 default:
9148 BUG(); /* We have already checked above that type <= 3 */
9149 }
9150}
9151
Kai Huang843e4332015-01-28 10:54:28 +08009152static int handle_pml_full(struct kvm_vcpu *vcpu)
9153{
9154 unsigned long exit_qualification;
9155
9156 trace_kvm_pml_full(vcpu->vcpu_id);
9157
9158 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
9159
9160 /*
9161 * PML buffer FULL happened while executing iret from NMI,
9162 * "blocked by NMI" bit has to be set before next VM entry.
9163 */
9164 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01009165 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08009166 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
9167 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
9168 GUEST_INTR_STATE_NMI);
9169
9170 /*
9171 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
9172 * here.., and there's no userspace involvement needed for PML.
9173 */
9174 return 1;
9175}
9176
Yunhong Jiang64672c92016-06-13 14:19:59 -07009177static int handle_preemption_timer(struct kvm_vcpu *vcpu)
9178{
Sean Christophersond264ee02018-08-27 15:21:12 -07009179 if (!to_vmx(vcpu)->req_immediate_exit)
9180 kvm_lapic_expired_hv_timer(vcpu);
Yunhong Jiang64672c92016-06-13 14:19:59 -07009181 return 1;
9182}
9183
Bandan Das41ab9372017-08-03 15:54:43 -04009184static bool valid_ept_address(struct kvm_vcpu *vcpu, u64 address)
9185{
9186 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das41ab9372017-08-03 15:54:43 -04009187 int maxphyaddr = cpuid_maxphyaddr(vcpu);
9188
9189 /* Check for memory type validity */
David Hildenbrandbb97a012017-08-10 23:15:28 +02009190 switch (address & VMX_EPTP_MT_MASK) {
9191 case VMX_EPTP_MT_UC:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01009192 if (!(vmx->nested.msrs.ept_caps & VMX_EPTP_UC_BIT))
Bandan Das41ab9372017-08-03 15:54:43 -04009193 return false;
9194 break;
David Hildenbrandbb97a012017-08-10 23:15:28 +02009195 case VMX_EPTP_MT_WB:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01009196 if (!(vmx->nested.msrs.ept_caps & VMX_EPTP_WB_BIT))
Bandan Das41ab9372017-08-03 15:54:43 -04009197 return false;
9198 break;
9199 default:
9200 return false;
9201 }
9202
David Hildenbrandbb97a012017-08-10 23:15:28 +02009203 /* only 4 levels page-walk length are valid */
9204 if ((address & VMX_EPTP_PWL_MASK) != VMX_EPTP_PWL_4)
Bandan Das41ab9372017-08-03 15:54:43 -04009205 return false;
9206
9207 /* Reserved bits should not be set */
9208 if (address >> maxphyaddr || ((address >> 7) & 0x1f))
9209 return false;
9210
9211 /* AD, if set, should be supported */
David Hildenbrandbb97a012017-08-10 23:15:28 +02009212 if (address & VMX_EPTP_AD_ENABLE_BIT) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01009213 if (!(vmx->nested.msrs.ept_caps & VMX_EPT_AD_BIT))
Bandan Das41ab9372017-08-03 15:54:43 -04009214 return false;
9215 }
9216
9217 return true;
9218}
9219
9220static int nested_vmx_eptp_switching(struct kvm_vcpu *vcpu,
9221 struct vmcs12 *vmcs12)
9222{
9223 u32 index = vcpu->arch.regs[VCPU_REGS_RCX];
9224 u64 address;
9225 bool accessed_dirty;
9226 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
9227
9228 if (!nested_cpu_has_eptp_switching(vmcs12) ||
9229 !nested_cpu_has_ept(vmcs12))
9230 return 1;
9231
9232 if (index >= VMFUNC_EPTP_ENTRIES)
9233 return 1;
9234
9235
9236 if (kvm_vcpu_read_guest_page(vcpu, vmcs12->eptp_list_address >> PAGE_SHIFT,
9237 &address, index * 8, 8))
9238 return 1;
9239
David Hildenbrandbb97a012017-08-10 23:15:28 +02009240 accessed_dirty = !!(address & VMX_EPTP_AD_ENABLE_BIT);
Bandan Das41ab9372017-08-03 15:54:43 -04009241
9242 /*
9243 * If the (L2) guest does a vmfunc to the currently
9244 * active ept pointer, we don't have to do anything else
9245 */
9246 if (vmcs12->ept_pointer != address) {
9247 if (!valid_ept_address(vcpu, address))
9248 return 1;
9249
9250 kvm_mmu_unload(vcpu);
9251 mmu->ept_ad = accessed_dirty;
9252 mmu->base_role.ad_disabled = !accessed_dirty;
9253 vmcs12->ept_pointer = address;
9254 /*
9255 * TODO: Check what's the correct approach in case
9256 * mmu reload fails. Currently, we just let the next
9257 * reload potentially fail
9258 */
9259 kvm_mmu_reload(vcpu);
9260 }
9261
9262 return 0;
9263}
9264
Bandan Das2a499e42017-08-03 15:54:41 -04009265static int handle_vmfunc(struct kvm_vcpu *vcpu)
9266{
Bandan Das27c42a12017-08-03 15:54:42 -04009267 struct vcpu_vmx *vmx = to_vmx(vcpu);
9268 struct vmcs12 *vmcs12;
9269 u32 function = vcpu->arch.regs[VCPU_REGS_RAX];
9270
9271 /*
9272 * VMFUNC is only supported for nested guests, but we always enable the
9273 * secondary control for simplicity; for non-nested mode, fake that we
9274 * didn't by injecting #UD.
9275 */
9276 if (!is_guest_mode(vcpu)) {
9277 kvm_queue_exception(vcpu, UD_VECTOR);
9278 return 1;
9279 }
9280
9281 vmcs12 = get_vmcs12(vcpu);
9282 if ((vmcs12->vm_function_control & (1 << function)) == 0)
9283 goto fail;
Bandan Das41ab9372017-08-03 15:54:43 -04009284
9285 switch (function) {
9286 case 0:
9287 if (nested_vmx_eptp_switching(vcpu, vmcs12))
9288 goto fail;
9289 break;
9290 default:
9291 goto fail;
9292 }
9293 return kvm_skip_emulated_instruction(vcpu);
Bandan Das27c42a12017-08-03 15:54:42 -04009294
9295fail:
9296 nested_vmx_vmexit(vcpu, vmx->exit_reason,
9297 vmcs_read32(VM_EXIT_INTR_INFO),
9298 vmcs_readl(EXIT_QUALIFICATION));
Bandan Das2a499e42017-08-03 15:54:41 -04009299 return 1;
9300}
9301
Sean Christopherson0b665d32018-08-14 09:33:34 -07009302static int handle_encls(struct kvm_vcpu *vcpu)
9303{
9304 /*
9305 * SGX virtualization is not yet supported. There is no software
9306 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
9307 * to prevent the guest from executing ENCLS.
9308 */
9309 kvm_queue_exception(vcpu, UD_VECTOR);
9310 return 1;
9311}
9312
Nadav Har'El0140cae2011-05-25 23:06:28 +03009313/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08009314 * The exit handlers return 1 if the exit was handled fully and guest execution
9315 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
9316 * to be done to userspace and return 0.
9317 */
Mathias Krause772e0312012-08-30 01:30:19 +02009318static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08009319 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
9320 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08009321 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08009322 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009323 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009324 [EXIT_REASON_CR_ACCESS] = handle_cr,
9325 [EXIT_REASON_DR_ACCESS] = handle_dr,
9326 [EXIT_REASON_CPUID] = handle_cpuid,
9327 [EXIT_REASON_MSR_READ] = handle_rdmsr,
9328 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
9329 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
9330 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02009331 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03009332 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02009333 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02009334 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03009335 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009336 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03009337 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03009338 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03009339 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009340 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03009341 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03009342 [EXIT_REASON_VMOFF] = handle_vmoff,
9343 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08009344 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
9345 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08009346 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08009347 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02009348 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08009349 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02009350 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08009351 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02009352 [EXIT_REASON_GDTR_IDTR] = handle_desc,
9353 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03009354 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
9355 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08009356 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04009357 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03009358 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04009359 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03009360 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02009361 [EXIT_REASON_INVVPID] = handle_invvpid,
Jim Mattson45ec3682017-08-23 16:32:04 -07009362 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07009363 [EXIT_REASON_RDSEED] = handle_invalid_op,
Wanpeng Lif53cd632014-12-02 19:14:58 +08009364 [EXIT_REASON_XSAVES] = handle_xsaves,
9365 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08009366 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07009367 [EXIT_REASON_INVPCID] = handle_invpcid,
Bandan Das2a499e42017-08-03 15:54:41 -04009368 [EXIT_REASON_VMFUNC] = handle_vmfunc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07009369 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07009370 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009371};
9372
9373static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04009374 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009375
Jan Kiszka908a7bd2013-02-18 11:21:16 +01009376static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
9377 struct vmcs12 *vmcs12)
9378{
9379 unsigned long exit_qualification;
9380 gpa_t bitmap, last_bitmap;
9381 unsigned int port;
9382 int size;
9383 u8 b;
9384
Jan Kiszka908a7bd2013-02-18 11:21:16 +01009385 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05009386 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01009387
9388 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
9389
9390 port = exit_qualification >> 16;
9391 size = (exit_qualification & 7) + 1;
9392
9393 last_bitmap = (gpa_t)-1;
9394 b = -1;
9395
9396 while (size > 0) {
9397 if (port < 0x8000)
9398 bitmap = vmcs12->io_bitmap_a;
9399 else if (port < 0x10000)
9400 bitmap = vmcs12->io_bitmap_b;
9401 else
Joe Perches1d804d02015-03-30 16:46:09 -07009402 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01009403 bitmap += (port & 0x7fff) / 8;
9404
9405 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009406 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07009407 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01009408 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07009409 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01009410
9411 port++;
9412 size--;
9413 last_bitmap = bitmap;
9414 }
9415
Joe Perches1d804d02015-03-30 16:46:09 -07009416 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01009417}
9418
Nadav Har'El644d7112011-05-25 23:12:35 +03009419/*
9420 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
9421 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
9422 * disinterest in the current event (read or write a specific MSR) by using an
9423 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
9424 */
9425static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
9426 struct vmcs12 *vmcs12, u32 exit_reason)
9427{
9428 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
9429 gpa_t bitmap;
9430
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01009431 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07009432 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009433
9434 /*
9435 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
9436 * for the four combinations of read/write and low/high MSR numbers.
9437 * First we need to figure out which of the four to use:
9438 */
9439 bitmap = vmcs12->msr_bitmap;
9440 if (exit_reason == EXIT_REASON_MSR_WRITE)
9441 bitmap += 2048;
9442 if (msr_index >= 0xc0000000) {
9443 msr_index -= 0xc0000000;
9444 bitmap += 1024;
9445 }
9446
9447 /* Then read the msr_index'th bit from this bitmap: */
9448 if (msr_index < 1024*8) {
9449 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009450 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07009451 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009452 return 1 & (b >> (msr_index & 7));
9453 } else
Joe Perches1d804d02015-03-30 16:46:09 -07009454 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03009455}
9456
9457/*
9458 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
9459 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
9460 * intercept (via guest_host_mask etc.) the current event.
9461 */
9462static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
9463 struct vmcs12 *vmcs12)
9464{
9465 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
9466 int cr = exit_qualification & 15;
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02009467 int reg;
9468 unsigned long val;
Nadav Har'El644d7112011-05-25 23:12:35 +03009469
9470 switch ((exit_qualification >> 4) & 3) {
9471 case 0: /* mov to cr */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02009472 reg = (exit_qualification >> 8) & 15;
9473 val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03009474 switch (cr) {
9475 case 0:
9476 if (vmcs12->cr0_guest_host_mask &
9477 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07009478 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009479 break;
9480 case 3:
9481 if ((vmcs12->cr3_target_count >= 1 &&
9482 vmcs12->cr3_target_value0 == val) ||
9483 (vmcs12->cr3_target_count >= 2 &&
9484 vmcs12->cr3_target_value1 == val) ||
9485 (vmcs12->cr3_target_count >= 3 &&
9486 vmcs12->cr3_target_value2 == val) ||
9487 (vmcs12->cr3_target_count >= 4 &&
9488 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07009489 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009490 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07009491 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009492 break;
9493 case 4:
9494 if (vmcs12->cr4_guest_host_mask &
9495 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07009496 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009497 break;
9498 case 8:
9499 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07009500 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009501 break;
9502 }
9503 break;
9504 case 2: /* clts */
9505 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
9506 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07009507 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009508 break;
9509 case 1: /* mov from cr */
9510 switch (cr) {
9511 case 3:
9512 if (vmcs12->cpu_based_vm_exec_control &
9513 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07009514 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009515 break;
9516 case 8:
9517 if (vmcs12->cpu_based_vm_exec_control &
9518 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07009519 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009520 break;
9521 }
9522 break;
9523 case 3: /* lmsw */
9524 /*
9525 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
9526 * cr0. Other attempted changes are ignored, with no exit.
9527 */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02009528 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Nadav Har'El644d7112011-05-25 23:12:35 +03009529 if (vmcs12->cr0_guest_host_mask & 0xe &
9530 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07009531 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009532 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
9533 !(vmcs12->cr0_read_shadow & 0x1) &&
9534 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07009535 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009536 break;
9537 }
Joe Perches1d804d02015-03-30 16:46:09 -07009538 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009539}
9540
Liran Alona7cde482018-06-23 02:35:10 +03009541static bool nested_vmx_exit_handled_vmcs_access(struct kvm_vcpu *vcpu,
9542 struct vmcs12 *vmcs12, gpa_t bitmap)
9543{
9544 u32 vmx_instruction_info;
9545 unsigned long field;
9546 u8 b;
9547
9548 if (!nested_cpu_has_shadow_vmcs(vmcs12))
9549 return true;
9550
9551 /* Decode instruction info and find the field to access */
9552 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
9553 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
9554
9555 /* Out-of-range fields always cause a VM exit from L2 to L1 */
9556 if (field >> 15)
9557 return true;
9558
9559 if (kvm_vcpu_read_guest(vcpu, bitmap + field/8, &b, 1))
9560 return true;
9561
9562 return 1 & (b >> (field & 7));
9563}
9564
Nadav Har'El644d7112011-05-25 23:12:35 +03009565/*
9566 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
9567 * should handle it ourselves in L0 (and then continue L2). Only call this
9568 * when in is_guest_mode (L2).
9569 */
Paolo Bonzini7313c692017-07-27 10:31:25 +02009570static bool nested_vmx_exit_reflected(struct kvm_vcpu *vcpu, u32 exit_reason)
Nadav Har'El644d7112011-05-25 23:12:35 +03009571{
Nadav Har'El644d7112011-05-25 23:12:35 +03009572 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9573 struct vcpu_vmx *vmx = to_vmx(vcpu);
9574 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9575
Jim Mattson4f350c62017-09-14 16:31:44 -07009576 if (vmx->nested.nested_run_pending)
9577 return false;
9578
9579 if (unlikely(vmx->fail)) {
9580 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
9581 vmcs_read32(VM_INSTRUCTION_ERROR));
9582 return true;
9583 }
Jan Kiszka542060e2014-01-04 18:47:21 +01009584
David Matlackc9f04402017-08-01 14:00:40 -07009585 /*
9586 * The host physical addresses of some pages of guest memory
Jim Mattsonde3a0022017-11-27 17:22:25 -06009587 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
9588 * Page). The CPU may write to these pages via their host
9589 * physical address while L2 is running, bypassing any
9590 * address-translation-based dirty tracking (e.g. EPT write
9591 * protection).
David Matlackc9f04402017-08-01 14:00:40 -07009592 *
9593 * Mark them dirty on every exit from L2 to prevent them from
9594 * getting out of sync with dirty tracking.
9595 */
9596 nested_mark_vmcs12_pages_dirty(vcpu);
9597
Jim Mattson4f350c62017-09-14 16:31:44 -07009598 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
9599 vmcs_readl(EXIT_QUALIFICATION),
9600 vmx->idt_vectoring_info,
9601 intr_info,
9602 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
9603 KVM_ISA_VMX);
Nadav Har'El644d7112011-05-25 23:12:35 +03009604
9605 switch (exit_reason) {
9606 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattsonef85b672016-12-12 11:01:37 -08009607 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07009608 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009609 else if (is_page_fault(intr_info))
Wanpeng Li52a5c152017-07-13 18:30:42 -07009610 return !vmx->vcpu.arch.apf.host_apf_reason && enable_ept;
Jan Kiszka6f054852016-02-09 20:15:18 +01009611 else if (is_debug(intr_info) &&
9612 vcpu->guest_debug &
9613 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
9614 return false;
9615 else if (is_breakpoint(intr_info) &&
9616 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
9617 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009618 return vmcs12->exception_bitmap &
9619 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
9620 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07009621 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009622 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07009623 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009624 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02009625 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03009626 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02009627 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03009628 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07009629 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009630 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07009631 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009632 case EXIT_REASON_HLT:
9633 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
9634 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07009635 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009636 case EXIT_REASON_INVLPG:
9637 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
9638 case EXIT_REASON_RDPMC:
9639 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02009640 case EXIT_REASON_RDRAND:
David Hildenbrand736fdf72017-08-24 20:51:37 +02009641 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02009642 case EXIT_REASON_RDSEED:
David Hildenbrand736fdf72017-08-24 20:51:37 +02009643 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009644 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03009645 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
Liran Alona7cde482018-06-23 02:35:10 +03009646 case EXIT_REASON_VMREAD:
9647 return nested_vmx_exit_handled_vmcs_access(vcpu, vmcs12,
9648 vmcs12->vmread_bitmap);
9649 case EXIT_REASON_VMWRITE:
9650 return nested_vmx_exit_handled_vmcs_access(vcpu, vmcs12,
9651 vmcs12->vmwrite_bitmap);
Nadav Har'El644d7112011-05-25 23:12:35 +03009652 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
9653 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
Liran Alona7cde482018-06-23 02:35:10 +03009654 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMRESUME:
Nadav Har'El644d7112011-05-25 23:12:35 +03009655 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02009656 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03009657 /*
9658 * VMX instructions trap unconditionally. This allows L1 to
9659 * emulate them for its L2 guest, i.e., allows 3-level nesting!
9660 */
Joe Perches1d804d02015-03-30 16:46:09 -07009661 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009662 case EXIT_REASON_CR_ACCESS:
9663 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
9664 case EXIT_REASON_DR_ACCESS:
9665 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
9666 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01009667 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02009668 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
9669 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03009670 case EXIT_REASON_MSR_READ:
9671 case EXIT_REASON_MSR_WRITE:
9672 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
9673 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07009674 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009675 case EXIT_REASON_MWAIT_INSTRUCTION:
9676 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03009677 case EXIT_REASON_MONITOR_TRAP_FLAG:
9678 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03009679 case EXIT_REASON_MONITOR_INSTRUCTION:
9680 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
9681 case EXIT_REASON_PAUSE_INSTRUCTION:
9682 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
9683 nested_cpu_has2(vmcs12,
9684 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
9685 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07009686 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009687 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009688 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03009689 case EXIT_REASON_APIC_ACCESS:
Wincy Van82f0dd42015-02-03 23:57:18 +08009690 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08009691 case EXIT_REASON_EOI_INDUCED:
Jim Mattsonab5df312018-05-09 17:02:03 -04009692 /*
9693 * The controls for "virtualize APIC accesses," "APIC-
9694 * register virtualization," and "virtual-interrupt
9695 * delivery" only come from vmcs12.
9696 */
Joe Perches1d804d02015-03-30 16:46:09 -07009697 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009698 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03009699 /*
9700 * L0 always deals with the EPT violation. If nested EPT is
9701 * used, and the nested mmu code discovers that the address is
9702 * missing in the guest EPT table (EPT12), the EPT violation
9703 * will be injected with nested_ept_inject_page_fault()
9704 */
Joe Perches1d804d02015-03-30 16:46:09 -07009705 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009706 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03009707 /*
9708 * L2 never uses directly L1's EPT, but rather L0's own EPT
9709 * table (shadow on EPT) or a merged EPT table that L0 built
9710 * (EPT on EPT). So any problems with the structure of the
9711 * table is L0's fault.
9712 */
Joe Perches1d804d02015-03-30 16:46:09 -07009713 return false;
Paolo Bonzini90a2db62017-07-27 13:22:13 +02009714 case EXIT_REASON_INVPCID:
9715 return
9716 nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_INVPCID) &&
9717 nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
Nadav Har'El644d7112011-05-25 23:12:35 +03009718 case EXIT_REASON_WBINVD:
9719 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
9720 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07009721 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009722 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
9723 /*
9724 * This should never happen, since it is not possible to
9725 * set XSS to a non-zero value---neither in L1 nor in L2.
9726 * If if it were, XSS would have to be checked against
9727 * the XSS exit bitmap in vmcs12.
9728 */
9729 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08009730 case EXIT_REASON_PREEMPTION_TIMER:
9731 return false;
Ladi Prosekab007cc2017-03-31 10:19:26 +02009732 case EXIT_REASON_PML_FULL:
Bandan Das03efce62017-05-05 15:25:15 -04009733 /* We emulate PML support to L1. */
Ladi Prosekab007cc2017-03-31 10:19:26 +02009734 return false;
Bandan Das2a499e42017-08-03 15:54:41 -04009735 case EXIT_REASON_VMFUNC:
9736 /* VM functions are emulated through L2->L0 vmexits. */
9737 return false;
Sean Christopherson0b665d32018-08-14 09:33:34 -07009738 case EXIT_REASON_ENCLS:
9739 /* SGX is never exposed to L1 */
9740 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009741 default:
Joe Perches1d804d02015-03-30 16:46:09 -07009742 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009743 }
9744}
9745
Paolo Bonzini7313c692017-07-27 10:31:25 +02009746static int nested_vmx_reflect_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason)
9747{
9748 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9749
9750 /*
9751 * At this point, the exit interruption info in exit_intr_info
9752 * is only valid for EXCEPTION_NMI exits. For EXTERNAL_INTERRUPT
9753 * we need to query the in-kernel LAPIC.
9754 */
9755 WARN_ON(exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT);
9756 if ((exit_intr_info &
9757 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
9758 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) {
9759 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9760 vmcs12->vm_exit_intr_error_code =
9761 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
9762 }
9763
9764 nested_vmx_vmexit(vcpu, exit_reason, exit_intr_info,
9765 vmcs_readl(EXIT_QUALIFICATION));
9766 return 1;
9767}
9768
Avi Kivity586f9602010-11-18 13:09:54 +02009769static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
9770{
9771 *info1 = vmcs_readl(EXIT_QUALIFICATION);
9772 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
9773}
9774
Kai Huanga3eaa862015-11-04 13:46:05 +08009775static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08009776{
Kai Huanga3eaa862015-11-04 13:46:05 +08009777 if (vmx->pml_pg) {
9778 __free_page(vmx->pml_pg);
9779 vmx->pml_pg = NULL;
9780 }
Kai Huang843e4332015-01-28 10:54:28 +08009781}
9782
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009783static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08009784{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009785 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08009786 u64 *pml_buf;
9787 u16 pml_idx;
9788
9789 pml_idx = vmcs_read16(GUEST_PML_INDEX);
9790
9791 /* Do nothing if PML buffer is empty */
9792 if (pml_idx == (PML_ENTITY_NUM - 1))
9793 return;
9794
9795 /* PML index always points to next available PML buffer entity */
9796 if (pml_idx >= PML_ENTITY_NUM)
9797 pml_idx = 0;
9798 else
9799 pml_idx++;
9800
9801 pml_buf = page_address(vmx->pml_pg);
9802 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
9803 u64 gpa;
9804
9805 gpa = pml_buf[pml_idx];
9806 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009807 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08009808 }
9809
9810 /* reset PML index */
9811 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
9812}
9813
9814/*
9815 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
9816 * Called before reporting dirty_bitmap to userspace.
9817 */
9818static void kvm_flush_pml_buffers(struct kvm *kvm)
9819{
9820 int i;
9821 struct kvm_vcpu *vcpu;
9822 /*
9823 * We only need to kick vcpu out of guest mode here, as PML buffer
9824 * is flushed at beginning of all VMEXITs, and it's obvious that only
9825 * vcpus running in guest are possible to have unflushed GPAs in PML
9826 * buffer.
9827 */
9828 kvm_for_each_vcpu(i, vcpu, kvm)
9829 kvm_vcpu_kick(vcpu);
9830}
9831
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009832static void vmx_dump_sel(char *name, uint32_t sel)
9833{
9834 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05009835 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009836 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
9837 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
9838 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
9839}
9840
9841static void vmx_dump_dtsel(char *name, uint32_t limit)
9842{
9843 pr_err("%s limit=0x%08x, base=0x%016lx\n",
9844 name, vmcs_read32(limit),
9845 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
9846}
9847
9848static void dump_vmcs(void)
9849{
9850 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
9851 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
9852 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
9853 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
9854 u32 secondary_exec_control = 0;
9855 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01009856 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009857 int i, n;
9858
9859 if (cpu_has_secondary_exec_ctrls())
9860 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9861
9862 pr_err("*** Guest State ***\n");
9863 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
9864 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
9865 vmcs_readl(CR0_GUEST_HOST_MASK));
9866 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
9867 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
9868 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
9869 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
9870 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
9871 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009872 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
9873 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
9874 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
9875 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009876 }
9877 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
9878 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
9879 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
9880 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
9881 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
9882 vmcs_readl(GUEST_SYSENTER_ESP),
9883 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
9884 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
9885 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
9886 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
9887 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
9888 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
9889 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
9890 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
9891 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
9892 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
9893 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
9894 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
9895 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009896 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
9897 efer, vmcs_read64(GUEST_IA32_PAT));
9898 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
9899 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009900 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009901 if (cpu_has_load_perf_global_ctrl &&
9902 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009903 pr_err("PerfGlobCtl = 0x%016llx\n",
9904 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009905 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009906 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009907 pr_err("Interruptibility = %08x ActivityState = %08x\n",
9908 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
9909 vmcs_read32(GUEST_ACTIVITY_STATE));
9910 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
9911 pr_err("InterruptStatus = %04x\n",
9912 vmcs_read16(GUEST_INTR_STATUS));
9913
9914 pr_err("*** Host State ***\n");
9915 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
9916 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
9917 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
9918 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
9919 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
9920 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
9921 vmcs_read16(HOST_TR_SELECTOR));
9922 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
9923 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
9924 vmcs_readl(HOST_TR_BASE));
9925 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
9926 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
9927 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
9928 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
9929 vmcs_readl(HOST_CR4));
9930 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
9931 vmcs_readl(HOST_IA32_SYSENTER_ESP),
9932 vmcs_read32(HOST_IA32_SYSENTER_CS),
9933 vmcs_readl(HOST_IA32_SYSENTER_EIP));
9934 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009935 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
9936 vmcs_read64(HOST_IA32_EFER),
9937 vmcs_read64(HOST_IA32_PAT));
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009938 if (cpu_has_load_perf_global_ctrl &&
9939 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009940 pr_err("PerfGlobCtl = 0x%016llx\n",
9941 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009942
9943 pr_err("*** Control State ***\n");
9944 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
9945 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
9946 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
9947 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
9948 vmcs_read32(EXCEPTION_BITMAP),
9949 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
9950 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
9951 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
9952 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
9953 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
9954 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
9955 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
9956 vmcs_read32(VM_EXIT_INTR_INFO),
9957 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
9958 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
9959 pr_err(" reason=%08x qualification=%016lx\n",
9960 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
9961 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
9962 vmcs_read32(IDT_VECTORING_INFO_FIELD),
9963 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009964 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08009965 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009966 pr_err("TSC Multiplier = 0x%016llx\n",
9967 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009968 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
9969 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
9970 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
9971 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
9972 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009973 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009974 n = vmcs_read32(CR3_TARGET_COUNT);
9975 for (i = 0; i + 1 < n; i += 4)
9976 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
9977 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
9978 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
9979 if (i < n)
9980 pr_err("CR3 target%u=%016lx\n",
9981 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
9982 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
9983 pr_err("PLE Gap=%08x Window=%08x\n",
9984 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
9985 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
9986 pr_err("Virtual processor ID = 0x%04x\n",
9987 vmcs_read16(VIRTUAL_PROCESSOR_ID));
9988}
9989
Avi Kivity6aa8b732006-12-10 02:21:36 -08009990/*
9991 * The guest has exited. See if we can fix it or if we need userspace
9992 * assistance.
9993 */
Avi Kivity851ba692009-08-24 11:10:17 +03009994static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009995{
Avi Kivity29bd8a72007-09-10 17:27:03 +03009996 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08009997 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02009998 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03009999
Paolo Bonzini8b89fe12015-12-10 18:37:32 +010010000 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
10001
Kai Huang843e4332015-01-28 10:54:28 +080010002 /*
10003 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
10004 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
10005 * querying dirty_bitmap, we only need to kick all vcpus out of guest
10006 * mode as if vcpus is in root mode, the PML buffer must has been
10007 * flushed already.
10008 */
10009 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010010 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +080010011
Mohammed Gamal80ced182009-09-01 12:48:18 +020010012 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +020010013 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +020010014 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +010010015
Paolo Bonzini7313c692017-07-27 10:31:25 +020010016 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
10017 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +030010018
Mohammed Gamal51207022010-05-31 22:40:54 +030010019 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +020010020 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +030010021 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
10022 vcpu->run->fail_entry.hardware_entry_failure_reason
10023 = exit_reason;
10024 return 0;
10025 }
10026
Avi Kivity29bd8a72007-09-10 17:27:03 +030010027 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +030010028 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
10029 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +030010030 = vmcs_read32(VM_INSTRUCTION_ERROR);
10031 return 0;
10032 }
Avi Kivity6aa8b732006-12-10 02:21:36 -080010033
Xiao Guangrongb9bf6882012-10-17 13:46:52 +080010034 /*
10035 * Note:
10036 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
10037 * delivery event since it indicates guest is accessing MMIO.
10038 * The vm-exit can be triggered again after return to guest that
10039 * will cause infinite loop.
10040 */
Mike Dayd77c26f2007-10-08 09:02:08 -040010041 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +080010042 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +020010043 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +000010044 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +080010045 exit_reason != EXIT_REASON_TASK_SWITCH)) {
10046 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
10047 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +020010048 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +080010049 vcpu->run->internal.data[0] = vectoring_info;
10050 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +020010051 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
10052 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
10053 vcpu->run->internal.ndata++;
10054 vcpu->run->internal.data[3] =
10055 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
10056 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +080010057 return 0;
10058 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +020010059
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010010060 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +010010061 vmx->loaded_vmcs->soft_vnmi_blocked)) {
10062 if (vmx_interrupt_allowed(vcpu)) {
10063 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
10064 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
10065 vcpu->arch.nmi_pending) {
10066 /*
10067 * This CPU don't support us in finding the end of an
10068 * NMI-blocked window if the guest runs with IRQs
10069 * disabled. So we pull the trigger after 1 s of
10070 * futile waiting, but inform the user about this.
10071 */
10072 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
10073 "state on VCPU %d after 1 s timeout\n",
10074 __func__, vcpu->vcpu_id);
10075 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
10076 }
10077 }
10078
Avi Kivity6aa8b732006-12-10 02:21:36 -080010079 if (exit_reason < kvm_vmx_max_exit_handlers
10080 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +030010081 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010082 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +010010083 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
10084 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +030010085 kvm_queue_exception(vcpu, UD_VECTOR);
10086 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -080010087 }
Avi Kivity6aa8b732006-12-10 02:21:36 -080010088}
10089
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +020010090/*
10091 * Software based L1D cache flush which is used when microcode providing
10092 * the cache control MSR is not loaded.
10093 *
10094 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
10095 * flush it is required to read in 64 KiB because the replacement algorithm
10096 * is not exactly LRU. This could be sized at runtime via topology
10097 * information but as all relevant affected CPUs have 32KiB L1D cache size
10098 * there is no point in doing so.
10099 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +020010100static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +020010101{
10102 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +020010103
10104 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +020010105 * This code is only executed when the the flush mode is 'cond' or
10106 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +020010107 */
Nicolai Stange427362a2018-07-21 22:25:00 +020010108 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +020010109 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +020010110
Nicolai Stange379fd0c2018-07-21 22:16:56 +020010111 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +020010112 * Clear the per-vcpu flush bit, it gets set again
10113 * either from vcpu_run() or from one of the unsafe
10114 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +020010115 */
Nicolai Stange45b575c2018-07-27 13:22:16 +020010116 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +020010117 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +020010118
10119 /*
10120 * Clear the per-cpu flush bit, it gets set again from
10121 * the interrupt handlers.
10122 */
10123 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
10124 kvm_clear_cpu_l1tf_flush_l1d();
10125
Nicolai Stange5b6ccc62018-07-21 22:35:28 +020010126 if (!flush_l1d)
10127 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +020010128 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +020010129
10130 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +020010131
Paolo Bonzini3fa045b2018-07-02 13:03:48 +020010132 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
10133 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
10134 return;
10135 }
10136
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +020010137 asm volatile(
10138 /* First ensure the pages are in the TLB */
10139 "xorl %%eax, %%eax\n"
10140 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +020010141 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +020010142 "addl $4096, %%eax\n\t"
10143 "cmpl %%eax, %[size]\n\t"
10144 "jne .Lpopulate_tlb\n\t"
10145 "xorl %%eax, %%eax\n\t"
10146 "cpuid\n\t"
10147 /* Now fill the cache */
10148 "xorl %%eax, %%eax\n"
10149 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +020010150 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +020010151 "addl $64, %%eax\n\t"
10152 "cmpl %%eax, %[size]\n\t"
10153 "jne .Lfill_cache\n\t"
10154 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +020010155 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +020010156 [size] "r" (size)
10157 : "eax", "ebx", "ecx", "edx");
10158}
10159
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010160static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +080010161{
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010162 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10163
10164 if (is_guest_mode(vcpu) &&
10165 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
10166 return;
10167
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010168 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +080010169 vmcs_write32(TPR_THRESHOLD, 0);
10170 return;
10171 }
10172
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010173 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +080010174}
10175
Jim Mattson8d860bb2018-05-09 16:56:05 -040010176static void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +080010177{
10178 u32 sec_exec_control;
10179
Jim Mattson8d860bb2018-05-09 16:56:05 -040010180 if (!lapic_in_kernel(vcpu))
10181 return;
10182
Sean Christophersonfd6b6d92018-10-01 14:25:34 -070010183 if (!flexpriority_enabled &&
10184 !cpu_has_vmx_virtualize_x2apic_mode())
10185 return;
10186
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020010187 /* Postpone execution until vmcs01 is the current VMCS. */
10188 if (is_guest_mode(vcpu)) {
Jim Mattson8d860bb2018-05-09 16:56:05 -040010189 to_vmx(vcpu)->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020010190 return;
10191 }
10192
Yang Zhang8d146952013-01-25 10:18:50 +080010193 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Jim Mattson8d860bb2018-05-09 16:56:05 -040010194 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
10195 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +080010196
Jim Mattson8d860bb2018-05-09 16:56:05 -040010197 switch (kvm_get_apic_mode(vcpu)) {
10198 case LAPIC_MODE_INVALID:
10199 WARN_ONCE(true, "Invalid local APIC state");
10200 case LAPIC_MODE_DISABLED:
10201 break;
10202 case LAPIC_MODE_XAPIC:
10203 if (flexpriority_enabled) {
10204 sec_exec_control |=
10205 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
10206 vmx_flush_tlb(vcpu, true);
10207 }
10208 break;
10209 case LAPIC_MODE_X2APIC:
10210 if (cpu_has_vmx_virtualize_x2apic_mode())
10211 sec_exec_control |=
10212 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
10213 break;
Yang Zhang8d146952013-01-25 10:18:50 +080010214 }
10215 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
10216
Paolo Bonzini904e14f2018-01-16 16:51:18 +010010217 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +080010218}
10219
Tang Chen38b99172014-09-24 15:57:54 +080010220static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
10221{
Jim Mattsonab5df312018-05-09 17:02:03 -040010222 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +080010223 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -070010224 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070010225 }
Tang Chen38b99172014-09-24 15:57:54 +080010226}
10227
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +020010228static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +080010229{
10230 u16 status;
10231 u8 old;
10232
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +020010233 if (max_isr == -1)
10234 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +080010235
10236 status = vmcs_read16(GUEST_INTR_STATUS);
10237 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +020010238 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +080010239 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +020010240 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +080010241 vmcs_write16(GUEST_INTR_STATUS, status);
10242 }
10243}
10244
10245static void vmx_set_rvi(int vector)
10246{
10247 u16 status;
10248 u8 old;
10249
Wei Wang4114c272014-11-05 10:53:43 +080010250 if (vector == -1)
10251 vector = 0;
10252
Yang Zhangc7c9c562013-01-25 10:18:51 +080010253 status = vmcs_read16(GUEST_INTR_STATUS);
10254 old = (u8)status & 0xff;
10255 if ((u8)vector != old) {
10256 status &= ~0xff;
10257 status |= (u8)vector;
10258 vmcs_write16(GUEST_INTR_STATUS, status);
10259 }
10260}
10261
10262static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
10263{
Liran Alon851c1a182017-12-24 18:12:56 +020010264 /*
10265 * When running L2, updating RVI is only relevant when
10266 * vmcs12 virtual-interrupt-delivery enabled.
10267 * However, it can be enabled only when L1 also
10268 * intercepts external-interrupts and in that case
10269 * we should not update vmcs02 RVI but instead intercept
10270 * interrupt. Therefore, do nothing when running L2.
10271 */
10272 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +080010273 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +080010274}
10275
Paolo Bonzini76dfafd52016-12-19 17:17:11 +010010276static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +010010277{
10278 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +010010279 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +020010280 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +010010281
Paolo Bonzini76dfafd52016-12-19 17:17:11 +010010282 WARN_ON(!vcpu->arch.apicv_active);
10283 if (pi_test_on(&vmx->pi_desc)) {
10284 pi_clear_on(&vmx->pi_desc);
10285 /*
10286 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
10287 * But on x86 this is just a compiler barrier anyway.
10288 */
10289 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +020010290 max_irr_updated =
10291 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
10292
10293 /*
10294 * If we are running L2 and L1 has a new pending interrupt
10295 * which can be injected, we should re-evaluate
10296 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +020010297 * If L1 intercepts external-interrupts, we should
10298 * exit from L2 to L1. Otherwise, interrupt should be
10299 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +020010300 */
Liran Alon851c1a182017-12-24 18:12:56 +020010301 if (is_guest_mode(vcpu) && max_irr_updated) {
10302 if (nested_exit_on_intr(vcpu))
10303 kvm_vcpu_exiting_guest_mode(vcpu);
10304 else
10305 kvm_make_request(KVM_REQ_EVENT, vcpu);
10306 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +010010307 } else {
10308 max_irr = kvm_lapic_find_highest_irr(vcpu);
10309 }
10310 vmx_hwapic_irr_update(vcpu, max_irr);
10311 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +010010312}
10313
Paolo Bonzini7e712682018-10-03 13:44:26 +020010314static u8 vmx_has_apicv_interrupt(struct kvm_vcpu *vcpu)
10315{
10316 u8 rvi = vmx_get_rvi();
10317 u8 vppr = kvm_lapic_get_reg(vcpu->arch.apic, APIC_PROCPRI);
10318
10319 return ((rvi & 0xf0) > (vppr & 0xf0));
10320}
10321
Andrey Smetanin63086302015-11-10 15:36:32 +030010322static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +080010323{
Andrey Smetanind62caab2015-11-10 15:36:33 +030010324 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +080010325 return;
10326
Yang Zhangc7c9c562013-01-25 10:18:51 +080010327 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
10328 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
10329 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
10330 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
10331}
10332
Paolo Bonzini967235d2016-12-19 14:03:45 +010010333static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
10334{
10335 struct vcpu_vmx *vmx = to_vmx(vcpu);
10336
10337 pi_clear_on(&vmx->pi_desc);
10338 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
10339}
10340
Avi Kivity51aa01d2010-07-20 14:31:20 +030010341static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +030010342{
Jim Mattson48ae0fb2017-05-22 09:48:33 -070010343 u32 exit_intr_info = 0;
10344 u16 basic_exit_reason = (u16)vmx->exit_reason;
Avi Kivity00eba012011-03-07 17:24:54 +020010345
Jim Mattson48ae0fb2017-05-22 09:48:33 -070010346 if (!(basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
10347 || basic_exit_reason == EXIT_REASON_EXCEPTION_NMI))
Avi Kivity00eba012011-03-07 17:24:54 +020010348 return;
10349
Jim Mattson48ae0fb2017-05-22 09:48:33 -070010350 if (!(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
10351 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
10352 vmx->exit_intr_info = exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +080010353
Wanpeng Li1261bfa2017-07-13 18:30:40 -070010354 /* if exit due to PF check for async PF */
10355 if (is_page_fault(exit_intr_info))
10356 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
10357
Andi Kleena0861c02009-06-08 17:37:09 +080010358 /* Handle machine checks before interrupts are enabled */
Jim Mattson48ae0fb2017-05-22 09:48:33 -070010359 if (basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY ||
10360 is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +080010361 kvm_machine_check();
10362
Gleb Natapov20f65982009-05-11 13:35:55 +030010363 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -080010364 if (is_nmi(exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -070010365 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +030010366 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -070010367 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +080010368 }
Avi Kivity51aa01d2010-07-20 14:31:20 +030010369}
Gleb Natapov20f65982009-05-11 13:35:55 +030010370
Yang Zhanga547c6d2013-04-11 19:25:10 +080010371static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
10372{
10373 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
10374
Yang Zhanga547c6d2013-04-11 19:25:10 +080010375 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
10376 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
10377 unsigned int vector;
10378 unsigned long entry;
10379 gate_desc *desc;
10380 struct vcpu_vmx *vmx = to_vmx(vcpu);
10381#ifdef CONFIG_X86_64
10382 unsigned long tmp;
10383#endif
10384
10385 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
10386 desc = (gate_desc *)vmx->host_idt_base + vector;
Thomas Gleixner64b163f2017-08-28 08:47:37 +020010387 entry = gate_offset(desc);
Yang Zhanga547c6d2013-04-11 19:25:10 +080010388 asm volatile(
10389#ifdef CONFIG_X86_64
10390 "mov %%" _ASM_SP ", %[sp]\n\t"
10391 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
10392 "push $%c[ss]\n\t"
10393 "push %[sp]\n\t"
10394#endif
10395 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +080010396 __ASM_SIZE(push) " $%c[cs]\n\t"
Peter Zijlstrac940a3f2018-01-25 10:58:14 +010010397 CALL_NOSPEC
Yang Zhanga547c6d2013-04-11 19:25:10 +080010398 :
10399#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -060010400 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +080010401#endif
Josh Poimboeuff5caf622017-09-20 16:24:33 -050010402 ASM_CALL_CONSTRAINT
Yang Zhanga547c6d2013-04-11 19:25:10 +080010403 :
Peter Zijlstrac940a3f2018-01-25 10:58:14 +010010404 THUNK_TARGET(entry),
Yang Zhanga547c6d2013-04-11 19:25:10 +080010405 [ss]"i"(__KERNEL_DS),
10406 [cs]"i"(__KERNEL_CS)
10407 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +020010408 }
Yang Zhanga547c6d2013-04-11 19:25:10 +080010409}
Josh Poimboeufc207aee2017-06-28 10:11:06 -050010410STACK_FRAME_NON_STANDARD(vmx_handle_external_intr);
Yang Zhanga547c6d2013-04-11 19:25:10 +080010411
Tom Lendackybc226f02018-05-10 22:06:39 +020010412static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +020010413{
Tom Lendackybc226f02018-05-10 22:06:39 +020010414 switch (index) {
10415 case MSR_IA32_SMBASE:
10416 /*
10417 * We cannot do SMM unless we can run the guest in big
10418 * real mode.
10419 */
10420 return enable_unrestricted_guest || emulate_invalid_guest_state;
10421 case MSR_AMD64_VIRT_SPEC_CTRL:
10422 /* This is AMD only. */
10423 return false;
10424 default:
10425 return true;
10426 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +020010427}
10428
Liu, Jinsongda8999d2014-02-24 10:55:46 +000010429static bool vmx_mpx_supported(void)
10430{
10431 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
10432 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
10433}
10434
Wanpeng Li55412b22014-12-02 19:21:30 +080010435static bool vmx_xsaves_supported(void)
10436{
10437 return vmcs_config.cpu_based_2nd_exec_ctrl &
10438 SECONDARY_EXEC_XSAVES;
10439}
10440
Avi Kivity51aa01d2010-07-20 14:31:20 +030010441static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
10442{
Avi Kivityc5ca8e52011-03-07 17:37:37 +020010443 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +030010444 bool unblock_nmi;
10445 u8 vector;
10446 bool idtv_info_valid;
10447
10448 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +030010449
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010010450 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +010010451 if (vmx->loaded_vmcs->nmi_known_unmasked)
10452 return;
10453 /*
10454 * Can't use vmx->exit_intr_info since we're not sure what
10455 * the exit reason is.
10456 */
10457 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
10458 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
10459 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
10460 /*
10461 * SDM 3: 27.7.1.2 (September 2008)
10462 * Re-set bit "block by NMI" before VM entry if vmexit caused by
10463 * a guest IRET fault.
10464 * SDM 3: 23.2.2 (September 2008)
10465 * Bit 12 is undefined in any of the following cases:
10466 * If the VM exit sets the valid bit in the IDT-vectoring
10467 * information field.
10468 * If the VM exit is due to a double fault.
10469 */
10470 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
10471 vector != DF_VECTOR && !idtv_info_valid)
10472 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
10473 GUEST_INTR_STATE_NMI);
10474 else
10475 vmx->loaded_vmcs->nmi_known_unmasked =
10476 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
10477 & GUEST_INTR_STATE_NMI);
10478 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
10479 vmx->loaded_vmcs->vnmi_blocked_time +=
10480 ktime_to_ns(ktime_sub(ktime_get(),
10481 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +030010482}
10483
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010484static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +030010485 u32 idt_vectoring_info,
10486 int instr_len_field,
10487 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +030010488{
Avi Kivity51aa01d2010-07-20 14:31:20 +030010489 u8 vector;
10490 int type;
10491 bool idtv_info_valid;
10492
10493 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +030010494
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010495 vcpu->arch.nmi_injected = false;
10496 kvm_clear_exception_queue(vcpu);
10497 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +030010498
10499 if (!idtv_info_valid)
10500 return;
10501
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010502 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +030010503
Avi Kivity668f6122008-07-02 09:28:55 +030010504 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
10505 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +030010506
Gleb Natapov64a7ec02009-03-30 16:03:29 +030010507 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +030010508 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010509 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +030010510 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +030010511 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +030010512 * Clear bit "block by NMI" before VM entry if a NMI
10513 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +030010514 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010515 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +030010516 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +030010517 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010518 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +030010519 /* fall through */
10520 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +030010521 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +030010522 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +030010523 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +030010524 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +030010525 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +030010526 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +030010527 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010528 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +030010529 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +030010530 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010531 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +030010532 break;
10533 default:
10534 break;
Avi Kivityf7d92382008-07-03 16:14:28 +030010535 }
Avi Kivitycf393f72008-07-01 16:20:21 +030010536}
10537
Avi Kivity83422e12010-07-20 14:43:23 +030010538static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
10539{
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010540 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +030010541 VM_EXIT_INSTRUCTION_LEN,
10542 IDT_VECTORING_ERROR_CODE);
10543}
10544
Avi Kivityb463a6f2010-07-20 15:06:17 +030010545static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
10546{
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010547 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +030010548 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
10549 VM_ENTRY_INSTRUCTION_LEN,
10550 VM_ENTRY_EXCEPTION_ERROR_CODE);
10551
10552 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
10553}
10554
Gleb Natapovd7cd9792011-10-05 14:01:23 +020010555static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
10556{
10557 int i, nr_msrs;
10558 struct perf_guest_switch_msr *msrs;
10559
10560 msrs = perf_guest_get_msrs(&nr_msrs);
10561
10562 if (!msrs)
10563 return;
10564
10565 for (i = 0; i < nr_msrs; i++)
10566 if (msrs[i].host == msrs[i].guest)
10567 clear_atomic_switch_msr(vmx, msrs[i].msr);
10568 else
10569 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -040010570 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +020010571}
10572
Sean Christophersonf459a702018-08-27 15:21:11 -070010573static void vmx_arm_hv_timer(struct vcpu_vmx *vmx, u32 val)
10574{
10575 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, val);
10576 if (!vmx->loaded_vmcs->hv_timer_armed)
10577 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10578 PIN_BASED_VMX_PREEMPTION_TIMER);
10579 vmx->loaded_vmcs->hv_timer_armed = true;
10580}
10581
10582static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -070010583{
10584 struct vcpu_vmx *vmx = to_vmx(vcpu);
10585 u64 tscl;
10586 u32 delta_tsc;
10587
Sean Christophersond264ee02018-08-27 15:21:12 -070010588 if (vmx->req_immediate_exit) {
10589 vmx_arm_hv_timer(vmx, 0);
10590 return;
10591 }
10592
Sean Christophersonf459a702018-08-27 15:21:11 -070010593 if (vmx->hv_deadline_tsc != -1) {
10594 tscl = rdtsc();
10595 if (vmx->hv_deadline_tsc > tscl)
10596 /* set_hv_timer ensures the delta fits in 32-bits */
10597 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
10598 cpu_preemption_timer_multi);
10599 else
10600 delta_tsc = 0;
10601
10602 vmx_arm_hv_timer(vmx, delta_tsc);
Yunhong Jiang64672c92016-06-13 14:19:59 -070010603 return;
Sean Christophersonf459a702018-08-27 15:21:11 -070010604 }
Yunhong Jiang64672c92016-06-13 14:19:59 -070010605
Sean Christophersonf459a702018-08-27 15:21:11 -070010606 if (vmx->loaded_vmcs->hv_timer_armed)
10607 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10608 PIN_BASED_VMX_PREEMPTION_TIMER);
10609 vmx->loaded_vmcs->hv_timer_armed = false;
Yunhong Jiang64672c92016-06-13 14:19:59 -070010610}
10611
Lai Jiangshana3b5ba42011-02-11 14:29:40 +080010612static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -080010613{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010614 struct vcpu_vmx *vmx = to_vmx(vcpu);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010615 unsigned long cr3, cr4, evmcs_rsp;
Avi Kivity104f2262010-11-18 13:12:52 +020010616
Paolo Bonzini8a1b4392017-11-06 13:31:12 +010010617 /* Record the guest's net vcpu time for enforced NMI injections. */
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010010618 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +010010619 vmx->loaded_vmcs->soft_vnmi_blocked))
10620 vmx->loaded_vmcs->entry_time = ktime_get();
10621
Avi Kivity104f2262010-11-18 13:12:52 +020010622 /* Don't enter VMX if guest state is invalid, let the exit handler
10623 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +020010624 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +020010625 return;
10626
Radim Krčmářa7653ec2014-08-21 18:08:07 +020010627 if (vmx->ple_window_dirty) {
10628 vmx->ple_window_dirty = false;
10629 vmcs_write32(PLE_WINDOW, vmx->ple_window);
10630 }
10631
Abel Gordon012f83c2013-04-18 14:39:25 +030010632 if (vmx->nested.sync_shadow_vmcs) {
10633 copy_vmcs12_to_shadow(vmx);
10634 vmx->nested.sync_shadow_vmcs = false;
10635 }
10636
Avi Kivity104f2262010-11-18 13:12:52 +020010637 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
10638 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
10639 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
10640 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
10641
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070010642 cr3 = __get_current_cr3_fast();
Sean Christophersond7ee0392018-07-23 12:32:47 -070010643 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070010644 vmcs_writel(HOST_CR3, cr3);
Sean Christophersond7ee0392018-07-23 12:32:47 -070010645 vmx->loaded_vmcs->host_state.cr3 = cr3;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070010646 }
10647
Andy Lutomirski1e02ce42014-10-24 15:58:08 -070010648 cr4 = cr4_read_shadow();
Sean Christophersond7ee0392018-07-23 12:32:47 -070010649 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
Andy Lutomirskid974baa2014-10-08 09:02:13 -070010650 vmcs_writel(HOST_CR4, cr4);
Sean Christophersond7ee0392018-07-23 12:32:47 -070010651 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -070010652 }
10653
Avi Kivity104f2262010-11-18 13:12:52 +020010654 /* When single-stepping over STI and MOV SS, we must clear the
10655 * corresponding interruptibility bits in the guest state. Otherwise
10656 * vmentry fails as it then expects bit 14 (BS) in pending debug
10657 * exceptions being set, but that's not correct for the guest debugging
10658 * case. */
10659 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
10660 vmx_set_interrupt_shadow(vcpu, 0);
10661
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +020010662 if (static_cpu_has(X86_FEATURE_PKU) &&
10663 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
10664 vcpu->arch.pkru != vmx->host_pkru)
10665 __write_pkru(vcpu->arch.pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +080010666
Gleb Natapovd7cd9792011-10-05 14:01:23 +020010667 atomic_switch_perf_msrs(vmx);
10668
Sean Christophersonf459a702018-08-27 15:21:11 -070010669 vmx_update_hv_timer(vcpu);
Yunhong Jiang64672c92016-06-13 14:19:59 -070010670
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010671 /*
10672 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
10673 * it's non-zero. Since vmentry is serialising on affected CPUs, there
10674 * is no need to worry about the conditional branch over the wrmsr
10675 * being speculatively taken.
10676 */
Thomas Gleixnerccbcd262018-05-09 23:01:01 +020010677 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010678
Nadav Har'Eld462b812011-05-24 15:26:10 +030010679 vmx->__launched = vmx->loaded_vmcs->launched;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010680
10681 evmcs_rsp = static_branch_unlikely(&enable_evmcs) ?
10682 (unsigned long)&current_evmcs->host_rsp : 0;
10683
Nicolai Stange5b6ccc62018-07-21 22:35:28 +020010684 if (static_branch_unlikely(&vmx_l1d_should_flush))
10685 vmx_l1d_flush(vcpu);
Paolo Bonzinic595cee2018-07-02 13:07:14 +020010686
Avi Kivity104f2262010-11-18 13:12:52 +020010687 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -080010688 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +030010689 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
10690 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
10691 "push %%" _ASM_CX " \n\t"
10692 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +030010693 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +030010694 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010695 /* Avoid VMWRITE when Enlightened VMCS is in use */
10696 "test %%" _ASM_SI ", %%" _ASM_SI " \n\t"
10697 "jz 2f \n\t"
10698 "mov %%" _ASM_SP ", (%%" _ASM_SI ") \n\t"
10699 "jmp 1f \n\t"
10700 "2: \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +030010701 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +030010702 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +030010703 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +030010704 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
10705 "mov %%cr2, %%" _ASM_DX " \n\t"
10706 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010707 "je 3f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +030010708 "mov %%" _ASM_AX", %%cr2 \n\t"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010709 "3: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -080010710 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +020010711 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -080010712 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +030010713 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
10714 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
10715 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
10716 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
10717 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
10718 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -080010719#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +020010720 "mov %c[r8](%0), %%r8 \n\t"
10721 "mov %c[r9](%0), %%r9 \n\t"
10722 "mov %c[r10](%0), %%r10 \n\t"
10723 "mov %c[r11](%0), %%r11 \n\t"
10724 "mov %c[r12](%0), %%r12 \n\t"
10725 "mov %c[r13](%0), %%r13 \n\t"
10726 "mov %c[r14](%0), %%r14 \n\t"
10727 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -080010728#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +030010729 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +030010730
Avi Kivity6aa8b732006-12-10 02:21:36 -080010731 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +030010732 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +030010733 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +030010734 "jmp 2f \n\t"
10735 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
10736 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -080010737 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +030010738 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +020010739 "pop %0 \n\t"
Jim Mattson0cb5b302018-01-03 14:31:38 -080010740 "setbe %c[fail](%0)\n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +030010741 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
10742 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
10743 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
10744 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
10745 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
10746 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
10747 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -080010748#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +020010749 "mov %%r8, %c[r8](%0) \n\t"
10750 "mov %%r9, %c[r9](%0) \n\t"
10751 "mov %%r10, %c[r10](%0) \n\t"
10752 "mov %%r11, %c[r11](%0) \n\t"
10753 "mov %%r12, %c[r12](%0) \n\t"
10754 "mov %%r13, %c[r13](%0) \n\t"
10755 "mov %%r14, %c[r14](%0) \n\t"
10756 "mov %%r15, %c[r15](%0) \n\t"
Jim Mattson0cb5b302018-01-03 14:31:38 -080010757 "xor %%r8d, %%r8d \n\t"
10758 "xor %%r9d, %%r9d \n\t"
10759 "xor %%r10d, %%r10d \n\t"
10760 "xor %%r11d, %%r11d \n\t"
10761 "xor %%r12d, %%r12d \n\t"
10762 "xor %%r13d, %%r13d \n\t"
10763 "xor %%r14d, %%r14d \n\t"
10764 "xor %%r15d, %%r15d \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -080010765#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +030010766 "mov %%cr2, %%" _ASM_AX " \n\t"
10767 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +030010768
Jim Mattson0cb5b302018-01-03 14:31:38 -080010769 "xor %%eax, %%eax \n\t"
10770 "xor %%ebx, %%ebx \n\t"
10771 "xor %%esi, %%esi \n\t"
10772 "xor %%edi, %%edi \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +030010773 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +030010774 ".pushsection .rodata \n\t"
10775 ".global vmx_return \n\t"
10776 "vmx_return: " _ASM_PTR " 2b \n\t"
10777 ".popsection"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010778 : : "c"(vmx), "d"((unsigned long)HOST_RSP), "S"(evmcs_rsp),
Nadav Har'Eld462b812011-05-24 15:26:10 +030010779 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +020010780 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd492008-07-17 18:04:30 +030010781 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +080010782 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
10783 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
10784 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
10785 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
10786 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
10787 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
10788 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -080010789#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +080010790 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
10791 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
10792 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
10793 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
10794 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
10795 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
10796 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
10797 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -080010798#endif
Avi Kivity40712fa2011-01-06 18:09:12 +020010799 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
10800 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +020010801 : "cc", "memory"
10802#ifdef CONFIG_X86_64
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010803 , "rax", "rbx", "rdi"
Laurent Vivierc2036302007-10-25 14:18:52 +020010804 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +030010805#else
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010806 , "eax", "ebx", "edi"
Laurent Vivierc2036302007-10-25 14:18:52 +020010807#endif
10808 );
Avi Kivity6aa8b732006-12-10 02:21:36 -080010809
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010810 /*
10811 * We do not use IBRS in the kernel. If this vCPU has used the
10812 * SPEC_CTRL MSR it may have left it on; save the value and
10813 * turn it off. This is much more efficient than blindly adding
10814 * it to the atomic save/restore list. Especially as the former
10815 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
10816 *
10817 * For non-nested case:
10818 * If the L01 MSR bitmap does not intercept the MSR, then we need to
10819 * save it.
10820 *
10821 * For nested case:
10822 * If the L02 MSR bitmap does not intercept the MSR, then we need to
10823 * save it.
10824 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +010010825 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +010010826 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010827
Thomas Gleixnerccbcd262018-05-09 23:01:01 +020010828 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010829
David Woodhouse117cc7a2018-01-12 11:11:27 +000010830 /* Eliminate branch target predictions from guest mode */
10831 vmexit_fill_RSB();
10832
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010833 /* All fields are clean at this point */
10834 if (static_branch_unlikely(&enable_evmcs))
10835 current_evmcs->hv_clean_fields |=
10836 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
10837
Gleb Natapov2a7921b2012-08-12 16:12:29 +030010838 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -080010839 if (vmx->host_debugctlmsr)
10840 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +030010841
Avi Kivityaa67f602012-08-01 16:48:03 +030010842#ifndef CONFIG_X86_64
10843 /*
10844 * The sysexit path does not restore ds/es, so we must set them to
10845 * a reasonable value ourselves.
10846 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -070010847 * We can't defer this to vmx_prepare_switch_to_host() since that
10848 * function may be executed in interrupt context, which saves and
10849 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +030010850 */
10851 loadsegment(ds, __USER_DS);
10852 loadsegment(es, __USER_DS);
10853#endif
10854
Avi Kivity6de4f3a2009-05-31 22:58:47 +030010855 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +020010856 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +020010857 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +030010858 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +020010859 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030010860 vcpu->arch.regs_dirty = 0;
10861
Gleb Natapove0b890d2013-09-25 12:51:33 +030010862 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +080010863 * eager fpu is enabled if PKEY is supported and CR4 is switched
10864 * back on host, so it is safe to read guest PKRU from current
10865 * XSAVE.
10866 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +020010867 if (static_cpu_has(X86_FEATURE_PKU) &&
10868 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
10869 vcpu->arch.pkru = __read_pkru();
10870 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +080010871 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +080010872 }
10873
Gleb Natapove0b890d2013-09-25 12:51:33 +030010874 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -070010875 vmx->idt_vectoring_info = 0;
10876
10877 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
10878 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
10879 return;
10880
10881 vmx->loaded_vmcs->launched = 1;
10882 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +030010883
Avi Kivity51aa01d2010-07-20 14:31:20 +030010884 vmx_complete_atomic_exit(vmx);
10885 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +030010886 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010887}
Josh Poimboeufc207aee2017-06-28 10:11:06 -050010888STACK_FRAME_NON_STANDARD(vmx_vcpu_run);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010889
Sean Christopherson434a1e92018-03-20 12:17:18 -070010890static struct kvm *vmx_vm_alloc(void)
10891{
Marc Orrd1e5b0e2018-05-15 04:37:37 -070010892 struct kvm_vmx *kvm_vmx = vzalloc(sizeof(struct kvm_vmx));
Sean Christopherson40bbb9d2018-03-20 12:17:20 -070010893 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -070010894}
10895
10896static void vmx_vm_free(struct kvm *kvm)
10897{
Marc Orrd1e5b0e2018-05-15 04:37:37 -070010898 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -070010899}
10900
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010901static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010902{
10903 struct vcpu_vmx *vmx = to_vmx(vcpu);
10904 int cpu;
10905
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010906 if (vmx->loaded_vmcs == vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010907 return;
10908
10909 cpu = get_cpu();
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010910 vmx_vcpu_put(vcpu);
Sean Christophersonbd9966d2018-07-23 12:32:42 -070010911 vmx->loaded_vmcs = vmcs;
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010912 vmx_vcpu_load(vcpu, cpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010913 put_cpu();
Sean Christophersonb7031fd2018-09-26 09:23:42 -070010914
10915 vm_entry_controls_reset_shadow(vmx);
10916 vm_exit_controls_reset_shadow(vmx);
10917 vmx_segment_cache_clear(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010918}
10919
Jim Mattson2f1fe812016-07-08 15:36:06 -070010920/*
10921 * Ensure that the current vmcs of the logical processor is the
10922 * vmcs01 of the vcpu before calling free_nested().
10923 */
10924static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
10925{
10926 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -070010927
Christoffer Dallec7660c2017-12-04 21:35:23 +010010928 vcpu_load(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010929 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson2f1fe812016-07-08 15:36:06 -070010930 free_nested(vmx);
10931 vcpu_put(vcpu);
10932}
10933
Avi Kivity6aa8b732006-12-10 02:21:36 -080010934static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
10935{
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010936 struct vcpu_vmx *vmx = to_vmx(vcpu);
10937
Kai Huang843e4332015-01-28 10:54:28 +080010938 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +080010939 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +080010940 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010941 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -070010942 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010943 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010944 kfree(vmx->guest_msrs);
10945 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +100010946 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010947}
10948
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010949static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -080010950{
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010951 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +100010952 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Paolo Bonzini904e14f2018-01-16 16:51:18 +010010953 unsigned long *msr_bitmap;
Avi Kivity15ad7142007-07-11 18:17:21 +030010954 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -080010955
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010956 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010957 return ERR_PTR(-ENOMEM);
10958
Wanpeng Li991e7a02015-09-16 17:30:05 +080010959 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +080010960
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010961 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
10962 if (err)
10963 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -080010964
Peter Feiner4e595162016-07-07 14:49:58 -070010965 err = -ENOMEM;
10966
10967 /*
10968 * If PML is turned on, failure on enabling PML just results in failure
10969 * of creating the vcpu, therefore we can simplify PML logic (by
10970 * avoiding dealing with cases, such as enabling PML partially on vcpus
10971 * for the guest, etc.
10972 */
10973 if (enable_pml) {
10974 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
10975 if (!vmx->pml_pg)
10976 goto uninit_vcpu;
10977 }
10978
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010979 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +020010980 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
10981 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +030010982
Peter Feiner4e595162016-07-07 14:49:58 -070010983 if (!vmx->guest_msrs)
10984 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -080010985
Paolo Bonzinif21f1652018-01-11 12:16:15 +010010986 err = alloc_loaded_vmcs(&vmx->vmcs01);
10987 if (err < 0)
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010988 goto free_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010989
Paolo Bonzini904e14f2018-01-16 16:51:18 +010010990 msr_bitmap = vmx->vmcs01.msr_bitmap;
10991 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
10992 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
10993 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
10994 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
10995 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
10996 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
10997 vmx->msr_bitmap_mode = 0;
10998
Paolo Bonzinif21f1652018-01-11 12:16:15 +010010999 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +030011000 cpu = get_cpu();
11001 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -100011002 vmx->vcpu.cpu = cpu;
David Hildenbrand12d79912017-08-24 20:51:26 +020011003 vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100011004 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +030011005 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +020011006 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +020011007 err = alloc_apic_access_page(kvm);
11008 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -020011009 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +020011010 }
Ingo Molnar965b58a2007-01-05 16:36:23 -080011011
Sean Christophersone90008d2018-03-05 12:04:37 -080011012 if (enable_ept && !enable_unrestricted_guest) {
Tang Chenf51770e2014-09-16 18:41:59 +080011013 err = init_rmode_identity_map(kvm);
11014 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +020011015 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +080011016 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +080011017
Roman Kagan63aff652018-07-19 21:59:07 +030011018 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011019 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
11020 kvm_vcpu_apicv_active(&vmx->vcpu));
Wincy Vanb9c237b2015-02-03 23:56:30 +080011021
Wincy Van705699a2015-02-03 23:58:17 +080011022 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +030011023 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +030011024
Haozhong Zhang37e4c992016-06-22 14:59:55 +080011025 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
11026
Paolo Bonzini31afb2e2017-06-06 12:57:06 +020011027 /*
11028 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
11029 * or POSTED_INTR_WAKEUP_VECTOR.
11030 */
11031 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
11032 vmx->pi_desc.sn = 1;
11033
Rusty Russellfb3f0f52007-07-27 17:16:56 +100011034 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -080011035
Rusty Russellfb3f0f52007-07-27 17:16:56 +100011036free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +080011037 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100011038free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +100011039 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -070011040free_pml:
11041 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100011042uninit_vcpu:
11043 kvm_vcpu_uninit(&vmx->vcpu);
11044free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +080011045 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +100011046 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100011047 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -080011048}
11049
Jiri Kosinad90a7a02018-07-13 16:23:25 +020011050#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/l1tf.html for details.\n"
11051#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -040011052
Wanpeng Lib31c1142018-03-12 04:53:04 -070011053static int vmx_vm_init(struct kvm *kvm)
11054{
Tianyu Lan877ad952018-07-19 08:40:23 +000011055 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
11056
Wanpeng Lib31c1142018-03-12 04:53:04 -070011057 if (!ple_gap)
11058 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -040011059
Jiri Kosinad90a7a02018-07-13 16:23:25 +020011060 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
11061 switch (l1tf_mitigation) {
11062 case L1TF_MITIGATION_OFF:
11063 case L1TF_MITIGATION_FLUSH_NOWARN:
11064 /* 'I explicitly don't care' is set */
11065 break;
11066 case L1TF_MITIGATION_FLUSH:
11067 case L1TF_MITIGATION_FLUSH_NOSMT:
11068 case L1TF_MITIGATION_FULL:
11069 /*
11070 * Warn upon starting the first VM in a potentially
11071 * insecure environment.
11072 */
11073 if (cpu_smt_control == CPU_SMT_ENABLED)
11074 pr_warn_once(L1TF_MSG_SMT);
11075 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
11076 pr_warn_once(L1TF_MSG_L1D);
11077 break;
11078 case L1TF_MITIGATION_FULL_FORCE:
11079 /* Flush is enforced */
11080 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -040011081 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -040011082 }
Wanpeng Lib31c1142018-03-12 04:53:04 -070011083 return 0;
11084}
11085
Yang, Sheng002c7f72007-07-31 14:23:01 +030011086static void __init vmx_check_processor_compat(void *rtn)
11087{
11088 struct vmcs_config vmcs_conf;
11089
11090 *(int *)rtn = 0;
11091 if (setup_vmcs_config(&vmcs_conf) < 0)
11092 *(int *)rtn = -EIO;
Paolo Bonzini13893092018-02-26 13:40:09 +010011093 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +030011094 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
11095 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
11096 smp_processor_id());
11097 *(int *)rtn = -EIO;
11098 }
11099}
11100
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011101static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +080011102{
Xiao Guangrongb18d5432015-06-15 16:55:21 +080011103 u8 cache;
11104 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011105
Sheng Yang522c68c2009-04-27 20:35:43 +080011106 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +020011107 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +080011108 * 2. EPT with VT-d:
11109 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +020011110 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +080011111 * b. VT-d with snooping control feature: snooping control feature of
11112 * VT-d engine can guarantee the cache correctness. Just set it
11113 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +080011114 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +080011115 * consistent with host MTRR
11116 */
Paolo Bonzini606decd2015-10-01 13:12:47 +020011117 if (is_mmio) {
11118 cache = MTRR_TYPE_UNCACHABLE;
11119 goto exit;
11120 }
11121
11122 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +080011123 ipat = VMX_EPT_IPAT_BIT;
11124 cache = MTRR_TYPE_WRBACK;
11125 goto exit;
11126 }
11127
11128 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
11129 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +020011130 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +080011131 cache = MTRR_TYPE_WRBACK;
11132 else
11133 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +080011134 goto exit;
11135 }
11136
Xiao Guangrongff536042015-06-15 16:55:22 +080011137 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +080011138
11139exit:
11140 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +080011141}
11142
Sheng Yang17cc3932010-01-05 19:02:27 +080011143static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +020011144{
Sheng Yang878403b2010-01-05 19:02:29 +080011145 if (enable_ept && !cpu_has_vmx_ept_1g_page())
11146 return PT_DIRECTORY_LEVEL;
11147 else
11148 /* For shadow and EPT supported 1GB page */
11149 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +020011150}
11151
Xiao Guangrongfeda8052015-09-09 14:05:55 +080011152static void vmcs_set_secondary_exec_control(u32 new_ctl)
11153{
11154 /*
11155 * These bits in the secondary execution controls field
11156 * are dynamic, the others are mostly based on the hypervisor
11157 * architecture and the guest's CPUID. Do not touch the
11158 * dynamic bits.
11159 */
11160 u32 mask =
11161 SECONDARY_EXEC_SHADOW_VMCS |
11162 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +020011163 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
11164 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +080011165
11166 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
11167
11168 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
11169 (new_ctl & ~mask) | (cur_ctl & mask));
11170}
11171
David Matlack8322ebb2016-11-29 18:14:09 -080011172/*
11173 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
11174 * (indicating "allowed-1") if they are supported in the guest's CPUID.
11175 */
11176static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
11177{
11178 struct vcpu_vmx *vmx = to_vmx(vcpu);
11179 struct kvm_cpuid_entry2 *entry;
11180
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011181 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
11182 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -080011183
11184#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
11185 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011186 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -080011187} while (0)
11188
11189 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
11190 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
11191 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
11192 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
11193 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
11194 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
11195 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
11196 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
11197 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
11198 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
11199 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
11200 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
11201 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
11202 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
11203 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
11204
11205 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
11206 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
11207 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
11208 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
11209 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
Paolo Bonzinic4ad77e2017-11-13 14:23:59 +010011210 cr4_fixed1_update(X86_CR4_UMIP, ecx, bit(X86_FEATURE_UMIP));
David Matlack8322ebb2016-11-29 18:14:09 -080011211
11212#undef cr4_fixed1_update
11213}
11214
Liran Alon5f76f6f2018-09-14 03:25:52 +030011215static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
11216{
11217 struct vcpu_vmx *vmx = to_vmx(vcpu);
11218
11219 if (kvm_mpx_supported()) {
11220 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
11221
11222 if (mpx_enabled) {
11223 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
11224 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
11225 } else {
11226 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
11227 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
11228 }
11229 }
11230}
11231
Sheng Yang0e851882009-12-18 16:48:46 +080011232static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
11233{
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011234 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011235
Paolo Bonzini80154d72017-08-24 13:55:35 +020011236 if (cpu_has_secondary_exec_ctrls()) {
11237 vmx_compute_secondary_exec_control(vmx);
11238 vmcs_set_secondary_exec_control(vmx->secondary_exec_control);
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011239 }
Mao, Junjiead756a12012-07-02 01:18:48 +000011240
Haozhong Zhang37e4c992016-06-22 14:59:55 +080011241 if (nested_vmx_allowed(vcpu))
11242 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11243 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
11244 else
11245 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11246 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -080011247
Liran Alon5f76f6f2018-09-14 03:25:52 +030011248 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -080011249 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +030011250 nested_vmx_entry_exit_ctls_update(vcpu);
11251 }
Sheng Yang0e851882009-12-18 16:48:46 +080011252}
11253
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011254static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
11255{
Nadav Har'El7b8050f2011-05-25 23:16:10 +030011256 if (func == 1 && nested)
11257 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011258}
11259
Yang Zhang25d92082013-08-06 12:00:32 +030011260static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
11261 struct x86_exception *fault)
11262{
Jan Kiszka533558b2014-01-04 18:47:20 +010011263 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Bandan Dasc5f983f2017-05-05 15:25:14 -040011264 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010011265 u32 exit_reason;
Bandan Dasc5f983f2017-05-05 15:25:14 -040011266 unsigned long exit_qualification = vcpu->arch.exit_qualification;
Yang Zhang25d92082013-08-06 12:00:32 +030011267
Bandan Dasc5f983f2017-05-05 15:25:14 -040011268 if (vmx->nested.pml_full) {
11269 exit_reason = EXIT_REASON_PML_FULL;
11270 vmx->nested.pml_full = false;
11271 exit_qualification &= INTR_INFO_UNBLOCK_NMI;
11272 } else if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +010011273 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +030011274 else
Jan Kiszka533558b2014-01-04 18:47:20 +010011275 exit_reason = EXIT_REASON_EPT_VIOLATION;
Bandan Dasc5f983f2017-05-05 15:25:14 -040011276
11277 nested_vmx_vmexit(vcpu, exit_reason, 0, exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +030011278 vmcs12->guest_physical_address = fault->address;
11279}
11280
Peter Feiner995f00a2017-06-30 17:26:32 -070011281static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu)
11282{
David Hildenbrandbb97a012017-08-10 23:15:28 +020011283 return nested_ept_get_cr3(vcpu) & VMX_EPTP_AD_ENABLE_BIT;
Peter Feiner995f00a2017-06-30 17:26:32 -070011284}
11285
Nadav Har'El155a97a2013-08-05 11:07:16 +030011286/* Callbacks for nested_ept_init_mmu_context: */
11287
11288static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
11289{
11290 /* return the page table to be shadowed - in our case, EPT12 */
11291 return get_vmcs12(vcpu)->ept_pointer;
11292}
11293
Sean Christopherson5b8ba412018-09-26 09:23:40 -070011294static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +030011295{
Paolo Bonziniad896af2013-10-02 16:56:14 +020011296 WARN_ON(mmu_is_nested(vcpu));
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020011297
Paolo Bonziniad896af2013-10-02 16:56:14 +020011298 kvm_init_shadow_ept_mmu(vcpu,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011299 to_vmx(vcpu)->nested.msrs.ept_caps &
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020011300 VMX_EPT_EXECUTE_ONLY_BIT,
Junaid Shahid50c28f22018-06-27 14:59:11 -070011301 nested_ept_ad_enabled(vcpu),
11302 nested_ept_get_cr3(vcpu));
Nadav Har'El155a97a2013-08-05 11:07:16 +030011303 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
11304 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
11305 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
11306
11307 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +030011308}
11309
11310static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
11311{
11312 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
11313}
11314
Eugene Korenevsky19d5f102014-12-16 22:35:53 +030011315static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
11316 u16 error_code)
11317{
11318 bool inequality, bit;
11319
11320 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
11321 inequality =
11322 (error_code & vmcs12->page_fault_error_code_mask) !=
11323 vmcs12->page_fault_error_code_match;
11324 return inequality ^ bit;
11325}
11326
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030011327static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
11328 struct x86_exception *fault)
11329{
11330 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
11331
11332 WARN_ON(!is_guest_mode(vcpu));
11333
Wanpeng Li305d0ab2017-09-28 18:16:44 -070011334 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code) &&
11335 !to_vmx(vcpu)->nested.nested_run_pending) {
Paolo Bonzinib96fb432017-07-27 12:29:32 +020011336 vmcs12->vm_exit_intr_error_code = fault->error_code;
11337 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
11338 PF_VECTOR | INTR_TYPE_HARD_EXCEPTION |
11339 INTR_INFO_DELIVER_CODE_MASK | INTR_INFO_VALID_MASK,
11340 fault->address);
Paolo Bonzini7313c692017-07-27 10:31:25 +020011341 } else {
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030011342 kvm_inject_page_fault(vcpu, fault);
Paolo Bonzini7313c692017-07-27 10:31:25 +020011343 }
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030011344}
11345
Paolo Bonzinic9923842017-12-13 14:16:30 +010011346static inline bool nested_vmx_prepare_msr_bitmap(struct kvm_vcpu *vcpu,
11347 struct vmcs12 *vmcs12);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011348
Paolo Bonzini7f7f1ba2018-07-18 18:49:01 +020011349static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu)
Wanpeng Lia2bcba52014-08-21 19:46:49 +080011350{
Paolo Bonzini7f7f1ba2018-07-18 18:49:01 +020011351 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +080011352 struct vcpu_vmx *vmx = to_vmx(vcpu);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011353 struct page *page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011354 u64 hpa;
Wanpeng Lia2bcba52014-08-21 19:46:49 +080011355
11356 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia2bcba52014-08-21 19:46:49 +080011357 /*
11358 * Translate L1 physical address to host physical
11359 * address for vmcs02. Keep the page pinned, so this
11360 * physical address remains valid. We keep a reference
11361 * to it so we can release it later.
11362 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011363 if (vmx->nested.apic_access_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +020011364 kvm_release_page_dirty(vmx->nested.apic_access_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011365 vmx->nested.apic_access_page = NULL;
11366 }
11367 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->apic_access_addr);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011368 /*
11369 * If translation failed, no matter: This feature asks
11370 * to exit when accessing the given address, and if it
11371 * can never be accessed, this feature won't do
11372 * anything anyway.
11373 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011374 if (!is_error_page(page)) {
11375 vmx->nested.apic_access_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011376 hpa = page_to_phys(vmx->nested.apic_access_page);
11377 vmcs_write64(APIC_ACCESS_ADDR, hpa);
11378 } else {
11379 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
11380 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
11381 }
Wanpeng Lia2bcba52014-08-21 19:46:49 +080011382 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011383
11384 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011385 if (vmx->nested.virtual_apic_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +020011386 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011387 vmx->nested.virtual_apic_page = NULL;
11388 }
11389 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->virtual_apic_page_addr);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011390
11391 /*
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011392 * If translation failed, VM entry will fail because
11393 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
11394 * Failing the vm entry is _not_ what the processor
11395 * does but it's basically the only possibility we
11396 * have. We could still enter the guest if CR8 load
11397 * exits are enabled, CR8 store exits are enabled, and
11398 * virtualize APIC access is disabled; in this case
11399 * the processor would never use the TPR shadow and we
11400 * could simply clear the bit from the execution
11401 * control. But such a configuration is useless, so
11402 * let's keep the code simple.
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011403 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011404 if (!is_error_page(page)) {
11405 vmx->nested.virtual_apic_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011406 hpa = page_to_phys(vmx->nested.virtual_apic_page);
11407 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
11408 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011409 }
11410
Wincy Van705699a2015-02-03 23:58:17 +080011411 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080011412 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
11413 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020011414 kvm_release_page_dirty(vmx->nested.pi_desc_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011415 vmx->nested.pi_desc_page = NULL;
Wincy Van705699a2015-02-03 23:58:17 +080011416 }
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011417 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->posted_intr_desc_addr);
11418 if (is_error_page(page))
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011419 return;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011420 vmx->nested.pi_desc_page = page;
11421 vmx->nested.pi_desc = kmap(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +080011422 vmx->nested.pi_desc =
11423 (struct pi_desc *)((void *)vmx->nested.pi_desc +
11424 (unsigned long)(vmcs12->posted_intr_desc_addr &
11425 (PAGE_SIZE - 1)));
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011426 vmcs_write64(POSTED_INTR_DESC_ADDR,
11427 page_to_phys(vmx->nested.pi_desc_page) +
11428 (unsigned long)(vmcs12->posted_intr_desc_addr &
11429 (PAGE_SIZE - 1)));
Wincy Van705699a2015-02-03 23:58:17 +080011430 }
Linus Torvaldsd4667ca2018-02-14 17:02:15 -080011431 if (nested_vmx_prepare_msr_bitmap(vcpu, vmcs12))
KarimAllah Ahmed3712caeb2018-02-10 23:39:26 +000011432 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
11433 CPU_BASED_USE_MSR_BITMAPS);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011434 else
11435 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
11436 CPU_BASED_USE_MSR_BITMAPS);
Wanpeng Lia2bcba52014-08-21 19:46:49 +080011437}
11438
Jan Kiszkaf4124502014-03-07 20:03:13 +010011439static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
11440{
11441 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
11442 struct vcpu_vmx *vmx = to_vmx(vcpu);
11443
Sean Christopherson4c008122018-08-27 15:21:10 -070011444 /*
11445 * A timer value of zero is architecturally guaranteed to cause
11446 * a VMExit prior to executing any instructions in the guest.
11447 */
11448 if (preemption_timeout == 0) {
Jan Kiszkaf4124502014-03-07 20:03:13 +010011449 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
11450 return;
11451 }
11452
Sean Christopherson4c008122018-08-27 15:21:10 -070011453 if (vcpu->arch.virtual_tsc_khz == 0)
11454 return;
11455
Jan Kiszkaf4124502014-03-07 20:03:13 +010011456 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
11457 preemption_timeout *= 1000000;
11458 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
11459 hrtimer_start(&vmx->nested.preemption_timer,
11460 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
11461}
11462
Jim Mattson56a20512017-07-06 16:33:06 -070011463static int nested_vmx_check_io_bitmap_controls(struct kvm_vcpu *vcpu,
11464 struct vmcs12 *vmcs12)
11465{
11466 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
11467 return 0;
11468
11469 if (!page_address_valid(vcpu, vmcs12->io_bitmap_a) ||
11470 !page_address_valid(vcpu, vmcs12->io_bitmap_b))
11471 return -EINVAL;
11472
11473 return 0;
11474}
11475
Wincy Van3af18d92015-02-03 23:49:31 +080011476static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
11477 struct vmcs12 *vmcs12)
11478{
Wincy Van3af18d92015-02-03 23:49:31 +080011479 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
11480 return 0;
11481
Jim Mattson5fa99cb2017-07-06 16:33:07 -070011482 if (!page_address_valid(vcpu, vmcs12->msr_bitmap))
Wincy Van3af18d92015-02-03 23:49:31 +080011483 return -EINVAL;
11484
11485 return 0;
11486}
11487
Jim Mattson712b12d2017-08-24 13:24:47 -070011488static int nested_vmx_check_tpr_shadow_controls(struct kvm_vcpu *vcpu,
11489 struct vmcs12 *vmcs12)
11490{
11491 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
11492 return 0;
11493
11494 if (!page_address_valid(vcpu, vmcs12->virtual_apic_page_addr))
11495 return -EINVAL;
11496
11497 return 0;
11498}
11499
Wincy Van3af18d92015-02-03 23:49:31 +080011500/*
11501 * Merge L0's and L1's MSR bitmap, return false to indicate that
11502 * we do not use the hardware.
11503 */
Paolo Bonzinic9923842017-12-13 14:16:30 +010011504static inline bool nested_vmx_prepare_msr_bitmap(struct kvm_vcpu *vcpu,
11505 struct vmcs12 *vmcs12)
Wincy Van3af18d92015-02-03 23:49:31 +080011506{
Wincy Van82f0dd42015-02-03 23:57:18 +080011507 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +080011508 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +020011509 unsigned long *msr_bitmap_l1;
Paolo Bonzini904e14f2018-01-16 16:51:18 +010011510 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.vmcs02.msr_bitmap;
Ashok Raj15d45072018-02-01 22:59:43 +010011511 /*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010011512 * pred_cmd & spec_ctrl are trying to verify two things:
Ashok Raj15d45072018-02-01 22:59:43 +010011513 *
11514 * 1. L0 gave a permission to L1 to actually passthrough the MSR. This
11515 * ensures that we do not accidentally generate an L02 MSR bitmap
11516 * from the L12 MSR bitmap that is too permissive.
11517 * 2. That L1 or L2s have actually used the MSR. This avoids
11518 * unnecessarily merging of the bitmap if the MSR is unused. This
11519 * works properly because we only update the L01 MSR bitmap lazily.
11520 * So even if L0 should pass L1 these MSRs, the L01 bitmap is only
11521 * updated to reflect this when L1 (or its L2s) actually write to
11522 * the MSR.
11523 */
KarimAllah Ahmed206587a2018-02-10 23:39:25 +000011524 bool pred_cmd = !msr_write_intercepted_l01(vcpu, MSR_IA32_PRED_CMD);
11525 bool spec_ctrl = !msr_write_intercepted_l01(vcpu, MSR_IA32_SPEC_CTRL);
Wincy Vanf2b93282015-02-03 23:56:03 +080011526
Paolo Bonzinic9923842017-12-13 14:16:30 +010011527 /* Nothing to do if the MSR bitmap is not in use. */
11528 if (!cpu_has_vmx_msr_bitmap() ||
11529 !nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
11530 return false;
11531
Ashok Raj15d45072018-02-01 22:59:43 +010011532 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010011533 !pred_cmd && !spec_ctrl)
Wincy Vanf2b93282015-02-03 23:56:03 +080011534 return false;
11535
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011536 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->msr_bitmap);
11537 if (is_error_page(page))
Wincy Vanf2b93282015-02-03 23:56:03 +080011538 return false;
Paolo Bonzinic9923842017-12-13 14:16:30 +010011539
Radim Krčmářd048c092016-08-08 20:16:22 +020011540 msr_bitmap_l1 = (unsigned long *)kmap(page);
Paolo Bonzinic9923842017-12-13 14:16:30 +010011541 if (nested_cpu_has_apic_reg_virt(vmcs12)) {
11542 /*
11543 * L0 need not intercept reads for MSRs between 0x800 and 0x8ff, it
11544 * just lets the processor take the value from the virtual-APIC page;
11545 * take those 256 bits directly from the L1 bitmap.
11546 */
11547 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
11548 unsigned word = msr / BITS_PER_LONG;
11549 msr_bitmap_l0[word] = msr_bitmap_l1[word];
11550 msr_bitmap_l0[word + (0x800 / sizeof(long))] = ~0;
Wincy Van608406e2015-02-03 23:57:51 +080011551 }
Paolo Bonzinic9923842017-12-13 14:16:30 +010011552 } else {
11553 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
11554 unsigned word = msr / BITS_PER_LONG;
11555 msr_bitmap_l0[word] = ~0;
11556 msr_bitmap_l0[word + (0x800 / sizeof(long))] = ~0;
11557 }
11558 }
11559
11560 nested_vmx_disable_intercept_for_msr(
11561 msr_bitmap_l1, msr_bitmap_l0,
Paolo Bonzinid7231e72017-12-21 00:47:55 +010011562 X2APIC_MSR(APIC_TASKPRI),
Paolo Bonzinic9923842017-12-13 14:16:30 +010011563 MSR_TYPE_W);
11564
11565 if (nested_cpu_has_vid(vmcs12)) {
11566 nested_vmx_disable_intercept_for_msr(
11567 msr_bitmap_l1, msr_bitmap_l0,
Paolo Bonzinid7231e72017-12-21 00:47:55 +010011568 X2APIC_MSR(APIC_EOI),
Paolo Bonzinic9923842017-12-13 14:16:30 +010011569 MSR_TYPE_W);
11570 nested_vmx_disable_intercept_for_msr(
11571 msr_bitmap_l1, msr_bitmap_l0,
Paolo Bonzinid7231e72017-12-21 00:47:55 +010011572 X2APIC_MSR(APIC_SELF_IPI),
Paolo Bonzinic9923842017-12-13 14:16:30 +010011573 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +080011574 }
Ashok Raj15d45072018-02-01 22:59:43 +010011575
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010011576 if (spec_ctrl)
11577 nested_vmx_disable_intercept_for_msr(
11578 msr_bitmap_l1, msr_bitmap_l0,
11579 MSR_IA32_SPEC_CTRL,
11580 MSR_TYPE_R | MSR_TYPE_W);
11581
Ashok Raj15d45072018-02-01 22:59:43 +010011582 if (pred_cmd)
11583 nested_vmx_disable_intercept_for_msr(
11584 msr_bitmap_l1, msr_bitmap_l0,
11585 MSR_IA32_PRED_CMD,
11586 MSR_TYPE_W);
11587
Wincy Vanf2b93282015-02-03 23:56:03 +080011588 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020011589 kvm_release_page_clean(page);
Wincy Vanf2b93282015-02-03 23:56:03 +080011590
11591 return true;
11592}
11593
Liran Alon61ada742018-06-23 02:35:08 +030011594static void nested_cache_shadow_vmcs12(struct kvm_vcpu *vcpu,
11595 struct vmcs12 *vmcs12)
11596{
11597 struct vmcs12 *shadow;
11598 struct page *page;
11599
11600 if (!nested_cpu_has_shadow_vmcs(vmcs12) ||
11601 vmcs12->vmcs_link_pointer == -1ull)
11602 return;
11603
11604 shadow = get_shadow_vmcs12(vcpu);
11605 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->vmcs_link_pointer);
11606
11607 memcpy(shadow, kmap(page), VMCS12_SIZE);
11608
11609 kunmap(page);
11610 kvm_release_page_clean(page);
11611}
11612
11613static void nested_flush_cached_shadow_vmcs12(struct kvm_vcpu *vcpu,
11614 struct vmcs12 *vmcs12)
11615{
11616 struct vcpu_vmx *vmx = to_vmx(vcpu);
11617
11618 if (!nested_cpu_has_shadow_vmcs(vmcs12) ||
11619 vmcs12->vmcs_link_pointer == -1ull)
11620 return;
11621
11622 kvm_write_guest(vmx->vcpu.kvm, vmcs12->vmcs_link_pointer,
11623 get_shadow_vmcs12(vcpu), VMCS12_SIZE);
11624}
11625
Krish Sadhukhanf0f4cf52018-04-11 01:10:16 -040011626static int nested_vmx_check_apic_access_controls(struct kvm_vcpu *vcpu,
11627 struct vmcs12 *vmcs12)
11628{
11629 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
11630 !page_address_valid(vcpu, vmcs12->apic_access_addr))
11631 return -EINVAL;
11632 else
11633 return 0;
11634}
11635
Wincy Vanf2b93282015-02-03 23:56:03 +080011636static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
11637 struct vmcs12 *vmcs12)
11638{
Wincy Van82f0dd42015-02-03 23:57:18 +080011639 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +080011640 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +080011641 !nested_cpu_has_vid(vmcs12) &&
11642 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +080011643 return 0;
11644
11645 /*
11646 * If virtualize x2apic mode is enabled,
11647 * virtualize apic access must be disabled.
11648 */
Wincy Van82f0dd42015-02-03 23:57:18 +080011649 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
11650 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +080011651 return -EINVAL;
11652
Wincy Van608406e2015-02-03 23:57:51 +080011653 /*
11654 * If virtual interrupt delivery is enabled,
11655 * we must exit on external interrupts.
11656 */
11657 if (nested_cpu_has_vid(vmcs12) &&
11658 !nested_exit_on_intr(vcpu))
11659 return -EINVAL;
11660
Wincy Van705699a2015-02-03 23:58:17 +080011661 /*
11662 * bits 15:8 should be zero in posted_intr_nv,
11663 * the descriptor address has been already checked
11664 * in nested_get_vmcs12_pages.
Krish Sadhukhan6de84e52018-08-23 20:03:03 -040011665 *
11666 * bits 5:0 of posted_intr_desc_addr should be zero.
Wincy Van705699a2015-02-03 23:58:17 +080011667 */
11668 if (nested_cpu_has_posted_intr(vmcs12) &&
11669 (!nested_cpu_has_vid(vmcs12) ||
11670 !nested_exit_intr_ack_set(vcpu) ||
Krish Sadhukhan6de84e52018-08-23 20:03:03 -040011671 (vmcs12->posted_intr_nv & 0xff00) ||
11672 (vmcs12->posted_intr_desc_addr & 0x3f) ||
11673 (!page_address_valid(vcpu, vmcs12->posted_intr_desc_addr))))
Wincy Van705699a2015-02-03 23:58:17 +080011674 return -EINVAL;
11675
Wincy Vanf2b93282015-02-03 23:56:03 +080011676 /* tpr shadow is needed by all apicv features. */
11677 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
11678 return -EINVAL;
11679
11680 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +080011681}
11682
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011683static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
11684 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030011685 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +030011686{
Liran Alone2536742018-06-23 02:35:02 +030011687 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030011688 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011689 u64 count, addr;
11690
Liran Alone2536742018-06-23 02:35:02 +030011691 if (vmcs12_read_any(vmcs12, count_field, &count) ||
11692 vmcs12_read_any(vmcs12, addr_field, &addr)) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011693 WARN_ON(1);
11694 return -EINVAL;
11695 }
11696 if (count == 0)
11697 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030011698 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011699 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
11700 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011701 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011702 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
11703 addr_field, maxphyaddr, count, addr);
11704 return -EINVAL;
11705 }
11706 return 0;
11707}
11708
11709static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
11710 struct vmcs12 *vmcs12)
11711{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011712 if (vmcs12->vm_exit_msr_load_count == 0 &&
11713 vmcs12->vm_exit_msr_store_count == 0 &&
11714 vmcs12->vm_entry_msr_load_count == 0)
11715 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011716 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030011717 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011718 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030011719 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011720 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030011721 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +030011722 return -EINVAL;
11723 return 0;
11724}
11725
Bandan Dasc5f983f2017-05-05 15:25:14 -040011726static int nested_vmx_check_pml_controls(struct kvm_vcpu *vcpu,
11727 struct vmcs12 *vmcs12)
11728{
Krish Sadhukhan55c1dcd2018-09-27 14:33:27 -040011729 if (!nested_cpu_has_pml(vmcs12))
11730 return 0;
Bandan Dasc5f983f2017-05-05 15:25:14 -040011731
Krish Sadhukhan55c1dcd2018-09-27 14:33:27 -040011732 if (!nested_cpu_has_ept(vmcs12) ||
11733 !page_address_valid(vcpu, vmcs12->pml_address))
11734 return -EINVAL;
Bandan Dasc5f983f2017-05-05 15:25:14 -040011735
11736 return 0;
11737}
11738
Liran Alona8a7c022018-06-23 02:35:06 +030011739static int nested_vmx_check_shadow_vmcs_controls(struct kvm_vcpu *vcpu,
11740 struct vmcs12 *vmcs12)
11741{
11742 if (!nested_cpu_has_shadow_vmcs(vmcs12))
11743 return 0;
11744
11745 if (!page_address_valid(vcpu, vmcs12->vmread_bitmap) ||
11746 !page_address_valid(vcpu, vmcs12->vmwrite_bitmap))
11747 return -EINVAL;
11748
11749 return 0;
11750}
11751
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011752static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
11753 struct vmx_msr_entry *e)
11754{
11755 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +020011756 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011757 return -EINVAL;
11758 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
11759 e->index == MSR_IA32_UCODE_REV)
11760 return -EINVAL;
11761 if (e->reserved != 0)
11762 return -EINVAL;
11763 return 0;
11764}
11765
11766static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
11767 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +030011768{
11769 if (e->index == MSR_FS_BASE ||
11770 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011771 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
11772 nested_vmx_msr_check_common(vcpu, e))
11773 return -EINVAL;
11774 return 0;
11775}
11776
11777static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
11778 struct vmx_msr_entry *e)
11779{
11780 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
11781 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +030011782 return -EINVAL;
11783 return 0;
11784}
11785
11786/*
11787 * Load guest's/host's msr at nested entry/exit.
11788 * return 0 for success, entry index for failure.
11789 */
11790static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
11791{
11792 u32 i;
11793 struct vmx_msr_entry e;
11794 struct msr_data msr;
11795
11796 msr.host_initiated = false;
11797 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020011798 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
11799 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011800 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011801 "%s cannot read MSR entry (%u, 0x%08llx)\n",
11802 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030011803 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011804 }
11805 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011806 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011807 "%s check failed (%u, 0x%x, 0x%x)\n",
11808 __func__, i, e.index, e.reserved);
11809 goto fail;
11810 }
Wincy Vanff651cb2014-12-11 08:52:58 +030011811 msr.index = e.index;
11812 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011813 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011814 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011815 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
11816 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +030011817 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011818 }
Wincy Vanff651cb2014-12-11 08:52:58 +030011819 }
11820 return 0;
11821fail:
11822 return i + 1;
11823}
11824
11825static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
11826{
11827 u32 i;
11828 struct vmx_msr_entry e;
11829
11830 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +020011831 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020011832 if (kvm_vcpu_read_guest(vcpu,
11833 gpa + i * sizeof(e),
11834 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011835 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011836 "%s cannot read MSR entry (%u, 0x%08llx)\n",
11837 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030011838 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011839 }
11840 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011841 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011842 "%s check failed (%u, 0x%x, 0x%x)\n",
11843 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +030011844 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011845 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +020011846 msr_info.host_initiated = false;
11847 msr_info.index = e.index;
11848 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011849 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011850 "%s cannot read MSR (%u, 0x%x)\n",
11851 __func__, i, e.index);
11852 return -EINVAL;
11853 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020011854 if (kvm_vcpu_write_guest(vcpu,
11855 gpa + i * sizeof(e) +
11856 offsetof(struct vmx_msr_entry, value),
11857 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011858 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011859 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +020011860 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011861 return -EINVAL;
11862 }
Wincy Vanff651cb2014-12-11 08:52:58 +030011863 }
11864 return 0;
11865}
11866
Ladi Prosek1dc35da2016-11-30 16:03:11 +010011867static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
11868{
11869 unsigned long invalid_mask;
11870
11871 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
11872 return (val & invalid_mask) == 0;
11873}
11874
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011875/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011876 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
11877 * emulating VM entry into a guest with EPT enabled.
11878 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
11879 * is assigned to entry_failure_code on failure.
11880 */
11881static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
Jim Mattsonca0bde22016-11-30 12:03:46 -080011882 u32 *entry_failure_code)
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011883{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011884 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +010011885 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011886 *entry_failure_code = ENTRY_FAIL_DEFAULT;
11887 return 1;
11888 }
11889
11890 /*
11891 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
11892 * must not be dereferenced.
11893 */
11894 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
11895 !nested_ept) {
11896 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
11897 *entry_failure_code = ENTRY_FAIL_PDPTE;
11898 return 1;
11899 }
11900 }
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011901 }
11902
Junaid Shahid50c28f22018-06-27 14:59:11 -070011903 if (!nested_ept)
Junaid Shahidade61e22018-06-27 14:59:15 -070011904 kvm_mmu_new_cr3(vcpu, cr3, false);
Junaid Shahid50c28f22018-06-27 14:59:11 -070011905
11906 vcpu->arch.cr3 = cr3;
11907 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
11908
11909 kvm_init_mmu(vcpu, false);
11910
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011911 return 0;
11912}
11913
Liran Alonefebf0a2018-10-08 23:42:20 +030011914/*
11915 * Returns if KVM is able to config CPU to tag TLB entries
11916 * populated by L2 differently than TLB entries populated
11917 * by L1.
11918 *
11919 * If L1 uses EPT, then TLB entries are tagged with different EPTP.
11920 *
11921 * If L1 uses VPID and we allocated a vpid02, TLB entries are tagged
11922 * with different VPID (L1 entries are tagged with vmx->vpid
11923 * while L2 entries are tagged with vmx->nested.vpid02).
11924 */
11925static bool nested_has_guest_tlb_tag(struct kvm_vcpu *vcpu)
11926{
11927 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
11928
11929 return nested_cpu_has_ept(vmcs12) ||
11930 (nested_cpu_has_vpid(vmcs12) && to_vmx(vcpu)->nested.vpid02);
11931}
11932
Sean Christopherson3df5c372018-09-26 09:23:44 -070011933static u64 nested_vmx_calc_efer(struct vcpu_vmx *vmx, struct vmcs12 *vmcs12)
11934{
11935 if (vmx->nested.nested_run_pending &&
11936 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
11937 return vmcs12->guest_ia32_efer;
11938 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
11939 return vmx->vcpu.arch.efer | (EFER_LMA | EFER_LME);
11940 else
11941 return vmx->vcpu.arch.efer & ~(EFER_LMA | EFER_LME);
11942}
11943
Sean Christopherson09abe322018-09-26 09:23:50 -070011944static void prepare_vmcs02_constant_state(struct vcpu_vmx *vmx)
Paolo Bonzini74a497f2017-12-20 13:55:39 +010011945{
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011946 /*
Sean Christopherson9d6105b22018-09-26 09:23:51 -070011947 * If vmcs02 hasn't been initialized, set the constant vmcs02 state
Sean Christopherson09abe322018-09-26 09:23:50 -070011948 * according to L0's settings (vmcs12 is irrelevant here). Host
11949 * fields that come from L0 and are not constant, e.g. HOST_CR3,
11950 * will be set as needed prior to VMLAUNCH/VMRESUME.
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011951 */
Sean Christopherson9d6105b22018-09-26 09:23:51 -070011952 if (vmx->nested.vmcs02_initialized)
Sean Christopherson09abe322018-09-26 09:23:50 -070011953 return;
Sean Christopherson9d6105b22018-09-26 09:23:51 -070011954 vmx->nested.vmcs02_initialized = true;
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011955
11956 /* All VMFUNCs are currently emulated through L0 vmexits. */
11957 if (cpu_has_vmx_vmfunc())
11958 vmcs_write64(VM_FUNCTION_CONTROL, 0);
11959
Sean Christopherson09abe322018-09-26 09:23:50 -070011960 if (cpu_has_vmx_posted_intr())
11961 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_NESTED_VECTOR);
11962
11963 if (cpu_has_vmx_msr_bitmap())
11964 vmcs_write64(MSR_BITMAP, __pa(vmx->nested.vmcs02.msr_bitmap));
11965
11966 if (enable_pml)
11967 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011968
11969 /*
Sean Christopherson09abe322018-09-26 09:23:50 -070011970 * Set the MSR load/store lists to match L0's settings. Only the
11971 * addresses are constant (for vmcs02), the counts can change based
11972 * on L2's behavior, e.g. switching to/from long mode.
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011973 */
11974 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -040011975 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -040011976 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011977
Sean Christopherson09abe322018-09-26 09:23:50 -070011978 vmx_set_constant_host_state(vmx);
11979}
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011980
Sean Christopherson09abe322018-09-26 09:23:50 -070011981static void prepare_vmcs02_early_full(struct vcpu_vmx *vmx,
11982 struct vmcs12 *vmcs12)
11983{
11984 prepare_vmcs02_constant_state(vmx);
11985
11986 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011987
11988 if (enable_vpid) {
11989 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02)
11990 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
11991 else
11992 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
11993 }
Paolo Bonzini74a497f2017-12-20 13:55:39 +010011994}
11995
Sean Christopherson09abe322018-09-26 09:23:50 -070011996static void prepare_vmcs02_early(struct vcpu_vmx *vmx, struct vmcs12 *vmcs12)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011997{
Bandan Das03efce62017-05-05 15:25:15 -040011998 u32 exec_control, vmcs12_exec_ctrl;
Sean Christopherson09abe322018-09-26 09:23:50 -070011999 u64 guest_efer = nested_vmx_calc_efer(vmx, vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012000
Sean Christopherson09abe322018-09-26 09:23:50 -070012001 if (vmx->nested.dirty_vmcs12)
12002 prepare_vmcs02_early_full(vmx, vmcs12);
Sean Christopherson9d1887e2018-03-05 09:33:27 -080012003
Paolo Bonzini8665c3f2017-12-20 13:56:53 +010012004 /*
Sean Christopherson09abe322018-09-26 09:23:50 -070012005 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
12006 * entry, but only if the current (host) sp changed from the value
12007 * we wrote last (vmx->host_rsp). This cache is no longer relevant
12008 * if we switch vmcs, and rather than hold a separate cache per vmcs,
12009 * here we just force the write to happen on entry.
Paolo Bonzini8665c3f2017-12-20 13:56:53 +010012010 */
Sean Christopherson09abe322018-09-26 09:23:50 -070012011 vmx->host_rsp = 0;
Paolo Bonzini8665c3f2017-12-20 13:56:53 +010012012
Sean Christopherson09abe322018-09-26 09:23:50 -070012013 /*
12014 * PIN CONTROLS
12015 */
Jan Kiszkaf4124502014-03-07 20:03:13 +010012016 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080012017
Sean Christophersonf459a702018-08-27 15:21:11 -070012018 /* Preemption timer setting is computed directly in vmx_vcpu_run. */
Paolo Bonzini93140062016-07-06 13:23:51 +020012019 exec_control |= vmcs_config.pin_based_exec_ctrl;
Sean Christophersonf459a702018-08-27 15:21:11 -070012020 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
12021 vmx->loaded_vmcs->hv_timer_armed = false;
Paolo Bonzini93140062016-07-06 13:23:51 +020012022
12023 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080012024 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080012025 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
12026 vmx->nested.pi_pending = false;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080012027 } else {
Wincy Van705699a2015-02-03 23:58:17 +080012028 exec_control &= ~PIN_BASED_POSTED_INTR;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080012029 }
Jan Kiszkaf4124502014-03-07 20:03:13 +010012030 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012031
Sean Christopherson09abe322018-09-26 09:23:50 -070012032 /*
12033 * EXEC CONTROLS
12034 */
12035 exec_control = vmx_exec_control(vmx); /* L0's desires */
12036 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
12037 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
12038 exec_control &= ~CPU_BASED_TPR_SHADOW;
12039 exec_control |= vmcs12->cpu_based_vm_exec_control;
Jan Kiszka0238ea92013-03-13 11:31:24 +010012040
Sean Christopherson09abe322018-09-26 09:23:50 -070012041 /*
12042 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
12043 * nested_get_vmcs12_pages can't fix it up, the illegal value
12044 * will result in a VM entry failure.
12045 */
12046 if (exec_control & CPU_BASED_TPR_SHADOW) {
12047 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
12048 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
12049 } else {
12050#ifdef CONFIG_X86_64
12051 exec_control |= CPU_BASED_CR8_LOAD_EXITING |
12052 CPU_BASED_CR8_STORE_EXITING;
12053#endif
12054 }
12055
12056 /*
12057 * A vmexit (to either L1 hypervisor or L0 userspace) is always needed
12058 * for I/O port accesses.
12059 */
12060 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
12061 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
12062 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
12063
12064 /*
12065 * SECONDARY EXEC CONTROLS
12066 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012067 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +020012068 exec_control = vmx->secondary_exec_control;
Xiao Guangronge2821622015-09-09 14:05:52 +080012069
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012070 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020012071 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini90a2db62017-07-27 13:22:13 +020012072 SECONDARY_EXEC_ENABLE_INVPCID |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010012073 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini3db13482017-08-24 14:48:03 +020012074 SECONDARY_EXEC_XSAVES |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020012075 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Bandan Das27c42a12017-08-03 15:54:42 -040012076 SECONDARY_EXEC_APIC_REGISTER_VIRT |
12077 SECONDARY_EXEC_ENABLE_VMFUNC);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012078 if (nested_cpu_has(vmcs12,
Bandan Das03efce62017-05-05 15:25:15 -040012079 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS)) {
12080 vmcs12_exec_ctrl = vmcs12->secondary_vm_exec_control &
12081 ~SECONDARY_EXEC_ENABLE_PML;
12082 exec_control |= vmcs12_exec_ctrl;
12083 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012084
Liran Alon32c7acf2018-06-23 02:35:11 +030012085 /* VMCS shadowing for L2 is emulated for now */
12086 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
12087
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010012088 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
Wincy Van608406e2015-02-03 23:57:51 +080012089 vmcs_write16(GUEST_INTR_STATUS,
12090 vmcs12->guest_intr_status);
Wincy Van608406e2015-02-03 23:57:51 +080012091
Jim Mattson6beb7bd2016-11-30 12:03:45 -080012092 /*
12093 * Write an illegal value to APIC_ACCESS_ADDR. Later,
12094 * nested_get_vmcs12_pages will either fix it up or
12095 * remove the VM execution control.
12096 */
12097 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
12098 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
12099
Sean Christopherson0b665d32018-08-14 09:33:34 -070012100 if (exec_control & SECONDARY_EXEC_ENCLS_EXITING)
12101 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
12102
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012103 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
12104 }
12105
Jim Mattson83bafef2016-10-04 10:48:38 -070012106 /*
Sean Christopherson09abe322018-09-26 09:23:50 -070012107 * ENTRY CONTROLS
12108 *
Sean Christopherson3df5c372018-09-26 09:23:44 -070012109 * vmcs12's VM_{ENTRY,EXIT}_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE
Sean Christopherson09abe322018-09-26 09:23:50 -070012110 * are emulated by vmx_set_efer() in prepare_vmcs02(), but speculate
12111 * on the related bits (if supported by the CPU) in the hope that
12112 * we can avoid VMWrites during vmx_set_efer().
Sean Christopherson3df5c372018-09-26 09:23:44 -070012113 */
Sean Christopherson3df5c372018-09-26 09:23:44 -070012114 exec_control = (vmcs12->vm_entry_controls | vmcs_config.vmentry_ctrl) &
12115 ~VM_ENTRY_IA32E_MODE & ~VM_ENTRY_LOAD_IA32_EFER;
12116 if (cpu_has_load_ia32_efer) {
12117 if (guest_efer & EFER_LMA)
12118 exec_control |= VM_ENTRY_IA32E_MODE;
12119 if (guest_efer != host_efer)
12120 exec_control |= VM_ENTRY_LOAD_IA32_EFER;
12121 }
12122 vm_entry_controls_init(vmx, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012123
Sean Christopherson09abe322018-09-26 09:23:50 -070012124 /*
12125 * EXIT CONTROLS
12126 *
12127 * L2->L1 exit controls are emulated - the hardware exit is to L0 so
12128 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
12129 * bits may be modified by vmx_set_efer() in prepare_vmcs02().
12130 */
12131 exec_control = vmcs_config.vmexit_ctrl;
12132 if (cpu_has_load_ia32_efer && guest_efer != host_efer)
12133 exec_control |= VM_EXIT_LOAD_IA32_EFER;
12134 vm_exit_controls_init(vmx, exec_control);
12135
12136 /*
12137 * Conceptually we want to copy the PML address and index from
12138 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
12139 * since we always flush the log on each vmexit and never change
12140 * the PML address (once set), this happens to be equivalent to
12141 * simply resetting the index in vmcs02.
12142 */
12143 if (enable_pml)
12144 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
12145
12146 /*
12147 * Interrupt/Exception Fields
12148 */
12149 if (vmx->nested.nested_run_pending) {
12150 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
12151 vmcs12->vm_entry_intr_info_field);
12152 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
12153 vmcs12->vm_entry_exception_error_code);
12154 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
12155 vmcs12->vm_entry_instruction_len);
12156 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
12157 vmcs12->guest_interruptibility_info);
12158 vmx->loaded_vmcs->nmi_known_unmasked =
12159 !(vmcs12->guest_interruptibility_info & GUEST_INTR_STATE_NMI);
12160 } else {
12161 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
12162 }
12163}
12164
12165static void prepare_vmcs02_full(struct vcpu_vmx *vmx, struct vmcs12 *vmcs12)
12166{
12167 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
12168 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
12169 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
12170 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
12171 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
12172 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
12173 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
12174 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
12175 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
12176 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
12177 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
12178 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
12179 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
12180 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
12181 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
12182 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
12183 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
12184 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
12185 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
12186 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
12187 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
12188 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
12189 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
12190 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
12191 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
12192 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
12193 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
12194 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
12195 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
12196 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
12197 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
12198
12199 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
12200 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
12201 vmcs12->guest_pending_dbg_exceptions);
12202 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
12203 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
12204
12205 if (nested_cpu_has_xsaves(vmcs12))
12206 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
12207
12208 /*
12209 * Whether page-faults are trapped is determined by a combination of
12210 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
12211 * If enable_ept, L0 doesn't care about page faults and we should
12212 * set all of these to L1's desires. However, if !enable_ept, L0 does
12213 * care about (at least some) page faults, and because it is not easy
12214 * (if at all possible?) to merge L0 and L1's desires, we simply ask
12215 * to exit on each and every L2 page fault. This is done by setting
12216 * MASK=MATCH=0 and (see below) EB.PF=1.
12217 * Note that below we don't need special code to set EB.PF beyond the
12218 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
12219 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
12220 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
12221 */
12222 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
12223 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
12224 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
12225 enable_ept ? vmcs12->page_fault_error_code_match : 0);
12226
12227 if (cpu_has_vmx_apicv()) {
12228 vmcs_write64(EOI_EXIT_BITMAP0, vmcs12->eoi_exit_bitmap0);
12229 vmcs_write64(EOI_EXIT_BITMAP1, vmcs12->eoi_exit_bitmap1);
12230 vmcs_write64(EOI_EXIT_BITMAP2, vmcs12->eoi_exit_bitmap2);
12231 vmcs_write64(EOI_EXIT_BITMAP3, vmcs12->eoi_exit_bitmap3);
12232 }
12233
12234 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.host.nr);
12235 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.guest.nr);
12236
12237 set_cr4_guest_host_mask(vmx);
12238
12239 if (kvm_mpx_supported()) {
12240 if (vmx->nested.nested_run_pending &&
12241 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS))
12242 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
12243 else
12244 vmcs_write64(GUEST_BNDCFGS, vmx->nested.vmcs01_guest_bndcfgs);
12245 }
12246
12247 /*
12248 * L1 may access the L2's PDPTR, so save them to construct vmcs12
12249 */
12250 if (enable_ept) {
12251 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
12252 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
12253 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
12254 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
12255 }
12256}
12257
12258/*
12259 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
12260 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
12261 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
12262 * guest in a way that will both be appropriate to L1's requests, and our
12263 * needs. In addition to modifying the active vmcs (which is vmcs02), this
12264 * function also has additional necessary side-effects, like setting various
12265 * vcpu->arch fields.
12266 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
12267 * is assigned to entry_failure_code on failure.
12268 */
12269static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
12270 u32 *entry_failure_code)
12271{
12272 struct vcpu_vmx *vmx = to_vmx(vcpu);
12273
12274 if (vmx->nested.dirty_vmcs12) {
12275 prepare_vmcs02_full(vmx, vmcs12);
12276 vmx->nested.dirty_vmcs12 = false;
12277 }
12278
12279 /*
12280 * First, the fields that are shadowed. This must be kept in sync
12281 * with vmx_shadow_fields.h.
12282 */
12283
12284 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
12285 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
12286 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
12287 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
12288 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
12289
12290 if (vmx->nested.nested_run_pending &&
12291 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
12292 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
12293 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
12294 } else {
12295 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
12296 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
12297 }
12298 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
12299
12300 vmx->nested.preemption_timer_expired = false;
12301 if (nested_cpu_has_preemption_timer(vmcs12))
12302 vmx_start_preemption_timer(vcpu);
12303
12304 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
12305 * bitwise-or of what L1 wants to trap for L2, and what we want to
12306 * trap. Note that CR0.TS also needs updating - we do this later.
12307 */
12308 update_exception_bitmap(vcpu);
12309 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
12310 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
12311
Jim Mattson6514dc32018-04-26 16:09:12 -070012312 if (vmx->nested.nested_run_pending &&
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080012313 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012314 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020012315 vcpu->arch.pat = vmcs12->guest_ia32_pat;
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080012316 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012317 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080012318 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012319
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020012320 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
12321
Peter Feinerc95ba922016-08-17 09:36:47 -070012322 if (kvm_has_tsc_control)
12323 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012324
12325 if (enable_vpid) {
12326 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070012327 * There is no direct mapping between vpid02 and vpid12, the
12328 * vpid02 is per-vCPU for L0 and reused while the value of
12329 * vpid12 is changed w/ one invvpid during nested vmentry.
12330 * The vpid12 is allocated by L1 for L2, so it will not
12331 * influence global bitmap(for vpid01 and vpid02 allocation)
12332 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012333 */
Liran Alonefebf0a2018-10-08 23:42:20 +030012334 if (nested_cpu_has_vpid(vmcs12) && nested_has_guest_tlb_tag(vcpu)) {
Wanpeng Li5c614b32015-10-13 09:18:36 -070012335 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
12336 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
Liran Alonefebf0a2018-10-08 23:42:20 +030012337 __vmx_flush_tlb(vcpu, nested_get_vpid02(vcpu), false);
Wanpeng Li5c614b32015-10-13 09:18:36 -070012338 }
12339 } else {
Liran Alon14389212018-10-08 23:42:17 +030012340 /*
12341 * If L1 use EPT, then L0 needs to execute INVEPT on
12342 * EPTP02 instead of EPTP01. Therefore, delay TLB
12343 * flush until vmcs02->eptp is fully updated by
12344 * KVM_REQ_LOAD_CR3. Note that this assumes
12345 * KVM_REQ_TLB_FLUSH is evaluated after
12346 * KVM_REQ_LOAD_CR3 in vcpu_enter_guest().
12347 */
12348 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Wanpeng Li5c614b32015-10-13 09:18:36 -070012349 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012350 }
12351
Sean Christopherson5b8ba412018-09-26 09:23:40 -070012352 if (nested_cpu_has_ept(vmcs12))
12353 nested_ept_init_mmu_context(vcpu);
12354 else if (nested_cpu_has2(vmcs12,
12355 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Junaid Shahida468f2d2018-04-26 13:09:50 -070012356 vmx_flush_tlb(vcpu, true);
Nadav Har'El155a97a2013-08-05 11:07:16 +030012357
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012358 /*
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080012359 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
12360 * bits which we consider mandatory enabled.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012361 * The CR0_READ_SHADOW is what L2 should have expected to read given
12362 * the specifications by L1; It's not enough to take
12363 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
12364 * have more bits than L1 expected.
12365 */
12366 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
12367 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
12368
12369 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
12370 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
12371
Sean Christopherson09abe322018-09-26 09:23:50 -070012372 vcpu->arch.efer = nested_vmx_calc_efer(vmx, vmcs12);
Sean Christopherson3df5c372018-09-26 09:23:44 -070012373 /* Note: may modify VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
David Matlack5a6a9742016-11-29 18:14:10 -080012374 vmx_set_efer(vcpu, vcpu->arch.efer);
12375
Sean Christopherson2bb8caf2018-03-12 10:56:13 -070012376 /*
12377 * Guest state is invalid and unrestricted guest is disabled,
12378 * which means L1 attempted VMEntry to L2 with invalid state.
12379 * Fail the VMEntry.
12380 */
Paolo Bonzini3184a992018-03-21 14:20:18 +010012381 if (vmx->emulation_required) {
12382 *entry_failure_code = ENTRY_FAIL_DEFAULT;
Sean Christopherson2bb8caf2018-03-12 10:56:13 -070012383 return 1;
Paolo Bonzini3184a992018-03-21 14:20:18 +010012384 }
Sean Christopherson2bb8caf2018-03-12 10:56:13 -070012385
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010012386 /* Shadow page tables on either EPT or shadow page tables. */
Ladi Prosek7ad658b2017-03-23 07:18:08 +010012387 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010012388 entry_failure_code))
12389 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010012390
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030012391 if (!enable_ept)
12392 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
12393
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012394 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
12395 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010012396 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012397}
12398
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -050012399static int nested_vmx_check_nmi_controls(struct vmcs12 *vmcs12)
12400{
12401 if (!nested_cpu_has_nmi_exiting(vmcs12) &&
12402 nested_cpu_has_virtual_nmis(vmcs12))
12403 return -EINVAL;
12404
12405 if (!nested_cpu_has_virtual_nmis(vmcs12) &&
12406 nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING))
12407 return -EINVAL;
12408
12409 return 0;
12410}
12411
Jim Mattsonca0bde22016-11-30 12:03:46 -080012412static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
12413{
12414 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson64a919f2018-09-26 09:23:39 -070012415 bool ia32e;
Jim Mattsonca0bde22016-11-30 12:03:46 -080012416
12417 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
12418 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
12419 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12420
Krish Sadhukhanba8e23d2018-09-04 14:42:58 -040012421 if (nested_cpu_has_vpid(vmcs12) && !vmcs12->virtual_processor_id)
12422 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12423
Jim Mattson56a20512017-07-06 16:33:06 -070012424 if (nested_vmx_check_io_bitmap_controls(vcpu, vmcs12))
12425 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12426
Jim Mattsonca0bde22016-11-30 12:03:46 -080012427 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
12428 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12429
Krish Sadhukhanf0f4cf52018-04-11 01:10:16 -040012430 if (nested_vmx_check_apic_access_controls(vcpu, vmcs12))
12431 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12432
Jim Mattson712b12d2017-08-24 13:24:47 -070012433 if (nested_vmx_check_tpr_shadow_controls(vcpu, vmcs12))
12434 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12435
Jim Mattsonca0bde22016-11-30 12:03:46 -080012436 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
12437 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12438
12439 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
12440 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12441
Bandan Dasc5f983f2017-05-05 15:25:14 -040012442 if (nested_vmx_check_pml_controls(vcpu, vmcs12))
12443 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12444
Liran Alona8a7c022018-06-23 02:35:06 +030012445 if (nested_vmx_check_shadow_vmcs_controls(vcpu, vmcs12))
12446 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12447
Jim Mattsonca0bde22016-11-30 12:03:46 -080012448 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010012449 vmx->nested.msrs.procbased_ctls_low,
12450 vmx->nested.msrs.procbased_ctls_high) ||
Jim Mattson2e5b0bd2017-05-04 11:51:58 -070012451 (nested_cpu_has(vmcs12, CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
12452 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010012453 vmx->nested.msrs.secondary_ctls_low,
12454 vmx->nested.msrs.secondary_ctls_high)) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080012455 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010012456 vmx->nested.msrs.pinbased_ctls_low,
12457 vmx->nested.msrs.pinbased_ctls_high) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080012458 !vmx_control_verify(vmcs12->vm_exit_controls,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010012459 vmx->nested.msrs.exit_ctls_low,
12460 vmx->nested.msrs.exit_ctls_high) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080012461 !vmx_control_verify(vmcs12->vm_entry_controls,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010012462 vmx->nested.msrs.entry_ctls_low,
12463 vmx->nested.msrs.entry_ctls_high))
Jim Mattsonca0bde22016-11-30 12:03:46 -080012464 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12465
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -050012466 if (nested_vmx_check_nmi_controls(vmcs12))
Jim Mattsonca0bde22016-11-30 12:03:46 -080012467 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12468
Bandan Das41ab9372017-08-03 15:54:43 -040012469 if (nested_cpu_has_vmfunc(vmcs12)) {
12470 if (vmcs12->vm_function_control &
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010012471 ~vmx->nested.msrs.vmfunc_controls)
Bandan Das41ab9372017-08-03 15:54:43 -040012472 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12473
12474 if (nested_cpu_has_eptp_switching(vmcs12)) {
12475 if (!nested_cpu_has_ept(vmcs12) ||
12476 !page_address_valid(vcpu, vmcs12->eptp_list_address))
12477 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12478 }
12479 }
Bandan Das27c42a12017-08-03 15:54:42 -040012480
Jim Mattsonc7c2c702017-05-05 11:28:09 -070012481 if (vmcs12->cr3_target_count > nested_cpu_vmx_misc_cr3_count(vcpu))
12482 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12483
Jim Mattsonca0bde22016-11-30 12:03:46 -080012484 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
12485 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
12486 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
12487 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
12488
Marc Orr04473782018-06-20 17:21:29 -070012489 /*
Sean Christopherson64a919f2018-09-26 09:23:39 -070012490 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
12491 * IA32_EFER MSR must be 0 in the field for that register. In addition,
12492 * the values of the LMA and LME bits in the field must each be that of
12493 * the host address-space size VM-exit control.
12494 */
12495 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
12496 ia32e = (vmcs12->vm_exit_controls &
12497 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
12498 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
12499 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
12500 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
12501 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
12502 }
12503
12504 /*
Marc Orr04473782018-06-20 17:21:29 -070012505 * From the Intel SDM, volume 3:
12506 * Fields relevant to VM-entry event injection must be set properly.
12507 * These fields are the VM-entry interruption-information field, the
12508 * VM-entry exception error code, and the VM-entry instruction length.
12509 */
12510 if (vmcs12->vm_entry_intr_info_field & INTR_INFO_VALID_MASK) {
12511 u32 intr_info = vmcs12->vm_entry_intr_info_field;
12512 u8 vector = intr_info & INTR_INFO_VECTOR_MASK;
12513 u32 intr_type = intr_info & INTR_INFO_INTR_TYPE_MASK;
12514 bool has_error_code = intr_info & INTR_INFO_DELIVER_CODE_MASK;
12515 bool should_have_error_code;
12516 bool urg = nested_cpu_has2(vmcs12,
12517 SECONDARY_EXEC_UNRESTRICTED_GUEST);
12518 bool prot_mode = !urg || vmcs12->guest_cr0 & X86_CR0_PE;
12519
12520 /* VM-entry interruption-info field: interruption type */
12521 if (intr_type == INTR_TYPE_RESERVED ||
12522 (intr_type == INTR_TYPE_OTHER_EVENT &&
12523 !nested_cpu_supports_monitor_trap_flag(vcpu)))
12524 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12525
12526 /* VM-entry interruption-info field: vector */
12527 if ((intr_type == INTR_TYPE_NMI_INTR && vector != NMI_VECTOR) ||
12528 (intr_type == INTR_TYPE_HARD_EXCEPTION && vector > 31) ||
12529 (intr_type == INTR_TYPE_OTHER_EVENT && vector != 0))
12530 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12531
12532 /* VM-entry interruption-info field: deliver error code */
12533 should_have_error_code =
12534 intr_type == INTR_TYPE_HARD_EXCEPTION && prot_mode &&
12535 x86_exception_has_error_code(vector);
12536 if (has_error_code != should_have_error_code)
12537 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12538
12539 /* VM-entry exception error code */
12540 if (has_error_code &&
12541 vmcs12->vm_entry_exception_error_code & GENMASK(31, 15))
12542 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12543
12544 /* VM-entry interruption-info field: reserved bits */
12545 if (intr_info & INTR_INFO_RESVD_BITS_MASK)
12546 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12547
12548 /* VM-entry instruction length */
12549 switch (intr_type) {
12550 case INTR_TYPE_SOFT_EXCEPTION:
12551 case INTR_TYPE_SOFT_INTR:
12552 case INTR_TYPE_PRIV_SW_EXCEPTION:
12553 if ((vmcs12->vm_entry_instruction_len > 15) ||
12554 (vmcs12->vm_entry_instruction_len == 0 &&
12555 !nested_cpu_has_zero_length_injection(vcpu)))
12556 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12557 }
12558 }
12559
Sean Christopherson5b8ba412018-09-26 09:23:40 -070012560 if (nested_cpu_has_ept(vmcs12) &&
12561 !valid_ept_address(vcpu, vmcs12->ept_pointer))
12562 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12563
Jim Mattsonca0bde22016-11-30 12:03:46 -080012564 return 0;
12565}
12566
Liran Alonf145d902018-06-23 02:35:07 +030012567static int nested_vmx_check_vmcs_link_ptr(struct kvm_vcpu *vcpu,
12568 struct vmcs12 *vmcs12)
12569{
12570 int r;
12571 struct page *page;
12572 struct vmcs12 *shadow;
12573
12574 if (vmcs12->vmcs_link_pointer == -1ull)
12575 return 0;
12576
12577 if (!page_address_valid(vcpu, vmcs12->vmcs_link_pointer))
12578 return -EINVAL;
12579
12580 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->vmcs_link_pointer);
12581 if (is_error_page(page))
12582 return -EINVAL;
12583
12584 r = 0;
12585 shadow = kmap(page);
12586 if (shadow->hdr.revision_id != VMCS12_REVISION ||
12587 shadow->hdr.shadow_vmcs != nested_cpu_has_shadow_vmcs(vmcs12))
12588 r = -EINVAL;
12589 kunmap(page);
12590 kvm_release_page_clean(page);
12591 return r;
12592}
12593
Jim Mattsonca0bde22016-11-30 12:03:46 -080012594static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
12595 u32 *exit_qual)
12596{
12597 bool ia32e;
12598
12599 *exit_qual = ENTRY_FAIL_DEFAULT;
12600
12601 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
12602 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
12603 return 1;
12604
Liran Alonf145d902018-06-23 02:35:07 +030012605 if (nested_vmx_check_vmcs_link_ptr(vcpu, vmcs12)) {
Jim Mattsonca0bde22016-11-30 12:03:46 -080012606 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
12607 return 1;
12608 }
12609
12610 /*
12611 * If the load IA32_EFER VM-entry control is 1, the following checks
12612 * are performed on the field for the IA32_EFER MSR:
12613 * - Bits reserved in the IA32_EFER MSR must be 0.
12614 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
12615 * the IA-32e mode guest VM-exit control. It must also be identical
12616 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
12617 * CR0.PG) is 1.
12618 */
12619 if (to_vmx(vcpu)->nested.nested_run_pending &&
12620 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
12621 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
12622 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
12623 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
12624 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
12625 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
12626 return 1;
12627 }
12628
Wanpeng Lif1b026a2017-11-05 16:54:48 -080012629 if ((vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS) &&
12630 (is_noncanonical_address(vmcs12->guest_bndcfgs & PAGE_MASK, vcpu) ||
12631 (vmcs12->guest_bndcfgs & MSR_IA32_BNDCFGS_RSVD)))
12632 return 1;
12633
Jim Mattsonca0bde22016-11-30 12:03:46 -080012634 return 0;
12635}
12636
Sean Christophersona633e412018-09-26 09:23:47 -070012637static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
12638 struct vmcs12 *vmcs12);
12639
Paolo Bonzini7f7f1ba2018-07-18 18:49:01 +020012640/*
Sean Christophersona633e412018-09-26 09:23:47 -070012641 * If from_vmentry is false, this is being called from state restore (either RSM
Jim Mattson8fcc4b52018-07-10 11:27:20 +020012642 * or KVM_SET_NESTED_STATE). Otherwise it's called from vmlaunch/vmresume.
Paolo Bonzini7f7f1ba2018-07-18 18:49:01 +020012643 */
Sean Christophersona633e412018-09-26 09:23:47 -070012644static int nested_vmx_enter_non_root_mode(struct kvm_vcpu *vcpu,
12645 bool from_vmentry)
Jim Mattson858e25c2016-11-30 12:03:47 -080012646{
12647 struct vcpu_vmx *vmx = to_vmx(vcpu);
12648 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Paolo Bonzini7e712682018-10-03 13:44:26 +020012649 bool evaluate_pending_interrupts;
Sean Christophersona633e412018-09-26 09:23:47 -070012650 u32 exit_reason = EXIT_REASON_INVALID_STATE;
12651 u32 exit_qual;
Jim Mattson858e25c2016-11-30 12:03:47 -080012652
Paolo Bonzini7e712682018-10-03 13:44:26 +020012653 evaluate_pending_interrupts = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
12654 (CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_VIRTUAL_NMI_PENDING);
12655 if (likely(!evaluate_pending_interrupts) && kvm_vcpu_apicv_active(vcpu))
12656 evaluate_pending_interrupts |= vmx_has_apicv_interrupt(vcpu);
Liran Alonb5861e52018-09-03 15:20:22 +030012657
Jim Mattson858e25c2016-11-30 12:03:47 -080012658 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
12659 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
Liran Alon62cf9bd812018-09-14 03:25:54 +030012660 if (kvm_mpx_supported() &&
12661 !(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS))
12662 vmx->nested.vmcs01_guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattson858e25c2016-11-30 12:03:47 -080012663
Jim Mattsonde3a0022017-11-27 17:22:25 -060012664 vmx_switch_vmcs(vcpu, &vmx->nested.vmcs02);
Jim Mattson858e25c2016-11-30 12:03:47 -080012665
Sean Christopherson16fb9a42018-09-26 09:23:52 -070012666 prepare_vmcs02_early(vmx, vmcs12);
12667
12668 if (from_vmentry) {
12669 nested_get_vmcs12_pages(vcpu);
12670
12671 if (check_vmentry_postreqs(vcpu, vmcs12, &exit_qual))
12672 goto vmentry_fail_vmexit;
12673 }
12674
12675 enter_guest_mode(vcpu);
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020012676 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
12677 vcpu->arch.tsc_offset += vmcs12->tsc_offset;
12678
Sean Christophersona633e412018-09-26 09:23:47 -070012679 if (prepare_vmcs02(vcpu, vmcs12, &exit_qual))
Sean Christopherson39f9c382018-09-26 09:23:48 -070012680 goto vmentry_fail_vmexit_guest_mode;
Jim Mattson858e25c2016-11-30 12:03:47 -080012681
Paolo Bonzini7f7f1ba2018-07-18 18:49:01 +020012682 if (from_vmentry) {
Sean Christophersona633e412018-09-26 09:23:47 -070012683 exit_reason = EXIT_REASON_MSR_LOAD_FAIL;
12684 exit_qual = nested_vmx_load_msr(vcpu,
12685 vmcs12->vm_entry_msr_load_addr,
12686 vmcs12->vm_entry_msr_load_count);
12687 if (exit_qual)
Sean Christopherson39f9c382018-09-26 09:23:48 -070012688 goto vmentry_fail_vmexit_guest_mode;
Paolo Bonzini7f7f1ba2018-07-18 18:49:01 +020012689 } else {
12690 /*
12691 * The MMU is not initialized to point at the right entities yet and
12692 * "get pages" would need to read data from the guest (i.e. we will
12693 * need to perform gpa to hpa translation). Request a call
12694 * to nested_get_vmcs12_pages before the next VM-entry. The MSRs
12695 * have already been set at vmentry time and should not be reset.
12696 */
12697 kvm_make_request(KVM_REQ_GET_VMCS12_PAGES, vcpu);
12698 }
Jim Mattson858e25c2016-11-30 12:03:47 -080012699
Jim Mattson858e25c2016-11-30 12:03:47 -080012700 /*
Liran Alonb5861e52018-09-03 15:20:22 +030012701 * If L1 had a pending IRQ/NMI until it executed
12702 * VMLAUNCH/VMRESUME which wasn't delivered because it was
12703 * disallowed (e.g. interrupts disabled), L0 needs to
12704 * evaluate if this pending event should cause an exit from L2
12705 * to L1 or delivered directly to L2 (e.g. In case L1 don't
12706 * intercept EXTERNAL_INTERRUPT).
12707 *
Paolo Bonzini7e712682018-10-03 13:44:26 +020012708 * Usually this would be handled by the processor noticing an
12709 * IRQ/NMI window request, or checking RVI during evaluation of
12710 * pending virtual interrupts. However, this setting was done
12711 * on VMCS01 and now VMCS02 is active instead. Thus, we force L0
12712 * to perform pending event evaluation by requesting a KVM_REQ_EVENT.
Liran Alonb5861e52018-09-03 15:20:22 +030012713 */
Paolo Bonzini7e712682018-10-03 13:44:26 +020012714 if (unlikely(evaluate_pending_interrupts))
Liran Alonb5861e52018-09-03 15:20:22 +030012715 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alonb5861e52018-09-03 15:20:22 +030012716
12717 /*
Jim Mattson858e25c2016-11-30 12:03:47 -080012718 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
12719 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
12720 * returned as far as L1 is concerned. It will only return (and set
12721 * the success flag) when L2 exits (see nested_vmx_vmexit()).
12722 */
12723 return 0;
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020012724
Sean Christophersona633e412018-09-26 09:23:47 -070012725 /*
12726 * A failed consistency check that leads to a VMExit during L1's
12727 * VMEnter to L2 is a variation of a normal VMexit, as explained in
12728 * 26.7 "VM-entry failures during or after loading guest state".
12729 */
Sean Christopherson39f9c382018-09-26 09:23:48 -070012730vmentry_fail_vmexit_guest_mode:
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020012731 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
12732 vcpu->arch.tsc_offset -= vmcs12->tsc_offset;
12733 leave_guest_mode(vcpu);
Sean Christopherson16fb9a42018-09-26 09:23:52 -070012734
12735vmentry_fail_vmexit:
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020012736 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Sean Christophersona633e412018-09-26 09:23:47 -070012737
12738 if (!from_vmentry)
12739 return 1;
12740
Sean Christophersona633e412018-09-26 09:23:47 -070012741 load_vmcs12_host_state(vcpu, vmcs12);
12742 vmcs12->vm_exit_reason = exit_reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
12743 vmcs12->exit_qualification = exit_qual;
Sean Christophersona633e412018-09-26 09:23:47 -070012744 if (enable_shadow_vmcs)
12745 vmx->nested.sync_shadow_vmcs = true;
12746 return 1;
Jim Mattson858e25c2016-11-30 12:03:47 -080012747}
12748
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030012749/*
12750 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
12751 * for running an L2 nested guest.
12752 */
12753static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
12754{
12755 struct vmcs12 *vmcs12;
12756 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070012757 u32 interrupt_shadow = vmx_get_interrupt_shadow(vcpu);
Jim Mattsonca0bde22016-11-30 12:03:46 -080012758 int ret;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030012759
Kyle Hueyeb277562016-11-29 12:40:39 -080012760 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030012761 return 1;
12762
Sean Christopherson09abb5e2018-09-26 09:23:55 -070012763 if (vmx->nested.current_vmptr == -1ull)
12764 return nested_vmx_failInvalid(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -080012765
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030012766 vmcs12 = get_vmcs12(vcpu);
12767
Liran Alona6192d42018-06-23 02:35:04 +030012768 /*
12769 * Can't VMLAUNCH or VMRESUME a shadow VMCS. Despite the fact
12770 * that there *is* a valid VMCS pointer, RFLAGS.CF is set
12771 * rather than RFLAGS.ZF, and no error number is stored to the
12772 * VM-instruction error field.
12773 */
Sean Christopherson09abb5e2018-09-26 09:23:55 -070012774 if (vmcs12->hdr.shadow_vmcs)
12775 return nested_vmx_failInvalid(vcpu);
Liran Alona6192d42018-06-23 02:35:04 +030012776
Abel Gordon012f83c2013-04-18 14:39:25 +030012777 if (enable_shadow_vmcs)
12778 copy_shadow_to_vmcs12(vmx);
12779
Nadav Har'El7c177932011-05-25 23:12:04 +030012780 /*
12781 * The nested entry process starts with enforcing various prerequisites
12782 * on vmcs12 as required by the Intel SDM, and act appropriately when
12783 * they fail: As the SDM explains, some conditions should cause the
12784 * instruction to fail, while others will cause the instruction to seem
12785 * to succeed, but return an EXIT_REASON_INVALID_STATE.
12786 * To speed up the normal (success) code path, we should avoid checking
12787 * for misconfigurations which will anyway be caught by the processor
12788 * when using the merged vmcs02.
12789 */
Sean Christopherson09abb5e2018-09-26 09:23:55 -070012790 if (interrupt_shadow & KVM_X86_SHADOW_INT_MOV_SS)
12791 return nested_vmx_failValid(vcpu,
12792 VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS);
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070012793
Sean Christopherson09abb5e2018-09-26 09:23:55 -070012794 if (vmcs12->launch_state == launch)
12795 return nested_vmx_failValid(vcpu,
Nadav Har'El7c177932011-05-25 23:12:04 +030012796 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
12797 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Nadav Har'El7c177932011-05-25 23:12:04 +030012798
Jim Mattsonca0bde22016-11-30 12:03:46 -080012799 ret = check_vmentry_prereqs(vcpu, vmcs12);
Sean Christopherson09abb5e2018-09-26 09:23:55 -070012800 if (ret)
12801 return nested_vmx_failValid(vcpu, ret);
Paolo Bonzini26539bd2013-04-15 15:00:27 +020012802
Nadav Har'El7c177932011-05-25 23:12:04 +030012803 /*
12804 * We're finally done with prerequisite checking, and can start with
12805 * the nested entry.
12806 */
12807
Jim Mattson6514dc32018-04-26 16:09:12 -070012808 vmx->nested.nested_run_pending = 1;
Sean Christophersona633e412018-09-26 09:23:47 -070012809 ret = nested_vmx_enter_non_root_mode(vcpu, true);
Jim Mattson6514dc32018-04-26 16:09:12 -070012810 if (ret) {
12811 vmx->nested.nested_run_pending = 0;
Paolo Bonzini7f7f1ba2018-07-18 18:49:01 +020012812 return 1;
Jim Mattson6514dc32018-04-26 16:09:12 -070012813 }
Wincy Vanff651cb2014-12-11 08:52:58 +030012814
Paolo Bonzinic595cee2018-07-02 13:07:14 +020012815 /* Hide L1D cache contents from the nested guest. */
12816 vmx->vcpu.arch.l1tf_flush_l1d = true;
12817
Chao Gao135a06c2018-02-11 10:06:30 +080012818 /*
Sean Christophersond63907d2018-09-26 09:23:45 -070012819 * Must happen outside of nested_vmx_enter_non_root_mode() as it will
Liran Alon61ada742018-06-23 02:35:08 +030012820 * also be used as part of restoring nVMX state for
12821 * snapshot restore (migration).
12822 *
12823 * In this flow, it is assumed that vmcs12 cache was
12824 * trasferred as part of captured nVMX state and should
12825 * therefore not be read from guest memory (which may not
12826 * exist on destination host yet).
12827 */
12828 nested_cache_shadow_vmcs12(vcpu, vmcs12);
12829
12830 /*
Chao Gao135a06c2018-02-11 10:06:30 +080012831 * If we're entering a halted L2 vcpu and the L2 vcpu won't be woken
12832 * by event injection, halt vcpu.
12833 */
12834 if ((vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT) &&
Jim Mattson6514dc32018-04-26 16:09:12 -070012835 !(vmcs12->vm_entry_intr_info_field & INTR_INFO_VALID_MASK)) {
12836 vmx->nested.nested_run_pending = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -060012837 return kvm_vcpu_halt(vcpu);
Jim Mattson6514dc32018-04-26 16:09:12 -070012838 }
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030012839 return 1;
12840}
12841
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012842/*
12843 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
12844 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
12845 * This function returns the new value we should put in vmcs12.guest_cr0.
12846 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
12847 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
12848 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
12849 * didn't trap the bit, because if L1 did, so would L0).
12850 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
12851 * been modified by L2, and L1 knows it. So just leave the old value of
12852 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
12853 * isn't relevant, because if L0 traps this bit it can set it to anything.
12854 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
12855 * changed these bits, and therefore they need to be updated, but L0
12856 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
12857 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
12858 */
12859static inline unsigned long
12860vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
12861{
12862 return
12863 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
12864 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
12865 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
12866 vcpu->arch.cr0_guest_owned_bits));
12867}
12868
12869static inline unsigned long
12870vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
12871{
12872 return
12873 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
12874 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
12875 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
12876 vcpu->arch.cr4_guest_owned_bits));
12877}
12878
Jan Kiszka5f3d5792013-04-14 12:12:46 +020012879static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
12880 struct vmcs12 *vmcs12)
12881{
12882 u32 idt_vectoring;
12883 unsigned int nr;
12884
Wanpeng Li664f8e22017-08-24 03:35:09 -070012885 if (vcpu->arch.exception.injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020012886 nr = vcpu->arch.exception.nr;
12887 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
12888
12889 if (kvm_exception_is_soft(nr)) {
12890 vmcs12->vm_exit_instruction_len =
12891 vcpu->arch.event_exit_inst_len;
12892 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
12893 } else
12894 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
12895
12896 if (vcpu->arch.exception.has_error_code) {
12897 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
12898 vmcs12->idt_vectoring_error_code =
12899 vcpu->arch.exception.error_code;
12900 }
12901
12902 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010012903 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020012904 vmcs12->idt_vectoring_info_field =
12905 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
Liran Alon04140b42018-03-23 03:01:31 +030012906 } else if (vcpu->arch.interrupt.injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020012907 nr = vcpu->arch.interrupt.nr;
12908 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
12909
12910 if (vcpu->arch.interrupt.soft) {
12911 idt_vectoring |= INTR_TYPE_SOFT_INTR;
12912 vmcs12->vm_entry_instruction_len =
12913 vcpu->arch.event_exit_inst_len;
12914 } else
12915 idt_vectoring |= INTR_TYPE_EXT_INTR;
12916
12917 vmcs12->idt_vectoring_info_field = idt_vectoring;
12918 }
12919}
12920
Jan Kiszkab6b8a142014-03-07 20:03:12 +010012921static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
12922{
12923 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Libfcf83b2017-08-24 03:35:11 -070012924 unsigned long exit_qual;
Liran Alon917dc602017-11-05 16:07:43 +020012925 bool block_nested_events =
12926 vmx->nested.nested_run_pending || kvm_event_needs_reinjection(vcpu);
Wanpeng Liacc9ab62017-02-27 04:24:39 -080012927
Wanpeng Libfcf83b2017-08-24 03:35:11 -070012928 if (vcpu->arch.exception.pending &&
12929 nested_vmx_check_exception(vcpu, &exit_qual)) {
Liran Alon917dc602017-11-05 16:07:43 +020012930 if (block_nested_events)
Wanpeng Libfcf83b2017-08-24 03:35:11 -070012931 return -EBUSY;
12932 nested_vmx_inject_exception_vmexit(vcpu, exit_qual);
Wanpeng Libfcf83b2017-08-24 03:35:11 -070012933 return 0;
12934 }
12935
Jan Kiszkaf4124502014-03-07 20:03:13 +010012936 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
12937 vmx->nested.preemption_timer_expired) {
Liran Alon917dc602017-11-05 16:07:43 +020012938 if (block_nested_events)
Jan Kiszkaf4124502014-03-07 20:03:13 +010012939 return -EBUSY;
12940 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
12941 return 0;
12942 }
12943
Jan Kiszkab6b8a142014-03-07 20:03:12 +010012944 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Liran Alon917dc602017-11-05 16:07:43 +020012945 if (block_nested_events)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010012946 return -EBUSY;
12947 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
12948 NMI_VECTOR | INTR_TYPE_NMI_INTR |
12949 INTR_INFO_VALID_MASK, 0);
12950 /*
12951 * The NMI-triggered VM exit counts as injection:
12952 * clear this one and block further NMIs.
12953 */
12954 vcpu->arch.nmi_pending = 0;
12955 vmx_set_nmi_mask(vcpu, true);
12956 return 0;
12957 }
12958
12959 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
12960 nested_exit_on_intr(vcpu)) {
Liran Alon917dc602017-11-05 16:07:43 +020012961 if (block_nested_events)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010012962 return -EBUSY;
12963 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080012964 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010012965 }
12966
David Hildenbrand6342c502017-01-25 11:58:58 +010012967 vmx_complete_nested_posted_interrupt(vcpu);
12968 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010012969}
12970
Sean Christophersond264ee02018-08-27 15:21:12 -070012971static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
12972{
12973 to_vmx(vcpu)->req_immediate_exit = true;
12974}
12975
Jan Kiszkaf4124502014-03-07 20:03:13 +010012976static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
12977{
12978 ktime_t remaining =
12979 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
12980 u64 value;
12981
12982 if (ktime_to_ns(remaining) <= 0)
12983 return 0;
12984
12985 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
12986 do_div(value, 1000000);
12987 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
12988}
12989
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012990/*
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080012991 * Update the guest state fields of vmcs12 to reflect changes that
12992 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
12993 * VM-entry controls is also updated, since this is really a guest
12994 * state bit.)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012995 */
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080012996static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012997{
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012998 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
12999 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
13000
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013001 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
13002 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
13003 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
13004
13005 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
13006 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
13007 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
13008 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
13009 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
13010 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
13011 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
13012 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
13013 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
13014 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
13015 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
13016 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
13017 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
13018 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
13019 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
13020 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
13021 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
13022 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
13023 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
13024 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
13025 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
13026 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
13027 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
13028 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
13029 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
13030 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
13031 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
13032 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
13033 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
13034 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
13035 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
13036 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
13037 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
13038 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
13039 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
13040 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
13041
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013042 vmcs12->guest_interruptibility_info =
13043 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
13044 vmcs12->guest_pending_dbg_exceptions =
13045 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010013046 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
13047 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
13048 else
13049 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013050
Jan Kiszkaf4124502014-03-07 20:03:13 +010013051 if (nested_cpu_has_preemption_timer(vmcs12)) {
13052 if (vmcs12->vm_exit_controls &
13053 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
13054 vmcs12->vmx_preemption_timer_value =
13055 vmx_get_preemption_timer_value(vcpu);
13056 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
13057 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080013058
Nadav Har'El3633cfc2013-08-05 11:07:07 +030013059 /*
13060 * In some cases (usually, nested EPT), L2 is allowed to change its
13061 * own CR3 without exiting. If it has changed it, we must keep it.
13062 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
13063 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
13064 *
13065 * Additionally, restore L2's PDPTR to vmcs12.
13066 */
13067 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010013068 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030013069 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
13070 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
13071 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
13072 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
13073 }
13074
Jim Mattsond281e132017-06-01 12:44:46 -070013075 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
Jan Dakinevich119a9c02016-09-04 21:22:47 +030013076
Wincy Van608406e2015-02-03 23:57:51 +080013077 if (nested_cpu_has_vid(vmcs12))
13078 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
13079
Jan Kiszkac18911a2013-03-13 16:06:41 +010013080 vmcs12->vm_entry_controls =
13081 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020013082 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010013083
Jan Kiszka2996fca2014-06-16 13:59:43 +020013084 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
13085 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
13086 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
13087 }
13088
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013089 /* TODO: These cannot have changed unless we have MSR bitmaps and
13090 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020013091 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013092 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020013093 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
13094 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013095 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
13096 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
13097 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010013098 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010013099 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080013100}
13101
13102/*
13103 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
13104 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
13105 * and this function updates it to reflect the changes to the guest state while
13106 * L2 was running (and perhaps made some exits which were handled directly by L0
13107 * without going back to L1), and to reflect the exit reason.
13108 * Note that we do not have to copy here all VMCS fields, just those that
13109 * could have changed by the L2 guest or the exit - i.e., the guest-state and
13110 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
13111 * which already writes to vmcs12 directly.
13112 */
13113static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
13114 u32 exit_reason, u32 exit_intr_info,
13115 unsigned long exit_qualification)
13116{
13117 /* update guest state fields: */
13118 sync_vmcs12(vcpu, vmcs12);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013119
13120 /* update exit information fields: */
13121
Jan Kiszka533558b2014-01-04 18:47:20 +010013122 vmcs12->vm_exit_reason = exit_reason;
13123 vmcs12->exit_qualification = exit_qualification;
Jan Kiszka533558b2014-01-04 18:47:20 +010013124 vmcs12->vm_exit_intr_info = exit_intr_info;
Paolo Bonzini7313c692017-07-27 10:31:25 +020013125
Jan Kiszka5f3d5792013-04-14 12:12:46 +020013126 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013127 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
13128 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
13129
Jan Kiszka5f3d5792013-04-14 12:12:46 +020013130 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
Jim Mattson7cdc2d62017-07-06 16:33:05 -070013131 vmcs12->launch_state = 1;
13132
Jan Kiszka5f3d5792013-04-14 12:12:46 +020013133 /* vm_entry_intr_info_field is cleared on exit. Emulate this
13134 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013135 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020013136
13137 /*
13138 * Transfer the event that L0 or L1 may wanted to inject into
13139 * L2 to IDT_VECTORING_INFO_FIELD.
13140 */
13141 vmcs12_save_pending_event(vcpu, vmcs12);
13142 }
13143
13144 /*
13145 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
13146 * preserved above and would only end up incorrectly in L1.
13147 */
13148 vcpu->arch.nmi_injected = false;
13149 kvm_clear_exception_queue(vcpu);
13150 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013151}
13152
13153/*
13154 * A part of what we need to when the nested L2 guest exits and we want to
13155 * run its L1 parent, is to reset L1's guest state to the host state specified
13156 * in vmcs12.
13157 * This function is to be called not only on normal nested exit, but also on
13158 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
13159 * Failures During or After Loading Guest State").
13160 * This function should be called when the active VMCS is L1's (vmcs01).
13161 */
Jan Kiszka733568f2013-02-23 15:07:47 +010013162static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
13163 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013164{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080013165 struct kvm_segment seg;
Sean Christophersonbd18bff2018-08-22 14:57:07 -070013166 u32 entry_failure_code;
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080013167
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013168 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
13169 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020013170 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013171 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
13172 else
13173 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
13174 vmx_set_efer(vcpu, vcpu->arch.efer);
13175
13176 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
13177 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070013178 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Sean Christophersoncb61de22018-09-26 09:23:53 -070013179 vmx_set_interrupt_shadow(vcpu, 0);
13180
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013181 /*
13182 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080013183 * actually changed, because vmx_set_cr0 refers to efer set above.
13184 *
13185 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
13186 * (KVM doesn't change it);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013187 */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080013188 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020013189 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013190
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080013191 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013192 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
Haozhong Zhang8eb3f872017-10-10 15:01:22 +080013193 vmx_set_cr4(vcpu, vmcs12->host_cr4);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013194
Sean Christophersonbd18bff2018-08-22 14:57:07 -070013195 nested_ept_uninit_mmu_context(vcpu);
13196
13197 /*
13198 * Only PDPTE load can fail as the value of cr3 was checked on entry and
13199 * couldn't have changed.
13200 */
13201 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
13202 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
13203
13204 if (!enable_ept)
13205 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030013206
Liran Alon6f1e03b2018-05-22 17:16:14 +030013207 /*
Liran Alonefebf0a2018-10-08 23:42:20 +030013208 * If vmcs01 doesn't use VPID, CPU flushes TLB on every
Liran Alon6f1e03b2018-05-22 17:16:14 +030013209 * VMEntry/VMExit. Thus, no need to flush TLB.
13210 *
Liran Alonefebf0a2018-10-08 23:42:20 +030013211 * If vmcs12 doesn't use VPID, L1 expects TLB to be
13212 * flushed on every VMEntry/VMExit.
Liran Alon6f1e03b2018-05-22 17:16:14 +030013213 *
Liran Alonefebf0a2018-10-08 23:42:20 +030013214 * Otherwise, we can preserve TLB entries as long as we are
13215 * able to tag L1 TLB entries differently than L2 TLB entries.
Liran Alon14389212018-10-08 23:42:17 +030013216 *
13217 * If vmcs12 uses EPT, we need to execute this flush on EPTP01
13218 * and therefore we request the TLB flush to happen only after VMCS EPTP
13219 * has been set by KVM_REQ_LOAD_CR3.
Liran Alon6f1e03b2018-05-22 17:16:14 +030013220 */
13221 if (enable_vpid &&
Liran Alonefebf0a2018-10-08 23:42:20 +030013222 (!nested_cpu_has_vpid(vmcs12) || !nested_has_guest_tlb_tag(vcpu))) {
Liran Alon14389212018-10-08 23:42:17 +030013223 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013224 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013225
13226 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
13227 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
13228 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
13229 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
13230 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Ladi Prosek21f2d552017-10-11 16:54:42 +020013231 vmcs_write32(GUEST_IDTR_LIMIT, 0xFFFF);
13232 vmcs_write32(GUEST_GDTR_LIMIT, 0xFFFF);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013233
Paolo Bonzini36be0b92014-02-24 12:30:04 +010013234 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
13235 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
13236 vmcs_write64(GUEST_BNDCFGS, 0);
13237
Jan Kiszka44811c02013-08-04 17:17:27 +020013238 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013239 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020013240 vcpu->arch.pat = vmcs12->host_ia32_pat;
13241 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013242 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
13243 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
13244 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010013245
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080013246 /* Set L1 segment info according to Intel SDM
13247 27.5.2 Loading Host Segment and Descriptor-Table Registers */
13248 seg = (struct kvm_segment) {
13249 .base = 0,
13250 .limit = 0xFFFFFFFF,
13251 .selector = vmcs12->host_cs_selector,
13252 .type = 11,
13253 .present = 1,
13254 .s = 1,
13255 .g = 1
13256 };
13257 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
13258 seg.l = 1;
13259 else
13260 seg.db = 1;
13261 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
13262 seg = (struct kvm_segment) {
13263 .base = 0,
13264 .limit = 0xFFFFFFFF,
13265 .type = 3,
13266 .present = 1,
13267 .s = 1,
13268 .db = 1,
13269 .g = 1
13270 };
13271 seg.selector = vmcs12->host_ds_selector;
13272 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
13273 seg.selector = vmcs12->host_es_selector;
13274 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
13275 seg.selector = vmcs12->host_ss_selector;
13276 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
13277 seg.selector = vmcs12->host_fs_selector;
13278 seg.base = vmcs12->host_fs_base;
13279 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
13280 seg.selector = vmcs12->host_gs_selector;
13281 seg.base = vmcs12->host_gs_base;
13282 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
13283 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030013284 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080013285 .limit = 0x67,
13286 .selector = vmcs12->host_tr_selector,
13287 .type = 11,
13288 .present = 1
13289 };
13290 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
13291
Jan Kiszka503cd0c2013-03-03 13:05:44 +010013292 kvm_set_dr(vcpu, 7, 0x400);
13293 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030013294
Wincy Van3af18d92015-02-03 23:49:31 +080013295 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +010013296 vmx_update_msr_bitmap(vcpu);
Wincy Van3af18d92015-02-03 23:49:31 +080013297
Wincy Vanff651cb2014-12-11 08:52:58 +030013298 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
13299 vmcs12->vm_exit_msr_load_count))
13300 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013301}
13302
Sean Christophersonbd18bff2018-08-22 14:57:07 -070013303static inline u64 nested_vmx_get_vmcs01_guest_efer(struct vcpu_vmx *vmx)
13304{
13305 struct shared_msr_entry *efer_msr;
13306 unsigned int i;
13307
13308 if (vm_entry_controls_get(vmx) & VM_ENTRY_LOAD_IA32_EFER)
13309 return vmcs_read64(GUEST_IA32_EFER);
13310
13311 if (cpu_has_load_ia32_efer)
13312 return host_efer;
13313
13314 for (i = 0; i < vmx->msr_autoload.guest.nr; ++i) {
13315 if (vmx->msr_autoload.guest.val[i].index == MSR_EFER)
13316 return vmx->msr_autoload.guest.val[i].value;
13317 }
13318
13319 efer_msr = find_msr_entry(vmx, MSR_EFER);
13320 if (efer_msr)
13321 return efer_msr->data;
13322
13323 return host_efer;
13324}
13325
13326static void nested_vmx_restore_host_state(struct kvm_vcpu *vcpu)
13327{
13328 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
13329 struct vcpu_vmx *vmx = to_vmx(vcpu);
13330 struct vmx_msr_entry g, h;
13331 struct msr_data msr;
13332 gpa_t gpa;
13333 u32 i, j;
13334
13335 vcpu->arch.pat = vmcs_read64(GUEST_IA32_PAT);
13336
13337 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
13338 /*
13339 * L1's host DR7 is lost if KVM_GUESTDBG_USE_HW_BP is set
13340 * as vmcs01.GUEST_DR7 contains a userspace defined value
13341 * and vcpu->arch.dr7 is not squirreled away before the
13342 * nested VMENTER (not worth adding a variable in nested_vmx).
13343 */
13344 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
13345 kvm_set_dr(vcpu, 7, DR7_FIXED_1);
13346 else
13347 WARN_ON(kvm_set_dr(vcpu, 7, vmcs_readl(GUEST_DR7)));
13348 }
13349
13350 /*
13351 * Note that calling vmx_set_{efer,cr0,cr4} is important as they
13352 * handle a variety of side effects to KVM's software model.
13353 */
13354 vmx_set_efer(vcpu, nested_vmx_get_vmcs01_guest_efer(vmx));
13355
13356 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
13357 vmx_set_cr0(vcpu, vmcs_readl(CR0_READ_SHADOW));
13358
13359 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
13360 vmx_set_cr4(vcpu, vmcs_readl(CR4_READ_SHADOW));
13361
13362 nested_ept_uninit_mmu_context(vcpu);
13363 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
13364 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
13365
13366 /*
13367 * Use ept_save_pdptrs(vcpu) to load the MMU's cached PDPTRs
13368 * from vmcs01 (if necessary). The PDPTRs are not loaded on
13369 * VMFail, like everything else we just need to ensure our
13370 * software model is up-to-date.
13371 */
13372 ept_save_pdptrs(vcpu);
13373
13374 kvm_mmu_reset_context(vcpu);
13375
13376 if (cpu_has_vmx_msr_bitmap())
13377 vmx_update_msr_bitmap(vcpu);
13378
13379 /*
13380 * This nasty bit of open coding is a compromise between blindly
13381 * loading L1's MSRs using the exit load lists (incorrect emulation
13382 * of VMFail), leaving the nested VM's MSRs in the software model
13383 * (incorrect behavior) and snapshotting the modified MSRs (too
13384 * expensive since the lists are unbound by hardware). For each
13385 * MSR that was (prematurely) loaded from the nested VMEntry load
13386 * list, reload it from the exit load list if it exists and differs
13387 * from the guest value. The intent is to stuff host state as
13388 * silently as possible, not to fully process the exit load list.
13389 */
13390 msr.host_initiated = false;
13391 for (i = 0; i < vmcs12->vm_entry_msr_load_count; i++) {
13392 gpa = vmcs12->vm_entry_msr_load_addr + (i * sizeof(g));
13393 if (kvm_vcpu_read_guest(vcpu, gpa, &g, sizeof(g))) {
13394 pr_debug_ratelimited(
13395 "%s read MSR index failed (%u, 0x%08llx)\n",
13396 __func__, i, gpa);
13397 goto vmabort;
13398 }
13399
13400 for (j = 0; j < vmcs12->vm_exit_msr_load_count; j++) {
13401 gpa = vmcs12->vm_exit_msr_load_addr + (j * sizeof(h));
13402 if (kvm_vcpu_read_guest(vcpu, gpa, &h, sizeof(h))) {
13403 pr_debug_ratelimited(
13404 "%s read MSR failed (%u, 0x%08llx)\n",
13405 __func__, j, gpa);
13406 goto vmabort;
13407 }
13408 if (h.index != g.index)
13409 continue;
13410 if (h.value == g.value)
13411 break;
13412
13413 if (nested_vmx_load_msr_check(vcpu, &h)) {
13414 pr_debug_ratelimited(
13415 "%s check failed (%u, 0x%x, 0x%x)\n",
13416 __func__, j, h.index, h.reserved);
13417 goto vmabort;
13418 }
13419
13420 msr.index = h.index;
13421 msr.data = h.value;
13422 if (kvm_set_msr(vcpu, &msr)) {
13423 pr_debug_ratelimited(
13424 "%s WRMSR failed (%u, 0x%x, 0x%llx)\n",
13425 __func__, j, h.index, h.value);
13426 goto vmabort;
13427 }
13428 }
13429 }
13430
13431 return;
13432
13433vmabort:
13434 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
13435}
13436
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013437/*
13438 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
13439 * and modify vmcs12 to make it see what it would expect to see there if
13440 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
13441 */
Jan Kiszka533558b2014-01-04 18:47:20 +010013442static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
13443 u32 exit_intr_info,
13444 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013445{
13446 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013447 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
13448
Jan Kiszka5f3d5792013-04-14 12:12:46 +020013449 /* trying to cancel vmlaunch/vmresume is a bug */
13450 WARN_ON_ONCE(vmx->nested.nested_run_pending);
13451
Wanpeng Li6550c4d2017-07-31 19:25:27 -070013452 /*
Jim Mattson4f350c62017-09-14 16:31:44 -070013453 * The only expected VM-instruction error is "VM entry with
13454 * invalid control field(s)." Anything else indicates a
13455 * problem with L0.
Wanpeng Li6550c4d2017-07-31 19:25:27 -070013456 */
Jim Mattson4f350c62017-09-14 16:31:44 -070013457 WARN_ON_ONCE(vmx->fail && (vmcs_read32(VM_INSTRUCTION_ERROR) !=
13458 VMXERR_ENTRY_INVALID_CONTROL_FIELD));
13459
13460 leave_guest_mode(vcpu);
13461
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020013462 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
13463 vcpu->arch.tsc_offset -= vmcs12->tsc_offset;
13464
Jim Mattson4f350c62017-09-14 16:31:44 -070013465 if (likely(!vmx->fail)) {
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020013466 if (exit_reason == -1)
13467 sync_vmcs12(vcpu, vmcs12);
13468 else
13469 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
13470 exit_qualification);
Jim Mattson4f350c62017-09-14 16:31:44 -070013471
Liran Alon61ada742018-06-23 02:35:08 +030013472 /*
13473 * Must happen outside of sync_vmcs12() as it will
13474 * also be used to capture vmcs12 cache as part of
13475 * capturing nVMX state for snapshot (migration).
13476 *
13477 * Otherwise, this flush will dirty guest memory at a
13478 * point it is already assumed by user-space to be
13479 * immutable.
13480 */
13481 nested_flush_cached_shadow_vmcs12(vcpu, vmcs12);
13482
Jim Mattson4f350c62017-09-14 16:31:44 -070013483 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
13484 vmcs12->vm_exit_msr_store_count))
13485 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
Bandan Das77b0f5d2014-04-19 18:17:45 -040013486 }
13487
Jim Mattson4f350c62017-09-14 16:31:44 -070013488 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010013489
Paolo Bonzini93140062016-07-06 13:23:51 +020013490 /* Update any VMCS fields that might have changed while L2 ran */
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -040013491 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.host.nr);
13492 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.guest.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010013493 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Sean Christophersonf459a702018-08-27 15:21:11 -070013494
Peter Feinerc95ba922016-08-17 09:36:47 -070013495 if (kvm_has_tsc_control)
13496 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013497
Jim Mattson8d860bb2018-05-09 16:56:05 -040013498 if (vmx->nested.change_vmcs01_virtual_apic_mode) {
13499 vmx->nested.change_vmcs01_virtual_apic_mode = false;
13500 vmx_set_virtual_apic_mode(vcpu);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070013501 } else if (!nested_cpu_has_ept(vmcs12) &&
13502 nested_cpu_has2(vmcs12,
13503 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Junaid Shahida468f2d2018-04-26 13:09:50 -070013504 vmx_flush_tlb(vcpu, true);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020013505 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013506
13507 /* This is needed for same reason as it was needed in prepare_vmcs02 */
13508 vmx->host_rsp = 0;
13509
13510 /* Unpin physical memory we referred to in vmcs02 */
13511 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020013512 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020013513 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013514 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080013515 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020013516 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020013517 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080013518 }
Wincy Van705699a2015-02-03 23:58:17 +080013519 if (vmx->nested.pi_desc_page) {
13520 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020013521 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +080013522 vmx->nested.pi_desc_page = NULL;
13523 vmx->nested.pi_desc = NULL;
13524 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013525
13526 /*
Tang Chen38b99172014-09-24 15:57:54 +080013527 * We are now running in L2, mmu_notifier will force to reload the
13528 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
13529 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080013530 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080013531
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020013532 if (enable_shadow_vmcs && exit_reason != -1)
Abel Gordon012f83c2013-04-18 14:39:25 +030013533 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010013534
13535 /* in case we halted in L2 */
13536 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Jim Mattson4f350c62017-09-14 16:31:44 -070013537
13538 if (likely(!vmx->fail)) {
13539 /*
13540 * TODO: SDM says that with acknowledge interrupt on
13541 * exit, bit 31 of the VM-exit interrupt information
13542 * (valid interrupt) is always set to 1 on
13543 * EXIT_REASON_EXTERNAL_INTERRUPT, so we shouldn't
13544 * need kvm_cpu_has_interrupt(). See the commit
13545 * message for details.
13546 */
13547 if (nested_exit_intr_ack_set(vcpu) &&
13548 exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT &&
13549 kvm_cpu_has_interrupt(vcpu)) {
13550 int irq = kvm_cpu_get_interrupt(vcpu);
13551 WARN_ON(irq < 0);
13552 vmcs12->vm_exit_intr_info = irq |
13553 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
13554 }
13555
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020013556 if (exit_reason != -1)
13557 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
13558 vmcs12->exit_qualification,
13559 vmcs12->idt_vectoring_info_field,
13560 vmcs12->vm_exit_intr_info,
13561 vmcs12->vm_exit_intr_error_code,
13562 KVM_ISA_VMX);
Jim Mattson4f350c62017-09-14 16:31:44 -070013563
13564 load_vmcs12_host_state(vcpu, vmcs12);
13565
13566 return;
13567 }
Sean Christopherson09abb5e2018-09-26 09:23:55 -070013568
Jim Mattson4f350c62017-09-14 16:31:44 -070013569 /*
13570 * After an early L2 VM-entry failure, we're now back
13571 * in L1 which thinks it just finished a VMLAUNCH or
13572 * VMRESUME instruction, so we need to set the failure
13573 * flag and the VM-instruction error field of the VMCS
Sean Christophersoncb61de22018-09-26 09:23:53 -070013574 * accordingly, and skip the emulated instruction.
Jim Mattson4f350c62017-09-14 16:31:44 -070013575 */
Sean Christopherson09abb5e2018-09-26 09:23:55 -070013576 (void)nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Sean Christophersoncb61de22018-09-26 09:23:53 -070013577
Sean Christophersonbd18bff2018-08-22 14:57:07 -070013578 /*
13579 * Restore L1's host state to KVM's software model. We're here
13580 * because a consistency check was caught by hardware, which
13581 * means some amount of guest state has been propagated to KVM's
13582 * model and needs to be unwound to the host's state.
13583 */
13584 nested_vmx_restore_host_state(vcpu);
Wanpeng Li5af41572017-11-05 16:54:49 -080013585
Jim Mattson4f350c62017-09-14 16:31:44 -070013586 vmx->fail = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013587}
13588
Nadav Har'El7c177932011-05-25 23:12:04 +030013589/*
Jan Kiszka42124922014-01-04 18:47:19 +010013590 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
13591 */
13592static void vmx_leave_nested(struct kvm_vcpu *vcpu)
13593{
Wanpeng Li2f707d92017-03-06 04:03:28 -080013594 if (is_guest_mode(vcpu)) {
13595 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010013596 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Li2f707d92017-03-06 04:03:28 -080013597 }
Jan Kiszka42124922014-01-04 18:47:19 +010013598 free_nested(to_vmx(vcpu));
13599}
13600
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020013601static int vmx_check_intercept(struct kvm_vcpu *vcpu,
13602 struct x86_instruction_info *info,
13603 enum x86_intercept_stage stage)
13604{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +020013605 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
13606 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
13607
13608 /*
13609 * RDPID causes #UD if disabled through secondary execution controls.
13610 * Because it is marked as EmulateOnUD, we need to intercept it here.
13611 */
13612 if (info->intercept == x86_intercept_rdtscp &&
13613 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
13614 ctxt->exception.vector = UD_VECTOR;
13615 ctxt->exception.error_code_valid = false;
13616 return X86EMUL_PROPAGATE_FAULT;
13617 }
13618
13619 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020013620 return X86EMUL_CONTINUE;
13621}
13622
Yunhong Jiang64672c92016-06-13 14:19:59 -070013623#ifdef CONFIG_X86_64
13624/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
13625static inline int u64_shl_div_u64(u64 a, unsigned int shift,
13626 u64 divisor, u64 *result)
13627{
13628 u64 low = a << shift, high = a >> (64 - shift);
13629
13630 /* To avoid the overflow on divq */
13631 if (high >= divisor)
13632 return 1;
13633
13634 /* Low hold the result, high hold rem which is discarded */
13635 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
13636 "rm" (divisor), "0" (low), "1" (high));
13637 *result = low;
13638
13639 return 0;
13640}
13641
13642static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
13643{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +020013644 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +080013645 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +020013646
13647 if (kvm_mwait_in_guest(vcpu->kvm))
13648 return -EOPNOTSUPP;
13649
13650 vmx = to_vmx(vcpu);
13651 tscl = rdtsc();
13652 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
13653 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Wanpeng Lic5ce8232018-05-29 14:53:17 +080013654 lapic_timer_advance_cycles = nsec_to_cycles(vcpu, lapic_timer_advance_ns);
13655
13656 if (delta_tsc > lapic_timer_advance_cycles)
13657 delta_tsc -= lapic_timer_advance_cycles;
13658 else
13659 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070013660
13661 /* Convert to host delta tsc if tsc scaling is enabled */
13662 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
13663 u64_shl_div_u64(delta_tsc,
13664 kvm_tsc_scaling_ratio_frac_bits,
13665 vcpu->arch.tsc_scaling_ratio,
13666 &delta_tsc))
13667 return -ERANGE;
13668
13669 /*
13670 * If the delta tsc can't fit in the 32 bit after the multi shift,
13671 * we can't use the preemption timer.
13672 * It's possible that it fits on later vmentries, but checking
13673 * on every vmentry is costly so we just use an hrtimer.
13674 */
13675 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
13676 return -ERANGE;
13677
13678 vmx->hv_deadline_tsc = tscl + delta_tsc;
Wanpeng Lic8533542017-06-29 06:28:09 -070013679 return delta_tsc == 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070013680}
13681
13682static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
13683{
Sean Christophersonf459a702018-08-27 15:21:11 -070013684 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -070013685}
13686#endif
13687
Paolo Bonzini48d89b92014-08-26 13:27:46 +020013688static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020013689{
Wanpeng Lib31c1142018-03-12 04:53:04 -070013690 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +020013691 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020013692}
13693
Kai Huang843e4332015-01-28 10:54:28 +080013694static void vmx_slot_enable_log_dirty(struct kvm *kvm,
13695 struct kvm_memory_slot *slot)
13696{
13697 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
13698 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
13699}
13700
13701static void vmx_slot_disable_log_dirty(struct kvm *kvm,
13702 struct kvm_memory_slot *slot)
13703{
13704 kvm_mmu_slot_set_dirty(kvm, slot);
13705}
13706
13707static void vmx_flush_log_dirty(struct kvm *kvm)
13708{
13709 kvm_flush_pml_buffers(kvm);
13710}
13711
Bandan Dasc5f983f2017-05-05 15:25:14 -040013712static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
13713{
13714 struct vmcs12 *vmcs12;
13715 struct vcpu_vmx *vmx = to_vmx(vcpu);
13716 gpa_t gpa;
13717 struct page *page = NULL;
13718 u64 *pml_address;
13719
13720 if (is_guest_mode(vcpu)) {
13721 WARN_ON_ONCE(vmx->nested.pml_full);
13722
13723 /*
13724 * Check if PML is enabled for the nested guest.
13725 * Whether eptp bit 6 is set is already checked
13726 * as part of A/D emulation.
13727 */
13728 vmcs12 = get_vmcs12(vcpu);
13729 if (!nested_cpu_has_pml(vmcs12))
13730 return 0;
13731
Dan Carpenter47698862017-05-10 22:43:17 +030013732 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -040013733 vmx->nested.pml_full = true;
13734 return 1;
13735 }
13736
13737 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
13738
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020013739 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->pml_address);
13740 if (is_error_page(page))
Bandan Dasc5f983f2017-05-05 15:25:14 -040013741 return 0;
13742
13743 pml_address = kmap(page);
13744 pml_address[vmcs12->guest_pml_index--] = gpa;
13745 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020013746 kvm_release_page_clean(page);
Bandan Dasc5f983f2017-05-05 15:25:14 -040013747 }
13748
13749 return 0;
13750}
13751
Kai Huang843e4332015-01-28 10:54:28 +080013752static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
13753 struct kvm_memory_slot *memslot,
13754 gfn_t offset, unsigned long mask)
13755{
13756 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
13757}
13758
Paolo Bonzinicd39e112017-06-06 12:57:04 +020013759static void __pi_post_block(struct kvm_vcpu *vcpu)
13760{
13761 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
13762 struct pi_desc old, new;
13763 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +020013764
13765 do {
13766 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +020013767 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
13768 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +020013769
13770 dest = cpu_physical_id(vcpu->cpu);
13771
13772 if (x2apic_enabled())
13773 new.ndst = dest;
13774 else
13775 new.ndst = (dest << 8) & 0xFF00;
13776
Paolo Bonzinicd39e112017-06-06 12:57:04 +020013777 /* set 'NV' to 'notification vector' */
13778 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +020013779 } while (cmpxchg64(&pi_desc->control, old.control,
13780 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +020013781
Paolo Bonzini8b306e22017-06-06 12:57:05 +020013782 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
13783 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +020013784 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +020013785 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +020013786 vcpu->pre_pcpu = -1;
13787 }
13788}
13789
Feng Wuefc64402015-09-18 22:29:51 +080013790/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080013791 * This routine does the following things for vCPU which is going
13792 * to be blocked if VT-d PI is enabled.
13793 * - Store the vCPU to the wakeup list, so when interrupts happen
13794 * we can find the right vCPU to wake up.
13795 * - Change the Posted-interrupt descriptor as below:
13796 * 'NDST' <-- vcpu->pre_pcpu
13797 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
13798 * - If 'ON' is set during this process, which means at least one
13799 * interrupt is posted for this vCPU, we cannot block it, in
13800 * this case, return 1, otherwise, return 0.
13801 *
13802 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070013803static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080013804{
Feng Wubf9f6ac2015-09-18 22:29:55 +080013805 unsigned int dest;
13806 struct pi_desc old, new;
13807 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
13808
13809 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080013810 !irq_remapping_cap(IRQ_POSTING_CAP) ||
13811 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080013812 return 0;
13813
Paolo Bonzini8b306e22017-06-06 12:57:05 +020013814 WARN_ON(irqs_disabled());
13815 local_irq_disable();
13816 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
13817 vcpu->pre_pcpu = vcpu->cpu;
13818 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
13819 list_add_tail(&vcpu->blocked_vcpu_list,
13820 &per_cpu(blocked_vcpu_on_cpu,
13821 vcpu->pre_pcpu));
13822 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
13823 }
Feng Wubf9f6ac2015-09-18 22:29:55 +080013824
13825 do {
13826 old.control = new.control = pi_desc->control;
13827
Feng Wubf9f6ac2015-09-18 22:29:55 +080013828 WARN((pi_desc->sn == 1),
13829 "Warning: SN field of posted-interrupts "
13830 "is set before blocking\n");
13831
13832 /*
13833 * Since vCPU can be preempted during this process,
13834 * vcpu->cpu could be different with pre_pcpu, we
13835 * need to set pre_pcpu as the destination of wakeup
13836 * notification event, then we can find the right vCPU
13837 * to wakeup in wakeup handler if interrupts happen
13838 * when the vCPU is in blocked state.
13839 */
13840 dest = cpu_physical_id(vcpu->pre_pcpu);
13841
13842 if (x2apic_enabled())
13843 new.ndst = dest;
13844 else
13845 new.ndst = (dest << 8) & 0xFF00;
13846
13847 /* set 'NV' to 'wakeup vector' */
13848 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +020013849 } while (cmpxchg64(&pi_desc->control, old.control,
13850 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +080013851
Paolo Bonzini8b306e22017-06-06 12:57:05 +020013852 /* We should not block the vCPU if an interrupt is posted for it. */
13853 if (pi_test_on(pi_desc) == 1)
13854 __pi_post_block(vcpu);
13855
13856 local_irq_enable();
13857 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +080013858}
13859
Yunhong Jiangbc225122016-06-13 14:19:58 -070013860static int vmx_pre_block(struct kvm_vcpu *vcpu)
13861{
13862 if (pi_pre_block(vcpu))
13863 return 1;
13864
Yunhong Jiang64672c92016-06-13 14:19:59 -070013865 if (kvm_lapic_hv_timer_in_use(vcpu))
13866 kvm_lapic_switch_to_sw_timer(vcpu);
13867
Yunhong Jiangbc225122016-06-13 14:19:58 -070013868 return 0;
13869}
13870
13871static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080013872{
Paolo Bonzini8b306e22017-06-06 12:57:05 +020013873 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +080013874 return;
13875
Paolo Bonzini8b306e22017-06-06 12:57:05 +020013876 WARN_ON(irqs_disabled());
13877 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +020013878 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +020013879 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +080013880}
13881
Yunhong Jiangbc225122016-06-13 14:19:58 -070013882static void vmx_post_block(struct kvm_vcpu *vcpu)
13883{
Yunhong Jiang64672c92016-06-13 14:19:59 -070013884 if (kvm_x86_ops->set_hv_timer)
13885 kvm_lapic_switch_to_hv_timer(vcpu);
13886
Yunhong Jiangbc225122016-06-13 14:19:58 -070013887 pi_post_block(vcpu);
13888}
13889
Feng Wubf9f6ac2015-09-18 22:29:55 +080013890/*
Feng Wuefc64402015-09-18 22:29:51 +080013891 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
13892 *
13893 * @kvm: kvm
13894 * @host_irq: host irq of the interrupt
13895 * @guest_irq: gsi of the interrupt
13896 * @set: set or unset PI
13897 * returns 0 on success, < 0 on failure
13898 */
13899static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
13900 uint32_t guest_irq, bool set)
13901{
13902 struct kvm_kernel_irq_routing_entry *e;
13903 struct kvm_irq_routing_table *irq_rt;
13904 struct kvm_lapic_irq irq;
13905 struct kvm_vcpu *vcpu;
13906 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +010013907 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +080013908
13909 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080013910 !irq_remapping_cap(IRQ_POSTING_CAP) ||
13911 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080013912 return 0;
13913
13914 idx = srcu_read_lock(&kvm->irq_srcu);
13915 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +010013916 if (guest_irq >= irq_rt->nr_rt_entries ||
13917 hlist_empty(&irq_rt->map[guest_irq])) {
13918 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
13919 guest_irq, irq_rt->nr_rt_entries);
13920 goto out;
13921 }
Feng Wuefc64402015-09-18 22:29:51 +080013922
13923 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
13924 if (e->type != KVM_IRQ_ROUTING_MSI)
13925 continue;
13926 /*
13927 * VT-d PI cannot support posting multicast/broadcast
13928 * interrupts to a vCPU, we still use interrupt remapping
13929 * for these kind of interrupts.
13930 *
13931 * For lowest-priority interrupts, we only support
13932 * those with single CPU as the destination, e.g. user
13933 * configures the interrupts via /proc/irq or uses
13934 * irqbalance to make the interrupts single-CPU.
13935 *
13936 * We will support full lowest-priority interrupt later.
13937 */
13938
Radim Krčmář371313132016-07-12 22:09:27 +020013939 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080013940 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
13941 /*
13942 * Make sure the IRTE is in remapped mode if
13943 * we don't handle it in posted mode.
13944 */
13945 ret = irq_set_vcpu_affinity(host_irq, NULL);
13946 if (ret < 0) {
13947 printk(KERN_INFO
13948 "failed to back to remapped mode, irq: %u\n",
13949 host_irq);
13950 goto out;
13951 }
13952
Feng Wuefc64402015-09-18 22:29:51 +080013953 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080013954 }
Feng Wuefc64402015-09-18 22:29:51 +080013955
13956 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
13957 vcpu_info.vector = irq.vector;
13958
hu huajun2698d822018-04-11 15:16:40 +080013959 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080013960 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
13961
13962 if (set)
13963 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +080013964 else
Feng Wuefc64402015-09-18 22:29:51 +080013965 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +080013966
13967 if (ret < 0) {
13968 printk(KERN_INFO "%s: failed to update PI IRTE\n",
13969 __func__);
13970 goto out;
13971 }
13972 }
13973
13974 ret = 0;
13975out:
13976 srcu_read_unlock(&kvm->irq_srcu, idx);
13977 return ret;
13978}
13979
Ashok Rajc45dcc72016-06-22 14:59:56 +080013980static void vmx_setup_mce(struct kvm_vcpu *vcpu)
13981{
13982 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
13983 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
13984 FEATURE_CONTROL_LMCE;
13985 else
13986 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
13987 ~FEATURE_CONTROL_LMCE;
13988}
13989
Ladi Prosek72d7b372017-10-11 16:54:41 +020013990static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
13991{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020013992 /* we need a nested vmexit to enter SMM, postpone if run is pending */
13993 if (to_vmx(vcpu)->nested.nested_run_pending)
13994 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +020013995 return 1;
13996}
13997
Ladi Prosek0234bf82017-10-11 16:54:40 +020013998static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
13999{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020014000 struct vcpu_vmx *vmx = to_vmx(vcpu);
14001
14002 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
14003 if (vmx->nested.smm.guest_mode)
14004 nested_vmx_vmexit(vcpu, -1, 0, 0);
14005
14006 vmx->nested.smm.vmxon = vmx->nested.vmxon;
14007 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -070014008 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +020014009 return 0;
14010}
14011
14012static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, u64 smbase)
14013{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020014014 struct vcpu_vmx *vmx = to_vmx(vcpu);
14015 int ret;
14016
14017 if (vmx->nested.smm.vmxon) {
14018 vmx->nested.vmxon = true;
14019 vmx->nested.smm.vmxon = false;
14020 }
14021
14022 if (vmx->nested.smm.guest_mode) {
14023 vcpu->arch.hflags &= ~HF_SMM_MASK;
Sean Christophersona633e412018-09-26 09:23:47 -070014024 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020014025 vcpu->arch.hflags |= HF_SMM_MASK;
14026 if (ret)
14027 return ret;
14028
14029 vmx->nested.smm.guest_mode = false;
14030 }
Ladi Prosek0234bf82017-10-11 16:54:40 +020014031 return 0;
14032}
14033
Ladi Prosekcc3d9672017-10-17 16:02:39 +020014034static int enable_smi_window(struct kvm_vcpu *vcpu)
14035{
14036 return 0;
14037}
14038
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014039static int vmx_get_nested_state(struct kvm_vcpu *vcpu,
14040 struct kvm_nested_state __user *user_kvm_nested_state,
14041 u32 user_data_size)
14042{
14043 struct vcpu_vmx *vmx;
14044 struct vmcs12 *vmcs12;
14045 struct kvm_nested_state kvm_state = {
14046 .flags = 0,
14047 .format = 0,
14048 .size = sizeof(kvm_state),
14049 .vmx.vmxon_pa = -1ull,
14050 .vmx.vmcs_pa = -1ull,
14051 };
14052
14053 if (!vcpu)
14054 return kvm_state.size + 2 * VMCS12_SIZE;
14055
14056 vmx = to_vmx(vcpu);
14057 vmcs12 = get_vmcs12(vcpu);
14058 if (nested_vmx_allowed(vcpu) &&
14059 (vmx->nested.vmxon || vmx->nested.smm.vmxon)) {
14060 kvm_state.vmx.vmxon_pa = vmx->nested.vmxon_ptr;
14061 kvm_state.vmx.vmcs_pa = vmx->nested.current_vmptr;
14062
Paolo Bonzinifa58a9f2018-07-18 19:45:51 +020014063 if (vmx->nested.current_vmptr != -1ull) {
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014064 kvm_state.size += VMCS12_SIZE;
14065
Paolo Bonzinifa58a9f2018-07-18 19:45:51 +020014066 if (is_guest_mode(vcpu) &&
14067 nested_cpu_has_shadow_vmcs(vmcs12) &&
14068 vmcs12->vmcs_link_pointer != -1ull)
14069 kvm_state.size += VMCS12_SIZE;
14070 }
14071
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014072 if (vmx->nested.smm.vmxon)
14073 kvm_state.vmx.smm.flags |= KVM_STATE_NESTED_SMM_VMXON;
14074
14075 if (vmx->nested.smm.guest_mode)
14076 kvm_state.vmx.smm.flags |= KVM_STATE_NESTED_SMM_GUEST_MODE;
14077
14078 if (is_guest_mode(vcpu)) {
14079 kvm_state.flags |= KVM_STATE_NESTED_GUEST_MODE;
14080
14081 if (vmx->nested.nested_run_pending)
14082 kvm_state.flags |= KVM_STATE_NESTED_RUN_PENDING;
14083 }
14084 }
14085
14086 if (user_data_size < kvm_state.size)
14087 goto out;
14088
14089 if (copy_to_user(user_kvm_nested_state, &kvm_state, sizeof(kvm_state)))
14090 return -EFAULT;
14091
14092 if (vmx->nested.current_vmptr == -1ull)
14093 goto out;
14094
14095 /*
14096 * When running L2, the authoritative vmcs12 state is in the
14097 * vmcs02. When running L1, the authoritative vmcs12 state is
14098 * in the shadow vmcs linked to vmcs01, unless
14099 * sync_shadow_vmcs is set, in which case, the authoritative
14100 * vmcs12 state is in the vmcs12 already.
14101 */
14102 if (is_guest_mode(vcpu))
14103 sync_vmcs12(vcpu, vmcs12);
14104 else if (enable_shadow_vmcs && !vmx->nested.sync_shadow_vmcs)
14105 copy_shadow_to_vmcs12(vmx);
14106
14107 if (copy_to_user(user_kvm_nested_state->data, vmcs12, sizeof(*vmcs12)))
14108 return -EFAULT;
14109
Paolo Bonzinifa58a9f2018-07-18 19:45:51 +020014110 if (nested_cpu_has_shadow_vmcs(vmcs12) &&
14111 vmcs12->vmcs_link_pointer != -1ull) {
14112 if (copy_to_user(user_kvm_nested_state->data + VMCS12_SIZE,
14113 get_shadow_vmcs12(vcpu), sizeof(*vmcs12)))
14114 return -EFAULT;
14115 }
14116
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014117out:
14118 return kvm_state.size;
14119}
14120
14121static int vmx_set_nested_state(struct kvm_vcpu *vcpu,
14122 struct kvm_nested_state __user *user_kvm_nested_state,
14123 struct kvm_nested_state *kvm_state)
14124{
14125 struct vcpu_vmx *vmx = to_vmx(vcpu);
14126 struct vmcs12 *vmcs12;
14127 u32 exit_qual;
14128 int ret;
14129
14130 if (kvm_state->format != 0)
14131 return -EINVAL;
14132
14133 if (!nested_vmx_allowed(vcpu))
14134 return kvm_state->vmx.vmxon_pa == -1ull ? 0 : -EINVAL;
14135
14136 if (kvm_state->vmx.vmxon_pa == -1ull) {
14137 if (kvm_state->vmx.smm.flags)
14138 return -EINVAL;
14139
14140 if (kvm_state->vmx.vmcs_pa != -1ull)
14141 return -EINVAL;
14142
14143 vmx_leave_nested(vcpu);
14144 return 0;
14145 }
14146
14147 if (!page_address_valid(vcpu, kvm_state->vmx.vmxon_pa))
14148 return -EINVAL;
14149
14150 if (kvm_state->size < sizeof(kvm_state) + sizeof(*vmcs12))
14151 return -EINVAL;
14152
14153 if (kvm_state->vmx.vmcs_pa == kvm_state->vmx.vmxon_pa ||
14154 !page_address_valid(vcpu, kvm_state->vmx.vmcs_pa))
14155 return -EINVAL;
14156
14157 if ((kvm_state->vmx.smm.flags & KVM_STATE_NESTED_SMM_GUEST_MODE) &&
14158 (kvm_state->flags & KVM_STATE_NESTED_GUEST_MODE))
14159 return -EINVAL;
14160
14161 if (kvm_state->vmx.smm.flags &
14162 ~(KVM_STATE_NESTED_SMM_GUEST_MODE | KVM_STATE_NESTED_SMM_VMXON))
14163 return -EINVAL;
14164
Paolo Bonzini5bea5122018-09-18 15:19:17 +020014165 /*
14166 * SMM temporarily disables VMX, so we cannot be in guest mode,
14167 * nor can VMLAUNCH/VMRESUME be pending. Outside SMM, SMM flags
14168 * must be zero.
14169 */
14170 if (is_smm(vcpu) ? kvm_state->flags : kvm_state->vmx.smm.flags)
14171 return -EINVAL;
14172
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014173 if ((kvm_state->vmx.smm.flags & KVM_STATE_NESTED_SMM_GUEST_MODE) &&
14174 !(kvm_state->vmx.smm.flags & KVM_STATE_NESTED_SMM_VMXON))
14175 return -EINVAL;
14176
14177 vmx_leave_nested(vcpu);
14178 if (kvm_state->vmx.vmxon_pa == -1ull)
14179 return 0;
14180
14181 vmx->nested.vmxon_ptr = kvm_state->vmx.vmxon_pa;
14182 ret = enter_vmx_operation(vcpu);
14183 if (ret)
14184 return ret;
14185
14186 set_current_vmptr(vmx, kvm_state->vmx.vmcs_pa);
14187
14188 if (kvm_state->vmx.smm.flags & KVM_STATE_NESTED_SMM_VMXON) {
14189 vmx->nested.smm.vmxon = true;
14190 vmx->nested.vmxon = false;
14191
14192 if (kvm_state->vmx.smm.flags & KVM_STATE_NESTED_SMM_GUEST_MODE)
14193 vmx->nested.smm.guest_mode = true;
14194 }
14195
14196 vmcs12 = get_vmcs12(vcpu);
14197 if (copy_from_user(vmcs12, user_kvm_nested_state->data, sizeof(*vmcs12)))
14198 return -EFAULT;
14199
Liran Alon392b2f22018-06-23 02:35:01 +030014200 if (vmcs12->hdr.revision_id != VMCS12_REVISION)
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014201 return -EINVAL;
14202
14203 if (!(kvm_state->flags & KVM_STATE_NESTED_GUEST_MODE))
14204 return 0;
14205
14206 vmx->nested.nested_run_pending =
14207 !!(kvm_state->flags & KVM_STATE_NESTED_RUN_PENDING);
14208
Paolo Bonzinifa58a9f2018-07-18 19:45:51 +020014209 if (nested_cpu_has_shadow_vmcs(vmcs12) &&
14210 vmcs12->vmcs_link_pointer != -1ull) {
14211 struct vmcs12 *shadow_vmcs12 = get_shadow_vmcs12(vcpu);
14212 if (kvm_state->size < sizeof(kvm_state) + 2 * sizeof(*vmcs12))
14213 return -EINVAL;
14214
14215 if (copy_from_user(shadow_vmcs12,
14216 user_kvm_nested_state->data + VMCS12_SIZE,
14217 sizeof(*vmcs12)))
14218 return -EFAULT;
14219
14220 if (shadow_vmcs12->hdr.revision_id != VMCS12_REVISION ||
14221 !shadow_vmcs12->hdr.shadow_vmcs)
14222 return -EINVAL;
14223 }
14224
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014225 if (check_vmentry_prereqs(vcpu, vmcs12) ||
14226 check_vmentry_postreqs(vcpu, vmcs12, &exit_qual))
14227 return -EINVAL;
14228
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014229 vmx->nested.dirty_vmcs12 = true;
Sean Christophersona633e412018-09-26 09:23:47 -070014230 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014231 if (ret)
14232 return -EINVAL;
14233
14234 return 0;
14235}
14236
Kees Cook404f6aa2016-08-08 16:29:06 -070014237static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080014238 .cpu_has_kvm_support = cpu_has_kvm_support,
14239 .disabled_by_bios = vmx_disabled_by_bios,
14240 .hardware_setup = hardware_setup,
14241 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030014242 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014243 .hardware_enable = hardware_enable,
14244 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080014245 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +020014246 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014247
Wanpeng Lib31c1142018-03-12 04:53:04 -070014248 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -070014249 .vm_alloc = vmx_vm_alloc,
14250 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -070014251
Avi Kivity6aa8b732006-12-10 02:21:36 -080014252 .vcpu_create = vmx_create_vcpu,
14253 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030014254 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014255
Sean Christopherson6d6095b2018-07-23 12:32:44 -070014256 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014257 .vcpu_load = vmx_vcpu_load,
14258 .vcpu_put = vmx_vcpu_put,
14259
Paolo Bonzinia96036b2015-11-10 11:55:36 +010014260 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -060014261 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014262 .get_msr = vmx_get_msr,
14263 .set_msr = vmx_set_msr,
14264 .get_segment_base = vmx_get_segment_base,
14265 .get_segment = vmx_get_segment,
14266 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020014267 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014268 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020014269 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020014270 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030014271 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014272 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014273 .set_cr3 = vmx_set_cr3,
14274 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014275 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014276 .get_idt = vmx_get_idt,
14277 .set_idt = vmx_set_idt,
14278 .get_gdt = vmx_get_gdt,
14279 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010014280 .get_dr6 = vmx_get_dr6,
14281 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030014282 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010014283 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030014284 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014285 .get_rflags = vmx_get_rflags,
14286 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080014287
Avi Kivity6aa8b732006-12-10 02:21:36 -080014288 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -070014289 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014290
Avi Kivity6aa8b732006-12-10 02:21:36 -080014291 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020014292 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014293 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040014294 .set_interrupt_shadow = vmx_set_interrupt_shadow,
14295 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020014296 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030014297 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030014298 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020014299 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030014300 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020014301 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030014302 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010014303 .get_nmi_mask = vmx_get_nmi_mask,
14304 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030014305 .enable_nmi_window = enable_nmi_window,
14306 .enable_irq_window = enable_irq_window,
14307 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -040014308 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080014309 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030014310 .get_enable_apicv = vmx_get_enable_apicv,
14311 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080014312 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +010014313 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +080014314 .hwapic_irr_update = vmx_hwapic_irr_update,
14315 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +030014316 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +080014317 .sync_pir_to_irr = vmx_sync_pir_to_irr,
14318 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030014319
Izik Eiduscbc94022007-10-25 00:29:55 +020014320 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -070014321 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080014322 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080014323 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030014324
Avi Kivity586f9602010-11-18 13:09:54 +020014325 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020014326
Sheng Yang17cc3932010-01-05 19:02:27 +080014327 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080014328
14329 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080014330
14331 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000014332 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020014333
14334 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080014335
14336 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100014337
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020014338 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100014339 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020014340
14341 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020014342
14343 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080014344 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000014345 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080014346 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +020014347 .umip_emulated = vmx_umip_emulated,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010014348
14349 .check_nested_events = vmx_check_nested_events,
Sean Christophersond264ee02018-08-27 15:21:12 -070014350 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020014351
14352 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080014353
14354 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
14355 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
14356 .flush_log_dirty = vmx_flush_log_dirty,
14357 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -040014358 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +020014359
Feng Wubf9f6ac2015-09-18 22:29:55 +080014360 .pre_block = vmx_pre_block,
14361 .post_block = vmx_post_block,
14362
Wei Huang25462f72015-06-19 15:45:05 +020014363 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080014364
14365 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070014366
14367#ifdef CONFIG_X86_64
14368 .set_hv_timer = vmx_set_hv_timer,
14369 .cancel_hv_timer = vmx_cancel_hv_timer,
14370#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080014371
14372 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +020014373
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014374 .get_nested_state = vmx_get_nested_state,
14375 .set_nested_state = vmx_set_nested_state,
Paolo Bonzini7f7f1ba2018-07-18 18:49:01 +020014376 .get_vmcs12_pages = nested_get_vmcs12_pages,
14377
Ladi Prosek72d7b372017-10-11 16:54:41 +020014378 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +020014379 .pre_enter_smm = vmx_pre_enter_smm,
14380 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +020014381 .enable_smi_window = enable_smi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014382};
14383
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +020014384static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +020014385{
14386 if (vmx_l1d_flush_pages) {
14387 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
14388 vmx_l1d_flush_pages = NULL;
14389 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +020014390 /* Restore state so sysfs ignores VMX */
14391 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +020014392}
14393
Thomas Gleixnera7b90202018-07-13 16:23:18 +020014394static void vmx_exit(void)
14395{
14396#ifdef CONFIG_KEXEC_CORE
14397 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
14398 synchronize_rcu();
14399#endif
14400
14401 kvm_exit();
14402
14403#if IS_ENABLED(CONFIG_HYPERV)
14404 if (static_branch_unlikely(&enable_evmcs)) {
14405 int cpu;
14406 struct hv_vp_assist_page *vp_ap;
14407 /*
14408 * Reset everything to support using non-enlightened VMCS
14409 * access later (e.g. when we reload the module with
14410 * enlightened_vmcs=0)
14411 */
14412 for_each_online_cpu(cpu) {
14413 vp_ap = hv_get_vp_assist_page(cpu);
14414
14415 if (!vp_ap)
14416 continue;
14417
14418 vp_ap->current_nested_vmcs = 0;
14419 vp_ap->enlighten_vmentry = 0;
14420 }
14421
14422 static_branch_disable(&enable_evmcs);
14423 }
14424#endif
14425 vmx_cleanup_l1d_flush();
14426}
14427module_exit(vmx_exit);
14428
Avi Kivity6aa8b732006-12-10 02:21:36 -080014429static int __init vmx_init(void)
14430{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010014431 int r;
14432
14433#if IS_ENABLED(CONFIG_HYPERV)
14434 /*
14435 * Enlightened VMCS usage should be recommended and the host needs
14436 * to support eVMCS v1 or above. We can also disable eVMCS support
14437 * with module parameter.
14438 */
14439 if (enlightened_vmcs &&
14440 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
14441 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
14442 KVM_EVMCS_VERSION) {
14443 int cpu;
14444
14445 /* Check that we have assist pages on all online CPUs */
14446 for_each_online_cpu(cpu) {
14447 if (!hv_get_vp_assist_page(cpu)) {
14448 enlightened_vmcs = false;
14449 break;
14450 }
14451 }
14452
14453 if (enlightened_vmcs) {
14454 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
14455 static_branch_enable(&enable_evmcs);
14456 }
14457 } else {
14458 enlightened_vmcs = false;
14459 }
14460#endif
14461
14462 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +020014463 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030014464 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080014465 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080014466
Thomas Gleixnera7b90202018-07-13 16:23:18 +020014467 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +020014468 * Must be called after kvm_init() so enable_ept is properly set
14469 * up. Hand the parameter mitigation value in which was stored in
14470 * the pre module init parser. If no parameter was given, it will
14471 * contain 'auto' which will be turned into the default 'cond'
14472 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +020014473 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +020014474 if (boot_cpu_has(X86_BUG_L1TF)) {
14475 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
14476 if (r) {
14477 vmx_exit();
14478 return r;
14479 }
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +020014480 }
14481
Dave Young2965faa2015-09-09 15:38:55 -070014482#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080014483 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
14484 crash_vmclear_local_loaded_vmcss);
14485#endif
Jim Mattson21ebf532018-05-01 15:40:28 -070014486 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +080014487
He, Qingfdef3ad2007-04-30 09:45:24 +030014488 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080014489}
Thomas Gleixnera7b90202018-07-13 16:23:18 +020014490module_init(vmx_init);