blob: 04e5498929c3ef68b84ced5363b43a000d9ab588 [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
Christian Königa9f87f62017-03-30 14:03:59 +020035#include <linux/rbtree.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040036#include <linux/hashtable.h>
Chris Wilsonf54d1862016-10-25 13:00:45 +010037#include <linux/dma-fence.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040038
Masahiro Yamada248a1d62017-04-24 13:50:21 +090039#include <drm/ttm/ttm_bo_api.h>
40#include <drm/ttm/ttm_bo_driver.h>
41#include <drm/ttm/ttm_placement.h>
42#include <drm/ttm/ttm_module.h>
43#include <drm/ttm/ttm_execbuf_util.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040044
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Lucas Stach1b1f42d2017-12-06 17:49:39 +010048#include <drm/gpu_scheduler.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040049
Andres Rodriguez78c16832017-02-02 00:38:22 -050050#include <kgd_kfd_interface.h>
Rex Zhuc79563a2017-09-29 15:58:19 +080051#include "dm_pp_interface.h"
52#include "kgd_pp_interface.h"
Andres Rodriguez78c16832017-02-02 00:38:22 -050053
yanyang15fc3aee2015-05-22 14:39:35 -040054#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040055#include "amdgpu_mode.h"
56#include "amdgpu_ih.h"
57#include "amdgpu_irq.h"
58#include "amdgpu_ucode.h"
Flora Cuic632d792016-08-02 11:32:41 +080059#include "amdgpu_ttm.h"
Huang Rui0e5ca0d2017-03-03 18:37:23 -050060#include "amdgpu_psp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040061#include "amdgpu_gds.h"
Christian König56113502016-09-28 12:36:44 +020062#include "amdgpu_sync.h"
Christian König78023012016-09-28 15:33:18 +020063#include "amdgpu_ring.h"
Christian König073440d2016-09-28 15:41:50 +020064#include "amdgpu_vm.h"
Alex Deuchercf0978812016-10-07 11:40:09 -040065#include "amdgpu_dpm.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040066#include "amdgpu_acp.h"
Leo Liu4df654d2017-01-02 10:07:33 -050067#include "amdgpu_uvd.h"
Leo Liu5e568172017-01-10 11:02:58 -050068#include "amdgpu_vce.h"
Leo Liu95aa13f2017-05-11 16:27:33 -040069#include "amdgpu_vcn.h"
Christian König9a189992017-09-12 14:29:07 -040070#include "amdgpu_mn.h"
Harry Wentland45622362017-09-12 15:58:20 -040071#include "amdgpu_dm.h"
Monk Liuceeb50e2016-09-19 12:13:58 +080072#include "amdgpu_virt.h"
Christian König3490bdb2017-07-06 22:02:41 +020073#include "amdgpu_gart.h"
Alex Deucher75758252017-12-14 15:23:14 -050074#include "amdgpu_debugfs.h"
Rex Zhuc79563a2017-09-29 15:58:19 +080075
Alex Deucher97b2e202015-04-20 16:51:00 -040076/*
77 * Modules parameters.
78 */
79extern int amdgpu_modeset;
80extern int amdgpu_vram_limit;
John Brooks218b5dc2017-06-27 22:33:17 -040081extern int amdgpu_vis_vram_limit;
Alex Deucher83e74db2017-08-21 11:58:25 -040082extern int amdgpu_gart_size;
Christian König36d38372017-07-07 13:17:45 +020083extern int amdgpu_gtt_size;
Marek Olšák95844d22016-08-17 23:49:27 +020084extern int amdgpu_moverate;
Alex Deucher97b2e202015-04-20 16:51:00 -040085extern int amdgpu_benchmarking;
86extern int amdgpu_testing;
87extern int amdgpu_audio;
88extern int amdgpu_disp_priority;
89extern int amdgpu_hw_i2c;
90extern int amdgpu_pcie_gen2;
91extern int amdgpu_msi;
92extern int amdgpu_lockup_timeout;
93extern int amdgpu_dpm;
Huang Ruie635ee02016-11-01 15:35:38 +080094extern int amdgpu_fw_load_type;
Alex Deucher97b2e202015-04-20 16:51:00 -040095extern int amdgpu_aspm;
96extern int amdgpu_runtime_pm;
Rex Zhu0b693f02017-09-19 14:36:08 +080097extern uint amdgpu_ip_block_mask;
Alex Deucher97b2e202015-04-20 16:51:00 -040098extern int amdgpu_bapm;
99extern int amdgpu_deep_color;
100extern int amdgpu_vm_size;
101extern int amdgpu_vm_block_size;
Roger Hed07f14b2017-08-15 16:05:59 +0800102extern int amdgpu_vm_fragment_size;
Christian Königd9c13152015-09-28 12:31:26 +0200103extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +0200104extern int amdgpu_vm_debug;
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400105extern int amdgpu_vm_update_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400106extern int amdgpu_dc;
Harry Wentland02e749d2017-09-12 20:02:11 -0400107extern int amdgpu_dc_log;
Jammy Zhou1333f722015-07-30 16:36:58 +0800108extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +0800109extern int amdgpu_sched_hw_submission;
Rex Zhu3ca67302016-11-02 13:38:37 +0800110extern int amdgpu_no_evict;
111extern int amdgpu_direct_gma_size;
Rex Zhu0b693f02017-09-19 14:36:08 +0800112extern uint amdgpu_pcie_gen_cap;
113extern uint amdgpu_pcie_lane_cap;
114extern uint amdgpu_cg_mask;
115extern uint amdgpu_pg_mask;
116extern uint amdgpu_sdma_phase_quantum;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200117extern char *amdgpu_disable_cu;
Emily Deng9accf2f2016-08-10 16:01:25 +0800118extern char *amdgpu_virtual_display;
Rex Zhu0b693f02017-09-19 14:36:08 +0800119extern uint amdgpu_pp_feature_mask;
Christian König6a7f76e2016-08-24 15:51:49 +0200120extern int amdgpu_vram_page_split;
Alex Deucherbce23e02017-03-28 12:52:08 -0400121extern int amdgpu_ngg;
122extern int amdgpu_prim_buf_per_se;
123extern int amdgpu_pos_buf_per_se;
124extern int amdgpu_cntl_sb_buf_per_se;
125extern int amdgpu_param_buf_per_se;
Monk Liu65781c72017-05-11 13:36:44 +0800126extern int amdgpu_job_hang_limit;
Hawking Zhange8835e02017-05-26 14:40:36 +0800127extern int amdgpu_lbpw;
Andres Rodriguez4a75aef2017-09-26 12:22:46 -0400128extern int amdgpu_compute_multipipe;
Andrey Grodzovskydcebf022017-12-12 14:09:30 -0500129extern int amdgpu_gpu_recovery;
Alex Deucher97b2e202015-04-20 16:51:00 -0400130
Felix Kuehling6dd13092017-06-05 18:53:55 +0900131#ifdef CONFIG_DRM_AMDGPU_SI
132extern int amdgpu_si_support;
133#endif
Felix Kuehling7df28982017-06-05 18:43:27 +0900134#ifdef CONFIG_DRM_AMDGPU_CIK
135extern int amdgpu_cik_support;
136#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400137
Chunming Zhou55ed8caf2017-04-21 16:40:00 +0800138#define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
Chunming Zhou4b559c92015-07-21 15:53:04 +0800139#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -0400140#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
141#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
142/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
143#define AMDGPU_IB_POOL_SIZE 16
144#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
145#define AMDGPUFB_CONN_LIMIT 4
Alex Deuchera5bde2f2016-09-23 16:23:41 -0400146#define AMDGPU_BIOS_NUM_SCRATCH 16
Alex Deucher97b2e202015-04-20 16:51:00 -0400147
Jammy Zhou36f523a2015-09-01 12:54:27 +0800148/* max number of IP instances */
149#define AMDGPU_MAX_SDMA_INSTANCES 2
150
Alex Deucher97b2e202015-04-20 16:51:00 -0400151/* hard reset data */
152#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
153
154/* reset flags */
155#define AMDGPU_RESET_GFX (1 << 0)
156#define AMDGPU_RESET_COMPUTE (1 << 1)
157#define AMDGPU_RESET_DMA (1 << 2)
158#define AMDGPU_RESET_CP (1 << 3)
159#define AMDGPU_RESET_GRBM (1 << 4)
160#define AMDGPU_RESET_DMA1 (1 << 5)
161#define AMDGPU_RESET_RLC (1 << 6)
162#define AMDGPU_RESET_SEM (1 << 7)
163#define AMDGPU_RESET_IH (1 << 8)
164#define AMDGPU_RESET_VMC (1 << 9)
165#define AMDGPU_RESET_MC (1 << 10)
166#define AMDGPU_RESET_DISPLAY (1 << 11)
167#define AMDGPU_RESET_UVD (1 << 12)
168#define AMDGPU_RESET_VCE (1 << 13)
169#define AMDGPU_RESET_VCE1 (1 << 14)
170
Alex Deucher97b2e202015-04-20 16:51:00 -0400171/* GFX current status */
172#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
173#define AMDGPU_GFX_SAFE_MODE 0x00000001L
174#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
175#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
176#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
177
178/* max cursor sizes (in pixels) */
179#define CIK_CURSOR_WIDTH 128
180#define CIK_CURSOR_HEIGHT 128
181
Monk Liu57406822017-10-25 16:37:02 +0800182/* GPU RESET flags */
183#define AMDGPU_RESET_INFO_VRAM_LOST (1 << 0)
184#define AMDGPU_RESET_INFO_FULLRESET (1 << 1)
185
Alex Deucher97b2e202015-04-20 16:51:00 -0400186struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400187struct amdgpu_ib;
Alex Deucher97b2e202015-04-20 16:51:00 -0400188struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800189struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400190struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400191struct amdgpu_fpriv;
Christian König9cca0b82017-09-06 16:15:28 +0200192struct amdgpu_bo_va_mapping;
Alex Deucher97b2e202015-04-20 16:51:00 -0400193
194enum amdgpu_cp_irq {
195 AMDGPU_CP_IRQ_GFX_EOP = 0,
196 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
197 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
198 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
199 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
200 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
201 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
202 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
203 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
204
205 AMDGPU_CP_IRQ_LAST
206};
207
208enum amdgpu_sdma_irq {
209 AMDGPU_SDMA_IRQ_TRAP0 = 0,
210 AMDGPU_SDMA_IRQ_TRAP1,
211
212 AMDGPU_SDMA_IRQ_LAST
213};
214
215enum amdgpu_thermal_irq {
216 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
217 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
218
219 AMDGPU_THERMAL_IRQ_LAST
220};
221
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800222enum amdgpu_kiq_irq {
223 AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
224 AMDGPU_CP_KIQ_IRQ_LAST
225};
226
Alex Deucher2990a1f2017-12-15 16:18:00 -0500227int amdgpu_device_ip_set_clockgating_state(struct amdgpu_device *adev,
228 enum amd_ip_block_type block_type,
229 enum amd_clockgating_state state);
230int amdgpu_device_ip_set_powergating_state(struct amdgpu_device *adev,
231 enum amd_ip_block_type block_type,
232 enum amd_powergating_state state);
233void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
234 u32 *flags);
235int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
236 enum amd_ip_block_type block_type);
237bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
238 enum amd_ip_block_type block_type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400239
Alex Deuchera1255102016-10-13 17:41:13 -0400240#define AMDGPU_MAX_IP_NUM 16
241
242struct amdgpu_ip_block_status {
243 bool valid;
244 bool sw;
245 bool hw;
246 bool late_initialized;
247 bool hang;
248};
249
Alex Deucher97b2e202015-04-20 16:51:00 -0400250struct amdgpu_ip_block_version {
Alex Deuchera1255102016-10-13 17:41:13 -0400251 const enum amd_ip_block_type type;
252 const u32 major;
253 const u32 minor;
254 const u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400255 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400256};
257
Alex Deuchera1255102016-10-13 17:41:13 -0400258struct amdgpu_ip_block {
259 struct amdgpu_ip_block_status status;
260 const struct amdgpu_ip_block_version *version;
261};
262
Alex Deucher2990a1f2017-12-15 16:18:00 -0500263int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
264 enum amd_ip_block_type type,
265 u32 major, u32 minor);
Alex Deucher97b2e202015-04-20 16:51:00 -0400266
Alex Deucher2990a1f2017-12-15 16:18:00 -0500267struct amdgpu_ip_block *
268amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
269 enum amd_ip_block_type type);
Alex Deuchera1255102016-10-13 17:41:13 -0400270
Alex Deucher2990a1f2017-12-15 16:18:00 -0500271int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
272 const struct amdgpu_ip_block_version *ip_block_version);
Alex Deucher97b2e202015-04-20 16:51:00 -0400273
274/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
275struct amdgpu_buffer_funcs {
276 /* maximum bytes in a single operation */
277 uint32_t copy_max_bytes;
278
279 /* number of dw to reserve per operation */
280 unsigned copy_num_dw;
281
282 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800283 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400284 /* src addr in bytes */
285 uint64_t src_offset,
286 /* dst addr in bytes */
287 uint64_t dst_offset,
288 /* number of byte to transfer */
289 uint32_t byte_count);
290
291 /* maximum bytes in a single operation */
292 uint32_t fill_max_bytes;
293
294 /* number of dw to reserve per operation */
295 unsigned fill_num_dw;
296
297 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800298 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400299 /* value to write to memory */
300 uint32_t src_data,
301 /* dst addr in bytes */
302 uint64_t dst_offset,
303 /* number of byte to fill */
304 uint32_t byte_count);
305};
306
307/* provided by hw blocks that can write ptes, e.g., sdma */
308struct amdgpu_vm_pte_funcs {
Yong Zhaoe6d92192017-09-19 12:58:15 -0400309 /* number of dw to reserve per operation */
310 unsigned copy_pte_num_dw;
311
Alex Deucher97b2e202015-04-20 16:51:00 -0400312 /* copy pte entries from GART */
313 void (*copy_pte)(struct amdgpu_ib *ib,
314 uint64_t pe, uint64_t src,
315 unsigned count);
Yong Zhaoe6d92192017-09-19 12:58:15 -0400316
Alex Deucher97b2e202015-04-20 16:51:00 -0400317 /* write pte one entry at a time with addr mapping */
Christian Königde9ea7b2016-08-12 11:33:30 +0200318 void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
319 uint64_t value, unsigned count,
320 uint32_t incr);
Yong Zhao7bdc53f2017-09-15 18:20:37 -0400321
322 /* maximum nums of PTEs/PDEs in a single operation */
323 uint32_t set_max_nums_pte_pde;
324
325 /* number of dw to reserve per operation */
326 unsigned set_pte_pde_num_dw;
327
Alex Deucher97b2e202015-04-20 16:51:00 -0400328 /* for linear pte/pde updates without addr mapping */
329 void (*set_pte_pde)(struct amdgpu_ib *ib,
330 uint64_t pe,
331 uint64_t addr, unsigned count,
Chunming Zhou6b777602016-09-21 16:19:19 +0800332 uint32_t incr, uint64_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400333};
334
335/* provided by the gmc block */
336struct amdgpu_gart_funcs {
337 /* flush the vm tlb via mmio */
338 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
339 uint32_t vmid);
340 /* write pte/pde updates using the cpu */
341 int (*set_pte_pde)(struct amdgpu_device *adev,
342 void *cpu_pt_addr, /* cpu addr of page table */
343 uint32_t gpu_page_idx, /* pte/pde to update */
344 uint64_t addr, /* addr to write into pte/pde */
Chunming Zhou6b777602016-09-21 16:19:19 +0800345 uint64_t flags); /* access flags */
Christian König284710f2017-01-30 11:09:31 +0100346 /* enable/disable PRT support */
347 void (*set_prt)(struct amdgpu_device *adev, bool enable);
Alex Xie54635452017-02-14 12:22:57 -0500348 /* set pte flags based per asic */
349 uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
350 uint32_t flags);
Christian Königb1166322017-05-12 15:39:39 +0200351 /* get the pde for a given mc addr */
Christian König3de676d2017-11-29 13:27:26 +0100352 void (*get_vm_pde)(struct amdgpu_device *adev, int level,
353 u64 *dst, u64 *flags);
Christian König03f89fe2017-04-04 16:07:45 +0200354 uint32_t (*get_invalidate_req)(unsigned int vm_id);
Alex Xiee60f8db2017-03-09 11:36:26 -0500355};
356
Alex Deucher97b2e202015-04-20 16:51:00 -0400357/* provided by the ih block */
358struct amdgpu_ih_funcs {
359 /* ring read/write ptr handling, called from interrupt context */
360 u32 (*get_wptr)(struct amdgpu_device *adev);
Felix Kuehling00ecd8a2017-08-26 02:40:45 -0400361 bool (*prescreen_iv)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400362 void (*decode_iv)(struct amdgpu_device *adev,
363 struct amdgpu_iv_entry *entry);
364 void (*set_rptr)(struct amdgpu_device *adev);
365};
366
Alex Deucher97b2e202015-04-20 16:51:00 -0400367/*
368 * BIOS.
369 */
370bool amdgpu_get_bios(struct amdgpu_device *adev);
371bool amdgpu_read_bios(struct amdgpu_device *adev);
372
373/*
374 * Dummy page
375 */
376struct amdgpu_dummy_page {
377 struct page *page;
378 dma_addr_t addr;
379};
Alex Deucher97b2e202015-04-20 16:51:00 -0400380
381/*
382 * Clocks
383 */
384
385#define AMDGPU_MAX_PPLL 3
386
387struct amdgpu_clock {
388 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
389 struct amdgpu_pll spll;
390 struct amdgpu_pll mpll;
391 /* 10 Khz units */
392 uint32_t default_mclk;
393 uint32_t default_sclk;
394 uint32_t default_dispclk;
395 uint32_t current_dispclk;
396 uint32_t dp_extclk;
397 uint32_t max_pixel_clock;
398};
399
400/*
Christian König9124a392017-07-21 00:16:21 +0200401 * GEM.
Alex Deucher97b2e202015-04-20 16:51:00 -0400402 */
Alex Deucher97b2e202015-04-20 16:51:00 -0400403
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800404#define AMDGPU_GEM_DOMAIN_MAX 0x3
Alex Deucher97b2e202015-04-20 16:51:00 -0400405#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
406
407void amdgpu_gem_object_free(struct drm_gem_object *obj);
408int amdgpu_gem_object_open(struct drm_gem_object *obj,
409 struct drm_file *file_priv);
410void amdgpu_gem_object_close(struct drm_gem_object *obj,
411 struct drm_file *file_priv);
412unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
413struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
Christian König4d9c5142016-05-03 18:46:19 +0200414struct drm_gem_object *
415amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
416 struct dma_buf_attachment *attach,
417 struct sg_table *sg);
Alex Deucher97b2e202015-04-20 16:51:00 -0400418struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
419 struct drm_gem_object *gobj,
420 int flags);
421int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
422void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
423struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
424void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
425void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Samuel Lidfced2e2017-08-22 15:25:33 -0400426int amdgpu_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Alex Deucher97b2e202015-04-20 16:51:00 -0400427
428/* sub-allocation manager, it has to be protected by another lock.
429 * By conception this is an helper for other part of the driver
430 * like the indirect buffer or semaphore, which both have their
431 * locking.
432 *
433 * Principe is simple, we keep a list of sub allocation in offset
434 * order (first entry has offset == 0, last entry has the highest
435 * offset).
436 *
437 * When allocating new object we first check if there is room at
438 * the end total_size - (last_object_offset + last_object_size) >=
439 * alloc_size. If so we allocate new object there.
440 *
441 * When there is not enough room at the end, we start waiting for
442 * each sub object until we reach object_offset+object_size >=
443 * alloc_size, this object then become the sub object we return.
444 *
445 * Alignment can't be bigger than page size.
446 *
447 * Hole are not considered for allocation to keep things simple.
448 * Assumption is that there won't be hole (all object on same
449 * alignment).
450 */
Christian König6ba60b82016-03-11 14:50:08 +0100451
452#define AMDGPU_SA_NUM_FENCE_LISTS 32
453
Alex Deucher97b2e202015-04-20 16:51:00 -0400454struct amdgpu_sa_manager {
455 wait_queue_head_t wq;
456 struct amdgpu_bo *bo;
457 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100458 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400459 struct list_head olist;
460 unsigned size;
461 uint64_t gpu_addr;
462 void *cpu_ptr;
463 uint32_t domain;
464 uint32_t align;
465};
466
Alex Deucher97b2e202015-04-20 16:51:00 -0400467/* sub-allocation buffer */
468struct amdgpu_sa_bo {
469 struct list_head olist;
470 struct list_head flist;
471 struct amdgpu_sa_manager *manager;
472 unsigned soffset;
473 unsigned eoffset;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100474 struct dma_fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400475};
476
477/*
478 * GEM objects.
479 */
Christian König418aa0c2016-02-15 16:59:57 +0100480void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400481int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
Christian Könige1eb899b42017-08-25 09:14:43 +0200482 int alignment, u32 initial_domain,
483 u64 flags, bool kernel,
484 struct reservation_object *resv,
485 struct drm_gem_object **obj);
Alex Deucher97b2e202015-04-20 16:51:00 -0400486
487int amdgpu_mode_dumb_create(struct drm_file *file_priv,
488 struct drm_device *dev,
489 struct drm_mode_create_dumb *args);
490int amdgpu_mode_dumb_mmap(struct drm_file *filp,
491 struct drm_device *dev,
492 uint32_t handle, uint64_t *offset_p);
Rex Zhud573de22016-05-12 13:27:28 +0800493int amdgpu_fence_slab_init(void);
494void amdgpu_fence_slab_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400495
496/*
Alex Xiee60f8db2017-03-09 11:36:26 -0500497 * VMHUB structures, functions & helpers
498 */
499struct amdgpu_vmhub {
500 uint32_t ctx0_ptb_addr_lo32;
501 uint32_t ctx0_ptb_addr_hi32;
502 uint32_t vm_inv_eng0_req;
503 uint32_t vm_inv_eng0_ack;
504 uint32_t vm_context0_cntl;
505 uint32_t vm_l2_pro_fault_status;
506 uint32_t vm_l2_pro_fault_cntl;
Alex Xiee60f8db2017-03-09 11:36:26 -0500507};
508
509/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400510 * GPU MC structures, functions & helpers
511 */
512struct amdgpu_mc {
513 resource_size_t aper_size;
514 resource_size_t aper_base;
515 resource_size_t agp_base;
516 /* for some chips with <= 32MB we need to lie
517 * about vram size near mc fb location */
518 u64 mc_vram_size;
519 u64 visible_vram_size;
Christian König6f02a692017-07-07 11:56:59 +0200520 u64 gart_size;
521 u64 gart_start;
522 u64 gart_end;
Alex Deucher97b2e202015-04-20 16:51:00 -0400523 u64 vram_start;
524 u64 vram_end;
525 unsigned vram_width;
526 u64 real_vram_size;
527 int vram_mtrr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400528 u64 mc_mask;
529 const struct firmware *fw; /* MC firmware */
530 uint32_t fw_version;
531 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800532 uint32_t vram_type;
Chunming Zhou50b01972016-07-18 16:59:24 +0800533 uint32_t srbm_soft_reset;
Christian Königf7c35ab2017-01-27 11:56:05 +0100534 bool prt_warning;
Huang Rui916910a2017-05-31 10:35:42 +0800535 uint64_t stolen_size;
Junwei Zhang8fe73322016-03-10 14:20:39 +0800536 /* apertures */
537 u64 shared_aperture_start;
538 u64 shared_aperture_end;
539 u64 private_aperture_start;
540 u64 private_aperture_end;
Alex Xiee60f8db2017-03-09 11:36:26 -0500541 /* protects concurrent invalidation */
542 spinlock_t invalidate_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400543};
544
545/*
546 * GPU doorbell structures, functions & helpers
547 */
548typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
549{
550 AMDGPU_DOORBELL_KIQ = 0x000,
551 AMDGPU_DOORBELL_HIQ = 0x001,
552 AMDGPU_DOORBELL_DIQ = 0x002,
553 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
554 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
555 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
556 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
557 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
558 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
559 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
560 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
561 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
562 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
563 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
564 AMDGPU_DOORBELL_IH = 0x1E8,
565 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
566 AMDGPU_DOORBELL_INVALID = 0xFFFF
567} AMDGPU_DOORBELL_ASSIGNMENT;
568
569struct amdgpu_doorbell {
570 /* doorbell mmio */
571 resource_size_t base;
572 resource_size_t size;
573 u32 __iomem *ptr;
574 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
575};
576
Ken Wang39807b92016-03-18 15:41:42 +0800577/*
578 * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
579 */
580typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
581{
582 /*
583 * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
584 * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
585 * Compute related doorbells are allocated from 0x00 to 0x8a
586 */
587
588
589 /* kernel scheduling */
590 AMDGPU_DOORBELL64_KIQ = 0x00,
591
592 /* HSA interface queue and debug queue */
593 AMDGPU_DOORBELL64_HIQ = 0x01,
594 AMDGPU_DOORBELL64_DIQ = 0x02,
595
596 /* Compute engines */
597 AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
598 AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
599 AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
600 AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
601 AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
602 AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
603 AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
604 AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
605
606 /* User queue doorbell range (128 doorbells) */
607 AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
608 AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
609
610 /* Graphics engine */
611 AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
612
613 /*
614 * Other graphics doorbells can be allocated here: from 0x8c to 0xef
615 * Graphics voltage island aperture 1
616 * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
617 */
618
619 /* sDMA engines */
620 AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
621 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
622 AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
623 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
624
625 /* Interrupt handler */
626 AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
627 AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
628 AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
629
Monk Liue6b3ecb2016-12-30 16:18:56 +0800630 /* VCN engine use 32 bits doorbell */
631 AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
632 AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
633 AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
634 AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
635
636 /* overlap the doorbell assignment with VCN as they are mutually exclusive
637 * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
638 */
Frank Min4ed11d72017-06-12 10:57:43 +0800639 AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8,
640 AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9,
641 AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA,
642 AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB,
Monk Liue6b3ecb2016-12-30 16:18:56 +0800643
Frank Min4ed11d72017-06-12 10:57:43 +0800644 AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC,
645 AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD,
646 AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE,
647 AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF,
Ken Wang39807b92016-03-18 15:41:42 +0800648
649 AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
650 AMDGPU_DOORBELL64_INVALID = 0xFFFF
651} AMDGPU_DOORBELL64_ASSIGNMENT;
652
Alex Deucher97b2e202015-04-20 16:51:00 -0400653/*
654 * IRQS.
655 */
656
657struct amdgpu_flip_work {
Michel Dänzer325cbba2016-08-04 12:39:37 +0900658 struct delayed_work flip_work;
Alex Deucher97b2e202015-04-20 16:51:00 -0400659 struct work_struct unpin_work;
660 struct amdgpu_device *adev;
661 int crtc_id;
Michel Dänzer325cbba2016-08-04 12:39:37 +0900662 u32 target_vblank;
Alex Deucher97b2e202015-04-20 16:51:00 -0400663 uint64_t base;
664 struct drm_pending_vblank_event *event;
Christian König765e7fb2016-09-15 15:06:50 +0200665 struct amdgpu_bo *old_abo;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100666 struct dma_fence *excl;
Christian König1ffd2652015-08-11 17:29:52 +0200667 unsigned shared_count;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100668 struct dma_fence **shared;
669 struct dma_fence_cb cb;
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400670 bool async;
Alex Deucher97b2e202015-04-20 16:51:00 -0400671};
672
673
674/*
675 * CP & rings.
676 */
677
678struct amdgpu_ib {
679 struct amdgpu_sa_bo *sa_bo;
680 uint32_t length_dw;
681 uint64_t gpu_addr;
682 uint32_t *ptr;
Jammy Zhoude807f82015-05-11 23:41:41 +0800683 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400684};
685
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100686extern const struct drm_sched_backend_ops amdgpu_sched_ops;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800687
Christian König50838c82016-02-03 13:44:52 +0100688int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
Monk Liuc5637832016-04-19 20:11:32 +0800689 struct amdgpu_job **job, struct amdgpu_vm *vm);
Christian Königd71518b2016-02-01 12:20:25 +0100690int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
691 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800692
Christian Königa5fb4ec2016-06-29 15:10:31 +0200693void amdgpu_job_free_resources(struct amdgpu_job *job);
Christian König50838c82016-02-03 13:44:52 +0100694void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100695int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100696 struct drm_sched_entity *entity, void *owner,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100697 struct dma_fence **f);
Christian König8b4fb002015-11-15 16:04:16 +0100698
Alex Deucher97b2e202015-04-20 16:51:00 -0400699/*
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500700 * Queue manager
701 */
702struct amdgpu_queue_mapper {
703 int hw_ip;
704 struct mutex lock;
705 /* protected by lock */
706 struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
707};
708
709struct amdgpu_queue_mgr {
710 struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
711};
712
713int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
714 struct amdgpu_queue_mgr *mgr);
715int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
716 struct amdgpu_queue_mgr *mgr);
717int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
718 struct amdgpu_queue_mgr *mgr,
Michel Dänzerfa7c7932017-11-22 15:55:21 +0100719 u32 hw_ip, u32 instance, u32 ring,
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500720 struct amdgpu_ring **out_ring);
721
722/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400723 * context related structures
724 */
725
Christian König21c16bf2015-07-07 17:24:49 +0200726struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200727 uint64_t sequence;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100728 struct dma_fence **fences;
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100729 struct drm_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200730};
731
Alex Deucher97b2e202015-04-20 16:51:00 -0400732struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400733 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800734 struct amdgpu_device *adev;
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500735 struct amdgpu_queue_mgr queue_mgr;
Alex Deucher0b492a42015-08-16 22:48:26 -0400736 unsigned reset_counter;
Monk Liu668ca1b2017-10-17 14:39:23 +0800737 unsigned reset_counter_query;
Christian Könige55f2b62017-10-09 15:18:43 +0200738 uint32_t vram_lost_counter;
Christian König21c16bf2015-07-07 17:24:49 +0200739 spinlock_t ring_lock;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100740 struct dma_fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +0200741 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Christian Könige55f2b62017-10-09 15:18:43 +0200742 bool preamble_presented;
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100743 enum drm_sched_priority init_priority;
744 enum drm_sched_priority override_priority;
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400745 struct mutex lock;
Monk Liu11029002017-10-23 12:25:24 +0800746 atomic_t guilty;
Alex Deucher97b2e202015-04-20 16:51:00 -0400747};
748
749struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -0400750 struct amdgpu_device *adev;
751 struct mutex lock;
752 /* protected by lock */
753 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -0400754};
755
Alex Deucher0b492a42015-08-16 22:48:26 -0400756struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
757int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
758
Monk Liueb01abc2017-09-15 13:40:31 +0800759int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
760 struct dma_fence *fence, uint64_t *seq);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100761struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
Christian König21c16bf2015-07-07 17:24:49 +0200762 struct amdgpu_ring *ring, uint64_t seq);
Andres Rodriguezc23be4a2017-06-06 20:20:38 -0400763void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx,
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100764 enum drm_sched_priority priority);
Christian König21c16bf2015-07-07 17:24:49 +0200765
Alex Deucher0b492a42015-08-16 22:48:26 -0400766int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
767 struct drm_file *filp);
768
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400769int amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx, unsigned ring_id);
770
Christian Königefd4ccb2015-08-04 16:20:31 +0200771void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
772void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -0400773
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400774
Alex Deucher97b2e202015-04-20 16:51:00 -0400775/*
776 * file private structure
777 */
778
779struct amdgpu_fpriv {
780 struct amdgpu_vm vm;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800781 struct amdgpu_bo_va *prt_va;
Christian König0f4b3c62017-07-31 15:32:40 +0200782 struct amdgpu_bo_va *csa_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400783 struct mutex bo_list_lock;
784 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -0400785 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400786};
787
788/*
789 * residency list
790 */
Christian König9124a392017-07-21 00:16:21 +0200791struct amdgpu_bo_list_entry {
792 struct amdgpu_bo *robj;
793 struct ttm_validate_buffer tv;
794 struct amdgpu_bo_va *bo_va;
795 uint32_t priority;
796 struct page **user_pages;
797 int user_invalidated;
798};
Alex Deucher97b2e202015-04-20 16:51:00 -0400799
800struct amdgpu_bo_list {
801 struct mutex lock;
Alex Xie5ac55622017-06-16 09:07:29 -0400802 struct rcu_head rhead;
803 struct kref refcount;
Alex Deucher97b2e202015-04-20 16:51:00 -0400804 struct amdgpu_bo *gds_obj;
805 struct amdgpu_bo *gws_obj;
806 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +0100807 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400808 unsigned num_entries;
809 struct amdgpu_bo_list_entry *array;
810};
811
812struct amdgpu_bo_list *
813amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +0100814void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
815 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -0400816void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
817void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
818
819/*
820 * GFX stuff
821 */
822#include "clearstate_defs.h"
823
Alex Deucher79e54122016-04-08 15:45:13 -0400824struct amdgpu_rlc_funcs {
825 void (*enter_safe_mode)(struct amdgpu_device *adev);
826 void (*exit_safe_mode)(struct amdgpu_device *adev);
827};
828
Alex Deucher97b2e202015-04-20 16:51:00 -0400829struct amdgpu_rlc {
830 /* for power gating */
831 struct amdgpu_bo *save_restore_obj;
832 uint64_t save_restore_gpu_addr;
833 volatile uint32_t *sr_ptr;
834 const u32 *reg_list;
835 u32 reg_list_size;
836 /* for clear state */
837 struct amdgpu_bo *clear_state_obj;
838 uint64_t clear_state_gpu_addr;
839 volatile uint32_t *cs_ptr;
840 const struct cs_section_def *cs_data;
841 u32 clear_state_size;
842 /* for cp tables */
843 struct amdgpu_bo *cp_table_obj;
844 uint64_t cp_table_gpu_addr;
845 volatile uint32_t *cp_table_ptr;
846 u32 cp_table_size;
Alex Deucher79e54122016-04-08 15:45:13 -0400847
848 /* safe mode for updating CG/PG state */
849 bool in_safe_mode;
850 const struct amdgpu_rlc_funcs *funcs;
Eric Huang2b6cd972016-04-14 17:26:07 -0400851
852 /* for firmware data */
853 u32 save_and_restore_offset;
854 u32 clear_state_descriptor_offset;
855 u32 avail_scratch_ram_locations;
856 u32 reg_restore_list_size;
857 u32 reg_list_format_start;
858 u32 reg_list_format_separate_start;
859 u32 starting_offsets_start;
860 u32 reg_list_format_size_bytes;
861 u32 reg_list_size_bytes;
862
863 u32 *register_list_format;
864 u32 *register_restore;
Alex Deucher97b2e202015-04-20 16:51:00 -0400865};
866
Andres Rodriguez78c16832017-02-02 00:38:22 -0500867#define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
868
Alex Deucher97b2e202015-04-20 16:51:00 -0400869struct amdgpu_mec {
870 struct amdgpu_bo *hpd_eop_obj;
871 u64 hpd_eop_gpu_addr;
Ken Wangb1023572017-03-03 17:59:39 -0500872 struct amdgpu_bo *mec_fw_obj;
873 u64 mec_fw_gpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400874 u32 num_mec;
Andres Rodriguez42794b22017-02-01 19:08:23 -0500875 u32 num_pipe_per_mec;
876 u32 num_queue_per_pipe;
Xiangliang Yu59a82d72017-02-17 16:03:10 +0800877 void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
Andres Rodriguez78c16832017-02-02 00:38:22 -0500878
879 /* These are the resources for which amdgpu takes ownership */
880 DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
Alex Deucher97b2e202015-04-20 16:51:00 -0400881};
882
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800883struct amdgpu_kiq {
884 u64 eop_gpu_addr;
885 struct amdgpu_bo *eop_obj;
pding43ca8ef2017-10-13 15:38:35 +0800886 spinlock_t ring_lock;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800887 struct amdgpu_ring ring;
888 struct amdgpu_irq_src irq;
889};
890
Alex Deucher97b2e202015-04-20 16:51:00 -0400891/*
892 * GPU scratch registers structures, functions & helpers
893 */
894struct amdgpu_scratch {
895 unsigned num_reg;
896 uint32_t reg_base;
Nils Wallménius50261152017-01-16 21:56:48 +0100897 uint32_t free_mask;
Alex Deucher97b2e202015-04-20 16:51:00 -0400898};
899
900/*
901 * GFX configurations
902 */
Alex Deuchere3fa7632016-10-10 10:56:21 -0400903#define AMDGPU_GFX_MAX_SE 4
904#define AMDGPU_GFX_MAX_SH_PER_SE 2
905
906struct amdgpu_rb_config {
907 uint32_t rb_backend_disable;
908 uint32_t user_rb_backend_disable;
909 uint32_t raster_config;
910 uint32_t raster_config_1;
911};
912
Andrey Grodzovskyd0e95752016-12-12 13:40:37 -0500913struct gb_addr_config {
914 uint16_t pipe_interleave_size;
915 uint8_t num_pipes;
916 uint8_t max_compress_frags;
917 uint8_t num_banks;
918 uint8_t num_se;
919 uint8_t num_rb_per_se;
920};
921
Junwei Zhangea323f82017-02-21 10:32:37 +0800922struct amdgpu_gfx_config {
Alex Deucher97b2e202015-04-20 16:51:00 -0400923 unsigned max_shader_engines;
924 unsigned max_tile_pipes;
925 unsigned max_cu_per_sh;
926 unsigned max_sh_per_se;
927 unsigned max_backends_per_se;
928 unsigned max_texture_channel_caches;
929 unsigned max_gprs;
930 unsigned max_gs_threads;
931 unsigned max_hw_contexts;
932 unsigned sc_prim_fifo_size_frontend;
933 unsigned sc_prim_fifo_size_backend;
934 unsigned sc_hiz_tile_fifo_size;
935 unsigned sc_earlyz_tile_fifo_size;
936
937 unsigned num_tile_pipes;
938 unsigned backend_enable_mask;
939 unsigned mem_max_burst_length_bytes;
940 unsigned mem_row_size_in_kb;
941 unsigned shader_engine_tile_size;
942 unsigned num_gpus;
943 unsigned multi_gpu_tile_size;
944 unsigned mc_arb_ramcfg;
945 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -0500946 unsigned num_rbs;
Junwei Zhang408bfe72017-04-27 11:12:07 +0800947 unsigned gs_vgt_table_depth;
948 unsigned gs_prim_buffer_depth;
Alex Deucher97b2e202015-04-20 16:51:00 -0400949
950 uint32_t tile_mode_array[32];
951 uint32_t macrotile_mode_array[16];
Alex Deuchere3fa7632016-10-10 10:56:21 -0400952
Andrey Grodzovskyd0e95752016-12-12 13:40:37 -0500953 struct gb_addr_config gb_addr_config_fields;
Alex Deuchere3fa7632016-10-10 10:56:21 -0400954 struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
Junwei Zhangdf6e2c42017-02-17 11:05:49 +0800955
956 /* gfx configure feature */
957 uint32_t double_offchip_lds_buf;
Alex Deucher97b2e202015-04-20 16:51:00 -0400958};
959
Alex Deucher7dae69a2016-05-03 16:25:53 -0400960struct amdgpu_cu_info {
Hawking Zhang51fd0372017-06-09 22:30:52 +0800961 uint32_t max_waves_per_simd;
Junwei Zhang408bfe72017-04-27 11:12:07 +0800962 uint32_t wave_front_size;
Hawking Zhang51fd0372017-06-09 22:30:52 +0800963 uint32_t max_scratch_slots_per_cu;
964 uint32_t lds_size;
Flora Cuidbfe85e2017-06-20 11:08:35 +0800965
966 /* total active CU number */
967 uint32_t number;
968 uint32_t ao_cu_mask;
969 uint32_t ao_cu_bitmap[4][4];
Alex Deucher7dae69a2016-05-03 16:25:53 -0400970 uint32_t bitmap[4][4];
971};
972
Alex Deucherb95e31f2016-07-07 15:01:42 -0400973struct amdgpu_gfx_funcs {
974 /* get the gpu clock counter */
975 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
Tom St Denis9559ef52016-06-28 10:26:48 -0400976 void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
Tom St Denis472259f2016-10-14 09:49:09 -0400977 void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
Tom St Denisc5a60ce2016-12-05 11:39:19 -0500978 void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
979 void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
Alex Deucherb95e31f2016-07-07 15:01:42 -0400980};
981
Alex Deucherbce23e02017-03-28 12:52:08 -0400982struct amdgpu_ngg_buf {
983 struct amdgpu_bo *bo;
984 uint64_t gpu_addr;
985 uint32_t size;
986 uint32_t bo_size;
987};
988
989enum {
Guenter Roeckaf8baf12017-05-03 23:49:18 -0700990 NGG_PRIM = 0,
991 NGG_POS,
992 NGG_CNTL,
993 NGG_PARAM,
Alex Deucherbce23e02017-03-28 12:52:08 -0400994 NGG_BUF_MAX
995};
996
997struct amdgpu_ngg {
998 struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
999 uint32_t gds_reserve_addr;
1000 uint32_t gds_reserve_size;
1001 bool init;
1002};
1003
Alex Deucher97b2e202015-04-20 16:51:00 -04001004struct amdgpu_gfx {
1005 struct mutex gpu_clock_mutex;
Junwei Zhangea323f82017-02-21 10:32:37 +08001006 struct amdgpu_gfx_config config;
Alex Deucher97b2e202015-04-20 16:51:00 -04001007 struct amdgpu_rlc rlc;
1008 struct amdgpu_mec mec;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +08001009 struct amdgpu_kiq kiq;
Alex Deucher97b2e202015-04-20 16:51:00 -04001010 struct amdgpu_scratch scratch;
1011 const struct firmware *me_fw; /* ME firmware */
1012 uint32_t me_fw_version;
1013 const struct firmware *pfp_fw; /* PFP firmware */
1014 uint32_t pfp_fw_version;
1015 const struct firmware *ce_fw; /* CE firmware */
1016 uint32_t ce_fw_version;
1017 const struct firmware *rlc_fw; /* RLC firmware */
1018 uint32_t rlc_fw_version;
1019 const struct firmware *mec_fw; /* MEC firmware */
1020 uint32_t mec_fw_version;
1021 const struct firmware *mec2_fw; /* MEC2 firmware */
1022 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001023 uint32_t me_feature_version;
1024 uint32_t ce_feature_version;
1025 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001026 uint32_t rlc_feature_version;
1027 uint32_t mec_feature_version;
1028 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001029 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1030 unsigned num_gfx_rings;
1031 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1032 unsigned num_compute_rings;
1033 struct amdgpu_irq_src eop_irq;
1034 struct amdgpu_irq_src priv_reg_irq;
1035 struct amdgpu_irq_src priv_inst_irq;
1036 /* gfx status */
Alex Deucher7dae69a2016-05-03 16:25:53 -04001037 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001038 /* ce ram size*/
Alex Deucher7dae69a2016-05-03 16:25:53 -04001039 unsigned ce_ram_size;
1040 struct amdgpu_cu_info cu_info;
Alex Deucherb95e31f2016-07-07 15:01:42 -04001041 const struct amdgpu_gfx_funcs *funcs;
Chunming Zhou3d7c6382016-07-15 11:28:30 +08001042
1043 /* reset mask */
1044 uint32_t grbm_soft_reset;
1045 uint32_t srbm_soft_reset;
David Panaritib4e40672017-03-28 12:57:31 -04001046 /* s3/s4 mask */
1047 bool in_suspend;
Alex Deucherbce23e02017-03-28 12:52:08 -04001048 /* NGG */
1049 struct amdgpu_ngg ngg;
Andres Rodriguezb8866c22017-04-28 20:05:51 -04001050
1051 /* pipe reservation */
1052 struct mutex pipe_reserve_mutex;
1053 DECLARE_BITMAP (pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
Alex Deucher97b2e202015-04-20 16:51:00 -04001054};
1055
Christian Königb07c60c2016-01-31 12:29:04 +01001056int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001057 unsigned size, struct amdgpu_ib *ib);
Christian König4d9c5142016-05-03 18:46:19 +02001058void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001059 struct dma_fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +01001060int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001061 struct amdgpu_ib *ibs, struct amdgpu_job *job,
1062 struct dma_fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001063int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1064void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1065int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001066
1067/*
1068 * CS.
1069 */
1070struct amdgpu_cs_chunk {
1071 uint32_t chunk_id;
1072 uint32_t length_dw;
Christian König758ac172016-05-06 22:14:00 +02001073 void *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -04001074};
1075
1076struct amdgpu_cs_parser {
1077 struct amdgpu_device *adev;
1078 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001079 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +01001080
Alex Deucher97b2e202015-04-20 16:51:00 -04001081 /* chunks */
1082 unsigned nchunks;
1083 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001084
Christian König50838c82016-02-03 13:44:52 +01001085 /* scheduler job object */
1086 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001087
Christian Königc3cca412015-12-15 14:41:33 +01001088 /* buffer objects */
1089 struct ww_acquire_ctx ticket;
1090 struct amdgpu_bo_list *bo_list;
Christian König3fe89772017-09-12 14:25:14 -04001091 struct amdgpu_mn *mn;
Christian Königc3cca412015-12-15 14:41:33 +01001092 struct amdgpu_bo_list_entry vm_pd;
1093 struct list_head validated;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001094 struct dma_fence *fence;
Christian Königc3cca412015-12-15 14:41:33 +01001095 uint64_t bytes_moved_threshold;
John Brooks00f06b22017-06-27 22:33:18 -04001096 uint64_t bytes_moved_vis_threshold;
Christian Königc3cca412015-12-15 14:41:33 +01001097 uint64_t bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -04001098 uint64_t bytes_moved_vis;
Christian König662bfa62016-09-01 12:13:18 +02001099 struct amdgpu_bo_list_entry *evictable;
Alex Deucher97b2e202015-04-20 16:51:00 -04001100
1101 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001102 struct amdgpu_bo_list_entry uf_entry;
Dave Airlie660e8552017-03-13 22:18:15 +00001103
1104 unsigned num_post_dep_syncobjs;
1105 struct drm_syncobj **post_dep_syncobjs;
Alex Deucher97b2e202015-04-20 16:51:00 -04001106};
1107
Monk Liu753ad492016-08-26 13:28:28 +08001108#define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
1109#define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
1110#define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
1111
Chunming Zhoubb977d32015-08-18 15:16:40 +08001112struct amdgpu_job {
Lucas Stach1b1f42d2017-12-06 17:49:39 +01001113 struct drm_sched_job base;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001114 struct amdgpu_device *adev;
Christian Königedf600d2016-05-03 15:54:54 +02001115 struct amdgpu_vm *vm;
Christian Königb07c60c2016-01-31 12:29:04 +01001116 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001117 struct amdgpu_sync sync;
Chunming Zhoudf83d1e2017-05-09 15:50:22 +08001118 struct amdgpu_sync sched_sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001119 struct amdgpu_ib *ibs;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001120 struct dma_fence *fence; /* the hw fence */
Monk Liu753ad492016-08-26 13:28:28 +08001121 uint32_t preamble_status;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001122 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001123 void *owner;
Monk Liu3aecd242016-08-25 15:40:48 +08001124 uint64_t fence_ctx; /* the fence_context this job uses */
Chunming Zhoufd53be32016-07-01 17:59:01 +08001125 bool vm_needs_flush;
Christian Königd88bf582016-05-06 17:50:03 +02001126 unsigned vm_id;
1127 uint64_t vm_pd_addr;
1128 uint32_t gds_base, gds_size;
1129 uint32_t gws_base, gws_size;
1130 uint32_t oa_base, oa_size;
Christian König14e47f92017-10-09 15:04:41 +02001131 uint32_t vram_lost_counter;
Christian König758ac172016-05-06 22:14:00 +02001132
1133 /* user fence handling */
Christian Königb5f5acb2016-06-29 13:26:41 +02001134 uint64_t uf_addr;
Christian König758ac172016-05-06 22:14:00 +02001135 uint64_t uf_sequence;
1136
Chunming Zhoubb977d32015-08-18 15:16:40 +08001137};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001138#define to_amdgpu_job(sched_job) \
1139 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001140
Christian König7270f832016-01-31 11:00:41 +01001141static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1142 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001143{
Christian König50838c82016-02-03 13:44:52 +01001144 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001145}
1146
Christian König7270f832016-01-31 11:00:41 +01001147static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1148 uint32_t ib_idx, int idx,
1149 uint32_t value)
1150{
Christian König50838c82016-02-03 13:44:52 +01001151 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001152}
1153
Alex Deucher97b2e202015-04-20 16:51:00 -04001154/*
1155 * Writeback
1156 */
Monk Liu896a6642017-10-17 19:23:42 +08001157#define AMDGPU_MAX_WB 512 /* Reserve at most 512 WB slots for amdgpu-owned rings. */
Alex Deucher97b2e202015-04-20 16:51:00 -04001158
1159struct amdgpu_wb {
1160 struct amdgpu_bo *wb_obj;
1161 volatile uint32_t *wb;
1162 uint64_t gpu_addr;
1163 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1164 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1165};
1166
Alex Deucher131b4b32017-12-14 16:03:43 -05001167int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
1168void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
Alex Deucher97b2e202015-04-20 16:51:00 -04001169
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001170void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1171
Alex Deucher97b2e202015-04-20 16:51:00 -04001172/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001173 * SDMA
1174 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001175struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001176 /* SDMA firmware */
1177 const struct firmware *fw;
1178 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001179 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001180
1181 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001182 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001183};
1184
Alex Deucherc113ea12015-10-08 16:30:37 -04001185struct amdgpu_sdma {
1186 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
Ken Wang30d15742016-01-19 14:05:23 +08001187#ifdef CONFIG_DRM_AMDGPU_SI
1188 //SI DMA has a difference trap irq number for the second engine
1189 struct amdgpu_irq_src trap_irq_1;
1190#endif
Alex Deucherc113ea12015-10-08 16:30:37 -04001191 struct amdgpu_irq_src trap_irq;
1192 struct amdgpu_irq_src illegal_inst_irq;
Christian Königedf600d2016-05-03 15:54:54 +02001193 int num_instances;
Chunming Zhoue702a682016-07-13 10:28:56 +08001194 uint32_t srbm_soft_reset;
Alex Deucherc113ea12015-10-08 16:30:37 -04001195};
1196
Alex Deucher97b2e202015-04-20 16:51:00 -04001197/*
1198 * Firmware
1199 */
Huang Ruie635ee02016-11-01 15:35:38 +08001200enum amdgpu_firmware_load_type {
1201 AMDGPU_FW_LOAD_DIRECT = 0,
1202 AMDGPU_FW_LOAD_SMU,
1203 AMDGPU_FW_LOAD_PSP,
1204};
1205
Alex Deucher97b2e202015-04-20 16:51:00 -04001206struct amdgpu_firmware {
1207 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
Huang Ruie635ee02016-11-01 15:35:38 +08001208 enum amdgpu_firmware_load_type load_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001209 struct amdgpu_bo *fw_buf;
1210 unsigned int fw_size;
Huang Rui2445b222017-03-03 16:20:35 -05001211 unsigned int max_ucodes;
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001212 /* firmwares are loaded by psp instead of smu from vega10 */
1213 const struct amdgpu_psp_funcs *funcs;
1214 struct amdgpu_bo *rbuf;
1215 struct mutex mutex;
Huang Ruiab4fe3e2017-06-05 22:11:59 +08001216
1217 /* gpu info firmware data pointer */
1218 const struct firmware *gpu_info_fw;
Monk Liud59c0262017-09-15 14:35:09 +08001219
1220 void *fw_buf_ptr;
1221 uint64_t fw_buf_mc;
Alex Deucher97b2e202015-04-20 16:51:00 -04001222};
1223
1224/*
1225 * Benchmarking
1226 */
1227void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1228
1229
1230/*
1231 * Testing
1232 */
1233void amdgpu_test_moves(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001234
Huang Rui50ab2532016-06-12 15:51:09 +08001235
Alex Deucher97b2e202015-04-20 16:51:00 -04001236/*
1237 * amdgpu smumgr functions
1238 */
1239struct amdgpu_smumgr_funcs {
1240 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1241 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1242 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1243};
1244
1245/*
1246 * amdgpu smumgr
1247 */
1248struct amdgpu_smumgr {
1249 struct amdgpu_bo *toc_buf;
1250 struct amdgpu_bo *smu_buf;
1251 /* asic priv smu data */
1252 void *priv;
1253 spinlock_t smu_lock;
1254 /* smumgr functions */
1255 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1256 /* ucode loading complete flag */
1257 uint32_t fw_flags;
1258};
1259
1260/*
1261 * ASIC specific register table accessible by UMD
1262 */
1263struct amdgpu_allowed_register_entry {
1264 uint32_t reg_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001265 bool grbm_indexed;
1266};
1267
Alex Deucher97b2e202015-04-20 16:51:00 -04001268/*
1269 * ASIC specific functions.
1270 */
1271struct amdgpu_asic_funcs {
1272 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001273 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1274 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001275 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1276 u32 sh_num, u32 reg_offset, u32 *value);
1277 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1278 int (*reset)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001279 /* get the reference clock */
1280 u32 (*get_xclk)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001281 /* MM block clocks */
1282 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1283 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001284 /* static power management */
1285 int (*get_pcie_lanes)(struct amdgpu_device *adev);
1286 void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
Alex Deucherbbf282d2017-03-03 17:26:10 -05001287 /* get config memsize register */
1288 u32 (*get_config_memsize)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001289};
1290
1291/*
1292 * IOCTL.
1293 */
1294int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1295 struct drm_file *filp);
1296int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1297 struct drm_file *filp);
1298
1299int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1300 struct drm_file *filp);
1301int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1302 struct drm_file *filp);
1303int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1304 struct drm_file *filp);
1305int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1306 struct drm_file *filp);
1307int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1308 struct drm_file *filp);
1309int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1310 struct drm_file *filp);
1311int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001312int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
1313 struct drm_file *filp);
Alex Deucher97b2e202015-04-20 16:51:00 -04001314int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001315int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1316 struct drm_file *filp);
Alex Deucher97b2e202015-04-20 16:51:00 -04001317
1318int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1319 struct drm_file *filp);
1320
1321/* VRAM scratch page for HDP bug, default vram page */
1322struct amdgpu_vram_scratch {
1323 struct amdgpu_bo *robj;
1324 volatile uint32_t *ptr;
1325 u64 gpu_addr;
1326};
1327
1328/*
1329 * ACPI
1330 */
1331struct amdgpu_atif_notification_cfg {
1332 bool enabled;
1333 int command_code;
1334};
1335
1336struct amdgpu_atif_notifications {
1337 bool display_switch;
1338 bool expansion_mode_change;
1339 bool thermal_state;
1340 bool forced_power_state;
1341 bool system_power_state;
1342 bool display_conf_change;
1343 bool px_gfx_switch;
1344 bool brightness_change;
1345 bool dgpu_display_event;
1346};
1347
1348struct amdgpu_atif_functions {
1349 bool system_params;
1350 bool sbios_requests;
1351 bool select_active_disp;
1352 bool lid_state;
1353 bool get_tv_standard;
1354 bool set_tv_standard;
1355 bool get_panel_expansion_mode;
1356 bool set_panel_expansion_mode;
1357 bool temperature_change;
1358 bool graphics_device_types;
1359};
1360
1361struct amdgpu_atif {
1362 struct amdgpu_atif_notifications notifications;
1363 struct amdgpu_atif_functions functions;
1364 struct amdgpu_atif_notification_cfg notification_cfg;
1365 struct amdgpu_encoder *encoder_for_bl;
1366};
1367
1368struct amdgpu_atcs_functions {
1369 bool get_ext_state;
1370 bool pcie_perf_req;
1371 bool pcie_dev_rdy;
1372 bool pcie_bus_width;
1373};
1374
1375struct amdgpu_atcs {
1376 struct amdgpu_atcs_functions functions;
1377};
1378
Alex Deucher97b2e202015-04-20 16:51:00 -04001379/*
Horace Chena05502e2017-09-29 14:41:57 +08001380 * Firmware VRAM reservation
1381 */
1382struct amdgpu_fw_vram_usage {
1383 u64 start_offset;
1384 u64 size;
1385 struct amdgpu_bo *reserved_bo;
1386 void *va;
1387};
1388
Horace Chena05502e2017-09-29 14:41:57 +08001389/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001390 * CGS
1391 */
Dave Airlie110e6f22016-04-12 13:25:48 +10001392struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1393void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001394
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001395/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001396 * Core structure, functions and helpers.
1397 */
1398typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1399typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1400
1401typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1402typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1403
Shaoyun Liu946a4d52017-11-28 17:01:21 -05001404
1405/*
1406 * amdgpu nbio functions
1407 *
Shaoyun Liu946a4d52017-11-28 17:01:21 -05001408 */
Alex Deucherbf383fb2017-12-08 13:07:58 -05001409struct nbio_hdp_flush_reg {
1410 u32 ref_and_mask_cp0;
1411 u32 ref_and_mask_cp1;
1412 u32 ref_and_mask_cp2;
1413 u32 ref_and_mask_cp3;
1414 u32 ref_and_mask_cp4;
1415 u32 ref_and_mask_cp5;
1416 u32 ref_and_mask_cp6;
1417 u32 ref_and_mask_cp7;
1418 u32 ref_and_mask_cp8;
1419 u32 ref_and_mask_cp9;
1420 u32 ref_and_mask_sdma0;
1421 u32 ref_and_mask_sdma1;
1422};
Shaoyun Liu946a4d52017-11-28 17:01:21 -05001423
1424struct amdgpu_nbio_funcs {
Alex Deucherbf383fb2017-12-08 13:07:58 -05001425 const struct nbio_hdp_flush_reg *hdp_flush_reg;
1426 u32 (*get_hdp_flush_req_offset)(struct amdgpu_device *adev);
1427 u32 (*get_hdp_flush_done_offset)(struct amdgpu_device *adev);
1428 u32 (*get_pcie_index_offset)(struct amdgpu_device *adev);
1429 u32 (*get_pcie_data_offset)(struct amdgpu_device *adev);
1430 u32 (*get_rev_id)(struct amdgpu_device *adev);
Alex Deucherbf383fb2017-12-08 13:07:58 -05001431 void (*mc_access_enable)(struct amdgpu_device *adev, bool enable);
1432 void (*hdp_flush)(struct amdgpu_device *adev);
1433 u32 (*get_memsize)(struct amdgpu_device *adev);
1434 void (*sdma_doorbell_range)(struct amdgpu_device *adev, int instance,
1435 bool use_doorbell, int doorbell_index);
1436 void (*enable_doorbell_aperture)(struct amdgpu_device *adev,
1437 bool enable);
1438 void (*enable_doorbell_selfring_aperture)(struct amdgpu_device *adev,
1439 bool enable);
1440 void (*ih_doorbell_range)(struct amdgpu_device *adev,
1441 bool use_doorbell, int doorbell_index);
1442 void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev,
1443 bool enable);
1444 void (*update_medium_grain_light_sleep)(struct amdgpu_device *adev,
1445 bool enable);
1446 void (*get_clockgating_state)(struct amdgpu_device *adev,
1447 u32 *flags);
1448 void (*ih_control)(struct amdgpu_device *adev);
1449 void (*init_registers)(struct amdgpu_device *adev);
1450 void (*detect_hw_virt)(struct amdgpu_device *adev);
Shaoyun Liu946a4d52017-11-28 17:01:21 -05001451};
1452
1453
Shaoyun Liu45228242017-11-27 13:16:35 -05001454/* Define the HW IP blocks will be used in driver , add more if necessary */
1455enum amd_hw_ip_block_type {
1456 GC_HWIP = 1,
1457 HDP_HWIP,
1458 SDMA0_HWIP,
1459 SDMA1_HWIP,
1460 MMHUB_HWIP,
1461 ATHUB_HWIP,
1462 NBIO_HWIP,
1463 MP0_HWIP,
1464 UVD_HWIP,
1465 VCN_HWIP = UVD_HWIP,
1466 VCE_HWIP,
1467 DF_HWIP,
1468 DCE_HWIP,
1469 OSSSYS_HWIP,
1470 SMUIO_HWIP,
1471 PWR_HWIP,
1472 NBIF_HWIP,
1473 MAX_HWIP
1474};
1475
1476#define HWIP_MAX_INSTANCE 6
1477
Rex Zhu11dc9362017-09-29 16:07:14 +08001478struct amd_powerplay {
1479 struct cgs_device *cgs_device;
1480 void *pp_handle;
1481 const struct amd_ip_funcs *ip_funcs;
1482 const struct amd_pm_funcs *pp_funcs;
1483};
1484
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001485#define AMDGPU_RESET_MAGIC_NUM 64
Alex Deucher97b2e202015-04-20 16:51:00 -04001486struct amdgpu_device {
1487 struct device *dev;
1488 struct drm_device *ddev;
1489 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001490
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001491#ifdef CONFIG_DRM_AMD_ACP
1492 struct amdgpu_acp acp;
1493#endif
1494
Alex Deucher97b2e202015-04-20 16:51:00 -04001495 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001496 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001497 uint32_t family;
1498 uint32_t rev_id;
1499 uint32_t external_rev_id;
1500 unsigned long flags;
1501 int usec_timeout;
1502 const struct amdgpu_asic_funcs *asic_funcs;
1503 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001504 bool need_dma32;
1505 bool accel_working;
Christian Königedf600d2016-05-03 15:54:54 +02001506 struct work_struct reset_work;
Alex Deucher97b2e202015-04-20 16:51:00 -04001507 struct notifier_block acpi_nb;
1508 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1509 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Christian Königedf600d2016-05-03 15:54:54 +02001510 unsigned debugfs_count;
Alex Deucher97b2e202015-04-20 16:51:00 -04001511#if defined(CONFIG_DEBUG_FS)
Tom St Denisadcec282016-04-15 13:08:44 -04001512 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001513#endif
1514 struct amdgpu_atif atif;
1515 struct amdgpu_atcs atcs;
1516 struct mutex srbm_mutex;
1517 /* GRBM index mutex. Protects concurrent access to GRBM index */
1518 struct mutex grbm_idx_mutex;
1519 struct dev_pm_domain vga_pm_domain;
1520 bool have_disp_power_ref;
1521
1522 /* BIOS */
Alex Deucher0cdd5002017-02-13 16:01:58 -05001523 bool is_atom_fw;
Alex Deucher97b2e202015-04-20 16:51:00 -04001524 uint8_t *bios;
Evan Quana9f5db92016-12-07 09:56:46 +08001525 uint32_t bios_size;
Kent Russell5af2c102017-08-08 07:48:01 -04001526 struct amdgpu_bo *stolen_vga_memory;
Alex Deuchera5bde2f2016-09-23 16:23:41 -04001527 uint32_t bios_scratch_reg_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001528 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1529
1530 /* Register/doorbell mmio */
1531 resource_size_t rmmio_base;
1532 resource_size_t rmmio_size;
1533 void __iomem *rmmio;
1534 /* protects concurrent MM_INDEX/DATA based register access */
1535 spinlock_t mmio_idx_lock;
1536 /* protects concurrent SMC based register access */
1537 spinlock_t smc_idx_lock;
1538 amdgpu_rreg_t smc_rreg;
1539 amdgpu_wreg_t smc_wreg;
1540 /* protects concurrent PCIE register access */
1541 spinlock_t pcie_idx_lock;
1542 amdgpu_rreg_t pcie_rreg;
1543 amdgpu_wreg_t pcie_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08001544 amdgpu_rreg_t pciep_rreg;
1545 amdgpu_wreg_t pciep_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001546 /* protects concurrent UVD register access */
1547 spinlock_t uvd_ctx_idx_lock;
1548 amdgpu_rreg_t uvd_ctx_rreg;
1549 amdgpu_wreg_t uvd_ctx_wreg;
1550 /* protects concurrent DIDT register access */
1551 spinlock_t didt_idx_lock;
1552 amdgpu_rreg_t didt_rreg;
1553 amdgpu_wreg_t didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001554 /* protects concurrent gc_cac register access */
1555 spinlock_t gc_cac_idx_lock;
1556 amdgpu_rreg_t gc_cac_rreg;
1557 amdgpu_wreg_t gc_cac_wreg;
Evan Quan16abb5d2017-07-04 09:21:50 +08001558 /* protects concurrent se_cac register access */
1559 spinlock_t se_cac_idx_lock;
1560 amdgpu_rreg_t se_cac_rreg;
1561 amdgpu_wreg_t se_cac_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001562 /* protects concurrent ENDPOINT (audio) register access */
1563 spinlock_t audio_endpt_idx_lock;
1564 amdgpu_block_rreg_t audio_endpt_rreg;
1565 amdgpu_block_wreg_t audio_endpt_wreg;
1566 void __iomem *rio_mem;
1567 resource_size_t rio_mem_size;
1568 struct amdgpu_doorbell doorbell;
1569
1570 /* clock/pll info */
1571 struct amdgpu_clock clock;
1572
1573 /* MC */
1574 struct amdgpu_mc mc;
1575 struct amdgpu_gart gart;
1576 struct amdgpu_dummy_page dummy_page;
1577 struct amdgpu_vm_manager vm_manager;
Alex Xiee60f8db2017-03-09 11:36:26 -05001578 struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001579
1580 /* memory management */
1581 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04001582 struct amdgpu_vram_scratch vram_scratch;
1583 struct amdgpu_wb wb;
Alex Deucher97b2e202015-04-20 16:51:00 -04001584 atomic64_t num_bytes_moved;
Christian Königdbd5ed62016-06-21 16:28:14 +02001585 atomic64_t num_evictions;
Marek Olšák68e2c5f2017-05-17 20:05:08 +02001586 atomic64_t num_vram_cpu_page_faults;
Marek Olšákd94aed52015-05-05 21:13:49 +02001587 atomic_t gpu_reset_counter;
Chunming Zhouf1892132017-05-15 16:48:27 +08001588 atomic_t vram_lost_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04001589
Marek Olšák95844d22016-08-17 23:49:27 +02001590 /* data for buffer migration throttling */
1591 struct {
1592 spinlock_t lock;
1593 s64 last_update_us;
1594 s64 accum_us; /* accumulated microseconds */
John Brooks00f06b22017-06-27 22:33:18 -04001595 s64 accum_us_vis; /* for visible VRAM */
Marek Olšák95844d22016-08-17 23:49:27 +02001596 u32 log2_max_MBps;
1597 } mm_stats;
1598
Alex Deucher97b2e202015-04-20 16:51:00 -04001599 /* display */
Emily Deng9accf2f2016-08-10 16:01:25 +08001600 bool enable_virtual_display;
Alex Deucher97b2e202015-04-20 16:51:00 -04001601 struct amdgpu_mode_info mode_info;
Harry Wentland45622362017-09-12 15:58:20 -04001602 /* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
Alex Deucher97b2e202015-04-20 16:51:00 -04001603 struct work_struct hotplug_work;
1604 struct amdgpu_irq_src crtc_irq;
1605 struct amdgpu_irq_src pageflip_irq;
1606 struct amdgpu_irq_src hpd_irq;
1607
1608 /* rings */
Christian König76bf0db2016-06-01 15:10:02 +02001609 u64 fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04001610 unsigned num_rings;
1611 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
1612 bool ib_pool_ready;
1613 struct amdgpu_sa_manager ring_tmp_bo;
1614
1615 /* interrupts */
1616 struct amdgpu_irq irq;
1617
Alex Deucher1f7371b2015-12-02 17:46:21 -05001618 /* powerplay */
1619 struct amd_powerplay powerplay;
Eric Huangf3898ea2015-12-11 16:24:34 -05001620 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05001621
Alex Deucher97b2e202015-04-20 16:51:00 -04001622 /* dpm */
1623 struct amdgpu_pm pm;
1624 u32 cg_flags;
1625 u32 pg_flags;
1626
1627 /* amdgpu smumgr */
1628 struct amdgpu_smumgr smu;
1629
1630 /* gfx */
1631 struct amdgpu_gfx gfx;
1632
1633 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04001634 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04001635
Leo Liub43aaee2017-11-21 09:08:07 -05001636 /* uvd */
1637 struct amdgpu_uvd uvd;
Alex Deucher97b2e202015-04-20 16:51:00 -04001638
Leo Liub43aaee2017-11-21 09:08:07 -05001639 /* vce */
1640 struct amdgpu_vce vce;
Leo Liu95d09062016-12-21 13:21:52 -05001641
Leo Liub43aaee2017-11-21 09:08:07 -05001642 /* vcn */
1643 struct amdgpu_vcn vcn;
Alex Deucher97b2e202015-04-20 16:51:00 -04001644
1645 /* firmwares */
1646 struct amdgpu_firmware firmware;
1647
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001648 /* PSP */
1649 struct psp_context psp;
1650
Alex Deucher97b2e202015-04-20 16:51:00 -04001651 /* GDS */
1652 struct amdgpu_gds gds;
1653
Harry Wentland45622362017-09-12 15:58:20 -04001654 /* display related functionality */
1655 struct amdgpu_display_manager dm;
1656
Alex Deuchera1255102016-10-13 17:41:13 -04001657 struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
Alex Deucher97b2e202015-04-20 16:51:00 -04001658 int num_ip_blocks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001659 struct mutex mn_lock;
1660 DECLARE_HASHTABLE(mn_hash, 7);
1661
1662 /* tracking pinned memory */
1663 u64 vram_pin_size;
Chunming Zhoue131b912016-04-05 10:48:48 +08001664 u64 invisible_pin_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001665 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03001666
1667 /* amdkfd interface */
1668 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08001669
Shaoyun Liu45228242017-11-27 13:16:35 -05001670 /* soc15 register offset based on ip, instance and segment */
1671 uint32_t *reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
1672
Shaoyun Liu946a4d52017-11-28 17:01:21 -05001673 const struct amdgpu_nbio_funcs *nbio_funcs;
1674
Shirish S2dc80b02017-05-25 10:05:25 +05301675 /* delayed work_func for deferring clockgating during resume */
1676 struct delayed_work late_init_work;
1677
Xiangliang Yu5a5099c2017-01-09 18:06:57 -05001678 struct amdgpu_virt virt;
Horace Chena05502e2017-09-29 14:41:57 +08001679 /* firmware VRAM reservation */
1680 struct amdgpu_fw_vram_usage fw_vram_usage;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08001681
1682 /* link all shadow bo */
1683 struct list_head shadow_list;
1684 struct mutex shadow_list_lock;
Andres Rodriguez795f2812017-03-06 16:27:55 -05001685 /* keep an lru list of rings by HW IP */
1686 struct list_head ring_lru_list;
1687 spinlock_t ring_lru_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001688
Jim Quc836fec2017-02-10 15:59:59 +08001689 /* record hw reset is performed */
1690 bool has_hw_reset;
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001691 u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
Jim Quc836fec2017-02-10 15:59:59 +08001692
Ken Wang47ed4e12017-07-04 13:11:52 +08001693 /* record last mm index being written through WREG32*/
1694 unsigned long last_mm_index;
Monk Liu13a752e2017-10-17 15:11:12 +08001695 bool in_gpu_reset;
1696 struct mutex lock_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001697};
1698
Christian Königa7d64de2016-09-15 14:58:48 +02001699static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
1700{
1701 return container_of(bdev, struct amdgpu_device, mman.bdev);
1702}
1703
Alex Deucher97b2e202015-04-20 16:51:00 -04001704int amdgpu_device_init(struct amdgpu_device *adev,
1705 struct drm_device *ddev,
1706 struct pci_dev *pdev,
1707 uint32_t flags);
1708void amdgpu_device_fini(struct amdgpu_device *adev);
1709int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1710
1711uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
Monk Liu15d72fd2017-01-25 15:07:40 +08001712 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001713void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
Monk Liu15d72fd2017-01-25 15:07:40 +08001714 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001715u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
1716void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
1717
1718u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
1719void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
Ken Wang832be402016-03-18 15:23:08 +08001720u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
1721void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
Alex Deucher97b2e202015-04-20 16:51:00 -04001722
Harry Wentland45622362017-09-12 15:58:20 -04001723bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
1724bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
1725
Alex Deucher97b2e202015-04-20 16:51:00 -04001726/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001727 * Registers read & write functions.
1728 */
Monk Liu15d72fd2017-01-25 15:07:40 +08001729
1730#define AMDGPU_REGS_IDX (1<<0)
1731#define AMDGPU_REGS_NO_KIQ (1<<1)
1732
1733#define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1734#define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
1735
1736#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
1737#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
1738#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
1739#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
1740#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
Alex Deucher97b2e202015-04-20 16:51:00 -04001741#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1742#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1743#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1744#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
Huang Rui36b9a952016-08-31 13:23:25 +08001745#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1746#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001747#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1748#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1749#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1750#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1751#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1752#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
Rex Zhuccdbb202016-06-08 12:47:41 +08001753#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1754#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
Evan Quan16abb5d2017-07-04 09:21:50 +08001755#define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
1756#define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001757#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1758#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1759#define WREG32_P(reg, val, mask) \
1760 do { \
1761 uint32_t tmp_ = RREG32(reg); \
1762 tmp_ &= (mask); \
1763 tmp_ |= ((val) & ~(mask)); \
1764 WREG32(reg, tmp_); \
1765 } while (0)
1766#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1767#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1768#define WREG32_PLL_P(reg, val, mask) \
1769 do { \
1770 uint32_t tmp_ = RREG32_PLL(reg); \
1771 tmp_ &= (mask); \
1772 tmp_ |= ((val) & ~(mask)); \
1773 WREG32_PLL(reg, tmp_); \
1774 } while (0)
1775#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
1776#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
1777#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
1778
1779#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
1780#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
Ken Wang832be402016-03-18 15:23:08 +08001781#define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
1782#define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001783
1784#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1785#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1786
1787#define REG_SET_FIELD(orig_val, reg, field, field_val) \
1788 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
1789 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1790
1791#define REG_GET_FIELD(value, reg, field) \
1792 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1793
Tom St Denis61cb8ce2016-08-09 10:13:21 -04001794#define WREG32_FIELD(reg, field, val) \
1795 WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1796
Tom St Denisccaf3572017-04-04 09:14:13 -04001797#define WREG32_FIELD_OFFSET(reg, offset, field, val) \
1798 WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1799
Alex Deucher97b2e202015-04-20 16:51:00 -04001800/*
1801 * BIOS helpers.
1802 */
1803#define RBIOS8(i) (adev->bios[i])
1804#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1805#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1806
Alex Deucherc113ea12015-10-08 16:30:37 -04001807static inline struct amdgpu_sdma_instance *
1808amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001809{
1810 struct amdgpu_device *adev = ring->adev;
1811 int i;
1812
Alex Deucherc113ea12015-10-08 16:30:37 -04001813 for (i = 0; i < adev->sdma.num_instances; i++)
1814 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001815 break;
1816
1817 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04001818 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001819 else
1820 return NULL;
1821}
1822
Alex Deucher97b2e202015-04-20 16:51:00 -04001823/*
1824 * ASICs macro.
1825 */
1826#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
1827#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001828#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1829#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1830#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001831#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1832#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1833#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001834#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05001835#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04001836#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
Alex Deucherbbf282d2017-03-03 17:26:10 -05001837#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001838#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
1839#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
Christian König3de676d2017-11-29 13:27:26 +01001840#define amdgpu_gart_get_vm_pde(adev, level, dst, flags) (adev)->gart.gart_funcs->get_vm_pde((adev), (level), (dst), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001841#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königde9ea7b2016-08-12 11:33:30 +02001842#define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
Alex Deucher97b2e202015-04-20 16:51:00 -04001843#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Xie54635452017-02-14 12:22:57 -05001844#define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001845#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
1846#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
Christian Königbbec97a2016-07-05 21:07:17 +02001847#define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
Alex Deucher97b2e202015-04-20 16:51:00 -04001848#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
1849#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
1850#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
Christian Königd88bf582016-05-06 17:50:03 +02001851#define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
Christian Königb8c7b392016-03-01 15:42:52 +01001852#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04001853#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08001854#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001855#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02001856#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08001857#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Monk Liuc2167a62016-08-26 14:12:37 +08001858#define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
Monk Liu753ad492016-08-26 13:28:28 +08001859#define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
Xiangliang Yub6091c12017-01-10 12:53:52 +08001860#define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
1861#define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
Monk Liu3b4d68e2017-05-01 18:09:22 +08001862#define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
Christian König9e5d53092016-01-31 12:20:55 +01001863#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08001864#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
1865#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04001866#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
Felix Kuehling00ecd8a2017-08-26 02:40:45 -04001867#define amdgpu_ih_prescreen_iv(adev) (adev)->irq.ih_funcs->prescreen_iv((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001868#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
1869#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001870#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
1871#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
Alex Deucher97b2e202015-04-20 16:51:00 -04001872#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
1873#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
1874#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
1875#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
1876#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
1877#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
Alex Deuchercb9e59d2016-05-05 16:03:57 -04001878#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
Alex Deucher97b2e202015-04-20 16:51:00 -04001879#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
1880#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
1881#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001882#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001883#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucherb95e31f2016-07-07 15:01:42 -04001884#define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
Tom St Denis9559ef52016-06-28 10:26:48 -04001885#define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
Alex Deucher97b2e202015-04-20 16:51:00 -04001886#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001887#define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
Alex Deucher97b2e202015-04-20 16:51:00 -04001888
1889/* Common functions */
Alex Deucher5f152b52017-12-15 16:40:49 -05001890int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
1891 struct amdgpu_job* job, bool force);
Chunming Zhou3ad81f12016-08-05 17:30:17 +08001892bool amdgpu_need_backup(struct amdgpu_device *adev);
Alex Deucher8111c382017-12-14 16:22:53 -05001893void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
Alex Deucher39c640c2017-12-15 16:22:11 -05001894bool amdgpu_device_need_post(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001895void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001896
John Brooks00f06b22017-06-27 22:33:18 -04001897void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
1898 u64 num_vis_bytes);
Christian König765e7fb2016-09-15 15:06:50 +02001899void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
Alex Deucher97b2e202015-04-20 16:51:00 -04001900bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Alex Deucher2543e282017-12-14 16:33:36 -05001901void amdgpu_device_vram_location(struct amdgpu_device *adev,
1902 struct amdgpu_mc *mc, u64 base);
1903void amdgpu_device_gart_location(struct amdgpu_device *adev,
1904 struct amdgpu_mc *mc);
Christian Königd6895ad2017-02-28 10:36:43 +01001905int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001906void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
Baoyou Xie9f31a0b02016-09-15 21:43:26 +08001907int amdgpu_ttm_init(struct amdgpu_device *adev);
1908void amdgpu_ttm_fini(struct amdgpu_device *adev);
Alex Deucher9c3f2b52017-12-14 16:20:19 -05001909void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
Alex Deucher97b2e202015-04-20 16:51:00 -04001910 const u32 *registers,
1911 const u32 array_size);
1912
1913bool amdgpu_device_is_px(struct drm_device *dev);
1914/* atpx handler */
1915#if defined(CONFIG_VGA_SWITCHEROO)
1916void amdgpu_register_atpx_handler(void);
1917void amdgpu_unregister_atpx_handler(void);
Alex Deuchera78fe132016-06-01 13:08:21 -04001918bool amdgpu_has_atpx_dgpu_power_cntl(void);
Alex Deucher2f5af822016-06-02 09:04:01 -04001919bool amdgpu_is_atpx_hybrid(void);
Alex Deucherefc83cf2016-09-14 14:01:41 -04001920bool amdgpu_atpx_dgpu_req_power_for_displays(void);
Alex Xie714f88e2017-04-05 11:07:13 -04001921bool amdgpu_has_atpx(void);
Alex Deucher97b2e202015-04-20 16:51:00 -04001922#else
1923static inline void amdgpu_register_atpx_handler(void) {}
1924static inline void amdgpu_unregister_atpx_handler(void) {}
Alex Deuchera78fe132016-06-01 13:08:21 -04001925static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
Alex Deucher2f5af822016-06-02 09:04:01 -04001926static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
Alex Deucherefc83cf2016-09-14 14:01:41 -04001927static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
Alex Xie714f88e2017-04-05 11:07:13 -04001928static inline bool amdgpu_has_atpx(void) { return false; }
Alex Deucher97b2e202015-04-20 16:51:00 -04001929#endif
1930
1931/*
1932 * KMS
1933 */
1934extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02001935extern const int amdgpu_max_kms_ioctl;
Alex Deucher97b2e202015-04-20 16:51:00 -04001936
1937int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -02001938void amdgpu_driver_unload_kms(struct drm_device *dev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001939void amdgpu_driver_lastclose_kms(struct drm_device *dev);
1940int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1941void amdgpu_driver_postclose_kms(struct drm_device *dev,
1942 struct drm_file *file_priv);
Alex Deuchercdd61df2017-12-14 16:47:40 -05001943int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
Alex Deucher810ddc32016-08-23 13:25:49 -04001944int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
1945int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02001946u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
1947int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
1948void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
Alex Deucher97b2e202015-04-20 16:51:00 -04001949long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
1950 unsigned long arg);
1951
1952/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001953 * functions used by amdgpu_encoder.c
1954 */
1955struct amdgpu_afmt_acr {
1956 u32 clock;
1957
1958 int n_32khz;
1959 int cts_32khz;
1960
1961 int n_44_1khz;
1962 int cts_44_1khz;
1963
1964 int n_48khz;
1965 int cts_48khz;
1966
1967};
1968
1969struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1970
1971/* amdgpu_acpi.c */
1972#if defined(CONFIG_ACPI)
1973int amdgpu_acpi_init(struct amdgpu_device *adev);
1974void amdgpu_acpi_fini(struct amdgpu_device *adev);
1975bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
1976int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
1977 u8 perf_req, bool advertise);
1978int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1979#else
1980static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
1981static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1982#endif
1983
Christian König9cca0b82017-09-06 16:15:28 +02001984int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1985 uint64_t addr, struct amdgpu_bo **bo,
1986 struct amdgpu_bo_va_mapping **mapping);
Alex Deucher97b2e202015-04-20 16:51:00 -04001987
Harry Wentland45622362017-09-12 15:58:20 -04001988#if defined(CONFIG_DRM_AMD_DC)
1989int amdgpu_dm_display_resume(struct amdgpu_device *adev );
1990#else
1991static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
1992#endif
1993
Alex Deucher97b2e202015-04-20 16:51:00 -04001994#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04001995#endif