blob: bb16ef5c85104d8c8aaa97fbdc9bbdbc74424f64 [file] [log] [blame]
Zhi Wang12d14cc2016-08-30 11:06:17 +08001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Kevin Tian <kevin.tian@intel.com>
25 * Eddie Dong <eddie.dong@intel.com>
26 * Zhiyuan Lv <zhiyuan.lv@intel.com>
27 *
28 * Contributors:
29 * Min He <min.he@intel.com>
30 * Tina Zhang <tina.zhang@intel.com>
31 * Pei Zhang <pei.zhang@intel.com>
32 * Niu Bing <bing.niu@intel.com>
33 * Ping Gao <ping.a.gao@intel.com>
34 * Zhi Wang <zhi.a.wang@intel.com>
35 *
36
37 */
38
39#include "i915_drv.h"
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +080040#include "gvt.h"
41#include "i915_pvinfo.h"
Zhi Wang12d14cc2016-08-30 11:06:17 +080042
Zhi Wange39c5ad2016-09-02 13:33:29 +080043/* XXX FIXME i915 has changed PP_XXX definition */
44#define PCH_PP_STATUS _MMIO(0xc7200)
45#define PCH_PP_CONTROL _MMIO(0xc7204)
46#define PCH_PP_ON_DELAYS _MMIO(0xc7208)
47#define PCH_PP_OFF_DELAYS _MMIO(0xc720c)
48#define PCH_PP_DIVISOR _MMIO(0xc7210)
49
Zhi Wang12d14cc2016-08-30 11:06:17 +080050unsigned long intel_gvt_get_device_type(struct intel_gvt *gvt)
51{
52 if (IS_BROADWELL(gvt->dev_priv))
53 return D_BDW;
54 else if (IS_SKYLAKE(gvt->dev_priv))
55 return D_SKL;
Xu Hane3476c02017-03-29 10:13:59 +080056 else if (IS_KABYLAKE(gvt->dev_priv))
57 return D_KBL;
Zhi Wang12d14cc2016-08-30 11:06:17 +080058
59 return 0;
60}
61
62bool intel_gvt_match_device(struct intel_gvt *gvt,
63 unsigned long device)
64{
65 return intel_gvt_get_device_type(gvt) & device;
66}
67
Zhi Wange39c5ad2016-09-02 13:33:29 +080068static void read_vreg(struct intel_vgpu *vgpu, unsigned int offset,
69 void *p_data, unsigned int bytes)
70{
71 memcpy(p_data, &vgpu_vreg(vgpu, offset), bytes);
72}
73
74static void write_vreg(struct intel_vgpu *vgpu, unsigned int offset,
75 void *p_data, unsigned int bytes)
76{
77 memcpy(&vgpu_vreg(vgpu, offset), p_data, bytes);
78}
79
Changbin Du65f9f6f2017-06-06 15:56:09 +080080static struct intel_gvt_mmio_info *find_mmio_info(struct intel_gvt *gvt,
81 unsigned int offset)
82{
83 struct intel_gvt_mmio_info *e;
84
85 hash_for_each_possible(gvt->mmio.mmio_info_table, e, node, offset) {
86 if (e->offset == offset)
87 return e;
88 }
89 return NULL;
90}
91
Zhi Wang12d14cc2016-08-30 11:06:17 +080092static int new_mmio_info(struct intel_gvt *gvt,
Changbin Du56a78de2017-06-06 15:56:11 +080093 u32 offset, u8 flags, u32 size,
Zhi Wang12d14cc2016-08-30 11:06:17 +080094 u32 addr_mask, u32 ro_mask, u32 device,
Changbin Du65f9f6f2017-06-06 15:56:09 +080095 gvt_mmio_func read, gvt_mmio_func write)
Zhi Wang12d14cc2016-08-30 11:06:17 +080096{
97 struct intel_gvt_mmio_info *info, *p;
98 u32 start, end, i;
99
100 if (!intel_gvt_match_device(gvt, device))
101 return 0;
102
103 if (WARN_ON(!IS_ALIGNED(offset, 4)))
104 return -EINVAL;
105
106 start = offset;
107 end = offset + size;
108
109 for (i = start; i < end; i += 4) {
110 info = kzalloc(sizeof(*info), GFP_KERNEL);
111 if (!info)
112 return -ENOMEM;
113
114 info->offset = i;
Changbin Du65f9f6f2017-06-06 15:56:09 +0800115 p = find_mmio_info(gvt, info->offset);
Jian Jun Chen36ed7e92017-07-19 12:18:39 +0800116 if (p) {
117 WARN(1, "dup mmio definition offset %x\n",
Zhi Wang12d14cc2016-08-30 11:06:17 +0800118 info->offset);
Jian Jun Chen36ed7e92017-07-19 12:18:39 +0800119 kfree(info);
120
121 /* We return -EEXIST here to make GVT-g load fail.
122 * So duplicated MMIO can be found as soon as
123 * possible.
124 */
125 return -EEXIST;
126 }
Changbin Dud8d94ba2017-06-06 15:56:10 +0800127
Zhao Yan4ec3dd82017-03-02 15:12:47 +0800128 info->ro_mask = ro_mask;
Zhi Wang12d14cc2016-08-30 11:06:17 +0800129 info->device = device;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800130 info->read = read ? read : intel_vgpu_default_mmio_read;
131 info->write = write ? write : intel_vgpu_default_mmio_write;
Zhi Wang12d14cc2016-08-30 11:06:17 +0800132 gvt->mmio.mmio_attribute[info->offset / 4] = flags;
133 INIT_HLIST_NODE(&info->node);
134 hash_add(gvt->mmio.mmio_info_table, &info->node, info->offset);
Changbin Dufbfd76c2017-06-06 15:56:13 +0800135 gvt->mmio.num_tracked_mmio++;
Zhi Wang12d14cc2016-08-30 11:06:17 +0800136 }
137 return 0;
138}
139
Zhi Wang62a6a532017-09-30 17:42:20 +0800140/**
141 * intel_gvt_render_mmio_to_ring_id - convert a mmio offset into ring id
142 * @gvt: a GVT device
143 * @offset: register offset
144 *
145 * Returns:
146 * Ring ID on success, negative error code if failed.
147 */
148int intel_gvt_render_mmio_to_ring_id(struct intel_gvt *gvt,
149 unsigned int offset)
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400150{
Zhenyu Wang0fac21e2016-10-20 13:30:33 +0800151 enum intel_engine_id id;
152 struct intel_engine_cs *engine;
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400153
Zhi Wang62a6a532017-09-30 17:42:20 +0800154 offset &= ~GENMASK(11, 0);
Zhenyu Wang0fac21e2016-10-20 13:30:33 +0800155 for_each_engine(engine, gvt->dev_priv, id) {
Zhi Wang62a6a532017-09-30 17:42:20 +0800156 if (engine->mmio_base == offset)
Zhenyu Wang0fac21e2016-10-20 13:30:33 +0800157 return id;
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400158 }
Zhi Wang62a6a532017-09-30 17:42:20 +0800159 return -ENODEV;
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400160}
161
Zhi Wange39c5ad2016-09-02 13:33:29 +0800162#define offset_to_fence_num(offset) \
163 ((offset - i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0))) >> 3)
164
165#define fence_num_to_offset(num) \
166 (num * 8 + i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0)))
167
Min Hefd64be62017-02-17 15:02:36 +0800168
fred gaoe011c6c2017-09-19 15:11:28 +0800169void enter_failsafe_mode(struct intel_vgpu *vgpu, int reason)
Min Hefd64be62017-02-17 15:02:36 +0800170{
171 switch (reason) {
172 case GVT_FAILSAFE_UNSUPPORTED_GUEST:
173 pr_err("Detected your guest driver doesn't support GVT-g.\n");
174 break;
Min Hea33fc7a2017-02-17 16:42:38 +0800175 case GVT_FAILSAFE_INSUFFICIENT_RESOURCE:
176 pr_err("Graphics resource is not enough for the guest\n");
fred gaoe011c6c2017-09-19 15:11:28 +0800177 case GVT_FAILSAFE_GUEST_ERR:
178 pr_err("GVT Internal error for the guest\n");
Min Hefd64be62017-02-17 15:02:36 +0800179 default:
180 break;
181 }
182 pr_err("Now vgpu %d will enter failsafe mode.\n", vgpu->id);
183 vgpu->failsafe = true;
184}
185
Zhi Wange39c5ad2016-09-02 13:33:29 +0800186static int sanitize_fence_mmio_access(struct intel_vgpu *vgpu,
187 unsigned int fence_num, void *p_data, unsigned int bytes)
188{
189 if (fence_num >= vgpu_fence_sz(vgpu)) {
Min Hefd64be62017-02-17 15:02:36 +0800190
191 /* When guest access oob fence regs without access
192 * pv_info first, we treat guest not supporting GVT,
193 * and we will let vgpu enter failsafe mode.
194 */
Zhao, Xindad1be3712017-02-17 14:38:33 +0800195 if (!vgpu->pv_notified)
Min Hefd64be62017-02-17 15:02:36 +0800196 enter_failsafe_mode(vgpu,
197 GVT_FAILSAFE_UNSUPPORTED_GUEST);
Zhao, Xindad1be3712017-02-17 14:38:33 +0800198
199 if (!vgpu->mmio.disable_warn_untrack) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500200 gvt_vgpu_err("found oob fence register access\n");
201 gvt_vgpu_err("total fence %d, access fence %d\n",
202 vgpu_fence_sz(vgpu), fence_num);
Min Hefd64be62017-02-17 15:02:36 +0800203 }
Zhi Wange39c5ad2016-09-02 13:33:29 +0800204 memset(p_data, 0, bytes);
Zhao, Xindad1be3712017-02-17 14:38:33 +0800205 return -EINVAL;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800206 }
207 return 0;
208}
209
210static int fence_mmio_read(struct intel_vgpu *vgpu, unsigned int off,
211 void *p_data, unsigned int bytes)
212{
213 int ret;
214
215 ret = sanitize_fence_mmio_access(vgpu, offset_to_fence_num(off),
216 p_data, bytes);
217 if (ret)
218 return ret;
219 read_vreg(vgpu, off, p_data, bytes);
220 return 0;
221}
222
223static int fence_mmio_write(struct intel_vgpu *vgpu, unsigned int off,
224 void *p_data, unsigned int bytes)
225{
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +0800226 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800227 unsigned int fence_num = offset_to_fence_num(off);
228 int ret;
229
230 ret = sanitize_fence_mmio_access(vgpu, fence_num, p_data, bytes);
231 if (ret)
232 return ret;
233 write_vreg(vgpu, off, p_data, bytes);
234
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +0800235 mmio_hw_access_pre(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +0800236 intel_vgpu_write_fence(vgpu, fence_num,
237 vgpu_vreg64(vgpu, fence_num_to_offset(fence_num)));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +0800238 mmio_hw_access_post(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +0800239 return 0;
240}
241
242#define CALC_MODE_MASK_REG(old, new) \
243 (((new) & GENMASK(31, 16)) \
244 | ((((old) & GENMASK(15, 0)) & ~((new) >> 16)) \
245 | ((new) & ((new) >> 16))))
246
247static int mul_force_wake_write(struct intel_vgpu *vgpu,
248 unsigned int offset, void *p_data, unsigned int bytes)
249{
250 u32 old, new;
251 uint32_t ack_reg_offset;
252
253 old = vgpu_vreg(vgpu, offset);
254 new = CALC_MODE_MASK_REG(old, *(u32 *)p_data);
255
Xu Hane3476c02017-03-29 10:13:59 +0800256 if (IS_SKYLAKE(vgpu->gvt->dev_priv)
257 || IS_KABYLAKE(vgpu->gvt->dev_priv)) {
Zhi Wange39c5ad2016-09-02 13:33:29 +0800258 switch (offset) {
259 case FORCEWAKE_RENDER_GEN9_REG:
260 ack_reg_offset = FORCEWAKE_ACK_RENDER_GEN9_REG;
261 break;
262 case FORCEWAKE_BLITTER_GEN9_REG:
263 ack_reg_offset = FORCEWAKE_ACK_BLITTER_GEN9_REG;
264 break;
265 case FORCEWAKE_MEDIA_GEN9_REG:
266 ack_reg_offset = FORCEWAKE_ACK_MEDIA_GEN9_REG;
267 break;
268 default:
269 /*should not hit here*/
Tina Zhang695fbc02017-03-10 04:26:53 -0500270 gvt_vgpu_err("invalid forcewake offset 0x%x\n", offset);
Changbin Du39762ad2016-12-27 13:25:06 +0800271 return -EINVAL;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800272 }
273 } else {
274 ack_reg_offset = FORCEWAKE_ACK_HSW_REG;
275 }
276
277 vgpu_vreg(vgpu, offset) = new;
278 vgpu_vreg(vgpu, ack_reg_offset) = (new & GENMASK(15, 0));
279 return 0;
280}
281
282static int gdrst_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
Changbin Duc34eaa82017-01-13 11:16:03 +0800283 void *p_data, unsigned int bytes)
Zhi Wange39c5ad2016-09-02 13:33:29 +0800284{
Changbin Duc34eaa82017-01-13 11:16:03 +0800285 unsigned int engine_mask = 0;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800286 u32 data;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800287
Ping Gao40d24282016-10-26 09:38:50 +0800288 write_vreg(vgpu, offset, p_data, bytes);
Zhi Wange39c5ad2016-09-02 13:33:29 +0800289 data = vgpu_vreg(vgpu, offset);
290
291 if (data & GEN6_GRDOM_FULL) {
292 gvt_dbg_mmio("vgpu%d: request full GPU reset\n", vgpu->id);
Changbin Duc34eaa82017-01-13 11:16:03 +0800293 engine_mask = ALL_ENGINES;
294 } else {
295 if (data & GEN6_GRDOM_RENDER) {
296 gvt_dbg_mmio("vgpu%d: request RCS reset\n", vgpu->id);
297 engine_mask |= (1 << RCS);
298 }
299 if (data & GEN6_GRDOM_MEDIA) {
300 gvt_dbg_mmio("vgpu%d: request VCS reset\n", vgpu->id);
301 engine_mask |= (1 << VCS);
302 }
303 if (data & GEN6_GRDOM_BLT) {
304 gvt_dbg_mmio("vgpu%d: request BCS Reset\n", vgpu->id);
305 engine_mask |= (1 << BCS);
306 }
307 if (data & GEN6_GRDOM_VECS) {
308 gvt_dbg_mmio("vgpu%d: request VECS Reset\n", vgpu->id);
309 engine_mask |= (1 << VECS);
310 }
311 if (data & GEN8_GRDOM_MEDIA2) {
312 gvt_dbg_mmio("vgpu%d: request VCS2 Reset\n", vgpu->id);
313 if (HAS_BSD2(vgpu->gvt->dev_priv))
314 engine_mask |= (1 << VCS2);
315 }
Zhi Wange39c5ad2016-09-02 13:33:29 +0800316 }
Changbin Duc34eaa82017-01-13 11:16:03 +0800317
318 intel_gvt_reset_vgpu_locked(vgpu, false, engine_mask);
319
fred gao0811fa62017-05-24 12:02:24 +0800320 /* sw will wait for the device to ack the reset request */
321 vgpu_vreg(vgpu, offset) = 0;
322
Changbin Duc34eaa82017-01-13 11:16:03 +0800323 return 0;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800324}
325
Zhi Wang04d348a2016-04-25 18:28:56 -0400326static int gmbus_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
327 void *p_data, unsigned int bytes)
328{
329 return intel_gvt_i2c_handle_gmbus_read(vgpu, offset, p_data, bytes);
330}
331
332static int gmbus_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
333 void *p_data, unsigned int bytes)
334{
335 return intel_gvt_i2c_handle_gmbus_write(vgpu, offset, p_data, bytes);
336}
337
338static int pch_pp_control_mmio_write(struct intel_vgpu *vgpu,
339 unsigned int offset, void *p_data, unsigned int bytes)
340{
341 write_vreg(vgpu, offset, p_data, bytes);
342
343 if (vgpu_vreg(vgpu, offset) & PANEL_POWER_ON) {
344 vgpu_vreg(vgpu, PCH_PP_STATUS) |= PP_ON;
345 vgpu_vreg(vgpu, PCH_PP_STATUS) |= PP_SEQUENCE_STATE_ON_IDLE;
346 vgpu_vreg(vgpu, PCH_PP_STATUS) &= ~PP_SEQUENCE_POWER_DOWN;
347 vgpu_vreg(vgpu, PCH_PP_STATUS) &= ~PP_CYCLE_DELAY_ACTIVE;
348
349 } else
350 vgpu_vreg(vgpu, PCH_PP_STATUS) &=
351 ~(PP_ON | PP_SEQUENCE_POWER_DOWN
352 | PP_CYCLE_DELAY_ACTIVE);
353 return 0;
354}
355
356static int transconf_mmio_write(struct intel_vgpu *vgpu,
357 unsigned int offset, void *p_data, unsigned int bytes)
358{
359 write_vreg(vgpu, offset, p_data, bytes);
360
361 if (vgpu_vreg(vgpu, offset) & TRANS_ENABLE)
362 vgpu_vreg(vgpu, offset) |= TRANS_STATE_ENABLE;
363 else
364 vgpu_vreg(vgpu, offset) &= ~TRANS_STATE_ENABLE;
365 return 0;
366}
367
368static int lcpll_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
369 void *p_data, unsigned int bytes)
370{
371 write_vreg(vgpu, offset, p_data, bytes);
372
373 if (vgpu_vreg(vgpu, offset) & LCPLL_PLL_DISABLE)
374 vgpu_vreg(vgpu, offset) &= ~LCPLL_PLL_LOCK;
375 else
376 vgpu_vreg(vgpu, offset) |= LCPLL_PLL_LOCK;
377
378 if (vgpu_vreg(vgpu, offset) & LCPLL_CD_SOURCE_FCLK)
379 vgpu_vreg(vgpu, offset) |= LCPLL_CD_SOURCE_FCLK_DONE;
380 else
381 vgpu_vreg(vgpu, offset) &= ~LCPLL_CD_SOURCE_FCLK_DONE;
382
383 return 0;
384}
385
386static int dpy_reg_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
387 void *p_data, unsigned int bytes)
388{
Changbin Du5cd82b72017-06-13 10:15:26 +0800389 switch (offset) {
390 case 0xe651c:
391 case 0xe661c:
392 case 0xe671c:
393 case 0xe681c:
394 vgpu_vreg(vgpu, offset) = 1 << 17;
395 break;
396 case 0xe6c04:
397 vgpu_vreg(vgpu, offset) = 0x3;
398 break;
399 case 0xe6e1c:
400 vgpu_vreg(vgpu, offset) = 0x2f << 16;
401 break;
402 default:
403 return -EINVAL;
404 }
Zhi Wang04d348a2016-04-25 18:28:56 -0400405
Changbin Du5cd82b72017-06-13 10:15:26 +0800406 read_vreg(vgpu, offset, p_data, bytes);
Zhi Wang04d348a2016-04-25 18:28:56 -0400407 return 0;
408}
409
410static int pipeconf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
411 void *p_data, unsigned int bytes)
412{
413 u32 data;
414
415 write_vreg(vgpu, offset, p_data, bytes);
416 data = vgpu_vreg(vgpu, offset);
417
418 if (data & PIPECONF_ENABLE)
419 vgpu_vreg(vgpu, offset) |= I965_PIPECONF_ACTIVE;
420 else
421 vgpu_vreg(vgpu, offset) &= ~I965_PIPECONF_ACTIVE;
422 intel_gvt_check_vblank_emulation(vgpu->gvt);
423 return 0;
424}
425
Zhao Yane6cedfe2017-02-21 10:38:53 +0800426/* ascendingly sorted */
427static i915_reg_t force_nonpriv_white_list[] = {
428 GEN9_CS_DEBUG_MODE1, //_MMIO(0x20ec)
429 GEN9_CTX_PREEMPT_REG,//_MMIO(0x2248)
430 GEN8_CS_CHICKEN1,//_MMIO(0x2580)
431 _MMIO(0x2690),
432 _MMIO(0x2694),
433 _MMIO(0x2698),
434 _MMIO(0x4de0),
435 _MMIO(0x4de4),
436 _MMIO(0x4dfc),
437 GEN7_COMMON_SLICE_CHICKEN1,//_MMIO(0x7010)
438 _MMIO(0x7014),
439 HDC_CHICKEN0,//_MMIO(0x7300)
440 GEN8_HDC_CHICKEN1,//_MMIO(0x7304)
441 _MMIO(0x7700),
442 _MMIO(0x7704),
443 _MMIO(0x7708),
444 _MMIO(0x770c),
445 _MMIO(0xb110),
446 GEN8_L3SQCREG4,//_MMIO(0xb118)
447 _MMIO(0xe100),
448 _MMIO(0xe18c),
449 _MMIO(0xe48c),
450 _MMIO(0xe5f4),
451};
452
453/* a simple bsearch */
454static inline bool in_whitelist(unsigned int reg)
455{
456 int left = 0, right = ARRAY_SIZE(force_nonpriv_white_list);
457 i915_reg_t *array = force_nonpriv_white_list;
458
459 while (left < right) {
460 int mid = (left + right)/2;
461
462 if (reg > array[mid].reg)
463 left = mid + 1;
464 else if (reg < array[mid].reg)
465 right = mid;
466 else
467 return true;
468 }
469 return false;
470}
471
472static int force_nonpriv_write(struct intel_vgpu *vgpu,
473 unsigned int offset, void *p_data, unsigned int bytes)
474{
475 u32 reg_nonpriv = *(u32 *)p_data;
476 int ret = -EINVAL;
477
478 if ((bytes != 4) || ((offset & (bytes - 1)) != 0)) {
479 gvt_err("vgpu(%d) Invalid FORCE_NONPRIV offset %x(%dB)\n",
480 vgpu->id, offset, bytes);
481 return ret;
482 }
483
484 if (in_whitelist(reg_nonpriv)) {
485 ret = intel_vgpu_default_mmio_write(vgpu, offset, p_data,
486 bytes);
487 } else {
488 gvt_err("vgpu(%d) Invalid FORCE_NONPRIV write %x\n",
489 vgpu->id, reg_nonpriv);
490 }
491 return ret;
492}
493
Zhi Wang04d348a2016-04-25 18:28:56 -0400494static int ddi_buf_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
495 void *p_data, unsigned int bytes)
496{
497 write_vreg(vgpu, offset, p_data, bytes);
498
499 if (vgpu_vreg(vgpu, offset) & DDI_BUF_CTL_ENABLE) {
500 vgpu_vreg(vgpu, offset) &= ~DDI_BUF_IS_IDLE;
501 } else {
502 vgpu_vreg(vgpu, offset) |= DDI_BUF_IS_IDLE;
503 if (offset == i915_mmio_reg_offset(DDI_BUF_CTL(PORT_E)))
504 vgpu_vreg(vgpu, DP_TP_STATUS(PORT_E))
505 &= ~DP_TP_STATUS_AUTOTRAIN_DONE;
506 }
507 return 0;
508}
509
510static int fdi_rx_iir_mmio_write(struct intel_vgpu *vgpu,
511 unsigned int offset, void *p_data, unsigned int bytes)
512{
513 vgpu_vreg(vgpu, offset) &= ~*(u32 *)p_data;
514 return 0;
515}
516
517#define FDI_LINK_TRAIN_PATTERN1 0
518#define FDI_LINK_TRAIN_PATTERN2 1
519
520static int fdi_auto_training_started(struct intel_vgpu *vgpu)
521{
522 u32 ddi_buf_ctl = vgpu_vreg(vgpu, DDI_BUF_CTL(PORT_E));
523 u32 rx_ctl = vgpu_vreg(vgpu, _FDI_RXA_CTL);
524 u32 tx_ctl = vgpu_vreg(vgpu, DP_TP_CTL(PORT_E));
525
526 if ((ddi_buf_ctl & DDI_BUF_CTL_ENABLE) &&
527 (rx_ctl & FDI_RX_ENABLE) &&
528 (rx_ctl & FDI_AUTO_TRAINING) &&
529 (tx_ctl & DP_TP_CTL_ENABLE) &&
530 (tx_ctl & DP_TP_CTL_FDI_AUTOTRAIN))
531 return 1;
532 else
533 return 0;
534}
535
536static int check_fdi_rx_train_status(struct intel_vgpu *vgpu,
537 enum pipe pipe, unsigned int train_pattern)
538{
539 i915_reg_t fdi_rx_imr, fdi_tx_ctl, fdi_rx_ctl;
540 unsigned int fdi_rx_check_bits, fdi_tx_check_bits;
541 unsigned int fdi_rx_train_bits, fdi_tx_train_bits;
542 unsigned int fdi_iir_check_bits;
543
544 fdi_rx_imr = FDI_RX_IMR(pipe);
545 fdi_tx_ctl = FDI_TX_CTL(pipe);
546 fdi_rx_ctl = FDI_RX_CTL(pipe);
547
548 if (train_pattern == FDI_LINK_TRAIN_PATTERN1) {
549 fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_1_CPT;
550 fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_1;
551 fdi_iir_check_bits = FDI_RX_BIT_LOCK;
552 } else if (train_pattern == FDI_LINK_TRAIN_PATTERN2) {
553 fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_2_CPT;
554 fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_2;
555 fdi_iir_check_bits = FDI_RX_SYMBOL_LOCK;
556 } else {
Tina Zhang695fbc02017-03-10 04:26:53 -0500557 gvt_vgpu_err("Invalid train pattern %d\n", train_pattern);
Zhi Wang04d348a2016-04-25 18:28:56 -0400558 return -EINVAL;
559 }
560
561 fdi_rx_check_bits = FDI_RX_ENABLE | fdi_rx_train_bits;
562 fdi_tx_check_bits = FDI_TX_ENABLE | fdi_tx_train_bits;
563
564 /* If imr bit has been masked */
565 if (vgpu_vreg(vgpu, fdi_rx_imr) & fdi_iir_check_bits)
566 return 0;
567
568 if (((vgpu_vreg(vgpu, fdi_tx_ctl) & fdi_tx_check_bits)
569 == fdi_tx_check_bits)
570 && ((vgpu_vreg(vgpu, fdi_rx_ctl) & fdi_rx_check_bits)
571 == fdi_rx_check_bits))
572 return 1;
573 else
574 return 0;
575}
576
577#define INVALID_INDEX (~0U)
578
579static unsigned int calc_index(unsigned int offset, unsigned int start,
580 unsigned int next, unsigned int end, i915_reg_t i915_end)
581{
582 unsigned int range = next - start;
583
584 if (!end)
585 end = i915_mmio_reg_offset(i915_end);
586 if (offset < start || offset > end)
587 return INVALID_INDEX;
588 offset -= start;
589 return offset / range;
590}
591
592#define FDI_RX_CTL_TO_PIPE(offset) \
593 calc_index(offset, _FDI_RXA_CTL, _FDI_RXB_CTL, 0, FDI_RX_CTL(PIPE_C))
594
595#define FDI_TX_CTL_TO_PIPE(offset) \
596 calc_index(offset, _FDI_TXA_CTL, _FDI_TXB_CTL, 0, FDI_TX_CTL(PIPE_C))
597
598#define FDI_RX_IMR_TO_PIPE(offset) \
599 calc_index(offset, _FDI_RXA_IMR, _FDI_RXB_IMR, 0, FDI_RX_IMR(PIPE_C))
600
601static int update_fdi_rx_iir_status(struct intel_vgpu *vgpu,
602 unsigned int offset, void *p_data, unsigned int bytes)
603{
604 i915_reg_t fdi_rx_iir;
605 unsigned int index;
606 int ret;
607
608 if (FDI_RX_CTL_TO_PIPE(offset) != INVALID_INDEX)
609 index = FDI_RX_CTL_TO_PIPE(offset);
610 else if (FDI_TX_CTL_TO_PIPE(offset) != INVALID_INDEX)
611 index = FDI_TX_CTL_TO_PIPE(offset);
612 else if (FDI_RX_IMR_TO_PIPE(offset) != INVALID_INDEX)
613 index = FDI_RX_IMR_TO_PIPE(offset);
614 else {
Tina Zhang695fbc02017-03-10 04:26:53 -0500615 gvt_vgpu_err("Unsupport registers %x\n", offset);
Zhi Wang04d348a2016-04-25 18:28:56 -0400616 return -EINVAL;
617 }
618
619 write_vreg(vgpu, offset, p_data, bytes);
620
621 fdi_rx_iir = FDI_RX_IIR(index);
622
623 ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN1);
624 if (ret < 0)
625 return ret;
626 if (ret)
627 vgpu_vreg(vgpu, fdi_rx_iir) |= FDI_RX_BIT_LOCK;
628
629 ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN2);
630 if (ret < 0)
631 return ret;
632 if (ret)
633 vgpu_vreg(vgpu, fdi_rx_iir) |= FDI_RX_SYMBOL_LOCK;
634
635 if (offset == _FDI_RXA_CTL)
636 if (fdi_auto_training_started(vgpu))
637 vgpu_vreg(vgpu, DP_TP_STATUS(PORT_E)) |=
638 DP_TP_STATUS_AUTOTRAIN_DONE;
639 return 0;
640}
641
642#define DP_TP_CTL_TO_PORT(offset) \
643 calc_index(offset, _DP_TP_CTL_A, _DP_TP_CTL_B, 0, DP_TP_CTL(PORT_E))
644
645static int dp_tp_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
646 void *p_data, unsigned int bytes)
647{
648 i915_reg_t status_reg;
649 unsigned int index;
650 u32 data;
651
652 write_vreg(vgpu, offset, p_data, bytes);
653
654 index = DP_TP_CTL_TO_PORT(offset);
655 data = (vgpu_vreg(vgpu, offset) & GENMASK(10, 8)) >> 8;
656 if (data == 0x2) {
657 status_reg = DP_TP_STATUS(index);
658 vgpu_vreg(vgpu, status_reg) |= (1 << 25);
659 }
660 return 0;
661}
662
663static int dp_tp_status_mmio_write(struct intel_vgpu *vgpu,
664 unsigned int offset, void *p_data, unsigned int bytes)
665{
666 u32 reg_val;
667 u32 sticky_mask;
668
669 reg_val = *((u32 *)p_data);
670 sticky_mask = GENMASK(27, 26) | (1 << 24);
671
672 vgpu_vreg(vgpu, offset) = (reg_val & ~sticky_mask) |
673 (vgpu_vreg(vgpu, offset) & sticky_mask);
674 vgpu_vreg(vgpu, offset) &= ~(reg_val & sticky_mask);
675 return 0;
676}
677
678static int pch_adpa_mmio_write(struct intel_vgpu *vgpu,
679 unsigned int offset, void *p_data, unsigned int bytes)
680{
681 u32 data;
682
683 write_vreg(vgpu, offset, p_data, bytes);
684 data = vgpu_vreg(vgpu, offset);
685
686 if (data & ADPA_CRT_HOTPLUG_FORCE_TRIGGER)
687 vgpu_vreg(vgpu, offset) &= ~ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
688 return 0;
689}
690
691static int south_chicken2_mmio_write(struct intel_vgpu *vgpu,
692 unsigned int offset, void *p_data, unsigned int bytes)
693{
694 u32 data;
695
696 write_vreg(vgpu, offset, p_data, bytes);
697 data = vgpu_vreg(vgpu, offset);
698
699 if (data & FDI_MPHY_IOSFSB_RESET_CTL)
700 vgpu_vreg(vgpu, offset) |= FDI_MPHY_IOSFSB_RESET_STATUS;
701 else
702 vgpu_vreg(vgpu, offset) &= ~FDI_MPHY_IOSFSB_RESET_STATUS;
703 return 0;
704}
705
706#define DSPSURF_TO_PIPE(offset) \
707 calc_index(offset, _DSPASURF, _DSPBSURF, 0, DSPSURF(PIPE_C))
708
709static int pri_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
710 void *p_data, unsigned int bytes)
711{
712 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
713 unsigned int index = DSPSURF_TO_PIPE(offset);
714 i915_reg_t surflive_reg = DSPSURFLIVE(index);
715 int flip_event[] = {
716 [PIPE_A] = PRIMARY_A_FLIP_DONE,
717 [PIPE_B] = PRIMARY_B_FLIP_DONE,
718 [PIPE_C] = PRIMARY_C_FLIP_DONE,
719 };
720
721 write_vreg(vgpu, offset, p_data, bytes);
722 vgpu_vreg(vgpu, surflive_reg) = vgpu_vreg(vgpu, offset);
723
724 set_bit(flip_event[index], vgpu->irq.flip_done_event[index]);
725 return 0;
726}
727
728#define SPRSURF_TO_PIPE(offset) \
729 calc_index(offset, _SPRA_SURF, _SPRB_SURF, 0, SPRSURF(PIPE_C))
730
731static int spr_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
732 void *p_data, unsigned int bytes)
733{
734 unsigned int index = SPRSURF_TO_PIPE(offset);
735 i915_reg_t surflive_reg = SPRSURFLIVE(index);
736 int flip_event[] = {
737 [PIPE_A] = SPRITE_A_FLIP_DONE,
738 [PIPE_B] = SPRITE_B_FLIP_DONE,
739 [PIPE_C] = SPRITE_C_FLIP_DONE,
740 };
741
742 write_vreg(vgpu, offset, p_data, bytes);
743 vgpu_vreg(vgpu, surflive_reg) = vgpu_vreg(vgpu, offset);
744
745 set_bit(flip_event[index], vgpu->irq.flip_done_event[index]);
746 return 0;
747}
748
749static int trigger_aux_channel_interrupt(struct intel_vgpu *vgpu,
750 unsigned int reg)
751{
752 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
753 enum intel_gvt_event_type event;
754
755 if (reg == _DPA_AUX_CH_CTL)
756 event = AUX_CHANNEL_A;
757 else if (reg == _PCH_DPB_AUX_CH_CTL || reg == _DPB_AUX_CH_CTL)
758 event = AUX_CHANNEL_B;
759 else if (reg == _PCH_DPC_AUX_CH_CTL || reg == _DPC_AUX_CH_CTL)
760 event = AUX_CHANNEL_C;
761 else if (reg == _PCH_DPD_AUX_CH_CTL || reg == _DPD_AUX_CH_CTL)
762 event = AUX_CHANNEL_D;
763 else {
764 WARN_ON(true);
765 return -EINVAL;
766 }
767
768 intel_vgpu_trigger_virtual_event(vgpu, event);
769 return 0;
770}
771
772static int dp_aux_ch_ctl_trans_done(struct intel_vgpu *vgpu, u32 value,
773 unsigned int reg, int len, bool data_valid)
774{
775 /* mark transaction done */
776 value |= DP_AUX_CH_CTL_DONE;
777 value &= ~DP_AUX_CH_CTL_SEND_BUSY;
778 value &= ~DP_AUX_CH_CTL_RECEIVE_ERROR;
779
780 if (data_valid)
781 value &= ~DP_AUX_CH_CTL_TIME_OUT_ERROR;
782 else
783 value |= DP_AUX_CH_CTL_TIME_OUT_ERROR;
784
785 /* message size */
786 value &= ~(0xf << 20);
787 value |= (len << 20);
788 vgpu_vreg(vgpu, reg) = value;
789
790 if (value & DP_AUX_CH_CTL_INTERRUPT)
791 return trigger_aux_channel_interrupt(vgpu, reg);
792 return 0;
793}
794
795static void dp_aux_ch_ctl_link_training(struct intel_vgpu_dpcd_data *dpcd,
796 uint8_t t)
797{
798 if ((t & DPCD_TRAINING_PATTERN_SET_MASK) == DPCD_TRAINING_PATTERN_1) {
799 /* training pattern 1 for CR */
800 /* set LANE0_CR_DONE, LANE1_CR_DONE */
801 dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_CR_DONE;
802 /* set LANE2_CR_DONE, LANE3_CR_DONE */
803 dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_CR_DONE;
804 } else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
805 DPCD_TRAINING_PATTERN_2) {
806 /* training pattern 2 for EQ */
807 /* Set CHANNEL_EQ_DONE and SYMBOL_LOCKED for Lane0_1 */
808 dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_EQ_DONE;
809 dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_SYMBOL_LOCKED;
810 /* Set CHANNEL_EQ_DONE and SYMBOL_LOCKED for Lane2_3 */
811 dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_EQ_DONE;
812 dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_SYMBOL_LOCKED;
813 /* set INTERLANE_ALIGN_DONE */
814 dpcd->data[DPCD_LANE_ALIGN_STATUS_UPDATED] |=
815 DPCD_INTERLANE_ALIGN_DONE;
816 } else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
817 DPCD_LINK_TRAINING_DISABLED) {
818 /* finish link training */
819 /* set sink status as synchronized */
820 dpcd->data[DPCD_SINK_STATUS] = DPCD_SINK_IN_SYNC;
821 }
822}
823
824#define _REG_HSW_DP_AUX_CH_CTL(dp) \
825 ((dp) ? (_PCH_DPB_AUX_CH_CTL + ((dp)-1)*0x100) : 0x64010)
826
827#define _REG_SKL_DP_AUX_CH_CTL(dp) (0x64010 + (dp) * 0x100)
828
829#define OFFSET_TO_DP_AUX_PORT(offset) (((offset) & 0xF00) >> 8)
830
831#define dpy_is_valid_port(port) \
832 (((port) >= PORT_A) && ((port) < I915_MAX_PORTS))
833
834static int dp_aux_ch_ctl_mmio_write(struct intel_vgpu *vgpu,
835 unsigned int offset, void *p_data, unsigned int bytes)
836{
837 struct intel_vgpu_display *display = &vgpu->display;
838 int msg, addr, ctrl, op, len;
839 int port_index = OFFSET_TO_DP_AUX_PORT(offset);
840 struct intel_vgpu_dpcd_data *dpcd = NULL;
841 struct intel_vgpu_port *port = NULL;
842 u32 data;
843
844 if (!dpy_is_valid_port(port_index)) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500845 gvt_vgpu_err("Unsupported DP port access!\n");
Zhi Wang04d348a2016-04-25 18:28:56 -0400846 return 0;
847 }
848
849 write_vreg(vgpu, offset, p_data, bytes);
850 data = vgpu_vreg(vgpu, offset);
851
Xu Hane3476c02017-03-29 10:13:59 +0800852 if ((IS_SKYLAKE(vgpu->gvt->dev_priv)
853 || IS_KABYLAKE(vgpu->gvt->dev_priv))
854 && offset != _REG_SKL_DP_AUX_CH_CTL(port_index)) {
Zhi Wang04d348a2016-04-25 18:28:56 -0400855 /* SKL DPB/C/D aux ctl register changed */
856 return 0;
857 } else if (IS_BROADWELL(vgpu->gvt->dev_priv) &&
858 offset != _REG_HSW_DP_AUX_CH_CTL(port_index)) {
859 /* write to the data registers */
860 return 0;
861 }
862
863 if (!(data & DP_AUX_CH_CTL_SEND_BUSY)) {
864 /* just want to clear the sticky bits */
865 vgpu_vreg(vgpu, offset) = 0;
866 return 0;
867 }
868
869 port = &display->ports[port_index];
870 dpcd = port->dpcd;
871
872 /* read out message from DATA1 register */
873 msg = vgpu_vreg(vgpu, offset + 4);
874 addr = (msg >> 8) & 0xffff;
875 ctrl = (msg >> 24) & 0xff;
876 len = msg & 0xff;
877 op = ctrl >> 4;
878
879 if (op == GVT_AUX_NATIVE_WRITE) {
880 int t;
881 uint8_t buf[16];
882
883 if ((addr + len + 1) >= DPCD_SIZE) {
884 /*
885 * Write request exceeds what we supported,
886 * DCPD spec: When a Source Device is writing a DPCD
887 * address not supported by the Sink Device, the Sink
888 * Device shall reply with AUX NACK and “M” equal to
889 * zero.
890 */
891
892 /* NAK the write */
893 vgpu_vreg(vgpu, offset + 4) = AUX_NATIVE_REPLY_NAK;
894 dp_aux_ch_ctl_trans_done(vgpu, data, offset, 2, true);
895 return 0;
896 }
897
898 /*
899 * Write request format: (command + address) occupies
900 * 3 bytes, followed by (len + 1) bytes of data.
901 */
902 if (WARN_ON((len + 4) > AUX_BURST_SIZE))
903 return -EINVAL;
904
905 /* unpack data from vreg to buf */
906 for (t = 0; t < 4; t++) {
907 u32 r = vgpu_vreg(vgpu, offset + 8 + t * 4);
908
909 buf[t * 4] = (r >> 24) & 0xff;
910 buf[t * 4 + 1] = (r >> 16) & 0xff;
911 buf[t * 4 + 2] = (r >> 8) & 0xff;
912 buf[t * 4 + 3] = r & 0xff;
913 }
914
915 /* write to virtual DPCD */
916 if (dpcd && dpcd->data_valid) {
917 for (t = 0; t <= len; t++) {
918 int p = addr + t;
919
920 dpcd->data[p] = buf[t];
921 /* check for link training */
922 if (p == DPCD_TRAINING_PATTERN_SET)
923 dp_aux_ch_ctl_link_training(dpcd,
924 buf[t]);
925 }
926 }
927
928 /* ACK the write */
929 vgpu_vreg(vgpu, offset + 4) = 0;
930 dp_aux_ch_ctl_trans_done(vgpu, data, offset, 1,
931 dpcd && dpcd->data_valid);
932 return 0;
933 }
934
935 if (op == GVT_AUX_NATIVE_READ) {
936 int idx, i, ret = 0;
937
938 if ((addr + len + 1) >= DPCD_SIZE) {
939 /*
940 * read request exceeds what we supported
941 * DPCD spec: A Sink Device receiving a Native AUX CH
942 * read request for an unsupported DPCD address must
943 * reply with an AUX ACK and read data set equal to
944 * zero instead of replying with AUX NACK.
945 */
946
947 /* ACK the READ*/
948 vgpu_vreg(vgpu, offset + 4) = 0;
949 vgpu_vreg(vgpu, offset + 8) = 0;
950 vgpu_vreg(vgpu, offset + 12) = 0;
951 vgpu_vreg(vgpu, offset + 16) = 0;
952 vgpu_vreg(vgpu, offset + 20) = 0;
953
954 dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
955 true);
956 return 0;
957 }
958
959 for (idx = 1; idx <= 5; idx++) {
960 /* clear the data registers */
961 vgpu_vreg(vgpu, offset + 4 * idx) = 0;
962 }
963
964 /*
965 * Read reply format: ACK (1 byte) plus (len + 1) bytes of data.
966 */
967 if (WARN_ON((len + 2) > AUX_BURST_SIZE))
968 return -EINVAL;
969
970 /* read from virtual DPCD to vreg */
971 /* first 4 bytes: [ACK][addr][addr+1][addr+2] */
972 if (dpcd && dpcd->data_valid) {
973 for (i = 1; i <= (len + 1); i++) {
974 int t;
975
976 t = dpcd->data[addr + i - 1];
977 t <<= (24 - 8 * (i % 4));
978 ret |= t;
979
980 if ((i % 4 == 3) || (i == (len + 1))) {
981 vgpu_vreg(vgpu, offset +
982 (i / 4 + 1) * 4) = ret;
983 ret = 0;
984 }
985 }
986 }
987 dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
988 dpcd && dpcd->data_valid);
989 return 0;
990 }
991
992 /* i2c transaction starts */
993 intel_gvt_i2c_handle_aux_ch_write(vgpu, port_index, offset, p_data);
994
995 if (data & DP_AUX_CH_CTL_INTERRUPT)
996 trigger_aux_channel_interrupt(vgpu, offset);
997 return 0;
998}
999
Pei Zhang975629c2017-03-20 23:49:19 +08001000static int mbctl_write(struct intel_vgpu *vgpu, unsigned int offset,
1001 void *p_data, unsigned int bytes)
1002{
1003 *(u32 *)p_data &= (~GEN6_MBCTL_ENABLE_BOOT_FETCH);
1004 write_vreg(vgpu, offset, p_data, bytes);
1005 return 0;
1006}
1007
Zhi Wang04d348a2016-04-25 18:28:56 -04001008static int vga_control_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1009 void *p_data, unsigned int bytes)
1010{
1011 bool vga_disable;
1012
1013 write_vreg(vgpu, offset, p_data, bytes);
1014 vga_disable = vgpu_vreg(vgpu, offset) & VGA_DISP_DISABLE;
1015
1016 gvt_dbg_core("vgpu%d: %s VGA mode\n", vgpu->id,
1017 vga_disable ? "Disable" : "Enable");
1018 return 0;
1019}
1020
1021static u32 read_virtual_sbi_register(struct intel_vgpu *vgpu,
1022 unsigned int sbi_offset)
1023{
1024 struct intel_vgpu_display *display = &vgpu->display;
1025 int num = display->sbi.number;
1026 int i;
1027
1028 for (i = 0; i < num; ++i)
1029 if (display->sbi.registers[i].offset == sbi_offset)
1030 break;
1031
1032 if (i == num)
1033 return 0;
1034
1035 return display->sbi.registers[i].value;
1036}
1037
1038static void write_virtual_sbi_register(struct intel_vgpu *vgpu,
1039 unsigned int offset, u32 value)
1040{
1041 struct intel_vgpu_display *display = &vgpu->display;
1042 int num = display->sbi.number;
1043 int i;
1044
1045 for (i = 0; i < num; ++i) {
1046 if (display->sbi.registers[i].offset == offset)
1047 break;
1048 }
1049
1050 if (i == num) {
1051 if (num == SBI_REG_MAX) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001052 gvt_vgpu_err("SBI caching meets maximum limits\n");
Zhi Wang04d348a2016-04-25 18:28:56 -04001053 return;
1054 }
1055 display->sbi.number++;
1056 }
1057
1058 display->sbi.registers[i].offset = offset;
1059 display->sbi.registers[i].value = value;
1060}
1061
1062static int sbi_data_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
1063 void *p_data, unsigned int bytes)
1064{
1065 if (((vgpu_vreg(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
1066 SBI_OPCODE_SHIFT) == SBI_CMD_CRRD) {
1067 unsigned int sbi_offset = (vgpu_vreg(vgpu, SBI_ADDR) &
1068 SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
1069 vgpu_vreg(vgpu, offset) = read_virtual_sbi_register(vgpu,
1070 sbi_offset);
1071 }
1072 read_vreg(vgpu, offset, p_data, bytes);
1073 return 0;
1074}
1075
Nicolas Iooss3e70c5d2016-12-26 14:52:23 +01001076static int sbi_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
Zhi Wang04d348a2016-04-25 18:28:56 -04001077 void *p_data, unsigned int bytes)
1078{
1079 u32 data;
1080
1081 write_vreg(vgpu, offset, p_data, bytes);
1082 data = vgpu_vreg(vgpu, offset);
1083
1084 data &= ~(SBI_STAT_MASK << SBI_STAT_SHIFT);
1085 data |= SBI_READY;
1086
1087 data &= ~(SBI_RESPONSE_MASK << SBI_RESPONSE_SHIFT);
1088 data |= SBI_RESPONSE_SUCCESS;
1089
1090 vgpu_vreg(vgpu, offset) = data;
1091
1092 if (((vgpu_vreg(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
1093 SBI_OPCODE_SHIFT) == SBI_CMD_CRWR) {
1094 unsigned int sbi_offset = (vgpu_vreg(vgpu, SBI_ADDR) &
1095 SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
1096
1097 write_virtual_sbi_register(vgpu, sbi_offset,
1098 vgpu_vreg(vgpu, SBI_DATA));
1099 }
1100 return 0;
1101}
1102
Zhi Wange39c5ad2016-09-02 13:33:29 +08001103#define _vgtif_reg(x) \
1104 (VGT_PVINFO_PAGE + offsetof(struct vgt_if, x))
1105
1106static int pvinfo_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
1107 void *p_data, unsigned int bytes)
1108{
1109 bool invalid_read = false;
1110
1111 read_vreg(vgpu, offset, p_data, bytes);
1112
1113 switch (offset) {
1114 case _vgtif_reg(magic) ... _vgtif_reg(vgt_id):
1115 if (offset + bytes > _vgtif_reg(vgt_id) + 4)
1116 invalid_read = true;
1117 break;
1118 case _vgtif_reg(avail_rs.mappable_gmadr.base) ...
1119 _vgtif_reg(avail_rs.fence_num):
1120 if (offset + bytes >
1121 _vgtif_reg(avail_rs.fence_num) + 4)
1122 invalid_read = true;
1123 break;
1124 case 0x78010: /* vgt_caps */
1125 case 0x7881c:
1126 break;
1127 default:
1128 invalid_read = true;
1129 break;
1130 }
1131 if (invalid_read)
Tina Zhang695fbc02017-03-10 04:26:53 -05001132 gvt_vgpu_err("invalid pvinfo read: [%x:%x] = %x\n",
Zhi Wange39c5ad2016-09-02 13:33:29 +08001133 offset, bytes, *(u32 *)p_data);
Min Hefd64be62017-02-17 15:02:36 +08001134 vgpu->pv_notified = true;
Zhi Wange39c5ad2016-09-02 13:33:29 +08001135 return 0;
1136}
1137
1138static int handle_g2v_notification(struct intel_vgpu *vgpu, int notification)
1139{
1140 int ret = 0;
1141
1142 switch (notification) {
1143 case VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE:
1144 ret = intel_vgpu_g2v_create_ppgtt_mm(vgpu, 3);
1145 break;
1146 case VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY:
1147 ret = intel_vgpu_g2v_destroy_ppgtt_mm(vgpu, 3);
1148 break;
1149 case VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE:
1150 ret = intel_vgpu_g2v_create_ppgtt_mm(vgpu, 4);
1151 break;
1152 case VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY:
1153 ret = intel_vgpu_g2v_destroy_ppgtt_mm(vgpu, 4);
1154 break;
1155 case VGT_G2V_EXECLIST_CONTEXT_CREATE:
1156 case VGT_G2V_EXECLIST_CONTEXT_DESTROY:
1157 case 1: /* Remove this in guest driver. */
1158 break;
1159 default:
Tina Zhang695fbc02017-03-10 04:26:53 -05001160 gvt_vgpu_err("Invalid PV notification %d\n", notification);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001161 }
1162 return ret;
1163}
1164
Zhi Wang04d348a2016-04-25 18:28:56 -04001165static int send_display_ready_uevent(struct intel_vgpu *vgpu, int ready)
1166{
1167 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1168 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
1169 char *env[3] = {NULL, NULL, NULL};
1170 char vmid_str[20];
1171 char display_ready_str[20];
1172
Takashi Iwaid8e9b2b2017-02-20 14:58:25 +01001173 snprintf(display_ready_str, 20, "GVT_DISPLAY_READY=%d", ready);
Zhi Wang04d348a2016-04-25 18:28:56 -04001174 env[0] = display_ready_str;
1175
1176 snprintf(vmid_str, 20, "VMID=%d", vgpu->id);
1177 env[1] = vmid_str;
1178
1179 return kobject_uevent_env(kobj, KOBJ_ADD, env);
1180}
1181
Zhi Wange39c5ad2016-09-02 13:33:29 +08001182static int pvinfo_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1183 void *p_data, unsigned int bytes)
1184{
1185 u32 data;
1186 int ret;
1187
1188 write_vreg(vgpu, offset, p_data, bytes);
1189 data = vgpu_vreg(vgpu, offset);
1190
1191 switch (offset) {
1192 case _vgtif_reg(display_ready):
Zhi Wang04d348a2016-04-25 18:28:56 -04001193 send_display_ready_uevent(vgpu, data ? 1 : 0);
1194 break;
Zhi Wange39c5ad2016-09-02 13:33:29 +08001195 case _vgtif_reg(g2v_notify):
1196 ret = handle_g2v_notification(vgpu, data);
1197 break;
1198 /* add xhot and yhot to handled list to avoid error log */
1199 case 0x78830:
1200 case 0x78834:
1201 case _vgtif_reg(pdp[0].lo):
1202 case _vgtif_reg(pdp[0].hi):
1203 case _vgtif_reg(pdp[1].lo):
1204 case _vgtif_reg(pdp[1].hi):
1205 case _vgtif_reg(pdp[2].lo):
1206 case _vgtif_reg(pdp[2].hi):
1207 case _vgtif_reg(pdp[3].lo):
1208 case _vgtif_reg(pdp[3].hi):
1209 case _vgtif_reg(execlist_context_descriptor_lo):
1210 case _vgtif_reg(execlist_context_descriptor_hi):
1211 break;
Min Hea33fc7a2017-02-17 16:42:38 +08001212 case _vgtif_reg(rsv5[0])..._vgtif_reg(rsv5[3]):
1213 enter_failsafe_mode(vgpu, GVT_FAILSAFE_INSUFFICIENT_RESOURCE);
1214 break;
Zhi Wange39c5ad2016-09-02 13:33:29 +08001215 default:
Tina Zhang695fbc02017-03-10 04:26:53 -05001216 gvt_vgpu_err("invalid pvinfo write offset %x bytes %x data %x\n",
Zhi Wange39c5ad2016-09-02 13:33:29 +08001217 offset, bytes, data);
1218 break;
1219 }
1220 return 0;
1221}
1222
Zhi Wang04d348a2016-04-25 18:28:56 -04001223static int pf_write(struct intel_vgpu *vgpu,
1224 unsigned int offset, void *p_data, unsigned int bytes)
1225{
1226 u32 val = *(u32 *)p_data;
1227
1228 if ((offset == _PS_1A_CTRL || offset == _PS_2A_CTRL ||
1229 offset == _PS_1B_CTRL || offset == _PS_2B_CTRL ||
1230 offset == _PS_1C_CTRL) && (val & PS_PLANE_SEL_MASK) != 0) {
1231 WARN_ONCE(true, "VM(%d): guest is trying to scaling a plane\n",
1232 vgpu->id);
1233 return 0;
1234 }
1235
1236 return intel_vgpu_default_mmio_write(vgpu, offset, p_data, bytes);
1237}
1238
1239static int power_well_ctl_mmio_write(struct intel_vgpu *vgpu,
1240 unsigned int offset, void *p_data, unsigned int bytes)
1241{
1242 write_vreg(vgpu, offset, p_data, bytes);
1243
Imre Deak1af474f2017-07-06 17:40:34 +03001244 if (vgpu_vreg(vgpu, offset) & HSW_PWR_WELL_CTL_REQ(HSW_DISP_PW_GLOBAL))
1245 vgpu_vreg(vgpu, offset) |=
1246 HSW_PWR_WELL_CTL_STATE(HSW_DISP_PW_GLOBAL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001247 else
Imre Deak1af474f2017-07-06 17:40:34 +03001248 vgpu_vreg(vgpu, offset) &=
1249 ~HSW_PWR_WELL_CTL_STATE(HSW_DISP_PW_GLOBAL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001250 return 0;
1251}
1252
Zhi Wange39c5ad2016-09-02 13:33:29 +08001253static int fpga_dbg_mmio_write(struct intel_vgpu *vgpu,
1254 unsigned int offset, void *p_data, unsigned int bytes)
1255{
1256 write_vreg(vgpu, offset, p_data, bytes);
1257
1258 if (vgpu_vreg(vgpu, offset) & FPGA_DBG_RM_NOCLAIM)
1259 vgpu_vreg(vgpu, offset) &= ~FPGA_DBG_RM_NOCLAIM;
1260 return 0;
1261}
1262
1263static int dma_ctrl_write(struct intel_vgpu *vgpu, unsigned int offset,
1264 void *p_data, unsigned int bytes)
1265{
Ping Gao5f399f12016-10-27 14:46:40 +08001266 u32 mode;
1267
1268 write_vreg(vgpu, offset, p_data, bytes);
1269 mode = vgpu_vreg(vgpu, offset);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001270
1271 if (GFX_MODE_BIT_SET_IN_MASK(mode, START_DMA)) {
Colin Ian King7f48d0b2017-04-25 10:05:12 +01001272 WARN_ONCE(1, "VM(%d): iGVT-g doesn't support GuC\n",
Zhi Wange39c5ad2016-09-02 13:33:29 +08001273 vgpu->id);
1274 return 0;
1275 }
1276
1277 return 0;
1278}
1279
1280static int gen9_trtte_write(struct intel_vgpu *vgpu, unsigned int offset,
1281 void *p_data, unsigned int bytes)
1282{
1283 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1284 u32 trtte = *(u32 *)p_data;
1285
1286 if ((trtte & 1) && (trtte & (1 << 1)) == 0) {
1287 WARN(1, "VM(%d): Use physical address for TRTT!\n",
1288 vgpu->id);
1289 return -EINVAL;
1290 }
1291 write_vreg(vgpu, offset, p_data, bytes);
1292 /* TRTTE is not per-context */
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001293
1294 mmio_hw_access_pre(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001295 I915_WRITE(_MMIO(offset), vgpu_vreg(vgpu, offset));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001296 mmio_hw_access_post(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001297
1298 return 0;
1299}
1300
1301static int gen9_trtt_chicken_write(struct intel_vgpu *vgpu, unsigned int offset,
1302 void *p_data, unsigned int bytes)
1303{
1304 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1305 u32 val = *(u32 *)p_data;
1306
1307 if (val & 1) {
1308 /* unblock hw logic */
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001309 mmio_hw_access_pre(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001310 I915_WRITE(_MMIO(offset), val);
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001311 mmio_hw_access_post(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001312 }
1313 write_vreg(vgpu, offset, p_data, bytes);
1314 return 0;
1315}
1316
Zhi Wang04d348a2016-04-25 18:28:56 -04001317static int dpll_status_read(struct intel_vgpu *vgpu, unsigned int offset,
1318 void *p_data, unsigned int bytes)
1319{
1320 u32 v = 0;
1321
1322 if (vgpu_vreg(vgpu, 0x46010) & (1 << 31))
1323 v |= (1 << 0);
1324
1325 if (vgpu_vreg(vgpu, 0x46014) & (1 << 31))
1326 v |= (1 << 8);
1327
1328 if (vgpu_vreg(vgpu, 0x46040) & (1 << 31))
1329 v |= (1 << 16);
1330
1331 if (vgpu_vreg(vgpu, 0x46060) & (1 << 31))
1332 v |= (1 << 24);
1333
1334 vgpu_vreg(vgpu, offset) = v;
1335
1336 return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1337}
1338
1339static int mailbox_write(struct intel_vgpu *vgpu, unsigned int offset,
1340 void *p_data, unsigned int bytes)
1341{
1342 u32 value = *(u32 *)p_data;
1343 u32 cmd = value & 0xff;
1344 u32 *data0 = &vgpu_vreg(vgpu, GEN6_PCODE_DATA);
1345
1346 switch (cmd) {
Weinan Li8bcd7c12017-02-24 17:07:38 +08001347 case GEN9_PCODE_READ_MEM_LATENCY:
Xu Hane3476c02017-03-29 10:13:59 +08001348 if (IS_SKYLAKE(vgpu->gvt->dev_priv)
1349 || IS_KABYLAKE(vgpu->gvt->dev_priv)) {
Weinan Li8bcd7c12017-02-24 17:07:38 +08001350 /**
1351 * "Read memory latency" command on gen9.
1352 * Below memory latency values are read
1353 * from skylake platform.
1354 */
1355 if (!*data0)
1356 *data0 = 0x1e1a1100;
1357 else
1358 *data0 = 0x61514b3d;
1359 }
Zhi Wang04d348a2016-04-25 18:28:56 -04001360 break;
Weinan Lid8a355b2017-02-22 11:03:24 +08001361 case SKL_PCODE_CDCLK_CONTROL:
Xu Hane3476c02017-03-29 10:13:59 +08001362 if (IS_SKYLAKE(vgpu->gvt->dev_priv)
1363 || IS_KABYLAKE(vgpu->gvt->dev_priv))
Weinan Li8bcd7c12017-02-24 17:07:38 +08001364 *data0 = SKL_CDCLK_READY_FOR_CHANGE;
Weinan Lid8a355b2017-02-22 11:03:24 +08001365 break;
Weinan Li8bcd7c12017-02-24 17:07:38 +08001366 case GEN6_PCODE_READ_RC6VIDS:
Zhi Wang04d348a2016-04-25 18:28:56 -04001367 *data0 |= 0x1;
1368 break;
1369 }
1370
1371 gvt_dbg_core("VM(%d) write %x to mailbox, return data0 %x\n",
1372 vgpu->id, value, *data0);
Weinan Lid8a355b2017-02-22 11:03:24 +08001373 /**
1374 * PCODE_READY clear means ready for pcode read/write,
1375 * PCODE_ERROR_MASK clear means no error happened. In GVT-g we
1376 * always emulate as pcode read/write success and ready for access
1377 * anytime, since we don't touch real physical registers here.
1378 */
1379 value &= ~(GEN6_PCODE_READY | GEN6_PCODE_ERROR_MASK);
Zhi Wang04d348a2016-04-25 18:28:56 -04001380 return intel_vgpu_default_mmio_write(vgpu, offset, &value, bytes);
1381}
1382
1383static int skl_power_well_ctl_write(struct intel_vgpu *vgpu,
1384 unsigned int offset, void *p_data, unsigned int bytes)
1385{
1386 u32 v = *(u32 *)p_data;
1387
1388 v &= (1 << 31) | (1 << 29) | (1 << 9) |
1389 (1 << 7) | (1 << 5) | (1 << 3) | (1 << 1);
1390 v |= (v >> 1);
1391
1392 return intel_vgpu_default_mmio_write(vgpu, offset, &v, bytes);
1393}
1394
1395static int skl_misc_ctl_write(struct intel_vgpu *vgpu, unsigned int offset,
1396 void *p_data, unsigned int bytes)
1397{
1398 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
Chuanxiao Dong1999f102017-05-17 15:49:01 +08001399 u32 v = *(u32 *)p_data;
1400
1401 if (!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv))
1402 return intel_vgpu_default_mmio_write(vgpu,
1403 offset, p_data, bytes);
Zhi Wang04d348a2016-04-25 18:28:56 -04001404
1405 switch (offset) {
1406 case 0x4ddc:
Chuanxiao Dong1999f102017-05-17 15:49:01 +08001407 /* bypass WaCompressedResourceSamplerPbeMediaNewHashMode */
1408 vgpu_vreg(vgpu, offset) = v & ~(1 << 31);
Zhi Wang04d348a2016-04-25 18:28:56 -04001409 break;
1410 case 0x42080:
Chuanxiao Dong1999f102017-05-17 15:49:01 +08001411 /* bypass WaCompressedResourceDisplayNewHashMode */
1412 vgpu_vreg(vgpu, offset) = v & ~(1 << 15);
1413 break;
1414 case 0xe194:
1415 /* bypass WaCompressedResourceSamplerPbeMediaNewHashMode */
1416 vgpu_vreg(vgpu, offset) = v & ~(1 << 8);
1417 break;
1418 case 0x7014:
1419 /* bypass WaCompressedResourceSamplerPbeMediaNewHashMode */
1420 vgpu_vreg(vgpu, offset) = v & ~(1 << 13);
Zhi Wang04d348a2016-04-25 18:28:56 -04001421 break;
1422 default:
1423 return -EINVAL;
1424 }
1425
Zhi Wang04d348a2016-04-25 18:28:56 -04001426 return 0;
1427}
1428
1429static int skl_lcpll_write(struct intel_vgpu *vgpu, unsigned int offset,
1430 void *p_data, unsigned int bytes)
1431{
1432 u32 v = *(u32 *)p_data;
1433
1434 /* other bits are MBZ. */
1435 v &= (1 << 31) | (1 << 30);
1436 v & (1 << 31) ? (v |= (1 << 30)) : (v &= ~(1 << 30));
1437
1438 vgpu_vreg(vgpu, offset) = v;
1439
1440 return 0;
1441}
1442
Xiong Zhang20a2bcd2017-10-14 06:34:46 +08001443static int mmio_read_from_hw(struct intel_vgpu *vgpu,
Weinan Li23ce0592017-05-19 23:48:34 +08001444 unsigned int offset, void *p_data, unsigned int bytes)
1445{
1446 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1447
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001448 mmio_hw_access_pre(dev_priv);
Weinan Li23ce0592017-05-19 23:48:34 +08001449 vgpu_vreg(vgpu, offset) = I915_READ(_MMIO(offset));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001450 mmio_hw_access_post(dev_priv);
Zhi Wang04d348a2016-04-25 18:28:56 -04001451 return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1452}
1453
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001454static int elsp_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1455 void *p_data, unsigned int bytes)
1456{
Zhi Wang62a6a532017-09-30 17:42:20 +08001457 int ring_id = intel_gvt_render_mmio_to_ring_id(vgpu->gvt, offset);
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001458 struct intel_vgpu_execlist *execlist;
1459 u32 data = *(u32 *)p_data;
Bing Niu6fb50822016-10-31 17:35:12 +08001460 int ret = 0;
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001461
Zhenyu Wang0fac21e2016-10-20 13:30:33 +08001462 if (WARN_ON(ring_id < 0 || ring_id > I915_NUM_ENGINES - 1))
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001463 return -EINVAL;
1464
Zhi Wang1406a142017-09-10 21:15:18 +08001465 execlist = &vgpu->submission.execlist[ring_id];
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001466
Zhi Wang54cff642017-09-10 16:40:04 +08001467 execlist->elsp_dwords.data[3 - execlist->elsp_dwords.index] = data;
Bing Niu6fb50822016-10-31 17:35:12 +08001468 if (execlist->elsp_dwords.index == 3) {
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001469 ret = intel_vgpu_submit_execlist(vgpu, ring_id);
Bing Niu6fb50822016-10-31 17:35:12 +08001470 if(ret)
Tina Zhang695fbc02017-03-10 04:26:53 -05001471 gvt_vgpu_err("fail submit workload on ring %d\n",
1472 ring_id);
Bing Niu6fb50822016-10-31 17:35:12 +08001473 }
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001474
1475 ++execlist->elsp_dwords.index;
1476 execlist->elsp_dwords.index &= 0x3;
Bing Niu6fb50822016-10-31 17:35:12 +08001477 return ret;
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001478}
1479
Zhi Wang4b639602016-05-01 17:09:58 -04001480static int ring_mode_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1481 void *p_data, unsigned int bytes)
1482{
Zhi Wangad1d3632017-09-13 00:31:29 +08001483 struct intel_vgpu_submission *s = &vgpu->submission;
Zhi Wang4b639602016-05-01 17:09:58 -04001484 u32 data = *(u32 *)p_data;
Zhi Wang62a6a532017-09-30 17:42:20 +08001485 int ring_id = intel_gvt_render_mmio_to_ring_id(vgpu->gvt, offset);
Zhi Wang4b639602016-05-01 17:09:58 -04001486 bool enable_execlist;
Zhi Wangad1d3632017-09-13 00:31:29 +08001487 int ret;
Zhi Wang4b639602016-05-01 17:09:58 -04001488
1489 write_vreg(vgpu, offset, p_data, bytes);
Min Hefd64be62017-02-17 15:02:36 +08001490
1491 /* when PPGTT mode enabled, we will check if guest has called
1492 * pvinfo, if not, we will treat this guest as non-gvtg-aware
1493 * guest, and stop emulating its cfg space, mmio, gtt, etc.
1494 */
1495 if (((data & _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)) ||
1496 (data & _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE)))
1497 && !vgpu->pv_notified) {
1498 enter_failsafe_mode(vgpu, GVT_FAILSAFE_UNSUPPORTED_GUEST);
1499 return 0;
1500 }
Zhi Wang4b639602016-05-01 17:09:58 -04001501 if ((data & _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE))
1502 || (data & _MASKED_BIT_DISABLE(GFX_RUN_LIST_ENABLE))) {
1503 enable_execlist = !!(data & GFX_RUN_LIST_ENABLE);
1504
1505 gvt_dbg_core("EXECLIST %s on ring %d\n",
1506 (enable_execlist ? "enabling" : "disabling"),
1507 ring_id);
1508
Zhi Wangad1d3632017-09-13 00:31:29 +08001509 if (!enable_execlist)
1510 return 0;
1511
1512 if (s->active)
1513 return 0;
1514
1515 ret = intel_vgpu_select_submission_ops(vgpu,
1516 INTEL_VGPU_EXECLIST_SUBMISSION);
1517 if (ret)
1518 return ret;
1519
1520 intel_vgpu_start_schedule(vgpu);
Zhi Wang4b639602016-05-01 17:09:58 -04001521 }
1522 return 0;
1523}
1524
Zhi Wang17865712016-05-01 19:02:37 -04001525static int gvt_reg_tlb_control_handler(struct intel_vgpu *vgpu,
1526 unsigned int offset, void *p_data, unsigned int bytes)
1527{
Zhi Wang17865712016-05-01 19:02:37 -04001528 unsigned int id = 0;
1529
Ping Gaof24940e2016-10-27 14:37:41 +08001530 write_vreg(vgpu, offset, p_data, bytes);
Ping Gao4f3f1ae2016-11-10 15:27:20 +08001531 vgpu_vreg(vgpu, offset) = 0;
Ping Gaof24940e2016-10-27 14:37:41 +08001532
Zhi Wang17865712016-05-01 19:02:37 -04001533 switch (offset) {
1534 case 0x4260:
1535 id = RCS;
1536 break;
1537 case 0x4264:
1538 id = VCS;
1539 break;
1540 case 0x4268:
1541 id = VCS2;
1542 break;
1543 case 0x426c:
1544 id = BCS;
1545 break;
1546 case 0x4270:
1547 id = VECS;
1548 break;
1549 default:
Changbin Dua1201052016-12-27 13:24:52 +08001550 return -EINVAL;
Zhi Wang17865712016-05-01 19:02:37 -04001551 }
Zhi Wang91d5d852017-09-10 21:33:20 +08001552 set_bit(id, (void *)vgpu->submission.tlb_handle_pending);
Zhi Wang17865712016-05-01 19:02:37 -04001553
Changbin Dua1201052016-12-27 13:24:52 +08001554 return 0;
Zhi Wang17865712016-05-01 19:02:37 -04001555}
1556
Du, Changbin2fb39fa2016-11-04 12:21:37 +08001557static int ring_reset_ctl_write(struct intel_vgpu *vgpu,
1558 unsigned int offset, void *p_data, unsigned int bytes)
1559{
1560 u32 data;
1561
1562 write_vreg(vgpu, offset, p_data, bytes);
1563 data = vgpu_vreg(vgpu, offset);
1564
1565 if (data & _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET))
1566 data |= RESET_CTL_READY_TO_RESET;
1567 else if (data & _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET))
1568 data &= ~RESET_CTL_READY_TO_RESET;
1569
1570 vgpu_vreg(vgpu, offset) = data;
1571 return 0;
1572}
1573
Zhi Wang12d14cc2016-08-30 11:06:17 +08001574#define MMIO_F(reg, s, f, am, rm, d, r, w) do { \
1575 ret = new_mmio_info(gvt, INTEL_GVT_MMIO_OFFSET(reg), \
1576 f, s, am, rm, d, r, w); \
1577 if (ret) \
1578 return ret; \
1579} while (0)
1580
1581#define MMIO_D(reg, d) \
1582 MMIO_F(reg, 4, 0, 0, 0, d, NULL, NULL)
1583
1584#define MMIO_DH(reg, d, r, w) \
1585 MMIO_F(reg, 4, 0, 0, 0, d, r, w)
1586
1587#define MMIO_DFH(reg, d, f, r, w) \
1588 MMIO_F(reg, 4, f, 0, 0, d, r, w)
1589
1590#define MMIO_GM(reg, d, r, w) \
1591 MMIO_F(reg, 4, F_GMADR, 0xFFFFF000, 0, d, r, w)
1592
Zhao Yan0aa52772017-02-28 15:39:25 +08001593#define MMIO_GM_RDR(reg, d, r, w) \
1594 MMIO_F(reg, 4, F_GMADR | F_CMD_ACCESS, 0xFFFFF000, 0, d, r, w)
1595
Zhi Wang12d14cc2016-08-30 11:06:17 +08001596#define MMIO_RO(reg, d, f, rm, r, w) \
1597 MMIO_F(reg, 4, F_RO | f, 0, rm, d, r, w)
1598
1599#define MMIO_RING_F(prefix, s, f, am, rm, d, r, w) do { \
1600 MMIO_F(prefix(RENDER_RING_BASE), s, f, am, rm, d, r, w); \
1601 MMIO_F(prefix(BLT_RING_BASE), s, f, am, rm, d, r, w); \
1602 MMIO_F(prefix(GEN6_BSD_RING_BASE), s, f, am, rm, d, r, w); \
1603 MMIO_F(prefix(VEBOX_RING_BASE), s, f, am, rm, d, r, w); \
Zhi Wangedee7ec2017-09-30 17:32:16 +08001604 if (HAS_BSD2(dev_priv)) \
1605 MMIO_F(prefix(GEN8_BSD2_RING_BASE), s, f, am, rm, d, r, w); \
Zhi Wang12d14cc2016-08-30 11:06:17 +08001606} while (0)
1607
1608#define MMIO_RING_D(prefix, d) \
1609 MMIO_RING_F(prefix, 4, 0, 0, 0, d, NULL, NULL)
1610
1611#define MMIO_RING_DFH(prefix, d, f, r, w) \
1612 MMIO_RING_F(prefix, 4, f, 0, 0, d, r, w)
1613
1614#define MMIO_RING_GM(prefix, d, r, w) \
1615 MMIO_RING_F(prefix, 4, F_GMADR, 0xFFFF0000, 0, d, r, w)
1616
Zhao Yan0aa52772017-02-28 15:39:25 +08001617#define MMIO_RING_GM_RDR(prefix, d, r, w) \
1618 MMIO_RING_F(prefix, 4, F_GMADR | F_CMD_ACCESS, 0xFFFF0000, 0, d, r, w)
1619
Zhi Wang12d14cc2016-08-30 11:06:17 +08001620#define MMIO_RING_RO(prefix, d, f, rm, r, w) \
1621 MMIO_RING_F(prefix, 4, F_RO | f, 0, rm, d, r, w)
1622
1623static int init_generic_mmio_info(struct intel_gvt *gvt)
1624{
Zhi Wange39c5ad2016-09-02 13:33:29 +08001625 struct drm_i915_private *dev_priv = gvt->dev_priv;
Zhi Wang12d14cc2016-08-30 11:06:17 +08001626 int ret;
1627
Zhao Yan0aa52772017-02-28 15:39:25 +08001628 MMIO_RING_DFH(RING_IMR, D_ALL, F_CMD_ACCESS, NULL,
1629 intel_vgpu_reg_imr_handler);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001630
1631 MMIO_DFH(SDEIMR, D_ALL, 0, NULL, intel_vgpu_reg_imr_handler);
1632 MMIO_DFH(SDEIER, D_ALL, 0, NULL, intel_vgpu_reg_ier_handler);
1633 MMIO_DFH(SDEIIR, D_ALL, 0, NULL, intel_vgpu_reg_iir_handler);
1634 MMIO_D(SDEISR, D_ALL);
1635
Zhao Yan0aa52772017-02-28 15:39:25 +08001636 MMIO_RING_DFH(RING_HWSTAM, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001637
Zhao Yan0aa52772017-02-28 15:39:25 +08001638 MMIO_GM_RDR(RENDER_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1639 MMIO_GM_RDR(BSD_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1640 MMIO_GM_RDR(BLT_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1641 MMIO_GM_RDR(VEBOX_HWS_PGA_GEN7, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001642
1643#define RING_REG(base) (base + 0x28)
Zhao Yan0aa52772017-02-28 15:39:25 +08001644 MMIO_RING_DFH(RING_REG, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001645#undef RING_REG
1646
1647#define RING_REG(base) (base + 0x134)
Zhao Yan0aa52772017-02-28 15:39:25 +08001648 MMIO_RING_DFH(RING_REG, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001649#undef RING_REG
1650
Weinan Li23ce0592017-05-19 23:48:34 +08001651#define RING_REG(base) (base + 0x6c)
Xiong Zhang20a2bcd2017-10-14 06:34:46 +08001652 MMIO_RING_DFH(RING_REG, D_ALL, 0, mmio_read_from_hw, NULL);
Weinan Li23ce0592017-05-19 23:48:34 +08001653#undef RING_REG
Xiong Zhang20a2bcd2017-10-14 06:34:46 +08001654 MMIO_DH(GEN7_SC_INSTDONE, D_BDW_PLUS, mmio_read_from_hw, NULL);
Weinan Li23ce0592017-05-19 23:48:34 +08001655
Zhao Yan0aa52772017-02-28 15:39:25 +08001656 MMIO_GM_RDR(0x2148, D_ALL, NULL, NULL);
1657 MMIO_GM_RDR(CCID, D_ALL, NULL, NULL);
1658 MMIO_GM_RDR(0x12198, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001659 MMIO_D(GEN7_CXT_SIZE, D_ALL);
1660
Zhao Yan0aa52772017-02-28 15:39:25 +08001661 MMIO_RING_DFH(RING_TAIL, D_ALL, F_CMD_ACCESS, NULL, NULL);
1662 MMIO_RING_DFH(RING_HEAD, D_ALL, F_CMD_ACCESS, NULL, NULL);
1663 MMIO_RING_DFH(RING_CTL, D_ALL, F_CMD_ACCESS, NULL, NULL);
Xiong Zhang894e2872017-10-14 06:34:47 +08001664 MMIO_RING_DFH(RING_ACTHD, D_ALL, F_CMD_ACCESS, mmio_read_from_hw, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08001665 MMIO_RING_GM_RDR(RING_START, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001666
1667 /* RING MODE */
1668#define RING_REG(base) (base + 0x29c)
Zhao Yan0aa52772017-02-28 15:39:25 +08001669 MMIO_RING_DFH(RING_REG, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL,
1670 ring_mode_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001671#undef RING_REG
1672
Zhao Yan0aa52772017-02-28 15:39:25 +08001673 MMIO_RING_DFH(RING_MI_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1674 NULL, NULL);
Pei Zhang41bfab32017-02-24 16:03:28 +08001675 MMIO_RING_DFH(RING_INSTPM, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1676 NULL, NULL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001677 MMIO_RING_DFH(RING_TIMESTAMP, D_ALL, F_CMD_ACCESS,
Xiong Zhang20a2bcd2017-10-14 06:34:46 +08001678 mmio_read_from_hw, NULL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001679 MMIO_RING_DFH(RING_TIMESTAMP_UDW, D_ALL, F_CMD_ACCESS,
Xiong Zhang20a2bcd2017-10-14 06:34:46 +08001680 mmio_read_from_hw, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001681
Zhao Yan0aa52772017-02-28 15:39:25 +08001682 MMIO_DFH(GEN7_GT_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1683 MMIO_DFH(CACHE_MODE_0_GEN7, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1684 NULL, NULL);
Ping Gaoa045fba2016-11-14 10:22:54 +08001685 MMIO_DFH(CACHE_MODE_1, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08001686 MMIO_DFH(CACHE_MODE_0, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1687 MMIO_DFH(0x2124, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001688
Zhao Yan0aa52772017-02-28 15:39:25 +08001689 MMIO_DFH(0x20dc, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1690 MMIO_DFH(_3D_CHICKEN3, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1691 MMIO_DFH(0x2088, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1692 MMIO_DFH(0x20e4, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1693 MMIO_DFH(0x2470, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1694 MMIO_DFH(GAM_ECOCHK, D_ALL, F_CMD_ACCESS, NULL, NULL);
1695 MMIO_DFH(GEN7_COMMON_SLICE_CHICKEN1, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1696 NULL, NULL);
Chuanxiao Dong1999f102017-05-17 15:49:01 +08001697 MMIO_DFH(COMMON_SLICE_CHICKEN2, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL,
1698 skl_misc_ctl_write);
Zhao Yan0aa52772017-02-28 15:39:25 +08001699 MMIO_DFH(0x9030, D_ALL, F_CMD_ACCESS, NULL, NULL);
1700 MMIO_DFH(0x20a0, D_ALL, F_CMD_ACCESS, NULL, NULL);
1701 MMIO_DFH(0x2420, D_ALL, F_CMD_ACCESS, NULL, NULL);
1702 MMIO_DFH(0x2430, D_ALL, F_CMD_ACCESS, NULL, NULL);
1703 MMIO_DFH(0x2434, D_ALL, F_CMD_ACCESS, NULL, NULL);
1704 MMIO_DFH(0x2438, D_ALL, F_CMD_ACCESS, NULL, NULL);
1705 MMIO_DFH(0x243c, D_ALL, F_CMD_ACCESS, NULL, NULL);
1706 MMIO_DFH(0x7018, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Ping Gaoa045fba2016-11-14 10:22:54 +08001707 MMIO_DFH(HALF_SLICE_CHICKEN3, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Pei Zhang187447a2017-02-21 21:58:14 +08001708 MMIO_DFH(GEN7_HALF_SLICE_CHICKEN1, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001709
1710 /* display */
1711 MMIO_F(0x60220, 0x20, 0, 0, 0, D_ALL, NULL, NULL);
1712 MMIO_D(0x602a0, D_ALL);
1713
1714 MMIO_D(0x65050, D_ALL);
1715 MMIO_D(0x650b4, D_ALL);
1716
1717 MMIO_D(0xc4040, D_ALL);
1718 MMIO_D(DERRMR, D_ALL);
1719
1720 MMIO_D(PIPEDSL(PIPE_A), D_ALL);
1721 MMIO_D(PIPEDSL(PIPE_B), D_ALL);
1722 MMIO_D(PIPEDSL(PIPE_C), D_ALL);
1723 MMIO_D(PIPEDSL(_PIPE_EDP), D_ALL);
1724
Zhi Wang04d348a2016-04-25 18:28:56 -04001725 MMIO_DH(PIPECONF(PIPE_A), D_ALL, NULL, pipeconf_mmio_write);
1726 MMIO_DH(PIPECONF(PIPE_B), D_ALL, NULL, pipeconf_mmio_write);
1727 MMIO_DH(PIPECONF(PIPE_C), D_ALL, NULL, pipeconf_mmio_write);
1728 MMIO_DH(PIPECONF(_PIPE_EDP), D_ALL, NULL, pipeconf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001729
1730 MMIO_D(PIPESTAT(PIPE_A), D_ALL);
1731 MMIO_D(PIPESTAT(PIPE_B), D_ALL);
1732 MMIO_D(PIPESTAT(PIPE_C), D_ALL);
1733 MMIO_D(PIPESTAT(_PIPE_EDP), D_ALL);
1734
1735 MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_A), D_ALL);
1736 MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_B), D_ALL);
1737 MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_C), D_ALL);
1738 MMIO_D(PIPE_FLIPCOUNT_G4X(_PIPE_EDP), D_ALL);
1739
1740 MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_A), D_ALL);
1741 MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_B), D_ALL);
1742 MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_C), D_ALL);
1743 MMIO_D(PIPE_FRMCOUNT_G4X(_PIPE_EDP), D_ALL);
1744
1745 MMIO_D(CURCNTR(PIPE_A), D_ALL);
1746 MMIO_D(CURCNTR(PIPE_B), D_ALL);
1747 MMIO_D(CURCNTR(PIPE_C), D_ALL);
1748
1749 MMIO_D(CURPOS(PIPE_A), D_ALL);
1750 MMIO_D(CURPOS(PIPE_B), D_ALL);
1751 MMIO_D(CURPOS(PIPE_C), D_ALL);
1752
1753 MMIO_D(CURBASE(PIPE_A), D_ALL);
1754 MMIO_D(CURBASE(PIPE_B), D_ALL);
1755 MMIO_D(CURBASE(PIPE_C), D_ALL);
1756
1757 MMIO_D(0x700ac, D_ALL);
1758 MMIO_D(0x710ac, D_ALL);
1759 MMIO_D(0x720ac, D_ALL);
1760
1761 MMIO_D(0x70090, D_ALL);
1762 MMIO_D(0x70094, D_ALL);
1763 MMIO_D(0x70098, D_ALL);
1764 MMIO_D(0x7009c, D_ALL);
1765
1766 MMIO_D(DSPCNTR(PIPE_A), D_ALL);
1767 MMIO_D(DSPADDR(PIPE_A), D_ALL);
1768 MMIO_D(DSPSTRIDE(PIPE_A), D_ALL);
1769 MMIO_D(DSPPOS(PIPE_A), D_ALL);
1770 MMIO_D(DSPSIZE(PIPE_A), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001771 MMIO_DH(DSPSURF(PIPE_A), D_ALL, NULL, pri_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001772 MMIO_D(DSPOFFSET(PIPE_A), D_ALL);
1773 MMIO_D(DSPSURFLIVE(PIPE_A), D_ALL);
1774
1775 MMIO_D(DSPCNTR(PIPE_B), D_ALL);
1776 MMIO_D(DSPADDR(PIPE_B), D_ALL);
1777 MMIO_D(DSPSTRIDE(PIPE_B), D_ALL);
1778 MMIO_D(DSPPOS(PIPE_B), D_ALL);
1779 MMIO_D(DSPSIZE(PIPE_B), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001780 MMIO_DH(DSPSURF(PIPE_B), D_ALL, NULL, pri_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001781 MMIO_D(DSPOFFSET(PIPE_B), D_ALL);
1782 MMIO_D(DSPSURFLIVE(PIPE_B), D_ALL);
1783
1784 MMIO_D(DSPCNTR(PIPE_C), D_ALL);
1785 MMIO_D(DSPADDR(PIPE_C), D_ALL);
1786 MMIO_D(DSPSTRIDE(PIPE_C), D_ALL);
1787 MMIO_D(DSPPOS(PIPE_C), D_ALL);
1788 MMIO_D(DSPSIZE(PIPE_C), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001789 MMIO_DH(DSPSURF(PIPE_C), D_ALL, NULL, pri_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001790 MMIO_D(DSPOFFSET(PIPE_C), D_ALL);
1791 MMIO_D(DSPSURFLIVE(PIPE_C), D_ALL);
1792
1793 MMIO_D(SPRCTL(PIPE_A), D_ALL);
1794 MMIO_D(SPRLINOFF(PIPE_A), D_ALL);
1795 MMIO_D(SPRSTRIDE(PIPE_A), D_ALL);
1796 MMIO_D(SPRPOS(PIPE_A), D_ALL);
1797 MMIO_D(SPRSIZE(PIPE_A), D_ALL);
1798 MMIO_D(SPRKEYVAL(PIPE_A), D_ALL);
1799 MMIO_D(SPRKEYMSK(PIPE_A), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001800 MMIO_DH(SPRSURF(PIPE_A), D_ALL, NULL, spr_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001801 MMIO_D(SPRKEYMAX(PIPE_A), D_ALL);
1802 MMIO_D(SPROFFSET(PIPE_A), D_ALL);
1803 MMIO_D(SPRSCALE(PIPE_A), D_ALL);
1804 MMIO_D(SPRSURFLIVE(PIPE_A), D_ALL);
1805
1806 MMIO_D(SPRCTL(PIPE_B), D_ALL);
1807 MMIO_D(SPRLINOFF(PIPE_B), D_ALL);
1808 MMIO_D(SPRSTRIDE(PIPE_B), D_ALL);
1809 MMIO_D(SPRPOS(PIPE_B), D_ALL);
1810 MMIO_D(SPRSIZE(PIPE_B), D_ALL);
1811 MMIO_D(SPRKEYVAL(PIPE_B), D_ALL);
1812 MMIO_D(SPRKEYMSK(PIPE_B), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001813 MMIO_DH(SPRSURF(PIPE_B), D_ALL, NULL, spr_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001814 MMIO_D(SPRKEYMAX(PIPE_B), D_ALL);
1815 MMIO_D(SPROFFSET(PIPE_B), D_ALL);
1816 MMIO_D(SPRSCALE(PIPE_B), D_ALL);
1817 MMIO_D(SPRSURFLIVE(PIPE_B), D_ALL);
1818
1819 MMIO_D(SPRCTL(PIPE_C), D_ALL);
1820 MMIO_D(SPRLINOFF(PIPE_C), D_ALL);
1821 MMIO_D(SPRSTRIDE(PIPE_C), D_ALL);
1822 MMIO_D(SPRPOS(PIPE_C), D_ALL);
1823 MMIO_D(SPRSIZE(PIPE_C), D_ALL);
1824 MMIO_D(SPRKEYVAL(PIPE_C), D_ALL);
1825 MMIO_D(SPRKEYMSK(PIPE_C), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001826 MMIO_DH(SPRSURF(PIPE_C), D_ALL, NULL, spr_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001827 MMIO_D(SPRKEYMAX(PIPE_C), D_ALL);
1828 MMIO_D(SPROFFSET(PIPE_C), D_ALL);
1829 MMIO_D(SPRSCALE(PIPE_C), D_ALL);
1830 MMIO_D(SPRSURFLIVE(PIPE_C), D_ALL);
1831
Zhi Wange39c5ad2016-09-02 13:33:29 +08001832 MMIO_D(HTOTAL(TRANSCODER_A), D_ALL);
1833 MMIO_D(HBLANK(TRANSCODER_A), D_ALL);
1834 MMIO_D(HSYNC(TRANSCODER_A), D_ALL);
1835 MMIO_D(VTOTAL(TRANSCODER_A), D_ALL);
1836 MMIO_D(VBLANK(TRANSCODER_A), D_ALL);
1837 MMIO_D(VSYNC(TRANSCODER_A), D_ALL);
1838 MMIO_D(BCLRPAT(TRANSCODER_A), D_ALL);
1839 MMIO_D(VSYNCSHIFT(TRANSCODER_A), D_ALL);
1840 MMIO_D(PIPESRC(TRANSCODER_A), D_ALL);
1841
1842 MMIO_D(HTOTAL(TRANSCODER_B), D_ALL);
1843 MMIO_D(HBLANK(TRANSCODER_B), D_ALL);
1844 MMIO_D(HSYNC(TRANSCODER_B), D_ALL);
1845 MMIO_D(VTOTAL(TRANSCODER_B), D_ALL);
1846 MMIO_D(VBLANK(TRANSCODER_B), D_ALL);
1847 MMIO_D(VSYNC(TRANSCODER_B), D_ALL);
1848 MMIO_D(BCLRPAT(TRANSCODER_B), D_ALL);
1849 MMIO_D(VSYNCSHIFT(TRANSCODER_B), D_ALL);
1850 MMIO_D(PIPESRC(TRANSCODER_B), D_ALL);
1851
1852 MMIO_D(HTOTAL(TRANSCODER_C), D_ALL);
1853 MMIO_D(HBLANK(TRANSCODER_C), D_ALL);
1854 MMIO_D(HSYNC(TRANSCODER_C), D_ALL);
1855 MMIO_D(VTOTAL(TRANSCODER_C), D_ALL);
1856 MMIO_D(VBLANK(TRANSCODER_C), D_ALL);
1857 MMIO_D(VSYNC(TRANSCODER_C), D_ALL);
1858 MMIO_D(BCLRPAT(TRANSCODER_C), D_ALL);
1859 MMIO_D(VSYNCSHIFT(TRANSCODER_C), D_ALL);
1860 MMIO_D(PIPESRC(TRANSCODER_C), D_ALL);
1861
1862 MMIO_D(HTOTAL(TRANSCODER_EDP), D_ALL);
1863 MMIO_D(HBLANK(TRANSCODER_EDP), D_ALL);
1864 MMIO_D(HSYNC(TRANSCODER_EDP), D_ALL);
1865 MMIO_D(VTOTAL(TRANSCODER_EDP), D_ALL);
1866 MMIO_D(VBLANK(TRANSCODER_EDP), D_ALL);
1867 MMIO_D(VSYNC(TRANSCODER_EDP), D_ALL);
1868 MMIO_D(BCLRPAT(TRANSCODER_EDP), D_ALL);
1869 MMIO_D(VSYNCSHIFT(TRANSCODER_EDP), D_ALL);
1870
1871 MMIO_D(PIPE_DATA_M1(TRANSCODER_A), D_ALL);
1872 MMIO_D(PIPE_DATA_N1(TRANSCODER_A), D_ALL);
1873 MMIO_D(PIPE_DATA_M2(TRANSCODER_A), D_ALL);
1874 MMIO_D(PIPE_DATA_N2(TRANSCODER_A), D_ALL);
1875 MMIO_D(PIPE_LINK_M1(TRANSCODER_A), D_ALL);
1876 MMIO_D(PIPE_LINK_N1(TRANSCODER_A), D_ALL);
1877 MMIO_D(PIPE_LINK_M2(TRANSCODER_A), D_ALL);
1878 MMIO_D(PIPE_LINK_N2(TRANSCODER_A), D_ALL);
1879
1880 MMIO_D(PIPE_DATA_M1(TRANSCODER_B), D_ALL);
1881 MMIO_D(PIPE_DATA_N1(TRANSCODER_B), D_ALL);
1882 MMIO_D(PIPE_DATA_M2(TRANSCODER_B), D_ALL);
1883 MMIO_D(PIPE_DATA_N2(TRANSCODER_B), D_ALL);
1884 MMIO_D(PIPE_LINK_M1(TRANSCODER_B), D_ALL);
1885 MMIO_D(PIPE_LINK_N1(TRANSCODER_B), D_ALL);
1886 MMIO_D(PIPE_LINK_M2(TRANSCODER_B), D_ALL);
1887 MMIO_D(PIPE_LINK_N2(TRANSCODER_B), D_ALL);
1888
1889 MMIO_D(PIPE_DATA_M1(TRANSCODER_C), D_ALL);
1890 MMIO_D(PIPE_DATA_N1(TRANSCODER_C), D_ALL);
1891 MMIO_D(PIPE_DATA_M2(TRANSCODER_C), D_ALL);
1892 MMIO_D(PIPE_DATA_N2(TRANSCODER_C), D_ALL);
1893 MMIO_D(PIPE_LINK_M1(TRANSCODER_C), D_ALL);
1894 MMIO_D(PIPE_LINK_N1(TRANSCODER_C), D_ALL);
1895 MMIO_D(PIPE_LINK_M2(TRANSCODER_C), D_ALL);
1896 MMIO_D(PIPE_LINK_N2(TRANSCODER_C), D_ALL);
1897
1898 MMIO_D(PIPE_DATA_M1(TRANSCODER_EDP), D_ALL);
1899 MMIO_D(PIPE_DATA_N1(TRANSCODER_EDP), D_ALL);
1900 MMIO_D(PIPE_DATA_M2(TRANSCODER_EDP), D_ALL);
1901 MMIO_D(PIPE_DATA_N2(TRANSCODER_EDP), D_ALL);
1902 MMIO_D(PIPE_LINK_M1(TRANSCODER_EDP), D_ALL);
1903 MMIO_D(PIPE_LINK_N1(TRANSCODER_EDP), D_ALL);
1904 MMIO_D(PIPE_LINK_M2(TRANSCODER_EDP), D_ALL);
1905 MMIO_D(PIPE_LINK_N2(TRANSCODER_EDP), D_ALL);
1906
1907 MMIO_D(PF_CTL(PIPE_A), D_ALL);
1908 MMIO_D(PF_WIN_SZ(PIPE_A), D_ALL);
1909 MMIO_D(PF_WIN_POS(PIPE_A), D_ALL);
1910 MMIO_D(PF_VSCALE(PIPE_A), D_ALL);
1911 MMIO_D(PF_HSCALE(PIPE_A), D_ALL);
1912
1913 MMIO_D(PF_CTL(PIPE_B), D_ALL);
1914 MMIO_D(PF_WIN_SZ(PIPE_B), D_ALL);
1915 MMIO_D(PF_WIN_POS(PIPE_B), D_ALL);
1916 MMIO_D(PF_VSCALE(PIPE_B), D_ALL);
1917 MMIO_D(PF_HSCALE(PIPE_B), D_ALL);
1918
1919 MMIO_D(PF_CTL(PIPE_C), D_ALL);
1920 MMIO_D(PF_WIN_SZ(PIPE_C), D_ALL);
1921 MMIO_D(PF_WIN_POS(PIPE_C), D_ALL);
1922 MMIO_D(PF_VSCALE(PIPE_C), D_ALL);
1923 MMIO_D(PF_HSCALE(PIPE_C), D_ALL);
1924
1925 MMIO_D(WM0_PIPEA_ILK, D_ALL);
1926 MMIO_D(WM0_PIPEB_ILK, D_ALL);
1927 MMIO_D(WM0_PIPEC_IVB, D_ALL);
1928 MMIO_D(WM1_LP_ILK, D_ALL);
1929 MMIO_D(WM2_LP_ILK, D_ALL);
1930 MMIO_D(WM3_LP_ILK, D_ALL);
1931 MMIO_D(WM1S_LP_ILK, D_ALL);
1932 MMIO_D(WM2S_LP_IVB, D_ALL);
1933 MMIO_D(WM3S_LP_IVB, D_ALL);
1934
1935 MMIO_D(BLC_PWM_CPU_CTL2, D_ALL);
1936 MMIO_D(BLC_PWM_CPU_CTL, D_ALL);
1937 MMIO_D(BLC_PWM_PCH_CTL1, D_ALL);
1938 MMIO_D(BLC_PWM_PCH_CTL2, D_ALL);
1939
1940 MMIO_D(0x48268, D_ALL);
1941
Zhi Wang04d348a2016-04-25 18:28:56 -04001942 MMIO_F(PCH_GMBUS0, 4 * 4, 0, 0, 0, D_ALL, gmbus_mmio_read,
1943 gmbus_mmio_write);
1944 MMIO_F(PCH_GPIOA, 6 * 4, F_UNALIGN, 0, 0, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001945 MMIO_F(0xe4f00, 0x28, 0, 0, 0, D_ALL, NULL, NULL);
1946
Zhi Wang04d348a2016-04-25 18:28:56 -04001947 MMIO_F(_PCH_DPB_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
1948 dp_aux_ch_ctl_mmio_write);
1949 MMIO_F(_PCH_DPC_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
1950 dp_aux_ch_ctl_mmio_write);
1951 MMIO_F(_PCH_DPD_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
1952 dp_aux_ch_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001953
Xiong Zhang75e64ff2017-06-28 02:03:16 +08001954 MMIO_DH(PCH_ADPA, D_PRE_SKL, NULL, pch_adpa_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001955
Zhi Wang04d348a2016-04-25 18:28:56 -04001956 MMIO_DH(_PCH_TRANSACONF, D_ALL, NULL, transconf_mmio_write);
1957 MMIO_DH(_PCH_TRANSBCONF, D_ALL, NULL, transconf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001958
Zhi Wang04d348a2016-04-25 18:28:56 -04001959 MMIO_DH(FDI_RX_IIR(PIPE_A), D_ALL, NULL, fdi_rx_iir_mmio_write);
1960 MMIO_DH(FDI_RX_IIR(PIPE_B), D_ALL, NULL, fdi_rx_iir_mmio_write);
1961 MMIO_DH(FDI_RX_IIR(PIPE_C), D_ALL, NULL, fdi_rx_iir_mmio_write);
1962 MMIO_DH(FDI_RX_IMR(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
1963 MMIO_DH(FDI_RX_IMR(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
1964 MMIO_DH(FDI_RX_IMR(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
1965 MMIO_DH(FDI_RX_CTL(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
1966 MMIO_DH(FDI_RX_CTL(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
1967 MMIO_DH(FDI_RX_CTL(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001968
1969 MMIO_D(_PCH_TRANS_HTOTAL_A, D_ALL);
1970 MMIO_D(_PCH_TRANS_HBLANK_A, D_ALL);
1971 MMIO_D(_PCH_TRANS_HSYNC_A, D_ALL);
1972 MMIO_D(_PCH_TRANS_VTOTAL_A, D_ALL);
1973 MMIO_D(_PCH_TRANS_VBLANK_A, D_ALL);
1974 MMIO_D(_PCH_TRANS_VSYNC_A, D_ALL);
1975 MMIO_D(_PCH_TRANS_VSYNCSHIFT_A, D_ALL);
1976
1977 MMIO_D(_PCH_TRANS_HTOTAL_B, D_ALL);
1978 MMIO_D(_PCH_TRANS_HBLANK_B, D_ALL);
1979 MMIO_D(_PCH_TRANS_HSYNC_B, D_ALL);
1980 MMIO_D(_PCH_TRANS_VTOTAL_B, D_ALL);
1981 MMIO_D(_PCH_TRANS_VBLANK_B, D_ALL);
1982 MMIO_D(_PCH_TRANS_VSYNC_B, D_ALL);
1983 MMIO_D(_PCH_TRANS_VSYNCSHIFT_B, D_ALL);
1984
1985 MMIO_D(_PCH_TRANSA_DATA_M1, D_ALL);
1986 MMIO_D(_PCH_TRANSA_DATA_N1, D_ALL);
1987 MMIO_D(_PCH_TRANSA_DATA_M2, D_ALL);
1988 MMIO_D(_PCH_TRANSA_DATA_N2, D_ALL);
1989 MMIO_D(_PCH_TRANSA_LINK_M1, D_ALL);
1990 MMIO_D(_PCH_TRANSA_LINK_N1, D_ALL);
1991 MMIO_D(_PCH_TRANSA_LINK_M2, D_ALL);
1992 MMIO_D(_PCH_TRANSA_LINK_N2, D_ALL);
1993
1994 MMIO_D(TRANS_DP_CTL(PIPE_A), D_ALL);
1995 MMIO_D(TRANS_DP_CTL(PIPE_B), D_ALL);
1996 MMIO_D(TRANS_DP_CTL(PIPE_C), D_ALL);
1997
1998 MMIO_D(TVIDEO_DIP_CTL(PIPE_A), D_ALL);
1999 MMIO_D(TVIDEO_DIP_DATA(PIPE_A), D_ALL);
2000 MMIO_D(TVIDEO_DIP_GCP(PIPE_A), D_ALL);
2001
2002 MMIO_D(TVIDEO_DIP_CTL(PIPE_B), D_ALL);
2003 MMIO_D(TVIDEO_DIP_DATA(PIPE_B), D_ALL);
2004 MMIO_D(TVIDEO_DIP_GCP(PIPE_B), D_ALL);
2005
2006 MMIO_D(TVIDEO_DIP_CTL(PIPE_C), D_ALL);
2007 MMIO_D(TVIDEO_DIP_DATA(PIPE_C), D_ALL);
2008 MMIO_D(TVIDEO_DIP_GCP(PIPE_C), D_ALL);
2009
2010 MMIO_D(_FDI_RXA_MISC, D_ALL);
2011 MMIO_D(_FDI_RXB_MISC, D_ALL);
2012 MMIO_D(_FDI_RXA_TUSIZE1, D_ALL);
2013 MMIO_D(_FDI_RXA_TUSIZE2, D_ALL);
2014 MMIO_D(_FDI_RXB_TUSIZE1, D_ALL);
2015 MMIO_D(_FDI_RXB_TUSIZE2, D_ALL);
2016
Zhi Wang04d348a2016-04-25 18:28:56 -04002017 MMIO_DH(PCH_PP_CONTROL, D_ALL, NULL, pch_pp_control_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002018 MMIO_D(PCH_PP_DIVISOR, D_ALL);
2019 MMIO_D(PCH_PP_STATUS, D_ALL);
2020 MMIO_D(PCH_LVDS, D_ALL);
2021 MMIO_D(_PCH_DPLL_A, D_ALL);
2022 MMIO_D(_PCH_DPLL_B, D_ALL);
2023 MMIO_D(_PCH_FPA0, D_ALL);
2024 MMIO_D(_PCH_FPA1, D_ALL);
2025 MMIO_D(_PCH_FPB0, D_ALL);
2026 MMIO_D(_PCH_FPB1, D_ALL);
2027 MMIO_D(PCH_DREF_CONTROL, D_ALL);
2028 MMIO_D(PCH_RAWCLK_FREQ, D_ALL);
2029 MMIO_D(PCH_DPLL_SEL, D_ALL);
2030
2031 MMIO_D(0x61208, D_ALL);
2032 MMIO_D(0x6120c, D_ALL);
2033 MMIO_D(PCH_PP_ON_DELAYS, D_ALL);
2034 MMIO_D(PCH_PP_OFF_DELAYS, D_ALL);
2035
Zhi Wang04d348a2016-04-25 18:28:56 -04002036 MMIO_DH(0xe651c, D_ALL, dpy_reg_mmio_read, NULL);
2037 MMIO_DH(0xe661c, D_ALL, dpy_reg_mmio_read, NULL);
2038 MMIO_DH(0xe671c, D_ALL, dpy_reg_mmio_read, NULL);
2039 MMIO_DH(0xe681c, D_ALL, dpy_reg_mmio_read, NULL);
Changbin Du5cd82b72017-06-13 10:15:26 +08002040 MMIO_DH(0xe6c04, D_ALL, dpy_reg_mmio_read, NULL);
2041 MMIO_DH(0xe6e1c, D_ALL, dpy_reg_mmio_read, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002042
2043 MMIO_RO(PCH_PORT_HOTPLUG, D_ALL, 0,
2044 PORTA_HOTPLUG_STATUS_MASK
2045 | PORTB_HOTPLUG_STATUS_MASK
2046 | PORTC_HOTPLUG_STATUS_MASK
2047 | PORTD_HOTPLUG_STATUS_MASK,
2048 NULL, NULL);
2049
Zhi Wang04d348a2016-04-25 18:28:56 -04002050 MMIO_DH(LCPLL_CTL, D_ALL, NULL, lcpll_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002051 MMIO_D(FUSE_STRAP, D_ALL);
2052 MMIO_D(DIGITAL_PORT_HOTPLUG_CNTRL, D_ALL);
2053
2054 MMIO_D(DISP_ARB_CTL, D_ALL);
2055 MMIO_D(DISP_ARB_CTL2, D_ALL);
2056
2057 MMIO_D(ILK_DISPLAY_CHICKEN1, D_ALL);
2058 MMIO_D(ILK_DISPLAY_CHICKEN2, D_ALL);
2059 MMIO_D(ILK_DSPCLK_GATE_D, D_ALL);
2060
2061 MMIO_D(SOUTH_CHICKEN1, D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002062 MMIO_DH(SOUTH_CHICKEN2, D_ALL, NULL, south_chicken2_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002063 MMIO_D(_TRANSA_CHICKEN1, D_ALL);
2064 MMIO_D(_TRANSB_CHICKEN1, D_ALL);
2065 MMIO_D(SOUTH_DSPCLK_GATE_D, D_ALL);
2066 MMIO_D(_TRANSA_CHICKEN2, D_ALL);
2067 MMIO_D(_TRANSB_CHICKEN2, D_ALL);
2068
2069 MMIO_D(ILK_DPFC_CB_BASE, D_ALL);
2070 MMIO_D(ILK_DPFC_CONTROL, D_ALL);
2071 MMIO_D(ILK_DPFC_RECOMP_CTL, D_ALL);
2072 MMIO_D(ILK_DPFC_STATUS, D_ALL);
2073 MMIO_D(ILK_DPFC_FENCE_YOFF, D_ALL);
2074 MMIO_D(ILK_DPFC_CHICKEN, D_ALL);
2075 MMIO_D(ILK_FBC_RT_BASE, D_ALL);
2076
2077 MMIO_D(IPS_CTL, D_ALL);
2078
2079 MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_A), D_ALL);
2080 MMIO_D(PIPE_CSC_COEFF_BY(PIPE_A), D_ALL);
2081 MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_A), D_ALL);
2082 MMIO_D(PIPE_CSC_COEFF_BU(PIPE_A), D_ALL);
2083 MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_A), D_ALL);
2084 MMIO_D(PIPE_CSC_COEFF_BV(PIPE_A), D_ALL);
2085 MMIO_D(PIPE_CSC_MODE(PIPE_A), D_ALL);
2086 MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_A), D_ALL);
2087 MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_A), D_ALL);
2088 MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_A), D_ALL);
2089 MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_A), D_ALL);
2090 MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_A), D_ALL);
2091 MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_A), D_ALL);
2092
2093 MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_B), D_ALL);
2094 MMIO_D(PIPE_CSC_COEFF_BY(PIPE_B), D_ALL);
2095 MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_B), D_ALL);
2096 MMIO_D(PIPE_CSC_COEFF_BU(PIPE_B), D_ALL);
2097 MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_B), D_ALL);
2098 MMIO_D(PIPE_CSC_COEFF_BV(PIPE_B), D_ALL);
2099 MMIO_D(PIPE_CSC_MODE(PIPE_B), D_ALL);
2100 MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_B), D_ALL);
2101 MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_B), D_ALL);
2102 MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_B), D_ALL);
2103 MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_B), D_ALL);
2104 MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_B), D_ALL);
2105 MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_B), D_ALL);
2106
2107 MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_C), D_ALL);
2108 MMIO_D(PIPE_CSC_COEFF_BY(PIPE_C), D_ALL);
2109 MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_C), D_ALL);
2110 MMIO_D(PIPE_CSC_COEFF_BU(PIPE_C), D_ALL);
2111 MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_C), D_ALL);
2112 MMIO_D(PIPE_CSC_COEFF_BV(PIPE_C), D_ALL);
2113 MMIO_D(PIPE_CSC_MODE(PIPE_C), D_ALL);
2114 MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_C), D_ALL);
2115 MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_C), D_ALL);
2116 MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_C), D_ALL);
2117 MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_C), D_ALL);
2118 MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_C), D_ALL);
2119 MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_C), D_ALL);
2120
Zhi Wang04d348a2016-04-25 18:28:56 -04002121 MMIO_D(PREC_PAL_INDEX(PIPE_A), D_ALL);
2122 MMIO_D(PREC_PAL_DATA(PIPE_A), D_ALL);
2123 MMIO_F(PREC_PAL_GC_MAX(PIPE_A, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
2124
2125 MMIO_D(PREC_PAL_INDEX(PIPE_B), D_ALL);
2126 MMIO_D(PREC_PAL_DATA(PIPE_B), D_ALL);
2127 MMIO_F(PREC_PAL_GC_MAX(PIPE_B, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
2128
2129 MMIO_D(PREC_PAL_INDEX(PIPE_C), D_ALL);
2130 MMIO_D(PREC_PAL_DATA(PIPE_C), D_ALL);
2131 MMIO_F(PREC_PAL_GC_MAX(PIPE_C, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
2132
Zhi Wange39c5ad2016-09-02 13:33:29 +08002133 MMIO_D(0x60110, D_ALL);
2134 MMIO_D(0x61110, D_ALL);
2135 MMIO_F(0x70400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
2136 MMIO_F(0x71400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
2137 MMIO_F(0x72400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
2138 MMIO_F(0x70440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2139 MMIO_F(0x71440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2140 MMIO_F(0x72440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2141 MMIO_F(0x7044c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2142 MMIO_F(0x7144c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2143 MMIO_F(0x7244c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2144
2145 MMIO_D(PIPE_WM_LINETIME(PIPE_A), D_ALL);
2146 MMIO_D(PIPE_WM_LINETIME(PIPE_B), D_ALL);
2147 MMIO_D(PIPE_WM_LINETIME(PIPE_C), D_ALL);
2148 MMIO_D(SPLL_CTL, D_ALL);
2149 MMIO_D(_WRPLL_CTL1, D_ALL);
2150 MMIO_D(_WRPLL_CTL2, D_ALL);
2151 MMIO_D(PORT_CLK_SEL(PORT_A), D_ALL);
2152 MMIO_D(PORT_CLK_SEL(PORT_B), D_ALL);
2153 MMIO_D(PORT_CLK_SEL(PORT_C), D_ALL);
2154 MMIO_D(PORT_CLK_SEL(PORT_D), D_ALL);
2155 MMIO_D(PORT_CLK_SEL(PORT_E), D_ALL);
2156 MMIO_D(TRANS_CLK_SEL(TRANSCODER_A), D_ALL);
2157 MMIO_D(TRANS_CLK_SEL(TRANSCODER_B), D_ALL);
2158 MMIO_D(TRANS_CLK_SEL(TRANSCODER_C), D_ALL);
2159
2160 MMIO_D(HSW_NDE_RSTWRN_OPT, D_ALL);
2161 MMIO_D(0x46508, D_ALL);
2162
2163 MMIO_D(0x49080, D_ALL);
2164 MMIO_D(0x49180, D_ALL);
2165 MMIO_D(0x49280, D_ALL);
2166
2167 MMIO_F(0x49090, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
2168 MMIO_F(0x49190, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
2169 MMIO_F(0x49290, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
2170
2171 MMIO_D(GAMMA_MODE(PIPE_A), D_ALL);
2172 MMIO_D(GAMMA_MODE(PIPE_B), D_ALL);
2173 MMIO_D(GAMMA_MODE(PIPE_C), D_ALL);
2174
Zhi Wange39c5ad2016-09-02 13:33:29 +08002175 MMIO_D(PIPE_MULT(PIPE_A), D_ALL);
2176 MMIO_D(PIPE_MULT(PIPE_B), D_ALL);
2177 MMIO_D(PIPE_MULT(PIPE_C), D_ALL);
2178
2179 MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_A), D_ALL);
2180 MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_B), D_ALL);
2181 MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_C), D_ALL);
2182
2183 MMIO_DH(SFUSE_STRAP, D_ALL, NULL, NULL);
2184 MMIO_D(SBI_ADDR, D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002185 MMIO_DH(SBI_DATA, D_ALL, sbi_data_mmio_read, NULL);
2186 MMIO_DH(SBI_CTL_STAT, D_ALL, NULL, sbi_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002187 MMIO_D(PIXCLK_GATE, D_ALL);
2188
Zhi Wang04d348a2016-04-25 18:28:56 -04002189 MMIO_F(_DPA_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_ALL, NULL,
2190 dp_aux_ch_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002191
Zhi Wang04d348a2016-04-25 18:28:56 -04002192 MMIO_DH(DDI_BUF_CTL(PORT_A), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2193 MMIO_DH(DDI_BUF_CTL(PORT_B), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2194 MMIO_DH(DDI_BUF_CTL(PORT_C), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2195 MMIO_DH(DDI_BUF_CTL(PORT_D), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2196 MMIO_DH(DDI_BUF_CTL(PORT_E), D_ALL, NULL, ddi_buf_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002197
Zhi Wang04d348a2016-04-25 18:28:56 -04002198 MMIO_DH(DP_TP_CTL(PORT_A), D_ALL, NULL, dp_tp_ctl_mmio_write);
2199 MMIO_DH(DP_TP_CTL(PORT_B), D_ALL, NULL, dp_tp_ctl_mmio_write);
2200 MMIO_DH(DP_TP_CTL(PORT_C), D_ALL, NULL, dp_tp_ctl_mmio_write);
2201 MMIO_DH(DP_TP_CTL(PORT_D), D_ALL, NULL, dp_tp_ctl_mmio_write);
2202 MMIO_DH(DP_TP_CTL(PORT_E), D_ALL, NULL, dp_tp_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002203
Zhi Wang04d348a2016-04-25 18:28:56 -04002204 MMIO_DH(DP_TP_STATUS(PORT_A), D_ALL, NULL, dp_tp_status_mmio_write);
2205 MMIO_DH(DP_TP_STATUS(PORT_B), D_ALL, NULL, dp_tp_status_mmio_write);
2206 MMIO_DH(DP_TP_STATUS(PORT_C), D_ALL, NULL, dp_tp_status_mmio_write);
2207 MMIO_DH(DP_TP_STATUS(PORT_D), D_ALL, NULL, dp_tp_status_mmio_write);
2208 MMIO_DH(DP_TP_STATUS(PORT_E), D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002209
2210 MMIO_F(_DDI_BUF_TRANS_A, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2211 MMIO_F(0x64e60, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2212 MMIO_F(0x64eC0, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2213 MMIO_F(0x64f20, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2214 MMIO_F(0x64f80, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2215
2216 MMIO_D(HSW_AUD_CFG(PIPE_A), D_ALL);
2217 MMIO_D(HSW_AUD_PIN_ELD_CP_VLD, D_ALL);
2218
2219 MMIO_DH(_TRANS_DDI_FUNC_CTL_A, D_ALL, NULL, NULL);
2220 MMIO_DH(_TRANS_DDI_FUNC_CTL_B, D_ALL, NULL, NULL);
2221 MMIO_DH(_TRANS_DDI_FUNC_CTL_C, D_ALL, NULL, NULL);
2222 MMIO_DH(_TRANS_DDI_FUNC_CTL_EDP, D_ALL, NULL, NULL);
2223
2224 MMIO_D(_TRANSA_MSA_MISC, D_ALL);
2225 MMIO_D(_TRANSB_MSA_MISC, D_ALL);
2226 MMIO_D(_TRANSC_MSA_MISC, D_ALL);
2227 MMIO_D(_TRANS_EDP_MSA_MISC, D_ALL);
2228
2229 MMIO_DH(FORCEWAKE, D_ALL, NULL, NULL);
2230 MMIO_D(FORCEWAKE_ACK, D_ALL);
2231 MMIO_D(GEN6_GT_CORE_STATUS, D_ALL);
2232 MMIO_D(GEN6_GT_THREAD_STATUS_REG, D_ALL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002233 MMIO_DFH(GTFIFODBG, D_ALL, F_CMD_ACCESS, NULL, NULL);
2234 MMIO_DFH(GTFIFOCTL, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002235 MMIO_DH(FORCEWAKE_MT, D_PRE_SKL, NULL, mul_force_wake_write);
fred gaoa1dcba92017-05-25 15:32:27 +08002236 MMIO_DH(FORCEWAKE_ACK_HSW, D_BDW, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002237 MMIO_D(ECOBUS, D_ALL);
2238 MMIO_DH(GEN6_RC_CONTROL, D_ALL, NULL, NULL);
2239 MMIO_DH(GEN6_RC_STATE, D_ALL, NULL, NULL);
2240 MMIO_D(GEN6_RPNSWREQ, D_ALL);
2241 MMIO_D(GEN6_RC_VIDEO_FREQ, D_ALL);
2242 MMIO_D(GEN6_RP_DOWN_TIMEOUT, D_ALL);
2243 MMIO_D(GEN6_RP_INTERRUPT_LIMITS, D_ALL);
2244 MMIO_D(GEN6_RPSTAT1, D_ALL);
2245 MMIO_D(GEN6_RP_CONTROL, D_ALL);
2246 MMIO_D(GEN6_RP_UP_THRESHOLD, D_ALL);
2247 MMIO_D(GEN6_RP_DOWN_THRESHOLD, D_ALL);
2248 MMIO_D(GEN6_RP_CUR_UP_EI, D_ALL);
2249 MMIO_D(GEN6_RP_CUR_UP, D_ALL);
2250 MMIO_D(GEN6_RP_PREV_UP, D_ALL);
2251 MMIO_D(GEN6_RP_CUR_DOWN_EI, D_ALL);
2252 MMIO_D(GEN6_RP_CUR_DOWN, D_ALL);
2253 MMIO_D(GEN6_RP_PREV_DOWN, D_ALL);
2254 MMIO_D(GEN6_RP_UP_EI, D_ALL);
2255 MMIO_D(GEN6_RP_DOWN_EI, D_ALL);
2256 MMIO_D(GEN6_RP_IDLE_HYSTERSIS, D_ALL);
2257 MMIO_D(GEN6_RC1_WAKE_RATE_LIMIT, D_ALL);
2258 MMIO_D(GEN6_RC6_WAKE_RATE_LIMIT, D_ALL);
2259 MMIO_D(GEN6_RC6pp_WAKE_RATE_LIMIT, D_ALL);
2260 MMIO_D(GEN6_RC_EVALUATION_INTERVAL, D_ALL);
2261 MMIO_D(GEN6_RC_IDLE_HYSTERSIS, D_ALL);
2262 MMIO_D(GEN6_RC_SLEEP, D_ALL);
2263 MMIO_D(GEN6_RC1e_THRESHOLD, D_ALL);
2264 MMIO_D(GEN6_RC6_THRESHOLD, D_ALL);
2265 MMIO_D(GEN6_RC6p_THRESHOLD, D_ALL);
2266 MMIO_D(GEN6_RC6pp_THRESHOLD, D_ALL);
2267 MMIO_D(GEN6_PMINTRMSK, D_ALL);
Imre Deak9c3a16c2017-08-14 18:15:30 +03002268 /*
2269 * Use an arbitrary power well controlled by the PWR_WELL_CTL
2270 * register.
2271 */
2272 MMIO_DH(HSW_PWR_WELL_CTL_BIOS(HSW_DISP_PW_GLOBAL), D_BDW, NULL,
2273 power_well_ctl_mmio_write);
2274 MMIO_DH(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL), D_BDW, NULL,
2275 power_well_ctl_mmio_write);
2276 MMIO_DH(HSW_PWR_WELL_CTL_KVMR, D_BDW, NULL, power_well_ctl_mmio_write);
2277 MMIO_DH(HSW_PWR_WELL_CTL_DEBUG(HSW_DISP_PW_GLOBAL), D_BDW, NULL,
2278 power_well_ctl_mmio_write);
fred gaoa1dcba92017-05-25 15:32:27 +08002279 MMIO_DH(HSW_PWR_WELL_CTL5, D_BDW, NULL, power_well_ctl_mmio_write);
2280 MMIO_DH(HSW_PWR_WELL_CTL6, D_BDW, NULL, power_well_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002281
2282 MMIO_D(RSTDBYCTL, D_ALL);
2283
2284 MMIO_DH(GEN6_GDRST, D_ALL, NULL, gdrst_mmio_write);
2285 MMIO_F(FENCE_REG_GEN6_LO(0), 0x80, 0, 0, 0, D_ALL, fence_mmio_read, fence_mmio_write);
Zhi Wang04d348a2016-04-25 18:28:56 -04002286 MMIO_DH(CPU_VGACNTRL, D_ALL, NULL, vga_control_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002287
Zhi Wange39c5ad2016-09-02 13:33:29 +08002288 MMIO_D(TILECTL, D_ALL);
2289
2290 MMIO_D(GEN6_UCGCTL1, D_ALL);
2291 MMIO_D(GEN6_UCGCTL2, D_ALL);
2292
2293 MMIO_F(0x4f000, 0x90, 0, 0, 0, D_ALL, NULL, NULL);
2294
Zhi Wange39c5ad2016-09-02 13:33:29 +08002295 MMIO_D(GEN6_PCODE_DATA, D_ALL);
2296 MMIO_D(0x13812c, D_ALL);
2297 MMIO_DH(GEN7_ERR_INT, D_ALL, NULL, NULL);
2298 MMIO_D(HSW_EDRAM_CAP, D_ALL);
2299 MMIO_D(HSW_IDICR, D_ALL);
2300 MMIO_DH(GFX_FLSH_CNTL_GEN6, D_ALL, NULL, NULL);
2301
2302 MMIO_D(0x3c, D_ALL);
2303 MMIO_D(0x860, D_ALL);
2304 MMIO_D(ECOSKPD, D_ALL);
2305 MMIO_D(0x121d0, D_ALL);
2306 MMIO_D(GEN6_BLITTER_ECOSKPD, D_ALL);
2307 MMIO_D(0x41d0, D_ALL);
2308 MMIO_D(GAC_ECO_BITS, D_ALL);
2309 MMIO_D(0x6200, D_ALL);
2310 MMIO_D(0x6204, D_ALL);
2311 MMIO_D(0x6208, D_ALL);
2312 MMIO_D(0x7118, D_ALL);
2313 MMIO_D(0x7180, D_ALL);
2314 MMIO_D(0x7408, D_ALL);
2315 MMIO_D(0x7c00, D_ALL);
Pei Zhang975629c2017-03-20 23:49:19 +08002316 MMIO_DH(GEN6_MBCTL, D_ALL, NULL, mbctl_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002317 MMIO_D(0x911c, D_ALL);
2318 MMIO_D(0x9120, D_ALL);
Ping Gaoa045fba2016-11-14 10:22:54 +08002319 MMIO_DFH(GEN7_UCGCTL4, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002320
2321 MMIO_D(GAB_CTL, D_ALL);
2322 MMIO_D(0x48800, D_ALL);
2323 MMIO_D(0xce044, D_ALL);
2324 MMIO_D(0xe6500, D_ALL);
2325 MMIO_D(0xe6504, D_ALL);
2326 MMIO_D(0xe6600, D_ALL);
2327 MMIO_D(0xe6604, D_ALL);
2328 MMIO_D(0xe6700, D_ALL);
2329 MMIO_D(0xe6704, D_ALL);
2330 MMIO_D(0xe6800, D_ALL);
2331 MMIO_D(0xe6804, D_ALL);
2332 MMIO_D(PCH_GMBUS4, D_ALL);
2333 MMIO_D(PCH_GMBUS5, D_ALL);
2334
2335 MMIO_D(0x902c, D_ALL);
2336 MMIO_D(0xec008, D_ALL);
2337 MMIO_D(0xec00c, D_ALL);
2338 MMIO_D(0xec008 + 0x18, D_ALL);
2339 MMIO_D(0xec00c + 0x18, D_ALL);
2340 MMIO_D(0xec008 + 0x18 * 2, D_ALL);
2341 MMIO_D(0xec00c + 0x18 * 2, D_ALL);
2342 MMIO_D(0xec008 + 0x18 * 3, D_ALL);
2343 MMIO_D(0xec00c + 0x18 * 3, D_ALL);
2344 MMIO_D(0xec408, D_ALL);
2345 MMIO_D(0xec40c, D_ALL);
2346 MMIO_D(0xec408 + 0x18, D_ALL);
2347 MMIO_D(0xec40c + 0x18, D_ALL);
2348 MMIO_D(0xec408 + 0x18 * 2, D_ALL);
2349 MMIO_D(0xec40c + 0x18 * 2, D_ALL);
2350 MMIO_D(0xec408 + 0x18 * 3, D_ALL);
2351 MMIO_D(0xec40c + 0x18 * 3, D_ALL);
2352 MMIO_D(0xfc810, D_ALL);
2353 MMIO_D(0xfc81c, D_ALL);
2354 MMIO_D(0xfc828, D_ALL);
2355 MMIO_D(0xfc834, D_ALL);
2356 MMIO_D(0xfcc00, D_ALL);
2357 MMIO_D(0xfcc0c, D_ALL);
2358 MMIO_D(0xfcc18, D_ALL);
2359 MMIO_D(0xfcc24, D_ALL);
2360 MMIO_D(0xfd000, D_ALL);
2361 MMIO_D(0xfd00c, D_ALL);
2362 MMIO_D(0xfd018, D_ALL);
2363 MMIO_D(0xfd024, D_ALL);
2364 MMIO_D(0xfd034, D_ALL);
2365
2366 MMIO_DH(FPGA_DBG, D_ALL, NULL, fpga_dbg_mmio_write);
2367 MMIO_D(0x2054, D_ALL);
2368 MMIO_D(0x12054, D_ALL);
2369 MMIO_D(0x22054, D_ALL);
2370 MMIO_D(0x1a054, D_ALL);
2371
2372 MMIO_D(0x44070, D_ALL);
fred gaoa1dcba92017-05-25 15:32:27 +08002373 MMIO_DFH(0x215c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002374 MMIO_DFH(0x2178, D_ALL, F_CMD_ACCESS, NULL, NULL);
2375 MMIO_DFH(0x217c, D_ALL, F_CMD_ACCESS, NULL, NULL);
2376 MMIO_DFH(0x12178, D_ALL, F_CMD_ACCESS, NULL, NULL);
2377 MMIO_DFH(0x1217c, D_ALL, F_CMD_ACCESS, NULL, NULL);
2378
fred gaoa1dcba92017-05-25 15:32:27 +08002379 MMIO_F(0x2290, 8, F_CMD_ACCESS, 0, 0, D_BDW_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002380 MMIO_D(0x2b00, D_BDW_PLUS);
2381 MMIO_D(0x2360, D_BDW_PLUS);
Zhao Yan0aa52772017-02-28 15:39:25 +08002382 MMIO_F(0x5200, 32, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2383 MMIO_F(0x5240, 32, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2384 MMIO_F(0x5280, 16, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002385
2386 MMIO_DFH(0x1c17c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2387 MMIO_DFH(0x1c178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002388 MMIO_DFH(BCS_SWCTRL, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002389
Zhao Yan0aa52772017-02-28 15:39:25 +08002390 MMIO_F(HS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2391 MMIO_F(DS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2392 MMIO_F(IA_VERTICES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2393 MMIO_F(IA_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2394 MMIO_F(VS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2395 MMIO_F(GS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2396 MMIO_F(GS_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2397 MMIO_F(CL_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2398 MMIO_F(CL_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2399 MMIO_F(PS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2400 MMIO_F(PS_DEPTH_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
Zhi Wang17865712016-05-01 19:02:37 -04002401 MMIO_DH(0x4260, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2402 MMIO_DH(0x4264, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2403 MMIO_DH(0x4268, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2404 MMIO_DH(0x426c, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2405 MMIO_DH(0x4270, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002406 MMIO_DFH(0x4094, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2407
Zhao Yan9112caa2017-02-28 15:40:10 +08002408 MMIO_DFH(ARB_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2409 MMIO_RING_GM_RDR(RING_BBADDR, D_ALL, NULL, NULL);
2410 MMIO_DFH(0x2220, D_ALL, F_CMD_ACCESS, NULL, NULL);
2411 MMIO_DFH(0x12220, D_ALL, F_CMD_ACCESS, NULL, NULL);
2412 MMIO_DFH(0x22220, D_ALL, F_CMD_ACCESS, NULL, NULL);
2413 MMIO_RING_DFH(RING_SYNC_1, D_ALL, F_CMD_ACCESS, NULL, NULL);
2414 MMIO_RING_DFH(RING_SYNC_0, D_ALL, F_CMD_ACCESS, NULL, NULL);
2415 MMIO_DFH(0x22178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2416 MMIO_DFH(0x1a178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2417 MMIO_DFH(0x1a17c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2418 MMIO_DFH(0x2217c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wang12d14cc2016-08-30 11:06:17 +08002419 return 0;
2420}
2421
2422static int init_broadwell_mmio_info(struct intel_gvt *gvt)
2423{
Zhi Wange39c5ad2016-09-02 13:33:29 +08002424 struct drm_i915_private *dev_priv = gvt->dev_priv;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002425 int ret;
2426
Zhi Wange39c5ad2016-09-02 13:33:29 +08002427 MMIO_DH(GEN8_GT_IMR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2428 MMIO_DH(GEN8_GT_IER(0), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2429 MMIO_DH(GEN8_GT_IIR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2430 MMIO_D(GEN8_GT_ISR(0), D_BDW_PLUS);
2431
2432 MMIO_DH(GEN8_GT_IMR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2433 MMIO_DH(GEN8_GT_IER(1), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2434 MMIO_DH(GEN8_GT_IIR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2435 MMIO_D(GEN8_GT_ISR(1), D_BDW_PLUS);
2436
2437 MMIO_DH(GEN8_GT_IMR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2438 MMIO_DH(GEN8_GT_IER(2), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2439 MMIO_DH(GEN8_GT_IIR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2440 MMIO_D(GEN8_GT_ISR(2), D_BDW_PLUS);
2441
2442 MMIO_DH(GEN8_GT_IMR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2443 MMIO_DH(GEN8_GT_IER(3), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2444 MMIO_DH(GEN8_GT_IIR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2445 MMIO_D(GEN8_GT_ISR(3), D_BDW_PLUS);
2446
2447 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_A), D_BDW_PLUS, NULL,
2448 intel_vgpu_reg_imr_handler);
2449 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_A), D_BDW_PLUS, NULL,
2450 intel_vgpu_reg_ier_handler);
2451 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_A), D_BDW_PLUS, NULL,
2452 intel_vgpu_reg_iir_handler);
2453 MMIO_D(GEN8_DE_PIPE_ISR(PIPE_A), D_BDW_PLUS);
2454
2455 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_B), D_BDW_PLUS, NULL,
2456 intel_vgpu_reg_imr_handler);
2457 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_B), D_BDW_PLUS, NULL,
2458 intel_vgpu_reg_ier_handler);
2459 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_B), D_BDW_PLUS, NULL,
2460 intel_vgpu_reg_iir_handler);
2461 MMIO_D(GEN8_DE_PIPE_ISR(PIPE_B), D_BDW_PLUS);
2462
2463 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_C), D_BDW_PLUS, NULL,
2464 intel_vgpu_reg_imr_handler);
2465 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_C), D_BDW_PLUS, NULL,
2466 intel_vgpu_reg_ier_handler);
2467 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_C), D_BDW_PLUS, NULL,
2468 intel_vgpu_reg_iir_handler);
2469 MMIO_D(GEN8_DE_PIPE_ISR(PIPE_C), D_BDW_PLUS);
2470
2471 MMIO_DH(GEN8_DE_PORT_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2472 MMIO_DH(GEN8_DE_PORT_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2473 MMIO_DH(GEN8_DE_PORT_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2474 MMIO_D(GEN8_DE_PORT_ISR, D_BDW_PLUS);
2475
2476 MMIO_DH(GEN8_DE_MISC_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2477 MMIO_DH(GEN8_DE_MISC_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2478 MMIO_DH(GEN8_DE_MISC_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2479 MMIO_D(GEN8_DE_MISC_ISR, D_BDW_PLUS);
2480
2481 MMIO_DH(GEN8_PCU_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2482 MMIO_DH(GEN8_PCU_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2483 MMIO_DH(GEN8_PCU_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2484 MMIO_D(GEN8_PCU_ISR, D_BDW_PLUS);
2485
2486 MMIO_DH(GEN8_MASTER_IRQ, D_BDW_PLUS, NULL,
2487 intel_vgpu_reg_master_irq_handler);
2488
Xiong Zhang894e2872017-10-14 06:34:47 +08002489 MMIO_RING_DFH(RING_ACTHD_UDW, D_BDW_PLUS, F_CMD_ACCESS,
2490 mmio_read_from_hw, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002491
Du, Changbin2fb39fa2016-11-04 12:21:37 +08002492#define RING_REG(base) (base + 0xd0)
2493 MMIO_RING_F(RING_REG, 4, F_RO, 0,
2494 ~_MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET), D_BDW_PLUS, NULL,
2495 ring_reset_ctl_write);
Du, Changbin2fb39fa2016-11-04 12:21:37 +08002496#undef RING_REG
2497
Zhi Wange39c5ad2016-09-02 13:33:29 +08002498#define RING_REG(base) (base + 0x230)
Zhi Wang28c4c6c2016-05-01 05:22:47 -04002499 MMIO_RING_DFH(RING_REG, D_BDW_PLUS, 0, NULL, elsp_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002500#undef RING_REG
2501
2502#define RING_REG(base) (base + 0x234)
Zhao Yan0aa52772017-02-28 15:39:25 +08002503 MMIO_RING_F(RING_REG, 8, F_RO | F_CMD_ACCESS, 0, ~0, D_BDW_PLUS,
2504 NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002505#undef RING_REG
2506
2507#define RING_REG(base) (base + 0x244)
Zhao Yan0aa52772017-02-28 15:39:25 +08002508 MMIO_RING_DFH(RING_REG, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002509#undef RING_REG
2510
2511#define RING_REG(base) (base + 0x370)
2512 MMIO_RING_F(RING_REG, 48, F_RO, 0, ~0, D_BDW_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002513#undef RING_REG
2514
2515#define RING_REG(base) (base + 0x3a0)
2516 MMIO_RING_DFH(RING_REG, D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002517#undef RING_REG
2518
2519 MMIO_D(PIPEMISC(PIPE_A), D_BDW_PLUS);
2520 MMIO_D(PIPEMISC(PIPE_B), D_BDW_PLUS);
2521 MMIO_D(PIPEMISC(PIPE_C), D_BDW_PLUS);
2522 MMIO_D(0x1c1d0, D_BDW_PLUS);
2523 MMIO_D(GEN6_MBCUNIT_SNPCR, D_BDW_PLUS);
2524 MMIO_D(GEN7_MISCCPCTL, D_BDW_PLUS);
2525 MMIO_D(0x1c054, D_BDW_PLUS);
2526
Weinan Li8bcd7c12017-02-24 17:07:38 +08002527 MMIO_DH(GEN6_PCODE_MAILBOX, D_BDW_PLUS, NULL, mailbox_write);
2528
Zhi Wange39c5ad2016-09-02 13:33:29 +08002529 MMIO_D(GEN8_PRIVATE_PAT_LO, D_BDW_PLUS);
2530 MMIO_D(GEN8_PRIVATE_PAT_HI, D_BDW_PLUS);
2531
2532 MMIO_D(GAMTARBMODE, D_BDW_PLUS);
2533
2534#define RING_REG(base) (base + 0x270)
2535 MMIO_RING_F(RING_REG, 32, 0, 0, 0, D_BDW_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002536#undef RING_REG
2537
Zhao Yan0aa52772017-02-28 15:39:25 +08002538 MMIO_RING_GM_RDR(RING_HWS_PGA, D_BDW_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002539
Ping Gaoa045fba2016-11-14 10:22:54 +08002540 MMIO_DFH(HDC_CHICKEN0, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002541
Zhao Yan593e59b2017-02-20 15:51:13 +08002542 MMIO_D(CHICKEN_PIPESL_1(PIPE_A), D_BDW_PLUS);
2543 MMIO_D(CHICKEN_PIPESL_1(PIPE_B), D_BDW_PLUS);
2544 MMIO_D(CHICKEN_PIPESL_1(PIPE_C), D_BDW_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002545
2546 MMIO_D(WM_MISC, D_BDW);
2547 MMIO_D(BDW_EDP_PSR_BASE, D_BDW);
2548
2549 MMIO_D(0x66c00, D_BDW_PLUS);
2550 MMIO_D(0x66c04, D_BDW_PLUS);
2551
2552 MMIO_D(HSW_GTT_CACHE_EN, D_BDW_PLUS);
2553
2554 MMIO_D(GEN8_EU_DISABLE0, D_BDW_PLUS);
2555 MMIO_D(GEN8_EU_DISABLE1, D_BDW_PLUS);
2556 MMIO_D(GEN8_EU_DISABLE2, D_BDW_PLUS);
2557
Zhao Yan593e59b2017-02-20 15:51:13 +08002558 MMIO_D(0xfdc, D_BDW_PLUS);
Zhao Yan0aa52772017-02-28 15:39:25 +08002559 MMIO_DFH(GEN8_ROW_CHICKEN, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS,
2560 NULL, NULL);
2561 MMIO_DFH(GEN7_ROW_CHICKEN2, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS,
2562 NULL, NULL);
2563 MMIO_DFH(GEN8_UCGCTL6, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002564
Zhao Yan0aa52772017-02-28 15:39:25 +08002565 MMIO_DFH(0xb1f0, D_BDW, F_CMD_ACCESS, NULL, NULL);
2566 MMIO_DFH(0xb1c0, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002567 MMIO_DFH(GEN8_L3SQCREG4, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002568 MMIO_DFH(0xb100, D_BDW, F_CMD_ACCESS, NULL, NULL);
2569 MMIO_DFH(0xb10c, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002570 MMIO_D(0xb110, D_BDW);
2571
Zhao Yane6cedfe2017-02-21 10:38:53 +08002572 MMIO_F(0x24d0, 48, F_CMD_ACCESS, 0, 0, D_BDW_PLUS,
2573 NULL, force_nonpriv_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002574
Zhao Yan593e59b2017-02-20 15:51:13 +08002575 MMIO_D(0x44484, D_BDW_PLUS);
2576 MMIO_D(0x4448c, D_BDW_PLUS);
2577
Zhao Yan0aa52772017-02-28 15:39:25 +08002578 MMIO_DFH(0x83a4, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002579 MMIO_D(GEN8_L3_LRA_1_GPGPU, D_BDW_PLUS);
2580
Zhao Yan0aa52772017-02-28 15:39:25 +08002581 MMIO_DFH(0x8430, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002582
2583 MMIO_D(0x110000, D_BDW_PLUS);
2584
2585 MMIO_D(0x48400, D_BDW_PLUS);
2586
2587 MMIO_D(0x6e570, D_BDW_PLUS);
2588 MMIO_D(0x65f10, D_BDW_PLUS);
2589
Chuanxiao Dong1999f102017-05-17 15:49:01 +08002590 MMIO_DFH(0xe194, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL,
2591 skl_misc_ctl_write);
Ping Gaoa045fba2016-11-14 10:22:54 +08002592 MMIO_DFH(0xe188, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2593 MMIO_DFH(HALF_SLICE_CHICKEN2, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002594 MMIO_DFH(0x2580, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002595
Zhao Yan0aa52772017-02-28 15:39:25 +08002596 MMIO_DFH(0x2248, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002597
Zhao Yan9112caa2017-02-28 15:40:10 +08002598 MMIO_DFH(0xe220, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2599 MMIO_DFH(0xe230, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2600 MMIO_DFH(0xe240, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2601 MMIO_DFH(0xe260, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2602 MMIO_DFH(0xe270, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2603 MMIO_DFH(0xe280, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2604 MMIO_DFH(0xe2a0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2605 MMIO_DFH(0xe2b0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2606 MMIO_DFH(0xe2c0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wang12d14cc2016-08-30 11:06:17 +08002607 return 0;
2608}
2609
Zhi Wange39c5ad2016-09-02 13:33:29 +08002610static int init_skl_mmio_info(struct intel_gvt *gvt)
2611{
2612 struct drm_i915_private *dev_priv = gvt->dev_priv;
2613 int ret;
2614
2615 MMIO_DH(FORCEWAKE_RENDER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2616 MMIO_DH(FORCEWAKE_ACK_RENDER_GEN9, D_SKL_PLUS, NULL, NULL);
2617 MMIO_DH(FORCEWAKE_BLITTER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2618 MMIO_DH(FORCEWAKE_ACK_BLITTER_GEN9, D_SKL_PLUS, NULL, NULL);
2619 MMIO_DH(FORCEWAKE_MEDIA_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2620 MMIO_DH(FORCEWAKE_ACK_MEDIA_GEN9, D_SKL_PLUS, NULL, NULL);
2621
Xu Han5cf5fe82017-03-29 10:13:57 +08002622 MMIO_F(_DPB_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
2623 dp_aux_ch_ctl_mmio_write);
2624 MMIO_F(_DPC_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
2625 dp_aux_ch_ctl_mmio_write);
2626 MMIO_F(_DPD_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
2627 dp_aux_ch_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002628
Imre Deak9c3a16c2017-08-14 18:15:30 +03002629 /*
2630 * Use an arbitrary power well controlled by the PWR_WELL_CTL
2631 * register.
2632 */
2633 MMIO_D(HSW_PWR_WELL_CTL_BIOS(SKL_DISP_PW_MISC_IO), D_SKL_PLUS);
2634 MMIO_DH(HSW_PWR_WELL_CTL_DRIVER(SKL_DISP_PW_MISC_IO), D_SKL_PLUS, NULL,
2635 skl_power_well_ctl_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002636
Zhi Wange39c5ad2016-09-02 13:33:29 +08002637 MMIO_D(0xa210, D_SKL_PLUS);
2638 MMIO_D(GEN9_MEDIA_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
2639 MMIO_D(GEN9_RENDER_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
Ping Gaoa045fba2016-11-14 10:22:54 +08002640 MMIO_DFH(GEN9_GAMT_ECO_REG_RW_IA, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
Xu Han5cf5fe82017-03-29 10:13:57 +08002641 MMIO_DH(0x4ddc, D_SKL_PLUS, NULL, skl_misc_ctl_write);
2642 MMIO_DH(0x42080, D_SKL_PLUS, NULL, skl_misc_ctl_write);
2643 MMIO_D(0x45504, D_SKL_PLUS);
2644 MMIO_D(0x45520, D_SKL_PLUS);
2645 MMIO_D(0x46000, D_SKL_PLUS);
2646 MMIO_DH(0x46010, D_SKL | D_KBL, NULL, skl_lcpll_write);
2647 MMIO_DH(0x46014, D_SKL | D_KBL, NULL, skl_lcpll_write);
2648 MMIO_D(0x6C040, D_SKL | D_KBL);
2649 MMIO_D(0x6C048, D_SKL | D_KBL);
2650 MMIO_D(0x6C050, D_SKL | D_KBL);
2651 MMIO_D(0x6C044, D_SKL | D_KBL);
2652 MMIO_D(0x6C04C, D_SKL | D_KBL);
2653 MMIO_D(0x6C054, D_SKL | D_KBL);
2654 MMIO_D(0x6c058, D_SKL | D_KBL);
2655 MMIO_D(0x6c05c, D_SKL | D_KBL);
2656 MMIO_DH(0X6c060, D_SKL | D_KBL, dpll_status_read, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002657
Xu Han5cf5fe82017-03-29 10:13:57 +08002658 MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
2659 MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
2660 MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
2661 MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
2662 MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
2663 MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002664
Xu Han5cf5fe82017-03-29 10:13:57 +08002665 MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
2666 MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
2667 MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
2668 MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
2669 MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
2670 MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002671
Xu Han5cf5fe82017-03-29 10:13:57 +08002672 MMIO_DH(SKL_PS_CTRL(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
2673 MMIO_DH(SKL_PS_CTRL(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
2674 MMIO_DH(SKL_PS_CTRL(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
2675 MMIO_DH(SKL_PS_CTRL(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
2676 MMIO_DH(SKL_PS_CTRL(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
2677 MMIO_DH(SKL_PS_CTRL(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002678
Xu Han5cf5fe82017-03-29 10:13:57 +08002679 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
2680 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2681 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2682 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002683
Xu Han5cf5fe82017-03-29 10:13:57 +08002684 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
2685 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2686 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2687 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002688
Xu Han5cf5fe82017-03-29 10:13:57 +08002689 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
2690 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2691 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2692 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002693
Xu Han5cf5fe82017-03-29 10:13:57 +08002694 MMIO_DH(CUR_BUF_CFG(PIPE_A), D_SKL_PLUS, NULL, NULL);
2695 MMIO_DH(CUR_BUF_CFG(PIPE_B), D_SKL_PLUS, NULL, NULL);
2696 MMIO_DH(CUR_BUF_CFG(PIPE_C), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002697
Xu Han5cf5fe82017-03-29 10:13:57 +08002698 MMIO_F(PLANE_WM(PIPE_A, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2699 MMIO_F(PLANE_WM(PIPE_A, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2700 MMIO_F(PLANE_WM(PIPE_A, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002701
Xu Han5cf5fe82017-03-29 10:13:57 +08002702 MMIO_F(PLANE_WM(PIPE_B, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2703 MMIO_F(PLANE_WM(PIPE_B, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2704 MMIO_F(PLANE_WM(PIPE_B, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002705
Xu Han5cf5fe82017-03-29 10:13:57 +08002706 MMIO_F(PLANE_WM(PIPE_C, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2707 MMIO_F(PLANE_WM(PIPE_C, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2708 MMIO_F(PLANE_WM(PIPE_C, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002709
Xu Han5cf5fe82017-03-29 10:13:57 +08002710 MMIO_F(CUR_WM(PIPE_A, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2711 MMIO_F(CUR_WM(PIPE_B, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2712 MMIO_F(CUR_WM(PIPE_C, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002713
Xu Han5cf5fe82017-03-29 10:13:57 +08002714 MMIO_DH(PLANE_WM_TRANS(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
2715 MMIO_DH(PLANE_WM_TRANS(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2716 MMIO_DH(PLANE_WM_TRANS(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002717
Xu Han5cf5fe82017-03-29 10:13:57 +08002718 MMIO_DH(PLANE_WM_TRANS(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
2719 MMIO_DH(PLANE_WM_TRANS(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2720 MMIO_DH(PLANE_WM_TRANS(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002721
Xu Han5cf5fe82017-03-29 10:13:57 +08002722 MMIO_DH(PLANE_WM_TRANS(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
2723 MMIO_DH(PLANE_WM_TRANS(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2724 MMIO_DH(PLANE_WM_TRANS(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002725
Xu Han5cf5fe82017-03-29 10:13:57 +08002726 MMIO_DH(CUR_WM_TRANS(PIPE_A), D_SKL_PLUS, NULL, NULL);
2727 MMIO_DH(CUR_WM_TRANS(PIPE_B), D_SKL_PLUS, NULL, NULL);
2728 MMIO_DH(CUR_WM_TRANS(PIPE_C), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002729
Xu Han5cf5fe82017-03-29 10:13:57 +08002730 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
2731 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2732 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2733 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002734
Xu Han5cf5fe82017-03-29 10:13:57 +08002735 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
2736 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2737 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2738 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002739
Xu Han5cf5fe82017-03-29 10:13:57 +08002740 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
2741 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2742 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2743 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002744
Xu Han5cf5fe82017-03-29 10:13:57 +08002745 MMIO_DH(_REG_701C0(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2746 MMIO_DH(_REG_701C0(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2747 MMIO_DH(_REG_701C0(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
2748 MMIO_DH(_REG_701C0(PIPE_A, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002749
Xu Han5cf5fe82017-03-29 10:13:57 +08002750 MMIO_DH(_REG_701C0(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2751 MMIO_DH(_REG_701C0(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2752 MMIO_DH(_REG_701C0(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
2753 MMIO_DH(_REG_701C0(PIPE_B, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002754
Xu Han5cf5fe82017-03-29 10:13:57 +08002755 MMIO_DH(_REG_701C0(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2756 MMIO_DH(_REG_701C0(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2757 MMIO_DH(_REG_701C0(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
2758 MMIO_DH(_REG_701C0(PIPE_C, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002759
Xu Han5cf5fe82017-03-29 10:13:57 +08002760 MMIO_DH(_REG_701C4(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2761 MMIO_DH(_REG_701C4(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2762 MMIO_DH(_REG_701C4(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
2763 MMIO_DH(_REG_701C4(PIPE_A, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002764
Xu Han5cf5fe82017-03-29 10:13:57 +08002765 MMIO_DH(_REG_701C4(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2766 MMIO_DH(_REG_701C4(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2767 MMIO_DH(_REG_701C4(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
2768 MMIO_DH(_REG_701C4(PIPE_B, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002769
Xu Han5cf5fe82017-03-29 10:13:57 +08002770 MMIO_DH(_REG_701C4(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2771 MMIO_DH(_REG_701C4(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2772 MMIO_DH(_REG_701C4(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
2773 MMIO_DH(_REG_701C4(PIPE_C, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002774
Xu Han5cf5fe82017-03-29 10:13:57 +08002775 MMIO_D(0x70380, D_SKL_PLUS);
2776 MMIO_D(0x71380, D_SKL_PLUS);
2777 MMIO_D(0x72380, D_SKL_PLUS);
2778 MMIO_D(0x7039c, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002779
Xu Han5cf5fe82017-03-29 10:13:57 +08002780 MMIO_D(0x8f074, D_SKL | D_KBL);
2781 MMIO_D(0x8f004, D_SKL | D_KBL);
2782 MMIO_D(0x8f034, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002783
Xu Han5cf5fe82017-03-29 10:13:57 +08002784 MMIO_D(0xb11c, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002785
Xu Han5cf5fe82017-03-29 10:13:57 +08002786 MMIO_D(0x51000, D_SKL | D_KBL);
2787 MMIO_D(0x6c00c, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002788
Xu Han5cf5fe82017-03-29 10:13:57 +08002789 MMIO_F(0xc800, 0x7f8, F_CMD_ACCESS, 0, 0, D_SKL | D_KBL, NULL, NULL);
2790 MMIO_F(0xb020, 0x80, F_CMD_ACCESS, 0, 0, D_SKL | D_KBL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002791
Xu Han5cf5fe82017-03-29 10:13:57 +08002792 MMIO_D(0xd08, D_SKL_PLUS);
2793 MMIO_DFH(0x20e0, D_SKL_PLUS, F_MODE_MASK, NULL, NULL);
2794 MMIO_DFH(0x20ec, D_SKL_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002795
2796 /* TRTT */
Xu Han5cf5fe82017-03-29 10:13:57 +08002797 MMIO_DFH(0x4de0, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2798 MMIO_DFH(0x4de4, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2799 MMIO_DFH(0x4de8, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2800 MMIO_DFH(0x4dec, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2801 MMIO_DFH(0x4df0, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2802 MMIO_DFH(0x4df4, D_SKL | D_KBL, F_CMD_ACCESS, NULL, gen9_trtte_write);
2803 MMIO_DH(0x4dfc, D_SKL | D_KBL, NULL, gen9_trtt_chicken_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002804
Xu Han5cf5fe82017-03-29 10:13:57 +08002805 MMIO_D(0x45008, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002806
Xu Han5cf5fe82017-03-29 10:13:57 +08002807 MMIO_D(0x46430, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002808
Xu Han5cf5fe82017-03-29 10:13:57 +08002809 MMIO_D(0x46520, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002810
Xu Han5cf5fe82017-03-29 10:13:57 +08002811 MMIO_D(0xc403c, D_SKL | D_KBL);
2812 MMIO_D(0xb004, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002813 MMIO_DH(DMA_CTRL, D_SKL_PLUS, NULL, dma_ctrl_write);
2814
Xu Han5cf5fe82017-03-29 10:13:57 +08002815 MMIO_D(0x65900, D_SKL_PLUS);
2816 MMIO_D(0x1082c0, D_SKL | D_KBL);
2817 MMIO_D(0x4068, D_SKL | D_KBL);
2818 MMIO_D(0x67054, D_SKL | D_KBL);
2819 MMIO_D(0x6e560, D_SKL | D_KBL);
2820 MMIO_D(0x6e554, D_SKL | D_KBL);
2821 MMIO_D(0x2b20, D_SKL | D_KBL);
2822 MMIO_D(0x65f00, D_SKL | D_KBL);
2823 MMIO_D(0x65f08, D_SKL | D_KBL);
2824 MMIO_D(0x320f0, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002825
Xu Han5cf5fe82017-03-29 10:13:57 +08002826 MMIO_D(0x70034, D_SKL_PLUS);
2827 MMIO_D(0x71034, D_SKL_PLUS);
2828 MMIO_D(0x72034, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002829
Xu Han5cf5fe82017-03-29 10:13:57 +08002830 MMIO_D(_PLANE_KEYVAL_1(PIPE_A), D_SKL_PLUS);
2831 MMIO_D(_PLANE_KEYVAL_1(PIPE_B), D_SKL_PLUS);
2832 MMIO_D(_PLANE_KEYVAL_1(PIPE_C), D_SKL_PLUS);
2833 MMIO_D(_PLANE_KEYMSK_1(PIPE_A), D_SKL_PLUS);
2834 MMIO_D(_PLANE_KEYMSK_1(PIPE_B), D_SKL_PLUS);
2835 MMIO_D(_PLANE_KEYMSK_1(PIPE_C), D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002836
Xu Han5cf5fe82017-03-29 10:13:57 +08002837 MMIO_D(0x44500, D_SKL_PLUS);
Zhao Yan0aa52772017-02-28 15:39:25 +08002838 MMIO_DFH(GEN9_CSFE_CHICKEN1_RCS, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
Xu Han5cf5fe82017-03-29 10:13:57 +08002839 MMIO_DFH(GEN8_HDC_CHICKEN1, D_SKL | D_KBL, F_MODE_MASK | F_CMD_ACCESS,
Zhao Yan9112caa2017-02-28 15:40:10 +08002840 NULL, NULL);
Xu Han5cf5fe82017-03-29 10:13:57 +08002841
2842 MMIO_D(0x4ab8, D_KBL);
Xu Han5cf5fe82017-03-29 10:13:57 +08002843 MMIO_D(0x2248, D_SKL_PLUS | D_KBL);
Xu Han5cf5fe82017-03-29 10:13:57 +08002844
Zhi Wange39c5ad2016-09-02 13:33:29 +08002845 return 0;
2846}
Zhi Wang04d348a2016-04-25 18:28:56 -04002847
Changbin Du65f9f6f2017-06-06 15:56:09 +08002848static struct gvt_mmio_block *find_mmio_block(struct intel_gvt *gvt,
2849 unsigned int offset)
Zhi Wang12d14cc2016-08-30 11:06:17 +08002850{
Changbin Du65f9f6f2017-06-06 15:56:09 +08002851 unsigned long device = intel_gvt_get_device_type(gvt);
Tina Zhang02b6ed42017-08-04 17:39:41 +08002852 struct gvt_mmio_block *block = gvt->mmio.mmio_block;
2853 int num = gvt->mmio.num_mmio_block;
Changbin Du65f9f6f2017-06-06 15:56:09 +08002854 int i;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002855
Tina Zhang02b6ed42017-08-04 17:39:41 +08002856 for (i = 0; i < num; i++, block++) {
Changbin Du65f9f6f2017-06-06 15:56:09 +08002857 if (!(device & block->device))
2858 continue;
2859 if (offset >= INTEL_GVT_MMIO_OFFSET(block->offset) &&
2860 offset < INTEL_GVT_MMIO_OFFSET(block->offset) + block->size)
2861 return block;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002862 }
2863 return NULL;
2864}
2865
2866/**
2867 * intel_gvt_clean_mmio_info - clean up MMIO information table for GVT device
2868 * @gvt: GVT device
2869 *
2870 * This function is called at the driver unloading stage, to clean up the MMIO
2871 * information table of GVT device
2872 *
2873 */
2874void intel_gvt_clean_mmio_info(struct intel_gvt *gvt)
2875{
2876 struct hlist_node *tmp;
2877 struct intel_gvt_mmio_info *e;
2878 int i;
2879
2880 hash_for_each_safe(gvt->mmio.mmio_info_table, i, tmp, e, node)
2881 kfree(e);
2882
2883 vfree(gvt->mmio.mmio_attribute);
2884 gvt->mmio.mmio_attribute = NULL;
2885}
2886
Tina Zhang02b6ed42017-08-04 17:39:41 +08002887/* Special MMIO blocks. */
2888static struct gvt_mmio_block mmio_blocks[] = {
2889 {D_SKL_PLUS, _MMIO(CSR_MMIO_START_RANGE), 0x3000, NULL, NULL},
2890 {D_ALL, _MMIO(MCHBAR_MIRROR_BASE_SNB), 0x40000, NULL, NULL},
2891 {D_ALL, _MMIO(VGT_PVINFO_PAGE), VGT_PVINFO_SIZE,
2892 pvinfo_mmio_read, pvinfo_mmio_write},
2893 {D_ALL, LGC_PALETTE(PIPE_A, 0), 1024, NULL, NULL},
2894 {D_ALL, LGC_PALETTE(PIPE_B, 0), 1024, NULL, NULL},
2895 {D_ALL, LGC_PALETTE(PIPE_C, 0), 1024, NULL, NULL},
2896};
2897
Zhi Wang12d14cc2016-08-30 11:06:17 +08002898/**
2899 * intel_gvt_setup_mmio_info - setup MMIO information table for GVT device
2900 * @gvt: GVT device
2901 *
2902 * This function is called at the initialization stage, to setup the MMIO
2903 * information table for GVT device
2904 *
2905 * Returns:
2906 * zero on success, negative if failed.
2907 */
2908int intel_gvt_setup_mmio_info(struct intel_gvt *gvt)
2909{
2910 struct intel_gvt_device_info *info = &gvt->device_info;
2911 struct drm_i915_private *dev_priv = gvt->dev_priv;
Changbin Du56a78de2017-06-06 15:56:11 +08002912 int size = info->mmio_size / 4 * sizeof(*gvt->mmio.mmio_attribute);
Zhi Wang12d14cc2016-08-30 11:06:17 +08002913 int ret;
2914
Changbin Du56a78de2017-06-06 15:56:11 +08002915 gvt->mmio.mmio_attribute = vzalloc(size);
Zhi Wang12d14cc2016-08-30 11:06:17 +08002916 if (!gvt->mmio.mmio_attribute)
2917 return -ENOMEM;
2918
2919 ret = init_generic_mmio_info(gvt);
2920 if (ret)
2921 goto err;
2922
2923 if (IS_BROADWELL(dev_priv)) {
2924 ret = init_broadwell_mmio_info(gvt);
2925 if (ret)
2926 goto err;
Xu Hane3476c02017-03-29 10:13:59 +08002927 } else if (IS_SKYLAKE(dev_priv)
2928 || IS_KABYLAKE(dev_priv)) {
Zhi Wange39c5ad2016-09-02 13:33:29 +08002929 ret = init_broadwell_mmio_info(gvt);
2930 if (ret)
2931 goto err;
2932 ret = init_skl_mmio_info(gvt);
2933 if (ret)
2934 goto err;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002935 }
Changbin Dufbfd76c2017-06-06 15:56:13 +08002936
Tina Zhang02b6ed42017-08-04 17:39:41 +08002937 gvt->mmio.mmio_block = mmio_blocks;
2938 gvt->mmio.num_mmio_block = ARRAY_SIZE(mmio_blocks);
2939
Zhi Wang12d14cc2016-08-30 11:06:17 +08002940 return 0;
2941err:
2942 intel_gvt_clean_mmio_info(gvt);
2943 return ret;
2944}
Zhi Wange39c5ad2016-09-02 13:33:29 +08002945
Zhi Wange39c5ad2016-09-02 13:33:29 +08002946
2947/**
2948 * intel_vgpu_default_mmio_read - default MMIO read handler
2949 * @vgpu: a vGPU
2950 * @offset: access offset
2951 * @p_data: data return buffer
2952 * @bytes: access data length
2953 *
2954 * Returns:
2955 * Zero on success, negative error code if failed.
2956 */
2957int intel_vgpu_default_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
2958 void *p_data, unsigned int bytes)
2959{
2960 read_vreg(vgpu, offset, p_data, bytes);
2961 return 0;
2962}
2963
2964/**
2965 * intel_t_default_mmio_write - default MMIO write handler
2966 * @vgpu: a vGPU
2967 * @offset: access offset
2968 * @p_data: write data buffer
2969 * @bytes: access data length
2970 *
2971 * Returns:
2972 * Zero on success, negative error code if failed.
2973 */
2974int intel_vgpu_default_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
2975 void *p_data, unsigned int bytes)
2976{
2977 write_vreg(vgpu, offset, p_data, bytes);
2978 return 0;
2979}
Zhao Yan4938ca92017-03-09 10:09:44 +08002980
2981/**
2982 * intel_gvt_in_force_nonpriv_whitelist - if a mmio is in whitelist to be
2983 * force-nopriv register
2984 *
2985 * @gvt: a GVT device
2986 * @offset: register offset
2987 *
2988 * Returns:
2989 * True if the register is in force-nonpriv whitelist;
2990 * False if outside;
2991 */
2992bool intel_gvt_in_force_nonpriv_whitelist(struct intel_gvt *gvt,
2993 unsigned int offset)
2994{
2995 return in_whitelist(offset);
2996}
Changbin Du65f9f6f2017-06-06 15:56:09 +08002997
2998/**
2999 * intel_vgpu_mmio_reg_rw - emulate tracked mmio registers
3000 * @vgpu: a vGPU
3001 * @offset: register offset
3002 * @pdata: data buffer
3003 * @bytes: data length
3004 *
3005 * Returns:
3006 * Zero on success, negative error code if failed.
3007 */
3008int intel_vgpu_mmio_reg_rw(struct intel_vgpu *vgpu, unsigned int offset,
3009 void *pdata, unsigned int bytes, bool is_read)
3010{
3011 struct intel_gvt *gvt = vgpu->gvt;
3012 struct intel_gvt_mmio_info *mmio_info;
3013 struct gvt_mmio_block *mmio_block;
3014 gvt_mmio_func func;
3015 int ret;
3016
Xiong Zhangd6086592017-08-02 10:31:01 +08003017 if (WARN_ON(bytes > 8))
Changbin Du65f9f6f2017-06-06 15:56:09 +08003018 return -EINVAL;
3019
3020 /*
3021 * Handle special MMIO blocks.
3022 */
3023 mmio_block = find_mmio_block(gvt, offset);
3024 if (mmio_block) {
3025 func = is_read ? mmio_block->read : mmio_block->write;
3026 if (func)
3027 return func(vgpu, offset, pdata, bytes);
3028 goto default_rw;
3029 }
3030
3031 /*
3032 * Normal tracked MMIOs.
3033 */
3034 mmio_info = find_mmio_info(gvt, offset);
3035 if (!mmio_info) {
3036 if (!vgpu->mmio.disable_warn_untrack)
3037 gvt_vgpu_err("untracked MMIO %08x len %d\n",
3038 offset, bytes);
3039 goto default_rw;
3040 }
3041
Changbin Du65f9f6f2017-06-06 15:56:09 +08003042 if (is_read)
3043 return mmio_info->read(vgpu, offset, pdata, bytes);
3044 else {
3045 u64 ro_mask = mmio_info->ro_mask;
3046 u32 old_vreg = 0, old_sreg = 0;
3047 u64 data = 0;
3048
3049 if (intel_gvt_mmio_has_mode_mask(gvt, mmio_info->offset)) {
3050 old_vreg = vgpu_vreg(vgpu, offset);
3051 old_sreg = vgpu_sreg(vgpu, offset);
3052 }
3053
3054 if (likely(!ro_mask))
3055 ret = mmio_info->write(vgpu, offset, pdata, bytes);
3056 else if (!~ro_mask) {
3057 gvt_vgpu_err("try to write RO reg %x\n", offset);
3058 return 0;
3059 } else {
3060 /* keep the RO bits in the virtual register */
3061 memcpy(&data, pdata, bytes);
3062 data &= ~ro_mask;
3063 data |= vgpu_vreg(vgpu, offset) & ro_mask;
3064 ret = mmio_info->write(vgpu, offset, &data, bytes);
3065 }
3066
3067 /* higher 16bits of mode ctl regs are mask bits for change */
3068 if (intel_gvt_mmio_has_mode_mask(gvt, mmio_info->offset)) {
3069 u32 mask = vgpu_vreg(vgpu, offset) >> 16;
3070
3071 vgpu_vreg(vgpu, offset) = (old_vreg & ~mask)
3072 | (vgpu_vreg(vgpu, offset) & mask);
3073 vgpu_sreg(vgpu, offset) = (old_sreg & ~mask)
3074 | (vgpu_sreg(vgpu, offset) & mask);
3075 }
3076 }
3077
3078 return ret;
3079
3080default_rw:
3081 return is_read ?
3082 intel_vgpu_default_mmio_read(vgpu, offset, pdata, bytes) :
3083 intel_vgpu_default_mmio_write(vgpu, offset, pdata, bytes);
3084}