blob: d5e6a38fe74be98d3a2624f5f381077d4126724e [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070020#include <asm/unaligned.h>
21
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070022#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040023#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070024#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040025#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053026#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053027#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070028#include "debug.h"
29#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujithcbe61d82009-02-09 13:27:12 +053031static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040033MODULE_AUTHOR("Atheros Communications");
34MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
35MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
36MODULE_LICENSE("Dual BSD/GPL");
37
38static int __init ath9k_init(void)
39{
40 return 0;
41}
42module_init(ath9k_init);
43
44static void __exit ath9k_exit(void)
45{
46 return;
47}
48module_exit(ath9k_exit);
49
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040050/* Private hardware callbacks */
51
52static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Ben Greear462e58f2012-04-12 10:04:00 -070084#ifdef CONFIG_ATH9K_DEBUGFS
85
86void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
87{
88 struct ath_softc *sc = common->priv;
89 if (sync_cause)
90 sc->debug.stats.istats.sync_cause_all++;
91 if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
92 sc->debug.stats.istats.sync_rtc_irq++;
93 if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
94 sc->debug.stats.istats.sync_mac_irq++;
95 if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
96 sc->debug.stats.istats.eeprom_illegal_access++;
97 if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
98 sc->debug.stats.istats.apb_timeout++;
99 if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
100 sc->debug.stats.istats.pci_mode_conflict++;
101 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
102 sc->debug.stats.istats.host1_fatal++;
103 if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
104 sc->debug.stats.istats.host1_perr++;
105 if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
106 sc->debug.stats.istats.trcv_fifo_perr++;
107 if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
108 sc->debug.stats.istats.radm_cpl_ep++;
109 if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
110 sc->debug.stats.istats.radm_cpl_dllp_abort++;
111 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
112 sc->debug.stats.istats.radm_cpl_tlp_abort++;
113 if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
114 sc->debug.stats.istats.radm_cpl_ecrc_err++;
115 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
116 sc->debug.stats.istats.radm_cpl_timeout++;
117 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
118 sc->debug.stats.istats.local_timeout++;
119 if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
120 sc->debug.stats.istats.pm_access++;
121 if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
122 sc->debug.stats.istats.mac_awake++;
123 if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
124 sc->debug.stats.istats.mac_asleep++;
125 if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
126 sc->debug.stats.istats.mac_sleep_access++;
127}
128#endif
129
130
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200131static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530132{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700133 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200134 struct ath_common *common = ath9k_hw_common(ah);
135 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +0530136
Felix Fietkau087b6ff2011-07-09 11:12:49 +0700137 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
138 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
139 clockrate = 117;
140 else if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200141 clockrate = ATH9K_CLOCK_RATE_CCK;
Karl Beldan675a0b02013-03-25 16:26:57 +0100142 else if (conf->chandef.chan->band == IEEE80211_BAND_2GHZ)
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200143 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
144 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
145 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400146 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200147 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
148
149 if (conf_is_ht40(conf))
150 clockrate *= 2;
151
Felix Fietkau906c7202011-07-09 11:12:48 +0700152 if (ah->curchan) {
153 if (IS_CHAN_HALF_RATE(ah->curchan))
154 clockrate /= 2;
155 if (IS_CHAN_QUARTER_RATE(ah->curchan))
156 clockrate /= 4;
157 }
158
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200159 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530160}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700161
Sujithcbe61d82009-02-09 13:27:12 +0530162static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530163{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200164 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530165
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200166 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530167}
168
Sujith0caa7b12009-02-16 13:23:20 +0530169bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700170{
171 int i;
172
Sujith0caa7b12009-02-16 13:23:20 +0530173 BUG_ON(timeout < AH_TIME_QUANTUM);
174
175 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700176 if ((REG_READ(ah, reg) & mask) == val)
177 return true;
178
179 udelay(AH_TIME_QUANTUM);
180 }
Sujith04bd46382008-11-28 22:18:05 +0530181
Joe Perchesd2182b62011-12-15 14:55:53 -0800182 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800183 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
184 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530185
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700186 return false;
187}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400188EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700189
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200190void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
191 int hw_delay)
192{
193 if (IS_CHAN_B(chan))
194 hw_delay = (4 * hw_delay) / 22;
195 else
196 hw_delay /= 10;
197
198 if (IS_CHAN_HALF_RATE(chan))
199 hw_delay *= 2;
200 else if (IS_CHAN_QUARTER_RATE(chan))
201 hw_delay *= 4;
202
203 udelay(hw_delay + BASE_ACTIVATE_DELAY);
204}
205
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100206void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100207 int column, unsigned int *writecnt)
208{
209 int r;
210
211 ENABLE_REGWRITE_BUFFER(ah);
212 for (r = 0; r < array->ia_rows; r++) {
213 REG_WRITE(ah, INI_RA(array, r, 0),
214 INI_RA(array, r, column));
215 DO_DELAY(*writecnt);
216 }
217 REGWRITE_BUFFER_FLUSH(ah);
218}
219
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700220u32 ath9k_hw_reverse_bits(u32 val, u32 n)
221{
222 u32 retval;
223 int i;
224
225 for (i = 0, retval = 0; i < n; i++) {
226 retval = (retval << 1) | (val & 1);
227 val >>= 1;
228 }
229 return retval;
230}
231
Sujithcbe61d82009-02-09 13:27:12 +0530232u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100233 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530234 u32 frameLen, u16 rateix,
235 bool shortPreamble)
236{
237 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530238
239 if (kbps == 0)
240 return 0;
241
Felix Fietkau545750d2009-11-23 22:21:01 +0100242 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530243 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530244 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100245 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530246 phyTime >>= 1;
247 numBits = frameLen << 3;
248 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
249 break;
Sujith46d14a52008-11-18 09:08:13 +0530250 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530251 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530252 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
253 numBits = OFDM_PLCP_BITS + (frameLen << 3);
254 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
255 txTime = OFDM_SIFS_TIME_QUARTER
256 + OFDM_PREAMBLE_TIME_QUARTER
257 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530258 } else if (ah->curchan &&
259 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530260 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
261 numBits = OFDM_PLCP_BITS + (frameLen << 3);
262 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
263 txTime = OFDM_SIFS_TIME_HALF +
264 OFDM_PREAMBLE_TIME_HALF
265 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
266 } else {
267 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
268 numBits = OFDM_PLCP_BITS + (frameLen << 3);
269 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
270 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
271 + (numSymbols * OFDM_SYMBOL_TIME);
272 }
273 break;
274 default:
Joe Perches38002762010-12-02 19:12:36 -0800275 ath_err(ath9k_hw_common(ah),
276 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530277 txTime = 0;
278 break;
279 }
280
281 return txTime;
282}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400283EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530284
Sujithcbe61d82009-02-09 13:27:12 +0530285void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530286 struct ath9k_channel *chan,
287 struct chan_centers *centers)
288{
289 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530290
291 if (!IS_CHAN_HT40(chan)) {
292 centers->ctl_center = centers->ext_center =
293 centers->synth_center = chan->channel;
294 return;
295 }
296
297 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
298 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
299 centers->synth_center =
300 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
301 extoff = 1;
302 } else {
303 centers->synth_center =
304 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
305 extoff = -1;
306 }
307
308 centers->ctl_center =
309 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700310 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530311 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700312 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530313}
314
315/******************/
316/* Chip Revisions */
317/******************/
318
Sujithcbe61d82009-02-09 13:27:12 +0530319static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530320{
321 u32 val;
322
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530323 switch (ah->hw_version.devid) {
324 case AR5416_AR9100_DEVID:
325 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
326 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200327 case AR9300_DEVID_AR9330:
328 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
329 if (ah->get_mac_revision) {
330 ah->hw_version.macRev = ah->get_mac_revision();
331 } else {
332 val = REG_READ(ah, AR_SREV);
333 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
334 }
335 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530336 case AR9300_DEVID_AR9340:
337 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
338 val = REG_READ(ah, AR_SREV);
339 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
340 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200341 case AR9300_DEVID_QCA955X:
342 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
343 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530344 }
345
Sujithf1dc5602008-10-29 10:16:30 +0530346 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
347
348 if (val == 0xFF) {
349 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530350 ah->hw_version.macVersion =
351 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
352 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530353
Sujith Manoharan77fac462012-09-11 20:09:18 +0530354 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530355 ah->is_pciexpress = true;
356 else
357 ah->is_pciexpress = (val &
358 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530359 } else {
360 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530361 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530362
Sujithd535a422009-02-09 13:27:06 +0530363 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530364
Sujithd535a422009-02-09 13:27:06 +0530365 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530366 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530367 }
368}
369
Sujithf1dc5602008-10-29 10:16:30 +0530370/************************************/
371/* HW Attach, Detach, Init Routines */
372/************************************/
373
Sujithcbe61d82009-02-09 13:27:12 +0530374static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530375{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100376 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530377 return;
378
379 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
380 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
381 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
382 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
383 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
384 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
385 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
386 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
387 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
388
389 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
390}
391
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400392/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530393static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530394{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700395 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400396 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530397 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800398 static const u32 patternData[4] = {
399 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
400 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400401 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530402
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400403 if (!AR_SREV_9300_20_OR_LATER(ah)) {
404 loop_max = 2;
405 regAddr[1] = AR_PHY_BASE + (8 << 2);
406 } else
407 loop_max = 1;
408
409 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530410 u32 addr = regAddr[i];
411 u32 wrData, rdData;
412
413 regHold[i] = REG_READ(ah, addr);
414 for (j = 0; j < 0x100; j++) {
415 wrData = (j << 16) | j;
416 REG_WRITE(ah, addr, wrData);
417 rdData = REG_READ(ah, addr);
418 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800419 ath_err(common,
420 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
421 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530422 return false;
423 }
424 }
425 for (j = 0; j < 4; j++) {
426 wrData = patternData[j];
427 REG_WRITE(ah, addr, wrData);
428 rdData = REG_READ(ah, addr);
429 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800430 ath_err(common,
431 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
432 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530433 return false;
434 }
435 }
436 REG_WRITE(ah, regAddr[i], regHold[i]);
437 }
438 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530439
Sujithf1dc5602008-10-29 10:16:30 +0530440 return true;
441}
442
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700443static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444{
445 int i;
446
Felix Fietkau689e7562012-04-12 22:35:56 +0200447 ah->config.dma_beacon_response_time = 1;
448 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530449 ah->config.additional_swba_backoff = 0;
450 ah->config.ack_6mb = 0x0;
451 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530452 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530453 ah->config.pcie_waen = 0;
454 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400455 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700456
457 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530458 ah->config.spurchans[i][0] = AR_NO_SPUR;
459 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700460 }
461
Sujith0ce024c2009-12-14 14:57:00 +0530462 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400463 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400464
465 /*
466 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
467 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
468 * This means we use it for all AR5416 devices, and the few
469 * minor PCI AR9280 devices out there.
470 *
471 * Serialization is required because these devices do not handle
472 * well the case of two concurrent reads/writes due to the latency
473 * involved. During one read/write another read/write can be issued
474 * on another CPU while the previous read/write may still be working
475 * on our hardware, if we hit this case the hardware poops in a loop.
476 * We prevent this by serializing reads and writes.
477 *
478 * This issue is not present on PCI-Express devices or pre-AR5416
479 * devices (legacy, 802.11abg).
480 */
481 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700482 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700483}
484
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700485static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700486{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700487 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
488
489 regulatory->country_code = CTRY_DEFAULT;
490 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700491
Sujithd535a422009-02-09 13:27:06 +0530492 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530493 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700494
Sujith2660b812009-02-09 13:27:26 +0530495 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200496 ah->sta_id1_defaults =
497 AR_STA_ID1_CRPT_MIC_ENABLE |
498 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100499 if (AR_SREV_9100(ah))
500 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530501 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530502 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200503 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100504 ah->htc_reset_init = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700505}
506
Sujithcbe61d82009-02-09 13:27:12 +0530507static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700508{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700509 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530510 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700511 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530512 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800513 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700514
Sujithf1dc5602008-10-29 10:16:30 +0530515 sum = 0;
516 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400517 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530518 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700519 common->macaddr[2 * i] = eeval >> 8;
520 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700521 }
Sujithd8baa932009-03-30 15:28:25 +0530522 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530523 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700524
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700525 return 0;
526}
527
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700528static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700529{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530530 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700531 int ecode;
532
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530533 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530534 if (!ath9k_hw_chip_test(ah))
535 return -ENODEV;
536 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700537
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400538 if (!AR_SREV_9300_20_OR_LATER(ah)) {
539 ecode = ar9002_hw_rf_claim(ah);
540 if (ecode != 0)
541 return ecode;
542 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700543
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700544 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700545 if (ecode != 0)
546 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530547
Joe Perchesd2182b62011-12-15 14:55:53 -0800548 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800549 ah->eep_ops->get_eeprom_ver(ah),
550 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530551
Felix Fietkauf5ffe23a2013-01-20 18:51:57 +0100552 if (ah->config.enable_ani)
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700553 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530554
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700555 return 0;
556}
557
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100558static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700559{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100560 if (!AR_SREV_9300_20_OR_LATER(ah))
561 return ar9002_hw_attach_ops(ah);
562
563 ar9003_hw_attach_ops(ah);
564 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700565}
566
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400567/* Called for all hardware families */
568static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700569{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700570 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700571 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700572
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530573 ath9k_hw_read_revisions(ah);
574
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530575 /*
576 * Read back AR_WA into a permanent copy and set bits 14 and 17.
577 * We need to do this to avoid RMW of this register. We cannot
578 * read the reg when chip is asleep.
579 */
580 ah->WARegVal = REG_READ(ah, AR_WA);
581 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
582 AR_WA_ASPM_TIMER_BASED_DISABLE);
583
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700584 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800585 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700586 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700587 }
588
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530589 if (AR_SREV_9462(ah))
Rajkumar Manoharaneec353c2011-10-13 10:49:13 +0530590 ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;
591
Sujith Manoharana4a29542012-09-10 09:20:03 +0530592 if (AR_SREV_9565(ah)) {
593 ah->WARegVal |= AR_WA_BIT22;
594 REG_WRITE(ah, AR_WA, ah->WARegVal);
595 }
596
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400597 ath9k_hw_init_defaults(ah);
598 ath9k_hw_init_config(ah);
599
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100600 r = ath9k_hw_attach_ops(ah);
601 if (r)
602 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400603
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700604 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800605 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700606 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700607 }
608
Felix Fietkauf3eef642012-03-14 16:40:25 +0100609 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700610 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
Panayiotis Karabassis7508b652012-06-26 23:37:17 +0300611 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
John W. Linville4c85ab12010-07-28 10:06:35 -0400612 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700613 ah->config.serialize_regmode =
614 SER_REG_MODE_ON;
615 } else {
616 ah->config.serialize_regmode =
617 SER_REG_MODE_OFF;
618 }
619 }
620
Joe Perchesd2182b62011-12-15 14:55:53 -0800621 ath_dbg(common, RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700622 ah->config.serialize_regmode);
623
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500624 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
625 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
626 else
627 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
628
Felix Fietkau6da5a722010-12-12 00:51:12 +0100629 switch (ah->hw_version.macVersion) {
630 case AR_SREV_VERSION_5416_PCI:
631 case AR_SREV_VERSION_5416_PCIE:
632 case AR_SREV_VERSION_9160:
633 case AR_SREV_VERSION_9100:
634 case AR_SREV_VERSION_9280:
635 case AR_SREV_VERSION_9285:
636 case AR_SREV_VERSION_9287:
637 case AR_SREV_VERSION_9271:
638 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200639 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100640 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530641 case AR_SREV_VERSION_9340:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530642 case AR_SREV_VERSION_9462:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200643 case AR_SREV_VERSION_9550:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530644 case AR_SREV_VERSION_9565:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100645 break;
646 default:
Joe Perches38002762010-12-02 19:12:36 -0800647 ath_err(common,
648 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
649 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700650 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700651 }
652
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200653 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200654 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400655 ah->is_pciexpress = false;
656
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700657 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700658 ath9k_hw_init_cal_settings(ah);
659
660 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200661 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700662 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400663 if (!AR_SREV_9300_20_OR_LATER(ah))
664 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700665
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200666 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700667 ath9k_hw_disablepcie(ah);
668
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700669 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700670 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700671 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700672
673 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100674 r = ath9k_hw_fill_cap_info(ah);
675 if (r)
676 return r;
677
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700678 r = ath9k_hw_init_macaddr(ah);
679 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800680 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700681 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700682 }
683
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400684 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530685 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700686 else
Sujith2660b812009-02-09 13:27:26 +0530687 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700688
Gabor Juhos88e641d2011-06-21 11:23:30 +0200689 if (AR_SREV_9330(ah))
690 ah->bb_watchdog_timeout_ms = 85;
691 else
692 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700693
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400694 common->state = ATH_HW_INITIALIZED;
695
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700696 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700697}
698
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400699int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530700{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400701 int ret;
702 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530703
Sujith Manoharan77fac462012-09-11 20:09:18 +0530704 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400705 switch (ah->hw_version.devid) {
706 case AR5416_DEVID_PCI:
707 case AR5416_DEVID_PCIE:
708 case AR5416_AR9100_DEVID:
709 case AR9160_DEVID_PCI:
710 case AR9280_DEVID_PCI:
711 case AR9280_DEVID_PCIE:
712 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400713 case AR9287_DEVID_PCI:
714 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400715 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400716 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800717 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200718 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530719 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200720 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700721 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530722 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530723 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530724 case AR9300_DEVID_AR9565:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400725 break;
726 default:
727 if (common->bus_ops->ath_bus_type == ATH_USB)
728 break;
Joe Perches38002762010-12-02 19:12:36 -0800729 ath_err(common, "Hardware device ID 0x%04x not supported\n",
730 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400731 return -EOPNOTSUPP;
732 }
Sujithf1dc5602008-10-29 10:16:30 +0530733
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400734 ret = __ath9k_hw_init(ah);
735 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800736 ath_err(common,
737 "Unable to initialize hardware; initialization status: %d\n",
738 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400739 return ret;
740 }
Sujithf1dc5602008-10-29 10:16:30 +0530741
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400742 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530743}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400744EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530745
Sujithcbe61d82009-02-09 13:27:12 +0530746static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530747{
Sujith7d0d0df2010-04-16 11:53:57 +0530748 ENABLE_REGWRITE_BUFFER(ah);
749
Sujithf1dc5602008-10-29 10:16:30 +0530750 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
751 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
752
753 REG_WRITE(ah, AR_QOS_NO_ACK,
754 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
755 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
756 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
757
758 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
759 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
760 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
761 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
762 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530763
764 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530765}
766
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530767u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530768{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530769 struct ath_common *common = ath9k_hw_common(ah);
770 int i = 0;
771
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100772 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
773 udelay(100);
774 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
775
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530776 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
777
Vivek Natarajanb1415812011-01-27 14:45:07 +0530778 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530779
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530780 if (WARN_ON_ONCE(i >= 100)) {
781 ath_err(common, "PLL4 meaurement not done\n");
782 break;
783 }
784
785 i++;
786 }
787
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100788 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530789}
790EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
791
Sujithcbe61d82009-02-09 13:27:12 +0530792static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530793 struct ath9k_channel *chan)
794{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800795 u32 pll;
796
Sujith Manoharana4a29542012-09-10 09:20:03 +0530797 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530798 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
799 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
800 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
801 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
802 AR_CH0_DPLL2_KD, 0x40);
803 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
804 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530805
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530806 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
807 AR_CH0_BB_DPLL1_REFDIV, 0x5);
808 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
809 AR_CH0_BB_DPLL1_NINI, 0x58);
810 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
811 AR_CH0_BB_DPLL1_NFRAC, 0x0);
812
813 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
814 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
815 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
816 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
817 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
818 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
819
820 /* program BB PLL phase_shift to 0x6 */
821 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
822 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
823
824 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
825 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530826 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200827 } else if (AR_SREV_9330(ah)) {
828 u32 ddr_dpll2, pll_control2, kd;
829
830 if (ah->is_clk_25mhz) {
831 ddr_dpll2 = 0x18e82f01;
832 pll_control2 = 0xe04a3d;
833 kd = 0x1d;
834 } else {
835 ddr_dpll2 = 0x19e82f01;
836 pll_control2 = 0x886666;
837 kd = 0x3d;
838 }
839
840 /* program DDR PLL ki and kd value */
841 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
842
843 /* program DDR PLL phase_shift */
844 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
845 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
846
847 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
848 udelay(1000);
849
850 /* program refdiv, nint, frac to RTC register */
851 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
852
853 /* program BB PLL kd and ki value */
854 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
855 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
856
857 /* program BB PLL phase_shift */
858 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
859 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200860 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530861 u32 regval, pll2_divint, pll2_divfrac, refdiv;
862
863 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
864 udelay(1000);
865
866 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
867 udelay(100);
868
869 if (ah->is_clk_25mhz) {
870 pll2_divint = 0x54;
871 pll2_divfrac = 0x1eb85;
872 refdiv = 3;
873 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200874 if (AR_SREV_9340(ah)) {
875 pll2_divint = 88;
876 pll2_divfrac = 0;
877 refdiv = 5;
878 } else {
879 pll2_divint = 0x11;
880 pll2_divfrac = 0x26666;
881 refdiv = 1;
882 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530883 }
884
885 regval = REG_READ(ah, AR_PHY_PLL_MODE);
886 regval |= (0x1 << 16);
887 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
888 udelay(100);
889
890 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
891 (pll2_divint << 18) | pll2_divfrac);
892 udelay(100);
893
894 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200895 if (AR_SREV_9340(ah))
896 regval = (regval & 0x80071fff) | (0x1 << 30) |
897 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
898 else
899 regval = (regval & 0x80071fff) | (0x3 << 30) |
900 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530901 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
902 REG_WRITE(ah, AR_PHY_PLL_MODE,
903 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
904 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530905 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800906
907 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530908 if (AR_SREV_9565(ah))
909 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100910 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530911
Gabor Juhosfc05a312012-07-03 19:13:31 +0200912 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
913 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530914 udelay(1000);
915
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400916 /* Switch the core clock for ar9271 to 117Mhz */
917 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530918 udelay(500);
919 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400920 }
921
Sujithf1dc5602008-10-29 10:16:30 +0530922 udelay(RTC_PLL_SETTLE_DELAY);
923
924 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530925
Gabor Juhosfc05a312012-07-03 19:13:31 +0200926 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530927 if (ah->is_clk_25mhz) {
928 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
929 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
930 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
931 } else {
932 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
933 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
934 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
935 }
936 udelay(100);
937 }
Sujithf1dc5602008-10-29 10:16:30 +0530938}
939
Sujithcbe61d82009-02-09 13:27:12 +0530940static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800941 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530942{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530943 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400944 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530945 AR_IMR_TXURN |
946 AR_IMR_RXERR |
947 AR_IMR_RXORN |
948 AR_IMR_BCNMISC;
949
Gabor Juhos3b8a0572012-07-03 19:13:29 +0200950 if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530951 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
952
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400953 if (AR_SREV_9300_20_OR_LATER(ah)) {
954 imr_reg |= AR_IMR_RXOK_HP;
955 if (ah->config.rx_intr_mitigation)
956 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
957 else
958 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530959
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400960 } else {
961 if (ah->config.rx_intr_mitigation)
962 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
963 else
964 imr_reg |= AR_IMR_RXOK;
965 }
966
967 if (ah->config.tx_intr_mitigation)
968 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
969 else
970 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530971
Sujith7d0d0df2010-04-16 11:53:57 +0530972 ENABLE_REGWRITE_BUFFER(ah);
973
Pavel Roskin152d5302010-03-31 18:05:37 -0400974 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500975 ah->imrs2_reg |= AR_IMR_S2_GTT;
976 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530977
978 if (!AR_SREV_9100(ah)) {
979 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530980 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530981 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
982 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400983
Sujith7d0d0df2010-04-16 11:53:57 +0530984 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530985
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400986 if (AR_SREV_9300_20_OR_LATER(ah)) {
987 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
988 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
989 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
990 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
991 }
Sujithf1dc5602008-10-29 10:16:30 +0530992}
993
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700994static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
995{
996 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
997 val = min(val, (u32) 0xFFFF);
998 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
999}
1000
Felix Fietkau0005baf2010-01-15 02:33:40 +01001001static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301002{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001003 u32 val = ath9k_hw_mac_to_clks(ah, us);
1004 val = min(val, (u32) 0xFFFF);
1005 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +05301006}
1007
Felix Fietkau0005baf2010-01-15 02:33:40 +01001008static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301009{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001010 u32 val = ath9k_hw_mac_to_clks(ah, us);
1011 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
1012 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
1013}
1014
1015static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1016{
1017 u32 val = ath9k_hw_mac_to_clks(ah, us);
1018 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
1019 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +05301020}
1021
Sujithcbe61d82009-02-09 13:27:12 +05301022static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301023{
Sujithf1dc5602008-10-29 10:16:30 +05301024 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001025 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1026 tu);
Sujith2660b812009-02-09 13:27:26 +05301027 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301028 return false;
1029 } else {
1030 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301031 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301032 return true;
1033 }
1034}
1035
Felix Fietkau0005baf2010-01-15 02:33:40 +01001036void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301037{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001038 struct ath_common *common = ath9k_hw_common(ah);
1039 struct ieee80211_conf *conf = &common->hw->conf;
1040 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001041 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001042 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001043 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001044 int rx_lat = 0, tx_lat = 0, eifs = 0;
1045 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001046
Joe Perchesd2182b62011-12-15 14:55:53 -08001047 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001048 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301049
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001050 if (!chan)
1051 return;
1052
Sujith2660b812009-02-09 13:27:26 +05301053 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001054 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001055
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301056 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1057 rx_lat = 41;
1058 else
1059 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001060 tx_lat = 54;
1061
Felix Fietkaue88e4862012-04-19 21:18:22 +02001062 if (IS_CHAN_5GHZ(chan))
1063 sifstime = 16;
1064 else
1065 sifstime = 10;
1066
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001067 if (IS_CHAN_HALF_RATE(chan)) {
1068 eifs = 175;
1069 rx_lat *= 2;
1070 tx_lat *= 2;
1071 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1072 tx_lat += 11;
1073
Felix Fietkaue88e4862012-04-19 21:18:22 +02001074 sifstime *= 2;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001075 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001076 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001077 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1078 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301079 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001080 tx_lat *= 4;
1081 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1082 tx_lat += 22;
1083
Felix Fietkaue88e4862012-04-19 21:18:22 +02001084 sifstime *= 4;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001085 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001086 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001087 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301088 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1089 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1090 reg = AR_USEC_ASYNC_FIFO;
1091 } else {
1092 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1093 common->clockrate;
1094 reg = REG_READ(ah, AR_USEC);
1095 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001096 rx_lat = MS(reg, AR_USEC_RX_LAT);
1097 tx_lat = MS(reg, AR_USEC_TX_LAT);
1098
1099 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001100 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001101
Felix Fietkaue239d852010-01-15 02:34:58 +01001102 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001103 acktimeout = slottime + sifstime + 3 * ah->coverage_class + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001104 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001105
1106 /*
1107 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001108 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001109 * This was initially only meant to work around an issue with delayed
1110 * BA frames in some implementations, but it has been found to fix ACK
1111 * timeout issues in other cases as well.
1112 */
Karl Beldan675a0b02013-03-25 16:26:57 +01001113 if (conf->chandef.chan &&
1114 conf->chandef.chan->band == IEEE80211_BAND_2GHZ &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001115 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001116 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001117 ctstimeout += 48 - sifstime - ah->slottime;
1118 }
1119
Felix Fietkau42c45682010-02-11 18:07:19 +01001120
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001121 ath9k_hw_set_sifs_time(ah, sifstime);
1122 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001123 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001124 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301125 if (ah->globaltxtimeout != (u32) -1)
1126 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001127
1128 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1129 REG_RMW(ah, AR_USEC,
1130 (common->clockrate - 1) |
1131 SM(rx_lat, AR_USEC_RX_LAT) |
1132 SM(tx_lat, AR_USEC_TX_LAT),
1133 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1134
Sujithf1dc5602008-10-29 10:16:30 +05301135}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001136EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301137
Sujith285f2dd2010-01-08 10:36:07 +05301138void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001139{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001140 struct ath_common *common = ath9k_hw_common(ah);
1141
Sujith736b3a22010-03-17 14:25:24 +05301142 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001143 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001144
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001145 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001146}
Sujith285f2dd2010-01-08 10:36:07 +05301147EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001148
Sujithf1dc5602008-10-29 10:16:30 +05301149/*******/
1150/* INI */
1151/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001152
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001153u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001154{
1155 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1156
1157 if (IS_CHAN_B(chan))
1158 ctl |= CTL_11B;
1159 else if (IS_CHAN_G(chan))
1160 ctl |= CTL_11G;
1161 else
1162 ctl |= CTL_11A;
1163
1164 return ctl;
1165}
1166
Sujithf1dc5602008-10-29 10:16:30 +05301167/****************************************/
1168/* Reset and Channel Switching Routines */
1169/****************************************/
1170
Sujithcbe61d82009-02-09 13:27:12 +05301171static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301172{
Felix Fietkau57b32222010-04-15 17:39:22 -04001173 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301174
Sujith7d0d0df2010-04-16 11:53:57 +05301175 ENABLE_REGWRITE_BUFFER(ah);
1176
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001177 /*
1178 * set AHB_MODE not to do cacheline prefetches
1179 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001180 if (!AR_SREV_9300_20_OR_LATER(ah))
1181 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301182
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001183 /*
1184 * let mac dma reads be in 128 byte chunks
1185 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001186 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301187
Sujith7d0d0df2010-04-16 11:53:57 +05301188 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301189
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001190 /*
1191 * Restore TX Trigger Level to its pre-reset value.
1192 * The initial value depends on whether aggregation is enabled, and is
1193 * adjusted whenever underruns are detected.
1194 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001195 if (!AR_SREV_9300_20_OR_LATER(ah))
1196 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301197
Sujith7d0d0df2010-04-16 11:53:57 +05301198 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301199
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001200 /*
1201 * let mac dma writes be in 128 byte chunks
1202 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001203 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301204
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001205 /*
1206 * Setup receive FIFO threshold to hold off TX activities
1207 */
Sujithf1dc5602008-10-29 10:16:30 +05301208 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1209
Felix Fietkau57b32222010-04-15 17:39:22 -04001210 if (AR_SREV_9300_20_OR_LATER(ah)) {
1211 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1212 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1213
1214 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1215 ah->caps.rx_status_len);
1216 }
1217
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001218 /*
1219 * reduce the number of usable entries in PCU TXBUF to avoid
1220 * wrap around issues.
1221 */
Sujithf1dc5602008-10-29 10:16:30 +05301222 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001223 /* For AR9285 the number of Fifos are reduced to half.
1224 * So set the usable tx buf size also to half to
1225 * avoid data/delimiter underruns
1226 */
Sujithf1dc5602008-10-29 10:16:30 +05301227 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1228 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001229 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301230 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1231 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1232 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001233
Sujith7d0d0df2010-04-16 11:53:57 +05301234 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301235
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001236 if (AR_SREV_9300_20_OR_LATER(ah))
1237 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301238}
1239
Sujithcbe61d82009-02-09 13:27:12 +05301240static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301241{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001242 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1243 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301244
Sujithf1dc5602008-10-29 10:16:30 +05301245 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001246 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001247 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001248 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301249 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1250 break;
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001251 case NL80211_IFTYPE_AP:
1252 set |= AR_STA_ID1_STA_AP;
1253 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001254 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001255 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301256 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301257 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001258 if (!ah->is_monitoring)
1259 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301260 break;
Sujithf1dc5602008-10-29 10:16:30 +05301261 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001262 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301263}
1264
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001265void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1266 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001267{
1268 u32 coef_exp, coef_man;
1269
1270 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1271 if ((coef_scaled >> coef_exp) & 0x1)
1272 break;
1273
1274 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1275
1276 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1277
1278 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1279 *coef_exponent = coef_exp - 16;
1280}
1281
Sujithcbe61d82009-02-09 13:27:12 +05301282static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301283{
1284 u32 rst_flags;
1285 u32 tmpReg;
1286
Sujith70768492009-02-16 13:23:12 +05301287 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001288 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1289 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301290 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1291 }
1292
Sujith7d0d0df2010-04-16 11:53:57 +05301293 ENABLE_REGWRITE_BUFFER(ah);
1294
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001295 if (AR_SREV_9300_20_OR_LATER(ah)) {
1296 REG_WRITE(ah, AR_WA, ah->WARegVal);
1297 udelay(10);
1298 }
1299
Sujithf1dc5602008-10-29 10:16:30 +05301300 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1301 AR_RTC_FORCE_WAKE_ON_INT);
1302
1303 if (AR_SREV_9100(ah)) {
1304 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1305 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1306 } else {
1307 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1308 if (tmpReg &
1309 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1310 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001311 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301312 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001313
1314 val = AR_RC_HOSTIF;
1315 if (!AR_SREV_9300_20_OR_LATER(ah))
1316 val |= AR_RC_AHB;
1317 REG_WRITE(ah, AR_RC, val);
1318
1319 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301320 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301321
1322 rst_flags = AR_RTC_RC_MAC_WARM;
1323 if (type == ATH9K_RESET_COLD)
1324 rst_flags |= AR_RTC_RC_MAC_COLD;
1325 }
1326
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001327 if (AR_SREV_9330(ah)) {
1328 int npend = 0;
1329 int i;
1330
1331 /* AR9330 WAR:
1332 * call external reset function to reset WMAC if:
1333 * - doing a cold reset
1334 * - we have pending frames in the TX queues
1335 */
1336
1337 for (i = 0; i < AR_NUM_QCU; i++) {
1338 npend = ath9k_hw_numtxpending(ah, i);
1339 if (npend)
1340 break;
1341 }
1342
1343 if (ah->external_reset &&
1344 (npend || type == ATH9K_RESET_COLD)) {
1345 int reset_err = 0;
1346
Joe Perchesd2182b62011-12-15 14:55:53 -08001347 ath_dbg(ath9k_hw_common(ah), RESET,
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001348 "reset MAC via external reset\n");
1349
1350 reset_err = ah->external_reset();
1351 if (reset_err) {
1352 ath_err(ath9k_hw_common(ah),
1353 "External reset failed, err=%d\n",
1354 reset_err);
1355 return false;
1356 }
1357
1358 REG_WRITE(ah, AR_RTC_RESET, 1);
1359 }
1360 }
1361
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301362 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301363 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301364
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001365 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301366
1367 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301368
Sujithf1dc5602008-10-29 10:16:30 +05301369 udelay(50);
1370
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001371 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301372 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001373 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301374 return false;
1375 }
1376
1377 if (!AR_SREV_9100(ah))
1378 REG_WRITE(ah, AR_RC, 0);
1379
Sujithf1dc5602008-10-29 10:16:30 +05301380 if (AR_SREV_9100(ah))
1381 udelay(50);
1382
1383 return true;
1384}
1385
Sujithcbe61d82009-02-09 13:27:12 +05301386static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301387{
Sujith7d0d0df2010-04-16 11:53:57 +05301388 ENABLE_REGWRITE_BUFFER(ah);
1389
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001390 if (AR_SREV_9300_20_OR_LATER(ah)) {
1391 REG_WRITE(ah, AR_WA, ah->WARegVal);
1392 udelay(10);
1393 }
1394
Sujithf1dc5602008-10-29 10:16:30 +05301395 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1396 AR_RTC_FORCE_WAKE_ON_INT);
1397
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001398 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301399 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1400
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001401 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301402
Sujith7d0d0df2010-04-16 11:53:57 +05301403 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301404
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001405 if (!AR_SREV_9300_20_OR_LATER(ah))
1406 udelay(2);
1407
1408 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301409 REG_WRITE(ah, AR_RC, 0);
1410
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001411 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301412
1413 if (!ath9k_hw_wait(ah,
1414 AR_RTC_STATUS,
1415 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301416 AR_RTC_STATUS_ON,
1417 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001418 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301419 return false;
1420 }
1421
Sujithf1dc5602008-10-29 10:16:30 +05301422 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1423}
1424
Sujithcbe61d82009-02-09 13:27:12 +05301425static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301426{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301427 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301428
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001429 if (AR_SREV_9300_20_OR_LATER(ah)) {
1430 REG_WRITE(ah, AR_WA, ah->WARegVal);
1431 udelay(10);
1432 }
1433
Sujithf1dc5602008-10-29 10:16:30 +05301434 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1435 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1436
Felix Fietkauceb26a62012-10-03 21:07:51 +02001437 if (!ah->reset_power_on)
1438 type = ATH9K_RESET_POWER_ON;
1439
Sujithf1dc5602008-10-29 10:16:30 +05301440 switch (type) {
1441 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301442 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301443 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001444 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301445 break;
Sujithf1dc5602008-10-29 10:16:30 +05301446 case ATH9K_RESET_WARM:
1447 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301448 ret = ath9k_hw_set_reset(ah, type);
1449 break;
Sujithf1dc5602008-10-29 10:16:30 +05301450 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301451 break;
Sujithf1dc5602008-10-29 10:16:30 +05301452 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301453
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301454 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301455}
1456
Sujithcbe61d82009-02-09 13:27:12 +05301457static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301458 struct ath9k_channel *chan)
1459{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001460 int reset_type = ATH9K_RESET_WARM;
1461
1462 if (AR_SREV_9280(ah)) {
1463 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1464 reset_type = ATH9K_RESET_POWER_ON;
1465 else
1466 reset_type = ATH9K_RESET_COLD;
1467 }
1468
1469 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301470 return false;
1471
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001472 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301473 return false;
1474
Sujith2660b812009-02-09 13:27:26 +05301475 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001476
1477 if (AR_SREV_9330(ah))
1478 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301479 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301480 ath9k_hw_set_rfmode(ah, chan);
1481
1482 return true;
1483}
1484
Sujithcbe61d82009-02-09 13:27:12 +05301485static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001486 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301487{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001488 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001489 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001490 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301491 bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1492 bool band_switch, mode_diff;
1493 u8 ini_reloaded;
1494
1495 band_switch = (chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ)) !=
1496 (ah->curchan->channelFlags & (CHANNEL_2GHZ |
1497 CHANNEL_5GHZ));
1498 mode_diff = (chan->chanmode != ah->curchan->chanmode);
Sujithf1dc5602008-10-29 10:16:30 +05301499
1500 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1501 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001502 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001503 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301504 return false;
1505 }
1506 }
1507
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001508 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001509 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301510 return false;
1511 }
1512
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301513 if (edma && (band_switch || mode_diff)) {
1514 ath9k_hw_mark_phy_inactive(ah);
1515 udelay(5);
1516
1517 ath9k_hw_init_pll(ah, NULL);
1518
1519 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1520 ath_err(common, "Failed to do fast channel change\n");
1521 return false;
1522 }
1523 }
1524
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001525 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301526
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001527 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001528 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001529 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001530 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301531 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001532 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001533 ath9k_hw_apply_txpower(ah, chan, false);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001534 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301535
1536 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1537 ath9k_hw_set_delta_slope(ah, chan);
1538
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001539 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301540
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301541 if (edma && (band_switch || mode_diff)) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301542 ah->ah_flags |= AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301543 if (band_switch || ini_reloaded)
1544 ah->eep_ops->set_board_values(ah, chan);
1545
1546 ath9k_hw_init_bb(ah, chan);
1547
1548 if (band_switch || ini_reloaded)
1549 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301550 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301551 }
1552
Sujithf1dc5602008-10-29 10:16:30 +05301553 return true;
1554}
1555
Felix Fietkau691680b2011-03-19 13:55:38 +01001556static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1557{
1558 u32 gpio_mask = ah->gpio_mask;
1559 int i;
1560
1561 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1562 if (!(gpio_mask & 1))
1563 continue;
1564
1565 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1566 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1567 }
1568}
1569
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301570static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
1571 int *hang_state, int *hang_pos)
1572{
1573 static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
1574 u32 chain_state, dcs_pos, i;
1575
1576 for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
1577 chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
1578 for (i = 0; i < 3; i++) {
1579 if (chain_state == dcu_chain_state[i]) {
1580 *hang_state = chain_state;
1581 *hang_pos = dcs_pos;
1582 return true;
1583 }
1584 }
1585 }
1586 return false;
1587}
1588
1589#define DCU_COMPLETE_STATE 1
1590#define DCU_COMPLETE_STATE_MASK 0x3
1591#define NUM_STATUS_READS 50
1592static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
1593{
1594 u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
1595 u32 i, hang_pos, hang_state, num_state = 6;
1596
1597 comp_state = REG_READ(ah, AR_DMADBG_6);
1598
1599 if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
1600 ath_dbg(ath9k_hw_common(ah), RESET,
1601 "MAC Hang signature not found at DCU complete\n");
1602 return false;
1603 }
1604
1605 chain_state = REG_READ(ah, dcs_reg);
1606 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1607 goto hang_check_iter;
1608
1609 dcs_reg = AR_DMADBG_5;
1610 num_state = 4;
1611 chain_state = REG_READ(ah, dcs_reg);
1612 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1613 goto hang_check_iter;
1614
1615 ath_dbg(ath9k_hw_common(ah), RESET,
1616 "MAC Hang signature 1 not found\n");
1617 return false;
1618
1619hang_check_iter:
1620 ath_dbg(ath9k_hw_common(ah), RESET,
1621 "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
1622 chain_state, comp_state, hang_state, hang_pos);
1623
1624 for (i = 0; i < NUM_STATUS_READS; i++) {
1625 chain_state = REG_READ(ah, dcs_reg);
1626 chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
1627 comp_state = REG_READ(ah, AR_DMADBG_6);
1628
1629 if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
1630 DCU_COMPLETE_STATE) ||
1631 (chain_state != hang_state))
1632 return false;
1633 }
1634
1635 ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
1636
1637 return true;
1638}
1639
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001640bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301641{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001642 int count = 50;
1643 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301644
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301645 if (AR_SREV_9300(ah))
1646 return !ath9k_hw_detect_mac_hang(ah);
1647
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001648 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001649 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301650
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001651 do {
1652 reg = REG_READ(ah, AR_OBS_BUS_1);
1653
1654 if ((reg & 0x7E7FFFEF) == 0x00702400)
1655 continue;
1656
1657 switch (reg & 0x7E000B00) {
1658 case 0x1E000000:
1659 case 0x52000B00:
1660 case 0x18000B00:
1661 continue;
1662 default:
1663 return true;
1664 }
1665 } while (count-- > 0);
1666
1667 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301668}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001669EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301670
Sujith Manoharancaed6572012-03-14 14:40:46 +05301671/*
1672 * Fast channel change:
1673 * (Change synthesizer based on channel freq without resetting chip)
1674 *
1675 * Don't do FCC when
1676 * - Flag is not set
1677 * - Chip is just coming out of full sleep
1678 * - Channel to be set is same as current channel
1679 * - Channel flags are different, (eg.,moving from 2GHz to 5GHz channel)
1680 */
1681static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1682{
1683 struct ath_common *common = ath9k_hw_common(ah);
1684 int ret;
1685
1686 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1687 goto fail;
1688
1689 if (ah->chip_fullsleep)
1690 goto fail;
1691
1692 if (!ah->curchan)
1693 goto fail;
1694
1695 if (chan->channel == ah->curchan->channel)
1696 goto fail;
1697
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001698 if ((ah->curchan->channelFlags | chan->channelFlags) &
1699 (CHANNEL_HALF | CHANNEL_QUARTER))
1700 goto fail;
1701
Sujith Manoharancaed6572012-03-14 14:40:46 +05301702 if ((chan->channelFlags & CHANNEL_ALL) !=
1703 (ah->curchan->channelFlags & CHANNEL_ALL))
1704 goto fail;
1705
1706 if (!ath9k_hw_check_alive(ah))
1707 goto fail;
1708
1709 /*
1710 * For AR9462, make sure that calibration data for
1711 * re-using are present.
1712 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301713 if (AR_SREV_9462(ah) && (ah->caldata &&
1714 (!ah->caldata->done_txiqcal_once ||
1715 !ah->caldata->done_txclcal_once ||
1716 !ah->caldata->rtt_done)))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301717 goto fail;
1718
1719 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1720 ah->curchan->channel, chan->channel);
1721
1722 ret = ath9k_hw_channel_change(ah, chan);
1723 if (!ret)
1724 goto fail;
1725
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301726 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301727 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301728
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301729 ath9k_hw_loadnf(ah, ah->curchan);
1730 ath9k_hw_start_nfcal(ah, true);
1731
Sujith Manoharancaed6572012-03-14 14:40:46 +05301732 if (AR_SREV_9271(ah))
1733 ar9002_hw_load_ani_reg(ah, chan);
1734
1735 return 0;
1736fail:
1737 return -EINVAL;
1738}
1739
Sujithcbe61d82009-02-09 13:27:12 +05301740int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301741 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001742{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001743 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001744 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001745 u32 saveDefAntenna;
1746 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301747 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001748 int i, r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301749 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301750 bool save_fullsleep = ah->chip_fullsleep;
1751
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301752 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301753 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1754 if (start_mci_reset)
1755 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301756 }
1757
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001758 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001759 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001760
Sujith Manoharancaed6572012-03-14 14:40:46 +05301761 if (ah->curchan && !ah->chip_fullsleep)
1762 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001763
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001764 ah->caldata = caldata;
1765 if (caldata &&
1766 (chan->channel != caldata->channel ||
1767 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1768 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1769 /* Operating channel changed, reset channel calibration data */
1770 memset(caldata, 0, sizeof(*caldata));
1771 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001772 } else if (caldata) {
1773 caldata->paprd_packet_sent = false;
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001774 }
Felix Fietkauf23fba42011-07-28 14:08:56 +02001775 ah->noise = ath9k_hw_getchan_noise(ah, chan);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001776
Sujith Manoharancaed6572012-03-14 14:40:46 +05301777 if (fastcc) {
1778 r = ath9k_hw_do_fastcc(ah, chan);
1779 if (!r)
1780 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001781 }
1782
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301783 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301784 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301785
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001786 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1787 if (saveDefAntenna == 0)
1788 saveDefAntenna = 1;
1789
1790 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1791
Sujith46fe7822009-09-17 09:25:25 +05301792 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001793 if (AR_SREV_9100(ah) ||
1794 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301795 tsf = ath9k_hw_gettsf64(ah);
1796
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001797 saveLedState = REG_READ(ah, AR_CFG_LED) &
1798 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1799 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1800
1801 ath9k_hw_mark_phy_inactive(ah);
1802
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001803 ah->paprd_table_write_done = false;
1804
Sujith05020d22010-03-17 14:25:23 +05301805 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001806 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1807 REG_WRITE(ah,
1808 AR9271_RESET_POWER_DOWN_CONTROL,
1809 AR9271_RADIO_RF_RST);
1810 udelay(50);
1811 }
1812
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001813 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001814 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001815 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001816 }
1817
Sujith05020d22010-03-17 14:25:23 +05301818 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001819 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1820 ah->htc_reset_init = false;
1821 REG_WRITE(ah,
1822 AR9271_RESET_POWER_DOWN_CONTROL,
1823 AR9271_GATE_MAC_CTL);
1824 udelay(50);
1825 }
1826
Sujith46fe7822009-09-17 09:25:25 +05301827 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001828 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301829 ath9k_hw_settsf64(ah, tsf);
1830
Felix Fietkau7a370812010-09-22 12:34:52 +02001831 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301832 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001833
Sujithe9141f72010-06-01 15:14:10 +05301834 if (!AR_SREV_9300_20_OR_LATER(ah))
1835 ar9002_hw_enable_async_fifo(ah);
1836
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001837 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001838 if (r)
1839 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001840
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301841 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301842 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1843
Felix Fietkauf860d522010-06-30 02:07:48 +02001844 /*
1845 * Some AR91xx SoC devices frequently fail to accept TSF writes
1846 * right after the chip reset. When that happens, write a new
1847 * value after the initvals have been applied, with an offset
1848 * based on measured time difference
1849 */
1850 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1851 tsf += 1500;
1852 ath9k_hw_settsf64(ah, tsf);
1853 }
1854
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001855 /* Setup MFP options for CCMP */
1856 if (AR_SREV_9280_20_OR_LATER(ah)) {
1857 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1858 * frames when constructing CCMP AAD. */
1859 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1860 0xc7ff);
1861 ah->sw_mgmt_crypto = false;
1862 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1863 /* Disable hardware crypto for management frames */
1864 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1865 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1866 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1867 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1868 ah->sw_mgmt_crypto = true;
1869 } else
1870 ah->sw_mgmt_crypto = true;
1871
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001872 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1873 ath9k_hw_set_delta_slope(ah, chan);
1874
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001875 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301876 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001877
Sujith7d0d0df2010-04-16 11:53:57 +05301878 ENABLE_REGWRITE_BUFFER(ah);
1879
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001880 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1881 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001882 | macStaId1
1883 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301884 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301885 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301886 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001887 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001888 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001889 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001890 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001891 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1892
Sujith7d0d0df2010-04-16 11:53:57 +05301893 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301894
Sujith Manoharan00e00032011-01-26 21:59:05 +05301895 ath9k_hw_set_operating_mode(ah, ah->opmode);
1896
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001897 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001898 if (r)
1899 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001900
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001901 ath9k_hw_set_clockrate(ah);
1902
Sujith7d0d0df2010-04-16 11:53:57 +05301903 ENABLE_REGWRITE_BUFFER(ah);
1904
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001905 for (i = 0; i < AR_NUM_DCU; i++)
1906 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1907
Sujith7d0d0df2010-04-16 11:53:57 +05301908 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301909
Sujith2660b812009-02-09 13:27:26 +05301910 ah->intr_txqs = 0;
Felix Fietkauf4c607d2011-03-23 20:57:28 +01001911 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001912 ath9k_hw_resettxqueue(ah, i);
1913
Sujith2660b812009-02-09 13:27:26 +05301914 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001915 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001916 ath9k_hw_init_qos(ah);
1917
Sujith2660b812009-02-09 13:27:26 +05301918 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001919 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301920
Felix Fietkau0005baf2010-01-15 02:33:40 +01001921 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001922
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001923 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1924 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1925 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1926 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1927 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1928 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1929 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301930 }
1931
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001932 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001933
1934 ath9k_hw_set_dma(ah);
1935
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301936 if (!ath9k_hw_mci_is_enabled(ah))
1937 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001938
Sujith0ce024c2009-12-14 14:57:00 +05301939 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001940 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1941 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1942 }
1943
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001944 if (ah->config.tx_intr_mitigation) {
1945 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1946 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1947 }
1948
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001949 ath9k_hw_init_bb(ah, chan);
1950
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301951 if (caldata) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301952 caldata->done_txiqcal_once = false;
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301953 caldata->done_txclcal_once = false;
1954 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001955 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001956 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001957
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301958 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301959 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301960
Sujith7d0d0df2010-04-16 11:53:57 +05301961 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001962
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001963 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001964 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1965
Sujith7d0d0df2010-04-16 11:53:57 +05301966 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301967
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001968 /*
1969 * For big endian systems turn on swapping for descriptors
1970 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001971 if (AR_SREV_9100(ah)) {
1972 u32 mask;
1973 mask = REG_READ(ah, AR_CFG);
1974 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001975 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1976 mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001977 } else {
1978 mask =
1979 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1980 REG_WRITE(ah, AR_CFG, mask);
Joe Perchesd2182b62011-12-15 14:55:53 -08001981 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1982 REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001983 }
1984 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301985 if (common->bus_ops->ath_bus_type == ATH_USB) {
1986 /* Configure AR9271 target WLAN */
1987 if (AR_SREV_9271(ah))
1988 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1989 else
1990 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1991 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001992#ifdef __BIG_ENDIAN
Gabor Juhos2f8d10fd2012-07-03 19:13:21 +02001993 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
1994 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan2be7bfe2011-04-19 19:29:14 +05301995 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1996 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001997 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001998#endif
1999 }
2000
Sujith Manoharandbccdd12012-02-22 17:55:47 +05302001 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302002 ath9k_hw_btcoex_enable(ah);
2003
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302004 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302005 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302006
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05302007 ath9k_hw_loadnf(ah, chan);
2008 ath9k_hw_start_nfcal(ah, true);
2009
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302010 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002011 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04002012
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302013 ar9003_hw_disable_phy_restart(ah);
2014 }
2015
Felix Fietkau691680b2011-03-19 13:55:38 +01002016 ath9k_hw_apply_gpio_override(ah);
2017
Sujith Manoharan362cd032012-09-16 08:06:36 +05302018 if (AR_SREV_9565(ah) && ah->shared_chain_lnadiv)
2019 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
2020
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002021 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002022}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002023EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002024
Sujithf1dc5602008-10-29 10:16:30 +05302025/******************************/
2026/* Power Management (Chipset) */
2027/******************************/
2028
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002029/*
2030 * Notify Power Mgt is disabled in self-generated frames.
2031 * If requested, force chip to sleep.
2032 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302033static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302034{
2035 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302036
Sujith Manoharana4a29542012-09-10 09:20:03 +05302037 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302038 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2039 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2040 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302041 /* xxx Required for WLAN only case ? */
2042 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2043 udelay(100);
2044 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302045
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302046 /*
2047 * Clear the RTC force wake bit to allow the
2048 * mac to go to sleep.
2049 */
2050 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302051
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302052 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302053 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302054
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302055 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2056 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2057
2058 /* Shutdown chip. Active low */
2059 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2060 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2061 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302062 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002063
2064 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002065 if (AR_SREV_9300_20_OR_LATER(ah))
2066 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002067}
2068
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002069/*
2070 * Notify Power Management is enabled in self-generating
2071 * frames. If request, set power mode of chip to
2072 * auto/normal. Duration in units of 128us (1/8 TU).
2073 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302074static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002075{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302076 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302077
Sujithf1dc5602008-10-29 10:16:30 +05302078 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002079
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302080 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2081 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2082 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2083 AR_RTC_FORCE_WAKE_ON_INT);
2084 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302085
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302086 /* When chip goes into network sleep, it could be waken
2087 * up by MCI_INT interrupt caused by BT's HW messages
2088 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2089 * rate (~100us). This will cause chip to leave and
2090 * re-enter network sleep mode frequently, which in
2091 * consequence will have WLAN MCI HW to generate lots of
2092 * SYS_WAKING and SYS_SLEEPING messages which will make
2093 * BT CPU to busy to process.
2094 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302095 if (ath9k_hw_mci_is_enabled(ah))
2096 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2097 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302098 /*
2099 * Clear the RTC force wake bit to allow the
2100 * mac to go to sleep.
2101 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302102 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302103
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302104 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302105 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302106 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002107
2108 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2109 if (AR_SREV_9300_20_OR_LATER(ah))
2110 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302111}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002112
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302113static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302114{
2115 u32 val;
2116 int i;
2117
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002118 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2119 if (AR_SREV_9300_20_OR_LATER(ah)) {
2120 REG_WRITE(ah, AR_WA, ah->WARegVal);
2121 udelay(10);
2122 }
2123
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302124 if ((REG_READ(ah, AR_RTC_STATUS) &
2125 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2126 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302127 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002128 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302129 if (!AR_SREV_9300_20_OR_LATER(ah))
2130 ath9k_hw_init_pll(ah, NULL);
2131 }
2132 if (AR_SREV_9100(ah))
2133 REG_SET_BIT(ah, AR_RTC_RESET,
2134 AR_RTC_RESET_EN);
2135
2136 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2137 AR_RTC_FORCE_WAKE_EN);
2138 udelay(50);
2139
2140 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2141 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2142 if (val == AR_RTC_STATUS_ON)
2143 break;
2144 udelay(50);
2145 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2146 AR_RTC_FORCE_WAKE_EN);
2147 }
2148 if (i == 0) {
2149 ath_err(ath9k_hw_common(ah),
2150 "Failed to wakeup in %uus\n",
2151 POWER_UP_TIME / 20);
2152 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002153 }
2154
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302155 if (ath9k_hw_mci_is_enabled(ah))
2156 ar9003_mci_set_power_awake(ah);
2157
Sujithf1dc5602008-10-29 10:16:30 +05302158 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2159
2160 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002161}
2162
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002163bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302164{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002165 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302166 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302167 static const char *modes[] = {
2168 "AWAKE",
2169 "FULL-SLEEP",
2170 "NETWORK SLEEP",
2171 "UNDEFINED"
2172 };
Sujithf1dc5602008-10-29 10:16:30 +05302173
Gabor Juhoscbdec972009-07-24 17:27:22 +02002174 if (ah->power_mode == mode)
2175 return status;
2176
Joe Perchesd2182b62011-12-15 14:55:53 -08002177 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002178 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302179
2180 switch (mode) {
2181 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302182 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302183 break;
2184 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302185 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302186 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302187
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302188 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302189 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302190 break;
2191 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302192 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302193 break;
2194 default:
Joe Perches38002762010-12-02 19:12:36 -08002195 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302196 return false;
2197 }
Sujith2660b812009-02-09 13:27:26 +05302198 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302199
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002200 /*
2201 * XXX: If this warning never comes up after a while then
2202 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2203 * ath9k_hw_setpower() return type void.
2204 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302205
2206 if (!(ah->ah_flags & AH_UNPLUGGED))
2207 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002208
Sujithf1dc5602008-10-29 10:16:30 +05302209 return status;
2210}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002211EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302212
Sujithf1dc5602008-10-29 10:16:30 +05302213/*******************/
2214/* Beacon Handling */
2215/*******************/
2216
Sujithcbe61d82009-02-09 13:27:12 +05302217void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002218{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002219 int flags = 0;
2220
Sujith7d0d0df2010-04-16 11:53:57 +05302221 ENABLE_REGWRITE_BUFFER(ah);
2222
Sujith2660b812009-02-09 13:27:26 +05302223 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002224 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04002225 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002226 REG_SET_BIT(ah, AR_TXCFG,
2227 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01002228 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
2229 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002230 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08002231 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002232 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2233 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2234 TU_TO_USEC(ah->config.dma_beacon_response_time));
2235 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2236 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002237 flags |=
2238 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2239 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002240 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002241 ath_dbg(ath9k_hw_common(ah), BEACON,
2242 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002243 return;
2244 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002245 }
2246
Felix Fietkaudd347f22011-03-22 21:54:17 +01002247 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2248 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2249 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2250 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002251
Sujith7d0d0df2010-04-16 11:53:57 +05302252 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302253
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002254 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2255}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002256EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002257
Sujithcbe61d82009-02-09 13:27:12 +05302258void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302259 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002260{
2261 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302262 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002263 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002264
Sujith7d0d0df2010-04-16 11:53:57 +05302265 ENABLE_REGWRITE_BUFFER(ah);
2266
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002267 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
2268
2269 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302270 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002271 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302272 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002273
Sujith7d0d0df2010-04-16 11:53:57 +05302274 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302275
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002276 REG_RMW_FIELD(ah, AR_RSSI_THR,
2277 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2278
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302279 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002280
2281 if (bs->bs_sleepduration > beaconintval)
2282 beaconintval = bs->bs_sleepduration;
2283
2284 dtimperiod = bs->bs_dtimperiod;
2285 if (bs->bs_sleepduration > dtimperiod)
2286 dtimperiod = bs->bs_sleepduration;
2287
2288 if (beaconintval == dtimperiod)
2289 nextTbtt = bs->bs_nextdtim;
2290 else
2291 nextTbtt = bs->bs_nexttbtt;
2292
Joe Perchesd2182b62011-12-15 14:55:53 -08002293 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2294 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2295 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2296 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002297
Sujith7d0d0df2010-04-16 11:53:57 +05302298 ENABLE_REGWRITE_BUFFER(ah);
2299
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002300 REG_WRITE(ah, AR_NEXT_DTIM,
2301 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
2302 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2303
2304 REG_WRITE(ah, AR_SLEEP1,
2305 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2306 | AR_SLEEP1_ASSUME_DTIM);
2307
Sujith60b67f52008-08-07 10:52:38 +05302308 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002309 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2310 else
2311 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2312
2313 REG_WRITE(ah, AR_SLEEP2,
2314 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2315
2316 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
2317 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2318
Sujith7d0d0df2010-04-16 11:53:57 +05302319 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302320
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002321 REG_SET_BIT(ah, AR_TIMER_MODE,
2322 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2323 AR_DTIM_TIMER_EN);
2324
Sujith4af9cf42009-02-12 10:06:47 +05302325 /* TSF Out of Range Threshold */
2326 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002327}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002328EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002329
Sujithf1dc5602008-10-29 10:16:30 +05302330/*******************/
2331/* HW Capabilities */
2332/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002333
Felix Fietkau60540692011-07-19 08:46:44 +02002334static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2335{
2336 eeprom_chainmask &= chip_chainmask;
2337 if (eeprom_chainmask)
2338 return eeprom_chainmask;
2339 else
2340 return chip_chainmask;
2341}
2342
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002343/**
2344 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2345 * @ah: the atheros hardware data structure
2346 *
2347 * We enable DFS support upstream on chipsets which have passed a series
2348 * of tests. The testing requirements are going to be documented. Desired
2349 * test requirements are documented at:
2350 *
2351 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2352 *
2353 * Once a new chipset gets properly tested an individual commit can be used
2354 * to document the testing for DFS for that chipset.
2355 */
2356static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2357{
2358
2359 switch (ah->hw_version.macVersion) {
2360 /* AR9580 will likely be our first target to get testing on */
2361 case AR_SREV_VERSION_9580:
2362 default:
2363 return false;
2364 }
2365}
2366
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002367int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002368{
Sujith2660b812009-02-09 13:27:26 +05302369 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002370 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002371 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002372 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002373
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302374 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002375 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002376
Sujithf74df6f2009-02-09 13:27:24 +05302377 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002378 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302379
Sujith2660b812009-02-09 13:27:26 +05302380 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302381 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002382 if (regulatory->current_rd == 0x64 ||
2383 regulatory->current_rd == 0x65)
2384 regulatory->current_rd += 5;
2385 else if (regulatory->current_rd == 0x41)
2386 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002387 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2388 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002389 }
Sujithdc2222a2008-08-14 13:26:55 +05302390
Sujithf74df6f2009-02-09 13:27:24 +05302391 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002392 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002393 ath_err(common,
2394 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002395 return -EINVAL;
2396 }
2397
Felix Fietkaud4659912010-10-14 16:02:39 +02002398 if (eeval & AR5416_OPFLAGS_11A)
2399 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002400
Felix Fietkaud4659912010-10-14 16:02:39 +02002401 if (eeval & AR5416_OPFLAGS_11G)
2402 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302403
Sujith Manoharane41db612012-09-10 09:20:12 +05302404 if (AR_SREV_9485(ah) ||
2405 AR_SREV_9285(ah) ||
2406 AR_SREV_9330(ah) ||
2407 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002408 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302409 else if (AR_SREV_9462(ah))
2410 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002411 else if (!AR_SREV_9280_20_OR_LATER(ah))
2412 chip_chainmask = 7;
2413 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2414 chip_chainmask = 3;
2415 else
2416 chip_chainmask = 7;
2417
Sujithf74df6f2009-02-09 13:27:24 +05302418 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002419 /*
2420 * For AR9271 we will temporarilly uses the rx chainmax as read from
2421 * the EEPROM.
2422 */
Sujith8147f5d2009-02-20 15:13:23 +05302423 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002424 !(eeval & AR5416_OPFLAGS_11A) &&
2425 !(AR_SREV_9271(ah)))
2426 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302427 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002428 else if (AR_SREV_9100(ah))
2429 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302430 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002431 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302432 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302433
Felix Fietkau60540692011-07-19 08:46:44 +02002434 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2435 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002436 ah->txchainmask = pCap->tx_chainmask;
2437 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002438
Felix Fietkau7a370812010-09-22 12:34:52 +02002439 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302440
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002441 /* enable key search for every frame in an aggregate */
2442 if (AR_SREV_9300_20_OR_LATER(ah))
2443 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2444
Bruno Randolfce2220d2010-09-17 11:36:25 +09002445 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2446
Felix Fietkau0db156e2011-03-23 20:57:29 +01002447 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302448 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2449 else
2450 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2451
Sujith5b5fa352010-03-17 14:25:15 +05302452 if (AR_SREV_9271(ah))
2453 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302454 else if (AR_DEVID_7010(ah))
2455 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302456 else if (AR_SREV_9300_20_OR_LATER(ah))
2457 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2458 else if (AR_SREV_9287_11_OR_LATER(ah))
2459 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002460 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302461 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002462 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302463 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2464 else
2465 pCap->num_gpio_pins = AR_NUM_GPIO;
2466
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302467 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302468 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302469 else
Sujithf1dc5602008-10-29 10:16:30 +05302470 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302471
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302472#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302473 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2474 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2475 ah->rfkill_gpio =
2476 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2477 ah->rfkill_polarity =
2478 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302479
2480 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2481 }
2482#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002483 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302484 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2485 else
2486 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302487
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302488 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302489 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2490 else
2491 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2492
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002493 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002494 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302495 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002496 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2497
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002498 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2499 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2500 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002501 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002502 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002503 } else {
2504 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002505 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002506 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002507 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002508
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002509 if (AR_SREV_9300_20_OR_LATER(ah))
2510 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2511
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002512 if (AR_SREV_9300_20_OR_LATER(ah))
2513 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2514
Felix Fietkaua42acef2010-09-22 12:34:54 +02002515 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002516 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2517
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002518 if (AR_SREV_9285(ah))
2519 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2520 ant_div_ctl1 =
2521 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2522 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2523 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2524 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302525 if (AR_SREV_9300_20_OR_LATER(ah)) {
2526 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2527 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2528 }
2529
2530
Sujith Manoharan06236e52012-09-16 08:07:12 +05302531 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302532 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2533 /*
2534 * enable the diversity-combining algorithm only when
2535 * both enable_lna_div and enable_fast_div are set
2536 * Table for Diversity
2537 * ant_div_alt_lnaconf bit 0-1
2538 * ant_div_main_lnaconf bit 2-3
2539 * ant_div_alt_gaintb bit 4
2540 * ant_div_main_gaintb bit 5
2541 * enable_ant_div_lnadiv bit 6
2542 * enable_ant_fast_div bit 7
2543 */
2544 if ((ant_div_ctl1 >> 0x6) == 0x3)
2545 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2546 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002547
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002548 if (ath9k_hw_dfs_tested(ah))
2549 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2550
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002551 tx_chainmask = pCap->tx_chainmask;
2552 rx_chainmask = pCap->rx_chainmask;
2553 while (tx_chainmask || rx_chainmask) {
2554 if (tx_chainmask & BIT(0))
2555 pCap->max_txchains++;
2556 if (rx_chainmask & BIT(0))
2557 pCap->max_rxchains++;
2558
2559 tx_chainmask >>= 1;
2560 rx_chainmask >>= 1;
2561 }
2562
Sujith Manoharana4a29542012-09-10 09:20:03 +05302563 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302564 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2565 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2566
2567 if (AR_SREV_9462_20(ah))
2568 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302569 }
2570
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302571 if (AR_SREV_9280_20_OR_LATER(ah)) {
2572 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE |
2573 ATH9K_HW_WOW_PATTERN_MATCH_EXACT;
2574
2575 if (AR_SREV_9280(ah))
2576 pCap->hw_caps |= ATH9K_HW_WOW_PATTERN_MATCH_DWORD;
2577 }
2578
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302579 if (AR_SREV_9300_20_OR_LATER(ah) &&
2580 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2581 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2582
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002583 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002584}
2585
Sujithf1dc5602008-10-29 10:16:30 +05302586/****************************/
2587/* GPIO / RFKILL / Antennae */
2588/****************************/
2589
Sujithcbe61d82009-02-09 13:27:12 +05302590static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302591 u32 gpio, u32 type)
2592{
2593 int addr;
2594 u32 gpio_shift, tmp;
2595
2596 if (gpio > 11)
2597 addr = AR_GPIO_OUTPUT_MUX3;
2598 else if (gpio > 5)
2599 addr = AR_GPIO_OUTPUT_MUX2;
2600 else
2601 addr = AR_GPIO_OUTPUT_MUX1;
2602
2603 gpio_shift = (gpio % 6) * 5;
2604
2605 if (AR_SREV_9280_20_OR_LATER(ah)
2606 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2607 REG_RMW(ah, addr, (type << gpio_shift),
2608 (0x1f << gpio_shift));
2609 } else {
2610 tmp = REG_READ(ah, addr);
2611 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2612 tmp &= ~(0x1f << gpio_shift);
2613 tmp |= (type << gpio_shift);
2614 REG_WRITE(ah, addr, tmp);
2615 }
2616}
2617
Sujithcbe61d82009-02-09 13:27:12 +05302618void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302619{
2620 u32 gpio_shift;
2621
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002622 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302623
Sujith88c1f4f2010-06-30 14:46:31 +05302624 if (AR_DEVID_7010(ah)) {
2625 gpio_shift = gpio;
2626 REG_RMW(ah, AR7010_GPIO_OE,
2627 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2628 (AR7010_GPIO_OE_MASK << gpio_shift));
2629 return;
2630 }
Sujithf1dc5602008-10-29 10:16:30 +05302631
Sujith88c1f4f2010-06-30 14:46:31 +05302632 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302633 REG_RMW(ah,
2634 AR_GPIO_OE_OUT,
2635 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2636 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2637}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002638EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302639
Sujithcbe61d82009-02-09 13:27:12 +05302640u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302641{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302642#define MS_REG_READ(x, y) \
2643 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2644
Sujith2660b812009-02-09 13:27:26 +05302645 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302646 return 0xffffffff;
2647
Sujith88c1f4f2010-06-30 14:46:31 +05302648 if (AR_DEVID_7010(ah)) {
2649 u32 val;
2650 val = REG_READ(ah, AR7010_GPIO_IN);
2651 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2652 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002653 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2654 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002655 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302656 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002657 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302658 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002659 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302660 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002661 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302662 return MS_REG_READ(AR928X, gpio) != 0;
2663 else
2664 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302665}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002666EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302667
Sujithcbe61d82009-02-09 13:27:12 +05302668void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302669 u32 ah_signal_type)
2670{
2671 u32 gpio_shift;
2672
Sujith88c1f4f2010-06-30 14:46:31 +05302673 if (AR_DEVID_7010(ah)) {
2674 gpio_shift = gpio;
2675 REG_RMW(ah, AR7010_GPIO_OE,
2676 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2677 (AR7010_GPIO_OE_MASK << gpio_shift));
2678 return;
2679 }
2680
Sujithf1dc5602008-10-29 10:16:30 +05302681 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302682 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302683 REG_RMW(ah,
2684 AR_GPIO_OE_OUT,
2685 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2686 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2687}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002688EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302689
Sujithcbe61d82009-02-09 13:27:12 +05302690void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302691{
Sujith88c1f4f2010-06-30 14:46:31 +05302692 if (AR_DEVID_7010(ah)) {
2693 val = val ? 0 : 1;
2694 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2695 AR_GPIO_BIT(gpio));
2696 return;
2697 }
2698
Sujith5b5fa352010-03-17 14:25:15 +05302699 if (AR_SREV_9271(ah))
2700 val = ~val;
2701
Sujithf1dc5602008-10-29 10:16:30 +05302702 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2703 AR_GPIO_BIT(gpio));
2704}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002705EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302706
Sujithcbe61d82009-02-09 13:27:12 +05302707void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302708{
2709 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2710}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002711EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302712
Sujithf1dc5602008-10-29 10:16:30 +05302713/*********************/
2714/* General Operation */
2715/*********************/
2716
Sujithcbe61d82009-02-09 13:27:12 +05302717u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302718{
2719 u32 bits = REG_READ(ah, AR_RX_FILTER);
2720 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2721
2722 if (phybits & AR_PHY_ERR_RADAR)
2723 bits |= ATH9K_RX_FILTER_PHYRADAR;
2724 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2725 bits |= ATH9K_RX_FILTER_PHYERR;
2726
2727 return bits;
2728}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002729EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302730
Sujithcbe61d82009-02-09 13:27:12 +05302731void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302732{
2733 u32 phybits;
2734
Sujith7d0d0df2010-04-16 11:53:57 +05302735 ENABLE_REGWRITE_BUFFER(ah);
2736
Sujith Manoharana4a29542012-09-10 09:20:03 +05302737 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302738 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2739
Sujith7ea310b2009-09-03 12:08:43 +05302740 REG_WRITE(ah, AR_RX_FILTER, bits);
2741
Sujithf1dc5602008-10-29 10:16:30 +05302742 phybits = 0;
2743 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2744 phybits |= AR_PHY_ERR_RADAR;
2745 if (bits & ATH9K_RX_FILTER_PHYERR)
2746 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2747 REG_WRITE(ah, AR_PHY_ERR, phybits);
2748
2749 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002750 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302751 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002752 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302753
2754 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302755}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002756EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302757
Sujithcbe61d82009-02-09 13:27:12 +05302758bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302759{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302760 if (ath9k_hw_mci_is_enabled(ah))
2761 ar9003_mci_bt_gain_ctrl(ah);
2762
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302763 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2764 return false;
2765
2766 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002767 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302768 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302769}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002770EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302771
Sujithcbe61d82009-02-09 13:27:12 +05302772bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302773{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002774 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302775 return false;
2776
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302777 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2778 return false;
2779
2780 ath9k_hw_init_pll(ah, NULL);
2781 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302782}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002783EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302784
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002785static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302786{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002787 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002788
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002789 if (IS_CHAN_2GHZ(chan))
2790 gain_param = EEP_ANTENNA_GAIN_2G;
2791 else
2792 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302793
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002794 return ah->eep_ops->get_eeprom(ah, gain_param);
2795}
2796
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002797void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2798 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002799{
2800 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2801 struct ieee80211_channel *channel;
2802 int chan_pwr, new_pwr, max_gain;
2803 int ant_gain, ant_reduction = 0;
2804
2805 if (!chan)
2806 return;
2807
2808 channel = chan->chan;
2809 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2810 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2811 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2812
2813 ant_gain = get_antenna_gain(ah, chan);
2814 if (ant_gain > max_gain)
2815 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302816
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002817 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002818 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002819 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002820}
2821
2822void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2823{
2824 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2825 struct ath9k_channel *chan = ah->curchan;
2826 struct ieee80211_channel *channel = chan->chan;
2827
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002828 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002829 if (test)
2830 channel->max_power = MAX_RATE_POWER / 2;
2831
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002832 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002833
2834 if (test)
2835 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302836}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002837EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302838
Sujithcbe61d82009-02-09 13:27:12 +05302839void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302840{
Sujith2660b812009-02-09 13:27:26 +05302841 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302842}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002843EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302844
Sujithcbe61d82009-02-09 13:27:12 +05302845void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302846{
2847 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2848 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2849}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002850EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302851
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002852void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302853{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002854 struct ath_common *common = ath9k_hw_common(ah);
2855
2856 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2857 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2858 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302859}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002860EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302861
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002862#define ATH9K_MAX_TSF_READ 10
2863
Sujithcbe61d82009-02-09 13:27:12 +05302864u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302865{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002866 u32 tsf_lower, tsf_upper1, tsf_upper2;
2867 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302868
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002869 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2870 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2871 tsf_lower = REG_READ(ah, AR_TSF_L32);
2872 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2873 if (tsf_upper2 == tsf_upper1)
2874 break;
2875 tsf_upper1 = tsf_upper2;
2876 }
Sujithf1dc5602008-10-29 10:16:30 +05302877
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002878 WARN_ON( i == ATH9K_MAX_TSF_READ );
2879
2880 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302881}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002882EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302883
Sujithcbe61d82009-02-09 13:27:12 +05302884void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002885{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002886 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002887 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002888}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002889EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002890
Sujithcbe61d82009-02-09 13:27:12 +05302891void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302892{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002893 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2894 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002895 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002896 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002897
Sujithf1dc5602008-10-29 10:16:30 +05302898 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002899}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002900EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002901
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302902void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002903{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302904 if (set)
Sujith2660b812009-02-09 13:27:26 +05302905 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002906 else
Sujith2660b812009-02-09 13:27:26 +05302907 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002908}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002909EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002910
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002911void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002912{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002913 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302914 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002915
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002916 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302917 macmode = AR_2040_JOINED_RX_CLEAR;
2918 else
2919 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002920
Sujithf1dc5602008-10-29 10:16:30 +05302921 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002922}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302923
2924/* HW Generic timers configuration */
2925
2926static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2927{
2928 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2929 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2930 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2931 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2932 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2933 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2934 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2935 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2936 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2937 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2938 AR_NDP2_TIMER_MODE, 0x0002},
2939 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2940 AR_NDP2_TIMER_MODE, 0x0004},
2941 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2942 AR_NDP2_TIMER_MODE, 0x0008},
2943 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2944 AR_NDP2_TIMER_MODE, 0x0010},
2945 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2946 AR_NDP2_TIMER_MODE, 0x0020},
2947 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2948 AR_NDP2_TIMER_MODE, 0x0040},
2949 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2950 AR_NDP2_TIMER_MODE, 0x0080}
2951};
2952
2953/* HW generic timer primitives */
2954
2955/* compute and clear index of rightmost 1 */
2956static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2957{
2958 u32 b;
2959
2960 b = *mask;
2961 b &= (0-b);
2962 *mask &= ~b;
2963 b *= debruijn32;
2964 b >>= 27;
2965
2966 return timer_table->gen_timer_index[b];
2967}
2968
Felix Fietkaudd347f22011-03-22 21:54:17 +01002969u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302970{
2971 return REG_READ(ah, AR_TSF_L32);
2972}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002973EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302974
2975struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2976 void (*trigger)(void *),
2977 void (*overflow)(void *),
2978 void *arg,
2979 u8 timer_index)
2980{
2981 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2982 struct ath_gen_timer *timer;
2983
2984 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00002985 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302986 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302987
2988 /* allocate a hardware generic timer slot */
2989 timer_table->timers[timer_index] = timer;
2990 timer->index = timer_index;
2991 timer->trigger = trigger;
2992 timer->overflow = overflow;
2993 timer->arg = arg;
2994
2995 return timer;
2996}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002997EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302998
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002999void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3000 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303001 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003002 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303003{
3004 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303005 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303006
3007 BUG_ON(!timer_period);
3008
3009 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
3010
3011 tsf = ath9k_hw_gettsf32(ah);
3012
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303013 timer_next = tsf + trig_timeout;
3014
Joe Perchesd2182b62011-12-15 14:55:53 -08003015 ath_dbg(ath9k_hw_common(ah), HWTIMER,
Joe Perches226afe62010-12-02 19:12:37 -08003016 "current tsf %x period %x timer_next %x\n",
3017 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303018
3019 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303020 * Program generic timer registers
3021 */
3022 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3023 timer_next);
3024 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3025 timer_period);
3026 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3027 gen_tmr_configuration[timer->index].mode_mask);
3028
Sujith Manoharana4a29542012-09-10 09:20:03 +05303029 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303030 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303031 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303032 * to use. But we still follow the old rule, 0 - 7 use tsf and
3033 * 8 - 15 use tsf2.
3034 */
3035 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3036 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3037 (1 << timer->index));
3038 else
3039 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3040 (1 << timer->index));
3041 }
3042
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303043 /* Enable both trigger and thresh interrupt masks */
3044 REG_SET_BIT(ah, AR_IMR_S5,
3045 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3046 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303047}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003048EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303049
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003050void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303051{
3052 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3053
3054 if ((timer->index < AR_FIRST_NDP_TIMER) ||
3055 (timer->index >= ATH_MAX_GEN_TIMER)) {
3056 return;
3057 }
3058
3059 /* Clear generic timer enable bits. */
3060 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3061 gen_tmr_configuration[timer->index].mode_mask);
3062
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303063 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3064 /*
3065 * Need to switch back to TSF if it was using TSF2.
3066 */
3067 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3068 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3069 (1 << timer->index));
3070 }
3071 }
3072
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303073 /* Disable both trigger and thresh interrupt masks */
3074 REG_CLR_BIT(ah, AR_IMR_S5,
3075 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3076 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3077
3078 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303079}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003080EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303081
3082void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3083{
3084 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3085
3086 /* free the hardware generic timer slot */
3087 timer_table->timers[timer->index] = NULL;
3088 kfree(timer);
3089}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003090EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303091
3092/*
3093 * Generic Timer Interrupts handling
3094 */
3095void ath_gen_timer_isr(struct ath_hw *ah)
3096{
3097 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3098 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003099 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303100 u32 trigger_mask, thresh_mask, index;
3101
3102 /* get hardware generic timer interrupt status */
3103 trigger_mask = ah->intr_gen_timer_trigger;
3104 thresh_mask = ah->intr_gen_timer_thresh;
3105 trigger_mask &= timer_table->timer_mask.val;
3106 thresh_mask &= timer_table->timer_mask.val;
3107
3108 trigger_mask &= ~thresh_mask;
3109
3110 while (thresh_mask) {
3111 index = rightmost_index(timer_table, &thresh_mask);
3112 timer = timer_table->timers[index];
3113 BUG_ON(!timer);
Joe Perchesd2182b62011-12-15 14:55:53 -08003114 ath_dbg(common, HWTIMER, "TSF overflow for Gen timer %d\n",
3115 index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303116 timer->overflow(timer->arg);
3117 }
3118
3119 while (trigger_mask) {
3120 index = rightmost_index(timer_table, &trigger_mask);
3121 timer = timer_table->timers[index];
3122 BUG_ON(!timer);
Joe Perchesd2182b62011-12-15 14:55:53 -08003123 ath_dbg(common, HWTIMER,
Joe Perches226afe62010-12-02 19:12:37 -08003124 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303125 timer->trigger(timer->arg);
3126 }
3127}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003128EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003129
Sujith05020d22010-03-17 14:25:23 +05303130/********/
3131/* HTC */
3132/********/
3133
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003134static struct {
3135 u32 version;
3136 const char * name;
3137} ath_mac_bb_names[] = {
3138 /* Devices with external radios */
3139 { AR_SREV_VERSION_5416_PCI, "5416" },
3140 { AR_SREV_VERSION_5416_PCIE, "5418" },
3141 { AR_SREV_VERSION_9100, "9100" },
3142 { AR_SREV_VERSION_9160, "9160" },
3143 /* Single-chip solutions */
3144 { AR_SREV_VERSION_9280, "9280" },
3145 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003146 { AR_SREV_VERSION_9287, "9287" },
3147 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003148 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003149 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003150 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303151 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303152 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003153 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303154 { AR_SREV_VERSION_9565, "9565" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003155};
3156
3157/* For devices with external radios */
3158static struct {
3159 u16 version;
3160 const char * name;
3161} ath_rf_names[] = {
3162 { 0, "5133" },
3163 { AR_RAD5133_SREV_MAJOR, "5133" },
3164 { AR_RAD5122_SREV_MAJOR, "5122" },
3165 { AR_RAD2133_SREV_MAJOR, "2133" },
3166 { AR_RAD2122_SREV_MAJOR, "2122" }
3167};
3168
3169/*
3170 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3171 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003172static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003173{
3174 int i;
3175
3176 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3177 if (ath_mac_bb_names[i].version == mac_bb_version) {
3178 return ath_mac_bb_names[i].name;
3179 }
3180 }
3181
3182 return "????";
3183}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003184
3185/*
3186 * Return the RF name. "????" is returned if the RF is unknown.
3187 * Used for devices with external radios.
3188 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003189static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003190{
3191 int i;
3192
3193 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3194 if (ath_rf_names[i].version == rf_version) {
3195 return ath_rf_names[i].name;
3196 }
3197 }
3198
3199 return "????";
3200}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003201
3202void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3203{
3204 int used;
3205
3206 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003207 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003208 used = snprintf(hw_name, len,
3209 "Atheros AR%s Rev:%x",
3210 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3211 ah->hw_version.macRev);
3212 }
3213 else {
3214 used = snprintf(hw_name, len,
3215 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3216 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3217 ah->hw_version.macRev,
3218 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
3219 AR_RADIO_SREV_MAJOR)),
3220 ah->hw_version.phyRev);
3221 }
3222
3223 hw_name[used] = '\0';
3224}
3225EXPORT_SYMBOL(ath9k_hw_name);