blob: cf6ebf1e324b79300e3c4d723721b8660e6713f9 [file] [log] [blame]
Michael Chanc0c050c2015-10-22 16:01:17 -04001/* Broadcom NetXtreme-C/E network driver.
2 *
Michael Chan11f15ed2016-04-05 14:08:55 -04003 * Copyright (c) 2014-2016 Broadcom Corporation
Michael Chanbac9a7e2017-02-12 19:18:10 -05004 * Copyright (c) 2016-2017 Broadcom Limited
Michael Chanc0c050c2015-10-22 16:01:17 -04005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation.
9 */
10
11#include <linux/module.h>
12
13#include <linux/stringify.h>
14#include <linux/kernel.h>
15#include <linux/timer.h>
16#include <linux/errno.h>
17#include <linux/ioport.h>
18#include <linux/slab.h>
19#include <linux/vmalloc.h>
20#include <linux/interrupt.h>
21#include <linux/pci.h>
22#include <linux/netdevice.h>
23#include <linux/etherdevice.h>
24#include <linux/skbuff.h>
25#include <linux/dma-mapping.h>
26#include <linux/bitops.h>
27#include <linux/io.h>
28#include <linux/irq.h>
29#include <linux/delay.h>
30#include <asm/byteorder.h>
31#include <asm/page.h>
32#include <linux/time.h>
33#include <linux/mii.h>
34#include <linux/if.h>
35#include <linux/if_vlan.h>
Michael Chan32e8239c2017-07-24 12:34:21 -040036#include <linux/if_bridge.h>
Rob Swindell5ac67d82016-09-19 03:58:03 -040037#include <linux/rtc.h>
Michael Chanc6d30e82017-02-06 16:55:42 -050038#include <linux/bpf.h>
Michael Chanc0c050c2015-10-22 16:01:17 -040039#include <net/ip.h>
40#include <net/tcp.h>
41#include <net/udp.h>
42#include <net/checksum.h>
43#include <net/ip6_checksum.h>
Alexander Duyckad51b8e2016-06-16 12:21:19 -070044#include <net/udp_tunnel.h>
Michael Chanc0c050c2015-10-22 16:01:17 -040045#include <linux/workqueue.h>
46#include <linux/prefetch.h>
47#include <linux/cache.h>
48#include <linux/log2.h>
49#include <linux/aer.h>
50#include <linux/bitmap.h>
51#include <linux/cpu_rmap.h>
Vasundhara Volam56f0fd82017-08-28 13:40:27 -040052#include <linux/cpumask.h>
Sathya Perla2ae74082017-08-28 13:40:33 -040053#include <net/pkt_cls.h>
Michael Chanc0c050c2015-10-22 16:01:17 -040054
55#include "bnxt_hsi.h"
56#include "bnxt.h"
Michael Chana588e452016-12-07 00:26:21 -050057#include "bnxt_ulp.h"
Michael Chanc0c050c2015-10-22 16:01:17 -040058#include "bnxt_sriov.h"
59#include "bnxt_ethtool.h"
Michael Chan7df4ae92016-12-02 21:17:17 -050060#include "bnxt_dcb.h"
Michael Chanc6d30e82017-02-06 16:55:42 -050061#include "bnxt_xdp.h"
Sathya Perla4ab0c6a2017-07-24 12:34:27 -040062#include "bnxt_vfr.h"
Sathya Perla2ae74082017-08-28 13:40:33 -040063#include "bnxt_tc.h"
Steve Lin3c467bf2017-10-19 10:45:56 -040064#include "bnxt_devlink.h"
Michael Chanc0c050c2015-10-22 16:01:17 -040065
66#define BNXT_TX_TIMEOUT (5 * HZ)
67
68static const char version[] =
69 "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
70
71MODULE_LICENSE("GPL");
72MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
73MODULE_VERSION(DRV_MODULE_VERSION);
74
75#define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
76#define BNXT_RX_DMA_OFFSET NET_SKB_PAD
77#define BNXT_RX_COPY_THRESH 256
78
Michael Chan4419dbe2016-02-10 17:33:49 -050079#define BNXT_TX_PUSH_THRESH 164
Michael Chanc0c050c2015-10-22 16:01:17 -040080
81enum board_idx {
David Christensenfbc9a522015-12-27 18:19:29 -050082 BCM57301,
Michael Chanc0c050c2015-10-22 16:01:17 -040083 BCM57302,
84 BCM57304,
Michael Chan1f681682016-07-25 12:33:37 -040085 BCM57417_NPAR,
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -040086 BCM58700,
Michael Chanb24eb6a2016-06-13 02:25:36 -040087 BCM57311,
88 BCM57312,
David Christensenfbc9a522015-12-27 18:19:29 -050089 BCM57402,
Michael Chanc0c050c2015-10-22 16:01:17 -040090 BCM57404,
91 BCM57406,
Michael Chan1f681682016-07-25 12:33:37 -040092 BCM57402_NPAR,
93 BCM57407,
Michael Chanb24eb6a2016-06-13 02:25:36 -040094 BCM57412,
95 BCM57414,
96 BCM57416,
97 BCM57417,
Michael Chan1f681682016-07-25 12:33:37 -040098 BCM57412_NPAR,
Michael Chan5049e332016-05-15 03:04:50 -040099 BCM57314,
Michael Chan1f681682016-07-25 12:33:37 -0400100 BCM57417_SFP,
101 BCM57416_SFP,
102 BCM57404_NPAR,
103 BCM57406_NPAR,
104 BCM57407_SFP,
Michael Chanadbc8302016-09-19 03:58:01 -0400105 BCM57407_NPAR,
Michael Chan1f681682016-07-25 12:33:37 -0400106 BCM57414_NPAR,
107 BCM57416_NPAR,
Deepak Khungar32b40792017-02-12 19:18:18 -0500108 BCM57452,
109 BCM57454,
Ray Jui4a581392017-08-28 13:40:28 -0400110 BCM58802,
Ray Jui8ed693b2017-10-26 11:51:20 -0400111 BCM58804,
Ray Jui4a581392017-08-28 13:40:28 -0400112 BCM58808,
Michael Chanadbc8302016-09-19 03:58:01 -0400113 NETXTREME_E_VF,
114 NETXTREME_C_VF,
Rob Miller618784e2017-10-26 11:51:21 -0400115 NETXTREME_S_VF,
Michael Chanc0c050c2015-10-22 16:01:17 -0400116};
117
118/* indexed by enum above */
119static const struct {
120 char *name;
121} board_info[] = {
Scott Branden27573a72017-08-28 13:40:29 -0400122 [BCM57301] = { "Broadcom BCM57301 NetXtreme-C 10Gb Ethernet" },
123 [BCM57302] = { "Broadcom BCM57302 NetXtreme-C 10Gb/25Gb Ethernet" },
124 [BCM57304] = { "Broadcom BCM57304 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
125 [BCM57417_NPAR] = { "Broadcom BCM57417 NetXtreme-E Ethernet Partition" },
126 [BCM58700] = { "Broadcom BCM58700 Nitro 1Gb/2.5Gb/10Gb Ethernet" },
127 [BCM57311] = { "Broadcom BCM57311 NetXtreme-C 10Gb Ethernet" },
128 [BCM57312] = { "Broadcom BCM57312 NetXtreme-C 10Gb/25Gb Ethernet" },
129 [BCM57402] = { "Broadcom BCM57402 NetXtreme-E 10Gb Ethernet" },
130 [BCM57404] = { "Broadcom BCM57404 NetXtreme-E 10Gb/25Gb Ethernet" },
131 [BCM57406] = { "Broadcom BCM57406 NetXtreme-E 10GBase-T Ethernet" },
132 [BCM57402_NPAR] = { "Broadcom BCM57402 NetXtreme-E Ethernet Partition" },
133 [BCM57407] = { "Broadcom BCM57407 NetXtreme-E 10GBase-T Ethernet" },
134 [BCM57412] = { "Broadcom BCM57412 NetXtreme-E 10Gb Ethernet" },
135 [BCM57414] = { "Broadcom BCM57414 NetXtreme-E 10Gb/25Gb Ethernet" },
136 [BCM57416] = { "Broadcom BCM57416 NetXtreme-E 10GBase-T Ethernet" },
137 [BCM57417] = { "Broadcom BCM57417 NetXtreme-E 10GBase-T Ethernet" },
138 [BCM57412_NPAR] = { "Broadcom BCM57412 NetXtreme-E Ethernet Partition" },
139 [BCM57314] = { "Broadcom BCM57314 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
140 [BCM57417_SFP] = { "Broadcom BCM57417 NetXtreme-E 10Gb/25Gb Ethernet" },
141 [BCM57416_SFP] = { "Broadcom BCM57416 NetXtreme-E 10Gb Ethernet" },
142 [BCM57404_NPAR] = { "Broadcom BCM57404 NetXtreme-E Ethernet Partition" },
143 [BCM57406_NPAR] = { "Broadcom BCM57406 NetXtreme-E Ethernet Partition" },
144 [BCM57407_SFP] = { "Broadcom BCM57407 NetXtreme-E 25Gb Ethernet" },
145 [BCM57407_NPAR] = { "Broadcom BCM57407 NetXtreme-E Ethernet Partition" },
146 [BCM57414_NPAR] = { "Broadcom BCM57414 NetXtreme-E Ethernet Partition" },
147 [BCM57416_NPAR] = { "Broadcom BCM57416 NetXtreme-E Ethernet Partition" },
148 [BCM57452] = { "Broadcom BCM57452 NetXtreme-E 10Gb/25Gb/40Gb/50Gb Ethernet" },
149 [BCM57454] = { "Broadcom BCM57454 NetXtreme-E 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
150 [BCM58802] = { "Broadcom BCM58802 NetXtreme-S 10Gb/25Gb/40Gb/50Gb Ethernet" },
Ray Jui8ed693b2017-10-26 11:51:20 -0400151 [BCM58804] = { "Broadcom BCM58804 NetXtreme-S 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
Scott Branden27573a72017-08-28 13:40:29 -0400152 [BCM58808] = { "Broadcom BCM58808 NetXtreme-S 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
153 [NETXTREME_E_VF] = { "Broadcom NetXtreme-E Ethernet Virtual Function" },
154 [NETXTREME_C_VF] = { "Broadcom NetXtreme-C Ethernet Virtual Function" },
Rob Miller618784e2017-10-26 11:51:21 -0400155 [NETXTREME_S_VF] = { "Broadcom NetXtreme-S Ethernet Virtual Function" },
Michael Chanc0c050c2015-10-22 16:01:17 -0400156};
157
158static const struct pci_device_id bnxt_pci_tbl[] = {
Ray Jui4a581392017-08-28 13:40:28 -0400159 { PCI_VDEVICE(BROADCOM, 0x1614), .driver_data = BCM57454 },
Michael Chanadbc8302016-09-19 03:58:01 -0400160 { PCI_VDEVICE(BROADCOM, 0x16c0), .driver_data = BCM57417_NPAR },
David Christensenfbc9a522015-12-27 18:19:29 -0500161 { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400162 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
163 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
Michael Chan1f681682016-07-25 12:33:37 -0400164 { PCI_VDEVICE(BROADCOM, 0x16cc), .driver_data = BCM57417_NPAR },
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -0400165 { PCI_VDEVICE(BROADCOM, 0x16cd), .driver_data = BCM58700 },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400166 { PCI_VDEVICE(BROADCOM, 0x16ce), .driver_data = BCM57311 },
167 { PCI_VDEVICE(BROADCOM, 0x16cf), .driver_data = BCM57312 },
David Christensenfbc9a522015-12-27 18:19:29 -0500168 { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400169 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
170 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
Michael Chan1f681682016-07-25 12:33:37 -0400171 { PCI_VDEVICE(BROADCOM, 0x16d4), .driver_data = BCM57402_NPAR },
172 { PCI_VDEVICE(BROADCOM, 0x16d5), .driver_data = BCM57407 },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400173 { PCI_VDEVICE(BROADCOM, 0x16d6), .driver_data = BCM57412 },
174 { PCI_VDEVICE(BROADCOM, 0x16d7), .driver_data = BCM57414 },
175 { PCI_VDEVICE(BROADCOM, 0x16d8), .driver_data = BCM57416 },
176 { PCI_VDEVICE(BROADCOM, 0x16d9), .driver_data = BCM57417 },
Michael Chan1f681682016-07-25 12:33:37 -0400177 { PCI_VDEVICE(BROADCOM, 0x16de), .driver_data = BCM57412_NPAR },
Michael Chan5049e332016-05-15 03:04:50 -0400178 { PCI_VDEVICE(BROADCOM, 0x16df), .driver_data = BCM57314 },
Michael Chan1f681682016-07-25 12:33:37 -0400179 { PCI_VDEVICE(BROADCOM, 0x16e2), .driver_data = BCM57417_SFP },
180 { PCI_VDEVICE(BROADCOM, 0x16e3), .driver_data = BCM57416_SFP },
181 { PCI_VDEVICE(BROADCOM, 0x16e7), .driver_data = BCM57404_NPAR },
182 { PCI_VDEVICE(BROADCOM, 0x16e8), .driver_data = BCM57406_NPAR },
183 { PCI_VDEVICE(BROADCOM, 0x16e9), .driver_data = BCM57407_SFP },
Michael Chanadbc8302016-09-19 03:58:01 -0400184 { PCI_VDEVICE(BROADCOM, 0x16ea), .driver_data = BCM57407_NPAR },
185 { PCI_VDEVICE(BROADCOM, 0x16eb), .driver_data = BCM57412_NPAR },
Michael Chan1f681682016-07-25 12:33:37 -0400186 { PCI_VDEVICE(BROADCOM, 0x16ec), .driver_data = BCM57414_NPAR },
Michael Chanadbc8302016-09-19 03:58:01 -0400187 { PCI_VDEVICE(BROADCOM, 0x16ed), .driver_data = BCM57414_NPAR },
Michael Chan1f681682016-07-25 12:33:37 -0400188 { PCI_VDEVICE(BROADCOM, 0x16ee), .driver_data = BCM57416_NPAR },
Michael Chanadbc8302016-09-19 03:58:01 -0400189 { PCI_VDEVICE(BROADCOM, 0x16ef), .driver_data = BCM57416_NPAR },
Ray Jui4a581392017-08-28 13:40:28 -0400190 { PCI_VDEVICE(BROADCOM, 0x16f0), .driver_data = BCM58808 },
Deepak Khungar32b40792017-02-12 19:18:18 -0500191 { PCI_VDEVICE(BROADCOM, 0x16f1), .driver_data = BCM57452 },
Ray Jui4a581392017-08-28 13:40:28 -0400192 { PCI_VDEVICE(BROADCOM, 0xd802), .driver_data = BCM58802 },
Ray Jui8ed693b2017-10-26 11:51:20 -0400193 { PCI_VDEVICE(BROADCOM, 0xd804), .driver_data = BCM58804 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400194#ifdef CONFIG_BNXT_SRIOV
Deepak Khungarc7ef35e2017-05-29 19:06:05 -0400195 { PCI_VDEVICE(BROADCOM, 0x1606), .driver_data = NETXTREME_E_VF },
196 { PCI_VDEVICE(BROADCOM, 0x1609), .driver_data = NETXTREME_E_VF },
Michael Chanadbc8302016-09-19 03:58:01 -0400197 { PCI_VDEVICE(BROADCOM, 0x16c1), .driver_data = NETXTREME_E_VF },
198 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = NETXTREME_C_VF },
199 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = NETXTREME_E_VF },
200 { PCI_VDEVICE(BROADCOM, 0x16dc), .driver_data = NETXTREME_E_VF },
201 { PCI_VDEVICE(BROADCOM, 0x16e1), .driver_data = NETXTREME_C_VF },
202 { PCI_VDEVICE(BROADCOM, 0x16e5), .driver_data = NETXTREME_C_VF },
Rob Miller618784e2017-10-26 11:51:21 -0400203 { PCI_VDEVICE(BROADCOM, 0xd800), .driver_data = NETXTREME_S_VF },
Michael Chanc0c050c2015-10-22 16:01:17 -0400204#endif
205 { 0 }
206};
207
208MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
209
210static const u16 bnxt_vf_req_snif[] = {
211 HWRM_FUNC_CFG,
212 HWRM_PORT_PHY_QCFG,
213 HWRM_CFA_L2_FILTER_ALLOC,
214};
215
Michael Chan25be8622016-04-05 14:09:00 -0400216static const u16 bnxt_async_events_arr[] = {
Michael Chan87c374d2016-12-02 21:17:16 -0500217 ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
218 ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
219 ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
220 ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE,
221 ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
Michael Chan25be8622016-04-05 14:09:00 -0400222};
223
Michael Chanc213eae2017-10-13 21:09:29 -0400224static struct workqueue_struct *bnxt_pf_wq;
225
Michael Chanc0c050c2015-10-22 16:01:17 -0400226static bool bnxt_vf_pciid(enum board_idx idx)
227{
Rob Miller618784e2017-10-26 11:51:21 -0400228 return (idx == NETXTREME_C_VF || idx == NETXTREME_E_VF ||
229 idx == NETXTREME_S_VF);
Michael Chanc0c050c2015-10-22 16:01:17 -0400230}
231
232#define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
233#define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
234#define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
235
236#define BNXT_CP_DB_REARM(db, raw_cons) \
237 writel(DB_CP_REARM_FLAGS | RING_CMP(raw_cons), db)
238
239#define BNXT_CP_DB(db, raw_cons) \
240 writel(DB_CP_FLAGS | RING_CMP(raw_cons), db)
241
242#define BNXT_CP_DB_IRQ_DIS(db) \
243 writel(DB_CP_IRQ_DIS_FLAGS, db)
244
Michael Chan38413402017-02-06 16:55:43 -0500245const u16 bnxt_lhint_arr[] = {
Michael Chanc0c050c2015-10-22 16:01:17 -0400246 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
247 TX_BD_FLAGS_LHINT_512_TO_1023,
248 TX_BD_FLAGS_LHINT_1024_TO_2047,
249 TX_BD_FLAGS_LHINT_1024_TO_2047,
250 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
251 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
252 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
253 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
254 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
255 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
256 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
257 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
258 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
259 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
260 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
261 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
262 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
263 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
264 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
265};
266
Sathya Perlaee5c7fb2017-07-24 12:34:28 -0400267static u16 bnxt_xmit_get_cfa_action(struct sk_buff *skb)
268{
269 struct metadata_dst *md_dst = skb_metadata_dst(skb);
270
271 if (!md_dst || md_dst->type != METADATA_HW_PORT_MUX)
272 return 0;
273
274 return md_dst->u.port_info.port_id;
275}
276
Michael Chanc0c050c2015-10-22 16:01:17 -0400277static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
278{
279 struct bnxt *bp = netdev_priv(dev);
280 struct tx_bd *txbd;
281 struct tx_bd_ext *txbd1;
282 struct netdev_queue *txq;
283 int i;
284 dma_addr_t mapping;
285 unsigned int length, pad = 0;
286 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
287 u16 prod, last_frag;
288 struct pci_dev *pdev = bp->pdev;
Michael Chanc0c050c2015-10-22 16:01:17 -0400289 struct bnxt_tx_ring_info *txr;
290 struct bnxt_sw_tx_bd *tx_buf;
291
292 i = skb_get_queue_mapping(skb);
293 if (unlikely(i >= bp->tx_nr_rings)) {
294 dev_kfree_skb_any(skb);
295 return NETDEV_TX_OK;
296 }
297
Michael Chanc0c050c2015-10-22 16:01:17 -0400298 txq = netdev_get_tx_queue(dev, i);
Michael Chana960dec2017-02-06 16:55:39 -0500299 txr = &bp->tx_ring[bp->tx_ring_map[i]];
Michael Chanc0c050c2015-10-22 16:01:17 -0400300 prod = txr->tx_prod;
301
302 free_size = bnxt_tx_avail(bp, txr);
303 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
304 netif_tx_stop_queue(txq);
305 return NETDEV_TX_BUSY;
306 }
307
308 length = skb->len;
309 len = skb_headlen(skb);
310 last_frag = skb_shinfo(skb)->nr_frags;
311
312 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
313
314 txbd->tx_bd_opaque = prod;
315
316 tx_buf = &txr->tx_buf_ring[prod];
317 tx_buf->skb = skb;
318 tx_buf->nr_frags = last_frag;
319
320 vlan_tag_flags = 0;
Sathya Perlaee5c7fb2017-07-24 12:34:28 -0400321 cfa_action = bnxt_xmit_get_cfa_action(skb);
Michael Chanc0c050c2015-10-22 16:01:17 -0400322 if (skb_vlan_tag_present(skb)) {
323 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
324 skb_vlan_tag_get(skb);
325 /* Currently supports 8021Q, 8021AD vlan offloads
326 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
327 */
328 if (skb->vlan_proto == htons(ETH_P_8021Q))
329 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
330 }
331
332 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
Michael Chan4419dbe2016-02-10 17:33:49 -0500333 struct tx_push_buffer *tx_push_buf = txr->tx_push;
334 struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
335 struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
336 void *pdata = tx_push_buf->data;
337 u64 *end;
338 int j, push_len;
Michael Chanc0c050c2015-10-22 16:01:17 -0400339
340 /* Set COAL_NOW to be ready quickly for the next push */
341 tx_push->tx_bd_len_flags_type =
342 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
343 TX_BD_TYPE_LONG_TX_BD |
344 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
345 TX_BD_FLAGS_COAL_NOW |
346 TX_BD_FLAGS_PACKET_END |
347 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
348
349 if (skb->ip_summed == CHECKSUM_PARTIAL)
350 tx_push1->tx_bd_hsize_lflags =
351 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
352 else
353 tx_push1->tx_bd_hsize_lflags = 0;
354
355 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
Sathya Perlaee5c7fb2017-07-24 12:34:28 -0400356 tx_push1->tx_bd_cfa_action =
357 cpu_to_le32(cfa_action << TX_BD_CFA_ACTION_SHIFT);
Michael Chanc0c050c2015-10-22 16:01:17 -0400358
Michael Chanfbb0fa82016-02-22 02:10:26 -0500359 end = pdata + length;
360 end = PTR_ALIGN(end, 8) - 1;
Michael Chan4419dbe2016-02-10 17:33:49 -0500361 *end = 0;
362
Michael Chanc0c050c2015-10-22 16:01:17 -0400363 skb_copy_from_linear_data(skb, pdata, len);
364 pdata += len;
365 for (j = 0; j < last_frag; j++) {
366 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
367 void *fptr;
368
369 fptr = skb_frag_address_safe(frag);
370 if (!fptr)
371 goto normal_tx;
372
373 memcpy(pdata, fptr, skb_frag_size(frag));
374 pdata += skb_frag_size(frag);
375 }
376
Michael Chan4419dbe2016-02-10 17:33:49 -0500377 txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
378 txbd->tx_bd_haddr = txr->data_mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400379 prod = NEXT_TX(prod);
380 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
381 memcpy(txbd, tx_push1, sizeof(*txbd));
382 prod = NEXT_TX(prod);
Michael Chan4419dbe2016-02-10 17:33:49 -0500383 tx_push->doorbell =
Michael Chanc0c050c2015-10-22 16:01:17 -0400384 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
385 txr->tx_prod = prod;
386
Michael Chanb9a84602016-06-06 02:37:14 -0400387 tx_buf->is_push = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -0400388 netdev_tx_sent_queue(txq, skb->len);
Michael Chanb9a84602016-06-06 02:37:14 -0400389 wmb(); /* Sync is_push and byte queue before pushing data */
Michael Chanc0c050c2015-10-22 16:01:17 -0400390
Michael Chan4419dbe2016-02-10 17:33:49 -0500391 push_len = (length + sizeof(*tx_push) + 7) / 8;
392 if (push_len > 16) {
393 __iowrite64_copy(txr->tx_doorbell, tx_push_buf, 16);
Michael Chan9d137442016-09-05 01:57:35 -0400394 __iowrite32_copy(txr->tx_doorbell + 4, tx_push_buf + 1,
395 (push_len - 16) << 1);
Michael Chan4419dbe2016-02-10 17:33:49 -0500396 } else {
397 __iowrite64_copy(txr->tx_doorbell, tx_push_buf,
398 push_len);
399 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400400
Michael Chanc0c050c2015-10-22 16:01:17 -0400401 goto tx_done;
402 }
403
404normal_tx:
405 if (length < BNXT_MIN_PKT_SIZE) {
406 pad = BNXT_MIN_PKT_SIZE - length;
407 if (skb_pad(skb, pad)) {
408 /* SKB already freed. */
409 tx_buf->skb = NULL;
410 return NETDEV_TX_OK;
411 }
412 length = BNXT_MIN_PKT_SIZE;
413 }
414
415 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
416
417 if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
418 dev_kfree_skb_any(skb);
419 tx_buf->skb = NULL;
420 return NETDEV_TX_OK;
421 }
422
423 dma_unmap_addr_set(tx_buf, mapping, mapping);
424 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
425 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
426
427 txbd->tx_bd_haddr = cpu_to_le64(mapping);
428
429 prod = NEXT_TX(prod);
430 txbd1 = (struct tx_bd_ext *)
431 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
432
433 txbd1->tx_bd_hsize_lflags = 0;
434 if (skb_is_gso(skb)) {
435 u32 hdr_len;
436
437 if (skb->encapsulation)
438 hdr_len = skb_inner_network_offset(skb) +
439 skb_inner_network_header_len(skb) +
440 inner_tcp_hdrlen(skb);
441 else
442 hdr_len = skb_transport_offset(skb) +
443 tcp_hdrlen(skb);
444
445 txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
446 TX_BD_FLAGS_T_IPID |
447 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
448 length = skb_shinfo(skb)->gso_size;
449 txbd1->tx_bd_mss = cpu_to_le32(length);
450 length += hdr_len;
451 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
452 txbd1->tx_bd_hsize_lflags =
453 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
454 txbd1->tx_bd_mss = 0;
455 }
456
457 length >>= 9;
458 flags |= bnxt_lhint_arr[length];
459 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
460
461 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
Sathya Perlaee5c7fb2017-07-24 12:34:28 -0400462 txbd1->tx_bd_cfa_action =
463 cpu_to_le32(cfa_action << TX_BD_CFA_ACTION_SHIFT);
Michael Chanc0c050c2015-10-22 16:01:17 -0400464 for (i = 0; i < last_frag; i++) {
465 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
466
467 prod = NEXT_TX(prod);
468 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
469
470 len = skb_frag_size(frag);
471 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
472 DMA_TO_DEVICE);
473
474 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
475 goto tx_dma_error;
476
477 tx_buf = &txr->tx_buf_ring[prod];
478 dma_unmap_addr_set(tx_buf, mapping, mapping);
479
480 txbd->tx_bd_haddr = cpu_to_le64(mapping);
481
482 flags = len << TX_BD_LEN_SHIFT;
483 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
484 }
485
486 flags &= ~TX_BD_LEN;
487 txbd->tx_bd_len_flags_type =
488 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
489 TX_BD_FLAGS_PACKET_END);
490
491 netdev_tx_sent_queue(txq, skb->len);
492
493 /* Sync BD data before updating doorbell */
494 wmb();
495
496 prod = NEXT_TX(prod);
497 txr->tx_prod = prod;
498
Michael Chanffe40642017-05-30 20:03:00 -0400499 if (!skb->xmit_more || netif_xmit_stopped(txq))
Michael Chan4d172f22017-05-29 19:06:09 -0400500 bnxt_db_write(bp, txr->tx_doorbell, DB_KEY_TX | prod);
Michael Chanc0c050c2015-10-22 16:01:17 -0400501
502tx_done:
503
504 mmiowb();
505
506 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
Michael Chan4d172f22017-05-29 19:06:09 -0400507 if (skb->xmit_more && !tx_buf->is_push)
508 bnxt_db_write(bp, txr->tx_doorbell, DB_KEY_TX | prod);
509
Michael Chanc0c050c2015-10-22 16:01:17 -0400510 netif_tx_stop_queue(txq);
511
512 /* netif_tx_stop_queue() must be done before checking
513 * tx index in bnxt_tx_avail() below, because in
514 * bnxt_tx_int(), we update tx index before checking for
515 * netif_tx_queue_stopped().
516 */
517 smp_mb();
518 if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
519 netif_tx_wake_queue(txq);
520 }
521 return NETDEV_TX_OK;
522
523tx_dma_error:
524 last_frag = i;
525
526 /* start back at beginning and unmap skb */
527 prod = txr->tx_prod;
528 tx_buf = &txr->tx_buf_ring[prod];
529 tx_buf->skb = NULL;
530 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
531 skb_headlen(skb), PCI_DMA_TODEVICE);
532 prod = NEXT_TX(prod);
533
534 /* unmap remaining mapped pages */
535 for (i = 0; i < last_frag; i++) {
536 prod = NEXT_TX(prod);
537 tx_buf = &txr->tx_buf_ring[prod];
538 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
539 skb_frag_size(&skb_shinfo(skb)->frags[i]),
540 PCI_DMA_TODEVICE);
541 }
542
543 dev_kfree_skb_any(skb);
544 return NETDEV_TX_OK;
545}
546
547static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
548{
Michael Chanb6ab4b02016-01-02 23:44:59 -0500549 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chana960dec2017-02-06 16:55:39 -0500550 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, txr->txq_index);
Michael Chanc0c050c2015-10-22 16:01:17 -0400551 u16 cons = txr->tx_cons;
552 struct pci_dev *pdev = bp->pdev;
553 int i;
554 unsigned int tx_bytes = 0;
555
556 for (i = 0; i < nr_pkts; i++) {
557 struct bnxt_sw_tx_bd *tx_buf;
558 struct sk_buff *skb;
559 int j, last;
560
561 tx_buf = &txr->tx_buf_ring[cons];
562 cons = NEXT_TX(cons);
563 skb = tx_buf->skb;
564 tx_buf->skb = NULL;
565
566 if (tx_buf->is_push) {
567 tx_buf->is_push = 0;
568 goto next_tx_int;
569 }
570
571 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
572 skb_headlen(skb), PCI_DMA_TODEVICE);
573 last = tx_buf->nr_frags;
574
575 for (j = 0; j < last; j++) {
576 cons = NEXT_TX(cons);
577 tx_buf = &txr->tx_buf_ring[cons];
578 dma_unmap_page(
579 &pdev->dev,
580 dma_unmap_addr(tx_buf, mapping),
581 skb_frag_size(&skb_shinfo(skb)->frags[j]),
582 PCI_DMA_TODEVICE);
583 }
584
585next_tx_int:
586 cons = NEXT_TX(cons);
587
588 tx_bytes += skb->len;
589 dev_kfree_skb_any(skb);
590 }
591
592 netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
593 txr->tx_cons = cons;
594
595 /* Need to make the tx_cons update visible to bnxt_start_xmit()
596 * before checking for netif_tx_queue_stopped(). Without the
597 * memory barrier, there is a small possibility that bnxt_start_xmit()
598 * will miss it and cause the queue to be stopped forever.
599 */
600 smp_mb();
601
602 if (unlikely(netif_tx_queue_stopped(txq)) &&
603 (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
604 __netif_tx_lock(txq, smp_processor_id());
605 if (netif_tx_queue_stopped(txq) &&
606 bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
607 txr->dev_state != BNXT_DEV_STATE_CLOSING)
608 netif_tx_wake_queue(txq);
609 __netif_tx_unlock(txq);
610 }
611}
612
Michael Chanc61fb992017-02-06 16:55:36 -0500613static struct page *__bnxt_alloc_rx_page(struct bnxt *bp, dma_addr_t *mapping,
614 gfp_t gfp)
615{
616 struct device *dev = &bp->pdev->dev;
617 struct page *page;
618
619 page = alloc_page(gfp);
620 if (!page)
621 return NULL;
622
Shannon Nelsonc519fe92017-05-09 18:30:12 -0700623 *mapping = dma_map_page_attrs(dev, page, 0, PAGE_SIZE, bp->rx_dir,
624 DMA_ATTR_WEAK_ORDERING);
Michael Chanc61fb992017-02-06 16:55:36 -0500625 if (dma_mapping_error(dev, *mapping)) {
626 __free_page(page);
627 return NULL;
628 }
629 *mapping += bp->rx_dma_offset;
630 return page;
631}
632
Michael Chanc0c050c2015-10-22 16:01:17 -0400633static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
634 gfp_t gfp)
635{
636 u8 *data;
637 struct pci_dev *pdev = bp->pdev;
638
639 data = kmalloc(bp->rx_buf_size, gfp);
640 if (!data)
641 return NULL;
642
Shannon Nelsonc519fe92017-05-09 18:30:12 -0700643 *mapping = dma_map_single_attrs(&pdev->dev, data + bp->rx_dma_offset,
644 bp->rx_buf_use_size, bp->rx_dir,
645 DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -0400646
647 if (dma_mapping_error(&pdev->dev, *mapping)) {
648 kfree(data);
649 data = NULL;
650 }
651 return data;
652}
653
Michael Chan38413402017-02-06 16:55:43 -0500654int bnxt_alloc_rx_data(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
655 u16 prod, gfp_t gfp)
Michael Chanc0c050c2015-10-22 16:01:17 -0400656{
657 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
658 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanc0c050c2015-10-22 16:01:17 -0400659 dma_addr_t mapping;
660
Michael Chanc61fb992017-02-06 16:55:36 -0500661 if (BNXT_RX_PAGE_MODE(bp)) {
662 struct page *page = __bnxt_alloc_rx_page(bp, &mapping, gfp);
Michael Chanc0c050c2015-10-22 16:01:17 -0400663
Michael Chanc61fb992017-02-06 16:55:36 -0500664 if (!page)
665 return -ENOMEM;
666
667 rx_buf->data = page;
668 rx_buf->data_ptr = page_address(page) + bp->rx_offset;
669 } else {
670 u8 *data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
671
672 if (!data)
673 return -ENOMEM;
674
675 rx_buf->data = data;
676 rx_buf->data_ptr = data + bp->rx_offset;
677 }
Michael Chan11cd1192017-02-06 16:55:33 -0500678 rx_buf->mapping = mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400679
680 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -0400681 return 0;
682}
683
Michael Chanc6d30e82017-02-06 16:55:42 -0500684void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons, void *data)
Michael Chanc0c050c2015-10-22 16:01:17 -0400685{
686 u16 prod = rxr->rx_prod;
687 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
688 struct rx_bd *cons_bd, *prod_bd;
689
690 prod_rx_buf = &rxr->rx_buf_ring[prod];
691 cons_rx_buf = &rxr->rx_buf_ring[cons];
692
693 prod_rx_buf->data = data;
Michael Chan6bb19472017-02-06 16:55:32 -0500694 prod_rx_buf->data_ptr = cons_rx_buf->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -0400695
Michael Chan11cd1192017-02-06 16:55:33 -0500696 prod_rx_buf->mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400697
698 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
699 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
700
701 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
702}
703
704static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
705{
706 u16 next, max = rxr->rx_agg_bmap_size;
707
708 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
709 if (next >= max)
710 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
711 return next;
712}
713
714static inline int bnxt_alloc_rx_page(struct bnxt *bp,
715 struct bnxt_rx_ring_info *rxr,
716 u16 prod, gfp_t gfp)
717{
718 struct rx_bd *rxbd =
719 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
720 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
721 struct pci_dev *pdev = bp->pdev;
722 struct page *page;
723 dma_addr_t mapping;
724 u16 sw_prod = rxr->rx_sw_agg_prod;
Michael Chan89d0a062016-04-25 02:30:51 -0400725 unsigned int offset = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -0400726
Michael Chan89d0a062016-04-25 02:30:51 -0400727 if (PAGE_SIZE > BNXT_RX_PAGE_SIZE) {
728 page = rxr->rx_page;
729 if (!page) {
730 page = alloc_page(gfp);
731 if (!page)
732 return -ENOMEM;
733 rxr->rx_page = page;
734 rxr->rx_page_offset = 0;
735 }
736 offset = rxr->rx_page_offset;
737 rxr->rx_page_offset += BNXT_RX_PAGE_SIZE;
738 if (rxr->rx_page_offset == PAGE_SIZE)
739 rxr->rx_page = NULL;
740 else
741 get_page(page);
742 } else {
743 page = alloc_page(gfp);
744 if (!page)
745 return -ENOMEM;
746 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400747
Shannon Nelsonc519fe92017-05-09 18:30:12 -0700748 mapping = dma_map_page_attrs(&pdev->dev, page, offset,
749 BNXT_RX_PAGE_SIZE, PCI_DMA_FROMDEVICE,
750 DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -0400751 if (dma_mapping_error(&pdev->dev, mapping)) {
752 __free_page(page);
753 return -EIO;
754 }
755
756 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
757 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
758
759 __set_bit(sw_prod, rxr->rx_agg_bmap);
760 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
761 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
762
763 rx_agg_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400764 rx_agg_buf->offset = offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400765 rx_agg_buf->mapping = mapping;
766 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
767 rxbd->rx_bd_opaque = sw_prod;
768 return 0;
769}
770
771static void bnxt_reuse_rx_agg_bufs(struct bnxt_napi *bnapi, u16 cp_cons,
772 u32 agg_bufs)
773{
774 struct bnxt *bp = bnapi->bp;
775 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500776 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400777 u16 prod = rxr->rx_agg_prod;
778 u16 sw_prod = rxr->rx_sw_agg_prod;
779 u32 i;
780
781 for (i = 0; i < agg_bufs; i++) {
782 u16 cons;
783 struct rx_agg_cmp *agg;
784 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
785 struct rx_bd *prod_bd;
786 struct page *page;
787
788 agg = (struct rx_agg_cmp *)
789 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
790 cons = agg->rx_agg_cmp_opaque;
791 __clear_bit(cons, rxr->rx_agg_bmap);
792
793 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
794 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
795
796 __set_bit(sw_prod, rxr->rx_agg_bmap);
797 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
798 cons_rx_buf = &rxr->rx_agg_ring[cons];
799
800 /* It is possible for sw_prod to be equal to cons, so
801 * set cons_rx_buf->page to NULL first.
802 */
803 page = cons_rx_buf->page;
804 cons_rx_buf->page = NULL;
805 prod_rx_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400806 prod_rx_buf->offset = cons_rx_buf->offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400807
808 prod_rx_buf->mapping = cons_rx_buf->mapping;
809
810 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
811
812 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
813 prod_bd->rx_bd_opaque = sw_prod;
814
815 prod = NEXT_RX_AGG(prod);
816 sw_prod = NEXT_RX_AGG(sw_prod);
817 cp_cons = NEXT_CMP(cp_cons);
818 }
819 rxr->rx_agg_prod = prod;
820 rxr->rx_sw_agg_prod = sw_prod;
821}
822
Michael Chanc61fb992017-02-06 16:55:36 -0500823static struct sk_buff *bnxt_rx_page_skb(struct bnxt *bp,
824 struct bnxt_rx_ring_info *rxr,
825 u16 cons, void *data, u8 *data_ptr,
826 dma_addr_t dma_addr,
827 unsigned int offset_and_len)
828{
829 unsigned int payload = offset_and_len >> 16;
830 unsigned int len = offset_and_len & 0xffff;
831 struct skb_frag_struct *frag;
832 struct page *page = data;
833 u16 prod = rxr->rx_prod;
834 struct sk_buff *skb;
835 int off, err;
836
837 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
838 if (unlikely(err)) {
839 bnxt_reuse_rx_data(rxr, cons, data);
840 return NULL;
841 }
842 dma_addr -= bp->rx_dma_offset;
Shannon Nelsonc519fe92017-05-09 18:30:12 -0700843 dma_unmap_page_attrs(&bp->pdev->dev, dma_addr, PAGE_SIZE, bp->rx_dir,
844 DMA_ATTR_WEAK_ORDERING);
Michael Chanc61fb992017-02-06 16:55:36 -0500845
846 if (unlikely(!payload))
847 payload = eth_get_headlen(data_ptr, len);
848
849 skb = napi_alloc_skb(&rxr->bnapi->napi, payload);
850 if (!skb) {
851 __free_page(page);
852 return NULL;
853 }
854
855 off = (void *)data_ptr - page_address(page);
856 skb_add_rx_frag(skb, 0, page, off, len, PAGE_SIZE);
857 memcpy(skb->data - NET_IP_ALIGN, data_ptr - NET_IP_ALIGN,
858 payload + NET_IP_ALIGN);
859
860 frag = &skb_shinfo(skb)->frags[0];
861 skb_frag_size_sub(frag, payload);
862 frag->page_offset += payload;
863 skb->data_len -= payload;
864 skb->tail += payload;
865
866 return skb;
867}
868
Michael Chanc0c050c2015-10-22 16:01:17 -0400869static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
870 struct bnxt_rx_ring_info *rxr, u16 cons,
Michael Chan6bb19472017-02-06 16:55:32 -0500871 void *data, u8 *data_ptr,
872 dma_addr_t dma_addr,
873 unsigned int offset_and_len)
Michael Chanc0c050c2015-10-22 16:01:17 -0400874{
Michael Chan6bb19472017-02-06 16:55:32 -0500875 u16 prod = rxr->rx_prod;
Michael Chanc0c050c2015-10-22 16:01:17 -0400876 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -0500877 int err;
Michael Chanc0c050c2015-10-22 16:01:17 -0400878
879 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
880 if (unlikely(err)) {
881 bnxt_reuse_rx_data(rxr, cons, data);
882 return NULL;
883 }
884
885 skb = build_skb(data, 0);
Shannon Nelsonc519fe92017-05-09 18:30:12 -0700886 dma_unmap_single_attrs(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
887 bp->rx_dir, DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -0400888 if (!skb) {
889 kfree(data);
890 return NULL;
891 }
892
Michael Chanb3dba772017-02-06 16:55:35 -0500893 skb_reserve(skb, bp->rx_offset);
Michael Chan6bb19472017-02-06 16:55:32 -0500894 skb_put(skb, offset_and_len & 0xffff);
Michael Chanc0c050c2015-10-22 16:01:17 -0400895 return skb;
896}
897
898static struct sk_buff *bnxt_rx_pages(struct bnxt *bp, struct bnxt_napi *bnapi,
899 struct sk_buff *skb, u16 cp_cons,
900 u32 agg_bufs)
901{
902 struct pci_dev *pdev = bp->pdev;
903 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500904 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400905 u16 prod = rxr->rx_agg_prod;
906 u32 i;
907
908 for (i = 0; i < agg_bufs; i++) {
909 u16 cons, frag_len;
910 struct rx_agg_cmp *agg;
911 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
912 struct page *page;
913 dma_addr_t mapping;
914
915 agg = (struct rx_agg_cmp *)
916 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
917 cons = agg->rx_agg_cmp_opaque;
918 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
919 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
920
921 cons_rx_buf = &rxr->rx_agg_ring[cons];
Michael Chan89d0a062016-04-25 02:30:51 -0400922 skb_fill_page_desc(skb, i, cons_rx_buf->page,
923 cons_rx_buf->offset, frag_len);
Michael Chanc0c050c2015-10-22 16:01:17 -0400924 __clear_bit(cons, rxr->rx_agg_bmap);
925
926 /* It is possible for bnxt_alloc_rx_page() to allocate
927 * a sw_prod index that equals the cons index, so we
928 * need to clear the cons entry now.
929 */
Michael Chan11cd1192017-02-06 16:55:33 -0500930 mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400931 page = cons_rx_buf->page;
932 cons_rx_buf->page = NULL;
933
934 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
935 struct skb_shared_info *shinfo;
936 unsigned int nr_frags;
937
938 shinfo = skb_shinfo(skb);
939 nr_frags = --shinfo->nr_frags;
940 __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
941
942 dev_kfree_skb(skb);
943
944 cons_rx_buf->page = page;
945
946 /* Update prod since possibly some pages have been
947 * allocated already.
948 */
949 rxr->rx_agg_prod = prod;
950 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs - i);
951 return NULL;
952 }
953
Shannon Nelsonc519fe92017-05-09 18:30:12 -0700954 dma_unmap_page_attrs(&pdev->dev, mapping, BNXT_RX_PAGE_SIZE,
955 PCI_DMA_FROMDEVICE,
956 DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -0400957
958 skb->data_len += frag_len;
959 skb->len += frag_len;
960 skb->truesize += PAGE_SIZE;
961
962 prod = NEXT_RX_AGG(prod);
963 cp_cons = NEXT_CMP(cp_cons);
964 }
965 rxr->rx_agg_prod = prod;
966 return skb;
967}
968
969static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
970 u8 agg_bufs, u32 *raw_cons)
971{
972 u16 last;
973 struct rx_agg_cmp *agg;
974
975 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
976 last = RING_CMP(*raw_cons);
977 agg = (struct rx_agg_cmp *)
978 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
979 return RX_AGG_CMP_VALID(agg, *raw_cons);
980}
981
982static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
983 unsigned int len,
984 dma_addr_t mapping)
985{
986 struct bnxt *bp = bnapi->bp;
987 struct pci_dev *pdev = bp->pdev;
988 struct sk_buff *skb;
989
990 skb = napi_alloc_skb(&bnapi->napi, len);
991 if (!skb)
992 return NULL;
993
Michael Chan745fc052017-02-06 16:55:34 -0500994 dma_sync_single_for_cpu(&pdev->dev, mapping, bp->rx_copy_thresh,
995 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -0400996
Michael Chan6bb19472017-02-06 16:55:32 -0500997 memcpy(skb->data - NET_IP_ALIGN, data - NET_IP_ALIGN,
998 len + NET_IP_ALIGN);
Michael Chanc0c050c2015-10-22 16:01:17 -0400999
Michael Chan745fc052017-02-06 16:55:34 -05001000 dma_sync_single_for_device(&pdev->dev, mapping, bp->rx_copy_thresh,
1001 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -04001002
1003 skb_put(skb, len);
1004 return skb;
1005}
1006
Michael Chanfa7e2812016-05-10 19:18:00 -04001007static int bnxt_discard_rx(struct bnxt *bp, struct bnxt_napi *bnapi,
1008 u32 *raw_cons, void *cmp)
1009{
1010 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1011 struct rx_cmp *rxcmp = cmp;
1012 u32 tmp_raw_cons = *raw_cons;
1013 u8 cmp_type, agg_bufs = 0;
1014
1015 cmp_type = RX_CMP_TYPE(rxcmp);
1016
1017 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
1018 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) &
1019 RX_CMP_AGG_BUFS) >>
1020 RX_CMP_AGG_BUFS_SHIFT;
1021 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1022 struct rx_tpa_end_cmp *tpa_end = cmp;
1023
1024 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1025 RX_TPA_END_CMP_AGG_BUFS) >>
1026 RX_TPA_END_CMP_AGG_BUFS_SHIFT;
1027 }
1028
1029 if (agg_bufs) {
1030 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1031 return -EBUSY;
1032 }
1033 *raw_cons = tmp_raw_cons;
1034 return 0;
1035}
1036
Michael Chanc213eae2017-10-13 21:09:29 -04001037static void bnxt_queue_sp_work(struct bnxt *bp)
1038{
1039 if (BNXT_PF(bp))
1040 queue_work(bnxt_pf_wq, &bp->sp_task);
1041 else
1042 schedule_work(&bp->sp_task);
1043}
1044
1045static void bnxt_cancel_sp_work(struct bnxt *bp)
1046{
1047 if (BNXT_PF(bp))
1048 flush_workqueue(bnxt_pf_wq);
1049 else
1050 cancel_work_sync(&bp->sp_task);
1051}
1052
Michael Chanfa7e2812016-05-10 19:18:00 -04001053static void bnxt_sched_reset(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
1054{
1055 if (!rxr->bnapi->in_reset) {
1056 rxr->bnapi->in_reset = true;
1057 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04001058 bnxt_queue_sp_work(bp);
Michael Chanfa7e2812016-05-10 19:18:00 -04001059 }
1060 rxr->rx_next_cons = 0xffff;
1061}
1062
Michael Chanc0c050c2015-10-22 16:01:17 -04001063static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
1064 struct rx_tpa_start_cmp *tpa_start,
1065 struct rx_tpa_start_cmp_ext *tpa_start1)
1066{
1067 u8 agg_id = TPA_START_AGG_ID(tpa_start);
1068 u16 cons, prod;
1069 struct bnxt_tpa_info *tpa_info;
1070 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
1071 struct rx_bd *prod_bd;
1072 dma_addr_t mapping;
1073
1074 cons = tpa_start->rx_tpa_start_cmp_opaque;
1075 prod = rxr->rx_prod;
1076 cons_rx_buf = &rxr->rx_buf_ring[cons];
1077 prod_rx_buf = &rxr->rx_buf_ring[prod];
1078 tpa_info = &rxr->rx_tpa[agg_id];
1079
Michael Chanfa7e2812016-05-10 19:18:00 -04001080 if (unlikely(cons != rxr->rx_next_cons)) {
1081 bnxt_sched_reset(bp, rxr);
1082 return;
1083 }
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001084 /* Store cfa_code in tpa_info to use in tpa_end
1085 * completion processing.
1086 */
1087 tpa_info->cfa_code = TPA_START_CFA_CODE(tpa_start1);
Michael Chanc0c050c2015-10-22 16:01:17 -04001088 prod_rx_buf->data = tpa_info->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001089 prod_rx_buf->data_ptr = tpa_info->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -04001090
1091 mapping = tpa_info->mapping;
Michael Chan11cd1192017-02-06 16:55:33 -05001092 prod_rx_buf->mapping = mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001093
1094 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
1095
1096 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
1097
1098 tpa_info->data = cons_rx_buf->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001099 tpa_info->data_ptr = cons_rx_buf->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -04001100 cons_rx_buf->data = NULL;
Michael Chan11cd1192017-02-06 16:55:33 -05001101 tpa_info->mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001102
1103 tpa_info->len =
1104 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
1105 RX_TPA_START_CMP_LEN_SHIFT;
1106 if (likely(TPA_START_HASH_VALID(tpa_start))) {
1107 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
1108
1109 tpa_info->hash_type = PKT_HASH_TYPE_L4;
1110 tpa_info->gso_type = SKB_GSO_TCPV4;
1111 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1112 if (hash_type == 3)
1113 tpa_info->gso_type = SKB_GSO_TCPV6;
1114 tpa_info->rss_hash =
1115 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
1116 } else {
1117 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
1118 tpa_info->gso_type = 0;
1119 if (netif_msg_rx_err(bp))
1120 netdev_warn(bp->dev, "TPA packet without valid hash\n");
1121 }
1122 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
1123 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
Michael Chan94758f82016-06-13 02:25:35 -04001124 tpa_info->hdr_info = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_hdr_info);
Michael Chanc0c050c2015-10-22 16:01:17 -04001125
1126 rxr->rx_prod = NEXT_RX(prod);
1127 cons = NEXT_RX(cons);
Michael Chan376a5b82016-05-10 19:17:59 -04001128 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001129 cons_rx_buf = &rxr->rx_buf_ring[cons];
1130
1131 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
1132 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
1133 cons_rx_buf->data = NULL;
1134}
1135
1136static void bnxt_abort_tpa(struct bnxt *bp, struct bnxt_napi *bnapi,
1137 u16 cp_cons, u32 agg_bufs)
1138{
1139 if (agg_bufs)
1140 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1141}
1142
Michael Chan94758f82016-06-13 02:25:35 -04001143static struct sk_buff *bnxt_gro_func_5731x(struct bnxt_tpa_info *tpa_info,
1144 int payload_off, int tcp_ts,
1145 struct sk_buff *skb)
1146{
1147#ifdef CONFIG_INET
1148 struct tcphdr *th;
1149 int len, nw_off;
1150 u16 outer_ip_off, inner_ip_off, inner_mac_off;
1151 u32 hdr_info = tpa_info->hdr_info;
1152 bool loopback = false;
1153
1154 inner_ip_off = BNXT_TPA_INNER_L3_OFF(hdr_info);
1155 inner_mac_off = BNXT_TPA_INNER_L2_OFF(hdr_info);
1156 outer_ip_off = BNXT_TPA_OUTER_L3_OFF(hdr_info);
1157
1158 /* If the packet is an internal loopback packet, the offsets will
1159 * have an extra 4 bytes.
1160 */
1161 if (inner_mac_off == 4) {
1162 loopback = true;
1163 } else if (inner_mac_off > 4) {
1164 __be16 proto = *((__be16 *)(skb->data + inner_ip_off -
1165 ETH_HLEN - 2));
1166
1167 /* We only support inner iPv4/ipv6. If we don't see the
1168 * correct protocol ID, it must be a loopback packet where
1169 * the offsets are off by 4.
1170 */
Dan Carpenter09a76362016-07-07 11:23:09 +03001171 if (proto != htons(ETH_P_IP) && proto != htons(ETH_P_IPV6))
Michael Chan94758f82016-06-13 02:25:35 -04001172 loopback = true;
1173 }
1174 if (loopback) {
1175 /* internal loopback packet, subtract all offsets by 4 */
1176 inner_ip_off -= 4;
1177 inner_mac_off -= 4;
1178 outer_ip_off -= 4;
1179 }
1180
1181 nw_off = inner_ip_off - ETH_HLEN;
1182 skb_set_network_header(skb, nw_off);
1183 if (tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_IP_TYPE) {
1184 struct ipv6hdr *iph = ipv6_hdr(skb);
1185
1186 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1187 len = skb->len - skb_transport_offset(skb);
1188 th = tcp_hdr(skb);
1189 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1190 } else {
1191 struct iphdr *iph = ip_hdr(skb);
1192
1193 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1194 len = skb->len - skb_transport_offset(skb);
1195 th = tcp_hdr(skb);
1196 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1197 }
1198
1199 if (inner_mac_off) { /* tunnel */
1200 struct udphdr *uh = NULL;
1201 __be16 proto = *((__be16 *)(skb->data + outer_ip_off -
1202 ETH_HLEN - 2));
1203
1204 if (proto == htons(ETH_P_IP)) {
1205 struct iphdr *iph = (struct iphdr *)skb->data;
1206
1207 if (iph->protocol == IPPROTO_UDP)
1208 uh = (struct udphdr *)(iph + 1);
1209 } else {
1210 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1211
1212 if (iph->nexthdr == IPPROTO_UDP)
1213 uh = (struct udphdr *)(iph + 1);
1214 }
1215 if (uh) {
1216 if (uh->check)
1217 skb_shinfo(skb)->gso_type |=
1218 SKB_GSO_UDP_TUNNEL_CSUM;
1219 else
1220 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1221 }
1222 }
1223#endif
1224 return skb;
1225}
1226
Michael Chanc0c050c2015-10-22 16:01:17 -04001227#define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
1228#define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
1229
Michael Chan309369c2016-06-13 02:25:34 -04001230static struct sk_buff *bnxt_gro_func_5730x(struct bnxt_tpa_info *tpa_info,
1231 int payload_off, int tcp_ts,
Michael Chanc0c050c2015-10-22 16:01:17 -04001232 struct sk_buff *skb)
1233{
Michael Chand1611c32015-10-25 22:27:57 -04001234#ifdef CONFIG_INET
Michael Chanc0c050c2015-10-22 16:01:17 -04001235 struct tcphdr *th;
Michael Chan719ca812017-01-17 22:07:19 -05001236 int len, nw_off, tcp_opt_len = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04001237
Michael Chan309369c2016-06-13 02:25:34 -04001238 if (tcp_ts)
Michael Chanc0c050c2015-10-22 16:01:17 -04001239 tcp_opt_len = 12;
1240
Michael Chanc0c050c2015-10-22 16:01:17 -04001241 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
1242 struct iphdr *iph;
1243
1244 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
1245 ETH_HLEN;
1246 skb_set_network_header(skb, nw_off);
1247 iph = ip_hdr(skb);
1248 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1249 len = skb->len - skb_transport_offset(skb);
1250 th = tcp_hdr(skb);
1251 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1252 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
1253 struct ipv6hdr *iph;
1254
1255 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
1256 ETH_HLEN;
1257 skb_set_network_header(skb, nw_off);
1258 iph = ipv6_hdr(skb);
1259 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1260 len = skb->len - skb_transport_offset(skb);
1261 th = tcp_hdr(skb);
1262 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1263 } else {
1264 dev_kfree_skb_any(skb);
1265 return NULL;
1266 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001267
1268 if (nw_off) { /* tunnel */
1269 struct udphdr *uh = NULL;
1270
1271 if (skb->protocol == htons(ETH_P_IP)) {
1272 struct iphdr *iph = (struct iphdr *)skb->data;
1273
1274 if (iph->protocol == IPPROTO_UDP)
1275 uh = (struct udphdr *)(iph + 1);
1276 } else {
1277 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1278
1279 if (iph->nexthdr == IPPROTO_UDP)
1280 uh = (struct udphdr *)(iph + 1);
1281 }
1282 if (uh) {
1283 if (uh->check)
1284 skb_shinfo(skb)->gso_type |=
1285 SKB_GSO_UDP_TUNNEL_CSUM;
1286 else
1287 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1288 }
1289 }
1290#endif
1291 return skb;
1292}
1293
Michael Chan309369c2016-06-13 02:25:34 -04001294static inline struct sk_buff *bnxt_gro_skb(struct bnxt *bp,
1295 struct bnxt_tpa_info *tpa_info,
1296 struct rx_tpa_end_cmp *tpa_end,
1297 struct rx_tpa_end_cmp_ext *tpa_end1,
1298 struct sk_buff *skb)
1299{
1300#ifdef CONFIG_INET
1301 int payload_off;
1302 u16 segs;
1303
1304 segs = TPA_END_TPA_SEGS(tpa_end);
1305 if (segs == 1)
1306 return skb;
1307
1308 NAPI_GRO_CB(skb)->count = segs;
1309 skb_shinfo(skb)->gso_size =
1310 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
1311 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
1312 payload_off = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1313 RX_TPA_END_CMP_PAYLOAD_OFFSET) >>
1314 RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT;
1315 skb = bp->gro_func(tpa_info, payload_off, TPA_END_GRO_TS(tpa_end), skb);
Michael Chan59109062016-12-29 12:13:35 -05001316 if (likely(skb))
1317 tcp_gro_complete(skb);
Michael Chan309369c2016-06-13 02:25:34 -04001318#endif
1319 return skb;
1320}
1321
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001322/* Given the cfa_code of a received packet determine which
1323 * netdev (vf-rep or PF) the packet is destined to.
1324 */
1325static struct net_device *bnxt_get_pkt_dev(struct bnxt *bp, u16 cfa_code)
1326{
1327 struct net_device *dev = bnxt_get_vf_rep(bp, cfa_code);
1328
1329 /* if vf-rep dev is NULL, the must belongs to the PF */
1330 return dev ? dev : bp->dev;
1331}
1332
Michael Chanc0c050c2015-10-22 16:01:17 -04001333static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
1334 struct bnxt_napi *bnapi,
1335 u32 *raw_cons,
1336 struct rx_tpa_end_cmp *tpa_end,
1337 struct rx_tpa_end_cmp_ext *tpa_end1,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001338 u8 *event)
Michael Chanc0c050c2015-10-22 16:01:17 -04001339{
1340 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001341 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001342 u8 agg_id = TPA_END_AGG_ID(tpa_end);
Michael Chan6bb19472017-02-06 16:55:32 -05001343 u8 *data_ptr, agg_bufs;
Michael Chanc0c050c2015-10-22 16:01:17 -04001344 u16 cp_cons = RING_CMP(*raw_cons);
1345 unsigned int len;
1346 struct bnxt_tpa_info *tpa_info;
1347 dma_addr_t mapping;
1348 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -05001349 void *data;
Michael Chanc0c050c2015-10-22 16:01:17 -04001350
Michael Chanfa7e2812016-05-10 19:18:00 -04001351 if (unlikely(bnapi->in_reset)) {
1352 int rc = bnxt_discard_rx(bp, bnapi, raw_cons, tpa_end);
1353
1354 if (rc < 0)
1355 return ERR_PTR(-EBUSY);
1356 return NULL;
1357 }
1358
Michael Chanc0c050c2015-10-22 16:01:17 -04001359 tpa_info = &rxr->rx_tpa[agg_id];
1360 data = tpa_info->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001361 data_ptr = tpa_info->data_ptr;
1362 prefetch(data_ptr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001363 len = tpa_info->len;
1364 mapping = tpa_info->mapping;
1365
1366 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1367 RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT;
1368
1369 if (agg_bufs) {
1370 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
1371 return ERR_PTR(-EBUSY);
1372
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001373 *event |= BNXT_AGG_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001374 cp_cons = NEXT_CMP(cp_cons);
1375 }
1376
Michael Chan69c149e2017-06-23 14:01:00 -04001377 if (unlikely(agg_bufs > MAX_SKB_FRAGS || TPA_END_ERRORS(tpa_end1))) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001378 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
Michael Chan69c149e2017-06-23 14:01:00 -04001379 if (agg_bufs > MAX_SKB_FRAGS)
1380 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
1381 agg_bufs, (int)MAX_SKB_FRAGS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001382 return NULL;
1383 }
1384
1385 if (len <= bp->rx_copy_thresh) {
Michael Chan6bb19472017-02-06 16:55:32 -05001386 skb = bnxt_copy_skb(bnapi, data_ptr, len, mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04001387 if (!skb) {
1388 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1389 return NULL;
1390 }
1391 } else {
1392 u8 *new_data;
1393 dma_addr_t new_mapping;
1394
1395 new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
1396 if (!new_data) {
1397 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1398 return NULL;
1399 }
1400
1401 tpa_info->data = new_data;
Michael Chanb3dba772017-02-06 16:55:35 -05001402 tpa_info->data_ptr = new_data + bp->rx_offset;
Michael Chanc0c050c2015-10-22 16:01:17 -04001403 tpa_info->mapping = new_mapping;
1404
1405 skb = build_skb(data, 0);
Shannon Nelsonc519fe92017-05-09 18:30:12 -07001406 dma_unmap_single_attrs(&bp->pdev->dev, mapping,
1407 bp->rx_buf_use_size, bp->rx_dir,
1408 DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -04001409
1410 if (!skb) {
1411 kfree(data);
1412 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1413 return NULL;
1414 }
Michael Chanb3dba772017-02-06 16:55:35 -05001415 skb_reserve(skb, bp->rx_offset);
Michael Chanc0c050c2015-10-22 16:01:17 -04001416 skb_put(skb, len);
1417 }
1418
1419 if (agg_bufs) {
1420 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1421 if (!skb) {
1422 /* Page reuse already handled by bnxt_rx_pages(). */
1423 return NULL;
1424 }
1425 }
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001426
1427 skb->protocol =
1428 eth_type_trans(skb, bnxt_get_pkt_dev(bp, tpa_info->cfa_code));
Michael Chanc0c050c2015-10-22 16:01:17 -04001429
1430 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1431 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1432
Michael Chan8852ddb2016-06-06 02:37:16 -04001433 if ((tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) &&
1434 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001435 u16 vlan_proto = tpa_info->metadata >>
1436 RX_CMP_FLAGS2_METADATA_TPID_SFT;
Michael Chan8852ddb2016-06-06 02:37:16 -04001437 u16 vtag = tpa_info->metadata & RX_CMP_FLAGS2_METADATA_VID_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001438
Michael Chan8852ddb2016-06-06 02:37:16 -04001439 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001440 }
1441
1442 skb_checksum_none_assert(skb);
1443 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1444 skb->ip_summed = CHECKSUM_UNNECESSARY;
1445 skb->csum_level =
1446 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1447 }
1448
1449 if (TPA_END_GRO(tpa_end))
Michael Chan309369c2016-06-13 02:25:34 -04001450 skb = bnxt_gro_skb(bp, tpa_info, tpa_end, tpa_end1, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001451
1452 return skb;
1453}
1454
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001455static void bnxt_deliver_skb(struct bnxt *bp, struct bnxt_napi *bnapi,
1456 struct sk_buff *skb)
1457{
1458 if (skb->dev != bp->dev) {
1459 /* this packet belongs to a vf-rep */
1460 bnxt_vf_rep_rx(bp, skb);
1461 return;
1462 }
1463 skb_record_rx_queue(skb, bnapi->index);
1464 napi_gro_receive(&bnapi->napi, skb);
1465}
1466
Michael Chanc0c050c2015-10-22 16:01:17 -04001467/* returns the following:
1468 * 1 - 1 packet successfully received
1469 * 0 - successful TPA_START, packet not completed yet
1470 * -EBUSY - completion ring does not have all the agg buffers yet
1471 * -ENOMEM - packet aborted due to out of memory
1472 * -EIO - packet aborted due to hw error indicated in BD
1473 */
1474static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_napi *bnapi, u32 *raw_cons,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001475 u8 *event)
Michael Chanc0c050c2015-10-22 16:01:17 -04001476{
1477 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001478 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001479 struct net_device *dev = bp->dev;
1480 struct rx_cmp *rxcmp;
1481 struct rx_cmp_ext *rxcmp1;
1482 u32 tmp_raw_cons = *raw_cons;
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001483 u16 cfa_code, cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001484 struct bnxt_sw_rx_bd *rx_buf;
1485 unsigned int len;
Michael Chan6bb19472017-02-06 16:55:32 -05001486 u8 *data_ptr, agg_bufs, cmp_type;
Michael Chanc0c050c2015-10-22 16:01:17 -04001487 dma_addr_t dma_addr;
1488 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -05001489 void *data;
Michael Chanc0c050c2015-10-22 16:01:17 -04001490 int rc = 0;
Michael Chanc61fb992017-02-06 16:55:36 -05001491 u32 misc;
Michael Chanc0c050c2015-10-22 16:01:17 -04001492
1493 rxcmp = (struct rx_cmp *)
1494 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1495
1496 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1497 cp_cons = RING_CMP(tmp_raw_cons);
1498 rxcmp1 = (struct rx_cmp_ext *)
1499 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1500
1501 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1502 return -EBUSY;
1503
1504 cmp_type = RX_CMP_TYPE(rxcmp);
1505
1506 prod = rxr->rx_prod;
1507
1508 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1509 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1510 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1511
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001512 *event |= BNXT_RX_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001513 goto next_rx_no_prod;
1514
1515 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1516 skb = bnxt_tpa_end(bp, bnapi, &tmp_raw_cons,
1517 (struct rx_tpa_end_cmp *)rxcmp,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001518 (struct rx_tpa_end_cmp_ext *)rxcmp1, event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001519
Tobias Klauser1fac4b22017-09-26 15:12:26 +02001520 if (IS_ERR(skb))
Michael Chanc0c050c2015-10-22 16:01:17 -04001521 return -EBUSY;
1522
1523 rc = -ENOMEM;
1524 if (likely(skb)) {
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001525 bnxt_deliver_skb(bp, bnapi, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001526 rc = 1;
1527 }
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001528 *event |= BNXT_RX_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001529 goto next_rx_no_prod;
1530 }
1531
1532 cons = rxcmp->rx_cmp_opaque;
1533 rx_buf = &rxr->rx_buf_ring[cons];
1534 data = rx_buf->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001535 data_ptr = rx_buf->data_ptr;
Michael Chanfa7e2812016-05-10 19:18:00 -04001536 if (unlikely(cons != rxr->rx_next_cons)) {
1537 int rc1 = bnxt_discard_rx(bp, bnapi, raw_cons, rxcmp);
1538
1539 bnxt_sched_reset(bp, rxr);
1540 return rc1;
1541 }
Michael Chan6bb19472017-02-06 16:55:32 -05001542 prefetch(data_ptr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001543
Michael Chanc61fb992017-02-06 16:55:36 -05001544 misc = le32_to_cpu(rxcmp->rx_cmp_misc_v1);
1545 agg_bufs = (misc & RX_CMP_AGG_BUFS) >> RX_CMP_AGG_BUFS_SHIFT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001546
1547 if (agg_bufs) {
1548 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1549 return -EBUSY;
1550
1551 cp_cons = NEXT_CMP(cp_cons);
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001552 *event |= BNXT_AGG_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001553 }
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001554 *event |= BNXT_RX_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001555
1556 rx_buf->data = NULL;
1557 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
1558 bnxt_reuse_rx_data(rxr, cons, data);
1559 if (agg_bufs)
1560 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1561
1562 rc = -EIO;
1563 goto next_rx;
1564 }
1565
1566 len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
Michael Chan11cd1192017-02-06 16:55:33 -05001567 dma_addr = rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001568
Michael Chanc6d30e82017-02-06 16:55:42 -05001569 if (bnxt_rx_xdp(bp, rxr, cons, data, &data_ptr, &len, event)) {
1570 rc = 1;
1571 goto next_rx;
1572 }
1573
Michael Chanc0c050c2015-10-22 16:01:17 -04001574 if (len <= bp->rx_copy_thresh) {
Michael Chan6bb19472017-02-06 16:55:32 -05001575 skb = bnxt_copy_skb(bnapi, data_ptr, len, dma_addr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001576 bnxt_reuse_rx_data(rxr, cons, data);
1577 if (!skb) {
1578 rc = -ENOMEM;
1579 goto next_rx;
1580 }
1581 } else {
Michael Chanc61fb992017-02-06 16:55:36 -05001582 u32 payload;
1583
Michael Chanc6d30e82017-02-06 16:55:42 -05001584 if (rx_buf->data_ptr == data_ptr)
1585 payload = misc & RX_CMP_PAYLOAD_OFFSET;
1586 else
1587 payload = 0;
Michael Chan6bb19472017-02-06 16:55:32 -05001588 skb = bp->rx_skb_func(bp, rxr, cons, data, data_ptr, dma_addr,
Michael Chanc61fb992017-02-06 16:55:36 -05001589 payload | len);
Michael Chanc0c050c2015-10-22 16:01:17 -04001590 if (!skb) {
1591 rc = -ENOMEM;
1592 goto next_rx;
1593 }
1594 }
1595
1596 if (agg_bufs) {
1597 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1598 if (!skb) {
1599 rc = -ENOMEM;
1600 goto next_rx;
1601 }
1602 }
1603
1604 if (RX_CMP_HASH_VALID(rxcmp)) {
1605 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1606 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1607
1608 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1609 if (hash_type != 1 && hash_type != 3)
1610 type = PKT_HASH_TYPE_L3;
1611 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1612 }
1613
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001614 cfa_code = RX_CMP_CFA_CODE(rxcmp1);
1615 skb->protocol = eth_type_trans(skb, bnxt_get_pkt_dev(bp, cfa_code));
Michael Chanc0c050c2015-10-22 16:01:17 -04001616
Michael Chan8852ddb2016-06-06 02:37:16 -04001617 if ((rxcmp1->rx_cmp_flags2 &
1618 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) &&
1619 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001620 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
Michael Chan8852ddb2016-06-06 02:37:16 -04001621 u16 vtag = meta_data & RX_CMP_FLAGS2_METADATA_VID_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001622 u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
1623
Michael Chan8852ddb2016-06-06 02:37:16 -04001624 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001625 }
1626
1627 skb_checksum_none_assert(skb);
1628 if (RX_CMP_L4_CS_OK(rxcmp1)) {
1629 if (dev->features & NETIF_F_RXCSUM) {
1630 skb->ip_summed = CHECKSUM_UNNECESSARY;
1631 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
1632 }
1633 } else {
Satish Baddipadige665e3502015-12-27 18:19:21 -05001634 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
1635 if (dev->features & NETIF_F_RXCSUM)
1636 cpr->rx_l4_csum_errors++;
1637 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001638 }
1639
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001640 bnxt_deliver_skb(bp, bnapi, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001641 rc = 1;
1642
1643next_rx:
1644 rxr->rx_prod = NEXT_RX(prod);
Michael Chan376a5b82016-05-10 19:17:59 -04001645 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001646
1647next_rx_no_prod:
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05001648 cpr->rx_packets += 1;
1649 cpr->rx_bytes += len;
Michael Chanc0c050c2015-10-22 16:01:17 -04001650 *raw_cons = tmp_raw_cons;
1651
1652 return rc;
1653}
1654
Michael Chan2270bc52017-06-23 14:01:01 -04001655/* In netpoll mode, if we are using a combined completion ring, we need to
1656 * discard the rx packets and recycle the buffers.
1657 */
1658static int bnxt_force_rx_discard(struct bnxt *bp, struct bnxt_napi *bnapi,
1659 u32 *raw_cons, u8 *event)
1660{
1661 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1662 u32 tmp_raw_cons = *raw_cons;
1663 struct rx_cmp_ext *rxcmp1;
1664 struct rx_cmp *rxcmp;
1665 u16 cp_cons;
1666 u8 cmp_type;
1667
1668 cp_cons = RING_CMP(tmp_raw_cons);
1669 rxcmp = (struct rx_cmp *)
1670 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1671
1672 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1673 cp_cons = RING_CMP(tmp_raw_cons);
1674 rxcmp1 = (struct rx_cmp_ext *)
1675 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1676
1677 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1678 return -EBUSY;
1679
1680 cmp_type = RX_CMP_TYPE(rxcmp);
1681 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
1682 rxcmp1->rx_cmp_cfa_code_errors_v2 |=
1683 cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
1684 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1685 struct rx_tpa_end_cmp_ext *tpa_end1;
1686
1687 tpa_end1 = (struct rx_tpa_end_cmp_ext *)rxcmp1;
1688 tpa_end1->rx_tpa_end_cmp_errors_v2 |=
1689 cpu_to_le32(RX_TPA_END_CMP_ERRORS);
1690 }
1691 return bnxt_rx_pkt(bp, bnapi, raw_cons, event);
1692}
1693
Michael Chan4bb13ab2016-04-05 14:09:01 -04001694#define BNXT_GET_EVENT_PORT(data) \
Michael Chan87c374d2016-12-02 21:17:16 -05001695 ((data) & \
1696 ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
Michael Chan4bb13ab2016-04-05 14:09:01 -04001697
Michael Chanc0c050c2015-10-22 16:01:17 -04001698static int bnxt_async_event_process(struct bnxt *bp,
1699 struct hwrm_async_event_cmpl *cmpl)
1700{
1701 u16 event_id = le16_to_cpu(cmpl->event_id);
1702
1703 /* TODO CHIMP_FW: Define event id's for link change, error etc */
1704 switch (event_id) {
Michael Chan87c374d2016-12-02 21:17:16 -05001705 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
Michael Chan8cbde112016-04-11 04:11:14 -04001706 u32 data1 = le32_to_cpu(cmpl->event_data1);
1707 struct bnxt_link_info *link_info = &bp->link_info;
1708
1709 if (BNXT_VF(bp))
1710 goto async_event_process_exit;
Michael Chana8168b62017-12-06 17:31:22 -05001711
1712 /* print unsupported speed warning in forced speed mode only */
1713 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED) &&
1714 (data1 & 0x20000)) {
Michael Chan8cbde112016-04-11 04:11:14 -04001715 u16 fw_speed = link_info->force_link_speed;
1716 u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
1717
Michael Chana8168b62017-12-06 17:31:22 -05001718 if (speed != SPEED_UNKNOWN)
1719 netdev_warn(bp->dev, "Link speed %d no longer supported\n",
1720 speed);
Michael Chan8cbde112016-04-11 04:11:14 -04001721 }
Michael Chan286ef9d2016-11-16 21:13:08 -05001722 set_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT, &bp->sp_event);
Michael Chan8cbde112016-04-11 04:11:14 -04001723 /* fall thru */
1724 }
Michael Chan87c374d2016-12-02 21:17:16 -05001725 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
Michael Chanc0c050c2015-10-22 16:01:17 -04001726 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
Jeffrey Huang19241362016-02-26 04:00:00 -05001727 break;
Michael Chan87c374d2016-12-02 21:17:16 -05001728 case ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
Jeffrey Huang19241362016-02-26 04:00:00 -05001729 set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001730 break;
Michael Chan87c374d2016-12-02 21:17:16 -05001731 case ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
Michael Chan4bb13ab2016-04-05 14:09:01 -04001732 u32 data1 = le32_to_cpu(cmpl->event_data1);
1733 u16 port_id = BNXT_GET_EVENT_PORT(data1);
1734
1735 if (BNXT_VF(bp))
1736 break;
1737
1738 if (bp->pf.port_id != port_id)
1739 break;
1740
Michael Chan4bb13ab2016-04-05 14:09:01 -04001741 set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
1742 break;
1743 }
Michael Chan87c374d2016-12-02 21:17:16 -05001744 case ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE:
Michael Chanfc0f1922016-06-13 02:25:30 -04001745 if (BNXT_PF(bp))
1746 goto async_event_process_exit;
1747 set_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event);
1748 break;
Michael Chanc0c050c2015-10-22 16:01:17 -04001749 default:
Jeffrey Huang19241362016-02-26 04:00:00 -05001750 goto async_event_process_exit;
Michael Chanc0c050c2015-10-22 16:01:17 -04001751 }
Michael Chanc213eae2017-10-13 21:09:29 -04001752 bnxt_queue_sp_work(bp);
Jeffrey Huang19241362016-02-26 04:00:00 -05001753async_event_process_exit:
Michael Chana588e452016-12-07 00:26:21 -05001754 bnxt_ulp_async_events(bp, cmpl);
Michael Chanc0c050c2015-10-22 16:01:17 -04001755 return 0;
1756}
1757
1758static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
1759{
1760 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
1761 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
1762 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
1763 (struct hwrm_fwd_req_cmpl *)txcmp;
1764
1765 switch (cmpl_type) {
1766 case CMPL_BASE_TYPE_HWRM_DONE:
1767 seq_id = le16_to_cpu(h_cmpl->sequence_id);
1768 if (seq_id == bp->hwrm_intr_seq_id)
1769 bp->hwrm_intr_seq_id = HWRM_SEQ_ID_INVALID;
1770 else
1771 netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
1772 break;
1773
1774 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
1775 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
1776
1777 if ((vf_id < bp->pf.first_vf_id) ||
1778 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
1779 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
1780 vf_id);
1781 return -EINVAL;
1782 }
1783
1784 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
1785 set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04001786 bnxt_queue_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04001787 break;
1788
1789 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
1790 bnxt_async_event_process(bp,
1791 (struct hwrm_async_event_cmpl *)txcmp);
1792
1793 default:
1794 break;
1795 }
1796
1797 return 0;
1798}
1799
1800static irqreturn_t bnxt_msix(int irq, void *dev_instance)
1801{
1802 struct bnxt_napi *bnapi = dev_instance;
1803 struct bnxt *bp = bnapi->bp;
1804 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1805 u32 cons = RING_CMP(cpr->cp_raw_cons);
1806
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05001807 cpr->event_ctr++;
Michael Chanc0c050c2015-10-22 16:01:17 -04001808 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1809 napi_schedule(&bnapi->napi);
1810 return IRQ_HANDLED;
1811}
1812
1813static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1814{
1815 u32 raw_cons = cpr->cp_raw_cons;
1816 u16 cons = RING_CMP(raw_cons);
1817 struct tx_cmp *txcmp;
1818
1819 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1820
1821 return TX_CMP_VALID(txcmp, raw_cons);
1822}
1823
Michael Chanc0c050c2015-10-22 16:01:17 -04001824static irqreturn_t bnxt_inta(int irq, void *dev_instance)
1825{
1826 struct bnxt_napi *bnapi = dev_instance;
1827 struct bnxt *bp = bnapi->bp;
1828 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1829 u32 cons = RING_CMP(cpr->cp_raw_cons);
1830 u32 int_status;
1831
1832 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1833
1834 if (!bnxt_has_work(bp, cpr)) {
Jeffrey Huang11809492015-11-05 16:25:49 -05001835 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001836 /* return if erroneous interrupt */
1837 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
1838 return IRQ_NONE;
1839 }
1840
1841 /* disable ring IRQ */
1842 BNXT_CP_DB_IRQ_DIS(cpr->cp_doorbell);
1843
1844 /* Return here if interrupt is shared and is disabled. */
1845 if (unlikely(atomic_read(&bp->intr_sem) != 0))
1846 return IRQ_HANDLED;
1847
1848 napi_schedule(&bnapi->napi);
1849 return IRQ_HANDLED;
1850}
1851
1852static int bnxt_poll_work(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
1853{
1854 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1855 u32 raw_cons = cpr->cp_raw_cons;
1856 u32 cons;
1857 int tx_pkts = 0;
1858 int rx_pkts = 0;
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001859 u8 event = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04001860 struct tx_cmp *txcmp;
1861
1862 while (1) {
1863 int rc;
1864
1865 cons = RING_CMP(raw_cons);
1866 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1867
1868 if (!TX_CMP_VALID(txcmp, raw_cons))
1869 break;
1870
Michael Chan67a95e22016-05-04 16:56:43 -04001871 /* The valid test of the entry must be done first before
1872 * reading any further.
1873 */
Michael Chanb67daab2016-05-15 03:04:51 -04001874 dma_rmb();
Michael Chanc0c050c2015-10-22 16:01:17 -04001875 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
1876 tx_pkts++;
1877 /* return full budget so NAPI will complete. */
1878 if (unlikely(tx_pkts > bp->tx_wake_thresh))
1879 rx_pkts = budget;
1880 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
Michael Chan2270bc52017-06-23 14:01:01 -04001881 if (likely(budget))
1882 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &event);
1883 else
1884 rc = bnxt_force_rx_discard(bp, bnapi, &raw_cons,
1885 &event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001886 if (likely(rc >= 0))
1887 rx_pkts += rc;
Michael Chan903649e2017-08-28 13:40:30 -04001888 /* Increment rx_pkts when rc is -ENOMEM to count towards
1889 * the NAPI budget. Otherwise, we may potentially loop
1890 * here forever if we consistently cannot allocate
1891 * buffers.
1892 */
Calvin Owens2edbdb32017-12-08 09:05:26 -08001893 else if (rc == -ENOMEM && budget)
Michael Chan903649e2017-08-28 13:40:30 -04001894 rx_pkts++;
Michael Chanc0c050c2015-10-22 16:01:17 -04001895 else if (rc == -EBUSY) /* partial completion */
1896 break;
Michael Chanc0c050c2015-10-22 16:01:17 -04001897 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
1898 CMPL_BASE_TYPE_HWRM_DONE) ||
1899 (TX_CMP_TYPE(txcmp) ==
1900 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
1901 (TX_CMP_TYPE(txcmp) ==
1902 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
1903 bnxt_hwrm_handler(bp, txcmp);
1904 }
1905 raw_cons = NEXT_RAW_CMP(raw_cons);
1906
1907 if (rx_pkts == budget)
1908 break;
1909 }
1910
Michael Chan38413402017-02-06 16:55:43 -05001911 if (event & BNXT_TX_EVENT) {
1912 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
1913 void __iomem *db = txr->tx_doorbell;
1914 u16 prod = txr->tx_prod;
1915
1916 /* Sync BD data before updating doorbell */
1917 wmb();
1918
Michael Chan434c9752017-05-29 19:06:08 -04001919 bnxt_db_write(bp, db, DB_KEY_TX | prod);
Michael Chan38413402017-02-06 16:55:43 -05001920 }
1921
Michael Chanc0c050c2015-10-22 16:01:17 -04001922 cpr->cp_raw_cons = raw_cons;
1923 /* ACK completion ring before freeing tx ring and producing new
1924 * buffers in rx/agg rings to prevent overflowing the completion
1925 * ring.
1926 */
1927 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1928
1929 if (tx_pkts)
Michael Chanfa3e93e2017-02-06 16:55:41 -05001930 bnapi->tx_int(bp, bnapi, tx_pkts);
Michael Chanc0c050c2015-10-22 16:01:17 -04001931
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001932 if (event & BNXT_RX_EVENT) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001933 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001934
Michael Chan434c9752017-05-29 19:06:08 -04001935 bnxt_db_write(bp, rxr->rx_doorbell, DB_KEY_RX | rxr->rx_prod);
1936 if (event & BNXT_AGG_EVENT)
1937 bnxt_db_write(bp, rxr->rx_agg_doorbell,
1938 DB_KEY_RX | rxr->rx_agg_prod);
Michael Chanc0c050c2015-10-22 16:01:17 -04001939 }
1940 return rx_pkts;
1941}
1942
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001943static int bnxt_poll_nitroa0(struct napi_struct *napi, int budget)
1944{
1945 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1946 struct bnxt *bp = bnapi->bp;
1947 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1948 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
1949 struct tx_cmp *txcmp;
1950 struct rx_cmp_ext *rxcmp1;
1951 u32 cp_cons, tmp_raw_cons;
1952 u32 raw_cons = cpr->cp_raw_cons;
1953 u32 rx_pkts = 0;
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001954 u8 event = 0;
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001955
1956 while (1) {
1957 int rc;
1958
1959 cp_cons = RING_CMP(raw_cons);
1960 txcmp = &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1961
1962 if (!TX_CMP_VALID(txcmp, raw_cons))
1963 break;
1964
1965 if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
1966 tmp_raw_cons = NEXT_RAW_CMP(raw_cons);
1967 cp_cons = RING_CMP(tmp_raw_cons);
1968 rxcmp1 = (struct rx_cmp_ext *)
1969 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1970
1971 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1972 break;
1973
1974 /* force an error to recycle the buffer */
1975 rxcmp1->rx_cmp_cfa_code_errors_v2 |=
1976 cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
1977
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001978 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &event);
Calvin Owens2edbdb32017-12-08 09:05:26 -08001979 if (likely(rc == -EIO) && budget)
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001980 rx_pkts++;
1981 else if (rc == -EBUSY) /* partial completion */
1982 break;
1983 } else if (unlikely(TX_CMP_TYPE(txcmp) ==
1984 CMPL_BASE_TYPE_HWRM_DONE)) {
1985 bnxt_hwrm_handler(bp, txcmp);
1986 } else {
1987 netdev_err(bp->dev,
1988 "Invalid completion received on special ring\n");
1989 }
1990 raw_cons = NEXT_RAW_CMP(raw_cons);
1991
1992 if (rx_pkts == budget)
1993 break;
1994 }
1995
1996 cpr->cp_raw_cons = raw_cons;
1997 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
Michael Chan434c9752017-05-29 19:06:08 -04001998 bnxt_db_write(bp, rxr->rx_doorbell, DB_KEY_RX | rxr->rx_prod);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001999
Michael Chan434c9752017-05-29 19:06:08 -04002000 if (event & BNXT_AGG_EVENT)
2001 bnxt_db_write(bp, rxr->rx_agg_doorbell,
2002 DB_KEY_RX | rxr->rx_agg_prod);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04002003
2004 if (!bnxt_has_work(bp, cpr) && rx_pkts < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08002005 napi_complete_done(napi, rx_pkts);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04002006 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
2007 }
2008 return rx_pkts;
2009}
2010
Michael Chanc0c050c2015-10-22 16:01:17 -04002011static int bnxt_poll(struct napi_struct *napi, int budget)
2012{
2013 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
2014 struct bnxt *bp = bnapi->bp;
2015 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2016 int work_done = 0;
2017
Michael Chanc0c050c2015-10-22 16:01:17 -04002018 while (1) {
2019 work_done += bnxt_poll_work(bp, bnapi, budget - work_done);
2020
2021 if (work_done >= budget)
2022 break;
2023
2024 if (!bnxt_has_work(bp, cpr)) {
Michael Chane7b95692016-12-29 12:13:32 -05002025 if (napi_complete_done(napi, work_done))
2026 BNXT_CP_DB_REARM(cpr->cp_doorbell,
2027 cpr->cp_raw_cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04002028 break;
2029 }
2030 }
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05002031 if (bp->flags & BNXT_FLAG_DIM) {
2032 struct net_dim_sample dim_sample;
2033
2034 net_dim_sample(cpr->event_ctr,
2035 cpr->rx_packets,
2036 cpr->rx_bytes,
2037 &dim_sample);
2038 net_dim(&cpr->dim, dim_sample);
2039 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002040 mmiowb();
Michael Chanc0c050c2015-10-22 16:01:17 -04002041 return work_done;
2042}
2043
Michael Chanc0c050c2015-10-22 16:01:17 -04002044static void bnxt_free_tx_skbs(struct bnxt *bp)
2045{
2046 int i, max_idx;
2047 struct pci_dev *pdev = bp->pdev;
2048
Michael Chanb6ab4b02016-01-02 23:44:59 -05002049 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002050 return;
2051
2052 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
2053 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002054 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002055 int j;
2056
Michael Chanc0c050c2015-10-22 16:01:17 -04002057 for (j = 0; j < max_idx;) {
2058 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
2059 struct sk_buff *skb = tx_buf->skb;
2060 int k, last;
2061
2062 if (!skb) {
2063 j++;
2064 continue;
2065 }
2066
2067 tx_buf->skb = NULL;
2068
2069 if (tx_buf->is_push) {
2070 dev_kfree_skb(skb);
2071 j += 2;
2072 continue;
2073 }
2074
2075 dma_unmap_single(&pdev->dev,
2076 dma_unmap_addr(tx_buf, mapping),
2077 skb_headlen(skb),
2078 PCI_DMA_TODEVICE);
2079
2080 last = tx_buf->nr_frags;
2081 j += 2;
Michael Chand612a572016-01-28 03:11:22 -05002082 for (k = 0; k < last; k++, j++) {
2083 int ring_idx = j & bp->tx_ring_mask;
Michael Chanc0c050c2015-10-22 16:01:17 -04002084 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
2085
Michael Chand612a572016-01-28 03:11:22 -05002086 tx_buf = &txr->tx_buf_ring[ring_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04002087 dma_unmap_page(
2088 &pdev->dev,
2089 dma_unmap_addr(tx_buf, mapping),
2090 skb_frag_size(frag), PCI_DMA_TODEVICE);
2091 }
2092 dev_kfree_skb(skb);
2093 }
2094 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
2095 }
2096}
2097
2098static void bnxt_free_rx_skbs(struct bnxt *bp)
2099{
2100 int i, max_idx, max_agg_idx;
2101 struct pci_dev *pdev = bp->pdev;
2102
Michael Chanb6ab4b02016-01-02 23:44:59 -05002103 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002104 return;
2105
2106 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
2107 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
2108 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002109 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002110 int j;
2111
Michael Chanc0c050c2015-10-22 16:01:17 -04002112 if (rxr->rx_tpa) {
2113 for (j = 0; j < MAX_TPA; j++) {
2114 struct bnxt_tpa_info *tpa_info =
2115 &rxr->rx_tpa[j];
2116 u8 *data = tpa_info->data;
2117
2118 if (!data)
2119 continue;
2120
Shannon Nelsonc519fe92017-05-09 18:30:12 -07002121 dma_unmap_single_attrs(&pdev->dev,
2122 tpa_info->mapping,
2123 bp->rx_buf_use_size,
2124 bp->rx_dir,
2125 DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -04002126
2127 tpa_info->data = NULL;
2128
2129 kfree(data);
2130 }
2131 }
2132
2133 for (j = 0; j < max_idx; j++) {
2134 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
Michael Chan3ed3a832017-03-28 19:47:31 -04002135 dma_addr_t mapping = rx_buf->mapping;
Michael Chan6bb19472017-02-06 16:55:32 -05002136 void *data = rx_buf->data;
Michael Chanc0c050c2015-10-22 16:01:17 -04002137
2138 if (!data)
2139 continue;
2140
Michael Chanc0c050c2015-10-22 16:01:17 -04002141 rx_buf->data = NULL;
2142
Michael Chan3ed3a832017-03-28 19:47:31 -04002143 if (BNXT_RX_PAGE_MODE(bp)) {
2144 mapping -= bp->rx_dma_offset;
Shannon Nelsonc519fe92017-05-09 18:30:12 -07002145 dma_unmap_page_attrs(&pdev->dev, mapping,
2146 PAGE_SIZE, bp->rx_dir,
2147 DMA_ATTR_WEAK_ORDERING);
Michael Chanc61fb992017-02-06 16:55:36 -05002148 __free_page(data);
Michael Chan3ed3a832017-03-28 19:47:31 -04002149 } else {
Shannon Nelsonc519fe92017-05-09 18:30:12 -07002150 dma_unmap_single_attrs(&pdev->dev, mapping,
2151 bp->rx_buf_use_size,
2152 bp->rx_dir,
2153 DMA_ATTR_WEAK_ORDERING);
Michael Chanc61fb992017-02-06 16:55:36 -05002154 kfree(data);
Michael Chan3ed3a832017-03-28 19:47:31 -04002155 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002156 }
2157
2158 for (j = 0; j < max_agg_idx; j++) {
2159 struct bnxt_sw_rx_agg_bd *rx_agg_buf =
2160 &rxr->rx_agg_ring[j];
2161 struct page *page = rx_agg_buf->page;
2162
2163 if (!page)
2164 continue;
2165
Shannon Nelsonc519fe92017-05-09 18:30:12 -07002166 dma_unmap_page_attrs(&pdev->dev, rx_agg_buf->mapping,
2167 BNXT_RX_PAGE_SIZE,
2168 PCI_DMA_FROMDEVICE,
2169 DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -04002170
2171 rx_agg_buf->page = NULL;
2172 __clear_bit(j, rxr->rx_agg_bmap);
2173
2174 __free_page(page);
2175 }
Michael Chan89d0a062016-04-25 02:30:51 -04002176 if (rxr->rx_page) {
2177 __free_page(rxr->rx_page);
2178 rxr->rx_page = NULL;
2179 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002180 }
2181}
2182
2183static void bnxt_free_skbs(struct bnxt *bp)
2184{
2185 bnxt_free_tx_skbs(bp);
2186 bnxt_free_rx_skbs(bp);
2187}
2188
2189static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
2190{
2191 struct pci_dev *pdev = bp->pdev;
2192 int i;
2193
2194 for (i = 0; i < ring->nr_pages; i++) {
2195 if (!ring->pg_arr[i])
2196 continue;
2197
2198 dma_free_coherent(&pdev->dev, ring->page_size,
2199 ring->pg_arr[i], ring->dma_arr[i]);
2200
2201 ring->pg_arr[i] = NULL;
2202 }
2203 if (ring->pg_tbl) {
2204 dma_free_coherent(&pdev->dev, ring->nr_pages * 8,
2205 ring->pg_tbl, ring->pg_tbl_map);
2206 ring->pg_tbl = NULL;
2207 }
2208 if (ring->vmem_size && *ring->vmem) {
2209 vfree(*ring->vmem);
2210 *ring->vmem = NULL;
2211 }
2212}
2213
2214static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
2215{
2216 int i;
2217 struct pci_dev *pdev = bp->pdev;
2218
2219 if (ring->nr_pages > 1) {
2220 ring->pg_tbl = dma_alloc_coherent(&pdev->dev,
2221 ring->nr_pages * 8,
2222 &ring->pg_tbl_map,
2223 GFP_KERNEL);
2224 if (!ring->pg_tbl)
2225 return -ENOMEM;
2226 }
2227
2228 for (i = 0; i < ring->nr_pages; i++) {
2229 ring->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
2230 ring->page_size,
2231 &ring->dma_arr[i],
2232 GFP_KERNEL);
2233 if (!ring->pg_arr[i])
2234 return -ENOMEM;
2235
2236 if (ring->nr_pages > 1)
2237 ring->pg_tbl[i] = cpu_to_le64(ring->dma_arr[i]);
2238 }
2239
2240 if (ring->vmem_size) {
2241 *ring->vmem = vzalloc(ring->vmem_size);
2242 if (!(*ring->vmem))
2243 return -ENOMEM;
2244 }
2245 return 0;
2246}
2247
2248static void bnxt_free_rx_rings(struct bnxt *bp)
2249{
2250 int i;
2251
Michael Chanb6ab4b02016-01-02 23:44:59 -05002252 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002253 return;
2254
2255 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002256 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002257 struct bnxt_ring_struct *ring;
2258
Michael Chanc6d30e82017-02-06 16:55:42 -05002259 if (rxr->xdp_prog)
2260 bpf_prog_put(rxr->xdp_prog);
2261
Jesper Dangaard Brouer96a86042018-01-03 11:25:44 +01002262 if (xdp_rxq_info_is_reg(&rxr->xdp_rxq))
2263 xdp_rxq_info_unreg(&rxr->xdp_rxq);
2264
Michael Chanc0c050c2015-10-22 16:01:17 -04002265 kfree(rxr->rx_tpa);
2266 rxr->rx_tpa = NULL;
2267
2268 kfree(rxr->rx_agg_bmap);
2269 rxr->rx_agg_bmap = NULL;
2270
2271 ring = &rxr->rx_ring_struct;
2272 bnxt_free_ring(bp, ring);
2273
2274 ring = &rxr->rx_agg_ring_struct;
2275 bnxt_free_ring(bp, ring);
2276 }
2277}
2278
2279static int bnxt_alloc_rx_rings(struct bnxt *bp)
2280{
2281 int i, rc, agg_rings = 0, tpa_rings = 0;
2282
Michael Chanb6ab4b02016-01-02 23:44:59 -05002283 if (!bp->rx_ring)
2284 return -ENOMEM;
2285
Michael Chanc0c050c2015-10-22 16:01:17 -04002286 if (bp->flags & BNXT_FLAG_AGG_RINGS)
2287 agg_rings = 1;
2288
2289 if (bp->flags & BNXT_FLAG_TPA)
2290 tpa_rings = 1;
2291
2292 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002293 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002294 struct bnxt_ring_struct *ring;
2295
Michael Chanc0c050c2015-10-22 16:01:17 -04002296 ring = &rxr->rx_ring_struct;
2297
Jesper Dangaard Brouer96a86042018-01-03 11:25:44 +01002298 rc = xdp_rxq_info_reg(&rxr->xdp_rxq, bp->dev, i);
2299 if (rc < 0)
2300 return rc;
2301
Michael Chanc0c050c2015-10-22 16:01:17 -04002302 rc = bnxt_alloc_ring(bp, ring);
2303 if (rc)
2304 return rc;
2305
2306 if (agg_rings) {
2307 u16 mem_size;
2308
2309 ring = &rxr->rx_agg_ring_struct;
2310 rc = bnxt_alloc_ring(bp, ring);
2311 if (rc)
2312 return rc;
2313
2314 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
2315 mem_size = rxr->rx_agg_bmap_size / 8;
2316 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
2317 if (!rxr->rx_agg_bmap)
2318 return -ENOMEM;
2319
2320 if (tpa_rings) {
2321 rxr->rx_tpa = kcalloc(MAX_TPA,
2322 sizeof(struct bnxt_tpa_info),
2323 GFP_KERNEL);
2324 if (!rxr->rx_tpa)
2325 return -ENOMEM;
2326 }
2327 }
2328 }
2329 return 0;
2330}
2331
2332static void bnxt_free_tx_rings(struct bnxt *bp)
2333{
2334 int i;
2335 struct pci_dev *pdev = bp->pdev;
2336
Michael Chanb6ab4b02016-01-02 23:44:59 -05002337 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002338 return;
2339
2340 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002341 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002342 struct bnxt_ring_struct *ring;
2343
Michael Chanc0c050c2015-10-22 16:01:17 -04002344 if (txr->tx_push) {
2345 dma_free_coherent(&pdev->dev, bp->tx_push_size,
2346 txr->tx_push, txr->tx_push_mapping);
2347 txr->tx_push = NULL;
2348 }
2349
2350 ring = &txr->tx_ring_struct;
2351
2352 bnxt_free_ring(bp, ring);
2353 }
2354}
2355
2356static int bnxt_alloc_tx_rings(struct bnxt *bp)
2357{
2358 int i, j, rc;
2359 struct pci_dev *pdev = bp->pdev;
2360
2361 bp->tx_push_size = 0;
2362 if (bp->tx_push_thresh) {
2363 int push_size;
2364
2365 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
2366 bp->tx_push_thresh);
2367
Michael Chan4419dbe2016-02-10 17:33:49 -05002368 if (push_size > 256) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002369 push_size = 0;
2370 bp->tx_push_thresh = 0;
2371 }
2372
2373 bp->tx_push_size = push_size;
2374 }
2375
2376 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002377 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002378 struct bnxt_ring_struct *ring;
2379
Michael Chanc0c050c2015-10-22 16:01:17 -04002380 ring = &txr->tx_ring_struct;
2381
2382 rc = bnxt_alloc_ring(bp, ring);
2383 if (rc)
2384 return rc;
2385
2386 if (bp->tx_push_size) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002387 dma_addr_t mapping;
2388
2389 /* One pre-allocated DMA buffer to backup
2390 * TX push operation
2391 */
2392 txr->tx_push = dma_alloc_coherent(&pdev->dev,
2393 bp->tx_push_size,
2394 &txr->tx_push_mapping,
2395 GFP_KERNEL);
2396
2397 if (!txr->tx_push)
2398 return -ENOMEM;
2399
Michael Chanc0c050c2015-10-22 16:01:17 -04002400 mapping = txr->tx_push_mapping +
2401 sizeof(struct tx_push_bd);
Michael Chan4419dbe2016-02-10 17:33:49 -05002402 txr->data_mapping = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04002403
Michael Chan4419dbe2016-02-10 17:33:49 -05002404 memset(txr->tx_push, 0, sizeof(struct tx_push_bd));
Michael Chanc0c050c2015-10-22 16:01:17 -04002405 }
2406 ring->queue_id = bp->q_info[j].queue_id;
Michael Chan5f449242017-02-06 16:55:40 -05002407 if (i < bp->tx_nr_rings_xdp)
2408 continue;
Michael Chanc0c050c2015-10-22 16:01:17 -04002409 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
2410 j++;
2411 }
2412 return 0;
2413}
2414
2415static void bnxt_free_cp_rings(struct bnxt *bp)
2416{
2417 int i;
2418
2419 if (!bp->bnapi)
2420 return;
2421
2422 for (i = 0; i < bp->cp_nr_rings; i++) {
2423 struct bnxt_napi *bnapi = bp->bnapi[i];
2424 struct bnxt_cp_ring_info *cpr;
2425 struct bnxt_ring_struct *ring;
2426
2427 if (!bnapi)
2428 continue;
2429
2430 cpr = &bnapi->cp_ring;
2431 ring = &cpr->cp_ring_struct;
2432
2433 bnxt_free_ring(bp, ring);
2434 }
2435}
2436
2437static int bnxt_alloc_cp_rings(struct bnxt *bp)
2438{
2439 int i, rc;
2440
2441 for (i = 0; i < bp->cp_nr_rings; i++) {
2442 struct bnxt_napi *bnapi = bp->bnapi[i];
2443 struct bnxt_cp_ring_info *cpr;
2444 struct bnxt_ring_struct *ring;
2445
2446 if (!bnapi)
2447 continue;
2448
2449 cpr = &bnapi->cp_ring;
2450 ring = &cpr->cp_ring_struct;
2451
2452 rc = bnxt_alloc_ring(bp, ring);
2453 if (rc)
2454 return rc;
2455 }
2456 return 0;
2457}
2458
2459static void bnxt_init_ring_struct(struct bnxt *bp)
2460{
2461 int i;
2462
2463 for (i = 0; i < bp->cp_nr_rings; i++) {
2464 struct bnxt_napi *bnapi = bp->bnapi[i];
2465 struct bnxt_cp_ring_info *cpr;
2466 struct bnxt_rx_ring_info *rxr;
2467 struct bnxt_tx_ring_info *txr;
2468 struct bnxt_ring_struct *ring;
2469
2470 if (!bnapi)
2471 continue;
2472
2473 cpr = &bnapi->cp_ring;
2474 ring = &cpr->cp_ring_struct;
2475 ring->nr_pages = bp->cp_nr_pages;
2476 ring->page_size = HW_CMPD_RING_SIZE;
2477 ring->pg_arr = (void **)cpr->cp_desc_ring;
2478 ring->dma_arr = cpr->cp_desc_mapping;
2479 ring->vmem_size = 0;
2480
Michael Chanb6ab4b02016-01-02 23:44:59 -05002481 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002482 if (!rxr)
2483 goto skip_rx;
2484
Michael Chanc0c050c2015-10-22 16:01:17 -04002485 ring = &rxr->rx_ring_struct;
2486 ring->nr_pages = bp->rx_nr_pages;
2487 ring->page_size = HW_RXBD_RING_SIZE;
2488 ring->pg_arr = (void **)rxr->rx_desc_ring;
2489 ring->dma_arr = rxr->rx_desc_mapping;
2490 ring->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
2491 ring->vmem = (void **)&rxr->rx_buf_ring;
2492
2493 ring = &rxr->rx_agg_ring_struct;
2494 ring->nr_pages = bp->rx_agg_nr_pages;
2495 ring->page_size = HW_RXBD_RING_SIZE;
2496 ring->pg_arr = (void **)rxr->rx_agg_desc_ring;
2497 ring->dma_arr = rxr->rx_agg_desc_mapping;
2498 ring->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
2499 ring->vmem = (void **)&rxr->rx_agg_ring;
2500
Michael Chan3b2b7d92016-01-02 23:45:00 -05002501skip_rx:
Michael Chanb6ab4b02016-01-02 23:44:59 -05002502 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002503 if (!txr)
2504 continue;
2505
Michael Chanc0c050c2015-10-22 16:01:17 -04002506 ring = &txr->tx_ring_struct;
2507 ring->nr_pages = bp->tx_nr_pages;
2508 ring->page_size = HW_RXBD_RING_SIZE;
2509 ring->pg_arr = (void **)txr->tx_desc_ring;
2510 ring->dma_arr = txr->tx_desc_mapping;
2511 ring->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
2512 ring->vmem = (void **)&txr->tx_buf_ring;
2513 }
2514}
2515
2516static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
2517{
2518 int i;
2519 u32 prod;
2520 struct rx_bd **rx_buf_ring;
2521
2522 rx_buf_ring = (struct rx_bd **)ring->pg_arr;
2523 for (i = 0, prod = 0; i < ring->nr_pages; i++) {
2524 int j;
2525 struct rx_bd *rxbd;
2526
2527 rxbd = rx_buf_ring[i];
2528 if (!rxbd)
2529 continue;
2530
2531 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
2532 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
2533 rxbd->rx_bd_opaque = prod;
2534 }
2535 }
2536}
2537
2538static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
2539{
2540 struct net_device *dev = bp->dev;
Michael Chanc0c050c2015-10-22 16:01:17 -04002541 struct bnxt_rx_ring_info *rxr;
2542 struct bnxt_ring_struct *ring;
2543 u32 prod, type;
2544 int i;
2545
Michael Chanc0c050c2015-10-22 16:01:17 -04002546 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
2547 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
2548
2549 if (NET_IP_ALIGN == 2)
2550 type |= RX_BD_FLAGS_SOP;
2551
Michael Chanb6ab4b02016-01-02 23:44:59 -05002552 rxr = &bp->rx_ring[ring_nr];
Michael Chanc0c050c2015-10-22 16:01:17 -04002553 ring = &rxr->rx_ring_struct;
2554 bnxt_init_rxbd_pages(ring, type);
2555
Michael Chanc6d30e82017-02-06 16:55:42 -05002556 if (BNXT_RX_PAGE_MODE(bp) && bp->xdp_prog) {
2557 rxr->xdp_prog = bpf_prog_add(bp->xdp_prog, 1);
2558 if (IS_ERR(rxr->xdp_prog)) {
2559 int rc = PTR_ERR(rxr->xdp_prog);
2560
2561 rxr->xdp_prog = NULL;
2562 return rc;
2563 }
2564 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002565 prod = rxr->rx_prod;
2566 for (i = 0; i < bp->rx_ring_size; i++) {
2567 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
2568 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
2569 ring_nr, i, bp->rx_ring_size);
2570 break;
2571 }
2572 prod = NEXT_RX(prod);
2573 }
2574 rxr->rx_prod = prod;
2575 ring->fw_ring_id = INVALID_HW_RING_ID;
2576
Michael Chanedd0c2c2015-12-27 18:19:19 -05002577 ring = &rxr->rx_agg_ring_struct;
2578 ring->fw_ring_id = INVALID_HW_RING_ID;
2579
Michael Chanc0c050c2015-10-22 16:01:17 -04002580 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
2581 return 0;
2582
Michael Chan2839f282016-04-25 02:30:50 -04002583 type = ((u32)BNXT_RX_PAGE_SIZE << RX_BD_LEN_SHIFT) |
Michael Chanc0c050c2015-10-22 16:01:17 -04002584 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
2585
2586 bnxt_init_rxbd_pages(ring, type);
2587
2588 prod = rxr->rx_agg_prod;
2589 for (i = 0; i < bp->rx_agg_ring_size; i++) {
2590 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
2591 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
2592 ring_nr, i, bp->rx_ring_size);
2593 break;
2594 }
2595 prod = NEXT_RX_AGG(prod);
2596 }
2597 rxr->rx_agg_prod = prod;
Michael Chanc0c050c2015-10-22 16:01:17 -04002598
2599 if (bp->flags & BNXT_FLAG_TPA) {
2600 if (rxr->rx_tpa) {
2601 u8 *data;
2602 dma_addr_t mapping;
2603
2604 for (i = 0; i < MAX_TPA; i++) {
2605 data = __bnxt_alloc_rx_data(bp, &mapping,
2606 GFP_KERNEL);
2607 if (!data)
2608 return -ENOMEM;
2609
2610 rxr->rx_tpa[i].data = data;
Michael Chanb3dba772017-02-06 16:55:35 -05002611 rxr->rx_tpa[i].data_ptr = data + bp->rx_offset;
Michael Chanc0c050c2015-10-22 16:01:17 -04002612 rxr->rx_tpa[i].mapping = mapping;
2613 }
2614 } else {
2615 netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
2616 return -ENOMEM;
2617 }
2618 }
2619
2620 return 0;
2621}
2622
Sankar Patchineelam22479252017-03-28 19:47:29 -04002623static void bnxt_init_cp_rings(struct bnxt *bp)
2624{
2625 int i;
2626
2627 for (i = 0; i < bp->cp_nr_rings; i++) {
2628 struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
2629 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
2630
2631 ring->fw_ring_id = INVALID_HW_RING_ID;
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05002632 cpr->rx_ring_coal.coal_ticks = bp->rx_coal.coal_ticks;
2633 cpr->rx_ring_coal.coal_bufs = bp->rx_coal.coal_bufs;
Sankar Patchineelam22479252017-03-28 19:47:29 -04002634 }
2635}
2636
Michael Chanc0c050c2015-10-22 16:01:17 -04002637static int bnxt_init_rx_rings(struct bnxt *bp)
2638{
2639 int i, rc = 0;
2640
Michael Chanc61fb992017-02-06 16:55:36 -05002641 if (BNXT_RX_PAGE_MODE(bp)) {
Michael Chanc6d30e82017-02-06 16:55:42 -05002642 bp->rx_offset = NET_IP_ALIGN + XDP_PACKET_HEADROOM;
2643 bp->rx_dma_offset = XDP_PACKET_HEADROOM;
Michael Chanc61fb992017-02-06 16:55:36 -05002644 } else {
2645 bp->rx_offset = BNXT_RX_OFFSET;
2646 bp->rx_dma_offset = BNXT_RX_DMA_OFFSET;
2647 }
Michael Chanb3dba772017-02-06 16:55:35 -05002648
Michael Chanc0c050c2015-10-22 16:01:17 -04002649 for (i = 0; i < bp->rx_nr_rings; i++) {
2650 rc = bnxt_init_one_rx_ring(bp, i);
2651 if (rc)
2652 break;
2653 }
2654
2655 return rc;
2656}
2657
2658static int bnxt_init_tx_rings(struct bnxt *bp)
2659{
2660 u16 i;
2661
2662 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
2663 MAX_SKB_FRAGS + 1);
2664
2665 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002666 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002667 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
2668
2669 ring->fw_ring_id = INVALID_HW_RING_ID;
2670 }
2671
2672 return 0;
2673}
2674
2675static void bnxt_free_ring_grps(struct bnxt *bp)
2676{
2677 kfree(bp->grp_info);
2678 bp->grp_info = NULL;
2679}
2680
2681static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
2682{
2683 int i;
2684
2685 if (irq_re_init) {
2686 bp->grp_info = kcalloc(bp->cp_nr_rings,
2687 sizeof(struct bnxt_ring_grp_info),
2688 GFP_KERNEL);
2689 if (!bp->grp_info)
2690 return -ENOMEM;
2691 }
2692 for (i = 0; i < bp->cp_nr_rings; i++) {
2693 if (irq_re_init)
2694 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
2695 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
2696 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
2697 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
2698 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
2699 }
2700 return 0;
2701}
2702
2703static void bnxt_free_vnics(struct bnxt *bp)
2704{
2705 kfree(bp->vnic_info);
2706 bp->vnic_info = NULL;
2707 bp->nr_vnics = 0;
2708}
2709
2710static int bnxt_alloc_vnics(struct bnxt *bp)
2711{
2712 int num_vnics = 1;
2713
2714#ifdef CONFIG_RFS_ACCEL
2715 if (bp->flags & BNXT_FLAG_RFS)
2716 num_vnics += bp->rx_nr_rings;
2717#endif
2718
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04002719 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
2720 num_vnics++;
2721
Michael Chanc0c050c2015-10-22 16:01:17 -04002722 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
2723 GFP_KERNEL);
2724 if (!bp->vnic_info)
2725 return -ENOMEM;
2726
2727 bp->nr_vnics = num_vnics;
2728 return 0;
2729}
2730
2731static void bnxt_init_vnics(struct bnxt *bp)
2732{
2733 int i;
2734
2735 for (i = 0; i < bp->nr_vnics; i++) {
2736 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2737
2738 vnic->fw_vnic_id = INVALID_HW_RING_ID;
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04002739 vnic->fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
2740 vnic->fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04002741 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
2742
2743 if (bp->vnic_info[i].rss_hash_key) {
2744 if (i == 0)
2745 prandom_bytes(vnic->rss_hash_key,
2746 HW_HASH_KEY_SIZE);
2747 else
2748 memcpy(vnic->rss_hash_key,
2749 bp->vnic_info[0].rss_hash_key,
2750 HW_HASH_KEY_SIZE);
2751 }
2752 }
2753}
2754
2755static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
2756{
2757 int pages;
2758
2759 pages = ring_size / desc_per_pg;
2760
2761 if (!pages)
2762 return 1;
2763
2764 pages++;
2765
2766 while (pages & (pages - 1))
2767 pages++;
2768
2769 return pages;
2770}
2771
Michael Chanc6d30e82017-02-06 16:55:42 -05002772void bnxt_set_tpa_flags(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04002773{
2774 bp->flags &= ~BNXT_FLAG_TPA;
Michael Chan341138c2017-01-13 01:32:01 -05002775 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
2776 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04002777 if (bp->dev->features & NETIF_F_LRO)
2778 bp->flags |= BNXT_FLAG_LRO;
Michael Chan1054aee2017-12-16 03:09:42 -05002779 else if (bp->dev->features & NETIF_F_GRO_HW)
Michael Chanc0c050c2015-10-22 16:01:17 -04002780 bp->flags |= BNXT_FLAG_GRO;
2781}
2782
2783/* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
2784 * be set on entry.
2785 */
2786void bnxt_set_ring_params(struct bnxt *bp)
2787{
2788 u32 ring_size, rx_size, rx_space;
2789 u32 agg_factor = 0, agg_ring_size = 0;
2790
2791 /* 8 for CRC and VLAN */
2792 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
2793
2794 rx_space = rx_size + NET_SKB_PAD +
2795 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2796
2797 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
2798 ring_size = bp->rx_ring_size;
2799 bp->rx_agg_ring_size = 0;
2800 bp->rx_agg_nr_pages = 0;
2801
2802 if (bp->flags & BNXT_FLAG_TPA)
Michael Chan2839f282016-04-25 02:30:50 -04002803 agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
Michael Chanc0c050c2015-10-22 16:01:17 -04002804
2805 bp->flags &= ~BNXT_FLAG_JUMBO;
Michael Chanbdbd1eb2016-12-29 12:13:43 -05002806 if (rx_space > PAGE_SIZE && !(bp->flags & BNXT_FLAG_NO_AGG_RINGS)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002807 u32 jumbo_factor;
2808
2809 bp->flags |= BNXT_FLAG_JUMBO;
2810 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
2811 if (jumbo_factor > agg_factor)
2812 agg_factor = jumbo_factor;
2813 }
2814 agg_ring_size = ring_size * agg_factor;
2815
2816 if (agg_ring_size) {
2817 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
2818 RX_DESC_CNT);
2819 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
2820 u32 tmp = agg_ring_size;
2821
2822 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
2823 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
2824 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
2825 tmp, agg_ring_size);
2826 }
2827 bp->rx_agg_ring_size = agg_ring_size;
2828 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
2829 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
2830 rx_space = rx_size + NET_SKB_PAD +
2831 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2832 }
2833
2834 bp->rx_buf_use_size = rx_size;
2835 bp->rx_buf_size = rx_space;
2836
2837 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
2838 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
2839
2840 ring_size = bp->tx_ring_size;
2841 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
2842 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
2843
2844 ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
2845 bp->cp_ring_size = ring_size;
2846
2847 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
2848 if (bp->cp_nr_pages > MAX_CP_PAGES) {
2849 bp->cp_nr_pages = MAX_CP_PAGES;
2850 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
2851 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
2852 ring_size, bp->cp_ring_size);
2853 }
2854 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
2855 bp->cp_ring_mask = bp->cp_bit - 1;
2856}
2857
Jesper Dangaard Brouer96a86042018-01-03 11:25:44 +01002858/* Changing allocation mode of RX rings.
2859 * TODO: Update when extending xdp_rxq_info to support allocation modes.
2860 */
Michael Chanc61fb992017-02-06 16:55:36 -05002861int bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode)
Michael Chan6bb19472017-02-06 16:55:32 -05002862{
Michael Chanc61fb992017-02-06 16:55:36 -05002863 if (page_mode) {
2864 if (bp->dev->mtu > BNXT_MAX_PAGE_MODE_MTU)
2865 return -EOPNOTSUPP;
Michael Chan7eb9bb32017-10-26 11:51:25 -04002866 bp->dev->max_mtu =
2867 min_t(u16, bp->max_mtu, BNXT_MAX_PAGE_MODE_MTU);
Michael Chanc61fb992017-02-06 16:55:36 -05002868 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
2869 bp->flags |= BNXT_FLAG_NO_AGG_RINGS | BNXT_FLAG_RX_PAGE_MODE;
Michael Chanc61fb992017-02-06 16:55:36 -05002870 bp->rx_dir = DMA_BIDIRECTIONAL;
2871 bp->rx_skb_func = bnxt_rx_page_skb;
Michael Chan1054aee2017-12-16 03:09:42 -05002872 /* Disable LRO or GRO_HW */
2873 netdev_update_features(bp->dev);
Michael Chanc61fb992017-02-06 16:55:36 -05002874 } else {
Michael Chan7eb9bb32017-10-26 11:51:25 -04002875 bp->dev->max_mtu = bp->max_mtu;
Michael Chanc61fb992017-02-06 16:55:36 -05002876 bp->flags &= ~BNXT_FLAG_RX_PAGE_MODE;
2877 bp->rx_dir = DMA_FROM_DEVICE;
2878 bp->rx_skb_func = bnxt_rx_skb;
2879 }
Michael Chan6bb19472017-02-06 16:55:32 -05002880 return 0;
2881}
2882
Michael Chanc0c050c2015-10-22 16:01:17 -04002883static void bnxt_free_vnic_attributes(struct bnxt *bp)
2884{
2885 int i;
2886 struct bnxt_vnic_info *vnic;
2887 struct pci_dev *pdev = bp->pdev;
2888
2889 if (!bp->vnic_info)
2890 return;
2891
2892 for (i = 0; i < bp->nr_vnics; i++) {
2893 vnic = &bp->vnic_info[i];
2894
2895 kfree(vnic->fw_grp_ids);
2896 vnic->fw_grp_ids = NULL;
2897
2898 kfree(vnic->uc_list);
2899 vnic->uc_list = NULL;
2900
2901 if (vnic->mc_list) {
2902 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
2903 vnic->mc_list, vnic->mc_list_mapping);
2904 vnic->mc_list = NULL;
2905 }
2906
2907 if (vnic->rss_table) {
2908 dma_free_coherent(&pdev->dev, PAGE_SIZE,
2909 vnic->rss_table,
2910 vnic->rss_table_dma_addr);
2911 vnic->rss_table = NULL;
2912 }
2913
2914 vnic->rss_hash_key = NULL;
2915 vnic->flags = 0;
2916 }
2917}
2918
2919static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
2920{
2921 int i, rc = 0, size;
2922 struct bnxt_vnic_info *vnic;
2923 struct pci_dev *pdev = bp->pdev;
2924 int max_rings;
2925
2926 for (i = 0; i < bp->nr_vnics; i++) {
2927 vnic = &bp->vnic_info[i];
2928
2929 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
2930 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
2931
2932 if (mem_size > 0) {
2933 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
2934 if (!vnic->uc_list) {
2935 rc = -ENOMEM;
2936 goto out;
2937 }
2938 }
2939 }
2940
2941 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
2942 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
2943 vnic->mc_list =
2944 dma_alloc_coherent(&pdev->dev,
2945 vnic->mc_list_size,
2946 &vnic->mc_list_mapping,
2947 GFP_KERNEL);
2948 if (!vnic->mc_list) {
2949 rc = -ENOMEM;
2950 goto out;
2951 }
2952 }
2953
2954 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2955 max_rings = bp->rx_nr_rings;
2956 else
2957 max_rings = 1;
2958
2959 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
2960 if (!vnic->fw_grp_ids) {
2961 rc = -ENOMEM;
2962 goto out;
2963 }
2964
Michael Chanae10ae72016-12-29 12:13:38 -05002965 if ((bp->flags & BNXT_FLAG_NEW_RSS_CAP) &&
2966 !(vnic->flags & BNXT_VNIC_RSS_FLAG))
2967 continue;
2968
Michael Chanc0c050c2015-10-22 16:01:17 -04002969 /* Allocate rss table and hash key */
2970 vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2971 &vnic->rss_table_dma_addr,
2972 GFP_KERNEL);
2973 if (!vnic->rss_table) {
2974 rc = -ENOMEM;
2975 goto out;
2976 }
2977
2978 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
2979
2980 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
2981 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
2982 }
2983 return 0;
2984
2985out:
2986 return rc;
2987}
2988
2989static void bnxt_free_hwrm_resources(struct bnxt *bp)
2990{
2991 struct pci_dev *pdev = bp->pdev;
2992
2993 dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
2994 bp->hwrm_cmd_resp_dma_addr);
2995
2996 bp->hwrm_cmd_resp_addr = NULL;
2997 if (bp->hwrm_dbg_resp_addr) {
2998 dma_free_coherent(&pdev->dev, HWRM_DBG_REG_BUF_SIZE,
2999 bp->hwrm_dbg_resp_addr,
3000 bp->hwrm_dbg_resp_dma_addr);
3001
3002 bp->hwrm_dbg_resp_addr = NULL;
3003 }
3004}
3005
3006static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
3007{
3008 struct pci_dev *pdev = bp->pdev;
3009
3010 bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
3011 &bp->hwrm_cmd_resp_dma_addr,
3012 GFP_KERNEL);
3013 if (!bp->hwrm_cmd_resp_addr)
3014 return -ENOMEM;
3015 bp->hwrm_dbg_resp_addr = dma_alloc_coherent(&pdev->dev,
3016 HWRM_DBG_REG_BUF_SIZE,
3017 &bp->hwrm_dbg_resp_dma_addr,
3018 GFP_KERNEL);
3019 if (!bp->hwrm_dbg_resp_addr)
3020 netdev_warn(bp->dev, "fail to alloc debug register dma mem\n");
3021
3022 return 0;
3023}
3024
Deepak Khungare605db82017-05-29 19:06:04 -04003025static void bnxt_free_hwrm_short_cmd_req(struct bnxt *bp)
3026{
3027 if (bp->hwrm_short_cmd_req_addr) {
3028 struct pci_dev *pdev = bp->pdev;
3029
3030 dma_free_coherent(&pdev->dev, BNXT_HWRM_MAX_REQ_LEN,
3031 bp->hwrm_short_cmd_req_addr,
3032 bp->hwrm_short_cmd_req_dma_addr);
3033 bp->hwrm_short_cmd_req_addr = NULL;
3034 }
3035}
3036
3037static int bnxt_alloc_hwrm_short_cmd_req(struct bnxt *bp)
3038{
3039 struct pci_dev *pdev = bp->pdev;
3040
3041 bp->hwrm_short_cmd_req_addr =
3042 dma_alloc_coherent(&pdev->dev, BNXT_HWRM_MAX_REQ_LEN,
3043 &bp->hwrm_short_cmd_req_dma_addr,
3044 GFP_KERNEL);
3045 if (!bp->hwrm_short_cmd_req_addr)
3046 return -ENOMEM;
3047
3048 return 0;
3049}
3050
Michael Chanc0c050c2015-10-22 16:01:17 -04003051static void bnxt_free_stats(struct bnxt *bp)
3052{
3053 u32 size, i;
3054 struct pci_dev *pdev = bp->pdev;
3055
Michael Chan3bdf56c2016-03-07 15:38:45 -05003056 if (bp->hw_rx_port_stats) {
3057 dma_free_coherent(&pdev->dev, bp->hw_port_stats_size,
3058 bp->hw_rx_port_stats,
3059 bp->hw_rx_port_stats_map);
3060 bp->hw_rx_port_stats = NULL;
3061 bp->flags &= ~BNXT_FLAG_PORT_STATS;
3062 }
3063
Michael Chanc0c050c2015-10-22 16:01:17 -04003064 if (!bp->bnapi)
3065 return;
3066
3067 size = sizeof(struct ctx_hw_stats);
3068
3069 for (i = 0; i < bp->cp_nr_rings; i++) {
3070 struct bnxt_napi *bnapi = bp->bnapi[i];
3071 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3072
3073 if (cpr->hw_stats) {
3074 dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
3075 cpr->hw_stats_map);
3076 cpr->hw_stats = NULL;
3077 }
3078 }
3079}
3080
3081static int bnxt_alloc_stats(struct bnxt *bp)
3082{
3083 u32 size, i;
3084 struct pci_dev *pdev = bp->pdev;
3085
3086 size = sizeof(struct ctx_hw_stats);
3087
3088 for (i = 0; i < bp->cp_nr_rings; i++) {
3089 struct bnxt_napi *bnapi = bp->bnapi[i];
3090 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3091
3092 cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
3093 &cpr->hw_stats_map,
3094 GFP_KERNEL);
3095 if (!cpr->hw_stats)
3096 return -ENOMEM;
3097
3098 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
3099 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05003100
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04003101 if (BNXT_PF(bp) && bp->chip_num != CHIP_NUM_58700) {
Michael Chan3bdf56c2016-03-07 15:38:45 -05003102 bp->hw_port_stats_size = sizeof(struct rx_port_stats) +
3103 sizeof(struct tx_port_stats) + 1024;
3104
3105 bp->hw_rx_port_stats =
3106 dma_alloc_coherent(&pdev->dev, bp->hw_port_stats_size,
3107 &bp->hw_rx_port_stats_map,
3108 GFP_KERNEL);
3109 if (!bp->hw_rx_port_stats)
3110 return -ENOMEM;
3111
3112 bp->hw_tx_port_stats = (void *)(bp->hw_rx_port_stats + 1) +
3113 512;
3114 bp->hw_tx_port_stats_map = bp->hw_rx_port_stats_map +
3115 sizeof(struct rx_port_stats) + 512;
3116 bp->flags |= BNXT_FLAG_PORT_STATS;
3117 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003118 return 0;
3119}
3120
3121static void bnxt_clear_ring_indices(struct bnxt *bp)
3122{
3123 int i;
3124
3125 if (!bp->bnapi)
3126 return;
3127
3128 for (i = 0; i < bp->cp_nr_rings; i++) {
3129 struct bnxt_napi *bnapi = bp->bnapi[i];
3130 struct bnxt_cp_ring_info *cpr;
3131 struct bnxt_rx_ring_info *rxr;
3132 struct bnxt_tx_ring_info *txr;
3133
3134 if (!bnapi)
3135 continue;
3136
3137 cpr = &bnapi->cp_ring;
3138 cpr->cp_raw_cons = 0;
3139
Michael Chanb6ab4b02016-01-02 23:44:59 -05003140 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05003141 if (txr) {
3142 txr->tx_prod = 0;
3143 txr->tx_cons = 0;
3144 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003145
Michael Chanb6ab4b02016-01-02 23:44:59 -05003146 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05003147 if (rxr) {
3148 rxr->rx_prod = 0;
3149 rxr->rx_agg_prod = 0;
3150 rxr->rx_sw_agg_prod = 0;
Michael Chan376a5b82016-05-10 19:17:59 -04003151 rxr->rx_next_cons = 0;
Michael Chan3b2b7d92016-01-02 23:45:00 -05003152 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003153 }
3154}
3155
3156static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
3157{
3158#ifdef CONFIG_RFS_ACCEL
3159 int i;
3160
3161 /* Under rtnl_lock and all our NAPIs have been disabled. It's
3162 * safe to delete the hash table.
3163 */
3164 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
3165 struct hlist_head *head;
3166 struct hlist_node *tmp;
3167 struct bnxt_ntuple_filter *fltr;
3168
3169 head = &bp->ntp_fltr_hash_tbl[i];
3170 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
3171 hlist_del(&fltr->hash);
3172 kfree(fltr);
3173 }
3174 }
3175 if (irq_reinit) {
3176 kfree(bp->ntp_fltr_bmap);
3177 bp->ntp_fltr_bmap = NULL;
3178 }
3179 bp->ntp_fltr_count = 0;
3180#endif
3181}
3182
3183static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
3184{
3185#ifdef CONFIG_RFS_ACCEL
3186 int i, rc = 0;
3187
3188 if (!(bp->flags & BNXT_FLAG_RFS))
3189 return 0;
3190
3191 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
3192 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
3193
3194 bp->ntp_fltr_count = 0;
Dan Carpenterac45bd92017-05-06 03:49:01 +03003195 bp->ntp_fltr_bmap = kcalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
3196 sizeof(long),
Michael Chanc0c050c2015-10-22 16:01:17 -04003197 GFP_KERNEL);
3198
3199 if (!bp->ntp_fltr_bmap)
3200 rc = -ENOMEM;
3201
3202 return rc;
3203#else
3204 return 0;
3205#endif
3206}
3207
3208static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
3209{
3210 bnxt_free_vnic_attributes(bp);
3211 bnxt_free_tx_rings(bp);
3212 bnxt_free_rx_rings(bp);
3213 bnxt_free_cp_rings(bp);
3214 bnxt_free_ntp_fltrs(bp, irq_re_init);
3215 if (irq_re_init) {
3216 bnxt_free_stats(bp);
3217 bnxt_free_ring_grps(bp);
3218 bnxt_free_vnics(bp);
Michael Chana960dec2017-02-06 16:55:39 -05003219 kfree(bp->tx_ring_map);
3220 bp->tx_ring_map = NULL;
Michael Chanb6ab4b02016-01-02 23:44:59 -05003221 kfree(bp->tx_ring);
3222 bp->tx_ring = NULL;
3223 kfree(bp->rx_ring);
3224 bp->rx_ring = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04003225 kfree(bp->bnapi);
3226 bp->bnapi = NULL;
3227 } else {
3228 bnxt_clear_ring_indices(bp);
3229 }
3230}
3231
3232static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
3233{
Michael Chan01657bc2016-01-02 23:45:03 -05003234 int i, j, rc, size, arr_size;
Michael Chanc0c050c2015-10-22 16:01:17 -04003235 void *bnapi;
3236
3237 if (irq_re_init) {
3238 /* Allocate bnapi mem pointer array and mem block for
3239 * all queues
3240 */
3241 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
3242 bp->cp_nr_rings);
3243 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
3244 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
3245 if (!bnapi)
3246 return -ENOMEM;
3247
3248 bp->bnapi = bnapi;
3249 bnapi += arr_size;
3250 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
3251 bp->bnapi[i] = bnapi;
3252 bp->bnapi[i]->index = i;
3253 bp->bnapi[i]->bp = bp;
3254 }
3255
Michael Chanb6ab4b02016-01-02 23:44:59 -05003256 bp->rx_ring = kcalloc(bp->rx_nr_rings,
3257 sizeof(struct bnxt_rx_ring_info),
3258 GFP_KERNEL);
3259 if (!bp->rx_ring)
3260 return -ENOMEM;
3261
3262 for (i = 0; i < bp->rx_nr_rings; i++) {
3263 bp->rx_ring[i].bnapi = bp->bnapi[i];
3264 bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
3265 }
3266
3267 bp->tx_ring = kcalloc(bp->tx_nr_rings,
3268 sizeof(struct bnxt_tx_ring_info),
3269 GFP_KERNEL);
3270 if (!bp->tx_ring)
3271 return -ENOMEM;
3272
Michael Chana960dec2017-02-06 16:55:39 -05003273 bp->tx_ring_map = kcalloc(bp->tx_nr_rings, sizeof(u16),
3274 GFP_KERNEL);
3275
3276 if (!bp->tx_ring_map)
3277 return -ENOMEM;
3278
Michael Chan01657bc2016-01-02 23:45:03 -05003279 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
3280 j = 0;
3281 else
3282 j = bp->rx_nr_rings;
3283
3284 for (i = 0; i < bp->tx_nr_rings; i++, j++) {
3285 bp->tx_ring[i].bnapi = bp->bnapi[j];
3286 bp->bnapi[j]->tx_ring = &bp->tx_ring[i];
Michael Chan5f449242017-02-06 16:55:40 -05003287 bp->tx_ring_map[i] = bp->tx_nr_rings_xdp + i;
Michael Chan38413402017-02-06 16:55:43 -05003288 if (i >= bp->tx_nr_rings_xdp) {
Michael Chan5f449242017-02-06 16:55:40 -05003289 bp->tx_ring[i].txq_index = i -
3290 bp->tx_nr_rings_xdp;
Michael Chan38413402017-02-06 16:55:43 -05003291 bp->bnapi[j]->tx_int = bnxt_tx_int;
3292 } else {
Michael Chanfa3e93e2017-02-06 16:55:41 -05003293 bp->bnapi[j]->flags |= BNXT_NAPI_FLAG_XDP;
Michael Chan38413402017-02-06 16:55:43 -05003294 bp->bnapi[j]->tx_int = bnxt_tx_int_xdp;
3295 }
Michael Chanb6ab4b02016-01-02 23:44:59 -05003296 }
3297
Michael Chanc0c050c2015-10-22 16:01:17 -04003298 rc = bnxt_alloc_stats(bp);
3299 if (rc)
3300 goto alloc_mem_err;
3301
3302 rc = bnxt_alloc_ntp_fltrs(bp);
3303 if (rc)
3304 goto alloc_mem_err;
3305
3306 rc = bnxt_alloc_vnics(bp);
3307 if (rc)
3308 goto alloc_mem_err;
3309 }
3310
3311 bnxt_init_ring_struct(bp);
3312
3313 rc = bnxt_alloc_rx_rings(bp);
3314 if (rc)
3315 goto alloc_mem_err;
3316
3317 rc = bnxt_alloc_tx_rings(bp);
3318 if (rc)
3319 goto alloc_mem_err;
3320
3321 rc = bnxt_alloc_cp_rings(bp);
3322 if (rc)
3323 goto alloc_mem_err;
3324
3325 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
3326 BNXT_VNIC_UCAST_FLAG;
3327 rc = bnxt_alloc_vnic_attributes(bp);
3328 if (rc)
3329 goto alloc_mem_err;
3330 return 0;
3331
3332alloc_mem_err:
3333 bnxt_free_mem(bp, true);
3334 return rc;
3335}
3336
Michael Chan9d8bc092016-12-29 12:13:33 -05003337static void bnxt_disable_int(struct bnxt *bp)
3338{
3339 int i;
3340
3341 if (!bp->bnapi)
3342 return;
3343
3344 for (i = 0; i < bp->cp_nr_rings; i++) {
3345 struct bnxt_napi *bnapi = bp->bnapi[i];
3346 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chandaf1f1e2017-02-20 19:25:17 -05003347 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chan9d8bc092016-12-29 12:13:33 -05003348
Michael Chandaf1f1e2017-02-20 19:25:17 -05003349 if (ring->fw_ring_id != INVALID_HW_RING_ID)
3350 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
Michael Chan9d8bc092016-12-29 12:13:33 -05003351 }
3352}
3353
3354static void bnxt_disable_int_sync(struct bnxt *bp)
3355{
3356 int i;
3357
3358 atomic_inc(&bp->intr_sem);
3359
3360 bnxt_disable_int(bp);
3361 for (i = 0; i < bp->cp_nr_rings; i++)
3362 synchronize_irq(bp->irq_tbl[i].vector);
3363}
3364
3365static void bnxt_enable_int(struct bnxt *bp)
3366{
3367 int i;
3368
3369 atomic_set(&bp->intr_sem, 0);
3370 for (i = 0; i < bp->cp_nr_rings; i++) {
3371 struct bnxt_napi *bnapi = bp->bnapi[i];
3372 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3373
3374 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
3375 }
3376}
3377
Michael Chanc0c050c2015-10-22 16:01:17 -04003378void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
3379 u16 cmpl_ring, u16 target_id)
3380{
Michael Chana8643e12016-02-26 04:00:05 -05003381 struct input *req = request;
Michael Chanc0c050c2015-10-22 16:01:17 -04003382
Michael Chana8643e12016-02-26 04:00:05 -05003383 req->req_type = cpu_to_le16(req_type);
3384 req->cmpl_ring = cpu_to_le16(cmpl_ring);
3385 req->target_id = cpu_to_le16(target_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003386 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
3387}
3388
Michael Chanfbfbc482016-02-26 04:00:07 -05003389static int bnxt_hwrm_do_send_msg(struct bnxt *bp, void *msg, u32 msg_len,
3390 int timeout, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04003391{
Michael Chana11fa2b2016-05-15 03:04:47 -04003392 int i, intr_process, rc, tmo_count;
Michael Chana8643e12016-02-26 04:00:05 -05003393 struct input *req = msg;
Michael Chanc0c050c2015-10-22 16:01:17 -04003394 u32 *data = msg;
3395 __le32 *resp_len, *valid;
3396 u16 cp_ring_id, len = 0;
3397 struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
Deepak Khungare605db82017-05-29 19:06:04 -04003398 u16 max_req_len = BNXT_HWRM_MAX_REQ_LEN;
Vasundhara Volamebd58182017-12-01 03:13:05 -05003399 struct hwrm_short_input short_input = {0};
Michael Chanc0c050c2015-10-22 16:01:17 -04003400
Michael Chana8643e12016-02-26 04:00:05 -05003401 req->seq_id = cpu_to_le16(bp->hwrm_cmd_seq++);
Michael Chanc0c050c2015-10-22 16:01:17 -04003402 memset(resp, 0, PAGE_SIZE);
Michael Chana8643e12016-02-26 04:00:05 -05003403 cp_ring_id = le16_to_cpu(req->cmpl_ring);
Michael Chanc0c050c2015-10-22 16:01:17 -04003404 intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
3405
Deepak Khungare605db82017-05-29 19:06:04 -04003406 if (bp->flags & BNXT_FLAG_SHORT_CMD) {
3407 void *short_cmd_req = bp->hwrm_short_cmd_req_addr;
Deepak Khungare605db82017-05-29 19:06:04 -04003408
3409 memcpy(short_cmd_req, req, msg_len);
3410 memset(short_cmd_req + msg_len, 0, BNXT_HWRM_MAX_REQ_LEN -
3411 msg_len);
3412
3413 short_input.req_type = req->req_type;
3414 short_input.signature =
3415 cpu_to_le16(SHORT_REQ_SIGNATURE_SHORT_CMD);
3416 short_input.size = cpu_to_le16(msg_len);
3417 short_input.req_addr =
3418 cpu_to_le64(bp->hwrm_short_cmd_req_dma_addr);
3419
3420 data = (u32 *)&short_input;
3421 msg_len = sizeof(short_input);
3422
3423 /* Sync memory write before updating doorbell */
3424 wmb();
3425
3426 max_req_len = BNXT_HWRM_SHORT_REQ_LEN;
3427 }
3428
Michael Chanc0c050c2015-10-22 16:01:17 -04003429 /* Write request msg to hwrm channel */
3430 __iowrite32_copy(bp->bar0, data, msg_len / 4);
3431
Deepak Khungare605db82017-05-29 19:06:04 -04003432 for (i = msg_len; i < max_req_len; i += 4)
Michael Chand79979a2016-01-07 19:56:57 -05003433 writel(0, bp->bar0 + i);
3434
Michael Chanc0c050c2015-10-22 16:01:17 -04003435 /* currently supports only one outstanding message */
3436 if (intr_process)
Michael Chana8643e12016-02-26 04:00:05 -05003437 bp->hwrm_intr_seq_id = le16_to_cpu(req->seq_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003438
3439 /* Ring channel doorbell */
3440 writel(1, bp->bar0 + 0x100);
3441
Michael Chanff4fe812016-02-26 04:00:04 -05003442 if (!timeout)
3443 timeout = DFLT_HWRM_CMD_TIMEOUT;
3444
Michael Chanc0c050c2015-10-22 16:01:17 -04003445 i = 0;
Michael Chana11fa2b2016-05-15 03:04:47 -04003446 tmo_count = timeout * 40;
Michael Chanc0c050c2015-10-22 16:01:17 -04003447 if (intr_process) {
3448 /* Wait until hwrm response cmpl interrupt is processed */
3449 while (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID &&
Michael Chana11fa2b2016-05-15 03:04:47 -04003450 i++ < tmo_count) {
3451 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04003452 }
3453
3454 if (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID) {
3455 netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
Michael Chana8643e12016-02-26 04:00:05 -05003456 le16_to_cpu(req->req_type));
Michael Chanc0c050c2015-10-22 16:01:17 -04003457 return -1;
3458 }
3459 } else {
3460 /* Check if response len is updated */
3461 resp_len = bp->hwrm_cmd_resp_addr + HWRM_RESP_LEN_OFFSET;
Michael Chana11fa2b2016-05-15 03:04:47 -04003462 for (i = 0; i < tmo_count; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003463 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
3464 HWRM_RESP_LEN_SFT;
3465 if (len)
3466 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04003467 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04003468 }
3469
Michael Chana11fa2b2016-05-15 03:04:47 -04003470 if (i >= tmo_count) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003471 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05003472 timeout, le16_to_cpu(req->req_type),
Michael Chan8578d6c2016-05-15 03:04:48 -04003473 le16_to_cpu(req->seq_id), len);
Michael Chanc0c050c2015-10-22 16:01:17 -04003474 return -1;
3475 }
3476
3477 /* Last word of resp contains valid bit */
3478 valid = bp->hwrm_cmd_resp_addr + len - 4;
Michael Chana11fa2b2016-05-15 03:04:47 -04003479 for (i = 0; i < 5; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003480 if (le32_to_cpu(*valid) & HWRM_RESP_VALID_MASK)
3481 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04003482 udelay(1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003483 }
3484
Michael Chana11fa2b2016-05-15 03:04:47 -04003485 if (i >= 5) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003486 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05003487 timeout, le16_to_cpu(req->req_type),
3488 le16_to_cpu(req->seq_id), len, *valid);
Michael Chanc0c050c2015-10-22 16:01:17 -04003489 return -1;
3490 }
3491 }
3492
3493 rc = le16_to_cpu(resp->error_code);
Michael Chanfbfbc482016-02-26 04:00:07 -05003494 if (rc && !silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04003495 netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
3496 le16_to_cpu(resp->req_type),
3497 le16_to_cpu(resp->seq_id), rc);
Michael Chanfbfbc482016-02-26 04:00:07 -05003498 return rc;
3499}
3500
3501int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
3502{
3503 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04003504}
3505
Michael Chancc72f3b2017-10-13 21:09:33 -04003506int _hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
3507 int timeout)
3508{
3509 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
3510}
3511
Michael Chanc0c050c2015-10-22 16:01:17 -04003512int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
3513{
3514 int rc;
3515
3516 mutex_lock(&bp->hwrm_cmd_lock);
3517 rc = _hwrm_send_message(bp, msg, msg_len, timeout);
3518 mutex_unlock(&bp->hwrm_cmd_lock);
3519 return rc;
3520}
3521
Michael Chan90e209212016-02-26 04:00:08 -05003522int hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
3523 int timeout)
3524{
3525 int rc;
3526
3527 mutex_lock(&bp->hwrm_cmd_lock);
3528 rc = bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
3529 mutex_unlock(&bp->hwrm_cmd_lock);
3530 return rc;
3531}
3532
Michael Chana1653b12016-12-07 00:26:20 -05003533int bnxt_hwrm_func_rgtr_async_events(struct bnxt *bp, unsigned long *bmap,
3534 int bmap_size)
Michael Chanc0c050c2015-10-22 16:01:17 -04003535{
3536 struct hwrm_func_drv_rgtr_input req = {0};
Michael Chan25be8622016-04-05 14:09:00 -04003537 DECLARE_BITMAP(async_events_bmap, 256);
3538 u32 *events = (u32 *)async_events_bmap;
Michael Chana1653b12016-12-07 00:26:20 -05003539 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003540
3541 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
3542
3543 req.enables =
Michael Chana1653b12016-12-07 00:26:20 -05003544 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
Michael Chanc0c050c2015-10-22 16:01:17 -04003545
Michael Chan25be8622016-04-05 14:09:00 -04003546 memset(async_events_bmap, 0, sizeof(async_events_bmap));
3547 for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++)
3548 __set_bit(bnxt_async_events_arr[i], async_events_bmap);
3549
Michael Chana1653b12016-12-07 00:26:20 -05003550 if (bmap && bmap_size) {
3551 for (i = 0; i < bmap_size; i++) {
3552 if (test_bit(i, bmap))
3553 __set_bit(i, async_events_bmap);
3554 }
3555 }
3556
Michael Chan25be8622016-04-05 14:09:00 -04003557 for (i = 0; i < 8; i++)
3558 req.async_event_fwd[i] |= cpu_to_le32(events[i]);
3559
Michael Chana1653b12016-12-07 00:26:20 -05003560 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3561}
3562
3563static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
3564{
3565 struct hwrm_func_drv_rgtr_input req = {0};
3566
3567 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
3568
3569 req.enables =
3570 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
3571 FUNC_DRV_RGTR_REQ_ENABLES_VER);
3572
Michael Chan11f15ed2016-04-05 14:08:55 -04003573 req.os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
Michael Chanc0c050c2015-10-22 16:01:17 -04003574 req.ver_maj = DRV_VER_MAJ;
3575 req.ver_min = DRV_VER_MIN;
3576 req.ver_upd = DRV_VER_UPD;
3577
3578 if (BNXT_PF(bp)) {
Michael Chan9b0436c2017-07-11 13:05:36 -04003579 u32 data[8];
Michael Chana1653b12016-12-07 00:26:20 -05003580 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003581
Michael Chan9b0436c2017-07-11 13:05:36 -04003582 memset(data, 0, sizeof(data));
3583 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++) {
3584 u16 cmd = bnxt_vf_req_snif[i];
3585 unsigned int bit, idx;
3586
3587 idx = cmd / 32;
3588 bit = cmd % 32;
3589 data[idx] |= 1 << bit;
3590 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003591
Michael Chande68f5de2015-12-09 19:35:41 -05003592 for (i = 0; i < 8; i++)
3593 req.vf_req_fwd[i] = cpu_to_le32(data[i]);
3594
Michael Chanc0c050c2015-10-22 16:01:17 -04003595 req.enables |=
3596 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
3597 }
3598
3599 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3600}
3601
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05003602static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
3603{
3604 struct hwrm_func_drv_unrgtr_input req = {0};
3605
3606 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
3607 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3608}
3609
Michael Chanc0c050c2015-10-22 16:01:17 -04003610static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
3611{
3612 u32 rc = 0;
3613 struct hwrm_tunnel_dst_port_free_input req = {0};
3614
3615 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
3616 req.tunnel_type = tunnel_type;
3617
3618 switch (tunnel_type) {
3619 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
3620 req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
3621 break;
3622 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
3623 req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
3624 break;
3625 default:
3626 break;
3627 }
3628
3629 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3630 if (rc)
3631 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
3632 rc);
3633 return rc;
3634}
3635
3636static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
3637 u8 tunnel_type)
3638{
3639 u32 rc = 0;
3640 struct hwrm_tunnel_dst_port_alloc_input req = {0};
3641 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3642
3643 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
3644
3645 req.tunnel_type = tunnel_type;
3646 req.tunnel_dst_port_val = port;
3647
3648 mutex_lock(&bp->hwrm_cmd_lock);
3649 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3650 if (rc) {
3651 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
3652 rc);
3653 goto err_out;
3654 }
3655
Christophe Jaillet57aac712016-11-22 06:14:40 +01003656 switch (tunnel_type) {
3657 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN:
Michael Chanc0c050c2015-10-22 16:01:17 -04003658 bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
Christophe Jaillet57aac712016-11-22 06:14:40 +01003659 break;
3660 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE:
Michael Chanc0c050c2015-10-22 16:01:17 -04003661 bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
Christophe Jaillet57aac712016-11-22 06:14:40 +01003662 break;
3663 default:
3664 break;
3665 }
3666
Michael Chanc0c050c2015-10-22 16:01:17 -04003667err_out:
3668 mutex_unlock(&bp->hwrm_cmd_lock);
3669 return rc;
3670}
3671
3672static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
3673{
3674 struct hwrm_cfa_l2_set_rx_mask_input req = {0};
3675 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3676
3677 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
Michael Chanc1935542015-12-27 18:19:28 -05003678 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003679
3680 req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
3681 req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
3682 req.mask = cpu_to_le32(vnic->rx_mask);
3683 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3684}
3685
3686#ifdef CONFIG_RFS_ACCEL
3687static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
3688 struct bnxt_ntuple_filter *fltr)
3689{
3690 struct hwrm_cfa_ntuple_filter_free_input req = {0};
3691
3692 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
3693 req.ntuple_filter_id = fltr->filter_id;
3694 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3695}
3696
3697#define BNXT_NTP_FLTR_FLAGS \
3698 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
3699 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
3700 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
3701 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
3702 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
3703 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
3704 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
3705 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
3706 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
3707 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
3708 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
3709 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
3710 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
Michael Chanc1935542015-12-27 18:19:28 -05003711 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003712
Michael Chan61aad722017-02-12 19:18:14 -05003713#define BNXT_NTP_TUNNEL_FLTR_FLAG \
3714 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE
3715
Michael Chanc0c050c2015-10-22 16:01:17 -04003716static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
3717 struct bnxt_ntuple_filter *fltr)
3718{
3719 int rc = 0;
3720 struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
3721 struct hwrm_cfa_ntuple_filter_alloc_output *resp =
3722 bp->hwrm_cmd_resp_addr;
3723 struct flow_keys *keys = &fltr->fkeys;
3724 struct bnxt_vnic_info *vnic = &bp->vnic_info[fltr->rxq + 1];
3725
3726 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
Michael Chana54c4d72016-07-25 12:33:35 -04003727 req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[fltr->l2_fltr_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04003728
3729 req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
3730
3731 req.ethertype = htons(ETH_P_IP);
3732 memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
Michael Chanc1935542015-12-27 18:19:28 -05003733 req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
Michael Chanc0c050c2015-10-22 16:01:17 -04003734 req.ip_protocol = keys->basic.ip_proto;
3735
Michael Chandda0e742016-12-29 12:13:40 -05003736 if (keys->basic.n_proto == htons(ETH_P_IPV6)) {
3737 int i;
3738
3739 req.ethertype = htons(ETH_P_IPV6);
3740 req.ip_addr_type =
3741 CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6;
3742 *(struct in6_addr *)&req.src_ipaddr[0] =
3743 keys->addrs.v6addrs.src;
3744 *(struct in6_addr *)&req.dst_ipaddr[0] =
3745 keys->addrs.v6addrs.dst;
3746 for (i = 0; i < 4; i++) {
3747 req.src_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
3748 req.dst_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
3749 }
3750 } else {
3751 req.src_ipaddr[0] = keys->addrs.v4addrs.src;
3752 req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3753 req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
3754 req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3755 }
Michael Chan61aad722017-02-12 19:18:14 -05003756 if (keys->control.flags & FLOW_DIS_ENCAPSULATION) {
3757 req.enables |= cpu_to_le32(BNXT_NTP_TUNNEL_FLTR_FLAG);
3758 req.tunnel_type =
3759 CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL;
3760 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003761
3762 req.src_port = keys->ports.src;
3763 req.src_port_mask = cpu_to_be16(0xffff);
3764 req.dst_port = keys->ports.dst;
3765 req.dst_port_mask = cpu_to_be16(0xffff);
3766
Michael Chanc1935542015-12-27 18:19:28 -05003767 req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003768 mutex_lock(&bp->hwrm_cmd_lock);
3769 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3770 if (!rc)
3771 fltr->filter_id = resp->ntuple_filter_id;
3772 mutex_unlock(&bp->hwrm_cmd_lock);
3773 return rc;
3774}
3775#endif
3776
3777static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
3778 u8 *mac_addr)
3779{
3780 u32 rc = 0;
3781 struct hwrm_cfa_l2_filter_alloc_input req = {0};
3782 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3783
3784 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003785 req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX);
3786 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
3787 req.flags |=
3788 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
Michael Chanc1935542015-12-27 18:19:28 -05003789 req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003790 req.enables =
3791 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
Michael Chanc1935542015-12-27 18:19:28 -05003792 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
Michael Chanc0c050c2015-10-22 16:01:17 -04003793 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
3794 memcpy(req.l2_addr, mac_addr, ETH_ALEN);
3795 req.l2_addr_mask[0] = 0xff;
3796 req.l2_addr_mask[1] = 0xff;
3797 req.l2_addr_mask[2] = 0xff;
3798 req.l2_addr_mask[3] = 0xff;
3799 req.l2_addr_mask[4] = 0xff;
3800 req.l2_addr_mask[5] = 0xff;
3801
3802 mutex_lock(&bp->hwrm_cmd_lock);
3803 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3804 if (!rc)
3805 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
3806 resp->l2_filter_id;
3807 mutex_unlock(&bp->hwrm_cmd_lock);
3808 return rc;
3809}
3810
3811static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
3812{
3813 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
3814 int rc = 0;
3815
3816 /* Any associated ntuple filters will also be cleared by firmware. */
3817 mutex_lock(&bp->hwrm_cmd_lock);
3818 for (i = 0; i < num_of_vnics; i++) {
3819 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3820
3821 for (j = 0; j < vnic->uc_filter_count; j++) {
3822 struct hwrm_cfa_l2_filter_free_input req = {0};
3823
3824 bnxt_hwrm_cmd_hdr_init(bp, &req,
3825 HWRM_CFA_L2_FILTER_FREE, -1, -1);
3826
3827 req.l2_filter_id = vnic->fw_l2_filter_id[j];
3828
3829 rc = _hwrm_send_message(bp, &req, sizeof(req),
3830 HWRM_CMD_TIMEOUT);
3831 }
3832 vnic->uc_filter_count = 0;
3833 }
3834 mutex_unlock(&bp->hwrm_cmd_lock);
3835
3836 return rc;
3837}
3838
3839static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
3840{
3841 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3842 struct hwrm_vnic_tpa_cfg_input req = {0};
3843
3844 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
3845
3846 if (tpa_flags) {
3847 u16 mss = bp->dev->mtu - 40;
3848 u32 nsegs, n, segs = 0, flags;
3849
3850 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
3851 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
3852 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
3853 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
3854 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
3855 if (tpa_flags & BNXT_FLAG_GRO)
3856 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
3857
3858 req.flags = cpu_to_le32(flags);
3859
3860 req.enables =
3861 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
Michael Chanc1935542015-12-27 18:19:28 -05003862 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
3863 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003864
3865 /* Number of segs are log2 units, and first packet is not
3866 * included as part of this units.
3867 */
Michael Chan2839f282016-04-25 02:30:50 -04003868 if (mss <= BNXT_RX_PAGE_SIZE) {
3869 n = BNXT_RX_PAGE_SIZE / mss;
Michael Chanc0c050c2015-10-22 16:01:17 -04003870 nsegs = (MAX_SKB_FRAGS - 1) * n;
3871 } else {
Michael Chan2839f282016-04-25 02:30:50 -04003872 n = mss / BNXT_RX_PAGE_SIZE;
3873 if (mss & (BNXT_RX_PAGE_SIZE - 1))
Michael Chanc0c050c2015-10-22 16:01:17 -04003874 n++;
3875 nsegs = (MAX_SKB_FRAGS - n) / n;
3876 }
3877
3878 segs = ilog2(nsegs);
3879 req.max_agg_segs = cpu_to_le16(segs);
3880 req.max_aggs = cpu_to_le16(VNIC_TPA_CFG_REQ_MAX_AGGS_MAX);
Michael Chanc1935542015-12-27 18:19:28 -05003881
3882 req.min_agg_len = cpu_to_le32(512);
Michael Chanc0c050c2015-10-22 16:01:17 -04003883 }
3884 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3885
3886 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3887}
3888
3889static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
3890{
3891 u32 i, j, max_rings;
3892 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3893 struct hwrm_vnic_rss_cfg_input req = {0};
3894
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003895 if (vnic->fw_rss_cos_lb_ctx[0] == INVALID_HW_RING_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003896 return 0;
3897
3898 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
3899 if (set_rss) {
Michael Chan87da7f72016-11-16 21:13:09 -05003900 req.hash_type = cpu_to_le32(bp->rss_hash_cfg);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003901 if (vnic->flags & BNXT_VNIC_RSS_FLAG) {
3902 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
3903 max_rings = bp->rx_nr_rings - 1;
3904 else
3905 max_rings = bp->rx_nr_rings;
3906 } else {
Michael Chanc0c050c2015-10-22 16:01:17 -04003907 max_rings = 1;
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003908 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003909
3910 /* Fill the RSS indirection table with ring group ids */
3911 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
3912 if (j == max_rings)
3913 j = 0;
3914 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
3915 }
3916
3917 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
3918 req.hash_key_tbl_addr =
3919 cpu_to_le64(vnic->rss_hash_key_dma_addr);
3920 }
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003921 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
Michael Chanc0c050c2015-10-22 16:01:17 -04003922 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3923}
3924
3925static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
3926{
3927 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3928 struct hwrm_vnic_plcmodes_cfg_input req = {0};
3929
3930 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
3931 req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
3932 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
3933 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
3934 req.enables =
3935 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
3936 VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
3937 /* thresholds not implemented in firmware yet */
3938 req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
3939 req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
3940 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
3941 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3942}
3943
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003944static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id,
3945 u16 ctx_idx)
Michael Chanc0c050c2015-10-22 16:01:17 -04003946{
3947 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
3948
3949 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
3950 req.rss_cos_lb_ctx_id =
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003951 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx]);
Michael Chanc0c050c2015-10-22 16:01:17 -04003952
3953 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003954 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003955}
3956
3957static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
3958{
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003959 int i, j;
Michael Chanc0c050c2015-10-22 16:01:17 -04003960
3961 for (i = 0; i < bp->nr_vnics; i++) {
3962 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3963
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003964 for (j = 0; j < BNXT_MAX_CTX_PER_VNIC; j++) {
3965 if (vnic->fw_rss_cos_lb_ctx[j] != INVALID_HW_RING_ID)
3966 bnxt_hwrm_vnic_ctx_free_one(bp, i, j);
3967 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003968 }
3969 bp->rsscos_nr_ctxs = 0;
3970}
3971
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003972static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id, u16 ctx_idx)
Michael Chanc0c050c2015-10-22 16:01:17 -04003973{
3974 int rc;
3975 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
3976 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
3977 bp->hwrm_cmd_resp_addr;
3978
3979 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
3980 -1);
3981
3982 mutex_lock(&bp->hwrm_cmd_lock);
3983 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3984 if (!rc)
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003985 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] =
Michael Chanc0c050c2015-10-22 16:01:17 -04003986 le16_to_cpu(resp->rss_cos_lb_ctx_id);
3987 mutex_unlock(&bp->hwrm_cmd_lock);
3988
3989 return rc;
3990}
3991
Michael Chana588e452016-12-07 00:26:21 -05003992int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
Michael Chanc0c050c2015-10-22 16:01:17 -04003993{
Michael Chanb81a90d2016-01-02 23:45:01 -05003994 unsigned int ring = 0, grp_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003995 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3996 struct hwrm_vnic_cfg_input req = {0};
Michael Chancf6645f2016-06-13 02:25:28 -04003997 u16 def_vlan = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003998
3999 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004000
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04004001 req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP);
4002 /* Only RSS support for now TBD: COS & LB */
4003 if (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID) {
4004 req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
4005 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
4006 VNIC_CFG_REQ_ENABLES_MRU);
Michael Chanae10ae72016-12-29 12:13:38 -05004007 } else if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG) {
4008 req.rss_rule =
4009 cpu_to_le16(bp->vnic_info[0].fw_rss_cos_lb_ctx[0]);
4010 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
4011 VNIC_CFG_REQ_ENABLES_MRU);
4012 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_RSS_DFLT_CR_MODE);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04004013 } else {
4014 req.rss_rule = cpu_to_le16(0xffff);
4015 }
4016
4017 if (BNXT_CHIP_TYPE_NITRO_A0(bp) &&
4018 (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID)) {
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004019 req.cos_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[1]);
4020 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_COS_RULE);
4021 } else {
4022 req.cos_rule = cpu_to_le16(0xffff);
4023 }
4024
Michael Chanc0c050c2015-10-22 16:01:17 -04004025 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05004026 ring = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04004027 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05004028 ring = vnic_id - 1;
Prashant Sreedharan76595192016-07-18 07:15:22 -04004029 else if ((vnic_id == 1) && BNXT_CHIP_TYPE_NITRO_A0(bp))
4030 ring = bp->rx_nr_rings - 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004031
Michael Chanb81a90d2016-01-02 23:45:01 -05004032 grp_idx = bp->rx_ring[ring].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04004033 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
4034 req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
4035
4036 req.lb_rule = cpu_to_le16(0xffff);
4037 req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
4038 VLAN_HLEN);
4039
Michael Chancf6645f2016-06-13 02:25:28 -04004040#ifdef CONFIG_BNXT_SRIOV
4041 if (BNXT_VF(bp))
4042 def_vlan = bp->vf.vlan;
4043#endif
4044 if ((bp->flags & BNXT_FLAG_STRIP_VLAN) || def_vlan)
Michael Chanc0c050c2015-10-22 16:01:17 -04004045 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
Michael Chana588e452016-12-07 00:26:21 -05004046 if (!vnic_id && bnxt_ulp_registered(bp->edev, BNXT_ROCE_ULP))
4047 req.flags |=
4048 cpu_to_le32(VNIC_CFG_REQ_FLAGS_ROCE_DUAL_VNIC_MODE);
Michael Chanc0c050c2015-10-22 16:01:17 -04004049
4050 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4051}
4052
4053static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
4054{
4055 u32 rc = 0;
4056
4057 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
4058 struct hwrm_vnic_free_input req = {0};
4059
4060 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
4061 req.vnic_id =
4062 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
4063
4064 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4065 if (rc)
4066 return rc;
4067 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
4068 }
4069 return rc;
4070}
4071
4072static void bnxt_hwrm_vnic_free(struct bnxt *bp)
4073{
4074 u16 i;
4075
4076 for (i = 0; i < bp->nr_vnics; i++)
4077 bnxt_hwrm_vnic_free_one(bp, i);
4078}
4079
Michael Chanb81a90d2016-01-02 23:45:01 -05004080static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id,
4081 unsigned int start_rx_ring_idx,
4082 unsigned int nr_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04004083{
Michael Chanb81a90d2016-01-02 23:45:01 -05004084 int rc = 0;
4085 unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004086 struct hwrm_vnic_alloc_input req = {0};
4087 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
4088
4089 /* map ring groups to this vnic */
Michael Chanb81a90d2016-01-02 23:45:01 -05004090 for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
4091 grp_idx = bp->rx_ring[i].bnapi->index;
4092 if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004093 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05004094 j, nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004095 break;
4096 }
4097 bp->vnic_info[vnic_id].fw_grp_ids[j] =
Michael Chanb81a90d2016-01-02 23:45:01 -05004098 bp->grp_info[grp_idx].fw_grp_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004099 }
4100
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004101 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
4102 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004103 if (vnic_id == 0)
4104 req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
4105
4106 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
4107
4108 mutex_lock(&bp->hwrm_cmd_lock);
4109 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4110 if (!rc)
4111 bp->vnic_info[vnic_id].fw_vnic_id = le32_to_cpu(resp->vnic_id);
4112 mutex_unlock(&bp->hwrm_cmd_lock);
4113 return rc;
4114}
4115
Michael Chan8fdefd62016-12-29 12:13:36 -05004116static int bnxt_hwrm_vnic_qcaps(struct bnxt *bp)
4117{
4118 struct hwrm_vnic_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
4119 struct hwrm_vnic_qcaps_input req = {0};
4120 int rc;
4121
4122 if (bp->hwrm_spec_code < 0x10600)
4123 return 0;
4124
4125 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_QCAPS, -1, -1);
4126 mutex_lock(&bp->hwrm_cmd_lock);
4127 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4128 if (!rc) {
4129 if (resp->flags &
4130 cpu_to_le32(VNIC_QCAPS_RESP_FLAGS_RSS_DFLT_CR_CAP))
4131 bp->flags |= BNXT_FLAG_NEW_RSS_CAP;
4132 }
4133 mutex_unlock(&bp->hwrm_cmd_lock);
4134 return rc;
4135}
4136
Michael Chanc0c050c2015-10-22 16:01:17 -04004137static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
4138{
4139 u16 i;
4140 u32 rc = 0;
4141
4142 mutex_lock(&bp->hwrm_cmd_lock);
4143 for (i = 0; i < bp->rx_nr_rings; i++) {
4144 struct hwrm_ring_grp_alloc_input req = {0};
4145 struct hwrm_ring_grp_alloc_output *resp =
4146 bp->hwrm_cmd_resp_addr;
Michael Chanb81a90d2016-01-02 23:45:01 -05004147 unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04004148
4149 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
4150
Michael Chanb81a90d2016-01-02 23:45:01 -05004151 req.cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
4152 req.rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
4153 req.ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
4154 req.sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
Michael Chanc0c050c2015-10-22 16:01:17 -04004155
4156 rc = _hwrm_send_message(bp, &req, sizeof(req),
4157 HWRM_CMD_TIMEOUT);
4158 if (rc)
4159 break;
4160
Michael Chanb81a90d2016-01-02 23:45:01 -05004161 bp->grp_info[grp_idx].fw_grp_id =
4162 le32_to_cpu(resp->ring_group_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04004163 }
4164 mutex_unlock(&bp->hwrm_cmd_lock);
4165 return rc;
4166}
4167
4168static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
4169{
4170 u16 i;
4171 u32 rc = 0;
4172 struct hwrm_ring_grp_free_input req = {0};
4173
4174 if (!bp->grp_info)
4175 return 0;
4176
4177 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
4178
4179 mutex_lock(&bp->hwrm_cmd_lock);
4180 for (i = 0; i < bp->cp_nr_rings; i++) {
4181 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
4182 continue;
4183 req.ring_group_id =
4184 cpu_to_le32(bp->grp_info[i].fw_grp_id);
4185
4186 rc = _hwrm_send_message(bp, &req, sizeof(req),
4187 HWRM_CMD_TIMEOUT);
4188 if (rc)
4189 break;
4190 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
4191 }
4192 mutex_unlock(&bp->hwrm_cmd_lock);
4193 return rc;
4194}
4195
4196static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
4197 struct bnxt_ring_struct *ring,
4198 u32 ring_type, u32 map_index,
4199 u32 stats_ctx_id)
4200{
4201 int rc = 0, err = 0;
4202 struct hwrm_ring_alloc_input req = {0};
4203 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
4204 u16 ring_id;
4205
4206 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
4207
4208 req.enables = 0;
4209 if (ring->nr_pages > 1) {
4210 req.page_tbl_addr = cpu_to_le64(ring->pg_tbl_map);
4211 /* Page size is in log2 units */
4212 req.page_size = BNXT_PAGE_SHIFT;
4213 req.page_tbl_depth = 1;
4214 } else {
4215 req.page_tbl_addr = cpu_to_le64(ring->dma_arr[0]);
4216 }
4217 req.fbo = 0;
4218 /* Association of ring index with doorbell index and MSIX number */
4219 req.logical_id = cpu_to_le16(map_index);
4220
4221 switch (ring_type) {
4222 case HWRM_RING_ALLOC_TX:
4223 req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
4224 /* Association of transmit ring with completion ring */
4225 req.cmpl_ring_id =
4226 cpu_to_le16(bp->grp_info[map_index].cp_fw_ring_id);
4227 req.length = cpu_to_le32(bp->tx_ring_mask + 1);
4228 req.stat_ctx_id = cpu_to_le32(stats_ctx_id);
4229 req.queue_id = cpu_to_le16(ring->queue_id);
4230 break;
4231 case HWRM_RING_ALLOC_RX:
4232 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
4233 req.length = cpu_to_le32(bp->rx_ring_mask + 1);
4234 break;
4235 case HWRM_RING_ALLOC_AGG:
4236 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
4237 req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
4238 break;
4239 case HWRM_RING_ALLOC_CMPL:
Michael Chanbac9a7e2017-02-12 19:18:10 -05004240 req.ring_type = RING_ALLOC_REQ_RING_TYPE_L2_CMPL;
Michael Chanc0c050c2015-10-22 16:01:17 -04004241 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
4242 if (bp->flags & BNXT_FLAG_USING_MSIX)
4243 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
4244 break;
4245 default:
4246 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
4247 ring_type);
4248 return -1;
4249 }
4250
4251 mutex_lock(&bp->hwrm_cmd_lock);
4252 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4253 err = le16_to_cpu(resp->error_code);
4254 ring_id = le16_to_cpu(resp->ring_id);
4255 mutex_unlock(&bp->hwrm_cmd_lock);
4256
4257 if (rc || err) {
4258 switch (ring_type) {
Michael Chanbac9a7e2017-02-12 19:18:10 -05004259 case RING_FREE_REQ_RING_TYPE_L2_CMPL:
Michael Chanc0c050c2015-10-22 16:01:17 -04004260 netdev_err(bp->dev, "hwrm_ring_alloc cp failed. rc:%x err:%x\n",
4261 rc, err);
4262 return -1;
4263
4264 case RING_FREE_REQ_RING_TYPE_RX:
4265 netdev_err(bp->dev, "hwrm_ring_alloc rx failed. rc:%x err:%x\n",
4266 rc, err);
4267 return -1;
4268
4269 case RING_FREE_REQ_RING_TYPE_TX:
4270 netdev_err(bp->dev, "hwrm_ring_alloc tx failed. rc:%x err:%x\n",
4271 rc, err);
4272 return -1;
4273
4274 default:
4275 netdev_err(bp->dev, "Invalid ring\n");
4276 return -1;
4277 }
4278 }
4279 ring->fw_ring_id = ring_id;
4280 return rc;
4281}
4282
Michael Chan486b5c22016-12-29 12:13:42 -05004283static int bnxt_hwrm_set_async_event_cr(struct bnxt *bp, int idx)
4284{
4285 int rc;
4286
4287 if (BNXT_PF(bp)) {
4288 struct hwrm_func_cfg_input req = {0};
4289
4290 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
4291 req.fid = cpu_to_le16(0xffff);
4292 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
4293 req.async_event_cr = cpu_to_le16(idx);
4294 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4295 } else {
4296 struct hwrm_func_vf_cfg_input req = {0};
4297
4298 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_VF_CFG, -1, -1);
4299 req.enables =
4300 cpu_to_le32(FUNC_VF_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
4301 req.async_event_cr = cpu_to_le16(idx);
4302 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4303 }
4304 return rc;
4305}
4306
Michael Chanc0c050c2015-10-22 16:01:17 -04004307static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
4308{
4309 int i, rc = 0;
4310
Michael Chanedd0c2c2015-12-27 18:19:19 -05004311 for (i = 0; i < bp->cp_nr_rings; i++) {
4312 struct bnxt_napi *bnapi = bp->bnapi[i];
4313 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4314 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04004315
Prashant Sreedharan33e52d82016-03-28 19:46:04 -04004316 cpr->cp_doorbell = bp->bar1 + i * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004317 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_CMPL, i,
4318 INVALID_STATS_CTX_ID);
4319 if (rc)
4320 goto err_out;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004321 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
4322 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
Michael Chan486b5c22016-12-29 12:13:42 -05004323
4324 if (!i) {
4325 rc = bnxt_hwrm_set_async_event_cr(bp, ring->fw_ring_id);
4326 if (rc)
4327 netdev_warn(bp->dev, "Failed to set async event completion ring.\n");
4328 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004329 }
4330
Michael Chanedd0c2c2015-12-27 18:19:19 -05004331 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004332 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004333 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004334 u32 map_idx = txr->bnapi->index;
4335 u16 fw_stats_ctx = bp->grp_info[map_idx].fw_stats_ctx;
Michael Chanc0c050c2015-10-22 16:01:17 -04004336
Michael Chanb81a90d2016-01-02 23:45:01 -05004337 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_TX,
4338 map_idx, fw_stats_ctx);
Michael Chanedd0c2c2015-12-27 18:19:19 -05004339 if (rc)
4340 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05004341 txr->tx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04004342 }
4343
Michael Chanedd0c2c2015-12-27 18:19:19 -05004344 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004345 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004346 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004347 u32 map_idx = rxr->bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04004348
Michael Chanb81a90d2016-01-02 23:45:01 -05004349 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_RX,
4350 map_idx, INVALID_STATS_CTX_ID);
Michael Chanedd0c2c2015-12-27 18:19:19 -05004351 if (rc)
4352 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05004353 rxr->rx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004354 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05004355 bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004356 }
4357
4358 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4359 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004360 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004361 struct bnxt_ring_struct *ring =
4362 &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004363 u32 grp_idx = rxr->bnapi->index;
4364 u32 map_idx = grp_idx + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004365
4366 rc = hwrm_ring_alloc_send_msg(bp, ring,
4367 HWRM_RING_ALLOC_AGG,
Michael Chanb81a90d2016-01-02 23:45:01 -05004368 map_idx,
Michael Chanc0c050c2015-10-22 16:01:17 -04004369 INVALID_STATS_CTX_ID);
4370 if (rc)
4371 goto err_out;
4372
Michael Chanb81a90d2016-01-02 23:45:01 -05004373 rxr->rx_agg_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04004374 writel(DB_KEY_RX | rxr->rx_agg_prod,
4375 rxr->rx_agg_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05004376 bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004377 }
4378 }
4379err_out:
4380 return rc;
4381}
4382
4383static int hwrm_ring_free_send_msg(struct bnxt *bp,
4384 struct bnxt_ring_struct *ring,
4385 u32 ring_type, int cmpl_ring_id)
4386{
4387 int rc;
4388 struct hwrm_ring_free_input req = {0};
4389 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
4390 u16 error_code;
4391
Prashant Sreedharan74608fc2016-01-28 03:11:20 -05004392 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, cmpl_ring_id, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004393 req.ring_type = ring_type;
4394 req.ring_id = cpu_to_le16(ring->fw_ring_id);
4395
4396 mutex_lock(&bp->hwrm_cmd_lock);
4397 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4398 error_code = le16_to_cpu(resp->error_code);
4399 mutex_unlock(&bp->hwrm_cmd_lock);
4400
4401 if (rc || error_code) {
4402 switch (ring_type) {
Michael Chanbac9a7e2017-02-12 19:18:10 -05004403 case RING_FREE_REQ_RING_TYPE_L2_CMPL:
Michael Chanc0c050c2015-10-22 16:01:17 -04004404 netdev_err(bp->dev, "hwrm_ring_free cp failed. rc:%d\n",
4405 rc);
4406 return rc;
4407 case RING_FREE_REQ_RING_TYPE_RX:
4408 netdev_err(bp->dev, "hwrm_ring_free rx failed. rc:%d\n",
4409 rc);
4410 return rc;
4411 case RING_FREE_REQ_RING_TYPE_TX:
4412 netdev_err(bp->dev, "hwrm_ring_free tx failed. rc:%d\n",
4413 rc);
4414 return rc;
4415 default:
4416 netdev_err(bp->dev, "Invalid ring\n");
4417 return -1;
4418 }
4419 }
4420 return 0;
4421}
4422
Michael Chanedd0c2c2015-12-27 18:19:19 -05004423static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
Michael Chanc0c050c2015-10-22 16:01:17 -04004424{
Michael Chanedd0c2c2015-12-27 18:19:19 -05004425 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004426
4427 if (!bp->bnapi)
Michael Chanedd0c2c2015-12-27 18:19:19 -05004428 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04004429
Michael Chanedd0c2c2015-12-27 18:19:19 -05004430 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004431 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004432 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004433 u32 grp_idx = txr->bnapi->index;
4434 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004435
Michael Chanedd0c2c2015-12-27 18:19:19 -05004436 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4437 hwrm_ring_free_send_msg(bp, ring,
4438 RING_FREE_REQ_RING_TYPE_TX,
4439 close_path ? cmpl_ring_id :
4440 INVALID_HW_RING_ID);
4441 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004442 }
4443 }
4444
Michael Chanedd0c2c2015-12-27 18:19:19 -05004445 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004446 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004447 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004448 u32 grp_idx = rxr->bnapi->index;
4449 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004450
Michael Chanedd0c2c2015-12-27 18:19:19 -05004451 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4452 hwrm_ring_free_send_msg(bp, ring,
4453 RING_FREE_REQ_RING_TYPE_RX,
4454 close_path ? cmpl_ring_id :
4455 INVALID_HW_RING_ID);
4456 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05004457 bp->grp_info[grp_idx].rx_fw_ring_id =
4458 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004459 }
4460 }
4461
Michael Chanedd0c2c2015-12-27 18:19:19 -05004462 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004463 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004464 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004465 u32 grp_idx = rxr->bnapi->index;
4466 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004467
Michael Chanedd0c2c2015-12-27 18:19:19 -05004468 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4469 hwrm_ring_free_send_msg(bp, ring,
4470 RING_FREE_REQ_RING_TYPE_RX,
4471 close_path ? cmpl_ring_id :
4472 INVALID_HW_RING_ID);
4473 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05004474 bp->grp_info[grp_idx].agg_fw_ring_id =
4475 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004476 }
4477 }
4478
Michael Chan9d8bc092016-12-29 12:13:33 -05004479 /* The completion rings are about to be freed. After that the
4480 * IRQ doorbell will not work anymore. So we need to disable
4481 * IRQ here.
4482 */
4483 bnxt_disable_int_sync(bp);
4484
Michael Chanedd0c2c2015-12-27 18:19:19 -05004485 for (i = 0; i < bp->cp_nr_rings; i++) {
4486 struct bnxt_napi *bnapi = bp->bnapi[i];
4487 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4488 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04004489
Michael Chanedd0c2c2015-12-27 18:19:19 -05004490 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4491 hwrm_ring_free_send_msg(bp, ring,
Michael Chanbac9a7e2017-02-12 19:18:10 -05004492 RING_FREE_REQ_RING_TYPE_L2_CMPL,
Michael Chanedd0c2c2015-12-27 18:19:19 -05004493 INVALID_HW_RING_ID);
4494 ring->fw_ring_id = INVALID_HW_RING_ID;
4495 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004496 }
4497 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004498}
4499
Michael Chan391be5c2016-12-29 12:13:41 -05004500/* Caller must hold bp->hwrm_cmd_lock */
4501int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings)
4502{
4503 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4504 struct hwrm_func_qcfg_input req = {0};
4505 int rc;
4506
4507 if (bp->hwrm_spec_code < 0x10601)
4508 return 0;
4509
4510 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
4511 req.fid = cpu_to_le16(fid);
4512 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4513 if (!rc)
4514 *tx_rings = le16_to_cpu(resp->alloc_tx_rings);
4515
4516 return rc;
4517}
4518
Michael Chand1e79252017-02-06 16:55:38 -05004519static int bnxt_hwrm_reserve_tx_rings(struct bnxt *bp, int *tx_rings)
Michael Chan391be5c2016-12-29 12:13:41 -05004520{
4521 struct hwrm_func_cfg_input req = {0};
4522 int rc;
4523
4524 if (bp->hwrm_spec_code < 0x10601)
4525 return 0;
4526
4527 if (BNXT_VF(bp))
4528 return 0;
4529
4530 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
4531 req.fid = cpu_to_le16(0xffff);
4532 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_NUM_TX_RINGS);
4533 req.num_tx_rings = cpu_to_le16(*tx_rings);
4534 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4535 if (rc)
4536 return rc;
4537
4538 mutex_lock(&bp->hwrm_cmd_lock);
4539 rc = __bnxt_hwrm_get_tx_rings(bp, 0xffff, tx_rings);
4540 mutex_unlock(&bp->hwrm_cmd_lock);
Michael Chan98fdbe72017-08-28 13:40:26 -04004541 if (!rc)
4542 bp->tx_reserved_rings = *tx_rings;
Michael Chan391be5c2016-12-29 12:13:41 -05004543 return rc;
4544}
4545
Michael Chan98fdbe72017-08-28 13:40:26 -04004546static int bnxt_hwrm_check_tx_rings(struct bnxt *bp, int tx_rings)
4547{
4548 struct hwrm_func_cfg_input req = {0};
4549 int rc;
4550
4551 if (bp->hwrm_spec_code < 0x10801)
4552 return 0;
4553
4554 if (BNXT_VF(bp))
4555 return 0;
4556
4557 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
4558 req.fid = cpu_to_le16(0xffff);
4559 req.flags = cpu_to_le32(FUNC_CFG_REQ_FLAGS_TX_ASSETS_TEST);
4560 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_NUM_TX_RINGS);
4561 req.num_tx_rings = cpu_to_le16(tx_rings);
4562 rc = hwrm_send_message_silent(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4563 if (rc)
4564 return -ENOMEM;
4565 return 0;
4566}
4567
Michael Chanf8503962017-10-26 11:51:28 -04004568static void bnxt_hwrm_set_coal_params(struct bnxt_coal *hw_coal,
Michael Chanbb053f52016-02-26 04:00:02 -05004569 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
4570{
Michael Chanf8503962017-10-26 11:51:28 -04004571 u16 val, tmr, max, flags;
4572
4573 max = hw_coal->bufs_per_record * 128;
4574 if (hw_coal->budget)
4575 max = hw_coal->bufs_per_record * hw_coal->budget;
4576
4577 val = clamp_t(u16, hw_coal->coal_bufs, 1, max);
4578 req->num_cmpl_aggr_int = cpu_to_le16(val);
Michael Chanb153cbc2017-11-03 03:32:39 -04004579
4580 /* This is a 6-bit value and must not be 0, or we'll get non stop IRQ */
4581 val = min_t(u16, val, 63);
Michael Chanf8503962017-10-26 11:51:28 -04004582 req->num_cmpl_dma_aggr = cpu_to_le16(val);
4583
Michael Chanb153cbc2017-11-03 03:32:39 -04004584 /* This is a 6-bit value and must not be 0, or we'll get non stop IRQ */
4585 val = clamp_t(u16, hw_coal->coal_bufs_irq, 1, 63);
Michael Chanf8503962017-10-26 11:51:28 -04004586 req->num_cmpl_dma_aggr_during_int = cpu_to_le16(val);
4587
4588 tmr = BNXT_USEC_TO_COAL_TIMER(hw_coal->coal_ticks);
4589 tmr = max_t(u16, tmr, 1);
4590 req->int_lat_tmr_max = cpu_to_le16(tmr);
4591
4592 /* min timer set to 1/2 of interrupt timer */
4593 val = tmr / 2;
4594 req->int_lat_tmr_min = cpu_to_le16(val);
4595
4596 /* buf timer set to 1/4 of interrupt timer */
4597 val = max_t(u16, tmr / 4, 1);
4598 req->cmpl_aggr_dma_tmr = cpu_to_le16(val);
4599
4600 tmr = BNXT_USEC_TO_COAL_TIMER(hw_coal->coal_ticks_irq);
4601 tmr = max_t(u16, tmr, 1);
4602 req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(tmr);
4603
4604 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
4605 if (hw_coal->idle_thresh && hw_coal->coal_ticks < hw_coal->idle_thresh)
4606 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
Michael Chanbb053f52016-02-26 04:00:02 -05004607 req->flags = cpu_to_le16(flags);
Michael Chanbb053f52016-02-26 04:00:02 -05004608}
4609
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05004610int bnxt_hwrm_set_ring_coal(struct bnxt *bp, struct bnxt_napi *bnapi)
4611{
4612 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0};
4613 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4614 struct bnxt_coal coal;
4615 unsigned int grp_idx;
4616
4617 /* Tick values in micro seconds.
4618 * 1 coal_buf x bufs_per_record = 1 completion record.
4619 */
4620 memcpy(&coal, &bp->rx_coal, sizeof(struct bnxt_coal));
4621
4622 coal.coal_ticks = cpr->rx_ring_coal.coal_ticks;
4623 coal.coal_bufs = cpr->rx_ring_coal.coal_bufs;
4624
4625 if (!bnapi->rx_ring)
4626 return -ENODEV;
4627
4628 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
4629 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
4630
4631 bnxt_hwrm_set_coal_params(&coal, &req_rx);
4632
4633 grp_idx = bnapi->index;
4634 req_rx.ring_id = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
4635
4636 return hwrm_send_message(bp, &req_rx, sizeof(req_rx),
4637 HWRM_CMD_TIMEOUT);
4638}
4639
Michael Chanc0c050c2015-10-22 16:01:17 -04004640int bnxt_hwrm_set_coal(struct bnxt *bp)
4641{
4642 int i, rc = 0;
Michael Chandfc9c942016-02-26 04:00:03 -05004643 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0},
4644 req_tx = {0}, *req;
Michael Chanc0c050c2015-10-22 16:01:17 -04004645
Michael Chandfc9c942016-02-26 04:00:03 -05004646 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
4647 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
4648 bnxt_hwrm_cmd_hdr_init(bp, &req_tx,
4649 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004650
Michael Chanf8503962017-10-26 11:51:28 -04004651 bnxt_hwrm_set_coal_params(&bp->rx_coal, &req_rx);
4652 bnxt_hwrm_set_coal_params(&bp->tx_coal, &req_tx);
Michael Chanc0c050c2015-10-22 16:01:17 -04004653
4654 mutex_lock(&bp->hwrm_cmd_lock);
4655 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chandfc9c942016-02-26 04:00:03 -05004656 struct bnxt_napi *bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004657
Michael Chandfc9c942016-02-26 04:00:03 -05004658 req = &req_rx;
4659 if (!bnapi->rx_ring)
4660 req = &req_tx;
4661 req->ring_id = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
4662
4663 rc = _hwrm_send_message(bp, req, sizeof(*req),
Michael Chanc0c050c2015-10-22 16:01:17 -04004664 HWRM_CMD_TIMEOUT);
4665 if (rc)
4666 break;
4667 }
4668 mutex_unlock(&bp->hwrm_cmd_lock);
4669 return rc;
4670}
4671
4672static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
4673{
4674 int rc = 0, i;
4675 struct hwrm_stat_ctx_free_input req = {0};
4676
4677 if (!bp->bnapi)
4678 return 0;
4679
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04004680 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4681 return 0;
4682
Michael Chanc0c050c2015-10-22 16:01:17 -04004683 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
4684
4685 mutex_lock(&bp->hwrm_cmd_lock);
4686 for (i = 0; i < bp->cp_nr_rings; i++) {
4687 struct bnxt_napi *bnapi = bp->bnapi[i];
4688 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4689
4690 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
4691 req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
4692
4693 rc = _hwrm_send_message(bp, &req, sizeof(req),
4694 HWRM_CMD_TIMEOUT);
4695 if (rc)
4696 break;
4697
4698 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
4699 }
4700 }
4701 mutex_unlock(&bp->hwrm_cmd_lock);
4702 return rc;
4703}
4704
4705static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
4706{
4707 int rc = 0, i;
4708 struct hwrm_stat_ctx_alloc_input req = {0};
4709 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
4710
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04004711 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4712 return 0;
4713
Michael Chanc0c050c2015-10-22 16:01:17 -04004714 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
4715
Michael Chan51f30782016-07-01 18:46:29 -04004716 req.update_period_ms = cpu_to_le32(bp->stats_coal_ticks / 1000);
Michael Chanc0c050c2015-10-22 16:01:17 -04004717
4718 mutex_lock(&bp->hwrm_cmd_lock);
4719 for (i = 0; i < bp->cp_nr_rings; i++) {
4720 struct bnxt_napi *bnapi = bp->bnapi[i];
4721 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4722
4723 req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
4724
4725 rc = _hwrm_send_message(bp, &req, sizeof(req),
4726 HWRM_CMD_TIMEOUT);
4727 if (rc)
4728 break;
4729
4730 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
4731
4732 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
4733 }
4734 mutex_unlock(&bp->hwrm_cmd_lock);
Pan Bian89aa8442016-12-03 17:56:17 +08004735 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04004736}
4737
Michael Chancf6645f2016-06-13 02:25:28 -04004738static int bnxt_hwrm_func_qcfg(struct bnxt *bp)
4739{
4740 struct hwrm_func_qcfg_input req = {0};
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04004741 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chan9315edc2017-07-24 12:34:25 -04004742 u16 flags;
Michael Chancf6645f2016-06-13 02:25:28 -04004743 int rc;
4744
4745 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
4746 req.fid = cpu_to_le16(0xffff);
4747 mutex_lock(&bp->hwrm_cmd_lock);
4748 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4749 if (rc)
4750 goto func_qcfg_exit;
4751
4752#ifdef CONFIG_BNXT_SRIOV
4753 if (BNXT_VF(bp)) {
Michael Chancf6645f2016-06-13 02:25:28 -04004754 struct bnxt_vf_info *vf = &bp->vf;
4755
4756 vf->vlan = le16_to_cpu(resp->vlan) & VLAN_VID_MASK;
4757 }
4758#endif
Michael Chan9315edc2017-07-24 12:34:25 -04004759 flags = le16_to_cpu(resp->flags);
4760 if (flags & (FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED |
4761 FUNC_QCFG_RESP_FLAGS_FW_LLDP_AGENT_ENABLED)) {
4762 bp->flags |= BNXT_FLAG_FW_LLDP_AGENT;
4763 if (flags & FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED)
4764 bp->flags |= BNXT_FLAG_FW_DCBX_AGENT;
Deepak Khungar9e54e322017-04-21 20:11:26 -04004765 }
Michael Chan9315edc2017-07-24 12:34:25 -04004766 if (BNXT_PF(bp) && (flags & FUNC_QCFG_RESP_FLAGS_MULTI_HOST))
4767 bp->flags |= BNXT_FLAG_MULTI_HOST;
Michael Chanbc39f882017-03-08 18:44:34 -05004768
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04004769 switch (resp->port_partition_type) {
4770 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0:
4771 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5:
4772 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0:
4773 bp->port_partition_type = resp->port_partition_type;
4774 break;
4775 }
Michael Chan32e8239c2017-07-24 12:34:21 -04004776 if (bp->hwrm_spec_code < 0x10707 ||
4777 resp->evb_mode == FUNC_QCFG_RESP_EVB_MODE_VEB)
4778 bp->br_mode = BRIDGE_MODE_VEB;
4779 else if (resp->evb_mode == FUNC_QCFG_RESP_EVB_MODE_VEPA)
4780 bp->br_mode = BRIDGE_MODE_VEPA;
4781 else
4782 bp->br_mode = BRIDGE_MODE_UNDEF;
Michael Chancf6645f2016-06-13 02:25:28 -04004783
Michael Chan7eb9bb32017-10-26 11:51:25 -04004784 bp->max_mtu = le16_to_cpu(resp->max_mtu_configured);
4785 if (!bp->max_mtu)
4786 bp->max_mtu = BNXT_MAX_MTU;
4787
Michael Chancf6645f2016-06-13 02:25:28 -04004788func_qcfg_exit:
4789 mutex_unlock(&bp->hwrm_cmd_lock);
4790 return rc;
4791}
4792
Michael Chan7b08f662016-12-07 00:26:18 -05004793static int bnxt_hwrm_func_qcaps(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04004794{
4795 int rc = 0;
4796 struct hwrm_func_qcaps_input req = {0};
4797 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
4798
4799 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
4800 req.fid = cpu_to_le16(0xffff);
4801
4802 mutex_lock(&bp->hwrm_cmd_lock);
4803 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4804 if (rc)
4805 goto hwrm_func_qcaps_exit;
4806
Michael Chane4060d32016-12-07 00:26:19 -05004807 if (resp->flags & cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_ROCE_V1_SUPPORTED))
4808 bp->flags |= BNXT_FLAG_ROCEV1_CAP;
4809 if (resp->flags & cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_ROCE_V2_SUPPORTED))
4810 bp->flags |= BNXT_FLAG_ROCEV2_CAP;
4811
Michael Chan7cc5a202016-09-19 03:58:05 -04004812 bp->tx_push_thresh = 0;
4813 if (resp->flags &
4814 cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED))
4815 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
4816
Michael Chanc0c050c2015-10-22 16:01:17 -04004817 if (BNXT_PF(bp)) {
4818 struct bnxt_pf_info *pf = &bp->pf;
4819
4820 pf->fw_fid = le16_to_cpu(resp->fid);
4821 pf->port_id = le16_to_cpu(resp->port_id);
Michael Chan87027db2016-07-01 18:46:28 -04004822 bp->dev->dev_port = pf->port_id;
Michael Chan11f15ed2016-04-05 14:08:55 -04004823 memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04004824 pf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
4825 pf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
4826 pf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004827 pf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05004828 pf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
4829 if (!pf->max_hw_ring_grps)
4830 pf->max_hw_ring_grps = pf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004831 pf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
4832 pf->max_vnics = le16_to_cpu(resp->max_vnics);
4833 pf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
4834 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
4835 pf->max_vfs = le16_to_cpu(resp->max_vfs);
4836 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
4837 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
4838 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
4839 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
4840 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
4841 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
Michael Chanc1ef1462017-04-04 18:14:07 -04004842 if (resp->flags &
4843 cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_WOL_MAGICPKT_SUPPORTED))
4844 bp->flags |= BNXT_FLAG_WOL_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04004845 } else {
Michael Chan379a80a2015-10-23 15:06:19 -04004846#ifdef CONFIG_BNXT_SRIOV
Michael Chanc0c050c2015-10-22 16:01:17 -04004847 struct bnxt_vf_info *vf = &bp->vf;
4848
4849 vf->fw_fid = le16_to_cpu(resp->fid);
Michael Chanc0c050c2015-10-22 16:01:17 -04004850
4851 vf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
4852 vf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
4853 vf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
4854 vf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05004855 vf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
4856 if (!vf->max_hw_ring_grps)
4857 vf->max_hw_ring_grps = vf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004858 vf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
4859 vf->max_vnics = le16_to_cpu(resp->max_vnics);
4860 vf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
Michael Chan7cc5a202016-09-19 03:58:05 -04004861
4862 memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
Michael Chan379a80a2015-10-23 15:06:19 -04004863#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04004864 }
4865
Michael Chanc0c050c2015-10-22 16:01:17 -04004866hwrm_func_qcaps_exit:
4867 mutex_unlock(&bp->hwrm_cmd_lock);
4868 return rc;
4869}
4870
4871static int bnxt_hwrm_func_reset(struct bnxt *bp)
4872{
4873 struct hwrm_func_reset_input req = {0};
4874
4875 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
4876 req.enables = 0;
4877
4878 return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
4879}
4880
4881static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
4882{
4883 int rc = 0;
4884 struct hwrm_queue_qportcfg_input req = {0};
4885 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
4886 u8 i, *qptr;
4887
4888 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
4889
4890 mutex_lock(&bp->hwrm_cmd_lock);
4891 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4892 if (rc)
4893 goto qportcfg_exit;
4894
4895 if (!resp->max_configurable_queues) {
4896 rc = -EINVAL;
4897 goto qportcfg_exit;
4898 }
4899 bp->max_tc = resp->max_configurable_queues;
Michael Chan87c374d2016-12-02 21:17:16 -05004900 bp->max_lltc = resp->max_configurable_lossless_queues;
Michael Chanc0c050c2015-10-22 16:01:17 -04004901 if (bp->max_tc > BNXT_MAX_QUEUE)
4902 bp->max_tc = BNXT_MAX_QUEUE;
4903
Michael Chan441cabb2016-09-19 03:58:02 -04004904 if (resp->queue_cfg_info & QUEUE_QPORTCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG)
4905 bp->max_tc = 1;
4906
Michael Chan87c374d2016-12-02 21:17:16 -05004907 if (bp->max_lltc > bp->max_tc)
4908 bp->max_lltc = bp->max_tc;
4909
Michael Chanc0c050c2015-10-22 16:01:17 -04004910 qptr = &resp->queue_id0;
4911 for (i = 0; i < bp->max_tc; i++) {
4912 bp->q_info[i].queue_id = *qptr++;
4913 bp->q_info[i].queue_profile = *qptr++;
4914 }
4915
4916qportcfg_exit:
4917 mutex_unlock(&bp->hwrm_cmd_lock);
4918 return rc;
4919}
4920
4921static int bnxt_hwrm_ver_get(struct bnxt *bp)
4922{
4923 int rc;
4924 struct hwrm_ver_get_input req = {0};
4925 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
Deepak Khungare605db82017-05-29 19:06:04 -04004926 u32 dev_caps_cfg;
Michael Chanc0c050c2015-10-22 16:01:17 -04004927
Michael Chane6ef2692016-03-28 19:46:05 -04004928 bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
Michael Chanc0c050c2015-10-22 16:01:17 -04004929 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
4930 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
4931 req.hwrm_intf_min = HWRM_VERSION_MINOR;
4932 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
4933 mutex_lock(&bp->hwrm_cmd_lock);
4934 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4935 if (rc)
4936 goto hwrm_ver_get_exit;
4937
4938 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
4939
Michael Chan11f15ed2016-04-05 14:08:55 -04004940 bp->hwrm_spec_code = resp->hwrm_intf_maj << 16 |
4941 resp->hwrm_intf_min << 8 | resp->hwrm_intf_upd;
Michael Chanc1935542015-12-27 18:19:28 -05004942 if (resp->hwrm_intf_maj < 1) {
4943 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04004944 resp->hwrm_intf_maj, resp->hwrm_intf_min,
Michael Chanc1935542015-12-27 18:19:28 -05004945 resp->hwrm_intf_upd);
4946 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04004947 }
Michael Chan431aa1e2017-10-26 11:51:23 -04004948 snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "%d.%d.%d.%d",
Michael Chanc0c050c2015-10-22 16:01:17 -04004949 resp->hwrm_fw_maj, resp->hwrm_fw_min, resp->hwrm_fw_bld,
Michael Chan431aa1e2017-10-26 11:51:23 -04004950 resp->hwrm_fw_rsvd);
Michael Chanc0c050c2015-10-22 16:01:17 -04004951
Michael Chanff4fe812016-02-26 04:00:04 -05004952 bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
4953 if (!bp->hwrm_cmd_timeout)
4954 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
4955
Michael Chane6ef2692016-03-28 19:46:05 -04004956 if (resp->hwrm_intf_maj >= 1)
4957 bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
4958
Michael Chan659c8052016-06-13 02:25:33 -04004959 bp->chip_num = le16_to_cpu(resp->chip_num);
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04004960 if (bp->chip_num == CHIP_NUM_58700 && !resp->chip_rev &&
4961 !resp->chip_metal)
4962 bp->flags |= BNXT_FLAG_CHIP_NITRO_A0;
Michael Chan659c8052016-06-13 02:25:33 -04004963
Deepak Khungare605db82017-05-29 19:06:04 -04004964 dev_caps_cfg = le32_to_cpu(resp->dev_caps_cfg);
4965 if ((dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_SUPPORTED) &&
4966 (dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_REQUIRED))
4967 bp->flags |= BNXT_FLAG_SHORT_CMD;
4968
Michael Chanc0c050c2015-10-22 16:01:17 -04004969hwrm_ver_get_exit:
4970 mutex_unlock(&bp->hwrm_cmd_lock);
4971 return rc;
4972}
4973
Rob Swindell5ac67d82016-09-19 03:58:03 -04004974int bnxt_hwrm_fw_set_time(struct bnxt *bp)
4975{
4976 struct hwrm_fw_set_time_input req = {0};
Arnd Bergmann7dfaa7b2017-11-06 15:04:39 +01004977 struct tm tm;
4978 time64_t now = ktime_get_real_seconds();
Rob Swindell5ac67d82016-09-19 03:58:03 -04004979
4980 if (bp->hwrm_spec_code < 0x10400)
4981 return -EOPNOTSUPP;
4982
Arnd Bergmann7dfaa7b2017-11-06 15:04:39 +01004983 time64_to_tm(now, 0, &tm);
Rob Swindell5ac67d82016-09-19 03:58:03 -04004984 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FW_SET_TIME, -1, -1);
4985 req.year = cpu_to_le16(1900 + tm.tm_year);
4986 req.month = 1 + tm.tm_mon;
4987 req.day = tm.tm_mday;
4988 req.hour = tm.tm_hour;
4989 req.minute = tm.tm_min;
4990 req.second = tm.tm_sec;
4991 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4992}
4993
Michael Chan3bdf56c2016-03-07 15:38:45 -05004994static int bnxt_hwrm_port_qstats(struct bnxt *bp)
4995{
4996 int rc;
4997 struct bnxt_pf_info *pf = &bp->pf;
4998 struct hwrm_port_qstats_input req = {0};
4999
5000 if (!(bp->flags & BNXT_FLAG_PORT_STATS))
5001 return 0;
5002
5003 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS, -1, -1);
5004 req.port_id = cpu_to_le16(pf->port_id);
5005 req.tx_stat_host_addr = cpu_to_le64(bp->hw_tx_port_stats_map);
5006 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_map);
5007 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5008 return rc;
5009}
5010
Michael Chanc0c050c2015-10-22 16:01:17 -04005011static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
5012{
5013 if (bp->vxlan_port_cnt) {
5014 bnxt_hwrm_tunnel_dst_port_free(
5015 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5016 }
5017 bp->vxlan_port_cnt = 0;
5018 if (bp->nge_port_cnt) {
5019 bnxt_hwrm_tunnel_dst_port_free(
5020 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
5021 }
5022 bp->nge_port_cnt = 0;
5023}
5024
5025static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
5026{
5027 int rc, i;
5028 u32 tpa_flags = 0;
5029
5030 if (set_tpa)
5031 tpa_flags = bp->flags & BNXT_FLAG_TPA;
5032 for (i = 0; i < bp->nr_vnics; i++) {
5033 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
5034 if (rc) {
5035 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
Sankar Patchineelam23e12c82017-03-28 19:47:30 -04005036 i, rc);
Michael Chanc0c050c2015-10-22 16:01:17 -04005037 return rc;
5038 }
5039 }
5040 return 0;
5041}
5042
5043static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
5044{
5045 int i;
5046
5047 for (i = 0; i < bp->nr_vnics; i++)
5048 bnxt_hwrm_vnic_set_rss(bp, i, false);
5049}
5050
5051static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
5052 bool irq_re_init)
5053{
5054 if (bp->vnic_info) {
5055 bnxt_hwrm_clear_vnic_filter(bp);
5056 /* clear all RSS setting before free vnic ctx */
5057 bnxt_hwrm_clear_vnic_rss(bp);
5058 bnxt_hwrm_vnic_ctx_free(bp);
5059 /* before free the vnic, undo the vnic tpa settings */
5060 if (bp->flags & BNXT_FLAG_TPA)
5061 bnxt_set_tpa(bp, false);
5062 bnxt_hwrm_vnic_free(bp);
5063 }
5064 bnxt_hwrm_ring_free(bp, close_path);
5065 bnxt_hwrm_ring_grp_free(bp);
5066 if (irq_re_init) {
5067 bnxt_hwrm_stat_ctx_free(bp);
5068 bnxt_hwrm_free_tunnel_ports(bp);
5069 }
5070}
5071
Michael Chan39d8ba22017-07-24 12:34:22 -04005072static int bnxt_hwrm_set_br_mode(struct bnxt *bp, u16 br_mode)
5073{
5074 struct hwrm_func_cfg_input req = {0};
5075 int rc;
5076
5077 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
5078 req.fid = cpu_to_le16(0xffff);
5079 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_EVB_MODE);
5080 if (br_mode == BRIDGE_MODE_VEB)
5081 req.evb_mode = FUNC_CFG_REQ_EVB_MODE_VEB;
5082 else if (br_mode == BRIDGE_MODE_VEPA)
5083 req.evb_mode = FUNC_CFG_REQ_EVB_MODE_VEPA;
5084 else
5085 return -EINVAL;
5086 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5087 if (rc)
5088 rc = -EIO;
5089 return rc;
5090}
5091
Michael Chanc0c050c2015-10-22 16:01:17 -04005092static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
5093{
Michael Chanae10ae72016-12-29 12:13:38 -05005094 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
Michael Chanc0c050c2015-10-22 16:01:17 -04005095 int rc;
5096
Michael Chanae10ae72016-12-29 12:13:38 -05005097 if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG)
5098 goto skip_rss_ctx;
5099
Michael Chanc0c050c2015-10-22 16:01:17 -04005100 /* allocate context for vnic */
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04005101 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 0);
Michael Chanc0c050c2015-10-22 16:01:17 -04005102 if (rc) {
5103 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
5104 vnic_id, rc);
5105 goto vnic_setup_err;
5106 }
5107 bp->rsscos_nr_ctxs++;
5108
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04005109 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
5110 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 1);
5111 if (rc) {
5112 netdev_err(bp->dev, "hwrm vnic %d cos ctx alloc failure rc: %x\n",
5113 vnic_id, rc);
5114 goto vnic_setup_err;
5115 }
5116 bp->rsscos_nr_ctxs++;
5117 }
5118
Michael Chanae10ae72016-12-29 12:13:38 -05005119skip_rss_ctx:
Michael Chanc0c050c2015-10-22 16:01:17 -04005120 /* configure default vnic, ring grp */
5121 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
5122 if (rc) {
5123 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
5124 vnic_id, rc);
5125 goto vnic_setup_err;
5126 }
5127
5128 /* Enable RSS hashing on vnic */
5129 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
5130 if (rc) {
5131 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
5132 vnic_id, rc);
5133 goto vnic_setup_err;
5134 }
5135
5136 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
5137 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
5138 if (rc) {
5139 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
5140 vnic_id, rc);
5141 }
5142 }
5143
5144vnic_setup_err:
5145 return rc;
5146}
5147
5148static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
5149{
5150#ifdef CONFIG_RFS_ACCEL
5151 int i, rc = 0;
5152
5153 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanae10ae72016-12-29 12:13:38 -05005154 struct bnxt_vnic_info *vnic;
Michael Chanc0c050c2015-10-22 16:01:17 -04005155 u16 vnic_id = i + 1;
5156 u16 ring_id = i;
5157
5158 if (vnic_id >= bp->nr_vnics)
5159 break;
5160
Michael Chanae10ae72016-12-29 12:13:38 -05005161 vnic = &bp->vnic_info[vnic_id];
5162 vnic->flags |= BNXT_VNIC_RFS_FLAG;
5163 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
5164 vnic->flags |= BNXT_VNIC_RFS_NEW_RSS_FLAG;
Michael Chanb81a90d2016-01-02 23:45:01 -05005165 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04005166 if (rc) {
5167 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
5168 vnic_id, rc);
5169 break;
5170 }
5171 rc = bnxt_setup_vnic(bp, vnic_id);
5172 if (rc)
5173 break;
5174 }
5175 return rc;
5176#else
5177 return 0;
5178#endif
5179}
5180
Michael Chan17c71ac2016-07-01 18:46:27 -04005181/* Allow PF and VF with default VLAN to be in promiscuous mode */
5182static bool bnxt_promisc_ok(struct bnxt *bp)
5183{
5184#ifdef CONFIG_BNXT_SRIOV
5185 if (BNXT_VF(bp) && !bp->vf.vlan)
5186 return false;
5187#endif
5188 return true;
5189}
5190
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04005191static int bnxt_setup_nitroa0_vnic(struct bnxt *bp)
5192{
5193 unsigned int rc = 0;
5194
5195 rc = bnxt_hwrm_vnic_alloc(bp, 1, bp->rx_nr_rings - 1, 1);
5196 if (rc) {
5197 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
5198 rc);
5199 return rc;
5200 }
5201
5202 rc = bnxt_hwrm_vnic_cfg(bp, 1);
5203 if (rc) {
5204 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
5205 rc);
5206 return rc;
5207 }
5208 return rc;
5209}
5210
Michael Chanb664f002015-12-02 01:54:08 -05005211static int bnxt_cfg_rx_mode(struct bnxt *);
Michael Chan7d2837d2016-05-04 16:56:44 -04005212static bool bnxt_mc_list_updated(struct bnxt *, u32 *);
Michael Chanb664f002015-12-02 01:54:08 -05005213
Michael Chanc0c050c2015-10-22 16:01:17 -04005214static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
5215{
Michael Chan7d2837d2016-05-04 16:56:44 -04005216 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
Michael Chanc0c050c2015-10-22 16:01:17 -04005217 int rc = 0;
Prashant Sreedharan76595192016-07-18 07:15:22 -04005218 unsigned int rx_nr_rings = bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04005219
5220 if (irq_re_init) {
5221 rc = bnxt_hwrm_stat_ctx_alloc(bp);
5222 if (rc) {
5223 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
5224 rc);
5225 goto err_out;
5226 }
Michael Chan98fdbe72017-08-28 13:40:26 -04005227 if (bp->tx_reserved_rings != bp->tx_nr_rings) {
5228 int tx = bp->tx_nr_rings;
5229
5230 if (bnxt_hwrm_reserve_tx_rings(bp, &tx) ||
5231 tx < bp->tx_nr_rings) {
5232 rc = -ENOMEM;
5233 goto err_out;
5234 }
5235 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005236 }
5237
5238 rc = bnxt_hwrm_ring_alloc(bp);
5239 if (rc) {
5240 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
5241 goto err_out;
5242 }
5243
5244 rc = bnxt_hwrm_ring_grp_alloc(bp);
5245 if (rc) {
5246 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
5247 goto err_out;
5248 }
5249
Prashant Sreedharan76595192016-07-18 07:15:22 -04005250 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
5251 rx_nr_rings--;
5252
Michael Chanc0c050c2015-10-22 16:01:17 -04005253 /* default vnic 0 */
Prashant Sreedharan76595192016-07-18 07:15:22 -04005254 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04005255 if (rc) {
5256 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
5257 goto err_out;
5258 }
5259
5260 rc = bnxt_setup_vnic(bp, 0);
5261 if (rc)
5262 goto err_out;
5263
5264 if (bp->flags & BNXT_FLAG_RFS) {
5265 rc = bnxt_alloc_rfs_vnics(bp);
5266 if (rc)
5267 goto err_out;
5268 }
5269
5270 if (bp->flags & BNXT_FLAG_TPA) {
5271 rc = bnxt_set_tpa(bp, true);
5272 if (rc)
5273 goto err_out;
5274 }
5275
5276 if (BNXT_VF(bp))
5277 bnxt_update_vf_mac(bp);
5278
5279 /* Filter for default vnic 0 */
5280 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
5281 if (rc) {
5282 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
5283 goto err_out;
5284 }
Michael Chan7d2837d2016-05-04 16:56:44 -04005285 vnic->uc_filter_count = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04005286
Michael Chan7d2837d2016-05-04 16:56:44 -04005287 vnic->rx_mask = CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
Michael Chanc0c050c2015-10-22 16:01:17 -04005288
Michael Chan17c71ac2016-07-01 18:46:27 -04005289 if ((bp->dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
Michael Chan7d2837d2016-05-04 16:56:44 -04005290 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
5291
5292 if (bp->dev->flags & IFF_ALLMULTI) {
5293 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
5294 vnic->mc_list_count = 0;
5295 } else {
5296 u32 mask = 0;
5297
5298 bnxt_mc_list_updated(bp, &mask);
5299 vnic->rx_mask |= mask;
5300 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005301
Michael Chanb664f002015-12-02 01:54:08 -05005302 rc = bnxt_cfg_rx_mode(bp);
5303 if (rc)
Michael Chanc0c050c2015-10-22 16:01:17 -04005304 goto err_out;
Michael Chanc0c050c2015-10-22 16:01:17 -04005305
5306 rc = bnxt_hwrm_set_coal(bp);
5307 if (rc)
5308 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04005309 rc);
5310
5311 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
5312 rc = bnxt_setup_nitroa0_vnic(bp);
5313 if (rc)
5314 netdev_err(bp->dev, "Special vnic setup failure for NS2 A0 rc: %x\n",
5315 rc);
5316 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005317
Michael Chancf6645f2016-06-13 02:25:28 -04005318 if (BNXT_VF(bp)) {
5319 bnxt_hwrm_func_qcfg(bp);
5320 netdev_update_features(bp->dev);
5321 }
5322
Michael Chanc0c050c2015-10-22 16:01:17 -04005323 return 0;
5324
5325err_out:
5326 bnxt_hwrm_resource_free(bp, 0, true);
5327
5328 return rc;
5329}
5330
5331static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
5332{
5333 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
5334 return 0;
5335}
5336
5337static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
5338{
Sankar Patchineelam22479252017-03-28 19:47:29 -04005339 bnxt_init_cp_rings(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005340 bnxt_init_rx_rings(bp);
5341 bnxt_init_tx_rings(bp);
5342 bnxt_init_ring_grps(bp, irq_re_init);
5343 bnxt_init_vnics(bp);
5344
5345 return bnxt_init_chip(bp, irq_re_init);
5346}
5347
Michael Chanc0c050c2015-10-22 16:01:17 -04005348static int bnxt_set_real_num_queues(struct bnxt *bp)
5349{
5350 int rc;
5351 struct net_device *dev = bp->dev;
5352
Michael Chan5f449242017-02-06 16:55:40 -05005353 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings -
5354 bp->tx_nr_rings_xdp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005355 if (rc)
5356 return rc;
5357
5358 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
5359 if (rc)
5360 return rc;
5361
5362#ifdef CONFIG_RFS_ACCEL
Michael Chan45019a12015-12-27 18:19:22 -05005363 if (bp->flags & BNXT_FLAG_RFS)
Michael Chanc0c050c2015-10-22 16:01:17 -04005364 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04005365#endif
5366
5367 return rc;
5368}
5369
Michael Chan6e6c5a52016-01-02 23:45:02 -05005370static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
5371 bool shared)
5372{
5373 int _rx = *rx, _tx = *tx;
5374
5375 if (shared) {
5376 *rx = min_t(int, _rx, max);
5377 *tx = min_t(int, _tx, max);
5378 } else {
5379 if (max < 2)
5380 return -ENOMEM;
5381
5382 while (_rx + _tx > max) {
5383 if (_rx > _tx && _rx > 1)
5384 _rx--;
5385 else if (_tx > 1)
5386 _tx--;
5387 }
5388 *rx = _rx;
5389 *tx = _tx;
5390 }
5391 return 0;
5392}
5393
Michael Chan78095922016-12-07 00:26:16 -05005394static void bnxt_setup_msix(struct bnxt *bp)
5395{
5396 const int len = sizeof(bp->irq_tbl[0].name);
5397 struct net_device *dev = bp->dev;
5398 int tcs, i;
5399
5400 tcs = netdev_get_num_tc(dev);
5401 if (tcs > 1) {
Michael Chand1e79252017-02-06 16:55:38 -05005402 int i, off, count;
Michael Chan78095922016-12-07 00:26:16 -05005403
Michael Chand1e79252017-02-06 16:55:38 -05005404 for (i = 0; i < tcs; i++) {
5405 count = bp->tx_nr_rings_per_tc;
5406 off = i * count;
5407 netdev_set_tc_queue(dev, i, count, off);
Michael Chan78095922016-12-07 00:26:16 -05005408 }
5409 }
5410
5411 for (i = 0; i < bp->cp_nr_rings; i++) {
5412 char *attr;
5413
5414 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
5415 attr = "TxRx";
5416 else if (i < bp->rx_nr_rings)
5417 attr = "rx";
5418 else
5419 attr = "tx";
5420
5421 snprintf(bp->irq_tbl[i].name, len, "%s-%s-%d", dev->name, attr,
5422 i);
5423 bp->irq_tbl[i].handler = bnxt_msix;
5424 }
5425}
5426
5427static void bnxt_setup_inta(struct bnxt *bp)
5428{
5429 const int len = sizeof(bp->irq_tbl[0].name);
5430
5431 if (netdev_get_num_tc(bp->dev))
5432 netdev_reset_tc(bp->dev);
5433
5434 snprintf(bp->irq_tbl[0].name, len, "%s-%s-%d", bp->dev->name, "TxRx",
5435 0);
5436 bp->irq_tbl[0].handler = bnxt_inta;
5437}
5438
5439static int bnxt_setup_int_mode(struct bnxt *bp)
5440{
5441 int rc;
5442
5443 if (bp->flags & BNXT_FLAG_USING_MSIX)
5444 bnxt_setup_msix(bp);
5445 else
5446 bnxt_setup_inta(bp);
5447
5448 rc = bnxt_set_real_num_queues(bp);
5449 return rc;
5450}
5451
Michael Chanb7429952017-01-13 01:32:00 -05005452#ifdef CONFIG_RFS_ACCEL
Michael Chan8079e8f2016-12-29 12:13:37 -05005453static unsigned int bnxt_get_max_func_rss_ctxs(struct bnxt *bp)
5454{
5455#if defined(CONFIG_BNXT_SRIOV)
5456 if (BNXT_VF(bp))
5457 return bp->vf.max_rsscos_ctxs;
5458#endif
5459 return bp->pf.max_rsscos_ctxs;
5460}
5461
5462static unsigned int bnxt_get_max_func_vnics(struct bnxt *bp)
5463{
5464#if defined(CONFIG_BNXT_SRIOV)
5465 if (BNXT_VF(bp))
5466 return bp->vf.max_vnics;
5467#endif
5468 return bp->pf.max_vnics;
5469}
Michael Chanb7429952017-01-13 01:32:00 -05005470#endif
Michael Chan8079e8f2016-12-29 12:13:37 -05005471
Michael Chane4060d32016-12-07 00:26:19 -05005472unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp)
5473{
5474#if defined(CONFIG_BNXT_SRIOV)
5475 if (BNXT_VF(bp))
5476 return bp->vf.max_stat_ctxs;
5477#endif
5478 return bp->pf.max_stat_ctxs;
5479}
5480
Michael Chana588e452016-12-07 00:26:21 -05005481void bnxt_set_max_func_stat_ctxs(struct bnxt *bp, unsigned int max)
5482{
5483#if defined(CONFIG_BNXT_SRIOV)
5484 if (BNXT_VF(bp))
5485 bp->vf.max_stat_ctxs = max;
5486 else
5487#endif
5488 bp->pf.max_stat_ctxs = max;
5489}
5490
Michael Chane4060d32016-12-07 00:26:19 -05005491unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp)
5492{
5493#if defined(CONFIG_BNXT_SRIOV)
5494 if (BNXT_VF(bp))
5495 return bp->vf.max_cp_rings;
5496#endif
5497 return bp->pf.max_cp_rings;
5498}
5499
Michael Chana588e452016-12-07 00:26:21 -05005500void bnxt_set_max_func_cp_rings(struct bnxt *bp, unsigned int max)
5501{
5502#if defined(CONFIG_BNXT_SRIOV)
5503 if (BNXT_VF(bp))
5504 bp->vf.max_cp_rings = max;
5505 else
5506#endif
5507 bp->pf.max_cp_rings = max;
5508}
5509
Michael Chan78095922016-12-07 00:26:16 -05005510static unsigned int bnxt_get_max_func_irqs(struct bnxt *bp)
5511{
5512#if defined(CONFIG_BNXT_SRIOV)
5513 if (BNXT_VF(bp))
Michael Chan68a946b2017-04-04 18:14:17 -04005514 return min_t(unsigned int, bp->vf.max_irqs,
5515 bp->vf.max_cp_rings);
Michael Chan78095922016-12-07 00:26:16 -05005516#endif
Michael Chan68a946b2017-04-04 18:14:17 -04005517 return min_t(unsigned int, bp->pf.max_irqs, bp->pf.max_cp_rings);
Michael Chan78095922016-12-07 00:26:16 -05005518}
5519
Michael Chan33c26572016-12-07 00:26:15 -05005520void bnxt_set_max_func_irqs(struct bnxt *bp, unsigned int max_irqs)
5521{
5522#if defined(CONFIG_BNXT_SRIOV)
5523 if (BNXT_VF(bp))
5524 bp->vf.max_irqs = max_irqs;
5525 else
5526#endif
5527 bp->pf.max_irqs = max_irqs;
5528}
5529
Michael Chan78095922016-12-07 00:26:16 -05005530static int bnxt_init_msix(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005531{
Michael Chan01657bc2016-01-02 23:45:03 -05005532 int i, total_vecs, rc = 0, min = 1;
Michael Chan78095922016-12-07 00:26:16 -05005533 struct msix_entry *msix_ent;
Michael Chanc0c050c2015-10-22 16:01:17 -04005534
Michael Chan78095922016-12-07 00:26:16 -05005535 total_vecs = bnxt_get_max_func_irqs(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005536 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
5537 if (!msix_ent)
5538 return -ENOMEM;
5539
5540 for (i = 0; i < total_vecs; i++) {
5541 msix_ent[i].entry = i;
5542 msix_ent[i].vector = 0;
5543 }
5544
Michael Chan01657bc2016-01-02 23:45:03 -05005545 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
5546 min = 2;
5547
5548 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, min, total_vecs);
Michael Chanc0c050c2015-10-22 16:01:17 -04005549 if (total_vecs < 0) {
5550 rc = -ENODEV;
5551 goto msix_setup_exit;
5552 }
5553
5554 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
5555 if (bp->irq_tbl) {
Michael Chan78095922016-12-07 00:26:16 -05005556 for (i = 0; i < total_vecs; i++)
5557 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chanc0c050c2015-10-22 16:01:17 -04005558
Michael Chan78095922016-12-07 00:26:16 -05005559 bp->total_irqs = total_vecs;
Michael Chanc0c050c2015-10-22 16:01:17 -04005560 /* Trim rings based upon num of vectors allocated */
Michael Chan6e6c5a52016-01-02 23:45:02 -05005561 rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
Michael Chan01657bc2016-01-02 23:45:03 -05005562 total_vecs, min == 1);
Michael Chan6e6c5a52016-01-02 23:45:02 -05005563 if (rc)
5564 goto msix_setup_exit;
5565
Michael Chanc0c050c2015-10-22 16:01:17 -04005566 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
Michael Chan78095922016-12-07 00:26:16 -05005567 bp->cp_nr_rings = (min == 1) ?
5568 max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
5569 bp->tx_nr_rings + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04005570
Michael Chanc0c050c2015-10-22 16:01:17 -04005571 } else {
5572 rc = -ENOMEM;
5573 goto msix_setup_exit;
5574 }
5575 bp->flags |= BNXT_FLAG_USING_MSIX;
5576 kfree(msix_ent);
5577 return 0;
5578
5579msix_setup_exit:
Michael Chan78095922016-12-07 00:26:16 -05005580 netdev_err(bp->dev, "bnxt_init_msix err: %x\n", rc);
5581 kfree(bp->irq_tbl);
5582 bp->irq_tbl = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04005583 pci_disable_msix(bp->pdev);
5584 kfree(msix_ent);
5585 return rc;
5586}
5587
Michael Chan78095922016-12-07 00:26:16 -05005588static int bnxt_init_inta(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005589{
Michael Chanc0c050c2015-10-22 16:01:17 -04005590 bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
Michael Chan78095922016-12-07 00:26:16 -05005591 if (!bp->irq_tbl)
5592 return -ENOMEM;
5593
5594 bp->total_irqs = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04005595 bp->rx_nr_rings = 1;
5596 bp->tx_nr_rings = 1;
5597 bp->cp_nr_rings = 1;
5598 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
Michael Chan01657bc2016-01-02 23:45:03 -05005599 bp->flags |= BNXT_FLAG_SHARED_RINGS;
Michael Chanc0c050c2015-10-22 16:01:17 -04005600 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan78095922016-12-07 00:26:16 -05005601 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005602}
5603
Michael Chan78095922016-12-07 00:26:16 -05005604static int bnxt_init_int_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005605{
5606 int rc = 0;
5607
5608 if (bp->flags & BNXT_FLAG_MSIX_CAP)
Michael Chan78095922016-12-07 00:26:16 -05005609 rc = bnxt_init_msix(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005610
Michael Chan1fa72e22016-04-25 02:30:49 -04005611 if (!(bp->flags & BNXT_FLAG_USING_MSIX) && BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005612 /* fallback to INTA */
Michael Chan78095922016-12-07 00:26:16 -05005613 rc = bnxt_init_inta(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005614 }
5615 return rc;
5616}
5617
Michael Chan78095922016-12-07 00:26:16 -05005618static void bnxt_clear_int_mode(struct bnxt *bp)
5619{
5620 if (bp->flags & BNXT_FLAG_USING_MSIX)
5621 pci_disable_msix(bp->pdev);
5622
5623 kfree(bp->irq_tbl);
5624 bp->irq_tbl = NULL;
5625 bp->flags &= ~BNXT_FLAG_USING_MSIX;
5626}
5627
Michael Chanc0c050c2015-10-22 16:01:17 -04005628static void bnxt_free_irq(struct bnxt *bp)
5629{
5630 struct bnxt_irq *irq;
5631 int i;
5632
5633#ifdef CONFIG_RFS_ACCEL
5634 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
5635 bp->dev->rx_cpu_rmap = NULL;
5636#endif
5637 if (!bp->irq_tbl)
5638 return;
5639
5640 for (i = 0; i < bp->cp_nr_rings; i++) {
5641 irq = &bp->irq_tbl[i];
Vasundhara Volam56f0fd82017-08-28 13:40:27 -04005642 if (irq->requested) {
5643 if (irq->have_cpumask) {
5644 irq_set_affinity_hint(irq->vector, NULL);
5645 free_cpumask_var(irq->cpu_mask);
5646 irq->have_cpumask = 0;
5647 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005648 free_irq(irq->vector, bp->bnapi[i]);
Vasundhara Volam56f0fd82017-08-28 13:40:27 -04005649 }
5650
Michael Chanc0c050c2015-10-22 16:01:17 -04005651 irq->requested = 0;
5652 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005653}
5654
5655static int bnxt_request_irq(struct bnxt *bp)
5656{
Michael Chanb81a90d2016-01-02 23:45:01 -05005657 int i, j, rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005658 unsigned long flags = 0;
5659#ifdef CONFIG_RFS_ACCEL
5660 struct cpu_rmap *rmap = bp->dev->rx_cpu_rmap;
5661#endif
5662
5663 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
5664 flags = IRQF_SHARED;
5665
Michael Chanb81a90d2016-01-02 23:45:01 -05005666 for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005667 struct bnxt_irq *irq = &bp->irq_tbl[i];
5668#ifdef CONFIG_RFS_ACCEL
Michael Chanb81a90d2016-01-02 23:45:01 -05005669 if (rmap && bp->bnapi[i]->rx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005670 rc = irq_cpu_rmap_add(rmap, irq->vector);
5671 if (rc)
5672 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05005673 j);
5674 j++;
Michael Chanc0c050c2015-10-22 16:01:17 -04005675 }
5676#endif
5677 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
5678 bp->bnapi[i]);
5679 if (rc)
5680 break;
5681
5682 irq->requested = 1;
Vasundhara Volam56f0fd82017-08-28 13:40:27 -04005683
5684 if (zalloc_cpumask_var(&irq->cpu_mask, GFP_KERNEL)) {
5685 int numa_node = dev_to_node(&bp->pdev->dev);
5686
5687 irq->have_cpumask = 1;
5688 cpumask_set_cpu(cpumask_local_spread(i, numa_node),
5689 irq->cpu_mask);
5690 rc = irq_set_affinity_hint(irq->vector, irq->cpu_mask);
5691 if (rc) {
5692 netdev_warn(bp->dev,
5693 "Set affinity failed, IRQ = %d\n",
5694 irq->vector);
5695 break;
5696 }
5697 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005698 }
5699 return rc;
5700}
5701
5702static void bnxt_del_napi(struct bnxt *bp)
5703{
5704 int i;
5705
5706 if (!bp->bnapi)
5707 return;
5708
5709 for (i = 0; i < bp->cp_nr_rings; i++) {
5710 struct bnxt_napi *bnapi = bp->bnapi[i];
5711
5712 napi_hash_del(&bnapi->napi);
5713 netif_napi_del(&bnapi->napi);
5714 }
Eric Dumazete5f6f562016-11-16 06:31:52 -08005715 /* We called napi_hash_del() before netif_napi_del(), we need
5716 * to respect an RCU grace period before freeing napi structures.
5717 */
5718 synchronize_net();
Michael Chanc0c050c2015-10-22 16:01:17 -04005719}
5720
5721static void bnxt_init_napi(struct bnxt *bp)
5722{
5723 int i;
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005724 unsigned int cp_nr_rings = bp->cp_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04005725 struct bnxt_napi *bnapi;
5726
5727 if (bp->flags & BNXT_FLAG_USING_MSIX) {
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005728 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
5729 cp_nr_rings--;
5730 for (i = 0; i < cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005731 bnapi = bp->bnapi[i];
5732 netif_napi_add(bp->dev, &bnapi->napi,
5733 bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04005734 }
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005735 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
5736 bnapi = bp->bnapi[cp_nr_rings];
5737 netif_napi_add(bp->dev, &bnapi->napi,
5738 bnxt_poll_nitroa0, 64);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005739 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005740 } else {
5741 bnapi = bp->bnapi[0];
5742 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04005743 }
5744}
5745
5746static void bnxt_disable_napi(struct bnxt *bp)
5747{
5748 int i;
5749
5750 if (!bp->bnapi)
5751 return;
5752
Michael Chanb356a2e2016-12-29 12:13:31 -05005753 for (i = 0; i < bp->cp_nr_rings; i++)
Michael Chanc0c050c2015-10-22 16:01:17 -04005754 napi_disable(&bp->bnapi[i]->napi);
Michael Chanc0c050c2015-10-22 16:01:17 -04005755}
5756
5757static void bnxt_enable_napi(struct bnxt *bp)
5758{
5759 int i;
5760
5761 for (i = 0; i < bp->cp_nr_rings; i++) {
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05005762 struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
Michael Chanfa7e2812016-05-10 19:18:00 -04005763 bp->bnapi[i]->in_reset = false;
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05005764
5765 if (bp->bnapi[i]->rx_ring) {
5766 INIT_WORK(&cpr->dim.work, bnxt_dim_work);
5767 cpr->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
5768 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005769 napi_enable(&bp->bnapi[i]->napi);
5770 }
5771}
5772
Michael Chan7df4ae92016-12-02 21:17:17 -05005773void bnxt_tx_disable(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005774{
5775 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04005776 struct bnxt_tx_ring_info *txr;
Michael Chanc0c050c2015-10-22 16:01:17 -04005777
Michael Chanb6ab4b02016-01-02 23:44:59 -05005778 if (bp->tx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005779 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05005780 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04005781 txr->dev_state = BNXT_DEV_STATE_CLOSING;
Michael Chanc0c050c2015-10-22 16:01:17 -04005782 }
5783 }
5784 /* Stop all TX queues */
5785 netif_tx_disable(bp->dev);
5786 netif_carrier_off(bp->dev);
5787}
5788
Michael Chan7df4ae92016-12-02 21:17:17 -05005789void bnxt_tx_enable(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005790{
5791 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04005792 struct bnxt_tx_ring_info *txr;
Michael Chanc0c050c2015-10-22 16:01:17 -04005793
5794 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05005795 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04005796 txr->dev_state = 0;
5797 }
5798 netif_tx_wake_all_queues(bp->dev);
5799 if (bp->link_info.link_up)
5800 netif_carrier_on(bp->dev);
5801}
5802
5803static void bnxt_report_link(struct bnxt *bp)
5804{
5805 if (bp->link_info.link_up) {
5806 const char *duplex;
5807 const char *flow_ctrl;
Deepak Khungar38a21b32017-04-21 20:11:24 -04005808 u32 speed;
5809 u16 fec;
Michael Chanc0c050c2015-10-22 16:01:17 -04005810
5811 netif_carrier_on(bp->dev);
5812 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
5813 duplex = "full";
5814 else
5815 duplex = "half";
5816 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
5817 flow_ctrl = "ON - receive & transmit";
5818 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
5819 flow_ctrl = "ON - transmit";
5820 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
5821 flow_ctrl = "ON - receive";
5822 else
5823 flow_ctrl = "none";
5824 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
Deepak Khungar38a21b32017-04-21 20:11:24 -04005825 netdev_info(bp->dev, "NIC Link is Up, %u Mbps %s duplex, Flow control: %s\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04005826 speed, duplex, flow_ctrl);
Michael Chan170ce012016-04-05 14:08:57 -04005827 if (bp->flags & BNXT_FLAG_EEE_CAP)
5828 netdev_info(bp->dev, "EEE is %s\n",
5829 bp->eee.eee_active ? "active" :
5830 "not active");
Michael Chane70c7522017-02-12 19:18:16 -05005831 fec = bp->link_info.fec_cfg;
5832 if (!(fec & PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED))
5833 netdev_info(bp->dev, "FEC autoneg %s encodings: %s\n",
5834 (fec & BNXT_FEC_AUTONEG) ? "on" : "off",
5835 (fec & BNXT_FEC_ENC_BASE_R) ? "BaseR" :
5836 (fec & BNXT_FEC_ENC_RS) ? "RS" : "None");
Michael Chanc0c050c2015-10-22 16:01:17 -04005837 } else {
5838 netif_carrier_off(bp->dev);
5839 netdev_err(bp->dev, "NIC Link is Down\n");
5840 }
5841}
5842
Michael Chan170ce012016-04-05 14:08:57 -04005843static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
5844{
5845 int rc = 0;
5846 struct hwrm_port_phy_qcaps_input req = {0};
5847 struct hwrm_port_phy_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chan93ed8112016-06-13 02:25:37 -04005848 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chan170ce012016-04-05 14:08:57 -04005849
5850 if (bp->hwrm_spec_code < 0x10201)
5851 return 0;
5852
5853 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCAPS, -1, -1);
5854
5855 mutex_lock(&bp->hwrm_cmd_lock);
5856 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5857 if (rc)
5858 goto hwrm_phy_qcaps_exit;
5859
Michael Chanacb20052017-07-24 12:34:20 -04005860 if (resp->flags & PORT_PHY_QCAPS_RESP_FLAGS_EEE_SUPPORTED) {
Michael Chan170ce012016-04-05 14:08:57 -04005861 struct ethtool_eee *eee = &bp->eee;
5862 u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
5863
5864 bp->flags |= BNXT_FLAG_EEE_CAP;
5865 eee->supported = _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
5866 bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
5867 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
5868 bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
5869 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
5870 }
Michael Chan520ad892017-03-08 18:44:35 -05005871 if (resp->supported_speeds_auto_mode)
5872 link_info->support_auto_speeds =
5873 le16_to_cpu(resp->supported_speeds_auto_mode);
Michael Chan170ce012016-04-05 14:08:57 -04005874
Michael Chand5430d32017-08-28 13:40:31 -04005875 bp->port_count = resp->port_cnt;
5876
Michael Chan170ce012016-04-05 14:08:57 -04005877hwrm_phy_qcaps_exit:
5878 mutex_unlock(&bp->hwrm_cmd_lock);
5879 return rc;
5880}
5881
Michael Chanc0c050c2015-10-22 16:01:17 -04005882static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
5883{
5884 int rc = 0;
5885 struct bnxt_link_info *link_info = &bp->link_info;
5886 struct hwrm_port_phy_qcfg_input req = {0};
5887 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
5888 u8 link_up = link_info->link_up;
Michael Chan286ef9d2016-11-16 21:13:08 -05005889 u16 diff;
Michael Chanc0c050c2015-10-22 16:01:17 -04005890
5891 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
5892
5893 mutex_lock(&bp->hwrm_cmd_lock);
5894 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5895 if (rc) {
5896 mutex_unlock(&bp->hwrm_cmd_lock);
5897 return rc;
5898 }
5899
5900 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
5901 link_info->phy_link_status = resp->link;
Michael Chanacb20052017-07-24 12:34:20 -04005902 link_info->duplex = resp->duplex_cfg;
5903 if (bp->hwrm_spec_code >= 0x10800)
5904 link_info->duplex = resp->duplex_state;
Michael Chanc0c050c2015-10-22 16:01:17 -04005905 link_info->pause = resp->pause;
5906 link_info->auto_mode = resp->auto_mode;
5907 link_info->auto_pause_setting = resp->auto_pause;
Michael Chan32773602016-03-07 15:38:42 -05005908 link_info->lp_pause = resp->link_partner_adv_pause;
Michael Chanc0c050c2015-10-22 16:01:17 -04005909 link_info->force_pause_setting = resp->force_pause;
Michael Chanacb20052017-07-24 12:34:20 -04005910 link_info->duplex_setting = resp->duplex_cfg;
Michael Chanc0c050c2015-10-22 16:01:17 -04005911 if (link_info->phy_link_status == BNXT_LINK_LINK)
5912 link_info->link_speed = le16_to_cpu(resp->link_speed);
5913 else
5914 link_info->link_speed = 0;
5915 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
Michael Chanc0c050c2015-10-22 16:01:17 -04005916 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
5917 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
Michael Chan32773602016-03-07 15:38:42 -05005918 link_info->lp_auto_link_speeds =
5919 le16_to_cpu(resp->link_partner_adv_speeds);
Michael Chanc0c050c2015-10-22 16:01:17 -04005920 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
5921 link_info->phy_ver[0] = resp->phy_maj;
5922 link_info->phy_ver[1] = resp->phy_min;
5923 link_info->phy_ver[2] = resp->phy_bld;
5924 link_info->media_type = resp->media_type;
Michael Chan03efbec2016-04-11 04:11:11 -04005925 link_info->phy_type = resp->phy_type;
Michael Chan11f15ed2016-04-05 14:08:55 -04005926 link_info->transceiver = resp->xcvr_pkg_type;
Michael Chan170ce012016-04-05 14:08:57 -04005927 link_info->phy_addr = resp->eee_config_phy_addr &
5928 PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
Ajit Khaparde42ee18f2016-05-15 03:04:44 -04005929 link_info->module_status = resp->module_status;
Michael Chanc0c050c2015-10-22 16:01:17 -04005930
Michael Chan170ce012016-04-05 14:08:57 -04005931 if (bp->flags & BNXT_FLAG_EEE_CAP) {
5932 struct ethtool_eee *eee = &bp->eee;
5933 u16 fw_speeds;
5934
5935 eee->eee_active = 0;
5936 if (resp->eee_config_phy_addr &
5937 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
5938 eee->eee_active = 1;
5939 fw_speeds = le16_to_cpu(
5940 resp->link_partner_adv_eee_link_speed_mask);
5941 eee->lp_advertised =
5942 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
5943 }
5944
5945 /* Pull initial EEE config */
5946 if (!chng_link_state) {
5947 if (resp->eee_config_phy_addr &
5948 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
5949 eee->eee_enabled = 1;
5950
5951 fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
5952 eee->advertised =
5953 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
5954
5955 if (resp->eee_config_phy_addr &
5956 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
5957 __le32 tmr;
5958
5959 eee->tx_lpi_enabled = 1;
5960 tmr = resp->xcvr_identifier_type_tx_lpi_timer;
5961 eee->tx_lpi_timer = le32_to_cpu(tmr) &
5962 PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
5963 }
5964 }
5965 }
Michael Chane70c7522017-02-12 19:18:16 -05005966
5967 link_info->fec_cfg = PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED;
5968 if (bp->hwrm_spec_code >= 0x10504)
5969 link_info->fec_cfg = le16_to_cpu(resp->fec_cfg);
5970
Michael Chanc0c050c2015-10-22 16:01:17 -04005971 /* TODO: need to add more logic to report VF link */
5972 if (chng_link_state) {
5973 if (link_info->phy_link_status == BNXT_LINK_LINK)
5974 link_info->link_up = 1;
5975 else
5976 link_info->link_up = 0;
5977 if (link_up != link_info->link_up)
5978 bnxt_report_link(bp);
5979 } else {
5980 /* alwasy link down if not require to update link state */
5981 link_info->link_up = 0;
5982 }
5983 mutex_unlock(&bp->hwrm_cmd_lock);
Michael Chan286ef9d2016-11-16 21:13:08 -05005984
5985 diff = link_info->support_auto_speeds ^ link_info->advertising;
5986 if ((link_info->support_auto_speeds | diff) !=
5987 link_info->support_auto_speeds) {
5988 /* An advertised speed is no longer supported, so we need to
Michael Chan0eaa24b2017-01-25 02:55:08 -05005989 * update the advertisement settings. Caller holds RTNL
5990 * so we can modify link settings.
Michael Chan286ef9d2016-11-16 21:13:08 -05005991 */
Michael Chan286ef9d2016-11-16 21:13:08 -05005992 link_info->advertising = link_info->support_auto_speeds;
Michael Chan0eaa24b2017-01-25 02:55:08 -05005993 if (link_info->autoneg & BNXT_AUTONEG_SPEED)
Michael Chan286ef9d2016-11-16 21:13:08 -05005994 bnxt_hwrm_set_link_setting(bp, true, false);
Michael Chan286ef9d2016-11-16 21:13:08 -05005995 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005996 return 0;
5997}
5998
Michael Chan10289be2016-05-15 03:04:49 -04005999static void bnxt_get_port_module_status(struct bnxt *bp)
6000{
6001 struct bnxt_link_info *link_info = &bp->link_info;
6002 struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
6003 u8 module_status;
6004
6005 if (bnxt_update_link(bp, true))
6006 return;
6007
6008 module_status = link_info->module_status;
6009 switch (module_status) {
6010 case PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX:
6011 case PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN:
6012 case PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG:
6013 netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
6014 bp->pf.port_id);
6015 if (bp->hwrm_spec_code >= 0x10201) {
6016 netdev_warn(bp->dev, "Module part number %s\n",
6017 resp->phy_vendor_partnumber);
6018 }
6019 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX)
6020 netdev_warn(bp->dev, "TX is disabled\n");
6021 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN)
6022 netdev_warn(bp->dev, "SFP+ module is shutdown\n");
6023 }
6024}
6025
Michael Chanc0c050c2015-10-22 16:01:17 -04006026static void
6027bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
6028{
6029 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
Michael Chanc9ee9512016-04-05 14:08:56 -04006030 if (bp->hwrm_spec_code >= 0x10201)
6031 req->auto_pause =
6032 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
Michael Chanc0c050c2015-10-22 16:01:17 -04006033 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
6034 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
6035 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
Michael Chan49b5c7a2016-03-28 19:46:06 -04006036 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
Michael Chanc0c050c2015-10-22 16:01:17 -04006037 req->enables |=
6038 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
6039 } else {
6040 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
6041 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
6042 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
6043 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
6044 req->enables |=
6045 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
Michael Chanc9ee9512016-04-05 14:08:56 -04006046 if (bp->hwrm_spec_code >= 0x10201) {
6047 req->auto_pause = req->force_pause;
6048 req->enables |= cpu_to_le32(
6049 PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
6050 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006051 }
6052}
6053
6054static void bnxt_hwrm_set_link_common(struct bnxt *bp,
6055 struct hwrm_port_phy_cfg_input *req)
6056{
6057 u8 autoneg = bp->link_info.autoneg;
6058 u16 fw_link_speed = bp->link_info.req_link_speed;
Michael Chan68515a12016-12-29 12:13:34 -05006059 u16 advertising = bp->link_info.advertising;
Michael Chanc0c050c2015-10-22 16:01:17 -04006060
6061 if (autoneg & BNXT_AUTONEG_SPEED) {
6062 req->auto_mode |=
Michael Chan11f15ed2016-04-05 14:08:55 -04006063 PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04006064
6065 req->enables |= cpu_to_le32(
6066 PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
6067 req->auto_link_speed_mask = cpu_to_le16(advertising);
6068
6069 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
6070 req->flags |=
6071 cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
6072 } else {
6073 req->force_link_speed = cpu_to_le16(fw_link_speed);
6074 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
6075 }
6076
Michael Chanc0c050c2015-10-22 16:01:17 -04006077 /* tell chimp that the setting takes effect immediately */
6078 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
6079}
6080
6081int bnxt_hwrm_set_pause(struct bnxt *bp)
6082{
6083 struct hwrm_port_phy_cfg_input req = {0};
6084 int rc;
6085
6086 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
6087 bnxt_hwrm_set_pause_common(bp, &req);
6088
6089 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
6090 bp->link_info.force_link_chng)
6091 bnxt_hwrm_set_link_common(bp, &req);
6092
6093 mutex_lock(&bp->hwrm_cmd_lock);
6094 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6095 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
6096 /* since changing of pause setting doesn't trigger any link
6097 * change event, the driver needs to update the current pause
6098 * result upon successfully return of the phy_cfg command
6099 */
6100 bp->link_info.pause =
6101 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
6102 bp->link_info.auto_pause_setting = 0;
6103 if (!bp->link_info.force_link_chng)
6104 bnxt_report_link(bp);
6105 }
6106 bp->link_info.force_link_chng = false;
6107 mutex_unlock(&bp->hwrm_cmd_lock);
6108 return rc;
6109}
6110
Michael Chan939f7f02016-04-05 14:08:58 -04006111static void bnxt_hwrm_set_eee(struct bnxt *bp,
6112 struct hwrm_port_phy_cfg_input *req)
6113{
6114 struct ethtool_eee *eee = &bp->eee;
6115
6116 if (eee->eee_enabled) {
6117 u16 eee_speeds;
6118 u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
6119
6120 if (eee->tx_lpi_enabled)
6121 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
6122 else
6123 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
6124
6125 req->flags |= cpu_to_le32(flags);
6126 eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
6127 req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
6128 req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
6129 } else {
6130 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
6131 }
6132}
6133
6134int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
Michael Chanc0c050c2015-10-22 16:01:17 -04006135{
6136 struct hwrm_port_phy_cfg_input req = {0};
6137
6138 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
6139 if (set_pause)
6140 bnxt_hwrm_set_pause_common(bp, &req);
6141
6142 bnxt_hwrm_set_link_common(bp, &req);
Michael Chan939f7f02016-04-05 14:08:58 -04006143
6144 if (set_eee)
6145 bnxt_hwrm_set_eee(bp, &req);
Michael Chanc0c050c2015-10-22 16:01:17 -04006146 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6147}
6148
Michael Chan33f7d552016-04-11 04:11:12 -04006149static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
6150{
6151 struct hwrm_port_phy_cfg_input req = {0};
6152
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04006153 if (!BNXT_SINGLE_PF(bp))
Michael Chan33f7d552016-04-11 04:11:12 -04006154 return 0;
6155
6156 if (pci_num_vf(bp->pdev))
6157 return 0;
6158
6159 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
Michael Chan16d663a2016-11-16 21:13:07 -05006160 req.flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DWN);
Michael Chan33f7d552016-04-11 04:11:12 -04006161 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6162}
6163
Michael Chan5ad2cbe2017-01-13 01:32:03 -05006164static int bnxt_hwrm_port_led_qcaps(struct bnxt *bp)
6165{
6166 struct hwrm_port_led_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
6167 struct hwrm_port_led_qcaps_input req = {0};
6168 struct bnxt_pf_info *pf = &bp->pf;
6169 int rc;
6170
6171 if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10601)
6172 return 0;
6173
6174 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_LED_QCAPS, -1, -1);
6175 req.port_id = cpu_to_le16(pf->port_id);
6176 mutex_lock(&bp->hwrm_cmd_lock);
6177 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6178 if (rc) {
6179 mutex_unlock(&bp->hwrm_cmd_lock);
6180 return rc;
6181 }
6182 if (resp->num_leds > 0 && resp->num_leds < BNXT_MAX_LED) {
6183 int i;
6184
6185 bp->num_leds = resp->num_leds;
6186 memcpy(bp->leds, &resp->led0_id, sizeof(bp->leds[0]) *
6187 bp->num_leds);
6188 for (i = 0; i < bp->num_leds; i++) {
6189 struct bnxt_led_info *led = &bp->leds[i];
6190 __le16 caps = led->led_state_caps;
6191
6192 if (!led->led_group_id ||
6193 !BNXT_LED_ALT_BLINK_CAP(caps)) {
6194 bp->num_leds = 0;
6195 break;
6196 }
6197 }
6198 }
6199 mutex_unlock(&bp->hwrm_cmd_lock);
6200 return 0;
6201}
6202
Michael Chan5282db62017-04-04 18:14:10 -04006203int bnxt_hwrm_alloc_wol_fltr(struct bnxt *bp)
6204{
6205 struct hwrm_wol_filter_alloc_input req = {0};
6206 struct hwrm_wol_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
6207 int rc;
6208
6209 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_ALLOC, -1, -1);
6210 req.port_id = cpu_to_le16(bp->pf.port_id);
6211 req.wol_type = WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT;
6212 req.enables = cpu_to_le32(WOL_FILTER_ALLOC_REQ_ENABLES_MAC_ADDRESS);
6213 memcpy(req.mac_address, bp->dev->dev_addr, ETH_ALEN);
6214 mutex_lock(&bp->hwrm_cmd_lock);
6215 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6216 if (!rc)
6217 bp->wol_filter_id = resp->wol_filter_id;
6218 mutex_unlock(&bp->hwrm_cmd_lock);
6219 return rc;
6220}
6221
6222int bnxt_hwrm_free_wol_fltr(struct bnxt *bp)
6223{
6224 struct hwrm_wol_filter_free_input req = {0};
6225 int rc;
6226
6227 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_FREE, -1, -1);
6228 req.port_id = cpu_to_le16(bp->pf.port_id);
6229 req.enables = cpu_to_le32(WOL_FILTER_FREE_REQ_ENABLES_WOL_FILTER_ID);
6230 req.wol_filter_id = bp->wol_filter_id;
6231 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6232 return rc;
6233}
6234
Michael Chanc1ef1462017-04-04 18:14:07 -04006235static u16 bnxt_hwrm_get_wol_fltrs(struct bnxt *bp, u16 handle)
6236{
6237 struct hwrm_wol_filter_qcfg_input req = {0};
6238 struct hwrm_wol_filter_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
6239 u16 next_handle = 0;
6240 int rc;
6241
6242 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_QCFG, -1, -1);
6243 req.port_id = cpu_to_le16(bp->pf.port_id);
6244 req.handle = cpu_to_le16(handle);
6245 mutex_lock(&bp->hwrm_cmd_lock);
6246 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6247 if (!rc) {
6248 next_handle = le16_to_cpu(resp->next_handle);
6249 if (next_handle != 0) {
6250 if (resp->wol_type ==
6251 WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT) {
6252 bp->wol = 1;
6253 bp->wol_filter_id = resp->wol_filter_id;
6254 }
6255 }
6256 }
6257 mutex_unlock(&bp->hwrm_cmd_lock);
6258 return next_handle;
6259}
6260
6261static void bnxt_get_wol_settings(struct bnxt *bp)
6262{
6263 u16 handle = 0;
6264
6265 if (!BNXT_PF(bp) || !(bp->flags & BNXT_FLAG_WOL_CAP))
6266 return;
6267
6268 do {
6269 handle = bnxt_hwrm_get_wol_fltrs(bp, handle);
6270 } while (handle && handle != 0xffff);
6271}
6272
Michael Chan939f7f02016-04-05 14:08:58 -04006273static bool bnxt_eee_config_ok(struct bnxt *bp)
6274{
6275 struct ethtool_eee *eee = &bp->eee;
6276 struct bnxt_link_info *link_info = &bp->link_info;
6277
6278 if (!(bp->flags & BNXT_FLAG_EEE_CAP))
6279 return true;
6280
6281 if (eee->eee_enabled) {
6282 u32 advertising =
6283 _bnxt_fw_to_ethtool_adv_spds(link_info->advertising, 0);
6284
6285 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
6286 eee->eee_enabled = 0;
6287 return false;
6288 }
6289 if (eee->advertised & ~advertising) {
6290 eee->advertised = advertising & eee->supported;
6291 return false;
6292 }
6293 }
6294 return true;
6295}
6296
Michael Chanc0c050c2015-10-22 16:01:17 -04006297static int bnxt_update_phy_setting(struct bnxt *bp)
6298{
6299 int rc;
6300 bool update_link = false;
6301 bool update_pause = false;
Michael Chan939f7f02016-04-05 14:08:58 -04006302 bool update_eee = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04006303 struct bnxt_link_info *link_info = &bp->link_info;
6304
6305 rc = bnxt_update_link(bp, true);
6306 if (rc) {
6307 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
6308 rc);
6309 return rc;
6310 }
Michael Chan33dac242017-02-12 19:18:15 -05006311 if (!BNXT_SINGLE_PF(bp))
6312 return 0;
6313
Michael Chanc0c050c2015-10-22 16:01:17 -04006314 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
Michael Chanc9ee9512016-04-05 14:08:56 -04006315 (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
6316 link_info->req_flow_ctrl)
Michael Chanc0c050c2015-10-22 16:01:17 -04006317 update_pause = true;
6318 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
6319 link_info->force_pause_setting != link_info->req_flow_ctrl)
6320 update_pause = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04006321 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
6322 if (BNXT_AUTO_MODE(link_info->auto_mode))
6323 update_link = true;
6324 if (link_info->req_link_speed != link_info->force_link_speed)
6325 update_link = true;
Michael Chande730182016-02-19 19:43:20 -05006326 if (link_info->req_duplex != link_info->duplex_setting)
6327 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04006328 } else {
6329 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
6330 update_link = true;
6331 if (link_info->advertising != link_info->auto_link_speeds)
6332 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04006333 }
6334
Michael Chan16d663a2016-11-16 21:13:07 -05006335 /* The last close may have shutdown the link, so need to call
6336 * PHY_CFG to bring it back up.
6337 */
6338 if (!netif_carrier_ok(bp->dev))
6339 update_link = true;
6340
Michael Chan939f7f02016-04-05 14:08:58 -04006341 if (!bnxt_eee_config_ok(bp))
6342 update_eee = true;
6343
Michael Chanc0c050c2015-10-22 16:01:17 -04006344 if (update_link)
Michael Chan939f7f02016-04-05 14:08:58 -04006345 rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
Michael Chanc0c050c2015-10-22 16:01:17 -04006346 else if (update_pause)
6347 rc = bnxt_hwrm_set_pause(bp);
6348 if (rc) {
6349 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
6350 rc);
6351 return rc;
6352 }
6353
6354 return rc;
6355}
6356
Jeffrey Huang11809492015-11-05 16:25:49 -05006357/* Common routine to pre-map certain register block to different GRC window.
6358 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
6359 * in PF and 3 windows in VF that can be customized to map in different
6360 * register blocks.
6361 */
6362static void bnxt_preset_reg_win(struct bnxt *bp)
6363{
6364 if (BNXT_PF(bp)) {
6365 /* CAG registers map to GRC window #4 */
6366 writel(BNXT_CAG_REG_BASE,
6367 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
6368 }
6369}
6370
Michael Chanc0c050c2015-10-22 16:01:17 -04006371static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
6372{
6373 int rc = 0;
6374
Jeffrey Huang11809492015-11-05 16:25:49 -05006375 bnxt_preset_reg_win(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006376 netif_carrier_off(bp->dev);
6377 if (irq_re_init) {
6378 rc = bnxt_setup_int_mode(bp);
6379 if (rc) {
6380 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
6381 rc);
6382 return rc;
6383 }
6384 }
6385 if ((bp->flags & BNXT_FLAG_RFS) &&
6386 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
6387 /* disable RFS if falling back to INTA */
6388 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
6389 bp->flags &= ~BNXT_FLAG_RFS;
6390 }
6391
6392 rc = bnxt_alloc_mem(bp, irq_re_init);
6393 if (rc) {
6394 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
6395 goto open_err_free_mem;
6396 }
6397
6398 if (irq_re_init) {
6399 bnxt_init_napi(bp);
6400 rc = bnxt_request_irq(bp);
6401 if (rc) {
6402 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
6403 goto open_err;
6404 }
6405 }
6406
6407 bnxt_enable_napi(bp);
6408
6409 rc = bnxt_init_nic(bp, irq_re_init);
6410 if (rc) {
6411 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
6412 goto open_err;
6413 }
6414
6415 if (link_re_init) {
Michael Chane2dc9b62017-10-13 21:09:30 -04006416 mutex_lock(&bp->link_lock);
Michael Chanc0c050c2015-10-22 16:01:17 -04006417 rc = bnxt_update_phy_setting(bp);
Michael Chane2dc9b62017-10-13 21:09:30 -04006418 mutex_unlock(&bp->link_lock);
Michael Chanc0c050c2015-10-22 16:01:17 -04006419 if (rc)
Michael Chanba41d462016-02-19 19:43:21 -05006420 netdev_warn(bp->dev, "failed to update phy settings\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04006421 }
6422
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07006423 if (irq_re_init)
Alexander Duyckad51b8e2016-06-16 12:21:19 -07006424 udp_tunnel_get_rx_info(bp->dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006425
Michael Chancaefe522015-12-09 19:35:42 -05006426 set_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04006427 bnxt_enable_int(bp);
6428 /* Enable TX queues */
6429 bnxt_tx_enable(bp);
6430 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan10289be2016-05-15 03:04:49 -04006431 /* Poll link status and check for SFP+ module status */
6432 bnxt_get_port_module_status(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006433
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04006434 /* VF-reps may need to be re-opened after the PF is re-opened */
6435 if (BNXT_PF(bp))
6436 bnxt_vf_reps_open(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006437 return 0;
6438
6439open_err:
6440 bnxt_disable_napi(bp);
6441 bnxt_del_napi(bp);
6442
6443open_err_free_mem:
6444 bnxt_free_skbs(bp);
6445 bnxt_free_irq(bp);
6446 bnxt_free_mem(bp, true);
6447 return rc;
6448}
6449
6450/* rtnl_lock held */
6451int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
6452{
6453 int rc = 0;
6454
6455 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
6456 if (rc) {
6457 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
6458 dev_close(bp->dev);
6459 }
6460 return rc;
6461}
6462
Michael Chanf7dc1ea2017-04-04 18:14:13 -04006463/* rtnl_lock held, open the NIC half way by allocating all resources, but
6464 * NAPI, IRQ, and TX are not enabled. This is mainly used for offline
6465 * self tests.
6466 */
6467int bnxt_half_open_nic(struct bnxt *bp)
6468{
6469 int rc = 0;
6470
6471 rc = bnxt_alloc_mem(bp, false);
6472 if (rc) {
6473 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
6474 goto half_open_err;
6475 }
6476 rc = bnxt_init_nic(bp, false);
6477 if (rc) {
6478 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
6479 goto half_open_err;
6480 }
6481 return 0;
6482
6483half_open_err:
6484 bnxt_free_skbs(bp);
6485 bnxt_free_mem(bp, false);
6486 dev_close(bp->dev);
6487 return rc;
6488}
6489
6490/* rtnl_lock held, this call can only be made after a previous successful
6491 * call to bnxt_half_open_nic().
6492 */
6493void bnxt_half_close_nic(struct bnxt *bp)
6494{
6495 bnxt_hwrm_resource_free(bp, false, false);
6496 bnxt_free_skbs(bp);
6497 bnxt_free_mem(bp, false);
6498}
6499
Michael Chanc0c050c2015-10-22 16:01:17 -04006500static int bnxt_open(struct net_device *dev)
6501{
6502 struct bnxt *bp = netdev_priv(dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006503
Michael Chanc0c050c2015-10-22 16:01:17 -04006504 return __bnxt_open_nic(bp, true, true);
6505}
6506
Michael Chanf9b76eb2017-07-11 13:05:34 -04006507static bool bnxt_drv_busy(struct bnxt *bp)
6508{
6509 return (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state) ||
6510 test_bit(BNXT_STATE_READ_STATS, &bp->state));
6511}
6512
Michael Chanc0c050c2015-10-22 16:01:17 -04006513int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
6514{
6515 int rc = 0;
6516
6517#ifdef CONFIG_BNXT_SRIOV
6518 if (bp->sriov_cfg) {
6519 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
6520 !bp->sriov_cfg,
6521 BNXT_SRIOV_CFG_WAIT_TMO);
6522 if (rc)
6523 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
6524 }
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04006525
6526 /* Close the VF-reps before closing PF */
6527 if (BNXT_PF(bp))
6528 bnxt_vf_reps_close(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006529#endif
6530 /* Change device state to avoid TX queue wake up's */
6531 bnxt_tx_disable(bp);
6532
Michael Chancaefe522015-12-09 19:35:42 -05006533 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chan4cebdce2015-12-09 19:35:43 -05006534 smp_mb__after_atomic();
Michael Chanf9b76eb2017-07-11 13:05:34 -04006535 while (bnxt_drv_busy(bp))
Michael Chan4cebdce2015-12-09 19:35:43 -05006536 msleep(20);
Michael Chanc0c050c2015-10-22 16:01:17 -04006537
Michael Chan9d8bc092016-12-29 12:13:33 -05006538 /* Flush rings and and disable interrupts */
Michael Chanc0c050c2015-10-22 16:01:17 -04006539 bnxt_shutdown_nic(bp, irq_re_init);
6540
6541 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
6542
6543 bnxt_disable_napi(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006544 del_timer_sync(&bp->timer);
6545 bnxt_free_skbs(bp);
6546
6547 if (irq_re_init) {
6548 bnxt_free_irq(bp);
6549 bnxt_del_napi(bp);
6550 }
6551 bnxt_free_mem(bp, irq_re_init);
6552 return rc;
6553}
6554
6555static int bnxt_close(struct net_device *dev)
6556{
6557 struct bnxt *bp = netdev_priv(dev);
6558
6559 bnxt_close_nic(bp, true, true);
Michael Chan33f7d552016-04-11 04:11:12 -04006560 bnxt_hwrm_shutdown_link(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006561 return 0;
6562}
6563
6564/* rtnl_lock held */
6565static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
6566{
6567 switch (cmd) {
6568 case SIOCGMIIPHY:
6569 /* fallthru */
6570 case SIOCGMIIREG: {
6571 if (!netif_running(dev))
6572 return -EAGAIN;
6573
6574 return 0;
6575 }
6576
6577 case SIOCSMIIREG:
6578 if (!netif_running(dev))
6579 return -EAGAIN;
6580
6581 return 0;
6582
6583 default:
6584 /* do nothing */
6585 break;
6586 }
6587 return -EOPNOTSUPP;
6588}
6589
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006590static void
Michael Chanc0c050c2015-10-22 16:01:17 -04006591bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
6592{
6593 u32 i;
6594 struct bnxt *bp = netdev_priv(dev);
6595
Michael Chanf9b76eb2017-07-11 13:05:34 -04006596 set_bit(BNXT_STATE_READ_STATS, &bp->state);
6597 /* Make sure bnxt_close_nic() sees that we are reading stats before
6598 * we check the BNXT_STATE_OPEN flag.
6599 */
6600 smp_mb__after_atomic();
6601 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
6602 clear_bit(BNXT_STATE_READ_STATS, &bp->state);
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006603 return;
Michael Chanf9b76eb2017-07-11 13:05:34 -04006604 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006605
6606 /* TODO check if we need to synchronize with bnxt_close path */
6607 for (i = 0; i < bp->cp_nr_rings; i++) {
6608 struct bnxt_napi *bnapi = bp->bnapi[i];
6609 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6610 struct ctx_hw_stats *hw_stats = cpr->hw_stats;
6611
6612 stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
6613 stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
6614 stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
6615
6616 stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
6617 stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
6618 stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
6619
6620 stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
6621 stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
6622 stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
6623
6624 stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
6625 stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
6626 stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
6627
6628 stats->rx_missed_errors +=
6629 le64_to_cpu(hw_stats->rx_discard_pkts);
6630
6631 stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
6632
Michael Chanc0c050c2015-10-22 16:01:17 -04006633 stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
6634 }
6635
Michael Chan9947f832016-03-07 15:38:46 -05006636 if (bp->flags & BNXT_FLAG_PORT_STATS) {
6637 struct rx_port_stats *rx = bp->hw_rx_port_stats;
6638 struct tx_port_stats *tx = bp->hw_tx_port_stats;
6639
6640 stats->rx_crc_errors = le64_to_cpu(rx->rx_fcs_err_frames);
6641 stats->rx_frame_errors = le64_to_cpu(rx->rx_align_err_frames);
6642 stats->rx_length_errors = le64_to_cpu(rx->rx_undrsz_frames) +
6643 le64_to_cpu(rx->rx_ovrsz_frames) +
6644 le64_to_cpu(rx->rx_runt_frames);
6645 stats->rx_errors = le64_to_cpu(rx->rx_false_carrier_frames) +
6646 le64_to_cpu(rx->rx_jbr_frames);
6647 stats->collisions = le64_to_cpu(tx->tx_total_collisions);
6648 stats->tx_fifo_errors = le64_to_cpu(tx->tx_fifo_underruns);
6649 stats->tx_errors = le64_to_cpu(tx->tx_err);
6650 }
Michael Chanf9b76eb2017-07-11 13:05:34 -04006651 clear_bit(BNXT_STATE_READ_STATS, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04006652}
6653
6654static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
6655{
6656 struct net_device *dev = bp->dev;
6657 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6658 struct netdev_hw_addr *ha;
6659 u8 *haddr;
6660 int mc_count = 0;
6661 bool update = false;
6662 int off = 0;
6663
6664 netdev_for_each_mc_addr(ha, dev) {
6665 if (mc_count >= BNXT_MAX_MC_ADDRS) {
6666 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
6667 vnic->mc_list_count = 0;
6668 return false;
6669 }
6670 haddr = ha->addr;
6671 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
6672 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
6673 update = true;
6674 }
6675 off += ETH_ALEN;
6676 mc_count++;
6677 }
6678 if (mc_count)
6679 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
6680
6681 if (mc_count != vnic->mc_list_count) {
6682 vnic->mc_list_count = mc_count;
6683 update = true;
6684 }
6685 return update;
6686}
6687
6688static bool bnxt_uc_list_updated(struct bnxt *bp)
6689{
6690 struct net_device *dev = bp->dev;
6691 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6692 struct netdev_hw_addr *ha;
6693 int off = 0;
6694
6695 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
6696 return true;
6697
6698 netdev_for_each_uc_addr(ha, dev) {
6699 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
6700 return true;
6701
6702 off += ETH_ALEN;
6703 }
6704 return false;
6705}
6706
6707static void bnxt_set_rx_mode(struct net_device *dev)
6708{
6709 struct bnxt *bp = netdev_priv(dev);
6710 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6711 u32 mask = vnic->rx_mask;
6712 bool mc_update = false;
6713 bool uc_update;
6714
6715 if (!netif_running(dev))
6716 return;
6717
6718 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
6719 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
6720 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST);
6721
Michael Chan17c71ac2016-07-01 18:46:27 -04006722 if ((dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04006723 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
6724
6725 uc_update = bnxt_uc_list_updated(bp);
6726
6727 if (dev->flags & IFF_ALLMULTI) {
6728 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
6729 vnic->mc_list_count = 0;
6730 } else {
6731 mc_update = bnxt_mc_list_updated(bp, &mask);
6732 }
6733
6734 if (mask != vnic->rx_mask || uc_update || mc_update) {
6735 vnic->rx_mask = mask;
6736
6737 set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04006738 bnxt_queue_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006739 }
6740}
6741
Michael Chanb664f002015-12-02 01:54:08 -05006742static int bnxt_cfg_rx_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04006743{
6744 struct net_device *dev = bp->dev;
6745 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6746 struct netdev_hw_addr *ha;
6747 int i, off = 0, rc;
6748 bool uc_update;
6749
6750 netif_addr_lock_bh(dev);
6751 uc_update = bnxt_uc_list_updated(bp);
6752 netif_addr_unlock_bh(dev);
6753
6754 if (!uc_update)
6755 goto skip_uc;
6756
6757 mutex_lock(&bp->hwrm_cmd_lock);
6758 for (i = 1; i < vnic->uc_filter_count; i++) {
6759 struct hwrm_cfa_l2_filter_free_input req = {0};
6760
6761 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
6762 -1);
6763
6764 req.l2_filter_id = vnic->fw_l2_filter_id[i];
6765
6766 rc = _hwrm_send_message(bp, &req, sizeof(req),
6767 HWRM_CMD_TIMEOUT);
6768 }
6769 mutex_unlock(&bp->hwrm_cmd_lock);
6770
6771 vnic->uc_filter_count = 1;
6772
6773 netif_addr_lock_bh(dev);
6774 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
6775 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
6776 } else {
6777 netdev_for_each_uc_addr(ha, dev) {
6778 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
6779 off += ETH_ALEN;
6780 vnic->uc_filter_count++;
6781 }
6782 }
6783 netif_addr_unlock_bh(dev);
6784
6785 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
6786 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
6787 if (rc) {
6788 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
6789 rc);
6790 vnic->uc_filter_count = i;
Michael Chanb664f002015-12-02 01:54:08 -05006791 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006792 }
6793 }
6794
6795skip_uc:
6796 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
6797 if (rc)
6798 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %x\n",
6799 rc);
Michael Chanb664f002015-12-02 01:54:08 -05006800
6801 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006802}
6803
Michael Chan8079e8f2016-12-29 12:13:37 -05006804/* If the chip and firmware supports RFS */
6805static bool bnxt_rfs_supported(struct bnxt *bp)
6806{
6807 if (BNXT_PF(bp) && !BNXT_CHIP_TYPE_NITRO_A0(bp))
6808 return true;
Michael Chanae10ae72016-12-29 12:13:38 -05006809 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
6810 return true;
Michael Chan8079e8f2016-12-29 12:13:37 -05006811 return false;
6812}
6813
6814/* If runtime conditions support RFS */
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006815static bool bnxt_rfs_capable(struct bnxt *bp)
6816{
6817#ifdef CONFIG_RFS_ACCEL
Michael Chan8079e8f2016-12-29 12:13:37 -05006818 int vnics, max_vnics, max_rss_ctxs;
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006819
Michael Chan964fd482017-02-12 19:18:13 -05006820 if (!(bp->flags & BNXT_FLAG_MSIX_CAP))
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006821 return false;
6822
6823 vnics = 1 + bp->rx_nr_rings;
Michael Chan8079e8f2016-12-29 12:13:37 -05006824 max_vnics = bnxt_get_max_func_vnics(bp);
6825 max_rss_ctxs = bnxt_get_max_func_rss_ctxs(bp);
Michael Chanae10ae72016-12-29 12:13:38 -05006826
6827 /* RSS contexts not a limiting factor */
6828 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
6829 max_rss_ctxs = max_vnics;
Michael Chan8079e8f2016-12-29 12:13:37 -05006830 if (vnics > max_vnics || vnics > max_rss_ctxs) {
Vasundhara Volama2304902016-07-25 12:33:36 -04006831 netdev_warn(bp->dev,
6832 "Not enough resources to support NTUPLE filters, enough resources for up to %d rx rings\n",
Michael Chan8079e8f2016-12-29 12:13:37 -05006833 min(max_rss_ctxs - 1, max_vnics - 1));
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006834 return false;
Vasundhara Volama2304902016-07-25 12:33:36 -04006835 }
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006836
6837 return true;
6838#else
6839 return false;
6840#endif
6841}
6842
Michael Chanc0c050c2015-10-22 16:01:17 -04006843static netdev_features_t bnxt_fix_features(struct net_device *dev,
6844 netdev_features_t features)
6845{
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006846 struct bnxt *bp = netdev_priv(dev);
6847
Vasundhara Volama2304902016-07-25 12:33:36 -04006848 if ((features & NETIF_F_NTUPLE) && !bnxt_rfs_capable(bp))
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006849 features &= ~NETIF_F_NTUPLE;
Michael Chan5a9f6b22016-06-06 02:37:15 -04006850
Michael Chan1054aee2017-12-16 03:09:42 -05006851 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
6852 features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
6853
6854 if (!(features & NETIF_F_GRO))
6855 features &= ~NETIF_F_GRO_HW;
6856
6857 if (features & NETIF_F_GRO_HW)
6858 features &= ~NETIF_F_LRO;
6859
Michael Chan5a9f6b22016-06-06 02:37:15 -04006860 /* Both CTAG and STAG VLAN accelaration on the RX side have to be
6861 * turned on or off together.
6862 */
6863 if ((features & (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) !=
6864 (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) {
6865 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX)
6866 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
6867 NETIF_F_HW_VLAN_STAG_RX);
6868 else
6869 features |= NETIF_F_HW_VLAN_CTAG_RX |
6870 NETIF_F_HW_VLAN_STAG_RX;
6871 }
Michael Chancf6645f2016-06-13 02:25:28 -04006872#ifdef CONFIG_BNXT_SRIOV
6873 if (BNXT_VF(bp)) {
6874 if (bp->vf.vlan) {
6875 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
6876 NETIF_F_HW_VLAN_STAG_RX);
6877 }
6878 }
6879#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04006880 return features;
6881}
6882
6883static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
6884{
6885 struct bnxt *bp = netdev_priv(dev);
6886 u32 flags = bp->flags;
6887 u32 changes;
6888 int rc = 0;
6889 bool re_init = false;
6890 bool update_tpa = false;
6891
6892 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
Michael Chan1054aee2017-12-16 03:09:42 -05006893 if (features & NETIF_F_GRO_HW)
Michael Chanc0c050c2015-10-22 16:01:17 -04006894 flags |= BNXT_FLAG_GRO;
Michael Chan1054aee2017-12-16 03:09:42 -05006895 else if (features & NETIF_F_LRO)
Michael Chanc0c050c2015-10-22 16:01:17 -04006896 flags |= BNXT_FLAG_LRO;
6897
Michael Chanbdbd1eb2016-12-29 12:13:43 -05006898 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
6899 flags &= ~BNXT_FLAG_TPA;
6900
Michael Chanc0c050c2015-10-22 16:01:17 -04006901 if (features & NETIF_F_HW_VLAN_CTAG_RX)
6902 flags |= BNXT_FLAG_STRIP_VLAN;
6903
6904 if (features & NETIF_F_NTUPLE)
6905 flags |= BNXT_FLAG_RFS;
6906
6907 changes = flags ^ bp->flags;
6908 if (changes & BNXT_FLAG_TPA) {
6909 update_tpa = true;
6910 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
6911 (flags & BNXT_FLAG_TPA) == 0)
6912 re_init = true;
6913 }
6914
6915 if (changes & ~BNXT_FLAG_TPA)
6916 re_init = true;
6917
6918 if (flags != bp->flags) {
6919 u32 old_flags = bp->flags;
6920
6921 bp->flags = flags;
6922
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006923 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006924 if (update_tpa)
6925 bnxt_set_ring_params(bp);
6926 return rc;
6927 }
6928
6929 if (re_init) {
6930 bnxt_close_nic(bp, false, false);
6931 if (update_tpa)
6932 bnxt_set_ring_params(bp);
6933
6934 return bnxt_open_nic(bp, false, false);
6935 }
6936 if (update_tpa) {
6937 rc = bnxt_set_tpa(bp,
6938 (flags & BNXT_FLAG_TPA) ?
6939 true : false);
6940 if (rc)
6941 bp->flags = old_flags;
6942 }
6943 }
6944 return rc;
6945}
6946
Michael Chan9f554592016-01-02 23:44:58 -05006947static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
6948{
Michael Chanb6ab4b02016-01-02 23:44:59 -05006949 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05006950 int i = bnapi->index;
6951
Michael Chan3b2b7d92016-01-02 23:45:00 -05006952 if (!txr)
6953 return;
6954
Michael Chan9f554592016-01-02 23:44:58 -05006955 netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
6956 i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
6957 txr->tx_cons);
6958}
6959
6960static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
6961{
Michael Chanb6ab4b02016-01-02 23:44:59 -05006962 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05006963 int i = bnapi->index;
6964
Michael Chan3b2b7d92016-01-02 23:45:00 -05006965 if (!rxr)
6966 return;
6967
Michael Chan9f554592016-01-02 23:44:58 -05006968 netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
6969 i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
6970 rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
6971 rxr->rx_sw_agg_prod);
6972}
6973
6974static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
6975{
6976 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6977 int i = bnapi->index;
6978
6979 netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
6980 i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
6981}
6982
Michael Chanc0c050c2015-10-22 16:01:17 -04006983static void bnxt_dbg_dump_states(struct bnxt *bp)
6984{
6985 int i;
6986 struct bnxt_napi *bnapi;
Michael Chanc0c050c2015-10-22 16:01:17 -04006987
6988 for (i = 0; i < bp->cp_nr_rings; i++) {
6989 bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04006990 if (netif_msg_drv(bp)) {
Michael Chan9f554592016-01-02 23:44:58 -05006991 bnxt_dump_tx_sw_state(bnapi);
6992 bnxt_dump_rx_sw_state(bnapi);
6993 bnxt_dump_cp_sw_state(bnapi);
Michael Chanc0c050c2015-10-22 16:01:17 -04006994 }
6995 }
6996}
6997
Michael Chan6988bd92016-06-13 02:25:29 -04006998static void bnxt_reset_task(struct bnxt *bp, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04006999{
Michael Chan6988bd92016-06-13 02:25:29 -04007000 if (!silent)
7001 bnxt_dbg_dump_states(bp);
Michael Chan028de142015-12-09 19:35:44 -05007002 if (netif_running(bp->dev)) {
Michael Chanb386cd32017-03-08 18:44:33 -05007003 int rc;
7004
7005 if (!silent)
7006 bnxt_ulp_stop(bp);
Michael Chan028de142015-12-09 19:35:44 -05007007 bnxt_close_nic(bp, false, false);
Michael Chanb386cd32017-03-08 18:44:33 -05007008 rc = bnxt_open_nic(bp, false, false);
7009 if (!silent && !rc)
7010 bnxt_ulp_start(bp);
Michael Chan028de142015-12-09 19:35:44 -05007011 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007012}
7013
7014static void bnxt_tx_timeout(struct net_device *dev)
7015{
7016 struct bnxt *bp = netdev_priv(dev);
7017
7018 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
7019 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04007020 bnxt_queue_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007021}
7022
7023#ifdef CONFIG_NET_POLL_CONTROLLER
7024static void bnxt_poll_controller(struct net_device *dev)
7025{
7026 struct bnxt *bp = netdev_priv(dev);
7027 int i;
7028
Michael Chan2270bc52017-06-23 14:01:01 -04007029 /* Only process tx rings/combined rings in netpoll mode. */
7030 for (i = 0; i < bp->tx_nr_rings; i++) {
7031 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04007032
Michael Chan2270bc52017-06-23 14:01:01 -04007033 napi_schedule(&txr->bnapi->napi);
Michael Chanc0c050c2015-10-22 16:01:17 -04007034 }
7035}
7036#endif
7037
Kees Cooke99e88a2017-10-16 14:43:17 -07007038static void bnxt_timer(struct timer_list *t)
Michael Chanc0c050c2015-10-22 16:01:17 -04007039{
Kees Cooke99e88a2017-10-16 14:43:17 -07007040 struct bnxt *bp = from_timer(bp, t, timer);
Michael Chanc0c050c2015-10-22 16:01:17 -04007041 struct net_device *dev = bp->dev;
7042
7043 if (!netif_running(dev))
7044 return;
7045
7046 if (atomic_read(&bp->intr_sem) != 0)
7047 goto bnxt_restart_timer;
7048
Michael Chanadcc3312017-07-24 12:34:24 -04007049 if (bp->link_info.link_up && (bp->flags & BNXT_FLAG_PORT_STATS) &&
7050 bp->stats_coal_ticks) {
Michael Chan3bdf56c2016-03-07 15:38:45 -05007051 set_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04007052 bnxt_queue_sp_work(bp);
Michael Chan3bdf56c2016-03-07 15:38:45 -05007053 }
Sathya Perla5a84acb2017-10-26 11:51:31 -04007054
7055 if (bnxt_tc_flower_enabled(bp)) {
7056 set_bit(BNXT_FLOW_STATS_SP_EVENT, &bp->sp_event);
7057 bnxt_queue_sp_work(bp);
7058 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007059bnxt_restart_timer:
7060 mod_timer(&bp->timer, jiffies + bp->current_interval);
7061}
7062
Michael Chana551ee92017-01-25 02:55:07 -05007063static void bnxt_rtnl_lock_sp(struct bnxt *bp)
Michael Chan6988bd92016-06-13 02:25:29 -04007064{
Michael Chana551ee92017-01-25 02:55:07 -05007065 /* We are called from bnxt_sp_task which has BNXT_STATE_IN_SP_TASK
7066 * set. If the device is being closed, bnxt_close() may be holding
Michael Chan6988bd92016-06-13 02:25:29 -04007067 * rtnl() and waiting for BNXT_STATE_IN_SP_TASK to clear. So we
7068 * must clear BNXT_STATE_IN_SP_TASK before holding rtnl().
7069 */
7070 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
7071 rtnl_lock();
Michael Chana551ee92017-01-25 02:55:07 -05007072}
7073
7074static void bnxt_rtnl_unlock_sp(struct bnxt *bp)
7075{
Michael Chan6988bd92016-06-13 02:25:29 -04007076 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
7077 rtnl_unlock();
7078}
7079
Michael Chana551ee92017-01-25 02:55:07 -05007080/* Only called from bnxt_sp_task() */
7081static void bnxt_reset(struct bnxt *bp, bool silent)
7082{
7083 bnxt_rtnl_lock_sp(bp);
7084 if (test_bit(BNXT_STATE_OPEN, &bp->state))
7085 bnxt_reset_task(bp, silent);
7086 bnxt_rtnl_unlock_sp(bp);
7087}
7088
Michael Chanc0c050c2015-10-22 16:01:17 -04007089static void bnxt_cfg_ntp_filters(struct bnxt *);
7090
7091static void bnxt_sp_task(struct work_struct *work)
7092{
7093 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
Michael Chanc0c050c2015-10-22 16:01:17 -04007094
Michael Chan4cebdce2015-12-09 19:35:43 -05007095 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
7096 smp_mb__after_atomic();
7097 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
7098 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04007099 return;
Michael Chan4cebdce2015-12-09 19:35:43 -05007100 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007101
7102 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
7103 bnxt_cfg_rx_mode(bp);
7104
7105 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
7106 bnxt_cfg_ntp_filters(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007107 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
7108 bnxt_hwrm_exec_fwd_req(bp);
7109 if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
7110 bnxt_hwrm_tunnel_dst_port_alloc(
7111 bp, bp->vxlan_port,
7112 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
7113 }
7114 if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
7115 bnxt_hwrm_tunnel_dst_port_free(
7116 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
7117 }
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07007118 if (test_and_clear_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event)) {
7119 bnxt_hwrm_tunnel_dst_port_alloc(
7120 bp, bp->nge_port,
7121 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
7122 }
7123 if (test_and_clear_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event)) {
7124 bnxt_hwrm_tunnel_dst_port_free(
7125 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
7126 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05007127 if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event))
7128 bnxt_hwrm_port_qstats(bp);
7129
Michael Chan0eaa24b2017-01-25 02:55:08 -05007130 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
Michael Chane2dc9b62017-10-13 21:09:30 -04007131 int rc;
Michael Chan0eaa24b2017-01-25 02:55:08 -05007132
Michael Chane2dc9b62017-10-13 21:09:30 -04007133 mutex_lock(&bp->link_lock);
Michael Chan0eaa24b2017-01-25 02:55:08 -05007134 if (test_and_clear_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT,
7135 &bp->sp_event))
7136 bnxt_hwrm_phy_qcaps(bp);
7137
Michael Chane2dc9b62017-10-13 21:09:30 -04007138 rc = bnxt_update_link(bp, true);
7139 mutex_unlock(&bp->link_lock);
Michael Chan0eaa24b2017-01-25 02:55:08 -05007140 if (rc)
7141 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
7142 rc);
7143 }
Michael Chan90c694b2017-01-25 02:55:09 -05007144 if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event)) {
Michael Chane2dc9b62017-10-13 21:09:30 -04007145 mutex_lock(&bp->link_lock);
7146 bnxt_get_port_module_status(bp);
7147 mutex_unlock(&bp->link_lock);
Michael Chan90c694b2017-01-25 02:55:09 -05007148 }
Sathya Perla5a84acb2017-10-26 11:51:31 -04007149
7150 if (test_and_clear_bit(BNXT_FLOW_STATS_SP_EVENT, &bp->sp_event))
7151 bnxt_tc_flow_stats_work(bp);
7152
Michael Chane2dc9b62017-10-13 21:09:30 -04007153 /* These functions below will clear BNXT_STATE_IN_SP_TASK. They
7154 * must be the last functions to be called before exiting.
7155 */
Michael Chanc0c050c2015-10-22 16:01:17 -04007156 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event))
7157 bnxt_reset(bp, false);
7158
7159 if (test_and_clear_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event))
7160 bnxt_reset(bp, true);
7161
Michael Chanc0c050c2015-10-22 16:01:17 -04007162 smp_mb__before_atomic();
7163 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
7164}
7165
Michael Chand1e79252017-02-06 16:55:38 -05007166/* Under rtnl_lock */
Michael Chan98fdbe72017-08-28 13:40:26 -04007167int bnxt_check_rings(struct bnxt *bp, int tx, int rx, bool sh, int tcs,
7168 int tx_xdp)
Michael Chand1e79252017-02-06 16:55:38 -05007169{
7170 int max_rx, max_tx, tx_sets = 1;
7171 int tx_rings_needed;
Michael Chand1e79252017-02-06 16:55:38 -05007172 int rc;
7173
Michael Chand1e79252017-02-06 16:55:38 -05007174 if (tcs)
7175 tx_sets = tcs;
7176
7177 rc = bnxt_get_max_rings(bp, &max_rx, &max_tx, sh);
7178 if (rc)
7179 return rc;
7180
7181 if (max_rx < rx)
7182 return -ENOMEM;
7183
Michael Chan5f449242017-02-06 16:55:40 -05007184 tx_rings_needed = tx * tx_sets + tx_xdp;
Michael Chand1e79252017-02-06 16:55:38 -05007185 if (max_tx < tx_rings_needed)
7186 return -ENOMEM;
7187
Michael Chan98fdbe72017-08-28 13:40:26 -04007188 return bnxt_hwrm_check_tx_rings(bp, tx_rings_needed);
Michael Chand1e79252017-02-06 16:55:38 -05007189}
7190
Sathya Perla17086392017-02-20 19:25:18 -05007191static void bnxt_unmap_bars(struct bnxt *bp, struct pci_dev *pdev)
7192{
7193 if (bp->bar2) {
7194 pci_iounmap(pdev, bp->bar2);
7195 bp->bar2 = NULL;
7196 }
7197
7198 if (bp->bar1) {
7199 pci_iounmap(pdev, bp->bar1);
7200 bp->bar1 = NULL;
7201 }
7202
7203 if (bp->bar0) {
7204 pci_iounmap(pdev, bp->bar0);
7205 bp->bar0 = NULL;
7206 }
7207}
7208
7209static void bnxt_cleanup_pci(struct bnxt *bp)
7210{
7211 bnxt_unmap_bars(bp, bp->pdev);
7212 pci_release_regions(bp->pdev);
7213 pci_disable_device(bp->pdev);
7214}
7215
Michael Chan18775aa2017-10-26 11:51:27 -04007216static void bnxt_init_dflt_coal(struct bnxt *bp)
7217{
7218 struct bnxt_coal *coal;
7219
7220 /* Tick values in micro seconds.
7221 * 1 coal_buf x bufs_per_record = 1 completion record.
7222 */
7223 coal = &bp->rx_coal;
7224 coal->coal_ticks = 14;
7225 coal->coal_bufs = 30;
7226 coal->coal_ticks_irq = 1;
7227 coal->coal_bufs_irq = 2;
7228 coal->idle_thresh = 25;
7229 coal->bufs_per_record = 2;
7230 coal->budget = 64; /* NAPI budget */
7231
7232 coal = &bp->tx_coal;
7233 coal->coal_ticks = 28;
7234 coal->coal_bufs = 30;
7235 coal->coal_ticks_irq = 2;
7236 coal->coal_bufs_irq = 2;
7237 coal->bufs_per_record = 1;
7238
7239 bp->stats_coal_ticks = BNXT_DEF_STATS_COAL_TICKS;
7240}
7241
Michael Chanc0c050c2015-10-22 16:01:17 -04007242static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
7243{
7244 int rc;
7245 struct bnxt *bp = netdev_priv(dev);
7246
7247 SET_NETDEV_DEV(dev, &pdev->dev);
7248
7249 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7250 rc = pci_enable_device(pdev);
7251 if (rc) {
7252 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
7253 goto init_err;
7254 }
7255
7256 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
7257 dev_err(&pdev->dev,
7258 "Cannot find PCI device base address, aborting\n");
7259 rc = -ENODEV;
7260 goto init_err_disable;
7261 }
7262
7263 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7264 if (rc) {
7265 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
7266 goto init_err_disable;
7267 }
7268
7269 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
7270 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
7271 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
7272 goto init_err_disable;
7273 }
7274
7275 pci_set_master(pdev);
7276
7277 bp->dev = dev;
7278 bp->pdev = pdev;
7279
7280 bp->bar0 = pci_ioremap_bar(pdev, 0);
7281 if (!bp->bar0) {
7282 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
7283 rc = -ENOMEM;
7284 goto init_err_release;
7285 }
7286
7287 bp->bar1 = pci_ioremap_bar(pdev, 2);
7288 if (!bp->bar1) {
7289 dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
7290 rc = -ENOMEM;
7291 goto init_err_release;
7292 }
7293
7294 bp->bar2 = pci_ioremap_bar(pdev, 4);
7295 if (!bp->bar2) {
7296 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
7297 rc = -ENOMEM;
7298 goto init_err_release;
7299 }
7300
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007301 pci_enable_pcie_error_reporting(pdev);
7302
Michael Chanc0c050c2015-10-22 16:01:17 -04007303 INIT_WORK(&bp->sp_task, bnxt_sp_task);
7304
7305 spin_lock_init(&bp->ntp_fltr_lock);
7306
7307 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
7308 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
7309
Michael Chan18775aa2017-10-26 11:51:27 -04007310 bnxt_init_dflt_coal(bp);
Michael Chan51f30782016-07-01 18:46:29 -04007311
Kees Cooke99e88a2017-10-16 14:43:17 -07007312 timer_setup(&bp->timer, bnxt_timer, 0);
Michael Chanc0c050c2015-10-22 16:01:17 -04007313 bp->current_interval = BNXT_TIMER_INTERVAL;
7314
Michael Chancaefe522015-12-09 19:35:42 -05007315 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04007316 return 0;
7317
7318init_err_release:
Sathya Perla17086392017-02-20 19:25:18 -05007319 bnxt_unmap_bars(bp, pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04007320 pci_release_regions(pdev);
7321
7322init_err_disable:
7323 pci_disable_device(pdev);
7324
7325init_err:
7326 return rc;
7327}
7328
7329/* rtnl_lock held */
7330static int bnxt_change_mac_addr(struct net_device *dev, void *p)
7331{
7332 struct sockaddr *addr = p;
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05007333 struct bnxt *bp = netdev_priv(dev);
7334 int rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04007335
7336 if (!is_valid_ether_addr(addr->sa_data))
7337 return -EADDRNOTAVAIL;
7338
Michael Chanc1a7bdf2017-10-26 11:51:24 -04007339 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
7340 return 0;
7341
Michael Chan84c33dd2016-04-11 04:11:13 -04007342 rc = bnxt_approve_mac(bp, addr->sa_data);
7343 if (rc)
7344 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04007345
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05007346 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7347 if (netif_running(dev)) {
7348 bnxt_close_nic(bp, false, false);
7349 rc = bnxt_open_nic(bp, false, false);
7350 }
7351
7352 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04007353}
7354
7355/* rtnl_lock held */
7356static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
7357{
7358 struct bnxt *bp = netdev_priv(dev);
7359
Michael Chanc0c050c2015-10-22 16:01:17 -04007360 if (netif_running(dev))
7361 bnxt_close_nic(bp, false, false);
7362
7363 dev->mtu = new_mtu;
7364 bnxt_set_ring_params(bp);
7365
7366 if (netif_running(dev))
7367 return bnxt_open_nic(bp, false, false);
7368
7369 return 0;
7370}
7371
Michael Chanc5e3deb2016-12-02 21:17:15 -05007372int bnxt_setup_mq_tc(struct net_device *dev, u8 tc)
Michael Chanc0c050c2015-10-22 16:01:17 -04007373{
7374 struct bnxt *bp = netdev_priv(dev);
Michael Chan3ffb6a32016-11-11 00:11:42 -05007375 bool sh = false;
Michael Chand1e79252017-02-06 16:55:38 -05007376 int rc;
John Fastabend16e5cc62016-02-16 21:16:43 -08007377
Michael Chanc0c050c2015-10-22 16:01:17 -04007378 if (tc > bp->max_tc) {
Michael Chanb451c8b2017-02-12 19:18:17 -05007379 netdev_err(dev, "Too many traffic classes requested: %d. Max supported is %d.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04007380 tc, bp->max_tc);
7381 return -EINVAL;
7382 }
7383
7384 if (netdev_get_num_tc(dev) == tc)
7385 return 0;
7386
Michael Chan3ffb6a32016-11-11 00:11:42 -05007387 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
7388 sh = true;
7389
Michael Chan98fdbe72017-08-28 13:40:26 -04007390 rc = bnxt_check_rings(bp, bp->tx_nr_rings_per_tc, bp->rx_nr_rings,
7391 sh, tc, bp->tx_nr_rings_xdp);
Michael Chand1e79252017-02-06 16:55:38 -05007392 if (rc)
7393 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04007394
7395 /* Needs to close the device and do hw resource re-allocations */
7396 if (netif_running(bp->dev))
7397 bnxt_close_nic(bp, true, false);
7398
7399 if (tc) {
7400 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
7401 netdev_set_num_tc(dev, tc);
7402 } else {
7403 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
7404 netdev_reset_tc(dev);
7405 }
Michael Chan87e9b372017-08-23 19:34:03 -04007406 bp->tx_nr_rings += bp->tx_nr_rings_xdp;
Michael Chan3ffb6a32016-11-11 00:11:42 -05007407 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
7408 bp->tx_nr_rings + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04007409 bp->num_stat_ctxs = bp->cp_nr_rings;
7410
7411 if (netif_running(bp->dev))
7412 return bnxt_open_nic(bp, true, false);
7413
7414 return 0;
7415}
7416
Jiri Pirko9e0fd152017-10-19 15:50:39 +02007417static int bnxt_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
7418 void *cb_priv)
Sathya Perla2ae74082017-08-28 13:40:33 -04007419{
Jiri Pirko9e0fd152017-10-19 15:50:39 +02007420 struct bnxt *bp = cb_priv;
Sathya Perla2ae74082017-08-28 13:40:33 -04007421
Jiri Pirko44ae12a2017-11-01 11:47:39 +01007422 if (!bnxt_tc_flower_enabled(bp) || !tc_can_offload(bp->dev))
Sathya Perla2ae74082017-08-28 13:40:33 -04007423 return -EOPNOTSUPP;
7424
Jiri Pirko9e0fd152017-10-19 15:50:39 +02007425 switch (type) {
7426 case TC_SETUP_CLSFLOWER:
7427 return bnxt_tc_setup_flower(bp, bp->pf.fw_fid, type_data);
7428 default:
7429 return -EOPNOTSUPP;
7430 }
7431}
7432
7433static int bnxt_setup_tc_block(struct net_device *dev,
7434 struct tc_block_offload *f)
7435{
7436 struct bnxt *bp = netdev_priv(dev);
7437
7438 if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
7439 return -EOPNOTSUPP;
7440
7441 switch (f->command) {
7442 case TC_BLOCK_BIND:
7443 return tcf_block_cb_register(f->block, bnxt_setup_tc_block_cb,
7444 bp, bp);
7445 case TC_BLOCK_UNBIND:
7446 tcf_block_cb_unregister(f->block, bnxt_setup_tc_block_cb, bp);
7447 return 0;
7448 default:
7449 return -EOPNOTSUPP;
7450 }
Sathya Perla2ae74082017-08-28 13:40:33 -04007451}
7452
Jiri Pirko2572ac52017-08-07 10:15:17 +02007453static int bnxt_setup_tc(struct net_device *dev, enum tc_setup_type type,
Jiri Pirkode4784c2017-08-07 10:15:32 +02007454 void *type_data)
Michael Chanc5e3deb2016-12-02 21:17:15 -05007455{
Sathya Perla2ae74082017-08-28 13:40:33 -04007456 switch (type) {
Jiri Pirko9e0fd152017-10-19 15:50:39 +02007457 case TC_SETUP_BLOCK:
7458 return bnxt_setup_tc_block(dev, type_data);
Nogah Frankel575ed7d2017-11-06 07:23:42 +01007459 case TC_SETUP_QDISC_MQPRIO: {
Sathya Perla2ae74082017-08-28 13:40:33 -04007460 struct tc_mqprio_qopt *mqprio = type_data;
Jiri Pirkode4784c2017-08-07 10:15:32 +02007461
Sathya Perla2ae74082017-08-28 13:40:33 -04007462 mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
7463
7464 return bnxt_setup_mq_tc(dev, mqprio->num_tc);
7465 }
7466 default:
Jiri Pirko38cf0422017-08-07 10:15:31 +02007467 return -EOPNOTSUPP;
Sathya Perla2ae74082017-08-28 13:40:33 -04007468 }
Michael Chanc5e3deb2016-12-02 21:17:15 -05007469}
7470
Michael Chanc0c050c2015-10-22 16:01:17 -04007471#ifdef CONFIG_RFS_ACCEL
7472static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
7473 struct bnxt_ntuple_filter *f2)
7474{
7475 struct flow_keys *keys1 = &f1->fkeys;
7476 struct flow_keys *keys2 = &f2->fkeys;
7477
7478 if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
7479 keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
7480 keys1->ports.ports == keys2->ports.ports &&
7481 keys1->basic.ip_proto == keys2->basic.ip_proto &&
7482 keys1->basic.n_proto == keys2->basic.n_proto &&
Michael Chan61aad722017-02-12 19:18:14 -05007483 keys1->control.flags == keys2->control.flags &&
Michael Chana54c4d72016-07-25 12:33:35 -04007484 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr) &&
7485 ether_addr_equal(f1->dst_mac_addr, f2->dst_mac_addr))
Michael Chanc0c050c2015-10-22 16:01:17 -04007486 return true;
7487
7488 return false;
7489}
7490
7491static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
7492 u16 rxq_index, u32 flow_id)
7493{
7494 struct bnxt *bp = netdev_priv(dev);
7495 struct bnxt_ntuple_filter *fltr, *new_fltr;
7496 struct flow_keys *fkeys;
7497 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
Michael Chana54c4d72016-07-25 12:33:35 -04007498 int rc = 0, idx, bit_id, l2_idx = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04007499 struct hlist_head *head;
7500
Michael Chana54c4d72016-07-25 12:33:35 -04007501 if (!ether_addr_equal(dev->dev_addr, eth->h_dest)) {
7502 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
7503 int off = 0, j;
7504
7505 netif_addr_lock_bh(dev);
7506 for (j = 0; j < vnic->uc_filter_count; j++, off += ETH_ALEN) {
7507 if (ether_addr_equal(eth->h_dest,
7508 vnic->uc_list + off)) {
7509 l2_idx = j + 1;
7510 break;
7511 }
7512 }
7513 netif_addr_unlock_bh(dev);
7514 if (!l2_idx)
7515 return -EINVAL;
7516 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007517 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
7518 if (!new_fltr)
7519 return -ENOMEM;
7520
7521 fkeys = &new_fltr->fkeys;
7522 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
7523 rc = -EPROTONOSUPPORT;
7524 goto err_free;
7525 }
7526
Michael Chandda0e742016-12-29 12:13:40 -05007527 if ((fkeys->basic.n_proto != htons(ETH_P_IP) &&
7528 fkeys->basic.n_proto != htons(ETH_P_IPV6)) ||
Michael Chanc0c050c2015-10-22 16:01:17 -04007529 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
7530 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
7531 rc = -EPROTONOSUPPORT;
7532 goto err_free;
7533 }
Michael Chandda0e742016-12-29 12:13:40 -05007534 if (fkeys->basic.n_proto == htons(ETH_P_IPV6) &&
7535 bp->hwrm_spec_code < 0x10601) {
7536 rc = -EPROTONOSUPPORT;
7537 goto err_free;
7538 }
Michael Chan61aad722017-02-12 19:18:14 -05007539 if ((fkeys->control.flags & FLOW_DIS_ENCAPSULATION) &&
7540 bp->hwrm_spec_code < 0x10601) {
7541 rc = -EPROTONOSUPPORT;
7542 goto err_free;
7543 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007544
Michael Chana54c4d72016-07-25 12:33:35 -04007545 memcpy(new_fltr->dst_mac_addr, eth->h_dest, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04007546 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
7547
7548 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
7549 head = &bp->ntp_fltr_hash_tbl[idx];
7550 rcu_read_lock();
7551 hlist_for_each_entry_rcu(fltr, head, hash) {
7552 if (bnxt_fltr_match(fltr, new_fltr)) {
7553 rcu_read_unlock();
7554 rc = 0;
7555 goto err_free;
7556 }
7557 }
7558 rcu_read_unlock();
7559
7560 spin_lock_bh(&bp->ntp_fltr_lock);
Michael Chan84e86b92015-11-05 16:25:50 -05007561 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
7562 BNXT_NTP_FLTR_MAX_FLTR, 0);
7563 if (bit_id < 0) {
Michael Chanc0c050c2015-10-22 16:01:17 -04007564 spin_unlock_bh(&bp->ntp_fltr_lock);
7565 rc = -ENOMEM;
7566 goto err_free;
7567 }
7568
Michael Chan84e86b92015-11-05 16:25:50 -05007569 new_fltr->sw_id = (u16)bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04007570 new_fltr->flow_id = flow_id;
Michael Chana54c4d72016-07-25 12:33:35 -04007571 new_fltr->l2_fltr_idx = l2_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04007572 new_fltr->rxq = rxq_index;
7573 hlist_add_head_rcu(&new_fltr->hash, head);
7574 bp->ntp_fltr_count++;
7575 spin_unlock_bh(&bp->ntp_fltr_lock);
7576
7577 set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04007578 bnxt_queue_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007579
7580 return new_fltr->sw_id;
7581
7582err_free:
7583 kfree(new_fltr);
7584 return rc;
7585}
7586
7587static void bnxt_cfg_ntp_filters(struct bnxt *bp)
7588{
7589 int i;
7590
7591 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
7592 struct hlist_head *head;
7593 struct hlist_node *tmp;
7594 struct bnxt_ntuple_filter *fltr;
7595 int rc;
7596
7597 head = &bp->ntp_fltr_hash_tbl[i];
7598 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
7599 bool del = false;
7600
7601 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
7602 if (rps_may_expire_flow(bp->dev, fltr->rxq,
7603 fltr->flow_id,
7604 fltr->sw_id)) {
7605 bnxt_hwrm_cfa_ntuple_filter_free(bp,
7606 fltr);
7607 del = true;
7608 }
7609 } else {
7610 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
7611 fltr);
7612 if (rc)
7613 del = true;
7614 else
7615 set_bit(BNXT_FLTR_VALID, &fltr->state);
7616 }
7617
7618 if (del) {
7619 spin_lock_bh(&bp->ntp_fltr_lock);
7620 hlist_del_rcu(&fltr->hash);
7621 bp->ntp_fltr_count--;
7622 spin_unlock_bh(&bp->ntp_fltr_lock);
7623 synchronize_rcu();
7624 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
7625 kfree(fltr);
7626 }
7627 }
7628 }
Jeffrey Huang19241362016-02-26 04:00:00 -05007629 if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
7630 netdev_info(bp->dev, "Receive PF driver unload event!");
Michael Chanc0c050c2015-10-22 16:01:17 -04007631}
7632
7633#else
7634
7635static void bnxt_cfg_ntp_filters(struct bnxt *bp)
7636{
7637}
7638
7639#endif /* CONFIG_RFS_ACCEL */
7640
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007641static void bnxt_udp_tunnel_add(struct net_device *dev,
7642 struct udp_tunnel_info *ti)
Michael Chanc0c050c2015-10-22 16:01:17 -04007643{
7644 struct bnxt *bp = netdev_priv(dev);
7645
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007646 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
7647 return;
7648
Michael Chanc0c050c2015-10-22 16:01:17 -04007649 if (!netif_running(dev))
7650 return;
7651
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007652 switch (ti->type) {
7653 case UDP_TUNNEL_TYPE_VXLAN:
7654 if (bp->vxlan_port_cnt && bp->vxlan_port != ti->port)
7655 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04007656
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007657 bp->vxlan_port_cnt++;
7658 if (bp->vxlan_port_cnt == 1) {
7659 bp->vxlan_port = ti->port;
7660 set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04007661 bnxt_queue_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007662 }
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007663 break;
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07007664 case UDP_TUNNEL_TYPE_GENEVE:
7665 if (bp->nge_port_cnt && bp->nge_port != ti->port)
7666 return;
7667
7668 bp->nge_port_cnt++;
7669 if (bp->nge_port_cnt == 1) {
7670 bp->nge_port = ti->port;
7671 set_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event);
7672 }
7673 break;
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007674 default:
7675 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04007676 }
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007677
Michael Chanc213eae2017-10-13 21:09:29 -04007678 bnxt_queue_sp_work(bp);
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007679}
7680
7681static void bnxt_udp_tunnel_del(struct net_device *dev,
7682 struct udp_tunnel_info *ti)
7683{
7684 struct bnxt *bp = netdev_priv(dev);
7685
7686 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
7687 return;
7688
7689 if (!netif_running(dev))
7690 return;
7691
7692 switch (ti->type) {
7693 case UDP_TUNNEL_TYPE_VXLAN:
7694 if (!bp->vxlan_port_cnt || bp->vxlan_port != ti->port)
7695 return;
7696 bp->vxlan_port_cnt--;
7697
7698 if (bp->vxlan_port_cnt != 0)
7699 return;
7700
7701 set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
7702 break;
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07007703 case UDP_TUNNEL_TYPE_GENEVE:
7704 if (!bp->nge_port_cnt || bp->nge_port != ti->port)
7705 return;
7706 bp->nge_port_cnt--;
7707
7708 if (bp->nge_port_cnt != 0)
7709 return;
7710
7711 set_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event);
7712 break;
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007713 default:
7714 return;
7715 }
7716
Michael Chanc213eae2017-10-13 21:09:29 -04007717 bnxt_queue_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007718}
7719
Michael Chan39d8ba22017-07-24 12:34:22 -04007720static int bnxt_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
7721 struct net_device *dev, u32 filter_mask,
7722 int nlflags)
7723{
7724 struct bnxt *bp = netdev_priv(dev);
7725
7726 return ndo_dflt_bridge_getlink(skb, pid, seq, dev, bp->br_mode, 0, 0,
7727 nlflags, filter_mask, NULL);
7728}
7729
7730static int bnxt_bridge_setlink(struct net_device *dev, struct nlmsghdr *nlh,
7731 u16 flags)
7732{
7733 struct bnxt *bp = netdev_priv(dev);
7734 struct nlattr *attr, *br_spec;
7735 int rem, rc = 0;
7736
7737 if (bp->hwrm_spec_code < 0x10708 || !BNXT_SINGLE_PF(bp))
7738 return -EOPNOTSUPP;
7739
7740 br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
7741 if (!br_spec)
7742 return -EINVAL;
7743
7744 nla_for_each_nested(attr, br_spec, rem) {
7745 u16 mode;
7746
7747 if (nla_type(attr) != IFLA_BRIDGE_MODE)
7748 continue;
7749
7750 if (nla_len(attr) < sizeof(mode))
7751 return -EINVAL;
7752
7753 mode = nla_get_u16(attr);
7754 if (mode == bp->br_mode)
7755 break;
7756
7757 rc = bnxt_hwrm_set_br_mode(bp, mode);
7758 if (!rc)
7759 bp->br_mode = mode;
7760 break;
7761 }
7762 return rc;
7763}
7764
Sathya Perlac124a622017-07-24 12:34:29 -04007765static int bnxt_get_phys_port_name(struct net_device *dev, char *buf,
7766 size_t len)
7767{
7768 struct bnxt *bp = netdev_priv(dev);
7769 int rc;
7770
7771 /* The PF and it's VF-reps only support the switchdev framework */
7772 if (!BNXT_PF(bp))
7773 return -EOPNOTSUPP;
7774
Sathya Perla53f70b82017-07-25 13:28:41 -04007775 rc = snprintf(buf, len, "p%d", bp->pf.port_id);
Sathya Perlac124a622017-07-24 12:34:29 -04007776
7777 if (rc >= len)
7778 return -EOPNOTSUPP;
7779 return 0;
7780}
7781
7782int bnxt_port_attr_get(struct bnxt *bp, struct switchdev_attr *attr)
7783{
7784 if (bp->eswitch_mode != DEVLINK_ESWITCH_MODE_SWITCHDEV)
7785 return -EOPNOTSUPP;
7786
7787 /* The PF and it's VF-reps only support the switchdev framework */
7788 if (!BNXT_PF(bp))
7789 return -EOPNOTSUPP;
7790
7791 switch (attr->id) {
7792 case SWITCHDEV_ATTR_ID_PORT_PARENT_ID:
7793 /* In SRIOV each PF-pool (PF + child VFs) serves as a
7794 * switching domain, the PF's perm mac-addr can be used
7795 * as the unique parent-id
7796 */
7797 attr->u.ppid.id_len = ETH_ALEN;
7798 ether_addr_copy(attr->u.ppid.id, bp->pf.mac_addr);
7799 break;
7800 default:
7801 return -EOPNOTSUPP;
7802 }
7803 return 0;
7804}
7805
7806static int bnxt_swdev_port_attr_get(struct net_device *dev,
7807 struct switchdev_attr *attr)
7808{
7809 return bnxt_port_attr_get(netdev_priv(dev), attr);
7810}
7811
7812static const struct switchdev_ops bnxt_switchdev_ops = {
7813 .switchdev_port_attr_get = bnxt_swdev_port_attr_get
7814};
7815
Michael Chanc0c050c2015-10-22 16:01:17 -04007816static const struct net_device_ops bnxt_netdev_ops = {
7817 .ndo_open = bnxt_open,
7818 .ndo_start_xmit = bnxt_start_xmit,
7819 .ndo_stop = bnxt_close,
7820 .ndo_get_stats64 = bnxt_get_stats64,
7821 .ndo_set_rx_mode = bnxt_set_rx_mode,
7822 .ndo_do_ioctl = bnxt_ioctl,
7823 .ndo_validate_addr = eth_validate_addr,
7824 .ndo_set_mac_address = bnxt_change_mac_addr,
7825 .ndo_change_mtu = bnxt_change_mtu,
7826 .ndo_fix_features = bnxt_fix_features,
7827 .ndo_set_features = bnxt_set_features,
7828 .ndo_tx_timeout = bnxt_tx_timeout,
7829#ifdef CONFIG_BNXT_SRIOV
7830 .ndo_get_vf_config = bnxt_get_vf_config,
7831 .ndo_set_vf_mac = bnxt_set_vf_mac,
7832 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
7833 .ndo_set_vf_rate = bnxt_set_vf_bw,
7834 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
7835 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
7836#endif
7837#ifdef CONFIG_NET_POLL_CONTROLLER
7838 .ndo_poll_controller = bnxt_poll_controller,
7839#endif
7840 .ndo_setup_tc = bnxt_setup_tc,
7841#ifdef CONFIG_RFS_ACCEL
7842 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
7843#endif
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007844 .ndo_udp_tunnel_add = bnxt_udp_tunnel_add,
7845 .ndo_udp_tunnel_del = bnxt_udp_tunnel_del,
Jakub Kicinskif4e63522017-11-03 13:56:16 -07007846 .ndo_bpf = bnxt_xdp,
Michael Chan39d8ba22017-07-24 12:34:22 -04007847 .ndo_bridge_getlink = bnxt_bridge_getlink,
7848 .ndo_bridge_setlink = bnxt_bridge_setlink,
Sathya Perlac124a622017-07-24 12:34:29 -04007849 .ndo_get_phys_port_name = bnxt_get_phys_port_name
Michael Chanc0c050c2015-10-22 16:01:17 -04007850};
7851
7852static void bnxt_remove_one(struct pci_dev *pdev)
7853{
7854 struct net_device *dev = pci_get_drvdata(pdev);
7855 struct bnxt *bp = netdev_priv(dev);
7856
Sathya Perla4ab0c6a2017-07-24 12:34:27 -04007857 if (BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04007858 bnxt_sriov_disable(bp);
Sathya Perla4ab0c6a2017-07-24 12:34:27 -04007859 bnxt_dl_unregister(bp);
7860 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007861
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007862 pci_disable_pcie_error_reporting(pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04007863 unregister_netdev(dev);
Sathya Perla2ae74082017-08-28 13:40:33 -04007864 bnxt_shutdown_tc(bp);
Michael Chanc213eae2017-10-13 21:09:29 -04007865 bnxt_cancel_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007866 bp->sp_event = 0;
7867
Michael Chan78095922016-12-07 00:26:16 -05007868 bnxt_clear_int_mode(bp);
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05007869 bnxt_hwrm_func_drv_unrgtr(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007870 bnxt_free_hwrm_resources(bp);
Deepak Khungare605db82017-05-29 19:06:04 -04007871 bnxt_free_hwrm_short_cmd_req(bp);
Michael Chaneb513652017-04-04 18:14:12 -04007872 bnxt_ethtool_free(bp);
Michael Chan7df4ae92016-12-02 21:17:17 -05007873 bnxt_dcb_free(bp);
Michael Chana588e452016-12-07 00:26:21 -05007874 kfree(bp->edev);
7875 bp->edev = NULL;
Sathya Perla17086392017-02-20 19:25:18 -05007876 bnxt_cleanup_pci(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007877 free_netdev(dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04007878}
7879
7880static int bnxt_probe_phy(struct bnxt *bp)
7881{
7882 int rc = 0;
7883 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chanc0c050c2015-10-22 16:01:17 -04007884
Michael Chan170ce012016-04-05 14:08:57 -04007885 rc = bnxt_hwrm_phy_qcaps(bp);
7886 if (rc) {
7887 netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
7888 rc);
7889 return rc;
7890 }
Michael Chane2dc9b62017-10-13 21:09:30 -04007891 mutex_init(&bp->link_lock);
Michael Chan170ce012016-04-05 14:08:57 -04007892
Michael Chanc0c050c2015-10-22 16:01:17 -04007893 rc = bnxt_update_link(bp, false);
7894 if (rc) {
7895 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
7896 rc);
7897 return rc;
7898 }
7899
Michael Chan93ed8112016-06-13 02:25:37 -04007900 /* Older firmware does not have supported_auto_speeds, so assume
7901 * that all supported speeds can be autonegotiated.
7902 */
7903 if (link_info->auto_link_speeds && !link_info->support_auto_speeds)
7904 link_info->support_auto_speeds = link_info->support_speeds;
7905
Michael Chanc0c050c2015-10-22 16:01:17 -04007906 /*initialize the ethool setting copy with NVM settings */
Michael Chan0d8abf02016-02-10 17:33:47 -05007907 if (BNXT_AUTO_MODE(link_info->auto_mode)) {
Michael Chanc9ee9512016-04-05 14:08:56 -04007908 link_info->autoneg = BNXT_AUTONEG_SPEED;
7909 if (bp->hwrm_spec_code >= 0x10201) {
7910 if (link_info->auto_pause_setting &
7911 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
7912 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
7913 } else {
7914 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
7915 }
Michael Chan0d8abf02016-02-10 17:33:47 -05007916 link_info->advertising = link_info->auto_link_speeds;
Michael Chan0d8abf02016-02-10 17:33:47 -05007917 } else {
7918 link_info->req_link_speed = link_info->force_link_speed;
7919 link_info->req_duplex = link_info->duplex_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04007920 }
Michael Chanc9ee9512016-04-05 14:08:56 -04007921 if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
7922 link_info->req_flow_ctrl =
7923 link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
7924 else
7925 link_info->req_flow_ctrl = link_info->force_pause_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04007926 return rc;
7927}
7928
7929static int bnxt_get_max_irq(struct pci_dev *pdev)
7930{
7931 u16 ctrl;
7932
7933 if (!pdev->msix_cap)
7934 return 1;
7935
7936 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
7937 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
7938}
7939
Michael Chan6e6c5a52016-01-02 23:45:02 -05007940static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
7941 int *max_cp)
Michael Chanc0c050c2015-10-22 16:01:17 -04007942{
Michael Chan6e6c5a52016-01-02 23:45:02 -05007943 int max_ring_grps = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04007944
Michael Chan379a80a2015-10-23 15:06:19 -04007945#ifdef CONFIG_BNXT_SRIOV
Arnd Bergmann415b6f12016-01-12 16:05:08 +01007946 if (!BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04007947 *max_tx = bp->vf.max_tx_rings;
7948 *max_rx = bp->vf.max_rx_rings;
Michael Chan6e6c5a52016-01-02 23:45:02 -05007949 *max_cp = min_t(int, bp->vf.max_irqs, bp->vf.max_cp_rings);
7950 *max_cp = min_t(int, *max_cp, bp->vf.max_stat_ctxs);
Michael Chanb72d4a62015-12-27 18:19:27 -05007951 max_ring_grps = bp->vf.max_hw_ring_grps;
Arnd Bergmann415b6f12016-01-12 16:05:08 +01007952 } else
Michael Chan379a80a2015-10-23 15:06:19 -04007953#endif
Arnd Bergmann415b6f12016-01-12 16:05:08 +01007954 {
7955 *max_tx = bp->pf.max_tx_rings;
7956 *max_rx = bp->pf.max_rx_rings;
7957 *max_cp = min_t(int, bp->pf.max_irqs, bp->pf.max_cp_rings);
7958 *max_cp = min_t(int, *max_cp, bp->pf.max_stat_ctxs);
7959 max_ring_grps = bp->pf.max_hw_ring_grps;
Michael Chanc0c050c2015-10-22 16:01:17 -04007960 }
Prashant Sreedharan76595192016-07-18 07:15:22 -04007961 if (BNXT_CHIP_TYPE_NITRO_A0(bp) && BNXT_PF(bp)) {
7962 *max_cp -= 1;
7963 *max_rx -= 2;
7964 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007965 if (bp->flags & BNXT_FLAG_AGG_RINGS)
7966 *max_rx >>= 1;
Michael Chanb72d4a62015-12-27 18:19:27 -05007967 *max_rx = min_t(int, *max_rx, max_ring_grps);
Michael Chan6e6c5a52016-01-02 23:45:02 -05007968}
7969
7970int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
7971{
7972 int rx, tx, cp;
7973
7974 _bnxt_get_max_rings(bp, &rx, &tx, &cp);
7975 if (!rx || !tx || !cp)
7976 return -ENOMEM;
7977
7978 *max_rx = rx;
7979 *max_tx = tx;
7980 return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
7981}
7982
Michael Chane4060d32016-12-07 00:26:19 -05007983static int bnxt_get_dflt_rings(struct bnxt *bp, int *max_rx, int *max_tx,
7984 bool shared)
7985{
7986 int rc;
7987
7988 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
Michael Chanbdbd1eb2016-12-29 12:13:43 -05007989 if (rc && (bp->flags & BNXT_FLAG_AGG_RINGS)) {
7990 /* Not enough rings, try disabling agg rings. */
7991 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
7992 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
7993 if (rc)
7994 return rc;
7995 bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
Michael Chan1054aee2017-12-16 03:09:42 -05007996 bp->dev->hw_features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
7997 bp->dev->features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
Michael Chanbdbd1eb2016-12-29 12:13:43 -05007998 bnxt_set_ring_params(bp);
7999 }
Michael Chane4060d32016-12-07 00:26:19 -05008000
8001 if (bp->flags & BNXT_FLAG_ROCE_CAP) {
8002 int max_cp, max_stat, max_irq;
8003
8004 /* Reserve minimum resources for RoCE */
8005 max_cp = bnxt_get_max_func_cp_rings(bp);
8006 max_stat = bnxt_get_max_func_stat_ctxs(bp);
8007 max_irq = bnxt_get_max_func_irqs(bp);
8008 if (max_cp <= BNXT_MIN_ROCE_CP_RINGS ||
8009 max_irq <= BNXT_MIN_ROCE_CP_RINGS ||
8010 max_stat <= BNXT_MIN_ROCE_STAT_CTXS)
8011 return 0;
8012
8013 max_cp -= BNXT_MIN_ROCE_CP_RINGS;
8014 max_irq -= BNXT_MIN_ROCE_CP_RINGS;
8015 max_stat -= BNXT_MIN_ROCE_STAT_CTXS;
8016 max_cp = min_t(int, max_cp, max_irq);
8017 max_cp = min_t(int, max_cp, max_stat);
8018 rc = bnxt_trim_rings(bp, max_rx, max_tx, max_cp, shared);
8019 if (rc)
8020 rc = 0;
8021 }
8022 return rc;
8023}
8024
Michael Chan702c2212017-05-29 19:06:10 -04008025static int bnxt_set_dflt_rings(struct bnxt *bp, bool sh)
Michael Chan6e6c5a52016-01-02 23:45:02 -05008026{
8027 int dflt_rings, max_rx_rings, max_tx_rings, rc;
Michael Chan6e6c5a52016-01-02 23:45:02 -05008028
8029 if (sh)
8030 bp->flags |= BNXT_FLAG_SHARED_RINGS;
8031 dflt_rings = netif_get_num_default_rss_queues();
Michael Chand5430d32017-08-28 13:40:31 -04008032 /* Reduce default rings to reduce memory usage on multi-port cards */
8033 if (bp->port_count > 1)
8034 dflt_rings = min_t(int, dflt_rings, 4);
Michael Chane4060d32016-12-07 00:26:19 -05008035 rc = bnxt_get_dflt_rings(bp, &max_rx_rings, &max_tx_rings, sh);
Michael Chan6e6c5a52016-01-02 23:45:02 -05008036 if (rc)
8037 return rc;
8038 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
8039 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
Michael Chan391be5c2016-12-29 12:13:41 -05008040
8041 rc = bnxt_hwrm_reserve_tx_rings(bp, &bp->tx_nr_rings_per_tc);
8042 if (rc)
8043 netdev_warn(bp->dev, "Unable to reserve tx rings\n");
8044
Michael Chan6e6c5a52016-01-02 23:45:02 -05008045 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
8046 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
8047 bp->tx_nr_rings + bp->rx_nr_rings;
8048 bp->num_stat_ctxs = bp->cp_nr_rings;
Prashant Sreedharan76595192016-07-18 07:15:22 -04008049 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
8050 bp->rx_nr_rings++;
8051 bp->cp_nr_rings++;
8052 }
Michael Chan6e6c5a52016-01-02 23:45:02 -05008053 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04008054}
8055
Michael Chan7b08f662016-12-07 00:26:18 -05008056void bnxt_restore_pf_fw_resources(struct bnxt *bp)
8057{
8058 ASSERT_RTNL();
8059 bnxt_hwrm_func_qcaps(bp);
Michael Chana588e452016-12-07 00:26:21 -05008060 bnxt_subtract_ulp_resources(bp, BNXT_ROCE_ULP);
Michael Chan7b08f662016-12-07 00:26:18 -05008061}
8062
Michael Chana22a6ac2017-08-23 19:34:05 -04008063static int bnxt_init_mac_addr(struct bnxt *bp)
8064{
8065 int rc = 0;
8066
8067 if (BNXT_PF(bp)) {
8068 memcpy(bp->dev->dev_addr, bp->pf.mac_addr, ETH_ALEN);
8069 } else {
8070#ifdef CONFIG_BNXT_SRIOV
8071 struct bnxt_vf_info *vf = &bp->vf;
8072
8073 if (is_valid_ether_addr(vf->mac_addr)) {
8074 /* overwrite netdev dev_adr with admin VF MAC */
8075 memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
8076 } else {
8077 eth_hw_addr_random(bp->dev);
8078 rc = bnxt_approve_mac(bp, bp->dev->dev_addr);
8079 }
8080#endif
8081 }
8082 return rc;
8083}
8084
Ajit Khaparde90c4f782016-05-15 03:04:45 -04008085static void bnxt_parse_log_pcie_link(struct bnxt *bp)
8086{
8087 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
8088 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
8089
Vasundhara Volam7ab07602017-10-13 21:09:31 -04008090 if (pcie_get_minimum_link(pci_physfn(bp->pdev), &speed, &width) ||
Ajit Khaparde90c4f782016-05-15 03:04:45 -04008091 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
8092 netdev_info(bp->dev, "Failed to determine PCIe Link Info\n");
8093 else
8094 netdev_info(bp->dev, "PCIe: Speed %s Width x%d\n",
8095 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
8096 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
8097 speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
8098 "Unknown", width);
8099}
8100
Michael Chanc0c050c2015-10-22 16:01:17 -04008101static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8102{
8103 static int version_printed;
8104 struct net_device *dev;
8105 struct bnxt *bp;
Michael Chan6e6c5a52016-01-02 23:45:02 -05008106 int rc, max_irqs;
Michael Chanc0c050c2015-10-22 16:01:17 -04008107
Ray Jui4e003382017-02-20 19:25:16 -05008108 if (pci_is_bridge(pdev))
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -04008109 return -ENODEV;
8110
Michael Chanc0c050c2015-10-22 16:01:17 -04008111 if (version_printed++ == 0)
8112 pr_info("%s", version);
8113
8114 max_irqs = bnxt_get_max_irq(pdev);
8115 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
8116 if (!dev)
8117 return -ENOMEM;
8118
8119 bp = netdev_priv(dev);
8120
8121 if (bnxt_vf_pciid(ent->driver_data))
8122 bp->flags |= BNXT_FLAG_VF;
8123
Michael Chan2bcfa6f2015-12-27 18:19:24 -05008124 if (pdev->msix_cap)
Michael Chanc0c050c2015-10-22 16:01:17 -04008125 bp->flags |= BNXT_FLAG_MSIX_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04008126
8127 rc = bnxt_init_board(pdev, dev);
8128 if (rc < 0)
8129 goto init_err_free;
8130
8131 dev->netdev_ops = &bnxt_netdev_ops;
8132 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
8133 dev->ethtool_ops = &bnxt_ethtool_ops;
David S. Millerbc880552017-07-24 21:20:16 -07008134 SWITCHDEV_SET_OPS(dev, &bnxt_switchdev_ops);
Michael Chanc0c050c2015-10-22 16:01:17 -04008135 pci_set_drvdata(pdev, dev);
8136
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04008137 rc = bnxt_alloc_hwrm_resources(bp);
8138 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05008139 goto init_err_pci_clean;
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04008140
8141 mutex_init(&bp->hwrm_cmd_lock);
8142 rc = bnxt_hwrm_ver_get(bp);
8143 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05008144 goto init_err_pci_clean;
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04008145
Deepak Khungare605db82017-05-29 19:06:04 -04008146 if (bp->flags & BNXT_FLAG_SHORT_CMD) {
8147 rc = bnxt_alloc_hwrm_short_cmd_req(bp);
8148 if (rc)
8149 goto init_err_pci_clean;
8150 }
8151
Michael Chan3c2217a2017-03-08 18:44:32 -05008152 rc = bnxt_hwrm_func_reset(bp);
8153 if (rc)
8154 goto init_err_pci_clean;
8155
Rob Swindell5ac67d82016-09-19 03:58:03 -04008156 bnxt_hwrm_fw_set_time(bp);
8157
Michael Chanc0c050c2015-10-22 16:01:17 -04008158 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
8159 NETIF_F_TSO | NETIF_F_TSO6 |
8160 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Tom Herbert7e133182016-05-18 09:06:10 -07008161 NETIF_F_GSO_IPXIP4 |
Alexander Duyck152971e2016-05-02 09:38:55 -07008162 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
8163 NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04008164 NETIF_F_RXCSUM | NETIF_F_GRO;
8165
8166 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
8167 dev->hw_features |= NETIF_F_LRO;
Michael Chanc0c050c2015-10-22 16:01:17 -04008168
Michael Chanc0c050c2015-10-22 16:01:17 -04008169 dev->hw_enc_features =
8170 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
8171 NETIF_F_TSO | NETIF_F_TSO6 |
8172 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Alexander Duyck152971e2016-05-02 09:38:55 -07008173 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07008174 NETIF_F_GSO_IPXIP4 | NETIF_F_GSO_PARTIAL;
Alexander Duyck152971e2016-05-02 09:38:55 -07008175 dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
8176 NETIF_F_GSO_GRE_CSUM;
Michael Chanc0c050c2015-10-22 16:01:17 -04008177 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
8178 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
8179 NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
Michael Chan1054aee2017-12-16 03:09:42 -05008180 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
8181 dev->hw_features |= NETIF_F_GRO_HW;
Michael Chanc0c050c2015-10-22 16:01:17 -04008182 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
Michael Chan1054aee2017-12-16 03:09:42 -05008183 if (dev->features & NETIF_F_GRO_HW)
8184 dev->features &= ~NETIF_F_LRO;
Michael Chanc0c050c2015-10-22 16:01:17 -04008185 dev->priv_flags |= IFF_UNICAST_FLT;
8186
8187#ifdef CONFIG_BNXT_SRIOV
8188 init_waitqueue_head(&bp->sriov_cfg_wait);
Sathya Perla4ab0c6a2017-07-24 12:34:27 -04008189 mutex_init(&bp->sriov_lock);
Michael Chanc0c050c2015-10-22 16:01:17 -04008190#endif
Michael Chan309369c2016-06-13 02:25:34 -04008191 bp->gro_func = bnxt_gro_func_5730x;
Michael Chan3284f9e2017-05-29 19:06:07 -04008192 if (BNXT_CHIP_P4_PLUS(bp))
Michael Chan94758f82016-06-13 02:25:35 -04008193 bp->gro_func = bnxt_gro_func_5731x;
Michael Chan434c9752017-05-29 19:06:08 -04008194 else
8195 bp->flags |= BNXT_FLAG_DOUBLE_DB;
Michael Chan309369c2016-06-13 02:25:34 -04008196
Michael Chanc0c050c2015-10-22 16:01:17 -04008197 rc = bnxt_hwrm_func_drv_rgtr(bp);
8198 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05008199 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04008200
Michael Chana1653b12016-12-07 00:26:20 -05008201 rc = bnxt_hwrm_func_rgtr_async_events(bp, NULL, 0);
8202 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05008203 goto init_err_pci_clean;
Michael Chana1653b12016-12-07 00:26:20 -05008204
Michael Chana588e452016-12-07 00:26:21 -05008205 bp->ulp_probe = bnxt_ulp_probe;
8206
Michael Chanc0c050c2015-10-22 16:01:17 -04008207 /* Get the MAX capabilities for this function */
8208 rc = bnxt_hwrm_func_qcaps(bp);
8209 if (rc) {
8210 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
8211 rc);
8212 rc = -1;
Sathya Perla17086392017-02-20 19:25:18 -05008213 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04008214 }
Michael Chana22a6ac2017-08-23 19:34:05 -04008215 rc = bnxt_init_mac_addr(bp);
8216 if (rc) {
8217 dev_err(&pdev->dev, "Unable to initialize mac address.\n");
8218 rc = -EADDRNOTAVAIL;
8219 goto init_err_pci_clean;
8220 }
Michael Chanc0c050c2015-10-22 16:01:17 -04008221 rc = bnxt_hwrm_queue_qportcfg(bp);
8222 if (rc) {
8223 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %x\n",
8224 rc);
8225 rc = -1;
Sathya Perla17086392017-02-20 19:25:18 -05008226 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04008227 }
8228
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04008229 bnxt_hwrm_func_qcfg(bp);
Michael Chan5ad2cbe2017-01-13 01:32:03 -05008230 bnxt_hwrm_port_led_qcaps(bp);
Michael Chaneb513652017-04-04 18:14:12 -04008231 bnxt_ethtool_init(bp);
Michael Chan87fe6032017-05-16 16:39:43 -04008232 bnxt_dcb_init(bp);
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04008233
Michael Chan7eb9bb32017-10-26 11:51:25 -04008234 /* MTU range: 60 - FW defined max */
8235 dev->min_mtu = ETH_ZLEN;
8236 dev->max_mtu = bp->max_mtu;
8237
Michael Chand5430d32017-08-28 13:40:31 -04008238 rc = bnxt_probe_phy(bp);
8239 if (rc)
8240 goto init_err_pci_clean;
8241
Michael Chanc61fb992017-02-06 16:55:36 -05008242 bnxt_set_rx_skb_mode(bp, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04008243 bnxt_set_tpa_flags(bp);
8244 bnxt_set_ring_params(bp);
Michael Chan33c26572016-12-07 00:26:15 -05008245 bnxt_set_max_func_irqs(bp, max_irqs);
Michael Chan702c2212017-05-29 19:06:10 -04008246 rc = bnxt_set_dflt_rings(bp, true);
Michael Chanbdbd1eb2016-12-29 12:13:43 -05008247 if (rc) {
8248 netdev_err(bp->dev, "Not enough rings available.\n");
8249 rc = -ENOMEM;
Sathya Perla17086392017-02-20 19:25:18 -05008250 goto init_err_pci_clean;
Michael Chanbdbd1eb2016-12-29 12:13:43 -05008251 }
Michael Chanc0c050c2015-10-22 16:01:17 -04008252
Michael Chan87da7f72016-11-16 21:13:09 -05008253 /* Default RSS hash cfg. */
8254 bp->rss_hash_cfg = VNIC_RSS_CFG_REQ_HASH_TYPE_IPV4 |
8255 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV4 |
8256 VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6 |
8257 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV6;
Michael Chan3284f9e2017-05-29 19:06:07 -04008258 if (BNXT_CHIP_P4_PLUS(bp) && bp->hwrm_spec_code >= 0x10501) {
Michael Chan87da7f72016-11-16 21:13:09 -05008259 bp->flags |= BNXT_FLAG_UDP_RSS_CAP;
8260 bp->rss_hash_cfg |= VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV4 |
8261 VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV6;
8262 }
8263
Michael Chan8fdefd62016-12-29 12:13:36 -05008264 bnxt_hwrm_vnic_qcaps(bp);
Michael Chan8079e8f2016-12-29 12:13:37 -05008265 if (bnxt_rfs_supported(bp)) {
Michael Chan2bcfa6f2015-12-27 18:19:24 -05008266 dev->hw_features |= NETIF_F_NTUPLE;
8267 if (bnxt_rfs_capable(bp)) {
8268 bp->flags |= BNXT_FLAG_RFS;
8269 dev->features |= NETIF_F_NTUPLE;
8270 }
8271 }
8272
Michael Chanc0c050c2015-10-22 16:01:17 -04008273 if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
8274 bp->flags |= BNXT_FLAG_STRIP_VLAN;
8275
Michael Chan78095922016-12-07 00:26:16 -05008276 rc = bnxt_init_int_mode(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04008277 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05008278 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04008279
Michael Chanc1ef1462017-04-04 18:14:07 -04008280 bnxt_get_wol_settings(bp);
Michael Chand196ece2017-04-04 18:14:08 -04008281 if (bp->flags & BNXT_FLAG_WOL_CAP)
8282 device_set_wakeup_enable(&pdev->dev, bp->wol);
8283 else
8284 device_set_wakeup_capable(&pdev->dev, false);
Michael Chanc1ef1462017-04-04 18:14:07 -04008285
Michael Chanc213eae2017-10-13 21:09:29 -04008286 if (BNXT_PF(bp)) {
8287 if (!bnxt_pf_wq) {
8288 bnxt_pf_wq =
8289 create_singlethread_workqueue("bnxt_pf_wq");
8290 if (!bnxt_pf_wq) {
8291 dev_err(&pdev->dev, "Unable to create workqueue.\n");
8292 goto init_err_pci_clean;
8293 }
8294 }
Sathya Perla2ae74082017-08-28 13:40:33 -04008295 bnxt_init_tc(bp);
Michael Chanc213eae2017-10-13 21:09:29 -04008296 }
Sathya Perla2ae74082017-08-28 13:40:33 -04008297
Michael Chan78095922016-12-07 00:26:16 -05008298 rc = register_netdev(dev);
8299 if (rc)
Sathya Perla2ae74082017-08-28 13:40:33 -04008300 goto init_err_cleanup_tc;
Michael Chan78095922016-12-07 00:26:16 -05008301
Sathya Perla4ab0c6a2017-07-24 12:34:27 -04008302 if (BNXT_PF(bp))
8303 bnxt_dl_register(bp);
8304
Michael Chanc0c050c2015-10-22 16:01:17 -04008305 netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
8306 board_info[ent->driver_data].name,
8307 (long)pci_resource_start(pdev, 0), dev->dev_addr);
8308
Ajit Khaparde90c4f782016-05-15 03:04:45 -04008309 bnxt_parse_log_pcie_link(bp);
8310
Michael Chanc0c050c2015-10-22 16:01:17 -04008311 return 0;
8312
Sathya Perla2ae74082017-08-28 13:40:33 -04008313init_err_cleanup_tc:
8314 bnxt_shutdown_tc(bp);
Michael Chan78095922016-12-07 00:26:16 -05008315 bnxt_clear_int_mode(bp);
8316
Sathya Perla17086392017-02-20 19:25:18 -05008317init_err_pci_clean:
8318 bnxt_cleanup_pci(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04008319
8320init_err_free:
8321 free_netdev(dev);
8322 return rc;
8323}
8324
Michael Chand196ece2017-04-04 18:14:08 -04008325static void bnxt_shutdown(struct pci_dev *pdev)
8326{
8327 struct net_device *dev = pci_get_drvdata(pdev);
8328 struct bnxt *bp;
8329
8330 if (!dev)
8331 return;
8332
8333 rtnl_lock();
8334 bp = netdev_priv(dev);
8335 if (!bp)
8336 goto shutdown_exit;
8337
8338 if (netif_running(dev))
8339 dev_close(dev);
8340
Ray Juia7f3f932017-12-01 03:13:02 -05008341 bnxt_ulp_shutdown(bp);
8342
Michael Chand196ece2017-04-04 18:14:08 -04008343 if (system_state == SYSTEM_POWER_OFF) {
8344 bnxt_clear_int_mode(bp);
8345 pci_wake_from_d3(pdev, bp->wol);
8346 pci_set_power_state(pdev, PCI_D3hot);
8347 }
8348
8349shutdown_exit:
8350 rtnl_unlock();
8351}
8352
Michael Chanf65a2042017-04-04 18:14:11 -04008353#ifdef CONFIG_PM_SLEEP
8354static int bnxt_suspend(struct device *device)
8355{
8356 struct pci_dev *pdev = to_pci_dev(device);
8357 struct net_device *dev = pci_get_drvdata(pdev);
8358 struct bnxt *bp = netdev_priv(dev);
8359 int rc = 0;
8360
8361 rtnl_lock();
8362 if (netif_running(dev)) {
8363 netif_device_detach(dev);
8364 rc = bnxt_close(dev);
8365 }
8366 bnxt_hwrm_func_drv_unrgtr(bp);
8367 rtnl_unlock();
8368 return rc;
8369}
8370
8371static int bnxt_resume(struct device *device)
8372{
8373 struct pci_dev *pdev = to_pci_dev(device);
8374 struct net_device *dev = pci_get_drvdata(pdev);
8375 struct bnxt *bp = netdev_priv(dev);
8376 int rc = 0;
8377
8378 rtnl_lock();
8379 if (bnxt_hwrm_ver_get(bp) || bnxt_hwrm_func_drv_rgtr(bp)) {
8380 rc = -ENODEV;
8381 goto resume_exit;
8382 }
8383 rc = bnxt_hwrm_func_reset(bp);
8384 if (rc) {
8385 rc = -EBUSY;
8386 goto resume_exit;
8387 }
8388 bnxt_get_wol_settings(bp);
8389 if (netif_running(dev)) {
8390 rc = bnxt_open(dev);
8391 if (!rc)
8392 netif_device_attach(dev);
8393 }
8394
8395resume_exit:
8396 rtnl_unlock();
8397 return rc;
8398}
8399
8400static SIMPLE_DEV_PM_OPS(bnxt_pm_ops, bnxt_suspend, bnxt_resume);
8401#define BNXT_PM_OPS (&bnxt_pm_ops)
8402
8403#else
8404
8405#define BNXT_PM_OPS NULL
8406
8407#endif /* CONFIG_PM_SLEEP */
8408
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008409/**
8410 * bnxt_io_error_detected - called when PCI error is detected
8411 * @pdev: Pointer to PCI device
8412 * @state: The current pci connection state
8413 *
8414 * This function is called after a PCI bus error affecting
8415 * this device has been detected.
8416 */
8417static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
8418 pci_channel_state_t state)
8419{
8420 struct net_device *netdev = pci_get_drvdata(pdev);
Michael Chana588e452016-12-07 00:26:21 -05008421 struct bnxt *bp = netdev_priv(netdev);
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008422
8423 netdev_info(netdev, "PCI I/O error detected\n");
8424
8425 rtnl_lock();
8426 netif_device_detach(netdev);
8427
Michael Chana588e452016-12-07 00:26:21 -05008428 bnxt_ulp_stop(bp);
8429
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008430 if (state == pci_channel_io_perm_failure) {
8431 rtnl_unlock();
8432 return PCI_ERS_RESULT_DISCONNECT;
8433 }
8434
8435 if (netif_running(netdev))
8436 bnxt_close(netdev);
8437
8438 pci_disable_device(pdev);
8439 rtnl_unlock();
8440
8441 /* Request a slot slot reset. */
8442 return PCI_ERS_RESULT_NEED_RESET;
8443}
8444
8445/**
8446 * bnxt_io_slot_reset - called after the pci bus has been reset.
8447 * @pdev: Pointer to PCI device
8448 *
8449 * Restart the card from scratch, as if from a cold-boot.
8450 * At this point, the card has exprienced a hard reset,
8451 * followed by fixups by BIOS, and has its config space
8452 * set up identically to what it was at cold boot.
8453 */
8454static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
8455{
8456 struct net_device *netdev = pci_get_drvdata(pdev);
8457 struct bnxt *bp = netdev_priv(netdev);
8458 int err = 0;
8459 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
8460
8461 netdev_info(bp->dev, "PCI Slot Reset\n");
8462
8463 rtnl_lock();
8464
8465 if (pci_enable_device(pdev)) {
8466 dev_err(&pdev->dev,
8467 "Cannot re-enable PCI device after reset.\n");
8468 } else {
8469 pci_set_master(pdev);
8470
Michael Chanaa8ed022016-12-07 00:26:17 -05008471 err = bnxt_hwrm_func_reset(bp);
8472 if (!err && netif_running(netdev))
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008473 err = bnxt_open(netdev);
8474
Michael Chana588e452016-12-07 00:26:21 -05008475 if (!err) {
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008476 result = PCI_ERS_RESULT_RECOVERED;
Michael Chana588e452016-12-07 00:26:21 -05008477 bnxt_ulp_start(bp);
8478 }
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008479 }
8480
8481 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(netdev))
8482 dev_close(netdev);
8483
8484 rtnl_unlock();
8485
8486 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8487 if (err) {
8488 dev_err(&pdev->dev,
8489 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
8490 err); /* non-fatal, continue */
8491 }
8492
8493 return PCI_ERS_RESULT_RECOVERED;
8494}
8495
8496/**
8497 * bnxt_io_resume - called when traffic can start flowing again.
8498 * @pdev: Pointer to PCI device
8499 *
8500 * This callback is called when the error recovery driver tells
8501 * us that its OK to resume normal operation.
8502 */
8503static void bnxt_io_resume(struct pci_dev *pdev)
8504{
8505 struct net_device *netdev = pci_get_drvdata(pdev);
8506
8507 rtnl_lock();
8508
8509 netif_device_attach(netdev);
8510
8511 rtnl_unlock();
8512}
8513
8514static const struct pci_error_handlers bnxt_err_handler = {
8515 .error_detected = bnxt_io_error_detected,
8516 .slot_reset = bnxt_io_slot_reset,
8517 .resume = bnxt_io_resume
8518};
8519
Michael Chanc0c050c2015-10-22 16:01:17 -04008520static struct pci_driver bnxt_pci_driver = {
8521 .name = DRV_MODULE_NAME,
8522 .id_table = bnxt_pci_tbl,
8523 .probe = bnxt_init_one,
8524 .remove = bnxt_remove_one,
Michael Chand196ece2017-04-04 18:14:08 -04008525 .shutdown = bnxt_shutdown,
Michael Chanf65a2042017-04-04 18:14:11 -04008526 .driver.pm = BNXT_PM_OPS,
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008527 .err_handler = &bnxt_err_handler,
Michael Chanc0c050c2015-10-22 16:01:17 -04008528#if defined(CONFIG_BNXT_SRIOV)
8529 .sriov_configure = bnxt_sriov_configure,
8530#endif
8531};
8532
Michael Chanc213eae2017-10-13 21:09:29 -04008533static int __init bnxt_init(void)
8534{
8535 return pci_register_driver(&bnxt_pci_driver);
8536}
8537
8538static void __exit bnxt_exit(void)
8539{
8540 pci_unregister_driver(&bnxt_pci_driver);
8541 if (bnxt_pf_wq)
8542 destroy_workqueue(bnxt_pf_wq);
8543}
8544
8545module_init(bnxt_init);
8546module_exit(bnxt_exit);