blob: 361f0b0a6f42c86445350abd3b4cc2502da52b32 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Liad Kaufman553452e2015-04-16 17:21:12 +03008 * Copyright(c) 2007 - 2015 Intel Corporation. All rights reserved.
9 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Emmanuel Grumbachafb84432017-01-03 10:04:44 +020010 * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of version 2 of the GNU General Public License as
14 * published by the Free Software Foundation.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
24 * USA
25 *
26 * The full GNU General Public License is included in this distribution
Emmanuel Grumbach410dc5a2013-02-18 09:22:28 +020027 * in the file called COPYING.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030028 *
29 * Contact Information:
Emmanuel Grumbachcb2f8272015-11-17 15:39:56 +020030 * Intel Linux Wireless <linuxwifi@intel.com>
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030031 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
32 *
33 * BSD LICENSE
34 *
Liad Kaufman553452e2015-04-16 17:21:12 +030035 * Copyright(c) 2005 - 2015 Intel Corporation. All rights reserved.
36 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Emmanuel Grumbachafb84432017-01-03 10:04:44 +020037 * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030038 * All rights reserved.
39 *
40 * Redistribution and use in source and binary forms, with or without
41 * modification, are permitted provided that the following conditions
42 * are met:
43 *
44 * * Redistributions of source code must retain the above copyright
45 * notice, this list of conditions and the following disclaimer.
46 * * Redistributions in binary form must reproduce the above copyright
47 * notice, this list of conditions and the following disclaimer in
48 * the documentation and/or other materials provided with the
49 * distribution.
50 * * Neither the name Intel Corporation nor the names of its
51 * contributors may be used to endorse or promote products derived
52 * from this software without specific prior written permission.
53 *
54 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
55 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
56 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
57 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
58 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
59 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
60 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
61 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
62 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
63 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
64 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65 *
66 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080067#include <linux/pci.h>
68#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070069#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070070#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020071#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070072#include <linux/bitops.h>
73#include <linux/gfp.h>
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +030074#include <linux/vmalloc.h>
Luca Coelhob3ff1272016-01-06 18:40:38 -020075#include <linux/pm_runtime.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070076
Johannes Berg82575102012-04-03 16:44:37 -070077#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030078#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070079#include "iwl-csr.h"
80#include "iwl-prph.h"
Emmanuel Grumbachcb6bb122015-01-25 10:36:31 +020081#include "iwl-scd.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070082#include "iwl-agn-hw.h"
Sara Sharoneda50cd2016-09-28 17:16:53 +030083#include "iwl-context-info.h"
Johannes Berg4d075002014-04-24 10:41:31 +020084#include "iwl-fw-error-dump.h"
Johannes Berg6468a012012-05-16 19:13:54 +020085#include "internal.h"
Liad Kaufman06d51e02014-11-23 13:56:21 +020086#include "iwl-fh.h"
Johannes Berg0439bb62012-03-05 11:24:45 -080087
Arik Nemtsovfe457732014-11-17 15:46:37 +020088/* extended range in FW SRAM */
89#define IWL_FW_MEM_EXTENDED_START 0x40000
90#define IWL_FW_MEM_EXTENDED_END 0x57FFF
91
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +030092static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans)
93{
94 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
95
96 if (!trans_pcie->fw_mon_page)
97 return;
98
99 dma_unmap_page(trans->dev, trans_pcie->fw_mon_phys,
100 trans_pcie->fw_mon_size, DMA_FROM_DEVICE);
101 __free_pages(trans_pcie->fw_mon_page,
102 get_order(trans_pcie->fw_mon_size));
103 trans_pcie->fw_mon_page = NULL;
104 trans_pcie->fw_mon_phys = 0;
105 trans_pcie->fw_mon_size = 0;
106}
107
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300108static void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans, u8 max_power)
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300109{
110 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Liad Kaufman553452e2015-04-16 17:21:12 +0300111 struct page *page = NULL;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300112 dma_addr_t phys;
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300113 u32 size = 0;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300114 u8 power;
115
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300116 if (!max_power) {
117 /* default max_power is maximum */
118 max_power = 26;
119 } else {
120 max_power += 11;
121 }
122
123 if (WARN(max_power > 26,
124 "External buffer size for monitor is too big %d, check the FW TLV\n",
125 max_power))
126 return;
127
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300128 if (trans_pcie->fw_mon_page) {
129 dma_sync_single_for_device(trans->dev, trans_pcie->fw_mon_phys,
130 trans_pcie->fw_mon_size,
131 DMA_FROM_DEVICE);
132 return;
133 }
134
135 phys = 0;
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300136 for (power = max_power; power >= 11; power--) {
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300137 int order;
138
139 size = BIT(power);
140 order = get_order(size);
141 page = alloc_pages(__GFP_COMP | __GFP_NOWARN | __GFP_ZERO,
142 order);
143 if (!page)
144 continue;
145
146 phys = dma_map_page(trans->dev, page, 0, PAGE_SIZE << order,
147 DMA_FROM_DEVICE);
148 if (dma_mapping_error(trans->dev, phys)) {
149 __free_pages(page, order);
Liad Kaufman553452e2015-04-16 17:21:12 +0300150 page = NULL;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300151 continue;
152 }
153 IWL_INFO(trans,
154 "Allocated 0x%08x bytes (order %d) for firmware monitor.\n",
155 size, order);
156 break;
157 }
158
Emmanuel Grumbach40a76902014-09-18 15:44:04 +0300159 if (WARN_ON_ONCE(!page))
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300160 return;
161
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300162 if (power != max_power)
163 IWL_ERR(trans,
164 "Sorry - debug buffer is only %luK while you requested %luK\n",
165 (unsigned long)BIT(power - 10),
166 (unsigned long)BIT(max_power - 10));
167
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300168 trans_pcie->fw_mon_page = page;
169 trans_pcie->fw_mon_phys = phys;
170 trans_pcie->fw_mon_size = size;
171}
172
Alexander Bondara812cba2014-02-18 16:45:00 +0100173static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
174{
175 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
176 ((reg & 0x0000ffff) | (2 << 28)));
177 return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
178}
179
180static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
181{
182 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
183 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
184 ((reg & 0x0000ffff) | (3 << 28)));
185}
186
Johannes Bergddaf5a52013-01-08 11:25:44 +0100187static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300188{
Dreyfuss, Haim66337b72015-06-04 11:45:33 +0300189 if (trans->cfg->apmg_not_supported)
Avri Altman95411d02015-05-11 11:04:34 +0300190 return;
191
Johannes Bergddaf5a52013-01-08 11:25:44 +0100192 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
193 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
194 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
195 ~APMG_PS_CTRL_MSK_PWR_SRC);
196 else
197 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
198 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
199 ~APMG_PS_CTRL_MSK_PWR_SRC);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300200}
201
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200202/* PCI registers */
203#define PCI_CFG_RETRY_TIMEOUT 0x041
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200204
Sara Sharoneda50cd2016-09-28 17:16:53 +0300205void iwl_pcie_apm_config(struct iwl_trans *trans)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200206{
Johannes Berg20d3b642012-05-16 22:54:29 +0200207 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200208 u16 lctl;
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300209 u16 cap;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200210
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200211 /*
212 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
213 * Check if BIOS (or OS) enabled L1-ASPM on this device.
214 * If so (likely), disable L0S, so device moves directly L0->L1;
215 * costs negligible amount of power savings.
216 * If not (unlikely), enable L0S, so there is at least some
217 * power savings, even without L1.
218 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200219 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300220 if (lctl & PCI_EXP_LNKCTL_ASPM_L1)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200221 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300222 else
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200223 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700224 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300225
226 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_DEVCTL2, &cap);
227 trans->ltr_enabled = cap & PCI_EXP_DEVCTL2_LTR_EN;
228 dev_info(trans->dev, "L1 %sabled - LTR %sabled\n",
229 (lctl & PCI_EXP_LNKCTL_ASPM_L1) ? "En" : "Dis",
230 trans->ltr_enabled ? "En" : "Dis");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200231}
232
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200233/*
234 * Start up NIC's basic functionality after it has been reset
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200235 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200236 * NOTE: This does not load uCode nor start the embedded processor
237 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200238static int iwl_pcie_apm_init(struct iwl_trans *trans)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200239{
240 int ret = 0;
241 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
242
243 /*
244 * Use "set_bit" below rather than "write", to preserve any hardware
245 * bits already set by default after reset.
246 */
247
248 /* Disable L0S exit timer (platform NMI Work/Around) */
Eran Hararye4a9f8c2013-12-22 08:06:34 +0200249 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
250 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
251 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200252
253 /*
254 * Disable L0s without affecting L1;
255 * don't wait for ICH L0s (ICH bug W/A)
256 */
257 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200258 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200259
260 /* Set FH wait threshold to maximum (HW error during stress W/A) */
261 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
262
263 /*
264 * Enable HAP INTA (interrupt from management bus) to
265 * wake device's PCI Express link L1a -> L0s
266 */
267 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200268 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200269
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200270 iwl_pcie_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200271
272 /* Configure analog phase-lock-loop before activating to D0A */
Johannes Berg77d76932016-04-12 12:36:01 +0200273 if (trans->cfg->base_params->pll_cfg)
274 iwl_set_bit(trans, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200275
276 /*
277 * Set "initialization complete" bit to move adapter from
278 * D0U* --> D0A* (powered-up active) state.
279 */
280 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
281
282 /*
283 * Wait for clock stabilization; once stabilized, access to
284 * device-internal resources is supported, e.g. iwl_write_prph()
285 * and accesses to uCode SRAM.
286 */
287 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200288 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
289 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200290 if (ret < 0) {
291 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
292 goto out;
293 }
294
Emmanuel Grumbach2d93aee2013-12-24 14:15:41 +0200295 if (trans->cfg->host_interrupt_operation_mode) {
296 /*
297 * This is a bit of an abuse - This is needed for 7260 / 3160
298 * only check host_interrupt_operation_mode even if this is
299 * not related to host_interrupt_operation_mode.
300 *
301 * Enable the oscillator to count wake up time for L1 exit. This
302 * consumes slightly more power (100uA) - but allows to be sure
303 * that we wake up from L1 on time.
304 *
305 * This looks weird: read twice the same register, discard the
306 * value, set a bit, and yet again, read that same register
307 * just to discard the value. But that's the way the hardware
308 * seems to like it.
309 */
310 iwl_read_prph(trans, OSC_CLK);
311 iwl_read_prph(trans, OSC_CLK);
312 iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
313 iwl_read_prph(trans, OSC_CLK);
314 iwl_read_prph(trans, OSC_CLK);
315 }
316
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200317 /*
318 * Enable DMA clock and wait for it to stabilize.
319 *
Eran Harary3073d8c2013-12-29 14:09:59 +0200320 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
321 * bits do not disable clocks. This preserves any hardware
322 * bits already set by default in "CLK_CTRL_REG" after reset.
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200323 */
Avri Altman95411d02015-05-11 11:04:34 +0300324 if (!trans->cfg->apmg_not_supported) {
Eran Harary3073d8c2013-12-29 14:09:59 +0200325 iwl_write_prph(trans, APMG_CLK_EN_REG,
326 APMG_CLK_VAL_DMA_CLK_RQT);
327 udelay(20);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200328
Eran Harary3073d8c2013-12-29 14:09:59 +0200329 /* Disable L1-Active */
330 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
331 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200332
Eran Harary3073d8c2013-12-29 14:09:59 +0200333 /* Clear the interrupt in APMG if the NIC is in RFKILL */
334 iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
335 APMG_RTC_INT_STT_RFKILL);
336 }
Emmanuel Grumbach889b1692013-07-25 13:14:34 +0300337
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200338 set_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200339
340out:
341 return ret;
342}
343
Alexander Bondara812cba2014-02-18 16:45:00 +0100344/*
345 * Enable LP XTAL to avoid HW bug where device may consume much power if
346 * FW is not loaded after device reset. LP XTAL is disabled by default
347 * after device HW reset. Do it only if XTAL is fed by internal source.
348 * Configure device's "persistence" mode to avoid resetting XTAL again when
349 * SHRD_HW_RST occurs in S3.
350 */
351static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
352{
353 int ret;
354 u32 apmg_gp1_reg;
355 u32 apmg_xtal_cfg_reg;
356 u32 dl_cfg_reg;
357
358 /* Force XTAL ON */
359 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
360 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
361
362 /* Reset entire device - do controller reset (results in SHRD_HW_RST) */
363 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Johannes Bergb7a08b22016-04-13 10:24:59 +0200364 usleep_range(1000, 2000);
Alexander Bondara812cba2014-02-18 16:45:00 +0100365
366 /*
367 * Set "initialization complete" bit to move adapter from
368 * D0U* --> D0A* (powered-up active) state.
369 */
370 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
371
372 /*
373 * Wait for clock stabilization; once stabilized, access to
374 * device-internal resources is possible.
375 */
376 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
377 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
378 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
379 25000);
380 if (WARN_ON(ret < 0)) {
381 IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n");
382 /* Release XTAL ON request */
383 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
384 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
385 return;
386 }
387
388 /*
389 * Clear "disable persistence" to avoid LP XTAL resetting when
390 * SHRD_HW_RST is applied in S3.
391 */
392 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
393 APMG_PCIDEV_STT_VAL_PERSIST_DIS);
394
395 /*
396 * Force APMG XTAL to be active to prevent its disabling by HW
397 * caused by APMG idle state.
398 */
399 apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
400 SHR_APMG_XTAL_CFG_REG);
401 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
402 apmg_xtal_cfg_reg |
403 SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
404
405 /*
406 * Reset entire device again - do controller reset (results in
407 * SHRD_HW_RST). Turn MAC off before proceeding.
408 */
409 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Johannes Bergb7a08b22016-04-13 10:24:59 +0200410 usleep_range(1000, 2000);
Alexander Bondara812cba2014-02-18 16:45:00 +0100411
412 /* Enable LP XTAL by indirect access through CSR */
413 apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
414 iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
415 SHR_APMG_GP1_WF_XTAL_LP_EN |
416 SHR_APMG_GP1_CHICKEN_BIT_SELECT);
417
418 /* Clear delay line clock power up */
419 dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
420 iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
421 ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);
422
423 /*
424 * Enable persistence mode to avoid LP XTAL resetting when
425 * SHRD_HW_RST is applied in S3.
426 */
427 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
428 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
429
430 /*
431 * Clear "initialization complete" bit to move adapter from
432 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
433 */
434 iwl_clear_bit(trans, CSR_GP_CNTRL,
435 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
436
437 /* Activates XTAL resources monitor */
438 __iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
439 CSR_MONITOR_XTAL_RESOURCES);
440
441 /* Release XTAL ON request */
442 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
443 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
444 udelay(10);
445
446 /* Release APMG XTAL */
447 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
448 apmg_xtal_cfg_reg &
449 ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
450}
451
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200452static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200453{
454 int ret = 0;
455
456 /* stop device's busmaster DMA activity */
457 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
458
459 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200460 CSR_RESET_REG_FLAG_MASTER_DISABLED,
461 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +0300462 if (ret < 0)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200463 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
464
465 IWL_DEBUG_INFO(trans, "stop master\n");
466
467 return ret;
468}
469
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200470static void iwl_pcie_apm_stop(struct iwl_trans *trans, bool op_mode_leave)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200471{
472 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
473
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200474 if (op_mode_leave) {
475 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
476 iwl_pcie_apm_init(trans);
477
478 /* inform ME that we are leaving */
479 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_7000)
480 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
481 APMG_PCIDEV_STT_VAL_WAKE_ME);
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300482 else if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) {
483 iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
484 CSR_RESET_LINK_PWR_MGMT_DISABLED);
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200485 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
486 CSR_HW_IF_CONFIG_REG_PREPARE |
487 CSR_HW_IF_CONFIG_REG_ENABLE_PME);
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300488 mdelay(1);
489 iwl_clear_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
490 CSR_RESET_LINK_PWR_MGMT_DISABLED);
491 }
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200492 mdelay(5);
493 }
494
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200495 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200496
497 /* Stop device's DMA activity */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200498 iwl_pcie_apm_stop_master(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200499
Alexander Bondara812cba2014-02-18 16:45:00 +0100500 if (trans->cfg->lp_xtal_workaround) {
501 iwl_pcie_apm_lp_xtal_enable(trans);
502 return;
503 }
504
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200505 /* Reset the entire device */
506 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Johannes Bergb7a08b22016-04-13 10:24:59 +0200507 usleep_range(1000, 2000);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200508
509 /*
510 * Clear "initialization complete" bit to move adapter from
511 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
512 */
513 iwl_clear_bit(trans, CSR_GP_CNTRL,
514 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
515}
516
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200517static int iwl_pcie_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300518{
Johannes Berg7b114882012-02-05 13:55:11 -0800519 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300520
521 /* nic_init */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200522 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200523 iwl_pcie_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300524
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200525 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300526
Avri Altman95411d02015-05-11 11:04:34 +0300527 iwl_pcie_set_pwr(trans, false);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300528
Johannes Bergecdb9752012-03-06 13:31:03 -0800529 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300530
531 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200532 iwl_pcie_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300533
534 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200535 if (iwl_pcie_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300536 return -ENOMEM;
537
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700538 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300539 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200540 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200541 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300542 }
543
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300544 return 0;
545}
546
547#define HW_READY_TIMEOUT (50)
548
549/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200550static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300551{
552 int ret;
553
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200554 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200555 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300556
557 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200558 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200559 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
560 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
561 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300562
Emmanuel Grumbach6a08f512014-11-04 20:16:00 +0200563 if (ret >= 0)
564 iwl_set_bit(trans, CSR_MBOX_SET_REG, CSR_MBOX_SET_REG_OS_ALIVE);
565
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700566 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300567 return ret;
568}
569
570/* Note: returns standard 0/-ERROR code */
Sara Sharoneda50cd2016-09-28 17:16:53 +0300571int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300572{
573 int ret;
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300574 int t = 0;
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300575 int iter;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300576
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700577 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300578
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200579 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200580 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300581 if (ret >= 0)
582 return 0;
583
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300584 iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
585 CSR_RESET_LINK_PWR_MGMT_DISABLED);
Johannes Berg192185d2016-04-13 10:31:14 +0200586 usleep_range(1000, 2000);
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300587
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300588 for (iter = 0; iter < 10; iter++) {
589 /* If HW is not ready, prepare the conditions to check again */
590 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
591 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300592
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300593 do {
594 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbach03a19cb2015-10-21 19:55:32 +0300595 if (ret >= 0)
596 return 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300597
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300598 usleep_range(200, 1000);
599 t += 200;
600 } while (t < 150000);
601 msleep(25);
602 }
603
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +0300604 IWL_ERR(trans, "Couldn't prepare the card\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300605
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300606 return ret;
607}
608
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200609/*
610 * ucode
611 */
Sara Sharon564cdce2016-06-22 19:25:46 +0300612static void iwl_pcie_load_firmware_chunk_fh(struct iwl_trans *trans,
613 u32 dst_addr, dma_addr_t phy_addr,
614 u32 byte_cnt)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200615{
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200616 iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
617 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200618
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200619 iwl_write32(trans, FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
620 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200621
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200622 iwl_write32(trans, FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
623 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200624
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200625 iwl_write32(trans, FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
626 (iwl_get_dma_hi_addr(phy_addr)
627 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200628
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200629 iwl_write32(trans, FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
630 BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM) |
631 BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX) |
632 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
633
634 iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
635 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
636 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
637 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Sara Sharon564cdce2016-06-22 19:25:46 +0300638}
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200639
Sara Sharon564cdce2016-06-22 19:25:46 +0300640static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans,
641 u32 dst_addr, dma_addr_t phy_addr,
642 u32 byte_cnt)
643{
644 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
645 unsigned long flags;
646 int ret;
647
648 trans_pcie->ucode_write_complete = false;
649
650 if (!iwl_trans_grab_nic_access(trans, &flags))
651 return -EIO;
652
Sara Sharoneda50cd2016-09-28 17:16:53 +0300653 iwl_pcie_load_firmware_chunk_fh(trans, dst_addr, phy_addr,
654 byte_cnt);
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200655 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200656
Johannes Berg13df1aa2012-03-06 13:31:00 -0800657 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
658 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200659 if (!ret) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200660 IWL_ERR(trans, "Failed to load firmware chunk!\n");
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200661 return -ETIMEDOUT;
662 }
663
664 return 0;
665}
666
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200667static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
Johannes Berg83f84d72012-09-10 11:50:18 +0200668 const struct fw_desc *section)
669{
670 u8 *v_addr;
671 dma_addr_t p_addr;
Liad Kaufmanbaa21e82014-12-02 14:28:45 +0200672 u32 offset, chunk_sz = min_t(u32, FH_MEM_TB_MAX_LENGTH, section->len);
Johannes Berg83f84d72012-09-10 11:50:18 +0200673 int ret = 0;
674
675 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
676 section_num);
677
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300678 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
679 GFP_KERNEL | __GFP_NOWARN);
680 if (!v_addr) {
681 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
682 chunk_sz = PAGE_SIZE;
683 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
684 &p_addr, GFP_KERNEL);
685 if (!v_addr)
686 return -ENOMEM;
687 }
Johannes Berg83f84d72012-09-10 11:50:18 +0200688
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300689 for (offset = 0; offset < section->len; offset += chunk_sz) {
Arik Nemtsovfe457732014-11-17 15:46:37 +0200690 u32 copy_size, dst_addr;
691 bool extended_addr = false;
Johannes Berg83f84d72012-09-10 11:50:18 +0200692
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300693 copy_size = min_t(u32, chunk_sz, section->len - offset);
Arik Nemtsovfe457732014-11-17 15:46:37 +0200694 dst_addr = section->offset + offset;
695
696 if (dst_addr >= IWL_FW_MEM_EXTENDED_START &&
697 dst_addr <= IWL_FW_MEM_EXTENDED_END)
698 extended_addr = true;
699
700 if (extended_addr)
701 iwl_set_bits_prph(trans, LMPM_CHICK,
702 LMPM_CHICK_EXTENDED_ADDR_SPACE);
Johannes Berg83f84d72012-09-10 11:50:18 +0200703
704 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
Arik Nemtsovfe457732014-11-17 15:46:37 +0200705 ret = iwl_pcie_load_firmware_chunk(trans, dst_addr, p_addr,
706 copy_size);
707
708 if (extended_addr)
709 iwl_clear_bits_prph(trans, LMPM_CHICK,
710 LMPM_CHICK_EXTENDED_ADDR_SPACE);
711
Johannes Berg83f84d72012-09-10 11:50:18 +0200712 if (ret) {
713 IWL_ERR(trans,
714 "Could not load the [%d] uCode section\n",
715 section_num);
716 break;
717 }
718 }
719
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300720 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
Johannes Berg83f84d72012-09-10 11:50:18 +0200721 return ret;
722}
723
Eran Harary16bc1192015-03-03 13:53:28 +0200724/*
725 * Driver Takes the ownership on secure machine before FW load
726 * and prevent race with the BT load.
727 * W/A for ROM bug. (should be remove in the next Si step)
728 */
729static int iwl_pcie_rsa_race_bug_wa(struct iwl_trans *trans)
730{
731 u32 val, loop = 1000;
732
Eran Harary1e167072015-03-19 13:01:07 +0200733 /*
734 * Check the RSA semaphore is accessible.
735 * If the HW isn't locked and the rsa semaphore isn't accessible,
736 * we are in trouble.
737 */
Eran Harary16bc1192015-03-03 13:53:28 +0200738 val = iwl_read_prph(trans, PREG_AUX_BUS_WPROT_0);
739 if (val & (BIT(1) | BIT(17))) {
Emmanuel Grumbach9fc515b2016-03-10 13:07:17 +0200740 IWL_DEBUG_INFO(trans,
741 "can't access the RSA semaphore it is write protected\n");
Eran Harary16bc1192015-03-03 13:53:28 +0200742 return 0;
743 }
744
745 /* take ownership on the AUX IF */
746 iwl_write_prph(trans, WFPM_CTRL_REG, WFPM_AUX_CTL_AUX_IF_MAC_OWNER_MSK);
747 iwl_write_prph(trans, AUX_MISC_MASTER1_EN, AUX_MISC_MASTER1_EN_SBE_MSK);
748
749 do {
750 iwl_write_prph(trans, AUX_MISC_MASTER1_SMPHR_STATUS, 0x1);
751 val = iwl_read_prph(trans, AUX_MISC_MASTER1_SMPHR_STATUS);
752 if (val == 0x1) {
753 iwl_write_prph(trans, RSA_ENABLE, 0);
754 return 0;
755 }
756
757 udelay(10);
758 loop--;
759 } while (loop > 0);
760
761 IWL_ERR(trans, "Failed to take ownership on secure machine\n");
762 return -EIO;
763}
764
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200765static int iwl_pcie_load_cpu_sections_8000(struct iwl_trans *trans,
766 const struct fw_img *image,
767 int cpu,
768 int *first_ucode_section)
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300769{
770 int shift_param;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200771 int i, ret = 0, sec_num = 0x1;
772 u32 val, last_read_idx = 0;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300773
774 if (cpu == 1) {
775 shift_param = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200776 *first_ucode_section = 0;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300777 } else {
778 shift_param = 16;
Eran Harary034846c2014-01-29 08:10:17 +0200779 (*first_ucode_section)++;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300780 }
781
Sara Sharoneef187a2016-10-25 11:38:31 +0300782 for (i = *first_ucode_section; i < image->num_sec; i++) {
Eran Harary034846c2014-01-29 08:10:17 +0200783 last_read_idx = i;
784
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300785 /*
786 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
787 * CPU1 to CPU2.
788 * PAGING_SEPARATOR_SECTION delimiter - separate between
789 * CPU2 non paged to CPU2 paging sec.
790 */
Eran Harary034846c2014-01-29 08:10:17 +0200791 if (!image->sec[i].data ||
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300792 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
793 image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
Eran Harary034846c2014-01-29 08:10:17 +0200794 IWL_DEBUG_FW(trans,
795 "Break since Data not valid or Empty section, sec = %d\n",
796 i);
Eran Harary189fa2f2014-01-23 16:26:32 +0200797 break;
Eran Harary034846c2014-01-29 08:10:17 +0200798 }
799
Eran Harary189fa2f2014-01-23 16:26:32 +0200800 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
801 if (ret)
802 return ret;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200803
Sara Sharond6a2c5c2016-06-29 12:08:48 +0300804 /* Notify ucode of loaded section number and status */
Sara Sharoneda50cd2016-09-28 17:16:53 +0300805 val = iwl_read_direct32(trans, FH_UCODE_LOAD_STATUS);
806 val = val | (sec_num << shift_param);
807 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, val);
808
Eran Hararydcab8ec2014-10-19 12:20:14 +0200809 sec_num = (sec_num << 1) | 0x1;
Eran Harary189fa2f2014-01-23 16:26:32 +0200810 }
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300811
Eran Harary034846c2014-01-29 08:10:17 +0200812 *first_ucode_section = last_read_idx;
813
Emmanuel Grumbach2aabdbd2016-06-08 23:07:31 +0300814 iwl_enable_interrupts(trans);
815
Sara Sharond6a2c5c2016-06-29 12:08:48 +0300816 if (trans->cfg->use_tfh) {
817 if (cpu == 1)
818 iwl_write_prph(trans, UREG_UCODE_LOAD_STATUS,
819 0xFFFF);
820 else
821 iwl_write_prph(trans, UREG_UCODE_LOAD_STATUS,
822 0xFFFFFFFF);
823 } else {
824 if (cpu == 1)
825 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS,
826 0xFFFF);
827 else
828 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS,
829 0xFFFFFFFF);
830 }
Eran Hararyafb88912015-01-20 15:37:34 +0200831
Eran Harary189fa2f2014-01-23 16:26:32 +0200832 return 0;
833}
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300834
Eran Harary189fa2f2014-01-23 16:26:32 +0200835static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
836 const struct fw_img *image,
Eran Harary034846c2014-01-29 08:10:17 +0200837 int cpu,
838 int *first_ucode_section)
Eran Harary189fa2f2014-01-23 16:26:32 +0200839{
Eran Harary189fa2f2014-01-23 16:26:32 +0200840 int i, ret = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200841 u32 last_read_idx = 0;
Eran Harary189fa2f2014-01-23 16:26:32 +0200842
Kirtika Ruchandani3ce4a032016-11-08 21:50:48 -0800843 if (cpu == 1)
Eran Harary034846c2014-01-29 08:10:17 +0200844 *first_ucode_section = 0;
Kirtika Ruchandani3ce4a032016-11-08 21:50:48 -0800845 else
Eran Harary034846c2014-01-29 08:10:17 +0200846 (*first_ucode_section)++;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300847
Sara Sharoneef187a2016-10-25 11:38:31 +0300848 for (i = *first_ucode_section; i < image->num_sec; i++) {
Eran Harary034846c2014-01-29 08:10:17 +0200849 last_read_idx = i;
850
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300851 /*
852 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
853 * CPU1 to CPU2.
854 * PAGING_SEPARATOR_SECTION delimiter - separate between
855 * CPU2 non paged to CPU2 paging sec.
856 */
Eran Harary034846c2014-01-29 08:10:17 +0200857 if (!image->sec[i].data ||
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300858 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
859 image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
Eran Harary034846c2014-01-29 08:10:17 +0200860 IWL_DEBUG_FW(trans,
861 "Break since Data not valid or Empty section, sec = %d\n",
862 i);
Eran Harary189fa2f2014-01-23 16:26:32 +0200863 break;
Eran Harary034846c2014-01-29 08:10:17 +0200864 }
865
Eran Harary189fa2f2014-01-23 16:26:32 +0200866 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
867 if (ret)
868 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300869 }
870
Eran Harary034846c2014-01-29 08:10:17 +0200871 *first_ucode_section = last_read_idx;
872
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300873 return 0;
874}
875
Liad Kaufman09e350f2014-11-17 11:41:07 +0200876static void iwl_pcie_apply_destination(struct iwl_trans *trans)
877{
878 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
879 const struct iwl_fw_dbg_dest_tlv *dest = trans->dbg_dest_tlv;
880 int i;
881
882 if (dest->version)
883 IWL_ERR(trans,
884 "DBG DEST version is %d - expect issues\n",
885 dest->version);
886
887 IWL_INFO(trans, "Applying debug destination %s\n",
888 get_fw_dbg_mode_string(dest->monitor_mode));
889
890 if (dest->monitor_mode == EXTERNAL_MODE)
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300891 iwl_pcie_alloc_fw_monitor(trans, dest->size_power);
Liad Kaufman09e350f2014-11-17 11:41:07 +0200892 else
893 IWL_WARN(trans, "PCI should have external buffer debug\n");
894
895 for (i = 0; i < trans->dbg_dest_reg_num; i++) {
896 u32 addr = le32_to_cpu(dest->reg_ops[i].addr);
897 u32 val = le32_to_cpu(dest->reg_ops[i].val);
898
899 switch (dest->reg_ops[i].op) {
900 case CSR_ASSIGN:
901 iwl_write32(trans, addr, val);
902 break;
903 case CSR_SETBIT:
904 iwl_set_bit(trans, addr, BIT(val));
905 break;
906 case CSR_CLEARBIT:
907 iwl_clear_bit(trans, addr, BIT(val));
908 break;
909 case PRPH_ASSIGN:
910 iwl_write_prph(trans, addr, val);
911 break;
912 case PRPH_SETBIT:
913 iwl_set_bits_prph(trans, addr, BIT(val));
914 break;
915 case PRPH_CLEARBIT:
916 iwl_clear_bits_prph(trans, addr, BIT(val));
917 break;
Haim Dreyfuss869f3b12015-07-20 14:16:21 +0300918 case PRPH_BLOCKBIT:
919 if (iwl_read_prph(trans, addr) & BIT(val)) {
920 IWL_ERR(trans,
921 "BIT(%u) in address 0x%x is 1, stopping FW configuration\n",
922 val, addr);
923 goto monitor;
924 }
925 break;
Liad Kaufman09e350f2014-11-17 11:41:07 +0200926 default:
927 IWL_ERR(trans, "FW debug - unknown OP %d\n",
928 dest->reg_ops[i].op);
929 break;
930 }
931 }
932
Haim Dreyfuss869f3b12015-07-20 14:16:21 +0300933monitor:
Liad Kaufman09e350f2014-11-17 11:41:07 +0200934 if (dest->monitor_mode == EXTERNAL_MODE && trans_pcie->fw_mon_size) {
935 iwl_write_prph(trans, le32_to_cpu(dest->base_reg),
936 trans_pcie->fw_mon_phys >> dest->base_shift);
Emmanuel Grumbach62d74762016-01-05 15:25:43 +0200937 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
938 iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
939 (trans_pcie->fw_mon_phys +
940 trans_pcie->fw_mon_size - 256) >>
941 dest->end_shift);
942 else
943 iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
944 (trans_pcie->fw_mon_phys +
945 trans_pcie->fw_mon_size) >>
946 dest->end_shift);
Liad Kaufman09e350f2014-11-17 11:41:07 +0200947 }
948}
949
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200950static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
Johannes Berg0692fe42012-03-06 13:30:37 -0800951 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200952{
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300953 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Eran Harary189fa2f2014-01-23 16:26:32 +0200954 int ret = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200955 int first_ucode_section;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200956
Eran Hararydcab8ec2014-10-19 12:20:14 +0200957 IWL_DEBUG_FW(trans, "working with %s CPU\n",
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300958 image->is_dual_cpus ? "Dual" : "Single");
959
Eran Hararydcab8ec2014-10-19 12:20:14 +0200960 /* load to FW the binary non secured sections of CPU1 */
961 ret = iwl_pcie_load_cpu_sections(trans, image, 1, &first_ucode_section);
962 if (ret)
963 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300964
965 if (image->is_dual_cpus) {
Eran Harary189fa2f2014-01-23 16:26:32 +0200966 /* set CPU2 header address */
967 iwl_write_prph(trans,
968 LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
969 LMPM_SECURE_CPU2_HDR_MEM_SPACE);
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300970
Eran Harary189fa2f2014-01-23 16:26:32 +0200971 /* load to FW the binary sections of CPU2 */
Eran Hararydcab8ec2014-10-19 12:20:14 +0200972 ret = iwl_pcie_load_cpu_sections(trans, image, 2,
973 &first_ucode_section);
Eran Harary189fa2f2014-01-23 16:26:32 +0200974 if (ret)
975 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300976 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200977
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300978 /* supported for 7000 only for the moment */
979 if (iwlwifi_mod_params.fw_monitor &&
980 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) {
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300981 iwl_pcie_alloc_fw_monitor(trans, 0);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300982
983 if (trans_pcie->fw_mon_size) {
984 iwl_write_prph(trans, MON_BUFF_BASE_ADDR,
985 trans_pcie->fw_mon_phys >> 4);
986 iwl_write_prph(trans, MON_BUFF_END_ADDR,
987 (trans_pcie->fw_mon_phys +
988 trans_pcie->fw_mon_size) >> 4);
989 }
Liad Kaufman09e350f2014-11-17 11:41:07 +0200990 } else if (trans->dbg_dest_tlv) {
991 iwl_pcie_apply_destination(trans);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300992 }
993
Emmanuel Grumbach2aabdbd2016-06-08 23:07:31 +0300994 iwl_enable_interrupts(trans);
995
Eran Hararye12ba842013-12-02 12:18:10 +0200996 /* release CPU reset */
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200997 iwl_write32(trans, CSR_RESET, 0);
Eran Hararye12ba842013-12-02 12:18:10 +0200998
Eran Hararydcab8ec2014-10-19 12:20:14 +0200999 return 0;
1000}
Eran Harary189fa2f2014-01-23 16:26:32 +02001001
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +02001002static int iwl_pcie_load_given_ucode_8000(struct iwl_trans *trans,
1003 const struct fw_img *image)
Eran Hararydcab8ec2014-10-19 12:20:14 +02001004{
1005 int ret = 0;
1006 int first_ucode_section;
Eran Hararydcab8ec2014-10-19 12:20:14 +02001007
1008 IWL_DEBUG_FW(trans, "working with %s CPU\n",
1009 image->is_dual_cpus ? "Dual" : "Single");
1010
Emmanuel Grumbacha2227ce2015-02-04 16:35:03 +02001011 if (trans->dbg_dest_tlv)
1012 iwl_pcie_apply_destination(trans);
1013
Eran Harary16bc1192015-03-03 13:53:28 +02001014 /* TODO: remove in the next Si step */
1015 ret = iwl_pcie_rsa_race_bug_wa(trans);
1016 if (ret)
1017 return ret;
1018
Sara Sharon82ea7962016-12-28 10:04:23 +02001019 IWL_DEBUG_POWER(trans, "Original WFPM value = 0x%08X\n",
1020 iwl_read_prph(trans, WFPM_GP2));
1021
1022 /*
1023 * Set default value. On resume reading the values that were
1024 * zeored can provide debug data on the resume flow.
1025 * This is for debugging only and has no functional impact.
1026 */
1027 iwl_write_prph(trans, WFPM_GP2, 0x01010101);
1028
Eran Hararydcab8ec2014-10-19 12:20:14 +02001029 /* configure the ucode to be ready to get the secured image */
1030 /* release CPU reset */
1031 iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
1032
1033 /* load to FW the binary Secured sections of CPU1 */
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +02001034 ret = iwl_pcie_load_cpu_sections_8000(trans, image, 1,
1035 &first_ucode_section);
Eran Hararydcab8ec2014-10-19 12:20:14 +02001036 if (ret)
1037 return ret;
1038
1039 /* load to FW the binary sections of CPU2 */
Emmanuel Grumbach47dbab22015-04-28 21:32:47 +03001040 return iwl_pcie_load_cpu_sections_8000(trans, image, 2,
1041 &first_ucode_section);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001042}
1043
Sara Sharoneda50cd2016-09-28 17:16:53 +03001044bool iwl_trans_check_hw_rf_kill(struct iwl_trans *trans)
Sara Sharon727c02d2016-10-26 14:28:23 +03001045{
1046 bool hw_rfkill = iwl_is_rfkill_set(trans);
1047
1048 if (hw_rfkill)
1049 set_bit(STATUS_RFKILL, &trans->status);
1050 else
1051 clear_bit(STATUS_RFKILL, &trans->status);
1052
1053 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1054
1055 return hw_rfkill;
1056}
1057
Haim Dreyfuss7ca00402016-12-12 13:57:02 +02001058struct iwl_causes_list {
1059 u32 cause_num;
1060 u32 mask_reg;
1061 u8 addr;
1062};
1063
1064static struct iwl_causes_list causes_list[] = {
1065 {MSIX_FH_INT_CAUSES_D2S_CH0_NUM, CSR_MSIX_FH_INT_MASK_AD, 0},
1066 {MSIX_FH_INT_CAUSES_D2S_CH1_NUM, CSR_MSIX_FH_INT_MASK_AD, 0x1},
1067 {MSIX_FH_INT_CAUSES_S2D, CSR_MSIX_FH_INT_MASK_AD, 0x3},
1068 {MSIX_FH_INT_CAUSES_FH_ERR, CSR_MSIX_FH_INT_MASK_AD, 0x5},
1069 {MSIX_HW_INT_CAUSES_REG_ALIVE, CSR_MSIX_HW_INT_MASK_AD, 0x10},
1070 {MSIX_HW_INT_CAUSES_REG_WAKEUP, CSR_MSIX_HW_INT_MASK_AD, 0x11},
1071 {MSIX_HW_INT_CAUSES_REG_CT_KILL, CSR_MSIX_HW_INT_MASK_AD, 0x16},
1072 {MSIX_HW_INT_CAUSES_REG_RF_KILL, CSR_MSIX_HW_INT_MASK_AD, 0x17},
1073 {MSIX_HW_INT_CAUSES_REG_PERIODIC, CSR_MSIX_HW_INT_MASK_AD, 0x18},
1074 {MSIX_HW_INT_CAUSES_REG_SW_ERR, CSR_MSIX_HW_INT_MASK_AD, 0x29},
1075 {MSIX_HW_INT_CAUSES_REG_SCD, CSR_MSIX_HW_INT_MASK_AD, 0x2A},
1076 {MSIX_HW_INT_CAUSES_REG_FH_TX, CSR_MSIX_HW_INT_MASK_AD, 0x2B},
1077 {MSIX_HW_INT_CAUSES_REG_HW_ERR, CSR_MSIX_HW_INT_MASK_AD, 0x2D},
1078 {MSIX_HW_INT_CAUSES_REG_HAP, CSR_MSIX_HW_INT_MASK_AD, 0x2E},
1079};
1080
1081static void iwl_pcie_map_non_rx_causes(struct iwl_trans *trans)
1082{
1083 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1084 int val = trans_pcie->def_irq | MSIX_NON_AUTO_CLEAR_CAUSE;
1085 int i;
1086
1087 /*
1088 * Access all non RX causes and map them to the default irq.
1089 * In case we are missing at least one interrupt vector,
1090 * the first interrupt vector will serve non-RX and FBQ causes.
1091 */
1092 for (i = 0; i < ARRAY_SIZE(causes_list); i++) {
1093 iwl_write8(trans, CSR_MSIX_IVAR(causes_list[i].addr), val);
1094 iwl_clear_bit(trans, causes_list[i].mask_reg,
1095 causes_list[i].cause_num);
1096 }
1097}
1098
1099static void iwl_pcie_map_rx_causes(struct iwl_trans *trans)
1100{
1101 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1102 u32 offset =
1103 trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS ? 1 : 0;
1104 u32 val, idx;
1105
1106 /*
1107 * The first RX queue - fallback queue, which is designated for
1108 * management frame, command responses etc, is always mapped to the
1109 * first interrupt vector. The other RX queues are mapped to
1110 * the other (N - 2) interrupt vectors.
1111 */
1112 val = BIT(MSIX_FH_INT_CAUSES_Q(0));
1113 for (idx = 1; idx < trans->num_rx_queues; idx++) {
1114 iwl_write8(trans, CSR_MSIX_RX_IVAR(idx),
1115 MSIX_FH_INT_CAUSES_Q(idx - offset));
1116 val |= BIT(MSIX_FH_INT_CAUSES_Q(idx));
1117 }
1118 iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD, ~val);
1119
1120 val = MSIX_FH_INT_CAUSES_Q(0);
1121 if (trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_NON_RX)
1122 val |= MSIX_NON_AUTO_CLEAR_CAUSE;
1123 iwl_write8(trans, CSR_MSIX_RX_IVAR(0), val);
1124
1125 if (trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS)
1126 iwl_write8(trans, CSR_MSIX_RX_IVAR(1), val);
1127}
1128
Haim Dreyfuss83730052016-12-13 12:40:34 +02001129static void iwl_pcie_conf_msix_hw(struct iwl_trans_pcie *trans_pcie)
Haim Dreyfuss7ca00402016-12-12 13:57:02 +02001130{
1131 struct iwl_trans *trans = trans_pcie->trans;
1132
1133 if (!trans_pcie->msix_enabled) {
Haim Dreyfussd7270d62016-12-12 14:09:49 +02001134 if (trans->cfg->mq_rx_supported &&
1135 test_bit(STATUS_DEVICE_ENABLED, &trans->status))
Haim Dreyfuss7ca00402016-12-12 13:57:02 +02001136 iwl_write_prph(trans, UREG_CHICK,
1137 UREG_CHICK_MSI_ENABLE);
1138 return;
1139 }
Haim Dreyfussd7270d62016-12-12 14:09:49 +02001140 /*
1141 * The IVAR table needs to be configured again after reset,
1142 * but if the device is disabled, we can't write to
1143 * prph.
1144 */
1145 if (test_bit(STATUS_DEVICE_ENABLED, &trans->status))
1146 iwl_write_prph(trans, UREG_CHICK, UREG_CHICK_MSIX_ENABLE);
Haim Dreyfuss7ca00402016-12-12 13:57:02 +02001147
1148 /*
1149 * Each cause from the causes list above and the RX causes is
1150 * represented as a byte in the IVAR table. The first nibble
1151 * represents the bound interrupt vector of the cause, the second
1152 * represents no auto clear for this cause. This will be set if its
1153 * interrupt vector is bound to serve other causes.
1154 */
1155 iwl_pcie_map_rx_causes(trans);
1156
1157 iwl_pcie_map_non_rx_causes(trans);
Haim Dreyfuss83730052016-12-13 12:40:34 +02001158}
Haim Dreyfuss7ca00402016-12-12 13:57:02 +02001159
Haim Dreyfuss83730052016-12-13 12:40:34 +02001160static void iwl_pcie_init_msix(struct iwl_trans_pcie *trans_pcie)
1161{
1162 struct iwl_trans *trans = trans_pcie->trans;
1163
1164 iwl_pcie_conf_msix_hw(trans_pcie);
1165
1166 if (!trans_pcie->msix_enabled)
1167 return;
1168
1169 trans_pcie->fh_init_mask = ~iwl_read32(trans, CSR_MSIX_FH_INT_MASK_AD);
Haim Dreyfuss7ca00402016-12-12 13:57:02 +02001170 trans_pcie->fh_mask = trans_pcie->fh_init_mask;
Haim Dreyfuss83730052016-12-13 12:40:34 +02001171 trans_pcie->hw_init_mask = ~iwl_read32(trans, CSR_MSIX_HW_INT_MASK_AD);
Haim Dreyfuss7ca00402016-12-12 13:57:02 +02001172 trans_pcie->hw_mask = trans_pcie->hw_init_mask;
1173}
1174
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001175static void _iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001176{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001177 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001178 bool hw_rfkill, was_hw_rfkill;
1179
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001180 lockdep_assert_held(&trans_pcie->mutex);
1181
1182 if (trans_pcie->is_down)
1183 return;
1184
1185 trans_pcie->is_down = true;
1186
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001187 was_hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001188
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001189 /* tell the device to stop sending interrupts */
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001190 iwl_disable_interrupts(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001191
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001192 /* device going down, Stop using ICT table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001193 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001194
1195 /*
1196 * If a HW restart happens during firmware loading,
1197 * then the firmware loading might call this function
1198 * and later it might be called again due to the
1199 * restart. So don't process again if the device is
1200 * already dead.
1201 */
Emmanuel Grumbach31b8b342014-11-02 15:48:09 +02001202 if (test_and_clear_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001203 IWL_DEBUG_INFO(trans,
1204 "DEVICE_ENABLED bit was set and is now cleared\n");
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001205 iwl_pcie_tx_stop(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001206 iwl_pcie_rx_stop(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001207
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001208 /* Power-down device's busmaster DMA clocks */
Avri Altman95411d02015-05-11 11:04:34 +03001209 if (!trans->cfg->apmg_not_supported) {
Avri Altman1aa02b52015-04-29 05:11:10 +03001210 iwl_write_prph(trans, APMG_CLK_DIS_REG,
1211 APMG_CLK_VAL_DMA_CLK_RQT);
1212 udelay(5);
1213 }
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001214 }
1215
Sara Sharoneda50cd2016-09-28 17:16:53 +03001216 iwl_pcie_ctxt_info_free_paging(trans);
1217 iwl_pcie_ctxt_info_free(trans);
1218
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001219 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001220 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +02001221 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001222
1223 /* Stop the device, and put it in low power state */
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +02001224 iwl_pcie_apm_stop(trans, false);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001225
Emmanuel Grumbach03d6c3b2014-12-03 10:39:07 +02001226 /* stop and reset the on-board processor */
1227 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Johannes Bergb7a08b22016-04-13 10:24:59 +02001228 usleep_range(1000, 2000);
Emmanuel Grumbach03d6c3b2014-12-03 10:39:07 +02001229
1230 /*
Golan Ben Amif4a1f042016-12-15 10:22:36 +02001231 * Upon stop, the IVAR table gets erased, so msi-x won't
1232 * work. This causes a bug in RF-KILL flows, since the interrupt
1233 * that enables radio won't fire on the correct irq, and the
1234 * driver won't be able to handle the interrupt.
1235 * Configure the IVAR table again after reset.
1236 */
1237 iwl_pcie_conf_msix_hw(trans_pcie);
1238
1239 /*
Emmanuel Grumbach03d6c3b2014-12-03 10:39:07 +02001240 * Upon stop, the APM issues an interrupt if HW RF kill is set.
1241 * This is a bug in certain verions of the hardware.
1242 * Certain devices also keep sending HW RF kill interrupt all
1243 * the time, unless the interrupt is ACKed even if the interrupt
1244 * should be masked. Re-ACK all the interrupts here.
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001245 */
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001246 iwl_disable_interrupts(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001247
Don Fry74fda972012-03-20 16:36:54 -07001248 /* clear all status bits */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001249 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1250 clear_bit(STATUS_INT_ENABLED, &trans->status);
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001251 clear_bit(STATUS_TPOWER_PMI, &trans->status);
1252 clear_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +02001253
1254 /*
1255 * Even if we stop the HW, we still want the RF kill
1256 * interrupt
1257 */
1258 iwl_enable_rfkill_int(trans);
1259
1260 /*
1261 * Check again since the RF kill state may have changed while
1262 * all the interrupts were disabled, in this case we couldn't
1263 * receive the RF kill interrupt and update the state in the
1264 * op_mode.
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001265 * Don't call the op_mode if the rkfill state hasn't changed.
1266 * This allows the op_mode to call stop_device from the rfkill
1267 * notification without endless recursion. Under very rare
1268 * circumstances, we might have a small recursion if the rfkill
1269 * state changed exactly now while we were called from stop_device.
1270 * This is very unlikely but can happen and is supported.
Arik Nemtsova4082842013-11-24 19:10:46 +02001271 */
1272 hw_rfkill = iwl_is_rfkill_set(trans);
1273 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001274 set_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +02001275 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001276 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001277 if (hw_rfkill != was_hw_rfkill)
Johannes Berg14cfca72014-02-25 20:50:53 +01001278 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbach655e5cf2014-11-30 17:06:11 +02001279
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001280 /* re-take ownership to prevent other users from stealing the device */
Emmanuel Grumbach655e5cf2014-11-30 17:06:11 +02001281 iwl_pcie_prepare_card_hw(trans);
Johannes Berg14cfca72014-02-25 20:50:53 +01001282}
1283
Sara Sharoneda50cd2016-09-28 17:16:53 +03001284void iwl_pcie_synchronize_irqs(struct iwl_trans *trans)
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001285{
1286 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1287
1288 if (trans_pcie->msix_enabled) {
1289 int i;
1290
Haim Dreyfuss496d83c2016-03-20 17:57:22 +02001291 for (i = 0; i < trans_pcie->alloc_vecs; i++)
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001292 synchronize_irq(trans_pcie->msix_entries[i].vector);
1293 } else {
1294 synchronize_irq(trans_pcie->pci_dev->irq);
1295 }
1296}
1297
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001298static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
1299 const struct fw_img *fw, bool run_in_rfkill)
1300{
1301 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1302 bool hw_rfkill;
1303 int ret;
1304
1305 /* This may fail if AMT took ownership of the device */
1306 if (iwl_pcie_prepare_card_hw(trans)) {
1307 IWL_WARN(trans, "Exit HW not ready\n");
1308 ret = -EIO;
1309 goto out;
1310 }
1311
1312 iwl_enable_rfkill_int(trans);
1313
1314 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1315
1316 /*
1317 * We enabled the RF-Kill interrupt and the handler may very
1318 * well be running. Disable the interrupts to make sure no other
1319 * interrupt can be fired.
1320 */
1321 iwl_disable_interrupts(trans);
1322
1323 /* Make sure it finished running */
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001324 iwl_pcie_synchronize_irqs(trans);
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001325
1326 mutex_lock(&trans_pcie->mutex);
1327
1328 /* If platform's RF_KILL switch is NOT set to KILL */
Sara Sharon727c02d2016-10-26 14:28:23 +03001329 hw_rfkill = iwl_trans_check_hw_rf_kill(trans);
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001330 if (hw_rfkill && !run_in_rfkill) {
1331 ret = -ERFKILL;
1332 goto out;
1333 }
1334
1335 /* Someone called stop_device, don't try to start_fw */
1336 if (trans_pcie->is_down) {
1337 IWL_WARN(trans,
1338 "Can't start_fw since the HW hasn't been started\n");
Anton Protopopov20aa99b2016-02-11 08:35:15 +02001339 ret = -EIO;
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001340 goto out;
1341 }
1342
1343 /* make sure rfkill handshake bits are cleared */
1344 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1345 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
1346 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1347
1348 /* clear (again), then enable host interrupts */
1349 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1350
1351 ret = iwl_pcie_nic_init(trans);
1352 if (ret) {
1353 IWL_ERR(trans, "Unable to init nic\n");
1354 goto out;
1355 }
1356
1357 /*
1358 * Now, we load the firmware and don't want to be interrupted, even
1359 * by the RF-Kill interrupt (hence mask all the interrupt besides the
1360 * FH_TX interrupt which is needed to load the firmware). If the
1361 * RF-Kill switch is toggled, we will find out after having loaded
1362 * the firmware and return the proper value to the caller.
1363 */
1364 iwl_enable_fw_load_int(trans);
1365
1366 /* really make sure rfkill handshake bits are cleared */
1367 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1368 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1369
1370 /* Load the given image to the HW */
1371 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1372 ret = iwl_pcie_load_given_ucode_8000(trans, fw);
1373 else
1374 ret = iwl_pcie_load_given_ucode(trans, fw);
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001375
1376 /* re-check RF-Kill state since we may have missed the interrupt */
Sara Sharon727c02d2016-10-26 14:28:23 +03001377 hw_rfkill = iwl_trans_check_hw_rf_kill(trans);
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001378 if (hw_rfkill && !run_in_rfkill)
1379 ret = -ERFKILL;
1380
1381out:
1382 mutex_unlock(&trans_pcie->mutex);
1383 return ret;
1384}
1385
1386static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
1387{
1388 iwl_pcie_reset_ict(trans);
1389 iwl_pcie_tx_start(trans, scd_addr);
1390}
1391
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001392static void iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power)
1393{
1394 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1395
1396 mutex_lock(&trans_pcie->mutex);
1397 _iwl_trans_pcie_stop_device(trans, low_power);
1398 mutex_unlock(&trans_pcie->mutex);
1399}
1400
Johannes Berg14cfca72014-02-25 20:50:53 +01001401void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state)
1402{
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001403 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1404 IWL_TRANS_GET_PCIE_TRANS(trans);
1405
1406 lockdep_assert_held(&trans_pcie->mutex);
1407
Johannes Berg14cfca72014-02-25 20:50:53 +01001408 if (iwl_op_mode_hw_rf_kill(trans->op_mode, state))
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001409 _iwl_trans_pcie_stop_device(trans, true);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001410}
1411
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001412static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test,
1413 bool reset)
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001414{
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001415 if (!reset) {
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001416 /* Enable persistence mode to avoid reset */
1417 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
1418 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
1419 }
1420
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001421 iwl_disable_interrupts(trans);
Johannes Bergdebff612013-05-14 13:53:45 +02001422
1423 /*
1424 * in testing mode, the host stays awake and the
1425 * hardware won't be reset (not even partially)
1426 */
1427 if (test)
1428 return;
1429
Johannes Bergddaf5a52013-01-08 11:25:44 +01001430 iwl_pcie_disable_ict(trans);
1431
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001432 iwl_pcie_synchronize_irqs(trans);
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001433
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001434 iwl_clear_bit(trans, CSR_GP_CNTRL,
1435 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Bergddaf5a52013-01-08 11:25:44 +01001436 iwl_clear_bit(trans, CSR_GP_CNTRL,
1437 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1438
Sara Sharon1316d592016-04-17 16:28:18 +03001439 iwl_pcie_enable_rx_wake(trans, false);
1440
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001441 if (reset) {
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001442 /*
1443 * reset TX queues -- some of their registers reset during S3
1444 * so if we don't reset everything here the D3 image would try
1445 * to execute some invalid memory upon resume
1446 */
1447 iwl_trans_pcie_tx_reset(trans);
1448 }
Johannes Bergddaf5a52013-01-08 11:25:44 +01001449
1450 iwl_pcie_set_pwr(trans, true);
1451}
1452
1453static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
Johannes Bergdebff612013-05-14 13:53:45 +02001454 enum iwl_d3_status *status,
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001455 bool test, bool reset)
Johannes Bergddaf5a52013-01-08 11:25:44 +01001456{
Haim Dreyfussd7270d62016-12-12 14:09:49 +02001457 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Bergddaf5a52013-01-08 11:25:44 +01001458 u32 val;
1459 int ret;
1460
Johannes Bergdebff612013-05-14 13:53:45 +02001461 if (test) {
1462 iwl_enable_interrupts(trans);
1463 *status = IWL_D3_STATUS_ALIVE;
1464 return 0;
1465 }
1466
Sara Sharon1316d592016-04-17 16:28:18 +03001467 iwl_pcie_enable_rx_wake(trans, true);
1468
Johannes Bergddaf5a52013-01-08 11:25:44 +01001469 /*
Haim Dreyfussd7270d62016-12-12 14:09:49 +02001470 * Reconfigure IVAR table in case of MSIX or reset ict table in
1471 * MSI mode since HW reset erased it.
1472 * Also enables interrupts - none will happen as
1473 * the device doesn't know we're waking it up, only when
1474 * the opmode actually tells it after this call.
Johannes Bergddaf5a52013-01-08 11:25:44 +01001475 */
Haim Dreyfussd7270d62016-12-12 14:09:49 +02001476 iwl_pcie_conf_msix_hw(trans_pcie);
1477 if (!trans_pcie->msix_enabled)
1478 iwl_pcie_reset_ict(trans);
Sara Sharon18dcb9a2016-03-13 21:48:35 +02001479 iwl_enable_interrupts(trans);
Johannes Bergddaf5a52013-01-08 11:25:44 +01001480
1481 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1482 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1483
Emmanuel Grumbach01e58a22014-10-27 09:14:32 +02001484 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1485 udelay(2);
1486
Johannes Bergddaf5a52013-01-08 11:25:44 +01001487 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1488 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1489 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1490 25000);
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +03001491 if (ret < 0) {
Johannes Bergddaf5a52013-01-08 11:25:44 +01001492 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
1493 return ret;
1494 }
1495
Emmanuel Grumbacha3ead652014-10-12 13:23:40 +03001496 iwl_pcie_set_pwr(trans, false);
1497
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001498 if (!reset) {
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001499 iwl_clear_bit(trans, CSR_GP_CNTRL,
1500 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1501 } else {
1502 iwl_trans_pcie_tx_reset(trans);
Johannes Bergddaf5a52013-01-08 11:25:44 +01001503
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001504 ret = iwl_pcie_rx_init(trans);
1505 if (ret) {
1506 IWL_ERR(trans,
1507 "Failed to resume the device (RX reset)\n");
1508 return ret;
1509 }
Johannes Bergddaf5a52013-01-08 11:25:44 +01001510 }
1511
Sara Sharon82ea7962016-12-28 10:04:23 +02001512 IWL_DEBUG_POWER(trans, "WFPM value upon resume = 0x%08X\n",
1513 iwl_read_prph(trans, WFPM_GP2));
1514
Emmanuel Grumbacha3ead652014-10-12 13:23:40 +03001515 val = iwl_read32(trans, CSR_RESET);
1516 if (val & CSR_RESET_REG_FLAG_NEVO_RESET)
1517 *status = IWL_D3_STATUS_RESET;
1518 else
1519 *status = IWL_D3_STATUS_ALIVE;
1520
Johannes Bergddaf5a52013-01-08 11:25:44 +01001521 return 0;
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001522}
1523
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001524static void iwl_pcie_set_interrupt_capa(struct pci_dev *pdev,
1525 struct iwl_trans *trans)
1526{
1527 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Haim Dreyfuss9fb064d2016-07-26 18:03:07 +03001528 int max_irqs, num_irqs, i, ret, nr_online_cpus;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001529 u16 pci_cmd;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001530
Sara Sharon06f4b082016-07-21 15:39:29 +03001531 if (!trans->cfg->mq_rx_supported)
1532 goto enable_msi;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001533
Haim Dreyfuss9fb064d2016-07-26 18:03:07 +03001534 nr_online_cpus = num_online_cpus();
1535 max_irqs = min_t(u32, nr_online_cpus + 2, IWL_MAX_RX_HW_QUEUES);
Sara Sharon06f4b082016-07-21 15:39:29 +03001536 for (i = 0; i < max_irqs; i++)
1537 trans_pcie->msix_entries[i].entry = i;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001538
Sara Sharon06f4b082016-07-21 15:39:29 +03001539 num_irqs = pci_enable_msix_range(pdev, trans_pcie->msix_entries,
1540 MSIX_MIN_INTERRUPT_VECTORS,
1541 max_irqs);
1542 if (num_irqs < 0) {
Haim Dreyfuss496d83c2016-03-20 17:57:22 +02001543 IWL_DEBUG_INFO(trans,
Sara Sharon06f4b082016-07-21 15:39:29 +03001544 "Failed to enable msi-x mode (ret %d). Moving to msi mode.\n",
1545 num_irqs);
1546 goto enable_msi;
Haim Dreyfuss496d83c2016-03-20 17:57:22 +02001547 }
Sara Sharon06f4b082016-07-21 15:39:29 +03001548 trans_pcie->def_irq = (num_irqs == max_irqs) ? num_irqs - 1 : 0;
Haim Dreyfuss496d83c2016-03-20 17:57:22 +02001549
Sara Sharon06f4b082016-07-21 15:39:29 +03001550 IWL_DEBUG_INFO(trans,
1551 "MSI-X enabled. %d interrupt vectors were allocated\n",
1552 num_irqs);
1553
1554 /*
1555 * In case the OS provides fewer interrupts than requested, different
1556 * causes will share the same interrupt vector as follows:
1557 * One interrupt less: non rx causes shared with FBQ.
1558 * Two interrupts less: non rx causes shared with FBQ and RSS.
1559 * More than two interrupts: we will use fewer RSS queues.
1560 */
Haim Dreyfuss9fb064d2016-07-26 18:03:07 +03001561 if (num_irqs <= nr_online_cpus) {
Sara Sharon06f4b082016-07-21 15:39:29 +03001562 trans_pcie->trans->num_rx_queues = num_irqs + 1;
1563 trans_pcie->shared_vec_mask = IWL_SHARED_IRQ_NON_RX |
1564 IWL_SHARED_IRQ_FIRST_RSS;
Haim Dreyfuss9fb064d2016-07-26 18:03:07 +03001565 } else if (num_irqs == nr_online_cpus + 1) {
Sara Sharon06f4b082016-07-21 15:39:29 +03001566 trans_pcie->trans->num_rx_queues = num_irqs;
1567 trans_pcie->shared_vec_mask = IWL_SHARED_IRQ_NON_RX;
1568 } else {
1569 trans_pcie->trans->num_rx_queues = num_irqs - 1;
1570 }
1571
1572 trans_pcie->alloc_vecs = num_irqs;
1573 trans_pcie->msix_enabled = true;
1574 return;
1575
1576enable_msi:
1577 ret = pci_enable_msi(pdev);
1578 if (ret) {
1579 dev_err(&pdev->dev, "pci_enable_msi failed - %d\n", ret);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001580 /* enable rfkill interrupt: hw bug w/a */
1581 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1582 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1583 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1584 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1585 }
1586 }
1587}
1588
Haim Dreyfuss7c8d91e2016-03-13 17:51:59 +02001589static void iwl_pcie_irq_set_affinity(struct iwl_trans *trans)
1590{
1591 int iter_rx_q, i, ret, cpu, offset;
1592 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1593
1594 i = trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS ? 0 : 1;
1595 iter_rx_q = trans_pcie->trans->num_rx_queues - 1 + i;
1596 offset = 1 + i;
1597 for (; i < iter_rx_q ; i++) {
1598 /*
1599 * Get the cpu prior to the place to search
1600 * (i.e. return will be > i - 1).
1601 */
1602 cpu = cpumask_next(i - offset, cpu_online_mask);
1603 cpumask_set_cpu(cpu, &trans_pcie->affinity_mask[i]);
1604 ret = irq_set_affinity_hint(trans_pcie->msix_entries[i].vector,
1605 &trans_pcie->affinity_mask[i]);
1606 if (ret)
1607 IWL_ERR(trans_pcie->trans,
1608 "Failed to set affinity mask for IRQ %d\n",
1609 i);
1610 }
1611}
1612
Sharon Dvir64fa3af2016-08-17 15:35:09 +03001613static const char *queue_name(struct device *dev,
1614 struct iwl_trans_pcie *trans_p, int i)
1615{
1616 if (trans_p->shared_vec_mask) {
1617 int vec = trans_p->shared_vec_mask &
1618 IWL_SHARED_IRQ_FIRST_RSS ? 1 : 0;
1619
1620 if (i == 0)
1621 return DRV_NAME ": shared IRQ";
1622
1623 return devm_kasprintf(dev, GFP_KERNEL,
1624 DRV_NAME ": queue %d", i + vec);
1625 }
1626 if (i == 0)
1627 return DRV_NAME ": default queue";
1628
1629 if (i == trans_p->alloc_vecs - 1)
1630 return DRV_NAME ": exception";
1631
1632 return devm_kasprintf(dev, GFP_KERNEL,
1633 DRV_NAME ": queue %d", i);
1634}
1635
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001636static int iwl_pcie_init_msix_handler(struct pci_dev *pdev,
1637 struct iwl_trans_pcie *trans_pcie)
1638{
Haim Dreyfuss496d83c2016-03-20 17:57:22 +02001639 int i;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001640
Haim Dreyfuss496d83c2016-03-20 17:57:22 +02001641 for (i = 0; i < trans_pcie->alloc_vecs; i++) {
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001642 int ret;
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03001643 struct msix_entry *msix_entry;
Sharon Dvir64fa3af2016-08-17 15:35:09 +03001644 const char *qname = queue_name(&pdev->dev, trans_pcie, i);
1645
1646 if (!qname)
1647 return -ENOMEM;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001648
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03001649 msix_entry = &trans_pcie->msix_entries[i];
1650 ret = devm_request_threaded_irq(&pdev->dev,
1651 msix_entry->vector,
1652 iwl_pcie_msix_isr,
1653 (i == trans_pcie->def_irq) ?
1654 iwl_pcie_irq_msix_handler :
1655 iwl_pcie_irq_rx_msix_handler,
1656 IRQF_SHARED,
Sharon Dvir64fa3af2016-08-17 15:35:09 +03001657 qname,
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03001658 msix_entry);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001659 if (ret) {
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001660 IWL_ERR(trans_pcie->trans,
1661 "Error allocating IRQ %d\n", i);
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03001662
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001663 return ret;
1664 }
1665 }
Haim Dreyfuss7c8d91e2016-03-13 17:51:59 +02001666 iwl_pcie_irq_set_affinity(trans_pcie->trans);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001667
1668 return 0;
1669}
1670
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001671static int _iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001672{
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001673 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berga8b691e2012-12-27 23:08:06 +01001674 int err;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001675
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001676 lockdep_assert_held(&trans_pcie->mutex);
1677
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001678 err = iwl_pcie_prepare_card_hw(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001679 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +02001680 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
Johannes Berga8b691e2012-12-27 23:08:06 +01001681 return err;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001682 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001683
Emmanuel Grumbach29974942013-07-24 10:19:06 +03001684 /* Reset the entire device */
Eran Hararyce836c72013-12-11 08:13:50 +02001685 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Johannes Bergb7a08b22016-04-13 10:24:59 +02001686 usleep_range(1000, 2000);
Emmanuel Grumbach29974942013-07-24 10:19:06 +03001687
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001688 iwl_pcie_apm_init(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001689
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001690 iwl_pcie_init_msix(trans_pcie);
Haim Dreyfuss83730052016-12-13 12:40:34 +02001691
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +02001692 /* From now on, the op_mode will be kept updated about RF kill state */
1693 iwl_enable_rfkill_int(trans);
1694
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001695 /* Set is_down to false here so that...*/
1696 trans_pcie->is_down = false;
1697
Sara Sharon727c02d2016-10-26 14:28:23 +03001698 /* ...rfkill can call stop_device and set it false if needed */
1699 iwl_trans_check_hw_rf_kill(trans);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001700
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03001701 /* Make sure we sync here, because we'll need full access later */
1702 if (low_power)
1703 pm_runtime_resume(trans->dev);
1704
Johannes Berga8b691e2012-12-27 23:08:06 +01001705 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001706}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001707
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001708static int iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power)
1709{
1710 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1711 int ret;
1712
1713 mutex_lock(&trans_pcie->mutex);
1714 ret = _iwl_trans_pcie_start_hw(trans, low_power);
1715 mutex_unlock(&trans_pcie->mutex);
1716
1717 return ret;
1718}
1719
Arik Nemtsova4082842013-11-24 19:10:46 +02001720static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001721{
Johannes Berg20d3b642012-05-16 22:54:29 +02001722 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001723
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001724 mutex_lock(&trans_pcie->mutex);
1725
Arik Nemtsova4082842013-11-24 19:10:46 +02001726 /* disable interrupts - don't enable HW RF kill interrupt */
David Spinadelee7d7372012-08-12 08:14:04 +03001727 iwl_disable_interrupts(trans);
David Spinadelee7d7372012-08-12 08:14:04 +03001728
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +02001729 iwl_pcie_apm_stop(trans, true);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001730
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001731 iwl_disable_interrupts(trans);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001732
Emmanuel Grumbach8d96bb62012-12-04 22:53:30 +02001733 iwl_pcie_disable_ict(trans);
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001734
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001735 mutex_unlock(&trans_pcie->mutex);
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001736
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001737 iwl_pcie_synchronize_irqs(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001738}
1739
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001740static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1741{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001742 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001743}
1744
1745static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1746{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001747 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001748}
1749
1750static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1751{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001752 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001753}
1754
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001755static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
1756{
Amnon Pazf9477c12013-02-27 11:28:16 +02001757 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
1758 ((reg & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001759 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
1760}
1761
1762static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
1763 u32 val)
1764{
1765 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
Amnon Pazf9477c12013-02-27 11:28:16 +02001766 ((addr & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001767 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
1768}
1769
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001770static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001771 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001772{
1773 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1774
1775 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +03001776 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001777 trans_pcie->cmd_q_wdg_timeout = trans_cfg->cmd_q_wdg_timeout;
Johannes Bergd663ee72012-03-10 13:00:07 -08001778 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1779 trans_pcie->n_no_reclaim_cmds = 0;
1780 else
1781 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1782 if (trans_pcie->n_no_reclaim_cmds)
1783 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1784 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -07001785
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +02001786 trans_pcie->rx_buf_size = trans_cfg->rx_buf_size;
1787 trans_pcie->rx_page_order =
1788 iwl_trans_get_rb_size_order(trans_pcie->rx_buf_size);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001789
Emmanuel Grumbach046db342012-12-05 15:07:54 +02001790 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +03001791 trans_pcie->scd_set_active = trans_cfg->scd_set_active;
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +03001792 trans_pcie->sw_csum_tx = trans_cfg->sw_csum_tx;
Johannes Bergf14d6b32014-03-21 13:30:03 +01001793
Johannes Berg21cb3222016-06-21 13:11:48 +02001794 trans_pcie->page_offs = trans_cfg->cb_data_offs;
1795 trans_pcie->dev_cmd_offs = trans_cfg->cb_data_offs + sizeof(void *);
1796
Sharon Dvir39bdb172015-10-15 18:18:09 +03001797 trans->command_groups = trans_cfg->command_groups;
1798 trans->command_groups_size = trans_cfg->command_groups_size;
1799
Johannes Bergf14d6b32014-03-21 13:30:03 +01001800 /* Initialize NAPI here - it should be before registering to mac80211
1801 * in the opmode but after the HW struct is allocated.
1802 * As this function may be called again in some corner cases don't
1803 * do anything if NAPI was already initialized.
1804 */
Sara Sharonbce97732016-01-25 18:14:49 +02001805 if (trans_pcie->napi_dev.reg_state != NETREG_DUMMY)
Johannes Bergf14d6b32014-03-21 13:30:03 +01001806 init_dummy_netdev(&trans_pcie->napi_dev);
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001807}
1808
Johannes Bergd1ff5252012-04-12 06:24:30 -07001809void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001810{
Johannes Berg20d3b642012-05-16 22:54:29 +02001811 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03001812 int i;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001813
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001814 iwl_pcie_synchronize_irqs(trans);
Johannes Berg0aa86df2012-12-27 22:58:21 +01001815
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001816 iwl_pcie_tx_free(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001817 iwl_pcie_rx_free(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001818
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001819 if (trans_pcie->msix_enabled) {
Haim Dreyfuss7c8d91e2016-03-13 17:51:59 +02001820 for (i = 0; i < trans_pcie->alloc_vecs; i++) {
1821 irq_set_affinity_hint(
1822 trans_pcie->msix_entries[i].vector,
1823 NULL);
Haim Dreyfuss7c8d91e2016-03-13 17:51:59 +02001824 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001825
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001826 trans_pcie->msix_enabled = false;
1827 } else {
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001828 iwl_pcie_free_ict(trans);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001829 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001830
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03001831 iwl_pcie_free_fw_monitor(trans);
1832
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03001833 for_each_possible_cpu(i) {
1834 struct iwl_tso_hdr_page *p =
1835 per_cpu_ptr(trans_pcie->tso_hdr_page, i);
1836
1837 if (p->page)
1838 __free_page(p->page);
1839 }
1840
1841 free_percpu(trans_pcie->tso_hdr_page);
Emmanuel Grumbacha2a57a32016-03-15 15:36:36 +02001842 mutex_destroy(&trans_pcie->mutex);
Johannes Berg7b501d12015-05-22 11:28:58 +02001843 iwl_trans_free(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001844}
1845
Don Fry47107e82012-03-15 13:27:06 -07001846static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1847{
Don Fry47107e82012-03-15 13:27:06 -07001848 if (state)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001849 set_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -07001850 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001851 clear_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -07001852}
1853
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001854static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans,
1855 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001856{
1857 int ret;
Johannes Bergcfb4e622013-06-20 22:02:05 +02001858 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1859
1860 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001861
Ilan Peerfc8a3502015-05-13 14:34:07 +03001862 if (trans_pcie->cmd_hold_nic_awake)
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001863 goto out;
1864
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001865 /* this bit wakes up the NIC */
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001866 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1867 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach01e58a22014-10-27 09:14:32 +02001868 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1869 udelay(2);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001870
1871 /*
1872 * These bits say the device is running, and should keep running for
1873 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
1874 * but they do not indicate that embedded SRAM is restored yet;
1875 * 3945 and 4965 have volatile SRAM, and must save/restore contents
1876 * to/from host DRAM when sleeping/waking for power-saving.
1877 * Each direction takes approximately 1/4 millisecond; with this
1878 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
1879 * series of register accesses are expected (e.g. reading Event Log),
1880 * to keep device from sleeping.
1881 *
1882 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
1883 * SRAM is okay/restored. We don't check that here because this call
1884 * is just for hardware register access; but GP1 MAC_SLEEP check is a
1885 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
1886 *
1887 * 5000 series and later (including 1000 series) have non-volatile SRAM,
1888 * and do not save/restore SRAM when power cycling.
1889 */
1890 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1891 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1892 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1893 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
1894 if (unlikely(ret < 0)) {
1895 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001896 WARN_ONCE(1,
1897 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
1898 iwl_read32(trans, CSR_GP_CNTRL));
1899 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
1900 return false;
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001901 }
1902
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001903out:
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001904 /*
1905 * Fool sparse by faking we release the lock - sparse will
1906 * track nic_access anyway.
1907 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001908 __release(&trans_pcie->reg_lock);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001909 return true;
1910}
1911
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001912static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
1913 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001914{
Johannes Bergcfb4e622013-06-20 22:02:05 +02001915 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001916
Johannes Bergcfb4e622013-06-20 22:02:05 +02001917 lockdep_assert_held(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001918
1919 /*
1920 * Fool sparse by faking we acquiring the lock - sparse will
1921 * track nic_access anyway.
1922 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001923 __acquire(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001924
Ilan Peerfc8a3502015-05-13 14:34:07 +03001925 if (trans_pcie->cmd_hold_nic_awake)
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001926 goto out;
1927
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001928 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1929 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001930 /*
1931 * Above we read the CSR_GP_CNTRL register, which will flush
1932 * any previous writes, but we need the write that clears the
1933 * MAC_ACCESS_REQ bit to be performed before any other writes
1934 * scheduled on different CPUs (after we drop reg_lock).
1935 */
1936 mmiowb();
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001937out:
Johannes Bergcfb4e622013-06-20 22:02:05 +02001938 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001939}
1940
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001941static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1942 void *buf, int dwords)
1943{
1944 unsigned long flags;
1945 int offs, ret = 0;
1946 u32 *vals = buf;
1947
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001948 if (iwl_trans_grab_nic_access(trans, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001949 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1950 for (offs = 0; offs < dwords; offs++)
1951 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001952 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001953 } else {
1954 ret = -EBUSY;
1955 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001956 return ret;
1957}
1958
1959static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001960 const void *buf, int dwords)
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001961{
1962 unsigned long flags;
1963 int offs, ret = 0;
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001964 const u32 *vals = buf;
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001965
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001966 if (iwl_trans_grab_nic_access(trans, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001967 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1968 for (offs = 0; offs < dwords; offs++)
Emmanuel Grumbach01387ff2013-01-09 11:37:59 +02001969 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1970 vals ? vals[offs] : 0);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001971 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001972 } else {
1973 ret = -EBUSY;
1974 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001975 return ret;
1976}
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001977
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02001978static void iwl_trans_pcie_freeze_txq_timer(struct iwl_trans *trans,
1979 unsigned long txqs,
1980 bool freeze)
1981{
1982 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1983 int queue;
1984
1985 for_each_set_bit(queue, &txqs, BITS_PER_LONG) {
1986 struct iwl_txq *txq = &trans_pcie->txq[queue];
1987 unsigned long now;
1988
1989 spin_lock_bh(&txq->lock);
1990
1991 now = jiffies;
1992
1993 if (txq->frozen == freeze)
1994 goto next_queue;
1995
1996 IWL_DEBUG_TX_QUEUES(trans, "%s TXQ %d\n",
1997 freeze ? "Freezing" : "Waking", queue);
1998
1999 txq->frozen = freeze;
2000
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002001 if (txq->read_ptr == txq->write_ptr)
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02002002 goto next_queue;
2003
2004 if (freeze) {
2005 if (unlikely(time_after(now,
2006 txq->stuck_timer.expires))) {
2007 /*
2008 * The timer should have fired, maybe it is
2009 * spinning right now on the lock.
2010 */
2011 goto next_queue;
2012 }
2013 /* remember how long until the timer fires */
2014 txq->frozen_expiry_remainder =
2015 txq->stuck_timer.expires - now;
2016 del_timer(&txq->stuck_timer);
2017 goto next_queue;
2018 }
2019
2020 /*
2021 * Wake a non-empty queue -> arm timer with the
2022 * remainder before it froze
2023 */
2024 mod_timer(&txq->stuck_timer,
2025 now + txq->frozen_expiry_remainder);
2026
2027next_queue:
2028 spin_unlock_bh(&txq->lock);
2029 }
2030}
2031
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +02002032static void iwl_trans_pcie_block_txq_ptrs(struct iwl_trans *trans, bool block)
2033{
2034 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2035 int i;
2036
2037 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
2038 struct iwl_txq *txq = &trans_pcie->txq[i];
2039
2040 if (i == trans_pcie->cmd_queue)
2041 continue;
2042
2043 spin_lock_bh(&txq->lock);
2044
2045 if (!block && !(WARN_ON_ONCE(!txq->block))) {
2046 txq->block--;
2047 if (!txq->block) {
2048 iwl_write32(trans, HBUS_TARG_WRPTR,
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002049 txq->write_ptr | (i << 8));
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +02002050 }
2051 } else if (block) {
2052 txq->block++;
2053 }
2054
2055 spin_unlock_bh(&txq->lock);
2056 }
2057}
2058
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002059#define IWL_FLUSH_WAIT_MS 2000
2060
Sara Sharon38398ef2016-06-30 11:48:30 +03002061void iwl_trans_pcie_log_scd_error(struct iwl_trans *trans, struct iwl_txq *txq)
2062{
Emmanuel Grumbachafb84432017-01-03 10:04:44 +02002063 u32 txq_id = txq->id;
2064 u32 status;
2065 bool active;
2066 u8 fifo;
Sara Sharon38398ef2016-06-30 11:48:30 +03002067
Emmanuel Grumbachafb84432017-01-03 10:04:44 +02002068 if (trans->cfg->use_tfh) {
2069 IWL_ERR(trans, "Queue %d is stuck %d %d\n", txq_id,
2070 txq->read_ptr, txq->write_ptr);
Sara Sharonae797852016-06-30 16:36:24 +03002071 /* TODO: access new SCD registers and dump them */
2072 return;
Sara Sharon38398ef2016-06-30 11:48:30 +03002073 }
Emmanuel Grumbachafb84432017-01-03 10:04:44 +02002074
2075 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id));
2076 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
2077 active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
2078
2079 IWL_ERR(trans,
2080 "Queue %d is %sactive on fifo %d and stuck for %u ms. SW [%d, %d] HW [%d, %d] FH TRB=0x0%x\n",
2081 txq_id, active ? "" : "in", fifo,
2082 jiffies_to_msecs(txq->wd_timeout),
2083 txq->read_ptr, txq->write_ptr,
2084 iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq_id)) &
2085 (TFD_QUEUE_SIZE_MAX - 1),
2086 iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq_id)) &
2087 (TFD_QUEUE_SIZE_MAX - 1),
2088 iwl_read_direct32(trans, FH_TX_TRB_REG(fifo)));
Sara Sharon38398ef2016-06-30 11:48:30 +03002089}
2090
Emmanuel Grumbach3cafdbe2014-03-24 11:23:51 +02002091static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, u32 txq_bm)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002092{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07002093 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002094 struct iwl_txq *txq;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002095 int cnt;
2096 unsigned long now = jiffies;
2097 int ret = 0;
2098
2099 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002100 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02002101 u8 wr_ptr;
2102
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08002103 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002104 continue;
Emmanuel Grumbach3cafdbe2014-03-24 11:23:51 +02002105 if (!test_bit(cnt, trans_pcie->queue_used))
2106 continue;
2107 if (!(BIT(cnt) & txq_bm))
2108 continue;
Emmanuel Grumbach748fa67c2014-03-27 10:06:29 +02002109
2110 IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", cnt);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07002111 txq = &trans_pcie->txq[cnt];
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002112 wr_ptr = ACCESS_ONCE(txq->write_ptr);
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02002113
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002114 while (txq->read_ptr != ACCESS_ONCE(txq->write_ptr) &&
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02002115 !time_after(jiffies,
2116 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) {
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002117 u8 write_ptr = ACCESS_ONCE(txq->write_ptr);
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02002118
2119 if (WARN_ONCE(wr_ptr != write_ptr,
2120 "WR pointer moved while flushing %d -> %d\n",
2121 wr_ptr, write_ptr))
2122 return -ETIMEDOUT;
Johannes Berg192185d2016-04-13 10:31:14 +02002123 usleep_range(1000, 2000);
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02002124 }
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002125
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002126 if (txq->read_ptr != txq->write_ptr) {
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02002127 IWL_ERR(trans,
2128 "fail to flush all tx fifo queues Q %d\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002129 ret = -ETIMEDOUT;
2130 break;
2131 }
Emmanuel Grumbach748fa67c2014-03-27 10:06:29 +02002132 IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002133 }
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02002134
Sara Sharon38398ef2016-06-30 11:48:30 +03002135 if (ret)
2136 iwl_trans_pcie_log_scd_error(trans, txq);
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02002137
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002138 return ret;
2139}
2140
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002141static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
2142 u32 mask, u32 value)
2143{
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002144 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002145 unsigned long flags;
2146
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002147 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002148 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002149 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002150}
2151
Luca Coelhoc24c7f52016-03-30 20:59:27 +03002152static void iwl_trans_pcie_ref(struct iwl_trans *trans)
Eliad Peller7616f332014-11-20 17:33:43 +02002153{
2154 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Eliad Peller7616f332014-11-20 17:33:43 +02002155
2156 if (iwlwifi_mod_params.d0i3_disable)
2157 return;
2158
Luca Coelhob3ff1272016-01-06 18:40:38 -02002159 pm_runtime_get(&trans_pcie->pci_dev->dev);
Luca Coelho5d93f3a2016-03-04 15:25:47 +02002160
2161#ifdef CONFIG_PM
2162 IWL_DEBUG_RPM(trans, "runtime usage count: %d\n",
2163 atomic_read(&trans_pcie->pci_dev->dev.power.usage_count));
2164#endif /* CONFIG_PM */
Eliad Peller7616f332014-11-20 17:33:43 +02002165}
2166
Luca Coelhoc24c7f52016-03-30 20:59:27 +03002167static void iwl_trans_pcie_unref(struct iwl_trans *trans)
Eliad Peller7616f332014-11-20 17:33:43 +02002168{
2169 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Eliad Peller7616f332014-11-20 17:33:43 +02002170
2171 if (iwlwifi_mod_params.d0i3_disable)
2172 return;
2173
Luca Coelhob3ff1272016-01-06 18:40:38 -02002174 pm_runtime_mark_last_busy(&trans_pcie->pci_dev->dev);
2175 pm_runtime_put_autosuspend(&trans_pcie->pci_dev->dev);
Luca Coelhob3ff1272016-01-06 18:40:38 -02002176
Luca Coelho5d93f3a2016-03-04 15:25:47 +02002177#ifdef CONFIG_PM
2178 IWL_DEBUG_RPM(trans, "runtime usage count: %d\n",
2179 atomic_read(&trans_pcie->pci_dev->dev.power.usage_count));
2180#endif /* CONFIG_PM */
Eliad Peller7616f332014-11-20 17:33:43 +02002181}
2182
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002183static const char *get_csr_string(int cmd)
2184{
Johannes Bergd9fb6462012-03-26 08:23:39 -07002185#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002186 switch (cmd) {
2187 IWL_CMD(CSR_HW_IF_CONFIG_REG);
2188 IWL_CMD(CSR_INT_COALESCING);
2189 IWL_CMD(CSR_INT);
2190 IWL_CMD(CSR_INT_MASK);
2191 IWL_CMD(CSR_FH_INT_STATUS);
2192 IWL_CMD(CSR_GPIO_IN);
2193 IWL_CMD(CSR_RESET);
2194 IWL_CMD(CSR_GP_CNTRL);
2195 IWL_CMD(CSR_HW_REV);
2196 IWL_CMD(CSR_EEPROM_REG);
2197 IWL_CMD(CSR_EEPROM_GP);
2198 IWL_CMD(CSR_OTP_GP_REG);
2199 IWL_CMD(CSR_GIO_REG);
2200 IWL_CMD(CSR_GP_UCODE_REG);
2201 IWL_CMD(CSR_GP_DRIVER_REG);
2202 IWL_CMD(CSR_UCODE_DRV_GP1);
2203 IWL_CMD(CSR_UCODE_DRV_GP2);
2204 IWL_CMD(CSR_LED_REG);
2205 IWL_CMD(CSR_DRAM_INT_TBL_REG);
2206 IWL_CMD(CSR_GIO_CHICKEN_BITS);
2207 IWL_CMD(CSR_ANA_PLL_CFG);
2208 IWL_CMD(CSR_HW_REV_WA_REG);
Alexander Bondara812cba2014-02-18 16:45:00 +01002209 IWL_CMD(CSR_MONITOR_STATUS_REG);
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002210 IWL_CMD(CSR_DBG_HPET_MEM_REG);
2211 default:
2212 return "UNKNOWN";
2213 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07002214#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002215}
2216
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002217void iwl_pcie_dump_csr(struct iwl_trans *trans)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002218{
2219 int i;
2220 static const u32 csr_tbl[] = {
2221 CSR_HW_IF_CONFIG_REG,
2222 CSR_INT_COALESCING,
2223 CSR_INT,
2224 CSR_INT_MASK,
2225 CSR_FH_INT_STATUS,
2226 CSR_GPIO_IN,
2227 CSR_RESET,
2228 CSR_GP_CNTRL,
2229 CSR_HW_REV,
2230 CSR_EEPROM_REG,
2231 CSR_EEPROM_GP,
2232 CSR_OTP_GP_REG,
2233 CSR_GIO_REG,
2234 CSR_GP_UCODE_REG,
2235 CSR_GP_DRIVER_REG,
2236 CSR_UCODE_DRV_GP1,
2237 CSR_UCODE_DRV_GP2,
2238 CSR_LED_REG,
2239 CSR_DRAM_INT_TBL_REG,
2240 CSR_GIO_CHICKEN_BITS,
2241 CSR_ANA_PLL_CFG,
Alexander Bondara812cba2014-02-18 16:45:00 +01002242 CSR_MONITOR_STATUS_REG,
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002243 CSR_HW_REV_WA_REG,
2244 CSR_DBG_HPET_MEM_REG
2245 };
2246 IWL_ERR(trans, "CSR values:\n");
2247 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
2248 "CSR_INT_PERIODIC_REG)\n");
2249 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
2250 IWL_ERR(trans, " %25s: 0X%08x\n",
2251 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02002252 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002253 }
2254}
2255
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002256#ifdef CONFIG_IWLWIFI_DEBUGFS
2257/* create and remove of files */
2258#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07002259 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002260 &iwl_dbgfs_##name##_ops)) \
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07002261 goto err; \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002262} while (0)
2263
2264/* file operation */
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002265#define DEBUGFS_READ_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002266static const struct file_operations iwl_dbgfs_##name##_ops = { \
2267 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07002268 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002269 .llseek = generic_file_llseek, \
2270};
2271
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002272#define DEBUGFS_WRITE_FILE_OPS(name) \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002273static const struct file_operations iwl_dbgfs_##name##_ops = { \
2274 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07002275 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002276 .llseek = generic_file_llseek, \
2277};
2278
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002279#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002280static const struct file_operations iwl_dbgfs_##name##_ops = { \
2281 .write = iwl_dbgfs_##name##_write, \
2282 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07002283 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002284 .llseek = generic_file_llseek, \
2285};
2286
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002287static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002288 char __user *user_buf,
2289 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07002290{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07002291 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07002292 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002293 struct iwl_txq *txq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002294 char *buf;
2295 int pos = 0;
2296 int cnt;
2297 int ret;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08002298 size_t bufsz;
2299
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02002300 bufsz = sizeof(char) * 75 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002301
Johannes Bergf9e75442012-03-30 09:37:39 +02002302 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002303 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02002304
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002305 buf = kzalloc(bufsz, GFP_KERNEL);
2306 if (!buf)
2307 return -ENOMEM;
2308
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002309 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07002310 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002311 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02002312 "hwq %.2d: read=%u write=%u use=%d stop=%d need_update=%d frozen=%d%s\n",
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002313 cnt, txq->read_ptr, txq->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07002314 !!test_bit(cnt, trans_pcie->queue_used),
Andy Lutomirskif40faf62014-06-07 09:13:44 -07002315 !!test_bit(cnt, trans_pcie->queue_stopped),
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02002316 txq->need_update, txq->frozen,
Andy Lutomirskif40faf62014-06-07 09:13:44 -07002317 (cnt == trans_pcie->cmd_queue ? " HCMD" : ""));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002318 }
2319 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2320 kfree(buf);
2321 return ret;
2322}
2323
2324static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002325 char __user *user_buf,
2326 size_t count, loff_t *ppos)
2327{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07002328 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02002329 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon78485052015-12-14 17:44:11 +02002330 char *buf;
2331 int pos = 0, i, ret;
2332 size_t bufsz = sizeof(buf);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002333
Sara Sharon78485052015-12-14 17:44:11 +02002334 bufsz = sizeof(char) * 121 * trans->num_rx_queues;
2335
2336 if (!trans_pcie->rxq)
2337 return -EAGAIN;
2338
2339 buf = kzalloc(bufsz, GFP_KERNEL);
2340 if (!buf)
2341 return -ENOMEM;
2342
2343 for (i = 0; i < trans->num_rx_queues && pos < bufsz; i++) {
2344 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
2345
2346 pos += scnprintf(buf + pos, bufsz - pos, "queue#: %2d\n",
2347 i);
2348 pos += scnprintf(buf + pos, bufsz - pos, "\tread: %u\n",
2349 rxq->read);
2350 pos += scnprintf(buf + pos, bufsz - pos, "\twrite: %u\n",
2351 rxq->write);
2352 pos += scnprintf(buf + pos, bufsz - pos, "\twrite_actual: %u\n",
2353 rxq->write_actual);
2354 pos += scnprintf(buf + pos, bufsz - pos, "\tneed_update: %2d\n",
2355 rxq->need_update);
2356 pos += scnprintf(buf + pos, bufsz - pos, "\tfree_count: %u\n",
2357 rxq->free_count);
2358 if (rxq->rb_stts) {
2359 pos += scnprintf(buf + pos, bufsz - pos,
2360 "\tclosed_rb_num: %u\n",
2361 le16_to_cpu(rxq->rb_stts->closed_rb_num) &
2362 0x0FFF);
2363 } else {
2364 pos += scnprintf(buf + pos, bufsz - pos,
2365 "\tclosed_rb_num: Not Allocated\n");
Emmanuel Grumbach60c0a882016-02-07 10:28:13 +02002366 }
Sara Sharon78485052015-12-14 17:44:11 +02002367 }
2368 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2369 kfree(buf);
2370
2371 return ret;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002372}
2373
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002374static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
2375 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02002376 size_t count, loff_t *ppos)
2377{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002378 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02002379 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002380 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2381
2382 int pos = 0;
2383 char *buf;
2384 int bufsz = 24 * 64; /* 24 items * 64 char per item */
2385 ssize_t ret;
2386
2387 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02002388 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002389 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002390
2391 pos += scnprintf(buf + pos, bufsz - pos,
2392 "Interrupt Statistics Report:\n");
2393
2394 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
2395 isr_stats->hw);
2396 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
2397 isr_stats->sw);
2398 if (isr_stats->sw || isr_stats->hw) {
2399 pos += scnprintf(buf + pos, bufsz - pos,
2400 "\tLast Restarting Code: 0x%X\n",
2401 isr_stats->err_code);
2402 }
2403#ifdef CONFIG_IWLWIFI_DEBUG
2404 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
2405 isr_stats->sch);
2406 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
2407 isr_stats->alive);
2408#endif
2409 pos += scnprintf(buf + pos, bufsz - pos,
2410 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
2411
2412 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
2413 isr_stats->ctkill);
2414
2415 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
2416 isr_stats->wakeup);
2417
2418 pos += scnprintf(buf + pos, bufsz - pos,
2419 "Rx command responses:\t\t %u\n", isr_stats->rx);
2420
2421 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
2422 isr_stats->tx);
2423
2424 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
2425 isr_stats->unhandled);
2426
2427 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2428 kfree(buf);
2429 return ret;
2430}
2431
2432static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
2433 const char __user *user_buf,
2434 size_t count, loff_t *ppos)
2435{
2436 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02002437 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002438 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2439
2440 char buf[8];
2441 int buf_size;
2442 u32 reset_flag;
2443
2444 memset(buf, 0, sizeof(buf));
2445 buf_size = min(count, sizeof(buf) - 1);
2446 if (copy_from_user(buf, user_buf, buf_size))
2447 return -EFAULT;
2448 if (sscanf(buf, "%x", &reset_flag) != 1)
2449 return -EFAULT;
2450 if (reset_flag == 0)
2451 memset(isr_stats, 0, sizeof(*isr_stats));
2452
2453 return count;
2454}
2455
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002456static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002457 const char __user *user_buf,
2458 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002459{
2460 struct iwl_trans *trans = file->private_data;
2461 char buf[8];
2462 int buf_size;
2463 int csr;
2464
2465 memset(buf, 0, sizeof(buf));
2466 buf_size = min(count, sizeof(buf) - 1);
2467 if (copy_from_user(buf, user_buf, buf_size))
2468 return -EFAULT;
2469 if (sscanf(buf, "%d", &csr) != 1)
2470 return -EFAULT;
2471
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002472 iwl_pcie_dump_csr(trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002473
2474 return count;
2475}
2476
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002477static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002478 char __user *user_buf,
2479 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002480{
2481 struct iwl_trans *trans = file->private_data;
Johannes Berg94543a82012-08-21 18:57:10 +02002482 char *buf = NULL;
Johannes Berg56c24772014-01-21 21:19:18 +01002483 ssize_t ret;
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002484
Johannes Berg56c24772014-01-21 21:19:18 +01002485 ret = iwl_dump_fh(trans, &buf);
2486 if (ret < 0)
2487 return ret;
2488 if (!buf)
2489 return -EINVAL;
2490 ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
2491 kfree(buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002492 return ret;
2493}
2494
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002495DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002496DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002497DEBUGFS_READ_FILE_OPS(rx_queue);
2498DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002499DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002500
Johannes Bergf8a1edb2015-11-11 11:53:32 +01002501/* Create the debugfs files and directories */
2502int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002503{
Johannes Bergf8a1edb2015-11-11 11:53:32 +01002504 struct dentry *dir = trans->dbgfs_dir;
2505
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002506 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2507 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002508 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002509 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2510 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002511 return 0;
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07002512
2513err:
2514 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
2515 return -ENOMEM;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002516}
Johannes Bergaadede62014-10-09 17:01:36 +02002517#endif /*CONFIG_IWLWIFI_DEBUGFS */
Johannes Berg4d075002014-04-24 10:41:31 +02002518
Sara Sharon6983ba62016-06-26 13:17:56 +03002519static u32 iwl_trans_pcie_get_cmdlen(struct iwl_trans *trans, void *tfd)
Johannes Berg4d075002014-04-24 10:41:31 +02002520{
Sara Sharon3cd19802016-06-23 16:31:40 +03002521 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg4d075002014-04-24 10:41:31 +02002522 u32 cmdlen = 0;
2523 int i;
2524
Sara Sharon3cd19802016-06-23 16:31:40 +03002525 for (i = 0; i < trans_pcie->max_tbs; i++)
Sara Sharon6983ba62016-06-26 13:17:56 +03002526 cmdlen += iwl_pcie_tfd_tb_get_len(trans, tfd, i);
Johannes Berg4d075002014-04-24 10:41:31 +02002527
2528 return cmdlen;
2529}
2530
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002531static u32 iwl_trans_pcie_dump_rbs(struct iwl_trans *trans,
2532 struct iwl_fw_error_dump_data **data,
2533 int allocated_rb_nums)
2534{
2535 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2536 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Sara Sharon78485052015-12-14 17:44:11 +02002537 /* Dump RBs is supported only for pre-9000 devices (1 queue) */
2538 struct iwl_rxq *rxq = &trans_pcie->rxq[0];
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002539 u32 i, r, j, rb_len = 0;
2540
2541 spin_lock(&rxq->lock);
2542
2543 r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
2544
2545 for (i = rxq->read, j = 0;
2546 i != r && j < allocated_rb_nums;
2547 i = (i + 1) & RX_QUEUE_MASK, j++) {
2548 struct iwl_rx_mem_buffer *rxb = rxq->queue[i];
2549 struct iwl_fw_error_dump_rb *rb;
2550
2551 dma_unmap_page(trans->dev, rxb->page_dma, max_len,
2552 DMA_FROM_DEVICE);
2553
2554 rb_len += sizeof(**data) + sizeof(*rb) + max_len;
2555
2556 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RB);
2557 (*data)->len = cpu_to_le32(sizeof(*rb) + max_len);
2558 rb = (void *)(*data)->data;
2559 rb->index = cpu_to_le32(i);
2560 memcpy(rb->data, page_address(rxb->page), max_len);
2561 /* remap the page for the free benefit */
2562 rxb->page_dma = dma_map_page(trans->dev, rxb->page, 0,
2563 max_len,
2564 DMA_FROM_DEVICE);
2565
2566 *data = iwl_fw_error_next_data(*data);
2567 }
2568
2569 spin_unlock(&rxq->lock);
2570
2571 return rb_len;
2572}
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002573#define IWL_CSR_TO_DUMP (0x250)
2574
2575static u32 iwl_trans_pcie_dump_csr(struct iwl_trans *trans,
2576 struct iwl_fw_error_dump_data **data)
2577{
2578 u32 csr_len = sizeof(**data) + IWL_CSR_TO_DUMP;
2579 __le32 *val;
2580 int i;
2581
2582 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_CSR);
2583 (*data)->len = cpu_to_le32(IWL_CSR_TO_DUMP);
2584 val = (void *)(*data)->data;
2585
2586 for (i = 0; i < IWL_CSR_TO_DUMP; i += 4)
2587 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2588
2589 *data = iwl_fw_error_next_data(*data);
2590
2591 return csr_len;
2592}
2593
Liad Kaufman06d51e02014-11-23 13:56:21 +02002594static u32 iwl_trans_pcie_fh_regs_dump(struct iwl_trans *trans,
2595 struct iwl_fw_error_dump_data **data)
2596{
2597 u32 fh_regs_len = FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND;
2598 unsigned long flags;
2599 __le32 *val;
2600 int i;
2601
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02002602 if (!iwl_trans_grab_nic_access(trans, &flags))
Liad Kaufman06d51e02014-11-23 13:56:21 +02002603 return 0;
2604
2605 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FH_REGS);
2606 (*data)->len = cpu_to_le32(fh_regs_len);
2607 val = (void *)(*data)->data;
2608
2609 for (i = FH_MEM_LOWER_BOUND; i < FH_MEM_UPPER_BOUND; i += sizeof(u32))
2610 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2611
2612 iwl_trans_release_nic_access(trans, &flags);
2613
2614 *data = iwl_fw_error_next_data(*data);
2615
2616 return sizeof(**data) + fh_regs_len;
2617}
2618
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002619static u32
2620iwl_trans_pci_dump_marbh_monitor(struct iwl_trans *trans,
2621 struct iwl_fw_error_dump_fw_mon *fw_mon_data,
2622 u32 monitor_len)
2623{
2624 u32 buf_size_in_dwords = (monitor_len >> 2);
2625 u32 *buffer = (u32 *)fw_mon_data->data;
2626 unsigned long flags;
2627 u32 i;
2628
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02002629 if (!iwl_trans_grab_nic_access(trans, &flags))
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002630 return 0;
2631
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03002632 iwl_write_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x1);
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002633 for (i = 0; i < buf_size_in_dwords; i++)
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03002634 buffer[i] = iwl_read_prph_no_grab(trans,
2635 MON_DMARB_RD_DATA_ADDR);
2636 iwl_write_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x0);
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002637
2638 iwl_trans_release_nic_access(trans, &flags);
2639
2640 return monitor_len;
2641}
2642
Oren Givon36fb9012015-07-15 15:47:28 +03002643static u32
2644iwl_trans_pcie_dump_monitor(struct iwl_trans *trans,
2645 struct iwl_fw_error_dump_data **data,
2646 u32 monitor_len)
2647{
2648 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2649 u32 len = 0;
2650
2651 if ((trans_pcie->fw_mon_page &&
2652 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) ||
2653 trans->dbg_dest_tlv) {
2654 struct iwl_fw_error_dump_fw_mon *fw_mon_data;
2655 u32 base, write_ptr, wrap_cnt;
2656
2657 /* If there was a dest TLV - use the values from there */
2658 if (trans->dbg_dest_tlv) {
2659 write_ptr =
2660 le32_to_cpu(trans->dbg_dest_tlv->write_ptr_reg);
2661 wrap_cnt = le32_to_cpu(trans->dbg_dest_tlv->wrap_count);
2662 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2663 } else {
2664 base = MON_BUFF_BASE_ADDR;
2665 write_ptr = MON_BUFF_WRPTR;
2666 wrap_cnt = MON_BUFF_CYCLE_CNT;
2667 }
2668
2669 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR);
2670 fw_mon_data = (void *)(*data)->data;
2671 fw_mon_data->fw_mon_wr_ptr =
2672 cpu_to_le32(iwl_read_prph(trans, write_ptr));
2673 fw_mon_data->fw_mon_cycle_cnt =
2674 cpu_to_le32(iwl_read_prph(trans, wrap_cnt));
2675 fw_mon_data->fw_mon_base_ptr =
2676 cpu_to_le32(iwl_read_prph(trans, base));
2677
2678 len += sizeof(**data) + sizeof(*fw_mon_data);
2679 if (trans_pcie->fw_mon_page) {
2680 /*
2681 * The firmware is now asserted, it won't write anything
2682 * to the buffer. CPU can take ownership to fetch the
2683 * data. The buffer will be handed back to the device
2684 * before the firmware will be restarted.
2685 */
2686 dma_sync_single_for_cpu(trans->dev,
2687 trans_pcie->fw_mon_phys,
2688 trans_pcie->fw_mon_size,
2689 DMA_FROM_DEVICE);
2690 memcpy(fw_mon_data->data,
2691 page_address(trans_pcie->fw_mon_page),
2692 trans_pcie->fw_mon_size);
2693
2694 monitor_len = trans_pcie->fw_mon_size;
2695 } else if (trans->dbg_dest_tlv->monitor_mode == SMEM_MODE) {
2696 /*
2697 * Update pointers to reflect actual values after
2698 * shifting
2699 */
2700 base = iwl_read_prph(trans, base) <<
2701 trans->dbg_dest_tlv->base_shift;
2702 iwl_trans_read_mem(trans, base, fw_mon_data->data,
2703 monitor_len / sizeof(u32));
2704 } else if (trans->dbg_dest_tlv->monitor_mode == MARBH_MODE) {
2705 monitor_len =
2706 iwl_trans_pci_dump_marbh_monitor(trans,
2707 fw_mon_data,
2708 monitor_len);
2709 } else {
2710 /* Didn't match anything - output no monitor data */
2711 monitor_len = 0;
2712 }
2713
2714 len += monitor_len;
2715 (*data)->len = cpu_to_le32(monitor_len + sizeof(*fw_mon_data));
2716 }
2717
2718 return len;
2719}
2720
2721static struct iwl_trans_dump_data
2722*iwl_trans_pcie_dump_data(struct iwl_trans *trans,
Emmanuel Grumbacha80c7a62016-01-05 09:14:08 +02002723 const struct iwl_fw_dbg_trigger_tlv *trigger)
Johannes Berg4d075002014-04-24 10:41:31 +02002724{
2725 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2726 struct iwl_fw_error_dump_data *data;
2727 struct iwl_txq *cmdq = &trans_pcie->txq[trans_pcie->cmd_queue];
2728 struct iwl_fw_error_dump_txcmd *txcmd;
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002729 struct iwl_trans_dump_data *dump_data;
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002730 u32 len, num_rbs;
Liad Kaufman99684ae2014-11-17 11:44:03 +02002731 u32 monitor_len;
Johannes Berg4d075002014-04-24 10:41:31 +02002732 int i, ptr;
Sara Sharon96a64972015-12-23 15:10:03 +02002733 bool dump_rbs = test_bit(STATUS_FW_ERROR, &trans->status) &&
2734 !trans->cfg->mq_rx_supported;
Johannes Berg4d075002014-04-24 10:41:31 +02002735
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002736 /* transport dump header */
2737 len = sizeof(*dump_data);
2738
2739 /* host commands */
2740 len += sizeof(*data) +
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002741 cmdq->n_window * (sizeof(*txcmd) + TFD_MAX_PAYLOAD_SIZE);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002742
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002743 /* FW monitor */
Liad Kaufman99684ae2014-11-17 11:44:03 +02002744 if (trans_pcie->fw_mon_page) {
Emmanuel Grumbachc544e9c2014-06-26 09:54:23 +03002745 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
Liad Kaufman99684ae2014-11-17 11:44:03 +02002746 trans_pcie->fw_mon_size;
2747 monitor_len = trans_pcie->fw_mon_size;
2748 } else if (trans->dbg_dest_tlv) {
2749 u32 base, end;
2750
2751 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2752 end = le32_to_cpu(trans->dbg_dest_tlv->end_reg);
2753
2754 base = iwl_read_prph(trans, base) <<
2755 trans->dbg_dest_tlv->base_shift;
2756 end = iwl_read_prph(trans, end) <<
2757 trans->dbg_dest_tlv->end_shift;
2758
2759 /* Make "end" point to the actual end */
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002760 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000 ||
2761 trans->dbg_dest_tlv->monitor_mode == MARBH_MODE)
Liad Kaufman99684ae2014-11-17 11:44:03 +02002762 end += (1 << trans->dbg_dest_tlv->end_shift);
2763 monitor_len = end - base;
2764 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
2765 monitor_len;
2766 } else {
2767 monitor_len = 0;
2768 }
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002769
Oren Givon36fb9012015-07-15 15:47:28 +03002770 if (trigger && (trigger->mode & IWL_FW_DBG_TRIGGER_MONITOR_ONLY)) {
2771 dump_data = vzalloc(len);
2772 if (!dump_data)
2773 return NULL;
2774
2775 data = (void *)dump_data->data;
2776 len = iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
2777 dump_data->len = len;
2778
2779 return dump_data;
2780 }
2781
2782 /* CSR registers */
2783 len += sizeof(*data) + IWL_CSR_TO_DUMP;
2784
Oren Givon36fb9012015-07-15 15:47:28 +03002785 /* FH registers */
2786 len += sizeof(*data) + (FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND);
2787
2788 if (dump_rbs) {
Sara Sharon78485052015-12-14 17:44:11 +02002789 /* Dump RBs is supported only for pre-9000 devices (1 queue) */
2790 struct iwl_rxq *rxq = &trans_pcie->rxq[0];
Oren Givon36fb9012015-07-15 15:47:28 +03002791 /* RBs */
Sara Sharon78485052015-12-14 17:44:11 +02002792 num_rbs = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num))
Oren Givon36fb9012015-07-15 15:47:28 +03002793 & 0x0FFF;
Sara Sharon78485052015-12-14 17:44:11 +02002794 num_rbs = (num_rbs - rxq->read) & RX_QUEUE_MASK;
Oren Givon36fb9012015-07-15 15:47:28 +03002795 len += num_rbs * (sizeof(*data) +
2796 sizeof(struct iwl_fw_error_dump_rb) +
2797 (PAGE_SIZE << trans_pcie->rx_page_order));
2798 }
2799
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002800 dump_data = vzalloc(len);
2801 if (!dump_data)
2802 return NULL;
Johannes Berg4d075002014-04-24 10:41:31 +02002803
2804 len = 0;
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002805 data = (void *)dump_data->data;
Johannes Berg4d075002014-04-24 10:41:31 +02002806 data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD);
2807 txcmd = (void *)data->data;
2808 spin_lock_bh(&cmdq->lock);
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002809 ptr = cmdq->write_ptr;
2810 for (i = 0; i < cmdq->n_window; i++) {
2811 u8 idx = get_cmd_index(cmdq, ptr);
Johannes Berg4d075002014-04-24 10:41:31 +02002812 u32 caplen, cmdlen;
2813
Sara Sharon6983ba62016-06-26 13:17:56 +03002814 cmdlen = iwl_trans_pcie_get_cmdlen(trans, cmdq->tfds +
2815 trans_pcie->tfd_size * ptr);
Johannes Berg4d075002014-04-24 10:41:31 +02002816 caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen);
2817
2818 if (cmdlen) {
2819 len += sizeof(*txcmd) + caplen;
2820 txcmd->cmdlen = cpu_to_le32(cmdlen);
2821 txcmd->caplen = cpu_to_le32(caplen);
2822 memcpy(txcmd->data, cmdq->entries[idx].cmd, caplen);
2823 txcmd = (void *)((u8 *)txcmd->data + caplen);
2824 }
2825
2826 ptr = iwl_queue_dec_wrap(ptr);
2827 }
2828 spin_unlock_bh(&cmdq->lock);
2829
2830 data->len = cpu_to_le32(len);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002831 len += sizeof(*data);
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002832 data = iwl_fw_error_next_data(data);
2833
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002834 len += iwl_trans_pcie_dump_csr(trans, &data);
Liad Kaufman06d51e02014-11-23 13:56:21 +02002835 len += iwl_trans_pcie_fh_regs_dump(trans, &data);
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002836 if (dump_rbs)
2837 len += iwl_trans_pcie_dump_rbs(trans, &data, num_rbs);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002838
Oren Givon36fb9012015-07-15 15:47:28 +03002839 len += iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002840
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002841 dump_data->len = len;
2842
2843 return dump_data;
Johannes Berg4d075002014-04-24 10:41:31 +02002844}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002845
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03002846#ifdef CONFIG_PM_SLEEP
2847static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
2848{
2849 if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3)
2850 return iwl_pci_fw_enter_d0i3(trans);
2851
2852 return 0;
2853}
2854
2855static void iwl_trans_pcie_resume(struct iwl_trans *trans)
2856{
2857 if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3)
2858 iwl_pci_fw_exit_d0i3(trans);
2859}
2860#endif /* CONFIG_PM_SLEEP */
2861
Sara Sharon623e7762016-09-28 15:52:21 +03002862#define IWL_TRANS_COMMON_OPS \
2863 .op_mode_leave = iwl_trans_pcie_op_mode_leave, \
2864 .write8 = iwl_trans_pcie_write8, \
2865 .write32 = iwl_trans_pcie_write32, \
2866 .read32 = iwl_trans_pcie_read32, \
2867 .read_prph = iwl_trans_pcie_read_prph, \
2868 .write_prph = iwl_trans_pcie_write_prph, \
2869 .read_mem = iwl_trans_pcie_read_mem, \
2870 .write_mem = iwl_trans_pcie_write_mem, \
2871 .configure = iwl_trans_pcie_configure, \
2872 .set_pmi = iwl_trans_pcie_set_pmi, \
2873 .grab_nic_access = iwl_trans_pcie_grab_nic_access, \
2874 .release_nic_access = iwl_trans_pcie_release_nic_access, \
2875 .set_bits_mask = iwl_trans_pcie_set_bits_mask, \
2876 .ref = iwl_trans_pcie_ref, \
2877 .unref = iwl_trans_pcie_unref, \
2878 .dump_data = iwl_trans_pcie_dump_data, \
2879 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty, \
2880 .d3_suspend = iwl_trans_pcie_d3_suspend, \
2881 .d3_resume = iwl_trans_pcie_d3_resume
2882
2883#ifdef CONFIG_PM_SLEEP
2884#define IWL_TRANS_PM_OPS \
2885 .suspend = iwl_trans_pcie_suspend, \
2886 .resume = iwl_trans_pcie_resume,
2887#else
2888#define IWL_TRANS_PM_OPS
2889#endif /* CONFIG_PM_SLEEP */
2890
Johannes Bergd1ff5252012-04-12 06:24:30 -07002891static const struct iwl_trans_ops trans_ops_pcie = {
Sara Sharon623e7762016-09-28 15:52:21 +03002892 IWL_TRANS_COMMON_OPS,
2893 IWL_TRANS_PM_OPS
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002894 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002895 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002896 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002897 .stop_device = iwl_trans_pcie_stop_device,
2898
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002899 .send_cmd = iwl_trans_pcie_send_hcmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002900
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002901 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002902 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002903
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03002904 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03002905 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002906
Liad Kaufman42db09c2016-05-02 14:01:14 +03002907 .txq_set_shared_mode = iwl_trans_pcie_txq_set_shared_mode,
2908
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02002909 .freeze_txq_timer = iwl_trans_pcie_freeze_txq_timer,
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +02002910 .block_txq_ptrs = iwl_trans_pcie_block_txq_ptrs,
Sara Sharon623e7762016-09-28 15:52:21 +03002911};
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002912
Sara Sharon623e7762016-09-28 15:52:21 +03002913static const struct iwl_trans_ops trans_ops_pcie_gen2 = {
2914 IWL_TRANS_COMMON_OPS,
2915 IWL_TRANS_PM_OPS
2916 .start_hw = iwl_trans_pcie_start_hw,
Sara Sharoneda50cd2016-09-28 17:16:53 +03002917 .fw_alive = iwl_trans_pcie_gen2_fw_alive,
2918 .start_fw = iwl_trans_pcie_gen2_start_fw,
Sara Sharon623e7762016-09-28 15:52:21 +03002919 .stop_device = iwl_trans_pcie_stop_device,
Johannes Berg4d075002014-04-24 10:41:31 +02002920
Sara Sharon623e7762016-09-28 15:52:21 +03002921 .send_cmd = iwl_trans_pcie_send_hcmd,
Eliad Peller7616f332014-11-20 17:33:43 +02002922
Sara Sharon623e7762016-09-28 15:52:21 +03002923 .tx = iwl_trans_pcie_tx,
2924 .reclaim = iwl_trans_pcie_reclaim,
2925
2926 .txq_disable = iwl_trans_pcie_txq_disable,
2927 .txq_enable = iwl_trans_pcie_txq_enable,
2928
2929 .txq_set_shared_mode = iwl_trans_pcie_txq_set_shared_mode,
2930
2931 .freeze_txq_timer = iwl_trans_pcie_freeze_txq_timer,
2932 .block_txq_ptrs = iwl_trans_pcie_block_txq_ptrs,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002933};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002934
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07002935struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002936 const struct pci_device_id *ent,
2937 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002938{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002939 struct iwl_trans_pcie *trans_pcie;
2940 struct iwl_trans *trans;
Sara Sharon96a64972015-12-23 15:10:03 +02002941 int ret, addr_size;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002942
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03002943 ret = pcim_enable_device(pdev);
2944 if (ret)
2945 return ERR_PTR(ret);
2946
Sara Sharon623e7762016-09-28 15:52:21 +03002947 if (cfg->gen2)
2948 trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie),
2949 &pdev->dev, cfg, &trans_ops_pcie_gen2);
2950 else
2951 trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie),
2952 &pdev->dev, cfg, &trans_ops_pcie);
Johannes Berg7b501d12015-05-22 11:28:58 +02002953 if (!trans)
2954 return ERR_PTR(-ENOMEM);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002955
2956 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2957
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002958 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002959 spin_lock_init(&trans_pcie->irq_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002960 spin_lock_init(&trans_pcie->reg_lock);
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03002961 mutex_init(&trans_pcie->mutex);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002962 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002963 trans_pcie->tso_hdr_page = alloc_percpu(struct iwl_tso_hdr_page);
2964 if (!trans_pcie->tso_hdr_page) {
2965 ret = -ENOMEM;
2966 goto out_no_pci;
2967 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002968
Johannes Bergd819c6c2013-09-30 11:02:46 +02002969
Emmanuel Grumbachf2532b02013-07-02 15:47:29 +03002970 if (!cfg->base_params->pcie_l1_allowed) {
2971 /*
2972 * W/A - seems to solve weird behavior. We need to remove this
2973 * if we don't want to stay in L1 all the time. This wastes a
2974 * lot of power.
2975 */
2976 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
2977 PCIE_LINK_STATE_L1 |
2978 PCIE_LINK_STATE_CLKPM);
2979 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002980
Sara Sharon6983ba62016-06-26 13:17:56 +03002981 if (cfg->use_tfh) {
Sara Sharon2c6262b2016-12-07 12:22:11 +02002982 addr_size = 64;
Sara Sharon3cd19802016-06-23 16:31:40 +03002983 trans_pcie->max_tbs = IWL_TFH_NUM_TBS;
Sara Sharon8352e622016-08-04 10:56:53 +03002984 trans_pcie->tfd_size = sizeof(struct iwl_tfh_tfd);
Sara Sharon6983ba62016-06-26 13:17:56 +03002985 } else {
Sara Sharon2c6262b2016-12-07 12:22:11 +02002986 addr_size = 36;
Sara Sharon3cd19802016-06-23 16:31:40 +03002987 trans_pcie->max_tbs = IWL_NUM_OF_TBS;
Sara Sharon6983ba62016-06-26 13:17:56 +03002988 trans_pcie->tfd_size = sizeof(struct iwl_tfd);
2989 }
Sara Sharon3cd19802016-06-23 16:31:40 +03002990 trans->max_skb_frags = IWL_PCIE_MAX_FRAGS(trans_pcie);
2991
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002992 pci_set_master(pdev);
2993
Sara Sharon96a64972015-12-23 15:10:03 +02002994 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(addr_size));
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002995 if (!ret)
Sara Sharon96a64972015-12-23 15:10:03 +02002996 ret = pci_set_consistent_dma_mask(pdev,
2997 DMA_BIT_MASK(addr_size));
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002998 if (ret) {
2999 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
3000 if (!ret)
3001 ret = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02003002 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08003003 /* both attempts failed: */
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03003004 if (ret) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07003005 dev_err(&pdev->dev, "No suitable DMA available\n");
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003006 goto out_no_pci;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08003007 }
3008 }
3009
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003010 ret = pcim_iomap_regions_request_all(pdev, BIT(0), DRV_NAME);
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03003011 if (ret) {
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003012 dev_err(&pdev->dev, "pcim_iomap_regions_request_all failed\n");
3013 goto out_no_pci;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08003014 }
3015
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003016 trans_pcie->hw_base = pcim_iomap_table(pdev)[0];
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08003017 if (!trans_pcie->hw_base) {
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003018 dev_err(&pdev->dev, "pcim_iomap_table failed\n");
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03003019 ret = -ENODEV;
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003020 goto out_no_pci;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08003021 }
3022
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08003023 /* We disable the RETRY_TIMEOUT register (0x41) to keep
3024 * PCI Tx retries from interfering with C3 CPU state */
3025 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
3026
Emmanuel Grumbach83f7a852014-04-13 16:03:11 +03003027 trans->dev = &pdev->dev;
3028 trans_pcie->pci_dev = pdev;
3029 iwl_disable_interrupts(trans);
3030
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02003031 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Liad Kaufmanb513ee72014-06-01 17:21:33 +03003032 /*
3033 * In the 8000 HW family the format of the 4 bytes of CSR_HW_REV have
3034 * changed, and now the revision step also includes bit 0-1 (no more
3035 * "dash" value). To keep hw_rev backwards compatible - we'll store it
3036 * in the old format.
3037 */
Eran Harary7a42baa2015-02-25 14:24:51 +02003038 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) {
3039 unsigned long flags;
Eran Harary7a42baa2015-02-25 14:24:51 +02003040
Liad Kaufmanb513ee72014-06-01 17:21:33 +03003041 trans->hw_rev = (trans->hw_rev & 0xfff0) |
Liad Kaufman1fc0e222014-09-17 13:28:50 +03003042 (CSR_HW_REV_STEP(trans->hw_rev << 2) << 2);
Liad Kaufmanb513ee72014-06-01 17:21:33 +03003043
Emmanuel Grumbachf9e55542015-06-04 11:09:47 +03003044 ret = iwl_pcie_prepare_card_hw(trans);
3045 if (ret) {
3046 IWL_WARN(trans, "Exit HW not ready\n");
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003047 goto out_no_pci;
Emmanuel Grumbachf9e55542015-06-04 11:09:47 +03003048 }
3049
Eran Harary7a42baa2015-02-25 14:24:51 +02003050 /*
3051 * in-order to recognize C step driver should read chip version
3052 * id located at the AUX bus MISC address space.
3053 */
3054 iwl_set_bit(trans, CSR_GP_CNTRL,
3055 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
3056 udelay(2);
3057
3058 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
3059 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
3060 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
3061 25000);
3062 if (ret < 0) {
3063 IWL_DEBUG_INFO(trans, "Failed to wake up the nic\n");
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003064 goto out_no_pci;
Eran Harary7a42baa2015-02-25 14:24:51 +02003065 }
3066
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02003067 if (iwl_trans_grab_nic_access(trans, &flags)) {
Eran Harary7a42baa2015-02-25 14:24:51 +02003068 u32 hw_step;
3069
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03003070 hw_step = iwl_read_prph_no_grab(trans, WFPM_CTRL_REG);
Eran Harary7a42baa2015-02-25 14:24:51 +02003071 hw_step |= ENABLE_WFPM;
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03003072 iwl_write_prph_no_grab(trans, WFPM_CTRL_REG, hw_step);
3073 hw_step = iwl_read_prph_no_grab(trans, AUX_MISC_REG);
Eran Harary7a42baa2015-02-25 14:24:51 +02003074 hw_step = (hw_step >> HW_STEP_LOCATION_BITS) & 0xF;
3075 if (hw_step == 0x3)
3076 trans->hw_rev = (trans->hw_rev & 0xFFFFFFF3) |
3077 (SILICON_C_STEP << 2);
3078 iwl_trans_release_nic_access(trans, &flags);
3079 }
3080 }
3081
Haim Dreyfuss1afb0ae2016-04-03 19:55:59 +03003082 trans->hw_rf_id = iwl_read32(trans, CSR_HW_RF_ID);
3083
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02003084 iwl_pcie_set_interrupt_capa(pdev, trans);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02003085 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02003086 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
3087 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08003088
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08003089 /* Initialize the wait queue for commands */
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02003090 init_waitqueue_head(&trans_pcie->wait_command_queue);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08003091
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03003092 init_waitqueue_head(&trans_pcie->d0i3_waitq);
3093
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02003094 if (trans_pcie->msix_enabled) {
3095 if (iwl_pcie_init_msix_handler(pdev, trans_pcie))
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003096 goto out_no_pci;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02003097 } else {
3098 ret = iwl_pcie_alloc_ict(trans);
3099 if (ret)
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003100 goto out_no_pci;
Johannes Berga8b691e2012-12-27 23:08:06 +01003101
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003102 ret = devm_request_threaded_irq(&pdev->dev, pdev->irq,
3103 iwl_pcie_isr,
3104 iwl_pcie_irq_handler,
3105 IRQF_SHARED, DRV_NAME, trans);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02003106 if (ret) {
3107 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
3108 goto out_free_ict;
3109 }
3110 trans_pcie->inta_mask = CSR_INI_SET_MASK;
3111 }
Emmanuel Grumbach83f7a852014-04-13 16:03:11 +03003112
Luca Coelhob3ff1272016-01-06 18:40:38 -02003113#ifdef CONFIG_IWLWIFI_PCIE_RTPM
3114 trans->runtime_pm_mode = IWL_PLAT_PM_MODE_D0I3;
3115#else
3116 trans->runtime_pm_mode = IWL_PLAT_PM_MODE_DISABLED;
3117#endif /* CONFIG_IWLWIFI_PCIE_RTPM */
3118
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08003119 return trans;
3120
Johannes Berga8b691e2012-12-27 23:08:06 +01003121out_free_ict:
3122 iwl_pcie_free_ict(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08003123out_no_pci:
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03003124 free_percpu(trans_pcie->tso_hdr_page);
Johannes Berg7b501d12015-05-22 11:28:58 +02003125 iwl_trans_free(trans);
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03003126 return ERR_PTR(ret);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08003127}