blob: b796952da644ca0a32ad4bf1cf5851b984fdcf88 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Liad Kaufman553452e2015-04-16 17:21:12 +03008 * Copyright(c) 2007 - 2015 Intel Corporation. All rights reserved.
9 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Emmanuel Grumbach62d74762016-01-05 15:25:43 +020010 * Copyright(c) 2016 Intel Deutschland GmbH
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of version 2 of the GNU General Public License as
14 * published by the Free Software Foundation.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
24 * USA
25 *
26 * The full GNU General Public License is included in this distribution
Emmanuel Grumbach410dc5a2013-02-18 09:22:28 +020027 * in the file called COPYING.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030028 *
29 * Contact Information:
Emmanuel Grumbachcb2f8272015-11-17 15:39:56 +020030 * Intel Linux Wireless <linuxwifi@intel.com>
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030031 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
32 *
33 * BSD LICENSE
34 *
Liad Kaufman553452e2015-04-16 17:21:12 +030035 * Copyright(c) 2005 - 2015 Intel Corporation. All rights reserved.
36 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Emmanuel Grumbach62d74762016-01-05 15:25:43 +020037 * Copyright(c) 2016 Intel Deutschland GmbH
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030038 * All rights reserved.
39 *
40 * Redistribution and use in source and binary forms, with or without
41 * modification, are permitted provided that the following conditions
42 * are met:
43 *
44 * * Redistributions of source code must retain the above copyright
45 * notice, this list of conditions and the following disclaimer.
46 * * Redistributions in binary form must reproduce the above copyright
47 * notice, this list of conditions and the following disclaimer in
48 * the documentation and/or other materials provided with the
49 * distribution.
50 * * Neither the name Intel Corporation nor the names of its
51 * contributors may be used to endorse or promote products derived
52 * from this software without specific prior written permission.
53 *
54 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
55 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
56 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
57 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
58 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
59 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
60 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
61 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
62 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
63 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
64 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65 *
66 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080067#include <linux/pci.h>
68#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070069#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070070#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020071#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070072#include <linux/bitops.h>
73#include <linux/gfp.h>
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +030074#include <linux/vmalloc.h>
Luca Coelhob3ff1272016-01-06 18:40:38 -020075#include <linux/pm_runtime.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070076
Johannes Berg82575102012-04-03 16:44:37 -070077#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030078#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070079#include "iwl-csr.h"
80#include "iwl-prph.h"
Emmanuel Grumbachcb6bb122015-01-25 10:36:31 +020081#include "iwl-scd.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070082#include "iwl-agn-hw.h"
Johannes Berg4d075002014-04-24 10:41:31 +020083#include "iwl-fw-error-dump.h"
Johannes Berg6468a012012-05-16 19:13:54 +020084#include "internal.h"
Liad Kaufman06d51e02014-11-23 13:56:21 +020085#include "iwl-fh.h"
Johannes Berg0439bb62012-03-05 11:24:45 -080086
Arik Nemtsovfe457732014-11-17 15:46:37 +020087/* extended range in FW SRAM */
88#define IWL_FW_MEM_EXTENDED_START 0x40000
89#define IWL_FW_MEM_EXTENDED_END 0x57FFF
90
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +030091static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans)
92{
93 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
94
95 if (!trans_pcie->fw_mon_page)
96 return;
97
98 dma_unmap_page(trans->dev, trans_pcie->fw_mon_phys,
99 trans_pcie->fw_mon_size, DMA_FROM_DEVICE);
100 __free_pages(trans_pcie->fw_mon_page,
101 get_order(trans_pcie->fw_mon_size));
102 trans_pcie->fw_mon_page = NULL;
103 trans_pcie->fw_mon_phys = 0;
104 trans_pcie->fw_mon_size = 0;
105}
106
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300107static void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans, u8 max_power)
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300108{
109 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Liad Kaufman553452e2015-04-16 17:21:12 +0300110 struct page *page = NULL;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300111 dma_addr_t phys;
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300112 u32 size = 0;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300113 u8 power;
114
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300115 if (!max_power) {
116 /* default max_power is maximum */
117 max_power = 26;
118 } else {
119 max_power += 11;
120 }
121
122 if (WARN(max_power > 26,
123 "External buffer size for monitor is too big %d, check the FW TLV\n",
124 max_power))
125 return;
126
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300127 if (trans_pcie->fw_mon_page) {
128 dma_sync_single_for_device(trans->dev, trans_pcie->fw_mon_phys,
129 trans_pcie->fw_mon_size,
130 DMA_FROM_DEVICE);
131 return;
132 }
133
134 phys = 0;
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300135 for (power = max_power; power >= 11; power--) {
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300136 int order;
137
138 size = BIT(power);
139 order = get_order(size);
140 page = alloc_pages(__GFP_COMP | __GFP_NOWARN | __GFP_ZERO,
141 order);
142 if (!page)
143 continue;
144
145 phys = dma_map_page(trans->dev, page, 0, PAGE_SIZE << order,
146 DMA_FROM_DEVICE);
147 if (dma_mapping_error(trans->dev, phys)) {
148 __free_pages(page, order);
Liad Kaufman553452e2015-04-16 17:21:12 +0300149 page = NULL;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300150 continue;
151 }
152 IWL_INFO(trans,
153 "Allocated 0x%08x bytes (order %d) for firmware monitor.\n",
154 size, order);
155 break;
156 }
157
Emmanuel Grumbach40a76902014-09-18 15:44:04 +0300158 if (WARN_ON_ONCE(!page))
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300159 return;
160
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300161 if (power != max_power)
162 IWL_ERR(trans,
163 "Sorry - debug buffer is only %luK while you requested %luK\n",
164 (unsigned long)BIT(power - 10),
165 (unsigned long)BIT(max_power - 10));
166
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300167 trans_pcie->fw_mon_page = page;
168 trans_pcie->fw_mon_phys = phys;
169 trans_pcie->fw_mon_size = size;
170}
171
Alexander Bondara812cba2014-02-18 16:45:00 +0100172static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
173{
174 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
175 ((reg & 0x0000ffff) | (2 << 28)));
176 return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
177}
178
179static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
180{
181 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
182 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
183 ((reg & 0x0000ffff) | (3 << 28)));
184}
185
Johannes Bergddaf5a52013-01-08 11:25:44 +0100186static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300187{
Dreyfuss, Haim66337b72015-06-04 11:45:33 +0300188 if (trans->cfg->apmg_not_supported)
Avri Altman95411d02015-05-11 11:04:34 +0300189 return;
190
Johannes Bergddaf5a52013-01-08 11:25:44 +0100191 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
192 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
193 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
194 ~APMG_PS_CTRL_MSK_PWR_SRC);
195 else
196 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
197 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
198 ~APMG_PS_CTRL_MSK_PWR_SRC);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300199}
200
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200201/* PCI registers */
202#define PCI_CFG_RETRY_TIMEOUT 0x041
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200203
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200204static void iwl_pcie_apm_config(struct iwl_trans *trans)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200205{
Johannes Berg20d3b642012-05-16 22:54:29 +0200206 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200207 u16 lctl;
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300208 u16 cap;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200209
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200210 /*
211 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
212 * Check if BIOS (or OS) enabled L1-ASPM on this device.
213 * If so (likely), disable L0S, so device moves directly L0->L1;
214 * costs negligible amount of power savings.
215 * If not (unlikely), enable L0S, so there is at least some
216 * power savings, even without L1.
217 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200218 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300219 if (lctl & PCI_EXP_LNKCTL_ASPM_L1)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200220 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300221 else
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200222 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700223 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300224
225 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_DEVCTL2, &cap);
226 trans->ltr_enabled = cap & PCI_EXP_DEVCTL2_LTR_EN;
227 dev_info(trans->dev, "L1 %sabled - LTR %sabled\n",
228 (lctl & PCI_EXP_LNKCTL_ASPM_L1) ? "En" : "Dis",
229 trans->ltr_enabled ? "En" : "Dis");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200230}
231
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200232/*
233 * Start up NIC's basic functionality after it has been reset
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200234 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200235 * NOTE: This does not load uCode nor start the embedded processor
236 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200237static int iwl_pcie_apm_init(struct iwl_trans *trans)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200238{
239 int ret = 0;
240 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
241
242 /*
243 * Use "set_bit" below rather than "write", to preserve any hardware
244 * bits already set by default after reset.
245 */
246
247 /* Disable L0S exit timer (platform NMI Work/Around) */
Eran Hararye4a9f8c2013-12-22 08:06:34 +0200248 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
249 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
250 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200251
252 /*
253 * Disable L0s without affecting L1;
254 * don't wait for ICH L0s (ICH bug W/A)
255 */
256 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200257 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200258
259 /* Set FH wait threshold to maximum (HW error during stress W/A) */
260 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
261
262 /*
263 * Enable HAP INTA (interrupt from management bus) to
264 * wake device's PCI Express link L1a -> L0s
265 */
266 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200267 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200268
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200269 iwl_pcie_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200270
271 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700272 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200273 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700274 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200275
276 /*
277 * Set "initialization complete" bit to move adapter from
278 * D0U* --> D0A* (powered-up active) state.
279 */
280 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
281
282 /*
283 * Wait for clock stabilization; once stabilized, access to
284 * device-internal resources is supported, e.g. iwl_write_prph()
285 * and accesses to uCode SRAM.
286 */
287 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200288 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
289 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200290 if (ret < 0) {
291 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
292 goto out;
293 }
294
Emmanuel Grumbach2d93aee2013-12-24 14:15:41 +0200295 if (trans->cfg->host_interrupt_operation_mode) {
296 /*
297 * This is a bit of an abuse - This is needed for 7260 / 3160
298 * only check host_interrupt_operation_mode even if this is
299 * not related to host_interrupt_operation_mode.
300 *
301 * Enable the oscillator to count wake up time for L1 exit. This
302 * consumes slightly more power (100uA) - but allows to be sure
303 * that we wake up from L1 on time.
304 *
305 * This looks weird: read twice the same register, discard the
306 * value, set a bit, and yet again, read that same register
307 * just to discard the value. But that's the way the hardware
308 * seems to like it.
309 */
310 iwl_read_prph(trans, OSC_CLK);
311 iwl_read_prph(trans, OSC_CLK);
312 iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
313 iwl_read_prph(trans, OSC_CLK);
314 iwl_read_prph(trans, OSC_CLK);
315 }
316
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200317 /*
318 * Enable DMA clock and wait for it to stabilize.
319 *
Eran Harary3073d8c2013-12-29 14:09:59 +0200320 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
321 * bits do not disable clocks. This preserves any hardware
322 * bits already set by default in "CLK_CTRL_REG" after reset.
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200323 */
Avri Altman95411d02015-05-11 11:04:34 +0300324 if (!trans->cfg->apmg_not_supported) {
Eran Harary3073d8c2013-12-29 14:09:59 +0200325 iwl_write_prph(trans, APMG_CLK_EN_REG,
326 APMG_CLK_VAL_DMA_CLK_RQT);
327 udelay(20);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200328
Eran Harary3073d8c2013-12-29 14:09:59 +0200329 /* Disable L1-Active */
330 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
331 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200332
Eran Harary3073d8c2013-12-29 14:09:59 +0200333 /* Clear the interrupt in APMG if the NIC is in RFKILL */
334 iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
335 APMG_RTC_INT_STT_RFKILL);
336 }
Emmanuel Grumbach889b1692013-07-25 13:14:34 +0300337
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200338 set_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200339
340out:
341 return ret;
342}
343
Alexander Bondara812cba2014-02-18 16:45:00 +0100344/*
345 * Enable LP XTAL to avoid HW bug where device may consume much power if
346 * FW is not loaded after device reset. LP XTAL is disabled by default
347 * after device HW reset. Do it only if XTAL is fed by internal source.
348 * Configure device's "persistence" mode to avoid resetting XTAL again when
349 * SHRD_HW_RST occurs in S3.
350 */
351static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
352{
353 int ret;
354 u32 apmg_gp1_reg;
355 u32 apmg_xtal_cfg_reg;
356 u32 dl_cfg_reg;
357
358 /* Force XTAL ON */
359 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
360 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
361
362 /* Reset entire device - do controller reset (results in SHRD_HW_RST) */
363 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
364
365 udelay(10);
366
367 /*
368 * Set "initialization complete" bit to move adapter from
369 * D0U* --> D0A* (powered-up active) state.
370 */
371 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
372
373 /*
374 * Wait for clock stabilization; once stabilized, access to
375 * device-internal resources is possible.
376 */
377 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
378 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
379 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
380 25000);
381 if (WARN_ON(ret < 0)) {
382 IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n");
383 /* Release XTAL ON request */
384 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
385 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
386 return;
387 }
388
389 /*
390 * Clear "disable persistence" to avoid LP XTAL resetting when
391 * SHRD_HW_RST is applied in S3.
392 */
393 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
394 APMG_PCIDEV_STT_VAL_PERSIST_DIS);
395
396 /*
397 * Force APMG XTAL to be active to prevent its disabling by HW
398 * caused by APMG idle state.
399 */
400 apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
401 SHR_APMG_XTAL_CFG_REG);
402 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
403 apmg_xtal_cfg_reg |
404 SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
405
406 /*
407 * Reset entire device again - do controller reset (results in
408 * SHRD_HW_RST). Turn MAC off before proceeding.
409 */
410 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
411
412 udelay(10);
413
414 /* Enable LP XTAL by indirect access through CSR */
415 apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
416 iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
417 SHR_APMG_GP1_WF_XTAL_LP_EN |
418 SHR_APMG_GP1_CHICKEN_BIT_SELECT);
419
420 /* Clear delay line clock power up */
421 dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
422 iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
423 ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);
424
425 /*
426 * Enable persistence mode to avoid LP XTAL resetting when
427 * SHRD_HW_RST is applied in S3.
428 */
429 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
430 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
431
432 /*
433 * Clear "initialization complete" bit to move adapter from
434 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
435 */
436 iwl_clear_bit(trans, CSR_GP_CNTRL,
437 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
438
439 /* Activates XTAL resources monitor */
440 __iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
441 CSR_MONITOR_XTAL_RESOURCES);
442
443 /* Release XTAL ON request */
444 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
445 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
446 udelay(10);
447
448 /* Release APMG XTAL */
449 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
450 apmg_xtal_cfg_reg &
451 ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
452}
453
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200454static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200455{
456 int ret = 0;
457
458 /* stop device's busmaster DMA activity */
459 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
460
461 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200462 CSR_RESET_REG_FLAG_MASTER_DISABLED,
463 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +0300464 if (ret < 0)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200465 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
466
467 IWL_DEBUG_INFO(trans, "stop master\n");
468
469 return ret;
470}
471
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200472static void iwl_pcie_apm_stop(struct iwl_trans *trans, bool op_mode_leave)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200473{
474 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
475
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200476 if (op_mode_leave) {
477 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
478 iwl_pcie_apm_init(trans);
479
480 /* inform ME that we are leaving */
481 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_7000)
482 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
483 APMG_PCIDEV_STT_VAL_WAKE_ME);
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300484 else if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) {
485 iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
486 CSR_RESET_LINK_PWR_MGMT_DISABLED);
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200487 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
488 CSR_HW_IF_CONFIG_REG_PREPARE |
489 CSR_HW_IF_CONFIG_REG_ENABLE_PME);
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300490 mdelay(1);
491 iwl_clear_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
492 CSR_RESET_LINK_PWR_MGMT_DISABLED);
493 }
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200494 mdelay(5);
495 }
496
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200497 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200498
499 /* Stop device's DMA activity */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200500 iwl_pcie_apm_stop_master(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200501
Alexander Bondara812cba2014-02-18 16:45:00 +0100502 if (trans->cfg->lp_xtal_workaround) {
503 iwl_pcie_apm_lp_xtal_enable(trans);
504 return;
505 }
506
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200507 /* Reset the entire device */
508 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
509
510 udelay(10);
511
512 /*
513 * Clear "initialization complete" bit to move adapter from
514 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
515 */
516 iwl_clear_bit(trans, CSR_GP_CNTRL,
517 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
518}
519
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200520static int iwl_pcie_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300521{
Johannes Berg7b114882012-02-05 13:55:11 -0800522 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300523
524 /* nic_init */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200525 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200526 iwl_pcie_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300527
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200528 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300529
Avri Altman95411d02015-05-11 11:04:34 +0300530 iwl_pcie_set_pwr(trans, false);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300531
Johannes Bergecdb9752012-03-06 13:31:03 -0800532 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300533
534 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200535 iwl_pcie_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300536
537 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200538 if (iwl_pcie_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300539 return -ENOMEM;
540
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700541 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300542 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200543 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200544 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300545 }
546
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300547 return 0;
548}
549
550#define HW_READY_TIMEOUT (50)
551
552/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200553static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300554{
555 int ret;
556
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200557 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200558 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300559
560 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200561 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200562 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
563 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
564 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300565
Emmanuel Grumbach6a08f512014-11-04 20:16:00 +0200566 if (ret >= 0)
567 iwl_set_bit(trans, CSR_MBOX_SET_REG, CSR_MBOX_SET_REG_OS_ALIVE);
568
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700569 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300570 return ret;
571}
572
573/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200574static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300575{
576 int ret;
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300577 int t = 0;
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300578 int iter;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300579
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700580 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300581
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200582 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200583 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300584 if (ret >= 0)
585 return 0;
586
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300587 iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
588 CSR_RESET_LINK_PWR_MGMT_DISABLED);
589 msleep(1);
590
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300591 for (iter = 0; iter < 10; iter++) {
592 /* If HW is not ready, prepare the conditions to check again */
593 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
594 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300595
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300596 do {
597 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbach03a19cb2015-10-21 19:55:32 +0300598 if (ret >= 0)
599 return 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300600
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300601 usleep_range(200, 1000);
602 t += 200;
603 } while (t < 150000);
604 msleep(25);
605 }
606
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +0300607 IWL_ERR(trans, "Couldn't prepare the card\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300608
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300609 return ret;
610}
611
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200612/*
613 * ucode
614 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200615static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
Johannes Berg83f84d72012-09-10 11:50:18 +0200616 dma_addr_t phy_addr, u32 byte_cnt)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200617{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800618 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200619 int ret;
620
Johannes Berg13df1aa2012-03-06 13:31:00 -0800621 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200622
623 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200624 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
625 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200626
627 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200628 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
629 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200630
631 iwl_write_direct32(trans,
Johannes Berg83f84d72012-09-10 11:50:18 +0200632 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
633 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200634
635 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200636 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
637 (iwl_get_dma_hi_addr(phy_addr)
638 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200639
640 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200641 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
642 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
643 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
644 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200645
646 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200647 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
648 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
649 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
650 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200651
Johannes Berg13df1aa2012-03-06 13:31:00 -0800652 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
653 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200654 if (!ret) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200655 IWL_ERR(trans, "Failed to load firmware chunk!\n");
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200656 return -ETIMEDOUT;
657 }
658
659 return 0;
660}
661
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200662static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
Johannes Berg83f84d72012-09-10 11:50:18 +0200663 const struct fw_desc *section)
664{
665 u8 *v_addr;
666 dma_addr_t p_addr;
Liad Kaufmanbaa21e82014-12-02 14:28:45 +0200667 u32 offset, chunk_sz = min_t(u32, FH_MEM_TB_MAX_LENGTH, section->len);
Johannes Berg83f84d72012-09-10 11:50:18 +0200668 int ret = 0;
669
670 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
671 section_num);
672
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300673 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
674 GFP_KERNEL | __GFP_NOWARN);
675 if (!v_addr) {
676 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
677 chunk_sz = PAGE_SIZE;
678 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
679 &p_addr, GFP_KERNEL);
680 if (!v_addr)
681 return -ENOMEM;
682 }
Johannes Berg83f84d72012-09-10 11:50:18 +0200683
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300684 for (offset = 0; offset < section->len; offset += chunk_sz) {
Arik Nemtsovfe457732014-11-17 15:46:37 +0200685 u32 copy_size, dst_addr;
686 bool extended_addr = false;
Johannes Berg83f84d72012-09-10 11:50:18 +0200687
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300688 copy_size = min_t(u32, chunk_sz, section->len - offset);
Arik Nemtsovfe457732014-11-17 15:46:37 +0200689 dst_addr = section->offset + offset;
690
691 if (dst_addr >= IWL_FW_MEM_EXTENDED_START &&
692 dst_addr <= IWL_FW_MEM_EXTENDED_END)
693 extended_addr = true;
694
695 if (extended_addr)
696 iwl_set_bits_prph(trans, LMPM_CHICK,
697 LMPM_CHICK_EXTENDED_ADDR_SPACE);
Johannes Berg83f84d72012-09-10 11:50:18 +0200698
699 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
Arik Nemtsovfe457732014-11-17 15:46:37 +0200700 ret = iwl_pcie_load_firmware_chunk(trans, dst_addr, p_addr,
701 copy_size);
702
703 if (extended_addr)
704 iwl_clear_bits_prph(trans, LMPM_CHICK,
705 LMPM_CHICK_EXTENDED_ADDR_SPACE);
706
Johannes Berg83f84d72012-09-10 11:50:18 +0200707 if (ret) {
708 IWL_ERR(trans,
709 "Could not load the [%d] uCode section\n",
710 section_num);
711 break;
712 }
713 }
714
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300715 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
Johannes Berg83f84d72012-09-10 11:50:18 +0200716 return ret;
717}
718
Eran Harary16bc1192015-03-03 13:53:28 +0200719/*
720 * Driver Takes the ownership on secure machine before FW load
721 * and prevent race with the BT load.
722 * W/A for ROM bug. (should be remove in the next Si step)
723 */
724static int iwl_pcie_rsa_race_bug_wa(struct iwl_trans *trans)
725{
726 u32 val, loop = 1000;
727
Eran Harary1e167072015-03-19 13:01:07 +0200728 /*
729 * Check the RSA semaphore is accessible.
730 * If the HW isn't locked and the rsa semaphore isn't accessible,
731 * we are in trouble.
732 */
Eran Harary16bc1192015-03-03 13:53:28 +0200733 val = iwl_read_prph(trans, PREG_AUX_BUS_WPROT_0);
734 if (val & (BIT(1) | BIT(17))) {
Eran Harary1e167072015-03-19 13:01:07 +0200735 IWL_INFO(trans,
736 "can't access the RSA semaphore it is write protected\n");
Eran Harary16bc1192015-03-03 13:53:28 +0200737 return 0;
738 }
739
740 /* take ownership on the AUX IF */
741 iwl_write_prph(trans, WFPM_CTRL_REG, WFPM_AUX_CTL_AUX_IF_MAC_OWNER_MSK);
742 iwl_write_prph(trans, AUX_MISC_MASTER1_EN, AUX_MISC_MASTER1_EN_SBE_MSK);
743
744 do {
745 iwl_write_prph(trans, AUX_MISC_MASTER1_SMPHR_STATUS, 0x1);
746 val = iwl_read_prph(trans, AUX_MISC_MASTER1_SMPHR_STATUS);
747 if (val == 0x1) {
748 iwl_write_prph(trans, RSA_ENABLE, 0);
749 return 0;
750 }
751
752 udelay(10);
753 loop--;
754 } while (loop > 0);
755
756 IWL_ERR(trans, "Failed to take ownership on secure machine\n");
757 return -EIO;
758}
759
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200760static int iwl_pcie_load_cpu_sections_8000(struct iwl_trans *trans,
761 const struct fw_img *image,
762 int cpu,
763 int *first_ucode_section)
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300764{
765 int shift_param;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200766 int i, ret = 0, sec_num = 0x1;
767 u32 val, last_read_idx = 0;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300768
769 if (cpu == 1) {
770 shift_param = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200771 *first_ucode_section = 0;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300772 } else {
773 shift_param = 16;
Eran Harary034846c2014-01-29 08:10:17 +0200774 (*first_ucode_section)++;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300775 }
776
Eran Harary034846c2014-01-29 08:10:17 +0200777 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
778 last_read_idx = i;
779
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300780 /*
781 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
782 * CPU1 to CPU2.
783 * PAGING_SEPARATOR_SECTION delimiter - separate between
784 * CPU2 non paged to CPU2 paging sec.
785 */
Eran Harary034846c2014-01-29 08:10:17 +0200786 if (!image->sec[i].data ||
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300787 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
788 image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
Eran Harary034846c2014-01-29 08:10:17 +0200789 IWL_DEBUG_FW(trans,
790 "Break since Data not valid or Empty section, sec = %d\n",
791 i);
Eran Harary189fa2f2014-01-23 16:26:32 +0200792 break;
Eran Harary034846c2014-01-29 08:10:17 +0200793 }
794
Eran Harary189fa2f2014-01-23 16:26:32 +0200795 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
796 if (ret)
797 return ret;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200798
799 /* Notify the ucode of the loaded section number and status */
800 val = iwl_read_direct32(trans, FH_UCODE_LOAD_STATUS);
801 val = val | (sec_num << shift_param);
802 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, val);
803 sec_num = (sec_num << 1) | 0x1;
Eran Harary189fa2f2014-01-23 16:26:32 +0200804 }
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300805
Eran Harary034846c2014-01-29 08:10:17 +0200806 *first_ucode_section = last_read_idx;
807
Eran Hararyafb88912015-01-20 15:37:34 +0200808 if (cpu == 1)
809 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, 0xFFFF);
810 else
811 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, 0xFFFFFFFF);
812
Eran Harary189fa2f2014-01-23 16:26:32 +0200813 return 0;
814}
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300815
Eran Harary189fa2f2014-01-23 16:26:32 +0200816static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
817 const struct fw_img *image,
Eran Harary034846c2014-01-29 08:10:17 +0200818 int cpu,
819 int *first_ucode_section)
Eran Harary189fa2f2014-01-23 16:26:32 +0200820{
821 int shift_param;
Eran Harary189fa2f2014-01-23 16:26:32 +0200822 int i, ret = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200823 u32 last_read_idx = 0;
Eran Harary189fa2f2014-01-23 16:26:32 +0200824
825 if (cpu == 1) {
826 shift_param = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200827 *first_ucode_section = 0;
Eran Harary189fa2f2014-01-23 16:26:32 +0200828 } else {
829 shift_param = 16;
Eran Harary034846c2014-01-29 08:10:17 +0200830 (*first_ucode_section)++;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300831 }
832
Eran Harary034846c2014-01-29 08:10:17 +0200833 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
834 last_read_idx = i;
835
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300836 /*
837 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
838 * CPU1 to CPU2.
839 * PAGING_SEPARATOR_SECTION delimiter - separate between
840 * CPU2 non paged to CPU2 paging sec.
841 */
Eran Harary034846c2014-01-29 08:10:17 +0200842 if (!image->sec[i].data ||
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300843 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
844 image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
Eran Harary034846c2014-01-29 08:10:17 +0200845 IWL_DEBUG_FW(trans,
846 "Break since Data not valid or Empty section, sec = %d\n",
847 i);
Eran Harary189fa2f2014-01-23 16:26:32 +0200848 break;
Eran Harary034846c2014-01-29 08:10:17 +0200849 }
850
Eran Harary189fa2f2014-01-23 16:26:32 +0200851 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
852 if (ret)
853 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300854 }
855
Eran Harary189fa2f2014-01-23 16:26:32 +0200856 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
857 iwl_set_bits_prph(trans,
858 CSR_UCODE_LOAD_STATUS_ADDR,
859 (LMPM_CPU_UCODE_LOADING_COMPLETED |
860 LMPM_CPU_HDRS_LOADING_COMPLETED |
861 LMPM_CPU_UCODE_LOADING_STARTED) <<
862 shift_param);
863
Eran Harary034846c2014-01-29 08:10:17 +0200864 *first_ucode_section = last_read_idx;
865
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300866 return 0;
867}
868
Liad Kaufman09e350f2014-11-17 11:41:07 +0200869static void iwl_pcie_apply_destination(struct iwl_trans *trans)
870{
871 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
872 const struct iwl_fw_dbg_dest_tlv *dest = trans->dbg_dest_tlv;
873 int i;
874
875 if (dest->version)
876 IWL_ERR(trans,
877 "DBG DEST version is %d - expect issues\n",
878 dest->version);
879
880 IWL_INFO(trans, "Applying debug destination %s\n",
881 get_fw_dbg_mode_string(dest->monitor_mode));
882
883 if (dest->monitor_mode == EXTERNAL_MODE)
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300884 iwl_pcie_alloc_fw_monitor(trans, dest->size_power);
Liad Kaufman09e350f2014-11-17 11:41:07 +0200885 else
886 IWL_WARN(trans, "PCI should have external buffer debug\n");
887
888 for (i = 0; i < trans->dbg_dest_reg_num; i++) {
889 u32 addr = le32_to_cpu(dest->reg_ops[i].addr);
890 u32 val = le32_to_cpu(dest->reg_ops[i].val);
891
892 switch (dest->reg_ops[i].op) {
893 case CSR_ASSIGN:
894 iwl_write32(trans, addr, val);
895 break;
896 case CSR_SETBIT:
897 iwl_set_bit(trans, addr, BIT(val));
898 break;
899 case CSR_CLEARBIT:
900 iwl_clear_bit(trans, addr, BIT(val));
901 break;
902 case PRPH_ASSIGN:
903 iwl_write_prph(trans, addr, val);
904 break;
905 case PRPH_SETBIT:
906 iwl_set_bits_prph(trans, addr, BIT(val));
907 break;
908 case PRPH_CLEARBIT:
909 iwl_clear_bits_prph(trans, addr, BIT(val));
910 break;
Haim Dreyfuss869f3b12015-07-20 14:16:21 +0300911 case PRPH_BLOCKBIT:
912 if (iwl_read_prph(trans, addr) & BIT(val)) {
913 IWL_ERR(trans,
914 "BIT(%u) in address 0x%x is 1, stopping FW configuration\n",
915 val, addr);
916 goto monitor;
917 }
918 break;
Liad Kaufman09e350f2014-11-17 11:41:07 +0200919 default:
920 IWL_ERR(trans, "FW debug - unknown OP %d\n",
921 dest->reg_ops[i].op);
922 break;
923 }
924 }
925
Haim Dreyfuss869f3b12015-07-20 14:16:21 +0300926monitor:
Liad Kaufman09e350f2014-11-17 11:41:07 +0200927 if (dest->monitor_mode == EXTERNAL_MODE && trans_pcie->fw_mon_size) {
928 iwl_write_prph(trans, le32_to_cpu(dest->base_reg),
929 trans_pcie->fw_mon_phys >> dest->base_shift);
Emmanuel Grumbach62d74762016-01-05 15:25:43 +0200930 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
931 iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
932 (trans_pcie->fw_mon_phys +
933 trans_pcie->fw_mon_size - 256) >>
934 dest->end_shift);
935 else
936 iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
937 (trans_pcie->fw_mon_phys +
938 trans_pcie->fw_mon_size) >>
939 dest->end_shift);
Liad Kaufman09e350f2014-11-17 11:41:07 +0200940 }
941}
942
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200943static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
Johannes Berg0692fe42012-03-06 13:30:37 -0800944 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200945{
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300946 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Eran Harary189fa2f2014-01-23 16:26:32 +0200947 int ret = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200948 int first_ucode_section;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200949
Eran Hararydcab8ec2014-10-19 12:20:14 +0200950 IWL_DEBUG_FW(trans, "working with %s CPU\n",
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300951 image->is_dual_cpus ? "Dual" : "Single");
952
Eran Hararydcab8ec2014-10-19 12:20:14 +0200953 /* load to FW the binary non secured sections of CPU1 */
954 ret = iwl_pcie_load_cpu_sections(trans, image, 1, &first_ucode_section);
955 if (ret)
956 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300957
958 if (image->is_dual_cpus) {
Eran Harary189fa2f2014-01-23 16:26:32 +0200959 /* set CPU2 header address */
960 iwl_write_prph(trans,
961 LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
962 LMPM_SECURE_CPU2_HDR_MEM_SPACE);
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300963
Eran Harary189fa2f2014-01-23 16:26:32 +0200964 /* load to FW the binary sections of CPU2 */
Eran Hararydcab8ec2014-10-19 12:20:14 +0200965 ret = iwl_pcie_load_cpu_sections(trans, image, 2,
966 &first_ucode_section);
Eran Harary189fa2f2014-01-23 16:26:32 +0200967 if (ret)
968 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300969 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200970
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300971 /* supported for 7000 only for the moment */
972 if (iwlwifi_mod_params.fw_monitor &&
973 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) {
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300974 iwl_pcie_alloc_fw_monitor(trans, 0);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300975
976 if (trans_pcie->fw_mon_size) {
977 iwl_write_prph(trans, MON_BUFF_BASE_ADDR,
978 trans_pcie->fw_mon_phys >> 4);
979 iwl_write_prph(trans, MON_BUFF_END_ADDR,
980 (trans_pcie->fw_mon_phys +
981 trans_pcie->fw_mon_size) >> 4);
982 }
Liad Kaufman09e350f2014-11-17 11:41:07 +0200983 } else if (trans->dbg_dest_tlv) {
984 iwl_pcie_apply_destination(trans);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300985 }
986
Eran Hararye12ba842013-12-02 12:18:10 +0200987 /* release CPU reset */
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200988 iwl_write32(trans, CSR_RESET, 0);
Eran Hararye12ba842013-12-02 12:18:10 +0200989
Eran Hararydcab8ec2014-10-19 12:20:14 +0200990 return 0;
991}
Eran Harary189fa2f2014-01-23 16:26:32 +0200992
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200993static int iwl_pcie_load_given_ucode_8000(struct iwl_trans *trans,
994 const struct fw_img *image)
Eran Hararydcab8ec2014-10-19 12:20:14 +0200995{
996 int ret = 0;
997 int first_ucode_section;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200998
999 IWL_DEBUG_FW(trans, "working with %s CPU\n",
1000 image->is_dual_cpus ? "Dual" : "Single");
1001
Emmanuel Grumbacha2227ce2015-02-04 16:35:03 +02001002 if (trans->dbg_dest_tlv)
1003 iwl_pcie_apply_destination(trans);
1004
Eran Harary16bc1192015-03-03 13:53:28 +02001005 /* TODO: remove in the next Si step */
1006 ret = iwl_pcie_rsa_race_bug_wa(trans);
1007 if (ret)
1008 return ret;
1009
Eran Hararydcab8ec2014-10-19 12:20:14 +02001010 /* configure the ucode to be ready to get the secured image */
1011 /* release CPU reset */
1012 iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
1013
1014 /* load to FW the binary Secured sections of CPU1 */
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +02001015 ret = iwl_pcie_load_cpu_sections_8000(trans, image, 1,
1016 &first_ucode_section);
Eran Hararydcab8ec2014-10-19 12:20:14 +02001017 if (ret)
1018 return ret;
1019
1020 /* load to FW the binary sections of CPU2 */
Emmanuel Grumbach47dbab22015-04-28 21:32:47 +03001021 return iwl_pcie_load_cpu_sections_8000(trans, image, 2,
1022 &first_ucode_section);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001023}
1024
Johannes Berg0692fe42012-03-06 13:30:37 -08001025static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +02001026 const struct fw_img *fw, bool run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001027{
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001028 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -08001029 bool hw_rfkill;
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001030 int ret;
1031
1032 mutex_lock(&trans_pcie->mutex);
1033
1034 /* Someone called stop_device, don't try to start_fw */
1035 if (trans_pcie->is_down) {
1036 IWL_WARN(trans,
1037 "Can't start_fw since the HW hasn't been started\n");
1038 ret = EIO;
1039 goto out;
1040 }
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001041
Johannes Berg496bab32012-03-06 13:30:45 -08001042 /* This may fail if AMT took ownership of the device */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001043 if (iwl_pcie_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001044 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001045 ret = -EIO;
1046 goto out;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001047 }
1048
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001049 iwl_enable_rfkill_int(trans);
1050
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001051 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001052 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +02001053 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001054 set_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach46200202013-03-13 16:38:32 +02001055 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001056 clear_bit(STATUS_RFKILL, &trans->status);
Johannes Berg14cfca72014-02-25 20:50:53 +01001057 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001058 if (hw_rfkill && !run_in_rfkill) {
1059 ret = -ERFKILL;
1060 goto out;
1061 }
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001062
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001063 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001064
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001065 ret = iwl_pcie_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001066 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001067 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001068 goto out;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001069 }
1070
1071 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001072 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1073 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001074 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1075
1076 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001077 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001078 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001079
1080 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001081 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1082 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001083
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001084 /* Load the given image to the HW */
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +02001085 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001086 ret = iwl_pcie_load_given_ucode_8000(trans, fw);
Eran Hararydcab8ec2014-10-19 12:20:14 +02001087 else
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001088 ret = iwl_pcie_load_given_ucode(trans, fw);
1089
1090out:
1091 mutex_unlock(&trans_pcie->mutex);
1092 return ret;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001093}
1094
Emmanuel Grumbachadca1232012-10-25 23:08:27 +02001095static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001096{
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001097 iwl_pcie_reset_ict(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001098 iwl_pcie_tx_start(trans, scd_addr);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001099}
1100
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001101static void _iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001102{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001103 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001104 bool hw_rfkill, was_hw_rfkill;
1105
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001106 lockdep_assert_held(&trans_pcie->mutex);
1107
1108 if (trans_pcie->is_down)
1109 return;
1110
1111 trans_pcie->is_down = true;
1112
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001113 was_hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001114
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001115 /* tell the device to stop sending interrupts */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001116 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001117 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001118 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001119
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001120 /* device going down, Stop using ICT table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001121 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001122
1123 /*
1124 * If a HW restart happens during firmware loading,
1125 * then the firmware loading might call this function
1126 * and later it might be called again due to the
1127 * restart. So don't process again if the device is
1128 * already dead.
1129 */
Emmanuel Grumbach31b8b342014-11-02 15:48:09 +02001130 if (test_and_clear_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
1131 IWL_DEBUG_INFO(trans, "DEVICE_ENABLED bit was set and is now cleared\n");
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001132 iwl_pcie_tx_stop(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001133 iwl_pcie_rx_stop(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001134
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001135 /* Power-down device's busmaster DMA clocks */
Avri Altman95411d02015-05-11 11:04:34 +03001136 if (!trans->cfg->apmg_not_supported) {
Avri Altman1aa02b52015-04-29 05:11:10 +03001137 iwl_write_prph(trans, APMG_CLK_DIS_REG,
1138 APMG_CLK_VAL_DMA_CLK_RQT);
1139 udelay(5);
1140 }
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001141 }
1142
1143 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001144 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +02001145 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001146
1147 /* Stop the device, and put it in low power state */
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +02001148 iwl_pcie_apm_stop(trans, false);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001149
Emmanuel Grumbach03d6c3b2014-12-03 10:39:07 +02001150 /* stop and reset the on-board processor */
1151 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
1152 udelay(20);
1153
1154 /*
1155 * Upon stop, the APM issues an interrupt if HW RF kill is set.
1156 * This is a bug in certain verions of the hardware.
1157 * Certain devices also keep sending HW RF kill interrupt all
1158 * the time, unless the interrupt is ACKed even if the interrupt
1159 * should be masked. Re-ACK all the interrupts here.
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001160 */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001161 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001162 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001163 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001164
Don Fry74fda972012-03-20 16:36:54 -07001165
1166 /* clear all status bits */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001167 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1168 clear_bit(STATUS_INT_ENABLED, &trans->status);
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001169 clear_bit(STATUS_TPOWER_PMI, &trans->status);
1170 clear_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +02001171
1172 /*
1173 * Even if we stop the HW, we still want the RF kill
1174 * interrupt
1175 */
1176 iwl_enable_rfkill_int(trans);
1177
1178 /*
1179 * Check again since the RF kill state may have changed while
1180 * all the interrupts were disabled, in this case we couldn't
1181 * receive the RF kill interrupt and update the state in the
1182 * op_mode.
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001183 * Don't call the op_mode if the rkfill state hasn't changed.
1184 * This allows the op_mode to call stop_device from the rfkill
1185 * notification without endless recursion. Under very rare
1186 * circumstances, we might have a small recursion if the rfkill
1187 * state changed exactly now while we were called from stop_device.
1188 * This is very unlikely but can happen and is supported.
Arik Nemtsova4082842013-11-24 19:10:46 +02001189 */
1190 hw_rfkill = iwl_is_rfkill_set(trans);
1191 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001192 set_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +02001193 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001194 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001195 if (hw_rfkill != was_hw_rfkill)
Johannes Berg14cfca72014-02-25 20:50:53 +01001196 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbach655e5cf2014-11-30 17:06:11 +02001197
1198 /* re-take ownership to prevent other users from stealing the deivce */
1199 iwl_pcie_prepare_card_hw(trans);
Johannes Berg14cfca72014-02-25 20:50:53 +01001200}
1201
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001202static void iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power)
1203{
1204 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1205
1206 mutex_lock(&trans_pcie->mutex);
1207 _iwl_trans_pcie_stop_device(trans, low_power);
1208 mutex_unlock(&trans_pcie->mutex);
1209}
1210
Johannes Berg14cfca72014-02-25 20:50:53 +01001211void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state)
1212{
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001213 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1214 IWL_TRANS_GET_PCIE_TRANS(trans);
1215
1216 lockdep_assert_held(&trans_pcie->mutex);
1217
Johannes Berg14cfca72014-02-25 20:50:53 +01001218 if (iwl_op_mode_hw_rf_kill(trans->op_mode, state))
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001219 _iwl_trans_pcie_stop_device(trans, true);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001220}
1221
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001222static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test,
1223 bool reset)
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001224{
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001225 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1226
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001227 if (!reset) {
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001228 /* Enable persistence mode to avoid reset */
1229 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
1230 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
1231 }
1232
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001233 iwl_disable_interrupts(trans);
Johannes Bergdebff612013-05-14 13:53:45 +02001234
1235 /*
1236 * in testing mode, the host stays awake and the
1237 * hardware won't be reset (not even partially)
1238 */
1239 if (test)
1240 return;
1241
Johannes Bergddaf5a52013-01-08 11:25:44 +01001242 iwl_pcie_disable_ict(trans);
1243
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001244 synchronize_irq(trans_pcie->pci_dev->irq);
1245
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001246 iwl_clear_bit(trans, CSR_GP_CNTRL,
1247 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Bergddaf5a52013-01-08 11:25:44 +01001248 iwl_clear_bit(trans, CSR_GP_CNTRL,
1249 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1250
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001251 if (reset) {
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001252 /*
1253 * reset TX queues -- some of their registers reset during S3
1254 * so if we don't reset everything here the D3 image would try
1255 * to execute some invalid memory upon resume
1256 */
1257 iwl_trans_pcie_tx_reset(trans);
1258 }
Johannes Bergddaf5a52013-01-08 11:25:44 +01001259
1260 iwl_pcie_set_pwr(trans, true);
1261}
1262
1263static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
Johannes Bergdebff612013-05-14 13:53:45 +02001264 enum iwl_d3_status *status,
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001265 bool test, bool reset)
Johannes Bergddaf5a52013-01-08 11:25:44 +01001266{
1267 u32 val;
1268 int ret;
1269
Johannes Bergdebff612013-05-14 13:53:45 +02001270 if (test) {
1271 iwl_enable_interrupts(trans);
1272 *status = IWL_D3_STATUS_ALIVE;
1273 return 0;
1274 }
1275
Johannes Bergddaf5a52013-01-08 11:25:44 +01001276 /*
1277 * Also enables interrupts - none will happen as the device doesn't
1278 * know we're waking it up, only when the opmode actually tells it
1279 * after this call.
1280 */
1281 iwl_pcie_reset_ict(trans);
1282
1283 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1284 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1285
Emmanuel Grumbach01e58a22014-10-27 09:14:32 +02001286 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1287 udelay(2);
1288
Johannes Bergddaf5a52013-01-08 11:25:44 +01001289 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1290 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1291 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1292 25000);
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +03001293 if (ret < 0) {
Johannes Bergddaf5a52013-01-08 11:25:44 +01001294 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
1295 return ret;
1296 }
1297
Emmanuel Grumbacha3ead652014-10-12 13:23:40 +03001298 iwl_pcie_set_pwr(trans, false);
1299
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001300 if (!reset) {
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001301 iwl_clear_bit(trans, CSR_GP_CNTRL,
1302 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1303 } else {
1304 iwl_trans_pcie_tx_reset(trans);
Johannes Bergddaf5a52013-01-08 11:25:44 +01001305
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001306 ret = iwl_pcie_rx_init(trans);
1307 if (ret) {
1308 IWL_ERR(trans,
1309 "Failed to resume the device (RX reset)\n");
1310 return ret;
1311 }
Johannes Bergddaf5a52013-01-08 11:25:44 +01001312 }
1313
Emmanuel Grumbacha3ead652014-10-12 13:23:40 +03001314 val = iwl_read32(trans, CSR_RESET);
1315 if (val & CSR_RESET_REG_FLAG_NEVO_RESET)
1316 *status = IWL_D3_STATUS_RESET;
1317 else
1318 *status = IWL_D3_STATUS_ALIVE;
1319
Johannes Bergddaf5a52013-01-08 11:25:44 +01001320 return 0;
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001321}
1322
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001323static int _iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001324{
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001325 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -08001326 bool hw_rfkill;
Johannes Berga8b691e2012-12-27 23:08:06 +01001327 int err;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001328
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001329 lockdep_assert_held(&trans_pcie->mutex);
1330
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001331 err = iwl_pcie_prepare_card_hw(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001332 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +02001333 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
Johannes Berga8b691e2012-12-27 23:08:06 +01001334 return err;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001335 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001336
Emmanuel Grumbach29974942013-07-24 10:19:06 +03001337 /* Reset the entire device */
Eran Hararyce836c72013-12-11 08:13:50 +02001338 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Emmanuel Grumbach29974942013-07-24 10:19:06 +03001339
1340 usleep_range(10, 15);
1341
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001342 iwl_pcie_apm_init(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001343
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +02001344 /* From now on, the op_mode will be kept updated about RF kill state */
1345 iwl_enable_rfkill_int(trans);
1346
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001347 /* Set is_down to false here so that...*/
1348 trans_pcie->is_down = false;
1349
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001350 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +02001351 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001352 set_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach46200202013-03-13 16:38:32 +02001353 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001354 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001355 /* ... rfkill can call stop_device and set it false if needed */
Johannes Berg14cfca72014-02-25 20:50:53 +01001356 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001357
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03001358 /* Make sure we sync here, because we'll need full access later */
1359 if (low_power)
1360 pm_runtime_resume(trans->dev);
1361
Johannes Berga8b691e2012-12-27 23:08:06 +01001362 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001363}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001364
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001365static int iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power)
1366{
1367 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1368 int ret;
1369
1370 mutex_lock(&trans_pcie->mutex);
1371 ret = _iwl_trans_pcie_start_hw(trans, low_power);
1372 mutex_unlock(&trans_pcie->mutex);
1373
1374 return ret;
1375}
1376
Arik Nemtsova4082842013-11-24 19:10:46 +02001377static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001378{
Johannes Berg20d3b642012-05-16 22:54:29 +02001379 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001380
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001381 mutex_lock(&trans_pcie->mutex);
1382
Arik Nemtsova4082842013-11-24 19:10:46 +02001383 /* disable interrupts - don't enable HW RF kill interrupt */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001384 spin_lock(&trans_pcie->irq_lock);
David Spinadelee7d7372012-08-12 08:14:04 +03001385 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001386 spin_unlock(&trans_pcie->irq_lock);
David Spinadelee7d7372012-08-12 08:14:04 +03001387
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +02001388 iwl_pcie_apm_stop(trans, true);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001389
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001390 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001391 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001392 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001393
Emmanuel Grumbach8d96bb62012-12-04 22:53:30 +02001394 iwl_pcie_disable_ict(trans);
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001395
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001396 mutex_unlock(&trans_pcie->mutex);
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001397
1398 synchronize_irq(trans_pcie->pci_dev->irq);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001399}
1400
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001401static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1402{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001403 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001404}
1405
1406static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1407{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001408 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001409}
1410
1411static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1412{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001413 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001414}
1415
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001416static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
1417{
Amnon Pazf9477c12013-02-27 11:28:16 +02001418 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
1419 ((reg & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001420 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
1421}
1422
1423static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
1424 u32 val)
1425{
1426 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
Amnon Pazf9477c12013-02-27 11:28:16 +02001427 ((addr & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001428 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
1429}
1430
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001431static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001432 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001433{
1434 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1435
1436 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +03001437 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001438 trans_pcie->cmd_q_wdg_timeout = trans_cfg->cmd_q_wdg_timeout;
Johannes Bergd663ee72012-03-10 13:00:07 -08001439 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1440 trans_pcie->n_no_reclaim_cmds = 0;
1441 else
1442 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1443 if (trans_pcie->n_no_reclaim_cmds)
1444 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1445 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -07001446
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +02001447 trans_pcie->rx_buf_size = trans_cfg->rx_buf_size;
1448 trans_pcie->rx_page_order =
1449 iwl_trans_get_rb_size_order(trans_pcie->rx_buf_size);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001450
Aviya Erenfeldab021652015-06-09 16:45:52 +03001451 trans_pcie->wide_cmd_header = trans_cfg->wide_cmd_header;
Emmanuel Grumbach046db342012-12-05 15:07:54 +02001452 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +03001453 trans_pcie->scd_set_active = trans_cfg->scd_set_active;
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +03001454 trans_pcie->sw_csum_tx = trans_cfg->sw_csum_tx;
Johannes Bergf14d6b32014-03-21 13:30:03 +01001455
Sharon Dvir39bdb172015-10-15 18:18:09 +03001456 trans->command_groups = trans_cfg->command_groups;
1457 trans->command_groups_size = trans_cfg->command_groups_size;
1458
Eliad Peller483f3ab2015-03-04 10:38:32 +02001459 /* init ref_count to 1 (should be cleared when ucode is loaded) */
1460 trans_pcie->ref_count = 1;
1461
Johannes Bergf14d6b32014-03-21 13:30:03 +01001462 /* Initialize NAPI here - it should be before registering to mac80211
1463 * in the opmode but after the HW struct is allocated.
1464 * As this function may be called again in some corner cases don't
1465 * do anything if NAPI was already initialized.
1466 */
Sara Sharonbce97732016-01-25 18:14:49 +02001467 if (trans_pcie->napi_dev.reg_state != NETREG_DUMMY)
Johannes Bergf14d6b32014-03-21 13:30:03 +01001468 init_dummy_netdev(&trans_pcie->napi_dev);
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001469}
1470
Johannes Bergd1ff5252012-04-12 06:24:30 -07001471void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001472{
Johannes Berg20d3b642012-05-16 22:54:29 +02001473 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03001474 int i;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001475
Luca Coelhob3ff1272016-01-06 18:40:38 -02001476 /* TODO: check if this is really needed */
1477 pm_runtime_disable(trans->dev);
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03001478
Johannes Berg0aa86df2012-12-27 22:58:21 +01001479 synchronize_irq(trans_pcie->pci_dev->irq);
Johannes Berg0aa86df2012-12-27 22:58:21 +01001480
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001481 iwl_pcie_tx_free(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001482 iwl_pcie_rx_free(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001483
Johannes Berga8b691e2012-12-27 23:08:06 +01001484 free_irq(trans_pcie->pci_dev->irq, trans);
1485 iwl_pcie_free_ict(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001486
1487 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001488 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001489 pci_release_regions(trans_pcie->pci_dev);
1490 pci_disable_device(trans_pcie->pci_dev);
1491
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03001492 iwl_pcie_free_fw_monitor(trans);
1493
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03001494 for_each_possible_cpu(i) {
1495 struct iwl_tso_hdr_page *p =
1496 per_cpu_ptr(trans_pcie->tso_hdr_page, i);
1497
1498 if (p->page)
1499 __free_page(p->page);
1500 }
1501
1502 free_percpu(trans_pcie->tso_hdr_page);
Johannes Berg7b501d12015-05-22 11:28:58 +02001503 iwl_trans_free(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001504}
1505
Don Fry47107e82012-03-15 13:27:06 -07001506static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1507{
Don Fry47107e82012-03-15 13:27:06 -07001508 if (state)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001509 set_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -07001510 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001511 clear_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -07001512}
1513
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001514static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans,
1515 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001516{
1517 int ret;
Johannes Bergcfb4e622013-06-20 22:02:05 +02001518 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1519
1520 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001521
Ilan Peerfc8a3502015-05-13 14:34:07 +03001522 if (trans_pcie->cmd_hold_nic_awake)
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001523 goto out;
1524
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001525 /* this bit wakes up the NIC */
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001526 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1527 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach01e58a22014-10-27 09:14:32 +02001528 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1529 udelay(2);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001530
1531 /*
1532 * These bits say the device is running, and should keep running for
1533 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
1534 * but they do not indicate that embedded SRAM is restored yet;
1535 * 3945 and 4965 have volatile SRAM, and must save/restore contents
1536 * to/from host DRAM when sleeping/waking for power-saving.
1537 * Each direction takes approximately 1/4 millisecond; with this
1538 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
1539 * series of register accesses are expected (e.g. reading Event Log),
1540 * to keep device from sleeping.
1541 *
1542 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
1543 * SRAM is okay/restored. We don't check that here because this call
1544 * is just for hardware register access; but GP1 MAC_SLEEP check is a
1545 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
1546 *
1547 * 5000 series and later (including 1000 series) have non-volatile SRAM,
1548 * and do not save/restore SRAM when power cycling.
1549 */
1550 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1551 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1552 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1553 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
1554 if (unlikely(ret < 0)) {
1555 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001556 WARN_ONCE(1,
1557 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
1558 iwl_read32(trans, CSR_GP_CNTRL));
1559 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
1560 return false;
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001561 }
1562
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001563out:
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001564 /*
1565 * Fool sparse by faking we release the lock - sparse will
1566 * track nic_access anyway.
1567 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001568 __release(&trans_pcie->reg_lock);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001569 return true;
1570}
1571
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001572static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
1573 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001574{
Johannes Bergcfb4e622013-06-20 22:02:05 +02001575 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001576
Johannes Bergcfb4e622013-06-20 22:02:05 +02001577 lockdep_assert_held(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001578
1579 /*
1580 * Fool sparse by faking we acquiring the lock - sparse will
1581 * track nic_access anyway.
1582 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001583 __acquire(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001584
Ilan Peerfc8a3502015-05-13 14:34:07 +03001585 if (trans_pcie->cmd_hold_nic_awake)
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001586 goto out;
1587
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001588 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1589 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001590 /*
1591 * Above we read the CSR_GP_CNTRL register, which will flush
1592 * any previous writes, but we need the write that clears the
1593 * MAC_ACCESS_REQ bit to be performed before any other writes
1594 * scheduled on different CPUs (after we drop reg_lock).
1595 */
1596 mmiowb();
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001597out:
Johannes Bergcfb4e622013-06-20 22:02:05 +02001598 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001599}
1600
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001601static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1602 void *buf, int dwords)
1603{
1604 unsigned long flags;
1605 int offs, ret = 0;
1606 u32 *vals = buf;
1607
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001608 if (iwl_trans_grab_nic_access(trans, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001609 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1610 for (offs = 0; offs < dwords; offs++)
1611 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001612 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001613 } else {
1614 ret = -EBUSY;
1615 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001616 return ret;
1617}
1618
1619static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001620 const void *buf, int dwords)
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001621{
1622 unsigned long flags;
1623 int offs, ret = 0;
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001624 const u32 *vals = buf;
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001625
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001626 if (iwl_trans_grab_nic_access(trans, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001627 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1628 for (offs = 0; offs < dwords; offs++)
Emmanuel Grumbach01387ff2013-01-09 11:37:59 +02001629 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1630 vals ? vals[offs] : 0);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001631 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001632 } else {
1633 ret = -EBUSY;
1634 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001635 return ret;
1636}
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001637
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02001638static void iwl_trans_pcie_freeze_txq_timer(struct iwl_trans *trans,
1639 unsigned long txqs,
1640 bool freeze)
1641{
1642 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1643 int queue;
1644
1645 for_each_set_bit(queue, &txqs, BITS_PER_LONG) {
1646 struct iwl_txq *txq = &trans_pcie->txq[queue];
1647 unsigned long now;
1648
1649 spin_lock_bh(&txq->lock);
1650
1651 now = jiffies;
1652
1653 if (txq->frozen == freeze)
1654 goto next_queue;
1655
1656 IWL_DEBUG_TX_QUEUES(trans, "%s TXQ %d\n",
1657 freeze ? "Freezing" : "Waking", queue);
1658
1659 txq->frozen = freeze;
1660
1661 if (txq->q.read_ptr == txq->q.write_ptr)
1662 goto next_queue;
1663
1664 if (freeze) {
1665 if (unlikely(time_after(now,
1666 txq->stuck_timer.expires))) {
1667 /*
1668 * The timer should have fired, maybe it is
1669 * spinning right now on the lock.
1670 */
1671 goto next_queue;
1672 }
1673 /* remember how long until the timer fires */
1674 txq->frozen_expiry_remainder =
1675 txq->stuck_timer.expires - now;
1676 del_timer(&txq->stuck_timer);
1677 goto next_queue;
1678 }
1679
1680 /*
1681 * Wake a non-empty queue -> arm timer with the
1682 * remainder before it froze
1683 */
1684 mod_timer(&txq->stuck_timer,
1685 now + txq->frozen_expiry_remainder);
1686
1687next_queue:
1688 spin_unlock_bh(&txq->lock);
1689 }
1690}
1691
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +02001692static void iwl_trans_pcie_block_txq_ptrs(struct iwl_trans *trans, bool block)
1693{
1694 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1695 int i;
1696
1697 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
1698 struct iwl_txq *txq = &trans_pcie->txq[i];
1699
1700 if (i == trans_pcie->cmd_queue)
1701 continue;
1702
1703 spin_lock_bh(&txq->lock);
1704
1705 if (!block && !(WARN_ON_ONCE(!txq->block))) {
1706 txq->block--;
1707 if (!txq->block) {
1708 iwl_write32(trans, HBUS_TARG_WRPTR,
1709 txq->q.write_ptr | (i << 8));
1710 }
1711 } else if (block) {
1712 txq->block++;
1713 }
1714
1715 spin_unlock_bh(&txq->lock);
1716 }
1717}
1718
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001719#define IWL_FLUSH_WAIT_MS 2000
1720
Emmanuel Grumbach3cafdbe2014-03-24 11:23:51 +02001721static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, u32 txq_bm)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001722{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001723 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001724 struct iwl_txq *txq;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001725 struct iwl_queue *q;
1726 int cnt;
1727 unsigned long now = jiffies;
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001728 u32 scd_sram_addr;
1729 u8 buf[16];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001730 int ret = 0;
1731
1732 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001733 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02001734 u8 wr_ptr;
1735
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001736 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001737 continue;
Emmanuel Grumbach3cafdbe2014-03-24 11:23:51 +02001738 if (!test_bit(cnt, trans_pcie->queue_used))
1739 continue;
1740 if (!(BIT(cnt) & txq_bm))
1741 continue;
Emmanuel Grumbach748fa67c2014-03-27 10:06:29 +02001742
1743 IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", cnt);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001744 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001745 q = &txq->q;
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02001746 wr_ptr = ACCESS_ONCE(q->write_ptr);
1747
1748 while (q->read_ptr != ACCESS_ONCE(q->write_ptr) &&
1749 !time_after(jiffies,
1750 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) {
1751 u8 write_ptr = ACCESS_ONCE(q->write_ptr);
1752
1753 if (WARN_ONCE(wr_ptr != write_ptr,
1754 "WR pointer moved while flushing %d -> %d\n",
1755 wr_ptr, write_ptr))
1756 return -ETIMEDOUT;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001757 msleep(1);
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02001758 }
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001759
1760 if (q->read_ptr != q->write_ptr) {
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001761 IWL_ERR(trans,
1762 "fail to flush all tx fifo queues Q %d\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001763 ret = -ETIMEDOUT;
1764 break;
1765 }
Emmanuel Grumbach748fa67c2014-03-27 10:06:29 +02001766 IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001767 }
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001768
1769 if (!ret)
1770 return 0;
1771
1772 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1773 txq->q.read_ptr, txq->q.write_ptr);
1774
1775 scd_sram_addr = trans_pcie->scd_base_addr +
1776 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
1777 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
1778
1779 iwl_print_hex_error(trans, buf, sizeof(buf));
1780
1781 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
1782 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
1783 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
1784
1785 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1786 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
1787 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
1788 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
1789 u32 tbl_dw =
1790 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
1791 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
1792
1793 if (cnt & 0x1)
1794 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1795 else
1796 tbl_dw = tbl_dw & 0x0000FFFF;
1797
1798 IWL_ERR(trans,
1799 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
1800 cnt, active ? "" : "in", fifo, tbl_dw,
Johannes Berg83f32a42014-04-24 09:57:40 +02001801 iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt)) &
1802 (TFD_QUEUE_SIZE_MAX - 1),
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001803 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1804 }
1805
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001806 return ret;
1807}
1808
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001809static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
1810 u32 mask, u32 value)
1811{
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001812 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001813 unsigned long flags;
1814
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001815 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001816 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001817 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001818}
1819
Eliad Peller7616f332014-11-20 17:33:43 +02001820void iwl_trans_pcie_ref(struct iwl_trans *trans)
1821{
1822 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1823 unsigned long flags;
1824
1825 if (iwlwifi_mod_params.d0i3_disable)
1826 return;
1827
1828 spin_lock_irqsave(&trans_pcie->ref_lock, flags);
1829 IWL_DEBUG_RPM(trans, "ref_counter: %d\n", trans_pcie->ref_count);
1830 trans_pcie->ref_count++;
Luca Coelhob3ff1272016-01-06 18:40:38 -02001831 pm_runtime_get(&trans_pcie->pci_dev->dev);
Eliad Peller7616f332014-11-20 17:33:43 +02001832 spin_unlock_irqrestore(&trans_pcie->ref_lock, flags);
1833}
1834
1835void iwl_trans_pcie_unref(struct iwl_trans *trans)
1836{
1837 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1838 unsigned long flags;
1839
1840 if (iwlwifi_mod_params.d0i3_disable)
1841 return;
1842
1843 spin_lock_irqsave(&trans_pcie->ref_lock, flags);
1844 IWL_DEBUG_RPM(trans, "ref_counter: %d\n", trans_pcie->ref_count);
1845 if (WARN_ON_ONCE(trans_pcie->ref_count == 0)) {
1846 spin_unlock_irqrestore(&trans_pcie->ref_lock, flags);
1847 return;
1848 }
1849 trans_pcie->ref_count--;
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03001850
Luca Coelhob3ff1272016-01-06 18:40:38 -02001851 pm_runtime_mark_last_busy(&trans_pcie->pci_dev->dev);
1852 pm_runtime_put_autosuspend(&trans_pcie->pci_dev->dev);
Luca Coelhob3ff1272016-01-06 18:40:38 -02001853
Eliad Peller7616f332014-11-20 17:33:43 +02001854 spin_unlock_irqrestore(&trans_pcie->ref_lock, flags);
1855}
1856
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001857static const char *get_csr_string(int cmd)
1858{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001859#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001860 switch (cmd) {
1861 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1862 IWL_CMD(CSR_INT_COALESCING);
1863 IWL_CMD(CSR_INT);
1864 IWL_CMD(CSR_INT_MASK);
1865 IWL_CMD(CSR_FH_INT_STATUS);
1866 IWL_CMD(CSR_GPIO_IN);
1867 IWL_CMD(CSR_RESET);
1868 IWL_CMD(CSR_GP_CNTRL);
1869 IWL_CMD(CSR_HW_REV);
1870 IWL_CMD(CSR_EEPROM_REG);
1871 IWL_CMD(CSR_EEPROM_GP);
1872 IWL_CMD(CSR_OTP_GP_REG);
1873 IWL_CMD(CSR_GIO_REG);
1874 IWL_CMD(CSR_GP_UCODE_REG);
1875 IWL_CMD(CSR_GP_DRIVER_REG);
1876 IWL_CMD(CSR_UCODE_DRV_GP1);
1877 IWL_CMD(CSR_UCODE_DRV_GP2);
1878 IWL_CMD(CSR_LED_REG);
1879 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1880 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1881 IWL_CMD(CSR_ANA_PLL_CFG);
1882 IWL_CMD(CSR_HW_REV_WA_REG);
Alexander Bondara812cba2014-02-18 16:45:00 +01001883 IWL_CMD(CSR_MONITOR_STATUS_REG);
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001884 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1885 default:
1886 return "UNKNOWN";
1887 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001888#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001889}
1890
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001891void iwl_pcie_dump_csr(struct iwl_trans *trans)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001892{
1893 int i;
1894 static const u32 csr_tbl[] = {
1895 CSR_HW_IF_CONFIG_REG,
1896 CSR_INT_COALESCING,
1897 CSR_INT,
1898 CSR_INT_MASK,
1899 CSR_FH_INT_STATUS,
1900 CSR_GPIO_IN,
1901 CSR_RESET,
1902 CSR_GP_CNTRL,
1903 CSR_HW_REV,
1904 CSR_EEPROM_REG,
1905 CSR_EEPROM_GP,
1906 CSR_OTP_GP_REG,
1907 CSR_GIO_REG,
1908 CSR_GP_UCODE_REG,
1909 CSR_GP_DRIVER_REG,
1910 CSR_UCODE_DRV_GP1,
1911 CSR_UCODE_DRV_GP2,
1912 CSR_LED_REG,
1913 CSR_DRAM_INT_TBL_REG,
1914 CSR_GIO_CHICKEN_BITS,
1915 CSR_ANA_PLL_CFG,
Alexander Bondara812cba2014-02-18 16:45:00 +01001916 CSR_MONITOR_STATUS_REG,
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001917 CSR_HW_REV_WA_REG,
1918 CSR_DBG_HPET_MEM_REG
1919 };
1920 IWL_ERR(trans, "CSR values:\n");
1921 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1922 "CSR_INT_PERIODIC_REG)\n");
1923 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1924 IWL_ERR(trans, " %25s: 0X%08x\n",
1925 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001926 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001927 }
1928}
1929
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001930#ifdef CONFIG_IWLWIFI_DEBUGFS
1931/* create and remove of files */
1932#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001933 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001934 &iwl_dbgfs_##name##_ops)) \
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001935 goto err; \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001936} while (0)
1937
1938/* file operation */
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001939#define DEBUGFS_READ_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001940static const struct file_operations iwl_dbgfs_##name##_ops = { \
1941 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001942 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001943 .llseek = generic_file_llseek, \
1944};
1945
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001946#define DEBUGFS_WRITE_FILE_OPS(name) \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001947static const struct file_operations iwl_dbgfs_##name##_ops = { \
1948 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001949 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001950 .llseek = generic_file_llseek, \
1951};
1952
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001953#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001954static const struct file_operations iwl_dbgfs_##name##_ops = { \
1955 .write = iwl_dbgfs_##name##_write, \
1956 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001957 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001958 .llseek = generic_file_llseek, \
1959};
1960
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001961static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001962 char __user *user_buf,
1963 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001964{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001965 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001966 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001967 struct iwl_txq *txq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001968 struct iwl_queue *q;
1969 char *buf;
1970 int pos = 0;
1971 int cnt;
1972 int ret;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001973 size_t bufsz;
1974
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02001975 bufsz = sizeof(char) * 75 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001976
Johannes Bergf9e75442012-03-30 09:37:39 +02001977 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001978 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001979
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001980 buf = kzalloc(bufsz, GFP_KERNEL);
1981 if (!buf)
1982 return -ENOMEM;
1983
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001984 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001985 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001986 q = &txq->q;
1987 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02001988 "hwq %.2d: read=%u write=%u use=%d stop=%d need_update=%d frozen=%d%s\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001989 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001990 !!test_bit(cnt, trans_pcie->queue_used),
Andy Lutomirskif40faf62014-06-07 09:13:44 -07001991 !!test_bit(cnt, trans_pcie->queue_stopped),
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02001992 txq->need_update, txq->frozen,
Andy Lutomirskif40faf62014-06-07 09:13:44 -07001993 (cnt == trans_pcie->cmd_queue ? " HCMD" : ""));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001994 }
1995 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1996 kfree(buf);
1997 return ret;
1998}
1999
2000static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002001 char __user *user_buf,
2002 size_t count, loff_t *ppos)
2003{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07002004 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02002005 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon78485052015-12-14 17:44:11 +02002006 char *buf;
2007 int pos = 0, i, ret;
2008 size_t bufsz = sizeof(buf);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002009
Sara Sharon78485052015-12-14 17:44:11 +02002010 bufsz = sizeof(char) * 121 * trans->num_rx_queues;
2011
2012 if (!trans_pcie->rxq)
2013 return -EAGAIN;
2014
2015 buf = kzalloc(bufsz, GFP_KERNEL);
2016 if (!buf)
2017 return -ENOMEM;
2018
2019 for (i = 0; i < trans->num_rx_queues && pos < bufsz; i++) {
2020 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
2021
2022 pos += scnprintf(buf + pos, bufsz - pos, "queue#: %2d\n",
2023 i);
2024 pos += scnprintf(buf + pos, bufsz - pos, "\tread: %u\n",
2025 rxq->read);
2026 pos += scnprintf(buf + pos, bufsz - pos, "\twrite: %u\n",
2027 rxq->write);
2028 pos += scnprintf(buf + pos, bufsz - pos, "\twrite_actual: %u\n",
2029 rxq->write_actual);
2030 pos += scnprintf(buf + pos, bufsz - pos, "\tneed_update: %2d\n",
2031 rxq->need_update);
2032 pos += scnprintf(buf + pos, bufsz - pos, "\tfree_count: %u\n",
2033 rxq->free_count);
2034 if (rxq->rb_stts) {
2035 pos += scnprintf(buf + pos, bufsz - pos,
2036 "\tclosed_rb_num: %u\n",
2037 le16_to_cpu(rxq->rb_stts->closed_rb_num) &
2038 0x0FFF);
2039 } else {
2040 pos += scnprintf(buf + pos, bufsz - pos,
2041 "\tclosed_rb_num: Not Allocated\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002042 }
Sara Sharon78485052015-12-14 17:44:11 +02002043 }
2044 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2045 kfree(buf);
2046
2047 return ret;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002048}
2049
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002050static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
2051 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02002052 size_t count, loff_t *ppos)
2053{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002054 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02002055 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002056 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2057
2058 int pos = 0;
2059 char *buf;
2060 int bufsz = 24 * 64; /* 24 items * 64 char per item */
2061 ssize_t ret;
2062
2063 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02002064 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002065 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002066
2067 pos += scnprintf(buf + pos, bufsz - pos,
2068 "Interrupt Statistics Report:\n");
2069
2070 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
2071 isr_stats->hw);
2072 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
2073 isr_stats->sw);
2074 if (isr_stats->sw || isr_stats->hw) {
2075 pos += scnprintf(buf + pos, bufsz - pos,
2076 "\tLast Restarting Code: 0x%X\n",
2077 isr_stats->err_code);
2078 }
2079#ifdef CONFIG_IWLWIFI_DEBUG
2080 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
2081 isr_stats->sch);
2082 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
2083 isr_stats->alive);
2084#endif
2085 pos += scnprintf(buf + pos, bufsz - pos,
2086 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
2087
2088 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
2089 isr_stats->ctkill);
2090
2091 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
2092 isr_stats->wakeup);
2093
2094 pos += scnprintf(buf + pos, bufsz - pos,
2095 "Rx command responses:\t\t %u\n", isr_stats->rx);
2096
2097 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
2098 isr_stats->tx);
2099
2100 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
2101 isr_stats->unhandled);
2102
2103 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2104 kfree(buf);
2105 return ret;
2106}
2107
2108static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
2109 const char __user *user_buf,
2110 size_t count, loff_t *ppos)
2111{
2112 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02002113 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002114 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2115
2116 char buf[8];
2117 int buf_size;
2118 u32 reset_flag;
2119
2120 memset(buf, 0, sizeof(buf));
2121 buf_size = min(count, sizeof(buf) - 1);
2122 if (copy_from_user(buf, user_buf, buf_size))
2123 return -EFAULT;
2124 if (sscanf(buf, "%x", &reset_flag) != 1)
2125 return -EFAULT;
2126 if (reset_flag == 0)
2127 memset(isr_stats, 0, sizeof(*isr_stats));
2128
2129 return count;
2130}
2131
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002132static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002133 const char __user *user_buf,
2134 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002135{
2136 struct iwl_trans *trans = file->private_data;
2137 char buf[8];
2138 int buf_size;
2139 int csr;
2140
2141 memset(buf, 0, sizeof(buf));
2142 buf_size = min(count, sizeof(buf) - 1);
2143 if (copy_from_user(buf, user_buf, buf_size))
2144 return -EFAULT;
2145 if (sscanf(buf, "%d", &csr) != 1)
2146 return -EFAULT;
2147
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002148 iwl_pcie_dump_csr(trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002149
2150 return count;
2151}
2152
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002153static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002154 char __user *user_buf,
2155 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002156{
2157 struct iwl_trans *trans = file->private_data;
Johannes Berg94543a82012-08-21 18:57:10 +02002158 char *buf = NULL;
Johannes Berg56c24772014-01-21 21:19:18 +01002159 ssize_t ret;
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002160
Johannes Berg56c24772014-01-21 21:19:18 +01002161 ret = iwl_dump_fh(trans, &buf);
2162 if (ret < 0)
2163 return ret;
2164 if (!buf)
2165 return -EINVAL;
2166 ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
2167 kfree(buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002168 return ret;
2169}
2170
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002171DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002172DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002173DEBUGFS_READ_FILE_OPS(rx_queue);
2174DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002175DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002176
Johannes Bergf8a1edb2015-11-11 11:53:32 +01002177/* Create the debugfs files and directories */
2178int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002179{
Johannes Bergf8a1edb2015-11-11 11:53:32 +01002180 struct dentry *dir = trans->dbgfs_dir;
2181
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002182 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2183 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002184 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002185 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2186 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002187 return 0;
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07002188
2189err:
2190 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
2191 return -ENOMEM;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002192}
Johannes Bergaadede62014-10-09 17:01:36 +02002193#endif /*CONFIG_IWLWIFI_DEBUGFS */
Johannes Berg4d075002014-04-24 10:41:31 +02002194
2195static u32 iwl_trans_pcie_get_cmdlen(struct iwl_tfd *tfd)
2196{
2197 u32 cmdlen = 0;
2198 int i;
2199
2200 for (i = 0; i < IWL_NUM_OF_TBS; i++)
2201 cmdlen += iwl_pcie_tfd_tb_get_len(tfd, i);
2202
2203 return cmdlen;
2204}
2205
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002206static u32 iwl_trans_pcie_dump_rbs(struct iwl_trans *trans,
2207 struct iwl_fw_error_dump_data **data,
2208 int allocated_rb_nums)
2209{
2210 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2211 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Sara Sharon78485052015-12-14 17:44:11 +02002212 /* Dump RBs is supported only for pre-9000 devices (1 queue) */
2213 struct iwl_rxq *rxq = &trans_pcie->rxq[0];
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002214 u32 i, r, j, rb_len = 0;
2215
2216 spin_lock(&rxq->lock);
2217
2218 r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
2219
2220 for (i = rxq->read, j = 0;
2221 i != r && j < allocated_rb_nums;
2222 i = (i + 1) & RX_QUEUE_MASK, j++) {
2223 struct iwl_rx_mem_buffer *rxb = rxq->queue[i];
2224 struct iwl_fw_error_dump_rb *rb;
2225
2226 dma_unmap_page(trans->dev, rxb->page_dma, max_len,
2227 DMA_FROM_DEVICE);
2228
2229 rb_len += sizeof(**data) + sizeof(*rb) + max_len;
2230
2231 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RB);
2232 (*data)->len = cpu_to_le32(sizeof(*rb) + max_len);
2233 rb = (void *)(*data)->data;
2234 rb->index = cpu_to_le32(i);
2235 memcpy(rb->data, page_address(rxb->page), max_len);
2236 /* remap the page for the free benefit */
2237 rxb->page_dma = dma_map_page(trans->dev, rxb->page, 0,
2238 max_len,
2239 DMA_FROM_DEVICE);
2240
2241 *data = iwl_fw_error_next_data(*data);
2242 }
2243
2244 spin_unlock(&rxq->lock);
2245
2246 return rb_len;
2247}
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002248#define IWL_CSR_TO_DUMP (0x250)
2249
2250static u32 iwl_trans_pcie_dump_csr(struct iwl_trans *trans,
2251 struct iwl_fw_error_dump_data **data)
2252{
2253 u32 csr_len = sizeof(**data) + IWL_CSR_TO_DUMP;
2254 __le32 *val;
2255 int i;
2256
2257 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_CSR);
2258 (*data)->len = cpu_to_le32(IWL_CSR_TO_DUMP);
2259 val = (void *)(*data)->data;
2260
2261 for (i = 0; i < IWL_CSR_TO_DUMP; i += 4)
2262 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2263
2264 *data = iwl_fw_error_next_data(*data);
2265
2266 return csr_len;
2267}
2268
Liad Kaufman06d51e02014-11-23 13:56:21 +02002269static u32 iwl_trans_pcie_fh_regs_dump(struct iwl_trans *trans,
2270 struct iwl_fw_error_dump_data **data)
2271{
2272 u32 fh_regs_len = FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND;
2273 unsigned long flags;
2274 __le32 *val;
2275 int i;
2276
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02002277 if (!iwl_trans_grab_nic_access(trans, &flags))
Liad Kaufman06d51e02014-11-23 13:56:21 +02002278 return 0;
2279
2280 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FH_REGS);
2281 (*data)->len = cpu_to_le32(fh_regs_len);
2282 val = (void *)(*data)->data;
2283
2284 for (i = FH_MEM_LOWER_BOUND; i < FH_MEM_UPPER_BOUND; i += sizeof(u32))
2285 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2286
2287 iwl_trans_release_nic_access(trans, &flags);
2288
2289 *data = iwl_fw_error_next_data(*data);
2290
2291 return sizeof(**data) + fh_regs_len;
2292}
2293
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002294static u32
2295iwl_trans_pci_dump_marbh_monitor(struct iwl_trans *trans,
2296 struct iwl_fw_error_dump_fw_mon *fw_mon_data,
2297 u32 monitor_len)
2298{
2299 u32 buf_size_in_dwords = (monitor_len >> 2);
2300 u32 *buffer = (u32 *)fw_mon_data->data;
2301 unsigned long flags;
2302 u32 i;
2303
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02002304 if (!iwl_trans_grab_nic_access(trans, &flags))
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002305 return 0;
2306
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03002307 iwl_write_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x1);
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002308 for (i = 0; i < buf_size_in_dwords; i++)
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03002309 buffer[i] = iwl_read_prph_no_grab(trans,
2310 MON_DMARB_RD_DATA_ADDR);
2311 iwl_write_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x0);
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002312
2313 iwl_trans_release_nic_access(trans, &flags);
2314
2315 return monitor_len;
2316}
2317
Oren Givon36fb9012015-07-15 15:47:28 +03002318static u32
2319iwl_trans_pcie_dump_monitor(struct iwl_trans *trans,
2320 struct iwl_fw_error_dump_data **data,
2321 u32 monitor_len)
2322{
2323 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2324 u32 len = 0;
2325
2326 if ((trans_pcie->fw_mon_page &&
2327 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) ||
2328 trans->dbg_dest_tlv) {
2329 struct iwl_fw_error_dump_fw_mon *fw_mon_data;
2330 u32 base, write_ptr, wrap_cnt;
2331
2332 /* If there was a dest TLV - use the values from there */
2333 if (trans->dbg_dest_tlv) {
2334 write_ptr =
2335 le32_to_cpu(trans->dbg_dest_tlv->write_ptr_reg);
2336 wrap_cnt = le32_to_cpu(trans->dbg_dest_tlv->wrap_count);
2337 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2338 } else {
2339 base = MON_BUFF_BASE_ADDR;
2340 write_ptr = MON_BUFF_WRPTR;
2341 wrap_cnt = MON_BUFF_CYCLE_CNT;
2342 }
2343
2344 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR);
2345 fw_mon_data = (void *)(*data)->data;
2346 fw_mon_data->fw_mon_wr_ptr =
2347 cpu_to_le32(iwl_read_prph(trans, write_ptr));
2348 fw_mon_data->fw_mon_cycle_cnt =
2349 cpu_to_le32(iwl_read_prph(trans, wrap_cnt));
2350 fw_mon_data->fw_mon_base_ptr =
2351 cpu_to_le32(iwl_read_prph(trans, base));
2352
2353 len += sizeof(**data) + sizeof(*fw_mon_data);
2354 if (trans_pcie->fw_mon_page) {
2355 /*
2356 * The firmware is now asserted, it won't write anything
2357 * to the buffer. CPU can take ownership to fetch the
2358 * data. The buffer will be handed back to the device
2359 * before the firmware will be restarted.
2360 */
2361 dma_sync_single_for_cpu(trans->dev,
2362 trans_pcie->fw_mon_phys,
2363 trans_pcie->fw_mon_size,
2364 DMA_FROM_DEVICE);
2365 memcpy(fw_mon_data->data,
2366 page_address(trans_pcie->fw_mon_page),
2367 trans_pcie->fw_mon_size);
2368
2369 monitor_len = trans_pcie->fw_mon_size;
2370 } else if (trans->dbg_dest_tlv->monitor_mode == SMEM_MODE) {
2371 /*
2372 * Update pointers to reflect actual values after
2373 * shifting
2374 */
2375 base = iwl_read_prph(trans, base) <<
2376 trans->dbg_dest_tlv->base_shift;
2377 iwl_trans_read_mem(trans, base, fw_mon_data->data,
2378 monitor_len / sizeof(u32));
2379 } else if (trans->dbg_dest_tlv->monitor_mode == MARBH_MODE) {
2380 monitor_len =
2381 iwl_trans_pci_dump_marbh_monitor(trans,
2382 fw_mon_data,
2383 monitor_len);
2384 } else {
2385 /* Didn't match anything - output no monitor data */
2386 monitor_len = 0;
2387 }
2388
2389 len += monitor_len;
2390 (*data)->len = cpu_to_le32(monitor_len + sizeof(*fw_mon_data));
2391 }
2392
2393 return len;
2394}
2395
2396static struct iwl_trans_dump_data
2397*iwl_trans_pcie_dump_data(struct iwl_trans *trans,
Emmanuel Grumbacha80c7a62016-01-05 09:14:08 +02002398 const struct iwl_fw_dbg_trigger_tlv *trigger)
Johannes Berg4d075002014-04-24 10:41:31 +02002399{
2400 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2401 struct iwl_fw_error_dump_data *data;
2402 struct iwl_txq *cmdq = &trans_pcie->txq[trans_pcie->cmd_queue];
2403 struct iwl_fw_error_dump_txcmd *txcmd;
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002404 struct iwl_trans_dump_data *dump_data;
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002405 u32 len, num_rbs;
Liad Kaufman99684ae2014-11-17 11:44:03 +02002406 u32 monitor_len;
Johannes Berg4d075002014-04-24 10:41:31 +02002407 int i, ptr;
Sara Sharon96a64972015-12-23 15:10:03 +02002408 bool dump_rbs = test_bit(STATUS_FW_ERROR, &trans->status) &&
2409 !trans->cfg->mq_rx_supported;
Johannes Berg4d075002014-04-24 10:41:31 +02002410
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002411 /* transport dump header */
2412 len = sizeof(*dump_data);
2413
2414 /* host commands */
2415 len += sizeof(*data) +
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002416 cmdq->q.n_window * (sizeof(*txcmd) + TFD_MAX_PAYLOAD_SIZE);
2417
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002418 /* FW monitor */
Liad Kaufman99684ae2014-11-17 11:44:03 +02002419 if (trans_pcie->fw_mon_page) {
Emmanuel Grumbachc544e9c2014-06-26 09:54:23 +03002420 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
Liad Kaufman99684ae2014-11-17 11:44:03 +02002421 trans_pcie->fw_mon_size;
2422 monitor_len = trans_pcie->fw_mon_size;
2423 } else if (trans->dbg_dest_tlv) {
2424 u32 base, end;
2425
2426 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2427 end = le32_to_cpu(trans->dbg_dest_tlv->end_reg);
2428
2429 base = iwl_read_prph(trans, base) <<
2430 trans->dbg_dest_tlv->base_shift;
2431 end = iwl_read_prph(trans, end) <<
2432 trans->dbg_dest_tlv->end_shift;
2433
2434 /* Make "end" point to the actual end */
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002435 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000 ||
2436 trans->dbg_dest_tlv->monitor_mode == MARBH_MODE)
Liad Kaufman99684ae2014-11-17 11:44:03 +02002437 end += (1 << trans->dbg_dest_tlv->end_shift);
2438 monitor_len = end - base;
2439 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
2440 monitor_len;
2441 } else {
2442 monitor_len = 0;
2443 }
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002444
Oren Givon36fb9012015-07-15 15:47:28 +03002445 if (trigger && (trigger->mode & IWL_FW_DBG_TRIGGER_MONITOR_ONLY)) {
2446 dump_data = vzalloc(len);
2447 if (!dump_data)
2448 return NULL;
2449
2450 data = (void *)dump_data->data;
2451 len = iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
2452 dump_data->len = len;
2453
2454 return dump_data;
2455 }
2456
2457 /* CSR registers */
2458 len += sizeof(*data) + IWL_CSR_TO_DUMP;
2459
Oren Givon36fb9012015-07-15 15:47:28 +03002460 /* FH registers */
2461 len += sizeof(*data) + (FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND);
2462
2463 if (dump_rbs) {
Sara Sharon78485052015-12-14 17:44:11 +02002464 /* Dump RBs is supported only for pre-9000 devices (1 queue) */
2465 struct iwl_rxq *rxq = &trans_pcie->rxq[0];
Oren Givon36fb9012015-07-15 15:47:28 +03002466 /* RBs */
Sara Sharon78485052015-12-14 17:44:11 +02002467 num_rbs = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num))
Oren Givon36fb9012015-07-15 15:47:28 +03002468 & 0x0FFF;
Sara Sharon78485052015-12-14 17:44:11 +02002469 num_rbs = (num_rbs - rxq->read) & RX_QUEUE_MASK;
Oren Givon36fb9012015-07-15 15:47:28 +03002470 len += num_rbs * (sizeof(*data) +
2471 sizeof(struct iwl_fw_error_dump_rb) +
2472 (PAGE_SIZE << trans_pcie->rx_page_order));
2473 }
2474
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002475 dump_data = vzalloc(len);
2476 if (!dump_data)
2477 return NULL;
Johannes Berg4d075002014-04-24 10:41:31 +02002478
2479 len = 0;
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002480 data = (void *)dump_data->data;
Johannes Berg4d075002014-04-24 10:41:31 +02002481 data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD);
2482 txcmd = (void *)data->data;
2483 spin_lock_bh(&cmdq->lock);
2484 ptr = cmdq->q.write_ptr;
2485 for (i = 0; i < cmdq->q.n_window; i++) {
2486 u8 idx = get_cmd_index(&cmdq->q, ptr);
2487 u32 caplen, cmdlen;
2488
2489 cmdlen = iwl_trans_pcie_get_cmdlen(&cmdq->tfds[ptr]);
2490 caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen);
2491
2492 if (cmdlen) {
2493 len += sizeof(*txcmd) + caplen;
2494 txcmd->cmdlen = cpu_to_le32(cmdlen);
2495 txcmd->caplen = cpu_to_le32(caplen);
2496 memcpy(txcmd->data, cmdq->entries[idx].cmd, caplen);
2497 txcmd = (void *)((u8 *)txcmd->data + caplen);
2498 }
2499
2500 ptr = iwl_queue_dec_wrap(ptr);
2501 }
2502 spin_unlock_bh(&cmdq->lock);
2503
2504 data->len = cpu_to_le32(len);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002505 len += sizeof(*data);
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002506 data = iwl_fw_error_next_data(data);
2507
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002508 len += iwl_trans_pcie_dump_csr(trans, &data);
Liad Kaufman06d51e02014-11-23 13:56:21 +02002509 len += iwl_trans_pcie_fh_regs_dump(trans, &data);
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002510 if (dump_rbs)
2511 len += iwl_trans_pcie_dump_rbs(trans, &data, num_rbs);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002512
Oren Givon36fb9012015-07-15 15:47:28 +03002513 len += iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002514
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002515 dump_data->len = len;
2516
2517 return dump_data;
Johannes Berg4d075002014-04-24 10:41:31 +02002518}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002519
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03002520#ifdef CONFIG_PM_SLEEP
2521static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
2522{
2523 if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3)
2524 return iwl_pci_fw_enter_d0i3(trans);
2525
2526 return 0;
2527}
2528
2529static void iwl_trans_pcie_resume(struct iwl_trans *trans)
2530{
2531 if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3)
2532 iwl_pci_fw_exit_d0i3(trans);
2533}
2534#endif /* CONFIG_PM_SLEEP */
2535
Johannes Bergd1ff5252012-04-12 06:24:30 -07002536static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002537 .start_hw = iwl_trans_pcie_start_hw,
Arik Nemtsova4082842013-11-24 19:10:46 +02002538 .op_mode_leave = iwl_trans_pcie_op_mode_leave,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002539 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002540 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002541 .stop_device = iwl_trans_pcie_stop_device,
2542
Johannes Bergddaf5a52013-01-08 11:25:44 +01002543 .d3_suspend = iwl_trans_pcie_d3_suspend,
2544 .d3_resume = iwl_trans_pcie_d3_resume,
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08002545
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03002546#ifdef CONFIG_PM_SLEEP
2547 .suspend = iwl_trans_pcie_suspend,
2548 .resume = iwl_trans_pcie_resume,
2549#endif /* CONFIG_PM_SLEEP */
2550
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002551 .send_cmd = iwl_trans_pcie_send_hcmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002552
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002553 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002554 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002555
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03002556 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03002557 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002558
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002559 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02002560 .freeze_txq_timer = iwl_trans_pcie_freeze_txq_timer,
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +02002561 .block_txq_ptrs = iwl_trans_pcie_block_txq_ptrs,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002562
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002563 .write8 = iwl_trans_pcie_write8,
2564 .write32 = iwl_trans_pcie_write32,
2565 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02002566 .read_prph = iwl_trans_pcie_read_prph,
2567 .write_prph = iwl_trans_pcie_write_prph,
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02002568 .read_mem = iwl_trans_pcie_read_mem,
2569 .write_mem = iwl_trans_pcie_write_mem,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08002570 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07002571 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02002572 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002573 .release_nic_access = iwl_trans_pcie_release_nic_access,
2574 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
Johannes Berg4d075002014-04-24 10:41:31 +02002575
Eliad Peller7616f332014-11-20 17:33:43 +02002576 .ref = iwl_trans_pcie_ref,
2577 .unref = iwl_trans_pcie_unref,
2578
Johannes Berg4d075002014-04-24 10:41:31 +02002579 .dump_data = iwl_trans_pcie_dump_data,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002580};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002581
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07002582struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002583 const struct pci_device_id *ent,
2584 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002585{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002586 struct iwl_trans_pcie *trans_pcie;
2587 struct iwl_trans *trans;
2588 u16 pci_cmd;
Sara Sharon96a64972015-12-23 15:10:03 +02002589 int ret, addr_size;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002590
Johannes Berg7b501d12015-05-22 11:28:58 +02002591 trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie),
2592 &pdev->dev, cfg, &trans_ops_pcie, 0);
2593 if (!trans)
2594 return ERR_PTR(-ENOMEM);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002595
Johannes Berg206eea72015-04-17 16:38:31 +02002596 trans->max_skb_frags = IWL_PCIE_MAX_FRAGS;
2597
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002598 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2599
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002600 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002601 spin_lock_init(&trans_pcie->irq_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002602 spin_lock_init(&trans_pcie->reg_lock);
Johannes Bergdad33ec2015-01-19 21:09:09 +01002603 spin_lock_init(&trans_pcie->ref_lock);
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03002604 mutex_init(&trans_pcie->mutex);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002605 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002606 trans_pcie->tso_hdr_page = alloc_percpu(struct iwl_tso_hdr_page);
2607 if (!trans_pcie->tso_hdr_page) {
2608 ret = -ENOMEM;
2609 goto out_no_pci;
2610 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002611
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002612 ret = pci_enable_device(pdev);
2613 if (ret)
Johannes Bergd819c6c2013-09-30 11:02:46 +02002614 goto out_no_pci;
2615
Emmanuel Grumbachf2532b02013-07-02 15:47:29 +03002616 if (!cfg->base_params->pcie_l1_allowed) {
2617 /*
2618 * W/A - seems to solve weird behavior. We need to remove this
2619 * if we don't want to stay in L1 all the time. This wastes a
2620 * lot of power.
2621 */
2622 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
2623 PCIE_LINK_STATE_L1 |
2624 PCIE_LINK_STATE_CLKPM);
2625 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002626
Sara Sharon96a64972015-12-23 15:10:03 +02002627 if (cfg->mq_rx_supported)
2628 addr_size = 64;
2629 else
2630 addr_size = 36;
2631
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002632 pci_set_master(pdev);
2633
Sara Sharon96a64972015-12-23 15:10:03 +02002634 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(addr_size));
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002635 if (!ret)
Sara Sharon96a64972015-12-23 15:10:03 +02002636 ret = pci_set_consistent_dma_mask(pdev,
2637 DMA_BIT_MASK(addr_size));
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002638 if (ret) {
2639 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2640 if (!ret)
2641 ret = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002642 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002643 /* both attempts failed: */
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002644 if (ret) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07002645 dev_err(&pdev->dev, "No suitable DMA available\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002646 goto out_pci_disable_device;
2647 }
2648 }
2649
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002650 ret = pci_request_regions(pdev, DRV_NAME);
2651 if (ret) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07002652 dev_err(&pdev->dev, "pci_request_regions failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002653 goto out_pci_disable_device;
2654 }
2655
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002656 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002657 if (!trans_pcie->hw_base) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07002658 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002659 ret = -ENODEV;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002660 goto out_pci_release_regions;
2661 }
2662
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002663 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2664 * PCI Tx retries from interfering with C3 CPU state */
2665 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2666
Emmanuel Grumbach83f7a852014-04-13 16:03:11 +03002667 trans->dev = &pdev->dev;
2668 trans_pcie->pci_dev = pdev;
2669 iwl_disable_interrupts(trans);
2670
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002671 ret = pci_enable_msi(pdev);
2672 if (ret) {
2673 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", ret);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02002674 /* enable rfkill interrupt: hw bug w/a */
2675 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2676 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2677 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2678 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2679 }
2680 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002681
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02002682 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Liad Kaufmanb513ee72014-06-01 17:21:33 +03002683 /*
2684 * In the 8000 HW family the format of the 4 bytes of CSR_HW_REV have
2685 * changed, and now the revision step also includes bit 0-1 (no more
2686 * "dash" value). To keep hw_rev backwards compatible - we'll store it
2687 * in the old format.
2688 */
Eran Harary7a42baa2015-02-25 14:24:51 +02002689 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) {
2690 unsigned long flags;
Eran Harary7a42baa2015-02-25 14:24:51 +02002691
Liad Kaufmanb513ee72014-06-01 17:21:33 +03002692 trans->hw_rev = (trans->hw_rev & 0xfff0) |
Liad Kaufman1fc0e222014-09-17 13:28:50 +03002693 (CSR_HW_REV_STEP(trans->hw_rev << 2) << 2);
Liad Kaufmanb513ee72014-06-01 17:21:33 +03002694
Emmanuel Grumbachf9e55542015-06-04 11:09:47 +03002695 ret = iwl_pcie_prepare_card_hw(trans);
2696 if (ret) {
2697 IWL_WARN(trans, "Exit HW not ready\n");
2698 goto out_pci_disable_msi;
2699 }
2700
Eran Harary7a42baa2015-02-25 14:24:51 +02002701 /*
2702 * in-order to recognize C step driver should read chip version
2703 * id located at the AUX bus MISC address space.
2704 */
2705 iwl_set_bit(trans, CSR_GP_CNTRL,
2706 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
2707 udelay(2);
2708
2709 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
2710 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
2711 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
2712 25000);
2713 if (ret < 0) {
2714 IWL_DEBUG_INFO(trans, "Failed to wake up the nic\n");
2715 goto out_pci_disable_msi;
2716 }
2717
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02002718 if (iwl_trans_grab_nic_access(trans, &flags)) {
Eran Harary7a42baa2015-02-25 14:24:51 +02002719 u32 hw_step;
2720
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03002721 hw_step = iwl_read_prph_no_grab(trans, WFPM_CTRL_REG);
Eran Harary7a42baa2015-02-25 14:24:51 +02002722 hw_step |= ENABLE_WFPM;
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03002723 iwl_write_prph_no_grab(trans, WFPM_CTRL_REG, hw_step);
2724 hw_step = iwl_read_prph_no_grab(trans, AUX_MISC_REG);
Eran Harary7a42baa2015-02-25 14:24:51 +02002725 hw_step = (hw_step >> HW_STEP_LOCATION_BITS) & 0xF;
2726 if (hw_step == 0x3)
2727 trans->hw_rev = (trans->hw_rev & 0xFFFFFFF3) |
2728 (SILICON_C_STEP << 2);
2729 iwl_trans_release_nic_access(trans, &flags);
2730 }
2731 }
2732
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02002733 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02002734 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2735 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002736
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002737 /* Initialize the wait queue for commands */
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02002738 init_waitqueue_head(&trans_pcie->wait_command_queue);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002739
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03002740 init_waitqueue_head(&trans_pcie->d0i3_waitq);
2741
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002742 ret = iwl_pcie_alloc_ict(trans);
2743 if (ret)
Johannes Berg7b501d12015-05-22 11:28:58 +02002744 goto out_pci_disable_msi;
Johannes Berga8b691e2012-12-27 23:08:06 +01002745
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002746 ret = request_threaded_irq(pdev->irq, iwl_pcie_isr,
Luciano Coelho6965a352013-08-10 16:35:45 +03002747 iwl_pcie_irq_handler,
2748 IRQF_SHARED, DRV_NAME, trans);
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002749 if (ret) {
Johannes Berga8b691e2012-12-27 23:08:06 +01002750 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
2751 goto out_free_ict;
2752 }
2753
Emmanuel Grumbach83f7a852014-04-13 16:03:11 +03002754 trans_pcie->inta_mask = CSR_INI_SET_MASK;
2755
Luca Coelhob3ff1272016-01-06 18:40:38 -02002756#ifdef CONFIG_IWLWIFI_PCIE_RTPM
2757 trans->runtime_pm_mode = IWL_PLAT_PM_MODE_D0I3;
2758#else
2759 trans->runtime_pm_mode = IWL_PLAT_PM_MODE_DISABLED;
2760#endif /* CONFIG_IWLWIFI_PCIE_RTPM */
2761
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002762 return trans;
2763
Johannes Berga8b691e2012-12-27 23:08:06 +01002764out_free_ict:
2765 iwl_pcie_free_ict(trans);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002766out_pci_disable_msi:
2767 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002768out_pci_release_regions:
2769 pci_release_regions(pdev);
2770out_pci_disable_device:
2771 pci_disable_device(pdev);
2772out_no_pci:
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002773 free_percpu(trans_pcie->tso_hdr_page);
Johannes Berg7b501d12015-05-22 11:28:58 +02002774 iwl_trans_free(trans);
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002775 return ERR_PTR(ret);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002776}