blob: 0480857ee6e26a7464a63ba3324bdaadff59cb5a [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +02008 * Copyright(c) 2007 - 2014 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
Emmanuel Grumbach410dc5a2013-02-18 09:22:28 +020025 * in the file called COPYING.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030026 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +020033 * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Johannes Berg82575102012-04-03 16:44:37 -070071#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030072#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070075#include "iwl-agn-hw.h"
Johannes Berg4d075002014-04-24 10:41:31 +020076#include "iwl-fw-error-dump.h"
Johannes Berg6468a012012-05-16 19:13:54 +020077#include "internal.h"
Johannes Berg0439bb62012-03-05 11:24:45 -080078
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +030079static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans)
80{
81 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
82
83 if (!trans_pcie->fw_mon_page)
84 return;
85
86 dma_unmap_page(trans->dev, trans_pcie->fw_mon_phys,
87 trans_pcie->fw_mon_size, DMA_FROM_DEVICE);
88 __free_pages(trans_pcie->fw_mon_page,
89 get_order(trans_pcie->fw_mon_size));
90 trans_pcie->fw_mon_page = NULL;
91 trans_pcie->fw_mon_phys = 0;
92 trans_pcie->fw_mon_size = 0;
93}
94
95static void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans)
96{
97 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
98 struct page *page;
99 dma_addr_t phys;
100 u32 size;
101 u8 power;
102
103 if (trans_pcie->fw_mon_page) {
104 dma_sync_single_for_device(trans->dev, trans_pcie->fw_mon_phys,
105 trans_pcie->fw_mon_size,
106 DMA_FROM_DEVICE);
107 return;
108 }
109
110 phys = 0;
111 for (power = 26; power >= 11; power--) {
112 int order;
113
114 size = BIT(power);
115 order = get_order(size);
116 page = alloc_pages(__GFP_COMP | __GFP_NOWARN | __GFP_ZERO,
117 order);
118 if (!page)
119 continue;
120
121 phys = dma_map_page(trans->dev, page, 0, PAGE_SIZE << order,
122 DMA_FROM_DEVICE);
123 if (dma_mapping_error(trans->dev, phys)) {
124 __free_pages(page, order);
125 continue;
126 }
127 IWL_INFO(trans,
128 "Allocated 0x%08x bytes (order %d) for firmware monitor.\n",
129 size, order);
130 break;
131 }
132
133 if (!page)
134 return;
135
136 trans_pcie->fw_mon_page = page;
137 trans_pcie->fw_mon_phys = phys;
138 trans_pcie->fw_mon_size = size;
139}
140
Alexander Bondara812cba2014-02-18 16:45:00 +0100141static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
142{
143 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
144 ((reg & 0x0000ffff) | (2 << 28)));
145 return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
146}
147
148static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
149{
150 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
151 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
152 ((reg & 0x0000ffff) | (3 << 28)));
153}
154
Johannes Bergddaf5a52013-01-08 11:25:44 +0100155static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300156{
Johannes Bergddaf5a52013-01-08 11:25:44 +0100157 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
158 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
159 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
160 ~APMG_PS_CTRL_MSK_PWR_SRC);
161 else
162 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
163 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
164 ~APMG_PS_CTRL_MSK_PWR_SRC);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300165}
166
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200167/* PCI registers */
168#define PCI_CFG_RETRY_TIMEOUT 0x041
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200169
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200170static void iwl_pcie_apm_config(struct iwl_trans *trans)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200171{
Johannes Berg20d3b642012-05-16 22:54:29 +0200172 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200173 u16 lctl;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200174
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200175 /*
176 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
177 * Check if BIOS (or OS) enabled L1-ASPM on this device.
178 * If so (likely), disable L0S, so device moves directly L0->L1;
179 * costs negligible amount of power savings.
180 * If not (unlikely), enable L0S, so there is at least some
181 * power savings, even without L1.
182 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200183 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700184 if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200185 /* L1-ASPM enabled; disable(!) L0S */
186 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Joe Perches6a4b09f2012-10-28 01:05:47 -0700187 dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200188 } else {
189 /* L1-ASPM disabled; enable(!) L0S */
190 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Joe Perches6a4b09f2012-10-28 01:05:47 -0700191 dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200192 }
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700193 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200194}
195
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200196/*
197 * Start up NIC's basic functionality after it has been reset
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200198 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200199 * NOTE: This does not load uCode nor start the embedded processor
200 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200201static int iwl_pcie_apm_init(struct iwl_trans *trans)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200202{
203 int ret = 0;
204 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
205
206 /*
207 * Use "set_bit" below rather than "write", to preserve any hardware
208 * bits already set by default after reset.
209 */
210
211 /* Disable L0S exit timer (platform NMI Work/Around) */
Eran Hararye4a9f8c2013-12-22 08:06:34 +0200212 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
213 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
214 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200215
216 /*
217 * Disable L0s without affecting L1;
218 * don't wait for ICH L0s (ICH bug W/A)
219 */
220 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200221 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200222
223 /* Set FH wait threshold to maximum (HW error during stress W/A) */
224 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
225
226 /*
227 * Enable HAP INTA (interrupt from management bus) to
228 * wake device's PCI Express link L1a -> L0s
229 */
230 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200231 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200232
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200233 iwl_pcie_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200234
235 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700236 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200237 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700238 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200239
240 /*
241 * Set "initialization complete" bit to move adapter from
242 * D0U* --> D0A* (powered-up active) state.
243 */
244 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
245
246 /*
247 * Wait for clock stabilization; once stabilized, access to
248 * device-internal resources is supported, e.g. iwl_write_prph()
249 * and accesses to uCode SRAM.
250 */
251 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200252 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
253 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200254 if (ret < 0) {
255 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
256 goto out;
257 }
258
Emmanuel Grumbach2d93aee2013-12-24 14:15:41 +0200259 if (trans->cfg->host_interrupt_operation_mode) {
260 /*
261 * This is a bit of an abuse - This is needed for 7260 / 3160
262 * only check host_interrupt_operation_mode even if this is
263 * not related to host_interrupt_operation_mode.
264 *
265 * Enable the oscillator to count wake up time for L1 exit. This
266 * consumes slightly more power (100uA) - but allows to be sure
267 * that we wake up from L1 on time.
268 *
269 * This looks weird: read twice the same register, discard the
270 * value, set a bit, and yet again, read that same register
271 * just to discard the value. But that's the way the hardware
272 * seems to like it.
273 */
274 iwl_read_prph(trans, OSC_CLK);
275 iwl_read_prph(trans, OSC_CLK);
276 iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
277 iwl_read_prph(trans, OSC_CLK);
278 iwl_read_prph(trans, OSC_CLK);
279 }
280
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200281 /*
282 * Enable DMA clock and wait for it to stabilize.
283 *
Eran Harary3073d8c2013-12-29 14:09:59 +0200284 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
285 * bits do not disable clocks. This preserves any hardware
286 * bits already set by default in "CLK_CTRL_REG" after reset.
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200287 */
Eran Harary3073d8c2013-12-29 14:09:59 +0200288 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) {
289 iwl_write_prph(trans, APMG_CLK_EN_REG,
290 APMG_CLK_VAL_DMA_CLK_RQT);
291 udelay(20);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200292
Eran Harary3073d8c2013-12-29 14:09:59 +0200293 /* Disable L1-Active */
294 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
295 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200296
Eran Harary3073d8c2013-12-29 14:09:59 +0200297 /* Clear the interrupt in APMG if the NIC is in RFKILL */
298 iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
299 APMG_RTC_INT_STT_RFKILL);
300 }
Emmanuel Grumbach889b1692013-07-25 13:14:34 +0300301
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200302 set_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200303
304out:
305 return ret;
306}
307
Alexander Bondara812cba2014-02-18 16:45:00 +0100308/*
309 * Enable LP XTAL to avoid HW bug where device may consume much power if
310 * FW is not loaded after device reset. LP XTAL is disabled by default
311 * after device HW reset. Do it only if XTAL is fed by internal source.
312 * Configure device's "persistence" mode to avoid resetting XTAL again when
313 * SHRD_HW_RST occurs in S3.
314 */
315static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
316{
317 int ret;
318 u32 apmg_gp1_reg;
319 u32 apmg_xtal_cfg_reg;
320 u32 dl_cfg_reg;
321
322 /* Force XTAL ON */
323 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
324 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
325
326 /* Reset entire device - do controller reset (results in SHRD_HW_RST) */
327 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
328
329 udelay(10);
330
331 /*
332 * Set "initialization complete" bit to move adapter from
333 * D0U* --> D0A* (powered-up active) state.
334 */
335 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
336
337 /*
338 * Wait for clock stabilization; once stabilized, access to
339 * device-internal resources is possible.
340 */
341 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
342 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
343 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
344 25000);
345 if (WARN_ON(ret < 0)) {
346 IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n");
347 /* Release XTAL ON request */
348 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
349 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
350 return;
351 }
352
353 /*
354 * Clear "disable persistence" to avoid LP XTAL resetting when
355 * SHRD_HW_RST is applied in S3.
356 */
357 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
358 APMG_PCIDEV_STT_VAL_PERSIST_DIS);
359
360 /*
361 * Force APMG XTAL to be active to prevent its disabling by HW
362 * caused by APMG idle state.
363 */
364 apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
365 SHR_APMG_XTAL_CFG_REG);
366 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
367 apmg_xtal_cfg_reg |
368 SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
369
370 /*
371 * Reset entire device again - do controller reset (results in
372 * SHRD_HW_RST). Turn MAC off before proceeding.
373 */
374 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
375
376 udelay(10);
377
378 /* Enable LP XTAL by indirect access through CSR */
379 apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
380 iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
381 SHR_APMG_GP1_WF_XTAL_LP_EN |
382 SHR_APMG_GP1_CHICKEN_BIT_SELECT);
383
384 /* Clear delay line clock power up */
385 dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
386 iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
387 ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);
388
389 /*
390 * Enable persistence mode to avoid LP XTAL resetting when
391 * SHRD_HW_RST is applied in S3.
392 */
393 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
394 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
395
396 /*
397 * Clear "initialization complete" bit to move adapter from
398 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
399 */
400 iwl_clear_bit(trans, CSR_GP_CNTRL,
401 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
402
403 /* Activates XTAL resources monitor */
404 __iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
405 CSR_MONITOR_XTAL_RESOURCES);
406
407 /* Release XTAL ON request */
408 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
409 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
410 udelay(10);
411
412 /* Release APMG XTAL */
413 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
414 apmg_xtal_cfg_reg &
415 ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
416}
417
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200418static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200419{
420 int ret = 0;
421
422 /* stop device's busmaster DMA activity */
423 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
424
425 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200426 CSR_RESET_REG_FLAG_MASTER_DISABLED,
427 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200428 if (ret)
429 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
430
431 IWL_DEBUG_INFO(trans, "stop master\n");
432
433 return ret;
434}
435
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200436static void iwl_pcie_apm_stop(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200437{
438 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
439
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200440 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200441
442 /* Stop device's DMA activity */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200443 iwl_pcie_apm_stop_master(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200444
Alexander Bondara812cba2014-02-18 16:45:00 +0100445 if (trans->cfg->lp_xtal_workaround) {
446 iwl_pcie_apm_lp_xtal_enable(trans);
447 return;
448 }
449
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200450 /* Reset the entire device */
451 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
452
453 udelay(10);
454
455 /*
456 * Clear "initialization complete" bit to move adapter from
457 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
458 */
459 iwl_clear_bit(trans, CSR_GP_CNTRL,
460 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
461}
462
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200463static int iwl_pcie_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300464{
Johannes Berg7b114882012-02-05 13:55:11 -0800465 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300466
467 /* nic_init */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200468 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200469 iwl_pcie_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300470
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200471 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300472
Eran Harary3073d8c2013-12-29 14:09:59 +0200473 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
474 iwl_pcie_set_pwr(trans, false);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300475
Johannes Bergecdb9752012-03-06 13:31:03 -0800476 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300477
478 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200479 iwl_pcie_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300480
481 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200482 if (iwl_pcie_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300483 return -ENOMEM;
484
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700485 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300486 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200487 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200488 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300489 }
490
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300491 return 0;
492}
493
494#define HW_READY_TIMEOUT (50)
495
496/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200497static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300498{
499 int ret;
500
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200501 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200502 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300503
504 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200505 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200506 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
507 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
508 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300509
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700510 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300511 return ret;
512}
513
514/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200515static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300516{
517 int ret;
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300518 int t = 0;
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300519 int iter;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300520
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700521 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300522
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200523 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200524 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300525 if (ret >= 0)
526 return 0;
527
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300528 for (iter = 0; iter < 10; iter++) {
529 /* If HW is not ready, prepare the conditions to check again */
530 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
531 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300532
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300533 do {
534 ret = iwl_pcie_set_hw_ready(trans);
535 if (ret >= 0)
536 return 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300537
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300538 usleep_range(200, 1000);
539 t += 200;
540 } while (t < 150000);
541 msleep(25);
542 }
543
544 IWL_DEBUG_INFO(trans, "got NIC after %d iterations\n", iter);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300545
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300546 return ret;
547}
548
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200549/*
550 * ucode
551 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200552static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
Johannes Berg83f84d72012-09-10 11:50:18 +0200553 dma_addr_t phy_addr, u32 byte_cnt)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200554{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800555 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200556 int ret;
557
Johannes Berg13df1aa2012-03-06 13:31:00 -0800558 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200559
560 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200561 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
562 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200563
564 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200565 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
566 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200567
568 iwl_write_direct32(trans,
Johannes Berg83f84d72012-09-10 11:50:18 +0200569 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
570 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200571
572 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200573 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
574 (iwl_get_dma_hi_addr(phy_addr)
575 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200576
577 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200578 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
579 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
580 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
581 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200582
583 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200584 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
585 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
586 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
587 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200588
Johannes Berg13df1aa2012-03-06 13:31:00 -0800589 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
590 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200591 if (!ret) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200592 IWL_ERR(trans, "Failed to load firmware chunk!\n");
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200593 return -ETIMEDOUT;
594 }
595
596 return 0;
597}
598
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200599static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
Johannes Berg83f84d72012-09-10 11:50:18 +0200600 const struct fw_desc *section)
601{
602 u8 *v_addr;
603 dma_addr_t p_addr;
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300604 u32 offset, chunk_sz = section->len;
Johannes Berg83f84d72012-09-10 11:50:18 +0200605 int ret = 0;
606
607 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
608 section_num);
609
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300610 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
611 GFP_KERNEL | __GFP_NOWARN);
612 if (!v_addr) {
613 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
614 chunk_sz = PAGE_SIZE;
615 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
616 &p_addr, GFP_KERNEL);
617 if (!v_addr)
618 return -ENOMEM;
619 }
Johannes Berg83f84d72012-09-10 11:50:18 +0200620
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300621 for (offset = 0; offset < section->len; offset += chunk_sz) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200622 u32 copy_size;
623
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300624 copy_size = min_t(u32, chunk_sz, section->len - offset);
Johannes Berg83f84d72012-09-10 11:50:18 +0200625
626 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200627 ret = iwl_pcie_load_firmware_chunk(trans,
628 section->offset + offset,
629 p_addr, copy_size);
Johannes Berg83f84d72012-09-10 11:50:18 +0200630 if (ret) {
631 IWL_ERR(trans,
632 "Could not load the [%d] uCode section\n",
633 section_num);
634 break;
635 }
636 }
637
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300638 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
Johannes Berg83f84d72012-09-10 11:50:18 +0200639 return ret;
640}
641
Eran Harary189fa2f2014-01-23 16:26:32 +0200642static int iwl_pcie_load_cpu_secured_sections(struct iwl_trans *trans,
643 const struct fw_img *image,
Eran Harary034846c2014-01-29 08:10:17 +0200644 int cpu,
645 int *first_ucode_section)
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300646{
647 int shift_param;
Eran Harary189fa2f2014-01-23 16:26:32 +0200648 int i, ret = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200649 u32 last_read_idx = 0;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300650
651 if (cpu == 1) {
652 shift_param = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200653 *first_ucode_section = 0;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300654 } else {
655 shift_param = 16;
Eran Harary034846c2014-01-29 08:10:17 +0200656 (*first_ucode_section)++;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300657 }
658
Eran Harary034846c2014-01-29 08:10:17 +0200659 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
660 last_read_idx = i;
661
662 if (!image->sec[i].data ||
663 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION) {
664 IWL_DEBUG_FW(trans,
665 "Break since Data not valid or Empty section, sec = %d\n",
666 i);
Eran Harary189fa2f2014-01-23 16:26:32 +0200667 break;
Eran Harary034846c2014-01-29 08:10:17 +0200668 }
669
670 if (i == (*first_ucode_section) + 1)
Eran Harary189fa2f2014-01-23 16:26:32 +0200671 /* set CPU to started */
672 iwl_set_bits_prph(trans,
673 CSR_UCODE_LOAD_STATUS_ADDR,
674 LMPM_CPU_HDRS_LOADING_COMPLETED
675 << shift_param);
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300676
Eran Harary189fa2f2014-01-23 16:26:32 +0200677 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
678 if (ret)
679 return ret;
680 }
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300681 /* image loading complete */
Eran Harary189fa2f2014-01-23 16:26:32 +0200682 iwl_set_bits_prph(trans,
683 CSR_UCODE_LOAD_STATUS_ADDR,
684 LMPM_CPU_UCODE_LOADING_COMPLETED << shift_param);
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300685
Eran Harary034846c2014-01-29 08:10:17 +0200686 *first_ucode_section = last_read_idx;
687
Eran Harary189fa2f2014-01-23 16:26:32 +0200688 return 0;
689}
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300690
Eran Harary189fa2f2014-01-23 16:26:32 +0200691static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
692 const struct fw_img *image,
Eran Harary034846c2014-01-29 08:10:17 +0200693 int cpu,
694 int *first_ucode_section)
Eran Harary189fa2f2014-01-23 16:26:32 +0200695{
696 int shift_param;
Eran Harary189fa2f2014-01-23 16:26:32 +0200697 int i, ret = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200698 u32 last_read_idx = 0;
Eran Harary189fa2f2014-01-23 16:26:32 +0200699
700 if (cpu == 1) {
701 shift_param = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200702 *first_ucode_section = 0;
Eran Harary189fa2f2014-01-23 16:26:32 +0200703 } else {
704 shift_param = 16;
Eran Harary034846c2014-01-29 08:10:17 +0200705 (*first_ucode_section)++;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300706 }
707
Eran Harary034846c2014-01-29 08:10:17 +0200708 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
709 last_read_idx = i;
710
711 if (!image->sec[i].data ||
712 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION) {
713 IWL_DEBUG_FW(trans,
714 "Break since Data not valid or Empty section, sec = %d\n",
715 i);
Eran Harary189fa2f2014-01-23 16:26:32 +0200716 break;
Eran Harary034846c2014-01-29 08:10:17 +0200717 }
718
Eran Harary189fa2f2014-01-23 16:26:32 +0200719 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
720 if (ret)
721 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300722 }
723
Eran Harary189fa2f2014-01-23 16:26:32 +0200724 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
725 iwl_set_bits_prph(trans,
726 CSR_UCODE_LOAD_STATUS_ADDR,
727 (LMPM_CPU_UCODE_LOADING_COMPLETED |
728 LMPM_CPU_HDRS_LOADING_COMPLETED |
729 LMPM_CPU_UCODE_LOADING_STARTED) <<
730 shift_param);
731
Eran Harary034846c2014-01-29 08:10:17 +0200732 *first_ucode_section = last_read_idx;
733
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300734 return 0;
735}
736
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200737static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
Johannes Berg0692fe42012-03-06 13:30:37 -0800738 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200739{
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300740 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Eran Harary189fa2f2014-01-23 16:26:32 +0200741 int ret = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200742 int first_ucode_section;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200743
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300744 IWL_DEBUG_FW(trans,
745 "working with %s image\n",
746 image->is_secure ? "Secured" : "Non Secured");
747 IWL_DEBUG_FW(trans,
748 "working with %s CPU\n",
749 image->is_dual_cpus ? "Dual" : "Single");
750
751 /* configure the ucode to be ready to get the secured image */
752 if (image->is_secure) {
753 /* set secure boot inspector addresses */
Eran Harary189fa2f2014-01-23 16:26:32 +0200754 iwl_write_prph(trans,
755 LMPM_SECURE_INSPECTOR_CODE_ADDR,
756 LMPM_SECURE_INSPECTOR_CODE_MEM_SPACE);
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300757
Eran Harary189fa2f2014-01-23 16:26:32 +0200758 iwl_write_prph(trans,
759 LMPM_SECURE_INSPECTOR_DATA_ADDR,
760 LMPM_SECURE_INSPECTOR_DATA_MEM_SPACE);
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300761
Eran Harary189fa2f2014-01-23 16:26:32 +0200762 /* set CPU1 header address */
763 iwl_write_prph(trans,
764 LMPM_SECURE_UCODE_LOAD_CPU1_HDR_ADDR,
765 LMPM_SECURE_CPU1_HDR_MEM_SPACE);
766
767 /* load to FW the binary Secured sections of CPU1 */
Eran Harary034846c2014-01-29 08:10:17 +0200768 ret = iwl_pcie_load_cpu_secured_sections(trans, image, 1,
769 &first_ucode_section);
Johannes Berg2d1c0042012-09-09 20:59:17 +0200770 if (ret)
771 return ret;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200772
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300773 } else {
Eran Harary189fa2f2014-01-23 16:26:32 +0200774 /* load to FW the binary Non secured sections of CPU1 */
Eran Harary034846c2014-01-29 08:10:17 +0200775 ret = iwl_pcie_load_cpu_sections(trans, image, 1,
776 &first_ucode_section);
Eran Harary189fa2f2014-01-23 16:26:32 +0200777 if (ret)
778 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300779 }
780
781 if (image->is_dual_cpus) {
Eran Harary189fa2f2014-01-23 16:26:32 +0200782 /* set CPU2 header address */
783 iwl_write_prph(trans,
784 LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
785 LMPM_SECURE_CPU2_HDR_MEM_SPACE);
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300786
Eran Harary189fa2f2014-01-23 16:26:32 +0200787 /* load to FW the binary sections of CPU2 */
788 if (image->is_secure)
Eran Harary034846c2014-01-29 08:10:17 +0200789 ret = iwl_pcie_load_cpu_secured_sections(
790 trans, image, 2,
791 &first_ucode_section);
Eran Harary189fa2f2014-01-23 16:26:32 +0200792 else
Eran Harary034846c2014-01-29 08:10:17 +0200793 ret = iwl_pcie_load_cpu_sections(trans, image, 2,
794 &first_ucode_section);
Eran Harary189fa2f2014-01-23 16:26:32 +0200795 if (ret)
796 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300797 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200798
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300799 /* supported for 7000 only for the moment */
800 if (iwlwifi_mod_params.fw_monitor &&
801 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) {
802 iwl_pcie_alloc_fw_monitor(trans);
803
804 if (trans_pcie->fw_mon_size) {
805 iwl_write_prph(trans, MON_BUFF_BASE_ADDR,
806 trans_pcie->fw_mon_phys >> 4);
807 iwl_write_prph(trans, MON_BUFF_END_ADDR,
808 (trans_pcie->fw_mon_phys +
809 trans_pcie->fw_mon_size) >> 4);
810 }
811 }
812
Eran Hararye12ba842013-12-02 12:18:10 +0200813 /* release CPU reset */
814 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
815 iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
816 else
817 iwl_write32(trans, CSR_RESET, 0);
818
Eran Harary189fa2f2014-01-23 16:26:32 +0200819 if (image->is_secure) {
820 /* wait for image verification to complete */
821 ret = iwl_poll_prph_bit(trans,
822 LMPM_SECURE_BOOT_CPU1_STATUS_ADDR,
823 LMPM_SECURE_BOOT_STATUS_SUCCESS,
824 LMPM_SECURE_BOOT_STATUS_SUCCESS,
825 LMPM_SECURE_TIME_OUT);
826
827 if (ret < 0) {
828 IWL_ERR(trans, "Time out on secure boot process\n");
829 return ret;
830 }
831 }
832
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200833 return 0;
834}
835
Johannes Berg0692fe42012-03-06 13:30:37 -0800836static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200837 const struct fw_img *fw, bool run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300838{
839 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800840 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300841
Johannes Berg496bab32012-03-06 13:30:45 -0800842 /* This may fail if AMT took ownership of the device */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200843 if (iwl_pcie_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700844 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300845 return -EIO;
846 }
847
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200848 iwl_enable_rfkill_int(trans);
849
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300850 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200851 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200852 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200853 set_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200854 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200855 clear_bit(STATUS_RFKILL, &trans->status);
Johannes Berg14cfca72014-02-25 20:50:53 +0100856 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200857 if (hw_rfkill && !run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300858 return -ERFKILL;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300859
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200860 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300861
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200862 ret = iwl_pcie_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300863 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700864 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300865 return ret;
866 }
867
868 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200869 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
870 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300871 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
872
873 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200874 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700875 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300876
877 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200878 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
879 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300880
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200881 /* Load the given image to the HW */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200882 return iwl_pcie_load_given_ucode(trans, fw);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300883}
884
Emmanuel Grumbachadca1232012-10-25 23:08:27 +0200885static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200886{
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200887 iwl_pcie_reset_ict(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200888 iwl_pcie_tx_start(trans, scd_addr);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700889}
890
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800891static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700892{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800893 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +0200894 bool hw_rfkill, was_hw_rfkill;
895
896 was_hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700897
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800898 /* tell the device to stop sending interrupts */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200899 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700900 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200901 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700902
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300903 /* device going down, Stop using ICT table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200904 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300905
906 /*
907 * If a HW restart happens during firmware loading,
908 * then the firmware loading might call this function
909 * and later it might be called again due to the
910 * restart. So don't process again if the device is
911 * already dead.
912 */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200913 if (test_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200914 iwl_pcie_tx_stop(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200915 iwl_pcie_rx_stop(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200916
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300917 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200918 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300919 APMG_CLK_VAL_DMA_CLK_RQT);
920 udelay(5);
921 }
922
923 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200924 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200925 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300926
927 /* Stop the device, and put it in low power state */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200928 iwl_pcie_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800929
930 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
931 * Clean again the interrupt here
932 */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200933 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800934 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200935 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800936
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800937 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200938 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Don Fry74fda972012-03-20 16:36:54 -0700939
940 /* clear all status bits */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200941 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
942 clear_bit(STATUS_INT_ENABLED, &trans->status);
943 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
944 clear_bit(STATUS_TPOWER_PMI, &trans->status);
945 clear_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +0200946
947 /*
948 * Even if we stop the HW, we still want the RF kill
949 * interrupt
950 */
951 iwl_enable_rfkill_int(trans);
952
953 /*
954 * Check again since the RF kill state may have changed while
955 * all the interrupts were disabled, in this case we couldn't
956 * receive the RF kill interrupt and update the state in the
957 * op_mode.
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +0200958 * Don't call the op_mode if the rkfill state hasn't changed.
959 * This allows the op_mode to call stop_device from the rfkill
960 * notification without endless recursion. Under very rare
961 * circumstances, we might have a small recursion if the rfkill
962 * state changed exactly now while we were called from stop_device.
963 * This is very unlikely but can happen and is supported.
Arik Nemtsova4082842013-11-24 19:10:46 +0200964 */
965 hw_rfkill = iwl_is_rfkill_set(trans);
966 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200967 set_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +0200968 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200969 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +0200970 if (hw_rfkill != was_hw_rfkill)
Johannes Berg14cfca72014-02-25 20:50:53 +0100971 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
972}
973
974void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state)
975{
976 if (iwl_op_mode_hw_rf_kill(trans->op_mode, state))
977 iwl_trans_pcie_stop_device(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300978}
979
Johannes Bergdebff612013-05-14 13:53:45 +0200980static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800981{
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800982 iwl_disable_interrupts(trans);
Johannes Bergdebff612013-05-14 13:53:45 +0200983
984 /*
985 * in testing mode, the host stays awake and the
986 * hardware won't be reset (not even partially)
987 */
988 if (test)
989 return;
990
Johannes Bergddaf5a52013-01-08 11:25:44 +0100991 iwl_pcie_disable_ict(trans);
992
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800993 iwl_clear_bit(trans, CSR_GP_CNTRL,
994 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100995 iwl_clear_bit(trans, CSR_GP_CNTRL,
996 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
997
998 /*
999 * reset TX queues -- some of their registers reset during S3
1000 * so if we don't reset everything here the D3 image would try
1001 * to execute some invalid memory upon resume
1002 */
1003 iwl_trans_pcie_tx_reset(trans);
1004
1005 iwl_pcie_set_pwr(trans, true);
1006}
1007
1008static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
Johannes Bergdebff612013-05-14 13:53:45 +02001009 enum iwl_d3_status *status,
1010 bool test)
Johannes Bergddaf5a52013-01-08 11:25:44 +01001011{
1012 u32 val;
1013 int ret;
1014
Johannes Bergdebff612013-05-14 13:53:45 +02001015 if (test) {
1016 iwl_enable_interrupts(trans);
1017 *status = IWL_D3_STATUS_ALIVE;
1018 return 0;
1019 }
1020
Johannes Bergddaf5a52013-01-08 11:25:44 +01001021 iwl_pcie_set_pwr(trans, false);
1022
1023 val = iwl_read32(trans, CSR_RESET);
1024 if (val & CSR_RESET_REG_FLAG_NEVO_RESET) {
1025 *status = IWL_D3_STATUS_RESET;
1026 return 0;
1027 }
1028
1029 /*
1030 * Also enables interrupts - none will happen as the device doesn't
1031 * know we're waking it up, only when the opmode actually tells it
1032 * after this call.
1033 */
1034 iwl_pcie_reset_ict(trans);
1035
1036 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1037 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1038
1039 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1040 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1041 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1042 25000);
1043 if (ret) {
1044 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
1045 return ret;
1046 }
1047
1048 iwl_trans_pcie_tx_reset(trans);
1049
1050 ret = iwl_pcie_rx_init(trans);
1051 if (ret) {
1052 IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
1053 return ret;
1054 }
1055
Johannes Bergddaf5a52013-01-08 11:25:44 +01001056 *status = IWL_D3_STATUS_ALIVE;
1057 return 0;
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001058}
1059
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001060static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001061{
Johannes Bergc9eec952012-03-06 13:30:43 -08001062 bool hw_rfkill;
Johannes Berga8b691e2012-12-27 23:08:06 +01001063 int err;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001064
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001065 err = iwl_pcie_prepare_card_hw(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001066 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +02001067 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
Johannes Berga8b691e2012-12-27 23:08:06 +01001068 return err;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001069 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001070
Emmanuel Grumbach29974942013-07-24 10:19:06 +03001071 /* Reset the entire device */
Eran Hararyce836c72013-12-11 08:13:50 +02001072 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Emmanuel Grumbach29974942013-07-24 10:19:06 +03001073
1074 usleep_range(10, 15);
1075
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001076 iwl_pcie_apm_init(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001077
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +02001078 /* From now on, the op_mode will be kept updated about RF kill state */
1079 iwl_enable_rfkill_int(trans);
1080
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001081 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +02001082 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001083 set_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach46200202013-03-13 16:38:32 +02001084 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001085 clear_bit(STATUS_RFKILL, &trans->status);
Johannes Berg14cfca72014-02-25 20:50:53 +01001086 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001087
Johannes Berga8b691e2012-12-27 23:08:06 +01001088 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001089}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001090
Arik Nemtsova4082842013-11-24 19:10:46 +02001091static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001092{
Johannes Berg20d3b642012-05-16 22:54:29 +02001093 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001094
Arik Nemtsova4082842013-11-24 19:10:46 +02001095 /* disable interrupts - don't enable HW RF kill interrupt */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001096 spin_lock(&trans_pcie->irq_lock);
David Spinadelee7d7372012-08-12 08:14:04 +03001097 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001098 spin_unlock(&trans_pcie->irq_lock);
David Spinadelee7d7372012-08-12 08:14:04 +03001099
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001100 iwl_pcie_apm_stop(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001101
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001102 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001103 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001104 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001105
Emmanuel Grumbach8d96bb62012-12-04 22:53:30 +02001106 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001107}
1108
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001109static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1110{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001111 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001112}
1113
1114static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1115{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001116 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001117}
1118
1119static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1120{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001121 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001122}
1123
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001124static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
1125{
Amnon Pazf9477c12013-02-27 11:28:16 +02001126 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
1127 ((reg & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001128 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
1129}
1130
1131static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
1132 u32 val)
1133{
1134 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
Amnon Pazf9477c12013-02-27 11:28:16 +02001135 ((addr & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001136 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
1137}
1138
Johannes Bergf14d6b32014-03-21 13:30:03 +01001139static int iwl_pcie_dummy_napi_poll(struct napi_struct *napi, int budget)
1140{
1141 WARN_ON(1);
1142 return 0;
1143}
1144
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001145static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001146 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001147{
1148 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1149
1150 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +03001151 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
Johannes Bergd663ee72012-03-10 13:00:07 -08001152 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1153 trans_pcie->n_no_reclaim_cmds = 0;
1154 else
1155 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1156 if (trans_pcie->n_no_reclaim_cmds)
1157 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1158 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -07001159
Johannes Bergb2cf4102012-04-09 17:46:51 -07001160 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1161 if (trans_pcie->rx_buf_size_8k)
1162 trans_pcie->rx_page_order = get_order(8 * 1024);
1163 else
1164 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001165
1166 trans_pcie->wd_timeout =
1167 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
Johannes Bergd9fb6462012-03-26 08:23:39 -07001168
1169 trans_pcie->command_names = trans_cfg->command_names;
Emmanuel Grumbach046db342012-12-05 15:07:54 +02001170 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
Johannes Bergf14d6b32014-03-21 13:30:03 +01001171
1172 /* Initialize NAPI here - it should be before registering to mac80211
1173 * in the opmode but after the HW struct is allocated.
1174 * As this function may be called again in some corner cases don't
1175 * do anything if NAPI was already initialized.
1176 */
1177 if (!trans_pcie->napi.poll && trans->op_mode->ops->napi_add) {
1178 init_dummy_netdev(&trans_pcie->napi_dev);
1179 iwl_op_mode_napi_add(trans->op_mode, &trans_pcie->napi,
1180 &trans_pcie->napi_dev,
1181 iwl_pcie_dummy_napi_poll, 64);
1182 }
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001183}
1184
Johannes Bergd1ff5252012-04-12 06:24:30 -07001185void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001186{
Johannes Berg20d3b642012-05-16 22:54:29 +02001187 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001188
Johannes Berg0aa86df2012-12-27 22:58:21 +01001189 synchronize_irq(trans_pcie->pci_dev->irq);
Johannes Berg0aa86df2012-12-27 22:58:21 +01001190
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001191 iwl_pcie_tx_free(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001192 iwl_pcie_rx_free(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001193
Johannes Berga8b691e2012-12-27 23:08:06 +01001194 free_irq(trans_pcie->pci_dev->irq, trans);
1195 iwl_pcie_free_ict(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001196
1197 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001198 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001199 pci_release_regions(trans_pcie->pci_dev);
1200 pci_disable_device(trans_pcie->pci_dev);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001201 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001202
Johannes Bergf14d6b32014-03-21 13:30:03 +01001203 if (trans_pcie->napi.poll)
1204 netif_napi_del(&trans_pcie->napi);
1205
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03001206 iwl_pcie_free_fw_monitor(trans);
1207
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001208 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001209}
1210
Don Fry47107e82012-03-15 13:27:06 -07001211static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1212{
Don Fry47107e82012-03-15 13:27:06 -07001213 if (state)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001214 set_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -07001215 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001216 clear_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -07001217}
1218
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001219static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
1220 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001221{
1222 int ret;
Johannes Bergcfb4e622013-06-20 22:02:05 +02001223 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1224
1225 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001226
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001227 if (trans_pcie->cmd_in_flight)
1228 goto out;
1229
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001230 /* this bit wakes up the NIC */
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001231 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1232 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001233
1234 /*
1235 * These bits say the device is running, and should keep running for
1236 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
1237 * but they do not indicate that embedded SRAM is restored yet;
1238 * 3945 and 4965 have volatile SRAM, and must save/restore contents
1239 * to/from host DRAM when sleeping/waking for power-saving.
1240 * Each direction takes approximately 1/4 millisecond; with this
1241 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
1242 * series of register accesses are expected (e.g. reading Event Log),
1243 * to keep device from sleeping.
1244 *
1245 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
1246 * SRAM is okay/restored. We don't check that here because this call
1247 * is just for hardware register access; but GP1 MAC_SLEEP check is a
1248 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
1249 *
1250 * 5000 series and later (including 1000 series) have non-volatile SRAM,
1251 * and do not save/restore SRAM when power cycling.
1252 */
1253 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1254 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1255 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1256 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
1257 if (unlikely(ret < 0)) {
1258 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
1259 if (!silent) {
1260 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
1261 WARN_ONCE(1,
1262 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
1263 val);
Johannes Bergcfb4e622013-06-20 22:02:05 +02001264 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001265 return false;
1266 }
1267 }
1268
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001269out:
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001270 /*
1271 * Fool sparse by faking we release the lock - sparse will
1272 * track nic_access anyway.
1273 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001274 __release(&trans_pcie->reg_lock);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001275 return true;
1276}
1277
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001278static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
1279 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001280{
Johannes Bergcfb4e622013-06-20 22:02:05 +02001281 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001282
Johannes Bergcfb4e622013-06-20 22:02:05 +02001283 lockdep_assert_held(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001284
1285 /*
1286 * Fool sparse by faking we acquiring the lock - sparse will
1287 * track nic_access anyway.
1288 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001289 __acquire(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001290
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001291 if (trans_pcie->cmd_in_flight)
1292 goto out;
1293
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001294 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1295 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001296 /*
1297 * Above we read the CSR_GP_CNTRL register, which will flush
1298 * any previous writes, but we need the write that clears the
1299 * MAC_ACCESS_REQ bit to be performed before any other writes
1300 * scheduled on different CPUs (after we drop reg_lock).
1301 */
1302 mmiowb();
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001303out:
Johannes Bergcfb4e622013-06-20 22:02:05 +02001304 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001305}
1306
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001307static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1308 void *buf, int dwords)
1309{
1310 unsigned long flags;
1311 int offs, ret = 0;
1312 u32 *vals = buf;
1313
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001314 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001315 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1316 for (offs = 0; offs < dwords; offs++)
1317 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001318 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001319 } else {
1320 ret = -EBUSY;
1321 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001322 return ret;
1323}
1324
1325static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001326 const void *buf, int dwords)
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001327{
1328 unsigned long flags;
1329 int offs, ret = 0;
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001330 const u32 *vals = buf;
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001331
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001332 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001333 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1334 for (offs = 0; offs < dwords; offs++)
Emmanuel Grumbach01387ff2013-01-09 11:37:59 +02001335 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1336 vals ? vals[offs] : 0);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001337 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001338 } else {
1339 ret = -EBUSY;
1340 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001341 return ret;
1342}
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001343
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001344#define IWL_FLUSH_WAIT_MS 2000
1345
Emmanuel Grumbach3cafdbe2014-03-24 11:23:51 +02001346static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, u32 txq_bm)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001347{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001348 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001349 struct iwl_txq *txq;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001350 struct iwl_queue *q;
1351 int cnt;
1352 unsigned long now = jiffies;
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001353 u32 scd_sram_addr;
1354 u8 buf[16];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001355 int ret = 0;
1356
1357 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001358 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02001359 u8 wr_ptr;
1360
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001361 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001362 continue;
Emmanuel Grumbach3cafdbe2014-03-24 11:23:51 +02001363 if (!test_bit(cnt, trans_pcie->queue_used))
1364 continue;
1365 if (!(BIT(cnt) & txq_bm))
1366 continue;
Emmanuel Grumbach748fa67c2014-03-27 10:06:29 +02001367
1368 IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", cnt);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001369 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001370 q = &txq->q;
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02001371 wr_ptr = ACCESS_ONCE(q->write_ptr);
1372
1373 while (q->read_ptr != ACCESS_ONCE(q->write_ptr) &&
1374 !time_after(jiffies,
1375 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) {
1376 u8 write_ptr = ACCESS_ONCE(q->write_ptr);
1377
1378 if (WARN_ONCE(wr_ptr != write_ptr,
1379 "WR pointer moved while flushing %d -> %d\n",
1380 wr_ptr, write_ptr))
1381 return -ETIMEDOUT;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001382 msleep(1);
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02001383 }
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001384
1385 if (q->read_ptr != q->write_ptr) {
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001386 IWL_ERR(trans,
1387 "fail to flush all tx fifo queues Q %d\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001388 ret = -ETIMEDOUT;
1389 break;
1390 }
Emmanuel Grumbach748fa67c2014-03-27 10:06:29 +02001391 IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001392 }
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001393
1394 if (!ret)
1395 return 0;
1396
1397 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1398 txq->q.read_ptr, txq->q.write_ptr);
1399
1400 scd_sram_addr = trans_pcie->scd_base_addr +
1401 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
1402 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
1403
1404 iwl_print_hex_error(trans, buf, sizeof(buf));
1405
1406 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
1407 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
1408 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
1409
1410 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1411 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
1412 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
1413 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
1414 u32 tbl_dw =
1415 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
1416 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
1417
1418 if (cnt & 0x1)
1419 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1420 else
1421 tbl_dw = tbl_dw & 0x0000FFFF;
1422
1423 IWL_ERR(trans,
1424 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
1425 cnt, active ? "" : "in", fifo, tbl_dw,
Johannes Berg83f32a42014-04-24 09:57:40 +02001426 iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt)) &
1427 (TFD_QUEUE_SIZE_MAX - 1),
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001428 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1429 }
1430
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001431 return ret;
1432}
1433
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001434static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
1435 u32 mask, u32 value)
1436{
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001437 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001438 unsigned long flags;
1439
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001440 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001441 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001442 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001443}
1444
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001445static const char *get_csr_string(int cmd)
1446{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001447#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001448 switch (cmd) {
1449 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1450 IWL_CMD(CSR_INT_COALESCING);
1451 IWL_CMD(CSR_INT);
1452 IWL_CMD(CSR_INT_MASK);
1453 IWL_CMD(CSR_FH_INT_STATUS);
1454 IWL_CMD(CSR_GPIO_IN);
1455 IWL_CMD(CSR_RESET);
1456 IWL_CMD(CSR_GP_CNTRL);
1457 IWL_CMD(CSR_HW_REV);
1458 IWL_CMD(CSR_EEPROM_REG);
1459 IWL_CMD(CSR_EEPROM_GP);
1460 IWL_CMD(CSR_OTP_GP_REG);
1461 IWL_CMD(CSR_GIO_REG);
1462 IWL_CMD(CSR_GP_UCODE_REG);
1463 IWL_CMD(CSR_GP_DRIVER_REG);
1464 IWL_CMD(CSR_UCODE_DRV_GP1);
1465 IWL_CMD(CSR_UCODE_DRV_GP2);
1466 IWL_CMD(CSR_LED_REG);
1467 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1468 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1469 IWL_CMD(CSR_ANA_PLL_CFG);
1470 IWL_CMD(CSR_HW_REV_WA_REG);
Alexander Bondara812cba2014-02-18 16:45:00 +01001471 IWL_CMD(CSR_MONITOR_STATUS_REG);
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001472 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1473 default:
1474 return "UNKNOWN";
1475 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001476#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001477}
1478
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001479void iwl_pcie_dump_csr(struct iwl_trans *trans)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001480{
1481 int i;
1482 static const u32 csr_tbl[] = {
1483 CSR_HW_IF_CONFIG_REG,
1484 CSR_INT_COALESCING,
1485 CSR_INT,
1486 CSR_INT_MASK,
1487 CSR_FH_INT_STATUS,
1488 CSR_GPIO_IN,
1489 CSR_RESET,
1490 CSR_GP_CNTRL,
1491 CSR_HW_REV,
1492 CSR_EEPROM_REG,
1493 CSR_EEPROM_GP,
1494 CSR_OTP_GP_REG,
1495 CSR_GIO_REG,
1496 CSR_GP_UCODE_REG,
1497 CSR_GP_DRIVER_REG,
1498 CSR_UCODE_DRV_GP1,
1499 CSR_UCODE_DRV_GP2,
1500 CSR_LED_REG,
1501 CSR_DRAM_INT_TBL_REG,
1502 CSR_GIO_CHICKEN_BITS,
1503 CSR_ANA_PLL_CFG,
Alexander Bondara812cba2014-02-18 16:45:00 +01001504 CSR_MONITOR_STATUS_REG,
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001505 CSR_HW_REV_WA_REG,
1506 CSR_DBG_HPET_MEM_REG
1507 };
1508 IWL_ERR(trans, "CSR values:\n");
1509 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1510 "CSR_INT_PERIODIC_REG)\n");
1511 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1512 IWL_ERR(trans, " %25s: 0X%08x\n",
1513 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001514 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001515 }
1516}
1517
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001518#ifdef CONFIG_IWLWIFI_DEBUGFS
1519/* create and remove of files */
1520#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001521 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001522 &iwl_dbgfs_##name##_ops)) \
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001523 goto err; \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001524} while (0)
1525
1526/* file operation */
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001527#define DEBUGFS_READ_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001528static const struct file_operations iwl_dbgfs_##name##_ops = { \
1529 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001530 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001531 .llseek = generic_file_llseek, \
1532};
1533
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001534#define DEBUGFS_WRITE_FILE_OPS(name) \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001535static const struct file_operations iwl_dbgfs_##name##_ops = { \
1536 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001537 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001538 .llseek = generic_file_llseek, \
1539};
1540
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001541#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001542static const struct file_operations iwl_dbgfs_##name##_ops = { \
1543 .write = iwl_dbgfs_##name##_write, \
1544 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001545 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001546 .llseek = generic_file_llseek, \
1547};
1548
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001549static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001550 char __user *user_buf,
1551 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001552{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001553 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001554 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001555 struct iwl_txq *txq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001556 struct iwl_queue *q;
1557 char *buf;
1558 int pos = 0;
1559 int cnt;
1560 int ret;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001561 size_t bufsz;
1562
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001563 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001564
Johannes Bergf9e75442012-03-30 09:37:39 +02001565 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001566 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001567
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001568 buf = kzalloc(bufsz, GFP_KERNEL);
1569 if (!buf)
1570 return -ENOMEM;
1571
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001572 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001573 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001574 q = &txq->q;
1575 pos += scnprintf(buf + pos, bufsz - pos,
Andy Lutomirskif40faf62014-06-07 09:13:44 -07001576 "hwq %.2d: read=%u write=%u use=%d stop=%d need_update=%d%s\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001577 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001578 !!test_bit(cnt, trans_pcie->queue_used),
Andy Lutomirskif40faf62014-06-07 09:13:44 -07001579 !!test_bit(cnt, trans_pcie->queue_stopped),
1580 txq->need_update,
1581 (cnt == trans_pcie->cmd_queue ? " HCMD" : ""));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001582 }
1583 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1584 kfree(buf);
1585 return ret;
1586}
1587
1588static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001589 char __user *user_buf,
1590 size_t count, loff_t *ppos)
1591{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001592 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001593 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001594 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001595 char buf[256];
1596 int pos = 0;
1597 const size_t bufsz = sizeof(buf);
1598
1599 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1600 rxq->read);
1601 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1602 rxq->write);
Andy Lutomirskif40faf62014-06-07 09:13:44 -07001603 pos += scnprintf(buf + pos, bufsz - pos, "write_actual: %u\n",
1604 rxq->write_actual);
1605 pos += scnprintf(buf + pos, bufsz - pos, "need_update: %d\n",
1606 rxq->need_update);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001607 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1608 rxq->free_count);
1609 if (rxq->rb_stts) {
1610 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1611 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1612 } else {
1613 pos += scnprintf(buf + pos, bufsz - pos,
1614 "closed_rb_num: Not Allocated\n");
1615 }
1616 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1617}
1618
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001619static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1620 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02001621 size_t count, loff_t *ppos)
1622{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001623 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001624 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001625 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1626
1627 int pos = 0;
1628 char *buf;
1629 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1630 ssize_t ret;
1631
1632 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02001633 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001634 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001635
1636 pos += scnprintf(buf + pos, bufsz - pos,
1637 "Interrupt Statistics Report:\n");
1638
1639 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1640 isr_stats->hw);
1641 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1642 isr_stats->sw);
1643 if (isr_stats->sw || isr_stats->hw) {
1644 pos += scnprintf(buf + pos, bufsz - pos,
1645 "\tLast Restarting Code: 0x%X\n",
1646 isr_stats->err_code);
1647 }
1648#ifdef CONFIG_IWLWIFI_DEBUG
1649 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1650 isr_stats->sch);
1651 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1652 isr_stats->alive);
1653#endif
1654 pos += scnprintf(buf + pos, bufsz - pos,
1655 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1656
1657 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1658 isr_stats->ctkill);
1659
1660 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1661 isr_stats->wakeup);
1662
1663 pos += scnprintf(buf + pos, bufsz - pos,
1664 "Rx command responses:\t\t %u\n", isr_stats->rx);
1665
1666 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1667 isr_stats->tx);
1668
1669 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1670 isr_stats->unhandled);
1671
1672 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1673 kfree(buf);
1674 return ret;
1675}
1676
1677static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1678 const char __user *user_buf,
1679 size_t count, loff_t *ppos)
1680{
1681 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001682 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001683 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1684
1685 char buf[8];
1686 int buf_size;
1687 u32 reset_flag;
1688
1689 memset(buf, 0, sizeof(buf));
1690 buf_size = min(count, sizeof(buf) - 1);
1691 if (copy_from_user(buf, user_buf, buf_size))
1692 return -EFAULT;
1693 if (sscanf(buf, "%x", &reset_flag) != 1)
1694 return -EFAULT;
1695 if (reset_flag == 0)
1696 memset(isr_stats, 0, sizeof(*isr_stats));
1697
1698 return count;
1699}
1700
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001701static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001702 const char __user *user_buf,
1703 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001704{
1705 struct iwl_trans *trans = file->private_data;
1706 char buf[8];
1707 int buf_size;
1708 int csr;
1709
1710 memset(buf, 0, sizeof(buf));
1711 buf_size = min(count, sizeof(buf) - 1);
1712 if (copy_from_user(buf, user_buf, buf_size))
1713 return -EFAULT;
1714 if (sscanf(buf, "%d", &csr) != 1)
1715 return -EFAULT;
1716
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001717 iwl_pcie_dump_csr(trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001718
1719 return count;
1720}
1721
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001722static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001723 char __user *user_buf,
1724 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001725{
1726 struct iwl_trans *trans = file->private_data;
Johannes Berg94543a82012-08-21 18:57:10 +02001727 char *buf = NULL;
Johannes Berg56c24772014-01-21 21:19:18 +01001728 ssize_t ret;
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001729
Johannes Berg56c24772014-01-21 21:19:18 +01001730 ret = iwl_dump_fh(trans, &buf);
1731 if (ret < 0)
1732 return ret;
1733 if (!buf)
1734 return -EINVAL;
1735 ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
1736 kfree(buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001737 return ret;
1738}
1739
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001740DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001741DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001742DEBUGFS_READ_FILE_OPS(rx_queue);
1743DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001744DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001745
1746/*
1747 * Create the debugfs files and directories
1748 *
1749 */
1750static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001751 struct dentry *dir)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001752{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001753 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1754 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001755 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001756 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1757 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001758 return 0;
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001759
1760err:
1761 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
1762 return -ENOMEM;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001763}
Johannes Berg4d075002014-04-24 10:41:31 +02001764
1765static u32 iwl_trans_pcie_get_cmdlen(struct iwl_tfd *tfd)
1766{
1767 u32 cmdlen = 0;
1768 int i;
1769
1770 for (i = 0; i < IWL_NUM_OF_TBS; i++)
1771 cmdlen += iwl_pcie_tfd_tb_get_len(tfd, i);
1772
1773 return cmdlen;
1774}
1775
1776static u32 iwl_trans_pcie_dump_data(struct iwl_trans *trans,
1777 void *buf, u32 buflen)
1778{
1779 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1780 struct iwl_fw_error_dump_data *data;
1781 struct iwl_txq *cmdq = &trans_pcie->txq[trans_pcie->cmd_queue];
1782 struct iwl_fw_error_dump_txcmd *txcmd;
1783 u32 len;
1784 int i, ptr;
1785
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03001786 len = sizeof(*data) +
1787 cmdq->q.n_window * (sizeof(*txcmd) + TFD_MAX_PAYLOAD_SIZE);
1788
1789 if (trans_pcie->fw_mon_page)
1790 len += sizeof(*data) + sizeof(struct iwl_fw_error_fw_mon) +
1791 trans_pcie->fw_mon_size;
1792
Johannes Berg4d075002014-04-24 10:41:31 +02001793 if (!buf)
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03001794 return len;
Johannes Berg4d075002014-04-24 10:41:31 +02001795
1796 len = 0;
1797 data = buf;
1798 data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD);
1799 txcmd = (void *)data->data;
1800 spin_lock_bh(&cmdq->lock);
1801 ptr = cmdq->q.write_ptr;
1802 for (i = 0; i < cmdq->q.n_window; i++) {
1803 u8 idx = get_cmd_index(&cmdq->q, ptr);
1804 u32 caplen, cmdlen;
1805
1806 cmdlen = iwl_trans_pcie_get_cmdlen(&cmdq->tfds[ptr]);
1807 caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen);
1808
1809 if (cmdlen) {
1810 len += sizeof(*txcmd) + caplen;
1811 txcmd->cmdlen = cpu_to_le32(cmdlen);
1812 txcmd->caplen = cpu_to_le32(caplen);
1813 memcpy(txcmd->data, cmdq->entries[idx].cmd, caplen);
1814 txcmd = (void *)((u8 *)txcmd->data + caplen);
1815 }
1816
1817 ptr = iwl_queue_dec_wrap(ptr);
1818 }
1819 spin_unlock_bh(&cmdq->lock);
1820
1821 data->len = cpu_to_le32(len);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03001822 len += sizeof(*data);
1823
1824 if (trans_pcie->fw_mon_page) {
1825 struct iwl_fw_error_fw_mon *fw_mon_data;
1826
1827 data = iwl_fw_error_next_data(data);
1828 data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR);
1829 data->len = cpu_to_le32(trans_pcie->fw_mon_size +
1830 sizeof(*fw_mon_data));
1831 fw_mon_data = (void *)data->data;
1832 fw_mon_data->fw_mon_wr_ptr =
1833 cpu_to_le32(iwl_read_prph(trans, MON_BUFF_WRPTR));
1834 fw_mon_data->fw_mon_cycle_cnt =
1835 cpu_to_le32(iwl_read_prph(trans, MON_BUFF_CYCLE_CNT));
1836 fw_mon_data->fw_mon_base_ptr =
1837 cpu_to_le32(iwl_read_prph(trans, MON_BUFF_BASE_ADDR));
1838
1839 /*
1840 * The firmware is now asserted, it won't write anything to
1841 * the buffer. CPU can take ownership to fetch the data.
1842 * The buffer will be handed back to the device before the
1843 * firmware will be restarted.
1844 */
1845 dma_sync_single_for_cpu(trans->dev, trans_pcie->fw_mon_phys,
1846 trans_pcie->fw_mon_size,
1847 DMA_FROM_DEVICE);
1848 memcpy(fw_mon_data->data, page_address(trans_pcie->fw_mon_page),
1849 trans_pcie->fw_mon_size);
1850
1851 len += sizeof(*data) + sizeof(*fw_mon_data) +
1852 trans_pcie->fw_mon_size;
1853 }
1854
1855 return len;
Johannes Berg4d075002014-04-24 10:41:31 +02001856}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001857#else
1858static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001859 struct dentry *dir)
1860{
1861 return 0;
1862}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001863#endif /*CONFIG_IWLWIFI_DEBUGFS */
1864
Johannes Bergd1ff5252012-04-12 06:24:30 -07001865static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001866 .start_hw = iwl_trans_pcie_start_hw,
Arik Nemtsova4082842013-11-24 19:10:46 +02001867 .op_mode_leave = iwl_trans_pcie_op_mode_leave,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001868 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001869 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001870 .stop_device = iwl_trans_pcie_stop_device,
1871
Johannes Bergddaf5a52013-01-08 11:25:44 +01001872 .d3_suspend = iwl_trans_pcie_d3_suspend,
1873 .d3_resume = iwl_trans_pcie_d3_resume,
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001874
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001875 .send_cmd = iwl_trans_pcie_send_hcmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001876
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001877 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001878 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001879
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03001880 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001881 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001882
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001883 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001884
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001885 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001886
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001887 .write8 = iwl_trans_pcie_write8,
1888 .write32 = iwl_trans_pcie_write32,
1889 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001890 .read_prph = iwl_trans_pcie_read_prph,
1891 .write_prph = iwl_trans_pcie_write_prph,
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001892 .read_mem = iwl_trans_pcie_read_mem,
1893 .write_mem = iwl_trans_pcie_write_mem,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001894 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07001895 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001896 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001897 .release_nic_access = iwl_trans_pcie_release_nic_access,
1898 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
Johannes Berg4d075002014-04-24 10:41:31 +02001899
1900#ifdef CONFIG_IWLWIFI_DEBUGFS
1901 .dump_data = iwl_trans_pcie_dump_data,
1902#endif
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001903};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001904
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07001905struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001906 const struct pci_device_id *ent,
1907 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001908{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001909 struct iwl_trans_pcie *trans_pcie;
1910 struct iwl_trans *trans;
1911 u16 pci_cmd;
1912 int err;
1913
1914 trans = kzalloc(sizeof(struct iwl_trans) +
Johannes Berg20d3b642012-05-16 22:54:29 +02001915 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
Luciano Coelho6965a352013-08-10 16:35:45 +03001916 if (!trans) {
1917 err = -ENOMEM;
1918 goto out;
1919 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001920
1921 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1922
1923 trans->ops = &trans_ops_pcie;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001924 trans->cfg = cfg;
Johannes Berg2bfb5092012-12-27 21:43:48 +01001925 trans_lockdep_init(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001926 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08001927 spin_lock_init(&trans_pcie->irq_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001928 spin_lock_init(&trans_pcie->reg_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08001929 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001930
Johannes Bergd819c6c2013-09-30 11:02:46 +02001931 err = pci_enable_device(pdev);
1932 if (err)
1933 goto out_no_pci;
1934
Emmanuel Grumbachf2532b02013-07-02 15:47:29 +03001935 if (!cfg->base_params->pcie_l1_allowed) {
1936 /*
1937 * W/A - seems to solve weird behavior. We need to remove this
1938 * if we don't want to stay in L1 all the time. This wastes a
1939 * lot of power.
1940 */
1941 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
1942 PCIE_LINK_STATE_L1 |
1943 PCIE_LINK_STATE_CLKPM);
1944 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001945
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001946 pci_set_master(pdev);
1947
1948 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
1949 if (!err)
1950 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
1951 if (err) {
1952 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1953 if (!err)
1954 err = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02001955 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001956 /* both attempts failed: */
1957 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001958 dev_err(&pdev->dev, "No suitable DMA available\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001959 goto out_pci_disable_device;
1960 }
1961 }
1962
1963 err = pci_request_regions(pdev, DRV_NAME);
1964 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001965 dev_err(&pdev->dev, "pci_request_regions failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001966 goto out_pci_disable_device;
1967 }
1968
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001969 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001970 if (!trans_pcie->hw_base) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001971 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001972 err = -ENODEV;
1973 goto out_pci_release_regions;
1974 }
1975
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001976 /* We disable the RETRY_TIMEOUT register (0x41) to keep
1977 * PCI Tx retries from interfering with C3 CPU state */
1978 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
1979
Emmanuel Grumbach83f7a852014-04-13 16:03:11 +03001980 trans->dev = &pdev->dev;
1981 trans_pcie->pci_dev = pdev;
1982 iwl_disable_interrupts(trans);
1983
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001984 err = pci_enable_msi(pdev);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001985 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001986 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001987 /* enable rfkill interrupt: hw bug w/a */
1988 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1989 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1990 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1991 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1992 }
1993 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001994
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02001995 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02001996 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02001997 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
1998 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001999
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002000 /* Initialize the wait queue for commands */
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02002001 init_waitqueue_head(&trans_pcie->wait_command_queue);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002002
Johannes Berg3ec45882012-07-12 13:56:28 +02002003 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
2004 "iwl_cmd_pool:%s", dev_name(trans->dev));
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002005
2006 trans->dev_cmd_headroom = 0;
2007 trans->dev_cmd_pool =
Johannes Berg3ec45882012-07-12 13:56:28 +02002008 kmem_cache_create(trans->dev_cmd_pool_name,
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002009 sizeof(struct iwl_device_cmd)
2010 + trans->dev_cmd_headroom,
2011 sizeof(void *),
2012 SLAB_HWCACHE_ALIGN,
2013 NULL);
2014
Luciano Coelho6965a352013-08-10 16:35:45 +03002015 if (!trans->dev_cmd_pool) {
2016 err = -ENOMEM;
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002017 goto out_pci_disable_msi;
Luciano Coelho6965a352013-08-10 16:35:45 +03002018 }
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002019
Johannes Berga8b691e2012-12-27 23:08:06 +01002020 if (iwl_pcie_alloc_ict(trans))
2021 goto out_free_cmd_pool;
2022
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02002023 err = request_threaded_irq(pdev->irq, iwl_pcie_isr,
Luciano Coelho6965a352013-08-10 16:35:45 +03002024 iwl_pcie_irq_handler,
2025 IRQF_SHARED, DRV_NAME, trans);
2026 if (err) {
Johannes Berga8b691e2012-12-27 23:08:06 +01002027 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
2028 goto out_free_ict;
2029 }
2030
Emmanuel Grumbach83f7a852014-04-13 16:03:11 +03002031 trans_pcie->inta_mask = CSR_INI_SET_MASK;
2032
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002033 return trans;
2034
Johannes Berga8b691e2012-12-27 23:08:06 +01002035out_free_ict:
2036 iwl_pcie_free_ict(trans);
2037out_free_cmd_pool:
2038 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002039out_pci_disable_msi:
2040 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002041out_pci_release_regions:
2042 pci_release_regions(pdev);
2043out_pci_disable_device:
2044 pci_disable_device(pdev);
2045out_no_pci:
2046 kfree(trans);
Luciano Coelho6965a352013-08-10 16:35:45 +03002047out:
2048 return ERR_PTR(err);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002049}