Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 1 | /****************************************************************************** |
| 2 | * |
| 3 | * This file is provided under a dual BSD/GPLv2 license. When using or |
| 4 | * redistributing this file, you may do so under either license. |
| 5 | * |
| 6 | * GPL LICENSE SUMMARY |
| 7 | * |
Emmanuel Grumbach | 51368bf | 2013-12-30 13:15:54 +0200 | [diff] [blame] | 8 | * Copyright(c) 2007 - 2014 Intel Corporation. All rights reserved. |
Johannes Berg | 8b4139d | 2014-07-24 14:05:26 +0200 | [diff] [blame] | 9 | * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 10 | * |
| 11 | * This program is free software; you can redistribute it and/or modify |
| 12 | * it under the terms of version 2 of the GNU General Public License as |
| 13 | * published by the Free Software Foundation. |
| 14 | * |
| 15 | * This program is distributed in the hope that it will be useful, but |
| 16 | * WITHOUT ANY WARRANTY; without even the implied warranty of |
| 17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 18 | * General Public License for more details. |
| 19 | * |
| 20 | * You should have received a copy of the GNU General Public License |
| 21 | * along with this program; if not, write to the Free Software |
| 22 | * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110, |
| 23 | * USA |
| 24 | * |
| 25 | * The full GNU General Public License is included in this distribution |
Emmanuel Grumbach | 410dc5a | 2013-02-18 09:22:28 +0200 | [diff] [blame] | 26 | * in the file called COPYING. |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 27 | * |
| 28 | * Contact Information: |
| 29 | * Intel Linux Wireless <ilw@linux.intel.com> |
| 30 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 31 | * |
| 32 | * BSD LICENSE |
| 33 | * |
Emmanuel Grumbach | 51368bf | 2013-12-30 13:15:54 +0200 | [diff] [blame] | 34 | * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved. |
Johannes Berg | 8b4139d | 2014-07-24 14:05:26 +0200 | [diff] [blame] | 35 | * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 36 | * All rights reserved. |
| 37 | * |
| 38 | * Redistribution and use in source and binary forms, with or without |
| 39 | * modification, are permitted provided that the following conditions |
| 40 | * are met: |
| 41 | * |
| 42 | * * Redistributions of source code must retain the above copyright |
| 43 | * notice, this list of conditions and the following disclaimer. |
| 44 | * * Redistributions in binary form must reproduce the above copyright |
| 45 | * notice, this list of conditions and the following disclaimer in |
| 46 | * the documentation and/or other materials provided with the |
| 47 | * distribution. |
| 48 | * * Neither the name Intel Corporation nor the names of its |
| 49 | * contributors may be used to endorse or promote products derived |
| 50 | * from this software without specific prior written permission. |
| 51 | * |
| 52 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS |
| 53 | * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT |
| 54 | * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR |
| 55 | * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT |
| 56 | * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, |
| 57 | * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT |
| 58 | * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
| 59 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
| 60 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
| 61 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
| 62 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 63 | * |
| 64 | *****************************************************************************/ |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 65 | #include <linux/pci.h> |
| 66 | #include <linux/pci-aspm.h> |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 67 | #include <linux/interrupt.h> |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 68 | #include <linux/debugfs.h> |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 69 | #include <linux/sched.h> |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 70 | #include <linux/bitops.h> |
| 71 | #include <linux/gfp.h> |
Emmanuel Grumbach | 48eb7b3 | 2014-07-08 19:45:17 +0300 | [diff] [blame] | 72 | #include <linux/vmalloc.h> |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 73 | |
Johannes Berg | 8257510 | 2012-04-03 16:44:37 -0700 | [diff] [blame] | 74 | #include "iwl-drv.h" |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 75 | #include "iwl-trans.h" |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 76 | #include "iwl-csr.h" |
| 77 | #include "iwl-prph.h" |
Emmanuel Grumbach | 7a10e3e4 | 2011-09-06 09:31:21 -0700 | [diff] [blame] | 78 | #include "iwl-agn-hw.h" |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 79 | #include "iwl-fw-error-dump.h" |
Johannes Berg | 6468a01 | 2012-05-16 19:13:54 +0200 | [diff] [blame] | 80 | #include "internal.h" |
Johannes Berg | 0439bb6 | 2012-03-05 11:24:45 -0800 | [diff] [blame] | 81 | |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 82 | static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans) |
| 83 | { |
| 84 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 85 | |
| 86 | if (!trans_pcie->fw_mon_page) |
| 87 | return; |
| 88 | |
| 89 | dma_unmap_page(trans->dev, trans_pcie->fw_mon_phys, |
| 90 | trans_pcie->fw_mon_size, DMA_FROM_DEVICE); |
| 91 | __free_pages(trans_pcie->fw_mon_page, |
| 92 | get_order(trans_pcie->fw_mon_size)); |
| 93 | trans_pcie->fw_mon_page = NULL; |
| 94 | trans_pcie->fw_mon_phys = 0; |
| 95 | trans_pcie->fw_mon_size = 0; |
| 96 | } |
| 97 | |
| 98 | static void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans) |
| 99 | { |
| 100 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 101 | struct page *page; |
| 102 | dma_addr_t phys; |
| 103 | u32 size; |
| 104 | u8 power; |
| 105 | |
| 106 | if (trans_pcie->fw_mon_page) { |
| 107 | dma_sync_single_for_device(trans->dev, trans_pcie->fw_mon_phys, |
| 108 | trans_pcie->fw_mon_size, |
| 109 | DMA_FROM_DEVICE); |
| 110 | return; |
| 111 | } |
| 112 | |
| 113 | phys = 0; |
| 114 | for (power = 26; power >= 11; power--) { |
| 115 | int order; |
| 116 | |
| 117 | size = BIT(power); |
| 118 | order = get_order(size); |
| 119 | page = alloc_pages(__GFP_COMP | __GFP_NOWARN | __GFP_ZERO, |
| 120 | order); |
| 121 | if (!page) |
| 122 | continue; |
| 123 | |
| 124 | phys = dma_map_page(trans->dev, page, 0, PAGE_SIZE << order, |
| 125 | DMA_FROM_DEVICE); |
| 126 | if (dma_mapping_error(trans->dev, phys)) { |
| 127 | __free_pages(page, order); |
| 128 | continue; |
| 129 | } |
| 130 | IWL_INFO(trans, |
| 131 | "Allocated 0x%08x bytes (order %d) for firmware monitor.\n", |
| 132 | size, order); |
| 133 | break; |
| 134 | } |
| 135 | |
Emmanuel Grumbach | 40a7690 | 2014-09-18 15:44:04 +0300 | [diff] [blame] | 136 | if (WARN_ON_ONCE(!page)) |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 137 | return; |
| 138 | |
| 139 | trans_pcie->fw_mon_page = page; |
| 140 | trans_pcie->fw_mon_phys = phys; |
| 141 | trans_pcie->fw_mon_size = size; |
| 142 | } |
| 143 | |
Alexander Bondar | a812cba | 2014-02-18 16:45:00 +0100 | [diff] [blame] | 144 | static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg) |
| 145 | { |
| 146 | iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG, |
| 147 | ((reg & 0x0000ffff) | (2 << 28))); |
| 148 | return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG); |
| 149 | } |
| 150 | |
| 151 | static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val) |
| 152 | { |
| 153 | iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val); |
| 154 | iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG, |
| 155 | ((reg & 0x0000ffff) | (3 << 28))); |
| 156 | } |
| 157 | |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 158 | static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 159 | { |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 160 | if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold)) |
| 161 | iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG, |
| 162 | APMG_PS_CTRL_VAL_PWR_SRC_VAUX, |
| 163 | ~APMG_PS_CTRL_MSK_PWR_SRC); |
| 164 | else |
| 165 | iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG, |
| 166 | APMG_PS_CTRL_VAL_PWR_SRC_VMAIN, |
| 167 | ~APMG_PS_CTRL_MSK_PWR_SRC); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 168 | } |
| 169 | |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 170 | /* PCI registers */ |
| 171 | #define PCI_CFG_RETRY_TIMEOUT 0x041 |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 172 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 173 | static void iwl_pcie_apm_config(struct iwl_trans *trans) |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 174 | { |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 175 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 176 | u16 lctl; |
Emmanuel Grumbach | 9180ac5 | 2014-09-23 23:02:41 +0300 | [diff] [blame] | 177 | u16 cap; |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 178 | |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 179 | /* |
| 180 | * HW bug W/A for instability in PCIe bus L0S->L1 transition. |
| 181 | * Check if BIOS (or OS) enabled L1-ASPM on this device. |
| 182 | * If so (likely), disable L0S, so device moves directly L0->L1; |
| 183 | * costs negligible amount of power savings. |
| 184 | * If not (unlikely), enable L0S, so there is at least some |
| 185 | * power savings, even without L1. |
| 186 | */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 187 | pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl); |
Emmanuel Grumbach | 9180ac5 | 2014-09-23 23:02:41 +0300 | [diff] [blame] | 188 | if (lctl & PCI_EXP_LNKCTL_ASPM_L1) |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 189 | iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED); |
Emmanuel Grumbach | 9180ac5 | 2014-09-23 23:02:41 +0300 | [diff] [blame] | 190 | else |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 191 | iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED); |
Bjorn Helgaas | 438a0f0 | 2012-12-05 13:51:21 -0700 | [diff] [blame] | 192 | trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S); |
Emmanuel Grumbach | 9180ac5 | 2014-09-23 23:02:41 +0300 | [diff] [blame] | 193 | |
| 194 | pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_DEVCTL2, &cap); |
| 195 | trans->ltr_enabled = cap & PCI_EXP_DEVCTL2_LTR_EN; |
| 196 | dev_info(trans->dev, "L1 %sabled - LTR %sabled\n", |
| 197 | (lctl & PCI_EXP_LNKCTL_ASPM_L1) ? "En" : "Dis", |
| 198 | trans->ltr_enabled ? "En" : "Dis"); |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 199 | } |
| 200 | |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 201 | /* |
| 202 | * Start up NIC's basic functionality after it has been reset |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 203 | * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop()) |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 204 | * NOTE: This does not load uCode nor start the embedded processor |
| 205 | */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 206 | static int iwl_pcie_apm_init(struct iwl_trans *trans) |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 207 | { |
| 208 | int ret = 0; |
| 209 | IWL_DEBUG_INFO(trans, "Init card's basic functions\n"); |
| 210 | |
| 211 | /* |
| 212 | * Use "set_bit" below rather than "write", to preserve any hardware |
| 213 | * bits already set by default after reset. |
| 214 | */ |
| 215 | |
| 216 | /* Disable L0S exit timer (platform NMI Work/Around) */ |
Eran Harary | e4a9f8c | 2013-12-22 08:06:34 +0200 | [diff] [blame] | 217 | if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) |
| 218 | iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS, |
| 219 | CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 220 | |
| 221 | /* |
| 222 | * Disable L0s without affecting L1; |
| 223 | * don't wait for ICH L0s (ICH bug W/A) |
| 224 | */ |
| 225 | iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 226 | CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 227 | |
| 228 | /* Set FH wait threshold to maximum (HW error during stress W/A) */ |
| 229 | iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL); |
| 230 | |
| 231 | /* |
| 232 | * Enable HAP INTA (interrupt from management bus) to |
| 233 | * wake device's PCI Express link L1a -> L0s |
| 234 | */ |
| 235 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 236 | CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 237 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 238 | iwl_pcie_apm_config(trans); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 239 | |
| 240 | /* Configure analog phase-lock-loop before activating to D0A */ |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 241 | if (trans->cfg->base_params->pll_cfg_val) |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 242 | iwl_set_bit(trans, CSR_ANA_PLL_CFG, |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 243 | trans->cfg->base_params->pll_cfg_val); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 244 | |
| 245 | /* |
| 246 | * Set "initialization complete" bit to move adapter from |
| 247 | * D0U* --> D0A* (powered-up active) state. |
| 248 | */ |
| 249 | iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 250 | |
| 251 | /* |
| 252 | * Wait for clock stabilization; once stabilized, access to |
| 253 | * device-internal resources is supported, e.g. iwl_write_prph() |
| 254 | * and accesses to uCode SRAM. |
| 255 | */ |
| 256 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 257 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
| 258 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 259 | if (ret < 0) { |
| 260 | IWL_DEBUG_INFO(trans, "Failed to init the card\n"); |
| 261 | goto out; |
| 262 | } |
| 263 | |
Emmanuel Grumbach | 2d93aee | 2013-12-24 14:15:41 +0200 | [diff] [blame] | 264 | if (trans->cfg->host_interrupt_operation_mode) { |
| 265 | /* |
| 266 | * This is a bit of an abuse - This is needed for 7260 / 3160 |
| 267 | * only check host_interrupt_operation_mode even if this is |
| 268 | * not related to host_interrupt_operation_mode. |
| 269 | * |
| 270 | * Enable the oscillator to count wake up time for L1 exit. This |
| 271 | * consumes slightly more power (100uA) - but allows to be sure |
| 272 | * that we wake up from L1 on time. |
| 273 | * |
| 274 | * This looks weird: read twice the same register, discard the |
| 275 | * value, set a bit, and yet again, read that same register |
| 276 | * just to discard the value. But that's the way the hardware |
| 277 | * seems to like it. |
| 278 | */ |
| 279 | iwl_read_prph(trans, OSC_CLK); |
| 280 | iwl_read_prph(trans, OSC_CLK); |
| 281 | iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL); |
| 282 | iwl_read_prph(trans, OSC_CLK); |
| 283 | iwl_read_prph(trans, OSC_CLK); |
| 284 | } |
| 285 | |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 286 | /* |
| 287 | * Enable DMA clock and wait for it to stabilize. |
| 288 | * |
Eran Harary | 3073d8c | 2013-12-29 14:09:59 +0200 | [diff] [blame] | 289 | * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" |
| 290 | * bits do not disable clocks. This preserves any hardware |
| 291 | * bits already set by default in "CLK_CTRL_REG" after reset. |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 292 | */ |
Eran Harary | 3073d8c | 2013-12-29 14:09:59 +0200 | [diff] [blame] | 293 | if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) { |
| 294 | iwl_write_prph(trans, APMG_CLK_EN_REG, |
| 295 | APMG_CLK_VAL_DMA_CLK_RQT); |
| 296 | udelay(20); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 297 | |
Eran Harary | 3073d8c | 2013-12-29 14:09:59 +0200 | [diff] [blame] | 298 | /* Disable L1-Active */ |
| 299 | iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG, |
| 300 | APMG_PCIDEV_STT_VAL_L1_ACT_DIS); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 301 | |
Eran Harary | 3073d8c | 2013-12-29 14:09:59 +0200 | [diff] [blame] | 302 | /* Clear the interrupt in APMG if the NIC is in RFKILL */ |
| 303 | iwl_write_prph(trans, APMG_RTC_INT_STT_REG, |
| 304 | APMG_RTC_INT_STT_RFKILL); |
| 305 | } |
Emmanuel Grumbach | 889b169 | 2013-07-25 13:14:34 +0300 | [diff] [blame] | 306 | |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 307 | set_bit(STATUS_DEVICE_ENABLED, &trans->status); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 308 | |
| 309 | out: |
| 310 | return ret; |
| 311 | } |
| 312 | |
Alexander Bondar | a812cba | 2014-02-18 16:45:00 +0100 | [diff] [blame] | 313 | /* |
| 314 | * Enable LP XTAL to avoid HW bug where device may consume much power if |
| 315 | * FW is not loaded after device reset. LP XTAL is disabled by default |
| 316 | * after device HW reset. Do it only if XTAL is fed by internal source. |
| 317 | * Configure device's "persistence" mode to avoid resetting XTAL again when |
| 318 | * SHRD_HW_RST occurs in S3. |
| 319 | */ |
| 320 | static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans) |
| 321 | { |
| 322 | int ret; |
| 323 | u32 apmg_gp1_reg; |
| 324 | u32 apmg_xtal_cfg_reg; |
| 325 | u32 dl_cfg_reg; |
| 326 | |
| 327 | /* Force XTAL ON */ |
| 328 | __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL, |
| 329 | CSR_GP_CNTRL_REG_FLAG_XTAL_ON); |
| 330 | |
| 331 | /* Reset entire device - do controller reset (results in SHRD_HW_RST) */ |
| 332 | iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET); |
| 333 | |
| 334 | udelay(10); |
| 335 | |
| 336 | /* |
| 337 | * Set "initialization complete" bit to move adapter from |
| 338 | * D0U* --> D0A* (powered-up active) state. |
| 339 | */ |
| 340 | iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 341 | |
| 342 | /* |
| 343 | * Wait for clock stabilization; once stabilized, access to |
| 344 | * device-internal resources is possible. |
| 345 | */ |
| 346 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, |
| 347 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
| 348 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
| 349 | 25000); |
| 350 | if (WARN_ON(ret < 0)) { |
| 351 | IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n"); |
| 352 | /* Release XTAL ON request */ |
| 353 | __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL, |
| 354 | CSR_GP_CNTRL_REG_FLAG_XTAL_ON); |
| 355 | return; |
| 356 | } |
| 357 | |
| 358 | /* |
| 359 | * Clear "disable persistence" to avoid LP XTAL resetting when |
| 360 | * SHRD_HW_RST is applied in S3. |
| 361 | */ |
| 362 | iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG, |
| 363 | APMG_PCIDEV_STT_VAL_PERSIST_DIS); |
| 364 | |
| 365 | /* |
| 366 | * Force APMG XTAL to be active to prevent its disabling by HW |
| 367 | * caused by APMG idle state. |
| 368 | */ |
| 369 | apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans, |
| 370 | SHR_APMG_XTAL_CFG_REG); |
| 371 | iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG, |
| 372 | apmg_xtal_cfg_reg | |
| 373 | SHR_APMG_XTAL_CFG_XTAL_ON_REQ); |
| 374 | |
| 375 | /* |
| 376 | * Reset entire device again - do controller reset (results in |
| 377 | * SHRD_HW_RST). Turn MAC off before proceeding. |
| 378 | */ |
| 379 | iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET); |
| 380 | |
| 381 | udelay(10); |
| 382 | |
| 383 | /* Enable LP XTAL by indirect access through CSR */ |
| 384 | apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG); |
| 385 | iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg | |
| 386 | SHR_APMG_GP1_WF_XTAL_LP_EN | |
| 387 | SHR_APMG_GP1_CHICKEN_BIT_SELECT); |
| 388 | |
| 389 | /* Clear delay line clock power up */ |
| 390 | dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG); |
| 391 | iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg & |
| 392 | ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP); |
| 393 | |
| 394 | /* |
| 395 | * Enable persistence mode to avoid LP XTAL resetting when |
| 396 | * SHRD_HW_RST is applied in S3. |
| 397 | */ |
| 398 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, |
| 399 | CSR_HW_IF_CONFIG_REG_PERSIST_MODE); |
| 400 | |
| 401 | /* |
| 402 | * Clear "initialization complete" bit to move adapter from |
| 403 | * D0A* (powered-up Active) --> D0U* (Uninitialized) state. |
| 404 | */ |
| 405 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
| 406 | CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 407 | |
| 408 | /* Activates XTAL resources monitor */ |
| 409 | __iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG, |
| 410 | CSR_MONITOR_XTAL_RESOURCES); |
| 411 | |
| 412 | /* Release XTAL ON request */ |
| 413 | __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL, |
| 414 | CSR_GP_CNTRL_REG_FLAG_XTAL_ON); |
| 415 | udelay(10); |
| 416 | |
| 417 | /* Release APMG XTAL */ |
| 418 | iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG, |
| 419 | apmg_xtal_cfg_reg & |
| 420 | ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ); |
| 421 | } |
| 422 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 423 | static int iwl_pcie_apm_stop_master(struct iwl_trans *trans) |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 424 | { |
| 425 | int ret = 0; |
| 426 | |
| 427 | /* stop device's busmaster DMA activity */ |
| 428 | iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER); |
| 429 | |
| 430 | ret = iwl_poll_bit(trans, CSR_RESET, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 431 | CSR_RESET_REG_FLAG_MASTER_DISABLED, |
| 432 | CSR_RESET_REG_FLAG_MASTER_DISABLED, 100); |
Emmanuel Grumbach | 7f2ac8f | 2014-10-23 08:53:21 +0300 | [diff] [blame] | 433 | if (ret < 0) |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 434 | IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n"); |
| 435 | |
| 436 | IWL_DEBUG_INFO(trans, "stop master\n"); |
| 437 | |
| 438 | return ret; |
| 439 | } |
| 440 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 441 | static void iwl_pcie_apm_stop(struct iwl_trans *trans) |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 442 | { |
| 443 | IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n"); |
| 444 | |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 445 | clear_bit(STATUS_DEVICE_ENABLED, &trans->status); |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 446 | |
| 447 | /* Stop device's DMA activity */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 448 | iwl_pcie_apm_stop_master(trans); |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 449 | |
Alexander Bondar | a812cba | 2014-02-18 16:45:00 +0100 | [diff] [blame] | 450 | if (trans->cfg->lp_xtal_workaround) { |
| 451 | iwl_pcie_apm_lp_xtal_enable(trans); |
| 452 | return; |
| 453 | } |
| 454 | |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 455 | /* Reset the entire device */ |
| 456 | iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET); |
| 457 | |
| 458 | udelay(10); |
| 459 | |
| 460 | /* |
| 461 | * Clear "initialization complete" bit to move adapter from |
| 462 | * D0A* (powered-up Active) --> D0U* (Uninitialized) state. |
| 463 | */ |
| 464 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
| 465 | CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 466 | } |
| 467 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 468 | static int iwl_pcie_nic_init(struct iwl_trans *trans) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 469 | { |
Johannes Berg | 7b11488 | 2012-02-05 13:55:11 -0800 | [diff] [blame] | 470 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 471 | |
| 472 | /* nic_init */ |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 473 | spin_lock(&trans_pcie->irq_lock); |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 474 | iwl_pcie_apm_init(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 475 | |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 476 | spin_unlock(&trans_pcie->irq_lock); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 477 | |
Eran Harary | 3073d8c | 2013-12-29 14:09:59 +0200 | [diff] [blame] | 478 | if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) |
| 479 | iwl_pcie_set_pwr(trans, false); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 480 | |
Johannes Berg | ecdb975 | 2012-03-06 13:31:03 -0800 | [diff] [blame] | 481 | iwl_op_mode_nic_config(trans->op_mode); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 482 | |
| 483 | /* Allocate the RX queue, or reset if it is already allocated */ |
Emmanuel Grumbach | 9805c446 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 484 | iwl_pcie_rx_init(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 485 | |
| 486 | /* Allocate or reset and init all Tx and Command queues */ |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 487 | if (iwl_pcie_tx_init(trans)) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 488 | return -ENOMEM; |
| 489 | |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 490 | if (trans->cfg->base_params->shadow_reg_enable) { |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 491 | /* enable shadow regs in HW */ |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 492 | iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF); |
Meenakshi Venkataraman | d38069d | 2012-05-16 22:54:30 +0200 | [diff] [blame] | 493 | IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n"); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 494 | } |
| 495 | |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 496 | return 0; |
| 497 | } |
| 498 | |
| 499 | #define HW_READY_TIMEOUT (50) |
| 500 | |
| 501 | /* Note: returns poll_bit return value, which is >= 0 if success */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 502 | static int iwl_pcie_set_hw_ready(struct iwl_trans *trans) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 503 | { |
| 504 | int ret; |
| 505 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 506 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 507 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 508 | |
| 509 | /* See if we got it */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 510 | ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 511 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY, |
| 512 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY, |
| 513 | HW_READY_TIMEOUT); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 514 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 515 | IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : ""); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 516 | return ret; |
| 517 | } |
| 518 | |
| 519 | /* Note: returns standard 0/-ERROR code */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 520 | static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 521 | { |
| 522 | int ret; |
Emmanuel Grumbach | 289e550 | 2012-08-05 16:55:06 +0300 | [diff] [blame] | 523 | int t = 0; |
Emmanuel Grumbach | 501fd98 | 2014-05-08 12:15:22 +0300 | [diff] [blame] | 524 | int iter; |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 525 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 526 | IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n"); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 527 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 528 | ret = iwl_pcie_set_hw_ready(trans); |
Emmanuel Grumbach | ebb7678 | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 529 | /* If the card is ready, exit 0 */ |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 530 | if (ret >= 0) |
| 531 | return 0; |
| 532 | |
Emmanuel Grumbach | 501fd98 | 2014-05-08 12:15:22 +0300 | [diff] [blame] | 533 | for (iter = 0; iter < 10; iter++) { |
| 534 | /* If HW is not ready, prepare the conditions to check again */ |
| 535 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, |
| 536 | CSR_HW_IF_CONFIG_REG_PREPARE); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 537 | |
Emmanuel Grumbach | 501fd98 | 2014-05-08 12:15:22 +0300 | [diff] [blame] | 538 | do { |
| 539 | ret = iwl_pcie_set_hw_ready(trans); |
| 540 | if (ret >= 0) |
| 541 | return 0; |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 542 | |
Emmanuel Grumbach | 501fd98 | 2014-05-08 12:15:22 +0300 | [diff] [blame] | 543 | usleep_range(200, 1000); |
| 544 | t += 200; |
| 545 | } while (t < 150000); |
| 546 | msleep(25); |
| 547 | } |
| 548 | |
Emmanuel Grumbach | 7f2ac8f | 2014-10-23 08:53:21 +0300 | [diff] [blame] | 549 | IWL_ERR(trans, "Couldn't prepare the card\n"); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 550 | |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 551 | return ret; |
| 552 | } |
| 553 | |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 554 | /* |
| 555 | * ucode |
| 556 | */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 557 | static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr, |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 558 | dma_addr_t phy_addr, u32 byte_cnt) |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 559 | { |
Johannes Berg | 13df1aa | 2012-03-06 13:31:00 -0800 | [diff] [blame] | 560 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 561 | int ret; |
| 562 | |
Johannes Berg | 13df1aa | 2012-03-06 13:31:00 -0800 | [diff] [blame] | 563 | trans_pcie->ucode_write_complete = false; |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 564 | |
| 565 | iwl_write_direct32(trans, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 566 | FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL), |
| 567 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 568 | |
| 569 | iwl_write_direct32(trans, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 570 | FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), |
| 571 | dst_addr); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 572 | |
| 573 | iwl_write_direct32(trans, |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 574 | FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL), |
| 575 | phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 576 | |
| 577 | iwl_write_direct32(trans, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 578 | FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL), |
| 579 | (iwl_get_dma_hi_addr(phy_addr) |
| 580 | << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 581 | |
| 582 | iwl_write_direct32(trans, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 583 | FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL), |
| 584 | 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM | |
| 585 | 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX | |
| 586 | FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 587 | |
| 588 | iwl_write_direct32(trans, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 589 | FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL), |
| 590 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE | |
| 591 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE | |
| 592 | FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 593 | |
Johannes Berg | 13df1aa | 2012-03-06 13:31:00 -0800 | [diff] [blame] | 594 | ret = wait_event_timeout(trans_pcie->ucode_write_waitq, |
| 595 | trans_pcie->ucode_write_complete, 5 * HZ); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 596 | if (!ret) { |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 597 | IWL_ERR(trans, "Failed to load firmware chunk!\n"); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 598 | return -ETIMEDOUT; |
| 599 | } |
| 600 | |
| 601 | return 0; |
| 602 | } |
| 603 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 604 | static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num, |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 605 | const struct fw_desc *section) |
| 606 | { |
| 607 | u8 *v_addr; |
| 608 | dma_addr_t p_addr; |
Emmanuel Grumbach | c571573 | 2013-04-30 14:33:04 +0300 | [diff] [blame] | 609 | u32 offset, chunk_sz = section->len; |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 610 | int ret = 0; |
| 611 | |
| 612 | IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n", |
| 613 | section_num); |
| 614 | |
Emmanuel Grumbach | c571573 | 2013-04-30 14:33:04 +0300 | [diff] [blame] | 615 | v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr, |
| 616 | GFP_KERNEL | __GFP_NOWARN); |
| 617 | if (!v_addr) { |
| 618 | IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n"); |
| 619 | chunk_sz = PAGE_SIZE; |
| 620 | v_addr = dma_alloc_coherent(trans->dev, chunk_sz, |
| 621 | &p_addr, GFP_KERNEL); |
| 622 | if (!v_addr) |
| 623 | return -ENOMEM; |
| 624 | } |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 625 | |
Emmanuel Grumbach | c571573 | 2013-04-30 14:33:04 +0300 | [diff] [blame] | 626 | for (offset = 0; offset < section->len; offset += chunk_sz) { |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 627 | u32 copy_size; |
| 628 | |
Emmanuel Grumbach | c571573 | 2013-04-30 14:33:04 +0300 | [diff] [blame] | 629 | copy_size = min_t(u32, chunk_sz, section->len - offset); |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 630 | |
| 631 | memcpy(v_addr, (u8 *)section->data + offset, copy_size); |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 632 | ret = iwl_pcie_load_firmware_chunk(trans, |
| 633 | section->offset + offset, |
| 634 | p_addr, copy_size); |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 635 | if (ret) { |
| 636 | IWL_ERR(trans, |
| 637 | "Could not load the [%d] uCode section\n", |
| 638 | section_num); |
| 639 | break; |
| 640 | } |
| 641 | } |
| 642 | |
Emmanuel Grumbach | c571573 | 2013-04-30 14:33:04 +0300 | [diff] [blame] | 643 | dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr); |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 644 | return ret; |
| 645 | } |
| 646 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 647 | static int iwl_pcie_load_cpu_secured_sections(struct iwl_trans *trans, |
| 648 | const struct fw_img *image, |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 649 | int cpu, |
| 650 | int *first_ucode_section) |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 651 | { |
| 652 | int shift_param; |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 653 | int i, ret = 0; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 654 | u32 last_read_idx = 0; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 655 | |
| 656 | if (cpu == 1) { |
| 657 | shift_param = 0; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 658 | *first_ucode_section = 0; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 659 | } else { |
| 660 | shift_param = 16; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 661 | (*first_ucode_section)++; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 662 | } |
| 663 | |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 664 | for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) { |
| 665 | last_read_idx = i; |
| 666 | |
| 667 | if (!image->sec[i].data || |
| 668 | image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION) { |
| 669 | IWL_DEBUG_FW(trans, |
| 670 | "Break since Data not valid or Empty section, sec = %d\n", |
| 671 | i); |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 672 | break; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 673 | } |
| 674 | |
| 675 | if (i == (*first_ucode_section) + 1) |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 676 | /* set CPU to started */ |
| 677 | iwl_set_bits_prph(trans, |
| 678 | CSR_UCODE_LOAD_STATUS_ADDR, |
| 679 | LMPM_CPU_HDRS_LOADING_COMPLETED |
| 680 | << shift_param); |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 681 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 682 | ret = iwl_pcie_load_section(trans, i, &image->sec[i]); |
| 683 | if (ret) |
| 684 | return ret; |
| 685 | } |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 686 | /* image loading complete */ |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 687 | iwl_set_bits_prph(trans, |
| 688 | CSR_UCODE_LOAD_STATUS_ADDR, |
| 689 | LMPM_CPU_UCODE_LOADING_COMPLETED << shift_param); |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 690 | |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 691 | *first_ucode_section = last_read_idx; |
| 692 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 693 | return 0; |
| 694 | } |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 695 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 696 | static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans, |
| 697 | const struct fw_img *image, |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 698 | int cpu, |
| 699 | int *first_ucode_section) |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 700 | { |
| 701 | int shift_param; |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 702 | int i, ret = 0; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 703 | u32 last_read_idx = 0; |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 704 | |
| 705 | if (cpu == 1) { |
| 706 | shift_param = 0; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 707 | *first_ucode_section = 0; |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 708 | } else { |
| 709 | shift_param = 16; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 710 | (*first_ucode_section)++; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 711 | } |
| 712 | |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 713 | for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) { |
| 714 | last_read_idx = i; |
| 715 | |
| 716 | if (!image->sec[i].data || |
| 717 | image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION) { |
| 718 | IWL_DEBUG_FW(trans, |
| 719 | "Break since Data not valid or Empty section, sec = %d\n", |
| 720 | i); |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 721 | break; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 722 | } |
| 723 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 724 | ret = iwl_pcie_load_section(trans, i, &image->sec[i]); |
| 725 | if (ret) |
| 726 | return ret; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 727 | } |
| 728 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 729 | if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) |
| 730 | iwl_set_bits_prph(trans, |
| 731 | CSR_UCODE_LOAD_STATUS_ADDR, |
| 732 | (LMPM_CPU_UCODE_LOADING_COMPLETED | |
| 733 | LMPM_CPU_HDRS_LOADING_COMPLETED | |
| 734 | LMPM_CPU_UCODE_LOADING_STARTED) << |
| 735 | shift_param); |
| 736 | |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 737 | *first_ucode_section = last_read_idx; |
| 738 | |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 739 | return 0; |
| 740 | } |
| 741 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 742 | static int iwl_pcie_load_given_ucode(struct iwl_trans *trans, |
Johannes Berg | 0692fe4 | 2012-03-06 13:30:37 -0800 | [diff] [blame] | 743 | const struct fw_img *image) |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 744 | { |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 745 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 746 | int ret = 0; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 747 | int first_ucode_section; |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 748 | |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 749 | IWL_DEBUG_FW(trans, |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 750 | "working with %s CPU\n", |
| 751 | image->is_dual_cpus ? "Dual" : "Single"); |
| 752 | |
| 753 | /* configure the ucode to be ready to get the secured image */ |
Eran Harary | c7583d7 | 2014-09-29 08:27:56 +0200 | [diff] [blame] | 754 | if (iwl_has_secure_boot(trans->hw_rev, trans->cfg->device_family)) { |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 755 | /* set secure boot inspector addresses */ |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 756 | iwl_write_prph(trans, |
| 757 | LMPM_SECURE_INSPECTOR_CODE_ADDR, |
| 758 | LMPM_SECURE_INSPECTOR_CODE_MEM_SPACE); |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 759 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 760 | iwl_write_prph(trans, |
| 761 | LMPM_SECURE_INSPECTOR_DATA_ADDR, |
| 762 | LMPM_SECURE_INSPECTOR_DATA_MEM_SPACE); |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 763 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 764 | /* set CPU1 header address */ |
| 765 | iwl_write_prph(trans, |
| 766 | LMPM_SECURE_UCODE_LOAD_CPU1_HDR_ADDR, |
| 767 | LMPM_SECURE_CPU1_HDR_MEM_SPACE); |
| 768 | |
| 769 | /* load to FW the binary Secured sections of CPU1 */ |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 770 | ret = iwl_pcie_load_cpu_secured_sections(trans, image, 1, |
| 771 | &first_ucode_section); |
Johannes Berg | 2d1c004 | 2012-09-09 20:59:17 +0200 | [diff] [blame] | 772 | if (ret) |
| 773 | return ret; |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 774 | |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 775 | } else { |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 776 | /* load to FW the binary Non secured sections of CPU1 */ |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 777 | ret = iwl_pcie_load_cpu_sections(trans, image, 1, |
| 778 | &first_ucode_section); |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 779 | if (ret) |
| 780 | return ret; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 781 | } |
| 782 | |
| 783 | if (image->is_dual_cpus) { |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 784 | /* set CPU2 header address */ |
| 785 | iwl_write_prph(trans, |
| 786 | LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR, |
| 787 | LMPM_SECURE_CPU2_HDR_MEM_SPACE); |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 788 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 789 | /* load to FW the binary sections of CPU2 */ |
Eran Harary | c7583d7 | 2014-09-29 08:27:56 +0200 | [diff] [blame] | 790 | if (iwl_has_secure_boot(trans->hw_rev, |
| 791 | trans->cfg->device_family)) |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 792 | ret = iwl_pcie_load_cpu_secured_sections( |
| 793 | trans, image, 2, |
| 794 | &first_ucode_section); |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 795 | else |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 796 | ret = iwl_pcie_load_cpu_sections(trans, image, 2, |
| 797 | &first_ucode_section); |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 798 | if (ret) |
| 799 | return ret; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 800 | } |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 801 | |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 802 | /* supported for 7000 only for the moment */ |
| 803 | if (iwlwifi_mod_params.fw_monitor && |
| 804 | trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) { |
| 805 | iwl_pcie_alloc_fw_monitor(trans); |
| 806 | |
| 807 | if (trans_pcie->fw_mon_size) { |
| 808 | iwl_write_prph(trans, MON_BUFF_BASE_ADDR, |
| 809 | trans_pcie->fw_mon_phys >> 4); |
| 810 | iwl_write_prph(trans, MON_BUFF_END_ADDR, |
| 811 | (trans_pcie->fw_mon_phys + |
| 812 | trans_pcie->fw_mon_size) >> 4); |
| 813 | } |
| 814 | } |
| 815 | |
Eran Harary | e12ba84 | 2013-12-02 12:18:10 +0200 | [diff] [blame] | 816 | /* release CPU reset */ |
| 817 | if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) |
| 818 | iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT); |
| 819 | else |
| 820 | iwl_write32(trans, CSR_RESET, 0); |
| 821 | |
Eran Harary | c7583d7 | 2014-09-29 08:27:56 +0200 | [diff] [blame] | 822 | if (iwl_has_secure_boot(trans->hw_rev, trans->cfg->device_family)) { |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 823 | /* wait for image verification to complete */ |
| 824 | ret = iwl_poll_prph_bit(trans, |
| 825 | LMPM_SECURE_BOOT_CPU1_STATUS_ADDR, |
| 826 | LMPM_SECURE_BOOT_STATUS_SUCCESS, |
| 827 | LMPM_SECURE_BOOT_STATUS_SUCCESS, |
| 828 | LMPM_SECURE_TIME_OUT); |
| 829 | |
| 830 | if (ret < 0) { |
| 831 | IWL_ERR(trans, "Time out on secure boot process\n"); |
| 832 | return ret; |
| 833 | } |
| 834 | } |
| 835 | |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 836 | return 0; |
| 837 | } |
| 838 | |
Johannes Berg | 0692fe4 | 2012-03-06 13:30:37 -0800 | [diff] [blame] | 839 | static int iwl_trans_pcie_start_fw(struct iwl_trans *trans, |
Emmanuel Grumbach | 6ae02f3 | 2012-12-24 11:10:43 +0200 | [diff] [blame] | 840 | const struct fw_img *fw, bool run_in_rfkill) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 841 | { |
| 842 | int ret; |
Johannes Berg | c9eec95 | 2012-03-06 13:30:43 -0800 | [diff] [blame] | 843 | bool hw_rfkill; |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 844 | |
Johannes Berg | 496bab3 | 2012-03-06 13:30:45 -0800 | [diff] [blame] | 845 | /* This may fail if AMT took ownership of the device */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 846 | if (iwl_pcie_prepare_card_hw(trans)) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 847 | IWL_WARN(trans, "Exit HW not ready\n"); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 848 | return -EIO; |
| 849 | } |
| 850 | |
Emmanuel Grumbach | 8c46bb7 | 2012-03-28 09:57:46 +0200 | [diff] [blame] | 851 | iwl_enable_rfkill_int(trans); |
| 852 | |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 853 | /* If platform's RF_KILL switch is NOT set to KILL */ |
Emmanuel Grumbach | 8d42551 | 2012-03-28 11:00:58 +0200 | [diff] [blame] | 854 | hw_rfkill = iwl_is_rfkill_set(trans); |
Emmanuel Grumbach | 4620020 | 2013-03-13 16:38:32 +0200 | [diff] [blame] | 855 | if (hw_rfkill) |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 856 | set_bit(STATUS_RFKILL, &trans->status); |
Emmanuel Grumbach | 4620020 | 2013-03-13 16:38:32 +0200 | [diff] [blame] | 857 | else |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 858 | clear_bit(STATUS_RFKILL, &trans->status); |
Johannes Berg | 14cfca7 | 2014-02-25 20:50:53 +0100 | [diff] [blame] | 859 | iwl_trans_pcie_rf_kill(trans, hw_rfkill); |
Emmanuel Grumbach | 6ae02f3 | 2012-12-24 11:10:43 +0200 | [diff] [blame] | 860 | if (hw_rfkill && !run_in_rfkill) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 861 | return -ERFKILL; |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 862 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 863 | iwl_write32(trans, CSR_INT, 0xFFFFFFFF); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 864 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 865 | ret = iwl_pcie_nic_init(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 866 | if (ret) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 867 | IWL_ERR(trans, "Unable to init nic\n"); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 868 | return ret; |
| 869 | } |
| 870 | |
| 871 | /* make sure rfkill handshake bits are cleared */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 872 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); |
| 873 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 874 | CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED); |
| 875 | |
| 876 | /* clear (again), then enable host interrupts */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 877 | iwl_write32(trans, CSR_INT, 0xFFFFFFFF); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 878 | iwl_enable_interrupts(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 879 | |
| 880 | /* really make sure rfkill handshake bits are cleared */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 881 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); |
| 882 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 883 | |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 884 | /* Load the given image to the HW */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 885 | return iwl_pcie_load_given_ucode(trans, fw); |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 886 | } |
| 887 | |
Emmanuel Grumbach | adca123 | 2012-10-25 23:08:27 +0200 | [diff] [blame] | 888 | static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr) |
Emmanuel Grumbach | ed6a380 | 2012-01-02 16:10:08 +0200 | [diff] [blame] | 889 | { |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 890 | iwl_pcie_reset_ict(trans); |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 891 | iwl_pcie_tx_start(trans, scd_addr); |
Emmanuel Grumbach | c170b86 | 2011-07-08 08:46:12 -0700 | [diff] [blame] | 892 | } |
| 893 | |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 894 | static void iwl_trans_pcie_stop_device(struct iwl_trans *trans) |
Emmanuel Grumbach | ae2c30b | 2011-08-25 23:11:20 -0700 | [diff] [blame] | 895 | { |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 896 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 3dc3374 | 2013-12-22 15:13:01 +0200 | [diff] [blame] | 897 | bool hw_rfkill, was_hw_rfkill; |
| 898 | |
| 899 | was_hw_rfkill = iwl_is_rfkill_set(trans); |
Emmanuel Grumbach | ae2c30b | 2011-08-25 23:11:20 -0700 | [diff] [blame] | 900 | |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 901 | /* tell the device to stop sending interrupts */ |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 902 | spin_lock(&trans_pcie->irq_lock); |
Emmanuel Grumbach | ae2c30b | 2011-08-25 23:11:20 -0700 | [diff] [blame] | 903 | iwl_disable_interrupts(trans); |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 904 | spin_unlock(&trans_pcie->irq_lock); |
Emmanuel Grumbach | ae2c30b | 2011-08-25 23:11:20 -0700 | [diff] [blame] | 905 | |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 906 | /* device going down, Stop using ICT table */ |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 907 | iwl_pcie_disable_ict(trans); |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 908 | |
| 909 | /* |
| 910 | * If a HW restart happens during firmware loading, |
| 911 | * then the firmware loading might call this function |
| 912 | * and later it might be called again due to the |
| 913 | * restart. So don't process again if the device is |
| 914 | * already dead. |
| 915 | */ |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 916 | if (test_bit(STATUS_DEVICE_ENABLED, &trans->status)) { |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 917 | iwl_pcie_tx_stop(trans); |
Emmanuel Grumbach | 9805c446 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 918 | iwl_pcie_rx_stop(trans); |
Johannes Berg | 6379103 | 2012-09-06 15:33:42 +0200 | [diff] [blame] | 919 | |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 920 | /* Power-down device's busmaster DMA clocks */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 921 | iwl_write_prph(trans, APMG_CLK_DIS_REG, |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 922 | APMG_CLK_VAL_DMA_CLK_RQT); |
| 923 | udelay(5); |
| 924 | } |
| 925 | |
| 926 | /* Make sure (redundant) we've released our request to stay awake */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 927 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 928 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 929 | |
| 930 | /* Stop the device, and put it in low power state */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 931 | iwl_pcie_apm_stop(trans); |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 932 | |
| 933 | /* Upon stop, the APM issues an interrupt if HW RF kill is set. |
| 934 | * Clean again the interrupt here |
| 935 | */ |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 936 | spin_lock(&trans_pcie->irq_lock); |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 937 | iwl_disable_interrupts(trans); |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 938 | spin_unlock(&trans_pcie->irq_lock); |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 939 | |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 940 | /* stop and reset the on-board processor */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 941 | iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET); |
Don Fry | 74fda97 | 2012-03-20 16:36:54 -0700 | [diff] [blame] | 942 | |
| 943 | /* clear all status bits */ |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 944 | clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status); |
| 945 | clear_bit(STATUS_INT_ENABLED, &trans->status); |
| 946 | clear_bit(STATUS_DEVICE_ENABLED, &trans->status); |
| 947 | clear_bit(STATUS_TPOWER_PMI, &trans->status); |
| 948 | clear_bit(STATUS_RFKILL, &trans->status); |
Arik Nemtsov | a408284 | 2013-11-24 19:10:46 +0200 | [diff] [blame] | 949 | |
| 950 | /* |
| 951 | * Even if we stop the HW, we still want the RF kill |
| 952 | * interrupt |
| 953 | */ |
| 954 | iwl_enable_rfkill_int(trans); |
| 955 | |
| 956 | /* |
| 957 | * Check again since the RF kill state may have changed while |
| 958 | * all the interrupts were disabled, in this case we couldn't |
| 959 | * receive the RF kill interrupt and update the state in the |
| 960 | * op_mode. |
Emmanuel Grumbach | 3dc3374 | 2013-12-22 15:13:01 +0200 | [diff] [blame] | 961 | * Don't call the op_mode if the rkfill state hasn't changed. |
| 962 | * This allows the op_mode to call stop_device from the rfkill |
| 963 | * notification without endless recursion. Under very rare |
| 964 | * circumstances, we might have a small recursion if the rfkill |
| 965 | * state changed exactly now while we were called from stop_device. |
| 966 | * This is very unlikely but can happen and is supported. |
Arik Nemtsov | a408284 | 2013-11-24 19:10:46 +0200 | [diff] [blame] | 967 | */ |
| 968 | hw_rfkill = iwl_is_rfkill_set(trans); |
| 969 | if (hw_rfkill) |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 970 | set_bit(STATUS_RFKILL, &trans->status); |
Arik Nemtsov | a408284 | 2013-11-24 19:10:46 +0200 | [diff] [blame] | 971 | else |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 972 | clear_bit(STATUS_RFKILL, &trans->status); |
Emmanuel Grumbach | 3dc3374 | 2013-12-22 15:13:01 +0200 | [diff] [blame] | 973 | if (hw_rfkill != was_hw_rfkill) |
Johannes Berg | 14cfca7 | 2014-02-25 20:50:53 +0100 | [diff] [blame] | 974 | iwl_trans_pcie_rf_kill(trans, hw_rfkill); |
| 975 | } |
| 976 | |
| 977 | void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state) |
| 978 | { |
| 979 | if (iwl_op_mode_hw_rf_kill(trans->op_mode, state)) |
| 980 | iwl_trans_pcie_stop_device(trans); |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 981 | } |
| 982 | |
Johannes Berg | debff61 | 2013-05-14 13:53:45 +0200 | [diff] [blame] | 983 | static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test) |
Johannes Berg | 2dd4f9f | 2012-03-05 11:24:35 -0800 | [diff] [blame] | 984 | { |
Johannes Berg | 2dd4f9f | 2012-03-05 11:24:35 -0800 | [diff] [blame] | 985 | iwl_disable_interrupts(trans); |
Johannes Berg | debff61 | 2013-05-14 13:53:45 +0200 | [diff] [blame] | 986 | |
| 987 | /* |
| 988 | * in testing mode, the host stays awake and the |
| 989 | * hardware won't be reset (not even partially) |
| 990 | */ |
| 991 | if (test) |
| 992 | return; |
| 993 | |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 994 | iwl_pcie_disable_ict(trans); |
| 995 | |
Johannes Berg | 2dd4f9f | 2012-03-05 11:24:35 -0800 | [diff] [blame] | 996 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
| 997 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 998 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
| 999 | CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 1000 | |
| 1001 | /* |
| 1002 | * reset TX queues -- some of their registers reset during S3 |
| 1003 | * so if we don't reset everything here the D3 image would try |
| 1004 | * to execute some invalid memory upon resume |
| 1005 | */ |
| 1006 | iwl_trans_pcie_tx_reset(trans); |
| 1007 | |
| 1008 | iwl_pcie_set_pwr(trans, true); |
| 1009 | } |
| 1010 | |
| 1011 | static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans, |
Johannes Berg | debff61 | 2013-05-14 13:53:45 +0200 | [diff] [blame] | 1012 | enum iwl_d3_status *status, |
| 1013 | bool test) |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 1014 | { |
| 1015 | u32 val; |
| 1016 | int ret; |
| 1017 | |
Johannes Berg | debff61 | 2013-05-14 13:53:45 +0200 | [diff] [blame] | 1018 | if (test) { |
| 1019 | iwl_enable_interrupts(trans); |
| 1020 | *status = IWL_D3_STATUS_ALIVE; |
| 1021 | return 0; |
| 1022 | } |
| 1023 | |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 1024 | /* |
| 1025 | * Also enables interrupts - none will happen as the device doesn't |
| 1026 | * know we're waking it up, only when the opmode actually tells it |
| 1027 | * after this call. |
| 1028 | */ |
| 1029 | iwl_pcie_reset_ict(trans); |
| 1030 | |
| 1031 | iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
| 1032 | iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 1033 | |
| 1034 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, |
| 1035 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
| 1036 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
| 1037 | 25000); |
Emmanuel Grumbach | 7f2ac8f | 2014-10-23 08:53:21 +0300 | [diff] [blame] | 1038 | if (ret < 0) { |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 1039 | IWL_ERR(trans, "Failed to resume the device (mac ready)\n"); |
| 1040 | return ret; |
| 1041 | } |
| 1042 | |
Emmanuel Grumbach | a3ead65 | 2014-10-12 13:23:40 +0300 | [diff] [blame] | 1043 | iwl_pcie_set_pwr(trans, false); |
| 1044 | |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 1045 | iwl_trans_pcie_tx_reset(trans); |
| 1046 | |
| 1047 | ret = iwl_pcie_rx_init(trans); |
| 1048 | if (ret) { |
| 1049 | IWL_ERR(trans, "Failed to resume the device (RX reset)\n"); |
| 1050 | return ret; |
| 1051 | } |
| 1052 | |
Emmanuel Grumbach | a3ead65 | 2014-10-12 13:23:40 +0300 | [diff] [blame] | 1053 | val = iwl_read32(trans, CSR_RESET); |
| 1054 | if (val & CSR_RESET_REG_FLAG_NEVO_RESET) |
| 1055 | *status = IWL_D3_STATUS_RESET; |
| 1056 | else |
| 1057 | *status = IWL_D3_STATUS_ALIVE; |
| 1058 | |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 1059 | return 0; |
Johannes Berg | 2dd4f9f | 2012-03-05 11:24:35 -0800 | [diff] [blame] | 1060 | } |
| 1061 | |
Emmanuel Grumbach | 57a1dc8 | 2012-01-08 13:22:16 +0200 | [diff] [blame] | 1062 | static int iwl_trans_pcie_start_hw(struct iwl_trans *trans) |
Emmanuel Grumbach | a27367d | 2011-07-04 09:06:44 +0300 | [diff] [blame] | 1063 | { |
Johannes Berg | c9eec95 | 2012-03-06 13:30:43 -0800 | [diff] [blame] | 1064 | bool hw_rfkill; |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 1065 | int err; |
Emmanuel Grumbach | 34c1b7b | 2011-07-04 08:58:19 +0300 | [diff] [blame] | 1066 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 1067 | err = iwl_pcie_prepare_card_hw(trans); |
Emmanuel Grumbach | ebb7678 | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 1068 | if (err) { |
Johannes Berg | d6f1c31 | 2012-06-28 16:49:29 +0200 | [diff] [blame] | 1069 | IWL_ERR(trans, "Error while preparing HW: %d\n", err); |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 1070 | return err; |
Emmanuel Grumbach | ebb7678 | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 1071 | } |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 1072 | |
Emmanuel Grumbach | 2997494 | 2013-07-24 10:19:06 +0300 | [diff] [blame] | 1073 | /* Reset the entire device */ |
Eran Harary | ce836c7 | 2013-12-11 08:13:50 +0200 | [diff] [blame] | 1074 | iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET); |
Emmanuel Grumbach | 2997494 | 2013-07-24 10:19:06 +0300 | [diff] [blame] | 1075 | |
| 1076 | usleep_range(10, 15); |
| 1077 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 1078 | iwl_pcie_apm_init(trans); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 1079 | |
Emmanuel Grumbach | 226c02c | 2012-03-28 10:33:09 +0200 | [diff] [blame] | 1080 | /* From now on, the op_mode will be kept updated about RF kill state */ |
| 1081 | iwl_enable_rfkill_int(trans); |
| 1082 | |
Emmanuel Grumbach | 8d42551 | 2012-03-28 11:00:58 +0200 | [diff] [blame] | 1083 | hw_rfkill = iwl_is_rfkill_set(trans); |
Emmanuel Grumbach | 4620020 | 2013-03-13 16:38:32 +0200 | [diff] [blame] | 1084 | if (hw_rfkill) |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 1085 | set_bit(STATUS_RFKILL, &trans->status); |
Emmanuel Grumbach | 4620020 | 2013-03-13 16:38:32 +0200 | [diff] [blame] | 1086 | else |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 1087 | clear_bit(STATUS_RFKILL, &trans->status); |
Johannes Berg | 14cfca7 | 2014-02-25 20:50:53 +0100 | [diff] [blame] | 1088 | iwl_trans_pcie_rf_kill(trans, hw_rfkill); |
Emmanuel Grumbach | d48e207 | 2012-01-08 13:48:21 +0200 | [diff] [blame] | 1089 | |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 1090 | return 0; |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 1091 | } |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1092 | |
Arik Nemtsov | a408284 | 2013-11-24 19:10:46 +0200 | [diff] [blame] | 1093 | static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans) |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 1094 | { |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1095 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | d23f78e | 2012-03-28 10:34:02 +0200 | [diff] [blame] | 1096 | |
Arik Nemtsov | a408284 | 2013-11-24 19:10:46 +0200 | [diff] [blame] | 1097 | /* disable interrupts - don't enable HW RF kill interrupt */ |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 1098 | spin_lock(&trans_pcie->irq_lock); |
David Spinadel | ee7d737 | 2012-08-12 08:14:04 +0300 | [diff] [blame] | 1099 | iwl_disable_interrupts(trans); |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 1100 | spin_unlock(&trans_pcie->irq_lock); |
David Spinadel | ee7d737 | 2012-08-12 08:14:04 +0300 | [diff] [blame] | 1101 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 1102 | iwl_pcie_apm_stop(trans); |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 1103 | |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 1104 | spin_lock(&trans_pcie->irq_lock); |
Emmanuel Grumbach | 218733c | 2012-03-31 08:28:38 -0700 | [diff] [blame] | 1105 | iwl_disable_interrupts(trans); |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 1106 | spin_unlock(&trans_pcie->irq_lock); |
Emmanuel Grumbach | 218733c | 2012-03-31 08:28:38 -0700 | [diff] [blame] | 1107 | |
Emmanuel Grumbach | 8d96bb6 | 2012-12-04 22:53:30 +0200 | [diff] [blame] | 1108 | iwl_pcie_disable_ict(trans); |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 1109 | } |
| 1110 | |
Emmanuel Grumbach | 0390549 | 2012-01-03 13:48:07 +0200 | [diff] [blame] | 1111 | static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val) |
| 1112 | { |
Stanislaw Gruszka | 05f5b97 | 2012-03-07 09:52:26 -0800 | [diff] [blame] | 1113 | writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs); |
Emmanuel Grumbach | 0390549 | 2012-01-03 13:48:07 +0200 | [diff] [blame] | 1114 | } |
| 1115 | |
| 1116 | static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val) |
| 1117 | { |
Stanislaw Gruszka | 05f5b97 | 2012-03-07 09:52:26 -0800 | [diff] [blame] | 1118 | writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs); |
Emmanuel Grumbach | 0390549 | 2012-01-03 13:48:07 +0200 | [diff] [blame] | 1119 | } |
| 1120 | |
| 1121 | static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs) |
| 1122 | { |
Stanislaw Gruszka | 05f5b97 | 2012-03-07 09:52:26 -0800 | [diff] [blame] | 1123 | return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs); |
Emmanuel Grumbach | 0390549 | 2012-01-03 13:48:07 +0200 | [diff] [blame] | 1124 | } |
| 1125 | |
Emmanuel Grumbach | 6a06b6c | 2012-12-02 13:07:30 +0200 | [diff] [blame] | 1126 | static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg) |
| 1127 | { |
Amnon Paz | f9477c1 | 2013-02-27 11:28:16 +0200 | [diff] [blame] | 1128 | iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR, |
| 1129 | ((reg & 0x000FFFFF) | (3 << 24))); |
Emmanuel Grumbach | 6a06b6c | 2012-12-02 13:07:30 +0200 | [diff] [blame] | 1130 | return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT); |
| 1131 | } |
| 1132 | |
| 1133 | static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr, |
| 1134 | u32 val) |
| 1135 | { |
| 1136 | iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR, |
Amnon Paz | f9477c1 | 2013-02-27 11:28:16 +0200 | [diff] [blame] | 1137 | ((addr & 0x000FFFFF) | (3 << 24))); |
Emmanuel Grumbach | 6a06b6c | 2012-12-02 13:07:30 +0200 | [diff] [blame] | 1138 | iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val); |
| 1139 | } |
| 1140 | |
Johannes Berg | f14d6b3 | 2014-03-21 13:30:03 +0100 | [diff] [blame] | 1141 | static int iwl_pcie_dummy_napi_poll(struct napi_struct *napi, int budget) |
| 1142 | { |
| 1143 | WARN_ON(1); |
| 1144 | return 0; |
| 1145 | } |
| 1146 | |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 1147 | static void iwl_trans_pcie_configure(struct iwl_trans *trans, |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 1148 | const struct iwl_trans_config *trans_cfg) |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 1149 | { |
| 1150 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1151 | |
| 1152 | trans_pcie->cmd_queue = trans_cfg->cmd_queue; |
Emmanuel Grumbach | b04db9a | 2012-06-21 11:53:44 +0300 | [diff] [blame] | 1153 | trans_pcie->cmd_fifo = trans_cfg->cmd_fifo; |
Johannes Berg | d663ee7 | 2012-03-10 13:00:07 -0800 | [diff] [blame] | 1154 | if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS)) |
| 1155 | trans_pcie->n_no_reclaim_cmds = 0; |
| 1156 | else |
| 1157 | trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds; |
| 1158 | if (trans_pcie->n_no_reclaim_cmds) |
| 1159 | memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds, |
| 1160 | trans_pcie->n_no_reclaim_cmds * sizeof(u8)); |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 1161 | |
Johannes Berg | b2cf410 | 2012-04-09 17:46:51 -0700 | [diff] [blame] | 1162 | trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k; |
| 1163 | if (trans_pcie->rx_buf_size_8k) |
| 1164 | trans_pcie->rx_page_order = get_order(8 * 1024); |
| 1165 | else |
| 1166 | trans_pcie->rx_page_order = get_order(4 * 1024); |
Johannes Berg | 7c5ba4a | 2012-04-09 17:46:54 -0700 | [diff] [blame] | 1167 | |
| 1168 | trans_pcie->wd_timeout = |
| 1169 | msecs_to_jiffies(trans_cfg->queue_watchdog_timeout); |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 1170 | |
| 1171 | trans_pcie->command_names = trans_cfg->command_names; |
Emmanuel Grumbach | 046db34 | 2012-12-05 15:07:54 +0200 | [diff] [blame] | 1172 | trans_pcie->bc_table_dword = trans_cfg->bc_table_dword; |
Emmanuel Grumbach | 3a736bc | 2014-09-10 11:16:41 +0300 | [diff] [blame] | 1173 | trans_pcie->scd_set_active = trans_cfg->scd_set_active; |
Johannes Berg | f14d6b3 | 2014-03-21 13:30:03 +0100 | [diff] [blame] | 1174 | |
| 1175 | /* Initialize NAPI here - it should be before registering to mac80211 |
| 1176 | * in the opmode but after the HW struct is allocated. |
| 1177 | * As this function may be called again in some corner cases don't |
| 1178 | * do anything if NAPI was already initialized. |
| 1179 | */ |
| 1180 | if (!trans_pcie->napi.poll && trans->op_mode->ops->napi_add) { |
| 1181 | init_dummy_netdev(&trans_pcie->napi_dev); |
| 1182 | iwl_op_mode_napi_add(trans->op_mode, &trans_pcie->napi, |
| 1183 | &trans_pcie->napi_dev, |
| 1184 | iwl_pcie_dummy_napi_poll, 64); |
| 1185 | } |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 1186 | } |
| 1187 | |
Johannes Berg | d1ff525 | 2012-04-12 06:24:30 -0700 | [diff] [blame] | 1188 | void iwl_trans_pcie_free(struct iwl_trans *trans) |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1189 | { |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1190 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1191 | |
Johannes Berg | 0aa86df | 2012-12-27 22:58:21 +0100 | [diff] [blame] | 1192 | synchronize_irq(trans_pcie->pci_dev->irq); |
Johannes Berg | 0aa86df | 2012-12-27 22:58:21 +0100 | [diff] [blame] | 1193 | |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 1194 | iwl_pcie_tx_free(trans); |
Emmanuel Grumbach | 9805c446 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 1195 | iwl_pcie_rx_free(trans); |
Johannes Berg | 6379103 | 2012-09-06 15:33:42 +0200 | [diff] [blame] | 1196 | |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 1197 | free_irq(trans_pcie->pci_dev->irq, trans); |
| 1198 | iwl_pcie_free_ict(trans); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1199 | |
| 1200 | pci_disable_msi(trans_pcie->pci_dev); |
Stanislaw Gruszka | 05f5b97 | 2012-03-07 09:52:26 -0800 | [diff] [blame] | 1201 | iounmap(trans_pcie->hw_base); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1202 | pci_release_regions(trans_pcie->pci_dev); |
| 1203 | pci_disable_device(trans_pcie->pci_dev); |
Emmanuel Grumbach | 59c647b | 2012-05-24 19:24:34 +0300 | [diff] [blame] | 1204 | kmem_cache_destroy(trans->dev_cmd_pool); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1205 | |
Johannes Berg | f14d6b3 | 2014-03-21 13:30:03 +0100 | [diff] [blame] | 1206 | if (trans_pcie->napi.poll) |
| 1207 | netif_napi_del(&trans_pcie->napi); |
| 1208 | |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 1209 | iwl_pcie_free_fw_monitor(trans); |
| 1210 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1211 | kfree(trans); |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1212 | } |
| 1213 | |
Don Fry | 47107e8 | 2012-03-15 13:27:06 -0700 | [diff] [blame] | 1214 | static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state) |
| 1215 | { |
Don Fry | 47107e8 | 2012-03-15 13:27:06 -0700 | [diff] [blame] | 1216 | if (state) |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 1217 | set_bit(STATUS_TPOWER_PMI, &trans->status); |
Don Fry | 47107e8 | 2012-03-15 13:27:06 -0700 | [diff] [blame] | 1218 | else |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 1219 | clear_bit(STATUS_TPOWER_PMI, &trans->status); |
Don Fry | 47107e8 | 2012-03-15 13:27:06 -0700 | [diff] [blame] | 1220 | } |
| 1221 | |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1222 | static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent, |
| 1223 | unsigned long *flags) |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1224 | { |
| 1225 | int ret; |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1226 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1227 | |
| 1228 | spin_lock_irqsave(&trans_pcie->reg_lock, *flags); |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1229 | |
Emmanuel Grumbach | b943949 | 2013-12-22 15:09:40 +0200 | [diff] [blame] | 1230 | if (trans_pcie->cmd_in_flight) |
| 1231 | goto out; |
| 1232 | |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1233 | /* this bit wakes up the NIC */ |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 1234 | __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL, |
| 1235 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1236 | |
| 1237 | /* |
| 1238 | * These bits say the device is running, and should keep running for |
| 1239 | * at least a short while (at least as long as MAC_ACCESS_REQ stays 1), |
| 1240 | * but they do not indicate that embedded SRAM is restored yet; |
| 1241 | * 3945 and 4965 have volatile SRAM, and must save/restore contents |
| 1242 | * to/from host DRAM when sleeping/waking for power-saving. |
| 1243 | * Each direction takes approximately 1/4 millisecond; with this |
| 1244 | * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a |
| 1245 | * series of register accesses are expected (e.g. reading Event Log), |
| 1246 | * to keep device from sleeping. |
| 1247 | * |
| 1248 | * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that |
| 1249 | * SRAM is okay/restored. We don't check that here because this call |
| 1250 | * is just for hardware register access; but GP1 MAC_SLEEP check is a |
| 1251 | * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log). |
| 1252 | * |
| 1253 | * 5000 series and later (including 1000 series) have non-volatile SRAM, |
| 1254 | * and do not save/restore SRAM when power cycling. |
| 1255 | */ |
| 1256 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, |
| 1257 | CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN, |
| 1258 | (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY | |
| 1259 | CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000); |
| 1260 | if (unlikely(ret < 0)) { |
| 1261 | iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI); |
| 1262 | if (!silent) { |
| 1263 | u32 val = iwl_read32(trans, CSR_GP_CNTRL); |
| 1264 | WARN_ONCE(1, |
| 1265 | "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n", |
| 1266 | val); |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1267 | spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags); |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1268 | return false; |
| 1269 | } |
| 1270 | } |
| 1271 | |
Emmanuel Grumbach | b943949 | 2013-12-22 15:09:40 +0200 | [diff] [blame] | 1272 | out: |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1273 | /* |
| 1274 | * Fool sparse by faking we release the lock - sparse will |
| 1275 | * track nic_access anyway. |
| 1276 | */ |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1277 | __release(&trans_pcie->reg_lock); |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1278 | return true; |
| 1279 | } |
| 1280 | |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1281 | static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans, |
| 1282 | unsigned long *flags) |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1283 | { |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1284 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1285 | |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1286 | lockdep_assert_held(&trans_pcie->reg_lock); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1287 | |
| 1288 | /* |
| 1289 | * Fool sparse by faking we acquiring the lock - sparse will |
| 1290 | * track nic_access anyway. |
| 1291 | */ |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1292 | __acquire(&trans_pcie->reg_lock); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1293 | |
Emmanuel Grumbach | b943949 | 2013-12-22 15:09:40 +0200 | [diff] [blame] | 1294 | if (trans_pcie->cmd_in_flight) |
| 1295 | goto out; |
| 1296 | |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 1297 | __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL, |
| 1298 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1299 | /* |
| 1300 | * Above we read the CSR_GP_CNTRL register, which will flush |
| 1301 | * any previous writes, but we need the write that clears the |
| 1302 | * MAC_ACCESS_REQ bit to be performed before any other writes |
| 1303 | * scheduled on different CPUs (after we drop reg_lock). |
| 1304 | */ |
| 1305 | mmiowb(); |
Emmanuel Grumbach | b943949 | 2013-12-22 15:09:40 +0200 | [diff] [blame] | 1306 | out: |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1307 | spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags); |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1308 | } |
| 1309 | |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1310 | static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr, |
| 1311 | void *buf, int dwords) |
| 1312 | { |
| 1313 | unsigned long flags; |
| 1314 | int offs, ret = 0; |
| 1315 | u32 *vals = buf; |
| 1316 | |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1317 | if (iwl_trans_grab_nic_access(trans, false, &flags)) { |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1318 | iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr); |
| 1319 | for (offs = 0; offs < dwords; offs++) |
| 1320 | vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1321 | iwl_trans_release_nic_access(trans, &flags); |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1322 | } else { |
| 1323 | ret = -EBUSY; |
| 1324 | } |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1325 | return ret; |
| 1326 | } |
| 1327 | |
| 1328 | static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr, |
Emmanuel Grumbach | bf0fd5d | 2013-05-13 17:05:27 +0300 | [diff] [blame] | 1329 | const void *buf, int dwords) |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1330 | { |
| 1331 | unsigned long flags; |
| 1332 | int offs, ret = 0; |
Emmanuel Grumbach | bf0fd5d | 2013-05-13 17:05:27 +0300 | [diff] [blame] | 1333 | const u32 *vals = buf; |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1334 | |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1335 | if (iwl_trans_grab_nic_access(trans, false, &flags)) { |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1336 | iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr); |
| 1337 | for (offs = 0; offs < dwords; offs++) |
Emmanuel Grumbach | 01387ff | 2013-01-09 11:37:59 +0200 | [diff] [blame] | 1338 | iwl_write32(trans, HBUS_TARG_MEM_WDAT, |
| 1339 | vals ? vals[offs] : 0); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1340 | iwl_trans_release_nic_access(trans, &flags); |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1341 | } else { |
| 1342 | ret = -EBUSY; |
| 1343 | } |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1344 | return ret; |
| 1345 | } |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1346 | |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1347 | #define IWL_FLUSH_WAIT_MS 2000 |
| 1348 | |
Emmanuel Grumbach | 3cafdbe | 2014-03-24 11:23:51 +0200 | [diff] [blame] | 1349 | static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, u32 txq_bm) |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1350 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1351 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 1352 | struct iwl_txq *txq; |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1353 | struct iwl_queue *q; |
| 1354 | int cnt; |
| 1355 | unsigned long now = jiffies; |
Emmanuel Grumbach | 1c3fea8 | 2013-01-02 12:12:25 +0200 | [diff] [blame] | 1356 | u32 scd_sram_addr; |
| 1357 | u8 buf[16]; |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1358 | int ret = 0; |
| 1359 | |
| 1360 | /* waiting for all the tx frames complete might take a while */ |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 1361 | for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) { |
Emmanuel Grumbach | fa1a91f | 2014-03-24 11:25:48 +0200 | [diff] [blame] | 1362 | u8 wr_ptr; |
| 1363 | |
Wey-Yi Guy | 9ba1947 | 2012-03-09 10:12:42 -0800 | [diff] [blame] | 1364 | if (cnt == trans_pcie->cmd_queue) |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1365 | continue; |
Emmanuel Grumbach | 3cafdbe | 2014-03-24 11:23:51 +0200 | [diff] [blame] | 1366 | if (!test_bit(cnt, trans_pcie->queue_used)) |
| 1367 | continue; |
| 1368 | if (!(BIT(cnt) & txq_bm)) |
| 1369 | continue; |
Emmanuel Grumbach | 748fa67c | 2014-03-27 10:06:29 +0200 | [diff] [blame] | 1370 | |
| 1371 | IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", cnt); |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1372 | txq = &trans_pcie->txq[cnt]; |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1373 | q = &txq->q; |
Emmanuel Grumbach | fa1a91f | 2014-03-24 11:25:48 +0200 | [diff] [blame] | 1374 | wr_ptr = ACCESS_ONCE(q->write_ptr); |
| 1375 | |
| 1376 | while (q->read_ptr != ACCESS_ONCE(q->write_ptr) && |
| 1377 | !time_after(jiffies, |
| 1378 | now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) { |
| 1379 | u8 write_ptr = ACCESS_ONCE(q->write_ptr); |
| 1380 | |
| 1381 | if (WARN_ONCE(wr_ptr != write_ptr, |
| 1382 | "WR pointer moved while flushing %d -> %d\n", |
| 1383 | wr_ptr, write_ptr)) |
| 1384 | return -ETIMEDOUT; |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1385 | msleep(1); |
Emmanuel Grumbach | fa1a91f | 2014-03-24 11:25:48 +0200 | [diff] [blame] | 1386 | } |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1387 | |
| 1388 | if (q->read_ptr != q->write_ptr) { |
Emmanuel Grumbach | 1c3fea8 | 2013-01-02 12:12:25 +0200 | [diff] [blame] | 1389 | IWL_ERR(trans, |
| 1390 | "fail to flush all tx fifo queues Q %d\n", cnt); |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1391 | ret = -ETIMEDOUT; |
| 1392 | break; |
| 1393 | } |
Emmanuel Grumbach | 748fa67c | 2014-03-27 10:06:29 +0200 | [diff] [blame] | 1394 | IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", cnt); |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1395 | } |
Emmanuel Grumbach | 1c3fea8 | 2013-01-02 12:12:25 +0200 | [diff] [blame] | 1396 | |
| 1397 | if (!ret) |
| 1398 | return 0; |
| 1399 | |
| 1400 | IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n", |
| 1401 | txq->q.read_ptr, txq->q.write_ptr); |
| 1402 | |
| 1403 | scd_sram_addr = trans_pcie->scd_base_addr + |
| 1404 | SCD_TX_STTS_QUEUE_OFFSET(txq->q.id); |
| 1405 | iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf)); |
| 1406 | |
| 1407 | iwl_print_hex_error(trans, buf, sizeof(buf)); |
| 1408 | |
| 1409 | for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++) |
| 1410 | IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt, |
| 1411 | iwl_read_direct32(trans, FH_TX_TRB_REG(cnt))); |
| 1412 | |
| 1413 | for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) { |
| 1414 | u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt)); |
| 1415 | u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7; |
| 1416 | bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE)); |
| 1417 | u32 tbl_dw = |
| 1418 | iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr + |
| 1419 | SCD_TRANS_TBL_OFFSET_QUEUE(cnt)); |
| 1420 | |
| 1421 | if (cnt & 0x1) |
| 1422 | tbl_dw = (tbl_dw & 0xFFFF0000) >> 16; |
| 1423 | else |
| 1424 | tbl_dw = tbl_dw & 0x0000FFFF; |
| 1425 | |
| 1426 | IWL_ERR(trans, |
| 1427 | "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n", |
| 1428 | cnt, active ? "" : "in", fifo, tbl_dw, |
Johannes Berg | 83f32a4 | 2014-04-24 09:57:40 +0200 | [diff] [blame] | 1429 | iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt)) & |
| 1430 | (TFD_QUEUE_SIZE_MAX - 1), |
Emmanuel Grumbach | 1c3fea8 | 2013-01-02 12:12:25 +0200 | [diff] [blame] | 1431 | iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt))); |
| 1432 | } |
| 1433 | |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1434 | return ret; |
| 1435 | } |
| 1436 | |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 1437 | static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg, |
| 1438 | u32 mask, u32 value) |
| 1439 | { |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1440 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 1441 | unsigned long flags; |
| 1442 | |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1443 | spin_lock_irqsave(&trans_pcie->reg_lock, flags); |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 1444 | __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1445 | spin_unlock_irqrestore(&trans_pcie->reg_lock, flags); |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 1446 | } |
| 1447 | |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 1448 | static const char *get_csr_string(int cmd) |
| 1449 | { |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 1450 | #define IWL_CMD(x) case x: return #x |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 1451 | switch (cmd) { |
| 1452 | IWL_CMD(CSR_HW_IF_CONFIG_REG); |
| 1453 | IWL_CMD(CSR_INT_COALESCING); |
| 1454 | IWL_CMD(CSR_INT); |
| 1455 | IWL_CMD(CSR_INT_MASK); |
| 1456 | IWL_CMD(CSR_FH_INT_STATUS); |
| 1457 | IWL_CMD(CSR_GPIO_IN); |
| 1458 | IWL_CMD(CSR_RESET); |
| 1459 | IWL_CMD(CSR_GP_CNTRL); |
| 1460 | IWL_CMD(CSR_HW_REV); |
| 1461 | IWL_CMD(CSR_EEPROM_REG); |
| 1462 | IWL_CMD(CSR_EEPROM_GP); |
| 1463 | IWL_CMD(CSR_OTP_GP_REG); |
| 1464 | IWL_CMD(CSR_GIO_REG); |
| 1465 | IWL_CMD(CSR_GP_UCODE_REG); |
| 1466 | IWL_CMD(CSR_GP_DRIVER_REG); |
| 1467 | IWL_CMD(CSR_UCODE_DRV_GP1); |
| 1468 | IWL_CMD(CSR_UCODE_DRV_GP2); |
| 1469 | IWL_CMD(CSR_LED_REG); |
| 1470 | IWL_CMD(CSR_DRAM_INT_TBL_REG); |
| 1471 | IWL_CMD(CSR_GIO_CHICKEN_BITS); |
| 1472 | IWL_CMD(CSR_ANA_PLL_CFG); |
| 1473 | IWL_CMD(CSR_HW_REV_WA_REG); |
Alexander Bondar | a812cba | 2014-02-18 16:45:00 +0100 | [diff] [blame] | 1474 | IWL_CMD(CSR_MONITOR_STATUS_REG); |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 1475 | IWL_CMD(CSR_DBG_HPET_MEM_REG); |
| 1476 | default: |
| 1477 | return "UNKNOWN"; |
| 1478 | } |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 1479 | #undef IWL_CMD |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 1480 | } |
| 1481 | |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 1482 | void iwl_pcie_dump_csr(struct iwl_trans *trans) |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 1483 | { |
| 1484 | int i; |
| 1485 | static const u32 csr_tbl[] = { |
| 1486 | CSR_HW_IF_CONFIG_REG, |
| 1487 | CSR_INT_COALESCING, |
| 1488 | CSR_INT, |
| 1489 | CSR_INT_MASK, |
| 1490 | CSR_FH_INT_STATUS, |
| 1491 | CSR_GPIO_IN, |
| 1492 | CSR_RESET, |
| 1493 | CSR_GP_CNTRL, |
| 1494 | CSR_HW_REV, |
| 1495 | CSR_EEPROM_REG, |
| 1496 | CSR_EEPROM_GP, |
| 1497 | CSR_OTP_GP_REG, |
| 1498 | CSR_GIO_REG, |
| 1499 | CSR_GP_UCODE_REG, |
| 1500 | CSR_GP_DRIVER_REG, |
| 1501 | CSR_UCODE_DRV_GP1, |
| 1502 | CSR_UCODE_DRV_GP2, |
| 1503 | CSR_LED_REG, |
| 1504 | CSR_DRAM_INT_TBL_REG, |
| 1505 | CSR_GIO_CHICKEN_BITS, |
| 1506 | CSR_ANA_PLL_CFG, |
Alexander Bondar | a812cba | 2014-02-18 16:45:00 +0100 | [diff] [blame] | 1507 | CSR_MONITOR_STATUS_REG, |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 1508 | CSR_HW_REV_WA_REG, |
| 1509 | CSR_DBG_HPET_MEM_REG |
| 1510 | }; |
| 1511 | IWL_ERR(trans, "CSR values:\n"); |
| 1512 | IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is " |
| 1513 | "CSR_INT_PERIODIC_REG)\n"); |
| 1514 | for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) { |
| 1515 | IWL_ERR(trans, " %25s: 0X%08x\n", |
| 1516 | get_csr_string(csr_tbl[i]), |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 1517 | iwl_read32(trans, csr_tbl[i])); |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 1518 | } |
| 1519 | } |
| 1520 | |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1521 | #ifdef CONFIG_IWLWIFI_DEBUGFS |
| 1522 | /* create and remove of files */ |
| 1523 | #define DEBUGFS_ADD_FILE(name, parent, mode) do { \ |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 1524 | if (!debugfs_create_file(#name, mode, parent, trans, \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1525 | &iwl_dbgfs_##name##_ops)) \ |
Meenakshi Venkataraman | 9da987a | 2012-07-16 18:43:56 -0700 | [diff] [blame] | 1526 | goto err; \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1527 | } while (0) |
| 1528 | |
| 1529 | /* file operation */ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1530 | #define DEBUGFS_READ_FILE_OPS(name) \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1531 | static const struct file_operations iwl_dbgfs_##name##_ops = { \ |
| 1532 | .read = iwl_dbgfs_##name##_read, \ |
Stephen Boyd | 234e340 | 2012-04-05 14:25:11 -0700 | [diff] [blame] | 1533 | .open = simple_open, \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1534 | .llseek = generic_file_llseek, \ |
| 1535 | }; |
| 1536 | |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1537 | #define DEBUGFS_WRITE_FILE_OPS(name) \ |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1538 | static const struct file_operations iwl_dbgfs_##name##_ops = { \ |
| 1539 | .write = iwl_dbgfs_##name##_write, \ |
Stephen Boyd | 234e340 | 2012-04-05 14:25:11 -0700 | [diff] [blame] | 1540 | .open = simple_open, \ |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1541 | .llseek = generic_file_llseek, \ |
| 1542 | }; |
| 1543 | |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1544 | #define DEBUGFS_READ_WRITE_FILE_OPS(name) \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1545 | static const struct file_operations iwl_dbgfs_##name##_ops = { \ |
| 1546 | .write = iwl_dbgfs_##name##_write, \ |
| 1547 | .read = iwl_dbgfs_##name##_read, \ |
Stephen Boyd | 234e340 | 2012-04-05 14:25:11 -0700 | [diff] [blame] | 1548 | .open = simple_open, \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1549 | .llseek = generic_file_llseek, \ |
| 1550 | }; |
| 1551 | |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1552 | static ssize_t iwl_dbgfs_tx_queue_read(struct file *file, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1553 | char __user *user_buf, |
| 1554 | size_t count, loff_t *ppos) |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1555 | { |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 1556 | struct iwl_trans *trans = file->private_data; |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1557 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 1558 | struct iwl_txq *txq; |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1559 | struct iwl_queue *q; |
| 1560 | char *buf; |
| 1561 | int pos = 0; |
| 1562 | int cnt; |
| 1563 | int ret; |
Wey-Yi Guy | 1745e440 | 2012-03-09 11:13:40 -0800 | [diff] [blame] | 1564 | size_t bufsz; |
| 1565 | |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 1566 | bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues; |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1567 | |
Johannes Berg | f9e7544 | 2012-03-30 09:37:39 +0200 | [diff] [blame] | 1568 | if (!trans_pcie->txq) |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1569 | return -EAGAIN; |
Johannes Berg | f9e7544 | 2012-03-30 09:37:39 +0200 | [diff] [blame] | 1570 | |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1571 | buf = kzalloc(bufsz, GFP_KERNEL); |
| 1572 | if (!buf) |
| 1573 | return -ENOMEM; |
| 1574 | |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 1575 | for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1576 | txq = &trans_pcie->txq[cnt]; |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1577 | q = &txq->q; |
| 1578 | pos += scnprintf(buf + pos, bufsz - pos, |
Andy Lutomirski | f40faf6 | 2014-06-07 09:13:44 -0700 | [diff] [blame] | 1579 | "hwq %.2d: read=%u write=%u use=%d stop=%d need_update=%d%s\n", |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1580 | cnt, q->read_ptr, q->write_ptr, |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 1581 | !!test_bit(cnt, trans_pcie->queue_used), |
Andy Lutomirski | f40faf6 | 2014-06-07 09:13:44 -0700 | [diff] [blame] | 1582 | !!test_bit(cnt, trans_pcie->queue_stopped), |
| 1583 | txq->need_update, |
| 1584 | (cnt == trans_pcie->cmd_queue ? " HCMD" : "")); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1585 | } |
| 1586 | ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos); |
| 1587 | kfree(buf); |
| 1588 | return ret; |
| 1589 | } |
| 1590 | |
| 1591 | static ssize_t iwl_dbgfs_rx_queue_read(struct file *file, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1592 | char __user *user_buf, |
| 1593 | size_t count, loff_t *ppos) |
| 1594 | { |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 1595 | struct iwl_trans *trans = file->private_data; |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1596 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 1597 | struct iwl_rxq *rxq = &trans_pcie->rxq; |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1598 | char buf[256]; |
| 1599 | int pos = 0; |
| 1600 | const size_t bufsz = sizeof(buf); |
| 1601 | |
| 1602 | pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n", |
| 1603 | rxq->read); |
| 1604 | pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n", |
| 1605 | rxq->write); |
Andy Lutomirski | f40faf6 | 2014-06-07 09:13:44 -0700 | [diff] [blame] | 1606 | pos += scnprintf(buf + pos, bufsz - pos, "write_actual: %u\n", |
| 1607 | rxq->write_actual); |
| 1608 | pos += scnprintf(buf + pos, bufsz - pos, "need_update: %d\n", |
| 1609 | rxq->need_update); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1610 | pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n", |
| 1611 | rxq->free_count); |
| 1612 | if (rxq->rb_stts) { |
| 1613 | pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n", |
| 1614 | le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF); |
| 1615 | } else { |
| 1616 | pos += scnprintf(buf + pos, bufsz - pos, |
| 1617 | "closed_rb_num: Not Allocated\n"); |
| 1618 | } |
| 1619 | return simple_read_from_buffer(user_buf, count, ppos, buf, pos); |
| 1620 | } |
| 1621 | |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1622 | static ssize_t iwl_dbgfs_interrupt_read(struct file *file, |
| 1623 | char __user *user_buf, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1624 | size_t count, loff_t *ppos) |
| 1625 | { |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1626 | struct iwl_trans *trans = file->private_data; |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1627 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1628 | struct isr_statistics *isr_stats = &trans_pcie->isr_stats; |
| 1629 | |
| 1630 | int pos = 0; |
| 1631 | char *buf; |
| 1632 | int bufsz = 24 * 64; /* 24 items * 64 char per item */ |
| 1633 | ssize_t ret; |
| 1634 | |
| 1635 | buf = kzalloc(bufsz, GFP_KERNEL); |
Johannes Berg | f9e7544 | 2012-03-30 09:37:39 +0200 | [diff] [blame] | 1636 | if (!buf) |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1637 | return -ENOMEM; |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1638 | |
| 1639 | pos += scnprintf(buf + pos, bufsz - pos, |
| 1640 | "Interrupt Statistics Report:\n"); |
| 1641 | |
| 1642 | pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n", |
| 1643 | isr_stats->hw); |
| 1644 | pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n", |
| 1645 | isr_stats->sw); |
| 1646 | if (isr_stats->sw || isr_stats->hw) { |
| 1647 | pos += scnprintf(buf + pos, bufsz - pos, |
| 1648 | "\tLast Restarting Code: 0x%X\n", |
| 1649 | isr_stats->err_code); |
| 1650 | } |
| 1651 | #ifdef CONFIG_IWLWIFI_DEBUG |
| 1652 | pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n", |
| 1653 | isr_stats->sch); |
| 1654 | pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n", |
| 1655 | isr_stats->alive); |
| 1656 | #endif |
| 1657 | pos += scnprintf(buf + pos, bufsz - pos, |
| 1658 | "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill); |
| 1659 | |
| 1660 | pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n", |
| 1661 | isr_stats->ctkill); |
| 1662 | |
| 1663 | pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n", |
| 1664 | isr_stats->wakeup); |
| 1665 | |
| 1666 | pos += scnprintf(buf + pos, bufsz - pos, |
| 1667 | "Rx command responses:\t\t %u\n", isr_stats->rx); |
| 1668 | |
| 1669 | pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n", |
| 1670 | isr_stats->tx); |
| 1671 | |
| 1672 | pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n", |
| 1673 | isr_stats->unhandled); |
| 1674 | |
| 1675 | ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos); |
| 1676 | kfree(buf); |
| 1677 | return ret; |
| 1678 | } |
| 1679 | |
| 1680 | static ssize_t iwl_dbgfs_interrupt_write(struct file *file, |
| 1681 | const char __user *user_buf, |
| 1682 | size_t count, loff_t *ppos) |
| 1683 | { |
| 1684 | struct iwl_trans *trans = file->private_data; |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1685 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1686 | struct isr_statistics *isr_stats = &trans_pcie->isr_stats; |
| 1687 | |
| 1688 | char buf[8]; |
| 1689 | int buf_size; |
| 1690 | u32 reset_flag; |
| 1691 | |
| 1692 | memset(buf, 0, sizeof(buf)); |
| 1693 | buf_size = min(count, sizeof(buf) - 1); |
| 1694 | if (copy_from_user(buf, user_buf, buf_size)) |
| 1695 | return -EFAULT; |
| 1696 | if (sscanf(buf, "%x", &reset_flag) != 1) |
| 1697 | return -EFAULT; |
| 1698 | if (reset_flag == 0) |
| 1699 | memset(isr_stats, 0, sizeof(*isr_stats)); |
| 1700 | |
| 1701 | return count; |
| 1702 | } |
| 1703 | |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1704 | static ssize_t iwl_dbgfs_csr_write(struct file *file, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1705 | const char __user *user_buf, |
| 1706 | size_t count, loff_t *ppos) |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1707 | { |
| 1708 | struct iwl_trans *trans = file->private_data; |
| 1709 | char buf[8]; |
| 1710 | int buf_size; |
| 1711 | int csr; |
| 1712 | |
| 1713 | memset(buf, 0, sizeof(buf)); |
| 1714 | buf_size = min(count, sizeof(buf) - 1); |
| 1715 | if (copy_from_user(buf, user_buf, buf_size)) |
| 1716 | return -EFAULT; |
| 1717 | if (sscanf(buf, "%d", &csr) != 1) |
| 1718 | return -EFAULT; |
| 1719 | |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 1720 | iwl_pcie_dump_csr(trans); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1721 | |
| 1722 | return count; |
| 1723 | } |
| 1724 | |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1725 | static ssize_t iwl_dbgfs_fh_reg_read(struct file *file, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1726 | char __user *user_buf, |
| 1727 | size_t count, loff_t *ppos) |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1728 | { |
| 1729 | struct iwl_trans *trans = file->private_data; |
Johannes Berg | 94543a8 | 2012-08-21 18:57:10 +0200 | [diff] [blame] | 1730 | char *buf = NULL; |
Johannes Berg | 56c2477 | 2014-01-21 21:19:18 +0100 | [diff] [blame] | 1731 | ssize_t ret; |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1732 | |
Johannes Berg | 56c2477 | 2014-01-21 21:19:18 +0100 | [diff] [blame] | 1733 | ret = iwl_dump_fh(trans, &buf); |
| 1734 | if (ret < 0) |
| 1735 | return ret; |
| 1736 | if (!buf) |
| 1737 | return -EINVAL; |
| 1738 | ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret); |
| 1739 | kfree(buf); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1740 | return ret; |
| 1741 | } |
| 1742 | |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1743 | DEBUGFS_READ_WRITE_FILE_OPS(interrupt); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1744 | DEBUGFS_READ_FILE_OPS(fh_reg); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1745 | DEBUGFS_READ_FILE_OPS(rx_queue); |
| 1746 | DEBUGFS_READ_FILE_OPS(tx_queue); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1747 | DEBUGFS_WRITE_FILE_OPS(csr); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1748 | |
| 1749 | /* |
| 1750 | * Create the debugfs files and directories |
| 1751 | * |
| 1752 | */ |
| 1753 | static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1754 | struct dentry *dir) |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1755 | { |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1756 | DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR); |
| 1757 | DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR); |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1758 | DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1759 | DEBUGFS_ADD_FILE(csr, dir, S_IWUSR); |
| 1760 | DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1761 | return 0; |
Meenakshi Venkataraman | 9da987a | 2012-07-16 18:43:56 -0700 | [diff] [blame] | 1762 | |
| 1763 | err: |
| 1764 | IWL_ERR(trans, "failed to create the trans debugfs entry\n"); |
| 1765 | return -ENOMEM; |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1766 | } |
Johannes Berg | aadede6 | 2014-10-09 17:01:36 +0200 | [diff] [blame^] | 1767 | #else |
| 1768 | static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans, |
| 1769 | struct dentry *dir) |
| 1770 | { |
| 1771 | return 0; |
| 1772 | } |
| 1773 | #endif /*CONFIG_IWLWIFI_DEBUGFS */ |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 1774 | |
| 1775 | static u32 iwl_trans_pcie_get_cmdlen(struct iwl_tfd *tfd) |
| 1776 | { |
| 1777 | u32 cmdlen = 0; |
| 1778 | int i; |
| 1779 | |
| 1780 | for (i = 0; i < IWL_NUM_OF_TBS; i++) |
| 1781 | cmdlen += iwl_pcie_tfd_tb_get_len(tfd, i); |
| 1782 | |
| 1783 | return cmdlen; |
| 1784 | } |
| 1785 | |
Emmanuel Grumbach | 67c65f2 | 2014-06-26 11:27:51 +0300 | [diff] [blame] | 1786 | static const struct { |
| 1787 | u32 start, end; |
| 1788 | } iwl_prph_dump_addr[] = { |
| 1789 | { .start = 0x00a00000, .end = 0x00a00000 }, |
| 1790 | { .start = 0x00a0000c, .end = 0x00a00024 }, |
| 1791 | { .start = 0x00a0002c, .end = 0x00a0003c }, |
| 1792 | { .start = 0x00a00410, .end = 0x00a00418 }, |
| 1793 | { .start = 0x00a00420, .end = 0x00a00420 }, |
| 1794 | { .start = 0x00a00428, .end = 0x00a00428 }, |
| 1795 | { .start = 0x00a00430, .end = 0x00a0043c }, |
| 1796 | { .start = 0x00a00444, .end = 0x00a00444 }, |
| 1797 | { .start = 0x00a004c0, .end = 0x00a004cc }, |
| 1798 | { .start = 0x00a004d8, .end = 0x00a004d8 }, |
| 1799 | { .start = 0x00a004e0, .end = 0x00a004f0 }, |
| 1800 | { .start = 0x00a00840, .end = 0x00a00840 }, |
| 1801 | { .start = 0x00a00850, .end = 0x00a00858 }, |
| 1802 | { .start = 0x00a01004, .end = 0x00a01008 }, |
| 1803 | { .start = 0x00a01010, .end = 0x00a01010 }, |
| 1804 | { .start = 0x00a01018, .end = 0x00a01018 }, |
| 1805 | { .start = 0x00a01024, .end = 0x00a01024 }, |
| 1806 | { .start = 0x00a0102c, .end = 0x00a01034 }, |
| 1807 | { .start = 0x00a0103c, .end = 0x00a01040 }, |
| 1808 | { .start = 0x00a01048, .end = 0x00a01094 }, |
| 1809 | { .start = 0x00a01c00, .end = 0x00a01c20 }, |
| 1810 | { .start = 0x00a01c58, .end = 0x00a01c58 }, |
| 1811 | { .start = 0x00a01c7c, .end = 0x00a01c7c }, |
| 1812 | { .start = 0x00a01c28, .end = 0x00a01c54 }, |
| 1813 | { .start = 0x00a01c5c, .end = 0x00a01c5c }, |
| 1814 | { .start = 0x00a01c84, .end = 0x00a01c84 }, |
| 1815 | { .start = 0x00a01ce0, .end = 0x00a01d0c }, |
| 1816 | { .start = 0x00a01d18, .end = 0x00a01d20 }, |
| 1817 | { .start = 0x00a01d2c, .end = 0x00a01d30 }, |
| 1818 | { .start = 0x00a01d40, .end = 0x00a01d5c }, |
| 1819 | { .start = 0x00a01d80, .end = 0x00a01d80 }, |
| 1820 | { .start = 0x00a01d98, .end = 0x00a01d98 }, |
| 1821 | { .start = 0x00a01dc0, .end = 0x00a01dfc }, |
| 1822 | { .start = 0x00a01e00, .end = 0x00a01e2c }, |
| 1823 | { .start = 0x00a01e40, .end = 0x00a01e60 }, |
| 1824 | { .start = 0x00a01e84, .end = 0x00a01e90 }, |
| 1825 | { .start = 0x00a01e9c, .end = 0x00a01ec4 }, |
| 1826 | { .start = 0x00a01ed0, .end = 0x00a01ed0 }, |
| 1827 | { .start = 0x00a01f00, .end = 0x00a01f14 }, |
| 1828 | { .start = 0x00a01f44, .end = 0x00a01f58 }, |
| 1829 | { .start = 0x00a01f80, .end = 0x00a01fa8 }, |
| 1830 | { .start = 0x00a01fb0, .end = 0x00a01fbc }, |
| 1831 | { .start = 0x00a01ff8, .end = 0x00a01ffc }, |
| 1832 | { .start = 0x00a02000, .end = 0x00a02048 }, |
| 1833 | { .start = 0x00a02068, .end = 0x00a020f0 }, |
| 1834 | { .start = 0x00a02100, .end = 0x00a02118 }, |
| 1835 | { .start = 0x00a02140, .end = 0x00a0214c }, |
| 1836 | { .start = 0x00a02168, .end = 0x00a0218c }, |
| 1837 | { .start = 0x00a021c0, .end = 0x00a021c0 }, |
| 1838 | { .start = 0x00a02400, .end = 0x00a02410 }, |
| 1839 | { .start = 0x00a02418, .end = 0x00a02420 }, |
| 1840 | { .start = 0x00a02428, .end = 0x00a0242c }, |
| 1841 | { .start = 0x00a02434, .end = 0x00a02434 }, |
| 1842 | { .start = 0x00a02440, .end = 0x00a02460 }, |
| 1843 | { .start = 0x00a02468, .end = 0x00a024b0 }, |
| 1844 | { .start = 0x00a024c8, .end = 0x00a024cc }, |
| 1845 | { .start = 0x00a02500, .end = 0x00a02504 }, |
| 1846 | { .start = 0x00a0250c, .end = 0x00a02510 }, |
| 1847 | { .start = 0x00a02540, .end = 0x00a02554 }, |
| 1848 | { .start = 0x00a02580, .end = 0x00a025f4 }, |
| 1849 | { .start = 0x00a02600, .end = 0x00a0260c }, |
| 1850 | { .start = 0x00a02648, .end = 0x00a02650 }, |
| 1851 | { .start = 0x00a02680, .end = 0x00a02680 }, |
| 1852 | { .start = 0x00a026c0, .end = 0x00a026d0 }, |
| 1853 | { .start = 0x00a02700, .end = 0x00a0270c }, |
| 1854 | { .start = 0x00a02804, .end = 0x00a02804 }, |
| 1855 | { .start = 0x00a02818, .end = 0x00a0281c }, |
| 1856 | { .start = 0x00a02c00, .end = 0x00a02db4 }, |
| 1857 | { .start = 0x00a02df4, .end = 0x00a02fb0 }, |
| 1858 | { .start = 0x00a03000, .end = 0x00a03014 }, |
| 1859 | { .start = 0x00a0301c, .end = 0x00a0302c }, |
| 1860 | { .start = 0x00a03034, .end = 0x00a03038 }, |
| 1861 | { .start = 0x00a03040, .end = 0x00a03048 }, |
| 1862 | { .start = 0x00a03060, .end = 0x00a03068 }, |
| 1863 | { .start = 0x00a03070, .end = 0x00a03074 }, |
| 1864 | { .start = 0x00a0307c, .end = 0x00a0307c }, |
| 1865 | { .start = 0x00a03080, .end = 0x00a03084 }, |
| 1866 | { .start = 0x00a0308c, .end = 0x00a03090 }, |
| 1867 | { .start = 0x00a03098, .end = 0x00a03098 }, |
| 1868 | { .start = 0x00a030a0, .end = 0x00a030a0 }, |
| 1869 | { .start = 0x00a030a8, .end = 0x00a030b4 }, |
| 1870 | { .start = 0x00a030bc, .end = 0x00a030bc }, |
| 1871 | { .start = 0x00a030c0, .end = 0x00a0312c }, |
| 1872 | { .start = 0x00a03c00, .end = 0x00a03c5c }, |
| 1873 | { .start = 0x00a04400, .end = 0x00a04454 }, |
| 1874 | { .start = 0x00a04460, .end = 0x00a04474 }, |
| 1875 | { .start = 0x00a044c0, .end = 0x00a044ec }, |
| 1876 | { .start = 0x00a04500, .end = 0x00a04504 }, |
| 1877 | { .start = 0x00a04510, .end = 0x00a04538 }, |
| 1878 | { .start = 0x00a04540, .end = 0x00a04548 }, |
| 1879 | { .start = 0x00a04560, .end = 0x00a0457c }, |
| 1880 | { .start = 0x00a04590, .end = 0x00a04598 }, |
| 1881 | { .start = 0x00a045c0, .end = 0x00a045f4 }, |
| 1882 | }; |
| 1883 | |
| 1884 | static u32 iwl_trans_pcie_dump_prph(struct iwl_trans *trans, |
| 1885 | struct iwl_fw_error_dump_data **data) |
| 1886 | { |
| 1887 | struct iwl_fw_error_dump_prph *prph; |
| 1888 | unsigned long flags; |
| 1889 | u32 prph_len = 0, i; |
| 1890 | |
| 1891 | if (!iwl_trans_grab_nic_access(trans, false, &flags)) |
| 1892 | return 0; |
| 1893 | |
| 1894 | for (i = 0; i < ARRAY_SIZE(iwl_prph_dump_addr); i++) { |
| 1895 | /* The range includes both boundaries */ |
| 1896 | int num_bytes_in_chunk = iwl_prph_dump_addr[i].end - |
| 1897 | iwl_prph_dump_addr[i].start + 4; |
| 1898 | int reg; |
| 1899 | __le32 *val; |
| 1900 | |
| 1901 | prph_len += sizeof(*data) + sizeof(*prph) + |
| 1902 | num_bytes_in_chunk; |
| 1903 | |
| 1904 | (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_PRPH); |
| 1905 | (*data)->len = cpu_to_le32(sizeof(*prph) + |
| 1906 | num_bytes_in_chunk); |
| 1907 | prph = (void *)(*data)->data; |
| 1908 | prph->prph_start = cpu_to_le32(iwl_prph_dump_addr[i].start); |
| 1909 | val = (void *)prph->data; |
| 1910 | |
| 1911 | for (reg = iwl_prph_dump_addr[i].start; |
| 1912 | reg <= iwl_prph_dump_addr[i].end; |
| 1913 | reg += 4) |
| 1914 | *val++ = cpu_to_le32(iwl_trans_pcie_read_prph(trans, |
| 1915 | reg)); |
| 1916 | *data = iwl_fw_error_next_data(*data); |
| 1917 | } |
| 1918 | |
| 1919 | iwl_trans_release_nic_access(trans, &flags); |
| 1920 | |
| 1921 | return prph_len; |
| 1922 | } |
| 1923 | |
Emmanuel Grumbach | 473ad71 | 2014-07-08 19:44:25 +0300 | [diff] [blame] | 1924 | #define IWL_CSR_TO_DUMP (0x250) |
| 1925 | |
| 1926 | static u32 iwl_trans_pcie_dump_csr(struct iwl_trans *trans, |
| 1927 | struct iwl_fw_error_dump_data **data) |
| 1928 | { |
| 1929 | u32 csr_len = sizeof(**data) + IWL_CSR_TO_DUMP; |
| 1930 | __le32 *val; |
| 1931 | int i; |
| 1932 | |
| 1933 | (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_CSR); |
| 1934 | (*data)->len = cpu_to_le32(IWL_CSR_TO_DUMP); |
| 1935 | val = (void *)(*data)->data; |
| 1936 | |
| 1937 | for (i = 0; i < IWL_CSR_TO_DUMP; i += 4) |
| 1938 | *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i)); |
| 1939 | |
| 1940 | *data = iwl_fw_error_next_data(*data); |
| 1941 | |
| 1942 | return csr_len; |
| 1943 | } |
| 1944 | |
Emmanuel Grumbach | 48eb7b3 | 2014-07-08 19:45:17 +0300 | [diff] [blame] | 1945 | static |
| 1946 | struct iwl_trans_dump_data *iwl_trans_pcie_dump_data(struct iwl_trans *trans) |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 1947 | { |
| 1948 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1949 | struct iwl_fw_error_dump_data *data; |
| 1950 | struct iwl_txq *cmdq = &trans_pcie->txq[trans_pcie->cmd_queue]; |
| 1951 | struct iwl_fw_error_dump_txcmd *txcmd; |
Emmanuel Grumbach | 48eb7b3 | 2014-07-08 19:45:17 +0300 | [diff] [blame] | 1952 | struct iwl_trans_dump_data *dump_data; |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 1953 | u32 len; |
| 1954 | int i, ptr; |
| 1955 | |
Emmanuel Grumbach | 473ad71 | 2014-07-08 19:44:25 +0300 | [diff] [blame] | 1956 | /* transport dump header */ |
| 1957 | len = sizeof(*dump_data); |
| 1958 | |
| 1959 | /* host commands */ |
| 1960 | len += sizeof(*data) + |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 1961 | cmdq->q.n_window * (sizeof(*txcmd) + TFD_MAX_PAYLOAD_SIZE); |
| 1962 | |
Emmanuel Grumbach | 473ad71 | 2014-07-08 19:44:25 +0300 | [diff] [blame] | 1963 | /* CSR registers */ |
| 1964 | len += sizeof(*data) + IWL_CSR_TO_DUMP; |
| 1965 | |
| 1966 | /* PRPH registers */ |
Emmanuel Grumbach | 67c65f2 | 2014-06-26 11:27:51 +0300 | [diff] [blame] | 1967 | for (i = 0; i < ARRAY_SIZE(iwl_prph_dump_addr); i++) { |
| 1968 | /* The range includes both boundaries */ |
| 1969 | int num_bytes_in_chunk = iwl_prph_dump_addr[i].end - |
| 1970 | iwl_prph_dump_addr[i].start + 4; |
| 1971 | |
| 1972 | len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_prph) + |
| 1973 | num_bytes_in_chunk; |
| 1974 | } |
| 1975 | |
Emmanuel Grumbach | 473ad71 | 2014-07-08 19:44:25 +0300 | [diff] [blame] | 1976 | /* FW monitor */ |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 1977 | if (trans_pcie->fw_mon_page) |
Emmanuel Grumbach | c544e9c | 2014-06-26 09:54:23 +0300 | [diff] [blame] | 1978 | len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) + |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 1979 | trans_pcie->fw_mon_size; |
| 1980 | |
Emmanuel Grumbach | 48eb7b3 | 2014-07-08 19:45:17 +0300 | [diff] [blame] | 1981 | dump_data = vzalloc(len); |
| 1982 | if (!dump_data) |
| 1983 | return NULL; |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 1984 | |
| 1985 | len = 0; |
Emmanuel Grumbach | 48eb7b3 | 2014-07-08 19:45:17 +0300 | [diff] [blame] | 1986 | data = (void *)dump_data->data; |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 1987 | data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD); |
| 1988 | txcmd = (void *)data->data; |
| 1989 | spin_lock_bh(&cmdq->lock); |
| 1990 | ptr = cmdq->q.write_ptr; |
| 1991 | for (i = 0; i < cmdq->q.n_window; i++) { |
| 1992 | u8 idx = get_cmd_index(&cmdq->q, ptr); |
| 1993 | u32 caplen, cmdlen; |
| 1994 | |
| 1995 | cmdlen = iwl_trans_pcie_get_cmdlen(&cmdq->tfds[ptr]); |
| 1996 | caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen); |
| 1997 | |
| 1998 | if (cmdlen) { |
| 1999 | len += sizeof(*txcmd) + caplen; |
| 2000 | txcmd->cmdlen = cpu_to_le32(cmdlen); |
| 2001 | txcmd->caplen = cpu_to_le32(caplen); |
| 2002 | memcpy(txcmd->data, cmdq->entries[idx].cmd, caplen); |
| 2003 | txcmd = (void *)((u8 *)txcmd->data + caplen); |
| 2004 | } |
| 2005 | |
| 2006 | ptr = iwl_queue_dec_wrap(ptr); |
| 2007 | } |
| 2008 | spin_unlock_bh(&cmdq->lock); |
| 2009 | |
| 2010 | data->len = cpu_to_le32(len); |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 2011 | len += sizeof(*data); |
Emmanuel Grumbach | 67c65f2 | 2014-06-26 11:27:51 +0300 | [diff] [blame] | 2012 | data = iwl_fw_error_next_data(data); |
| 2013 | |
| 2014 | len += iwl_trans_pcie_dump_prph(trans, &data); |
Emmanuel Grumbach | 473ad71 | 2014-07-08 19:44:25 +0300 | [diff] [blame] | 2015 | len += iwl_trans_pcie_dump_csr(trans, &data); |
Emmanuel Grumbach | 67c65f2 | 2014-06-26 11:27:51 +0300 | [diff] [blame] | 2016 | /* data is already pointing to the next section */ |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 2017 | |
| 2018 | if (trans_pcie->fw_mon_page) { |
Emmanuel Grumbach | c544e9c | 2014-06-26 09:54:23 +0300 | [diff] [blame] | 2019 | struct iwl_fw_error_dump_fw_mon *fw_mon_data; |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 2020 | |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 2021 | data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR); |
| 2022 | data->len = cpu_to_le32(trans_pcie->fw_mon_size + |
| 2023 | sizeof(*fw_mon_data)); |
| 2024 | fw_mon_data = (void *)data->data; |
| 2025 | fw_mon_data->fw_mon_wr_ptr = |
| 2026 | cpu_to_le32(iwl_read_prph(trans, MON_BUFF_WRPTR)); |
| 2027 | fw_mon_data->fw_mon_cycle_cnt = |
| 2028 | cpu_to_le32(iwl_read_prph(trans, MON_BUFF_CYCLE_CNT)); |
| 2029 | fw_mon_data->fw_mon_base_ptr = |
| 2030 | cpu_to_le32(iwl_read_prph(trans, MON_BUFF_BASE_ADDR)); |
| 2031 | |
| 2032 | /* |
| 2033 | * The firmware is now asserted, it won't write anything to |
| 2034 | * the buffer. CPU can take ownership to fetch the data. |
| 2035 | * The buffer will be handed back to the device before the |
| 2036 | * firmware will be restarted. |
| 2037 | */ |
| 2038 | dma_sync_single_for_cpu(trans->dev, trans_pcie->fw_mon_phys, |
| 2039 | trans_pcie->fw_mon_size, |
| 2040 | DMA_FROM_DEVICE); |
| 2041 | memcpy(fw_mon_data->data, page_address(trans_pcie->fw_mon_page), |
| 2042 | trans_pcie->fw_mon_size); |
| 2043 | |
| 2044 | len += sizeof(*data) + sizeof(*fw_mon_data) + |
| 2045 | trans_pcie->fw_mon_size; |
| 2046 | } |
| 2047 | |
Emmanuel Grumbach | 48eb7b3 | 2014-07-08 19:45:17 +0300 | [diff] [blame] | 2048 | dump_data->len = len; |
| 2049 | |
| 2050 | return dump_data; |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 2051 | } |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2052 | |
Johannes Berg | d1ff525 | 2012-04-12 06:24:30 -0700 | [diff] [blame] | 2053 | static const struct iwl_trans_ops trans_ops_pcie = { |
Emmanuel Grumbach | 57a1dc8 | 2012-01-08 13:22:16 +0200 | [diff] [blame] | 2054 | .start_hw = iwl_trans_pcie_start_hw, |
Arik Nemtsov | a408284 | 2013-11-24 19:10:46 +0200 | [diff] [blame] | 2055 | .op_mode_leave = iwl_trans_pcie_op_mode_leave, |
Emmanuel Grumbach | ed6a380 | 2012-01-02 16:10:08 +0200 | [diff] [blame] | 2056 | .fw_alive = iwl_trans_pcie_fw_alive, |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 2057 | .start_fw = iwl_trans_pcie_start_fw, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 2058 | .stop_device = iwl_trans_pcie_stop_device, |
| 2059 | |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 2060 | .d3_suspend = iwl_trans_pcie_d3_suspend, |
| 2061 | .d3_resume = iwl_trans_pcie_d3_resume, |
Johannes Berg | 2dd4f9f | 2012-03-05 11:24:35 -0800 | [diff] [blame] | 2062 | |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 2063 | .send_cmd = iwl_trans_pcie_send_hcmd, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 2064 | |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 2065 | .tx = iwl_trans_pcie_tx, |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 2066 | .reclaim = iwl_trans_pcie_reclaim, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 2067 | |
Emmanuel Grumbach | d0624be | 2012-05-29 13:07:30 +0300 | [diff] [blame] | 2068 | .txq_disable = iwl_trans_pcie_txq_disable, |
Emmanuel Grumbach | 4beaf6c | 2012-05-29 11:29:10 +0300 | [diff] [blame] | 2069 | .txq_enable = iwl_trans_pcie_txq_enable, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 2070 | |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 2071 | .dbgfs_register = iwl_trans_pcie_dbgfs_register, |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 2072 | |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 2073 | .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty, |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 2074 | |
Emmanuel Grumbach | 0390549 | 2012-01-03 13:48:07 +0200 | [diff] [blame] | 2075 | .write8 = iwl_trans_pcie_write8, |
| 2076 | .write32 = iwl_trans_pcie_write32, |
| 2077 | .read32 = iwl_trans_pcie_read32, |
Emmanuel Grumbach | 6a06b6c | 2012-12-02 13:07:30 +0200 | [diff] [blame] | 2078 | .read_prph = iwl_trans_pcie_read_prph, |
| 2079 | .write_prph = iwl_trans_pcie_write_prph, |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 2080 | .read_mem = iwl_trans_pcie_read_mem, |
| 2081 | .write_mem = iwl_trans_pcie_write_mem, |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 2082 | .configure = iwl_trans_pcie_configure, |
Don Fry | 47107e8 | 2012-03-15 13:27:06 -0700 | [diff] [blame] | 2083 | .set_pmi = iwl_trans_pcie_set_pmi, |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 2084 | .grab_nic_access = iwl_trans_pcie_grab_nic_access, |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 2085 | .release_nic_access = iwl_trans_pcie_release_nic_access, |
| 2086 | .set_bits_mask = iwl_trans_pcie_set_bits_mask, |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 2087 | |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 2088 | .dump_data = iwl_trans_pcie_dump_data, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 2089 | }; |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2090 | |
Emmanuel Grumbach | 87ce05a | 2012-03-26 09:03:18 -0700 | [diff] [blame] | 2091 | struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev, |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 2092 | const struct pci_device_id *ent, |
| 2093 | const struct iwl_cfg *cfg) |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2094 | { |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2095 | struct iwl_trans_pcie *trans_pcie; |
| 2096 | struct iwl_trans *trans; |
| 2097 | u16 pci_cmd; |
| 2098 | int err; |
| 2099 | |
| 2100 | trans = kzalloc(sizeof(struct iwl_trans) + |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 2101 | sizeof(struct iwl_trans_pcie), GFP_KERNEL); |
Luciano Coelho | 6965a35 | 2013-08-10 16:35:45 +0300 | [diff] [blame] | 2102 | if (!trans) { |
| 2103 | err = -ENOMEM; |
| 2104 | goto out; |
| 2105 | } |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2106 | |
| 2107 | trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 2108 | |
| 2109 | trans->ops = &trans_ops_pcie; |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 2110 | trans->cfg = cfg; |
Johannes Berg | 2bfb509 | 2012-12-27 21:43:48 +0100 | [diff] [blame] | 2111 | trans_lockdep_init(trans); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2112 | trans_pcie->trans = trans; |
Johannes Berg | 7b11488 | 2012-02-05 13:55:11 -0800 | [diff] [blame] | 2113 | spin_lock_init(&trans_pcie->irq_lock); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 2114 | spin_lock_init(&trans_pcie->reg_lock); |
Johannes Berg | 13df1aa | 2012-03-06 13:31:00 -0800 | [diff] [blame] | 2115 | init_waitqueue_head(&trans_pcie->ucode_write_waitq); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2116 | |
Johannes Berg | d819c6c | 2013-09-30 11:02:46 +0200 | [diff] [blame] | 2117 | err = pci_enable_device(pdev); |
| 2118 | if (err) |
| 2119 | goto out_no_pci; |
| 2120 | |
Emmanuel Grumbach | f2532b0 | 2013-07-02 15:47:29 +0300 | [diff] [blame] | 2121 | if (!cfg->base_params->pcie_l1_allowed) { |
| 2122 | /* |
| 2123 | * W/A - seems to solve weird behavior. We need to remove this |
| 2124 | * if we don't want to stay in L1 all the time. This wastes a |
| 2125 | * lot of power. |
| 2126 | */ |
| 2127 | pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | |
| 2128 | PCIE_LINK_STATE_L1 | |
| 2129 | PCIE_LINK_STATE_CLKPM); |
| 2130 | } |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2131 | |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2132 | pci_set_master(pdev); |
| 2133 | |
| 2134 | err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36)); |
| 2135 | if (!err) |
| 2136 | err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36)); |
| 2137 | if (err) { |
| 2138 | err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); |
| 2139 | if (!err) |
| 2140 | err = pci_set_consistent_dma_mask(pdev, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 2141 | DMA_BIT_MASK(32)); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2142 | /* both attempts failed: */ |
| 2143 | if (err) { |
Joe Perches | 6a4b09f | 2012-10-28 01:05:47 -0700 | [diff] [blame] | 2144 | dev_err(&pdev->dev, "No suitable DMA available\n"); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2145 | goto out_pci_disable_device; |
| 2146 | } |
| 2147 | } |
| 2148 | |
| 2149 | err = pci_request_regions(pdev, DRV_NAME); |
| 2150 | if (err) { |
Joe Perches | 6a4b09f | 2012-10-28 01:05:47 -0700 | [diff] [blame] | 2151 | dev_err(&pdev->dev, "pci_request_regions failed\n"); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2152 | goto out_pci_disable_device; |
| 2153 | } |
| 2154 | |
Stanislaw Gruszka | 05f5b97 | 2012-03-07 09:52:26 -0800 | [diff] [blame] | 2155 | trans_pcie->hw_base = pci_ioremap_bar(pdev, 0); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2156 | if (!trans_pcie->hw_base) { |
Joe Perches | 6a4b09f | 2012-10-28 01:05:47 -0700 | [diff] [blame] | 2157 | dev_err(&pdev->dev, "pci_ioremap_bar failed\n"); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2158 | err = -ENODEV; |
| 2159 | goto out_pci_release_regions; |
| 2160 | } |
| 2161 | |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2162 | /* We disable the RETRY_TIMEOUT register (0x41) to keep |
| 2163 | * PCI Tx retries from interfering with C3 CPU state */ |
| 2164 | pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00); |
| 2165 | |
Emmanuel Grumbach | 83f7a85 | 2014-04-13 16:03:11 +0300 | [diff] [blame] | 2166 | trans->dev = &pdev->dev; |
| 2167 | trans_pcie->pci_dev = pdev; |
| 2168 | iwl_disable_interrupts(trans); |
| 2169 | |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2170 | err = pci_enable_msi(pdev); |
Emmanuel Grumbach | 9f904b3 | 2012-11-13 13:35:43 +0200 | [diff] [blame] | 2171 | if (err) { |
Joe Perches | 6a4b09f | 2012-10-28 01:05:47 -0700 | [diff] [blame] | 2172 | dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err); |
Emmanuel Grumbach | 9f904b3 | 2012-11-13 13:35:43 +0200 | [diff] [blame] | 2173 | /* enable rfkill interrupt: hw bug w/a */ |
| 2174 | pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd); |
| 2175 | if (pci_cmd & PCI_COMMAND_INTX_DISABLE) { |
| 2176 | pci_cmd &= ~PCI_COMMAND_INTX_DISABLE; |
| 2177 | pci_write_config_word(pdev, PCI_COMMAND, pci_cmd); |
| 2178 | } |
| 2179 | } |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2180 | |
Emmanuel Grumbach | 08079a4 | 2012-01-09 16:23:00 +0200 | [diff] [blame] | 2181 | trans->hw_rev = iwl_read32(trans, CSR_HW_REV); |
Liad Kaufman | b513ee7 | 2014-06-01 17:21:33 +0300 | [diff] [blame] | 2182 | /* |
| 2183 | * In the 8000 HW family the format of the 4 bytes of CSR_HW_REV have |
| 2184 | * changed, and now the revision step also includes bit 0-1 (no more |
| 2185 | * "dash" value). To keep hw_rev backwards compatible - we'll store it |
| 2186 | * in the old format. |
| 2187 | */ |
| 2188 | if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) |
| 2189 | trans->hw_rev = (trans->hw_rev & 0xfff0) | |
Liad Kaufman | 1fc0e22 | 2014-09-17 13:28:50 +0300 | [diff] [blame] | 2190 | (CSR_HW_REV_STEP(trans->hw_rev << 2) << 2); |
Liad Kaufman | b513ee7 | 2014-06-01 17:21:33 +0300 | [diff] [blame] | 2191 | |
Emmanuel Grumbach | 99673ee | 2012-01-08 21:19:45 +0200 | [diff] [blame] | 2192 | trans->hw_id = (pdev->device << 16) + pdev->subsystem_device; |
Emmanuel Grumbach | 9ca8596 | 2012-01-08 21:19:45 +0200 | [diff] [blame] | 2193 | snprintf(trans->hw_id_str, sizeof(trans->hw_id_str), |
| 2194 | "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2195 | |
Meenakshi Venkataraman | 69a10b2 | 2012-03-10 13:00:09 -0800 | [diff] [blame] | 2196 | /* Initialize the wait queue for commands */ |
Emmanuel Grumbach | f946b52 | 2012-10-25 17:25:52 +0200 | [diff] [blame] | 2197 | init_waitqueue_head(&trans_pcie->wait_command_queue); |
Meenakshi Venkataraman | 69a10b2 | 2012-03-10 13:00:09 -0800 | [diff] [blame] | 2198 | |
Johannes Berg | 3ec4588 | 2012-07-12 13:56:28 +0200 | [diff] [blame] | 2199 | snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name), |
| 2200 | "iwl_cmd_pool:%s", dev_name(trans->dev)); |
Emmanuel Grumbach | 59c647b | 2012-05-24 19:24:34 +0300 | [diff] [blame] | 2201 | |
| 2202 | trans->dev_cmd_headroom = 0; |
| 2203 | trans->dev_cmd_pool = |
Johannes Berg | 3ec4588 | 2012-07-12 13:56:28 +0200 | [diff] [blame] | 2204 | kmem_cache_create(trans->dev_cmd_pool_name, |
Emmanuel Grumbach | 59c647b | 2012-05-24 19:24:34 +0300 | [diff] [blame] | 2205 | sizeof(struct iwl_device_cmd) |
| 2206 | + trans->dev_cmd_headroom, |
| 2207 | sizeof(void *), |
| 2208 | SLAB_HWCACHE_ALIGN, |
| 2209 | NULL); |
| 2210 | |
Luciano Coelho | 6965a35 | 2013-08-10 16:35:45 +0300 | [diff] [blame] | 2211 | if (!trans->dev_cmd_pool) { |
| 2212 | err = -ENOMEM; |
Emmanuel Grumbach | 59c647b | 2012-05-24 19:24:34 +0300 | [diff] [blame] | 2213 | goto out_pci_disable_msi; |
Luciano Coelho | 6965a35 | 2013-08-10 16:35:45 +0300 | [diff] [blame] | 2214 | } |
Emmanuel Grumbach | 59c647b | 2012-05-24 19:24:34 +0300 | [diff] [blame] | 2215 | |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 2216 | if (iwl_pcie_alloc_ict(trans)) |
| 2217 | goto out_free_cmd_pool; |
| 2218 | |
Emmanuel Grumbach | 85bf9da | 2013-12-09 11:48:30 +0200 | [diff] [blame] | 2219 | err = request_threaded_irq(pdev->irq, iwl_pcie_isr, |
Luciano Coelho | 6965a35 | 2013-08-10 16:35:45 +0300 | [diff] [blame] | 2220 | iwl_pcie_irq_handler, |
| 2221 | IRQF_SHARED, DRV_NAME, trans); |
| 2222 | if (err) { |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 2223 | IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq); |
| 2224 | goto out_free_ict; |
| 2225 | } |
| 2226 | |
Emmanuel Grumbach | 83f7a85 | 2014-04-13 16:03:11 +0300 | [diff] [blame] | 2227 | trans_pcie->inta_mask = CSR_INI_SET_MASK; |
| 2228 | |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2229 | return trans; |
| 2230 | |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 2231 | out_free_ict: |
| 2232 | iwl_pcie_free_ict(trans); |
| 2233 | out_free_cmd_pool: |
| 2234 | kmem_cache_destroy(trans->dev_cmd_pool); |
Emmanuel Grumbach | 59c647b | 2012-05-24 19:24:34 +0300 | [diff] [blame] | 2235 | out_pci_disable_msi: |
| 2236 | pci_disable_msi(pdev); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2237 | out_pci_release_regions: |
| 2238 | pci_release_regions(pdev); |
| 2239 | out_pci_disable_device: |
| 2240 | pci_disable_device(pdev); |
| 2241 | out_no_pci: |
| 2242 | kfree(trans); |
Luciano Coelho | 6965a35 | 2013-08-10 16:35:45 +0300 | [diff] [blame] | 2243 | out: |
| 2244 | return ERR_PTR(err); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 2245 | } |