blob: a39afcf03e2c4a84fb6e6aea7960c47a3d589528 [file] [log] [blame]
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustadd490d152015-06-11 11:02:20 -07004 Copyright(c) 1999 - 2015 Intel Corporation.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include <linux/pci.h>
30#include <linux/delay.h>
31#include <linux/sched.h>
32
33#include "ixgbe.h"
34#include "ixgbe_phy.h"
Greg Rose096a58f2010-01-09 02:26:26 +000035#include "ixgbe_mbx.h"
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000036
37#define IXGBE_82599_MAX_TX_QUEUES 128
38#define IXGBE_82599_MAX_RX_QUEUES 128
39#define IXGBE_82599_RAR_ENTRIES 128
40#define IXGBE_82599_MC_TBL_SIZE 128
41#define IXGBE_82599_VFT_TBL_SIZE 128
John Fastabende09ad232011-04-04 04:29:41 +000042#define IXGBE_82599_RX_PB_SIZE 512
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000043
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000044static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
45static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
46static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
Mark Rustad6d373a12015-08-08 16:18:28 -070047static void
48ixgbe_set_hard_rate_select_speed(struct ixgbe_hw *, ixgbe_link_speed);
Don Skidmorecd7e1f02009-10-08 15:36:22 +000049static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +000050 ixgbe_link_speed speed,
51 bool autoneg_wait_to_complete);
Jacob Kellerf4f10402013-06-25 07:59:23 +000052static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw);
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000053static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
54 bool autoneg_wait_to_complete);
55static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +000056 ixgbe_link_speed speed,
57 bool autoneg_wait_to_complete);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000058static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +000059 ixgbe_link_speed speed,
60 bool autoneg_wait_to_complete);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +000061static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw);
Don Skidmore8f583322013-07-27 06:25:38 +000062static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
63 u8 dev_addr, u8 *data);
64static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
65 u8 dev_addr, u8 data);
Don Skidmore429d6a32014-02-27 20:32:41 -080066static s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw);
67static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000068
Don Skidmore7155d052014-02-27 09:03:30 +000069bool ixgbe_mng_enabled(struct ixgbe_hw *hw)
Don Skidmore0b2679d2013-02-21 03:00:04 +000070{
71 u32 fwsm, manc, factps;
72
Don Skidmore9a900ec2015-06-09 17:15:01 -070073 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM(hw));
Don Skidmore0b2679d2013-02-21 03:00:04 +000074 if ((fwsm & IXGBE_FWSM_MODE_MASK) != IXGBE_FWSM_FW_MODE_PT)
75 return false;
76
77 manc = IXGBE_READ_REG(hw, IXGBE_MANC);
78 if (!(manc & IXGBE_MANC_RCV_TCO_EN))
79 return false;
80
Don Skidmore9a900ec2015-06-09 17:15:01 -070081 factps = IXGBE_READ_REG(hw, IXGBE_FACTPS(hw));
Don Skidmore0b2679d2013-02-21 03:00:04 +000082 if (factps & IXGBE_FACTPS_MNGCG)
83 return false;
84
85 return true;
86}
87
Don Skidmore7b25cdb2009-08-25 04:47:32 +000088static void ixgbe_init_mac_link_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000089{
90 struct ixgbe_mac_info *mac = &hw->mac;
Don Skidmorec6ecf392010-12-03 03:31:51 +000091
Don Skidmore0b2679d2013-02-21 03:00:04 +000092 /* enable the laser control functions for SFP+ fiber
93 * and MNG not enabled
94 */
95 if ((mac->ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmore7155d052014-02-27 09:03:30 +000096 !ixgbe_mng_enabled(hw)) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +000097 mac->ops.disable_tx_laser =
Jacob Kellere7cf7452014-04-09 06:03:10 +000098 &ixgbe_disable_tx_laser_multispeed_fiber;
Peter Waskiewicz61fac742010-04-27 00:38:15 +000099 mac->ops.enable_tx_laser =
Jacob Kellere7cf7452014-04-09 06:03:10 +0000100 &ixgbe_enable_tx_laser_multispeed_fiber;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000101 mac->ops.flap_tx_laser = &ixgbe_flap_tx_laser_multispeed_fiber;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000102 } else {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000103 mac->ops.disable_tx_laser = NULL;
104 mac->ops.enable_tx_laser = NULL;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000105 mac->ops.flap_tx_laser = NULL;
Don Skidmorec6ecf392010-12-03 03:31:51 +0000106 }
107
108 if (hw->phy.multispeed_fiber) {
109 /* Set up dual speed SFP+ support */
110 mac->ops.setup_link = &ixgbe_setup_mac_link_multispeed_fiber;
Mark Rustad6d373a12015-08-08 16:18:28 -0700111 mac->ops.setup_mac_link = ixgbe_setup_mac_link_82599;
112 mac->ops.set_rate_select_speed =
113 ixgbe_set_hard_rate_select_speed;
Don Skidmorec6ecf392010-12-03 03:31:51 +0000114 } else {
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000115 if ((mac->ops.get_media_type(hw) ==
116 ixgbe_media_type_backplane) &&
117 (hw->phy.smart_speed == ixgbe_smart_speed_auto ||
Emil Tantilov0fa6d832011-03-18 08:18:32 +0000118 hw->phy.smart_speed == ixgbe_smart_speed_on) &&
119 !ixgbe_verify_lesm_fw_enabled_82599(hw))
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000120 mac->ops.setup_link = &ixgbe_setup_mac_link_smartspeed;
121 else
122 mac->ops.setup_link = &ixgbe_setup_mac_link_82599;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000123 }
124}
125
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000126static s32 ixgbe_setup_sfp_modules_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000127{
Mark Rustade90dd262014-07-22 06:51:08 +0000128 s32 ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000129 u16 list_offset, data_offset, data_value;
130
131 if (hw->phy.sfp_type != ixgbe_sfp_type_unknown) {
132 ixgbe_init_mac_link_ops_82599(hw);
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000133
134 hw->phy.ops.reset = NULL;
135
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000136 ret_val = ixgbe_get_sfp_init_sequence_offsets(hw, &list_offset,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000137 &data_offset);
Mark Rustade90dd262014-07-22 06:51:08 +0000138 if (ret_val)
139 return ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000140
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000141 /* PHY config will finish before releasing the semaphore */
Don Skidmore5e655102011-02-25 01:58:04 +0000142 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000143 IXGBE_GSSR_MAC_CSR_SM);
Mark Rustade90dd262014-07-22 06:51:08 +0000144 if (ret_val)
145 return IXGBE_ERR_SWFW_SYNC;
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000146
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000147 if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
148 goto setup_sfp_err;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000149 while (data_value != 0xffff) {
150 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, data_value);
151 IXGBE_WRITE_FLUSH(hw);
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000152 if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
153 goto setup_sfp_err;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000154 }
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000155
156 /* Release the semaphore */
Emil Tantilov6d980c32011-04-13 04:56:15 +0000157 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
Don Skidmore032b4322011-03-18 09:32:53 +0000158 /*
159 * Delay obtaining semaphore again to allow FW access,
160 * semaphore_delay is in ms usleep_range needs us.
161 */
162 usleep_range(hw->eeprom.semaphore_delay * 1000,
163 hw->eeprom.semaphore_delay * 2000);
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000164
Don Skidmored7bbcd32012-10-24 06:19:01 +0000165 /* Restart DSP and set SFI mode */
Don Skidmore429d6a32014-02-27 20:32:41 -0800166 ret_val = hw->mac.ops.prot_autoc_write(hw,
167 hw->mac.orig_autoc | IXGBE_AUTOC_LMS_10G_SERIAL,
168 false);
Don Skidmored7bbcd32012-10-24 06:19:01 +0000169
170 if (ret_val) {
171 hw_dbg(hw, " sfp module setup not complete\n");
Mark Rustade90dd262014-07-22 06:51:08 +0000172 return IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000173 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000174 }
175
Mark Rustade90dd262014-07-22 06:51:08 +0000176 return 0;
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000177
178setup_sfp_err:
179 /* Release the semaphore */
180 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
181 /* Delay obtaining semaphore again to allow FW access,
182 * semaphore_delay is in ms usleep_range needs us.
183 */
184 usleep_range(hw->eeprom.semaphore_delay * 1000,
185 hw->eeprom.semaphore_delay * 2000);
186 hw_err(hw, "eeprom read at offset %d failed\n", data_offset);
187 return IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000188}
189
Don Skidmore429d6a32014-02-27 20:32:41 -0800190/**
191 * prot_autoc_read_82599 - Hides MAC differences needed for AUTOC read
192 * @hw: pointer to hardware structure
193 * @locked: Return the if we locked for this read.
194 * @reg_val: Value we read from AUTOC
195 *
196 * For this part (82599) we need to wrap read-modify-writes with a possible
197 * FW/SW lock. It is assumed this lock will be freed with the next
198 * prot_autoc_write_82599(). Note, that locked can only be true in cases
199 * where this function doesn't return an error.
200 **/
201static s32 prot_autoc_read_82599(struct ixgbe_hw *hw, bool *locked,
202 u32 *reg_val)
203{
204 s32 ret_val;
205
206 *locked = false;
207 /* If LESM is on then we need to hold the SW/FW semaphore. */
208 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
209 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
210 IXGBE_GSSR_MAC_CSR_SM);
Don Skidmoref8cf7a02014-03-19 09:16:26 +0000211 if (ret_val)
Don Skidmore429d6a32014-02-27 20:32:41 -0800212 return IXGBE_ERR_SWFW_SYNC;
213
214 *locked = true;
215 }
216
217 *reg_val = IXGBE_READ_REG(hw, IXGBE_AUTOC);
218 return 0;
219}
220
221/**
222 * prot_autoc_write_82599 - Hides MAC differences needed for AUTOC write
223 * @hw: pointer to hardware structure
224 * @reg_val: value to write to AUTOC
225 * @locked: bool to indicate whether the SW/FW lock was already taken by
226 * previous proc_autoc_read_82599.
227 *
228 * This part (82599) may need to hold a the SW/FW lock around all writes to
229 * AUTOC. Likewise after a write we need to do a pipeline reset.
230 **/
231static s32 prot_autoc_write_82599(struct ixgbe_hw *hw, u32 autoc, bool locked)
232{
233 s32 ret_val = 0;
234
Don Skidmorec97506a2014-02-27 20:32:43 -0800235 /* Blocked by MNG FW so bail */
236 if (ixgbe_check_reset_blocked(hw))
237 goto out;
238
Don Skidmore429d6a32014-02-27 20:32:41 -0800239 /* We only need to get the lock if:
240 * - We didn't do it already (in the read part of a read-modify-write)
241 * - LESM is enabled.
242 */
243 if (!locked && ixgbe_verify_lesm_fw_enabled_82599(hw)) {
244 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
245 IXGBE_GSSR_MAC_CSR_SM);
Don Skidmoref8cf7a02014-03-19 09:16:26 +0000246 if (ret_val)
Don Skidmore429d6a32014-02-27 20:32:41 -0800247 return IXGBE_ERR_SWFW_SYNC;
Don Skidmoref8cf7a02014-03-19 09:16:26 +0000248
249 locked = true;
Don Skidmore429d6a32014-02-27 20:32:41 -0800250 }
251
252 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
253 ret_val = ixgbe_reset_pipeline_82599(hw);
254
Don Skidmorec97506a2014-02-27 20:32:43 -0800255out:
Don Skidmore429d6a32014-02-27 20:32:41 -0800256 /* Free the SW/FW semaphore as we either grabbed it here or
257 * already had it when this function was called.
258 */
259 if (locked)
260 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
261
262 return ret_val;
263}
264
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000265static s32 ixgbe_get_invariants_82599(struct ixgbe_hw *hw)
266{
267 struct ixgbe_mac_info *mac = &hw->mac;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000268
269 ixgbe_init_mac_link_ops_82599(hw);
270
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000271 mac->mcft_size = IXGBE_82599_MC_TBL_SIZE;
272 mac->vft_size = IXGBE_82599_VFT_TBL_SIZE;
273 mac->num_rar_entries = IXGBE_82599_RAR_ENTRIES;
Jacob Keller6997d4d2014-02-22 01:23:49 +0000274 mac->rx_pb_size = IXGBE_82599_RX_PB_SIZE;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000275 mac->max_rx_queues = IXGBE_82599_MAX_RX_QUEUES;
276 mac->max_tx_queues = IXGBE_82599_MAX_TX_QUEUES;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +0000277 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000278
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000279 return 0;
280}
281
282/**
283 * ixgbe_init_phy_ops_82599 - PHY/SFP specific init
284 * @hw: pointer to hardware structure
285 *
286 * Initialize any function pointers that were not able to be
287 * set during get_invariants because the PHY/SFP type was
288 * not known. Perform the SFP init if necessary.
289 *
290 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000291static s32 ixgbe_init_phy_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000292{
293 struct ixgbe_mac_info *mac = &hw->mac;
294 struct ixgbe_phy_info *phy = &hw->phy;
Mark Rustade90dd262014-07-22 06:51:08 +0000295 s32 ret_val;
Don Skidmore8f583322013-07-27 06:25:38 +0000296 u32 esdp;
297
298 if (hw->device_id == IXGBE_DEV_ID_82599_QSFP_SF_QP) {
299 /* Store flag indicating I2C bus access control unit. */
300 hw->phy.qsfp_shared_i2c_bus = true;
301
302 /* Initialize access to QSFP+ I2C bus */
303 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
304 esdp |= IXGBE_ESDP_SDP0_DIR;
305 esdp &= ~IXGBE_ESDP_SDP1_DIR;
306 esdp &= ~IXGBE_ESDP_SDP0;
307 esdp &= ~IXGBE_ESDP_SDP0_NATIVE;
308 esdp &= ~IXGBE_ESDP_SDP1_NATIVE;
309 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
310 IXGBE_WRITE_FLUSH(hw);
311
312 phy->ops.read_i2c_byte = &ixgbe_read_i2c_byte_82599;
313 phy->ops.write_i2c_byte = &ixgbe_write_i2c_byte_82599;
314 }
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000315
316 /* Identify the PHY or SFP module */
317 ret_val = phy->ops.identify(hw);
318
319 /* Setup function pointers based on detected SFP module and speeds */
320 ixgbe_init_mac_link_ops_82599(hw);
321
322 /* If copper media, overwrite with copper function pointers */
323 if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
324 mac->ops.setup_link = &ixgbe_setup_copper_link_82599;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000325 mac->ops.get_link_capabilities =
Don Skidmorea391f1d2010-11-16 19:27:15 -0800326 &ixgbe_get_copper_link_capabilities_generic;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000327 }
328
329 /* Set necessary function pointers based on phy type */
330 switch (hw->phy.type) {
331 case ixgbe_phy_tn:
332 phy->ops.check_link = &ixgbe_check_phy_link_tnx;
Emil Tantilovb57e35b2011-07-28 06:17:04 +0000333 phy->ops.setup_link = &ixgbe_setup_phy_link_tnx;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000334 phy->ops.get_firmware_version =
Jacob Kellere7cf7452014-04-09 06:03:10 +0000335 &ixgbe_get_phy_firmware_version_tnx;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000336 break;
337 default:
338 break;
339 }
340
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000341 return ret_val;
342}
343
344/**
345 * ixgbe_get_link_capabilities_82599 - Determines link capabilities
346 * @hw: pointer to hardware structure
347 * @speed: pointer to link speed
Josh Hay3d292262012-12-15 03:28:19 +0000348 * @autoneg: true when autoneg or autotry is enabled
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000349 *
350 * Determines the link capabilities by reading the AUTOC register.
351 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000352static s32 ixgbe_get_link_capabilities_82599(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000353 ixgbe_link_speed *speed,
Josh Hay3d292262012-12-15 03:28:19 +0000354 bool *autoneg)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000355{
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000356 u32 autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000357
Don Skidmorecb836a92010-06-29 18:30:59 +0000358 /* Determine 1G link capabilities off of SFP+ type */
359 if (hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core0 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000360 hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core1 ||
Don Skidmore345be202013-04-11 06:23:34 +0000361 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core0 ||
362 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core1 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000363 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core0 ||
364 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core1) {
Don Skidmorecb836a92010-06-29 18:30:59 +0000365 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000366 *autoneg = true;
Mark Rustade90dd262014-07-22 06:51:08 +0000367 return 0;
Don Skidmorecb836a92010-06-29 18:30:59 +0000368 }
369
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000370 /*
371 * Determine link capabilities based on the stored value of AUTOC,
372 * which represents EEPROM defaults. If AUTOC value has not been
373 * stored, use the current register value.
374 */
375 if (hw->mac.orig_link_settings_stored)
376 autoc = hw->mac.orig_autoc;
377 else
378 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
379
380 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000381 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
382 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000383 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000384 break;
385
386 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
387 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000388 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000389 break;
390
391 case IXGBE_AUTOC_LMS_1G_AN:
392 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000393 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000394 break;
395
396 case IXGBE_AUTOC_LMS_10G_SERIAL:
397 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000398 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000399 break;
400
401 case IXGBE_AUTOC_LMS_KX4_KX_KR:
402 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
403 *speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000404 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000405 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000406 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000407 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000408 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000409 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000410 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000411 break;
412
413 case IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII:
414 *speed = IXGBE_LINK_SPEED_100_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000415 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000416 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000417 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000418 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000419 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000420 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000421 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000422 break;
423
424 case IXGBE_AUTOC_LMS_SGMII_1G_100M:
425 *speed = IXGBE_LINK_SPEED_1GB_FULL | IXGBE_LINK_SPEED_100_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000426 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000427 break;
428
429 default:
Mark Rustade90dd262014-07-22 06:51:08 +0000430 return IXGBE_ERR_LINK_SETUP;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000431 }
432
433 if (hw->phy.multispeed_fiber) {
434 *speed |= IXGBE_LINK_SPEED_10GB_FULL |
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000435 IXGBE_LINK_SPEED_1GB_FULL;
436
437 /* QSFP must not enable auto-negotiation */
438 if (hw->phy.media_type == ixgbe_media_type_fiber_qsfp)
439 *autoneg = false;
440 else
441 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000442 }
443
Mark Rustade90dd262014-07-22 06:51:08 +0000444 return 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000445}
446
447/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000448 * ixgbe_get_media_type_82599 - Get media type
449 * @hw: pointer to hardware structure
450 *
451 * Returns the media type (fiber, copper, backplane)
452 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000453static enum ixgbe_media_type ixgbe_get_media_type_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000454{
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000455 /* Detect if there is a copper PHY attached. */
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000456 switch (hw->phy.type) {
457 case ixgbe_phy_cu_unknown:
458 case ixgbe_phy_tn:
Mark Rustade90dd262014-07-22 06:51:08 +0000459 return ixgbe_media_type_copper;
460
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000461 default:
462 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000463 }
464
465 switch (hw->device_id) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000466 case IXGBE_DEV_ID_82599_KX4:
Don Skidmoredbfec662009-10-02 08:58:25 +0000467 case IXGBE_DEV_ID_82599_KX4_MEZZ:
Don Skidmore312eb932009-10-02 08:58:04 +0000468 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
Don Skidmore74757d42009-12-08 07:22:23 +0000469 case IXGBE_DEV_ID_82599_KR:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000470 case IXGBE_DEV_ID_82599_BACKPLANE_FCOE:
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +0000471 case IXGBE_DEV_ID_82599_XAUI_LOM:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000472 /* Default device ID is mezzanine card KX/KX4 */
Mark Rustade90dd262014-07-22 06:51:08 +0000473 return ixgbe_media_type_backplane;
474
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000475 case IXGBE_DEV_ID_82599_SFP:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000476 case IXGBE_DEV_ID_82599_SFP_FCOE:
Don Skidmore38ad1c82009-10-08 15:35:58 +0000477 case IXGBE_DEV_ID_82599_SFP_EM:
Emil Tantilov4c40ef02011-03-24 07:06:02 +0000478 case IXGBE_DEV_ID_82599_SFP_SF2:
Emil Tantilov9e791e42011-11-04 06:43:29 +0000479 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Emil Tantilov7d145282011-09-08 08:30:14 +0000480 case IXGBE_DEV_ID_82599EN_SFP:
Mark Rustade90dd262014-07-22 06:51:08 +0000481 return ixgbe_media_type_fiber;
482
Peter P Waskiewicz Jr8911184f2009-09-14 07:47:49 +0000483 case IXGBE_DEV_ID_82599_CX4:
Mark Rustade90dd262014-07-22 06:51:08 +0000484 return ixgbe_media_type_cx4;
485
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000486 case IXGBE_DEV_ID_82599_T3_LOM:
Mark Rustade90dd262014-07-22 06:51:08 +0000487 return ixgbe_media_type_copper;
488
Don Skidmore4f6290c2011-05-14 06:36:35 +0000489 case IXGBE_DEV_ID_82599_LS:
Mark Rustade90dd262014-07-22 06:51:08 +0000490 return ixgbe_media_type_fiber_lco;
491
Don Skidmore8f583322013-07-27 06:25:38 +0000492 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
Mark Rustade90dd262014-07-22 06:51:08 +0000493 return ixgbe_media_type_fiber_qsfp;
494
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000495 default:
Mark Rustade90dd262014-07-22 06:51:08 +0000496 return ixgbe_media_type_unknown;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000497 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000498}
499
500/**
Jacob Kellerf4f10402013-06-25 07:59:23 +0000501 * ixgbe_stop_mac_link_on_d3_82599 - Disables link on D3
502 * @hw: pointer to hardware structure
503 *
504 * Disables link, should be called during D3 power down sequence.
505 *
Jacob Keller305f8ce2014-02-22 01:23:52 +0000506 **/
Jacob Kellerf4f10402013-06-25 07:59:23 +0000507static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw)
508{
Don Skidmorebd8069a2015-06-10 20:05:02 -0400509 u32 autoc2_reg;
Jacob Kellerf68bfdb2014-02-22 01:23:54 +0000510 u16 ee_ctrl_2 = 0;
Jacob Kellerf4f10402013-06-25 07:59:23 +0000511
Jacob Kellerf68bfdb2014-02-22 01:23:54 +0000512 hw->eeprom.ops.read(hw, IXGBE_EEPROM_CTRL_2, &ee_ctrl_2);
513
Don Skidmorebd8069a2015-06-10 20:05:02 -0400514 if (!ixgbe_mng_present(hw) && !hw->wol_enabled &&
Jacob Kellerf68bfdb2014-02-22 01:23:54 +0000515 ee_ctrl_2 & IXGBE_EEPROM_CCD_BIT) {
Jacob Kellerf4f10402013-06-25 07:59:23 +0000516 autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
517 autoc2_reg |= IXGBE_AUTOC2_LINK_DISABLE_ON_D3_MASK;
518 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
519 }
520}
521
522/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000523 * ixgbe_start_mac_link_82599 - Setup MAC link settings
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000524 * @hw: pointer to hardware structure
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000525 * @autoneg_wait_to_complete: true when waiting for completion is needed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000526 *
527 * Configures link settings based on values in the ixgbe_hw struct.
528 * Restarts the link. Performs autonegotiation if needed.
529 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000530static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000531 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000532{
533 u32 autoc_reg;
534 u32 links_reg;
535 u32 i;
536 s32 status = 0;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000537 bool got_lock = false;
538
539 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
540 status = hw->mac.ops.acquire_swfw_sync(hw,
541 IXGBE_GSSR_MAC_CSR_SM);
542 if (status)
Mark Rustade90dd262014-07-22 06:51:08 +0000543 return status;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000544
545 got_lock = true;
546 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000547
548 /* Restart link */
Don Skidmored7bbcd32012-10-24 06:19:01 +0000549 ixgbe_reset_pipeline_82599(hw);
550
551 if (got_lock)
552 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000553
554 /* Only poll for autoneg to complete if specified to do so */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000555 if (autoneg_wait_to_complete) {
Don Skidmored7bbcd32012-10-24 06:19:01 +0000556 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000557 if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
558 IXGBE_AUTOC_LMS_KX4_KX_KR ||
559 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
560 IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
561 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
562 IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
563 links_reg = 0; /* Just in case Autoneg time = 0 */
564 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
565 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
566 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
567 break;
568 msleep(100);
569 }
570 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
571 status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
572 hw_dbg(hw, "Autoneg did not complete.\n");
573 }
574 }
575 }
576
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000577 /* Add delay to filter out noises during initial link setup */
578 msleep(50);
579
580 return status;
581}
582
Emil Tantilov8c7bea32011-02-19 08:43:44 +0000583/**
584 * ixgbe_disable_tx_laser_multispeed_fiber - Disable Tx laser
585 * @hw: pointer to hardware structure
586 *
587 * The base drivers may require better control over SFP+ module
588 * PHY states. This includes selectively shutting down the Tx
589 * laser on the PHY, effectively halting physical link.
590 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000591static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000592{
593 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
594
Don Skidmorec97506a2014-02-27 20:32:43 -0800595 /* Blocked by MNG FW so bail */
596 if (ixgbe_check_reset_blocked(hw))
597 return;
598
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000599 /* Disable tx laser; allow 100us to go dark per spec */
600 esdp_reg |= IXGBE_ESDP_SDP3;
601 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
602 IXGBE_WRITE_FLUSH(hw);
603 udelay(100);
604}
605
606/**
607 * ixgbe_enable_tx_laser_multispeed_fiber - Enable Tx laser
608 * @hw: pointer to hardware structure
609 *
610 * The base drivers may require better control over SFP+ module
611 * PHY states. This includes selectively turning on the Tx
612 * laser on the PHY, effectively starting physical link.
613 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000614static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000615{
616 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
617
618 /* Enable tx laser; allow 100ms to light up */
619 esdp_reg &= ~IXGBE_ESDP_SDP3;
620 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
621 IXGBE_WRITE_FLUSH(hw);
622 msleep(100);
623}
624
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000625/**
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000626 * ixgbe_flap_tx_laser_multispeed_fiber - Flap Tx laser
627 * @hw: pointer to hardware structure
628 *
629 * When the driver changes the link speeds that it can support,
630 * it sets autotry_restart to true to indicate that we need to
631 * initiate a new autotry session with the link partner. To do
632 * so, we set the speed then disable and re-enable the tx laser, to
633 * alert the link partner that it also needs to restart autotry on its
634 * end. This is consistent with true clause 37 autoneg, which also
635 * involves a loss of signal.
636 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000637static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000638{
Don Skidmorec97506a2014-02-27 20:32:43 -0800639 /* Blocked by MNG FW so bail */
640 if (ixgbe_check_reset_blocked(hw))
641 return;
642
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000643 if (hw->mac.autotry_restart) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000644 ixgbe_disable_tx_laser_multispeed_fiber(hw);
645 ixgbe_enable_tx_laser_multispeed_fiber(hw);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000646 hw->mac.autotry_restart = false;
647 }
648}
649
650/**
Mark Rustad6d373a12015-08-08 16:18:28 -0700651 * ixgbe_set_hard_rate_select_speed - Set module link speed
652 * @hw: pointer to hardware structure
653 * @speed: link speed to set
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000654 *
Mark Rustad6d373a12015-08-08 16:18:28 -0700655 * Set module link speed via RS0/RS1 rate select pins.
656 */
657static void
658ixgbe_set_hard_rate_select_speed(struct ixgbe_hw *hw, ixgbe_link_speed speed)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000659{
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000660 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000661
Mark Rustad6d373a12015-08-08 16:18:28 -0700662 switch (speed) {
663 case IXGBE_LINK_SPEED_10GB_FULL:
664 esdp_reg |= (IXGBE_ESDP_SDP5_DIR | IXGBE_ESDP_SDP5);
665 break;
666 case IXGBE_LINK_SPEED_1GB_FULL:
667 esdp_reg &= ~IXGBE_ESDP_SDP5;
668 esdp_reg |= IXGBE_ESDP_SDP5_DIR;
669 break;
670 default:
671 hw_dbg(hw, "Invalid fixed module speed\n");
672 return;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000673 }
674
Mark Rustad6d373a12015-08-08 16:18:28 -0700675 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
676 IXGBE_WRITE_FLUSH(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000677}
678
679/**
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000680 * ixgbe_setup_mac_link_smartspeed - Set MAC link speed using SmartSpeed
681 * @hw: pointer to hardware structure
682 * @speed: new link speed
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000683 * @autoneg_wait_to_complete: true when waiting for completion is needed
684 *
685 * Implements the Intel SmartSpeed algorithm.
686 **/
687static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +0000688 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000689 bool autoneg_wait_to_complete)
690{
691 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000692 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000693 s32 i, j;
694 bool link_up = false;
695 u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000696
697 /* Set autoneg_advertised value based on input link speed */
698 hw->phy.autoneg_advertised = 0;
699
700 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
701 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
702
703 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
704 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
705
706 if (speed & IXGBE_LINK_SPEED_100_FULL)
707 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_100_FULL;
708
709 /*
710 * Implement Intel SmartSpeed algorithm. SmartSpeed will reduce the
711 * autoneg advertisement if link is unable to be established at the
712 * highest negotiated rate. This can sometimes happen due to integrity
713 * issues with the physical media connection.
714 */
715
716 /* First, try to get link with full advertisement */
717 hw->phy.smart_speed_active = false;
718 for (j = 0; j < IXGBE_SMARTSPEED_MAX_RETRIES; j++) {
Josh Hayfd0326f2012-12-15 03:28:30 +0000719 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000720 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000721 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000722 goto out;
723
724 /*
725 * Wait for the controller to acquire link. Per IEEE 802.3ap,
726 * Section 73.10.2, we may have to wait up to 500ms if KR is
727 * attempted, or 200ms if KX/KX4/BX/BX4 is attempted, per
728 * Table 9 in the AN MAS.
729 */
730 for (i = 0; i < 5; i++) {
731 mdelay(100);
732
733 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000734 status = hw->mac.ops.check_link(hw, &link_speed,
735 &link_up, false);
736 if (status != 0)
737 goto out;
738
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000739 if (link_up)
740 goto out;
741 }
742 }
743
744 /*
745 * We didn't get link. If we advertised KR plus one of KX4/KX
746 * (or BX4/BX), then disable KR and try again.
747 */
748 if (((autoc_reg & IXGBE_AUTOC_KR_SUPP) == 0) ||
749 ((autoc_reg & IXGBE_AUTOC_KX4_KX_SUPP_MASK) == 0))
750 goto out;
751
752 /* Turn SmartSpeed on to disable KR support */
753 hw->phy.smart_speed_active = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000754 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000755 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000756 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000757 goto out;
758
759 /*
760 * Wait for the controller to acquire link. 600ms will allow for
761 * the AN link_fail_inhibit_timer as well for multiple cycles of
762 * parallel detect, both 10g and 1g. This allows for the maximum
763 * connect attempts as defined in the AN MAS table 73-7.
764 */
765 for (i = 0; i < 6; i++) {
766 mdelay(100);
767
768 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000769 status = hw->mac.ops.check_link(hw, &link_speed,
770 &link_up, false);
771 if (status != 0)
772 goto out;
773
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000774 if (link_up)
775 goto out;
776 }
777
778 /* We didn't get link. Turn SmartSpeed back off. */
779 hw->phy.smart_speed_active = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000780 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000781 autoneg_wait_to_complete);
782
783out:
Anjali Singhaic4ee6a52010-04-27 11:31:25 +0000784 if (link_up && (link_speed == IXGBE_LINK_SPEED_1GB_FULL))
Jacob Keller305f8ce2014-02-22 01:23:52 +0000785 hw_dbg(hw, "Smartspeed has downgraded the link speed from the maximum advertised\n");
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000786 return status;
787}
788
789/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000790 * ixgbe_setup_mac_link_82599 - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000791 * @hw: pointer to hardware structure
792 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000793 * @autoneg_wait_to_complete: true when waiting for completion is needed
794 *
795 * Set the link speed in the AUTOC register and restarts link.
796 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000797static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +0000798 ixgbe_link_speed speed,
799 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000800{
Josh Hayfd0326f2012-12-15 03:28:30 +0000801 bool autoneg = false;
Mark Rustade90dd262014-07-22 06:51:08 +0000802 s32 status;
Jacob Kelleree98b572014-02-22 01:23:56 +0000803 u32 pma_pmd_1g, link_mode, links_reg, i;
804 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
805 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
806 ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
807
808 /* holds the value of AUTOC register at this current point in time */
809 u32 current_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
810 /* holds the cached value of AUTOC register */
811 u32 orig_autoc = 0;
812 /* temporary variable used for comparison purposes */
813 u32 autoc = current_autoc;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000814
815 /* Check to see if speed passed in is supported. */
Don Skidmore9cdcf092012-02-17 07:38:13 +0000816 status = hw->mac.ops.get_link_capabilities(hw, &link_capabilities,
817 &autoneg);
Mark Rustade90dd262014-07-22 06:51:08 +0000818 if (status)
819 return status;
Emil Tantilov0b0c2b32011-02-26 06:40:16 +0000820
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000821 speed &= link_capabilities;
822
Mark Rustade90dd262014-07-22 06:51:08 +0000823 if (speed == IXGBE_LINK_SPEED_UNKNOWN)
824 return IXGBE_ERR_LINK_SETUP;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000825
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000826 /* Use stored value (EEPROM defaults) of AUTOC to find KR/KX4 support*/
827 if (hw->mac.orig_link_settings_stored)
Jacob Kelleree98b572014-02-22 01:23:56 +0000828 orig_autoc = hw->mac.orig_autoc;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000829 else
Jacob Kelleree98b572014-02-22 01:23:56 +0000830 orig_autoc = autoc;
Emil Tantilov5e82f2f2013-04-12 08:36:42 +0000831
Emil Tantilov5e82f2f2013-04-12 08:36:42 +0000832 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
833 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000834
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000835 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
836 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
837 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000838 /* Set KX4/KX/KR support according to speed requested */
839 autoc &= ~(IXGBE_AUTOC_KX4_KX_SUPP_MASK | IXGBE_AUTOC_KR_SUPP);
Emil Tantilov55461dd2012-08-10 07:35:14 +0000840 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000841 if (orig_autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000842 autoc |= IXGBE_AUTOC_KX4_SUPP;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000843 if ((orig_autoc & IXGBE_AUTOC_KR_SUPP) &&
844 (hw->phy.smart_speed_active == false))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000845 autoc |= IXGBE_AUTOC_KR_SUPP;
Emil Tantilov55461dd2012-08-10 07:35:14 +0000846 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000847 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
848 autoc |= IXGBE_AUTOC_KX_SUPP;
849 } else if ((pma_pmd_1g == IXGBE_AUTOC_1G_SFI) &&
Jacob Kellere7cf7452014-04-09 06:03:10 +0000850 (link_mode == IXGBE_AUTOC_LMS_1G_LINK_NO_AN ||
851 link_mode == IXGBE_AUTOC_LMS_1G_AN)) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000852 /* Switch from 1G SFI to 10G SFI if requested */
853 if ((speed == IXGBE_LINK_SPEED_10GB_FULL) &&
854 (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)) {
855 autoc &= ~IXGBE_AUTOC_LMS_MASK;
856 autoc |= IXGBE_AUTOC_LMS_10G_SERIAL;
857 }
858 } else if ((pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI) &&
Jacob Kellere7cf7452014-04-09 06:03:10 +0000859 (link_mode == IXGBE_AUTOC_LMS_10G_SERIAL)) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000860 /* Switch from 10G SFI to 1G SFI if requested */
861 if ((speed == IXGBE_LINK_SPEED_1GB_FULL) &&
862 (pma_pmd_1g == IXGBE_AUTOC_1G_SFI)) {
863 autoc &= ~IXGBE_AUTOC_LMS_MASK;
864 if (autoneg)
865 autoc |= IXGBE_AUTOC_LMS_1G_AN;
866 else
867 autoc |= IXGBE_AUTOC_LMS_1G_LINK_NO_AN;
868 }
869 }
870
Jacob Kelleree98b572014-02-22 01:23:56 +0000871 if (autoc != current_autoc) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000872 /* Restart link */
Don Skidmore429d6a32014-02-27 20:32:41 -0800873 status = hw->mac.ops.prot_autoc_write(hw, autoc, false);
Don Skidmoref8cf7a02014-03-19 09:16:26 +0000874 if (status)
Mark Rustade90dd262014-07-22 06:51:08 +0000875 return status;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000876
877 /* Only poll for autoneg to complete if specified to do so */
878 if (autoneg_wait_to_complete) {
879 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
880 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
881 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
882 links_reg = 0; /*Just in case Autoneg time=0*/
883 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
884 links_reg =
885 IXGBE_READ_REG(hw, IXGBE_LINKS);
886 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
887 break;
888 msleep(100);
889 }
890 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
891 status =
Jacob Kellere7cf7452014-04-09 06:03:10 +0000892 IXGBE_ERR_AUTONEG_NOT_COMPLETE;
Jacob Keller305f8ce2014-02-22 01:23:52 +0000893 hw_dbg(hw, "Autoneg did not complete.\n");
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000894 }
895 }
896 }
897
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000898 /* Add delay to filter out noises during initial link setup */
899 msleep(50);
900 }
901
902 return status;
903}
904
905/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000906 * ixgbe_setup_copper_link_82599 - Set the PHY autoneg advertised field
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000907 * @hw: pointer to hardware structure
908 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000909 * @autoneg_wait_to_complete: true if waiting is needed to complete
910 *
911 * Restarts link on PHY and MAC based on settings passed in.
912 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000913static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000914 ixgbe_link_speed speed,
915 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000916{
917 s32 status;
918
919 /* Setup the PHY according to input speed */
Josh Hay99b76642012-12-15 03:28:24 +0000920 status = hw->phy.ops.setup_link_speed(hw, speed,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000921 autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000922 /* Set up MAC */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000923 ixgbe_start_mac_link_82599(hw, autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000924
925 return status;
926}
927
928/**
929 * ixgbe_reset_hw_82599 - Perform hardware reset
930 * @hw: pointer to hardware structure
931 *
932 * Resets the hardware by resetting the transmit and receive units, masks
933 * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
934 * reset.
935 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000936static s32 ixgbe_reset_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000937{
Alexander Duyck8132b542011-07-15 07:29:44 +0000938 ixgbe_link_speed link_speed;
939 s32 status;
Don Skidmore429d6a32014-02-27 20:32:41 -0800940 u32 ctrl, i, autoc, autoc2;
Don Skidmore0b2679d2013-02-21 03:00:04 +0000941 u32 curr_lms;
Alexander Duyck8132b542011-07-15 07:29:44 +0000942 bool link_up = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000943
944 /* Call adapter stop to disable tx/rx and clear interrupts */
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000945 status = hw->mac.ops.stop_adapter(hw);
Mark Rustade90dd262014-07-22 06:51:08 +0000946 if (status)
947 return status;
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000948
949 /* flush pending Tx transactions */
950 ixgbe_clear_tx_pending(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000951
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000952 /* PHY ops must be identified and initialized prior to reset */
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000953
Emil Tantilov037c6d02011-02-25 07:49:39 +0000954 /* Identify PHY and related function pointers */
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000955 status = hw->phy.ops.init(hw);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000956
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000957 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
Mark Rustade90dd262014-07-22 06:51:08 +0000958 return status;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000959
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000960 /* Setup SFP module if there is one present. */
961 if (hw->phy.sfp_setup_needed) {
962 status = hw->mac.ops.setup_sfp(hw);
963 hw->phy.sfp_setup_needed = false;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000964 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000965
Emil Tantilov037c6d02011-02-25 07:49:39 +0000966 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
Mark Rustade90dd262014-07-22 06:51:08 +0000967 return status;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000968
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000969 /* Reset PHY */
970 if (hw->phy.reset_disable == false && hw->phy.ops.reset != NULL)
971 hw->phy.ops.reset(hw);
972
Emil Tantilov5e82f2f2013-04-12 08:36:42 +0000973 /* remember AUTOC from before we reset */
Don Skidmore429d6a32014-02-27 20:32:41 -0800974 curr_lms = IXGBE_READ_REG(hw, IXGBE_AUTOC) & IXGBE_AUTOC_LMS_MASK;
Don Skidmore0b2679d2013-02-21 03:00:04 +0000975
Emil Tantilova4297dc2011-02-14 08:45:13 +0000976mac_reset_top:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000977 /*
Alexander Duyck8132b542011-07-15 07:29:44 +0000978 * Issue global reset to the MAC. Needs to be SW reset if link is up.
979 * If link reset is used when link is up, it might reset the PHY when
980 * mng is using it. If link is down or the flag to force full link
981 * reset is set, then perform link reset.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000982 */
Alexander Duyck8132b542011-07-15 07:29:44 +0000983 ctrl = IXGBE_CTRL_LNK_RST;
984 if (!hw->force_full_reset) {
985 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
986 if (link_up)
987 ctrl = IXGBE_CTRL_RST;
988 }
989
990 ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
991 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000992 IXGBE_WRITE_FLUSH(hw);
993
994 /* Poll for reset bit to self-clear indicating reset is complete */
995 for (i = 0; i < 10; i++) {
996 udelay(1);
997 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
Alexander Duyck8132b542011-07-15 07:29:44 +0000998 if (!(ctrl & IXGBE_CTRL_RST_MASK))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000999 break;
1000 }
Alexander Duyck8132b542011-07-15 07:29:44 +00001001
1002 if (ctrl & IXGBE_CTRL_RST_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001003 status = IXGBE_ERR_RESET_FAILED;
1004 hw_dbg(hw, "Reset polling failed to complete.\n");
1005 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001006
Alexander Duyck8132b542011-07-15 07:29:44 +00001007 msleep(50);
1008
Emil Tantilova4297dc2011-02-14 08:45:13 +00001009 /*
1010 * Double resets are required for recovery from certain error
1011 * conditions. Between resets, it is necessary to stall to allow time
Alexander Duyck8132b542011-07-15 07:29:44 +00001012 * for any pending HW events to complete.
Emil Tantilova4297dc2011-02-14 08:45:13 +00001013 */
1014 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
1015 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
Emil Tantilova4297dc2011-02-14 08:45:13 +00001016 goto mac_reset_top;
1017 }
1018
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001019 /*
1020 * Store the original AUTOC/AUTOC2 values if they have not been
1021 * stored off yet. Otherwise restore the stored original
1022 * values since the reset operation sets back to defaults.
1023 */
Don Skidmore429d6a32014-02-27 20:32:41 -08001024 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001025 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
Emil Tantilov46d5ced2013-04-12 08:36:47 +00001026
1027 /* Enable link if disabled in NVM */
1028 if (autoc2 & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
1029 autoc2 &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
1030 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1031 IXGBE_WRITE_FLUSH(hw);
1032 }
1033
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001034 if (hw->mac.orig_link_settings_stored == false) {
Don Skidmore429d6a32014-02-27 20:32:41 -08001035 hw->mac.orig_autoc = autoc;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001036 hw->mac.orig_autoc2 = autoc2;
1037 hw->mac.orig_link_settings_stored = true;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001038 } else {
Don Skidmore0b2679d2013-02-21 03:00:04 +00001039
1040 /* If MNG FW is running on a multi-speed device that
1041 * doesn't autoneg with out driver support we need to
1042 * leave LMS in the state it was before we MAC reset.
Don Skidmoreb8f83632013-02-28 08:08:44 +00001043 * Likewise if we support WoL we don't want change the
1044 * LMS state either.
Don Skidmore0b2679d2013-02-21 03:00:04 +00001045 */
Don Skidmore7155d052014-02-27 09:03:30 +00001046 if ((hw->phy.multispeed_fiber && ixgbe_mng_enabled(hw)) ||
Jacob Keller6b92b0b2013-04-13 05:40:37 +00001047 hw->wol_enabled)
Don Skidmore0b2679d2013-02-21 03:00:04 +00001048 hw->mac.orig_autoc =
1049 (hw->mac.orig_autoc & ~IXGBE_AUTOC_LMS_MASK) |
1050 curr_lms;
1051
Don Skidmore429d6a32014-02-27 20:32:41 -08001052 if (autoc != hw->mac.orig_autoc) {
1053 status = hw->mac.ops.prot_autoc_write(hw,
1054 hw->mac.orig_autoc,
1055 false);
Don Skidmoref8cf7a02014-03-19 09:16:26 +00001056 if (status)
Mark Rustade90dd262014-07-22 06:51:08 +00001057 return status;
Don Skidmored7bbcd32012-10-24 06:19:01 +00001058 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001059
1060 if ((autoc2 & IXGBE_AUTOC2_UPPER_MASK) !=
1061 (hw->mac.orig_autoc2 & IXGBE_AUTOC2_UPPER_MASK)) {
1062 autoc2 &= ~IXGBE_AUTOC2_UPPER_MASK;
1063 autoc2 |= (hw->mac.orig_autoc2 &
Jacob Kellere7cf7452014-04-09 06:03:10 +00001064 IXGBE_AUTOC2_UPPER_MASK);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001065 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1066 }
1067 }
1068
Emil Tantilov278675d2011-02-19 08:43:49 +00001069 /* Store the permanent mac address */
1070 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
1071
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001072 /*
1073 * Store MAC address from RAR0, clear receive address registers, and
1074 * clear the multicast table. Also reset num_rar_entries to 128,
1075 * since we modify this value when programming the SAN MAC address.
1076 */
1077 hw->mac.num_rar_entries = 128;
1078 hw->mac.ops.init_rx_addrs(hw);
1079
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00001080 /* Store the permanent SAN mac address */
1081 hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
1082
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001083 /* Add the SAN MAC address to the RAR only if it's a valid address */
Joe Perchesf8ebc682012-10-24 17:19:02 +00001084 if (is_valid_ether_addr(hw->mac.san_addr)) {
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001085 hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001086 hw->mac.san_addr, 0, IXGBE_RAH_AV);
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001087
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00001088 /* Save the SAN MAC RAR index */
1089 hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1;
1090
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001091 /* Reserve the last RAR for the SAN MAC address */
1092 hw->mac.num_rar_entries--;
1093 }
1094
Yi Zou383ff342009-10-28 18:23:57 +00001095 /* Store the alternative WWNN/WWPN prefix */
1096 hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001097 &hw->mac.wwpn_prefix);
Yi Zou383ff342009-10-28 18:23:57 +00001098
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001099 return status;
1100}
1101
1102/**
Mark Rustadd490d152015-06-11 11:02:20 -07001103 * ixgbe_fdir_check_cmd_complete - poll to check whether FDIRCMD is complete
1104 * @hw: pointer to hardware structure
1105 * @fdircmd: current value of FDIRCMD register
1106 */
1107static s32 ixgbe_fdir_check_cmd_complete(struct ixgbe_hw *hw, u32 *fdircmd)
1108{
1109 int i;
1110
1111 for (i = 0; i < IXGBE_FDIRCMD_CMD_POLL; i++) {
1112 *fdircmd = IXGBE_READ_REG(hw, IXGBE_FDIRCMD);
1113 if (!(*fdircmd & IXGBE_FDIRCMD_CMD_MASK))
1114 return 0;
1115 udelay(10);
1116 }
1117
1118 return IXGBE_ERR_FDIR_CMD_INCOMPLETE;
1119}
1120
1121/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001122 * ixgbe_reinit_fdir_tables_82599 - Reinitialize Flow Director tables.
1123 * @hw: pointer to hardware structure
1124 **/
1125s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw)
1126{
1127 int i;
1128 u32 fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL);
Mark Rustadd490d152015-06-11 11:02:20 -07001129 u32 fdircmd;
1130 s32 err;
Jacob Keller2b2005d2014-04-09 06:03:12 +00001131
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001132 fdirctrl &= ~IXGBE_FDIRCTRL_INIT_DONE;
1133
1134 /*
1135 * Before starting reinitialization process,
1136 * FDIRCMD.CMD must be zero.
1137 */
Mark Rustadd490d152015-06-11 11:02:20 -07001138 err = ixgbe_fdir_check_cmd_complete(hw, &fdircmd);
1139 if (err) {
1140 hw_dbg(hw, "Flow Director previous command did not complete, aborting table re-initialization.\n");
1141 return err;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001142 }
1143
1144 IXGBE_WRITE_REG(hw, IXGBE_FDIRFREE, 0);
1145 IXGBE_WRITE_FLUSH(hw);
1146 /*
1147 * 82599 adapters flow director init flow cannot be restarted,
1148 * Workaround 82599 silicon errata by performing the following steps
1149 * before re-writing the FDIRCTRL control register with the same value.
1150 * - write 1 to bit 8 of FDIRCMD register &
1151 * - write 0 to bit 8 of FDIRCMD register
1152 */
1153 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001154 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) |
1155 IXGBE_FDIRCMD_CLEARHT));
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001156 IXGBE_WRITE_FLUSH(hw);
1157 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001158 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1159 ~IXGBE_FDIRCMD_CLEARHT));
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001160 IXGBE_WRITE_FLUSH(hw);
1161 /*
1162 * Clear FDIR Hash register to clear any leftover hashes
1163 * waiting to be programmed.
1164 */
1165 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, 0x00);
1166 IXGBE_WRITE_FLUSH(hw);
1167
1168 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1169 IXGBE_WRITE_FLUSH(hw);
1170
1171 /* Poll init-done after we write FDIRCTRL register */
1172 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1173 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
Jacob Kellere7cf7452014-04-09 06:03:10 +00001174 IXGBE_FDIRCTRL_INIT_DONE)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001175 break;
Emil Tantilov4a97df02012-09-20 03:33:51 +00001176 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001177 }
1178 if (i >= IXGBE_FDIR_INIT_DONE_POLL) {
1179 hw_dbg(hw, "Flow Director Signature poll time exceeded!\n");
1180 return IXGBE_ERR_FDIR_REINIT_FAILED;
1181 }
1182
1183 /* Clear FDIR statistics registers (read to clear) */
1184 IXGBE_READ_REG(hw, IXGBE_FDIRUSTAT);
1185 IXGBE_READ_REG(hw, IXGBE_FDIRFSTAT);
1186 IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
1187 IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
1188 IXGBE_READ_REG(hw, IXGBE_FDIRLEN);
1189
1190 return 0;
1191}
1192
1193/**
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001194 * ixgbe_fdir_enable_82599 - Initialize Flow Director control registers
1195 * @hw: pointer to hardware structure
1196 * @fdirctrl: value to write to flow director control register
1197 **/
1198static void ixgbe_fdir_enable_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1199{
1200 int i;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001201
1202 /* Prime the keys for hashing */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001203 IXGBE_WRITE_REG(hw, IXGBE_FDIRHKEY, IXGBE_ATR_BUCKET_HASH_KEY);
1204 IXGBE_WRITE_REG(hw, IXGBE_FDIRSKEY, IXGBE_ATR_SIGNATURE_HASH_KEY);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001205
1206 /*
1207 * Poll init-done after we write the register. Estimated times:
1208 * 10G: PBALLOC = 11b, timing is 60us
1209 * 1G: PBALLOC = 11b, timing is 600us
1210 * 100M: PBALLOC = 11b, timing is 6ms
1211 *
1212 * Multiple these timings by 4 if under full Rx load
1213 *
1214 * So we'll poll for IXGBE_FDIR_INIT_DONE_POLL times, sleeping for
1215 * 1 msec per poll time. If we're at line rate and drop to 100M, then
1216 * this might not finish in our poll time, but we can live with that
1217 * for now.
1218 */
1219 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1220 IXGBE_WRITE_FLUSH(hw);
1221 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1222 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
Jacob Kellere7cf7452014-04-09 06:03:10 +00001223 IXGBE_FDIRCTRL_INIT_DONE)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001224 break;
Don Skidmore032b4322011-03-18 09:32:53 +00001225 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001226 }
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001227
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001228 if (i >= IXGBE_FDIR_INIT_DONE_POLL)
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001229 hw_dbg(hw, "Flow Director poll time exceeded!\n");
1230}
1231
1232/**
1233 * ixgbe_init_fdir_signature_82599 - Initialize Flow Director signature filters
1234 * @hw: pointer to hardware structure
1235 * @fdirctrl: value to write to flow director control register, initially
1236 * contains just the value of the Rx packet buffer allocation
1237 **/
1238s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1239{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001240 /*
1241 * Continue setup of fdirctrl register bits:
1242 * Move the flexible bytes to use the ethertype - shift 6 words
1243 * Set the maximum length per hash bucket to 0xA filters
1244 * Send interrupt when 64 filters are left
1245 */
1246 fdirctrl |= (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1247 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1248 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
1249
1250 /* write hashes and fdirctrl register, poll for completion */
1251 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001252
1253 return 0;
1254}
1255
1256/**
1257 * ixgbe_init_fdir_perfect_82599 - Initialize Flow Director perfect filters
1258 * @hw: pointer to hardware structure
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001259 * @fdirctrl: value to write to flow director control register, initially
1260 * contains just the value of the Rx packet buffer allocation
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001261 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001262s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001263{
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001264 /*
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001265 * Continue setup of fdirctrl register bits:
1266 * Turn perfect match filtering on
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001267 * Initialize the drop queue
1268 * Move the flexible bytes to use the ethertype - shift 6 words
1269 * Set the maximum length per hash bucket to 0xA filters
1270 * Send interrupt when 64 (0x4 * 16) filters are left
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001271 */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001272 fdirctrl |= IXGBE_FDIRCTRL_PERFECT_MATCH |
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001273 (IXGBE_FDIR_DROP_QUEUE << IXGBE_FDIRCTRL_DROP_Q_SHIFT) |
1274 (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1275 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1276 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001277
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001278 /* write hashes and fdirctrl register, poll for completion */
1279 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001280
1281 return 0;
1282}
1283
Alexander Duyck69830522011-01-06 14:29:58 +00001284/*
1285 * These defines allow us to quickly generate all of the necessary instructions
1286 * in the function below by simply calling out IXGBE_COMPUTE_SIG_HASH_ITERATION
1287 * for values 0 through 15
1288 */
1289#define IXGBE_ATR_COMMON_HASH_KEY \
1290 (IXGBE_ATR_BUCKET_HASH_KEY & IXGBE_ATR_SIGNATURE_HASH_KEY)
1291#define IXGBE_COMPUTE_SIG_HASH_ITERATION(_n) \
1292do { \
1293 u32 n = (_n); \
1294 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << n)) \
1295 common_hash ^= lo_hash_dword >> n; \
1296 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1297 bucket_hash ^= lo_hash_dword >> n; \
1298 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << n)) \
1299 sig_hash ^= lo_hash_dword << (16 - n); \
1300 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << (n + 16))) \
1301 common_hash ^= hi_hash_dword >> n; \
1302 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1303 bucket_hash ^= hi_hash_dword >> n; \
1304 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << (n + 16))) \
1305 sig_hash ^= hi_hash_dword << (16 - n); \
Jacob Keller1c420c72014-04-09 06:03:11 +00001306} while (0)
Alexander Duyck69830522011-01-06 14:29:58 +00001307
1308/**
1309 * ixgbe_atr_compute_sig_hash_82599 - Compute the signature hash
1310 * @stream: input bitstream to compute the hash on
1311 *
1312 * This function is almost identical to the function above but contains
1313 * several optomizations such as unwinding all of the loops, letting the
1314 * compiler work out all of the conditional ifs since the keys are static
1315 * defines, and computing two keys at once since the hashed dword stream
1316 * will be the same for both keys.
1317 **/
1318static u32 ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input,
1319 union ixgbe_atr_hash_dword common)
1320{
1321 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1322 u32 sig_hash = 0, bucket_hash = 0, common_hash = 0;
1323
1324 /* record the flow_vm_vlan bits as they are a key part to the hash */
1325 flow_vm_vlan = ntohl(input.dword);
1326
1327 /* generate common hash dword */
1328 hi_hash_dword = ntohl(common.dword);
1329
1330 /* low dword is word swapped version of common */
1331 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1332
1333 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1334 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1335
1336 /* Process bits 0 and 16 */
1337 IXGBE_COMPUTE_SIG_HASH_ITERATION(0);
1338
1339 /*
1340 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1341 * delay this because bit 0 of the stream should not be processed
1342 * so we do not add the vlan until after bit 0 was processed
1343 */
1344 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1345
1346 /* Process remaining 30 bit of the key */
1347 IXGBE_COMPUTE_SIG_HASH_ITERATION(1);
1348 IXGBE_COMPUTE_SIG_HASH_ITERATION(2);
1349 IXGBE_COMPUTE_SIG_HASH_ITERATION(3);
1350 IXGBE_COMPUTE_SIG_HASH_ITERATION(4);
1351 IXGBE_COMPUTE_SIG_HASH_ITERATION(5);
1352 IXGBE_COMPUTE_SIG_HASH_ITERATION(6);
1353 IXGBE_COMPUTE_SIG_HASH_ITERATION(7);
1354 IXGBE_COMPUTE_SIG_HASH_ITERATION(8);
1355 IXGBE_COMPUTE_SIG_HASH_ITERATION(9);
1356 IXGBE_COMPUTE_SIG_HASH_ITERATION(10);
1357 IXGBE_COMPUTE_SIG_HASH_ITERATION(11);
1358 IXGBE_COMPUTE_SIG_HASH_ITERATION(12);
1359 IXGBE_COMPUTE_SIG_HASH_ITERATION(13);
1360 IXGBE_COMPUTE_SIG_HASH_ITERATION(14);
1361 IXGBE_COMPUTE_SIG_HASH_ITERATION(15);
1362
1363 /* combine common_hash result with signature and bucket hashes */
1364 bucket_hash ^= common_hash;
1365 bucket_hash &= IXGBE_ATR_HASH_MASK;
1366
1367 sig_hash ^= common_hash << 16;
1368 sig_hash &= IXGBE_ATR_HASH_MASK << 16;
1369
1370 /* return completed signature hash */
1371 return sig_hash ^ bucket_hash;
1372}
1373
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001374/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001375 * ixgbe_atr_add_signature_filter_82599 - Adds a signature hash filter
1376 * @hw: pointer to hardware structure
Alexander Duyck69830522011-01-06 14:29:58 +00001377 * @input: unique input dword
1378 * @common: compressed common input dword
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001379 * @queue: queue index to direct traffic to
Mark Rustad67359c32015-06-15 11:33:25 -07001380 *
1381 * Note that the tunnel bit in input must not be set when the hardware
1382 * tunneling support does not exist.
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001383 **/
1384s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001385 union ixgbe_atr_hash_dword input,
1386 union ixgbe_atr_hash_dword common,
1387 u8 queue)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001388{
Mark Rustad67359c32015-06-15 11:33:25 -07001389 u64 fdirhashcmd;
1390 u8 flow_type;
1391 bool tunnel;
1392 u32 fdircmd;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001393
Alexander Duyck905e4a42011-01-06 14:29:57 +00001394 /*
1395 * Get the flow_type in order to program FDIRCMD properly
1396 * lowest 2 bits are FDIRCMD.L4TYPE, third lowest bit is FDIRCMD.IPV6
1397 */
Mark Rustad67359c32015-06-15 11:33:25 -07001398 tunnel = !!(input.formatted.flow_type & IXGBE_ATR_L4TYPE_TUNNEL_MASK);
1399 flow_type = input.formatted.flow_type &
1400 (IXGBE_ATR_L4TYPE_TUNNEL_MASK - 1);
1401 switch (flow_type) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001402 case IXGBE_ATR_FLOW_TYPE_TCPV4:
1403 case IXGBE_ATR_FLOW_TYPE_UDPV4:
1404 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
1405 case IXGBE_ATR_FLOW_TYPE_TCPV6:
1406 case IXGBE_ATR_FLOW_TYPE_UDPV6:
1407 case IXGBE_ATR_FLOW_TYPE_SCTPV6:
1408 break;
1409 default:
1410 hw_dbg(hw, " Error on flow type input\n");
1411 return IXGBE_ERR_CONFIG;
1412 }
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001413
Alexander Duyck905e4a42011-01-06 14:29:57 +00001414 /* configure FDIRCMD register */
1415 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
Jacob Kellere7cf7452014-04-09 06:03:10 +00001416 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Mark Rustad67359c32015-06-15 11:33:25 -07001417 fdircmd |= (u32)flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001418 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Mark Rustad67359c32015-06-15 11:33:25 -07001419 if (tunnel)
1420 fdircmd |= IXGBE_FDIRCMD_TUNNEL_FILTER;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001421
1422 /*
1423 * The lower 32-bits of fdirhashcmd is for FDIRHASH, the upper 32-bits
1424 * is for FDIRCMD. Then do a 64-bit register write from FDIRHASH.
1425 */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001426 fdirhashcmd = (u64)fdircmd << 32;
Alexander Duyck69830522011-01-06 14:29:58 +00001427 fdirhashcmd |= ixgbe_atr_compute_sig_hash_82599(input, common);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001428 IXGBE_WRITE_REG64(hw, IXGBE_FDIRHASH, fdirhashcmd);
1429
Alexander Duyck69830522011-01-06 14:29:58 +00001430 hw_dbg(hw, "Tx Queue=%x hash=%x\n", queue, (u32)fdirhashcmd);
1431
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001432 return 0;
1433}
1434
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001435#define IXGBE_COMPUTE_BKT_HASH_ITERATION(_n) \
1436do { \
1437 u32 n = (_n); \
1438 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1439 bucket_hash ^= lo_hash_dword >> n; \
1440 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1441 bucket_hash ^= hi_hash_dword >> n; \
Jacob Keller1c420c72014-04-09 06:03:11 +00001442} while (0)
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001443
1444/**
1445 * ixgbe_atr_compute_perfect_hash_82599 - Compute the perfect filter hash
1446 * @atr_input: input bitstream to compute the hash on
1447 * @input_mask: mask for the input bitstream
1448 *
1449 * This function serves two main purposes. First it applys the input_mask
1450 * to the atr_input resulting in a cleaned up atr_input data stream.
1451 * Secondly it computes the hash and stores it in the bkt_hash field at
1452 * the end of the input byte stream. This way it will be available for
1453 * future use without needing to recompute the hash.
1454 **/
1455void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
1456 union ixgbe_atr_input *input_mask)
1457{
1458
1459 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
Jacob Keller65ce9dc2014-02-22 01:23:59 +00001460 u32 bucket_hash = 0, hi_dword = 0;
1461 int i;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001462
1463 /* Apply masks to input data */
Jacob Keller65ce9dc2014-02-22 01:23:59 +00001464 for (i = 0; i <= 10; i++)
1465 input->dword_stream[i] &= input_mask->dword_stream[i];
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001466
1467 /* record the flow_vm_vlan bits as they are a key part to the hash */
1468 flow_vm_vlan = ntohl(input->dword_stream[0]);
1469
1470 /* generate common hash dword */
Jacob Keller65ce9dc2014-02-22 01:23:59 +00001471 for (i = 1; i <= 10; i++)
1472 hi_dword ^= input->dword_stream[i];
1473 hi_hash_dword = ntohl(hi_dword);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001474
1475 /* low dword is word swapped version of common */
1476 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1477
1478 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1479 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1480
1481 /* Process bits 0 and 16 */
1482 IXGBE_COMPUTE_BKT_HASH_ITERATION(0);
1483
1484 /*
1485 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1486 * delay this because bit 0 of the stream should not be processed
1487 * so we do not add the vlan until after bit 0 was processed
1488 */
1489 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1490
1491 /* Process remaining 30 bit of the key */
Jacob Keller65ce9dc2014-02-22 01:23:59 +00001492 for (i = 1; i <= 15; i++)
1493 IXGBE_COMPUTE_BKT_HASH_ITERATION(i);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001494
1495 /*
1496 * Limit hash to 13 bits since max bucket count is 8K.
1497 * Store result at the end of the input stream.
1498 */
1499 input->formatted.bkt_hash = bucket_hash & 0x1FFF;
1500}
1501
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001502/**
Alexander Duyck45b9f502011-01-06 14:29:59 +00001503 * ixgbe_get_fdirtcpm_82599 - generate a tcp port from atr_input_masks
1504 * @input_mask: mask to be bit swapped
1505 *
1506 * The source and destination port masks for flow director are bit swapped
1507 * in that bit 15 effects bit 0, 14 effects 1, 13, 2 etc. In order to
1508 * generate a correctly swapped value we need to bit swap the mask and that
1509 * is what is accomplished by this function.
1510 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001511static u32 ixgbe_get_fdirtcpm_82599(union ixgbe_atr_input *input_mask)
Alexander Duyck45b9f502011-01-06 14:29:59 +00001512{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001513 u32 mask = ntohs(input_mask->formatted.dst_port);
Jacob Keller2b2005d2014-04-09 06:03:12 +00001514
Alexander Duyck45b9f502011-01-06 14:29:59 +00001515 mask <<= IXGBE_FDIRTCPM_DPORTM_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001516 mask |= ntohs(input_mask->formatted.src_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001517 mask = ((mask & 0x55555555) << 1) | ((mask & 0xAAAAAAAA) >> 1);
1518 mask = ((mask & 0x33333333) << 2) | ((mask & 0xCCCCCCCC) >> 2);
1519 mask = ((mask & 0x0F0F0F0F) << 4) | ((mask & 0xF0F0F0F0) >> 4);
1520 return ((mask & 0x00FF00FF) << 8) | ((mask & 0xFF00FF00) >> 8);
1521}
1522
1523/*
1524 * These two macros are meant to address the fact that we have registers
1525 * that are either all or in part big-endian. As a result on big-endian
1526 * systems we will end up byte swapping the value to little-endian before
1527 * it is byte swapped again and written to the hardware in the original
1528 * big-endian format.
1529 */
1530#define IXGBE_STORE_AS_BE32(_value) \
1531 (((u32)(_value) >> 24) | (((u32)(_value) & 0x00FF0000) >> 8) | \
1532 (((u32)(_value) & 0x0000FF00) << 8) | ((u32)(_value) << 24))
1533
1534#define IXGBE_WRITE_REG_BE32(a, reg, value) \
1535 IXGBE_WRITE_REG((a), (reg), IXGBE_STORE_AS_BE32(ntohl(value)))
1536
1537#define IXGBE_STORE_AS_BE16(_value) \
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001538 ntohs(((u16)(_value) >> 8) | ((u16)(_value) << 8))
Alexander Duyck45b9f502011-01-06 14:29:59 +00001539
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001540s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
1541 union ixgbe_atr_input *input_mask)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001542{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001543 /* mask IPv6 since it is currently not supported */
1544 u32 fdirm = IXGBE_FDIRM_DIPv6;
1545 u32 fdirtcpm;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001546
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001547 /*
Alexander Duyck45b9f502011-01-06 14:29:59 +00001548 * Program the relevant mask registers. If src/dst_port or src/dst_addr
1549 * are zero, then assume a full mask for that field. Also assume that
1550 * a VLAN of 0 is unspecified, so mask that out as well. L4type
1551 * cannot be masked out in this implementation.
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001552 *
1553 * This also assumes IPv4 only. IPv6 masking isn't supported at this
1554 * point in time.
1555 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001556
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001557 /* verify bucket hash is cleared on hash generation */
1558 if (input_mask->formatted.bkt_hash)
1559 hw_dbg(hw, " bucket hash should always be 0 in mask\n");
1560
1561 /* Program FDIRM and verify partial masks */
1562 switch (input_mask->formatted.vm_pool & 0x7F) {
1563 case 0x0:
1564 fdirm |= IXGBE_FDIRM_POOL;
1565 case 0x7F:
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001566 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001567 default:
1568 hw_dbg(hw, " Error on vm pool mask\n");
1569 return IXGBE_ERR_CONFIG;
1570 }
1571
1572 switch (input_mask->formatted.flow_type & IXGBE_ATR_L4TYPE_MASK) {
1573 case 0x0:
1574 fdirm |= IXGBE_FDIRM_L4P;
1575 if (input_mask->formatted.dst_port ||
1576 input_mask->formatted.src_port) {
1577 hw_dbg(hw, " Error on src/dst port mask\n");
1578 return IXGBE_ERR_CONFIG;
1579 }
1580 case IXGBE_ATR_L4TYPE_MASK:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001581 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001582 default:
1583 hw_dbg(hw, " Error on flow type mask\n");
1584 return IXGBE_ERR_CONFIG;
1585 }
1586
1587 switch (ntohs(input_mask->formatted.vlan_id) & 0xEFFF) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00001588 case 0x0000:
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001589 /* mask VLAN ID, fall through to mask VLAN priority */
1590 fdirm |= IXGBE_FDIRM_VLANID;
1591 case 0x0FFF:
1592 /* mask VLAN priority */
1593 fdirm |= IXGBE_FDIRM_VLANP;
1594 break;
1595 case 0xE000:
1596 /* mask VLAN ID only, fall through */
1597 fdirm |= IXGBE_FDIRM_VLANID;
1598 case 0xEFFF:
1599 /* no VLAN fields masked */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001600 break;
1601 default:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001602 hw_dbg(hw, " Error on VLAN mask\n");
1603 return IXGBE_ERR_CONFIG;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001604 }
1605
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001606 switch (input_mask->formatted.flex_bytes & 0xFFFF) {
1607 case 0x0000:
1608 /* Mask Flex Bytes, fall through */
1609 fdirm |= IXGBE_FDIRM_FLEX;
1610 case 0xFFFF:
1611 break;
1612 default:
1613 hw_dbg(hw, " Error on flexible byte mask\n");
1614 return IXGBE_ERR_CONFIG;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001615 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001616
1617 /* Now mask VM pool and destination IPv6 - bits 5 and 2 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001618 IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001619
Alexander Duyck45b9f502011-01-06 14:29:59 +00001620 /* store the TCP/UDP port masks, bit reversed from port layout */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001621 fdirtcpm = ixgbe_get_fdirtcpm_82599(input_mask);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001622
1623 /* write both the same so that UDP and TCP use the same mask */
1624 IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, ~fdirtcpm);
1625 IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, ~fdirtcpm);
1626
Don Skidmore55324082015-06-24 17:03:30 -04001627 /* also use it for SCTP */
1628 switch (hw->mac.type) {
1629 case ixgbe_mac_X550:
1630 case ixgbe_mac_X550EM_x:
1631 IXGBE_WRITE_REG(hw, IXGBE_FDIRSCTPM, ~fdirtcpm);
1632 break;
1633 default:
1634 break;
1635 }
1636
Alexander Duyck45b9f502011-01-06 14:29:59 +00001637 /* store source and destination IP masks (big-enian) */
1638 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001639 ~input_mask->formatted.src_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001640 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRDIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001641 ~input_mask->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001642
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001643 return 0;
1644}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001645
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001646s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
1647 union ixgbe_atr_input *input,
1648 u16 soft_id, u8 queue)
1649{
1650 u32 fdirport, fdirvlan, fdirhash, fdircmd;
Mark Rustadd490d152015-06-11 11:02:20 -07001651 s32 err;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001652
1653 /* currently IPv6 is not supported, must be programmed with 0 */
1654 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(0),
1655 input->formatted.src_ip[0]);
1656 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(1),
1657 input->formatted.src_ip[1]);
1658 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(2),
1659 input->formatted.src_ip[2]);
1660
1661 /* record the source address (big-endian) */
1662 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPSA, input->formatted.src_ip[0]);
1663
1664 /* record the first 32 bits of the destination address (big-endian) */
1665 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPDA, input->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001666
1667 /* record source and destination port (little-endian)*/
1668 fdirport = ntohs(input->formatted.dst_port);
1669 fdirport <<= IXGBE_FDIRPORT_DESTINATION_SHIFT;
1670 fdirport |= ntohs(input->formatted.src_port);
1671 IXGBE_WRITE_REG(hw, IXGBE_FDIRPORT, fdirport);
1672
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001673 /* record vlan (little-endian) and flex_bytes(big-endian) */
1674 fdirvlan = IXGBE_STORE_AS_BE16(input->formatted.flex_bytes);
1675 fdirvlan <<= IXGBE_FDIRVLAN_FLEX_SHIFT;
1676 fdirvlan |= ntohs(input->formatted.vlan_id);
1677 IXGBE_WRITE_REG(hw, IXGBE_FDIRVLAN, fdirvlan);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001678
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001679 /* configure FDIRHASH register */
1680 fdirhash = input->formatted.bkt_hash;
1681 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1682 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1683
1684 /*
1685 * flush all previous writes to make certain registers are
1686 * programmed prior to issuing the command
1687 */
1688 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001689
1690 /* configure FDIRCMD register */
1691 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1692 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001693 if (queue == IXGBE_FDIR_DROP_QUEUE)
1694 fdircmd |= IXGBE_FDIRCMD_DROP;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001695 fdircmd |= input->formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
1696 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001697 fdircmd |= (u32)input->formatted.vm_pool << IXGBE_FDIRCMD_VT_POOL_SHIFT;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001698
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001699 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, fdircmd);
Mark Rustadd490d152015-06-11 11:02:20 -07001700 err = ixgbe_fdir_check_cmd_complete(hw, &fdircmd);
1701 if (err) {
1702 hw_dbg(hw, "Flow Director command did not complete!\n");
1703 return err;
1704 }
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001705
1706 return 0;
1707}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001708
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001709s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
1710 union ixgbe_atr_input *input,
1711 u16 soft_id)
1712{
1713 u32 fdirhash;
Mark Rustadd490d152015-06-11 11:02:20 -07001714 u32 fdircmd;
1715 s32 err;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001716
1717 /* configure FDIRHASH register */
1718 fdirhash = input->formatted.bkt_hash;
1719 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1720 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1721
1722 /* flush hash to HW */
1723 IXGBE_WRITE_FLUSH(hw);
1724
1725 /* Query if filter is present */
1726 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, IXGBE_FDIRCMD_CMD_QUERY_REM_FILT);
1727
Mark Rustadd490d152015-06-11 11:02:20 -07001728 err = ixgbe_fdir_check_cmd_complete(hw, &fdircmd);
1729 if (err) {
1730 hw_dbg(hw, "Flow Director command did not complete!\n");
1731 return err;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001732 }
1733
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001734 /* if filter exists in hardware then remove it */
1735 if (fdircmd & IXGBE_FDIRCMD_FILTER_VALID) {
1736 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1737 IXGBE_WRITE_FLUSH(hw);
1738 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1739 IXGBE_FDIRCMD_CMD_REMOVE_FLOW);
1740 }
1741
Mark Rustadd490d152015-06-11 11:02:20 -07001742 return 0;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001743}
1744
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001745/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001746 * ixgbe_read_analog_reg8_82599 - Reads 8 bit Omer analog register
1747 * @hw: pointer to hardware structure
1748 * @reg: analog register to read
1749 * @val: read value
1750 *
1751 * Performs read operation to Omer analog register specified.
1752 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001753static s32 ixgbe_read_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 *val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001754{
1755 u32 core_ctl;
1756
1757 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, IXGBE_CORECTL_WRITE_CMD |
Jacob Kellere7cf7452014-04-09 06:03:10 +00001758 (reg << 8));
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001759 IXGBE_WRITE_FLUSH(hw);
1760 udelay(10);
1761 core_ctl = IXGBE_READ_REG(hw, IXGBE_CORECTL);
1762 *val = (u8)core_ctl;
1763
1764 return 0;
1765}
1766
1767/**
1768 * ixgbe_write_analog_reg8_82599 - Writes 8 bit Omer analog register
1769 * @hw: pointer to hardware structure
1770 * @reg: atlas register to write
1771 * @val: value to write
1772 *
1773 * Performs write operation to Omer analog register specified.
1774 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001775static s32 ixgbe_write_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001776{
1777 u32 core_ctl;
1778
1779 core_ctl = (reg << 8) | val;
1780 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, core_ctl);
1781 IXGBE_WRITE_FLUSH(hw);
1782 udelay(10);
1783
1784 return 0;
1785}
1786
1787/**
1788 * ixgbe_start_hw_82599 - Prepare hardware for Tx/Rx
1789 * @hw: pointer to hardware structure
1790 *
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001791 * Starts the hardware using the generic start_hw function
1792 * and the generation start_hw function.
1793 * Then performs revision-specific operations, if any.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001794 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001795static s32 ixgbe_start_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001796{
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001797 s32 ret_val = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001798
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001799 ret_val = ixgbe_start_hw_generic(hw);
Mark Rustade90dd262014-07-22 06:51:08 +00001800 if (ret_val)
1801 return ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001802
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001803 ret_val = ixgbe_start_hw_gen2(hw);
Mark Rustade90dd262014-07-22 06:51:08 +00001804 if (ret_val)
1805 return ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001806
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001807 /* We need to run link autotry after the driver loads */
1808 hw->mac.autotry_restart = true;
1809
Mark Rustade90dd262014-07-22 06:51:08 +00001810 if (ret_val)
1811 return ret_val;
1812
1813 return ixgbe_verify_fw_version_82599(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001814}
1815
1816/**
1817 * ixgbe_identify_phy_82599 - Get physical layer module
1818 * @hw: pointer to hardware structure
1819 *
1820 * Determines the physical layer module found on the current adapter.
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001821 * If PHY already detected, maintains current PHY type in hw struct,
1822 * otherwise executes the PHY detection routine.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001823 **/
Emil Tantilovd6cd8e02011-03-16 01:58:20 +00001824static s32 ixgbe_identify_phy_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001825{
Mark Rustade90dd262014-07-22 06:51:08 +00001826 s32 status;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001827
1828 /* Detect PHY if not unknown - returns success if already detected. */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001829 status = ixgbe_identify_phy_generic(hw);
Mark Rustade90dd262014-07-22 06:51:08 +00001830 if (status) {
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001831 /* 82599 10GBASE-T requires an external PHY */
1832 if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper)
Mark Rustade90dd262014-07-22 06:51:08 +00001833 return status;
1834 status = ixgbe_identify_module_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001835 }
1836
1837 /* Set PHY type none if no PHY detected */
1838 if (hw->phy.type == ixgbe_phy_unknown) {
1839 hw->phy.type = ixgbe_phy_none;
1840 status = 0;
1841 }
1842
1843 /* Return error if SFP module has been detected but is not supported */
1844 if (hw->phy.type == ixgbe_phy_sfp_unsupported)
Mark Rustade90dd262014-07-22 06:51:08 +00001845 return IXGBE_ERR_SFP_NOT_SUPPORTED;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001846
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001847 return status;
1848}
1849
1850/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001851 * ixgbe_enable_rx_dma_82599 - Enable the Rx DMA unit on 82599
1852 * @hw: pointer to hardware structure
1853 * @regval: register value to write to RXCTRL
1854 *
1855 * Enables the Rx DMA unit for 82599
1856 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001857static s32 ixgbe_enable_rx_dma_82599(struct ixgbe_hw *hw, u32 regval)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001858{
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001859 /*
1860 * Workaround for 82599 silicon errata when enabling the Rx datapath.
1861 * If traffic is incoming before we enable the Rx unit, it could hang
1862 * the Rx DMA unit. Therefore, make sure the security engine is
1863 * completely disabled prior to enabling the Rx unit.
1864 */
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00001865 hw->mac.ops.disable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001866
Don Skidmore1f9ac572015-03-13 13:54:30 -07001867 if (regval & IXGBE_RXCTRL_RXEN)
1868 hw->mac.ops.enable_rx(hw);
1869 else
1870 hw->mac.ops.disable_rx(hw);
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00001871
1872 hw->mac.ops.enable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001873
1874 return 0;
1875}
1876
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001877/**
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001878 * ixgbe_verify_fw_version_82599 - verify fw version for 82599
1879 * @hw: pointer to hardware structure
1880 *
1881 * Verifies that installed the firmware version is 0.6 or higher
1882 * for SFI devices. All 82599 SFI devices should have version 0.6 or higher.
1883 *
1884 * Returns IXGBE_ERR_EEPROM_VERSION if the FW is not present or
1885 * if the FW version is not supported.
1886 **/
1887static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw)
1888{
1889 s32 status = IXGBE_ERR_EEPROM_VERSION;
1890 u16 fw_offset, fw_ptp_cfg_offset;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00001891 u16 offset;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001892 u16 fw_version = 0;
1893
1894 /* firmware check is only necessary for SFI devices */
Mark Rustade90dd262014-07-22 06:51:08 +00001895 if (hw->phy.media_type != ixgbe_media_type_fiber)
1896 return 0;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001897
1898 /* get the offset to the Firmware Module block */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00001899 offset = IXGBE_FW_PTR;
1900 if (hw->eeprom.ops.read(hw, offset, &fw_offset))
1901 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001902
Mark Rustade90dd262014-07-22 06:51:08 +00001903 if (fw_offset == 0 || fw_offset == 0xFFFF)
1904 return IXGBE_ERR_EEPROM_VERSION;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001905
1906 /* get the offset to the Pass Through Patch Configuration block */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00001907 offset = fw_offset + IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR;
1908 if (hw->eeprom.ops.read(hw, offset, &fw_ptp_cfg_offset))
1909 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001910
Mark Rustade90dd262014-07-22 06:51:08 +00001911 if (fw_ptp_cfg_offset == 0 || fw_ptp_cfg_offset == 0xFFFF)
1912 return IXGBE_ERR_EEPROM_VERSION;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001913
1914 /* get the firmware version */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00001915 offset = fw_ptp_cfg_offset + IXGBE_FW_PATCH_VERSION_4;
1916 if (hw->eeprom.ops.read(hw, offset, &fw_version))
1917 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001918
1919 if (fw_version > 0x5)
1920 status = 0;
1921
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001922 return status;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00001923
1924fw_version_err:
1925 hw_err(hw, "eeprom read at offset %d failed\n", offset);
1926 return IXGBE_ERR_EEPROM_VERSION;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001927}
1928
Emil Tantilov0fa6d832011-03-18 08:18:32 +00001929/**
1930 * ixgbe_verify_lesm_fw_enabled_82599 - Checks LESM FW module state.
1931 * @hw: pointer to hardware structure
1932 *
1933 * Returns true if the LESM FW module is present and enabled. Otherwise
1934 * returns false. Smart Speed must be disabled if LESM FW module is enabled.
1935 **/
Don Skidmore429d6a32014-02-27 20:32:41 -08001936static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw)
Emil Tantilov0fa6d832011-03-18 08:18:32 +00001937{
Emil Tantilov0fa6d832011-03-18 08:18:32 +00001938 u16 fw_offset, fw_lesm_param_offset, fw_lesm_state;
1939 s32 status;
1940
1941 /* get the offset to the Firmware Module block */
1942 status = hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
1943
Mark Rustade90dd262014-07-22 06:51:08 +00001944 if (status || fw_offset == 0 || fw_offset == 0xFFFF)
1945 return false;
Emil Tantilov0fa6d832011-03-18 08:18:32 +00001946
1947 /* get the offset to the LESM Parameters block */
1948 status = hw->eeprom.ops.read(hw, (fw_offset +
1949 IXGBE_FW_LESM_PARAMETERS_PTR),
1950 &fw_lesm_param_offset);
1951
Mark Rustade90dd262014-07-22 06:51:08 +00001952 if (status ||
1953 fw_lesm_param_offset == 0 || fw_lesm_param_offset == 0xFFFF)
1954 return false;
Emil Tantilov0fa6d832011-03-18 08:18:32 +00001955
1956 /* get the lesm state word */
1957 status = hw->eeprom.ops.read(hw, (fw_lesm_param_offset +
1958 IXGBE_FW_LESM_STATE_1),
1959 &fw_lesm_state);
1960
Mark Rustade90dd262014-07-22 06:51:08 +00001961 if (!status && (fw_lesm_state & IXGBE_FW_LESM_STATE_ENABLED))
1962 return true;
Emil Tantilov0fa6d832011-03-18 08:18:32 +00001963
Mark Rustade90dd262014-07-22 06:51:08 +00001964 return false;
Emil Tantilov0fa6d832011-03-18 08:18:32 +00001965}
1966
Emil Tantilov0665b092011-04-01 08:17:19 +00001967/**
Emil Tantilov68c70052011-04-20 08:49:06 +00001968 * ixgbe_read_eeprom_buffer_82599 - Read EEPROM word(s) using
1969 * fastest available method
1970 *
1971 * @hw: pointer to hardware structure
1972 * @offset: offset of word in EEPROM to read
1973 * @words: number of words
1974 * @data: word(s) read from the EEPROM
1975 *
1976 * Retrieves 16 bit word(s) read from EEPROM
1977 **/
1978static s32 ixgbe_read_eeprom_buffer_82599(struct ixgbe_hw *hw, u16 offset,
1979 u16 words, u16 *data)
1980{
1981 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
Emil Tantilov68c70052011-04-20 08:49:06 +00001982
Mark Rustade90dd262014-07-22 06:51:08 +00001983 /* If EEPROM is detected and can be addressed using 14 bits,
Emil Tantilov68c70052011-04-20 08:49:06 +00001984 * use EERD otherwise use bit bang
1985 */
Mark Rustade90dd262014-07-22 06:51:08 +00001986 if (eeprom->type == ixgbe_eeprom_spi &&
1987 offset + (words - 1) <= IXGBE_EERD_MAX_ADDR)
1988 return ixgbe_read_eerd_buffer_generic(hw, offset, words, data);
Emil Tantilov68c70052011-04-20 08:49:06 +00001989
Mark Rustade90dd262014-07-22 06:51:08 +00001990 return ixgbe_read_eeprom_buffer_bit_bang_generic(hw, offset, words,
1991 data);
Emil Tantilov68c70052011-04-20 08:49:06 +00001992}
1993
1994/**
Emil Tantilov0665b092011-04-01 08:17:19 +00001995 * ixgbe_read_eeprom_82599 - Read EEPROM word using
1996 * fastest available method
1997 *
1998 * @hw: pointer to hardware structure
1999 * @offset: offset of word in the EEPROM to read
2000 * @data: word read from the EEPROM
2001 *
2002 * Reads a 16 bit word from the EEPROM
2003 **/
2004static s32 ixgbe_read_eeprom_82599(struct ixgbe_hw *hw,
2005 u16 offset, u16 *data)
2006{
2007 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
Emil Tantilov0665b092011-04-01 08:17:19 +00002008
2009 /*
2010 * If EEPROM is detected and can be addressed using 14 bits,
2011 * use EERD otherwise use bit bang
2012 */
Mark Rustade90dd262014-07-22 06:51:08 +00002013 if (eeprom->type == ixgbe_eeprom_spi && offset <= IXGBE_EERD_MAX_ADDR)
2014 return ixgbe_read_eerd_generic(hw, offset, data);
Emil Tantilov0665b092011-04-01 08:17:19 +00002015
Mark Rustade90dd262014-07-22 06:51:08 +00002016 return ixgbe_read_eeprom_bit_bang_generic(hw, offset, data);
Emil Tantilov0665b092011-04-01 08:17:19 +00002017}
2018
Don Skidmorede52a122012-09-11 06:58:19 +00002019/**
2020 * ixgbe_reset_pipeline_82599 - perform pipeline reset
2021 *
2022 * @hw: pointer to hardware structure
2023 *
2024 * Reset pipeline by asserting Restart_AN together with LMS change to ensure
2025 * full pipeline reset. Note - We must hold the SW/FW semaphore before writing
2026 * to AUTOC, so this function assumes the semaphore is held.
2027 **/
Don Skidmore429d6a32014-02-27 20:32:41 -08002028static s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw)
Don Skidmorede52a122012-09-11 06:58:19 +00002029{
Emil Tantilov46d5ced2013-04-12 08:36:47 +00002030 s32 ret_val;
2031 u32 anlp1_reg = 0;
2032 u32 i, autoc_reg, autoc2_reg;
2033
2034 /* Enable link if disabled in NVM */
2035 autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2036 if (autoc2_reg & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
2037 autoc2_reg &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
2038 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
2039 IXGBE_WRITE_FLUSH(hw);
2040 }
Don Skidmorede52a122012-09-11 06:58:19 +00002041
Don Skidmore429d6a32014-02-27 20:32:41 -08002042 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorede52a122012-09-11 06:58:19 +00002043 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
2044
2045 /* Write AUTOC register with toggled LMS[2] bit and Restart_AN */
Don Skidmore9f4d2782014-02-27 20:32:42 -08002046 IXGBE_WRITE_REG(hw, IXGBE_AUTOC,
2047 autoc_reg ^ (0x4 << IXGBE_AUTOC_LMS_SHIFT));
Don Skidmorede52a122012-09-11 06:58:19 +00002048
2049 /* Wait for AN to leave state 0 */
2050 for (i = 0; i < 10; i++) {
2051 usleep_range(4000, 8000);
2052 anlp1_reg = IXGBE_READ_REG(hw, IXGBE_ANLP1);
2053 if (anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)
2054 break;
2055 }
2056
2057 if (!(anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)) {
2058 hw_dbg(hw, "auto negotiation not completed\n");
2059 ret_val = IXGBE_ERR_RESET_FAILED;
2060 goto reset_pipeline_out;
2061 }
2062
2063 ret_val = 0;
2064
2065reset_pipeline_out:
2066 /* Write AUTOC register with original LMS field and Restart_AN */
2067 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
2068 IXGBE_WRITE_FLUSH(hw);
2069
2070 return ret_val;
2071}
2072
Don Skidmore8f583322013-07-27 06:25:38 +00002073/**
2074 * ixgbe_read_i2c_byte_82599 - Reads 8 bit word over I2C
2075 * @hw: pointer to hardware structure
2076 * @byte_offset: byte offset to read
2077 * @data: value read
2078 *
2079 * Performs byte read operation to SFP module's EEPROM over I2C interface at
2080 * a specified device address.
2081 **/
2082static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2083 u8 dev_addr, u8 *data)
2084{
2085 u32 esdp;
2086 s32 status;
2087 s32 timeout = 200;
2088
2089 if (hw->phy.qsfp_shared_i2c_bus == true) {
2090 /* Acquire I2C bus ownership. */
2091 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2092 esdp |= IXGBE_ESDP_SDP0;
2093 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2094 IXGBE_WRITE_FLUSH(hw);
2095
2096 while (timeout) {
2097 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2098 if (esdp & IXGBE_ESDP_SDP1)
2099 break;
2100
2101 usleep_range(5000, 10000);
2102 timeout--;
2103 }
2104
2105 if (!timeout) {
2106 hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2107 status = IXGBE_ERR_I2C;
2108 goto release_i2c_access;
2109 }
2110 }
2111
2112 status = ixgbe_read_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2113
2114release_i2c_access:
2115 if (hw->phy.qsfp_shared_i2c_bus == true) {
2116 /* Release I2C bus ownership. */
2117 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2118 esdp &= ~IXGBE_ESDP_SDP0;
2119 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2120 IXGBE_WRITE_FLUSH(hw);
2121 }
2122
2123 return status;
2124}
2125
2126/**
2127 * ixgbe_write_i2c_byte_82599 - Writes 8 bit word over I2C
2128 * @hw: pointer to hardware structure
2129 * @byte_offset: byte offset to write
2130 * @data: value to write
2131 *
2132 * Performs byte write operation to SFP module's EEPROM over I2C interface at
2133 * a specified device address.
2134 **/
2135static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2136 u8 dev_addr, u8 data)
2137{
2138 u32 esdp;
2139 s32 status;
2140 s32 timeout = 200;
2141
2142 if (hw->phy.qsfp_shared_i2c_bus == true) {
2143 /* Acquire I2C bus ownership. */
2144 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2145 esdp |= IXGBE_ESDP_SDP0;
2146 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2147 IXGBE_WRITE_FLUSH(hw);
2148
2149 while (timeout) {
2150 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2151 if (esdp & IXGBE_ESDP_SDP1)
2152 break;
2153
2154 usleep_range(5000, 10000);
2155 timeout--;
2156 }
2157
2158 if (!timeout) {
2159 hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2160 status = IXGBE_ERR_I2C;
2161 goto release_i2c_access;
2162 }
2163 }
2164
2165 status = ixgbe_write_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2166
2167release_i2c_access:
2168 if (hw->phy.qsfp_shared_i2c_bus == true) {
2169 /* Release I2C bus ownership. */
2170 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2171 esdp &= ~IXGBE_ESDP_SDP0;
2172 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2173 IXGBE_WRITE_FLUSH(hw);
2174 }
2175
2176 return status;
2177}
2178
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002179static struct ixgbe_mac_operations mac_ops_82599 = {
2180 .init_hw = &ixgbe_init_hw_generic,
2181 .reset_hw = &ixgbe_reset_hw_82599,
2182 .start_hw = &ixgbe_start_hw_82599,
2183 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
2184 .get_media_type = &ixgbe_get_media_type_82599,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002185 .enable_rx_dma = &ixgbe_enable_rx_dma_82599,
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002186 .disable_rx_buff = &ixgbe_disable_rx_buff_generic,
2187 .enable_rx_buff = &ixgbe_enable_rx_buff_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002188 .get_mac_addr = &ixgbe_get_mac_addr_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002189 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
Emil Tantilovb776d102011-03-31 09:36:18 +00002190 .get_device_caps = &ixgbe_get_device_caps_generic,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002191 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002192 .stop_adapter = &ixgbe_stop_adapter_generic,
2193 .get_bus_info = &ixgbe_get_bus_info_generic,
2194 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie,
2195 .read_analog_reg8 = &ixgbe_read_analog_reg8_82599,
2196 .write_analog_reg8 = &ixgbe_write_analog_reg8_82599,
Jacob Kellerf4f10402013-06-25 07:59:23 +00002197 .stop_link_on_d3 = &ixgbe_stop_mac_link_on_d3_82599,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002198 .setup_link = &ixgbe_setup_mac_link_82599,
John Fastabend80605c652011-05-02 12:34:10 +00002199 .set_rxpba = &ixgbe_set_rxpba_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002200 .check_link = &ixgbe_check_mac_link_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002201 .get_link_capabilities = &ixgbe_get_link_capabilities_82599,
2202 .led_on = &ixgbe_led_on_generic,
2203 .led_off = &ixgbe_led_off_generic,
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002204 .blink_led_start = &ixgbe_blink_led_start_generic,
2205 .blink_led_stop = &ixgbe_blink_led_stop_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002206 .set_rar = &ixgbe_set_rar_generic,
2207 .clear_rar = &ixgbe_clear_rar_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002208 .set_vmdq = &ixgbe_set_vmdq_generic,
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00002209 .set_vmdq_san_mac = &ixgbe_set_vmdq_san_mac_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002210 .clear_vmdq = &ixgbe_clear_vmdq_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002211 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002212 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
2213 .enable_mc = &ixgbe_enable_mc_generic,
2214 .disable_mc = &ixgbe_disable_mc_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002215 .clear_vfta = &ixgbe_clear_vfta_generic,
2216 .set_vfta = &ixgbe_set_vfta_generic,
2217 .fc_enable = &ixgbe_fc_enable_generic,
Emil Tantilov9612de92011-05-07 07:40:20 +00002218 .set_fw_drv_ver = &ixgbe_set_fw_drv_ver_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002219 .init_uta_tables = &ixgbe_init_uta_tables_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002220 .setup_sfp = &ixgbe_setup_sfp_modules_82599,
Greg Rosea985b6c32010-11-18 03:02:52 +00002221 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing,
2222 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing,
Don Skidmore5e655102011-02-25 01:58:04 +00002223 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync,
2224 .release_swfw_sync = &ixgbe_release_swfw_sync,
Don Skidmore3ca8bc62012-04-12 00:33:31 +00002225 .get_thermal_sensor_data = &ixgbe_get_thermal_sensor_data_generic,
2226 .init_thermal_sensor_thresh = &ixgbe_init_thermal_sensor_thresh_generic,
Don Skidmore429d6a32014-02-27 20:32:41 -08002227 .prot_autoc_read = &prot_autoc_read_82599,
2228 .prot_autoc_write = &prot_autoc_write_82599,
Don Skidmore1f9ac572015-03-13 13:54:30 -07002229 .enable_rx = &ixgbe_enable_rx_generic,
2230 .disable_rx = &ixgbe_disable_rx_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002231};
2232
2233static struct ixgbe_eeprom_operations eeprom_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002234 .init_params = &ixgbe_init_eeprom_params_generic,
Emil Tantilov0665b092011-04-01 08:17:19 +00002235 .read = &ixgbe_read_eeprom_82599,
Emil Tantilov68c70052011-04-20 08:49:06 +00002236 .read_buffer = &ixgbe_read_eeprom_buffer_82599,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002237 .write = &ixgbe_write_eeprom_generic,
Emil Tantilov68c70052011-04-20 08:49:06 +00002238 .write_buffer = &ixgbe_write_eeprom_buffer_bit_bang_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002239 .calc_checksum = &ixgbe_calc_eeprom_checksum_generic,
2240 .validate_checksum = &ixgbe_validate_eeprom_checksum_generic,
2241 .update_checksum = &ixgbe_update_eeprom_checksum_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002242};
2243
2244static struct ixgbe_phy_operations phy_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002245 .identify = &ixgbe_identify_phy_82599,
Don Skidmore8f583322013-07-27 06:25:38 +00002246 .identify_sfp = &ixgbe_identify_module_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002247 .init = &ixgbe_init_phy_ops_82599,
2248 .reset = &ixgbe_reset_phy_generic,
2249 .read_reg = &ixgbe_read_phy_reg_generic,
2250 .write_reg = &ixgbe_write_phy_reg_generic,
2251 .setup_link = &ixgbe_setup_phy_link_generic,
2252 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
2253 .read_i2c_byte = &ixgbe_read_i2c_byte_generic,
2254 .write_i2c_byte = &ixgbe_write_i2c_byte_generic,
Emil Tantilov07ce8702012-12-19 07:14:17 +00002255 .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002256 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic,
2257 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic,
2258 .check_overtemp = &ixgbe_tn_check_overtemp,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002259};
2260
2261struct ixgbe_info ixgbe_82599_info = {
2262 .mac = ixgbe_mac_82599EB,
2263 .get_invariants = &ixgbe_get_invariants_82599,
2264 .mac_ops = &mac_ops_82599,
2265 .eeprom_ops = &eeprom_ops_82599,
2266 .phy_ops = &phy_ops_82599,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002267 .mbx_ops = &mbx_ops_generic,
Don Skidmore9a900ec2015-06-09 17:15:01 -07002268 .mvals = ixgbe_mvals_8259X,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002269};