blob: b117717639fec8ef47bf1af54d618d9a3215ee22 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100320static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300321{
322 int ret;
323
324 if (!ring->fbc_dirty)
325 return 0;
326
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200327 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300328 if (ret)
329 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300330 /* WaFbcNukeOn3DBlt:ivb/hsw */
331 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
332 intel_ring_emit(ring, MSG_FBC_REND_STATE);
333 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200334 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
335 intel_ring_emit(ring, MSG_FBC_REND_STATE);
336 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300337 intel_ring_advance(ring);
338
339 ring->fbc_dirty = false;
340 return 0;
341}
342
Paulo Zanonif3987632012-08-17 18:35:43 -0300343static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100344gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 u32 invalidate_domains, u32 flush_domains)
346{
347 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100348 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300349 int ret;
350
Paulo Zanonif3987632012-08-17 18:35:43 -0300351 /*
352 * Ensure that any following seqno writes only happen when the render
353 * cache is indeed flushed.
354 *
355 * Workaround: 4th PIPE_CONTROL command (except the ones with only
356 * read-cache invalidate bits set) must have the CS_STALL bit set. We
357 * don't try to be clever and just set it unconditionally.
358 */
359 flags |= PIPE_CONTROL_CS_STALL;
360
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300361 /* Just flush everything. Experiments have shown that reducing the
362 * number of bits based on the write domains has little performance
363 * impact.
364 */
365 if (flush_domains) {
366 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
367 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368 }
369 if (invalidate_domains) {
370 flags |= PIPE_CONTROL_TLB_INVALIDATE;
371 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
372 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
373 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
374 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
375 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000376 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300377 /*
378 * TLB invalidate requires a post-sync write.
379 */
380 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200381 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300382
Chris Wilsonadd284a2014-12-16 08:44:32 +0000383 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
384
Paulo Zanonif3987632012-08-17 18:35:43 -0300385 /* Workaround: we must issue a pipe_control with CS-stall bit
386 * set before a pipe_control command that has the state cache
387 * invalidate bit set. */
388 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300389 }
390
391 ret = intel_ring_begin(ring, 4);
392 if (ret)
393 return ret;
394
395 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
396 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200397 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300398 intel_ring_emit(ring, 0);
399 intel_ring_advance(ring);
400
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200401 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300402 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
403
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300404 return 0;
405}
406
Ben Widawskya5f3d682013-11-02 21:07:27 -0700407static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300408gen8_emit_pipe_control(struct intel_engine_cs *ring,
409 u32 flags, u32 scratch_addr)
410{
411 int ret;
412
413 ret = intel_ring_begin(ring, 6);
414 if (ret)
415 return ret;
416
417 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
418 intel_ring_emit(ring, flags);
419 intel_ring_emit(ring, scratch_addr);
420 intel_ring_emit(ring, 0);
421 intel_ring_emit(ring, 0);
422 intel_ring_emit(ring, 0);
423 intel_ring_advance(ring);
424
425 return 0;
426}
427
428static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100429gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700430 u32 invalidate_domains, u32 flush_domains)
431{
432 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100433 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700435
436 flags |= PIPE_CONTROL_CS_STALL;
437
438 if (flush_domains) {
439 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
440 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
441 }
442 if (invalidate_domains) {
443 flags |= PIPE_CONTROL_TLB_INVALIDATE;
444 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
445 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
446 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
447 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
448 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
449 flags |= PIPE_CONTROL_QW_WRITE;
450 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800451
452 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
453 ret = gen8_emit_pipe_control(ring,
454 PIPE_CONTROL_CS_STALL |
455 PIPE_CONTROL_STALL_AT_SCOREBOARD,
456 0);
457 if (ret)
458 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700459 }
460
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700461 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
462 if (ret)
463 return ret;
464
465 if (!invalidate_domains && flush_domains)
466 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
467
468 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700469}
470
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100471static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100472 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800473{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300474 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100475 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800476}
477
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100478u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800479{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300480 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000481 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800482
Chris Wilson50877442014-03-21 12:41:53 +0000483 if (INTEL_INFO(ring->dev)->gen >= 8)
484 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
485 RING_ACTHD_UDW(ring->mmio_base));
486 else if (INTEL_INFO(ring->dev)->gen >= 4)
487 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
488 else
489 acthd = I915_READ(ACTHD);
490
491 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800492}
493
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100494static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200495{
496 struct drm_i915_private *dev_priv = ring->dev->dev_private;
497 u32 addr;
498
499 addr = dev_priv->status_page_dmah->busaddr;
500 if (INTEL_INFO(ring->dev)->gen >= 4)
501 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
502 I915_WRITE(HWS_PGA, addr);
503}
504
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100505static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100506{
507 struct drm_i915_private *dev_priv = to_i915(ring->dev);
508
509 if (!IS_GEN2(ring->dev)) {
510 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200511 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
512 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100513 /* Sometimes we observe that the idle flag is not
514 * set even though the ring is empty. So double
515 * check before giving up.
516 */
517 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
518 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100519 }
520 }
521
522 I915_WRITE_CTL(ring, 0);
523 I915_WRITE_HEAD(ring, 0);
524 ring->write_tail(ring, 0);
525
526 if (!IS_GEN2(ring->dev)) {
527 (void)I915_READ_CTL(ring);
528 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
529 }
530
531 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
532}
533
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100534static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800535{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200536 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300537 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100538 struct intel_ringbuffer *ringbuf = ring->buffer;
539 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200540 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800541
Deepak Sc8d9a592013-11-23 14:55:42 +0530542 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200543
Chris Wilson9991ae72014-04-02 16:36:07 +0100544 if (!stop_ring(ring)) {
545 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000546 DRM_DEBUG_KMS("%s head not reset to zero "
547 "ctl %08x head %08x tail %08x start %08x\n",
548 ring->name,
549 I915_READ_CTL(ring),
550 I915_READ_HEAD(ring),
551 I915_READ_TAIL(ring),
552 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800553
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000555 DRM_ERROR("failed to set %s head to zero "
556 "ctl %08x head %08x tail %08x start %08x\n",
557 ring->name,
558 I915_READ_CTL(ring),
559 I915_READ_HEAD(ring),
560 I915_READ_TAIL(ring),
561 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100562 ret = -EIO;
563 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000564 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700565 }
566
Chris Wilson9991ae72014-04-02 16:36:07 +0100567 if (I915_NEED_GFX_HWS(dev))
568 intel_ring_setup_status_page(ring);
569 else
570 ring_setup_phys_status_page(ring);
571
Jiri Kosinaece4a172014-08-07 16:29:53 +0200572 /* Enforce ordering by reading HEAD register back */
573 I915_READ_HEAD(ring);
574
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200575 /* Initialize the ring. This must happen _after_ we've cleared the ring
576 * registers with the above sequence (the readback of the HEAD registers
577 * also enforces ordering), otherwise the hw might lose the new ring
578 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700579 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100580
581 /* WaClearRingBufHeadRegAtInit:ctg,elk */
582 if (I915_READ_HEAD(ring))
583 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
584 ring->name, I915_READ_HEAD(ring));
585 I915_WRITE_HEAD(ring, 0);
586 (void)I915_READ_HEAD(ring);
587
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200588 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100589 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000590 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800591
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800592 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400593 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700594 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400595 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000596 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100597 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
598 ring->name,
599 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
600 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
601 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200602 ret = -EIO;
603 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800604 }
605
Dave Gordonebd0fd42014-11-27 11:22:49 +0000606 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100607 ringbuf->head = I915_READ_HEAD(ring);
608 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000609 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000610
Chris Wilson50f018d2013-06-10 11:20:19 +0100611 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
612
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200613out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530614 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200615
616 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700617}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800618
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100619void
620intel_fini_pipe_control(struct intel_engine_cs *ring)
621{
622 struct drm_device *dev = ring->dev;
623
624 if (ring->scratch.obj == NULL)
625 return;
626
627 if (INTEL_INFO(dev)->gen >= 5) {
628 kunmap(sg_page(ring->scratch.obj->pages->sgl));
629 i915_gem_object_ggtt_unpin(ring->scratch.obj);
630 }
631
632 drm_gem_object_unreference(&ring->scratch.obj->base);
633 ring->scratch.obj = NULL;
634}
635
636int
637intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000638{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000639 int ret;
640
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100641 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000642
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100643 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
644 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000645 DRM_ERROR("Failed to allocate seqno page\n");
646 ret = -ENOMEM;
647 goto err;
648 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100649
Daniel Vettera9cc7262014-02-14 14:01:13 +0100650 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
651 if (ret)
652 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000653
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100654 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000655 if (ret)
656 goto err_unref;
657
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100658 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
659 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
660 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800661 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800663 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200665 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100666 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667 return 0;
668
669err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800670 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100672 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 return ret;
675}
676
Michel Thierry771b9a52014-11-11 16:47:33 +0000677static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
678 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100679{
Mika Kuoppala72253422014-10-07 17:21:26 +0300680 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100681 struct drm_device *dev = ring->dev;
682 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300683 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100684
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000685 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300686 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100687
Mika Kuoppala72253422014-10-07 17:21:26 +0300688 ring->gpu_caches_dirty = true;
689 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100690 if (ret)
691 return ret;
692
Arun Siluvery22a916a2014-10-22 18:59:52 +0100693 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300694 if (ret)
695 return ret;
696
Arun Siluvery22a916a2014-10-22 18:59:52 +0100697 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300698 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300699 intel_ring_emit(ring, w->reg[i].addr);
700 intel_ring_emit(ring, w->reg[i].value);
701 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100702 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300703
704 intel_ring_advance(ring);
705
706 ring->gpu_caches_dirty = true;
707 ret = intel_ring_flush_all_caches(ring);
708 if (ret)
709 return ret;
710
711 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
712
713 return 0;
714}
715
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100716static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
717 struct intel_context *ctx)
718{
719 int ret;
720
721 ret = intel_ring_workarounds_emit(ring, ctx);
722 if (ret != 0)
723 return ret;
724
725 ret = i915_gem_render_state_init(ring);
726 if (ret)
727 DRM_ERROR("init render state: %d\n", ret);
728
729 return ret;
730}
731
Mika Kuoppala72253422014-10-07 17:21:26 +0300732static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000733 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300734{
735 const u32 idx = dev_priv->workarounds.count;
736
737 if (WARN_ON(idx >= I915_MAX_WA_REGS))
738 return -ENOSPC;
739
740 dev_priv->workarounds.reg[idx].addr = addr;
741 dev_priv->workarounds.reg[idx].value = val;
742 dev_priv->workarounds.reg[idx].mask = mask;
743
744 dev_priv->workarounds.count++;
745
746 return 0;
747}
748
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000749#define WA_REG(addr, mask, val) { \
750 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300751 if (r) \
752 return r; \
753 }
754
755#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000756 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300757
758#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000759 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300760
Damien Lespiau98533252014-12-08 17:33:51 +0000761#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000762 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300763
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000764#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
765#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300766
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000767#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300768
769static int bdw_init_workarounds(struct intel_engine_cs *ring)
770{
771 struct drm_device *dev = ring->dev;
772 struct drm_i915_private *dev_priv = dev->dev_private;
773
Arun Siluvery86d7f232014-08-26 14:44:50 +0100774 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700775 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300776 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
777 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
778 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100779
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700780 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300781 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
782 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100783
Mika Kuoppala72253422014-10-07 17:21:26 +0300784 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
785 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100786
787 /* Use Force Non-Coherent whenever executing a 3D context. This is a
788 * workaround for for a possible hang in the unlikely event a TLB
789 * invalidation occurs during a PSD flush.
790 */
Michel Thierry1a252052014-12-10 09:43:37 +0000791 /* WaForceEnableNonCoherent:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000792 /* WaHdcDisableFetchWhenMasked:bdw */
Rodrigo Vivida096542014-09-19 20:16:27 -0400793 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300794 WA_SET_BIT_MASKED(HDC_CHICKEN0,
795 HDC_FORCE_NON_COHERENT |
Michel Thierryf3f32362014-12-04 15:07:52 +0000796 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Mika Kuoppala72253422014-10-07 17:21:26 +0300797 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100798
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800799 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
800 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
801 * polygons in the same 8x4 pixel/sample area to be processed without
802 * stalling waiting for the earlier ones to write to Hierarchical Z
803 * buffer."
804 *
805 * This optimization is off by default for Broadwell; turn it on.
806 */
807 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
808
Arun Siluvery86d7f232014-08-26 14:44:50 +0100809 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300810 WA_SET_BIT_MASKED(CACHE_MODE_1,
811 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100812
813 /*
814 * BSpec recommends 8x4 when MSAA is used,
815 * however in practice 16x4 seems fastest.
816 *
817 * Note that PS/WM thread counts depend on the WIZ hashing
818 * disable bit, which we don't touch here, but it's good
819 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
820 */
Damien Lespiau98533252014-12-08 17:33:51 +0000821 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
822 GEN6_WIZ_HASHING_MASK,
823 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100824
Arun Siluvery86d7f232014-08-26 14:44:50 +0100825 return 0;
826}
827
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300828static int chv_init_workarounds(struct intel_engine_cs *ring)
829{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300830 struct drm_device *dev = ring->dev;
831 struct drm_i915_private *dev_priv = dev->dev_private;
832
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300833 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300834 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300835 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000836 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
837 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300838
Arun Siluvery952890092014-10-28 18:33:14 +0000839 /* Use Force Non-Coherent whenever executing a 3D context. This is a
840 * workaround for a possible hang in the unlikely event a TLB
841 * invalidation occurs during a PSD flush.
842 */
843 /* WaForceEnableNonCoherent:chv */
844 /* WaHdcDisableFetchWhenMasked:chv */
845 WA_SET_BIT_MASKED(HDC_CHICKEN0,
846 HDC_FORCE_NON_COHERENT |
847 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
848
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800849 /* According to the CACHE_MODE_0 default value documentation, some
850 * CHV platforms disable this optimization by default. Turn it on.
851 */
852 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
853
Kenneth Graunked60de812015-01-10 18:02:22 -0800854 /* Improve HiZ throughput on CHV. */
855 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
856
Mika Kuoppala72253422014-10-07 17:21:26 +0300857 return 0;
858}
859
Michel Thierry771b9a52014-11-11 16:47:33 +0000860int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +0300861{
862 struct drm_device *dev = ring->dev;
863 struct drm_i915_private *dev_priv = dev->dev_private;
864
865 WARN_ON(ring->id != RCS);
866
867 dev_priv->workarounds.count = 0;
868
869 if (IS_BROADWELL(dev))
870 return bdw_init_workarounds(ring);
871
872 if (IS_CHERRYVIEW(dev))
873 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300874
875 return 0;
876}
877
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100878static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800879{
Chris Wilson78501ea2010-10-27 12:18:21 +0100880 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000881 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100882 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200883 if (ret)
884 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800885
Akash Goel61a563a2014-03-25 18:01:50 +0530886 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
887 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200888 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000889
890 /* We need to disable the AsyncFlip performance optimisations in order
891 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
892 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100893 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300894 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000895 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000896 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000897 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
898
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000899 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530900 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000901 if (INTEL_INFO(dev)->gen == 6)
902 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000903 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000904
Akash Goel01fa0302014-03-24 23:00:04 +0530905 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000906 if (IS_GEN7(dev))
907 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530908 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000909 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100910
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200911 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700912 /* From the Sandybridge PRM, volume 1 part 3, page 24:
913 * "If this bit is set, STCunit will have LRA as replacement
914 * policy. [...] This bit must be reset. LRA replacement
915 * policy is not supported."
916 */
917 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200918 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800919 }
920
Daniel Vetter6b26c862012-04-24 14:04:12 +0200921 if (INTEL_INFO(dev)->gen >= 6)
922 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000923
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700924 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700925 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700926
Mika Kuoppala72253422014-10-07 17:21:26 +0300927 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800928}
929
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100930static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000931{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100932 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700933 struct drm_i915_private *dev_priv = dev->dev_private;
934
935 if (dev_priv->semaphore_obj) {
936 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
937 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
938 dev_priv->semaphore_obj = NULL;
939 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100940
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100941 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000942}
943
Ben Widawsky3e789982014-06-30 09:53:37 -0700944static int gen8_rcs_signal(struct intel_engine_cs *signaller,
945 unsigned int num_dwords)
946{
947#define MBOX_UPDATE_DWORDS 8
948 struct drm_device *dev = signaller->dev;
949 struct drm_i915_private *dev_priv = dev->dev_private;
950 struct intel_engine_cs *waiter;
951 int i, ret, num_rings;
952
953 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
954 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
955#undef MBOX_UPDATE_DWORDS
956
957 ret = intel_ring_begin(signaller, num_dwords);
958 if (ret)
959 return ret;
960
961 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +0000962 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -0700963 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
964 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
965 continue;
966
John Harrison6259cea2014-11-24 18:49:29 +0000967 seqno = i915_gem_request_get_seqno(
968 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -0700969 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
970 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
971 PIPE_CONTROL_QW_WRITE |
972 PIPE_CONTROL_FLUSH_ENABLE);
973 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
974 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +0000975 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -0700976 intel_ring_emit(signaller, 0);
977 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
978 MI_SEMAPHORE_TARGET(waiter->id));
979 intel_ring_emit(signaller, 0);
980 }
981
982 return 0;
983}
984
985static int gen8_xcs_signal(struct intel_engine_cs *signaller,
986 unsigned int num_dwords)
987{
988#define MBOX_UPDATE_DWORDS 6
989 struct drm_device *dev = signaller->dev;
990 struct drm_i915_private *dev_priv = dev->dev_private;
991 struct intel_engine_cs *waiter;
992 int i, ret, num_rings;
993
994 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
995 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
996#undef MBOX_UPDATE_DWORDS
997
998 ret = intel_ring_begin(signaller, num_dwords);
999 if (ret)
1000 return ret;
1001
1002 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001003 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001004 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1005 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1006 continue;
1007
John Harrison6259cea2014-11-24 18:49:29 +00001008 seqno = i915_gem_request_get_seqno(
1009 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001010 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1011 MI_FLUSH_DW_OP_STOREDW);
1012 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1013 MI_FLUSH_DW_USE_GTT);
1014 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001015 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001016 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1017 MI_SEMAPHORE_TARGET(waiter->id));
1018 intel_ring_emit(signaller, 0);
1019 }
1020
1021 return 0;
1022}
1023
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001024static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001025 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001026{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001027 struct drm_device *dev = signaller->dev;
1028 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001029 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001030 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001031
Ben Widawskya1444b72014-06-30 09:53:35 -07001032#define MBOX_UPDATE_DWORDS 3
1033 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1034 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1035#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001036
1037 ret = intel_ring_begin(signaller, num_dwords);
1038 if (ret)
1039 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001040
Ben Widawsky78325f22014-04-29 14:52:29 -07001041 for_each_ring(useless, dev_priv, i) {
1042 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1043 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001044 u32 seqno = i915_gem_request_get_seqno(
1045 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001046 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1047 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001048 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001049 }
1050 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001051
Ben Widawskya1444b72014-06-30 09:53:35 -07001052 /* If num_dwords was rounded, make sure the tail pointer is correct */
1053 if (num_rings % 2 == 0)
1054 intel_ring_emit(signaller, MI_NOOP);
1055
Ben Widawsky024a43e2014-04-29 14:52:30 -07001056 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001057}
1058
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001059/**
1060 * gen6_add_request - Update the semaphore mailbox registers
1061 *
1062 * @ring - ring that is adding a request
1063 * @seqno - return seqno stuck into the ring
1064 *
1065 * Update the mailbox registers in the *other* rings with the current seqno.
1066 * This acts like a signal in the canonical semaphore.
1067 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001068static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001069gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001070{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001071 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001072
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001073 if (ring->semaphore.signal)
1074 ret = ring->semaphore.signal(ring, 4);
1075 else
1076 ret = intel_ring_begin(ring, 4);
1077
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001078 if (ret)
1079 return ret;
1080
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001081 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1082 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001083 intel_ring_emit(ring,
1084 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001085 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001086 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001087
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001088 return 0;
1089}
1090
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001091static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1092 u32 seqno)
1093{
1094 struct drm_i915_private *dev_priv = dev->dev_private;
1095 return dev_priv->last_seqno < seqno;
1096}
1097
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001098/**
1099 * intel_ring_sync - sync the waiter to the signaller on seqno
1100 *
1101 * @waiter - ring that is waiting
1102 * @signaller - ring which has, or will signal
1103 * @seqno - seqno which the waiter will block on
1104 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001105
1106static int
1107gen8_ring_sync(struct intel_engine_cs *waiter,
1108 struct intel_engine_cs *signaller,
1109 u32 seqno)
1110{
1111 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1112 int ret;
1113
1114 ret = intel_ring_begin(waiter, 4);
1115 if (ret)
1116 return ret;
1117
1118 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1119 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001120 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001121 MI_SEMAPHORE_SAD_GTE_SDD);
1122 intel_ring_emit(waiter, seqno);
1123 intel_ring_emit(waiter,
1124 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1125 intel_ring_emit(waiter,
1126 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1127 intel_ring_advance(waiter);
1128 return 0;
1129}
1130
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001131static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001132gen6_ring_sync(struct intel_engine_cs *waiter,
1133 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001134 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001135{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001136 u32 dw1 = MI_SEMAPHORE_MBOX |
1137 MI_SEMAPHORE_COMPARE |
1138 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001139 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1140 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001141
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001142 /* Throughout all of the GEM code, seqno passed implies our current
1143 * seqno is >= the last seqno executed. However for hardware the
1144 * comparison is strictly greater than.
1145 */
1146 seqno -= 1;
1147
Ben Widawskyebc348b2014-04-29 14:52:28 -07001148 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001149
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001150 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001151 if (ret)
1152 return ret;
1153
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001154 /* If seqno wrap happened, omit the wait with no-ops */
1155 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001156 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001157 intel_ring_emit(waiter, seqno);
1158 intel_ring_emit(waiter, 0);
1159 intel_ring_emit(waiter, MI_NOOP);
1160 } else {
1161 intel_ring_emit(waiter, MI_NOOP);
1162 intel_ring_emit(waiter, MI_NOOP);
1163 intel_ring_emit(waiter, MI_NOOP);
1164 intel_ring_emit(waiter, MI_NOOP);
1165 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001166 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001167
1168 return 0;
1169}
1170
Chris Wilsonc6df5412010-12-15 09:56:50 +00001171#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1172do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001173 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1174 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001175 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1176 intel_ring_emit(ring__, 0); \
1177 intel_ring_emit(ring__, 0); \
1178} while (0)
1179
1180static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001181pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001182{
Chris Wilson18393f62014-04-09 09:19:40 +01001183 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001184 int ret;
1185
1186 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1187 * incoherent with writes to memory, i.e. completely fubar,
1188 * so we need to use PIPE_NOTIFY instead.
1189 *
1190 * However, we also need to workaround the qword write
1191 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1192 * memory before requesting an interrupt.
1193 */
1194 ret = intel_ring_begin(ring, 32);
1195 if (ret)
1196 return ret;
1197
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001198 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001199 PIPE_CONTROL_WRITE_FLUSH |
1200 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001201 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001202 intel_ring_emit(ring,
1203 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001204 intel_ring_emit(ring, 0);
1205 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001206 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001207 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001208 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001209 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001210 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001211 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001212 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001213 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001214 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001215 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001216
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001217 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001218 PIPE_CONTROL_WRITE_FLUSH |
1219 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001220 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001221 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001222 intel_ring_emit(ring,
1223 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001224 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001225 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001226
Chris Wilsonc6df5412010-12-15 09:56:50 +00001227 return 0;
1228}
1229
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001230static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001231gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001232{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001233 /* Workaround to force correct ordering between irq and seqno writes on
1234 * ivb (and maybe also on snb) by reading from a CS register (like
1235 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001236 if (!lazy_coherency) {
1237 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1238 POSTING_READ(RING_ACTHD(ring->mmio_base));
1239 }
1240
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001241 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1242}
1243
1244static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001245ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001246{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001247 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1248}
1249
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001250static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001251ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001252{
1253 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1254}
1255
Chris Wilsonc6df5412010-12-15 09:56:50 +00001256static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001257pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001258{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001259 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001260}
1261
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001262static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001263pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001264{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001265 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001266}
1267
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001268static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001269gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001270{
1271 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001272 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001273 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001274
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001275 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001276 return false;
1277
Chris Wilson7338aef2012-04-24 21:48:47 +01001278 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001279 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001280 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001281 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001282
1283 return true;
1284}
1285
1286static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001287gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001288{
1289 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001290 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001291 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001292
Chris Wilson7338aef2012-04-24 21:48:47 +01001293 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001294 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001295 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001296 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001297}
1298
1299static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001300i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001301{
Chris Wilson78501ea2010-10-27 12:18:21 +01001302 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001303 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001304 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001305
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001306 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001307 return false;
1308
Chris Wilson7338aef2012-04-24 21:48:47 +01001309 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001310 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001311 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1312 I915_WRITE(IMR, dev_priv->irq_mask);
1313 POSTING_READ(IMR);
1314 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001315 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001316
1317 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001318}
1319
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001320static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001321i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001322{
Chris Wilson78501ea2010-10-27 12:18:21 +01001323 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001324 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001325 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001326
Chris Wilson7338aef2012-04-24 21:48:47 +01001327 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001328 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001329 dev_priv->irq_mask |= ring->irq_enable_mask;
1330 I915_WRITE(IMR, dev_priv->irq_mask);
1331 POSTING_READ(IMR);
1332 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001333 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001334}
1335
Chris Wilsonc2798b12012-04-22 21:13:57 +01001336static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001337i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001338{
1339 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001340 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001341 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001342
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001343 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001344 return false;
1345
Chris Wilson7338aef2012-04-24 21:48:47 +01001346 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001347 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001348 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1349 I915_WRITE16(IMR, dev_priv->irq_mask);
1350 POSTING_READ16(IMR);
1351 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001352 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001353
1354 return true;
1355}
1356
1357static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001358i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001359{
1360 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001361 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001362 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001363
Chris Wilson7338aef2012-04-24 21:48:47 +01001364 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001365 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001366 dev_priv->irq_mask |= ring->irq_enable_mask;
1367 I915_WRITE16(IMR, dev_priv->irq_mask);
1368 POSTING_READ16(IMR);
1369 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001370 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001371}
1372
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001373void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001374{
Eric Anholt45930102011-05-06 17:12:35 -07001375 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001376 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001377 u32 mmio = 0;
1378
1379 /* The ring status page addresses are no longer next to the rest of
1380 * the ring registers as of gen7.
1381 */
1382 if (IS_GEN7(dev)) {
1383 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001384 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001385 mmio = RENDER_HWS_PGA_GEN7;
1386 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001387 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001388 mmio = BLT_HWS_PGA_GEN7;
1389 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001390 /*
1391 * VCS2 actually doesn't exist on Gen7. Only shut up
1392 * gcc switch check warning
1393 */
1394 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001395 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001396 mmio = BSD_HWS_PGA_GEN7;
1397 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001398 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001399 mmio = VEBOX_HWS_PGA_GEN7;
1400 break;
Eric Anholt45930102011-05-06 17:12:35 -07001401 }
1402 } else if (IS_GEN6(ring->dev)) {
1403 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1404 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001405 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001406 mmio = RING_HWS_PGA(ring->mmio_base);
1407 }
1408
Chris Wilson78501ea2010-10-27 12:18:21 +01001409 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1410 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001411
Damien Lespiaudc616b82014-03-13 01:40:28 +00001412 /*
1413 * Flush the TLB for this page
1414 *
1415 * FIXME: These two bits have disappeared on gen8, so a question
1416 * arises: do we still need this and if so how should we go about
1417 * invalidating the TLB?
1418 */
1419 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001420 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301421
1422 /* ring should be idle before issuing a sync flush*/
1423 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1424
Chris Wilson884020b2013-08-06 19:01:14 +01001425 I915_WRITE(reg,
1426 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1427 INSTPM_SYNC_FLUSH));
1428 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1429 1000))
1430 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1431 ring->name);
1432 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001433}
1434
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001435static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001436bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001437 u32 invalidate_domains,
1438 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001439{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001440 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001441
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001442 ret = intel_ring_begin(ring, 2);
1443 if (ret)
1444 return ret;
1445
1446 intel_ring_emit(ring, MI_FLUSH);
1447 intel_ring_emit(ring, MI_NOOP);
1448 intel_ring_advance(ring);
1449 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001450}
1451
Chris Wilson3cce4692010-10-27 16:11:02 +01001452static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001453i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001454{
Chris Wilson3cce4692010-10-27 16:11:02 +01001455 int ret;
1456
1457 ret = intel_ring_begin(ring, 4);
1458 if (ret)
1459 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001460
Chris Wilson3cce4692010-10-27 16:11:02 +01001461 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1462 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001463 intel_ring_emit(ring,
1464 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001465 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001466 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001467
Chris Wilson3cce4692010-10-27 16:11:02 +01001468 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001469}
1470
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001471static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001472gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001473{
1474 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001475 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001476 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001477
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001478 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1479 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001480
Chris Wilson7338aef2012-04-24 21:48:47 +01001481 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001482 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001483 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001484 I915_WRITE_IMR(ring,
1485 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001486 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001487 else
1488 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001489 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001490 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001491 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001492
1493 return true;
1494}
1495
1496static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001497gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001498{
1499 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001500 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001501 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001502
Chris Wilson7338aef2012-04-24 21:48:47 +01001503 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001504 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001505 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001506 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001507 else
1508 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001509 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001510 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001511 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001512}
1513
Ben Widawskya19d2932013-05-28 19:22:30 -07001514static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001515hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001516{
1517 struct drm_device *dev = ring->dev;
1518 struct drm_i915_private *dev_priv = dev->dev_private;
1519 unsigned long flags;
1520
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001521 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001522 return false;
1523
Daniel Vetter59cdb632013-07-04 23:35:28 +02001524 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001525 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001526 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001527 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001528 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001529 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001530
1531 return true;
1532}
1533
1534static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001535hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001536{
1537 struct drm_device *dev = ring->dev;
1538 struct drm_i915_private *dev_priv = dev->dev_private;
1539 unsigned long flags;
1540
Daniel Vetter59cdb632013-07-04 23:35:28 +02001541 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001542 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001543 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001544 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001545 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001546 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001547}
1548
Ben Widawskyabd58f02013-11-02 21:07:09 -07001549static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001550gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001551{
1552 struct drm_device *dev = ring->dev;
1553 struct drm_i915_private *dev_priv = dev->dev_private;
1554 unsigned long flags;
1555
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001556 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001557 return false;
1558
1559 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1560 if (ring->irq_refcount++ == 0) {
1561 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1562 I915_WRITE_IMR(ring,
1563 ~(ring->irq_enable_mask |
1564 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1565 } else {
1566 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1567 }
1568 POSTING_READ(RING_IMR(ring->mmio_base));
1569 }
1570 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1571
1572 return true;
1573}
1574
1575static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001576gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001577{
1578 struct drm_device *dev = ring->dev;
1579 struct drm_i915_private *dev_priv = dev->dev_private;
1580 unsigned long flags;
1581
1582 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1583 if (--ring->irq_refcount == 0) {
1584 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1585 I915_WRITE_IMR(ring,
1586 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1587 } else {
1588 I915_WRITE_IMR(ring, ~0);
1589 }
1590 POSTING_READ(RING_IMR(ring->mmio_base));
1591 }
1592 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1593}
1594
Zou Nan haid1b851f2010-05-21 09:08:57 +08001595static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001596i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001597 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001598 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001599{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001600 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001601
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001602 ret = intel_ring_begin(ring, 2);
1603 if (ret)
1604 return ret;
1605
Chris Wilson78501ea2010-10-27 12:18:21 +01001606 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001607 MI_BATCH_BUFFER_START |
1608 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001609 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001610 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001611 intel_ring_advance(ring);
1612
Zou Nan haid1b851f2010-05-21 09:08:57 +08001613 return 0;
1614}
1615
Daniel Vetterb45305f2012-12-17 16:21:27 +01001616/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1617#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001618#define I830_TLB_ENTRIES (2)
1619#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001620static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001621i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001622 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001623 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001624{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001625 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001626 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001627
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001628 ret = intel_ring_begin(ring, 6);
1629 if (ret)
1630 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001631
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001632 /* Evict the invalid PTE TLBs */
1633 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1634 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1635 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1636 intel_ring_emit(ring, cs_offset);
1637 intel_ring_emit(ring, 0xdeadbeef);
1638 intel_ring_emit(ring, MI_NOOP);
1639 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001640
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001641 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001642 if (len > I830_BATCH_LIMIT)
1643 return -ENOSPC;
1644
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001645 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001646 if (ret)
1647 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001648
1649 /* Blit the batch (which has now all relocs applied) to the
1650 * stable batch scratch bo area (so that the CS never
1651 * stumbles over its tlb invalidation bug) ...
1652 */
1653 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1654 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001655 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001656 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001657 intel_ring_emit(ring, 4096);
1658 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001659
Daniel Vetterb45305f2012-12-17 16:21:27 +01001660 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001661 intel_ring_emit(ring, MI_NOOP);
1662 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001663
1664 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001665 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001666 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001667
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001668 ret = intel_ring_begin(ring, 4);
1669 if (ret)
1670 return ret;
1671
1672 intel_ring_emit(ring, MI_BATCH_BUFFER);
1673 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1674 intel_ring_emit(ring, offset + len - 8);
1675 intel_ring_emit(ring, MI_NOOP);
1676 intel_ring_advance(ring);
1677
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001678 return 0;
1679}
1680
1681static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001682i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001683 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001684 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001685{
1686 int ret;
1687
1688 ret = intel_ring_begin(ring, 2);
1689 if (ret)
1690 return ret;
1691
Chris Wilson65f56872012-04-17 16:38:12 +01001692 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001693 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001694 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001695
Eric Anholt62fdfea2010-05-21 13:26:39 -07001696 return 0;
1697}
1698
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001699static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001700{
Chris Wilson05394f32010-11-08 19:18:58 +00001701 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001702
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001703 obj = ring->status_page.obj;
1704 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001705 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001706
Chris Wilson9da3da62012-06-01 15:20:22 +01001707 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001708 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001709 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001710 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001711}
1712
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001713static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001714{
Chris Wilson05394f32010-11-08 19:18:58 +00001715 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001716
Chris Wilsone3efda42014-04-09 09:19:41 +01001717 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001718 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001719 int ret;
1720
1721 obj = i915_gem_alloc_object(ring->dev, 4096);
1722 if (obj == NULL) {
1723 DRM_ERROR("Failed to allocate status page\n");
1724 return -ENOMEM;
1725 }
1726
1727 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1728 if (ret)
1729 goto err_unref;
1730
Chris Wilson1f767e02014-07-03 17:33:03 -04001731 flags = 0;
1732 if (!HAS_LLC(ring->dev))
1733 /* On g33, we cannot place HWS above 256MiB, so
1734 * restrict its pinning to the low mappable arena.
1735 * Though this restriction is not documented for
1736 * gen4, gen5, or byt, they also behave similarly
1737 * and hang if the HWS is placed at the top of the
1738 * GTT. To generalise, it appears that all !llc
1739 * platforms have issues with us placing the HWS
1740 * above the mappable region (even though we never
1741 * actualy map it).
1742 */
1743 flags |= PIN_MAPPABLE;
1744 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001745 if (ret) {
1746err_unref:
1747 drm_gem_object_unreference(&obj->base);
1748 return ret;
1749 }
1750
1751 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001752 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001753
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001754 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001755 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001756 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001757
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001758 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1759 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001760
1761 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001762}
1763
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001764static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001765{
1766 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001767
1768 if (!dev_priv->status_page_dmah) {
1769 dev_priv->status_page_dmah =
1770 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1771 if (!dev_priv->status_page_dmah)
1772 return -ENOMEM;
1773 }
1774
Chris Wilson6b8294a2012-11-16 11:43:20 +00001775 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1776 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1777
1778 return 0;
1779}
1780
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001781void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1782{
1783 iounmap(ringbuf->virtual_start);
1784 ringbuf->virtual_start = NULL;
1785 i915_gem_object_ggtt_unpin(ringbuf->obj);
1786}
1787
1788int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1789 struct intel_ringbuffer *ringbuf)
1790{
1791 struct drm_i915_private *dev_priv = to_i915(dev);
1792 struct drm_i915_gem_object *obj = ringbuf->obj;
1793 int ret;
1794
1795 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1796 if (ret)
1797 return ret;
1798
1799 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1800 if (ret) {
1801 i915_gem_object_ggtt_unpin(obj);
1802 return ret;
1803 }
1804
1805 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1806 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1807 if (ringbuf->virtual_start == NULL) {
1808 i915_gem_object_ggtt_unpin(obj);
1809 return -EINVAL;
1810 }
1811
1812 return 0;
1813}
1814
Oscar Mateo84c23772014-07-24 17:04:15 +01001815void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001816{
Oscar Mateo2919d292014-07-03 16:28:02 +01001817 drm_gem_object_unreference(&ringbuf->obj->base);
1818 ringbuf->obj = NULL;
1819}
1820
Oscar Mateo84c23772014-07-24 17:04:15 +01001821int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1822 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001823{
Chris Wilsone3efda42014-04-09 09:19:41 +01001824 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001825
1826 obj = NULL;
1827 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001828 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001829 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001830 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001831 if (obj == NULL)
1832 return -ENOMEM;
1833
Akash Goel24f3a8c2014-06-17 10:59:42 +05301834 /* mark ring buffers as read-only from GPU side by default */
1835 obj->gt_ro = 1;
1836
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001837 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001838
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001839 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001840}
1841
Ben Widawskyc43b5632012-04-16 14:07:40 -07001842static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001843 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001844{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001845 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01001846 int ret;
1847
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001848 WARN_ON(ring->buffer);
1849
1850 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1851 if (!ringbuf)
1852 return -ENOMEM;
1853 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01001854
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001855 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001856 INIT_LIST_HEAD(&ring->active_list);
1857 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001858 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001859 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001860 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001861 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001862
Chris Wilsonb259f672011-03-29 13:19:09 +01001863 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001864
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001865 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001866 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001867 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001868 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001869 } else {
1870 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001871 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001872 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001873 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001874 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001875
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001876 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001877
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001878 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1879 if (ret) {
1880 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1881 ring->name, ret);
1882 goto error;
1883 }
1884
1885 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1886 if (ret) {
1887 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1888 ring->name, ret);
1889 intel_destroy_ringbuffer_obj(ringbuf);
1890 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001891 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001892
Chris Wilson55249ba2010-12-22 14:04:47 +00001893 /* Workaround an erratum on the i830 which causes a hang if
1894 * the TAIL pointer points to within the last 2 cachelines
1895 * of the buffer.
1896 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001897 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001898 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001899 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001900
Brad Volkin44e895a2014-05-10 14:10:43 -07001901 ret = i915_cmd_parser_init_ring(ring);
1902 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001903 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001904
Oscar Mateo8ee14972014-05-22 14:13:34 +01001905 return 0;
1906
1907error:
1908 kfree(ringbuf);
1909 ring->buffer = NULL;
1910 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001911}
1912
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001913void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001914{
John Harrison6402c332014-10-31 12:00:26 +00001915 struct drm_i915_private *dev_priv;
1916 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001917
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001918 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001919 return;
1920
John Harrison6402c332014-10-31 12:00:26 +00001921 dev_priv = to_i915(ring->dev);
1922 ringbuf = ring->buffer;
1923
Chris Wilsone3efda42014-04-09 09:19:41 +01001924 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001925 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001926
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001927 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01001928 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00001929 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01001930
Zou Nan hai8d192152010-11-02 16:31:01 +08001931 if (ring->cleanup)
1932 ring->cleanup(ring);
1933
Chris Wilson78501ea2010-10-27 12:18:21 +01001934 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001935
1936 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001937
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001938 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001939 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001940}
1941
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001942static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001943{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001944 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001945 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001946 int ret;
1947
Dave Gordonebd0fd42014-11-27 11:22:49 +00001948 if (intel_ring_space(ringbuf) >= n)
1949 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001950
1951 list_for_each_entry(request, &ring->request_list, list) {
Nick Hoath72f95af2015-01-15 13:10:37 +00001952 if (__intel_ring_space(request->postfix, ringbuf->tail,
Oscar Mateo82e104c2014-07-24 17:04:26 +01001953 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001954 break;
1955 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001956 }
1957
Daniel Vettera4b3a572014-11-26 14:17:05 +01001958 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001959 return -ENOSPC;
1960
Daniel Vettera4b3a572014-11-26 14:17:05 +01001961 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001962 if (ret)
1963 return ret;
1964
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001965 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001966
1967 return 0;
1968}
1969
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001970static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001971{
Chris Wilson78501ea2010-10-27 12:18:21 +01001972 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001973 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001974 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001975 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001976 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001977
Chris Wilsona71d8d92012-02-15 11:25:36 +00001978 ret = intel_ring_wait_request(ring, n);
1979 if (ret != -ENOSPC)
1980 return ret;
1981
Chris Wilson09246732013-08-10 22:16:32 +01001982 /* force the tail write in case we have been skipping them */
1983 __intel_ring_advance(ring);
1984
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001985 /* With GEM the hangcheck timer should kick us out of the loop,
1986 * leaving it early runs the risk of corrupting GEM state (due
1987 * to running on almost untested codepaths). But on resume
1988 * timers don't work yet, so prevent a complete hang in that
1989 * case by choosing an insanely large timeout. */
1990 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001991
Dave Gordonebd0fd42014-11-27 11:22:49 +00001992 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01001993 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001994 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00001995 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001996 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00001997 ringbuf->head = I915_READ_HEAD(ring);
1998 if (intel_ring_space(ringbuf) >= n)
1999 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002000
Chris Wilsone60a0b12010-10-13 10:09:14 +01002001 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002002
Chris Wilsondcfe0502014-05-05 09:07:32 +01002003 if (dev_priv->mm.interruptible && signal_pending(current)) {
2004 ret = -ERESTARTSYS;
2005 break;
2006 }
2007
Daniel Vetter33196de2012-11-14 17:14:05 +01002008 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2009 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002010 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002011 break;
2012
2013 if (time_after(jiffies, end)) {
2014 ret = -EBUSY;
2015 break;
2016 }
2017 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00002018 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01002019 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002020}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002021
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002022static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002023{
2024 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002025 struct intel_ringbuffer *ringbuf = ring->buffer;
2026 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002027
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002028 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002029 int ret = ring_wait_for_space(ring, rem);
2030 if (ret)
2031 return ret;
2032 }
2033
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002034 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002035 rem /= 4;
2036 while (rem--)
2037 iowrite32(MI_NOOP, virt++);
2038
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002039 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002040 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002041
2042 return 0;
2043}
2044
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002045int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002046{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002047 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002048 int ret;
2049
2050 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002051 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002052 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002053 if (ret)
2054 return ret;
2055 }
2056
2057 /* Wait upon the last request to be completed */
2058 if (list_empty(&ring->request_list))
2059 return 0;
2060
Daniel Vettera4b3a572014-11-26 14:17:05 +01002061 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002062 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002063 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002064
Daniel Vettera4b3a572014-11-26 14:17:05 +01002065 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002066}
2067
Chris Wilson9d7730912012-11-27 16:22:52 +00002068static int
John Harrison6259cea2014-11-24 18:49:29 +00002069intel_ring_alloc_request(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002070{
John Harrison9eba5d42014-11-24 18:49:23 +00002071 int ret;
2072 struct drm_i915_gem_request *request;
John Harrison67e29372014-12-05 13:49:35 +00002073 struct drm_i915_private *dev_private = ring->dev->dev_private;
John Harrison9eba5d42014-11-24 18:49:23 +00002074
John Harrison6259cea2014-11-24 18:49:29 +00002075 if (ring->outstanding_lazy_request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002076 return 0;
John Harrison9eba5d42014-11-24 18:49:23 +00002077
John Harrisonaaeb1ba2014-12-05 13:49:34 +00002078 request = kzalloc(sizeof(*request), GFP_KERNEL);
John Harrison9eba5d42014-11-24 18:49:23 +00002079 if (request == NULL)
2080 return -ENOMEM;
2081
John Harrisonabfe2622014-11-24 18:49:24 +00002082 kref_init(&request->ref);
John Harrisonff79e852014-11-24 18:49:41 +00002083 request->ring = ring;
John Harrison67e29372014-12-05 13:49:35 +00002084 request->uniq = dev_private->request_uniq++;
John Harrisonabfe2622014-11-24 18:49:24 +00002085
John Harrison6259cea2014-11-24 18:49:29 +00002086 ret = i915_gem_get_seqno(ring->dev, &request->seqno);
John Harrison9eba5d42014-11-24 18:49:23 +00002087 if (ret) {
2088 kfree(request);
2089 return ret;
2090 }
2091
John Harrison6259cea2014-11-24 18:49:29 +00002092 ring->outstanding_lazy_request = request;
John Harrison9eba5d42014-11-24 18:49:23 +00002093 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002094}
2095
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002096static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002097 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002098{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002099 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002100 int ret;
2101
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002102 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002103 ret = intel_wrap_ring_buffer(ring);
2104 if (unlikely(ret))
2105 return ret;
2106 }
2107
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002108 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002109 ret = ring_wait_for_space(ring, bytes);
2110 if (unlikely(ret))
2111 return ret;
2112 }
2113
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002114 return 0;
2115}
2116
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002117int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002118 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002119{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002120 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002121 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002122
Daniel Vetter33196de2012-11-14 17:14:05 +01002123 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2124 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002125 if (ret)
2126 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002127
Chris Wilson304d6952014-01-02 14:32:35 +00002128 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2129 if (ret)
2130 return ret;
2131
Chris Wilson9d7730912012-11-27 16:22:52 +00002132 /* Preallocate the olr before touching the ring */
John Harrison6259cea2014-11-24 18:49:29 +00002133 ret = intel_ring_alloc_request(ring);
Chris Wilson9d7730912012-11-27 16:22:52 +00002134 if (ret)
2135 return ret;
2136
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002137 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002138 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002139}
2140
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002141/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002142int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002143{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002144 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002145 int ret;
2146
2147 if (num_dwords == 0)
2148 return 0;
2149
Chris Wilson18393f62014-04-09 09:19:40 +01002150 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002151 ret = intel_ring_begin(ring, num_dwords);
2152 if (ret)
2153 return ret;
2154
2155 while (num_dwords--)
2156 intel_ring_emit(ring, MI_NOOP);
2157
2158 intel_ring_advance(ring);
2159
2160 return 0;
2161}
2162
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002163void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002164{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002165 struct drm_device *dev = ring->dev;
2166 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002167
John Harrison6259cea2014-11-24 18:49:29 +00002168 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002169
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002170 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002171 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2172 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002173 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002174 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002175 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002176
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002177 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002178 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002179}
2180
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002181static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002182 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002183{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002184 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002185
2186 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002187
Chris Wilson12f55812012-07-05 17:14:01 +01002188 /* Disable notification that the ring is IDLE. The GT
2189 * will then assume that it is busy and bring it out of rc6.
2190 */
2191 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2192 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2193
2194 /* Clear the context id. Here be magic! */
2195 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2196
2197 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002198 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002199 GEN6_BSD_SLEEP_INDICATOR) == 0,
2200 50))
2201 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002202
Chris Wilson12f55812012-07-05 17:14:01 +01002203 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002204 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002205 POSTING_READ(RING_TAIL(ring->mmio_base));
2206
2207 /* Let the ring send IDLE messages to the GT again,
2208 * and so let it sleep to conserve power when idle.
2209 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002210 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002211 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002212}
2213
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002214static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002215 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002216{
Chris Wilson71a77e02011-02-02 12:13:49 +00002217 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002218 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002219
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002220 ret = intel_ring_begin(ring, 4);
2221 if (ret)
2222 return ret;
2223
Chris Wilson71a77e02011-02-02 12:13:49 +00002224 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002225 if (INTEL_INFO(ring->dev)->gen >= 8)
2226 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002227 /*
2228 * Bspec vol 1c.5 - video engine command streamer:
2229 * "If ENABLED, all TLBs will be invalidated once the flush
2230 * operation is complete. This bit is only valid when the
2231 * Post-Sync Operation field is a value of 1h or 3h."
2232 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002233 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002234 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2235 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002236 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002237 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002238 if (INTEL_INFO(ring->dev)->gen >= 8) {
2239 intel_ring_emit(ring, 0); /* upper addr */
2240 intel_ring_emit(ring, 0); /* value */
2241 } else {
2242 intel_ring_emit(ring, 0);
2243 intel_ring_emit(ring, MI_NOOP);
2244 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002245 intel_ring_advance(ring);
2246 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002247}
2248
2249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002250gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002251 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002252 unsigned flags)
2253{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002254 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002255 int ret;
2256
2257 ret = intel_ring_begin(ring, 4);
2258 if (ret)
2259 return ret;
2260
2261 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002262 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002263 intel_ring_emit(ring, lower_32_bits(offset));
2264 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002265 intel_ring_emit(ring, MI_NOOP);
2266 intel_ring_advance(ring);
2267
2268 return 0;
2269}
2270
2271static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002272hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002273 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002274 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002275{
Akshay Joshi0206e352011-08-16 15:34:10 -04002276 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002277
Akshay Joshi0206e352011-08-16 15:34:10 -04002278 ret = intel_ring_begin(ring, 2);
2279 if (ret)
2280 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002281
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002282 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002283 MI_BATCH_BUFFER_START |
2284 (flags & I915_DISPATCH_SECURE ?
2285 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002286 /* bit0-7 is the length on GEN6+ */
2287 intel_ring_emit(ring, offset);
2288 intel_ring_advance(ring);
2289
2290 return 0;
2291}
2292
2293static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002294gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002295 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002296 unsigned flags)
2297{
2298 int ret;
2299
2300 ret = intel_ring_begin(ring, 2);
2301 if (ret)
2302 return ret;
2303
2304 intel_ring_emit(ring,
2305 MI_BATCH_BUFFER_START |
2306 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002307 /* bit0-7 is the length on GEN6+ */
2308 intel_ring_emit(ring, offset);
2309 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002310
Akshay Joshi0206e352011-08-16 15:34:10 -04002311 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002312}
2313
Chris Wilson549f7362010-10-19 11:19:32 +01002314/* Blitter support (SandyBridge+) */
2315
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002316static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002317 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002318{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002319 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002320 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002321 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002322 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002323
Daniel Vetter6a233c72011-12-14 13:57:07 +01002324 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002325 if (ret)
2326 return ret;
2327
Chris Wilson71a77e02011-02-02 12:13:49 +00002328 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002329 if (INTEL_INFO(ring->dev)->gen >= 8)
2330 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002331 /*
2332 * Bspec vol 1c.3 - blitter engine command streamer:
2333 * "If ENABLED, all TLBs will be invalidated once the flush
2334 * operation is complete. This bit is only valid when the
2335 * Post-Sync Operation field is a value of 1h or 3h."
2336 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002337 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002338 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002339 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002340 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002341 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002342 if (INTEL_INFO(ring->dev)->gen >= 8) {
2343 intel_ring_emit(ring, 0); /* upper addr */
2344 intel_ring_emit(ring, 0); /* value */
2345 } else {
2346 intel_ring_emit(ring, 0);
2347 intel_ring_emit(ring, MI_NOOP);
2348 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002349 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002350
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002351 if (!invalidate && flush) {
2352 if (IS_GEN7(dev))
2353 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2354 else if (IS_BROADWELL(dev))
2355 dev_priv->fbc.need_sw_cache_clean = true;
2356 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002357
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002358 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002359}
2360
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002361int intel_init_render_ring_buffer(struct drm_device *dev)
2362{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002363 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002364 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002365 struct drm_i915_gem_object *obj;
2366 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002367
Daniel Vetter59465b52012-04-11 22:12:48 +02002368 ring->name = "render ring";
2369 ring->id = RCS;
2370 ring->mmio_base = RENDER_RING_BASE;
2371
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002372 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002373 if (i915_semaphore_is_enabled(dev)) {
2374 obj = i915_gem_alloc_object(dev, 4096);
2375 if (obj == NULL) {
2376 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2377 i915.semaphores = 0;
2378 } else {
2379 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2380 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2381 if (ret != 0) {
2382 drm_gem_object_unreference(&obj->base);
2383 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2384 i915.semaphores = 0;
2385 } else
2386 dev_priv->semaphore_obj = obj;
2387 }
2388 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002389
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002390 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002391 ring->add_request = gen6_add_request;
2392 ring->flush = gen8_render_ring_flush;
2393 ring->irq_get = gen8_ring_get_irq;
2394 ring->irq_put = gen8_ring_put_irq;
2395 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2396 ring->get_seqno = gen6_ring_get_seqno;
2397 ring->set_seqno = ring_set_seqno;
2398 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002399 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002400 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002401 ring->semaphore.signal = gen8_rcs_signal;
2402 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002403 }
2404 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002405 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002406 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002407 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002408 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002409 ring->irq_get = gen6_ring_get_irq;
2410 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002411 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002412 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002413 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002414 if (i915_semaphore_is_enabled(dev)) {
2415 ring->semaphore.sync_to = gen6_ring_sync;
2416 ring->semaphore.signal = gen6_signal;
2417 /*
2418 * The current semaphore is only applied on pre-gen8
2419 * platform. And there is no VCS2 ring on the pre-gen8
2420 * platform. So the semaphore between RCS and VCS2 is
2421 * initialized as INVALID. Gen8 will initialize the
2422 * sema between VCS2 and RCS later.
2423 */
2424 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2425 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2426 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2427 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2428 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2429 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2430 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2431 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2432 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2433 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2434 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002435 } else if (IS_GEN5(dev)) {
2436 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002437 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002438 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002439 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002440 ring->irq_get = gen5_ring_get_irq;
2441 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002442 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2443 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002444 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002445 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002446 if (INTEL_INFO(dev)->gen < 4)
2447 ring->flush = gen2_render_ring_flush;
2448 else
2449 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002450 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002451 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002452 if (IS_GEN2(dev)) {
2453 ring->irq_get = i8xx_ring_get_irq;
2454 ring->irq_put = i8xx_ring_put_irq;
2455 } else {
2456 ring->irq_get = i9xx_ring_get_irq;
2457 ring->irq_put = i9xx_ring_put_irq;
2458 }
Daniel Vettere3670312012-04-11 22:12:53 +02002459 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002460 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002461 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002462
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002463 if (IS_HASWELL(dev))
2464 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002465 else if (IS_GEN8(dev))
2466 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002467 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002468 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2469 else if (INTEL_INFO(dev)->gen >= 4)
2470 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2471 else if (IS_I830(dev) || IS_845G(dev))
2472 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2473 else
2474 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002475 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002476 ring->cleanup = render_ring_cleanup;
2477
Daniel Vetterb45305f2012-12-17 16:21:27 +01002478 /* Workaround batchbuffer to combat CS tlb bug. */
2479 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002480 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002481 if (obj == NULL) {
2482 DRM_ERROR("Failed to allocate batch bo\n");
2483 return -ENOMEM;
2484 }
2485
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002486 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002487 if (ret != 0) {
2488 drm_gem_object_unreference(&obj->base);
2489 DRM_ERROR("Failed to ping batch bo\n");
2490 return ret;
2491 }
2492
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002493 ring->scratch.obj = obj;
2494 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002495 }
2496
Daniel Vetter99be1df2014-11-20 00:33:06 +01002497 ret = intel_init_ring_buffer(dev, ring);
2498 if (ret)
2499 return ret;
2500
2501 if (INTEL_INFO(dev)->gen >= 5) {
2502 ret = intel_init_pipe_control(ring);
2503 if (ret)
2504 return ret;
2505 }
2506
2507 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002508}
2509
2510int intel_init_bsd_ring_buffer(struct drm_device *dev)
2511{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002512 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002513 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002514
Daniel Vetter58fa3832012-04-11 22:12:49 +02002515 ring->name = "bsd ring";
2516 ring->id = VCS;
2517
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002518 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002519 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002520 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002521 /* gen6 bsd needs a special wa for tail updates */
2522 if (IS_GEN6(dev))
2523 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002524 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002525 ring->add_request = gen6_add_request;
2526 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002527 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002528 if (INTEL_INFO(dev)->gen >= 8) {
2529 ring->irq_enable_mask =
2530 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2531 ring->irq_get = gen8_ring_get_irq;
2532 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002533 ring->dispatch_execbuffer =
2534 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002535 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002536 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002537 ring->semaphore.signal = gen8_xcs_signal;
2538 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002539 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002540 } else {
2541 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2542 ring->irq_get = gen6_ring_get_irq;
2543 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002544 ring->dispatch_execbuffer =
2545 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002546 if (i915_semaphore_is_enabled(dev)) {
2547 ring->semaphore.sync_to = gen6_ring_sync;
2548 ring->semaphore.signal = gen6_signal;
2549 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2550 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2551 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2552 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2553 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2554 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2555 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2556 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2557 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2558 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2559 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002560 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002561 } else {
2562 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002563 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002564 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002565 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002566 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002567 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002568 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002569 ring->irq_get = gen5_ring_get_irq;
2570 ring->irq_put = gen5_ring_put_irq;
2571 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002572 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002573 ring->irq_get = i9xx_ring_get_irq;
2574 ring->irq_put = i9xx_ring_put_irq;
2575 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002576 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002577 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002578 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002579
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002580 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002581}
Chris Wilson549f7362010-10-19 11:19:32 +01002582
Zhao Yakui845f74a2014-04-17 10:37:37 +08002583/**
2584 * Initialize the second BSD ring for Broadwell GT3.
2585 * It is noted that this only exists on Broadwell GT3.
2586 */
2587int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2588{
2589 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002590 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002591
2592 if ((INTEL_INFO(dev)->gen != 8)) {
2593 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2594 return -EINVAL;
2595 }
2596
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002597 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002598 ring->id = VCS2;
2599
2600 ring->write_tail = ring_write_tail;
2601 ring->mmio_base = GEN8_BSD2_RING_BASE;
2602 ring->flush = gen6_bsd_ring_flush;
2603 ring->add_request = gen6_add_request;
2604 ring->get_seqno = gen6_ring_get_seqno;
2605 ring->set_seqno = ring_set_seqno;
2606 ring->irq_enable_mask =
2607 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2608 ring->irq_get = gen8_ring_get_irq;
2609 ring->irq_put = gen8_ring_put_irq;
2610 ring->dispatch_execbuffer =
2611 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002612 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002613 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002614 ring->semaphore.signal = gen8_xcs_signal;
2615 GEN8_RING_SEMAPHORE_INIT;
2616 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002617 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002618
2619 return intel_init_ring_buffer(dev, ring);
2620}
2621
Chris Wilson549f7362010-10-19 11:19:32 +01002622int intel_init_blt_ring_buffer(struct drm_device *dev)
2623{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002624 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002625 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002626
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002627 ring->name = "blitter ring";
2628 ring->id = BCS;
2629
2630 ring->mmio_base = BLT_RING_BASE;
2631 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002632 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002633 ring->add_request = gen6_add_request;
2634 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002635 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002636 if (INTEL_INFO(dev)->gen >= 8) {
2637 ring->irq_enable_mask =
2638 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2639 ring->irq_get = gen8_ring_get_irq;
2640 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002641 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002642 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002643 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002644 ring->semaphore.signal = gen8_xcs_signal;
2645 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002646 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002647 } else {
2648 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2649 ring->irq_get = gen6_ring_get_irq;
2650 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002651 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002652 if (i915_semaphore_is_enabled(dev)) {
2653 ring->semaphore.signal = gen6_signal;
2654 ring->semaphore.sync_to = gen6_ring_sync;
2655 /*
2656 * The current semaphore is only applied on pre-gen8
2657 * platform. And there is no VCS2 ring on the pre-gen8
2658 * platform. So the semaphore between BCS and VCS2 is
2659 * initialized as INVALID. Gen8 will initialize the
2660 * sema between BCS and VCS2 later.
2661 */
2662 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2663 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2664 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2665 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2666 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2667 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2668 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2669 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2670 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2671 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2672 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002673 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002674 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002675
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002676 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002677}
Chris Wilsona7b97612012-07-20 12:41:08 +01002678
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002679int intel_init_vebox_ring_buffer(struct drm_device *dev)
2680{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002681 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002682 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002683
2684 ring->name = "video enhancement ring";
2685 ring->id = VECS;
2686
2687 ring->mmio_base = VEBOX_RING_BASE;
2688 ring->write_tail = ring_write_tail;
2689 ring->flush = gen6_ring_flush;
2690 ring->add_request = gen6_add_request;
2691 ring->get_seqno = gen6_ring_get_seqno;
2692 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002693
2694 if (INTEL_INFO(dev)->gen >= 8) {
2695 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002696 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002697 ring->irq_get = gen8_ring_get_irq;
2698 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002699 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002700 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002701 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002702 ring->semaphore.signal = gen8_xcs_signal;
2703 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002704 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002705 } else {
2706 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2707 ring->irq_get = hsw_vebox_get_irq;
2708 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002709 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002710 if (i915_semaphore_is_enabled(dev)) {
2711 ring->semaphore.sync_to = gen6_ring_sync;
2712 ring->semaphore.signal = gen6_signal;
2713 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2714 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2715 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2716 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2717 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2718 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2719 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2720 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2721 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2722 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2723 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002724 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002725 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002726
2727 return intel_init_ring_buffer(dev, ring);
2728}
2729
Chris Wilsona7b97612012-07-20 12:41:08 +01002730int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002731intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002732{
2733 int ret;
2734
2735 if (!ring->gpu_caches_dirty)
2736 return 0;
2737
2738 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2739 if (ret)
2740 return ret;
2741
2742 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2743
2744 ring->gpu_caches_dirty = false;
2745 return 0;
2746}
2747
2748int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002749intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002750{
2751 uint32_t flush_domains;
2752 int ret;
2753
2754 flush_domains = 0;
2755 if (ring->gpu_caches_dirty)
2756 flush_domains = I915_GEM_GPU_DOMAINS;
2757
2758 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2759 if (ret)
2760 return ret;
2761
2762 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2763
2764 ring->gpu_caches_dirty = false;
2765 return 0;
2766}
Chris Wilsone3efda42014-04-09 09:19:41 +01002767
2768void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002769intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002770{
2771 int ret;
2772
2773 if (!intel_ring_initialized(ring))
2774 return;
2775
2776 ret = intel_ring_idle(ring);
2777 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2778 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2779 ring->name, ret);
2780
2781 stop_ring(ring);
2782}