blob: db17ec4f0a8f5b6bf3313d0a585e41c2a85d8323 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000022#include <linux/interrupt.h>
Sujith394cf0a2009-02-09 13:26:54 +053023#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040024#include <linux/completion.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujith394cf0a2009-02-09 13:26:54 +053026#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080027#include "common.h"
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +053028#include "mci.h"
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +020029#include "dfs.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080030
31/*
32 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
33 * should rely on this file or its contents.
34 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070035
Sujith394cf0a2009-02-09 13:26:54 +053036struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070037
Sujith394cf0a2009-02-09 13:26:54 +053038/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070039
Ming Lei13bda122009-12-29 22:57:28 +080040#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053041 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080042 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053043 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080044 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053045 (((unsigned long long int)(x)) & 0xffffffff) : \
46 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070047
Sujith394cf0a2009-02-09 13:26:54 +053048/* increment with wrap-around */
49#define INCR(_l, _sz) do { \
50 (_l)++; \
51 (_l) &= ((_sz) - 1); \
52 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070053
Sujith394cf0a2009-02-09 13:26:54 +053054/* decrement with wrap-around */
55#define DECR(_l, _sz) do { \
56 (_l)--; \
57 (_l) &= ((_sz) - 1); \
58 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070059
Sujith394cf0a2009-02-09 13:26:54 +053060#define TSF_TO_TU(_h,_l) \
61 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
62
63#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
64
Sujith394cf0a2009-02-09 13:26:54 +053065struct ath_config {
Sujith394cf0a2009-02-09 13:26:54 +053066 u16 txpowlimit;
67 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068};
69
Sujith394cf0a2009-02-09 13:26:54 +053070/*************************/
71/* Descriptor Management */
72/*************************/
73
74#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053075 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053076 (_bf)->bf_lastbf = NULL; \
77 (_bf)->bf_next = NULL; \
78 memset(&((_bf)->bf_state), 0, \
79 sizeof(struct ath_buf_state)); \
80 } while (0)
81
Sujitha119cc42009-03-30 15:28:38 +053082#define ATH_RXBUF_RESET(_bf) do { \
83 (_bf)->bf_stale = false; \
84 } while (0)
85
Sujith394cf0a2009-02-09 13:26:54 +053086/**
87 * enum buffer_type - Buffer type flags
88 *
Sujith394cf0a2009-02-09 13:26:54 +053089 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
90 * @BUF_AGGR: Indicates whether the buffer can be aggregated
91 * (used in aggregation scheduling)
Sujith394cf0a2009-02-09 13:26:54 +053092 */
93enum buffer_type {
Mohammed Shafi Shajakhan436d0d92011-01-21 14:03:24 +053094 BUF_AMPDU = BIT(0),
95 BUF_AGGR = BIT(1),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070096};
97
Sujith394cf0a2009-02-09 13:26:54 +053098#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
99#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700100
Rajkumar Manoharan016c2172011-12-23 21:27:02 +0530101#define ATH_TXSTATUS_RING_SIZE 512
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400102
Mohammed Shafi Shajakhanc3d77692011-06-28 17:30:54 +0530103#define DS2PHYS(_dd, _ds) \
104 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
105#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
106#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
107
Sujith394cf0a2009-02-09 13:26:54 +0530108struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400109 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +0530110 dma_addr_t dd_desc_paddr;
111 u32 dd_desc_len;
112 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530113};
114
115int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
116 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400117 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530118void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
119 struct list_head *head);
120
121/***********/
122/* RX / TX */
123/***********/
124
Sujith394cf0a2009-02-09 13:26:54 +0530125#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530126#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +0200127#define ATH_TXBUF_RESERVE 5
128#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +0530129#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530130
131#define TID_TO_WME_AC(_tid) \
132 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
133 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
134 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
135 WME_AC_VO)
136
Sujith394cf0a2009-02-09 13:26:54 +0530137#define ATH_AGGR_DELIM_SZ 4
138#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
139/* number of delimiters for encryption padding */
140#define ATH_AGGR_ENCRYPTDELIM 10
141/* minimum h/w qdepth to be sustained to maximize aggregation */
142#define ATH_AGGR_MIN_QDEPTH 2
143#define ATH_AMPDU_SUBFRAME_DEFAULT 32
Sujith394cf0a2009-02-09 13:26:54 +0530144
145#define IEEE80211_SEQ_SEQ_SHIFT 4
146#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530147#define IEEE80211_WEP_IVLEN 3
148#define IEEE80211_WEP_KIDLEN 1
149#define IEEE80211_WEP_CRCLEN 4
150#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
151 (IEEE80211_WEP_IVLEN + \
152 IEEE80211_WEP_KIDLEN + \
153 IEEE80211_WEP_CRCLEN))
154
155/* return whether a bit at index _n in bitmap _bm is set
156 * _sz is the size of the bitmap */
157#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
158 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
159
160/* return block-ack bitmap index given sequence and starting sequence */
161#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
162
Felix Fietkau156369f2011-12-14 22:08:04 +0100163/* return the seqno for _start + _offset */
164#define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
165
Sujith394cf0a2009-02-09 13:26:54 +0530166/* returns delimiter padding required given the packet length */
167#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800168 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
169 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530170
171#define BAW_WITHIN(_start, _bawsz, _seqno) \
172 ((((_seqno) - (_start)) & 4095) < (_bawsz))
173
Sujith394cf0a2009-02-09 13:26:54 +0530174#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
175
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400176#define ATH_TX_COMPLETE_POLL_INT 1000
177
Sujith394cf0a2009-02-09 13:26:54 +0530178enum ATH_AGGR_STATUS {
179 ATH_AGGR_DONE,
180 ATH_AGGR_BAW_CLOSED,
181 ATH_AGGR_LIMITED,
182};
183
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400184#define ATH_TXFIFO_DEPTH 8
Sujith394cf0a2009-02-09 13:26:54 +0530185struct ath_txq {
Ben Greear60f2d1d2011-01-09 23:11:52 -0800186 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
187 u32 axq_qnum; /* ath9k hardware queue number */
Felix Fietkaufce041b2011-05-19 12:20:25 +0200188 void *axq_link;
Sujith17d79042009-02-09 13:27:03 +0530189 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530190 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530191 u32 axq_depth;
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100192 u32 axq_ampdu_depth;
Sujith17d79042009-02-09 13:27:03 +0530193 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400194 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530195 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400196 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400197 u8 txq_headidx;
198 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100199 int pending_frames;
Felix Fietkau23de5dc2011-12-19 16:45:54 +0100200 struct sk_buff_head complete_q;
Sujith394cf0a2009-02-09 13:26:54 +0530201};
202
Sujith93ef24b2010-05-20 15:34:40 +0530203struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100204 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530205 int sched;
Sujith93ef24b2010-05-20 15:34:40 +0530206 struct list_head list;
207 struct list_head tid_q;
Felix Fietkau55195412011-04-17 23:28:09 +0200208 bool clear_ps_filter;
Sujith93ef24b2010-05-20 15:34:40 +0530209};
210
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100211struct ath_frame_info {
Felix Fietkau56dc6332011-08-28 00:32:22 +0200212 struct ath_buf *bf;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100213 int framelen;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100214 enum ath9k_key_type keytype;
Felix Fietkaua75c0622011-08-28 00:32:21 +0200215 u8 keyix;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100216 u8 retries;
Felix Fietkau80b08a82012-06-15 03:04:53 +0200217 u8 rtscts_rate;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100218};
219
Sujith93ef24b2010-05-20 15:34:40 +0530220struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530221 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400222 u8 bfs_paprd;
Felix Fietkau399c6482011-09-14 21:24:17 +0200223 u8 ndelim;
Felix Fietkau6a0ddae2011-08-28 00:32:23 +0200224 u16 seqno;
Mohammed Shafi Shajakhan9cf04dc2011-02-04 18:38:23 +0530225 unsigned long bfs_paprd_timestamp;
Sujith93ef24b2010-05-20 15:34:40 +0530226};
227
228struct ath_buf {
229 struct list_head list;
230 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
231 an aggregate) */
232 struct ath_buf *bf_next; /* next subframe in the aggregate */
233 struct sk_buff *bf_mpdu; /* enclosing frame structure */
234 void *bf_desc; /* virtual addr of desc */
235 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700236 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Sujith93ef24b2010-05-20 15:34:40 +0530237 bool bf_stale;
Sujith93ef24b2010-05-20 15:34:40 +0530238 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530239};
240
241struct ath_atx_tid {
242 struct list_head list;
Felix Fietkau56dc6332011-08-28 00:32:22 +0200243 struct sk_buff_head buf_q;
Sujith93ef24b2010-05-20 15:34:40 +0530244 struct ath_node *an;
245 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200246 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Felix Fietkauf9437542011-12-14 22:08:08 +0100247 int bar_index;
Sujith93ef24b2010-05-20 15:34:40 +0530248 u16 seq_start;
249 u16 seq_next;
250 u16 baw_size;
251 int tidno;
252 int baw_head; /* first un-acked tx buffer */
253 int baw_tail; /* next unused tx buffer slot */
254 int sched;
255 int paused;
256 u8 state;
257};
258
259struct ath_node {
Ben Greear7f010c92011-01-09 23:11:49 -0800260#ifdef CONFIG_ATH9K_DEBUGFS
261 struct list_head list; /* for sc->nodes */
Felix Fietkau156369f2011-12-14 22:08:04 +0100262#endif
Ben Greear7f010c92011-01-09 23:11:49 -0800263 struct ieee80211_sta *sta; /* station struct we're part of */
Ben Greear7e1e3862011-11-03 11:33:13 -0700264 struct ieee80211_vif *vif; /* interface with which we're associated */
Sujith93ef24b2010-05-20 15:34:40 +0530265 struct ath_atx_tid tid[WME_NUM_TID];
266 struct ath_atx_ac ac[WME_NUM_AC];
Felix Fietkau93ae2dd2011-04-17 23:28:10 +0200267 int ps_key;
268
Sujith93ef24b2010-05-20 15:34:40 +0530269 u16 maxampdu;
270 u8 mpdudensity;
Felix Fietkau55195412011-04-17 23:28:09 +0200271
272 bool sleeping;
Sujith93ef24b2010-05-20 15:34:40 +0530273};
274
Sujith394cf0a2009-02-09 13:26:54 +0530275#define AGGR_CLEANUP BIT(1)
276#define AGGR_ADDBA_COMPLETE BIT(2)
277#define AGGR_ADDBA_PROGRESS BIT(3)
278
Sujith394cf0a2009-02-09 13:26:54 +0530279struct ath_tx_control {
280 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100281 struct ath_node *an;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400282 u8 paprd;
Sujith394cf0a2009-02-09 13:26:54 +0530283};
284
Sujith394cf0a2009-02-09 13:26:54 +0530285#define ATH_TX_ERROR 0x01
Sujith394cf0a2009-02-09 13:26:54 +0530286
Ben Greear60f2d1d2011-01-09 23:11:52 -0800287/**
288 * @txq_map: Index is mac80211 queue number. This is
289 * not necessarily the same as the hardware queue number
290 * (axq_qnum).
291 */
Sujith394cf0a2009-02-09 13:26:54 +0530292struct ath_tx {
293 u16 seq_no;
294 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530295 spinlock_t txbuflock;
296 struct list_head txbuf;
297 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
298 struct ath_descdma txdma;
Felix Fietkau066dae92010-11-07 14:59:39 +0100299 struct ath_txq *txq_map[WME_NUM_AC];
Felix Fietkau7702e782012-07-15 19:53:35 +0200300 u32 txq_max_pending[WME_NUM_AC];
Sujith394cf0a2009-02-09 13:26:54 +0530301};
302
Felix Fietkaub5c804752010-04-15 17:38:48 -0400303struct ath_rx_edma {
304 struct sk_buff_head rx_fifo;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400305 u32 rx_fifo_hwsize;
306};
307
Sujith394cf0a2009-02-09 13:26:54 +0530308struct ath_rx {
309 u8 defant;
310 u8 rxotherant;
311 u32 *rxlink;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530312 u32 num_pkts;
Sujith394cf0a2009-02-09 13:26:54 +0530313 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530314 spinlock_t rxbuflock;
315 struct list_head rxbuf;
316 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400317 struct ath_buf *rx_bufptr;
318 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Felix Fietkau0d955212011-01-26 18:23:27 +0100319
320 struct sk_buff *frag;
Sujith394cf0a2009-02-09 13:26:54 +0530321};
322
323int ath_startrecv(struct ath_softc *sc);
324bool ath_stoprecv(struct ath_softc *sc);
325void ath_flushrecv(struct ath_softc *sc);
326u32 ath_calcrxfilter(struct ath_softc *sc);
327int ath_rx_init(struct ath_softc *sc, int nbufs);
328void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400329int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530330struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530331void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
332void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
333void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530334void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau080e1a22010-12-05 20:17:53 +0100335bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530336void ath_draintxq(struct ath_softc *sc,
337 struct ath_txq *txq, bool retry_tx);
338void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
339void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
340void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
341int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530342void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530343int ath_txq_update(struct ath_softc *sc, int qnum,
344 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200345int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530346 struct ath_tx_control *txctl);
347void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400348void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200349int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
350 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530351void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530352void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
353
Felix Fietkau55195412011-04-17 23:28:09 +0200354void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
Johannes Berg042ec452011-09-29 16:04:26 +0200355void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
356 struct ath_node *an);
Felix Fietkau55195412011-04-17 23:28:09 +0200357
Sujith394cf0a2009-02-09 13:26:54 +0530358/********/
Sujith17d79042009-02-09 13:27:03 +0530359/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530360/********/
361
Sujith17d79042009-02-09 13:27:03 +0530362struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530363 int av_bslot;
Rajkumar Manoharan4f5ef75b2011-04-04 22:56:18 +0530364 bool is_bslot_active, primary_sta_vif;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200365 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530366 struct ath_buf *av_bcbuf;
Sujith394cf0a2009-02-09 13:26:54 +0530367};
368
369/*******************/
370/* Beacon Handling */
371/*******************/
372
373/*
374 * Regardless of the number of beacons we stagger, (i.e. regardless of the
375 * number of BSSIDs) if a given beacon does not go out even after waiting this
376 * number of beacon intervals, the game's up.
377 */
Felix Fietkauc944daf42011-03-22 21:54:19 +0100378#define BSTUCK_THRESH 9
Felix Fietkau689e7562012-04-12 22:35:56 +0200379#define ATH_BCBUF 8
Sujith394cf0a2009-02-09 13:26:54 +0530380#define ATH_DEFAULT_BINTVAL 100 /* TU */
381#define ATH_DEFAULT_BMISS_LIMIT 10
382#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
383
384struct ath_beacon_config {
Steve Brown9814f6b2011-02-07 17:10:39 -0700385 int beacon_interval;
Sujith394cf0a2009-02-09 13:26:54 +0530386 u16 listen_interval;
387 u16 dtim_period;
388 u16 bmiss_timeout;
389 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530390};
391
Sujith394cf0a2009-02-09 13:26:54 +0530392struct ath_beacon {
393 enum {
394 OK, /* no change needed */
395 UPDATE, /* update pending */
396 COMMIT /* beacon sent, commit change */
397 } updateslot; /* slot time update fsm */
398
399 u32 beaconq;
400 u32 bmisscnt;
401 u32 ast_be_xmit;
Felix Fietkaudd347f22011-03-22 21:54:17 +0100402 u32 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200403 struct ieee80211_vif *bslot[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530404 int slottime;
405 int slotupdate;
406 struct ath9k_tx_queue_info beacon_qi;
407 struct ath_descdma bdma;
408 struct ath_txq *cabq;
409 struct list_head bbuf;
Felix Fietkauba4903f2011-05-17 21:09:54 +0200410
411 bool tx_processed;
412 bool tx_last;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700413};
414
Sujith9fc9ab02009-03-03 10:16:51 +0530415void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200416void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100417int ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530418void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Vivek Natarajan94db2932009-11-25 12:01:54 +0530419int ath_beaconq_config(struct ath_softc *sc);
Rajkumar Manoharan99e4d432011-04-04 22:56:19 +0530420void ath_set_beacon(struct ath_softc *sc);
Rajkumar Manoharan014cf3b2011-02-09 17:46:39 +0530421void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700422
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530423/*******************/
424/* Link Monitoring */
425/*******************/
Sujithf1dc5602008-10-29 10:16:30 +0530426
Sujith20977d32009-02-20 15:13:28 +0530427#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
428#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400429#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
430#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200431#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530432#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
433#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530434
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700435#define ATH_PAPRD_TIMEOUT 100 /* msecs */
Sujith Manoharanaf68aba2012-06-04 20:23:43 +0530436#define ATH_PLL_WORK_INTERVAL 100
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700437
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530438void ath_tx_complete_poll_work(struct work_struct *work);
Felix Fietkau236de512011-09-03 01:40:25 +0200439void ath_reset_work(struct work_struct *work);
Felix Fietkau347809f2010-07-02 00:09:52 +0200440void ath_hw_check(struct work_struct *work);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530441void ath_hw_pll_work(struct work_struct *work);
Rajkumar Manoharan01e18912012-03-15 05:34:27 +0530442void ath_rx_poll(unsigned long data);
443void ath_start_rx_poll(struct ath_softc *sc, u8 nbeacon);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400444void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530445void ath_ani_calibrate(unsigned long data);
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530446void ath_start_ani(struct ath_common *common);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530447int ath_update_survey_stats(struct ath_softc *sc);
448void ath_update_survey_nf(struct ath_softc *sc, int channel);
Sujith55624202010-01-08 10:36:02 +0530449
Sujith0fca65c2010-01-08 10:36:00 +0530450/**********/
451/* BTCOEX */
452/**********/
453
Sujith Manoharane6930c42012-06-04 16:27:58 +0530454enum bt_op_flags {
455 BT_OP_PRIORITY_DETECTED,
456 BT_OP_SCAN,
457};
458
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700459struct ath_btcoex {
460 bool hw_timer_enabled;
461 spinlock_t btcoex_lock;
462 struct timer_list period_timer; /* Timer for BT period */
463 u32 bt_priority_cnt;
464 unsigned long bt_priority_time;
Sujith Manoharane6930c42012-06-04 16:27:58 +0530465 unsigned long op_flags;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700466 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700467 u32 btcoex_no_stomp; /* in usec */
468 u32 btcoex_period; /* in usec */
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530469 u32 btscan_no_stomp; /* in usec */
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530470 u32 duty_cycle;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530471 u32 bt_wait_time;
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700472 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530473 struct ath_mci_profile mci;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700474};
475
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530476#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Sujith Manoharan59081202012-02-22 12:40:21 +0530477int ath9k_init_btcoex(struct ath_softc *sc);
478void ath9k_deinit_btcoex(struct ath_softc *sc);
Sujith Manoharandf198b12012-02-22 12:40:27 +0530479void ath9k_start_btcoex(struct ath_softc *sc);
480void ath9k_stop_btcoex(struct ath_softc *sc);
Sujith0fca65c2010-01-08 10:36:00 +0530481void ath9k_btcoex_timer_resume(struct ath_softc *sc);
482void ath9k_btcoex_timer_pause(struct ath_softc *sc);
Sujith Manoharan56ca0db2012-02-22 12:40:32 +0530483void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
Sujith Manoharanc0ac53f2012-02-22 12:40:38 +0530484u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530485void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530486#else
487static inline int ath9k_init_btcoex(struct ath_softc *sc)
488{
489 return 0;
490}
491static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
492{
493}
494static inline void ath9k_start_btcoex(struct ath_softc *sc)
495{
496}
497static inline void ath9k_stop_btcoex(struct ath_softc *sc)
498{
499}
500static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
501 u32 status)
502{
503}
504static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
505 u32 max_4ms_framelen)
506{
507 return 0;
508}
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530509static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
510{
511}
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530512#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
Sujith0fca65c2010-01-08 10:36:00 +0530513
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530514struct ath9k_wow_pattern {
515 u8 pattern_bytes[MAX_PATTERN_SIZE];
516 u8 mask_bytes[MAX_PATTERN_SIZE];
517 u32 pattern_len;
518};
519
Sujith394cf0a2009-02-09 13:26:54 +0530520/********************/
521/* LED Control */
522/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530523
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530524#define ATH_LED_PIN_DEF 1
525#define ATH_LED_PIN_9287 8
Senthil Balasubramanian353e5012011-04-22 11:32:08 +0530526#define ATH_LED_PIN_9300 10
Senthil Balasubramanian15178532011-02-28 15:16:47 +0530527#define ATH_LED_PIN_9485 6
Mohammed Shafi Shajakhan1a68abb2011-11-29 20:06:15 +0530528#define ATH_LED_PIN_9462 4
Sujithf1dc5602008-10-29 10:16:30 +0530529
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100530#ifdef CONFIG_MAC80211_LEDS
Sujith0fca65c2010-01-08 10:36:00 +0530531void ath_init_leds(struct ath_softc *sc);
532void ath_deinit_leds(struct ath_softc *sc);
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100533#else
534static inline void ath_init_leds(struct ath_softc *sc)
535{
536}
537
538static inline void ath_deinit_leds(struct ath_softc *sc)
539{
540}
541#endif
542
Sujith Manoharan8da07832012-06-04 20:23:49 +0530543/*******************************/
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700544/* Antenna diversity/combining */
Sujith Manoharan8da07832012-06-04 20:23:49 +0530545/*******************************/
546
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700547#define ATH_ANT_RX_CURRENT_SHIFT 4
548#define ATH_ANT_RX_MAIN_SHIFT 2
549#define ATH_ANT_RX_MASK 0x3
550
551#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
552#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
553#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
554#define ATH_ANT_DIV_COMB_INIT_COUNT 95
555#define ATH_ANT_DIV_COMB_MAX_COUNT 100
556#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
557#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
558
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700559#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
560#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
561#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
562#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
563
564enum ath9k_ant_div_comb_lna_conf {
565 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
566 ATH_ANT_DIV_COMB_LNA2,
567 ATH_ANT_DIV_COMB_LNA1,
568 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
569};
570
571struct ath_ant_comb {
572 u16 count;
573 u16 total_pkt_count;
574 bool scan;
575 bool scan_not_start;
576 int main_total_rssi;
577 int alt_total_rssi;
578 int alt_recv_cnt;
579 int main_recv_cnt;
580 int rssi_lna1;
581 int rssi_lna2;
582 int rssi_add;
583 int rssi_sub;
584 int rssi_first;
585 int rssi_second;
586 int rssi_third;
587 bool alt_good;
588 int quick_scan_cnt;
589 int main_conf;
590 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
591 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
592 int first_bias;
593 int second_bias;
594 bool first_ratio;
595 bool second_ratio;
596 unsigned long scan_start_time;
597};
598
Sujith Manoharan8da07832012-06-04 20:23:49 +0530599void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
600void ath_ant_comb_update(struct ath_softc *sc);
601
Sujith394cf0a2009-02-09 13:26:54 +0530602/********************/
603/* Main driver core */
604/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530605
Sujith394cf0a2009-02-09 13:26:54 +0530606/*
607 * Default cache line size, in bytes.
608 * Used when PCI device not fully initialized by bootrom/BIOS
609*/
610#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530611#define ATH_REGCLASSIDS_MAX 10
612#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
Felix Fietkauda647622011-12-14 22:08:03 +0100613#define ATH_MAX_SW_RETRIES 30
Sujith394cf0a2009-02-09 13:26:54 +0530614#define ATH_CHAN_MAX 255
Sujith394cf0a2009-02-09 13:26:54 +0530615
Sujith394cf0a2009-02-09 13:26:54 +0530616#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530617#define ATH_RATE_DUMMY_MARKER 0
618
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530619enum sc_op_flags {
620 SC_OP_INVALID,
621 SC_OP_BEACONS,
622 SC_OP_RXFLUSH,
623 SC_OP_TSF_RESET,
624 SC_OP_ANI_RUN,
625 SC_OP_PRIM_STA_VIF,
Sujith Manoharanb74713d2012-06-04 20:24:01 +0530626 SC_OP_HW_RESET,
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530627};
Sujith1b04b932010-01-08 10:36:05 +0530628
629/* Powersave flags */
630#define PS_WAIT_FOR_BEACON BIT(0)
631#define PS_WAIT_FOR_CAB BIT(1)
632#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
633#define PS_WAIT_FOR_TX_ACK BIT(3)
634#define PS_BEACON_SYNC BIT(4)
Sujith394cf0a2009-02-09 13:26:54 +0530635
Felix Fietkau545750d2009-11-23 22:21:01 +0100636struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200637
Ben Greear48014162011-01-15 19:13:48 +0000638struct ath9k_vif_iter_data {
639 const u8 *hw_macaddr; /* phy's hardware address, set
640 * before starting iteration for
641 * valid bssid mask.
642 */
643 u8 mask[ETH_ALEN]; /* bssid mask */
644 int naps; /* number of AP vifs */
645 int nmeshes; /* number of mesh vifs */
646 int nstations; /* number of station vifs */
Pavel Roskine7075492011-06-15 18:01:11 -0400647 int nwds; /* number of WDS vifs */
Ben Greear48014162011-01-15 19:13:48 +0000648 int nadhocs; /* number of adhoc vifs */
Ben Greear48014162011-01-15 19:13:48 +0000649};
650
Sujith394cf0a2009-02-09 13:26:54 +0530651struct ath_softc {
652 struct ieee80211_hw *hw;
653 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200654
Felix Fietkau34300982010-10-10 18:21:52 +0200655 struct survey_info *cur_survey;
656 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200657
Sujith394cf0a2009-02-09 13:26:54 +0530658 struct tasklet_struct intr_tq;
659 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530660 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530661 void __iomem *mem;
662 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700663 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400664 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700665 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530666 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400667 struct work_struct paprd_work;
Felix Fietkau347809f2010-07-02 00:09:52 +0200668 struct work_struct hw_check_work;
Felix Fietkau236de512011-09-03 01:40:25 +0200669 struct work_struct hw_reset_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400670 struct completion paprd_complete;
Sujith394cf0a2009-02-09 13:26:54 +0530671
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100672 unsigned int hw_busy_count;
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530673 unsigned long sc_flags;
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100674
Sujith17d79042009-02-09 13:27:03 +0530675 u32 intrstatus;
Sujith1b04b932010-01-08 10:36:05 +0530676 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530677 u16 curtxpow;
Gabor Juhos96148322009-07-24 17:27:21 +0200678 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530679 bool ps_idle;
Ben Greear48014162011-01-15 19:13:48 +0000680 short nbcnvifs;
681 short nvifs;
Gabor Juhos709ade92009-07-14 20:17:15 -0400682 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530683
Sujith17d79042009-02-09 13:27:03 +0530684 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530685 struct ath_rx rx;
686 struct ath_tx tx;
687 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530688 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
689
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100690#ifdef CONFIG_MAC80211_LEDS
691 bool led_registered;
692 char led_name[32];
693 struct led_classdev led_cdev;
694#endif
Sujith394cf0a2009-02-09 13:26:54 +0530695
Felix Fietkau9ac586152011-01-24 19:23:18 +0100696 struct ath9k_hw_cal_data caldata;
697 int last_rssi;
698
Felix Fietkaua830df02009-11-23 22:33:27 +0100699#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530700 struct ath9k_debug debug;
Ben Greear7f010c92011-01-09 23:11:49 -0800701 spinlock_t nodes_lock;
702 struct list_head nodes; /* basically, stations */
Ben Greear60f2d1d2011-01-09 23:11:52 -0800703 unsigned int tx_complete_poll_work_seen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700704#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530705 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400706 struct delayed_work tx_complete_work;
Vivek Natarajan181fb182011-01-27 14:45:08 +0530707 struct delayed_work hw_pll_work;
Rajkumar Manoharan01e18912012-03-15 05:34:27 +0530708 struct timer_list rx_poll_timer;
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530709
710#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700711 struct ath_btcoex btcoex;
Mohammed Shafi Shajakhan9e253652011-11-30 10:41:23 +0530712 struct ath_mci_coex mci_coex;
Rajkumar Manoharan3c7992e2012-06-12 10:13:53 +0530713 struct work_struct mci_work;
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530714#endif
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400715
716 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700717
718 struct ath_ant_comb ant_comb;
Felix Fietkau43c35282011-09-03 01:40:27 +0200719 u8 ant_tx, ant_rx;
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200720 struct dfs_pattern_detector *dfs_detector;
Mohammed Shafi Shajakhanb11e6402012-07-10 14:56:52 +0530721 u32 wow_enabled;
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530722
723#ifdef CONFIG_PM_SLEEP
724 atomic_t wow_got_bmiss_intr;
725 atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
726 u32 wow_intr_before_sleep;
727#endif
Sujith394cf0a2009-02-09 13:26:54 +0530728};
729
Sujith55624202010-01-08 10:36:02 +0530730void ath9k_tasklet(unsigned long data);
Sujith394cf0a2009-02-09 13:26:54 +0530731int ath_cabq_update(struct ath_softc *);
732
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700733static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530734{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700735 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530736}
737
Sujith394cf0a2009-02-09 13:26:54 +0530738extern struct ieee80211_ops ath9k_ops;
John W. Linville3e6109c2011-01-05 09:39:17 -0500739extern int ath9k_modparam_nohwcrypt;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +0530740extern int led_blink;
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530741extern bool is_ath9k_unloaded;
Sujith394cf0a2009-02-09 13:26:54 +0530742
Sven Eckelmann313eb872012-06-25 07:15:22 +0200743u8 ath9k_parse_mpdudensity(u8 mpdudensity);
Sujith394cf0a2009-02-09 13:26:54 +0530744irqreturn_t ath_isr(int irq, void *dev);
Pavel Roskineb93e892011-07-23 03:55:39 -0400745int ath9k_init_device(u16 devid, struct ath_softc *sc,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700746 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530747void ath9k_deinit_device(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530748void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Felix Fietkau43c35282011-09-03 01:40:27 +0200749void ath9k_reload_chainmask_settings(struct ath_softc *sc);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800750
Ben Greear48014162011-01-15 19:13:48 +0000751bool ath9k_uses_beacons(int type);
Sujith394cf0a2009-02-09 13:26:54 +0530752
Gabor Juhos8e26a032011-04-12 18:23:16 +0200753#ifdef CONFIG_ATH9K_PCI
Sujith394cf0a2009-02-09 13:26:54 +0530754int ath_pci_init(void);
755void ath_pci_exit(void);
756#else
757static inline int ath_pci_init(void) { return 0; };
758static inline void ath_pci_exit(void) {};
759#endif
760
Gabor Juhos8e26a032011-04-12 18:23:16 +0200761#ifdef CONFIG_ATH9K_AHB
Sujith394cf0a2009-02-09 13:26:54 +0530762int ath_ahb_init(void);
763void ath_ahb_exit(void);
764#else
765static inline int ath_ahb_init(void) { return 0; };
766static inline void ath_ahb_exit(void) {};
767#endif
768
Gabor Juhos0bc07982009-07-14 20:17:14 -0400769void ath9k_ps_wakeup(struct ath_softc *sc);
770void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200771
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530772u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
773
Sujith0fca65c2010-01-08 10:36:00 +0530774void ath_start_rfkill_poll(struct ath_softc *sc);
775extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
Ben Greear48014162011-01-15 19:13:48 +0000776void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
777 struct ieee80211_vif *vif,
778 struct ath9k_vif_iter_data *iter_data);
779
Sujith394cf0a2009-02-09 13:26:54 +0530780#endif /* ATH9K_H */