blob: 23678e7cce6b889dd20d53d3b5b50e1d7630de8f [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03005 * Copyright (C) 2008-2014 Renesas Solutions Corp.
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03006 * Copyright (C) 2013-2016 Cogent Embedded, Inc.
Ben Dooks702eca02014-03-12 17:47:40 +00007 * Copyright (C) 2014 Codethink Limited
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 */
21
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000022#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070025#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070026#include <linux/dma-mapping.h>
27#include <linux/etherdevice.h>
28#include <linux/delay.h>
29#include <linux/platform_device.h>
30#include <linux/mdio-bitbang.h>
31#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030032#include <linux/of.h>
33#include <linux/of_device.h>
34#include <linux/of_irq.h>
35#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070036#include <linux/phy.h>
37#include <linux/cache.h>
38#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000039#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000041#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000042#include <linux/if_vlan.h>
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +000043#include <linux/clk.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000044#include <linux/sh_eth.h>
Ben Dooks702eca02014-03-12 17:47:40 +000045#include <linux/of_mdio.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070046
47#include "sh_eth.h"
48
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000049#define SH_ETH_DEF_MSG_ENABLE \
50 (NETIF_MSG_LINK | \
51 NETIF_MSG_TIMER | \
52 NETIF_MSG_RX_ERR| \
53 NETIF_MSG_TX_ERR)
54
Sergei Shtylyov2274d372015-12-13 01:44:50 +030055#define SH_ETH_OFFSET_INVALID ((u16)~0)
56
Ben Hutchings33657112015-02-26 20:34:14 +000057#define SH_ETH_OFFSET_DEFAULTS \
58 [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
59
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000060static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +000061 SH_ETH_OFFSET_DEFAULTS,
62
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000063 [EDSR] = 0x0000,
64 [EDMR] = 0x0400,
65 [EDTRR] = 0x0408,
66 [EDRRR] = 0x0410,
67 [EESR] = 0x0428,
68 [EESIPR] = 0x0430,
69 [TDLAR] = 0x0010,
70 [TDFAR] = 0x0014,
71 [TDFXR] = 0x0018,
72 [TDFFR] = 0x001c,
73 [RDLAR] = 0x0030,
74 [RDFAR] = 0x0034,
75 [RDFXR] = 0x0038,
76 [RDFFR] = 0x003c,
77 [TRSCER] = 0x0438,
78 [RMFCR] = 0x0440,
79 [TFTR] = 0x0448,
80 [FDR] = 0x0450,
81 [RMCR] = 0x0458,
82 [RPADIR] = 0x0460,
83 [FCFTR] = 0x0468,
84 [CSMR] = 0x04E4,
85
86 [ECMR] = 0x0500,
87 [ECSR] = 0x0510,
88 [ECSIPR] = 0x0518,
89 [PIR] = 0x0520,
90 [PSR] = 0x0528,
91 [PIPR] = 0x052c,
92 [RFLR] = 0x0508,
93 [APR] = 0x0554,
94 [MPR] = 0x0558,
95 [PFTCR] = 0x055c,
96 [PFRCR] = 0x0560,
97 [TPAUSER] = 0x0564,
98 [GECMR] = 0x05b0,
99 [BCULR] = 0x05b4,
100 [MAHR] = 0x05c0,
101 [MALR] = 0x05c8,
102 [TROCR] = 0x0700,
103 [CDCR] = 0x0708,
104 [LCCR] = 0x0710,
105 [CEFCR] = 0x0740,
106 [FRECR] = 0x0748,
107 [TSFRCR] = 0x0750,
108 [TLFRCR] = 0x0758,
109 [RFCR] = 0x0760,
110 [CERCR] = 0x0768,
111 [CEECR] = 0x0770,
112 [MAFCR] = 0x0778,
113 [RMII_MII] = 0x0790,
114
115 [ARSTR] = 0x0000,
116 [TSU_CTRST] = 0x0004,
117 [TSU_FWEN0] = 0x0010,
118 [TSU_FWEN1] = 0x0014,
119 [TSU_FCM] = 0x0018,
120 [TSU_BSYSL0] = 0x0020,
121 [TSU_BSYSL1] = 0x0024,
122 [TSU_PRISL0] = 0x0028,
123 [TSU_PRISL1] = 0x002c,
124 [TSU_FWSL0] = 0x0030,
125 [TSU_FWSL1] = 0x0034,
126 [TSU_FWSLC] = 0x0038,
127 [TSU_QTAG0] = 0x0040,
128 [TSU_QTAG1] = 0x0044,
129 [TSU_FWSR] = 0x0050,
130 [TSU_FWINMK] = 0x0054,
131 [TSU_ADQT0] = 0x0048,
132 [TSU_ADQT1] = 0x004c,
133 [TSU_VTAG0] = 0x0058,
134 [TSU_VTAG1] = 0x005c,
135 [TSU_ADSBSY] = 0x0060,
136 [TSU_TEN] = 0x0064,
137 [TSU_POST1] = 0x0070,
138 [TSU_POST2] = 0x0074,
139 [TSU_POST3] = 0x0078,
140 [TSU_POST4] = 0x007c,
141 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000142
143 [TXNLCR0] = 0x0080,
144 [TXALCR0] = 0x0084,
145 [RXNLCR0] = 0x0088,
146 [RXALCR0] = 0x008c,
147 [FWNLCR0] = 0x0090,
148 [FWALCR0] = 0x0094,
149 [TXNLCR1] = 0x00a0,
150 [TXALCR1] = 0x00a0,
151 [RXNLCR1] = 0x00a8,
152 [RXALCR1] = 0x00ac,
153 [FWNLCR1] = 0x00b0,
154 [FWALCR1] = 0x00b4,
155};
156
Simon Hormandb893472014-01-17 09:22:28 +0900157static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000158 SH_ETH_OFFSET_DEFAULTS,
159
Simon Hormandb893472014-01-17 09:22:28 +0900160 [EDSR] = 0x0000,
161 [EDMR] = 0x0400,
162 [EDTRR] = 0x0408,
163 [EDRRR] = 0x0410,
164 [EESR] = 0x0428,
165 [EESIPR] = 0x0430,
166 [TDLAR] = 0x0010,
167 [TDFAR] = 0x0014,
168 [TDFXR] = 0x0018,
169 [TDFFR] = 0x001c,
170 [RDLAR] = 0x0030,
171 [RDFAR] = 0x0034,
172 [RDFXR] = 0x0038,
173 [RDFFR] = 0x003c,
174 [TRSCER] = 0x0438,
175 [RMFCR] = 0x0440,
176 [TFTR] = 0x0448,
177 [FDR] = 0x0450,
178 [RMCR] = 0x0458,
179 [RPADIR] = 0x0460,
180 [FCFTR] = 0x0468,
181 [CSMR] = 0x04E4,
182
183 [ECMR] = 0x0500,
184 [RFLR] = 0x0508,
185 [ECSR] = 0x0510,
186 [ECSIPR] = 0x0518,
187 [PIR] = 0x0520,
188 [APR] = 0x0554,
189 [MPR] = 0x0558,
190 [PFTCR] = 0x055c,
191 [PFRCR] = 0x0560,
192 [TPAUSER] = 0x0564,
193 [MAHR] = 0x05c0,
194 [MALR] = 0x05c8,
195 [CEFCR] = 0x0740,
196 [FRECR] = 0x0748,
197 [TSFRCR] = 0x0750,
198 [TLFRCR] = 0x0758,
199 [RFCR] = 0x0760,
200 [MAFCR] = 0x0778,
201
202 [ARSTR] = 0x0000,
203 [TSU_CTRST] = 0x0004,
204 [TSU_VTAG0] = 0x0058,
205 [TSU_ADSBSY] = 0x0060,
206 [TSU_TEN] = 0x0064,
207 [TSU_ADRH0] = 0x0100,
Simon Hormandb893472014-01-17 09:22:28 +0900208
209 [TXNLCR0] = 0x0080,
210 [TXALCR0] = 0x0084,
211 [RXNLCR0] = 0x0088,
212 [RXALCR0] = 0x008C,
213};
214
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000215static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000216 SH_ETH_OFFSET_DEFAULTS,
217
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000218 [ECMR] = 0x0300,
219 [RFLR] = 0x0308,
220 [ECSR] = 0x0310,
221 [ECSIPR] = 0x0318,
222 [PIR] = 0x0320,
223 [PSR] = 0x0328,
224 [RDMLR] = 0x0340,
225 [IPGR] = 0x0350,
226 [APR] = 0x0354,
227 [MPR] = 0x0358,
228 [RFCF] = 0x0360,
229 [TPAUSER] = 0x0364,
230 [TPAUSECR] = 0x0368,
231 [MAHR] = 0x03c0,
232 [MALR] = 0x03c8,
233 [TROCR] = 0x03d0,
234 [CDCR] = 0x03d4,
235 [LCCR] = 0x03d8,
236 [CNDCR] = 0x03dc,
237 [CEFCR] = 0x03e4,
238 [FRECR] = 0x03e8,
239 [TSFRCR] = 0x03ec,
240 [TLFRCR] = 0x03f0,
241 [RFCR] = 0x03f4,
242 [MAFCR] = 0x03f8,
243
244 [EDMR] = 0x0200,
245 [EDTRR] = 0x0208,
246 [EDRRR] = 0x0210,
247 [TDLAR] = 0x0218,
248 [RDLAR] = 0x0220,
249 [EESR] = 0x0228,
250 [EESIPR] = 0x0230,
251 [TRSCER] = 0x0238,
252 [RMFCR] = 0x0240,
253 [TFTR] = 0x0248,
254 [FDR] = 0x0250,
255 [RMCR] = 0x0258,
256 [TFUCR] = 0x0264,
257 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900258 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000259 [FCFTR] = 0x0270,
260 [TRIMD] = 0x027c,
261};
262
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000263static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000264 SH_ETH_OFFSET_DEFAULTS,
265
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000266 [ECMR] = 0x0100,
267 [RFLR] = 0x0108,
268 [ECSR] = 0x0110,
269 [ECSIPR] = 0x0118,
270 [PIR] = 0x0120,
271 [PSR] = 0x0128,
272 [RDMLR] = 0x0140,
273 [IPGR] = 0x0150,
274 [APR] = 0x0154,
275 [MPR] = 0x0158,
276 [TPAUSER] = 0x0164,
277 [RFCF] = 0x0160,
278 [TPAUSECR] = 0x0168,
279 [BCFRR] = 0x016c,
280 [MAHR] = 0x01c0,
281 [MALR] = 0x01c8,
282 [TROCR] = 0x01d0,
283 [CDCR] = 0x01d4,
284 [LCCR] = 0x01d8,
285 [CNDCR] = 0x01dc,
286 [CEFCR] = 0x01e4,
287 [FRECR] = 0x01e8,
288 [TSFRCR] = 0x01ec,
289 [TLFRCR] = 0x01f0,
290 [RFCR] = 0x01f4,
291 [MAFCR] = 0x01f8,
292 [RTRATE] = 0x01fc,
293
294 [EDMR] = 0x0000,
295 [EDTRR] = 0x0008,
296 [EDRRR] = 0x0010,
297 [TDLAR] = 0x0018,
298 [RDLAR] = 0x0020,
299 [EESR] = 0x0028,
300 [EESIPR] = 0x0030,
301 [TRSCER] = 0x0038,
302 [RMFCR] = 0x0040,
303 [TFTR] = 0x0048,
304 [FDR] = 0x0050,
305 [RMCR] = 0x0058,
306 [TFUCR] = 0x0064,
307 [RFOCR] = 0x0068,
308 [FCFTR] = 0x0070,
309 [RPADIR] = 0x0078,
310 [TRIMD] = 0x007c,
311 [RBWAR] = 0x00c8,
312 [RDFAR] = 0x00cc,
313 [TBRAR] = 0x00d4,
314 [TDFAR] = 0x00d8,
315};
316
317static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000318 SH_ETH_OFFSET_DEFAULTS,
319
Sergei Shtylyovd8b04262014-06-03 23:42:26 +0400320 [EDMR] = 0x0000,
321 [EDTRR] = 0x0004,
322 [EDRRR] = 0x0008,
323 [TDLAR] = 0x000c,
324 [RDLAR] = 0x0010,
325 [EESR] = 0x0014,
326 [EESIPR] = 0x0018,
327 [TRSCER] = 0x001c,
328 [RMFCR] = 0x0020,
329 [TFTR] = 0x0024,
330 [FDR] = 0x0028,
331 [RMCR] = 0x002c,
332 [EDOCR] = 0x0030,
333 [FCFTR] = 0x0034,
334 [RPADIR] = 0x0038,
335 [TRIMD] = 0x003c,
336 [RBWAR] = 0x0040,
337 [RDFAR] = 0x0044,
338 [TBRAR] = 0x004c,
339 [TDFAR] = 0x0050,
340
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000341 [ECMR] = 0x0160,
342 [ECSR] = 0x0164,
343 [ECSIPR] = 0x0168,
344 [PIR] = 0x016c,
345 [MAHR] = 0x0170,
346 [MALR] = 0x0174,
347 [RFLR] = 0x0178,
348 [PSR] = 0x017c,
349 [TROCR] = 0x0180,
350 [CDCR] = 0x0184,
351 [LCCR] = 0x0188,
352 [CNDCR] = 0x018c,
353 [CEFCR] = 0x0194,
354 [FRECR] = 0x0198,
355 [TSFRCR] = 0x019c,
356 [TLFRCR] = 0x01a0,
357 [RFCR] = 0x01a4,
358 [MAFCR] = 0x01a8,
359 [IPGR] = 0x01b4,
360 [APR] = 0x01b8,
361 [MPR] = 0x01bc,
362 [TPAUSER] = 0x01c4,
363 [BCFR] = 0x01cc,
364
365 [ARSTR] = 0x0000,
366 [TSU_CTRST] = 0x0004,
367 [TSU_FWEN0] = 0x0010,
368 [TSU_FWEN1] = 0x0014,
369 [TSU_FCM] = 0x0018,
370 [TSU_BSYSL0] = 0x0020,
371 [TSU_BSYSL1] = 0x0024,
372 [TSU_PRISL0] = 0x0028,
373 [TSU_PRISL1] = 0x002c,
374 [TSU_FWSL0] = 0x0030,
375 [TSU_FWSL1] = 0x0034,
376 [TSU_FWSLC] = 0x0038,
377 [TSU_QTAGM0] = 0x0040,
378 [TSU_QTAGM1] = 0x0044,
379 [TSU_ADQT0] = 0x0048,
380 [TSU_ADQT1] = 0x004c,
381 [TSU_FWSR] = 0x0050,
382 [TSU_FWINMK] = 0x0054,
383 [TSU_ADSBSY] = 0x0060,
384 [TSU_TEN] = 0x0064,
385 [TSU_POST1] = 0x0070,
386 [TSU_POST2] = 0x0074,
387 [TSU_POST3] = 0x0078,
388 [TSU_POST4] = 0x007c,
389
390 [TXNLCR0] = 0x0080,
391 [TXALCR0] = 0x0084,
392 [RXNLCR0] = 0x0088,
393 [RXALCR0] = 0x008c,
394 [FWNLCR0] = 0x0090,
395 [FWALCR0] = 0x0094,
396 [TXNLCR1] = 0x00a0,
397 [TXALCR1] = 0x00a0,
398 [RXNLCR1] = 0x00a8,
399 [RXALCR1] = 0x00ac,
400 [FWNLCR1] = 0x00b0,
401 [FWALCR1] = 0x00b4,
402
403 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000404};
405
Ben Hutchings740c7f32015-01-27 00:49:32 +0000406static void sh_eth_rcv_snd_disable(struct net_device *ndev);
407static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
408
Sergei Shtylyov2274d372015-12-13 01:44:50 +0300409static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
410{
411 struct sh_eth_private *mdp = netdev_priv(ndev);
412 u16 offset = mdp->reg_offset[enum_index];
413
414 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
415 return;
416
417 iowrite32(data, mdp->addr + offset);
418}
419
420static u32 sh_eth_read(struct net_device *ndev, int enum_index)
421{
422 struct sh_eth_private *mdp = netdev_priv(ndev);
423 u16 offset = mdp->reg_offset[enum_index];
424
425 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
426 return ~0U;
427
428 return ioread32(mdp->addr + offset);
429}
430
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300431static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
432 u32 set)
433{
434 sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
435 enum_index);
436}
437
Simon Horman504c8ca2014-01-17 09:22:27 +0900438static bool sh_eth_is_gether(struct sh_eth_private *mdp)
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000439{
Simon Horman504c8ca2014-01-17 09:22:27 +0900440 return mdp->reg_offset == sh_eth_offset_gigabit;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000441}
442
Simon Hormandb893472014-01-17 09:22:28 +0900443static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
444{
445 return mdp->reg_offset == sh_eth_offset_fast_rz;
446}
447
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400448static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000449{
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000450 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +0300451 u32 value;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000452
453 switch (mdp->phy_interface) {
454 case PHY_INTERFACE_MODE_GMII:
455 value = 0x2;
456 break;
457 case PHY_INTERFACE_MODE_MII:
458 value = 0x1;
459 break;
460 case PHY_INTERFACE_MODE_RMII:
461 value = 0x0;
462 break;
463 default:
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300464 netdev_warn(ndev,
465 "PHY interface mode was not setup. Set to MII.\n");
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000466 value = 0x1;
467 break;
468 }
469
470 sh_eth_write(ndev, value, RMII_MII);
471}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000472
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400473static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000474{
475 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000476
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300477 sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000478}
479
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100480static void sh_eth_chip_reset(struct net_device *ndev)
481{
482 struct sh_eth_private *mdp = netdev_priv(ndev);
483
484 /* reset device */
Sergei Shtylyovec65cfc2016-04-24 23:46:15 +0300485 sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100486 mdelay(1);
487}
488
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100489static void sh_eth_set_rate_gether(struct net_device *ndev)
490{
491 struct sh_eth_private *mdp = netdev_priv(ndev);
492
493 switch (mdp->speed) {
494 case 10: /* 10BASE */
495 sh_eth_write(ndev, GECMR_10, GECMR);
496 break;
497 case 100:/* 100BASE */
498 sh_eth_write(ndev, GECMR_100, GECMR);
499 break;
500 case 1000: /* 1000BASE */
501 sh_eth_write(ndev, GECMR_1000, GECMR);
502 break;
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100503 }
504}
505
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100506#ifdef CONFIG_OF
507/* R7S72100 */
508static struct sh_eth_cpu_data r7s72100_data = {
509 .chip_reset = sh_eth_chip_reset,
510 .set_duplex = sh_eth_set_duplex,
511
512 .register_type = SH_ETH_REG_FAST_RZ,
513
514 .ecsr_value = ECSR_ICD,
515 .ecsipr_value = ECSIPR_ICDIP,
516 .eesipr_value = 0xff7f009f,
517
518 .tx_check = EESR_TC1 | EESR_FTC,
519 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
520 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
521 EESR_TDE | EESR_ECI,
522 .fdr_value = 0x0000070f,
523
524 .no_psr = 1,
525 .apr = 1,
526 .mpr = 1,
527 .tpauser = 1,
528 .hw_swap = 1,
529 .rpadir = 1,
530 .rpadir_value = 2 << 16,
531 .no_trimd = 1,
532 .no_ade = 1,
533 .hw_crc = 1,
534 .tsu = 1,
535 .shift_rd0 = 1,
536};
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100537
538static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
539{
540 struct sh_eth_private *mdp = netdev_priv(ndev);
541
542 /* reset device */
Sergei Shtylyovec65cfc2016-04-24 23:46:15 +0300543 sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100544 mdelay(1);
545
546 sh_eth_select_mii(ndev);
547}
548
549/* R8A7740 */
550static struct sh_eth_cpu_data r8a7740_data = {
551 .chip_reset = sh_eth_chip_reset_r8a7740,
552 .set_duplex = sh_eth_set_duplex,
553 .set_rate = sh_eth_set_rate_gether,
554
555 .register_type = SH_ETH_REG_GIGABIT,
556
557 .ecsr_value = ECSR_ICD | ECSR_MPD,
558 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
559 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
560
561 .tx_check = EESR_TC1 | EESR_FTC,
562 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
563 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
564 EESR_TDE | EESR_ECI,
565 .fdr_value = 0x0000070f,
566
567 .apr = 1,
568 .mpr = 1,
569 .tpauser = 1,
570 .bculr = 1,
571 .hw_swap = 1,
572 .rpadir = 1,
573 .rpadir_value = 2 << 16,
574 .no_trimd = 1,
575 .no_ade = 1,
576 .tsu = 1,
577 .select_mii = 1,
578 .shift_rd0 = 1,
579};
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100580
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000581/* There is CPU dependent code */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000582static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000583{
584 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000585
586 switch (mdp->speed) {
587 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300588 sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000589 break;
590 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300591 sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000592 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000593 }
594}
595
Sergei Shtylyov674853b2013-04-27 10:44:24 +0000596/* R8A7778/9 */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000597static struct sh_eth_cpu_data r8a777x_data = {
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000598 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000599 .set_rate = sh_eth_set_rate_r8a777x,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000600
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400601 .register_type = SH_ETH_REG_FAST_RCAR,
602
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000603 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
604 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
605 .eesipr_value = 0x01ff009f,
606
607 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400608 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
609 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
610 EESR_ECI,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900611 .fdr_value = 0x00000f0f,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000612
613 .apr = 1,
614 .mpr = 1,
615 .tpauser = 1,
616 .hw_swap = 1,
617};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000618
Sergei Shtylyov94a12b12013-12-08 02:59:18 +0300619/* R8A7790/1 */
620static struct sh_eth_cpu_data r8a779x_data = {
Simon Hormane18dbf72013-07-23 10:18:05 +0900621 .set_duplex = sh_eth_set_duplex,
622 .set_rate = sh_eth_set_rate_r8a777x,
623
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400624 .register_type = SH_ETH_REG_FAST_RCAR,
625
Simon Hormane18dbf72013-07-23 10:18:05 +0900626 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
627 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
628 .eesipr_value = 0x01ff009f,
629
630 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900631 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
632 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
633 EESR_ECI,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900634 .fdr_value = 0x00000f0f,
Simon Hormane18dbf72013-07-23 10:18:05 +0900635
Geert Uytterhoeven01fbd3f2015-01-15 11:52:19 +0100636 .trscer_err_mask = DESC_I_RINT8,
637
Simon Hormane18dbf72013-07-23 10:18:05 +0900638 .apr = 1,
639 .mpr = 1,
640 .tpauser = 1,
641 .hw_swap = 1,
642 .rmiimode = 1,
643};
Geert Uytterhoevenc74a2242015-11-24 15:40:58 +0100644#endif /* CONFIG_OF */
Simon Hormane18dbf72013-07-23 10:18:05 +0900645
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000646static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000647{
648 struct sh_eth_private *mdp = netdev_priv(ndev);
649
650 switch (mdp->speed) {
651 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300652 sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000653 break;
654 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300655 sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000656 break;
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000657 }
658}
659
660/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000661static struct sh_eth_cpu_data sh7724_data = {
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000662 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000663 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000664
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400665 .register_type = SH_ETH_REG_FAST_SH4,
666
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000667 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
668 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyova80c3de2013-06-20 02:24:54 +0400669 .eesipr_value = 0x01ff009f,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000670
671 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400672 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
673 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
674 EESR_ECI,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000675
676 .apr = 1,
677 .mpr = 1,
678 .tpauser = 1,
679 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800680 .rpadir = 1,
681 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000682};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000683
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000684static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000685{
686 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000687
688 switch (mdp->speed) {
689 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000690 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000691 break;
692 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000693 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000694 break;
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000695 }
696}
697
698/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000699static struct sh_eth_cpu_data sh7757_data = {
700 .set_duplex = sh_eth_set_duplex,
701 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000702
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400703 .register_type = SH_ETH_REG_FAST_SH4,
704
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000705 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000706
707 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400708 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
709 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
710 EESR_ECI,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000711
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000712 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000713 .apr = 1,
714 .mpr = 1,
715 .tpauser = 1,
716 .hw_swap = 1,
717 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000718 .rpadir = 1,
719 .rpadir_value = 2 << 16,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +0000720 .rtrate = 1,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000721};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000722
David S. Millere403d292013-06-07 23:40:41 -0700723#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000724#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
725#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
726static void sh_eth_chip_reset_giga(struct net_device *ndev)
727{
Sergei Shtylyov79270922016-05-08 00:08:05 +0300728 struct sh_eth_private *mdp = netdev_priv(ndev);
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100729 u32 mahr[2], malr[2];
Sergei Shtylyov79270922016-05-08 00:08:05 +0300730 int i;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000731
732 /* save MAHR and MALR */
733 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000734 malr[i] = ioread32((void *)GIGA_MALR(i));
735 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000736 }
737
738 /* reset device */
Sergei Shtylyov79270922016-05-08 00:08:05 +0300739 sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000740 mdelay(1);
741
742 /* restore MAHR and MALR */
743 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000744 iowrite32(malr[i], (void *)GIGA_MALR(i));
745 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000746 }
747}
748
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000749static void sh_eth_set_rate_giga(struct net_device *ndev)
750{
751 struct sh_eth_private *mdp = netdev_priv(ndev);
752
753 switch (mdp->speed) {
754 case 10: /* 10BASE */
755 sh_eth_write(ndev, 0x00000000, GECMR);
756 break;
757 case 100:/* 100BASE */
758 sh_eth_write(ndev, 0x00000010, GECMR);
759 break;
760 case 1000: /* 1000BASE */
761 sh_eth_write(ndev, 0x00000020, GECMR);
762 break;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000763 }
764}
765
766/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000767static struct sh_eth_cpu_data sh7757_data_giga = {
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000768 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000769 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000770 .set_rate = sh_eth_set_rate_giga,
771
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400772 .register_type = SH_ETH_REG_GIGABIT,
773
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000774 .ecsr_value = ECSR_ICD | ECSR_MPD,
775 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
776 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
777
778 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400779 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
780 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
781 EESR_TDE | EESR_ECI,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000782 .fdr_value = 0x0000072f,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000783
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000784 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000785 .apr = 1,
786 .mpr = 1,
787 .tpauser = 1,
788 .bculr = 1,
789 .hw_swap = 1,
790 .rpadir = 1,
791 .rpadir_value = 2 << 16,
792 .no_trimd = 1,
793 .no_ade = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000794 .tsu = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000795};
796
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000797/* SH7734 */
798static struct sh_eth_cpu_data sh7734_data = {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000799 .chip_reset = sh_eth_chip_reset,
800 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000801 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000802
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400803 .register_type = SH_ETH_REG_GIGABIT,
804
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000805 .ecsr_value = ECSR_ICD | ECSR_MPD,
806 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
807 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
808
809 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400810 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
811 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
812 EESR_TDE | EESR_ECI,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000813
814 .apr = 1,
815 .mpr = 1,
816 .tpauser = 1,
817 .bculr = 1,
818 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000819 .no_trimd = 1,
820 .no_ade = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000821 .tsu = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000822 .hw_crc = 1,
823 .select_mii = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000824};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000825
826/* SH7763 */
827static struct sh_eth_cpu_data sh7763_data = {
828 .chip_reset = sh_eth_chip_reset,
829 .set_duplex = sh_eth_set_duplex,
830 .set_rate = sh_eth_set_rate_gether,
831
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400832 .register_type = SH_ETH_REG_GIGABIT,
833
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000834 .ecsr_value = ECSR_ICD | ECSR_MPD,
835 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
836 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
837
838 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300839 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
840 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000841 EESR_ECI,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000842
843 .apr = 1,
844 .mpr = 1,
845 .tpauser = 1,
846 .bculr = 1,
847 .hw_swap = 1,
848 .no_trimd = 1,
849 .no_ade = 1,
850 .tsu = 1,
851 .irq_flags = IRQF_SHARED,
852};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000853
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +0000854static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400855 .register_type = SH_ETH_REG_FAST_SH3_SH2,
856
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000857 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
858
859 .apr = 1,
860 .mpr = 1,
861 .tpauser = 1,
862 .hw_swap = 1,
863};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +0000864
865static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400866 .register_type = SH_ETH_REG_FAST_SH3_SH2,
867
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000868 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000869 .tsu = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000870};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000871
872static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
873{
874 if (!cd->ecsr_value)
875 cd->ecsr_value = DEFAULT_ECSR_INIT;
876
877 if (!cd->ecsipr_value)
878 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
879
880 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300881 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000882 DEFAULT_FIFO_F_D_RFD;
883
884 if (!cd->fdr_value)
885 cd->fdr_value = DEFAULT_FDR_INIT;
886
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000887 if (!cd->tx_check)
888 cd->tx_check = DEFAULT_TX_CHECK;
889
890 if (!cd->eesr_err_check)
891 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +0900892
893 if (!cd->trscer_err_mask)
894 cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000895}
896
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000897static int sh_eth_check_reset(struct net_device *ndev)
898{
899 int ret = 0;
900 int cnt = 100;
901
902 while (cnt > 0) {
Sergei Shtylyov97717ed2016-04-24 23:45:23 +0300903 if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000904 break;
905 mdelay(1);
906 cnt--;
907 }
Sergei Shtylyov9f8c4262013-06-05 23:54:01 +0400908 if (cnt <= 0) {
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300909 netdev_err(ndev, "Device reset failed\n");
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000910 ret = -ETIMEDOUT;
911 }
912 return ret;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000913}
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000914
915static int sh_eth_reset(struct net_device *ndev)
916{
917 struct sh_eth_private *mdp = netdev_priv(ndev);
918 int ret = 0;
919
Simon Hormandb893472014-01-17 09:22:28 +0900920 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000921 sh_eth_write(ndev, EDSR_ENALL, EDSR);
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300922 sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000923
924 ret = sh_eth_check_reset(ndev);
925 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +0100926 return ret;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000927
928 /* Table Init */
929 sh_eth_write(ndev, 0x0, TDLAR);
930 sh_eth_write(ndev, 0x0, TDFAR);
931 sh_eth_write(ndev, 0x0, TDFXR);
932 sh_eth_write(ndev, 0x0, TDFFR);
933 sh_eth_write(ndev, 0x0, RDLAR);
934 sh_eth_write(ndev, 0x0, RDFAR);
935 sh_eth_write(ndev, 0x0, RDFXR);
936 sh_eth_write(ndev, 0x0, RDFFR);
937
938 /* Reset HW CRC register */
939 if (mdp->cd->hw_crc)
940 sh_eth_write(ndev, 0x0, CSMR);
941
942 /* Select MII mode */
943 if (mdp->cd->select_mii)
944 sh_eth_select_mii(ndev);
945 } else {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300946 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000947 mdelay(3);
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300948 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000949 }
950
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000951 return ret;
952}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000953
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000954static void sh_eth_set_receive_align(struct sk_buff *skb)
955{
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +0900956 uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000957
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000958 if (reserve)
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +0900959 skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000960}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000961
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300962/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700963static void update_mac_address(struct net_device *ndev)
964{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000965 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300966 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
967 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000968 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300969 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700970}
971
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300972/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700973 *
974 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
975 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
976 * When you want use this device, you must set MAC address in bootloader.
977 *
978 */
Magnus Damm748031f2009-10-09 00:17:14 +0000979static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700980{
Magnus Damm748031f2009-10-09 00:17:14 +0000981 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -0700982 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +0000983 } else {
Sergei Shtylyov37742f02015-12-05 00:58:57 +0300984 u32 mahr = sh_eth_read(ndev, MAHR);
985 u32 malr = sh_eth_read(ndev, MALR);
986
987 ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
988 ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
989 ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
990 ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
991 ndev->dev_addr[4] = (malr >> 8) & 0xFF;
992 ndev->dev_addr[5] = (malr >> 0) & 0xFF;
Magnus Damm748031f2009-10-09 00:17:14 +0000993 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700994}
995
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100996static u32 sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000997{
Simon Hormandb893472014-01-17 09:22:28 +0900998 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000999 return EDTRR_TRNS_GETHER;
1000 else
1001 return EDTRR_TRNS_ETHER;
1002}
1003
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001004struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001005 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001006 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001007 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001008};
1009
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001010static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001011{
1012 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001013 u32 pir;
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001014
1015 if (bitbang->set_gate)
1016 bitbang->set_gate(bitbang->addr);
1017
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001018 pir = ioread32(bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001019 if (set)
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001020 pir |= mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001021 else
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001022 pir &= ~mask;
1023 iowrite32(pir, bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001024}
1025
1026/* Data I/O pin control */
1027static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1028{
1029 sh_mdio_ctrl(ctrl, PIR_MMD, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001030}
1031
1032/* Set bit data*/
1033static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1034{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001035 sh_mdio_ctrl(ctrl, PIR_MDO, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001036}
1037
1038/* Get bit data*/
1039static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1040{
1041 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001042
1043 if (bitbang->set_gate)
1044 bitbang->set_gate(bitbang->addr);
1045
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001046 return (ioread32(bitbang->addr) & PIR_MDI) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001047}
1048
1049/* MDC pin control */
1050static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1051{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001052 sh_mdio_ctrl(ctrl, PIR_MDC, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001053}
1054
1055/* mdio bus control struct */
1056static struct mdiobb_ops bb_ops = {
1057 .owner = THIS_MODULE,
1058 .set_mdc = sh_mdc_ctrl,
1059 .set_mdio_dir = sh_mmd_ctrl,
1060 .set_mdio_data = sh_set_mdio,
1061 .get_mdio_data = sh_get_mdio,
1062};
1063
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001064/* free skb and descriptor buffer */
1065static void sh_eth_ring_free(struct net_device *ndev)
1066{
1067 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001068 int ringsize, i;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001069
1070 /* Free Rx skb ringbuffer */
1071 if (mdp->rx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001072 for (i = 0; i < mdp->num_rx_ring; i++)
1073 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001074 }
1075 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001076 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001077
1078 /* Free Tx skb ringbuffer */
1079 if (mdp->tx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001080 for (i = 0; i < mdp->num_tx_ring; i++)
1081 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001082 }
1083 kfree(mdp->tx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001084 mdp->tx_skbuff = NULL;
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001085
1086 if (mdp->rx_ring) {
1087 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
1088 dma_free_coherent(NULL, ringsize, mdp->rx_ring,
1089 mdp->rx_desc_dma);
1090 mdp->rx_ring = NULL;
1091 }
1092
1093 if (mdp->tx_ring) {
1094 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
1095 dma_free_coherent(NULL, ringsize, mdp->tx_ring,
1096 mdp->tx_desc_dma);
1097 mdp->tx_ring = NULL;
1098 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001099}
1100
1101/* format skb and descriptor buffer */
1102static void sh_eth_ring_format(struct net_device *ndev)
1103{
1104 struct sh_eth_private *mdp = netdev_priv(ndev);
1105 int i;
1106 struct sk_buff *skb;
1107 struct sh_eth_rxdesc *rxdesc = NULL;
1108 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001109 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1110 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001111 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001112 dma_addr_t dma_addr;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001113 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001114
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001115 mdp->cur_rx = 0;
1116 mdp->cur_tx = 0;
1117 mdp->dirty_rx = 0;
1118 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001119
1120 memset(mdp->rx_ring, 0, rx_ringsize);
1121
1122 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001123 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001124 /* skb */
1125 mdp->rx_skbuff[i] = NULL;
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001126 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001127 if (skb == NULL)
1128 break;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001129 sh_eth_set_receive_align(skb);
1130
Sergei Shtylyovab857912015-10-24 00:46:03 +03001131 /* The size of the buffer is a multiple of 32 bytes. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001132 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001133 dma_addr = dma_map_single(&ndev->dev, skb->data, buf_len,
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001134 DMA_FROM_DEVICE);
1135 if (dma_mapping_error(&ndev->dev, dma_addr)) {
1136 kfree_skb(skb);
1137 break;
1138 }
1139 mdp->rx_skbuff[i] = skb;
Sergei Shtylyovd0ba9132016-03-08 01:37:09 +03001140
1141 /* RX descriptor */
1142 rxdesc = &mdp->rx_ring[i];
1143 rxdesc->len = cpu_to_le32(buf_len << 16);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001144 rxdesc->addr = cpu_to_le32(dma_addr);
1145 rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001146
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001147 /* Rx descriptor address set */
1148 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001149 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001150 if (sh_eth_is_gether(mdp) ||
1151 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001152 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001153 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001154 }
1155
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001156 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001157
1158 /* Mark the last entry as wrapping the ring. */
Sergei Shtylyovc1b7fca2016-03-08 01:36:28 +03001159 if (rxdesc)
1160 rxdesc->status |= cpu_to_le32(RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001161
1162 memset(mdp->tx_ring, 0, tx_ringsize);
1163
1164 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001165 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001166 mdp->tx_skbuff[i] = NULL;
1167 txdesc = &mdp->tx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001168 txdesc->status = cpu_to_le32(TD_TFP);
1169 txdesc->len = cpu_to_le32(0);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001170 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001171 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001172 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001173 if (sh_eth_is_gether(mdp) ||
1174 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001175 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001176 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001177 }
1178
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001179 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001180}
1181
1182/* Get skb and descriptor buffer */
1183static int sh_eth_ring_init(struct net_device *ndev)
1184{
1185 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001186 int rx_ringsize, tx_ringsize;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001187
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001188 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001189 * card needs room to do 8 byte alignment, +2 so we can reserve
1190 * the first 2 bytes, and +16 gets room for the status word from the
1191 * card.
1192 */
1193 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1194 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001195 if (mdp->cd->rpadir)
1196 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001197
1198 /* Allocate RX and TX skb rings */
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001199 mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
1200 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001201 if (!mdp->rx_skbuff)
1202 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001203
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001204 mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
1205 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001206 if (!mdp->tx_skbuff)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001207 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001208
1209 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001210 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001211 mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001212 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001213 if (!mdp->rx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001214 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001215
1216 mdp->dirty_rx = 0;
1217
1218 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001219 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001220 mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001221 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001222 if (!mdp->tx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001223 goto ring_free;
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001224 return 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001225
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001226ring_free:
1227 /* Free Rx and Tx skb ring buffer and DMA buffer */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001228 sh_eth_ring_free(ndev);
1229
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001230 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001231}
1232
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001233static int sh_eth_dev_init(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001234{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001235 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001236 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001237
1238 /* Soft Reset */
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001239 ret = sh_eth_reset(ndev);
1240 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +01001241 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001242
Simon Horman55754f12013-07-23 10:18:04 +09001243 if (mdp->cd->rmiimode)
1244 sh_eth_write(ndev, 0x1, RMIIMODE);
1245
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001246 /* Descriptor format */
1247 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001248 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001249 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001250
1251 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001252 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001253
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001254#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001255 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001256 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001257 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001258#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001259 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001260
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001261 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001262 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1263 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001264
Ben Dooks530aa2d2014-06-03 12:21:13 +01001265 /* Frame recv control (enable multiple-packets per rx irq) */
1266 sh_eth_write(ndev, RMCR_RNC, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001267
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001268 sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001269
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001270 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001271 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001272
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001273 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001274
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001275 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001276 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001277
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001278 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001279 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1280 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001281
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001282 sh_eth_modify(ndev, EESR, 0, 0);
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001283 mdp->irq_enabled = true;
1284 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001285
1286 /* PAUSE Prohibition */
Sergei Shtylyovbffa7312016-01-11 00:28:14 +03001287 sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
1288 ECMR_TE | ECMR_RE, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001289
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001290 if (mdp->cd->set_rate)
1291 mdp->cd->set_rate(ndev);
1292
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001293 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001294 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001295
1296 /* E-MAC Interrupt Enable register */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001297 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001298
1299 /* Set MAC address */
1300 update_mac_address(ndev);
1301
1302 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001303 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001304 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001305 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001306 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001307 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001308 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001309
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001310 /* Setting the Rx mode will start the Rx process. */
1311 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001312
1313 return ret;
1314}
1315
Ben Hutchings740c7f32015-01-27 00:49:32 +00001316static void sh_eth_dev_exit(struct net_device *ndev)
1317{
1318 struct sh_eth_private *mdp = netdev_priv(ndev);
1319 int i;
1320
1321 /* Deactivate all TX descriptors, so DMA should stop at next
1322 * packet boundary if it's currently running
1323 */
1324 for (i = 0; i < mdp->num_tx_ring; i++)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001325 mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001326
1327 /* Disable TX FIFO egress to MAC */
1328 sh_eth_rcv_snd_disable(ndev);
1329
1330 /* Stop RX DMA at next packet boundary */
1331 sh_eth_write(ndev, 0, EDRRR);
1332
1333 /* Aside from TX DMA, we can't tell when the hardware is
1334 * really stopped, so we need to reset to make sure.
1335 * Before doing that, wait for long enough to *probably*
1336 * finish transmitting the last packet and poll stats.
1337 */
1338 msleep(2); /* max frame time at 10 Mbps < 1250 us */
1339 sh_eth_get_stats(ndev);
1340 sh_eth_reset(ndev);
Geert Uytterhoevena14c7d12015-02-27 17:16:26 +01001341
1342 /* Set MAC address again */
1343 update_mac_address(ndev);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001344}
1345
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001346/* free Tx skb function */
1347static int sh_eth_txfree(struct net_device *ndev)
1348{
1349 struct sh_eth_private *mdp = netdev_priv(ndev);
1350 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001351 int free_num = 0;
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001352 int entry;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001353
1354 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001355 entry = mdp->dirty_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001356 txdesc = &mdp->tx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001357 if (txdesc->status & cpu_to_le32(TD_TACT))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001358 break;
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001359 /* TACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001360 dma_rmb();
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001361 netif_info(mdp, tx_done, ndev,
1362 "tx entry %d status 0x%08x\n",
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001363 entry, le32_to_cpu(txdesc->status));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001364 /* Free the original skb. */
1365 if (mdp->tx_skbuff[entry]) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001366 dma_unmap_single(&ndev->dev, le32_to_cpu(txdesc->addr),
1367 le32_to_cpu(txdesc->len) >> 16,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001368 DMA_TO_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001369 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1370 mdp->tx_skbuff[entry] = NULL;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001371 free_num++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001372 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001373 txdesc->status = cpu_to_le32(TD_TFP);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001374 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001375 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001376
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001377 ndev->stats.tx_packets++;
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001378 ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001379 }
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001380 return free_num;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001381}
1382
1383/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001384static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001385{
1386 struct sh_eth_private *mdp = netdev_priv(ndev);
1387 struct sh_eth_rxdesc *rxdesc;
1388
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001389 int entry = mdp->cur_rx % mdp->num_rx_ring;
1390 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001391 int limit;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001392 struct sk_buff *skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001393 u32 desc_status;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001394 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001395 dma_addr_t dma_addr;
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001396 u16 pkt_len;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001397 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001398
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001399 boguscnt = min(boguscnt, *quota);
1400 limit = boguscnt;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001401 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001402 while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001403 /* RACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001404 dma_rmb();
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001405 desc_status = le32_to_cpu(rxdesc->status);
1406 pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001407
1408 if (--boguscnt < 0)
1409 break;
1410
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001411 netif_info(mdp, rx_status, ndev,
1412 "rx entry %d status 0x%08x len %d\n",
1413 entry, desc_status, pkt_len);
1414
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001415 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001416 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001417
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001418 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001419 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Ben Hutchings9b4a6362015-03-03 00:52:39 +00001420 * bit 0. However, in case of the R8A7740 and R7S72100
1421 * the RFS bits are from bit 25 to bit 16. So, the
Simon Hormandb893472014-01-17 09:22:28 +09001422 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001423 */
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001424 if (mdp->cd->shift_rd0)
1425 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001426
Sergei Shtylyov248be832015-12-04 01:45:40 +03001427 skb = mdp->rx_skbuff[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001428 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1429 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001430 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001431 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001432 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001433 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001434 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001435 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001436 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001437 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001438 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001439 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001440 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001441 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001442 ndev->stats.rx_over_errors++;
Sergei Shtylyov248be832015-12-04 01:45:40 +03001443 } else if (skb) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001444 dma_addr = le32_to_cpu(rxdesc->addr);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001445 if (!mdp->cd->hw_swap)
1446 sh_eth_soft_swap(
Sergei Shtylyov12996532015-12-13 23:05:07 +03001447 phys_to_virt(ALIGN(dma_addr, 4)),
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001448 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001449 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001450 if (mdp->cd->rpadir)
1451 skb_reserve(skb, NET_IP_ALIGN);
Sergei Shtylyov12996532015-12-13 23:05:07 +03001452 dma_unmap_single(&ndev->dev, dma_addr,
Sergei Shtylyovab857912015-10-24 00:46:03 +03001453 ALIGN(mdp->rx_buf_sz, 32),
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001454 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001455 skb_put(skb, pkt_len);
1456 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001457 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001458 ndev->stats.rx_packets++;
1459 ndev->stats.rx_bytes += pkt_len;
Ben Hutchings25b77ad2015-02-26 20:33:30 +00001460 if (desc_status & RD_RFS8)
1461 ndev->stats.multicast++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001462 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001463 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001464 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001465 }
1466
1467 /* Refill the Rx ring buffers. */
1468 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001469 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001470 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001471 /* The size of the buffer is 32 byte boundary. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001472 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001473 rxdesc->len = cpu_to_le32(buf_len << 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001474
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001475 if (mdp->rx_skbuff[entry] == NULL) {
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001476 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001477 if (skb == NULL)
1478 break; /* Better luck next round. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001479 sh_eth_set_receive_align(skb);
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001480 dma_addr = dma_map_single(&ndev->dev, skb->data,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001481 buf_len, DMA_FROM_DEVICE);
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001482 if (dma_mapping_error(&ndev->dev, dma_addr)) {
1483 kfree_skb(skb);
1484 break;
1485 }
1486 mdp->rx_skbuff[entry] = skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001487
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001488 skb_checksum_none_assert(skb);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001489 rxdesc->addr = cpu_to_le32(dma_addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001490 }
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001491 dma_wmb(); /* RACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001492 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001493 rxdesc->status |=
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001494 cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001495 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001496 rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001497 }
1498
1499 /* Restart Rx engine if stopped. */
1500 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001501 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001502 /* fix the values for the next receiving if RDE is set */
Ben Hutchings33657112015-02-26 20:34:14 +00001503 if (intr_status & EESR_RDE &&
1504 mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001505 u32 count = (sh_eth_read(ndev, RDFAR) -
1506 sh_eth_read(ndev, RDLAR)) >> 4;
1507
1508 mdp->cur_rx = count;
1509 mdp->dirty_rx = count;
1510 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001511 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001512 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001513
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001514 *quota -= limit - boguscnt - 1;
1515
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001516 return *quota <= 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001517}
1518
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001519static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001520{
1521 /* disable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001522 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001523}
1524
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001525static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001526{
1527 /* enable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001528 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001529}
1530
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001531/* error control function */
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001532static void sh_eth_error(struct net_device *ndev, u32 intr_status)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001533{
1534 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001535 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001536 u32 link_stat;
1537 u32 mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001538
1539 if (intr_status & EESR_ECI) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001540 felic_stat = sh_eth_read(ndev, ECSR);
1541 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001542 if (felic_stat & ECSR_ICD)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001543 ndev->stats.tx_carrier_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001544 if (felic_stat & ECSR_LCHNG) {
1545 /* Link Changed */
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001546 if (mdp->cd->no_psr || mdp->no_ether_link) {
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001547 goto ignore_link;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001548 } else {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001549 link_stat = (sh_eth_read(ndev, PSR));
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001550 if (mdp->ether_link_active_low)
1551 link_stat = ~link_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001552 }
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001553 if (!(link_stat & PHY_ST_LINK)) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001554 sh_eth_rcv_snd_disable(ndev);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001555 } else {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001556 /* Link Up */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001557 sh_eth_modify(ndev, EESIPR, DMAC_M_ECI, 0);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001558 /* clear int */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001559 sh_eth_modify(ndev, ECSR, 0, 0);
1560 sh_eth_modify(ndev, EESIPR, DMAC_M_ECI,
1561 DMAC_M_ECI);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001562 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001563 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001564 }
1565 }
1566 }
1567
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001568ignore_link:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001569 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001570 /* Unused write back interrupt */
1571 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001572 ndev->stats.tx_aborted_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001573 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001574 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001575 }
1576
1577 if (intr_status & EESR_RABT) {
1578 /* Receive Abort int */
1579 if (intr_status & EESR_RFRMER) {
1580 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001581 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001582 }
1583 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001584
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001585 if (intr_status & EESR_TDE) {
1586 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001587 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001588 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001589 }
1590
1591 if (intr_status & EESR_TFE) {
1592 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001593 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001594 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001595 }
1596
1597 if (intr_status & EESR_RDE) {
1598 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001599 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001600 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001601
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001602 if (intr_status & EESR_RFE) {
1603 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001604 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001605 }
1606
1607 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1608 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001609 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001610 netif_err(mdp, tx_err, ndev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001611 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001612
1613 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1614 if (mdp->cd->no_ade)
1615 mask &= ~EESR_ADE;
1616 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001617 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001618 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001619
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001620 /* dmesg */
Sergei Shtylyovda246852014-03-15 03:29:14 +03001621 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1622 intr_status, mdp->cur_tx, mdp->dirty_tx,
1623 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001624 /* dirty buffer free */
1625 sh_eth_txfree(ndev);
1626
1627 /* SH7712 BUG */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001628 if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001629 /* tx dma start */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001630 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001631 }
1632 /* wakeup */
1633 netif_wake_queue(ndev);
1634 }
1635}
1636
1637static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1638{
1639 struct net_device *ndev = netdev;
1640 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001641 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001642 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001643 u32 intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001644
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001645 spin_lock(&mdp->lock);
1646
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001647 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001648 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001649 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1650 * enabled since it's the one that comes thru regardless of the mask,
1651 * and we need to fully handle it in sh_eth_error() in order to quench
1652 * it as it doesn't get cleared by just writing 1 to the ECI bit...
1653 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001654 intr_enable = sh_eth_read(ndev, EESIPR);
1655 intr_status &= intr_enable | DMAC_M_ECI;
1656 if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001657 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001658 else
Ben Hutchings283e38d2015-01-22 12:44:08 +00001659 goto out;
1660
1661 if (!likely(mdp->irq_enabled)) {
1662 sh_eth_write(ndev, 0, EESIPR);
1663 goto out;
1664 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001665
Sergei Shtylyov37191092013-06-19 23:30:23 +04001666 if (intr_status & EESR_RX_CHECK) {
1667 if (napi_schedule_prep(&mdp->napi)) {
1668 /* Mask Rx interrupts */
1669 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1670 EESIPR);
1671 __napi_schedule(&mdp->napi);
1672 } else {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001673 netdev_warn(ndev,
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001674 "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
Sergei Shtylyovda246852014-03-15 03:29:14 +03001675 intr_status, intr_enable);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001676 }
1677 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001678
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001679 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001680 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001681 /* Clear Tx interrupts */
1682 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1683
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001684 sh_eth_txfree(ndev);
1685 netif_wake_queue(ndev);
1686 }
1687
Sergei Shtylyov37191092013-06-19 23:30:23 +04001688 if (intr_status & cd->eesr_err_check) {
1689 /* Clear error interrupts */
1690 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1691
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001692 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001693 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001694
Ben Hutchings283e38d2015-01-22 12:44:08 +00001695out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001696 spin_unlock(&mdp->lock);
1697
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001698 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001699}
1700
Sergei Shtylyov37191092013-06-19 23:30:23 +04001701static int sh_eth_poll(struct napi_struct *napi, int budget)
1702{
1703 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1704 napi);
1705 struct net_device *ndev = napi->dev;
1706 int quota = budget;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001707 u32 intr_status;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001708
1709 for (;;) {
1710 intr_status = sh_eth_read(ndev, EESR);
1711 if (!(intr_status & EESR_RX_CHECK))
1712 break;
1713 /* Clear Rx interrupts */
1714 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1715
1716 if (sh_eth_rx(ndev, intr_status, &quota))
1717 goto out;
1718 }
1719
1720 napi_complete(napi);
1721
1722 /* Reenable Rx interrupts */
Ben Hutchings283e38d2015-01-22 12:44:08 +00001723 if (mdp->irq_enabled)
1724 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001725out:
1726 return budget - quota;
1727}
1728
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001729/* PHY state control function */
1730static void sh_eth_adjust_link(struct net_device *ndev)
1731{
1732 struct sh_eth_private *mdp = netdev_priv(ndev);
1733 struct phy_device *phydev = mdp->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001734 int new_state = 0;
1735
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001736 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001737 if (phydev->duplex != mdp->duplex) {
1738 new_state = 1;
1739 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001740 if (mdp->cd->set_duplex)
1741 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001742 }
1743
1744 if (phydev->speed != mdp->speed) {
1745 new_state = 1;
1746 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001747 if (mdp->cd->set_rate)
1748 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001749 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001750 if (!mdp->link) {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001751 sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001752 new_state = 1;
1753 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001754 if (mdp->cd->no_psr || mdp->no_ether_link)
1755 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001756 }
1757 } else if (mdp->link) {
1758 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001759 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001760 mdp->speed = 0;
1761 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001762 if (mdp->cd->no_psr || mdp->no_ether_link)
1763 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001764 }
1765
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001766 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001767 phy_print_status(phydev);
1768}
1769
1770/* PHY init function */
1771static int sh_eth_phy_init(struct net_device *ndev)
1772{
Ben Dooks702eca02014-03-12 17:47:40 +00001773 struct device_node *np = ndev->dev.parent->of_node;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001774 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001775 struct phy_device *phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001776
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001777 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001778 mdp->speed = 0;
1779 mdp->duplex = -1;
1780
1781 /* Try connect to PHY */
Ben Dooks702eca02014-03-12 17:47:40 +00001782 if (np) {
1783 struct device_node *pn;
1784
1785 pn = of_parse_phandle(np, "phy-handle", 0);
1786 phydev = of_phy_connect(ndev, pn,
1787 sh_eth_adjust_link, 0,
1788 mdp->phy_interface);
1789
1790 if (!phydev)
1791 phydev = ERR_PTR(-ENOENT);
1792 } else {
1793 char phy_id[MII_BUS_ID_SIZE + 3];
1794
1795 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1796 mdp->mii_bus->id, mdp->phy_id);
1797
1798 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1799 mdp->phy_interface);
1800 }
1801
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001802 if (IS_ERR(phydev)) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001803 netdev_err(ndev, "failed to connect PHY\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001804 return PTR_ERR(phydev);
1805 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001806
Andrew Lunn22209432016-01-06 20:11:13 +01001807 phy_attached_info(phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001808
1809 mdp->phydev = phydev;
1810
1811 return 0;
1812}
1813
1814/* PHY control start function */
1815static int sh_eth_phy_start(struct net_device *ndev)
1816{
1817 struct sh_eth_private *mdp = netdev_priv(ndev);
1818 int ret;
1819
1820 ret = sh_eth_phy_init(ndev);
1821 if (ret)
1822 return ret;
1823
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001824 phy_start(mdp->phydev);
1825
1826 return 0;
1827}
1828
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001829static int sh_eth_get_settings(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001830 struct ethtool_cmd *ecmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001831{
1832 struct sh_eth_private *mdp = netdev_priv(ndev);
1833 unsigned long flags;
1834 int ret;
1835
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001836 if (!mdp->phydev)
1837 return -ENODEV;
1838
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001839 spin_lock_irqsave(&mdp->lock, flags);
1840 ret = phy_ethtool_gset(mdp->phydev, ecmd);
1841 spin_unlock_irqrestore(&mdp->lock, flags);
1842
1843 return ret;
1844}
1845
1846static int sh_eth_set_settings(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001847 struct ethtool_cmd *ecmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001848{
1849 struct sh_eth_private *mdp = netdev_priv(ndev);
1850 unsigned long flags;
1851 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001852
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001853 if (!mdp->phydev)
1854 return -ENODEV;
1855
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001856 spin_lock_irqsave(&mdp->lock, flags);
1857
1858 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001859 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001860
1861 ret = phy_ethtool_sset(mdp->phydev, ecmd);
1862 if (ret)
1863 goto error_exit;
1864
1865 if (ecmd->duplex == DUPLEX_FULL)
1866 mdp->duplex = 1;
1867 else
1868 mdp->duplex = 0;
1869
1870 if (mdp->cd->set_duplex)
1871 mdp->cd->set_duplex(ndev);
1872
1873error_exit:
1874 mdelay(1);
1875
1876 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001877 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001878
1879 spin_unlock_irqrestore(&mdp->lock, flags);
1880
1881 return ret;
1882}
1883
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00001884/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
1885 * version must be bumped as well. Just adding registers up to that
1886 * limit is fine, as long as the existing register indices don't
1887 * change.
1888 */
1889#define SH_ETH_REG_DUMP_VERSION 1
1890#define SH_ETH_REG_DUMP_MAX_REGS 256
1891
1892static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
1893{
1894 struct sh_eth_private *mdp = netdev_priv(ndev);
1895 struct sh_eth_cpu_data *cd = mdp->cd;
1896 u32 *valid_map;
1897 size_t len;
1898
1899 BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
1900
1901 /* Dump starts with a bitmap that tells ethtool which
1902 * registers are defined for this chip.
1903 */
1904 len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
1905 if (buf) {
1906 valid_map = buf;
1907 buf += len;
1908 } else {
1909 valid_map = NULL;
1910 }
1911
1912 /* Add a register to the dump, if it has a defined offset.
1913 * This automatically skips most undefined registers, but for
1914 * some it is also necessary to check a capability flag in
1915 * struct sh_eth_cpu_data.
1916 */
1917#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
1918#define add_reg_from(reg, read_expr) do { \
1919 if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
1920 if (buf) { \
1921 mark_reg_valid(reg); \
1922 *buf++ = read_expr; \
1923 } \
1924 ++len; \
1925 } \
1926 } while (0)
1927#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
1928#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
1929
1930 add_reg(EDSR);
1931 add_reg(EDMR);
1932 add_reg(EDTRR);
1933 add_reg(EDRRR);
1934 add_reg(EESR);
1935 add_reg(EESIPR);
1936 add_reg(TDLAR);
1937 add_reg(TDFAR);
1938 add_reg(TDFXR);
1939 add_reg(TDFFR);
1940 add_reg(RDLAR);
1941 add_reg(RDFAR);
1942 add_reg(RDFXR);
1943 add_reg(RDFFR);
1944 add_reg(TRSCER);
1945 add_reg(RMFCR);
1946 add_reg(TFTR);
1947 add_reg(FDR);
1948 add_reg(RMCR);
1949 add_reg(TFUCR);
1950 add_reg(RFOCR);
1951 if (cd->rmiimode)
1952 add_reg(RMIIMODE);
1953 add_reg(FCFTR);
1954 if (cd->rpadir)
1955 add_reg(RPADIR);
1956 if (!cd->no_trimd)
1957 add_reg(TRIMD);
1958 add_reg(ECMR);
1959 add_reg(ECSR);
1960 add_reg(ECSIPR);
1961 add_reg(PIR);
1962 if (!cd->no_psr)
1963 add_reg(PSR);
1964 add_reg(RDMLR);
1965 add_reg(RFLR);
1966 add_reg(IPGR);
1967 if (cd->apr)
1968 add_reg(APR);
1969 if (cd->mpr)
1970 add_reg(MPR);
1971 add_reg(RFCR);
1972 add_reg(RFCF);
1973 if (cd->tpauser)
1974 add_reg(TPAUSER);
1975 add_reg(TPAUSECR);
1976 add_reg(GECMR);
1977 if (cd->bculr)
1978 add_reg(BCULR);
1979 add_reg(MAHR);
1980 add_reg(MALR);
1981 add_reg(TROCR);
1982 add_reg(CDCR);
1983 add_reg(LCCR);
1984 add_reg(CNDCR);
1985 add_reg(CEFCR);
1986 add_reg(FRECR);
1987 add_reg(TSFRCR);
1988 add_reg(TLFRCR);
1989 add_reg(CERCR);
1990 add_reg(CEECR);
1991 add_reg(MAFCR);
1992 if (cd->rtrate)
1993 add_reg(RTRATE);
1994 if (cd->hw_crc)
1995 add_reg(CSMR);
1996 if (cd->select_mii)
1997 add_reg(RMII_MII);
1998 add_reg(ARSTR);
1999 if (cd->tsu) {
2000 add_tsu_reg(TSU_CTRST);
2001 add_tsu_reg(TSU_FWEN0);
2002 add_tsu_reg(TSU_FWEN1);
2003 add_tsu_reg(TSU_FCM);
2004 add_tsu_reg(TSU_BSYSL0);
2005 add_tsu_reg(TSU_BSYSL1);
2006 add_tsu_reg(TSU_PRISL0);
2007 add_tsu_reg(TSU_PRISL1);
2008 add_tsu_reg(TSU_FWSL0);
2009 add_tsu_reg(TSU_FWSL1);
2010 add_tsu_reg(TSU_FWSLC);
2011 add_tsu_reg(TSU_QTAG0);
2012 add_tsu_reg(TSU_QTAG1);
2013 add_tsu_reg(TSU_QTAGM0);
2014 add_tsu_reg(TSU_QTAGM1);
2015 add_tsu_reg(TSU_FWSR);
2016 add_tsu_reg(TSU_FWINMK);
2017 add_tsu_reg(TSU_ADQT0);
2018 add_tsu_reg(TSU_ADQT1);
2019 add_tsu_reg(TSU_VTAG0);
2020 add_tsu_reg(TSU_VTAG1);
2021 add_tsu_reg(TSU_ADSBSY);
2022 add_tsu_reg(TSU_TEN);
2023 add_tsu_reg(TSU_POST1);
2024 add_tsu_reg(TSU_POST2);
2025 add_tsu_reg(TSU_POST3);
2026 add_tsu_reg(TSU_POST4);
2027 if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
2028 /* This is the start of a table, not just a single
2029 * register.
2030 */
2031 if (buf) {
2032 unsigned int i;
2033
2034 mark_reg_valid(TSU_ADRH0);
2035 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
2036 *buf++ = ioread32(
2037 mdp->tsu_addr +
2038 mdp->reg_offset[TSU_ADRH0] +
2039 i * 4);
2040 }
2041 len += SH_ETH_TSU_CAM_ENTRIES * 2;
2042 }
2043 }
2044
2045#undef mark_reg_valid
2046#undef add_reg_from
2047#undef add_reg
2048#undef add_tsu_reg
2049
2050 return len * 4;
2051}
2052
2053static int sh_eth_get_regs_len(struct net_device *ndev)
2054{
2055 return __sh_eth_get_regs(ndev, NULL);
2056}
2057
2058static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
2059 void *buf)
2060{
2061 struct sh_eth_private *mdp = netdev_priv(ndev);
2062
2063 regs->version = SH_ETH_REG_DUMP_VERSION;
2064
2065 pm_runtime_get_sync(&mdp->pdev->dev);
2066 __sh_eth_get_regs(ndev, buf);
2067 pm_runtime_put_sync(&mdp->pdev->dev);
2068}
2069
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002070static int sh_eth_nway_reset(struct net_device *ndev)
2071{
2072 struct sh_eth_private *mdp = netdev_priv(ndev);
2073 unsigned long flags;
2074 int ret;
2075
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002076 if (!mdp->phydev)
2077 return -ENODEV;
2078
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002079 spin_lock_irqsave(&mdp->lock, flags);
2080 ret = phy_start_aneg(mdp->phydev);
2081 spin_unlock_irqrestore(&mdp->lock, flags);
2082
2083 return ret;
2084}
2085
2086static u32 sh_eth_get_msglevel(struct net_device *ndev)
2087{
2088 struct sh_eth_private *mdp = netdev_priv(ndev);
2089 return mdp->msg_enable;
2090}
2091
2092static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
2093{
2094 struct sh_eth_private *mdp = netdev_priv(ndev);
2095 mdp->msg_enable = value;
2096}
2097
2098static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
2099 "rx_current", "tx_current",
2100 "rx_dirty", "tx_dirty",
2101};
2102#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
2103
2104static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
2105{
2106 switch (sset) {
2107 case ETH_SS_STATS:
2108 return SH_ETH_STATS_LEN;
2109 default:
2110 return -EOPNOTSUPP;
2111 }
2112}
2113
2114static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002115 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002116{
2117 struct sh_eth_private *mdp = netdev_priv(ndev);
2118 int i = 0;
2119
2120 /* device-specific stats */
2121 data[i++] = mdp->cur_rx;
2122 data[i++] = mdp->cur_tx;
2123 data[i++] = mdp->dirty_rx;
2124 data[i++] = mdp->dirty_tx;
2125}
2126
2127static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
2128{
2129 switch (stringset) {
2130 case ETH_SS_STATS:
2131 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002132 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002133 break;
2134 }
2135}
2136
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002137static void sh_eth_get_ringparam(struct net_device *ndev,
2138 struct ethtool_ringparam *ring)
2139{
2140 struct sh_eth_private *mdp = netdev_priv(ndev);
2141
2142 ring->rx_max_pending = RX_RING_MAX;
2143 ring->tx_max_pending = TX_RING_MAX;
2144 ring->rx_pending = mdp->num_rx_ring;
2145 ring->tx_pending = mdp->num_tx_ring;
2146}
2147
2148static int sh_eth_set_ringparam(struct net_device *ndev,
2149 struct ethtool_ringparam *ring)
2150{
2151 struct sh_eth_private *mdp = netdev_priv(ndev);
2152 int ret;
2153
2154 if (ring->tx_pending > TX_RING_MAX ||
2155 ring->rx_pending > RX_RING_MAX ||
2156 ring->tx_pending < TX_RING_MIN ||
2157 ring->rx_pending < RX_RING_MIN)
2158 return -EINVAL;
2159 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
2160 return -EINVAL;
2161
2162 if (netif_running(ndev)) {
Ben Hutchingsbd888912015-01-22 12:40:25 +00002163 netif_device_detach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002164 netif_tx_disable(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002165
Ben Hutchings283e38d2015-01-22 12:44:08 +00002166 /* Serialise with the interrupt handler and NAPI, then
2167 * disable interrupts. We have to clear the
2168 * irq_enabled flag first to ensure that interrupts
2169 * won't be re-enabled.
2170 */
2171 mdp->irq_enabled = false;
2172 synchronize_irq(ndev->irq);
2173 napi_synchronize(&mdp->napi);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002174 sh_eth_write(ndev, 0x0000, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00002175
Ben Hutchings740c7f32015-01-27 00:49:32 +00002176 sh_eth_dev_exit(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002177
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002178 /* Free all the skbuffs in the Rx queue and the DMA buffers. */
Ben Hutchings084236d2015-01-22 12:41:34 +00002179 sh_eth_ring_free(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002180 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002181
2182 /* Set new parameters */
2183 mdp->num_rx_ring = ring->rx_pending;
2184 mdp->num_tx_ring = ring->tx_pending;
2185
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002186 if (netif_running(ndev)) {
Ben Hutchings084236d2015-01-22 12:41:34 +00002187 ret = sh_eth_ring_init(ndev);
2188 if (ret < 0) {
2189 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
2190 __func__);
2191 return ret;
2192 }
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002193 ret = sh_eth_dev_init(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002194 if (ret < 0) {
2195 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
2196 __func__);
2197 return ret;
2198 }
2199
Ben Hutchingsbd888912015-01-22 12:40:25 +00002200 netif_device_attach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002201 }
2202
2203 return 0;
2204}
2205
stephen hemminger9b07be42012-01-04 12:59:49 +00002206static const struct ethtool_ops sh_eth_ethtool_ops = {
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002207 .get_settings = sh_eth_get_settings,
2208 .set_settings = sh_eth_set_settings,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002209 .get_regs_len = sh_eth_get_regs_len,
2210 .get_regs = sh_eth_get_regs,
stephen hemminger9b07be42012-01-04 12:59:49 +00002211 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002212 .get_msglevel = sh_eth_get_msglevel,
2213 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00002214 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002215 .get_strings = sh_eth_get_strings,
2216 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2217 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002218 .get_ringparam = sh_eth_get_ringparam,
2219 .set_ringparam = sh_eth_set_ringparam,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002220};
2221
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002222/* network device open function */
2223static int sh_eth_open(struct net_device *ndev)
2224{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002225 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03002226 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002227
Magnus Dammbcd51492009-10-09 00:20:04 +00002228 pm_runtime_get_sync(&mdp->pdev->dev);
2229
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002230 napi_enable(&mdp->napi);
2231
Joe Perchesa0607fd2009-11-18 23:29:17 -08002232 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002233 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002234 if (ret) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002235 netdev_err(ndev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002236 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002237 }
2238
2239 /* Descriptor set */
2240 ret = sh_eth_ring_init(ndev);
2241 if (ret)
2242 goto out_free_irq;
2243
2244 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002245 ret = sh_eth_dev_init(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002246 if (ret)
2247 goto out_free_irq;
2248
2249 /* PHY control start*/
2250 ret = sh_eth_phy_start(ndev);
2251 if (ret)
2252 goto out_free_irq;
2253
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002254 netif_start_queue(ndev);
2255
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002256 mdp->is_opened = 1;
2257
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002258 return ret;
2259
2260out_free_irq:
2261 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002262out_napi_off:
2263 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002264 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002265 return ret;
2266}
2267
2268/* Timeout function */
2269static void sh_eth_tx_timeout(struct net_device *ndev)
2270{
2271 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002272 struct sh_eth_rxdesc *rxdesc;
2273 int i;
2274
2275 netif_stop_queue(ndev);
2276
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002277 netif_err(mdp, timer, ndev,
2278 "transmit timed out, status %8.8x, resetting...\n",
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01002279 sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002280
2281 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002282 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002283
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002284 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002285 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002286 rxdesc = &mdp->rx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002287 rxdesc->status = cpu_to_le32(0);
2288 rxdesc->addr = cpu_to_le32(0xBADF00D0);
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002289 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002290 mdp->rx_skbuff[i] = NULL;
2291 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002292 for (i = 0; i < mdp->num_tx_ring; i++) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002293 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002294 mdp->tx_skbuff[i] = NULL;
2295 }
2296
2297 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002298 sh_eth_dev_init(ndev);
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002299
2300 netif_start_queue(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002301}
2302
2303/* Packet transmit function */
2304static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2305{
2306 struct sh_eth_private *mdp = netdev_priv(ndev);
2307 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov12996532015-12-13 23:05:07 +03002308 dma_addr_t dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002309 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002310 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002311
2312 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002313 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002314 if (!sh_eth_txfree(ndev)) {
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002315 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002316 netif_stop_queue(ndev);
2317 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002318 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002319 }
2320 }
2321 spin_unlock_irqrestore(&mdp->lock, flags);
2322
Ben Hutchingsdacc73e2015-03-03 00:53:08 +00002323 if (skb_put_padto(skb, ETH_ZLEN))
Ben Hutchingseebfb642015-01-22 12:40:13 +00002324 return NETDEV_TX_OK;
2325
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002326 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002327 mdp->tx_skbuff[entry] = skb;
2328 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002329 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002330 if (!mdp->cd->hw_swap)
Sergei Shtylyov3e230992015-12-13 21:27:04 +03002331 sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
Sergei Shtylyov12996532015-12-13 23:05:07 +03002332 dma_addr = dma_map_single(&ndev->dev, skb->data, skb->len,
2333 DMA_TO_DEVICE);
2334 if (dma_mapping_error(&ndev->dev, dma_addr)) {
Ben Hutchingsaa3933b2015-01-27 00:49:47 +00002335 kfree_skb(skb);
2336 return NETDEV_TX_OK;
2337 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002338 txdesc->addr = cpu_to_le32(dma_addr);
2339 txdesc->len = cpu_to_le32(skb->len << 16);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002340
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03002341 dma_wmb(); /* TACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002342 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002343 txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002344 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002345 txdesc->status |= cpu_to_le32(TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002346
2347 mdp->cur_tx++;
2348
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002349 if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
2350 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002351
Patrick McHardy6ed10652009-06-23 06:03:08 +00002352 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002353}
2354
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002355/* The statistics registers have write-clear behaviour, which means we
2356 * will lose any increment between the read and write. We mitigate
2357 * this by only clearing when we read a non-zero value, so we will
2358 * never falsely report a total of zero.
2359 */
2360static void
2361sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
2362{
2363 u32 delta = sh_eth_read(ndev, reg);
2364
2365 if (delta) {
2366 *stat += delta;
2367 sh_eth_write(ndev, 0, reg);
2368 }
2369}
2370
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002371static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2372{
2373 struct sh_eth_private *mdp = netdev_priv(ndev);
2374
2375 if (sh_eth_is_rz_fast_ether(mdp))
2376 return &ndev->stats;
2377
2378 if (!mdp->is_opened)
2379 return &ndev->stats;
2380
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002381 sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
2382 sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
2383 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002384
2385 if (sh_eth_is_gether(mdp)) {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002386 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2387 CERCR);
2388 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2389 CEECR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002390 } else {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002391 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2392 CNDCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002393 }
2394
2395 return &ndev->stats;
2396}
2397
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002398/* device close function */
2399static int sh_eth_close(struct net_device *ndev)
2400{
2401 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002402
2403 netif_stop_queue(ndev);
2404
Ben Hutchings283e38d2015-01-22 12:44:08 +00002405 /* Serialise with the interrupt handler and NAPI, then disable
2406 * interrupts. We have to clear the irq_enabled flag first to
2407 * ensure that interrupts won't be re-enabled.
2408 */
2409 mdp->irq_enabled = false;
2410 synchronize_irq(ndev->irq);
2411 napi_disable(&mdp->napi);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002412 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002413
Ben Hutchings740c7f32015-01-27 00:49:32 +00002414 sh_eth_dev_exit(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002415
2416 /* PHY Disconnect */
2417 if (mdp->phydev) {
2418 phy_stop(mdp->phydev);
2419 phy_disconnect(mdp->phydev);
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002420 mdp->phydev = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002421 }
2422
2423 free_irq(ndev->irq, ndev);
2424
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002425 /* Free all the skbuffs in the Rx queue and the DMA buffer. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002426 sh_eth_ring_free(ndev);
2427
Magnus Dammbcd51492009-10-09 00:20:04 +00002428 pm_runtime_put_sync(&mdp->pdev->dev);
2429
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002430 mdp->is_opened = 0;
2431
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002432 return 0;
2433}
2434
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002435/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002436static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002437{
2438 struct sh_eth_private *mdp = netdev_priv(ndev);
2439 struct phy_device *phydev = mdp->phydev;
2440
2441 if (!netif_running(ndev))
2442 return -EINVAL;
2443
2444 if (!phydev)
2445 return -ENODEV;
2446
Richard Cochran28b04112010-07-17 08:48:55 +00002447 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002448}
2449
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002450/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2451static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2452 int entry)
2453{
2454 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2455}
2456
2457static u32 sh_eth_tsu_get_post_mask(int entry)
2458{
2459 return 0x0f << (28 - ((entry % 8) * 4));
2460}
2461
2462static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2463{
2464 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2465}
2466
2467static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2468 int entry)
2469{
2470 struct sh_eth_private *mdp = netdev_priv(ndev);
2471 u32 tmp;
2472 void *reg_offset;
2473
2474 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2475 tmp = ioread32(reg_offset);
2476 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2477}
2478
2479static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2480 int entry)
2481{
2482 struct sh_eth_private *mdp = netdev_priv(ndev);
2483 u32 post_mask, ref_mask, tmp;
2484 void *reg_offset;
2485
2486 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2487 post_mask = sh_eth_tsu_get_post_mask(entry);
2488 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2489
2490 tmp = ioread32(reg_offset);
2491 iowrite32(tmp & ~post_mask, reg_offset);
2492
2493 /* If other port enables, the function returns "true" */
2494 return tmp & ref_mask;
2495}
2496
2497static int sh_eth_tsu_busy(struct net_device *ndev)
2498{
2499 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2500 struct sh_eth_private *mdp = netdev_priv(ndev);
2501
2502 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2503 udelay(10);
2504 timeout--;
2505 if (timeout <= 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002506 netdev_err(ndev, "%s: timeout\n", __func__);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002507 return -ETIMEDOUT;
2508 }
2509 }
2510
2511 return 0;
2512}
2513
2514static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2515 const u8 *addr)
2516{
2517 u32 val;
2518
2519 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2520 iowrite32(val, reg);
2521 if (sh_eth_tsu_busy(ndev) < 0)
2522 return -EBUSY;
2523
2524 val = addr[4] << 8 | addr[5];
2525 iowrite32(val, reg + 4);
2526 if (sh_eth_tsu_busy(ndev) < 0)
2527 return -EBUSY;
2528
2529 return 0;
2530}
2531
2532static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2533{
2534 u32 val;
2535
2536 val = ioread32(reg);
2537 addr[0] = (val >> 24) & 0xff;
2538 addr[1] = (val >> 16) & 0xff;
2539 addr[2] = (val >> 8) & 0xff;
2540 addr[3] = val & 0xff;
2541 val = ioread32(reg + 4);
2542 addr[4] = (val >> 8) & 0xff;
2543 addr[5] = val & 0xff;
2544}
2545
2546
2547static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2548{
2549 struct sh_eth_private *mdp = netdev_priv(ndev);
2550 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2551 int i;
2552 u8 c_addr[ETH_ALEN];
2553
2554 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2555 sh_eth_tsu_read_entry(reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002556 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002557 return i;
2558 }
2559
2560 return -ENOENT;
2561}
2562
2563static int sh_eth_tsu_find_empty(struct net_device *ndev)
2564{
2565 u8 blank[ETH_ALEN];
2566 int entry;
2567
2568 memset(blank, 0, sizeof(blank));
2569 entry = sh_eth_tsu_find_entry(ndev, blank);
2570 return (entry < 0) ? -ENOMEM : entry;
2571}
2572
2573static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2574 int entry)
2575{
2576 struct sh_eth_private *mdp = netdev_priv(ndev);
2577 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2578 int ret;
2579 u8 blank[ETH_ALEN];
2580
2581 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2582 ~(1 << (31 - entry)), TSU_TEN);
2583
2584 memset(blank, 0, sizeof(blank));
2585 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2586 if (ret < 0)
2587 return ret;
2588 return 0;
2589}
2590
2591static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2592{
2593 struct sh_eth_private *mdp = netdev_priv(ndev);
2594 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2595 int i, ret;
2596
2597 if (!mdp->cd->tsu)
2598 return 0;
2599
2600 i = sh_eth_tsu_find_entry(ndev, addr);
2601 if (i < 0) {
2602 /* No entry found, create one */
2603 i = sh_eth_tsu_find_empty(ndev);
2604 if (i < 0)
2605 return -ENOMEM;
2606 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2607 if (ret < 0)
2608 return ret;
2609
2610 /* Enable the entry */
2611 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2612 (1 << (31 - i)), TSU_TEN);
2613 }
2614
2615 /* Entry found or created, enable POST */
2616 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2617
2618 return 0;
2619}
2620
2621static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2622{
2623 struct sh_eth_private *mdp = netdev_priv(ndev);
2624 int i, ret;
2625
2626 if (!mdp->cd->tsu)
2627 return 0;
2628
2629 i = sh_eth_tsu_find_entry(ndev, addr);
2630 if (i) {
2631 /* Entry found */
2632 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2633 goto done;
2634
2635 /* Disable the entry if both ports was disabled */
2636 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2637 if (ret < 0)
2638 return ret;
2639 }
2640done:
2641 return 0;
2642}
2643
2644static int sh_eth_tsu_purge_all(struct net_device *ndev)
2645{
2646 struct sh_eth_private *mdp = netdev_priv(ndev);
2647 int i, ret;
2648
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002649 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002650 return 0;
2651
2652 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2653 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2654 continue;
2655
2656 /* Disable the entry if both ports was disabled */
2657 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2658 if (ret < 0)
2659 return ret;
2660 }
2661
2662 return 0;
2663}
2664
2665static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2666{
2667 struct sh_eth_private *mdp = netdev_priv(ndev);
2668 u8 addr[ETH_ALEN];
2669 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2670 int i;
2671
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002672 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002673 return;
2674
2675 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2676 sh_eth_tsu_read_entry(reg_offset, addr);
2677 if (is_multicast_ether_addr(addr))
2678 sh_eth_tsu_del_entry(ndev, addr);
2679 }
2680}
2681
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002682/* Update promiscuous flag and multicast filter */
2683static void sh_eth_set_rx_mode(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002684{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002685 struct sh_eth_private *mdp = netdev_priv(ndev);
2686 u32 ecmr_bits;
2687 int mcast_all = 0;
2688 unsigned long flags;
2689
2690 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002691 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002692 * Depending on ndev->flags, set PRM or clear MCT
2693 */
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002694 ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
2695 if (mdp->cd->tsu)
2696 ecmr_bits |= ECMR_MCT;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002697
2698 if (!(ndev->flags & IFF_MULTICAST)) {
2699 sh_eth_tsu_purge_mcast(ndev);
2700 mcast_all = 1;
2701 }
2702 if (ndev->flags & IFF_ALLMULTI) {
2703 sh_eth_tsu_purge_mcast(ndev);
2704 ecmr_bits &= ~ECMR_MCT;
2705 mcast_all = 1;
2706 }
2707
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002708 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002709 sh_eth_tsu_purge_all(ndev);
2710 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2711 } else if (mdp->cd->tsu) {
2712 struct netdev_hw_addr *ha;
2713 netdev_for_each_mc_addr(ha, ndev) {
2714 if (mcast_all && is_multicast_ether_addr(ha->addr))
2715 continue;
2716
2717 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2718 if (!mcast_all) {
2719 sh_eth_tsu_purge_mcast(ndev);
2720 ecmr_bits &= ~ECMR_MCT;
2721 mcast_all = 1;
2722 }
2723 }
2724 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002725 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002726
2727 /* update the ethernet mode */
2728 sh_eth_write(ndev, ecmr_bits, ECMR);
2729
2730 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002731}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002732
2733static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2734{
2735 if (!mdp->port)
2736 return TSU_VTAG0;
2737 else
2738 return TSU_VTAG1;
2739}
2740
Patrick McHardy80d5c362013-04-19 02:04:28 +00002741static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2742 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002743{
2744 struct sh_eth_private *mdp = netdev_priv(ndev);
2745 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2746
2747 if (unlikely(!mdp->cd->tsu))
2748 return -EPERM;
2749
2750 /* No filtering if vid = 0 */
2751 if (!vid)
2752 return 0;
2753
2754 mdp->vlan_num_ids++;
2755
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002756 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002757 * already enabled, the driver disables it and the filte
2758 */
2759 if (mdp->vlan_num_ids > 1) {
2760 /* disable VLAN filter */
2761 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2762 return 0;
2763 }
2764
2765 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2766 vtag_reg_index);
2767
2768 return 0;
2769}
2770
Patrick McHardy80d5c362013-04-19 02:04:28 +00002771static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2772 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002773{
2774 struct sh_eth_private *mdp = netdev_priv(ndev);
2775 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2776
2777 if (unlikely(!mdp->cd->tsu))
2778 return -EPERM;
2779
2780 /* No filtering if vid = 0 */
2781 if (!vid)
2782 return 0;
2783
2784 mdp->vlan_num_ids--;
2785 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2786
2787 return 0;
2788}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002789
2790/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002791static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002792{
Simon Hormandb893472014-01-17 09:22:28 +09002793 if (sh_eth_is_rz_fast_ether(mdp)) {
2794 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2795 return;
2796 }
2797
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002798 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2799 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2800 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2801 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2802 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2803 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2804 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2805 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2806 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2807 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002808 if (sh_eth_is_gether(mdp)) {
2809 sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
2810 sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
2811 } else {
2812 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2813 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
2814 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002815 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2816 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2817 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2818 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2819 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2820 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2821 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002822}
2823
2824/* MDIO bus release function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002825static int sh_mdio_release(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002826{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002827 /* unregister mdio bus */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002828 mdiobus_unregister(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002829
2830 /* free bitbang info */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002831 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002832
2833 return 0;
2834}
2835
2836/* MDIO bus init function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002837static int sh_mdio_init(struct sh_eth_private *mdp,
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002838 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002839{
Andrew Lunne7f4dc32016-01-06 20:11:15 +01002840 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002841 struct bb_info *bitbang;
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002842 struct platform_device *pdev = mdp->pdev;
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01002843 struct device *dev = &mdp->pdev->dev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002844
2845 /* create bit control struct for PHY */
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01002846 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
Laurent Pinchartf738a132014-03-20 15:00:35 +01002847 if (!bitbang)
2848 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002849
2850 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002851 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002852 bitbang->set_gate = pd->set_mdio_gate;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002853 bitbang->ctrl.ops = &bb_ops;
2854
Stefan Weilc2e07b32010-08-03 19:44:52 +02002855 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002856 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
Laurent Pinchartf738a132014-03-20 15:00:35 +01002857 if (!mdp->mii_bus)
2858 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002859
2860 /* Hook up MII support for ethtool */
2861 mdp->mii_bus->name = "sh_mii";
Laurent Pincharta5bd60602014-03-20 15:00:32 +01002862 mdp->mii_bus->parent = dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00002863 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002864 pdev->name, pdev->id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002865
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002866 /* register MDIO bus */
2867 if (dev->of_node) {
2868 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
Ben Dooks702eca02014-03-12 17:47:40 +00002869 } else {
Ben Dooks702eca02014-03-12 17:47:40 +00002870 if (pd->phy_irq > 0)
2871 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
2872
2873 ret = mdiobus_register(mdp->mii_bus);
2874 }
2875
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002876 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002877 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002878
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002879 return 0;
2880
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002881out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07002882 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002883 return ret;
2884}
2885
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002886static const u16 *sh_eth_get_register_offset(int register_type)
2887{
2888 const u16 *reg_offset = NULL;
2889
2890 switch (register_type) {
2891 case SH_ETH_REG_GIGABIT:
2892 reg_offset = sh_eth_offset_gigabit;
2893 break;
Simon Hormandb893472014-01-17 09:22:28 +09002894 case SH_ETH_REG_FAST_RZ:
2895 reg_offset = sh_eth_offset_fast_rz;
2896 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00002897 case SH_ETH_REG_FAST_RCAR:
2898 reg_offset = sh_eth_offset_fast_rcar;
2899 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002900 case SH_ETH_REG_FAST_SH4:
2901 reg_offset = sh_eth_offset_fast_sh4;
2902 break;
2903 case SH_ETH_REG_FAST_SH3_SH2:
2904 reg_offset = sh_eth_offset_fast_sh3_sh2;
2905 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002906 }
2907
2908 return reg_offset;
2909}
2910
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002911static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002912 .ndo_open = sh_eth_open,
2913 .ndo_stop = sh_eth_close,
2914 .ndo_start_xmit = sh_eth_start_xmit,
2915 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002916 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002917 .ndo_tx_timeout = sh_eth_tx_timeout,
2918 .ndo_do_ioctl = sh_eth_do_ioctl,
2919 .ndo_validate_addr = eth_validate_addr,
2920 .ndo_set_mac_address = eth_mac_addr,
2921 .ndo_change_mtu = eth_change_mtu,
2922};
2923
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002924static const struct net_device_ops sh_eth_netdev_ops_tsu = {
2925 .ndo_open = sh_eth_open,
2926 .ndo_stop = sh_eth_close,
2927 .ndo_start_xmit = sh_eth_start_xmit,
2928 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002929 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002930 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
2931 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
2932 .ndo_tx_timeout = sh_eth_tx_timeout,
2933 .ndo_do_ioctl = sh_eth_do_ioctl,
2934 .ndo_validate_addr = eth_validate_addr,
2935 .ndo_set_mac_address = eth_mac_addr,
2936 .ndo_change_mtu = eth_change_mtu,
2937};
2938
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002939#ifdef CONFIG_OF
2940static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
2941{
2942 struct device_node *np = dev->of_node;
2943 struct sh_eth_plat_data *pdata;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002944 const char *mac_addr;
2945
2946 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
2947 if (!pdata)
2948 return NULL;
2949
2950 pdata->phy_interface = of_get_phy_mode(np);
2951
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002952 mac_addr = of_get_mac_address(np);
2953 if (mac_addr)
2954 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
2955
2956 pdata->no_ether_link =
2957 of_property_read_bool(np, "renesas,no-ether-link");
2958 pdata->ether_link_active_low =
2959 of_property_read_bool(np, "renesas,ether-link-active-low");
2960
2961 return pdata;
2962}
2963
2964static const struct of_device_id sh_eth_match_table[] = {
2965 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
2966 { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
2967 { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
2968 { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
2969 { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
Hisashi Nakamura9488e1e2014-11-13 15:59:07 +09002970 { .compatible = "renesas,ether-r8a7793", .data = &r8a779x_data },
Hisashi Nakamura0f76b9d2014-08-01 17:03:00 +02002971 { .compatible = "renesas,ether-r8a7794", .data = &r8a779x_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002972 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
2973 { }
2974};
2975MODULE_DEVICE_TABLE(of, sh_eth_match_table);
2976#else
2977static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
2978{
2979 return NULL;
2980}
2981#endif
2982
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002983static int sh_eth_drv_probe(struct platform_device *pdev)
2984{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002985 struct resource *res;
Jingoo Han0b76b862013-08-30 14:00:11 +09002986 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002987 const struct platform_device_id *id = platform_get_device_id(pdev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03002988 struct sh_eth_private *mdp;
2989 struct net_device *ndev;
2990 int ret, devno;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002991
2992 /* get base addr */
2993 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002994
2995 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
Laurent Pinchartf738a132014-03-20 15:00:35 +01002996 if (!ndev)
2997 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002998
Ben Dooksb5893a02014-03-21 12:09:14 +01002999 pm_runtime_enable(&pdev->dev);
3000 pm_runtime_get_sync(&pdev->dev);
3001
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003002 devno = pdev->id;
3003 if (devno < 0)
3004 devno = 0;
3005
3006 ndev->dma = -1;
roel kluincc3c0802008-09-10 19:22:44 +02003007 ret = platform_get_irq(pdev, 0);
Sergei Shtylyov7a468ac2015-08-28 16:56:01 +03003008 if (ret < 0)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003009 goto out_release;
roel kluincc3c0802008-09-10 19:22:44 +02003010 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003011
3012 SET_NETDEV_DEV(ndev, &pdev->dev);
3013
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003014 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00003015 mdp->num_tx_ring = TX_RING_SIZE;
3016 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003017 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
3018 if (IS_ERR(mdp->addr)) {
3019 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003020 goto out_release;
3021 }
3022
Varka Bhadramc9608042014-10-24 07:42:09 +05303023 ndev->base_addr = res->start;
3024
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003025 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00003026 mdp->pdev = pdev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003027
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003028 if (pdev->dev.of_node)
3029 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03003030 if (!pd) {
3031 dev_err(&pdev->dev, "no platform data\n");
3032 ret = -EINVAL;
3033 goto out_release;
3034 }
3035
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003036 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04003037 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00003038 mdp->phy_interface = pd->phy_interface;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00003039 mdp->no_ether_link = pd->no_ether_link;
3040 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003041
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003042 /* set cpu data */
Wolfram Sang42a67c92016-03-01 17:37:59 +01003043 if (id)
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003044 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
Wolfram Sang42a67c92016-03-01 17:37:59 +01003045 else
3046 mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003047
Sergei Shtylyova3153d82013-08-18 03:11:28 +04003048 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Sergei Shtylyov264be2f2014-03-15 03:11:24 +03003049 if (!mdp->reg_offset) {
3050 dev_err(&pdev->dev, "Unknown register type (%d)\n",
3051 mdp->cd->register_type);
3052 ret = -EINVAL;
3053 goto out_release;
3054 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003055 sh_eth_set_default_cpu_data(mdp->cd);
3056
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003057 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003058 if (mdp->cd->tsu)
3059 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
3060 else
3061 ndev->netdev_ops = &sh_eth_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003062 ndev->ethtool_ops = &sh_eth_ethtool_ops;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003063 ndev->watchdog_timeo = TX_TIMEOUT;
3064
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00003065 /* debug message level */
3066 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003067
3068 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00003069 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00003070 if (!is_valid_ether_addr(ndev->dev_addr)) {
3071 dev_warn(&pdev->dev,
3072 "no valid MAC address supplied, using a random one.\n");
3073 eth_hw_addr_random(ndev);
3074 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003075
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003076 /* ioremap the TSU registers */
3077 if (mdp->cd->tsu) {
3078 struct resource *rtsu;
3079 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003080 mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
3081 if (IS_ERR(mdp->tsu_addr)) {
3082 ret = PTR_ERR(mdp->tsu_addr);
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00003083 goto out_release;
3084 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00003085 mdp->port = devno % 2;
Patrick McHardyf6469682013-04-19 02:04:27 +00003086 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003087 }
3088
Yoshihiro Shimoda150647f2012-02-15 17:54:56 +00003089 /* initialize first or needed device */
3090 if (!devno || pd->needs_init) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003091 if (mdp->cd->chip_reset)
3092 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003093
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00003094 if (mdp->cd->tsu) {
3095 /* TSU init (Init only)*/
3096 sh_eth_tsu_init(mdp);
3097 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003098 }
3099
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003100 if (mdp->cd->rmiimode)
3101 sh_eth_write(ndev, 0x1, RMIIMODE);
3102
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003103 /* MDIO bus init */
3104 ret = sh_mdio_init(mdp, pd);
3105 if (ret) {
3106 dev_err(&ndev->dev, "failed to initialise MDIO\n");
3107 goto out_release;
3108 }
3109
Sergei Shtylyov37191092013-06-19 23:30:23 +04003110 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
3111
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003112 /* network device register */
3113 ret = register_netdev(ndev);
3114 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04003115 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003116
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003117 /* print device information */
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +03003118 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
3119 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003120
Ben Dooksb5893a02014-03-21 12:09:14 +01003121 pm_runtime_put(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003122 platform_set_drvdata(pdev, ndev);
3123
3124 return ret;
3125
Sergei Shtylyov37191092013-06-19 23:30:23 +04003126out_napi_del:
3127 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003128 sh_mdio_release(mdp);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003129
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003130out_release:
3131 /* net_dev free */
3132 if (ndev)
3133 free_netdev(ndev);
3134
Ben Dooksb5893a02014-03-21 12:09:14 +01003135 pm_runtime_put(&pdev->dev);
3136 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003137 return ret;
3138}
3139
3140static int sh_eth_drv_remove(struct platform_device *pdev)
3141{
3142 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003143 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003144
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003145 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003146 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003147 sh_mdio_release(mdp);
Magnus Dammbcd51492009-10-09 00:20:04 +00003148 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003149 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003150
3151 return 0;
3152}
3153
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003154#ifdef CONFIG_PM
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003155#ifdef CONFIG_PM_SLEEP
3156static int sh_eth_suspend(struct device *dev)
3157{
3158 struct net_device *ndev = dev_get_drvdata(dev);
3159 int ret = 0;
3160
3161 if (netif_running(ndev)) {
3162 netif_device_detach(ndev);
3163 ret = sh_eth_close(ndev);
3164 }
3165
3166 return ret;
3167}
3168
3169static int sh_eth_resume(struct device *dev)
3170{
3171 struct net_device *ndev = dev_get_drvdata(dev);
3172 int ret = 0;
3173
3174 if (netif_running(ndev)) {
3175 ret = sh_eth_open(ndev);
3176 if (ret < 0)
3177 return ret;
3178 netif_device_attach(ndev);
3179 }
3180
3181 return ret;
3182}
3183#endif
3184
Magnus Dammbcd51492009-10-09 00:20:04 +00003185static int sh_eth_runtime_nop(struct device *dev)
3186{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03003187 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00003188 * and ->runtime_resume(). Simply returns success.
3189 *
3190 * This driver re-initializes all registers after
3191 * pm_runtime_get_sync() anyway so there is no need
3192 * to save and restore registers here.
3193 */
3194 return 0;
3195}
3196
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003197static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003198 SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
Mikhail Ulyanove7d7e892015-01-22 01:18:44 +03003199 SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
Magnus Dammbcd51492009-10-09 00:20:04 +00003200};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003201#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
3202#else
3203#define SH_ETH_PM_OPS NULL
3204#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00003205
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003206static struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00003207 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00003208 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00003209 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003210 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00003211 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
3212 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003213 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003214 { }
3215};
3216MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
3217
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003218static struct platform_driver sh_eth_driver = {
3219 .probe = sh_eth_drv_probe,
3220 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003221 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003222 .driver = {
3223 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003224 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003225 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003226 },
3227};
3228
Axel Lindb62f682011-11-27 16:44:17 +00003229module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003230
3231MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3232MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3233MODULE_LICENSE("GPL v2");