blob: 1f802de7b94bad9a14c1024e0584c68d729798bb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010051#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070052#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080053#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Kristian Høgsberg112b7152009-01-04 16:55:33 -050055static struct drm_driver driver;
56
Chris Wilson0673ad42016-06-24 14:00:22 +010057static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
61 if (i915_load_fail_count >= i915.inject_load_failure)
62 return false;
63
64 if (++i915_load_fail_count == i915.inject_load_failure) {
65 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
66 i915.inject_load_failure, func, line);
67 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030082 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010083 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
David Weinehallc49d13e2016-08-22 13:32:42 +030096 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010097 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
109 return i915.inject_load_failure &&
110 i915_load_fail_count == i915.inject_load_failure;
111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100130 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100134 ret = PCH_CPT;
135 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100137 ret = PCH_LPT;
138 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100139 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100140 ret = PCH_SPT;
141 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700142 } else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Rodrigo Viviacf1dba2017-06-06 13:30:31 -0700143 ret = PCH_CNP;
Rodrigo Vivi80937812017-06-08 08:49:59 -0700144 DRM_DEBUG_KMS("Assuming CannonPoint PCH\n");
Robert Beckett30c964a2015-08-28 13:10:22 +0100145 }
146
147 return ret;
148}
149
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000150static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800151{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200152 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800153
Ben Widawskyce1bb322013-04-05 13:12:44 -0700154 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
155 * (which really amounts to a PCH but no South Display).
156 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000157 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700158 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700159 return;
160 }
161
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800162 /*
163 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
164 * make graphics device passthrough work easy for VMM, that only
165 * need to expose ISA bridge to let driver know the real hardware
166 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800167 *
168 * In some virtualized environments (e.g. XEN), there is irrelevant
169 * ISA bridge in the system. To work reliably, we should scan trhough
170 * all the ISA bridge devices and check for the first match, instead
171 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800172 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200173 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800174 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200175 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700176 unsigned short id_ext = pch->device &
177 INTEL_PCH_DEVICE_ID_MASK_EXT;
178
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200179 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800180
Jesse Barnes90711d52011-04-28 14:48:02 -0700181 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
182 dev_priv->pch_type = PCH_IBX;
183 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100184 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700185 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800186 dev_priv->pch_type = PCH_CPT;
187 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100188 WARN_ON(!(IS_GEN6(dev_priv) ||
189 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700190 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
191 /* PantherPoint is CPT compatible */
192 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300193 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100194 WARN_ON(!(IS_GEN6(dev_priv) ||
195 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300196 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
197 dev_priv->pch_type = PCH_LPT;
198 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100199 WARN_ON(!IS_HASWELL(dev_priv) &&
200 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100201 WARN_ON(IS_HSW_ULT(dev_priv) ||
202 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800203 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
204 dev_priv->pch_type = PCH_LPT;
205 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100206 WARN_ON(!IS_HASWELL(dev_priv) &&
207 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100208 WARN_ON(!IS_HSW_ULT(dev_priv) &&
209 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530210 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
211 dev_priv->pch_type = PCH_SPT;
212 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100213 WARN_ON(!IS_SKYLAKE(dev_priv) &&
214 !IS_KABYLAKE(dev_priv));
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700215 } else if (id_ext == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530216 dev_priv->pch_type = PCH_SPT;
217 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100218 WARN_ON(!IS_SKYLAKE(dev_priv) &&
219 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700220 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
221 dev_priv->pch_type = PCH_KBP;
222 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Jani Nikula85327742017-02-01 15:46:09 +0200223 WARN_ON(!IS_SKYLAKE(dev_priv) &&
224 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -0700225 } else if (id == INTEL_PCH_CNP_DEVICE_ID_TYPE) {
226 dev_priv->pch_type = PCH_CNP;
227 DRM_DEBUG_KMS("Found CannonPoint PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700228 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
229 !IS_COFFEELAKE(dev_priv));
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700230 } else if (id_ext == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE) {
231 dev_priv->pch_type = PCH_CNP;
232 DRM_DEBUG_KMS("Found CannonPoint LP PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700233 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
234 !IS_COFFEELAKE(dev_priv));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100235 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700236 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100237 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200238 pch->subsystem_vendor ==
239 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
240 pch->subsystem_device ==
241 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100242 dev_priv->pch_type =
243 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200244 } else
245 continue;
246
Rui Guo6a9c4b32013-06-19 21:10:23 +0800247 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800248 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800249 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800250 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200251 DRM_DEBUG_KMS("No PCH found.\n");
252
253 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800254}
255
Chris Wilson0673ad42016-06-24 14:00:22 +0100256static int i915_getparam(struct drm_device *dev, void *data,
257 struct drm_file *file_priv)
258{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100259 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300260 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100261 drm_i915_getparam_t *param = data;
262 int value;
263
264 switch (param->param) {
265 case I915_PARAM_IRQ_ACTIVE:
266 case I915_PARAM_ALLOW_BATCHBUFFER:
267 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800268 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100269 /* Reject all old ums/dri params. */
270 return -ENODEV;
271 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300272 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100273 break;
274 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300275 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100276 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100277 case I915_PARAM_NUM_FENCES_AVAIL:
278 value = dev_priv->num_fence_regs;
279 break;
280 case I915_PARAM_HAS_OVERLAY:
281 value = dev_priv->overlay ? 1 : 0;
282 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100283 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530284 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100285 break;
286 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530287 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100288 break;
289 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530290 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100291 break;
292 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530293 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100294 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100295 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300296 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100297 break;
298 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300299 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100300 break;
301 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300302 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100303 break;
304 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100305 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100306 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100307 case I915_PARAM_HAS_SECURE_BATCHES:
308 value = capable(CAP_SYS_ADMIN);
309 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100310 case I915_PARAM_CMD_PARSER_VERSION:
311 value = i915_cmd_parser_get_version(dev_priv);
312 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100313 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300314 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100315 if (!value)
316 return -ENODEV;
317 break;
318 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300319 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100320 if (!value)
321 return -ENODEV;
322 break;
323 case I915_PARAM_HAS_GPU_RESET:
324 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
325 break;
326 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300327 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100328 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100329 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300330 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100331 break;
332 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300333 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100334 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800335 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530336 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800337 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530338 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800339 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100340 case I915_PARAM_MMAP_GTT_VERSION:
341 /* Though we've started our numbering from 1, and so class all
342 * earlier versions as 0, in effect their value is undefined as
343 * the ioctl will report EINVAL for the unknown param!
344 */
345 value = i915_gem_mmap_gtt_version();
346 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000347 case I915_PARAM_HAS_SCHEDULER:
348 value = dev_priv->engine[RCS] &&
349 dev_priv->engine[RCS]->schedule;
350 break;
David Weinehall16162472016-09-02 13:46:17 +0300351 case I915_PARAM_MMAP_VERSION:
352 /* Remember to bump this if the version changes! */
353 case I915_PARAM_HAS_GEM:
354 case I915_PARAM_HAS_PAGEFLIPPING:
355 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
356 case I915_PARAM_HAS_RELAXED_FENCING:
357 case I915_PARAM_HAS_COHERENT_RINGS:
358 case I915_PARAM_HAS_RELAXED_DELTA:
359 case I915_PARAM_HAS_GEN7_SOL_RESET:
360 case I915_PARAM_HAS_WAIT_TIMEOUT:
361 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
362 case I915_PARAM_HAS_PINNED_BATCHES:
363 case I915_PARAM_HAS_EXEC_NO_RELOC:
364 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
365 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
366 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000367 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000368 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100369 case I915_PARAM_HAS_EXEC_CAPTURE:
David Weinehall16162472016-09-02 13:46:17 +0300370 /* For the time being all of these are always true;
371 * if some supported hardware does not have one of these
372 * features this value needs to be provided from
373 * INTEL_INFO(), a feature macro, or similar.
374 */
375 value = 1;
376 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100377 default:
378 DRM_DEBUG("Unknown parameter %d\n", param->param);
379 return -EINVAL;
380 }
381
Chris Wilsondda33002016-06-24 14:00:23 +0100382 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100383 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100384
385 return 0;
386}
387
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000388static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100389{
Chris Wilson0673ad42016-06-24 14:00:22 +0100390 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
391 if (!dev_priv->bridge_dev) {
392 DRM_ERROR("bridge device not found\n");
393 return -1;
394 }
395 return 0;
396}
397
398/* Allocate space for the MCH regs if needed, return nonzero on error */
399static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000400intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100401{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000402 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100403 u32 temp_lo, temp_hi = 0;
404 u64 mchbar_addr;
405 int ret;
406
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000407 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100408 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
409 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
410 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
411
412 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
413#ifdef CONFIG_PNP
414 if (mchbar_addr &&
415 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
416 return 0;
417#endif
418
419 /* Get some space for it */
420 dev_priv->mch_res.name = "i915 MCHBAR";
421 dev_priv->mch_res.flags = IORESOURCE_MEM;
422 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
423 &dev_priv->mch_res,
424 MCHBAR_SIZE, MCHBAR_SIZE,
425 PCIBIOS_MIN_MEM,
426 0, pcibios_align_resource,
427 dev_priv->bridge_dev);
428 if (ret) {
429 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
430 dev_priv->mch_res.start = 0;
431 return ret;
432 }
433
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000434 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100435 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
436 upper_32_bits(dev_priv->mch_res.start));
437
438 pci_write_config_dword(dev_priv->bridge_dev, reg,
439 lower_32_bits(dev_priv->mch_res.start));
440 return 0;
441}
442
443/* Setup MCHBAR if possible, return true if we should disable it again */
444static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000445intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100446{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000447 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100448 u32 temp;
449 bool enabled;
450
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100451 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100452 return;
453
454 dev_priv->mchbar_need_disable = false;
455
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100456 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100457 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
458 enabled = !!(temp & DEVEN_MCHBAR_EN);
459 } else {
460 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
461 enabled = temp & 1;
462 }
463
464 /* If it's already enabled, don't have to do anything */
465 if (enabled)
466 return;
467
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000468 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100469 return;
470
471 dev_priv->mchbar_need_disable = true;
472
473 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100474 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100475 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
476 temp | DEVEN_MCHBAR_EN);
477 } else {
478 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
479 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
480 }
481}
482
483static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000484intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100485{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000486 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100487
488 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100489 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100490 u32 deven_val;
491
492 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
493 &deven_val);
494 deven_val &= ~DEVEN_MCHBAR_EN;
495 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
496 deven_val);
497 } else {
498 u32 mchbar_val;
499
500 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
501 &mchbar_val);
502 mchbar_val &= ~1;
503 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
504 mchbar_val);
505 }
506 }
507
508 if (dev_priv->mch_res.start)
509 release_resource(&dev_priv->mch_res);
510}
511
512/* true = enable decode, false = disable decoder */
513static unsigned int i915_vga_set_decode(void *cookie, bool state)
514{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000515 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100516
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000517 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100518 if (state)
519 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
520 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
521 else
522 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
523}
524
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000525static int i915_resume_switcheroo(struct drm_device *dev);
526static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
527
Chris Wilson0673ad42016-06-24 14:00:22 +0100528static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
529{
530 struct drm_device *dev = pci_get_drvdata(pdev);
531 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
532
533 if (state == VGA_SWITCHEROO_ON) {
534 pr_info("switched on\n");
535 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
536 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300537 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100538 i915_resume_switcheroo(dev);
539 dev->switch_power_state = DRM_SWITCH_POWER_ON;
540 } else {
541 pr_info("switched off\n");
542 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
543 i915_suspend_switcheroo(dev, pmm);
544 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
545 }
546}
547
548static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
549{
550 struct drm_device *dev = pci_get_drvdata(pdev);
551
552 /*
553 * FIXME: open_count is protected by drm_global_mutex but that would lead to
554 * locking inversion with the driver load path. And the access here is
555 * completely racy anyway. So don't bother with locking for now.
556 */
557 return dev->open_count == 0;
558}
559
560static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
561 .set_gpu_state = i915_switcheroo_set_state,
562 .reprobe = NULL,
563 .can_switch = i915_switcheroo_can_switch,
564};
565
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100566static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100567{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100568 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700569 intel_uc_fini_hw(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000570 i915_gem_cleanup_engines(dev_priv);
571 i915_gem_context_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100572 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100573
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000574 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100575
576 WARN_ON(!list_empty(&dev_priv->context_list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100577}
578
579static int i915_load_modeset_init(struct drm_device *dev)
580{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100581 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300582 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100583 int ret;
584
585 if (i915_inject_load_failure())
586 return -ENODEV;
587
Jani Nikula66578852017-03-10 15:27:57 +0200588 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100589
590 /* If we have > 1 VGA cards, then we need to arbitrate access
591 * to the common VGA resources.
592 *
593 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
594 * then we do not take part in VGA arbitration and the
595 * vga_client_register() fails with -ENODEV.
596 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000597 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100598 if (ret && ret != -ENODEV)
599 goto out;
600
601 intel_register_dsm_handler();
602
David Weinehall52a05c32016-08-22 13:32:44 +0300603 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100604 if (ret)
605 goto cleanup_vga_client;
606
607 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
608 intel_update_rawclk(dev_priv);
609
610 intel_power_domains_init_hw(dev_priv, false);
611
612 intel_csr_ucode_init(dev_priv);
613
614 ret = intel_irq_install(dev_priv);
615 if (ret)
616 goto cleanup_csr;
617
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000618 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100619
620 /* Important: The output setup functions called by modeset_init need
621 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300622 ret = intel_modeset_init(dev);
623 if (ret)
624 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100625
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100626 intel_uc_init_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100627
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000628 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100629 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700630 goto cleanup_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100631
632 intel_modeset_gem_init(dev);
633
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000634 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100635 return 0;
636
637 ret = intel_fbdev_init(dev);
638 if (ret)
639 goto cleanup_gem;
640
641 /* Only enable hotplug handling once the fbdev is fully set up. */
642 intel_hpd_init(dev_priv);
643
644 drm_kms_helper_poll_init(dev);
645
646 return 0;
647
648cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000649 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300650 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100651 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700652cleanup_uc:
653 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100654cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100655 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000656 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100657cleanup_csr:
658 intel_csr_ucode_fini(dev_priv);
659 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300660 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100661cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300662 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100663out:
664 return ret;
665}
666
Chris Wilson0673ad42016-06-24 14:00:22 +0100667static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
668{
669 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100670 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100671 struct i915_ggtt *ggtt = &dev_priv->ggtt;
672 bool primary;
673 int ret;
674
675 ap = alloc_apertures(1);
676 if (!ap)
677 return -ENOMEM;
678
679 ap->ranges[0].base = ggtt->mappable_base;
680 ap->ranges[0].size = ggtt->mappable_end;
681
682 primary =
683 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
684
Daniel Vetter44adece2016-08-10 18:52:34 +0200685 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100686
687 kfree(ap);
688
689 return ret;
690}
Chris Wilson0673ad42016-06-24 14:00:22 +0100691
692#if !defined(CONFIG_VGA_CONSOLE)
693static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
694{
695 return 0;
696}
697#elif !defined(CONFIG_DUMMY_CONSOLE)
698static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
699{
700 return -ENODEV;
701}
702#else
703static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
704{
705 int ret = 0;
706
707 DRM_INFO("Replacing VGA console driver\n");
708
709 console_lock();
710 if (con_is_bound(&vga_con))
711 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
712 if (ret == 0) {
713 ret = do_unregister_con_driver(&vga_con);
714
715 /* Ignore "already unregistered". */
716 if (ret == -ENODEV)
717 ret = 0;
718 }
719 console_unlock();
720
721 return ret;
722}
723#endif
724
Chris Wilson0673ad42016-06-24 14:00:22 +0100725static void intel_init_dpio(struct drm_i915_private *dev_priv)
726{
727 /*
728 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
729 * CHV x1 PHY (DP/HDMI D)
730 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
731 */
732 if (IS_CHERRYVIEW(dev_priv)) {
733 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
734 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
735 } else if (IS_VALLEYVIEW(dev_priv)) {
736 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
737 }
738}
739
740static int i915_workqueues_init(struct drm_i915_private *dev_priv)
741{
742 /*
743 * The i915 workqueue is primarily used for batched retirement of
744 * requests (and thus managing bo) once the task has been completed
745 * by the GPU. i915_gem_retire_requests() is called directly when we
746 * need high-priority retirement, such as waiting for an explicit
747 * bo.
748 *
749 * It is also used for periodic low-priority events, such as
750 * idle-timers and recording error state.
751 *
752 * All tasks on the workqueue are expected to acquire the dev mutex
753 * so there is no point in running more than one instance of the
754 * workqueue at any time. Use an ordered one.
755 */
756 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
757 if (dev_priv->wq == NULL)
758 goto out_err;
759
760 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
761 if (dev_priv->hotplug.dp_wq == NULL)
762 goto out_free_wq;
763
Chris Wilson0673ad42016-06-24 14:00:22 +0100764 return 0;
765
Chris Wilson0673ad42016-06-24 14:00:22 +0100766out_free_wq:
767 destroy_workqueue(dev_priv->wq);
768out_err:
769 DRM_ERROR("Failed to allocate workqueues.\n");
770
771 return -ENOMEM;
772}
773
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000774static void i915_engines_cleanup(struct drm_i915_private *i915)
775{
776 struct intel_engine_cs *engine;
777 enum intel_engine_id id;
778
779 for_each_engine(engine, i915, id)
780 kfree(engine);
781}
782
Chris Wilson0673ad42016-06-24 14:00:22 +0100783static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
784{
Chris Wilson0673ad42016-06-24 14:00:22 +0100785 destroy_workqueue(dev_priv->hotplug.dp_wq);
786 destroy_workqueue(dev_priv->wq);
787}
788
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300789/*
790 * We don't keep the workarounds for pre-production hardware, so we expect our
791 * driver to fail on these machines in one way or another. A little warning on
792 * dmesg may help both the user and the bug triagers.
793 */
794static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
795{
Chris Wilson248a1242017-01-30 10:44:56 +0000796 bool pre = false;
797
798 pre |= IS_HSW_EARLY_SDV(dev_priv);
799 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000800 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000801
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000802 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300803 DRM_ERROR("This is a pre-production stepping. "
804 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000805 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
806 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300807}
808
Chris Wilson0673ad42016-06-24 14:00:22 +0100809/**
810 * i915_driver_init_early - setup state not requiring device access
811 * @dev_priv: device private
812 *
813 * Initialize everything that is a "SW-only" state, that is state not
814 * requiring accessing the device or exposing the driver via kernel internal
815 * or userspace interfaces. Example steps belonging here: lock initialization,
816 * system memory allocation, setting up device specific attributes and
817 * function hooks not requiring accessing the device.
818 */
819static int i915_driver_init_early(struct drm_i915_private *dev_priv,
820 const struct pci_device_id *ent)
821{
822 const struct intel_device_info *match_info =
823 (struct intel_device_info *)ent->driver_data;
824 struct intel_device_info *device_info;
825 int ret = 0;
826
827 if (i915_inject_load_failure())
828 return -ENODEV;
829
830 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100831 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100832 memcpy(device_info, match_info, sizeof(*device_info));
833 device_info->device_id = dev_priv->drm.pdev->device;
834
835 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
836 device_info->gen_mask = BIT(device_info->gen - 1);
837
838 spin_lock_init(&dev_priv->irq_lock);
839 spin_lock_init(&dev_priv->gpu_error.lock);
840 mutex_init(&dev_priv->backlight_lock);
841 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500842
Chris Wilson0673ad42016-06-24 14:00:22 +0100843 spin_lock_init(&dev_priv->mm.object_stat_lock);
844 spin_lock_init(&dev_priv->mmio_flip_lock);
845 mutex_init(&dev_priv->sb_lock);
846 mutex_init(&dev_priv->modeset_restore_lock);
847 mutex_init(&dev_priv->av_mutex);
848 mutex_init(&dev_priv->wm.wm_mutex);
849 mutex_init(&dev_priv->pps_mutex);
850
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100851 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100852 i915_memcpy_init_early(dev_priv);
853
Chris Wilson0673ad42016-06-24 14:00:22 +0100854 ret = i915_workqueues_init(dev_priv);
855 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000856 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100857
Chris Wilson0673ad42016-06-24 14:00:22 +0100858 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000859 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100860
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000861 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100862 intel_init_dpio(dev_priv);
863 intel_power_domains_init(dev_priv);
864 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200865 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100866 intel_init_display_hooks(dev_priv);
867 intel_init_clock_gating_hooks(dev_priv);
868 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000869 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100870 if (ret < 0)
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300871 goto err_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100872
David Weinehall36cdd012016-08-22 13:59:31 +0300873 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100874
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100875 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100876
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300877 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100878
Robert Braggeec688e2016-11-07 19:49:47 +0000879 i915_perf_init(dev_priv);
880
Chris Wilson0673ad42016-06-24 14:00:22 +0100881 return 0;
882
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300883err_irq:
884 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100885 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000886err_engines:
887 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100888 return ret;
889}
890
891/**
892 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
893 * @dev_priv: device private
894 */
895static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
896{
Robert Braggeec688e2016-11-07 19:49:47 +0000897 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000898 i915_gem_load_cleanup(dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300899 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100900 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000901 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100902}
903
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000904static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100905{
David Weinehall52a05c32016-08-22 13:32:44 +0300906 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100907 int mmio_bar;
908 int mmio_size;
909
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100910 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100911 /*
912 * Before gen4, the registers and the GTT are behind different BARs.
913 * However, from gen4 onwards, the registers and the GTT are shared
914 * in the same BAR, so we want to restrict this ioremap from
915 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
916 * the register BAR remains the same size for all the earlier
917 * generations up to Ironlake.
918 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000919 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100920 mmio_size = 512 * 1024;
921 else
922 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300923 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100924 if (dev_priv->regs == NULL) {
925 DRM_ERROR("failed to map registers\n");
926
927 return -EIO;
928 }
929
930 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000931 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100932
933 return 0;
934}
935
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000936static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100937{
David Weinehall52a05c32016-08-22 13:32:44 +0300938 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100939
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000940 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300941 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100942}
943
944/**
945 * i915_driver_init_mmio - setup device MMIO
946 * @dev_priv: device private
947 *
948 * Setup minimal device state necessary for MMIO accesses later in the
949 * initialization sequence. The setup here should avoid any other device-wide
950 * side effects or exposing the driver via kernel internal or user space
951 * interfaces.
952 */
953static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
954{
Chris Wilson0673ad42016-06-24 14:00:22 +0100955 int ret;
956
957 if (i915_inject_load_failure())
958 return -ENODEV;
959
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000960 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100961 return -EIO;
962
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000963 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100964 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300965 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +0100966
967 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300968
969 ret = intel_engines_init_mmio(dev_priv);
970 if (ret)
971 goto err_uncore;
972
Chris Wilson24145512017-01-24 11:01:35 +0000973 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100974
975 return 0;
976
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300977err_uncore:
978 intel_uncore_fini(dev_priv);
979err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +0100980 pci_dev_put(dev_priv->bridge_dev);
981
982 return ret;
983}
984
985/**
986 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
987 * @dev_priv: device private
988 */
989static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
990{
Chris Wilson0673ad42016-06-24 14:00:22 +0100991 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000992 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100993 pci_dev_put(dev_priv->bridge_dev);
994}
995
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100996static void intel_sanitize_options(struct drm_i915_private *dev_priv)
997{
998 i915.enable_execlists =
999 intel_sanitize_enable_execlists(dev_priv,
1000 i915.enable_execlists);
1001
1002 /*
1003 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1004 * user's requested state against the hardware/driver capabilities. We
1005 * do this now so that we can print out any log messages once rather
1006 * than every time we check intel_enable_ppgtt().
1007 */
1008 i915.enable_ppgtt =
1009 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
1010 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001011
1012 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
Tvrtko Ursulin784f2f12017-02-20 10:46:57 +00001013 DRM_DEBUG_DRIVER("use GPU semaphores? %s\n", yesno(i915.semaphores));
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +01001014
1015 intel_uc_sanitize_options(dev_priv);
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001016
1017 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001018}
1019
Chris Wilson0673ad42016-06-24 14:00:22 +01001020/**
1021 * i915_driver_init_hw - setup state requiring device access
1022 * @dev_priv: device private
1023 *
1024 * Setup state that requires accessing the device, but doesn't require
1025 * exposing the driver via kernel internal or userspace interfaces.
1026 */
1027static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1028{
David Weinehall52a05c32016-08-22 13:32:44 +03001029 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001030 int ret;
1031
1032 if (i915_inject_load_failure())
1033 return -ENODEV;
1034
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001035 intel_device_info_runtime_init(dev_priv);
1036
1037 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001038
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001039 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001040 if (ret)
1041 return ret;
1042
Chris Wilson0673ad42016-06-24 14:00:22 +01001043 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1044 * otherwise the vga fbdev driver falls over. */
1045 ret = i915_kick_out_firmware_fb(dev_priv);
1046 if (ret) {
1047 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1048 goto out_ggtt;
1049 }
1050
1051 ret = i915_kick_out_vgacon(dev_priv);
1052 if (ret) {
1053 DRM_ERROR("failed to remove conflicting VGA console\n");
1054 goto out_ggtt;
1055 }
1056
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001057 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001058 if (ret)
1059 return ret;
1060
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001061 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001062 if (ret) {
1063 DRM_ERROR("failed to enable GGTT\n");
1064 goto out_ggtt;
1065 }
1066
David Weinehall52a05c32016-08-22 13:32:44 +03001067 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001068
1069 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001070 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001071 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001072 if (ret) {
1073 DRM_ERROR("failed to set DMA mask\n");
1074
1075 goto out_ggtt;
1076 }
1077 }
1078
Chris Wilson0673ad42016-06-24 14:00:22 +01001079 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1080 * using 32bit addressing, overwriting memory if HWS is located
1081 * above 4GB.
1082 *
1083 * The documentation also mentions an issue with undefined
1084 * behaviour if any general state is accessed within a page above 4GB,
1085 * which also needs to be handled carefully.
1086 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001087 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001088 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001089
1090 if (ret) {
1091 DRM_ERROR("failed to set DMA mask\n");
1092
1093 goto out_ggtt;
1094 }
1095 }
1096
Chris Wilson0673ad42016-06-24 14:00:22 +01001097 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1098 PM_QOS_DEFAULT_VALUE);
1099
1100 intel_uncore_sanitize(dev_priv);
1101
1102 intel_opregion_setup(dev_priv);
1103
1104 i915_gem_load_init_fences(dev_priv);
1105
1106 /* On the 945G/GM, the chipset reports the MSI capability on the
1107 * integrated graphics even though the support isn't actually there
1108 * according to the published specs. It doesn't appear to function
1109 * correctly in testing on 945G.
1110 * This may be a side effect of MSI having been made available for PEG
1111 * and the registers being closely associated.
1112 *
1113 * According to chipset errata, on the 965GM, MSI interrupts may
1114 * be lost or delayed, but we use them anyways to avoid
1115 * stuck interrupts on some machines.
1116 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001117 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001118 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001119 DRM_DEBUG_DRIVER("can't enable MSI");
1120 }
1121
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001122 ret = intel_gvt_init(dev_priv);
1123 if (ret)
1124 goto out_ggtt;
1125
Chris Wilson0673ad42016-06-24 14:00:22 +01001126 return 0;
1127
1128out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001129 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001130
1131 return ret;
1132}
1133
1134/**
1135 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1136 * @dev_priv: device private
1137 */
1138static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1139{
David Weinehall52a05c32016-08-22 13:32:44 +03001140 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001141
David Weinehall52a05c32016-08-22 13:32:44 +03001142 if (pdev->msi_enabled)
1143 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001144
1145 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001146 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001147}
1148
1149/**
1150 * i915_driver_register - register the driver with the rest of the system
1151 * @dev_priv: device private
1152 *
1153 * Perform any steps necessary to make the driver available via kernel
1154 * internal or userspace interfaces.
1155 */
1156static void i915_driver_register(struct drm_i915_private *dev_priv)
1157{
Chris Wilson91c8a322016-07-05 10:40:23 +01001158 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001159
1160 i915_gem_shrinker_init(dev_priv);
1161
1162 /*
1163 * Notify a valid surface after modesetting,
1164 * when running inside a VM.
1165 */
1166 if (intel_vgpu_active(dev_priv))
1167 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1168
1169 /* Reveal our presence to userspace */
1170 if (drm_dev_register(dev, 0) == 0) {
1171 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001172 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001173 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001174
1175 /* Depends on sysfs having been initialized */
1176 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001177 } else
1178 DRM_ERROR("Failed to register driver for userspace access!\n");
1179
1180 if (INTEL_INFO(dev_priv)->num_pipes) {
1181 /* Must be done after probing outputs */
1182 intel_opregion_register(dev_priv);
1183 acpi_video_register();
1184 }
1185
1186 if (IS_GEN5(dev_priv))
1187 intel_gpu_ips_init(dev_priv);
1188
Jerome Anandeef57322017-01-25 04:27:49 +05301189 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001190
1191 /*
1192 * Some ports require correctly set-up hpd registers for detection to
1193 * work properly (leading to ghost connected connector status), e.g. VGA
1194 * on gm45. Hence we can only set up the initial fbdev config after hpd
1195 * irqs are fully enabled. We do it last so that the async config
1196 * cannot run before the connectors are registered.
1197 */
1198 intel_fbdev_initial_config_async(dev);
1199}
1200
1201/**
1202 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1203 * @dev_priv: device private
1204 */
1205static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1206{
Jerome Anandeef57322017-01-25 04:27:49 +05301207 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001208
1209 intel_gpu_ips_teardown();
1210 acpi_video_unregister();
1211 intel_opregion_unregister(dev_priv);
1212
Robert Bragg442b8c02016-11-07 19:49:53 +00001213 i915_perf_unregister(dev_priv);
1214
David Weinehall694c2822016-08-22 13:32:43 +03001215 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001216 i915_guc_log_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001217 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001218
1219 i915_gem_shrinker_cleanup(dev_priv);
1220}
1221
1222/**
1223 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001224 * @pdev: PCI device
1225 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001226 *
1227 * The driver load routine has to do several things:
1228 * - drive output discovery via intel_modeset_init()
1229 * - initialize the memory manager
1230 * - allocate initial config memory
1231 * - setup the DRM framebuffer with the allocated memory
1232 */
Chris Wilson42f55512016-06-24 14:00:26 +01001233int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001234{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001235 const struct intel_device_info *match_info =
1236 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001237 struct drm_i915_private *dev_priv;
1238 int ret;
1239
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001240 /* Enable nuclear pageflip on ILK+ */
1241 if (!i915.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001242 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001243
Chris Wilson0673ad42016-06-24 14:00:22 +01001244 ret = -ENOMEM;
1245 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1246 if (dev_priv)
1247 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1248 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001249 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001250 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001251 }
1252
Chris Wilson0673ad42016-06-24 14:00:22 +01001253 dev_priv->drm.pdev = pdev;
1254 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001255
1256 ret = pci_enable_device(pdev);
1257 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001258 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001259
1260 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001261 /*
1262 * Disable the system suspend direct complete optimization, which can
1263 * leave the device suspended skipping the driver's suspend handlers
1264 * if the device was already runtime suspended. This is needed due to
1265 * the difference in our runtime and system suspend sequence and
1266 * becaue the HDA driver may require us to enable the audio power
1267 * domain during system suspend.
1268 */
1269 pdev->dev_flags |= PCI_DEV_FLAGS_NEEDS_RESUME;
Chris Wilson0673ad42016-06-24 14:00:22 +01001270
1271 ret = i915_driver_init_early(dev_priv, ent);
1272 if (ret < 0)
1273 goto out_pci_disable;
1274
1275 intel_runtime_pm_get(dev_priv);
1276
1277 ret = i915_driver_init_mmio(dev_priv);
1278 if (ret < 0)
1279 goto out_runtime_pm_put;
1280
1281 ret = i915_driver_init_hw(dev_priv);
1282 if (ret < 0)
1283 goto out_cleanup_mmio;
1284
1285 /*
1286 * TODO: move the vblank init and parts of modeset init steps into one
1287 * of the i915_driver_init_/i915_driver_register functions according
1288 * to the role/effect of the given init step.
1289 */
1290 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001291 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001292 INTEL_INFO(dev_priv)->num_pipes);
1293 if (ret)
1294 goto out_cleanup_hw;
1295 }
1296
Chris Wilson91c8a322016-07-05 10:40:23 +01001297 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001298 if (ret < 0)
1299 goto out_cleanup_vblank;
1300
1301 i915_driver_register(dev_priv);
1302
1303 intel_runtime_pm_enable(dev_priv);
1304
Mahesh Kumara3a89862016-12-01 21:19:34 +05301305 dev_priv->ipc_enabled = false;
1306
Chris Wilson0525a062016-10-14 14:27:07 +01001307 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1308 DRM_INFO("DRM_I915_DEBUG enabled\n");
1309 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1310 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001311
Chris Wilson0673ad42016-06-24 14:00:22 +01001312 intel_runtime_pm_put(dev_priv);
1313
1314 return 0;
1315
1316out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001317 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001318out_cleanup_hw:
1319 i915_driver_cleanup_hw(dev_priv);
1320out_cleanup_mmio:
1321 i915_driver_cleanup_mmio(dev_priv);
1322out_runtime_pm_put:
1323 intel_runtime_pm_put(dev_priv);
1324 i915_driver_cleanup_early(dev_priv);
1325out_pci_disable:
1326 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001327out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001328 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001329 drm_dev_fini(&dev_priv->drm);
1330out_free:
1331 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001332 return ret;
1333}
1334
Chris Wilson42f55512016-06-24 14:00:26 +01001335void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001336{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001337 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001338 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001339
1340 intel_fbdev_fini(dev);
1341
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001342 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001343 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001344
1345 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1346
Daniel Vetter18dddad2017-03-21 17:41:49 +01001347 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001348
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001349 intel_gvt_cleanup(dev_priv);
1350
Chris Wilson0673ad42016-06-24 14:00:22 +01001351 i915_driver_unregister(dev_priv);
1352
1353 drm_vblank_cleanup(dev);
1354
1355 intel_modeset_cleanup(dev);
1356
1357 /*
1358 * free the memory space allocated for the child device
1359 * config parsed from VBT
1360 */
1361 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1362 kfree(dev_priv->vbt.child_dev);
1363 dev_priv->vbt.child_dev = NULL;
1364 dev_priv->vbt.child_dev_num = 0;
1365 }
1366 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1367 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1368 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1369 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1370
David Weinehall52a05c32016-08-22 13:32:44 +03001371 vga_switcheroo_unregister_client(pdev);
1372 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001373
1374 intel_csr_ucode_fini(dev_priv);
1375
1376 /* Free error state after interrupts are fully disabled. */
1377 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001378 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001379
1380 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001381 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001382
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001383 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001384 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001385 intel_fbc_cleanup_cfb(dev_priv);
1386
1387 intel_power_domains_fini(dev_priv);
1388
1389 i915_driver_cleanup_hw(dev_priv);
1390 i915_driver_cleanup_mmio(dev_priv);
1391
1392 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001393}
1394
1395static void i915_driver_release(struct drm_device *dev)
1396{
1397 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001398
1399 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001400 drm_dev_fini(&dev_priv->drm);
1401
1402 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001403}
1404
1405static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1406{
1407 int ret;
1408
1409 ret = i915_gem_open(dev, file);
1410 if (ret)
1411 return ret;
1412
1413 return 0;
1414}
1415
1416/**
1417 * i915_driver_lastclose - clean up after all DRM clients have exited
1418 * @dev: DRM device
1419 *
1420 * Take care of cleaning up after all DRM clients have exited. In the
1421 * mode setting case, we want to restore the kernel's initial mode (just
1422 * in case the last client left us in a bad state).
1423 *
1424 * Additionally, in the non-mode setting case, we'll tear down the GTT
1425 * and DMA structures, since the kernel won't be using them, and clea
1426 * up any GEM state.
1427 */
1428static void i915_driver_lastclose(struct drm_device *dev)
1429{
1430 intel_fbdev_restore_mode(dev);
1431 vga_switcheroo_process_delayed_switch();
1432}
1433
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001434static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001435{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001436 struct drm_i915_file_private *file_priv = file->driver_priv;
1437
Chris Wilson0673ad42016-06-24 14:00:22 +01001438 mutex_lock(&dev->struct_mutex);
1439 i915_gem_context_close(dev, file);
1440 i915_gem_release(dev, file);
1441 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001442
1443 kfree(file_priv);
1444}
1445
Imre Deak07f9cd02014-08-18 14:42:45 +03001446static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1447{
Chris Wilson91c8a322016-07-05 10:40:23 +01001448 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001449 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001450
1451 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001452 for_each_intel_encoder(dev, encoder)
1453 if (encoder->suspend)
1454 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001455 drm_modeset_unlock_all(dev);
1456}
1457
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001458static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1459 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001460static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301461
Imre Deakbc872292015-11-18 17:32:30 +02001462static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1463{
1464#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1465 if (acpi_target_system_state() < ACPI_STATE_S3)
1466 return true;
1467#endif
1468 return false;
1469}
Sagar Kambleebc32822014-08-13 23:07:05 +05301470
Imre Deak5e365c32014-10-23 19:23:25 +03001471static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001472{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001473 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001474 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001475 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001476 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001477
Zhang Ruib8efb172013-02-05 15:41:53 +08001478 /* ignore lid events during suspend */
1479 mutex_lock(&dev_priv->modeset_restore_lock);
1480 dev_priv->modeset_restore = MODESET_SUSPENDED;
1481 mutex_unlock(&dev_priv->modeset_restore_lock);
1482
Imre Deak1f814da2015-12-16 02:52:19 +02001483 disable_rpm_wakeref_asserts(dev_priv);
1484
Paulo Zanonic67a4702013-08-19 13:18:09 -03001485 /* We do a lot of poking in a lot of registers, make sure they work
1486 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001487 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001488
Dave Airlie5bcf7192010-12-07 09:20:40 +10001489 drm_kms_helper_poll_disable(dev);
1490
David Weinehall52a05c32016-08-22 13:32:44 +03001491 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001492
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001493 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001494 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001495 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001496 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001497 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001498 }
1499
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001500 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001501
1502 intel_dp_mst_suspend(dev);
1503
1504 intel_runtime_pm_disable_interrupts(dev_priv);
1505 intel_hpd_cancel_work(dev_priv);
1506
1507 intel_suspend_encoders(dev_priv);
1508
Ville Syrjälä712bf362016-10-31 22:37:23 +02001509 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001510
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001511 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001512
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001513 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001514
Imre Deakbc872292015-11-18 17:32:30 +02001515 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001516 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001517
Hans de Goede68f60942017-02-10 11:28:01 +01001518 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001519 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001520
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001521 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001522
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001523 dev_priv->suspend_count++;
1524
Imre Deakf74ed082016-04-18 14:48:21 +03001525 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001526
Imre Deak1f814da2015-12-16 02:52:19 +02001527out:
1528 enable_rpm_wakeref_asserts(dev_priv);
1529
1530 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001531}
1532
David Weinehallc49d13e2016-08-22 13:32:42 +03001533static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001534{
David Weinehallc49d13e2016-08-22 13:32:42 +03001535 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001536 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001537 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001538 int ret;
1539
Imre Deak1f814da2015-12-16 02:52:19 +02001540 disable_rpm_wakeref_asserts(dev_priv);
1541
Imre Deak4c494a52016-10-13 14:34:06 +03001542 intel_display_set_init_power(dev_priv, false);
1543
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001544 fw_csr = !IS_GEN9_LP(dev_priv) &&
Imre Deaka7c81252016-04-01 16:02:38 +03001545 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001546 /*
1547 * In case of firmware assisted context save/restore don't manually
1548 * deinit the power domains. This also means the CSR/DMC firmware will
1549 * stay active, it will power down any HW resources as required and
1550 * also enable deeper system power states that would be blocked if the
1551 * firmware was inactive.
1552 */
1553 if (!fw_csr)
1554 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001555
Imre Deak507e1262016-04-20 20:27:54 +03001556 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001557 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001558 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001559 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001560 hsw_enable_pc8(dev_priv);
1561 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1562 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001563
1564 if (ret) {
1565 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001566 if (!fw_csr)
1567 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001568
Imre Deak1f814da2015-12-16 02:52:19 +02001569 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001570 }
1571
David Weinehall52a05c32016-08-22 13:32:44 +03001572 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001573 /*
Imre Deak54875572015-06-30 17:06:47 +03001574 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001575 * the device even though it's already in D3 and hang the machine. So
1576 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001577 * power down the device properly. The issue was seen on multiple old
1578 * GENs with different BIOS vendors, so having an explicit blacklist
1579 * is inpractical; apply the workaround on everything pre GEN6. The
1580 * platforms where the issue was seen:
1581 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1582 * Fujitsu FSC S7110
1583 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001584 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001585 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001586 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001587
Imre Deakbc872292015-11-18 17:32:30 +02001588 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1589
Imre Deak1f814da2015-12-16 02:52:19 +02001590out:
1591 enable_rpm_wakeref_asserts(dev_priv);
1592
1593 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001594}
1595
Matthew Aulda9a251c2016-12-02 10:24:11 +00001596static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001597{
1598 int error;
1599
Chris Wilsonded8b072016-07-05 10:40:22 +01001600 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001601 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001602 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001603 return -ENODEV;
1604 }
1605
Imre Deak0b14cbd2014-09-10 18:16:55 +03001606 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1607 state.event != PM_EVENT_FREEZE))
1608 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001609
1610 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1611 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001612
Imre Deak5e365c32014-10-23 19:23:25 +03001613 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001614 if (error)
1615 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001616
Imre Deakab3be732015-03-02 13:04:41 +02001617 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001618}
1619
Imre Deak5e365c32014-10-23 19:23:25 +03001620static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001621{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001622 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001623 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001624
Imre Deak1f814da2015-12-16 02:52:19 +02001625 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001626 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001627
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001628 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001629 if (ret)
1630 DRM_ERROR("failed to re-enable GGTT\n");
1631
Imre Deakf74ed082016-04-18 14:48:21 +03001632 intel_csr_ucode_resume(dev_priv);
1633
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001634 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001635
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001636 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001637 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001638 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001639
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001640 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001641
Peter Antoine364aece2015-05-11 08:50:45 +01001642 /*
1643 * Interrupts have to be enabled before any batches are run. If not the
1644 * GPU will hang. i915_gem_init_hw() will initiate batches to
1645 * update/restore the context.
1646 *
Imre Deak908764f2016-11-29 21:40:29 +02001647 * drm_mode_config_reset() needs AUX interrupts.
1648 *
Peter Antoine364aece2015-05-11 08:50:45 +01001649 * Modeset enabling in intel_modeset_init_hw() also needs working
1650 * interrupts.
1651 */
1652 intel_runtime_pm_enable_interrupts(dev_priv);
1653
Imre Deak908764f2016-11-29 21:40:29 +02001654 drm_mode_config_reset(dev);
1655
Daniel Vetterd5818932015-02-23 12:03:26 +01001656 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001657 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001658 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001659 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001660 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001661 mutex_unlock(&dev->struct_mutex);
1662
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001663 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001664
Daniel Vetterd5818932015-02-23 12:03:26 +01001665 intel_modeset_init_hw(dev);
1666
1667 spin_lock_irq(&dev_priv->irq_lock);
1668 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001669 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001670 spin_unlock_irq(&dev_priv->irq_lock);
1671
Daniel Vetterd5818932015-02-23 12:03:26 +01001672 intel_dp_mst_resume(dev);
1673
Lyudea16b7652016-03-11 10:57:01 -05001674 intel_display_resume(dev);
1675
Lyudee0b70062016-11-01 21:06:30 -04001676 drm_kms_helper_poll_enable(dev);
1677
Daniel Vetterd5818932015-02-23 12:03:26 +01001678 /*
1679 * ... but also need to make sure that hotplug processing
1680 * doesn't cause havoc. Like in the driver load code we don't
1681 * bother with the tiny race here where we might loose hotplug
1682 * notifications.
1683 * */
1684 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001685
Chris Wilson03d92e42016-05-23 15:08:10 +01001686 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001687
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001688 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001689
Zhang Ruib8efb172013-02-05 15:41:53 +08001690 mutex_lock(&dev_priv->modeset_restore_lock);
1691 dev_priv->modeset_restore = MODESET_DONE;
1692 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001693
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001694 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001695
Chris Wilson54b4f682016-07-21 21:16:19 +01001696 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001697
Imre Deak1f814da2015-12-16 02:52:19 +02001698 enable_rpm_wakeref_asserts(dev_priv);
1699
Chris Wilson074c6ad2014-04-09 09:19:43 +01001700 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001701}
1702
Imre Deak5e365c32014-10-23 19:23:25 +03001703static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001704{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001705 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001706 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001707 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001708
Imre Deak76c4b252014-04-01 19:55:22 +03001709 /*
1710 * We have a resume ordering issue with the snd-hda driver also
1711 * requiring our device to be power up. Due to the lack of a
1712 * parent/child relationship we currently solve this with an early
1713 * resume hook.
1714 *
1715 * FIXME: This should be solved with a special hdmi sink device or
1716 * similar so that power domains can be employed.
1717 */
Imre Deak44410cd2016-04-18 14:45:54 +03001718
1719 /*
1720 * Note that we need to set the power state explicitly, since we
1721 * powered off the device during freeze and the PCI core won't power
1722 * it back up for us during thaw. Powering off the device during
1723 * freeze is not a hard requirement though, and during the
1724 * suspend/resume phases the PCI core makes sure we get here with the
1725 * device powered on. So in case we change our freeze logic and keep
1726 * the device powered we can also remove the following set power state
1727 * call.
1728 */
David Weinehall52a05c32016-08-22 13:32:44 +03001729 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001730 if (ret) {
1731 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1732 goto out;
1733 }
1734
1735 /*
1736 * Note that pci_enable_device() first enables any parent bridge
1737 * device and only then sets the power state for this device. The
1738 * bridge enabling is a nop though, since bridge devices are resumed
1739 * first. The order of enabling power and enabling the device is
1740 * imposed by the PCI core as described above, so here we preserve the
1741 * same order for the freeze/thaw phases.
1742 *
1743 * TODO: eventually we should remove pci_disable_device() /
1744 * pci_enable_enable_device() from suspend/resume. Due to how they
1745 * depend on the device enable refcount we can't anyway depend on them
1746 * disabling/enabling the device.
1747 */
David Weinehall52a05c32016-08-22 13:32:44 +03001748 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001749 ret = -EIO;
1750 goto out;
1751 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001752
David Weinehall52a05c32016-08-22 13:32:44 +03001753 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001754
Imre Deak1f814da2015-12-16 02:52:19 +02001755 disable_rpm_wakeref_asserts(dev_priv);
1756
Wayne Boyer666a4532015-12-09 12:29:35 -08001757 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001758 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001759 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001760 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1761 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001762
Hans de Goede68f60942017-02-10 11:28:01 +01001763 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001764
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001765 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001766 if (!dev_priv->suspended_to_idle)
1767 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001768 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001769 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001770 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001771 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001772
Chris Wilsondc979972016-05-10 14:10:04 +01001773 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001774
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001775 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001776 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001777 intel_power_domains_init_hw(dev_priv, true);
1778
Chris Wilson24145512017-01-24 11:01:35 +00001779 i915_gem_sanitize(dev_priv);
1780
Imre Deak6e35e8a2016-04-18 10:04:19 +03001781 enable_rpm_wakeref_asserts(dev_priv);
1782
Imre Deakbc872292015-11-18 17:32:30 +02001783out:
1784 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001785
1786 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001787}
1788
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001789static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001790{
Imre Deak50a00722014-10-23 19:23:17 +03001791 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001792
Imre Deak097dd832014-10-23 19:23:19 +03001793 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1794 return 0;
1795
Imre Deak5e365c32014-10-23 19:23:25 +03001796 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001797 if (ret)
1798 return ret;
1799
Imre Deak5a175142014-10-23 19:23:18 +03001800 return i915_drm_resume(dev);
1801}
1802
Ben Gamari11ed50e2009-09-14 17:48:45 -04001803/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001804 * i915_reset - reset chip after a hang
Michel Thierrydf210572017-01-11 20:18:09 -08001805 * @dev_priv: device private to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001806 *
Chris Wilson780f2622016-09-09 14:11:52 +01001807 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1808 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001809 *
Chris Wilson221fe792016-09-09 14:11:51 +01001810 * Caller must hold the struct_mutex.
1811 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001812 * Procedure is fairly simple:
1813 * - reset the chip using the reset reg
1814 * - re-init context state
1815 * - re-init hardware status page
1816 * - re-init ring buffer
1817 * - re-init interrupt state
1818 * - re-init display
1819 */
Chris Wilson780f2622016-09-09 14:11:52 +01001820void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001821{
Chris Wilsond98c52c2016-04-13 17:35:05 +01001822 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001823 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001824
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001825 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001826 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001827
Chris Wilson8c185ec2017-03-16 17:13:02 +00001828 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001829 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001830
Chris Wilsond98c52c2016-04-13 17:35:05 +01001831 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001832 if (!i915_gem_unset_wedged(dev_priv))
1833 goto wakeup;
1834
Chris Wilson8af29b02016-09-09 14:11:47 +01001835 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001836
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001837 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson4c965542017-01-17 17:59:01 +02001838 disable_irq(dev_priv->drm.irq);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001839 ret = i915_gem_reset_prepare(dev_priv);
1840 if (ret) {
1841 DRM_ERROR("GPU recovery failed\n");
1842 intel_gpu_reset(dev_priv, ALL_ENGINES);
1843 goto error;
1844 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001845
Chris Wilsondc979972016-05-10 14:10:04 +01001846 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001847 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001848 if (ret != -ENODEV)
1849 DRM_ERROR("Failed to reset chip: %i\n", ret);
1850 else
1851 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001852 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001853 }
1854
Chris Wilsond8027092017-02-08 14:30:32 +00001855 i915_gem_reset(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001856 intel_overlay_reset(dev_priv);
1857
Ben Gamari11ed50e2009-09-14 17:48:45 -04001858 /* Ok, now get things going again... */
1859
1860 /*
1861 * Everything depends on having the GTT running, so we need to start
1862 * there. Fortunately we don't need to do this unless we reset the
1863 * chip at a PCI level.
1864 *
1865 * Next we need to restore the context, but we don't use those
1866 * yet either...
1867 *
1868 * Ring buffer needs to be re-initialized in the KMS case, or if X
1869 * was running at the time of the reset (i.e. we weren't VT
1870 * switched away).
1871 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001872 ret = i915_gem_init_hw(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001873 if (ret) {
1874 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001875 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001876 }
1877
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001878 i915_queue_hangcheck(dev_priv);
1879
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001880finish:
Chris Wilson8d613c52017-02-12 17:19:59 +00001881 i915_gem_reset_finish(dev_priv);
Chris Wilson4c965542017-01-17 17:59:01 +02001882 enable_irq(dev_priv->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001883
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001884wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001885 clear_bit(I915_RESET_HANDOFF, &error->flags);
1886 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001887 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001888
1889error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001890 i915_gem_set_wedged(dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001891 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001892}
1893
David Weinehallc49d13e2016-08-22 13:32:42 +03001894static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001895{
David Weinehallc49d13e2016-08-22 13:32:42 +03001896 struct pci_dev *pdev = to_pci_dev(kdev);
1897 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001898
David Weinehallc49d13e2016-08-22 13:32:42 +03001899 if (!dev) {
1900 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001901 return -ENODEV;
1902 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001903
David Weinehallc49d13e2016-08-22 13:32:42 +03001904 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001905 return 0;
1906
David Weinehallc49d13e2016-08-22 13:32:42 +03001907 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001908}
1909
David Weinehallc49d13e2016-08-22 13:32:42 +03001910static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001911{
David Weinehallc49d13e2016-08-22 13:32:42 +03001912 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001913
1914 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001915 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001916 * requiring our device to be power up. Due to the lack of a
1917 * parent/child relationship we currently solve this with an late
1918 * suspend hook.
1919 *
1920 * FIXME: This should be solved with a special hdmi sink device or
1921 * similar so that power domains can be employed.
1922 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001923 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001924 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001925
David Weinehallc49d13e2016-08-22 13:32:42 +03001926 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001927}
1928
David Weinehallc49d13e2016-08-22 13:32:42 +03001929static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001930{
David Weinehallc49d13e2016-08-22 13:32:42 +03001931 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001932
David Weinehallc49d13e2016-08-22 13:32:42 +03001933 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001934 return 0;
1935
David Weinehallc49d13e2016-08-22 13:32:42 +03001936 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001937}
1938
David Weinehallc49d13e2016-08-22 13:32:42 +03001939static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001940{
David Weinehallc49d13e2016-08-22 13:32:42 +03001941 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001942
David Weinehallc49d13e2016-08-22 13:32:42 +03001943 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001944 return 0;
1945
David Weinehallc49d13e2016-08-22 13:32:42 +03001946 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001947}
1948
David Weinehallc49d13e2016-08-22 13:32:42 +03001949static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001950{
David Weinehallc49d13e2016-08-22 13:32:42 +03001951 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001952
David Weinehallc49d13e2016-08-22 13:32:42 +03001953 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001954 return 0;
1955
David Weinehallc49d13e2016-08-22 13:32:42 +03001956 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001957}
1958
Chris Wilson1f19ac22016-05-14 07:26:32 +01001959/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001960static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001961{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001962 int ret;
1963
1964 ret = i915_pm_suspend(kdev);
1965 if (ret)
1966 return ret;
1967
1968 ret = i915_gem_freeze(kdev_to_i915(kdev));
1969 if (ret)
1970 return ret;
1971
1972 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001973}
1974
David Weinehallc49d13e2016-08-22 13:32:42 +03001975static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001976{
Chris Wilson461fb992016-05-14 07:26:33 +01001977 int ret;
1978
David Weinehallc49d13e2016-08-22 13:32:42 +03001979 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001980 if (ret)
1981 return ret;
1982
David Weinehallc49d13e2016-08-22 13:32:42 +03001983 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001984 if (ret)
1985 return ret;
1986
1987 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001988}
1989
1990/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001991static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001992{
David Weinehallc49d13e2016-08-22 13:32:42 +03001993 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001994}
1995
David Weinehallc49d13e2016-08-22 13:32:42 +03001996static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001997{
David Weinehallc49d13e2016-08-22 13:32:42 +03001998 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001999}
2000
2001/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002002static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002003{
David Weinehallc49d13e2016-08-22 13:32:42 +03002004 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002005}
2006
David Weinehallc49d13e2016-08-22 13:32:42 +03002007static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002008{
David Weinehallc49d13e2016-08-22 13:32:42 +03002009 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002010}
2011
Imre Deakddeea5b2014-05-05 15:19:56 +03002012/*
2013 * Save all Gunit registers that may be lost after a D3 and a subsequent
2014 * S0i[R123] transition. The list of registers needing a save/restore is
2015 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2016 * registers in the following way:
2017 * - Driver: saved/restored by the driver
2018 * - Punit : saved/restored by the Punit firmware
2019 * - No, w/o marking: no need to save/restore, since the register is R/O or
2020 * used internally by the HW in a way that doesn't depend
2021 * keeping the content across a suspend/resume.
2022 * - Debug : used for debugging
2023 *
2024 * We save/restore all registers marked with 'Driver', with the following
2025 * exceptions:
2026 * - Registers out of use, including also registers marked with 'Debug'.
2027 * These have no effect on the driver's operation, so we don't save/restore
2028 * them to reduce the overhead.
2029 * - Registers that are fully setup by an initialization function called from
2030 * the resume path. For example many clock gating and RPS/RC6 registers.
2031 * - Registers that provide the right functionality with their reset defaults.
2032 *
2033 * TODO: Except for registers that based on the above 3 criteria can be safely
2034 * ignored, we save/restore all others, practically treating the HW context as
2035 * a black-box for the driver. Further investigation is needed to reduce the
2036 * saved/restored registers even further, by following the same 3 criteria.
2037 */
2038static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2039{
2040 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2041 int i;
2042
2043 /* GAM 0x4000-0x4770 */
2044 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2045 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2046 s->arb_mode = I915_READ(ARB_MODE);
2047 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2048 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2049
2050 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002051 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002052
2053 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002054 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002055
2056 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2057 s->ecochk = I915_READ(GAM_ECOCHK);
2058 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2059 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2060
2061 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2062
2063 /* MBC 0x9024-0x91D0, 0x8500 */
2064 s->g3dctl = I915_READ(VLV_G3DCTL);
2065 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2066 s->mbctl = I915_READ(GEN6_MBCTL);
2067
2068 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2069 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2070 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2071 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2072 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2073 s->rstctl = I915_READ(GEN6_RSTCTL);
2074 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2075
2076 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2077 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2078 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2079 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2080 s->ecobus = I915_READ(ECOBUS);
2081 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2082 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2083 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2084 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2085 s->rcedata = I915_READ(VLV_RCEDATA);
2086 s->spare2gh = I915_READ(VLV_SPAREG2H);
2087
2088 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2089 s->gt_imr = I915_READ(GTIMR);
2090 s->gt_ier = I915_READ(GTIER);
2091 s->pm_imr = I915_READ(GEN6_PMIMR);
2092 s->pm_ier = I915_READ(GEN6_PMIER);
2093
2094 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002095 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002096
2097 /* GT SA CZ domain, 0x100000-0x138124 */
2098 s->tilectl = I915_READ(TILECTL);
2099 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2100 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2101 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2102 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2103
2104 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2105 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2106 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002107 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002108 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2109
2110 /*
2111 * Not saving any of:
2112 * DFT, 0x9800-0x9EC0
2113 * SARB, 0xB000-0xB1FC
2114 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2115 * PCI CFG
2116 */
2117}
2118
2119static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2120{
2121 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2122 u32 val;
2123 int i;
2124
2125 /* GAM 0x4000-0x4770 */
2126 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2127 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2128 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2129 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2130 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2131
2132 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002133 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002134
2135 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002136 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002137
2138 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2139 I915_WRITE(GAM_ECOCHK, s->ecochk);
2140 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2141 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2142
2143 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2144
2145 /* MBC 0x9024-0x91D0, 0x8500 */
2146 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2147 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2148 I915_WRITE(GEN6_MBCTL, s->mbctl);
2149
2150 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2151 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2152 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2153 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2154 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2155 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2156 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2157
2158 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2159 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2160 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2161 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2162 I915_WRITE(ECOBUS, s->ecobus);
2163 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2164 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2165 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2166 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2167 I915_WRITE(VLV_RCEDATA, s->rcedata);
2168 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2169
2170 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2171 I915_WRITE(GTIMR, s->gt_imr);
2172 I915_WRITE(GTIER, s->gt_ier);
2173 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2174 I915_WRITE(GEN6_PMIER, s->pm_ier);
2175
2176 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002177 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002178
2179 /* GT SA CZ domain, 0x100000-0x138124 */
2180 I915_WRITE(TILECTL, s->tilectl);
2181 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2182 /*
2183 * Preserve the GT allow wake and GFX force clock bit, they are not
2184 * be restored, as they are used to control the s0ix suspend/resume
2185 * sequence by the caller.
2186 */
2187 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2188 val &= VLV_GTLC_ALLOWWAKEREQ;
2189 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2190 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2191
2192 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2193 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2194 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2195 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2196
2197 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2198
2199 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2200 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2201 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002202 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002203 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2204}
2205
Chris Wilson3dd14c02017-04-21 14:58:15 +01002206static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2207 u32 mask, u32 val)
2208{
2209 /* The HW does not like us polling for PW_STATUS frequently, so
2210 * use the sleeping loop rather than risk the busy spin within
2211 * intel_wait_for_register().
2212 *
2213 * Transitioning between RC6 states should be at most 2ms (see
2214 * valleyview_enable_rps) so use a 3ms timeout.
2215 */
2216 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2217 3);
2218}
2219
Imre Deak650ad972014-04-18 16:35:02 +03002220int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2221{
2222 u32 val;
2223 int err;
2224
Imre Deak650ad972014-04-18 16:35:02 +03002225 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2226 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2227 if (force_on)
2228 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2229 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2230
2231 if (!force_on)
2232 return 0;
2233
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002234 err = intel_wait_for_register(dev_priv,
2235 VLV_GTLC_SURVIVABILITY_REG,
2236 VLV_GFX_CLK_STATUS_BIT,
2237 VLV_GFX_CLK_STATUS_BIT,
2238 20);
Imre Deak650ad972014-04-18 16:35:02 +03002239 if (err)
2240 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2241 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2242
2243 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002244}
2245
Imre Deakddeea5b2014-05-05 15:19:56 +03002246static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2247{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002248 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002249 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002250 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002251
2252 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2253 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2254 if (allow)
2255 val |= VLV_GTLC_ALLOWWAKEREQ;
2256 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2257 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2258
Chris Wilson3dd14c02017-04-21 14:58:15 +01002259 mask = VLV_GTLC_ALLOWWAKEACK;
2260 val = allow ? mask : 0;
2261
2262 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002263 if (err)
2264 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002265
Imre Deakddeea5b2014-05-05 15:19:56 +03002266 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002267}
2268
Chris Wilson3dd14c02017-04-21 14:58:15 +01002269static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2270 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002271{
2272 u32 mask;
2273 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002274
2275 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2276 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002277
2278 /*
2279 * RC6 transitioning can be delayed up to 2 msec (see
2280 * valleyview_enable_rps), use 3 msec for safety.
2281 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002282 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Imre Deakddeea5b2014-05-05 15:19:56 +03002283 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002284 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002285}
2286
2287static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2288{
2289 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2290 return;
2291
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002292 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002293 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2294}
2295
Sagar Kambleebc32822014-08-13 23:07:05 +05302296static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002297{
2298 u32 mask;
2299 int err;
2300
2301 /*
2302 * Bspec defines the following GT well on flags as debug only, so
2303 * don't treat them as hard failures.
2304 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002305 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002306
2307 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2308 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2309
2310 vlv_check_no_gt_access(dev_priv);
2311
2312 err = vlv_force_gfx_clock(dev_priv, true);
2313 if (err)
2314 goto err1;
2315
2316 err = vlv_allow_gt_wake(dev_priv, false);
2317 if (err)
2318 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302319
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002320 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302321 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002322
2323 err = vlv_force_gfx_clock(dev_priv, false);
2324 if (err)
2325 goto err2;
2326
2327 return 0;
2328
2329err2:
2330 /* For safety always re-enable waking and disable gfx clock forcing */
2331 vlv_allow_gt_wake(dev_priv, true);
2332err1:
2333 vlv_force_gfx_clock(dev_priv, false);
2334
2335 return err;
2336}
2337
Sagar Kamble016970b2014-08-13 23:07:06 +05302338static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2339 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002340{
Imre Deakddeea5b2014-05-05 15:19:56 +03002341 int err;
2342 int ret;
2343
2344 /*
2345 * If any of the steps fail just try to continue, that's the best we
2346 * can do at this point. Return the first error code (which will also
2347 * leave RPM permanently disabled).
2348 */
2349 ret = vlv_force_gfx_clock(dev_priv, true);
2350
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002351 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302352 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002353
2354 err = vlv_allow_gt_wake(dev_priv, true);
2355 if (!ret)
2356 ret = err;
2357
2358 err = vlv_force_gfx_clock(dev_priv, false);
2359 if (!ret)
2360 ret = err;
2361
2362 vlv_check_no_gt_access(dev_priv);
2363
Chris Wilson7c108fd2016-10-24 13:42:18 +01002364 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002365 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002366
2367 return ret;
2368}
2369
David Weinehallc49d13e2016-08-22 13:32:42 +03002370static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002371{
David Weinehallc49d13e2016-08-22 13:32:42 +03002372 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002373 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002374 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002375 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002376
Chris Wilsondc979972016-05-10 14:10:04 +01002377 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002378 return -ENODEV;
2379
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002380 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002381 return -ENODEV;
2382
Paulo Zanoni8a187452013-12-06 20:32:13 -02002383 DRM_DEBUG_KMS("Suspending device\n");
2384
Imre Deak1f814da2015-12-16 02:52:19 +02002385 disable_rpm_wakeref_asserts(dev_priv);
2386
Imre Deakd6102972014-05-07 19:57:49 +03002387 /*
2388 * We are safe here against re-faults, since the fault handler takes
2389 * an RPM reference.
2390 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002391 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002392
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002393 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002394
Imre Deak2eb52522014-11-19 15:30:05 +02002395 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002396
Imre Deak507e1262016-04-20 20:27:54 +03002397 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002398 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002399 bxt_display_core_uninit(dev_priv);
2400 bxt_enable_dc9(dev_priv);
2401 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2402 hsw_enable_pc8(dev_priv);
2403 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2404 ret = vlv_suspend_complete(dev_priv);
2405 }
2406
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002407 if (ret) {
2408 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002409 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002410
Imre Deak1f814da2015-12-16 02:52:19 +02002411 enable_rpm_wakeref_asserts(dev_priv);
2412
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002413 return ret;
2414 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002415
Hans de Goede68f60942017-02-10 11:28:01 +01002416 intel_uncore_suspend(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002417
2418 enable_rpm_wakeref_asserts(dev_priv);
2419 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002420
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002421 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002422 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2423
Paulo Zanoni8a187452013-12-06 20:32:13 -02002424 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002425
2426 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002427 * FIXME: We really should find a document that references the arguments
2428 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002429 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002430 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002431 /*
2432 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2433 * being detected, and the call we do at intel_runtime_resume()
2434 * won't be able to restore them. Since PCI_D3hot matches the
2435 * actual specification and appears to be working, use it.
2436 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002437 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002438 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002439 /*
2440 * current versions of firmware which depend on this opregion
2441 * notification have repurposed the D1 definition to mean
2442 * "runtime suspended" vs. what you would normally expect (D3)
2443 * to distinguish it from notifications that might be sent via
2444 * the suspend path.
2445 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002446 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002447 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002448
Mika Kuoppala59bad942015-01-16 11:34:40 +02002449 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002450
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002451 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002452 intel_hpd_poll_init(dev_priv);
2453
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002454 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002455 return 0;
2456}
2457
David Weinehallc49d13e2016-08-22 13:32:42 +03002458static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002459{
David Weinehallc49d13e2016-08-22 13:32:42 +03002460 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002461 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002462 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002463 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002464
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002465 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002466 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002467
2468 DRM_DEBUG_KMS("Resuming device\n");
2469
Imre Deak1f814da2015-12-16 02:52:19 +02002470 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2471 disable_rpm_wakeref_asserts(dev_priv);
2472
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002473 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002474 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002475 if (intel_uncore_unclaimed_mmio(dev_priv))
2476 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002477
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002478 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002479
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002480 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002481 bxt_disable_dc9(dev_priv);
2482 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002483 if (dev_priv->csr.dmc_payload &&
2484 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2485 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002486 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002487 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002488 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002489 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002490 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002491
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002492 /*
2493 * No point of rolling back things in case of an error, as the best
2494 * we can do is to hope that things will still work (and disable RPM).
2495 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002496 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002497 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002498
Daniel Vetterb9632912014-09-30 10:56:44 +02002499 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002500
2501 /*
2502 * On VLV/CHV display interrupts are part of the display
2503 * power well, so hpd is reinitialized from there. For
2504 * everyone else do it here.
2505 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002506 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002507 intel_hpd_init(dev_priv);
2508
Imre Deak1f814da2015-12-16 02:52:19 +02002509 enable_rpm_wakeref_asserts(dev_priv);
2510
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002511 if (ret)
2512 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2513 else
2514 DRM_DEBUG_KMS("Device resumed\n");
2515
2516 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002517}
2518
Chris Wilson42f55512016-06-24 14:00:26 +01002519const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002520 /*
2521 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2522 * PMSG_RESUME]
2523 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002524 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002525 .suspend_late = i915_pm_suspend_late,
2526 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002527 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002528
2529 /*
2530 * S4 event handlers
2531 * @freeze, @freeze_late : called (1) before creating the
2532 * hibernation image [PMSG_FREEZE] and
2533 * (2) after rebooting, before restoring
2534 * the image [PMSG_QUIESCE]
2535 * @thaw, @thaw_early : called (1) after creating the hibernation
2536 * image, before writing it [PMSG_THAW]
2537 * and (2) after failing to create or
2538 * restore the image [PMSG_RECOVER]
2539 * @poweroff, @poweroff_late: called after writing the hibernation
2540 * image, before rebooting [PMSG_HIBERNATE]
2541 * @restore, @restore_early : called after rebooting and restoring the
2542 * hibernation image [PMSG_RESTORE]
2543 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002544 .freeze = i915_pm_freeze,
2545 .freeze_late = i915_pm_freeze_late,
2546 .thaw_early = i915_pm_thaw_early,
2547 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002548 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002549 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002550 .restore_early = i915_pm_restore_early,
2551 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002552
2553 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002554 .runtime_suspend = intel_runtime_suspend,
2555 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002556};
2557
Laurent Pinchart78b68552012-05-17 13:27:22 +02002558static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002559 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002560 .open = drm_gem_vm_open,
2561 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002562};
2563
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002564static const struct file_operations i915_driver_fops = {
2565 .owner = THIS_MODULE,
2566 .open = drm_open,
2567 .release = drm_release,
2568 .unlocked_ioctl = drm_ioctl,
2569 .mmap = drm_gem_mmap,
2570 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002571 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002572 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002573 .llseek = noop_llseek,
2574};
2575
Chris Wilson0673ad42016-06-24 14:00:22 +01002576static int
2577i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2578 struct drm_file *file)
2579{
2580 return -ENODEV;
2581}
2582
2583static const struct drm_ioctl_desc i915_ioctls[] = {
2584 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2585 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2586 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2587 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2588 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2589 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2590 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2591 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2592 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2593 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2594 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2595 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2596 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2597 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2598 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2599 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2600 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2601 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2602 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002603 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002604 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2605 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2606 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2607 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2608 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2609 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2610 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2611 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2612 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2613 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2614 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2615 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2616 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2617 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2618 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002619 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2620 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002621 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2622 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2623 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2624 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2625 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2626 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2627 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2628 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2629 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2630 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2631 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2632 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2633 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2634 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2635 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002636 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002637};
2638
Linus Torvalds1da177e2005-04-16 15:20:36 -07002639static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002640 /* Don't use MTRRs here; the Xserver or userspace app should
2641 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002642 */
Eric Anholt673a3942008-07-30 12:06:12 -07002643 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002644 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01002645 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC,
Chris Wilsoncad36882017-02-10 16:35:21 +00002646 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002647 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002648 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002649 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002650 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002651
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002652 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002653 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002654 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002655
2656 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2657 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2658 .gem_prime_export = i915_gem_prime_export,
2659 .gem_prime_import = i915_gem_prime_import,
2660
Dave Airlieff72145b2011-02-07 12:16:14 +10002661 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002662 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002663 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002664 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002665 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002666 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002667 .name = DRIVER_NAME,
2668 .desc = DRIVER_DESC,
2669 .date = DRIVER_DATE,
2670 .major = DRIVER_MAJOR,
2671 .minor = DRIVER_MINOR,
2672 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002673};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002674
2675#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2676#include "selftests/mock_drm.c"
2677#endif