blob: 7044aaadeca1edaacc6435aa07fd2a4dc2606c7f [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Carolyn Wyborny6e861322012-01-18 22:13:27 +00004 Copyright(c) 2007-2012 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
Jeff Kirsher876d2d62011-10-21 20:01:34 +000028#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
29
Auke Kok9d5c8242008-01-24 02:22:38 -080030#include <linux/module.h>
31#include <linux/types.h>
32#include <linux/init.h>
Jiri Pirkob2cb09b2011-07-21 03:27:27 +000033#include <linux/bitops.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080034#include <linux/vmalloc.h>
35#include <linux/pagemap.h>
36#include <linux/netdevice.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080037#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090038#include <linux/slab.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080039#include <net/checksum.h>
40#include <net/ip6_checksum.h>
Patrick Ohlyc6cb0902009-02-12 05:03:42 +000041#include <linux/net_tstamp.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080042#include <linux/mii.h>
43#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000044#include <linux/if.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080045#include <linux/if_vlan.h>
46#include <linux/pci.h>
Alexander Duyckc54106b2008-10-16 21:26:57 -070047#include <linux/pci-aspm.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080048#include <linux/delay.h>
49#include <linux/interrupt.h>
Alexander Duyck7d13a7d2011-08-26 07:44:32 +000050#include <linux/ip.h>
51#include <linux/tcp.h>
52#include <linux/sctp.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080053#include <linux/if_ether.h>
Alexander Duyck40a914f2008-11-27 00:24:37 -080054#include <linux/aer.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040055#include <linux/prefetch.h>
Yan, Zheng749ab2c2012-01-04 20:23:37 +000056#include <linux/pm_runtime.h>
Jeff Kirsher421e02f2008-10-17 11:08:31 -070057#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -070058#include <linux/dca.h>
59#endif
Auke Kok9d5c8242008-01-24 02:22:38 -080060#include "igb.h"
61
Carolyn Wyborny200e5fd2012-05-31 23:39:30 +000062#define MAJ 4
63#define MIN 0
Carolyn Wyborny3db73802012-10-17 07:01:56 +000064#define BUILD 17
Carolyn Wyborny0d1fe822011-03-11 20:58:19 -080065#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
Carolyn Wyborny929dd042011-05-26 03:02:26 +000066__stringify(BUILD) "-k"
Auke Kok9d5c8242008-01-24 02:22:38 -080067char igb_driver_name[] = "igb";
68char igb_driver_version[] = DRV_VERSION;
69static const char igb_driver_string[] =
70 "Intel(R) Gigabit Ethernet Network Driver";
Carolyn Wyborny6e861322012-01-18 22:13:27 +000071static const char igb_copyright[] = "Copyright (c) 2007-2012 Intel Corporation.";
Auke Kok9d5c8242008-01-24 02:22:38 -080072
Auke Kok9d5c8242008-01-24 02:22:38 -080073static const struct e1000_info *igb_info_tbl[] = {
74 [board_82575] = &e1000_82575_info,
75};
76
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000077static DEFINE_PCI_DEVICE_TABLE(igb_pci_tbl) = {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +000078 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I211_COPPER), board_82575 },
79 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER), board_82575 },
80 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_FIBER), board_82575 },
81 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES), board_82575 },
82 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SGMII), board_82575 },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +000083 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_COPPER), board_82575 },
84 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_FIBER), board_82575 },
85 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SERDES), board_82575 },
86 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SGMII), board_82575 },
Alexander Duyck55cac242009-11-19 12:42:21 +000087 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER), board_82575 },
88 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_FIBER), board_82575 },
Carolyn Wyborny6493d242011-01-14 05:33:46 +000089 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_QUAD_FIBER), board_82575 },
Alexander Duyck55cac242009-11-19 12:42:21 +000090 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SERDES), board_82575 },
91 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SGMII), board_82575 },
92 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER_DUAL), board_82575 },
Joseph Gasparakis308fb392010-09-22 17:56:44 +000093 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SGMII), board_82575 },
94 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SERDES), board_82575 },
Gasparakis, Joseph1b5dda32010-12-09 01:41:01 +000095 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_BACKPLANE), board_82575 },
96 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SFP), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -070097 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576), board_82575 },
Alexander Duyck9eb23412009-03-13 20:42:15 +000098 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS), board_82575 },
Alexander Duyck747d49b2009-10-05 06:33:27 +000099 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS_SERDES), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -0700100 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_FIBER), board_82575 },
101 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES), board_82575 },
Alexander Duyck4703bf72009-07-23 18:09:48 +0000102 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES_QUAD), board_82575 },
Carolyn Wybornyb894fa22010-03-19 06:07:48 +0000103 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER_ET2), board_82575 },
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +0000104 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER), board_82575 },
Auke Kok9d5c8242008-01-24 02:22:38 -0800105 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_COPPER), board_82575 },
106 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_FIBER_SERDES), board_82575 },
107 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575GB_QUAD_COPPER), board_82575 },
108 /* required last entry */
109 {0, }
110};
111
112MODULE_DEVICE_TABLE(pci, igb_pci_tbl);
113
114void igb_reset(struct igb_adapter *);
115static int igb_setup_all_tx_resources(struct igb_adapter *);
116static int igb_setup_all_rx_resources(struct igb_adapter *);
117static void igb_free_all_tx_resources(struct igb_adapter *);
118static void igb_free_all_rx_resources(struct igb_adapter *);
Alexander Duyck06cf2662009-10-27 15:53:25 +0000119static void igb_setup_mrqc(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800120static int igb_probe(struct pci_dev *, const struct pci_device_id *);
121static void __devexit igb_remove(struct pci_dev *pdev);
122static int igb_sw_init(struct igb_adapter *);
123static int igb_open(struct net_device *);
124static int igb_close(struct net_device *);
125static void igb_configure_tx(struct igb_adapter *);
126static void igb_configure_rx(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800127static void igb_clean_all_tx_rings(struct igb_adapter *);
128static void igb_clean_all_rx_rings(struct igb_adapter *);
Mitch Williams3b644cf2008-06-27 10:59:48 -0700129static void igb_clean_tx_ring(struct igb_ring *);
130static void igb_clean_rx_ring(struct igb_ring *);
Alexander Duyckff41f8d2009-09-03 14:48:56 +0000131static void igb_set_rx_mode(struct net_device *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800132static void igb_update_phy_info(unsigned long);
133static void igb_watchdog(unsigned long);
134static void igb_watchdog_task(struct work_struct *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000135static netdev_tx_t igb_xmit_frame(struct sk_buff *skb, struct net_device *);
Eric Dumazet12dcd862010-10-15 17:27:10 +0000136static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *dev,
137 struct rtnl_link_stats64 *stats);
Auke Kok9d5c8242008-01-24 02:22:38 -0800138static int igb_change_mtu(struct net_device *, int);
139static int igb_set_mac(struct net_device *, void *);
Alexander Duyck68d480c2009-10-05 06:33:08 +0000140static void igb_set_uta(struct igb_adapter *adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800141static irqreturn_t igb_intr(int irq, void *);
142static irqreturn_t igb_intr_msi(int irq, void *);
143static irqreturn_t igb_msix_other(int irq, void *);
Alexander Duyck047e0032009-10-27 15:49:27 +0000144static irqreturn_t igb_msix_ring(int irq, void *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700145#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +0000146static void igb_update_dca(struct igb_q_vector *);
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700147static void igb_setup_dca(struct igb_adapter *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700148#endif /* CONFIG_IGB_DCA */
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700149static int igb_poll(struct napi_struct *, int);
Alexander Duyck13fde972011-10-05 13:35:24 +0000150static bool igb_clean_tx_irq(struct igb_q_vector *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000151static bool igb_clean_rx_irq(struct igb_q_vector *, int);
Auke Kok9d5c8242008-01-24 02:22:38 -0800152static int igb_ioctl(struct net_device *, struct ifreq *, int cmd);
153static void igb_tx_timeout(struct net_device *);
154static void igb_reset_task(struct work_struct *);
Michał Mirosławc8f44af2011-11-15 15:29:55 +0000155static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features);
Jiri Pirko8e586132011-12-08 19:52:37 -0500156static int igb_vlan_rx_add_vid(struct net_device *, u16);
157static int igb_vlan_rx_kill_vid(struct net_device *, u16);
Auke Kok9d5c8242008-01-24 02:22:38 -0800158static void igb_restore_vlan(struct igb_adapter *);
Alexander Duyck26ad9172009-10-05 06:32:49 +0000159static void igb_rar_set_qsel(struct igb_adapter *, u8 *, u32 , u8);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800160static void igb_ping_all_vfs(struct igb_adapter *);
161static void igb_msg_task(struct igb_adapter *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800162static void igb_vmm_control(struct igb_adapter *);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000163static int igb_set_vf_mac(struct igb_adapter *, int, unsigned char *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800164static void igb_restore_vf_multicasts(struct igb_adapter *adapter);
Williams, Mitch A8151d292010-02-10 01:44:24 +0000165static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac);
166static int igb_ndo_set_vf_vlan(struct net_device *netdev,
167 int vf, u16 vlan, u8 qos);
168static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate);
169static int igb_ndo_get_vf_config(struct net_device *netdev, int vf,
170 struct ifla_vf_info *ivi);
Lior Levy17dc5662011-02-08 02:28:46 +0000171static void igb_check_vf_rate_limit(struct igb_adapter *);
RongQing Li46a01692011-10-18 22:52:35 +0000172
173#ifdef CONFIG_PCI_IOV
Greg Rose0224d662011-10-14 02:57:14 +0000174static int igb_vf_configure(struct igb_adapter *adapter, int vf);
Stefan Assmannf5571472012-08-18 04:06:11 +0000175static bool igb_vfs_are_assigned(struct igb_adapter *adapter);
RongQing Li46a01692011-10-18 22:52:35 +0000176#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800177
Auke Kok9d5c8242008-01-24 02:22:38 -0800178#ifdef CONFIG_PM
Emil Tantilovd9dd9662012-01-28 08:10:35 +0000179#ifdef CONFIG_PM_SLEEP
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000180static int igb_suspend(struct device *);
Emil Tantilovd9dd9662012-01-28 08:10:35 +0000181#endif
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000182static int igb_resume(struct device *);
183#ifdef CONFIG_PM_RUNTIME
184static int igb_runtime_suspend(struct device *dev);
185static int igb_runtime_resume(struct device *dev);
186static int igb_runtime_idle(struct device *dev);
187#endif
188static const struct dev_pm_ops igb_pm_ops = {
189 SET_SYSTEM_SLEEP_PM_OPS(igb_suspend, igb_resume)
190 SET_RUNTIME_PM_OPS(igb_runtime_suspend, igb_runtime_resume,
191 igb_runtime_idle)
192};
Auke Kok9d5c8242008-01-24 02:22:38 -0800193#endif
194static void igb_shutdown(struct pci_dev *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700195#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700196static int igb_notify_dca(struct notifier_block *, unsigned long, void *);
197static struct notifier_block dca_notifier = {
198 .notifier_call = igb_notify_dca,
199 .next = NULL,
200 .priority = 0
201};
202#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800203#ifdef CONFIG_NET_POLL_CONTROLLER
204/* for netdump / net console */
205static void igb_netpoll(struct net_device *);
206#endif
Alexander Duyck37680112009-02-19 20:40:30 -0800207#ifdef CONFIG_PCI_IOV
Alexander Duyck2a3abf62009-04-07 14:37:52 +0000208static unsigned int max_vfs = 0;
209module_param(max_vfs, uint, 0);
210MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate "
211 "per physical function");
212#endif /* CONFIG_PCI_IOV */
213
Auke Kok9d5c8242008-01-24 02:22:38 -0800214static pci_ers_result_t igb_io_error_detected(struct pci_dev *,
215 pci_channel_state_t);
216static pci_ers_result_t igb_io_slot_reset(struct pci_dev *);
217static void igb_io_resume(struct pci_dev *);
218
Stephen Hemminger3646f0e2012-09-07 09:33:15 -0700219static const struct pci_error_handlers igb_err_handler = {
Auke Kok9d5c8242008-01-24 02:22:38 -0800220 .error_detected = igb_io_error_detected,
221 .slot_reset = igb_io_slot_reset,
222 .resume = igb_io_resume,
223};
224
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +0000225static void igb_init_dmac(struct igb_adapter *adapter, u32 pba);
Auke Kok9d5c8242008-01-24 02:22:38 -0800226
227static struct pci_driver igb_driver = {
228 .name = igb_driver_name,
229 .id_table = igb_pci_tbl,
230 .probe = igb_probe,
231 .remove = __devexit_p(igb_remove),
232#ifdef CONFIG_PM
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000233 .driver.pm = &igb_pm_ops,
Auke Kok9d5c8242008-01-24 02:22:38 -0800234#endif
235 .shutdown = igb_shutdown,
236 .err_handler = &igb_err_handler
237};
238
239MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
240MODULE_DESCRIPTION("Intel(R) Gigabit Ethernet Network Driver");
241MODULE_LICENSE("GPL");
242MODULE_VERSION(DRV_VERSION);
243
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000244#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
245static int debug = -1;
246module_param(debug, int, 0);
247MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
248
Taku Izumic97ec422010-04-27 14:39:30 +0000249struct igb_reg_info {
250 u32 ofs;
251 char *name;
252};
253
254static const struct igb_reg_info igb_reg_info_tbl[] = {
255
256 /* General Registers */
257 {E1000_CTRL, "CTRL"},
258 {E1000_STATUS, "STATUS"},
259 {E1000_CTRL_EXT, "CTRL_EXT"},
260
261 /* Interrupt Registers */
262 {E1000_ICR, "ICR"},
263
264 /* RX Registers */
265 {E1000_RCTL, "RCTL"},
266 {E1000_RDLEN(0), "RDLEN"},
267 {E1000_RDH(0), "RDH"},
268 {E1000_RDT(0), "RDT"},
269 {E1000_RXDCTL(0), "RXDCTL"},
270 {E1000_RDBAL(0), "RDBAL"},
271 {E1000_RDBAH(0), "RDBAH"},
272
273 /* TX Registers */
274 {E1000_TCTL, "TCTL"},
275 {E1000_TDBAL(0), "TDBAL"},
276 {E1000_TDBAH(0), "TDBAH"},
277 {E1000_TDLEN(0), "TDLEN"},
278 {E1000_TDH(0), "TDH"},
279 {E1000_TDT(0), "TDT"},
280 {E1000_TXDCTL(0), "TXDCTL"},
281 {E1000_TDFH, "TDFH"},
282 {E1000_TDFT, "TDFT"},
283 {E1000_TDFHS, "TDFHS"},
284 {E1000_TDFPC, "TDFPC"},
285
286 /* List Terminator */
287 {}
288};
289
290/*
291 * igb_regdump - register printout routine
292 */
293static void igb_regdump(struct e1000_hw *hw, struct igb_reg_info *reginfo)
294{
295 int n = 0;
296 char rname[16];
297 u32 regs[8];
298
299 switch (reginfo->ofs) {
300 case E1000_RDLEN(0):
301 for (n = 0; n < 4; n++)
302 regs[n] = rd32(E1000_RDLEN(n));
303 break;
304 case E1000_RDH(0):
305 for (n = 0; n < 4; n++)
306 regs[n] = rd32(E1000_RDH(n));
307 break;
308 case E1000_RDT(0):
309 for (n = 0; n < 4; n++)
310 regs[n] = rd32(E1000_RDT(n));
311 break;
312 case E1000_RXDCTL(0):
313 for (n = 0; n < 4; n++)
314 regs[n] = rd32(E1000_RXDCTL(n));
315 break;
316 case E1000_RDBAL(0):
317 for (n = 0; n < 4; n++)
318 regs[n] = rd32(E1000_RDBAL(n));
319 break;
320 case E1000_RDBAH(0):
321 for (n = 0; n < 4; n++)
322 regs[n] = rd32(E1000_RDBAH(n));
323 break;
324 case E1000_TDBAL(0):
325 for (n = 0; n < 4; n++)
326 regs[n] = rd32(E1000_RDBAL(n));
327 break;
328 case E1000_TDBAH(0):
329 for (n = 0; n < 4; n++)
330 regs[n] = rd32(E1000_TDBAH(n));
331 break;
332 case E1000_TDLEN(0):
333 for (n = 0; n < 4; n++)
334 regs[n] = rd32(E1000_TDLEN(n));
335 break;
336 case E1000_TDH(0):
337 for (n = 0; n < 4; n++)
338 regs[n] = rd32(E1000_TDH(n));
339 break;
340 case E1000_TDT(0):
341 for (n = 0; n < 4; n++)
342 regs[n] = rd32(E1000_TDT(n));
343 break;
344 case E1000_TXDCTL(0):
345 for (n = 0; n < 4; n++)
346 regs[n] = rd32(E1000_TXDCTL(n));
347 break;
348 default:
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000349 pr_info("%-15s %08x\n", reginfo->name, rd32(reginfo->ofs));
Taku Izumic97ec422010-04-27 14:39:30 +0000350 return;
351 }
352
353 snprintf(rname, 16, "%s%s", reginfo->name, "[0-3]");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000354 pr_info("%-15s %08x %08x %08x %08x\n", rname, regs[0], regs[1],
355 regs[2], regs[3]);
Taku Izumic97ec422010-04-27 14:39:30 +0000356}
357
358/*
359 * igb_dump - Print registers, tx-rings and rx-rings
360 */
361static void igb_dump(struct igb_adapter *adapter)
362{
363 struct net_device *netdev = adapter->netdev;
364 struct e1000_hw *hw = &adapter->hw;
365 struct igb_reg_info *reginfo;
Taku Izumic97ec422010-04-27 14:39:30 +0000366 struct igb_ring *tx_ring;
367 union e1000_adv_tx_desc *tx_desc;
368 struct my_u0 { u64 a; u64 b; } *u0;
Taku Izumic97ec422010-04-27 14:39:30 +0000369 struct igb_ring *rx_ring;
370 union e1000_adv_rx_desc *rx_desc;
371 u32 staterr;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +0000372 u16 i, n;
Taku Izumic97ec422010-04-27 14:39:30 +0000373
374 if (!netif_msg_hw(adapter))
375 return;
376
377 /* Print netdevice Info */
378 if (netdev) {
379 dev_info(&adapter->pdev->dev, "Net device Info\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000380 pr_info("Device Name state trans_start "
381 "last_rx\n");
382 pr_info("%-15s %016lX %016lX %016lX\n", netdev->name,
383 netdev->state, netdev->trans_start, netdev->last_rx);
Taku Izumic97ec422010-04-27 14:39:30 +0000384 }
385
386 /* Print Registers */
387 dev_info(&adapter->pdev->dev, "Register Dump\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000388 pr_info(" Register Name Value\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000389 for (reginfo = (struct igb_reg_info *)igb_reg_info_tbl;
390 reginfo->name; reginfo++) {
391 igb_regdump(hw, reginfo);
392 }
393
394 /* Print TX Ring Summary */
395 if (!netdev || !netif_running(netdev))
396 goto exit;
397
398 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000399 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000400 for (n = 0; n < adapter->num_tx_queues; n++) {
Alexander Duyck06034642011-08-26 07:44:22 +0000401 struct igb_tx_buffer *buffer_info;
Taku Izumic97ec422010-04-27 14:39:30 +0000402 tx_ring = adapter->tx_ring[n];
Alexander Duyck06034642011-08-26 07:44:22 +0000403 buffer_info = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000404 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
405 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000406 (u64)dma_unmap_addr(buffer_info, dma),
407 dma_unmap_len(buffer_info, len),
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000408 buffer_info->next_to_watch,
409 (u64)buffer_info->time_stamp);
Taku Izumic97ec422010-04-27 14:39:30 +0000410 }
411
412 /* Print TX Rings */
413 if (!netif_msg_tx_done(adapter))
414 goto rx_ring_summary;
415
416 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
417
418 /* Transmit Descriptor Formats
419 *
420 * Advanced Transmit Descriptor
421 * +--------------------------------------------------------------+
422 * 0 | Buffer Address [63:0] |
423 * +--------------------------------------------------------------+
424 * 8 | PAYLEN | PORTS |CC|IDX | STA | DCMD |DTYP|MAC|RSV| DTALEN |
425 * +--------------------------------------------------------------+
426 * 63 46 45 40 39 38 36 35 32 31 24 15 0
427 */
428
429 for (n = 0; n < adapter->num_tx_queues; n++) {
430 tx_ring = adapter->tx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000431 pr_info("------------------------------------\n");
432 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
433 pr_info("------------------------------------\n");
434 pr_info("T [desc] [address 63:0 ] [PlPOCIStDDM Ln] "
435 "[bi->dma ] leng ntw timestamp "
436 "bi->skb\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000437
438 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000439 const char *next_desc;
Alexander Duyck06034642011-08-26 07:44:22 +0000440 struct igb_tx_buffer *buffer_info;
Alexander Duyck601369062011-08-26 07:44:05 +0000441 tx_desc = IGB_TX_DESC(tx_ring, i);
Alexander Duyck06034642011-08-26 07:44:22 +0000442 buffer_info = &tx_ring->tx_buffer_info[i];
Taku Izumic97ec422010-04-27 14:39:30 +0000443 u0 = (struct my_u0 *)tx_desc;
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000444 if (i == tx_ring->next_to_use &&
445 i == tx_ring->next_to_clean)
446 next_desc = " NTC/U";
447 else if (i == tx_ring->next_to_use)
448 next_desc = " NTU";
449 else if (i == tx_ring->next_to_clean)
450 next_desc = " NTC";
451 else
452 next_desc = "";
453
454 pr_info("T [0x%03X] %016llX %016llX %016llX"
455 " %04X %p %016llX %p%s\n", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000456 le64_to_cpu(u0->a),
457 le64_to_cpu(u0->b),
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000458 (u64)dma_unmap_addr(buffer_info, dma),
459 dma_unmap_len(buffer_info, len),
Taku Izumic97ec422010-04-27 14:39:30 +0000460 buffer_info->next_to_watch,
461 (u64)buffer_info->time_stamp,
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000462 buffer_info->skb, next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000463
Emil Tantilovb6695882012-07-28 05:07:48 +0000464 if (netif_msg_pktdata(adapter) && buffer_info->skb)
Taku Izumic97ec422010-04-27 14:39:30 +0000465 print_hex_dump(KERN_INFO, "",
466 DUMP_PREFIX_ADDRESS,
Emil Tantilovb6695882012-07-28 05:07:48 +0000467 16, 1, buffer_info->skb->data,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000468 dma_unmap_len(buffer_info, len),
469 true);
Taku Izumic97ec422010-04-27 14:39:30 +0000470 }
471 }
472
473 /* Print RX Rings Summary */
474rx_ring_summary:
475 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000476 pr_info("Queue [NTU] [NTC]\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000477 for (n = 0; n < adapter->num_rx_queues; n++) {
478 rx_ring = adapter->rx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000479 pr_info(" %5d %5X %5X\n",
480 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumic97ec422010-04-27 14:39:30 +0000481 }
482
483 /* Print RX Rings */
484 if (!netif_msg_rx_status(adapter))
485 goto exit;
486
487 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
488
489 /* Advanced Receive Descriptor (Read) Format
490 * 63 1 0
491 * +-----------------------------------------------------+
492 * 0 | Packet Buffer Address [63:1] |A0/NSE|
493 * +----------------------------------------------+------+
494 * 8 | Header Buffer Address [63:1] | DD |
495 * +-----------------------------------------------------+
496 *
497 *
498 * Advanced Receive Descriptor (Write-Back) Format
499 *
500 * 63 48 47 32 31 30 21 20 17 16 4 3 0
501 * +------------------------------------------------------+
502 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
503 * | Checksum Ident | | | | Type | Type |
504 * +------------------------------------------------------+
505 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
506 * +------------------------------------------------------+
507 * 63 48 47 32 31 20 19 0
508 */
509
510 for (n = 0; n < adapter->num_rx_queues; n++) {
511 rx_ring = adapter->rx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000512 pr_info("------------------------------------\n");
513 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
514 pr_info("------------------------------------\n");
515 pr_info("R [desc] [ PktBuf A0] [ HeadBuf DD] "
516 "[bi->dma ] [bi->skb] <-- Adv Rx Read format\n");
517 pr_info("RWB[desc] [PcsmIpSHl PtRs] [vl er S cks ln] -----"
518 "----------- [bi->skb] <-- Adv Rx Write-Back format\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000519
520 for (i = 0; i < rx_ring->count; i++) {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000521 const char *next_desc;
Alexander Duyck06034642011-08-26 07:44:22 +0000522 struct igb_rx_buffer *buffer_info;
523 buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck601369062011-08-26 07:44:05 +0000524 rx_desc = IGB_RX_DESC(rx_ring, i);
Taku Izumic97ec422010-04-27 14:39:30 +0000525 u0 = (struct my_u0 *)rx_desc;
526 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000527
528 if (i == rx_ring->next_to_use)
529 next_desc = " NTU";
530 else if (i == rx_ring->next_to_clean)
531 next_desc = " NTC";
532 else
533 next_desc = "";
534
Taku Izumic97ec422010-04-27 14:39:30 +0000535 if (staterr & E1000_RXD_STAT_DD) {
536 /* Descriptor Done */
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000537 pr_info("%s[0x%03X] %016llX %016llX ---------------- %s\n",
538 "RWB", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000539 le64_to_cpu(u0->a),
540 le64_to_cpu(u0->b),
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000541 next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000542 } else {
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000543 pr_info("%s[0x%03X] %016llX %016llX %016llX %s\n",
544 "R ", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000545 le64_to_cpu(u0->a),
546 le64_to_cpu(u0->b),
547 (u64)buffer_info->dma,
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000548 next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000549
Emil Tantilovb6695882012-07-28 05:07:48 +0000550 if (netif_msg_pktdata(adapter) &&
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000551 buffer_info->dma && buffer_info->page) {
Alexander Duyck44390ca2011-08-26 07:43:38 +0000552 print_hex_dump(KERN_INFO, "",
553 DUMP_PREFIX_ADDRESS,
554 16, 1,
Emil Tantilovb6695882012-07-28 05:07:48 +0000555 page_address(buffer_info->page) +
556 buffer_info->page_offset,
Alexander Duyckde78d1f2012-09-25 00:31:12 +0000557 IGB_RX_BUFSZ, true);
Taku Izumic97ec422010-04-27 14:39:30 +0000558 }
559 }
Taku Izumic97ec422010-04-27 14:39:30 +0000560 }
561 }
562
563exit:
564 return;
565}
566
Auke Kok9d5c8242008-01-24 02:22:38 -0800567/**
Alexander Duyckc0410762010-03-25 13:10:08 +0000568 * igb_get_hw_dev - return device
Auke Kok9d5c8242008-01-24 02:22:38 -0800569 * used by hardware layer to print debugging information
570 **/
Alexander Duyckc0410762010-03-25 13:10:08 +0000571struct net_device *igb_get_hw_dev(struct e1000_hw *hw)
Auke Kok9d5c8242008-01-24 02:22:38 -0800572{
573 struct igb_adapter *adapter = hw->back;
Alexander Duyckc0410762010-03-25 13:10:08 +0000574 return adapter->netdev;
Auke Kok9d5c8242008-01-24 02:22:38 -0800575}
Patrick Ohly38c845c2009-02-12 05:03:41 +0000576
577/**
Auke Kok9d5c8242008-01-24 02:22:38 -0800578 * igb_init_module - Driver Registration Routine
579 *
580 * igb_init_module is the first routine called when the driver is
581 * loaded. All it does is register with the PCI subsystem.
582 **/
583static int __init igb_init_module(void)
584{
585 int ret;
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000586 pr_info("%s - version %s\n",
Auke Kok9d5c8242008-01-24 02:22:38 -0800587 igb_driver_string, igb_driver_version);
588
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000589 pr_info("%s\n", igb_copyright);
Auke Kok9d5c8242008-01-24 02:22:38 -0800590
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700591#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700592 dca_register_notify(&dca_notifier);
593#endif
Alexander Duyckbbd98fe2009-01-31 00:52:30 -0800594 ret = pci_register_driver(&igb_driver);
Auke Kok9d5c8242008-01-24 02:22:38 -0800595 return ret;
596}
597
598module_init(igb_init_module);
599
600/**
601 * igb_exit_module - Driver Exit Cleanup Routine
602 *
603 * igb_exit_module is called just before the driver is removed
604 * from memory.
605 **/
606static void __exit igb_exit_module(void)
607{
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700608#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700609 dca_unregister_notify(&dca_notifier);
610#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800611 pci_unregister_driver(&igb_driver);
612}
613
614module_exit(igb_exit_module);
615
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800616#define Q_IDX_82576(i) (((i & 0x1) << 3) + (i >> 1))
617/**
618 * igb_cache_ring_register - Descriptor ring to register mapping
619 * @adapter: board private structure to initialize
620 *
621 * Once we know the feature-set enabled for the device, we'll cache
622 * the register offset the descriptor ring is assigned to.
623 **/
624static void igb_cache_ring_register(struct igb_adapter *adapter)
625{
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000626 int i = 0, j = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000627 u32 rbase_offset = adapter->vfs_allocated_count;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800628
629 switch (adapter->hw.mac.type) {
630 case e1000_82576:
631 /* The queues are allocated for virtualization such that VF 0
632 * is allocated queues 0 and 8, VF 1 queues 1 and 9, etc.
633 * In order to avoid collision we start at the first free queue
634 * and continue consuming queues in the same sequence
635 */
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000636 if (adapter->vfs_allocated_count) {
Alexander Duycka99955f2009-11-12 18:37:19 +0000637 for (; i < adapter->rss_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000638 adapter->rx_ring[i]->reg_idx = rbase_offset +
639 Q_IDX_82576(i);
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000640 }
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800641 case e1000_82575:
Alexander Duyck55cac242009-11-19 12:42:21 +0000642 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000643 case e1000_i350:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000644 case e1000_i210:
645 case e1000_i211:
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800646 default:
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000647 for (; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000648 adapter->rx_ring[i]->reg_idx = rbase_offset + i;
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000649 for (; j < adapter->num_tx_queues; j++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000650 adapter->tx_ring[j]->reg_idx = rbase_offset + j;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800651 break;
652 }
653}
654
Alexander Duyck4be000c2011-08-26 07:45:52 +0000655/**
656 * igb_write_ivar - configure ivar for given MSI-X vector
657 * @hw: pointer to the HW structure
658 * @msix_vector: vector number we are allocating to a given ring
659 * @index: row index of IVAR register to write within IVAR table
660 * @offset: column offset of in IVAR, should be multiple of 8
661 *
662 * This function is intended to handle the writing of the IVAR register
663 * for adapters 82576 and newer. The IVAR table consists of 2 columns,
664 * each containing an cause allocation for an Rx and Tx ring, and a
665 * variable number of rows depending on the number of queues supported.
666 **/
667static void igb_write_ivar(struct e1000_hw *hw, int msix_vector,
668 int index, int offset)
669{
670 u32 ivar = array_rd32(E1000_IVAR0, index);
671
672 /* clear any bits that are currently set */
673 ivar &= ~((u32)0xFF << offset);
674
675 /* write vector and valid bit */
676 ivar |= (msix_vector | E1000_IVAR_VALID) << offset;
677
678 array_wr32(E1000_IVAR0, index, ivar);
679}
680
Auke Kok9d5c8242008-01-24 02:22:38 -0800681#define IGB_N0_QUEUE -1
Alexander Duyck047e0032009-10-27 15:49:27 +0000682static void igb_assign_vector(struct igb_q_vector *q_vector, int msix_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -0800683{
Alexander Duyck047e0032009-10-27 15:49:27 +0000684 struct igb_adapter *adapter = q_vector->adapter;
Auke Kok9d5c8242008-01-24 02:22:38 -0800685 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck047e0032009-10-27 15:49:27 +0000686 int rx_queue = IGB_N0_QUEUE;
687 int tx_queue = IGB_N0_QUEUE;
Alexander Duyck4be000c2011-08-26 07:45:52 +0000688 u32 msixbm = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000689
Alexander Duyck0ba82992011-08-26 07:45:47 +0000690 if (q_vector->rx.ring)
691 rx_queue = q_vector->rx.ring->reg_idx;
692 if (q_vector->tx.ring)
693 tx_queue = q_vector->tx.ring->reg_idx;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700694
695 switch (hw->mac.type) {
696 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800697 /* The 82575 assigns vectors using a bitmask, which matches the
698 bitmask for the EICR/EIMS/EIMC registers. To assign one
699 or more queues to a vector, we write the appropriate bits
700 into the MSIXBM register for that vector. */
Alexander Duyck047e0032009-10-27 15:49:27 +0000701 if (rx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800702 msixbm = E1000_EICR_RX_QUEUE0 << rx_queue;
Alexander Duyck047e0032009-10-27 15:49:27 +0000703 if (tx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800704 msixbm |= E1000_EICR_TX_QUEUE0 << tx_queue;
Alexander Duyckfeeb2722010-02-03 21:59:51 +0000705 if (!adapter->msix_entries && msix_vector == 0)
706 msixbm |= E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800707 array_wr32(E1000_MSIXBM(0), msix_vector, msixbm);
Alexander Duyck047e0032009-10-27 15:49:27 +0000708 q_vector->eims_value = msixbm;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700709 break;
710 case e1000_82576:
Alexander Duyck4be000c2011-08-26 07:45:52 +0000711 /*
712 * 82576 uses a table that essentially consists of 2 columns
713 * with 8 rows. The ordering is column-major so we use the
714 * lower 3 bits as the row index, and the 4th bit as the
715 * column offset.
716 */
717 if (rx_queue > IGB_N0_QUEUE)
718 igb_write_ivar(hw, msix_vector,
719 rx_queue & 0x7,
720 (rx_queue & 0x8) << 1);
721 if (tx_queue > IGB_N0_QUEUE)
722 igb_write_ivar(hw, msix_vector,
723 tx_queue & 0x7,
724 ((tx_queue & 0x8) << 1) + 8);
Alexander Duyck047e0032009-10-27 15:49:27 +0000725 q_vector->eims_value = 1 << msix_vector;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700726 break;
Alexander Duyck55cac242009-11-19 12:42:21 +0000727 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000728 case e1000_i350:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000729 case e1000_i210:
730 case e1000_i211:
Alexander Duyck4be000c2011-08-26 07:45:52 +0000731 /*
732 * On 82580 and newer adapters the scheme is similar to 82576
733 * however instead of ordering column-major we have things
734 * ordered row-major. So we traverse the table by using
735 * bit 0 as the column offset, and the remaining bits as the
736 * row index.
737 */
738 if (rx_queue > IGB_N0_QUEUE)
739 igb_write_ivar(hw, msix_vector,
740 rx_queue >> 1,
741 (rx_queue & 0x1) << 4);
742 if (tx_queue > IGB_N0_QUEUE)
743 igb_write_ivar(hw, msix_vector,
744 tx_queue >> 1,
745 ((tx_queue & 0x1) << 4) + 8);
Alexander Duyck55cac242009-11-19 12:42:21 +0000746 q_vector->eims_value = 1 << msix_vector;
747 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700748 default:
749 BUG();
750 break;
751 }
Alexander Duyck26b39272010-02-17 01:00:41 +0000752
753 /* add q_vector eims value to global eims_enable_mask */
754 adapter->eims_enable_mask |= q_vector->eims_value;
755
756 /* configure q_vector to set itr on first interrupt */
757 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -0800758}
759
760/**
761 * igb_configure_msix - Configure MSI-X hardware
762 *
763 * igb_configure_msix sets up the hardware to properly
764 * generate MSI-X interrupts.
765 **/
766static void igb_configure_msix(struct igb_adapter *adapter)
767{
768 u32 tmp;
769 int i, vector = 0;
770 struct e1000_hw *hw = &adapter->hw;
771
772 adapter->eims_enable_mask = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800773
774 /* set vector for other causes, i.e. link changes */
Alexander Duyck2d064c02008-07-08 15:10:12 -0700775 switch (hw->mac.type) {
776 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800777 tmp = rd32(E1000_CTRL_EXT);
778 /* enable MSI-X PBA support*/
779 tmp |= E1000_CTRL_EXT_PBA_CLR;
780
781 /* Auto-Mask interrupts upon ICR read. */
782 tmp |= E1000_CTRL_EXT_EIAME;
783 tmp |= E1000_CTRL_EXT_IRCA;
784
785 wr32(E1000_CTRL_EXT, tmp);
Alexander Duyck047e0032009-10-27 15:49:27 +0000786
787 /* enable msix_other interrupt */
788 array_wr32(E1000_MSIXBM(0), vector++,
789 E1000_EIMS_OTHER);
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700790 adapter->eims_other = E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800791
Alexander Duyck2d064c02008-07-08 15:10:12 -0700792 break;
793
794 case e1000_82576:
Alexander Duyck55cac242009-11-19 12:42:21 +0000795 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000796 case e1000_i350:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000797 case e1000_i210:
798 case e1000_i211:
Alexander Duyck047e0032009-10-27 15:49:27 +0000799 /* Turn on MSI-X capability first, or our settings
800 * won't stick. And it will take days to debug. */
801 wr32(E1000_GPIE, E1000_GPIE_MSIX_MODE |
802 E1000_GPIE_PBA | E1000_GPIE_EIAME |
803 E1000_GPIE_NSICR);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700804
Alexander Duyck047e0032009-10-27 15:49:27 +0000805 /* enable msix_other interrupt */
806 adapter->eims_other = 1 << vector;
807 tmp = (vector++ | E1000_IVAR_VALID) << 8;
808
809 wr32(E1000_IVAR_MISC, tmp);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700810 break;
811 default:
812 /* do nothing, since nothing else supports MSI-X */
813 break;
814 } /* switch (hw->mac.type) */
Alexander Duyck047e0032009-10-27 15:49:27 +0000815
816 adapter->eims_enable_mask |= adapter->eims_other;
817
Alexander Duyck26b39272010-02-17 01:00:41 +0000818 for (i = 0; i < adapter->num_q_vectors; i++)
819 igb_assign_vector(adapter->q_vector[i], vector++);
Alexander Duyck047e0032009-10-27 15:49:27 +0000820
Auke Kok9d5c8242008-01-24 02:22:38 -0800821 wrfl();
822}
823
824/**
825 * igb_request_msix - Initialize MSI-X interrupts
826 *
827 * igb_request_msix allocates MSI-X vectors and requests interrupts from the
828 * kernel.
829 **/
830static int igb_request_msix(struct igb_adapter *adapter)
831{
832 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +0000833 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -0800834 int i, err = 0, vector = 0;
835
Auke Kok9d5c8242008-01-24 02:22:38 -0800836 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -0800837 igb_msix_other, 0, netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800838 if (err)
839 goto out;
Alexander Duyck047e0032009-10-27 15:49:27 +0000840 vector++;
841
842 for (i = 0; i < adapter->num_q_vectors; i++) {
843 struct igb_q_vector *q_vector = adapter->q_vector[i];
844
845 q_vector->itr_register = hw->hw_addr + E1000_EITR(vector);
846
Alexander Duyck0ba82992011-08-26 07:45:47 +0000847 if (q_vector->rx.ring && q_vector->tx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000848 sprintf(q_vector->name, "%s-TxRx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000849 q_vector->rx.ring->queue_index);
850 else if (q_vector->tx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000851 sprintf(q_vector->name, "%s-tx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000852 q_vector->tx.ring->queue_index);
853 else if (q_vector->rx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000854 sprintf(q_vector->name, "%s-rx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000855 q_vector->rx.ring->queue_index);
Alexander Duyck047e0032009-10-27 15:49:27 +0000856 else
857 sprintf(q_vector->name, "%s-unused", netdev->name);
858
859 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -0800860 igb_msix_ring, 0, q_vector->name,
Alexander Duyck047e0032009-10-27 15:49:27 +0000861 q_vector);
862 if (err)
863 goto out;
864 vector++;
865 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800866
Auke Kok9d5c8242008-01-24 02:22:38 -0800867 igb_configure_msix(adapter);
868 return 0;
869out:
870 return err;
871}
872
873static void igb_reset_interrupt_capability(struct igb_adapter *adapter)
874{
875 if (adapter->msix_entries) {
876 pci_disable_msix(adapter->pdev);
877 kfree(adapter->msix_entries);
878 adapter->msix_entries = NULL;
Alexander Duyck047e0032009-10-27 15:49:27 +0000879 } else if (adapter->flags & IGB_FLAG_HAS_MSI) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800880 pci_disable_msi(adapter->pdev);
Alexander Duyck047e0032009-10-27 15:49:27 +0000881 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800882}
883
Alexander Duyck047e0032009-10-27 15:49:27 +0000884/**
Alexander Duyck5536d212012-09-25 00:31:17 +0000885 * igb_free_q_vector - Free memory allocated for specific interrupt vector
886 * @adapter: board private structure to initialize
887 * @v_idx: Index of vector to be freed
888 *
889 * This function frees the memory allocated to the q_vector. In addition if
890 * NAPI is enabled it will delete any references to the NAPI struct prior
891 * to freeing the q_vector.
892 **/
893static void igb_free_q_vector(struct igb_adapter *adapter, int v_idx)
894{
895 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
896
897 if (q_vector->tx.ring)
898 adapter->tx_ring[q_vector->tx.ring->queue_index] = NULL;
899
900 if (q_vector->rx.ring)
901 adapter->tx_ring[q_vector->rx.ring->queue_index] = NULL;
902
903 adapter->q_vector[v_idx] = NULL;
904 netif_napi_del(&q_vector->napi);
905
906 /*
907 * ixgbe_get_stats64() might access the rings on this vector,
908 * we must wait a grace period before freeing it.
909 */
910 kfree_rcu(q_vector, rcu);
911}
912
913/**
Alexander Duyck047e0032009-10-27 15:49:27 +0000914 * igb_free_q_vectors - Free memory allocated for interrupt vectors
915 * @adapter: board private structure to initialize
916 *
917 * This function frees the memory allocated to the q_vectors. In addition if
918 * NAPI is enabled it will delete any references to the NAPI struct prior
919 * to freeing the q_vector.
920 **/
921static void igb_free_q_vectors(struct igb_adapter *adapter)
922{
Alexander Duyck5536d212012-09-25 00:31:17 +0000923 int v_idx = adapter->num_q_vectors;
Alexander Duyck047e0032009-10-27 15:49:27 +0000924
Alexander Duyck5536d212012-09-25 00:31:17 +0000925 adapter->num_tx_queues = 0;
926 adapter->num_rx_queues = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000927 adapter->num_q_vectors = 0;
Alexander Duyck5536d212012-09-25 00:31:17 +0000928
929 while (v_idx--)
930 igb_free_q_vector(adapter, v_idx);
Alexander Duyck047e0032009-10-27 15:49:27 +0000931}
932
933/**
934 * igb_clear_interrupt_scheme - reset the device to a state of no interrupts
935 *
936 * This function resets the device so that it has 0 rx queues, tx queues, and
937 * MSI-X interrupts allocated.
938 */
939static void igb_clear_interrupt_scheme(struct igb_adapter *adapter)
940{
Alexander Duyck047e0032009-10-27 15:49:27 +0000941 igb_free_q_vectors(adapter);
942 igb_reset_interrupt_capability(adapter);
943}
Auke Kok9d5c8242008-01-24 02:22:38 -0800944
945/**
946 * igb_set_interrupt_capability - set MSI or MSI-X if supported
947 *
948 * Attempt to configure interrupts using the best available
949 * capabilities of the hardware and kernel.
950 **/
Alexander Duyck0c2cc022012-09-25 00:31:22 +0000951static void igb_set_interrupt_capability(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -0800952{
953 int err;
954 int numvecs, i;
955
Alexander Duyck83b71802009-02-06 23:15:45 +0000956 /* Number of supported queues. */
Alexander Duycka99955f2009-11-12 18:37:19 +0000957 adapter->num_rx_queues = adapter->rss_queues;
Greg Rose5fa85172010-07-01 13:38:16 +0000958 if (adapter->vfs_allocated_count)
959 adapter->num_tx_queues = 1;
960 else
961 adapter->num_tx_queues = adapter->rss_queues;
Alexander Duyck83b71802009-02-06 23:15:45 +0000962
Alexander Duyck047e0032009-10-27 15:49:27 +0000963 /* start with one vector for every rx queue */
964 numvecs = adapter->num_rx_queues;
965
Daniel Mack3ad2f3f2010-02-03 08:01:28 +0800966 /* if tx handler is separate add 1 for every tx queue */
Alexander Duycka99955f2009-11-12 18:37:19 +0000967 if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS))
968 numvecs += adapter->num_tx_queues;
Alexander Duyck047e0032009-10-27 15:49:27 +0000969
970 /* store the number of vectors reserved for queues */
971 adapter->num_q_vectors = numvecs;
972
973 /* add 1 vector for link status interrupts */
974 numvecs++;
Auke Kok9d5c8242008-01-24 02:22:38 -0800975 adapter->msix_entries = kcalloc(numvecs, sizeof(struct msix_entry),
976 GFP_KERNEL);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000977
Auke Kok9d5c8242008-01-24 02:22:38 -0800978 if (!adapter->msix_entries)
979 goto msi_only;
980
981 for (i = 0; i < numvecs; i++)
982 adapter->msix_entries[i].entry = i;
983
984 err = pci_enable_msix(adapter->pdev,
985 adapter->msix_entries,
986 numvecs);
987 if (err == 0)
Alexander Duyck0c2cc022012-09-25 00:31:22 +0000988 return;
Auke Kok9d5c8242008-01-24 02:22:38 -0800989
990 igb_reset_interrupt_capability(adapter);
991
992 /* If we can't do MSI-X, try MSI */
993msi_only:
Alexander Duyck2a3abf62009-04-07 14:37:52 +0000994#ifdef CONFIG_PCI_IOV
995 /* disable SR-IOV for non MSI-X configurations */
996 if (adapter->vf_data) {
997 struct e1000_hw *hw = &adapter->hw;
998 /* disable iov and allow time for transactions to clear */
999 pci_disable_sriov(adapter->pdev);
1000 msleep(500);
1001
1002 kfree(adapter->vf_data);
1003 adapter->vf_data = NULL;
1004 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001005 wrfl();
Alexander Duyck2a3abf62009-04-07 14:37:52 +00001006 msleep(100);
1007 dev_info(&adapter->pdev->dev, "IOV Disabled\n");
1008 }
1009#endif
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001010 adapter->vfs_allocated_count = 0;
Alexander Duycka99955f2009-11-12 18:37:19 +00001011 adapter->rss_queues = 1;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001012 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
Auke Kok9d5c8242008-01-24 02:22:38 -08001013 adapter->num_rx_queues = 1;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07001014 adapter->num_tx_queues = 1;
Alexander Duyck047e0032009-10-27 15:49:27 +00001015 adapter->num_q_vectors = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08001016 if (!pci_enable_msi(adapter->pdev))
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001017 adapter->flags |= IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -08001018}
1019
Alexander Duyck5536d212012-09-25 00:31:17 +00001020static void igb_add_ring(struct igb_ring *ring,
1021 struct igb_ring_container *head)
1022{
1023 head->ring = ring;
1024 head->count++;
1025}
1026
1027/**
1028 * igb_alloc_q_vector - Allocate memory for a single interrupt vector
1029 * @adapter: board private structure to initialize
1030 * @v_count: q_vectors allocated on adapter, used for ring interleaving
1031 * @v_idx: index of vector in adapter struct
1032 * @txr_count: total number of Tx rings to allocate
1033 * @txr_idx: index of first Tx ring to allocate
1034 * @rxr_count: total number of Rx rings to allocate
1035 * @rxr_idx: index of first Rx ring to allocate
1036 *
1037 * We allocate one q_vector. If allocation fails we return -ENOMEM.
1038 **/
1039static int igb_alloc_q_vector(struct igb_adapter *adapter,
1040 int v_count, int v_idx,
1041 int txr_count, int txr_idx,
1042 int rxr_count, int rxr_idx)
1043{
1044 struct igb_q_vector *q_vector;
1045 struct igb_ring *ring;
1046 int ring_count, size;
1047
1048 /* igb only supports 1 Tx and/or 1 Rx queue per vector */
1049 if (txr_count > 1 || rxr_count > 1)
1050 return -ENOMEM;
1051
1052 ring_count = txr_count + rxr_count;
1053 size = sizeof(struct igb_q_vector) +
1054 (sizeof(struct igb_ring) * ring_count);
1055
1056 /* allocate q_vector and rings */
1057 q_vector = kzalloc(size, GFP_KERNEL);
1058 if (!q_vector)
1059 return -ENOMEM;
1060
1061 /* initialize NAPI */
1062 netif_napi_add(adapter->netdev, &q_vector->napi,
1063 igb_poll, 64);
1064
1065 /* tie q_vector and adapter together */
1066 adapter->q_vector[v_idx] = q_vector;
1067 q_vector->adapter = adapter;
1068
1069 /* initialize work limits */
1070 q_vector->tx.work_limit = adapter->tx_work_limit;
1071
1072 /* initialize ITR configuration */
1073 q_vector->itr_register = adapter->hw.hw_addr + E1000_EITR(0);
1074 q_vector->itr_val = IGB_START_ITR;
1075
1076 /* initialize pointer to rings */
1077 ring = q_vector->ring;
1078
1079 if (txr_count) {
1080 /* assign generic ring traits */
1081 ring->dev = &adapter->pdev->dev;
1082 ring->netdev = adapter->netdev;
1083
1084 /* configure backlink on ring */
1085 ring->q_vector = q_vector;
1086
1087 /* update q_vector Tx values */
1088 igb_add_ring(ring, &q_vector->tx);
1089
1090 /* For 82575, context index must be unique per ring. */
1091 if (adapter->hw.mac.type == e1000_82575)
1092 set_bit(IGB_RING_FLAG_TX_CTX_IDX, &ring->flags);
1093
1094 /* apply Tx specific ring traits */
1095 ring->count = adapter->tx_ring_count;
1096 ring->queue_index = txr_idx;
1097
1098 /* assign ring to adapter */
1099 adapter->tx_ring[txr_idx] = ring;
1100
1101 /* push pointer to next ring */
1102 ring++;
1103 }
1104
1105 if (rxr_count) {
1106 /* assign generic ring traits */
1107 ring->dev = &adapter->pdev->dev;
1108 ring->netdev = adapter->netdev;
1109
1110 /* configure backlink on ring */
1111 ring->q_vector = q_vector;
1112
1113 /* update q_vector Rx values */
1114 igb_add_ring(ring, &q_vector->rx);
1115
1116 /* set flag indicating ring supports SCTP checksum offload */
1117 if (adapter->hw.mac.type >= e1000_82576)
1118 set_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags);
1119
1120 /*
1121 * On i350, i210, and i211, loopback VLAN packets
1122 * have the tag byte-swapped.
1123 * */
1124 if (adapter->hw.mac.type >= e1000_i350)
1125 set_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags);
1126
1127 /* apply Rx specific ring traits */
1128 ring->count = adapter->rx_ring_count;
1129 ring->queue_index = rxr_idx;
1130
1131 /* assign ring to adapter */
1132 adapter->rx_ring[rxr_idx] = ring;
1133 }
1134
1135 return 0;
1136}
1137
1138
Auke Kok9d5c8242008-01-24 02:22:38 -08001139/**
Alexander Duyck047e0032009-10-27 15:49:27 +00001140 * igb_alloc_q_vectors - Allocate memory for interrupt vectors
1141 * @adapter: board private structure to initialize
1142 *
1143 * We allocate one q_vector per queue interrupt. If allocation fails we
1144 * return -ENOMEM.
1145 **/
1146static int igb_alloc_q_vectors(struct igb_adapter *adapter)
1147{
Alexander Duyck5536d212012-09-25 00:31:17 +00001148 int q_vectors = adapter->num_q_vectors;
1149 int rxr_remaining = adapter->num_rx_queues;
1150 int txr_remaining = adapter->num_tx_queues;
1151 int rxr_idx = 0, txr_idx = 0, v_idx = 0;
1152 int err;
Alexander Duyck047e0032009-10-27 15:49:27 +00001153
Alexander Duyck5536d212012-09-25 00:31:17 +00001154 if (q_vectors >= (rxr_remaining + txr_remaining)) {
1155 for (; rxr_remaining; v_idx++) {
1156 err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
1157 0, 0, 1, rxr_idx);
1158
1159 if (err)
1160 goto err_out;
1161
1162 /* update counts and index */
1163 rxr_remaining--;
1164 rxr_idx++;
1165 }
1166 }
1167
1168 for (; v_idx < q_vectors; v_idx++) {
1169 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
1170 int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
1171 err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
1172 tqpv, txr_idx, rqpv, rxr_idx);
1173
1174 if (err)
Alexander Duyck047e0032009-10-27 15:49:27 +00001175 goto err_out;
Alexander Duyck5536d212012-09-25 00:31:17 +00001176
1177 /* update counts and index */
1178 rxr_remaining -= rqpv;
1179 txr_remaining -= tqpv;
1180 rxr_idx++;
1181 txr_idx++;
Alexander Duyck047e0032009-10-27 15:49:27 +00001182 }
Alexander Duyck81c2fc22011-08-26 07:45:20 +00001183
Alexander Duyck047e0032009-10-27 15:49:27 +00001184 return 0;
1185
1186err_out:
Alexander Duyck5536d212012-09-25 00:31:17 +00001187 adapter->num_tx_queues = 0;
1188 adapter->num_rx_queues = 0;
1189 adapter->num_q_vectors = 0;
1190
1191 while (v_idx--)
1192 igb_free_q_vector(adapter, v_idx);
1193
Alexander Duyck047e0032009-10-27 15:49:27 +00001194 return -ENOMEM;
1195}
1196
Alexander Duyck047e0032009-10-27 15:49:27 +00001197/**
1198 * igb_init_interrupt_scheme - initialize interrupts, allocate queues/vectors
1199 *
1200 * This function initializes the interrupts and allocates all of the queues.
1201 **/
1202static int igb_init_interrupt_scheme(struct igb_adapter *adapter)
1203{
1204 struct pci_dev *pdev = adapter->pdev;
1205 int err;
1206
Alexander Duyck0c2cc022012-09-25 00:31:22 +00001207 igb_set_interrupt_capability(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00001208
1209 err = igb_alloc_q_vectors(adapter);
1210 if (err) {
1211 dev_err(&pdev->dev, "Unable to allocate memory for vectors\n");
1212 goto err_alloc_q_vectors;
1213 }
1214
Alexander Duyck5536d212012-09-25 00:31:17 +00001215 igb_cache_ring_register(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00001216
1217 return 0;
Alexander Duyck5536d212012-09-25 00:31:17 +00001218
Alexander Duyck047e0032009-10-27 15:49:27 +00001219err_alloc_q_vectors:
1220 igb_reset_interrupt_capability(adapter);
1221 return err;
1222}
1223
1224/**
Auke Kok9d5c8242008-01-24 02:22:38 -08001225 * igb_request_irq - initialize interrupts
1226 *
1227 * Attempts to configure interrupts using the best available
1228 * capabilities of the hardware and kernel.
1229 **/
1230static int igb_request_irq(struct igb_adapter *adapter)
1231{
1232 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +00001233 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001234 int err = 0;
1235
1236 if (adapter->msix_entries) {
1237 err = igb_request_msix(adapter);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001238 if (!err)
Auke Kok9d5c8242008-01-24 02:22:38 -08001239 goto request_done;
Auke Kok9d5c8242008-01-24 02:22:38 -08001240 /* fall back to MSI */
Alexander Duyck5536d212012-09-25 00:31:17 +00001241 igb_free_all_tx_resources(adapter);
1242 igb_free_all_rx_resources(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00001243 igb_clear_interrupt_scheme(adapter);
Alexander Duyckc74d5882011-08-26 07:46:45 +00001244 if (!pci_enable_msi(pdev))
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001245 adapter->flags |= IGB_FLAG_HAS_MSI;
Alexander Duyck047e0032009-10-27 15:49:27 +00001246 adapter->num_tx_queues = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08001247 adapter->num_rx_queues = 1;
Alexander Duyck047e0032009-10-27 15:49:27 +00001248 adapter->num_q_vectors = 1;
1249 err = igb_alloc_q_vectors(adapter);
1250 if (err) {
1251 dev_err(&pdev->dev,
1252 "Unable to allocate memory for vectors\n");
1253 goto request_done;
1254 }
Alexander Duyck047e0032009-10-27 15:49:27 +00001255 igb_setup_all_tx_resources(adapter);
1256 igb_setup_all_rx_resources(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001257 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001258
Alexander Duyckc74d5882011-08-26 07:46:45 +00001259 igb_assign_vector(adapter->q_vector[0], 0);
1260
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001261 if (adapter->flags & IGB_FLAG_HAS_MSI) {
Alexander Duyckc74d5882011-08-26 07:46:45 +00001262 err = request_irq(pdev->irq, igb_intr_msi, 0,
Alexander Duyck047e0032009-10-27 15:49:27 +00001263 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001264 if (!err)
1265 goto request_done;
Alexander Duyck047e0032009-10-27 15:49:27 +00001266
Auke Kok9d5c8242008-01-24 02:22:38 -08001267 /* fall back to legacy interrupts */
1268 igb_reset_interrupt_capability(adapter);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001269 adapter->flags &= ~IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -08001270 }
1271
Alexander Duyckc74d5882011-08-26 07:46:45 +00001272 err = request_irq(pdev->irq, igb_intr, IRQF_SHARED,
Alexander Duyck047e0032009-10-27 15:49:27 +00001273 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001274
Andy Gospodarek6cb5e572008-02-15 14:05:25 -08001275 if (err)
Alexander Duyckc74d5882011-08-26 07:46:45 +00001276 dev_err(&pdev->dev, "Error %d getting interrupt\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08001277 err);
Auke Kok9d5c8242008-01-24 02:22:38 -08001278
1279request_done:
1280 return err;
1281}
1282
1283static void igb_free_irq(struct igb_adapter *adapter)
1284{
Auke Kok9d5c8242008-01-24 02:22:38 -08001285 if (adapter->msix_entries) {
1286 int vector = 0, i;
1287
Alexander Duyck047e0032009-10-27 15:49:27 +00001288 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001289
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001290 for (i = 0; i < adapter->num_q_vectors; i++)
Alexander Duyck047e0032009-10-27 15:49:27 +00001291 free_irq(adapter->msix_entries[vector++].vector,
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001292 adapter->q_vector[i]);
Alexander Duyck047e0032009-10-27 15:49:27 +00001293 } else {
1294 free_irq(adapter->pdev->irq, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001295 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001296}
1297
1298/**
1299 * igb_irq_disable - Mask off interrupt generation on the NIC
1300 * @adapter: board private structure
1301 **/
1302static void igb_irq_disable(struct igb_adapter *adapter)
1303{
1304 struct e1000_hw *hw = &adapter->hw;
1305
Alexander Duyck25568a52009-10-27 23:49:59 +00001306 /*
1307 * we need to be careful when disabling interrupts. The VFs are also
1308 * mapped into these registers and so clearing the bits can cause
1309 * issues on the VF drivers so we only need to clear what we set
1310 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001311 if (adapter->msix_entries) {
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001312 u32 regval = rd32(E1000_EIAM);
1313 wr32(E1000_EIAM, regval & ~adapter->eims_enable_mask);
1314 wr32(E1000_EIMC, adapter->eims_enable_mask);
1315 regval = rd32(E1000_EIAC);
1316 wr32(E1000_EIAC, regval & ~adapter->eims_enable_mask);
Auke Kok9d5c8242008-01-24 02:22:38 -08001317 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001318
1319 wr32(E1000_IAM, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001320 wr32(E1000_IMC, ~0);
1321 wrfl();
Emil Tantilov81a61852010-08-02 14:40:52 +00001322 if (adapter->msix_entries) {
1323 int i;
1324 for (i = 0; i < adapter->num_q_vectors; i++)
1325 synchronize_irq(adapter->msix_entries[i].vector);
1326 } else {
1327 synchronize_irq(adapter->pdev->irq);
1328 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001329}
1330
1331/**
1332 * igb_irq_enable - Enable default interrupt generation settings
1333 * @adapter: board private structure
1334 **/
1335static void igb_irq_enable(struct igb_adapter *adapter)
1336{
1337 struct e1000_hw *hw = &adapter->hw;
1338
1339 if (adapter->msix_entries) {
Alexander Duyck06218a82011-08-26 07:46:55 +00001340 u32 ims = E1000_IMS_LSC | E1000_IMS_DOUTSYNC | E1000_IMS_DRSTA;
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001341 u32 regval = rd32(E1000_EIAC);
1342 wr32(E1000_EIAC, regval | adapter->eims_enable_mask);
1343 regval = rd32(E1000_EIAM);
1344 wr32(E1000_EIAM, regval | adapter->eims_enable_mask);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001345 wr32(E1000_EIMS, adapter->eims_enable_mask);
Alexander Duyck25568a52009-10-27 23:49:59 +00001346 if (adapter->vfs_allocated_count) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001347 wr32(E1000_MBVFIMR, 0xFF);
Alexander Duyck25568a52009-10-27 23:49:59 +00001348 ims |= E1000_IMS_VMMB;
1349 }
1350 wr32(E1000_IMS, ims);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001351 } else {
Alexander Duyck55cac242009-11-19 12:42:21 +00001352 wr32(E1000_IMS, IMS_ENABLE_MASK |
1353 E1000_IMS_DRSTA);
1354 wr32(E1000_IAM, IMS_ENABLE_MASK |
1355 E1000_IMS_DRSTA);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001356 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001357}
1358
1359static void igb_update_mng_vlan(struct igb_adapter *adapter)
1360{
Alexander Duyck51466232009-10-27 23:47:35 +00001361 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001362 u16 vid = adapter->hw.mng_cookie.vlan_id;
1363 u16 old_vid = adapter->mng_vlan_id;
Auke Kok9d5c8242008-01-24 02:22:38 -08001364
Alexander Duyck51466232009-10-27 23:47:35 +00001365 if (hw->mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
1366 /* add VID to filter table */
1367 igb_vfta_set(hw, vid, true);
1368 adapter->mng_vlan_id = vid;
1369 } else {
1370 adapter->mng_vlan_id = IGB_MNG_VLAN_NONE;
1371 }
1372
1373 if ((old_vid != (u16)IGB_MNG_VLAN_NONE) &&
1374 (vid != old_vid) &&
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001375 !test_bit(old_vid, adapter->active_vlans)) {
Alexander Duyck51466232009-10-27 23:47:35 +00001376 /* remove VID from filter table */
1377 igb_vfta_set(hw, old_vid, false);
Auke Kok9d5c8242008-01-24 02:22:38 -08001378 }
1379}
1380
1381/**
1382 * igb_release_hw_control - release control of the h/w to f/w
1383 * @adapter: address of board private structure
1384 *
1385 * igb_release_hw_control resets CTRL_EXT:DRV_LOAD bit.
1386 * For ASF and Pass Through versions of f/w this means that the
1387 * driver is no longer loaded.
1388 *
1389 **/
1390static void igb_release_hw_control(struct igb_adapter *adapter)
1391{
1392 struct e1000_hw *hw = &adapter->hw;
1393 u32 ctrl_ext;
1394
1395 /* Let firmware take over control of h/w */
1396 ctrl_ext = rd32(E1000_CTRL_EXT);
1397 wr32(E1000_CTRL_EXT,
1398 ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
1399}
1400
Auke Kok9d5c8242008-01-24 02:22:38 -08001401/**
1402 * igb_get_hw_control - get control of the h/w from f/w
1403 * @adapter: address of board private structure
1404 *
1405 * igb_get_hw_control sets CTRL_EXT:DRV_LOAD bit.
1406 * For ASF and Pass Through versions of f/w this means that
1407 * the driver is loaded.
1408 *
1409 **/
1410static void igb_get_hw_control(struct igb_adapter *adapter)
1411{
1412 struct e1000_hw *hw = &adapter->hw;
1413 u32 ctrl_ext;
1414
1415 /* Let firmware know the driver has taken over */
1416 ctrl_ext = rd32(E1000_CTRL_EXT);
1417 wr32(E1000_CTRL_EXT,
1418 ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
1419}
1420
Auke Kok9d5c8242008-01-24 02:22:38 -08001421/**
1422 * igb_configure - configure the hardware for RX and TX
1423 * @adapter: private board structure
1424 **/
1425static void igb_configure(struct igb_adapter *adapter)
1426{
1427 struct net_device *netdev = adapter->netdev;
1428 int i;
1429
1430 igb_get_hw_control(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00001431 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001432
1433 igb_restore_vlan(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001434
Alexander Duyck85b430b2009-10-27 15:50:29 +00001435 igb_setup_tctl(adapter);
Alexander Duyck06cf2662009-10-27 15:53:25 +00001436 igb_setup_mrqc(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001437 igb_setup_rctl(adapter);
Alexander Duyck85b430b2009-10-27 15:50:29 +00001438
1439 igb_configure_tx(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001440 igb_configure_rx(adapter);
Alexander Duyck662d7202008-06-27 11:00:29 -07001441
1442 igb_rx_fifo_flush_82575(&adapter->hw);
1443
Alexander Duyckc493ea42009-03-20 00:16:50 +00001444 /* call igb_desc_unused which always leaves
Auke Kok9d5c8242008-01-24 02:22:38 -08001445 * at least 1 descriptor unused to make sure
1446 * next_to_use != next_to_clean */
1447 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00001448 struct igb_ring *ring = adapter->rx_ring[i];
Alexander Duyckcd392f52011-08-26 07:43:59 +00001449 igb_alloc_rx_buffers(ring, igb_desc_unused(ring));
Auke Kok9d5c8242008-01-24 02:22:38 -08001450 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001451}
1452
Nick Nunley88a268c2010-02-17 01:01:59 +00001453/**
1454 * igb_power_up_link - Power up the phy/serdes link
1455 * @adapter: address of board private structure
1456 **/
1457void igb_power_up_link(struct igb_adapter *adapter)
1458{
Akeem G. Abodunrin76886592012-07-17 04:51:18 +00001459 igb_reset_phy(&adapter->hw);
1460
Nick Nunley88a268c2010-02-17 01:01:59 +00001461 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1462 igb_power_up_phy_copper(&adapter->hw);
1463 else
1464 igb_power_up_serdes_link_82575(&adapter->hw);
1465}
1466
1467/**
1468 * igb_power_down_link - Power down the phy/serdes link
1469 * @adapter: address of board private structure
1470 */
1471static void igb_power_down_link(struct igb_adapter *adapter)
1472{
1473 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1474 igb_power_down_phy_copper_82575(&adapter->hw);
1475 else
1476 igb_shutdown_serdes_link_82575(&adapter->hw);
1477}
Auke Kok9d5c8242008-01-24 02:22:38 -08001478
1479/**
1480 * igb_up - Open the interface and prepare it to handle traffic
1481 * @adapter: board private structure
1482 **/
Auke Kok9d5c8242008-01-24 02:22:38 -08001483int igb_up(struct igb_adapter *adapter)
1484{
1485 struct e1000_hw *hw = &adapter->hw;
1486 int i;
1487
1488 /* hardware has been reset, we need to reload some things */
1489 igb_configure(adapter);
1490
1491 clear_bit(__IGB_DOWN, &adapter->state);
1492
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001493 for (i = 0; i < adapter->num_q_vectors; i++)
1494 napi_enable(&(adapter->q_vector[i]->napi));
1495
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001496 if (adapter->msix_entries)
Auke Kok9d5c8242008-01-24 02:22:38 -08001497 igb_configure_msix(adapter);
Alexander Duyckfeeb2722010-02-03 21:59:51 +00001498 else
1499 igb_assign_vector(adapter->q_vector[0], 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001500
1501 /* Clear any pending interrupts. */
1502 rd32(E1000_ICR);
1503 igb_irq_enable(adapter);
1504
Alexander Duyckd4960302009-10-27 15:53:45 +00001505 /* notify VFs that reset has been completed */
1506 if (adapter->vfs_allocated_count) {
1507 u32 reg_data = rd32(E1000_CTRL_EXT);
1508 reg_data |= E1000_CTRL_EXT_PFRSTD;
1509 wr32(E1000_CTRL_EXT, reg_data);
1510 }
1511
Jesse Brandeburg4cb9be72009-04-21 18:42:05 +00001512 netif_tx_start_all_queues(adapter->netdev);
1513
Alexander Duyck25568a52009-10-27 23:49:59 +00001514 /* start the watchdog. */
1515 hw->mac.get_link_status = 1;
1516 schedule_work(&adapter->watchdog_task);
1517
Auke Kok9d5c8242008-01-24 02:22:38 -08001518 return 0;
1519}
1520
1521void igb_down(struct igb_adapter *adapter)
1522{
Auke Kok9d5c8242008-01-24 02:22:38 -08001523 struct net_device *netdev = adapter->netdev;
Alexander Duyck330a6d62009-10-27 23:51:35 +00001524 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001525 u32 tctl, rctl;
1526 int i;
1527
1528 /* signal that we're down so the interrupt handler does not
1529 * reschedule our watchdog timer */
1530 set_bit(__IGB_DOWN, &adapter->state);
1531
1532 /* disable receives in the hardware */
1533 rctl = rd32(E1000_RCTL);
1534 wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
1535 /* flush and sleep below */
1536
David S. Millerfd2ea0a2008-07-17 01:56:23 -07001537 netif_tx_stop_all_queues(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001538
1539 /* disable transmits in the hardware */
1540 tctl = rd32(E1000_TCTL);
1541 tctl &= ~E1000_TCTL_EN;
1542 wr32(E1000_TCTL, tctl);
1543 /* flush both disables and wait for them to finish */
1544 wrfl();
1545 msleep(10);
1546
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001547 for (i = 0; i < adapter->num_q_vectors; i++)
1548 napi_disable(&(adapter->q_vector[i]->napi));
Auke Kok9d5c8242008-01-24 02:22:38 -08001549
Auke Kok9d5c8242008-01-24 02:22:38 -08001550 igb_irq_disable(adapter);
1551
1552 del_timer_sync(&adapter->watchdog_timer);
1553 del_timer_sync(&adapter->phy_info_timer);
1554
Auke Kok9d5c8242008-01-24 02:22:38 -08001555 netif_carrier_off(netdev);
Alexander Duyck04fe6352009-02-06 23:22:32 +00001556
1557 /* record the stats before reset*/
Eric Dumazet12dcd862010-10-15 17:27:10 +00001558 spin_lock(&adapter->stats64_lock);
1559 igb_update_stats(adapter, &adapter->stats64);
1560 spin_unlock(&adapter->stats64_lock);
Alexander Duyck04fe6352009-02-06 23:22:32 +00001561
Auke Kok9d5c8242008-01-24 02:22:38 -08001562 adapter->link_speed = 0;
1563 adapter->link_duplex = 0;
1564
Jeff Kirsher30236822008-06-24 17:01:15 -07001565 if (!pci_channel_offline(adapter->pdev))
1566 igb_reset(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001567 igb_clean_all_tx_rings(adapter);
1568 igb_clean_all_rx_rings(adapter);
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00001569#ifdef CONFIG_IGB_DCA
1570
1571 /* since we reset the hardware DCA settings were cleared */
1572 igb_setup_dca(adapter);
1573#endif
Auke Kok9d5c8242008-01-24 02:22:38 -08001574}
1575
1576void igb_reinit_locked(struct igb_adapter *adapter)
1577{
1578 WARN_ON(in_interrupt());
1579 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
1580 msleep(1);
1581 igb_down(adapter);
1582 igb_up(adapter);
1583 clear_bit(__IGB_RESETTING, &adapter->state);
1584}
1585
1586void igb_reset(struct igb_adapter *adapter)
1587{
Alexander Duyck090b1792009-10-27 23:51:55 +00001588 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001589 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001590 struct e1000_mac_info *mac = &hw->mac;
1591 struct e1000_fc_info *fc = &hw->fc;
Auke Kok9d5c8242008-01-24 02:22:38 -08001592 u32 pba = 0, tx_space, min_tx_space, min_rx_space;
1593 u16 hwm;
1594
1595 /* Repartition Pba for greater than 9k mtu
1596 * To take effect CTRL.RST is required.
1597 */
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001598 switch (mac->type) {
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001599 case e1000_i350:
Alexander Duyck55cac242009-11-19 12:42:21 +00001600 case e1000_82580:
1601 pba = rd32(E1000_RXPBS);
1602 pba = igb_rxpbs_adjust_82580(pba);
1603 break;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001604 case e1000_82576:
Alexander Duyckd249be52009-10-27 23:46:38 +00001605 pba = rd32(E1000_RXPBS);
1606 pba &= E1000_RXPBS_SIZE_MASK_82576;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001607 break;
1608 case e1000_82575:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001609 case e1000_i210:
1610 case e1000_i211:
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001611 default:
1612 pba = E1000_PBA_34K;
1613 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001614 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001615
Alexander Duyck2d064c02008-07-08 15:10:12 -07001616 if ((adapter->max_frame_size > ETH_FRAME_LEN + ETH_FCS_LEN) &&
1617 (mac->type < e1000_82576)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001618 /* adjust PBA for jumbo frames */
1619 wr32(E1000_PBA, pba);
1620
1621 /* To maintain wire speed transmits, the Tx FIFO should be
1622 * large enough to accommodate two full transmit packets,
1623 * rounded up to the next 1KB and expressed in KB. Likewise,
1624 * the Rx FIFO should be large enough to accommodate at least
1625 * one full receive packet and is similarly rounded up and
1626 * expressed in KB. */
1627 pba = rd32(E1000_PBA);
1628 /* upper 16 bits has Tx packet buffer allocation size in KB */
1629 tx_space = pba >> 16;
1630 /* lower 16 bits has Rx packet buffer allocation size in KB */
1631 pba &= 0xffff;
1632 /* the tx fifo also stores 16 bytes of information about the tx
1633 * but don't include ethernet FCS because hardware appends it */
1634 min_tx_space = (adapter->max_frame_size +
Alexander Duyck85e8d002009-02-16 00:00:20 -08001635 sizeof(union e1000_adv_tx_desc) -
Auke Kok9d5c8242008-01-24 02:22:38 -08001636 ETH_FCS_LEN) * 2;
1637 min_tx_space = ALIGN(min_tx_space, 1024);
1638 min_tx_space >>= 10;
1639 /* software strips receive CRC, so leave room for it */
1640 min_rx_space = adapter->max_frame_size;
1641 min_rx_space = ALIGN(min_rx_space, 1024);
1642 min_rx_space >>= 10;
1643
1644 /* If current Tx allocation is less than the min Tx FIFO size,
1645 * and the min Tx FIFO size is less than the current Rx FIFO
1646 * allocation, take space away from current Rx allocation */
1647 if (tx_space < min_tx_space &&
1648 ((min_tx_space - tx_space) < pba)) {
1649 pba = pba - (min_tx_space - tx_space);
1650
1651 /* if short on rx space, rx wins and must trump tx
1652 * adjustment */
1653 if (pba < min_rx_space)
1654 pba = min_rx_space;
1655 }
Alexander Duyck2d064c02008-07-08 15:10:12 -07001656 wr32(E1000_PBA, pba);
Auke Kok9d5c8242008-01-24 02:22:38 -08001657 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001658
1659 /* flow control settings */
1660 /* The high water mark must be low enough to fit one full frame
1661 * (or the size used for early receive) above it in the Rx FIFO.
1662 * Set it to the lower of:
1663 * - 90% of the Rx FIFO size, or
1664 * - the full Rx FIFO size minus one full frame */
1665 hwm = min(((pba << 10) * 9 / 10),
Alexander Duyck2d064c02008-07-08 15:10:12 -07001666 ((pba << 10) - 2 * adapter->max_frame_size));
Auke Kok9d5c8242008-01-24 02:22:38 -08001667
Alexander Duyckd405ea32009-12-23 13:21:27 +00001668 fc->high_water = hwm & 0xFFF0; /* 16-byte granularity */
1669 fc->low_water = fc->high_water - 16;
Auke Kok9d5c8242008-01-24 02:22:38 -08001670 fc->pause_time = 0xFFFF;
1671 fc->send_xon = 1;
Alexander Duyck0cce1192009-07-23 18:10:24 +00001672 fc->current_mode = fc->requested_mode;
Auke Kok9d5c8242008-01-24 02:22:38 -08001673
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001674 /* disable receive for all VFs and wait one second */
1675 if (adapter->vfs_allocated_count) {
1676 int i;
1677 for (i = 0 ; i < adapter->vfs_allocated_count; i++)
Greg Rose8fa7e0f2010-11-06 05:43:21 +00001678 adapter->vf_data[i].flags &= IGB_VF_FLAG_PF_SET_MAC;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001679
1680 /* ping all the active vfs to let them know we are going down */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00001681 igb_ping_all_vfs(adapter);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001682
1683 /* disable transmits and receives */
1684 wr32(E1000_VFRE, 0);
1685 wr32(E1000_VFTE, 0);
1686 }
1687
Auke Kok9d5c8242008-01-24 02:22:38 -08001688 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00001689 hw->mac.ops.reset_hw(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001690 wr32(E1000_WUC, 0);
1691
Alexander Duyck330a6d62009-10-27 23:51:35 +00001692 if (hw->mac.ops.init_hw(hw))
Alexander Duyck090b1792009-10-27 23:51:55 +00001693 dev_err(&pdev->dev, "Hardware Error\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08001694
Matthew Vicka27416b2012-04-18 02:57:44 +00001695 /*
1696 * Flow control settings reset on hardware reset, so guarantee flow
1697 * control is off when forcing speed.
1698 */
1699 if (!hw->mac.autoneg)
1700 igb_force_mac_fc(hw);
1701
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00001702 igb_init_dmac(adapter, pba);
Nick Nunley88a268c2010-02-17 01:01:59 +00001703 if (!netif_running(adapter->netdev))
1704 igb_power_down_link(adapter);
1705
Auke Kok9d5c8242008-01-24 02:22:38 -08001706 igb_update_mng_vlan(adapter);
1707
1708 /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
1709 wr32(E1000_VET, ETHERNET_IEEE_VLAN_TYPE);
1710
Matthew Vick1f6e8172012-08-18 07:26:33 +00001711 /* Re-enable PTP, where applicable. */
1712 igb_ptp_reset(adapter);
Matthew Vick1f6e8172012-08-18 07:26:33 +00001713
Alexander Duyck330a6d62009-10-27 23:51:35 +00001714 igb_get_phy_info(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001715}
1716
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001717static netdev_features_t igb_fix_features(struct net_device *netdev,
1718 netdev_features_t features)
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001719{
1720 /*
1721 * Since there is no support for separate rx/tx vlan accel
1722 * enable/disable make sure tx flag is always in same state as rx.
1723 */
1724 if (features & NETIF_F_HW_VLAN_RX)
1725 features |= NETIF_F_HW_VLAN_TX;
1726 else
1727 features &= ~NETIF_F_HW_VLAN_TX;
1728
1729 return features;
1730}
1731
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001732static int igb_set_features(struct net_device *netdev,
1733 netdev_features_t features)
Michał Mirosławac52caa2011-06-08 08:38:01 +00001734{
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001735 netdev_features_t changed = netdev->features ^ features;
Ben Greear89eaefb2012-03-06 09:41:58 +00001736 struct igb_adapter *adapter = netdev_priv(netdev);
Michał Mirosławac52caa2011-06-08 08:38:01 +00001737
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001738 if (changed & NETIF_F_HW_VLAN_RX)
1739 igb_vlan_mode(netdev, features);
1740
Ben Greear89eaefb2012-03-06 09:41:58 +00001741 if (!(changed & NETIF_F_RXALL))
1742 return 0;
1743
1744 netdev->features = features;
1745
1746 if (netif_running(netdev))
1747 igb_reinit_locked(adapter);
1748 else
1749 igb_reset(adapter);
1750
Michał Mirosławac52caa2011-06-08 08:38:01 +00001751 return 0;
1752}
1753
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001754static const struct net_device_ops igb_netdev_ops = {
Alexander Duyck559e9c42009-10-27 23:52:50 +00001755 .ndo_open = igb_open,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001756 .ndo_stop = igb_close,
Alexander Duyckcd392f52011-08-26 07:43:59 +00001757 .ndo_start_xmit = igb_xmit_frame,
Eric Dumazet12dcd862010-10-15 17:27:10 +00001758 .ndo_get_stats64 = igb_get_stats64,
Alexander Duyckff41f8d2009-09-03 14:48:56 +00001759 .ndo_set_rx_mode = igb_set_rx_mode,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001760 .ndo_set_mac_address = igb_set_mac,
1761 .ndo_change_mtu = igb_change_mtu,
1762 .ndo_do_ioctl = igb_ioctl,
1763 .ndo_tx_timeout = igb_tx_timeout,
1764 .ndo_validate_addr = eth_validate_addr,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001765 .ndo_vlan_rx_add_vid = igb_vlan_rx_add_vid,
1766 .ndo_vlan_rx_kill_vid = igb_vlan_rx_kill_vid,
Williams, Mitch A8151d292010-02-10 01:44:24 +00001767 .ndo_set_vf_mac = igb_ndo_set_vf_mac,
1768 .ndo_set_vf_vlan = igb_ndo_set_vf_vlan,
1769 .ndo_set_vf_tx_rate = igb_ndo_set_vf_bw,
1770 .ndo_get_vf_config = igb_ndo_get_vf_config,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001771#ifdef CONFIG_NET_POLL_CONTROLLER
1772 .ndo_poll_controller = igb_netpoll,
1773#endif
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001774 .ndo_fix_features = igb_fix_features,
1775 .ndo_set_features = igb_set_features,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001776};
1777
Taku Izumi42bfd33a2008-06-20 12:10:30 +09001778/**
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00001779 * igb_set_fw_version - Configure version string for ethtool
1780 * @adapter: adapter struct
1781 *
1782 **/
1783void igb_set_fw_version(struct igb_adapter *adapter)
1784{
1785 struct e1000_hw *hw = &adapter->hw;
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00001786 struct e1000_fw_version fw;
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00001787
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00001788 igb_get_fw_version(hw, &fw);
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00001789
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00001790 switch (hw->mac.type) {
1791 case e1000_i211:
1792 snprintf(adapter->fw_version, sizeof(adapter->fw_version),
1793 "%2d.%2d-%d",
1794 fw.invm_major, fw.invm_minor, fw.invm_img_type);
1795 break;
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00001796
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00001797 default:
1798 /* if option is rom valid, display its version too */
1799 if (fw.or_valid) {
1800 snprintf(adapter->fw_version,
1801 sizeof(adapter->fw_version),
1802 "%d.%d, 0x%08x, %d.%d.%d",
1803 fw.eep_major, fw.eep_minor, fw.etrack_id,
1804 fw.or_major, fw.or_build, fw.or_patch);
1805 /* no option rom */
1806 } else {
1807 snprintf(adapter->fw_version,
1808 sizeof(adapter->fw_version),
1809 "%d.%d, 0x%08x",
1810 fw.eep_major, fw.eep_minor, fw.etrack_id);
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00001811 }
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00001812 break;
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00001813 }
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00001814 return;
1815}
1816
1817/**
Auke Kok9d5c8242008-01-24 02:22:38 -08001818 * igb_probe - Device Initialization Routine
1819 * @pdev: PCI device information struct
1820 * @ent: entry in igb_pci_tbl
1821 *
1822 * Returns 0 on success, negative on failure
1823 *
1824 * igb_probe initializes an adapter identified by a pci_dev structure.
1825 * The OS initialization, configuring of the adapter private structure,
1826 * and a hardware reset occur.
1827 **/
1828static int __devinit igb_probe(struct pci_dev *pdev,
1829 const struct pci_device_id *ent)
1830{
1831 struct net_device *netdev;
1832 struct igb_adapter *adapter;
1833 struct e1000_hw *hw;
Alexander Duyck4337e992009-10-27 23:48:31 +00001834 u16 eeprom_data = 0;
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00001835 s32 ret_val;
Alexander Duyck4337e992009-10-27 23:48:31 +00001836 static int global_quad_port_a; /* global quad port a indication */
Auke Kok9d5c8242008-01-24 02:22:38 -08001837 const struct e1000_info *ei = igb_info_tbl[ent->driver_data];
1838 unsigned long mmio_start, mmio_len;
David S. Miller2d6a5e92009-03-17 15:01:30 -07001839 int err, pci_using_dac;
Auke Kok9d5c8242008-01-24 02:22:38 -08001840 u16 eeprom_apme_mask = IGB_EEPROM_APME;
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00001841 u8 part_str[E1000_PBANUM_LENGTH];
Auke Kok9d5c8242008-01-24 02:22:38 -08001842
Andy Gospodarekbded64a2010-07-21 06:40:31 +00001843 /* Catch broken hardware that put the wrong VF device ID in
1844 * the PCIe SR-IOV capability.
1845 */
1846 if (pdev->is_virtfn) {
1847 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001848 pci_name(pdev), pdev->vendor, pdev->device);
Andy Gospodarekbded64a2010-07-21 06:40:31 +00001849 return -EINVAL;
1850 }
1851
Alexander Duyckaed5dec2009-02-06 23:16:04 +00001852 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001853 if (err)
1854 return err;
1855
1856 pci_using_dac = 0;
Alexander Duyck59d71982010-04-27 13:09:25 +00001857 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(64));
Auke Kok9d5c8242008-01-24 02:22:38 -08001858 if (!err) {
Alexander Duyck59d71982010-04-27 13:09:25 +00001859 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
Auke Kok9d5c8242008-01-24 02:22:38 -08001860 if (!err)
1861 pci_using_dac = 1;
1862 } else {
Alexander Duyck59d71982010-04-27 13:09:25 +00001863 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9d5c8242008-01-24 02:22:38 -08001864 if (err) {
Alexander Duyck59d71982010-04-27 13:09:25 +00001865 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9d5c8242008-01-24 02:22:38 -08001866 if (err) {
1867 dev_err(&pdev->dev, "No usable DMA "
1868 "configuration, aborting\n");
1869 goto err_dma;
1870 }
1871 }
1872 }
1873
Alexander Duyckaed5dec2009-02-06 23:16:04 +00001874 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
1875 IORESOURCE_MEM),
1876 igb_driver_name);
Auke Kok9d5c8242008-01-24 02:22:38 -08001877 if (err)
1878 goto err_pci_reg;
1879
Frans Pop19d5afd2009-10-02 10:04:12 -07001880 pci_enable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08001881
Auke Kok9d5c8242008-01-24 02:22:38 -08001882 pci_set_master(pdev);
Auke Kokc682fc22008-04-23 11:09:34 -07001883 pci_save_state(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001884
1885 err = -ENOMEM;
Alexander Duyck1bfaf072009-02-19 20:39:23 -08001886 netdev = alloc_etherdev_mq(sizeof(struct igb_adapter),
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00001887 IGB_MAX_TX_QUEUES);
Auke Kok9d5c8242008-01-24 02:22:38 -08001888 if (!netdev)
1889 goto err_alloc_etherdev;
1890
1891 SET_NETDEV_DEV(netdev, &pdev->dev);
1892
1893 pci_set_drvdata(pdev, netdev);
1894 adapter = netdev_priv(netdev);
1895 adapter->netdev = netdev;
1896 adapter->pdev = pdev;
1897 hw = &adapter->hw;
1898 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00001899 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9d5c8242008-01-24 02:22:38 -08001900
1901 mmio_start = pci_resource_start(pdev, 0);
1902 mmio_len = pci_resource_len(pdev, 0);
1903
1904 err = -EIO;
Alexander Duyck28b07592009-02-06 23:20:31 +00001905 hw->hw_addr = ioremap(mmio_start, mmio_len);
1906 if (!hw->hw_addr)
Auke Kok9d5c8242008-01-24 02:22:38 -08001907 goto err_ioremap;
1908
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001909 netdev->netdev_ops = &igb_netdev_ops;
Auke Kok9d5c8242008-01-24 02:22:38 -08001910 igb_set_ethtool_ops(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001911 netdev->watchdog_timeo = 5 * HZ;
Auke Kok9d5c8242008-01-24 02:22:38 -08001912
1913 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
1914
1915 netdev->mem_start = mmio_start;
1916 netdev->mem_end = mmio_start + mmio_len;
1917
Auke Kok9d5c8242008-01-24 02:22:38 -08001918 /* PCI config space info */
1919 hw->vendor_id = pdev->vendor;
1920 hw->device_id = pdev->device;
1921 hw->revision_id = pdev->revision;
1922 hw->subsystem_vendor_id = pdev->subsystem_vendor;
1923 hw->subsystem_device_id = pdev->subsystem_device;
1924
Auke Kok9d5c8242008-01-24 02:22:38 -08001925 /* Copy the default MAC, PHY and NVM function pointers */
1926 memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
1927 memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
1928 memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
1929 /* Initialize skew-specific constants */
1930 err = ei->get_invariants(hw);
1931 if (err)
Alexander Duyck450c87c2009-02-06 23:22:11 +00001932 goto err_sw_init;
Auke Kok9d5c8242008-01-24 02:22:38 -08001933
Alexander Duyck450c87c2009-02-06 23:22:11 +00001934 /* setup the private structure */
Auke Kok9d5c8242008-01-24 02:22:38 -08001935 err = igb_sw_init(adapter);
1936 if (err)
1937 goto err_sw_init;
1938
1939 igb_get_bus_info_pcie(hw);
1940
1941 hw->phy.autoneg_wait_to_complete = false;
Auke Kok9d5c8242008-01-24 02:22:38 -08001942
1943 /* Copper options */
1944 if (hw->phy.media_type == e1000_media_type_copper) {
1945 hw->phy.mdix = AUTO_ALL_MODES;
1946 hw->phy.disable_polarity_correction = false;
1947 hw->phy.ms_type = e1000_ms_hw_default;
1948 }
1949
1950 if (igb_check_reset_block(hw))
1951 dev_info(&pdev->dev,
1952 "PHY reset is blocked due to SOL/IDER session.\n");
1953
Alexander Duyck077887c2011-08-26 07:46:29 +00001954 /*
1955 * features is initialized to 0 in allocation, it might have bits
1956 * set by igb_sw_init so we should use an or instead of an
1957 * assignment.
1958 */
1959 netdev->features |= NETIF_F_SG |
1960 NETIF_F_IP_CSUM |
1961 NETIF_F_IPV6_CSUM |
1962 NETIF_F_TSO |
1963 NETIF_F_TSO6 |
1964 NETIF_F_RXHASH |
1965 NETIF_F_RXCSUM |
1966 NETIF_F_HW_VLAN_RX |
1967 NETIF_F_HW_VLAN_TX;
Michał Mirosławac52caa2011-06-08 08:38:01 +00001968
Alexander Duyck077887c2011-08-26 07:46:29 +00001969 /* copy netdev features into list of user selectable features */
1970 netdev->hw_features |= netdev->features;
Ben Greear89eaefb2012-03-06 09:41:58 +00001971 netdev->hw_features |= NETIF_F_RXALL;
Auke Kok9d5c8242008-01-24 02:22:38 -08001972
Alexander Duyck077887c2011-08-26 07:46:29 +00001973 /* set this bit last since it cannot be part of hw_features */
1974 netdev->features |= NETIF_F_HW_VLAN_FILTER;
1975
1976 netdev->vlan_features |= NETIF_F_TSO |
1977 NETIF_F_TSO6 |
1978 NETIF_F_IP_CSUM |
1979 NETIF_F_IPV6_CSUM |
1980 NETIF_F_SG;
Jeff Kirsher48f29ff2008-06-05 04:06:27 -07001981
Ben Greear6b8f0922012-03-06 09:41:53 +00001982 netdev->priv_flags |= IFF_SUPP_NOFCS;
1983
Yi Zou7b872a52010-09-22 17:57:58 +00001984 if (pci_using_dac) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001985 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00001986 netdev->vlan_features |= NETIF_F_HIGHDMA;
1987 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001988
Michał Mirosławac52caa2011-06-08 08:38:01 +00001989 if (hw->mac.type >= e1000_82576) {
1990 netdev->hw_features |= NETIF_F_SCTP_CSUM;
Jesse Brandeburgb9473562009-04-27 22:36:13 +00001991 netdev->features |= NETIF_F_SCTP_CSUM;
Michał Mirosławac52caa2011-06-08 08:38:01 +00001992 }
Jesse Brandeburgb9473562009-04-27 22:36:13 +00001993
Jiri Pirko01789342011-08-16 06:29:00 +00001994 netdev->priv_flags |= IFF_UNICAST_FLT;
1995
Alexander Duyck330a6d62009-10-27 23:51:35 +00001996 adapter->en_mng_pt = igb_enable_mng_pass_thru(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001997
1998 /* before reading the NVM, reset the controller to put the device in a
1999 * known good starting state */
2000 hw->mac.ops.reset_hw(hw);
2001
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002002 /*
2003 * make sure the NVM is good , i211 parts have special NVM that
2004 * doesn't contain a checksum
2005 */
2006 if (hw->mac.type != e1000_i211) {
2007 if (hw->nvm.ops.validate(hw) < 0) {
2008 dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
2009 err = -EIO;
2010 goto err_eeprom;
2011 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002012 }
2013
2014 /* copy the MAC address out of the NVM */
2015 if (hw->mac.ops.read_mac_addr(hw))
2016 dev_err(&pdev->dev, "NVM Read Error\n");
2017
2018 memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
2019 memcpy(netdev->perm_addr, hw->mac.addr, netdev->addr_len);
2020
2021 if (!is_valid_ether_addr(netdev->perm_addr)) {
2022 dev_err(&pdev->dev, "Invalid MAC Address\n");
2023 err = -EIO;
2024 goto err_eeprom;
2025 }
2026
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002027 /* get firmware version for ethtool -i */
2028 igb_set_fw_version(adapter);
2029
Joe Perchesc061b182010-08-23 18:20:03 +00002030 setup_timer(&adapter->watchdog_timer, igb_watchdog,
Alexander Duyck0e340482009-03-20 00:17:08 +00002031 (unsigned long) adapter);
Joe Perchesc061b182010-08-23 18:20:03 +00002032 setup_timer(&adapter->phy_info_timer, igb_update_phy_info,
Alexander Duyck0e340482009-03-20 00:17:08 +00002033 (unsigned long) adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002034
2035 INIT_WORK(&adapter->reset_task, igb_reset_task);
2036 INIT_WORK(&adapter->watchdog_task, igb_watchdog_task);
2037
Alexander Duyck450c87c2009-02-06 23:22:11 +00002038 /* Initialize link properties that are user-changeable */
Auke Kok9d5c8242008-01-24 02:22:38 -08002039 adapter->fc_autoneg = true;
2040 hw->mac.autoneg = true;
2041 hw->phy.autoneg_advertised = 0x2f;
2042
Alexander Duyck0cce1192009-07-23 18:10:24 +00002043 hw->fc.requested_mode = e1000_fc_default;
2044 hw->fc.current_mode = e1000_fc_default;
Auke Kok9d5c8242008-01-24 02:22:38 -08002045
Auke Kok9d5c8242008-01-24 02:22:38 -08002046 igb_validate_mdi_setting(hw);
2047
Auke Kok9d5c8242008-01-24 02:22:38 -08002048 /* Initial Wake on LAN setting If APM wake is enabled in the EEPROM,
2049 * enable the ACPI Magic Packet filter
2050 */
2051
Alexander Duycka2cf8b62009-03-13 20:41:17 +00002052 if (hw->bus.func == 0)
Alexander Duyck312c75a2009-02-06 23:17:47 +00002053 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data);
Carolyn Wyborny6d337dc2011-07-07 00:24:56 +00002054 else if (hw->mac.type >= e1000_82580)
Alexander Duyck55cac242009-11-19 12:42:21 +00002055 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A +
2056 NVM_82580_LAN_FUNC_OFFSET(hw->bus.func), 1,
2057 &eeprom_data);
Alexander Duycka2cf8b62009-03-13 20:41:17 +00002058 else if (hw->bus.func == 1)
2059 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
Auke Kok9d5c8242008-01-24 02:22:38 -08002060
2061 if (eeprom_data & eeprom_apme_mask)
2062 adapter->eeprom_wol |= E1000_WUFC_MAG;
2063
2064 /* now that we have the eeprom settings, apply the special cases where
2065 * the eeprom may be wrong or the board simply won't support wake on
2066 * lan on a particular port */
2067 switch (pdev->device) {
2068 case E1000_DEV_ID_82575GB_QUAD_COPPER:
2069 adapter->eeprom_wol = 0;
2070 break;
2071 case E1000_DEV_ID_82575EB_FIBER_SERDES:
Alexander Duyck2d064c02008-07-08 15:10:12 -07002072 case E1000_DEV_ID_82576_FIBER:
2073 case E1000_DEV_ID_82576_SERDES:
Auke Kok9d5c8242008-01-24 02:22:38 -08002074 /* Wake events only supported on port A for dual fiber
2075 * regardless of eeprom setting */
2076 if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1)
2077 adapter->eeprom_wol = 0;
2078 break;
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002079 case E1000_DEV_ID_82576_QUAD_COPPER:
Stefan Assmannd5aa2252010-04-09 09:51:34 +00002080 case E1000_DEV_ID_82576_QUAD_COPPER_ET2:
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002081 /* if quad port adapter, disable WoL on all but port A */
2082 if (global_quad_port_a != 0)
2083 adapter->eeprom_wol = 0;
2084 else
2085 adapter->flags |= IGB_FLAG_QUAD_PORT_A;
2086 /* Reset for multiple quad port adapters */
2087 if (++global_quad_port_a == 4)
2088 global_quad_port_a = 0;
2089 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08002090 }
2091
2092 /* initialize the wol settings based on the eeprom settings */
2093 adapter->wol = adapter->eeprom_wol;
\"Rafael J. Wysocki\e1b86d82008-11-07 20:30:37 +00002094 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
Auke Kok9d5c8242008-01-24 02:22:38 -08002095
2096 /* reset the hardware with the new settings */
2097 igb_reset(adapter);
2098
2099 /* let the f/w know that the h/w is now under the control of the
2100 * driver. */
2101 igb_get_hw_control(adapter);
2102
Auke Kok9d5c8242008-01-24 02:22:38 -08002103 strcpy(netdev->name, "eth%d");
2104 err = register_netdev(netdev);
2105 if (err)
2106 goto err_register;
2107
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00002108 /* carrier off reporting is important to ethtool even BEFORE open */
2109 netif_carrier_off(netdev);
2110
Jeff Kirsher421e02f2008-10-17 11:08:31 -07002111#ifdef CONFIG_IGB_DCA
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08002112 if (dca_add_requester(&pdev->dev) == 0) {
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002113 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002114 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002115 igb_setup_dca(adapter);
2116 }
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00002117
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002118#endif
Matthew Vick3c89f6d2012-08-10 05:40:43 +00002119
Anders Berggren673b8b72011-02-04 07:32:32 +00002120 /* do hw tstamp init after resetting */
Richard Cochran7ebae812012-03-16 10:55:37 +00002121 igb_ptp_init(adapter);
Anders Berggren673b8b72011-02-04 07:32:32 +00002122
Auke Kok9d5c8242008-01-24 02:22:38 -08002123 dev_info(&pdev->dev, "Intel(R) Gigabit Ethernet Network Connection\n");
2124 /* print bus type/speed/width info */
Johannes Berg7c510e42008-10-27 17:47:26 -07002125 dev_info(&pdev->dev, "%s: (PCIe:%s:%s) %pM\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08002126 netdev->name,
Alexander Duyck559e9c42009-10-27 23:52:50 +00002127 ((hw->bus.speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
Alexander Duyckff846f52010-04-27 01:02:40 +00002128 (hw->bus.speed == e1000_bus_speed_5000) ? "5.0Gb/s" :
Alexander Duyck559e9c42009-10-27 23:52:50 +00002129 "unknown"),
Alexander Duyck59c3de82009-03-31 20:38:00 +00002130 ((hw->bus.width == e1000_bus_width_pcie_x4) ? "Width x4" :
2131 (hw->bus.width == e1000_bus_width_pcie_x2) ? "Width x2" :
2132 (hw->bus.width == e1000_bus_width_pcie_x1) ? "Width x1" :
2133 "unknown"),
Johannes Berg7c510e42008-10-27 17:47:26 -07002134 netdev->dev_addr);
Auke Kok9d5c8242008-01-24 02:22:38 -08002135
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00002136 ret_val = igb_read_part_string(hw, part_str, E1000_PBANUM_LENGTH);
2137 if (ret_val)
2138 strcpy(part_str, "Unknown");
2139 dev_info(&pdev->dev, "%s: PBA No: %s\n", netdev->name, part_str);
Auke Kok9d5c8242008-01-24 02:22:38 -08002140 dev_info(&pdev->dev,
2141 "Using %s interrupts. %d rx queue(s), %d tx queue(s)\n",
2142 adapter->msix_entries ? "MSI-X" :
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002143 (adapter->flags & IGB_FLAG_HAS_MSI) ? "MSI" : "legacy",
Auke Kok9d5c8242008-01-24 02:22:38 -08002144 adapter->num_rx_queues, adapter->num_tx_queues);
Carolyn Wyborny09b068d2011-03-11 20:42:13 -08002145 switch (hw->mac.type) {
2146 case e1000_i350:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002147 case e1000_i210:
2148 case e1000_i211:
Carolyn Wyborny09b068d2011-03-11 20:42:13 -08002149 igb_set_eee_i350(hw);
2150 break;
2151 default:
2152 break;
2153 }
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002154
2155 pm_runtime_put_noidle(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002156 return 0;
2157
2158err_register:
2159 igb_release_hw_control(adapter);
2160err_eeprom:
2161 if (!igb_check_reset_block(hw))
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08002162 igb_reset_phy(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002163
2164 if (hw->flash_address)
2165 iounmap(hw->flash_address);
Auke Kok9d5c8242008-01-24 02:22:38 -08002166err_sw_init:
Alexander Duyck047e0032009-10-27 15:49:27 +00002167 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002168 iounmap(hw->hw_addr);
2169err_ioremap:
2170 free_netdev(netdev);
2171err_alloc_etherdev:
Alexander Duyck559e9c42009-10-27 23:52:50 +00002172 pci_release_selected_regions(pdev,
2173 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08002174err_pci_reg:
2175err_dma:
2176 pci_disable_device(pdev);
2177 return err;
2178}
2179
2180/**
2181 * igb_remove - Device Removal Routine
2182 * @pdev: PCI device information struct
2183 *
2184 * igb_remove is called by the PCI subsystem to alert the driver
2185 * that it should release a PCI device. The could be caused by a
2186 * Hot-Plug event, or because the driver is going to be removed from
2187 * memory.
2188 **/
2189static void __devexit igb_remove(struct pci_dev *pdev)
2190{
2191 struct net_device *netdev = pci_get_drvdata(pdev);
2192 struct igb_adapter *adapter = netdev_priv(netdev);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002193 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08002194
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002195 pm_runtime_get_noresume(&pdev->dev);
Matthew Vicka79f4f82012-08-10 05:40:44 +00002196 igb_ptp_stop(adapter);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002197
Tejun Heo760141a2010-12-12 16:45:14 +01002198 /*
2199 * The watchdog timer may be rescheduled, so explicitly
2200 * disable watchdog from being rescheduled.
2201 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002202 set_bit(__IGB_DOWN, &adapter->state);
2203 del_timer_sync(&adapter->watchdog_timer);
2204 del_timer_sync(&adapter->phy_info_timer);
2205
Tejun Heo760141a2010-12-12 16:45:14 +01002206 cancel_work_sync(&adapter->reset_task);
2207 cancel_work_sync(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08002208
Jeff Kirsher421e02f2008-10-17 11:08:31 -07002209#ifdef CONFIG_IGB_DCA
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002210 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002211 dev_info(&pdev->dev, "DCA disabled\n");
2212 dca_remove_requester(&pdev->dev);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002213 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08002214 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002215 }
2216#endif
2217
Auke Kok9d5c8242008-01-24 02:22:38 -08002218 /* Release control of h/w to f/w. If f/w is AMT enabled, this
2219 * would have already happened in close and is redundant. */
2220 igb_release_hw_control(adapter);
2221
2222 unregister_netdev(netdev);
2223
Alexander Duyck047e0032009-10-27 15:49:27 +00002224 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002225
Alexander Duyck37680112009-02-19 20:40:30 -08002226#ifdef CONFIG_PCI_IOV
2227 /* reclaim resources allocated to VFs */
2228 if (adapter->vf_data) {
2229 /* disable iov and allow time for transactions to clear */
Stefan Assmannf5571472012-08-18 04:06:11 +00002230 if (igb_vfs_are_assigned(adapter)) {
2231 dev_info(&pdev->dev, "Unloading driver while VFs are assigned - VFs will not be deallocated\n");
2232 } else {
Greg Rose0224d662011-10-14 02:57:14 +00002233 pci_disable_sriov(pdev);
2234 msleep(500);
Greg Rose0224d662011-10-14 02:57:14 +00002235 }
Alexander Duyck37680112009-02-19 20:40:30 -08002236
2237 kfree(adapter->vf_data);
2238 adapter->vf_data = NULL;
2239 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00002240 wrfl();
Alexander Duyck37680112009-02-19 20:40:30 -08002241 msleep(100);
2242 dev_info(&pdev->dev, "IOV Disabled\n");
2243 }
2244#endif
Alexander Duyck559e9c42009-10-27 23:52:50 +00002245
Alexander Duyck28b07592009-02-06 23:20:31 +00002246 iounmap(hw->hw_addr);
2247 if (hw->flash_address)
2248 iounmap(hw->flash_address);
Alexander Duyck559e9c42009-10-27 23:52:50 +00002249 pci_release_selected_regions(pdev,
2250 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08002251
Carolyn Wyborny1128c752011-10-14 00:13:49 +00002252 kfree(adapter->shadow_vfta);
Auke Kok9d5c8242008-01-24 02:22:38 -08002253 free_netdev(netdev);
2254
Frans Pop19d5afd2009-10-02 10:04:12 -07002255 pci_disable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08002256
Auke Kok9d5c8242008-01-24 02:22:38 -08002257 pci_disable_device(pdev);
2258}
2259
2260/**
Alexander Duycka6b623e2009-10-27 23:47:53 +00002261 * igb_probe_vfs - Initialize vf data storage and add VFs to pci config space
2262 * @adapter: board private structure to initialize
2263 *
2264 * This function initializes the vf specific data storage and then attempts to
2265 * allocate the VFs. The reason for ordering it this way is because it is much
2266 * mor expensive time wise to disable SR-IOV than it is to allocate and free
2267 * the memory for the VFs.
2268 **/
2269static void __devinit igb_probe_vfs(struct igb_adapter * adapter)
2270{
2271#ifdef CONFIG_PCI_IOV
2272 struct pci_dev *pdev = adapter->pdev;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002273 struct e1000_hw *hw = &adapter->hw;
Stefan Assmannf5571472012-08-18 04:06:11 +00002274 int old_vfs = pci_num_vf(adapter->pdev);
Greg Rose0224d662011-10-14 02:57:14 +00002275 int i;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002276
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002277 /* Virtualization features not supported on i210 family. */
2278 if ((hw->mac.type == e1000_i210) || (hw->mac.type == e1000_i211))
2279 return;
2280
Greg Rose0224d662011-10-14 02:57:14 +00002281 if (old_vfs) {
2282 dev_info(&pdev->dev, "%d pre-allocated VFs found - override "
2283 "max_vfs setting of %d\n", old_vfs, max_vfs);
2284 adapter->vfs_allocated_count = old_vfs;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002285 }
2286
Greg Rose0224d662011-10-14 02:57:14 +00002287 if (!adapter->vfs_allocated_count)
2288 return;
2289
2290 adapter->vf_data = kcalloc(adapter->vfs_allocated_count,
2291 sizeof(struct vf_data_storage), GFP_KERNEL);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002292
Greg Rose0224d662011-10-14 02:57:14 +00002293 /* if allocation failed then we do not support SR-IOV */
2294 if (!adapter->vf_data) {
Alexander Duycka6b623e2009-10-27 23:47:53 +00002295 adapter->vfs_allocated_count = 0;
Greg Rose0224d662011-10-14 02:57:14 +00002296 dev_err(&pdev->dev, "Unable to allocate memory for VF "
2297 "Data Storage\n");
2298 goto out;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002299 }
Greg Rose0224d662011-10-14 02:57:14 +00002300
2301 if (!old_vfs) {
2302 if (pci_enable_sriov(pdev, adapter->vfs_allocated_count))
2303 goto err_out;
2304 }
2305 dev_info(&pdev->dev, "%d VFs allocated\n",
2306 adapter->vfs_allocated_count);
2307 for (i = 0; i < adapter->vfs_allocated_count; i++)
2308 igb_vf_configure(adapter, i);
2309
2310 /* DMA Coalescing is not supported in IOV mode. */
2311 adapter->flags &= ~IGB_FLAG_DMAC;
2312 goto out;
2313err_out:
2314 kfree(adapter->vf_data);
2315 adapter->vf_data = NULL;
2316 adapter->vfs_allocated_count = 0;
2317out:
2318 return;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002319#endif /* CONFIG_PCI_IOV */
2320}
2321
Alexander Duyck115f4592009-11-12 18:37:00 +00002322/**
Auke Kok9d5c8242008-01-24 02:22:38 -08002323 * igb_sw_init - Initialize general software structures (struct igb_adapter)
2324 * @adapter: board private structure to initialize
2325 *
2326 * igb_sw_init initializes the Adapter private data structure.
2327 * Fields are initialized based on PCI device information and
2328 * OS network device settings (MTU size).
2329 **/
2330static int __devinit igb_sw_init(struct igb_adapter *adapter)
2331{
2332 struct e1000_hw *hw = &adapter->hw;
2333 struct net_device *netdev = adapter->netdev;
2334 struct pci_dev *pdev = adapter->pdev;
Matthew Vick374a5422012-05-18 04:54:58 +00002335 u32 max_rss_queues;
Auke Kok9d5c8242008-01-24 02:22:38 -08002336
2337 pci_read_config_word(pdev, PCI_COMMAND, &hw->bus.pci_cmd_word);
2338
Alexander Duyck13fde972011-10-05 13:35:24 +00002339 /* set default ring sizes */
Alexander Duyck68fd9912008-11-20 00:48:10 -08002340 adapter->tx_ring_count = IGB_DEFAULT_TXD;
2341 adapter->rx_ring_count = IGB_DEFAULT_RXD;
Alexander Duyck13fde972011-10-05 13:35:24 +00002342
2343 /* set default ITR values */
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002344 adapter->rx_itr_setting = IGB_DEFAULT_ITR;
2345 adapter->tx_itr_setting = IGB_DEFAULT_ITR;
2346
Alexander Duyck13fde972011-10-05 13:35:24 +00002347 /* set default work limits */
2348 adapter->tx_work_limit = IGB_DEFAULT_TX_WORK;
2349
Alexander Duyck153285f2011-08-26 07:43:32 +00002350 adapter->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN +
2351 VLAN_HLEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08002352 adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
2353
Eric Dumazet12dcd862010-10-15 17:27:10 +00002354 spin_lock_init(&adapter->stats64_lock);
Alexander Duycka6b623e2009-10-27 23:47:53 +00002355#ifdef CONFIG_PCI_IOV
Carolyn Wyborny6b78bb12011-01-20 06:40:45 +00002356 switch (hw->mac.type) {
2357 case e1000_82576:
2358 case e1000_i350:
Stefan Assmann9b082d72011-02-24 20:03:31 +00002359 if (max_vfs > 7) {
2360 dev_warn(&pdev->dev,
2361 "Maximum of 7 VFs per PF, using max\n");
2362 adapter->vfs_allocated_count = 7;
2363 } else
2364 adapter->vfs_allocated_count = max_vfs;
Carolyn Wyborny6b78bb12011-01-20 06:40:45 +00002365 break;
2366 default:
2367 break;
2368 }
Alexander Duycka6b623e2009-10-27 23:47:53 +00002369#endif /* CONFIG_PCI_IOV */
Matthew Vick374a5422012-05-18 04:54:58 +00002370
2371 /* Determine the maximum number of RSS queues supported. */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002372 switch (hw->mac.type) {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002373 case e1000_i211:
Matthew Vick374a5422012-05-18 04:54:58 +00002374 max_rss_queues = IGB_MAX_RX_QUEUES_I211;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002375 break;
Matthew Vick374a5422012-05-18 04:54:58 +00002376 case e1000_82575:
2377 case e1000_i210:
2378 max_rss_queues = IGB_MAX_RX_QUEUES_82575;
2379 break;
2380 case e1000_i350:
2381 /* I350 cannot do RSS and SR-IOV at the same time */
2382 if (!!adapter->vfs_allocated_count) {
2383 max_rss_queues = 1;
2384 break;
2385 }
2386 /* fall through */
2387 case e1000_82576:
2388 if (!!adapter->vfs_allocated_count) {
2389 max_rss_queues = 2;
2390 break;
2391 }
2392 /* fall through */
2393 case e1000_82580:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002394 default:
Matthew Vick374a5422012-05-18 04:54:58 +00002395 max_rss_queues = IGB_MAX_RX_QUEUES;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002396 break;
2397 }
Alexander Duycka99955f2009-11-12 18:37:19 +00002398
Matthew Vick374a5422012-05-18 04:54:58 +00002399 adapter->rss_queues = min_t(u32, max_rss_queues, num_online_cpus());
2400
2401 /* Determine if we need to pair queues. */
2402 switch (hw->mac.type) {
2403 case e1000_82575:
2404 case e1000_i211:
2405 /* Device supports enough interrupts without queue pairing. */
2406 break;
2407 case e1000_82576:
2408 /*
2409 * If VFs are going to be allocated with RSS queues then we
2410 * should pair the queues in order to conserve interrupts due
2411 * to limited supply.
2412 */
2413 if ((adapter->rss_queues > 1) &&
2414 (adapter->vfs_allocated_count > 6))
2415 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
2416 /* fall through */
2417 case e1000_82580:
2418 case e1000_i350:
2419 case e1000_i210:
2420 default:
2421 /*
2422 * If rss_queues > half of max_rss_queues, pair the queues in
2423 * order to conserve interrupts due to limited supply.
2424 */
2425 if (adapter->rss_queues > (max_rss_queues / 2))
2426 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
2427 break;
2428 }
Alexander Duycka99955f2009-11-12 18:37:19 +00002429
Carolyn Wyborny1128c752011-10-14 00:13:49 +00002430 /* Setup and initialize a copy of the hw vlan table array */
2431 adapter->shadow_vfta = kzalloc(sizeof(u32) *
2432 E1000_VLAN_FILTER_TBL_SIZE,
2433 GFP_ATOMIC);
2434
Alexander Duycka6b623e2009-10-27 23:47:53 +00002435 /* This call may decrease the number of queues */
Alexander Duyck047e0032009-10-27 15:49:27 +00002436 if (igb_init_interrupt_scheme(adapter)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002437 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
2438 return -ENOMEM;
2439 }
2440
Alexander Duycka6b623e2009-10-27 23:47:53 +00002441 igb_probe_vfs(adapter);
2442
Auke Kok9d5c8242008-01-24 02:22:38 -08002443 /* Explicitly disable IRQ since the NIC can be in any state. */
2444 igb_irq_disable(adapter);
2445
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002446 if (hw->mac.type >= e1000_i350)
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -08002447 adapter->flags &= ~IGB_FLAG_DMAC;
2448
Auke Kok9d5c8242008-01-24 02:22:38 -08002449 set_bit(__IGB_DOWN, &adapter->state);
2450 return 0;
2451}
2452
2453/**
2454 * igb_open - Called when a network interface is made active
2455 * @netdev: network interface device structure
2456 *
2457 * Returns 0 on success, negative value on failure
2458 *
2459 * The open entry point is called when a network interface is made
2460 * active by the system (IFF_UP). At this point all resources needed
2461 * for transmit and receive operations are allocated, the interrupt
2462 * handler is registered with the OS, the watchdog timer is started,
2463 * and the stack is notified that the interface is ready.
2464 **/
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002465static int __igb_open(struct net_device *netdev, bool resuming)
Auke Kok9d5c8242008-01-24 02:22:38 -08002466{
2467 struct igb_adapter *adapter = netdev_priv(netdev);
2468 struct e1000_hw *hw = &adapter->hw;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002469 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002470 int err;
2471 int i;
2472
2473 /* disallow open during test */
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002474 if (test_bit(__IGB_TESTING, &adapter->state)) {
2475 WARN_ON(resuming);
Auke Kok9d5c8242008-01-24 02:22:38 -08002476 return -EBUSY;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002477 }
2478
2479 if (!resuming)
2480 pm_runtime_get_sync(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002481
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00002482 netif_carrier_off(netdev);
2483
Auke Kok9d5c8242008-01-24 02:22:38 -08002484 /* allocate transmit descriptors */
2485 err = igb_setup_all_tx_resources(adapter);
2486 if (err)
2487 goto err_setup_tx;
2488
2489 /* allocate receive descriptors */
2490 err = igb_setup_all_rx_resources(adapter);
2491 if (err)
2492 goto err_setup_rx;
2493
Nick Nunley88a268c2010-02-17 01:01:59 +00002494 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002495
Auke Kok9d5c8242008-01-24 02:22:38 -08002496 /* before we allocate an interrupt, we must be ready to handle it.
2497 * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
2498 * as soon as we call pci_request_irq, so we have to setup our
2499 * clean_rx handler before we do so. */
2500 igb_configure(adapter);
2501
2502 err = igb_request_irq(adapter);
2503 if (err)
2504 goto err_req_irq;
2505
Alexander Duyck0c2cc022012-09-25 00:31:22 +00002506 /* Notify the stack of the actual queue counts. */
2507 err = netif_set_real_num_tx_queues(adapter->netdev,
2508 adapter->num_tx_queues);
2509 if (err)
2510 goto err_set_queues;
2511
2512 err = netif_set_real_num_rx_queues(adapter->netdev,
2513 adapter->num_rx_queues);
2514 if (err)
2515 goto err_set_queues;
2516
Auke Kok9d5c8242008-01-24 02:22:38 -08002517 /* From here on the code is the same as igb_up() */
2518 clear_bit(__IGB_DOWN, &adapter->state);
2519
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00002520 for (i = 0; i < adapter->num_q_vectors; i++)
2521 napi_enable(&(adapter->q_vector[i]->napi));
Auke Kok9d5c8242008-01-24 02:22:38 -08002522
2523 /* Clear any pending interrupts. */
2524 rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07002525
2526 igb_irq_enable(adapter);
2527
Alexander Duyckd4960302009-10-27 15:53:45 +00002528 /* notify VFs that reset has been completed */
2529 if (adapter->vfs_allocated_count) {
2530 u32 reg_data = rd32(E1000_CTRL_EXT);
2531 reg_data |= E1000_CTRL_EXT_PFRSTD;
2532 wr32(E1000_CTRL_EXT, reg_data);
2533 }
2534
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07002535 netif_tx_start_all_queues(netdev);
2536
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002537 if (!resuming)
2538 pm_runtime_put(&pdev->dev);
2539
Alexander Duyck25568a52009-10-27 23:49:59 +00002540 /* start the watchdog. */
2541 hw->mac.get_link_status = 1;
2542 schedule_work(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08002543
2544 return 0;
2545
Alexander Duyck0c2cc022012-09-25 00:31:22 +00002546err_set_queues:
2547 igb_free_irq(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002548err_req_irq:
2549 igb_release_hw_control(adapter);
Nick Nunley88a268c2010-02-17 01:01:59 +00002550 igb_power_down_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002551 igb_free_all_rx_resources(adapter);
2552err_setup_rx:
2553 igb_free_all_tx_resources(adapter);
2554err_setup_tx:
2555 igb_reset(adapter);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002556 if (!resuming)
2557 pm_runtime_put(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002558
2559 return err;
2560}
2561
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002562static int igb_open(struct net_device *netdev)
2563{
2564 return __igb_open(netdev, false);
2565}
2566
Auke Kok9d5c8242008-01-24 02:22:38 -08002567/**
2568 * igb_close - Disables a network interface
2569 * @netdev: network interface device structure
2570 *
2571 * Returns 0, this is not allowed to fail
2572 *
2573 * The close entry point is called when an interface is de-activated
2574 * by the OS. The hardware is still under the driver's control, but
2575 * needs to be disabled. A global MAC reset is issued to stop the
2576 * hardware, and all transmit and receive resources are freed.
2577 **/
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002578static int __igb_close(struct net_device *netdev, bool suspending)
Auke Kok9d5c8242008-01-24 02:22:38 -08002579{
2580 struct igb_adapter *adapter = netdev_priv(netdev);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002581 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002582
2583 WARN_ON(test_bit(__IGB_RESETTING, &adapter->state));
Auke Kok9d5c8242008-01-24 02:22:38 -08002584
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002585 if (!suspending)
2586 pm_runtime_get_sync(&pdev->dev);
2587
2588 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002589 igb_free_irq(adapter);
2590
2591 igb_free_all_tx_resources(adapter);
2592 igb_free_all_rx_resources(adapter);
2593
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002594 if (!suspending)
2595 pm_runtime_put_sync(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002596 return 0;
2597}
2598
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002599static int igb_close(struct net_device *netdev)
2600{
2601 return __igb_close(netdev, false);
2602}
2603
Auke Kok9d5c8242008-01-24 02:22:38 -08002604/**
2605 * igb_setup_tx_resources - allocate Tx resources (Descriptors)
Auke Kok9d5c8242008-01-24 02:22:38 -08002606 * @tx_ring: tx descriptor ring (for a specific queue) to setup
2607 *
2608 * Return 0 on success, negative on failure
2609 **/
Alexander Duyck80785292009-10-27 15:51:47 +00002610int igb_setup_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08002611{
Alexander Duyck59d71982010-04-27 13:09:25 +00002612 struct device *dev = tx_ring->dev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002613 int size;
2614
Alexander Duyck06034642011-08-26 07:44:22 +00002615 size = sizeof(struct igb_tx_buffer) * tx_ring->count;
Alexander Duyckf33005a2012-09-13 06:27:55 +00002616
2617 tx_ring->tx_buffer_info = vzalloc(size);
Alexander Duyck06034642011-08-26 07:44:22 +00002618 if (!tx_ring->tx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08002619 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -08002620
2621 /* round up to nearest 4K */
Alexander Duyck85e8d002009-02-16 00:00:20 -08002622 tx_ring->size = tx_ring->count * sizeof(union e1000_adv_tx_desc);
Auke Kok9d5c8242008-01-24 02:22:38 -08002623 tx_ring->size = ALIGN(tx_ring->size, 4096);
2624
Alexander Duyck5536d212012-09-25 00:31:17 +00002625 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
2626 &tx_ring->dma, GFP_KERNEL);
Auke Kok9d5c8242008-01-24 02:22:38 -08002627 if (!tx_ring->desc)
2628 goto err;
2629
Auke Kok9d5c8242008-01-24 02:22:38 -08002630 tx_ring->next_to_use = 0;
2631 tx_ring->next_to_clean = 0;
Alexander Duyck81c2fc22011-08-26 07:45:20 +00002632
Auke Kok9d5c8242008-01-24 02:22:38 -08002633 return 0;
2634
2635err:
Alexander Duyck06034642011-08-26 07:44:22 +00002636 vfree(tx_ring->tx_buffer_info);
Alexander Duyckf33005a2012-09-13 06:27:55 +00002637 tx_ring->tx_buffer_info = NULL;
2638 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08002639 return -ENOMEM;
2640}
2641
2642/**
2643 * igb_setup_all_tx_resources - wrapper to allocate Tx resources
2644 * (Descriptors) for all queues
2645 * @adapter: board private structure
2646 *
2647 * Return 0 on success, negative on failure
2648 **/
2649static int igb_setup_all_tx_resources(struct igb_adapter *adapter)
2650{
Alexander Duyck439705e2009-10-27 23:49:20 +00002651 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002652 int i, err = 0;
2653
2654 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00002655 err = igb_setup_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002656 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00002657 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08002658 "Allocation for Tx Queue %u failed\n", i);
2659 for (i--; i >= 0; i--)
Alexander Duyck3025a442010-02-17 01:02:39 +00002660 igb_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002661 break;
2662 }
2663 }
2664
2665 return err;
2666}
2667
2668/**
Alexander Duyck85b430b2009-10-27 15:50:29 +00002669 * igb_setup_tctl - configure the transmit control registers
2670 * @adapter: Board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08002671 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002672void igb_setup_tctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08002673{
Auke Kok9d5c8242008-01-24 02:22:38 -08002674 struct e1000_hw *hw = &adapter->hw;
2675 u32 tctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08002676
Alexander Duyck85b430b2009-10-27 15:50:29 +00002677 /* disable queue 0 which is enabled by default on 82575 and 82576 */
2678 wr32(E1000_TXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08002679
2680 /* Program the Transmit Control Register */
Auke Kok9d5c8242008-01-24 02:22:38 -08002681 tctl = rd32(E1000_TCTL);
2682 tctl &= ~E1000_TCTL_CT;
2683 tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
2684 (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
2685
2686 igb_config_collision_dist(hw);
2687
Auke Kok9d5c8242008-01-24 02:22:38 -08002688 /* Enable transmits */
2689 tctl |= E1000_TCTL_EN;
2690
2691 wr32(E1000_TCTL, tctl);
2692}
2693
2694/**
Alexander Duyck85b430b2009-10-27 15:50:29 +00002695 * igb_configure_tx_ring - Configure transmit ring after Reset
2696 * @adapter: board private structure
2697 * @ring: tx ring to configure
2698 *
2699 * Configure a transmit ring after a reset.
2700 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002701void igb_configure_tx_ring(struct igb_adapter *adapter,
2702 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00002703{
2704 struct e1000_hw *hw = &adapter->hw;
Alexander Duycka74420e2011-08-26 07:43:27 +00002705 u32 txdctl = 0;
Alexander Duyck85b430b2009-10-27 15:50:29 +00002706 u64 tdba = ring->dma;
2707 int reg_idx = ring->reg_idx;
2708
2709 /* disable the queue */
Alexander Duycka74420e2011-08-26 07:43:27 +00002710 wr32(E1000_TXDCTL(reg_idx), 0);
Alexander Duyck85b430b2009-10-27 15:50:29 +00002711 wrfl();
2712 mdelay(10);
2713
2714 wr32(E1000_TDLEN(reg_idx),
2715 ring->count * sizeof(union e1000_adv_tx_desc));
2716 wr32(E1000_TDBAL(reg_idx),
2717 tdba & 0x00000000ffffffffULL);
2718 wr32(E1000_TDBAH(reg_idx), tdba >> 32);
2719
Alexander Duyckfce99e32009-10-27 15:51:27 +00002720 ring->tail = hw->hw_addr + E1000_TDT(reg_idx);
Alexander Duycka74420e2011-08-26 07:43:27 +00002721 wr32(E1000_TDH(reg_idx), 0);
Alexander Duyckfce99e32009-10-27 15:51:27 +00002722 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00002723
2724 txdctl |= IGB_TX_PTHRESH;
2725 txdctl |= IGB_TX_HTHRESH << 8;
2726 txdctl |= IGB_TX_WTHRESH << 16;
2727
2728 txdctl |= E1000_TXDCTL_QUEUE_ENABLE;
2729 wr32(E1000_TXDCTL(reg_idx), txdctl);
2730}
2731
2732/**
2733 * igb_configure_tx - Configure transmit Unit after Reset
2734 * @adapter: board private structure
2735 *
2736 * Configure the Tx unit of the MAC after a reset.
2737 **/
2738static void igb_configure_tx(struct igb_adapter *adapter)
2739{
2740 int i;
2741
2742 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00002743 igb_configure_tx_ring(adapter, adapter->tx_ring[i]);
Alexander Duyck85b430b2009-10-27 15:50:29 +00002744}
2745
2746/**
Auke Kok9d5c8242008-01-24 02:22:38 -08002747 * igb_setup_rx_resources - allocate Rx resources (Descriptors)
Auke Kok9d5c8242008-01-24 02:22:38 -08002748 * @rx_ring: rx descriptor ring (for a specific queue) to setup
2749 *
2750 * Returns 0 on success, negative on failure
2751 **/
Alexander Duyck80785292009-10-27 15:51:47 +00002752int igb_setup_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08002753{
Alexander Duyck59d71982010-04-27 13:09:25 +00002754 struct device *dev = rx_ring->dev;
Alexander Duyckf33005a2012-09-13 06:27:55 +00002755 int size;
Auke Kok9d5c8242008-01-24 02:22:38 -08002756
Alexander Duyck06034642011-08-26 07:44:22 +00002757 size = sizeof(struct igb_rx_buffer) * rx_ring->count;
Alexander Duyckf33005a2012-09-13 06:27:55 +00002758
2759 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyck06034642011-08-26 07:44:22 +00002760 if (!rx_ring->rx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08002761 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -08002762
Auke Kok9d5c8242008-01-24 02:22:38 -08002763 /* Round up to nearest 4K */
Alexander Duyckf33005a2012-09-13 06:27:55 +00002764 rx_ring->size = rx_ring->count * sizeof(union e1000_adv_rx_desc);
Auke Kok9d5c8242008-01-24 02:22:38 -08002765 rx_ring->size = ALIGN(rx_ring->size, 4096);
2766
Alexander Duyck5536d212012-09-25 00:31:17 +00002767 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
2768 &rx_ring->dma, GFP_KERNEL);
Auke Kok9d5c8242008-01-24 02:22:38 -08002769 if (!rx_ring->desc)
2770 goto err;
2771
Alexander Duyckcbc8e552012-09-25 00:31:02 +00002772 rx_ring->next_to_alloc = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08002773 rx_ring->next_to_clean = 0;
2774 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08002775
Auke Kok9d5c8242008-01-24 02:22:38 -08002776 return 0;
2777
2778err:
Alexander Duyck06034642011-08-26 07:44:22 +00002779 vfree(rx_ring->rx_buffer_info);
2780 rx_ring->rx_buffer_info = NULL;
Alexander Duyckf33005a2012-09-13 06:27:55 +00002781 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08002782 return -ENOMEM;
2783}
2784
2785/**
2786 * igb_setup_all_rx_resources - wrapper to allocate Rx resources
2787 * (Descriptors) for all queues
2788 * @adapter: board private structure
2789 *
2790 * Return 0 on success, negative on failure
2791 **/
2792static int igb_setup_all_rx_resources(struct igb_adapter *adapter)
2793{
Alexander Duyck439705e2009-10-27 23:49:20 +00002794 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002795 int i, err = 0;
2796
2797 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00002798 err = igb_setup_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002799 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00002800 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08002801 "Allocation for Rx Queue %u failed\n", i);
2802 for (i--; i >= 0; i--)
Alexander Duyck3025a442010-02-17 01:02:39 +00002803 igb_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002804 break;
2805 }
2806 }
2807
2808 return err;
2809}
2810
2811/**
Alexander Duyck06cf2662009-10-27 15:53:25 +00002812 * igb_setup_mrqc - configure the multiple receive queue control registers
2813 * @adapter: Board private structure
2814 **/
2815static void igb_setup_mrqc(struct igb_adapter *adapter)
2816{
2817 struct e1000_hw *hw = &adapter->hw;
2818 u32 mrqc, rxcsum;
Alexander Duyck797fd4b2012-09-13 06:28:11 +00002819 u32 j, num_rx_queues, shift = 0;
Alexander Duycka57fe232012-09-13 06:28:16 +00002820 static const u32 rsskey[10] = { 0xDA565A6D, 0xC20E5B25, 0x3D256741,
2821 0xB08FA343, 0xCB2BCAD0, 0xB4307BAE,
2822 0xA32DCB77, 0x0CF23080, 0x3BB7426A,
2823 0xFA01ACBE };
Alexander Duyck06cf2662009-10-27 15:53:25 +00002824
2825 /* Fill out hash function seeds */
Alexander Duycka57fe232012-09-13 06:28:16 +00002826 for (j = 0; j < 10; j++)
2827 wr32(E1000_RSSRK(j), rsskey[j]);
Alexander Duyck06cf2662009-10-27 15:53:25 +00002828
Alexander Duycka99955f2009-11-12 18:37:19 +00002829 num_rx_queues = adapter->rss_queues;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002830
Alexander Duyck797fd4b2012-09-13 06:28:11 +00002831 switch (hw->mac.type) {
2832 case e1000_82575:
2833 shift = 6;
2834 break;
2835 case e1000_82576:
2836 /* 82576 supports 2 RSS queues for SR-IOV */
2837 if (adapter->vfs_allocated_count) {
Alexander Duyck06cf2662009-10-27 15:53:25 +00002838 shift = 3;
2839 num_rx_queues = 2;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002840 }
Alexander Duyck797fd4b2012-09-13 06:28:11 +00002841 break;
2842 default:
2843 break;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002844 }
2845
Alexander Duyck797fd4b2012-09-13 06:28:11 +00002846 /*
2847 * Populate the indirection table 4 entries at a time. To do this
2848 * we are generating the results for n and n+2 and then interleaving
2849 * those with the results with n+1 and n+3.
2850 */
2851 for (j = 0; j < 32; j++) {
2852 /* first pass generates n and n+2 */
2853 u32 base = ((j * 0x00040004) + 0x00020000) * num_rx_queues;
2854 u32 reta = (base & 0x07800780) >> (7 - shift);
2855
2856 /* second pass generates n+1 and n+3 */
2857 base += 0x00010001 * num_rx_queues;
2858 reta |= (base & 0x07800780) << (1 + shift);
2859
2860 wr32(E1000_RETA(j), reta);
Alexander Duyck06cf2662009-10-27 15:53:25 +00002861 }
2862
2863 /*
2864 * Disable raw packet checksumming so that RSS hash is placed in
2865 * descriptor on writeback. No need to enable TCP/UDP/IP checksum
2866 * offloads as they are enabled by default
2867 */
2868 rxcsum = rd32(E1000_RXCSUM);
2869 rxcsum |= E1000_RXCSUM_PCSD;
2870
2871 if (adapter->hw.mac.type >= e1000_82576)
2872 /* Enable Receive Checksum Offload for SCTP */
2873 rxcsum |= E1000_RXCSUM_CRCOFL;
2874
2875 /* Don't need to set TUOFL or IPOFL, they default to 1 */
2876 wr32(E1000_RXCSUM, rxcsum);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002877
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00002878 /* Generate RSS hash based on packet types, TCP/UDP
2879 * port numbers and/or IPv4/v6 src and dst addresses
2880 */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002881 mrqc = E1000_MRQC_RSS_FIELD_IPV4 |
2882 E1000_MRQC_RSS_FIELD_IPV4_TCP |
2883 E1000_MRQC_RSS_FIELD_IPV6 |
2884 E1000_MRQC_RSS_FIELD_IPV6_TCP |
2885 E1000_MRQC_RSS_FIELD_IPV6_TCP_EX;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002886
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00002887 if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
2888 mrqc |= E1000_MRQC_RSS_FIELD_IPV4_UDP;
2889 if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
2890 mrqc |= E1000_MRQC_RSS_FIELD_IPV6_UDP;
2891
Alexander Duyck06cf2662009-10-27 15:53:25 +00002892 /* If VMDq is enabled then we set the appropriate mode for that, else
2893 * we default to RSS so that an RSS hash is calculated per packet even
2894 * if we are only using one queue */
2895 if (adapter->vfs_allocated_count) {
2896 if (hw->mac.type > e1000_82575) {
2897 /* Set the default pool for the PF's first queue */
2898 u32 vtctl = rd32(E1000_VT_CTL);
2899 vtctl &= ~(E1000_VT_CTL_DEFAULT_POOL_MASK |
2900 E1000_VT_CTL_DISABLE_DEF_POOL);
2901 vtctl |= adapter->vfs_allocated_count <<
2902 E1000_VT_CTL_DEFAULT_POOL_SHIFT;
2903 wr32(E1000_VT_CTL, vtctl);
2904 }
Alexander Duycka99955f2009-11-12 18:37:19 +00002905 if (adapter->rss_queues > 1)
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002906 mrqc |= E1000_MRQC_ENABLE_VMDQ_RSS_2Q;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002907 else
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002908 mrqc |= E1000_MRQC_ENABLE_VMDQ;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002909 } else {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002910 if (hw->mac.type != e1000_i211)
2911 mrqc |= E1000_MRQC_ENABLE_RSS_4Q;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002912 }
2913 igb_vmm_control(adapter);
2914
Alexander Duyck06cf2662009-10-27 15:53:25 +00002915 wr32(E1000_MRQC, mrqc);
2916}
2917
2918/**
Auke Kok9d5c8242008-01-24 02:22:38 -08002919 * igb_setup_rctl - configure the receive control registers
2920 * @adapter: Board private structure
2921 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002922void igb_setup_rctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08002923{
2924 struct e1000_hw *hw = &adapter->hw;
2925 u32 rctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08002926
2927 rctl = rd32(E1000_RCTL);
2928
2929 rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
Alexander Duyck69d728b2008-11-25 01:04:03 -08002930 rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
Auke Kok9d5c8242008-01-24 02:22:38 -08002931
Alexander Duyck69d728b2008-11-25 01:04:03 -08002932 rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_RDMTS_HALF |
Alexander Duyck28b07592009-02-06 23:20:31 +00002933 (hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
Auke Kok9d5c8242008-01-24 02:22:38 -08002934
Auke Kok87cb7e82008-07-08 15:08:29 -07002935 /*
2936 * enable stripping of CRC. It's unlikely this will break BMC
2937 * redirection as it did with e1000. Newer features require
2938 * that the HW strips the CRC.
Alexander Duyck73cd78f2009-02-12 18:16:59 +00002939 */
Auke Kok87cb7e82008-07-08 15:08:29 -07002940 rctl |= E1000_RCTL_SECRC;
Auke Kok9d5c8242008-01-24 02:22:38 -08002941
Alexander Duyck559e9c42009-10-27 23:52:50 +00002942 /* disable store bad packets and clear size bits. */
Alexander Duyckec54d7d2009-01-31 00:52:57 -08002943 rctl &= ~(E1000_RCTL_SBP | E1000_RCTL_SZ_256);
Auke Kok9d5c8242008-01-24 02:22:38 -08002944
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00002945 /* enable LPE to prevent packets larger than max_frame_size */
2946 rctl |= E1000_RCTL_LPE;
Auke Kok9d5c8242008-01-24 02:22:38 -08002947
Alexander Duyck952f72a2009-10-27 15:51:07 +00002948 /* disable queue 0 to prevent tail write w/o re-config */
2949 wr32(E1000_RXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08002950
Alexander Duycke1739522009-02-19 20:39:44 -08002951 /* Attention!!! For SR-IOV PF driver operations you must enable
2952 * queue drop for all VF and PF queues to prevent head of line blocking
2953 * if an un-trusted VF does not provide descriptors to hardware.
2954 */
2955 if (adapter->vfs_allocated_count) {
Alexander Duycke1739522009-02-19 20:39:44 -08002956 /* set all queue drop enable bits */
2957 wr32(E1000_QDE, ALL_QUEUES);
Alexander Duycke1739522009-02-19 20:39:44 -08002958 }
2959
Ben Greear89eaefb2012-03-06 09:41:58 +00002960 /* This is useful for sniffing bad packets. */
2961 if (adapter->netdev->features & NETIF_F_RXALL) {
2962 /* UPE and MPE will be handled by normal PROMISC logic
2963 * in e1000e_set_rx_mode */
2964 rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
2965 E1000_RCTL_BAM | /* RX All Bcast Pkts */
2966 E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */
2967
2968 rctl &= ~(E1000_RCTL_VFE | /* Disable VLAN filter */
2969 E1000_RCTL_DPF | /* Allow filtered pause */
2970 E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
2971 /* Do not mess with E1000_CTRL_VME, it affects transmit as well,
2972 * and that breaks VLANs.
2973 */
2974 }
2975
Auke Kok9d5c8242008-01-24 02:22:38 -08002976 wr32(E1000_RCTL, rctl);
2977}
2978
Alexander Duyck7d5753f2009-10-27 23:47:16 +00002979static inline int igb_set_vf_rlpml(struct igb_adapter *adapter, int size,
2980 int vfn)
2981{
2982 struct e1000_hw *hw = &adapter->hw;
2983 u32 vmolr;
2984
2985 /* if it isn't the PF check to see if VFs are enabled and
2986 * increase the size to support vlan tags */
2987 if (vfn < adapter->vfs_allocated_count &&
2988 adapter->vf_data[vfn].vlans_enabled)
2989 size += VLAN_TAG_SIZE;
2990
2991 vmolr = rd32(E1000_VMOLR(vfn));
2992 vmolr &= ~E1000_VMOLR_RLPML_MASK;
2993 vmolr |= size | E1000_VMOLR_LPE;
2994 wr32(E1000_VMOLR(vfn), vmolr);
2995
2996 return 0;
2997}
2998
Auke Kok9d5c8242008-01-24 02:22:38 -08002999/**
Alexander Duycke1739522009-02-19 20:39:44 -08003000 * igb_rlpml_set - set maximum receive packet size
3001 * @adapter: board private structure
3002 *
3003 * Configure maximum receivable packet size.
3004 **/
3005static void igb_rlpml_set(struct igb_adapter *adapter)
3006{
Alexander Duyck153285f2011-08-26 07:43:32 +00003007 u32 max_frame_size = adapter->max_frame_size;
Alexander Duycke1739522009-02-19 20:39:44 -08003008 struct e1000_hw *hw = &adapter->hw;
3009 u16 pf_id = adapter->vfs_allocated_count;
3010
Alexander Duycke1739522009-02-19 20:39:44 -08003011 if (pf_id) {
3012 igb_set_vf_rlpml(adapter, max_frame_size, pf_id);
Alexander Duyck153285f2011-08-26 07:43:32 +00003013 /*
3014 * If we're in VMDQ or SR-IOV mode, then set global RLPML
3015 * to our max jumbo frame size, in case we need to enable
3016 * jumbo frames on one of the rings later.
3017 * This will not pass over-length frames into the default
3018 * queue because it's gated by the VMOLR.RLPML.
3019 */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003020 max_frame_size = MAX_JUMBO_FRAME_SIZE;
Alexander Duycke1739522009-02-19 20:39:44 -08003021 }
3022
3023 wr32(E1000_RLPML, max_frame_size);
3024}
3025
Williams, Mitch A8151d292010-02-10 01:44:24 +00003026static inline void igb_set_vmolr(struct igb_adapter *adapter,
3027 int vfn, bool aupe)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003028{
3029 struct e1000_hw *hw = &adapter->hw;
3030 u32 vmolr;
3031
3032 /*
3033 * This register exists only on 82576 and newer so if we are older then
3034 * we should exit and do nothing
3035 */
3036 if (hw->mac.type < e1000_82576)
3037 return;
3038
3039 vmolr = rd32(E1000_VMOLR(vfn));
Williams, Mitch A8151d292010-02-10 01:44:24 +00003040 vmolr |= E1000_VMOLR_STRVLAN; /* Strip vlan tags */
3041 if (aupe)
3042 vmolr |= E1000_VMOLR_AUPE; /* Accept untagged packets */
3043 else
3044 vmolr &= ~(E1000_VMOLR_AUPE); /* Tagged packets ONLY */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003045
3046 /* clear all bits that might not be set */
3047 vmolr &= ~(E1000_VMOLR_BAM | E1000_VMOLR_RSSE);
3048
Alexander Duycka99955f2009-11-12 18:37:19 +00003049 if (adapter->rss_queues > 1 && vfn == adapter->vfs_allocated_count)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003050 vmolr |= E1000_VMOLR_RSSE; /* enable RSS */
3051 /*
3052 * for VMDq only allow the VFs and pool 0 to accept broadcast and
3053 * multicast packets
3054 */
3055 if (vfn <= adapter->vfs_allocated_count)
3056 vmolr |= E1000_VMOLR_BAM; /* Accept broadcast */
3057
3058 wr32(E1000_VMOLR(vfn), vmolr);
3059}
3060
Alexander Duycke1739522009-02-19 20:39:44 -08003061/**
Alexander Duyck85b430b2009-10-27 15:50:29 +00003062 * igb_configure_rx_ring - Configure a receive ring after Reset
3063 * @adapter: board private structure
3064 * @ring: receive ring to be configured
3065 *
3066 * Configure the Rx unit of the MAC after a reset.
3067 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003068void igb_configure_rx_ring(struct igb_adapter *adapter,
3069 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00003070{
3071 struct e1000_hw *hw = &adapter->hw;
3072 u64 rdba = ring->dma;
3073 int reg_idx = ring->reg_idx;
Alexander Duycka74420e2011-08-26 07:43:27 +00003074 u32 srrctl = 0, rxdctl = 0;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003075
3076 /* disable the queue */
Alexander Duycka74420e2011-08-26 07:43:27 +00003077 wr32(E1000_RXDCTL(reg_idx), 0);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003078
3079 /* Set DMA base address registers */
3080 wr32(E1000_RDBAL(reg_idx),
3081 rdba & 0x00000000ffffffffULL);
3082 wr32(E1000_RDBAH(reg_idx), rdba >> 32);
3083 wr32(E1000_RDLEN(reg_idx),
3084 ring->count * sizeof(union e1000_adv_rx_desc));
3085
3086 /* initialize head and tail */
Alexander Duyckfce99e32009-10-27 15:51:27 +00003087 ring->tail = hw->hw_addr + E1000_RDT(reg_idx);
Alexander Duycka74420e2011-08-26 07:43:27 +00003088 wr32(E1000_RDH(reg_idx), 0);
Alexander Duyckfce99e32009-10-27 15:51:27 +00003089 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003090
Alexander Duyck952f72a2009-10-27 15:51:07 +00003091 /* set descriptor configuration */
Alexander Duyck44390ca2011-08-26 07:43:38 +00003092 srrctl = IGB_RX_HDR_LEN << E1000_SRRCTL_BSIZEHDRSIZE_SHIFT;
Alexander Duyckde78d1f2012-09-25 00:31:12 +00003093 srrctl |= IGB_RX_BUFSZ >> E1000_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck1a1c2252012-09-25 00:30:52 +00003094 srrctl |= E1000_SRRCTL_DESCTYPE_ADV_ONEBUF;
Alexander Duyck06218a82011-08-26 07:46:55 +00003095 if (hw->mac.type >= e1000_82580)
Nick Nunley757b77e2010-03-26 11:36:47 +00003096 srrctl |= E1000_SRRCTL_TIMESTAMP;
Nick Nunleye6bdb6f2010-02-17 01:03:38 +00003097 /* Only set Drop Enable if we are supporting multiple queues */
3098 if (adapter->vfs_allocated_count || adapter->num_rx_queues > 1)
3099 srrctl |= E1000_SRRCTL_DROP_EN;
Alexander Duyck952f72a2009-10-27 15:51:07 +00003100
3101 wr32(E1000_SRRCTL(reg_idx), srrctl);
3102
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003103 /* set filtering for VMDQ pools */
Williams, Mitch A8151d292010-02-10 01:44:24 +00003104 igb_set_vmolr(adapter, reg_idx & 0x7, true);
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003105
Alexander Duyck85b430b2009-10-27 15:50:29 +00003106 rxdctl |= IGB_RX_PTHRESH;
3107 rxdctl |= IGB_RX_HTHRESH << 8;
3108 rxdctl |= IGB_RX_WTHRESH << 16;
Alexander Duycka74420e2011-08-26 07:43:27 +00003109
3110 /* enable receive descriptor fetching */
3111 rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003112 wr32(E1000_RXDCTL(reg_idx), rxdctl);
3113}
3114
3115/**
Auke Kok9d5c8242008-01-24 02:22:38 -08003116 * igb_configure_rx - Configure receive Unit after Reset
3117 * @adapter: board private structure
3118 *
3119 * Configure the Rx unit of the MAC after a reset.
3120 **/
3121static void igb_configure_rx(struct igb_adapter *adapter)
3122{
Hannes Eder91075842009-02-18 19:36:04 -08003123 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003124
Alexander Duyck68d480c2009-10-05 06:33:08 +00003125 /* set UTA to appropriate mode */
3126 igb_set_uta(adapter);
3127
Alexander Duyck26ad9172009-10-05 06:32:49 +00003128 /* set the correct pool for the PF default MAC address in entry 0 */
3129 igb_rar_set_qsel(adapter, adapter->hw.mac.addr, 0,
3130 adapter->vfs_allocated_count);
3131
Alexander Duyck06cf2662009-10-27 15:53:25 +00003132 /* Setup the HW Rx Head and Tail Descriptor Pointers and
3133 * the Base and Length of the Rx Descriptor Ring */
3134 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003135 igb_configure_rx_ring(adapter, adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003136}
3137
3138/**
3139 * igb_free_tx_resources - Free Tx Resources per Queue
Auke Kok9d5c8242008-01-24 02:22:38 -08003140 * @tx_ring: Tx descriptor ring for a specific queue
3141 *
3142 * Free all transmit software resources
3143 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08003144void igb_free_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003145{
Mitch Williams3b644cf2008-06-27 10:59:48 -07003146 igb_clean_tx_ring(tx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08003147
Alexander Duyck06034642011-08-26 07:44:22 +00003148 vfree(tx_ring->tx_buffer_info);
3149 tx_ring->tx_buffer_info = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003150
Alexander Duyck439705e2009-10-27 23:49:20 +00003151 /* if not set, then don't free */
3152 if (!tx_ring->desc)
3153 return;
3154
Alexander Duyck59d71982010-04-27 13:09:25 +00003155 dma_free_coherent(tx_ring->dev, tx_ring->size,
3156 tx_ring->desc, tx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08003157
3158 tx_ring->desc = NULL;
3159}
3160
3161/**
3162 * igb_free_all_tx_resources - Free Tx Resources for All Queues
3163 * @adapter: board private structure
3164 *
3165 * Free all transmit software resources
3166 **/
3167static void igb_free_all_tx_resources(struct igb_adapter *adapter)
3168{
3169 int i;
3170
3171 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003172 igb_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003173}
3174
Alexander Duyckebe42d12011-08-26 07:45:09 +00003175void igb_unmap_and_free_tx_resource(struct igb_ring *ring,
3176 struct igb_tx_buffer *tx_buffer)
Auke Kok9d5c8242008-01-24 02:22:38 -08003177{
Alexander Duyckebe42d12011-08-26 07:45:09 +00003178 if (tx_buffer->skb) {
3179 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003180 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckebe42d12011-08-26 07:45:09 +00003181 dma_unmap_single(ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003182 dma_unmap_addr(tx_buffer, dma),
3183 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00003184 DMA_TO_DEVICE);
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003185 } else if (dma_unmap_len(tx_buffer, len)) {
Alexander Duyckebe42d12011-08-26 07:45:09 +00003186 dma_unmap_page(ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003187 dma_unmap_addr(tx_buffer, dma),
3188 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00003189 DMA_TO_DEVICE);
Alexander Duyck6366ad32009-12-02 16:47:18 +00003190 }
Alexander Duyckebe42d12011-08-26 07:45:09 +00003191 tx_buffer->next_to_watch = NULL;
3192 tx_buffer->skb = NULL;
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003193 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckebe42d12011-08-26 07:45:09 +00003194 /* buffer_info must be completely set up in the transmit path */
Auke Kok9d5c8242008-01-24 02:22:38 -08003195}
3196
3197/**
3198 * igb_clean_tx_ring - Free Tx Buffers
Auke Kok9d5c8242008-01-24 02:22:38 -08003199 * @tx_ring: ring to be cleaned
3200 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07003201static void igb_clean_tx_ring(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003202{
Alexander Duyck06034642011-08-26 07:44:22 +00003203 struct igb_tx_buffer *buffer_info;
Auke Kok9d5c8242008-01-24 02:22:38 -08003204 unsigned long size;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00003205 u16 i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003206
Alexander Duyck06034642011-08-26 07:44:22 +00003207 if (!tx_ring->tx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003208 return;
3209 /* Free all the Tx ring sk_buffs */
3210
3211 for (i = 0; i < tx_ring->count; i++) {
Alexander Duyck06034642011-08-26 07:44:22 +00003212 buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck80785292009-10-27 15:51:47 +00003213 igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
Auke Kok9d5c8242008-01-24 02:22:38 -08003214 }
3215
John Fastabenddad8a3b2012-04-23 12:22:39 +00003216 netdev_tx_reset_queue(txring_txq(tx_ring));
3217
Alexander Duyck06034642011-08-26 07:44:22 +00003218 size = sizeof(struct igb_tx_buffer) * tx_ring->count;
3219 memset(tx_ring->tx_buffer_info, 0, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08003220
3221 /* Zero out the descriptor ring */
Auke Kok9d5c8242008-01-24 02:22:38 -08003222 memset(tx_ring->desc, 0, tx_ring->size);
3223
3224 tx_ring->next_to_use = 0;
3225 tx_ring->next_to_clean = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003226}
3227
3228/**
3229 * igb_clean_all_tx_rings - Free Tx Buffers for all queues
3230 * @adapter: board private structure
3231 **/
3232static void igb_clean_all_tx_rings(struct igb_adapter *adapter)
3233{
3234 int i;
3235
3236 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003237 igb_clean_tx_ring(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003238}
3239
3240/**
3241 * igb_free_rx_resources - Free Rx Resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003242 * @rx_ring: ring to clean the resources from
3243 *
3244 * Free all receive software resources
3245 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08003246void igb_free_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003247{
Mitch Williams3b644cf2008-06-27 10:59:48 -07003248 igb_clean_rx_ring(rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08003249
Alexander Duyck06034642011-08-26 07:44:22 +00003250 vfree(rx_ring->rx_buffer_info);
3251 rx_ring->rx_buffer_info = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003252
Alexander Duyck439705e2009-10-27 23:49:20 +00003253 /* if not set, then don't free */
3254 if (!rx_ring->desc)
3255 return;
3256
Alexander Duyck59d71982010-04-27 13:09:25 +00003257 dma_free_coherent(rx_ring->dev, rx_ring->size,
3258 rx_ring->desc, rx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08003259
3260 rx_ring->desc = NULL;
3261}
3262
3263/**
3264 * igb_free_all_rx_resources - Free Rx Resources for All Queues
3265 * @adapter: board private structure
3266 *
3267 * Free all receive software resources
3268 **/
3269static void igb_free_all_rx_resources(struct igb_adapter *adapter)
3270{
3271 int i;
3272
3273 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003274 igb_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003275}
3276
3277/**
3278 * igb_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9d5c8242008-01-24 02:22:38 -08003279 * @rx_ring: ring to free buffers from
3280 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07003281static void igb_clean_rx_ring(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003282{
Auke Kok9d5c8242008-01-24 02:22:38 -08003283 unsigned long size;
Alexander Duyckc023cd82011-08-26 07:43:43 +00003284 u16 i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003285
Alexander Duyck1a1c2252012-09-25 00:30:52 +00003286 if (rx_ring->skb)
3287 dev_kfree_skb(rx_ring->skb);
3288 rx_ring->skb = NULL;
3289
Alexander Duyck06034642011-08-26 07:44:22 +00003290 if (!rx_ring->rx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003291 return;
Alexander Duyck439705e2009-10-27 23:49:20 +00003292
Auke Kok9d5c8242008-01-24 02:22:38 -08003293 /* Free all the Rx ring sk_buffs */
3294 for (i = 0; i < rx_ring->count; i++) {
Alexander Duyck06034642011-08-26 07:44:22 +00003295 struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
Auke Kok9d5c8242008-01-24 02:22:38 -08003296
Alexander Duyckcbc8e552012-09-25 00:31:02 +00003297 if (!buffer_info->page)
3298 continue;
3299
3300 dma_unmap_page(rx_ring->dev,
3301 buffer_info->dma,
3302 PAGE_SIZE,
3303 DMA_FROM_DEVICE);
3304 __free_page(buffer_info->page);
3305
Alexander Duyck1a1c2252012-09-25 00:30:52 +00003306 buffer_info->page = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003307 }
3308
Alexander Duyck06034642011-08-26 07:44:22 +00003309 size = sizeof(struct igb_rx_buffer) * rx_ring->count;
3310 memset(rx_ring->rx_buffer_info, 0, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08003311
3312 /* Zero out the descriptor ring */
3313 memset(rx_ring->desc, 0, rx_ring->size);
3314
Alexander Duyckcbc8e552012-09-25 00:31:02 +00003315 rx_ring->next_to_alloc = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003316 rx_ring->next_to_clean = 0;
3317 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003318}
3319
3320/**
3321 * igb_clean_all_rx_rings - Free Rx Buffers for all queues
3322 * @adapter: board private structure
3323 **/
3324static void igb_clean_all_rx_rings(struct igb_adapter *adapter)
3325{
3326 int i;
3327
3328 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003329 igb_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003330}
3331
3332/**
3333 * igb_set_mac - Change the Ethernet Address of the NIC
3334 * @netdev: network interface device structure
3335 * @p: pointer to an address structure
3336 *
3337 * Returns 0 on success, negative on failure
3338 **/
3339static int igb_set_mac(struct net_device *netdev, void *p)
3340{
3341 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck28b07592009-02-06 23:20:31 +00003342 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08003343 struct sockaddr *addr = p;
3344
3345 if (!is_valid_ether_addr(addr->sa_data))
3346 return -EADDRNOTAVAIL;
3347
3348 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Alexander Duyck28b07592009-02-06 23:20:31 +00003349 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9d5c8242008-01-24 02:22:38 -08003350
Alexander Duyck26ad9172009-10-05 06:32:49 +00003351 /* set the correct pool for the new PF MAC address in entry 0 */
3352 igb_rar_set_qsel(adapter, hw->mac.addr, 0,
3353 adapter->vfs_allocated_count);
Alexander Duycke1739522009-02-19 20:39:44 -08003354
Auke Kok9d5c8242008-01-24 02:22:38 -08003355 return 0;
3356}
3357
3358/**
Alexander Duyck68d480c2009-10-05 06:33:08 +00003359 * igb_write_mc_addr_list - write multicast addresses to MTA
3360 * @netdev: network interface device structure
3361 *
3362 * Writes multicast address list to the MTA hash table.
3363 * Returns: -ENOMEM on failure
3364 * 0 on no addresses written
3365 * X on writing X addresses to MTA
3366 **/
3367static int igb_write_mc_addr_list(struct net_device *netdev)
3368{
3369 struct igb_adapter *adapter = netdev_priv(netdev);
3370 struct e1000_hw *hw = &adapter->hw;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003371 struct netdev_hw_addr *ha;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003372 u8 *mta_list;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003373 int i;
3374
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003375 if (netdev_mc_empty(netdev)) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003376 /* nothing to program, so clear mc list */
3377 igb_update_mc_addr_list(hw, NULL, 0);
3378 igb_restore_vf_multicasts(adapter);
3379 return 0;
3380 }
3381
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003382 mta_list = kzalloc(netdev_mc_count(netdev) * 6, GFP_ATOMIC);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003383 if (!mta_list)
3384 return -ENOMEM;
3385
Alexander Duyck68d480c2009-10-05 06:33:08 +00003386 /* The shared function expects a packed array of only addresses. */
Jiri Pirko48e2f182010-02-22 09:22:26 +00003387 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003388 netdev_for_each_mc_addr(ha, netdev)
3389 memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003390
Alexander Duyck68d480c2009-10-05 06:33:08 +00003391 igb_update_mc_addr_list(hw, mta_list, i);
3392 kfree(mta_list);
3393
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003394 return netdev_mc_count(netdev);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003395}
3396
3397/**
3398 * igb_write_uc_addr_list - write unicast addresses to RAR table
3399 * @netdev: network interface device structure
3400 *
3401 * Writes unicast address list to the RAR table.
3402 * Returns: -ENOMEM on failure/insufficient address space
3403 * 0 on no addresses written
3404 * X on writing X addresses to the RAR table
3405 **/
3406static int igb_write_uc_addr_list(struct net_device *netdev)
3407{
3408 struct igb_adapter *adapter = netdev_priv(netdev);
3409 struct e1000_hw *hw = &adapter->hw;
3410 unsigned int vfn = adapter->vfs_allocated_count;
3411 unsigned int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
3412 int count = 0;
3413
3414 /* return ENOMEM indicating insufficient memory for addresses */
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003415 if (netdev_uc_count(netdev) > rar_entries)
Alexander Duyck68d480c2009-10-05 06:33:08 +00003416 return -ENOMEM;
3417
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003418 if (!netdev_uc_empty(netdev) && rar_entries) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003419 struct netdev_hw_addr *ha;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003420
3421 netdev_for_each_uc_addr(ha, netdev) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003422 if (!rar_entries)
3423 break;
3424 igb_rar_set_qsel(adapter, ha->addr,
3425 rar_entries--,
3426 vfn);
3427 count++;
3428 }
3429 }
3430 /* write the addresses in reverse order to avoid write combining */
3431 for (; rar_entries > 0 ; rar_entries--) {
3432 wr32(E1000_RAH(rar_entries), 0);
3433 wr32(E1000_RAL(rar_entries), 0);
3434 }
3435 wrfl();
3436
3437 return count;
3438}
3439
3440/**
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003441 * igb_set_rx_mode - Secondary Unicast, Multicast and Promiscuous mode set
Auke Kok9d5c8242008-01-24 02:22:38 -08003442 * @netdev: network interface device structure
3443 *
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003444 * The set_rx_mode entry point is called whenever the unicast or multicast
3445 * address lists or the network interface flags are updated. This routine is
3446 * responsible for configuring the hardware for proper unicast, multicast,
Auke Kok9d5c8242008-01-24 02:22:38 -08003447 * promiscuous mode, and all-multi behavior.
3448 **/
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003449static void igb_set_rx_mode(struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08003450{
3451 struct igb_adapter *adapter = netdev_priv(netdev);
3452 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003453 unsigned int vfn = adapter->vfs_allocated_count;
3454 u32 rctl, vmolr = 0;
3455 int count;
Auke Kok9d5c8242008-01-24 02:22:38 -08003456
3457 /* Check for Promiscuous and All Multicast modes */
Auke Kok9d5c8242008-01-24 02:22:38 -08003458 rctl = rd32(E1000_RCTL);
3459
Alexander Duyck68d480c2009-10-05 06:33:08 +00003460 /* clear the effected bits */
3461 rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE | E1000_RCTL_VFE);
3462
Patrick McHardy746b9f02008-07-16 20:15:45 -07003463 if (netdev->flags & IFF_PROMISC) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003464 rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003465 vmolr |= (E1000_VMOLR_ROPE | E1000_VMOLR_MPME);
Patrick McHardy746b9f02008-07-16 20:15:45 -07003466 } else {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003467 if (netdev->flags & IFF_ALLMULTI) {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003468 rctl |= E1000_RCTL_MPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003469 vmolr |= E1000_VMOLR_MPME;
3470 } else {
3471 /*
3472 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003473 * then we should just turn on promiscuous mode so
Alexander Duyck68d480c2009-10-05 06:33:08 +00003474 * that we can at least receive multicast traffic
3475 */
3476 count = igb_write_mc_addr_list(netdev);
3477 if (count < 0) {
3478 rctl |= E1000_RCTL_MPE;
3479 vmolr |= E1000_VMOLR_MPME;
3480 } else if (count) {
3481 vmolr |= E1000_VMOLR_ROMPE;
3482 }
3483 }
3484 /*
3485 * Write addresses to available RAR registers, if there is not
3486 * sufficient space to store all the addresses then enable
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003487 * unicast promiscuous mode
Alexander Duyck68d480c2009-10-05 06:33:08 +00003488 */
3489 count = igb_write_uc_addr_list(netdev);
3490 if (count < 0) {
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003491 rctl |= E1000_RCTL_UPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003492 vmolr |= E1000_VMOLR_ROPE;
3493 }
Patrick McHardy78ed11a2008-07-16 20:16:14 -07003494 rctl |= E1000_RCTL_VFE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003495 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003496 wr32(E1000_RCTL, rctl);
3497
Alexander Duyck68d480c2009-10-05 06:33:08 +00003498 /*
3499 * In order to support SR-IOV and eventually VMDq it is necessary to set
3500 * the VMOLR to enable the appropriate modes. Without this workaround
3501 * we will have issues with VLAN tag stripping not being done for frames
3502 * that are only arriving because we are the default pool
3503 */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003504 if ((hw->mac.type < e1000_82576) || (hw->mac.type > e1000_i350))
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003505 return;
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003506
Alexander Duyck68d480c2009-10-05 06:33:08 +00003507 vmolr |= rd32(E1000_VMOLR(vfn)) &
3508 ~(E1000_VMOLR_ROPE | E1000_VMOLR_MPME | E1000_VMOLR_ROMPE);
3509 wr32(E1000_VMOLR(vfn), vmolr);
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003510 igb_restore_vf_multicasts(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003511}
3512
Greg Rose13800462010-11-06 02:08:26 +00003513static void igb_check_wvbr(struct igb_adapter *adapter)
3514{
3515 struct e1000_hw *hw = &adapter->hw;
3516 u32 wvbr = 0;
3517
3518 switch (hw->mac.type) {
3519 case e1000_82576:
3520 case e1000_i350:
3521 if (!(wvbr = rd32(E1000_WVBR)))
3522 return;
3523 break;
3524 default:
3525 break;
3526 }
3527
3528 adapter->wvbr |= wvbr;
3529}
3530
3531#define IGB_STAGGERED_QUEUE_OFFSET 8
3532
3533static void igb_spoof_check(struct igb_adapter *adapter)
3534{
3535 int j;
3536
3537 if (!adapter->wvbr)
3538 return;
3539
3540 for(j = 0; j < adapter->vfs_allocated_count; j++) {
3541 if (adapter->wvbr & (1 << j) ||
3542 adapter->wvbr & (1 << (j + IGB_STAGGERED_QUEUE_OFFSET))) {
3543 dev_warn(&adapter->pdev->dev,
3544 "Spoof event(s) detected on VF %d\n", j);
3545 adapter->wvbr &=
3546 ~((1 << j) |
3547 (1 << (j + IGB_STAGGERED_QUEUE_OFFSET)));
3548 }
3549 }
3550}
3551
Auke Kok9d5c8242008-01-24 02:22:38 -08003552/* Need to wait a few seconds after link up to get diagnostic information from
3553 * the phy */
3554static void igb_update_phy_info(unsigned long data)
3555{
3556 struct igb_adapter *adapter = (struct igb_adapter *) data;
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08003557 igb_get_phy_info(&adapter->hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08003558}
3559
3560/**
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003561 * igb_has_link - check shared code for link and determine up/down
3562 * @adapter: pointer to driver private info
3563 **/
Nick Nunley31455352010-02-17 01:01:21 +00003564bool igb_has_link(struct igb_adapter *adapter)
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003565{
3566 struct e1000_hw *hw = &adapter->hw;
3567 bool link_active = false;
3568 s32 ret_val = 0;
3569
3570 /* get_link_status is set on LSC (link status) interrupt or
3571 * rx sequence error interrupt. get_link_status will stay
3572 * false until the e1000_check_for_link establishes link
3573 * for copper adapters ONLY
3574 */
3575 switch (hw->phy.media_type) {
3576 case e1000_media_type_copper:
3577 if (hw->mac.get_link_status) {
3578 ret_val = hw->mac.ops.check_for_link(hw);
3579 link_active = !hw->mac.get_link_status;
3580 } else {
3581 link_active = true;
3582 }
3583 break;
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003584 case e1000_media_type_internal_serdes:
3585 ret_val = hw->mac.ops.check_for_link(hw);
3586 link_active = hw->mac.serdes_has_link;
3587 break;
3588 default:
3589 case e1000_media_type_unknown:
3590 break;
3591 }
3592
3593 return link_active;
3594}
3595
Stefan Assmann563988d2011-04-05 04:27:15 +00003596static bool igb_thermal_sensor_event(struct e1000_hw *hw, u32 event)
3597{
3598 bool ret = false;
3599 u32 ctrl_ext, thstat;
3600
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003601 /* check for thermal sensor event on i350 copper only */
Stefan Assmann563988d2011-04-05 04:27:15 +00003602 if (hw->mac.type == e1000_i350) {
3603 thstat = rd32(E1000_THSTAT);
3604 ctrl_ext = rd32(E1000_CTRL_EXT);
3605
3606 if ((hw->phy.media_type == e1000_media_type_copper) &&
3607 !(ctrl_ext & E1000_CTRL_EXT_LINK_MODE_SGMII)) {
3608 ret = !!(thstat & event);
3609 }
3610 }
3611
3612 return ret;
3613}
3614
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003615/**
Auke Kok9d5c8242008-01-24 02:22:38 -08003616 * igb_watchdog - Timer Call-back
3617 * @data: pointer to adapter cast into an unsigned long
3618 **/
3619static void igb_watchdog(unsigned long data)
3620{
3621 struct igb_adapter *adapter = (struct igb_adapter *)data;
3622 /* Do the rest outside of interrupt context */
3623 schedule_work(&adapter->watchdog_task);
3624}
3625
3626static void igb_watchdog_task(struct work_struct *work)
3627{
3628 struct igb_adapter *adapter = container_of(work,
Alexander Duyck559e9c42009-10-27 23:52:50 +00003629 struct igb_adapter,
3630 watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08003631 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08003632 struct net_device *netdev = adapter->netdev;
Stefan Assmann563988d2011-04-05 04:27:15 +00003633 u32 link;
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003634 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003635
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003636 link = igb_has_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003637 if (link) {
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003638 /* Cancel scheduled suspend requests. */
3639 pm_runtime_resume(netdev->dev.parent);
3640
Auke Kok9d5c8242008-01-24 02:22:38 -08003641 if (!netif_carrier_ok(netdev)) {
3642 u32 ctrl;
Alexander Duyck330a6d62009-10-27 23:51:35 +00003643 hw->mac.ops.get_speed_and_duplex(hw,
3644 &adapter->link_speed,
3645 &adapter->link_duplex);
Auke Kok9d5c8242008-01-24 02:22:38 -08003646
3647 ctrl = rd32(E1000_CTRL);
Alexander Duyck527d47c2008-11-27 00:21:39 -08003648 /* Links status message must follow this format */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003649 printk(KERN_INFO "igb: %s NIC Link is Up %d Mbps %s "
3650 "Duplex, Flow Control: %s\n",
Alexander Duyck559e9c42009-10-27 23:52:50 +00003651 netdev->name,
3652 adapter->link_speed,
3653 adapter->link_duplex == FULL_DUPLEX ?
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003654 "Full" : "Half",
3655 (ctrl & E1000_CTRL_TFCE) &&
3656 (ctrl & E1000_CTRL_RFCE) ? "RX/TX" :
3657 (ctrl & E1000_CTRL_RFCE) ? "RX" :
3658 (ctrl & E1000_CTRL_TFCE) ? "TX" : "None");
Auke Kok9d5c8242008-01-24 02:22:38 -08003659
Stefan Assmann563988d2011-04-05 04:27:15 +00003660 /* check for thermal sensor event */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003661 if (igb_thermal_sensor_event(hw,
3662 E1000_THSTAT_LINK_THROTTLE)) {
3663 netdev_info(netdev, "The network adapter link "
3664 "speed was downshifted because it "
3665 "overheated\n");
Carolyn Wyborny7ef5ed12011-03-12 08:59:47 +00003666 }
Stefan Assmann563988d2011-04-05 04:27:15 +00003667
Emil Tantilovd07f3e32010-03-23 18:34:57 +00003668 /* adjust timeout factor according to speed/duplex */
Auke Kok9d5c8242008-01-24 02:22:38 -08003669 adapter->tx_timeout_factor = 1;
3670 switch (adapter->link_speed) {
3671 case SPEED_10:
Auke Kok9d5c8242008-01-24 02:22:38 -08003672 adapter->tx_timeout_factor = 14;
3673 break;
3674 case SPEED_100:
Auke Kok9d5c8242008-01-24 02:22:38 -08003675 /* maybe add some timeout factor ? */
3676 break;
3677 }
3678
3679 netif_carrier_on(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08003680
Alexander Duyck4ae196d2009-02-19 20:40:07 -08003681 igb_ping_all_vfs(adapter);
Lior Levy17dc5662011-02-08 02:28:46 +00003682 igb_check_vf_rate_limit(adapter);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08003683
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003684 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08003685 if (!test_bit(__IGB_DOWN, &adapter->state))
3686 mod_timer(&adapter->phy_info_timer,
3687 round_jiffies(jiffies + 2 * HZ));
3688 }
3689 } else {
3690 if (netif_carrier_ok(netdev)) {
3691 adapter->link_speed = 0;
3692 adapter->link_duplex = 0;
Stefan Assmann563988d2011-04-05 04:27:15 +00003693
3694 /* check for thermal sensor event */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003695 if (igb_thermal_sensor_event(hw,
3696 E1000_THSTAT_PWR_DOWN)) {
3697 netdev_err(netdev, "The network adapter was "
3698 "stopped because it overheated\n");
Carolyn Wyborny7ef5ed12011-03-12 08:59:47 +00003699 }
Stefan Assmann563988d2011-04-05 04:27:15 +00003700
Alexander Duyck527d47c2008-11-27 00:21:39 -08003701 /* Links status message must follow this format */
3702 printk(KERN_INFO "igb: %s NIC Link is Down\n",
3703 netdev->name);
Auke Kok9d5c8242008-01-24 02:22:38 -08003704 netif_carrier_off(netdev);
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003705
Alexander Duyck4ae196d2009-02-19 20:40:07 -08003706 igb_ping_all_vfs(adapter);
3707
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003708 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08003709 if (!test_bit(__IGB_DOWN, &adapter->state))
3710 mod_timer(&adapter->phy_info_timer,
3711 round_jiffies(jiffies + 2 * HZ));
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003712
3713 pm_schedule_suspend(netdev->dev.parent,
3714 MSEC_PER_SEC * 5);
Auke Kok9d5c8242008-01-24 02:22:38 -08003715 }
3716 }
3717
Eric Dumazet12dcd862010-10-15 17:27:10 +00003718 spin_lock(&adapter->stats64_lock);
3719 igb_update_stats(adapter, &adapter->stats64);
3720 spin_unlock(&adapter->stats64_lock);
Auke Kok9d5c8242008-01-24 02:22:38 -08003721
Alexander Duyckdbabb062009-11-12 18:38:16 +00003722 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00003723 struct igb_ring *tx_ring = adapter->tx_ring[i];
Alexander Duyckdbabb062009-11-12 18:38:16 +00003724 if (!netif_carrier_ok(netdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003725 /* We've lost link, so the controller stops DMA,
3726 * but we've got queued Tx work that's never going
3727 * to get done, so reset controller to flush Tx.
3728 * (Do the reset outside of interrupt context). */
Alexander Duyckdbabb062009-11-12 18:38:16 +00003729 if (igb_desc_unused(tx_ring) + 1 < tx_ring->count) {
3730 adapter->tx_timeout_count++;
3731 schedule_work(&adapter->reset_task);
3732 /* return immediately since reset is imminent */
3733 return;
3734 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003735 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003736
Alexander Duyckdbabb062009-11-12 18:38:16 +00003737 /* Force detection of hung controller every watchdog period */
Alexander Duyck6d095fa2011-08-26 07:46:19 +00003738 set_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
Alexander Duyckdbabb062009-11-12 18:38:16 +00003739 }
Alexander Duyckf7ba2052009-10-27 23:48:51 +00003740
Auke Kok9d5c8242008-01-24 02:22:38 -08003741 /* Cause software interrupt to ensure rx ring is cleaned */
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003742 if (adapter->msix_entries) {
Alexander Duyck047e0032009-10-27 15:49:27 +00003743 u32 eics = 0;
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00003744 for (i = 0; i < adapter->num_q_vectors; i++)
3745 eics |= adapter->q_vector[i]->eims_value;
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003746 wr32(E1000_EICS, eics);
3747 } else {
3748 wr32(E1000_ICS, E1000_ICS_RXDMT0);
3749 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003750
Greg Rose13800462010-11-06 02:08:26 +00003751 igb_spoof_check(adapter);
3752
Auke Kok9d5c8242008-01-24 02:22:38 -08003753 /* Reset the timer */
3754 if (!test_bit(__IGB_DOWN, &adapter->state))
3755 mod_timer(&adapter->watchdog_timer,
3756 round_jiffies(jiffies + 2 * HZ));
3757}
3758
3759enum latency_range {
3760 lowest_latency = 0,
3761 low_latency = 1,
3762 bulk_latency = 2,
3763 latency_invalid = 255
3764};
3765
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003766/**
3767 * igb_update_ring_itr - update the dynamic ITR value based on packet size
3768 *
3769 * Stores a new ITR value based on strictly on packet size. This
3770 * algorithm is less sophisticated than that used in igb_update_itr,
3771 * due to the difficulty of synchronizing statistics across multiple
Stefan Weileef35c22010-08-06 21:11:15 +02003772 * receive rings. The divisors and thresholds used by this function
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003773 * were determined based on theoretical maximum wire speed and testing
3774 * data, in order to minimize response time while increasing bulk
3775 * throughput.
3776 * This functionality is controlled by the InterruptThrottleRate module
3777 * parameter (see igb_param.c)
3778 * NOTE: This function is called only when operating in a multiqueue
3779 * receive environment.
Alexander Duyck047e0032009-10-27 15:49:27 +00003780 * @q_vector: pointer to q_vector
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003781 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00003782static void igb_update_ring_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08003783{
Alexander Duyck047e0032009-10-27 15:49:27 +00003784 int new_val = q_vector->itr_val;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003785 int avg_wire_size = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +00003786 struct igb_adapter *adapter = q_vector->adapter;
Eric Dumazet12dcd862010-10-15 17:27:10 +00003787 unsigned int packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08003788
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003789 /* For non-gigabit speeds, just fix the interrupt rate at 4000
3790 * ints/sec - ITR timer value of 120 ticks.
3791 */
3792 if (adapter->link_speed != SPEED_1000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003793 new_val = IGB_4K_ITR;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003794 goto set_itr_val;
3795 }
Alexander Duyck047e0032009-10-27 15:49:27 +00003796
Alexander Duyck0ba82992011-08-26 07:45:47 +00003797 packets = q_vector->rx.total_packets;
3798 if (packets)
3799 avg_wire_size = q_vector->rx.total_bytes / packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00003800
Alexander Duyck0ba82992011-08-26 07:45:47 +00003801 packets = q_vector->tx.total_packets;
3802 if (packets)
3803 avg_wire_size = max_t(u32, avg_wire_size,
3804 q_vector->tx.total_bytes / packets);
Alexander Duyck047e0032009-10-27 15:49:27 +00003805
3806 /* if avg_wire_size isn't set no work was done */
3807 if (!avg_wire_size)
3808 goto clear_counts;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003809
3810 /* Add 24 bytes to size to account for CRC, preamble, and gap */
3811 avg_wire_size += 24;
3812
3813 /* Don't starve jumbo frames */
3814 avg_wire_size = min(avg_wire_size, 3000);
3815
3816 /* Give a little boost to mid-size frames */
3817 if ((avg_wire_size > 300) && (avg_wire_size < 1200))
3818 new_val = avg_wire_size / 3;
3819 else
3820 new_val = avg_wire_size / 2;
3821
Alexander Duyck0ba82992011-08-26 07:45:47 +00003822 /* conservative mode (itr 3) eliminates the lowest_latency setting */
3823 if (new_val < IGB_20K_ITR &&
3824 ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
3825 (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
3826 new_val = IGB_20K_ITR;
Nick Nunleyabe1c362010-02-17 01:03:19 +00003827
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003828set_itr_val:
Alexander Duyck047e0032009-10-27 15:49:27 +00003829 if (new_val != q_vector->itr_val) {
3830 q_vector->itr_val = new_val;
3831 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08003832 }
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003833clear_counts:
Alexander Duyck0ba82992011-08-26 07:45:47 +00003834 q_vector->rx.total_bytes = 0;
3835 q_vector->rx.total_packets = 0;
3836 q_vector->tx.total_bytes = 0;
3837 q_vector->tx.total_packets = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003838}
3839
3840/**
3841 * igb_update_itr - update the dynamic ITR value based on statistics
3842 * Stores a new ITR value based on packets and byte
3843 * counts during the last interrupt. The advantage of per interrupt
3844 * computation is faster updates and more accurate ITR for the current
3845 * traffic pattern. Constants in this function were computed
3846 * based on theoretical maximum wire speed and thresholds were set based
3847 * on testing data as well as attempting to minimize response time
3848 * while increasing bulk throughput.
3849 * this functionality is controlled by the InterruptThrottleRate module
3850 * parameter (see igb_param.c)
3851 * NOTE: These calculations are only valid when operating in a single-
3852 * queue environment.
Alexander Duyck0ba82992011-08-26 07:45:47 +00003853 * @q_vector: pointer to q_vector
3854 * @ring_container: ring info to update the itr for
Auke Kok9d5c8242008-01-24 02:22:38 -08003855 **/
Alexander Duyck0ba82992011-08-26 07:45:47 +00003856static void igb_update_itr(struct igb_q_vector *q_vector,
3857 struct igb_ring_container *ring_container)
Auke Kok9d5c8242008-01-24 02:22:38 -08003858{
Alexander Duyck0ba82992011-08-26 07:45:47 +00003859 unsigned int packets = ring_container->total_packets;
3860 unsigned int bytes = ring_container->total_bytes;
3861 u8 itrval = ring_container->itr;
Auke Kok9d5c8242008-01-24 02:22:38 -08003862
Alexander Duyck0ba82992011-08-26 07:45:47 +00003863 /* no packets, exit with status unchanged */
Auke Kok9d5c8242008-01-24 02:22:38 -08003864 if (packets == 0)
Alexander Duyck0ba82992011-08-26 07:45:47 +00003865 return;
Auke Kok9d5c8242008-01-24 02:22:38 -08003866
Alexander Duyck0ba82992011-08-26 07:45:47 +00003867 switch (itrval) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003868 case lowest_latency:
3869 /* handle TSO and jumbo frames */
3870 if (bytes/packets > 8000)
Alexander Duyck0ba82992011-08-26 07:45:47 +00003871 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003872 else if ((packets < 5) && (bytes > 512))
Alexander Duyck0ba82992011-08-26 07:45:47 +00003873 itrval = low_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003874 break;
3875 case low_latency: /* 50 usec aka 20000 ints/s */
3876 if (bytes > 10000) {
3877 /* this if handles the TSO accounting */
3878 if (bytes/packets > 8000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003879 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003880 } else if ((packets < 10) || ((bytes/packets) > 1200)) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003881 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003882 } else if ((packets > 35)) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003883 itrval = lowest_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003884 }
3885 } else if (bytes/packets > 2000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003886 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003887 } else if (packets <= 2 && bytes < 512) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003888 itrval = lowest_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003889 }
3890 break;
3891 case bulk_latency: /* 250 usec aka 4000 ints/s */
3892 if (bytes > 25000) {
3893 if (packets > 35)
Alexander Duyck0ba82992011-08-26 07:45:47 +00003894 itrval = low_latency;
Alexander Duyck1e5c3d22009-02-12 18:17:21 +00003895 } else if (bytes < 1500) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003896 itrval = low_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003897 }
3898 break;
3899 }
3900
Alexander Duyck0ba82992011-08-26 07:45:47 +00003901 /* clear work counters since we have the values we need */
3902 ring_container->total_bytes = 0;
3903 ring_container->total_packets = 0;
3904
3905 /* write updated itr to ring container */
3906 ring_container->itr = itrval;
Auke Kok9d5c8242008-01-24 02:22:38 -08003907}
3908
Alexander Duyck0ba82992011-08-26 07:45:47 +00003909static void igb_set_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08003910{
Alexander Duyck0ba82992011-08-26 07:45:47 +00003911 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00003912 u32 new_itr = q_vector->itr_val;
Alexander Duyck0ba82992011-08-26 07:45:47 +00003913 u8 current_itr = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003914
3915 /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
3916 if (adapter->link_speed != SPEED_1000) {
3917 current_itr = 0;
Alexander Duyck0ba82992011-08-26 07:45:47 +00003918 new_itr = IGB_4K_ITR;
Auke Kok9d5c8242008-01-24 02:22:38 -08003919 goto set_itr_now;
3920 }
3921
Alexander Duyck0ba82992011-08-26 07:45:47 +00003922 igb_update_itr(q_vector, &q_vector->tx);
3923 igb_update_itr(q_vector, &q_vector->rx);
Auke Kok9d5c8242008-01-24 02:22:38 -08003924
Alexander Duyck0ba82992011-08-26 07:45:47 +00003925 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Auke Kok9d5c8242008-01-24 02:22:38 -08003926
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003927 /* conservative mode (itr 3) eliminates the lowest_latency setting */
Alexander Duyck0ba82992011-08-26 07:45:47 +00003928 if (current_itr == lowest_latency &&
3929 ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
3930 (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003931 current_itr = low_latency;
3932
Auke Kok9d5c8242008-01-24 02:22:38 -08003933 switch (current_itr) {
3934 /* counts and packets in update_itr are dependent on these numbers */
3935 case lowest_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00003936 new_itr = IGB_70K_ITR; /* 70,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08003937 break;
3938 case low_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00003939 new_itr = IGB_20K_ITR; /* 20,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08003940 break;
3941 case bulk_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00003942 new_itr = IGB_4K_ITR; /* 4,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08003943 break;
3944 default:
3945 break;
3946 }
3947
3948set_itr_now:
Alexander Duyck047e0032009-10-27 15:49:27 +00003949 if (new_itr != q_vector->itr_val) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003950 /* this attempts to bias the interrupt rate towards Bulk
3951 * by adding intermediate steps when interrupt rate is
3952 * increasing */
Alexander Duyck047e0032009-10-27 15:49:27 +00003953 new_itr = new_itr > q_vector->itr_val ?
3954 max((new_itr * q_vector->itr_val) /
3955 (new_itr + (q_vector->itr_val >> 2)),
Alexander Duyck0ba82992011-08-26 07:45:47 +00003956 new_itr) :
Auke Kok9d5c8242008-01-24 02:22:38 -08003957 new_itr;
3958 /* Don't write the value here; it resets the adapter's
3959 * internal timer, and causes us to delay far longer than
3960 * we should between interrupts. Instead, we write the ITR
3961 * value at the beginning of the next interrupt so the timing
3962 * ends up being correct.
3963 */
Alexander Duyck047e0032009-10-27 15:49:27 +00003964 q_vector->itr_val = new_itr;
3965 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08003966 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003967}
3968
Stephen Hemmingerc50b52a2012-01-18 22:13:26 +00003969static void igb_tx_ctxtdesc(struct igb_ring *tx_ring, u32 vlan_macip_lens,
3970 u32 type_tucmd, u32 mss_l4len_idx)
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00003971{
3972 struct e1000_adv_tx_context_desc *context_desc;
3973 u16 i = tx_ring->next_to_use;
3974
3975 context_desc = IGB_TX_CTXTDESC(tx_ring, i);
3976
3977 i++;
3978 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
3979
3980 /* set bits to identify this as an advanced context descriptor */
3981 type_tucmd |= E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT;
3982
3983 /* For 82575, context index must be unique per ring. */
Alexander Duyck866cff02011-08-26 07:45:36 +00003984 if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00003985 mss_l4len_idx |= tx_ring->reg_idx << 4;
3986
3987 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
3988 context_desc->seqnum_seed = 0;
3989 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
3990 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
3991}
3992
Alexander Duyck7af40ad92011-08-26 07:45:15 +00003993static int igb_tso(struct igb_ring *tx_ring,
3994 struct igb_tx_buffer *first,
3995 u8 *hdr_len)
Auke Kok9d5c8242008-01-24 02:22:38 -08003996{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00003997 struct sk_buff *skb = first->skb;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00003998 u32 vlan_macip_lens, type_tucmd;
3999 u32 mss_l4len_idx, l4len;
4000
Alexander Duycked6aa102012-11-13 04:03:22 +00004001 if (skb->ip_summed != CHECKSUM_PARTIAL)
4002 return 0;
4003
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004004 if (!skb_is_gso(skb))
4005 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004006
4007 if (skb_header_cloned(skb)) {
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004008 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
Auke Kok9d5c8242008-01-24 02:22:38 -08004009 if (err)
4010 return err;
4011 }
4012
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004013 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
4014 type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
Auke Kok9d5c8242008-01-24 02:22:38 -08004015
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004016 if (first->protocol == __constant_htons(ETH_P_IP)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004017 struct iphdr *iph = ip_hdr(skb);
4018 iph->tot_len = 0;
4019 iph->check = 0;
4020 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
4021 iph->daddr, 0,
4022 IPPROTO_TCP,
4023 0);
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004024 type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004025 first->tx_flags |= IGB_TX_FLAGS_TSO |
4026 IGB_TX_FLAGS_CSUM |
4027 IGB_TX_FLAGS_IPV4;
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08004028 } else if (skb_is_gso_v6(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004029 ipv6_hdr(skb)->payload_len = 0;
4030 tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
4031 &ipv6_hdr(skb)->daddr,
4032 0, IPPROTO_TCP, 0);
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004033 first->tx_flags |= IGB_TX_FLAGS_TSO |
4034 IGB_TX_FLAGS_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08004035 }
4036
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004037 /* compute header lengths */
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004038 l4len = tcp_hdrlen(skb);
4039 *hdr_len = skb_transport_offset(skb) + l4len;
Auke Kok9d5c8242008-01-24 02:22:38 -08004040
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004041 /* update gso size and bytecount with header size */
4042 first->gso_segs = skb_shinfo(skb)->gso_segs;
4043 first->bytecount += (first->gso_segs - 1) * *hdr_len;
4044
Auke Kok9d5c8242008-01-24 02:22:38 -08004045 /* MSS L4LEN IDX */
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004046 mss_l4len_idx = l4len << E1000_ADVTXD_L4LEN_SHIFT;
4047 mss_l4len_idx |= skb_shinfo(skb)->gso_size << E1000_ADVTXD_MSS_SHIFT;
Auke Kok9d5c8242008-01-24 02:22:38 -08004048
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004049 /* VLAN MACLEN IPLEN */
4050 vlan_macip_lens = skb_network_header_len(skb);
4051 vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004052 vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
Auke Kok9d5c8242008-01-24 02:22:38 -08004053
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004054 igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004055
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004056 return 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08004057}
4058
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004059static void igb_tx_csum(struct igb_ring *tx_ring, struct igb_tx_buffer *first)
Auke Kok9d5c8242008-01-24 02:22:38 -08004060{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004061 struct sk_buff *skb = first->skb;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004062 u32 vlan_macip_lens = 0;
4063 u32 mss_l4len_idx = 0;
4064 u32 type_tucmd = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004065
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004066 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004067 if (!(first->tx_flags & IGB_TX_FLAGS_VLAN))
4068 return;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004069 } else {
4070 u8 l4_hdr = 0;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004071 switch (first->protocol) {
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004072 case __constant_htons(ETH_P_IP):
4073 vlan_macip_lens |= skb_network_header_len(skb);
4074 type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
4075 l4_hdr = ip_hdr(skb)->protocol;
4076 break;
4077 case __constant_htons(ETH_P_IPV6):
4078 vlan_macip_lens |= skb_network_header_len(skb);
4079 l4_hdr = ipv6_hdr(skb)->nexthdr;
4080 break;
4081 default:
4082 if (unlikely(net_ratelimit())) {
4083 dev_warn(tx_ring->dev,
4084 "partial checksum but proto=%x!\n",
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004085 first->protocol);
Arthur Jonesfa4a7ef2009-03-21 16:55:07 -07004086 }
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004087 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08004088 }
4089
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004090 switch (l4_hdr) {
4091 case IPPROTO_TCP:
4092 type_tucmd |= E1000_ADVTXD_TUCMD_L4T_TCP;
4093 mss_l4len_idx = tcp_hdrlen(skb) <<
4094 E1000_ADVTXD_L4LEN_SHIFT;
4095 break;
4096 case IPPROTO_SCTP:
4097 type_tucmd |= E1000_ADVTXD_TUCMD_L4T_SCTP;
4098 mss_l4len_idx = sizeof(struct sctphdr) <<
4099 E1000_ADVTXD_L4LEN_SHIFT;
4100 break;
4101 case IPPROTO_UDP:
4102 mss_l4len_idx = sizeof(struct udphdr) <<
4103 E1000_ADVTXD_L4LEN_SHIFT;
4104 break;
4105 default:
4106 if (unlikely(net_ratelimit())) {
4107 dev_warn(tx_ring->dev,
4108 "partial checksum but l4 proto=%x!\n",
4109 l4_hdr);
4110 }
4111 break;
4112 }
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004113
4114 /* update TX checksum flag */
4115 first->tx_flags |= IGB_TX_FLAGS_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08004116 }
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004117
4118 vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004119 vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004120
4121 igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004122}
4123
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004124#define IGB_SET_FLAG(_input, _flag, _result) \
4125 ((_flag <= _result) ? \
4126 ((u32)(_input & _flag) * (_result / _flag)) : \
4127 ((u32)(_input & _flag) / (_flag / _result)))
4128
4129static u32 igb_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
Alexander Duycke032afc2011-08-26 07:44:48 +00004130{
4131 /* set type for advanced descriptor with frame checksum insertion */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004132 u32 cmd_type = E1000_ADVTXD_DTYP_DATA |
4133 E1000_ADVTXD_DCMD_DEXT |
4134 E1000_ADVTXD_DCMD_IFCS;
Alexander Duycke032afc2011-08-26 07:44:48 +00004135
4136 /* set HW vlan bit if vlan is present */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004137 cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_VLAN,
4138 (E1000_ADVTXD_DCMD_VLE));
Alexander Duycke032afc2011-08-26 07:44:48 +00004139
4140 /* set segmentation bits for TSO */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004141 cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSO,
4142 (E1000_ADVTXD_DCMD_TSE));
4143
4144 /* set timestamp bit if present */
4145 cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSTAMP,
4146 (E1000_ADVTXD_MAC_TSTAMP));
4147
4148 /* insert frame checksum */
4149 cmd_type ^= IGB_SET_FLAG(skb->no_fcs, 1, E1000_ADVTXD_DCMD_IFCS);
Alexander Duycke032afc2011-08-26 07:44:48 +00004150
4151 return cmd_type;
4152}
4153
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004154static void igb_tx_olinfo_status(struct igb_ring *tx_ring,
4155 union e1000_adv_tx_desc *tx_desc,
4156 u32 tx_flags, unsigned int paylen)
Alexander Duycke032afc2011-08-26 07:44:48 +00004157{
4158 u32 olinfo_status = paylen << E1000_ADVTXD_PAYLEN_SHIFT;
4159
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004160 /* 82575 requires a unique index per ring */
4161 if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
Alexander Duycke032afc2011-08-26 07:44:48 +00004162 olinfo_status |= tx_ring->reg_idx << 4;
4163
4164 /* insert L4 checksum */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004165 olinfo_status |= IGB_SET_FLAG(tx_flags,
4166 IGB_TX_FLAGS_CSUM,
4167 (E1000_TXD_POPTS_TXSM << 8));
Alexander Duycke032afc2011-08-26 07:44:48 +00004168
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004169 /* insert IPv4 checksum */
4170 olinfo_status |= IGB_SET_FLAG(tx_flags,
4171 IGB_TX_FLAGS_IPV4,
4172 (E1000_TXD_POPTS_IXSM << 8));
Alexander Duycke032afc2011-08-26 07:44:48 +00004173
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004174 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duycke032afc2011-08-26 07:44:48 +00004175}
4176
Alexander Duyckebe42d12011-08-26 07:45:09 +00004177/*
4178 * The largest size we can write to the descriptor is 65535. In order to
4179 * maintain a power of two alignment we have to limit ourselves to 32K.
4180 */
4181#define IGB_MAX_TXD_PWR 15
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004182#define IGB_MAX_DATA_PER_TXD (1<<IGB_MAX_TXD_PWR)
Auke Kok9d5c8242008-01-24 02:22:38 -08004183
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004184static void igb_tx_map(struct igb_ring *tx_ring,
4185 struct igb_tx_buffer *first,
Alexander Duyckebe42d12011-08-26 07:45:09 +00004186 const u8 hdr_len)
Auke Kok9d5c8242008-01-24 02:22:38 -08004187{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004188 struct sk_buff *skb = first->skb;
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00004189 struct igb_tx_buffer *tx_buffer;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004190 union e1000_adv_tx_desc *tx_desc;
Alexander Duyck80d07592012-11-13 04:03:24 +00004191 struct skb_frag_struct *frag;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004192 dma_addr_t dma;
Alexander Duyck80d07592012-11-13 04:03:24 +00004193 unsigned int data_len, size;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004194 u32 tx_flags = first->tx_flags;
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004195 u32 cmd_type = igb_tx_cmd_type(skb, tx_flags);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004196 u16 i = tx_ring->next_to_use;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004197
4198 tx_desc = IGB_TX_DESC(tx_ring, i);
4199
Alexander Duyck80d07592012-11-13 04:03:24 +00004200 igb_tx_olinfo_status(tx_ring, tx_desc, tx_flags, skb->len - hdr_len);
4201
4202 size = skb_headlen(skb);
4203 data_len = skb->data_len;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004204
4205 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
Auke Kok9d5c8242008-01-24 02:22:38 -08004206
Alexander Duyck80d07592012-11-13 04:03:24 +00004207 tx_buffer = first;
Alexander Duyck2bbfebe2011-08-26 07:44:59 +00004208
Alexander Duyck80d07592012-11-13 04:03:24 +00004209 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
4210 if (dma_mapping_error(tx_ring->dev, dma))
4211 goto dma_error;
4212
4213 /* record length, and DMA address */
4214 dma_unmap_len_set(tx_buffer, len, size);
4215 dma_unmap_addr_set(tx_buffer, dma, dma);
4216
4217 tx_desc->read.buffer_addr = cpu_to_le64(dma);
4218
Alexander Duyckebe42d12011-08-26 07:45:09 +00004219 while (unlikely(size > IGB_MAX_DATA_PER_TXD)) {
4220 tx_desc->read.cmd_type_len =
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004221 cpu_to_le32(cmd_type ^ IGB_MAX_DATA_PER_TXD);
Auke Kok9d5c8242008-01-24 02:22:38 -08004222
Alexander Duyckebe42d12011-08-26 07:45:09 +00004223 i++;
4224 tx_desc++;
4225 if (i == tx_ring->count) {
4226 tx_desc = IGB_TX_DESC(tx_ring, 0);
4227 i = 0;
4228 }
Alexander Duyck80d07592012-11-13 04:03:24 +00004229 tx_desc->read.olinfo_status = 0;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004230
4231 dma += IGB_MAX_DATA_PER_TXD;
4232 size -= IGB_MAX_DATA_PER_TXD;
4233
Alexander Duyckebe42d12011-08-26 07:45:09 +00004234 tx_desc->read.buffer_addr = cpu_to_le64(dma);
4235 }
4236
4237 if (likely(!data_len))
4238 break;
4239
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004240 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004241
Alexander Duyck65689fe2009-03-20 00:17:43 +00004242 i++;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004243 tx_desc++;
4244 if (i == tx_ring->count) {
4245 tx_desc = IGB_TX_DESC(tx_ring, 0);
Alexander Duyck65689fe2009-03-20 00:17:43 +00004246 i = 0;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004247 }
Alexander Duyck80d07592012-11-13 04:03:24 +00004248 tx_desc->read.olinfo_status = 0;
Alexander Duyck65689fe2009-03-20 00:17:43 +00004249
Eric Dumazet9e903e02011-10-18 21:00:24 +00004250 size = skb_frag_size(frag);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004251 data_len -= size;
4252
4253 dma = skb_frag_dma_map(tx_ring->dev, frag, 0,
Alexander Duyck80d07592012-11-13 04:03:24 +00004254 size, DMA_TO_DEVICE);
Alexander Duyck6366ad32009-12-02 16:47:18 +00004255
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00004256 tx_buffer = &tx_ring->tx_buffer_info[i];
Auke Kok9d5c8242008-01-24 02:22:38 -08004257 }
4258
Alexander Duyckebe42d12011-08-26 07:45:09 +00004259 /* write last descriptor with RS and EOP bits */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004260 cmd_type |= size | IGB_TXD_DCMD;
4261 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
Alexander Duyck8542db02011-08-26 07:44:43 +00004262
Alexander Duyck80d07592012-11-13 04:03:24 +00004263 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
4264
Alexander Duyck8542db02011-08-26 07:44:43 +00004265 /* set the timestamp */
4266 first->time_stamp = jiffies;
4267
Alexander Duyckebe42d12011-08-26 07:45:09 +00004268 /*
4269 * Force memory writes to complete before letting h/w know there
4270 * are new descriptors to fetch. (Only applicable for weak-ordered
4271 * memory model archs, such as IA-64).
4272 *
4273 * We also need this memory barrier to make certain all of the
4274 * status bits have been updated before next_to_watch is written.
4275 */
Auke Kok9d5c8242008-01-24 02:22:38 -08004276 wmb();
4277
Alexander Duyckebe42d12011-08-26 07:45:09 +00004278 /* set next_to_watch value indicating a packet is present */
4279 first->next_to_watch = tx_desc;
4280
4281 i++;
4282 if (i == tx_ring->count)
4283 i = 0;
4284
Auke Kok9d5c8242008-01-24 02:22:38 -08004285 tx_ring->next_to_use = i;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004286
Alexander Duyckfce99e32009-10-27 15:51:27 +00004287 writel(i, tx_ring->tail);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004288
Auke Kok9d5c8242008-01-24 02:22:38 -08004289 /* we need this if more than one processor can write to our tail
4290 * at a time, it syncronizes IO on IA64/Altix systems */
4291 mmiowb();
Alexander Duyckebe42d12011-08-26 07:45:09 +00004292
4293 return;
4294
4295dma_error:
4296 dev_err(tx_ring->dev, "TX DMA map failed\n");
4297
4298 /* clear dma mappings for failed tx_buffer_info map */
4299 for (;;) {
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00004300 tx_buffer = &tx_ring->tx_buffer_info[i];
4301 igb_unmap_and_free_tx_resource(tx_ring, tx_buffer);
4302 if (tx_buffer == first)
Alexander Duyckebe42d12011-08-26 07:45:09 +00004303 break;
4304 if (i == 0)
4305 i = tx_ring->count;
4306 i--;
4307 }
4308
4309 tx_ring->next_to_use = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08004310}
4311
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00004312static int __igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004313{
Alexander Duycke694e962009-10-27 15:53:06 +00004314 struct net_device *netdev = tx_ring->netdev;
4315
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004316 netif_stop_subqueue(netdev, tx_ring->queue_index);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004317
Auke Kok9d5c8242008-01-24 02:22:38 -08004318 /* Herbert's original patch had:
4319 * smp_mb__after_netif_stop_queue();
4320 * but since that doesn't exist yet, just open code it. */
4321 smp_mb();
4322
4323 /* We need to check again in a case another CPU has just
4324 * made room available. */
Alexander Duyckc493ea42009-03-20 00:16:50 +00004325 if (igb_desc_unused(tx_ring) < size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004326 return -EBUSY;
4327
4328 /* A reprieve! */
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004329 netif_wake_subqueue(netdev, tx_ring->queue_index);
Eric Dumazet12dcd862010-10-15 17:27:10 +00004330
4331 u64_stats_update_begin(&tx_ring->tx_syncp2);
4332 tx_ring->tx_stats.restart_queue2++;
4333 u64_stats_update_end(&tx_ring->tx_syncp2);
4334
Auke Kok9d5c8242008-01-24 02:22:38 -08004335 return 0;
4336}
4337
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00004338static inline int igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004339{
Alexander Duyckc493ea42009-03-20 00:16:50 +00004340 if (igb_desc_unused(tx_ring) >= size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004341 return 0;
Alexander Duycke694e962009-10-27 15:53:06 +00004342 return __igb_maybe_stop_tx(tx_ring, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08004343}
4344
Alexander Duyckcd392f52011-08-26 07:43:59 +00004345netdev_tx_t igb_xmit_frame_ring(struct sk_buff *skb,
4346 struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08004347{
Matthew Vick1f6e8172012-08-18 07:26:33 +00004348 struct igb_adapter *adapter = netdev_priv(tx_ring->netdev);
Alexander Duyck8542db02011-08-26 07:44:43 +00004349 struct igb_tx_buffer *first;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004350 int tso;
Nick Nunley91d4ee32010-02-17 01:04:56 +00004351 u32 tx_flags = 0;
Alexander Duyck31f6adb2011-08-26 07:44:53 +00004352 __be16 protocol = vlan_get_protocol(skb);
Nick Nunley91d4ee32010-02-17 01:04:56 +00004353 u8 hdr_len = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004354
Auke Kok9d5c8242008-01-24 02:22:38 -08004355 /* need: 1 descriptor per page,
4356 * + 2 desc gap to keep tail from touching head,
4357 * + 1 desc for skb->data,
4358 * + 1 desc for context descriptor,
4359 * otherwise try next time */
Alexander Duycke694e962009-10-27 15:53:06 +00004360 if (igb_maybe_stop_tx(tx_ring, skb_shinfo(skb)->nr_frags + 4)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004361 /* this is a hard error */
Auke Kok9d5c8242008-01-24 02:22:38 -08004362 return NETDEV_TX_BUSY;
4363 }
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004364
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004365 /* record the location of the first descriptor for this packet */
4366 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
4367 first->skb = skb;
4368 first->bytecount = skb->len;
4369 first->gso_segs = 1;
4370
Matthew Vick1f6e8172012-08-18 07:26:33 +00004371 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
4372 !(adapter->ptp_tx_skb))) {
Oliver Hartkopp2244d072010-08-17 08:59:14 +00004373 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004374 tx_flags |= IGB_TX_FLAGS_TSTAMP;
Matthew Vick1f6e8172012-08-18 07:26:33 +00004375
4376 adapter->ptp_tx_skb = skb_get(skb);
4377 if (adapter->hw.mac.type == e1000_82576)
4378 schedule_work(&adapter->ptp_tx_work);
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004379 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004380
Jesse Grosseab6d182010-10-20 13:56:03 +00004381 if (vlan_tx_tag_present(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004382 tx_flags |= IGB_TX_FLAGS_VLAN;
4383 tx_flags |= (vlan_tx_tag_get(skb) << IGB_TX_FLAGS_VLAN_SHIFT);
4384 }
4385
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004386 /* record initial flags and protocol */
4387 first->tx_flags = tx_flags;
4388 first->protocol = protocol;
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00004389
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004390 tso = igb_tso(tx_ring, first, &hdr_len);
4391 if (tso < 0)
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004392 goto out_drop;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004393 else if (!tso)
4394 igb_tx_csum(tx_ring, first);
Auke Kok9d5c8242008-01-24 02:22:38 -08004395
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004396 igb_tx_map(tx_ring, first, hdr_len);
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004397
4398 /* Make sure there is space in the ring for the next send. */
Alexander Duycke694e962009-10-27 15:53:06 +00004399 igb_maybe_stop_tx(tx_ring, MAX_SKB_FRAGS + 4);
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004400
Auke Kok9d5c8242008-01-24 02:22:38 -08004401 return NETDEV_TX_OK;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004402
4403out_drop:
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004404 igb_unmap_and_free_tx_resource(tx_ring, first);
4405
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004406 return NETDEV_TX_OK;
Auke Kok9d5c8242008-01-24 02:22:38 -08004407}
4408
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004409static inline struct igb_ring *igb_tx_queue_mapping(struct igb_adapter *adapter,
4410 struct sk_buff *skb)
4411{
4412 unsigned int r_idx = skb->queue_mapping;
4413
4414 if (r_idx >= adapter->num_tx_queues)
4415 r_idx = r_idx % adapter->num_tx_queues;
4416
4417 return adapter->tx_ring[r_idx];
4418}
4419
Alexander Duyckcd392f52011-08-26 07:43:59 +00004420static netdev_tx_t igb_xmit_frame(struct sk_buff *skb,
4421 struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08004422{
4423 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyckb1a436c2009-10-27 15:54:43 +00004424
4425 if (test_bit(__IGB_DOWN, &adapter->state)) {
4426 dev_kfree_skb_any(skb);
4427 return NETDEV_TX_OK;
4428 }
4429
4430 if (skb->len <= 0) {
4431 dev_kfree_skb_any(skb);
4432 return NETDEV_TX_OK;
4433 }
4434
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004435 /*
4436 * The minimum packet size with TCTL.PSP set is 17 so pad the skb
4437 * in order to meet this minimum size requirement.
4438 */
Tushar Daveea5ceea2012-09-14 03:43:43 +00004439 if (unlikely(skb->len < 17)) {
4440 if (skb_pad(skb, 17 - skb->len))
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004441 return NETDEV_TX_OK;
4442 skb->len = 17;
Tushar Daveea5ceea2012-09-14 03:43:43 +00004443 skb_set_tail_pointer(skb, 17);
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004444 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004445
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004446 return igb_xmit_frame_ring(skb, igb_tx_queue_mapping(adapter, skb));
Auke Kok9d5c8242008-01-24 02:22:38 -08004447}
4448
4449/**
4450 * igb_tx_timeout - Respond to a Tx Hang
4451 * @netdev: network interface device structure
4452 **/
4453static void igb_tx_timeout(struct net_device *netdev)
4454{
4455 struct igb_adapter *adapter = netdev_priv(netdev);
4456 struct e1000_hw *hw = &adapter->hw;
4457
4458 /* Do the reset outside of interrupt context */
4459 adapter->tx_timeout_count++;
Alexander Duyckf7ba2052009-10-27 23:48:51 +00004460
Alexander Duyck06218a82011-08-26 07:46:55 +00004461 if (hw->mac.type >= e1000_82580)
Alexander Duyck55cac242009-11-19 12:42:21 +00004462 hw->dev_spec._82575.global_device_reset = true;
4463
Auke Kok9d5c8242008-01-24 02:22:38 -08004464 schedule_work(&adapter->reset_task);
Alexander Duyck265de402009-02-06 23:22:52 +00004465 wr32(E1000_EICS,
4466 (adapter->eims_enable_mask & ~adapter->eims_other));
Auke Kok9d5c8242008-01-24 02:22:38 -08004467}
4468
4469static void igb_reset_task(struct work_struct *work)
4470{
4471 struct igb_adapter *adapter;
4472 adapter = container_of(work, struct igb_adapter, reset_task);
4473
Taku Izumic97ec422010-04-27 14:39:30 +00004474 igb_dump(adapter);
4475 netdev_err(adapter->netdev, "Reset adapter\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08004476 igb_reinit_locked(adapter);
4477}
4478
4479/**
Eric Dumazet12dcd862010-10-15 17:27:10 +00004480 * igb_get_stats64 - Get System Network Statistics
Auke Kok9d5c8242008-01-24 02:22:38 -08004481 * @netdev: network interface device structure
Eric Dumazet12dcd862010-10-15 17:27:10 +00004482 * @stats: rtnl_link_stats64 pointer
Auke Kok9d5c8242008-01-24 02:22:38 -08004483 *
Auke Kok9d5c8242008-01-24 02:22:38 -08004484 **/
Eric Dumazet12dcd862010-10-15 17:27:10 +00004485static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *netdev,
4486 struct rtnl_link_stats64 *stats)
Auke Kok9d5c8242008-01-24 02:22:38 -08004487{
Eric Dumazet12dcd862010-10-15 17:27:10 +00004488 struct igb_adapter *adapter = netdev_priv(netdev);
4489
4490 spin_lock(&adapter->stats64_lock);
4491 igb_update_stats(adapter, &adapter->stats64);
4492 memcpy(stats, &adapter->stats64, sizeof(*stats));
4493 spin_unlock(&adapter->stats64_lock);
4494
4495 return stats;
Auke Kok9d5c8242008-01-24 02:22:38 -08004496}
4497
4498/**
4499 * igb_change_mtu - Change the Maximum Transfer Unit
4500 * @netdev: network interface device structure
4501 * @new_mtu: new value for maximum frame size
4502 *
4503 * Returns 0 on success, negative on failure
4504 **/
4505static int igb_change_mtu(struct net_device *netdev, int new_mtu)
4506{
4507 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00004508 struct pci_dev *pdev = adapter->pdev;
Alexander Duyck153285f2011-08-26 07:43:32 +00004509 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08004510
Alexander Duyckc809d222009-10-27 23:52:13 +00004511 if ((new_mtu < 68) || (max_frame > MAX_JUMBO_FRAME_SIZE)) {
Alexander Duyck090b1792009-10-27 23:51:55 +00004512 dev_err(&pdev->dev, "Invalid MTU setting\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08004513 return -EINVAL;
4514 }
4515
Alexander Duyck153285f2011-08-26 07:43:32 +00004516#define MAX_STD_JUMBO_FRAME_SIZE 9238
Auke Kok9d5c8242008-01-24 02:22:38 -08004517 if (max_frame > MAX_STD_JUMBO_FRAME_SIZE) {
Alexander Duyck090b1792009-10-27 23:51:55 +00004518 dev_err(&pdev->dev, "MTU > 9216 not supported.\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08004519 return -EINVAL;
4520 }
4521
4522 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
4523 msleep(1);
Alexander Duyck73cd78f2009-02-12 18:16:59 +00004524
Auke Kok9d5c8242008-01-24 02:22:38 -08004525 /* igb_down has a dependency on max_frame_size */
4526 adapter->max_frame_size = max_frame;
Alexander Duyck559e9c42009-10-27 23:52:50 +00004527
Alexander Duyck4c844852009-10-27 15:52:07 +00004528 if (netif_running(netdev))
4529 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08004530
Alexander Duyck090b1792009-10-27 23:51:55 +00004531 dev_info(&pdev->dev, "changing MTU from %d to %d\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08004532 netdev->mtu, new_mtu);
4533 netdev->mtu = new_mtu;
4534
4535 if (netif_running(netdev))
4536 igb_up(adapter);
4537 else
4538 igb_reset(adapter);
4539
4540 clear_bit(__IGB_RESETTING, &adapter->state);
4541
4542 return 0;
4543}
4544
4545/**
4546 * igb_update_stats - Update the board statistics counters
4547 * @adapter: board private structure
4548 **/
4549
Eric Dumazet12dcd862010-10-15 17:27:10 +00004550void igb_update_stats(struct igb_adapter *adapter,
4551 struct rtnl_link_stats64 *net_stats)
Auke Kok9d5c8242008-01-24 02:22:38 -08004552{
4553 struct e1000_hw *hw = &adapter->hw;
4554 struct pci_dev *pdev = adapter->pdev;
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00004555 u32 reg, mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004556 u16 phy_tmp;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004557 int i;
4558 u64 bytes, packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00004559 unsigned int start;
4560 u64 _bytes, _packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08004561
4562#define PHY_IDLE_ERROR_COUNT_MASK 0x00FF
4563
4564 /*
4565 * Prevent stats update while adapter is being reset, or if the pci
4566 * connection is down.
4567 */
4568 if (adapter->link_speed == 0)
4569 return;
4570 if (pci_channel_offline(pdev))
4571 return;
4572
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004573 bytes = 0;
4574 packets = 0;
4575 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckae1c07a2012-08-08 05:23:22 +00004576 u32 rqdpc = rd32(E1000_RQDPC(i));
Alexander Duyck3025a442010-02-17 01:02:39 +00004577 struct igb_ring *ring = adapter->rx_ring[i];
Eric Dumazet12dcd862010-10-15 17:27:10 +00004578
Alexander Duyckae1c07a2012-08-08 05:23:22 +00004579 if (rqdpc) {
4580 ring->rx_stats.drops += rqdpc;
4581 net_stats->rx_fifo_errors += rqdpc;
4582 }
Eric Dumazet12dcd862010-10-15 17:27:10 +00004583
4584 do {
4585 start = u64_stats_fetch_begin_bh(&ring->rx_syncp);
4586 _bytes = ring->rx_stats.bytes;
4587 _packets = ring->rx_stats.packets;
4588 } while (u64_stats_fetch_retry_bh(&ring->rx_syncp, start));
4589 bytes += _bytes;
4590 packets += _packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004591 }
4592
Alexander Duyck128e45e2009-11-12 18:37:38 +00004593 net_stats->rx_bytes = bytes;
4594 net_stats->rx_packets = packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004595
4596 bytes = 0;
4597 packets = 0;
4598 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00004599 struct igb_ring *ring = adapter->tx_ring[i];
Eric Dumazet12dcd862010-10-15 17:27:10 +00004600 do {
4601 start = u64_stats_fetch_begin_bh(&ring->tx_syncp);
4602 _bytes = ring->tx_stats.bytes;
4603 _packets = ring->tx_stats.packets;
4604 } while (u64_stats_fetch_retry_bh(&ring->tx_syncp, start));
4605 bytes += _bytes;
4606 packets += _packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004607 }
Alexander Duyck128e45e2009-11-12 18:37:38 +00004608 net_stats->tx_bytes = bytes;
4609 net_stats->tx_packets = packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004610
4611 /* read stats registers */
Auke Kok9d5c8242008-01-24 02:22:38 -08004612 adapter->stats.crcerrs += rd32(E1000_CRCERRS);
4613 adapter->stats.gprc += rd32(E1000_GPRC);
4614 adapter->stats.gorc += rd32(E1000_GORCL);
4615 rd32(E1000_GORCH); /* clear GORCL */
4616 adapter->stats.bprc += rd32(E1000_BPRC);
4617 adapter->stats.mprc += rd32(E1000_MPRC);
4618 adapter->stats.roc += rd32(E1000_ROC);
4619
4620 adapter->stats.prc64 += rd32(E1000_PRC64);
4621 adapter->stats.prc127 += rd32(E1000_PRC127);
4622 adapter->stats.prc255 += rd32(E1000_PRC255);
4623 adapter->stats.prc511 += rd32(E1000_PRC511);
4624 adapter->stats.prc1023 += rd32(E1000_PRC1023);
4625 adapter->stats.prc1522 += rd32(E1000_PRC1522);
4626 adapter->stats.symerrs += rd32(E1000_SYMERRS);
4627 adapter->stats.sec += rd32(E1000_SEC);
4628
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00004629 mpc = rd32(E1000_MPC);
4630 adapter->stats.mpc += mpc;
4631 net_stats->rx_fifo_errors += mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004632 adapter->stats.scc += rd32(E1000_SCC);
4633 adapter->stats.ecol += rd32(E1000_ECOL);
4634 adapter->stats.mcc += rd32(E1000_MCC);
4635 adapter->stats.latecol += rd32(E1000_LATECOL);
4636 adapter->stats.dc += rd32(E1000_DC);
4637 adapter->stats.rlec += rd32(E1000_RLEC);
4638 adapter->stats.xonrxc += rd32(E1000_XONRXC);
4639 adapter->stats.xontxc += rd32(E1000_XONTXC);
4640 adapter->stats.xoffrxc += rd32(E1000_XOFFRXC);
4641 adapter->stats.xofftxc += rd32(E1000_XOFFTXC);
4642 adapter->stats.fcruc += rd32(E1000_FCRUC);
4643 adapter->stats.gptc += rd32(E1000_GPTC);
4644 adapter->stats.gotc += rd32(E1000_GOTCL);
4645 rd32(E1000_GOTCH); /* clear GOTCL */
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00004646 adapter->stats.rnbc += rd32(E1000_RNBC);
Auke Kok9d5c8242008-01-24 02:22:38 -08004647 adapter->stats.ruc += rd32(E1000_RUC);
4648 adapter->stats.rfc += rd32(E1000_RFC);
4649 adapter->stats.rjc += rd32(E1000_RJC);
4650 adapter->stats.tor += rd32(E1000_TORH);
4651 adapter->stats.tot += rd32(E1000_TOTH);
4652 adapter->stats.tpr += rd32(E1000_TPR);
4653
4654 adapter->stats.ptc64 += rd32(E1000_PTC64);
4655 adapter->stats.ptc127 += rd32(E1000_PTC127);
4656 adapter->stats.ptc255 += rd32(E1000_PTC255);
4657 adapter->stats.ptc511 += rd32(E1000_PTC511);
4658 adapter->stats.ptc1023 += rd32(E1000_PTC1023);
4659 adapter->stats.ptc1522 += rd32(E1000_PTC1522);
4660
4661 adapter->stats.mptc += rd32(E1000_MPTC);
4662 adapter->stats.bptc += rd32(E1000_BPTC);
4663
Nick Nunley2d0b0f62010-02-17 01:02:59 +00004664 adapter->stats.tpt += rd32(E1000_TPT);
4665 adapter->stats.colc += rd32(E1000_COLC);
Auke Kok9d5c8242008-01-24 02:22:38 -08004666
4667 adapter->stats.algnerrc += rd32(E1000_ALGNERRC);
Nick Nunley43915c7c2010-02-17 01:03:58 +00004668 /* read internal phy specific stats */
4669 reg = rd32(E1000_CTRL_EXT);
4670 if (!(reg & E1000_CTRL_EXT_LINK_MODE_MASK)) {
4671 adapter->stats.rxerrc += rd32(E1000_RXERRC);
Carolyn Wyborny3dbdf962012-09-12 04:36:24 +00004672
4673 /* this stat has invalid values on i210/i211 */
4674 if ((hw->mac.type != e1000_i210) &&
4675 (hw->mac.type != e1000_i211))
4676 adapter->stats.tncrs += rd32(E1000_TNCRS);
Nick Nunley43915c7c2010-02-17 01:03:58 +00004677 }
4678
Auke Kok9d5c8242008-01-24 02:22:38 -08004679 adapter->stats.tsctc += rd32(E1000_TSCTC);
4680 adapter->stats.tsctfc += rd32(E1000_TSCTFC);
4681
4682 adapter->stats.iac += rd32(E1000_IAC);
4683 adapter->stats.icrxoc += rd32(E1000_ICRXOC);
4684 adapter->stats.icrxptc += rd32(E1000_ICRXPTC);
4685 adapter->stats.icrxatc += rd32(E1000_ICRXATC);
4686 adapter->stats.ictxptc += rd32(E1000_ICTXPTC);
4687 adapter->stats.ictxatc += rd32(E1000_ICTXATC);
4688 adapter->stats.ictxqec += rd32(E1000_ICTXQEC);
4689 adapter->stats.ictxqmtc += rd32(E1000_ICTXQMTC);
4690 adapter->stats.icrxdmtc += rd32(E1000_ICRXDMTC);
4691
4692 /* Fill out the OS statistics structure */
Alexander Duyck128e45e2009-11-12 18:37:38 +00004693 net_stats->multicast = adapter->stats.mprc;
4694 net_stats->collisions = adapter->stats.colc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004695
4696 /* Rx Errors */
4697
4698 /* RLEC on some newer hardware can be incorrect so build
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +00004699 * our own version based on RUC and ROC */
Alexander Duyck128e45e2009-11-12 18:37:38 +00004700 net_stats->rx_errors = adapter->stats.rxerrc +
Auke Kok9d5c8242008-01-24 02:22:38 -08004701 adapter->stats.crcerrs + adapter->stats.algnerrc +
4702 adapter->stats.ruc + adapter->stats.roc +
4703 adapter->stats.cexterr;
Alexander Duyck128e45e2009-11-12 18:37:38 +00004704 net_stats->rx_length_errors = adapter->stats.ruc +
4705 adapter->stats.roc;
4706 net_stats->rx_crc_errors = adapter->stats.crcerrs;
4707 net_stats->rx_frame_errors = adapter->stats.algnerrc;
4708 net_stats->rx_missed_errors = adapter->stats.mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004709
4710 /* Tx Errors */
Alexander Duyck128e45e2009-11-12 18:37:38 +00004711 net_stats->tx_errors = adapter->stats.ecol +
4712 adapter->stats.latecol;
4713 net_stats->tx_aborted_errors = adapter->stats.ecol;
4714 net_stats->tx_window_errors = adapter->stats.latecol;
4715 net_stats->tx_carrier_errors = adapter->stats.tncrs;
Auke Kok9d5c8242008-01-24 02:22:38 -08004716
4717 /* Tx Dropped needs to be maintained elsewhere */
4718
4719 /* Phy Stats */
4720 if (hw->phy.media_type == e1000_media_type_copper) {
4721 if ((adapter->link_speed == SPEED_1000) &&
Alexander Duyck73cd78f2009-02-12 18:16:59 +00004722 (!igb_read_phy_reg(hw, PHY_1000T_STATUS, &phy_tmp))) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004723 phy_tmp &= PHY_IDLE_ERROR_COUNT_MASK;
4724 adapter->phy_stats.idle_errors += phy_tmp;
4725 }
4726 }
4727
4728 /* Management Stats */
4729 adapter->stats.mgptc += rd32(E1000_MGTPTC);
4730 adapter->stats.mgprc += rd32(E1000_MGTPRC);
4731 adapter->stats.mgpdc += rd32(E1000_MGTPDC);
Carolyn Wyborny0a915b92011-02-26 07:42:37 +00004732
4733 /* OS2BMC Stats */
4734 reg = rd32(E1000_MANC);
4735 if (reg & E1000_MANC_EN_BMC2OS) {
4736 adapter->stats.o2bgptc += rd32(E1000_O2BGPTC);
4737 adapter->stats.o2bspc += rd32(E1000_O2BSPC);
4738 adapter->stats.b2ospc += rd32(E1000_B2OSPC);
4739 adapter->stats.b2ogprc += rd32(E1000_B2OGPRC);
4740 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004741}
4742
Auke Kok9d5c8242008-01-24 02:22:38 -08004743static irqreturn_t igb_msix_other(int irq, void *data)
4744{
Alexander Duyck047e0032009-10-27 15:49:27 +00004745 struct igb_adapter *adapter = data;
Auke Kok9d5c8242008-01-24 02:22:38 -08004746 struct e1000_hw *hw = &adapter->hw;
PJ Waskiewicz844290e2008-06-27 11:00:39 -07004747 u32 icr = rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07004748 /* reading ICR causes bit 31 of EICR to be cleared */
Alexander Duyckdda0e082009-02-06 23:19:08 +00004749
Alexander Duyck7f081d42010-01-07 17:41:00 +00004750 if (icr & E1000_ICR_DRSTA)
4751 schedule_work(&adapter->reset_task);
4752
Alexander Duyck047e0032009-10-27 15:49:27 +00004753 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00004754 /* HW is reporting DMA is out of sync */
4755 adapter->stats.doosync++;
Greg Rose13800462010-11-06 02:08:26 +00004756 /* The DMA Out of Sync is also indication of a spoof event
4757 * in IOV mode. Check the Wrong VM Behavior register to
4758 * see if it is really a spoof event. */
4759 igb_check_wvbr(adapter);
Alexander Duyckdda0e082009-02-06 23:19:08 +00004760 }
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00004761
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004762 /* Check for a mailbox event */
4763 if (icr & E1000_ICR_VMMB)
4764 igb_msg_task(adapter);
4765
4766 if (icr & E1000_ICR_LSC) {
4767 hw->mac.get_link_status = 1;
4768 /* guard against interrupt when we're going down */
4769 if (!test_bit(__IGB_DOWN, &adapter->state))
4770 mod_timer(&adapter->watchdog_timer, jiffies + 1);
4771 }
4772
Matthew Vick1f6e8172012-08-18 07:26:33 +00004773 if (icr & E1000_ICR_TS) {
4774 u32 tsicr = rd32(E1000_TSICR);
4775
4776 if (tsicr & E1000_TSICR_TXTS) {
4777 /* acknowledge the interrupt */
4778 wr32(E1000_TSICR, E1000_TSICR_TXTS);
4779 /* retrieve hardware timestamp */
4780 schedule_work(&adapter->ptp_tx_work);
4781 }
4782 }
Matthew Vick1f6e8172012-08-18 07:26:33 +00004783
PJ Waskiewicz844290e2008-06-27 11:00:39 -07004784 wr32(E1000_EIMS, adapter->eims_other);
Auke Kok9d5c8242008-01-24 02:22:38 -08004785
4786 return IRQ_HANDLED;
4787}
4788
Alexander Duyck047e0032009-10-27 15:49:27 +00004789static void igb_write_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08004790{
Alexander Duyck26b39272010-02-17 01:00:41 +00004791 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00004792 u32 itr_val = q_vector->itr_val & 0x7FFC;
Auke Kok9d5c8242008-01-24 02:22:38 -08004793
Alexander Duyck047e0032009-10-27 15:49:27 +00004794 if (!q_vector->set_itr)
4795 return;
Alexander Duyck73cd78f2009-02-12 18:16:59 +00004796
Alexander Duyck047e0032009-10-27 15:49:27 +00004797 if (!itr_val)
4798 itr_val = 0x4;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004799
Alexander Duyck26b39272010-02-17 01:00:41 +00004800 if (adapter->hw.mac.type == e1000_82575)
4801 itr_val |= itr_val << 16;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004802 else
Alexander Duyck0ba82992011-08-26 07:45:47 +00004803 itr_val |= E1000_EITR_CNT_IGNR;
Alexander Duyck047e0032009-10-27 15:49:27 +00004804
4805 writel(itr_val, q_vector->itr_register);
4806 q_vector->set_itr = 0;
4807}
4808
4809static irqreturn_t igb_msix_ring(int irq, void *data)
4810{
4811 struct igb_q_vector *q_vector = data;
4812
4813 /* Write the ITR value calculated from the previous interrupt. */
4814 igb_write_itr(q_vector);
4815
4816 napi_schedule(&q_vector->napi);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004817
Auke Kok9d5c8242008-01-24 02:22:38 -08004818 return IRQ_HANDLED;
4819}
4820
Jeff Kirsher421e02f2008-10-17 11:08:31 -07004821#ifdef CONFIG_IGB_DCA
Alexander Duyck6a050042012-09-25 00:31:27 +00004822static void igb_update_tx_dca(struct igb_adapter *adapter,
4823 struct igb_ring *tx_ring,
4824 int cpu)
4825{
4826 struct e1000_hw *hw = &adapter->hw;
4827 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
4828
4829 if (hw->mac.type != e1000_82575)
4830 txctrl <<= E1000_DCA_TXCTRL_CPUID_SHIFT;
4831
4832 /*
4833 * We can enable relaxed ordering for reads, but not writes when
4834 * DCA is enabled. This is due to a known issue in some chipsets
4835 * which will cause the DCA tag to be cleared.
4836 */
4837 txctrl |= E1000_DCA_TXCTRL_DESC_RRO_EN |
4838 E1000_DCA_TXCTRL_DATA_RRO_EN |
4839 E1000_DCA_TXCTRL_DESC_DCA_EN;
4840
4841 wr32(E1000_DCA_TXCTRL(tx_ring->reg_idx), txctrl);
4842}
4843
4844static void igb_update_rx_dca(struct igb_adapter *adapter,
4845 struct igb_ring *rx_ring,
4846 int cpu)
4847{
4848 struct e1000_hw *hw = &adapter->hw;
4849 u32 rxctrl = dca3_get_tag(&adapter->pdev->dev, cpu);
4850
4851 if (hw->mac.type != e1000_82575)
4852 rxctrl <<= E1000_DCA_RXCTRL_CPUID_SHIFT;
4853
4854 /*
4855 * We can enable relaxed ordering for reads, but not writes when
4856 * DCA is enabled. This is due to a known issue in some chipsets
4857 * which will cause the DCA tag to be cleared.
4858 */
4859 rxctrl |= E1000_DCA_RXCTRL_DESC_RRO_EN |
4860 E1000_DCA_RXCTRL_DESC_DCA_EN;
4861
4862 wr32(E1000_DCA_RXCTRL(rx_ring->reg_idx), rxctrl);
4863}
4864
Alexander Duyck047e0032009-10-27 15:49:27 +00004865static void igb_update_dca(struct igb_q_vector *q_vector)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004866{
Alexander Duyck047e0032009-10-27 15:49:27 +00004867 struct igb_adapter *adapter = q_vector->adapter;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004868 int cpu = get_cpu();
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004869
Alexander Duyck047e0032009-10-27 15:49:27 +00004870 if (q_vector->cpu == cpu)
4871 goto out_no_update;
4872
Alexander Duyck6a050042012-09-25 00:31:27 +00004873 if (q_vector->tx.ring)
4874 igb_update_tx_dca(adapter, q_vector->tx.ring, cpu);
4875
4876 if (q_vector->rx.ring)
4877 igb_update_rx_dca(adapter, q_vector->rx.ring, cpu);
4878
Alexander Duyck047e0032009-10-27 15:49:27 +00004879 q_vector->cpu = cpu;
4880out_no_update:
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004881 put_cpu();
4882}
4883
4884static void igb_setup_dca(struct igb_adapter *adapter)
4885{
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00004886 struct e1000_hw *hw = &adapter->hw;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004887 int i;
4888
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004889 if (!(adapter->flags & IGB_FLAG_DCA_ENABLED))
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004890 return;
4891
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00004892 /* Always use CB2 mode, difference is masked in the CB driver. */
4893 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_CB2);
4894
Alexander Duyck047e0032009-10-27 15:49:27 +00004895 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck26b39272010-02-17 01:00:41 +00004896 adapter->q_vector[i]->cpu = -1;
4897 igb_update_dca(adapter->q_vector[i]);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004898 }
4899}
4900
4901static int __igb_notify_dca(struct device *dev, void *data)
4902{
4903 struct net_device *netdev = dev_get_drvdata(dev);
4904 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00004905 struct pci_dev *pdev = adapter->pdev;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004906 struct e1000_hw *hw = &adapter->hw;
4907 unsigned long event = *(unsigned long *)data;
4908
4909 switch (event) {
4910 case DCA_PROVIDER_ADD:
4911 /* if already enabled, don't do it again */
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004912 if (adapter->flags & IGB_FLAG_DCA_ENABLED)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004913 break;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004914 if (dca_add_requester(dev) == 0) {
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08004915 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Alexander Duyck090b1792009-10-27 23:51:55 +00004916 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004917 igb_setup_dca(adapter);
4918 break;
4919 }
4920 /* Fall Through since DCA is disabled. */
4921 case DCA_PROVIDER_REMOVE:
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004922 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004923 /* without this a class_device is left
Alexander Duyck047e0032009-10-27 15:49:27 +00004924 * hanging around in the sysfs model */
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004925 dca_remove_requester(dev);
Alexander Duyck090b1792009-10-27 23:51:55 +00004926 dev_info(&pdev->dev, "DCA disabled\n");
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004927 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08004928 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004929 }
4930 break;
4931 }
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08004932
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004933 return 0;
4934}
4935
4936static int igb_notify_dca(struct notifier_block *nb, unsigned long event,
4937 void *p)
4938{
4939 int ret_val;
4940
4941 ret_val = driver_for_each_device(&igb_driver.driver, NULL, &event,
4942 __igb_notify_dca);
4943
4944 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
4945}
Jeff Kirsher421e02f2008-10-17 11:08:31 -07004946#endif /* CONFIG_IGB_DCA */
Auke Kok9d5c8242008-01-24 02:22:38 -08004947
Greg Rose0224d662011-10-14 02:57:14 +00004948#ifdef CONFIG_PCI_IOV
4949static int igb_vf_configure(struct igb_adapter *adapter, int vf)
4950{
4951 unsigned char mac_addr[ETH_ALEN];
Greg Rose0224d662011-10-14 02:57:14 +00004952
Joe Perches7efd26d2012-07-12 19:33:06 +00004953 eth_random_addr(mac_addr);
Greg Rose0224d662011-10-14 02:57:14 +00004954 igb_set_vf_mac(adapter, vf, mac_addr);
4955
Stefan Assmannf5571472012-08-18 04:06:11 +00004956 return 0;
Greg Rose0224d662011-10-14 02:57:14 +00004957}
4958
Stefan Assmannf5571472012-08-18 04:06:11 +00004959static bool igb_vfs_are_assigned(struct igb_adapter *adapter)
Greg Rose0224d662011-10-14 02:57:14 +00004960{
Greg Rose0224d662011-10-14 02:57:14 +00004961 struct pci_dev *pdev = adapter->pdev;
Stefan Assmannf5571472012-08-18 04:06:11 +00004962 struct pci_dev *vfdev;
4963 int dev_id;
Greg Rose0224d662011-10-14 02:57:14 +00004964
4965 switch (adapter->hw.mac.type) {
4966 case e1000_82576:
Stefan Assmannf5571472012-08-18 04:06:11 +00004967 dev_id = IGB_82576_VF_DEV_ID;
Greg Rose0224d662011-10-14 02:57:14 +00004968 break;
4969 case e1000_i350:
Stefan Assmannf5571472012-08-18 04:06:11 +00004970 dev_id = IGB_I350_VF_DEV_ID;
Greg Rose0224d662011-10-14 02:57:14 +00004971 break;
4972 default:
Stefan Assmannf5571472012-08-18 04:06:11 +00004973 return false;
Greg Rose0224d662011-10-14 02:57:14 +00004974 }
4975
Stefan Assmannf5571472012-08-18 04:06:11 +00004976 /* loop through all the VFs to see if we own any that are assigned */
4977 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, dev_id, NULL);
4978 while (vfdev) {
4979 /* if we don't own it we don't care */
4980 if (vfdev->is_virtfn && vfdev->physfn == pdev) {
4981 /* if it is assigned we cannot release it */
4982 if (vfdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED)
Greg Rose0224d662011-10-14 02:57:14 +00004983 return true;
4984 }
Stefan Assmannf5571472012-08-18 04:06:11 +00004985
4986 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, dev_id, vfdev);
Greg Rose0224d662011-10-14 02:57:14 +00004987 }
Stefan Assmannf5571472012-08-18 04:06:11 +00004988
Greg Rose0224d662011-10-14 02:57:14 +00004989 return false;
4990}
4991
4992#endif
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004993static void igb_ping_all_vfs(struct igb_adapter *adapter)
4994{
4995 struct e1000_hw *hw = &adapter->hw;
4996 u32 ping;
4997 int i;
4998
4999 for (i = 0 ; i < adapter->vfs_allocated_count; i++) {
5000 ping = E1000_PF_CONTROL_MSG;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005001 if (adapter->vf_data[i].flags & IGB_VF_FLAG_CTS)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005002 ping |= E1000_VT_MSGTYPE_CTS;
5003 igb_write_mbx(hw, &ping, 1, i);
5004 }
5005}
5006
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005007static int igb_set_vf_promisc(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
5008{
5009 struct e1000_hw *hw = &adapter->hw;
5010 u32 vmolr = rd32(E1000_VMOLR(vf));
5011 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5012
Alexander Duyckd85b90042010-09-22 17:56:20 +00005013 vf_data->flags &= ~(IGB_VF_FLAG_UNI_PROMISC |
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005014 IGB_VF_FLAG_MULTI_PROMISC);
5015 vmolr &= ~(E1000_VMOLR_ROPE | E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
5016
5017 if (*msgbuf & E1000_VF_SET_PROMISC_MULTICAST) {
5018 vmolr |= E1000_VMOLR_MPME;
Alexander Duyckd85b90042010-09-22 17:56:20 +00005019 vf_data->flags |= IGB_VF_FLAG_MULTI_PROMISC;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005020 *msgbuf &= ~E1000_VF_SET_PROMISC_MULTICAST;
5021 } else {
5022 /*
5023 * if we have hashes and we are clearing a multicast promisc
5024 * flag we need to write the hashes to the MTA as this step
5025 * was previously skipped
5026 */
5027 if (vf_data->num_vf_mc_hashes > 30) {
5028 vmolr |= E1000_VMOLR_MPME;
5029 } else if (vf_data->num_vf_mc_hashes) {
5030 int j;
5031 vmolr |= E1000_VMOLR_ROMPE;
5032 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
5033 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
5034 }
5035 }
5036
5037 wr32(E1000_VMOLR(vf), vmolr);
5038
5039 /* there are flags left unprocessed, likely not supported */
5040 if (*msgbuf & E1000_VT_MSGINFO_MASK)
5041 return -EINVAL;
5042
5043 return 0;
5044
5045}
5046
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005047static int igb_set_vf_multicasts(struct igb_adapter *adapter,
5048 u32 *msgbuf, u32 vf)
5049{
5050 int n = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
5051 u16 *hash_list = (u16 *)&msgbuf[1];
5052 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5053 int i;
5054
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005055 /* salt away the number of multicast addresses assigned
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005056 * to this VF for later use to restore when the PF multi cast
5057 * list changes
5058 */
5059 vf_data->num_vf_mc_hashes = n;
5060
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005061 /* only up to 30 hash values supported */
5062 if (n > 30)
5063 n = 30;
5064
5065 /* store the hashes for later use */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005066 for (i = 0; i < n; i++)
Joe Perchesa419aef2009-08-18 11:18:35 -07005067 vf_data->vf_mc_hashes[i] = hash_list[i];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005068
5069 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005070 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005071
5072 return 0;
5073}
5074
5075static void igb_restore_vf_multicasts(struct igb_adapter *adapter)
5076{
5077 struct e1000_hw *hw = &adapter->hw;
5078 struct vf_data_storage *vf_data;
5079 int i, j;
5080
5081 for (i = 0; i < adapter->vfs_allocated_count; i++) {
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005082 u32 vmolr = rd32(E1000_VMOLR(i));
5083 vmolr &= ~(E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
5084
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005085 vf_data = &adapter->vf_data[i];
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005086
5087 if ((vf_data->num_vf_mc_hashes > 30) ||
5088 (vf_data->flags & IGB_VF_FLAG_MULTI_PROMISC)) {
5089 vmolr |= E1000_VMOLR_MPME;
5090 } else if (vf_data->num_vf_mc_hashes) {
5091 vmolr |= E1000_VMOLR_ROMPE;
5092 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
5093 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
5094 }
5095 wr32(E1000_VMOLR(i), vmolr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005096 }
5097}
5098
5099static void igb_clear_vf_vfta(struct igb_adapter *adapter, u32 vf)
5100{
5101 struct e1000_hw *hw = &adapter->hw;
5102 u32 pool_mask, reg, vid;
5103 int i;
5104
5105 pool_mask = 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
5106
5107 /* Find the vlan filter for this id */
5108 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5109 reg = rd32(E1000_VLVF(i));
5110
5111 /* remove the vf from the pool */
5112 reg &= ~pool_mask;
5113
5114 /* if pool is empty then remove entry from vfta */
5115 if (!(reg & E1000_VLVF_POOLSEL_MASK) &&
5116 (reg & E1000_VLVF_VLANID_ENABLE)) {
5117 reg = 0;
5118 vid = reg & E1000_VLVF_VLANID_MASK;
5119 igb_vfta_set(hw, vid, false);
5120 }
5121
5122 wr32(E1000_VLVF(i), reg);
5123 }
Alexander Duyckae641bd2009-09-03 14:49:33 +00005124
5125 adapter->vf_data[vf].vlans_enabled = 0;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005126}
5127
5128static s32 igb_vlvf_set(struct igb_adapter *adapter, u32 vid, bool add, u32 vf)
5129{
5130 struct e1000_hw *hw = &adapter->hw;
5131 u32 reg, i;
5132
Alexander Duyck51466232009-10-27 23:47:35 +00005133 /* The vlvf table only exists on 82576 hardware and newer */
5134 if (hw->mac.type < e1000_82576)
5135 return -1;
5136
5137 /* we only need to do this if VMDq is enabled */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005138 if (!adapter->vfs_allocated_count)
5139 return -1;
5140
5141 /* Find the vlan filter for this id */
5142 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5143 reg = rd32(E1000_VLVF(i));
5144 if ((reg & E1000_VLVF_VLANID_ENABLE) &&
5145 vid == (reg & E1000_VLVF_VLANID_MASK))
5146 break;
5147 }
5148
5149 if (add) {
5150 if (i == E1000_VLVF_ARRAY_SIZE) {
5151 /* Did not find a matching VLAN ID entry that was
5152 * enabled. Search for a free filter entry, i.e.
5153 * one without the enable bit set
5154 */
5155 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5156 reg = rd32(E1000_VLVF(i));
5157 if (!(reg & E1000_VLVF_VLANID_ENABLE))
5158 break;
5159 }
5160 }
5161 if (i < E1000_VLVF_ARRAY_SIZE) {
5162 /* Found an enabled/available entry */
5163 reg |= 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
5164
5165 /* if !enabled we need to set this up in vfta */
5166 if (!(reg & E1000_VLVF_VLANID_ENABLE)) {
Alexander Duyck51466232009-10-27 23:47:35 +00005167 /* add VID to filter table */
5168 igb_vfta_set(hw, vid, true);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005169 reg |= E1000_VLVF_VLANID_ENABLE;
5170 }
Alexander Duyckcad6d052009-03-13 20:41:37 +00005171 reg &= ~E1000_VLVF_VLANID_MASK;
5172 reg |= vid;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005173 wr32(E1000_VLVF(i), reg);
Alexander Duyckae641bd2009-09-03 14:49:33 +00005174
5175 /* do not modify RLPML for PF devices */
5176 if (vf >= adapter->vfs_allocated_count)
5177 return 0;
5178
5179 if (!adapter->vf_data[vf].vlans_enabled) {
5180 u32 size;
5181 reg = rd32(E1000_VMOLR(vf));
5182 size = reg & E1000_VMOLR_RLPML_MASK;
5183 size += 4;
5184 reg &= ~E1000_VMOLR_RLPML_MASK;
5185 reg |= size;
5186 wr32(E1000_VMOLR(vf), reg);
5187 }
Alexander Duyckae641bd2009-09-03 14:49:33 +00005188
Alexander Duyck51466232009-10-27 23:47:35 +00005189 adapter->vf_data[vf].vlans_enabled++;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005190 }
5191 } else {
5192 if (i < E1000_VLVF_ARRAY_SIZE) {
5193 /* remove vf from the pool */
5194 reg &= ~(1 << (E1000_VLVF_POOLSEL_SHIFT + vf));
5195 /* if pool is empty then remove entry from vfta */
5196 if (!(reg & E1000_VLVF_POOLSEL_MASK)) {
5197 reg = 0;
5198 igb_vfta_set(hw, vid, false);
5199 }
5200 wr32(E1000_VLVF(i), reg);
Alexander Duyckae641bd2009-09-03 14:49:33 +00005201
5202 /* do not modify RLPML for PF devices */
5203 if (vf >= adapter->vfs_allocated_count)
5204 return 0;
5205
5206 adapter->vf_data[vf].vlans_enabled--;
5207 if (!adapter->vf_data[vf].vlans_enabled) {
5208 u32 size;
5209 reg = rd32(E1000_VMOLR(vf));
5210 size = reg & E1000_VMOLR_RLPML_MASK;
5211 size -= 4;
5212 reg &= ~E1000_VMOLR_RLPML_MASK;
5213 reg |= size;
5214 wr32(E1000_VMOLR(vf), reg);
5215 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005216 }
5217 }
Williams, Mitch A8151d292010-02-10 01:44:24 +00005218 return 0;
5219}
5220
5221static void igb_set_vmvir(struct igb_adapter *adapter, u32 vid, u32 vf)
5222{
5223 struct e1000_hw *hw = &adapter->hw;
5224
5225 if (vid)
5226 wr32(E1000_VMVIR(vf), (vid | E1000_VMVIR_VLANA_DEFAULT));
5227 else
5228 wr32(E1000_VMVIR(vf), 0);
5229}
5230
5231static int igb_ndo_set_vf_vlan(struct net_device *netdev,
5232 int vf, u16 vlan, u8 qos)
5233{
5234 int err = 0;
5235 struct igb_adapter *adapter = netdev_priv(netdev);
5236
5237 if ((vf >= adapter->vfs_allocated_count) || (vlan > 4095) || (qos > 7))
5238 return -EINVAL;
5239 if (vlan || qos) {
5240 err = igb_vlvf_set(adapter, vlan, !!vlan, vf);
5241 if (err)
5242 goto out;
5243 igb_set_vmvir(adapter, vlan | (qos << VLAN_PRIO_SHIFT), vf);
5244 igb_set_vmolr(adapter, vf, !vlan);
5245 adapter->vf_data[vf].pf_vlan = vlan;
5246 adapter->vf_data[vf].pf_qos = qos;
5247 dev_info(&adapter->pdev->dev,
5248 "Setting VLAN %d, QOS 0x%x on VF %d\n", vlan, qos, vf);
5249 if (test_bit(__IGB_DOWN, &adapter->state)) {
5250 dev_warn(&adapter->pdev->dev,
5251 "The VF VLAN has been set,"
5252 " but the PF device is not up.\n");
5253 dev_warn(&adapter->pdev->dev,
5254 "Bring the PF device up before"
5255 " attempting to use the VF device.\n");
5256 }
5257 } else {
5258 igb_vlvf_set(adapter, adapter->vf_data[vf].pf_vlan,
5259 false, vf);
5260 igb_set_vmvir(adapter, vlan, vf);
5261 igb_set_vmolr(adapter, vf, true);
5262 adapter->vf_data[vf].pf_vlan = 0;
5263 adapter->vf_data[vf].pf_qos = 0;
5264 }
5265out:
5266 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005267}
5268
5269static int igb_set_vf_vlan(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
5270{
5271 int add = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
5272 int vid = (msgbuf[1] & E1000_VLVF_VLANID_MASK);
5273
5274 return igb_vlvf_set(adapter, vid, add, vf);
5275}
5276
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005277static inline void igb_vf_reset(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005278{
Greg Rose8fa7e0f2010-11-06 05:43:21 +00005279 /* clear flags - except flag that indicates PF has set the MAC */
5280 adapter->vf_data[vf].flags &= IGB_VF_FLAG_PF_SET_MAC;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005281 adapter->vf_data[vf].last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005282
5283 /* reset offloads to defaults */
Williams, Mitch A8151d292010-02-10 01:44:24 +00005284 igb_set_vmolr(adapter, vf, true);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005285
5286 /* reset vlans for device */
5287 igb_clear_vf_vfta(adapter, vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00005288 if (adapter->vf_data[vf].pf_vlan)
5289 igb_ndo_set_vf_vlan(adapter->netdev, vf,
5290 adapter->vf_data[vf].pf_vlan,
5291 adapter->vf_data[vf].pf_qos);
5292 else
5293 igb_clear_vf_vfta(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005294
5295 /* reset multicast table array for vf */
5296 adapter->vf_data[vf].num_vf_mc_hashes = 0;
5297
5298 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005299 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005300}
5301
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005302static void igb_vf_reset_event(struct igb_adapter *adapter, u32 vf)
5303{
5304 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
5305
5306 /* generate a new mac address as we were hotplug removed/added */
Williams, Mitch A8151d292010-02-10 01:44:24 +00005307 if (!(adapter->vf_data[vf].flags & IGB_VF_FLAG_PF_SET_MAC))
Joe Perches7efd26d2012-07-12 19:33:06 +00005308 eth_random_addr(vf_mac);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005309
5310 /* process remaining reset events */
5311 igb_vf_reset(adapter, vf);
5312}
5313
5314static void igb_vf_reset_msg(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005315{
5316 struct e1000_hw *hw = &adapter->hw;
5317 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005318 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005319 u32 reg, msgbuf[3];
5320 u8 *addr = (u8 *)(&msgbuf[1]);
5321
5322 /* process all the same items cleared in a function level reset */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005323 igb_vf_reset(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005324
5325 /* set vf mac address */
Alexander Duyck26ad9172009-10-05 06:32:49 +00005326 igb_rar_set_qsel(adapter, vf_mac, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005327
5328 /* enable transmit and receive for vf */
5329 reg = rd32(E1000_VFTE);
5330 wr32(E1000_VFTE, reg | (1 << vf));
5331 reg = rd32(E1000_VFRE);
5332 wr32(E1000_VFRE, reg | (1 << vf));
5333
Greg Rose8fa7e0f2010-11-06 05:43:21 +00005334 adapter->vf_data[vf].flags |= IGB_VF_FLAG_CTS;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005335
5336 /* reply to reset with ack and vf mac address */
5337 msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_ACK;
5338 memcpy(addr, vf_mac, 6);
5339 igb_write_mbx(hw, msgbuf, 3, vf);
5340}
5341
5342static int igb_set_vf_mac_addr(struct igb_adapter *adapter, u32 *msg, int vf)
5343{
Greg Rosede42edd2010-07-01 13:39:23 +00005344 /*
5345 * The VF MAC Address is stored in a packed array of bytes
5346 * starting at the second 32 bit word of the msg array
5347 */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005348 unsigned char *addr = (char *)&msg[1];
5349 int err = -1;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005350
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005351 if (is_valid_ether_addr(addr))
5352 err = igb_set_vf_mac(adapter, vf, addr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005353
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005354 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005355}
5356
5357static void igb_rcv_ack_from_vf(struct igb_adapter *adapter, u32 vf)
5358{
5359 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005360 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005361 u32 msg = E1000_VT_MSGTYPE_NACK;
5362
5363 /* if device isn't clear to send it shouldn't be reading either */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005364 if (!(vf_data->flags & IGB_VF_FLAG_CTS) &&
5365 time_after(jiffies, vf_data->last_nack + (2 * HZ))) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005366 igb_write_mbx(hw, &msg, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005367 vf_data->last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005368 }
5369}
5370
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005371static void igb_rcv_msg_from_vf(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005372{
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005373 struct pci_dev *pdev = adapter->pdev;
5374 u32 msgbuf[E1000_VFMAILBOX_SIZE];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005375 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005376 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005377 s32 retval;
5378
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005379 retval = igb_read_mbx(hw, msgbuf, E1000_VFMAILBOX_SIZE, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005380
Alexander Duyckfef45f42009-12-11 22:57:34 -08005381 if (retval) {
5382 /* if receive failed revoke VF CTS stats and restart init */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005383 dev_err(&pdev->dev, "Error receiving message from VF\n");
Alexander Duyckfef45f42009-12-11 22:57:34 -08005384 vf_data->flags &= ~IGB_VF_FLAG_CTS;
5385 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
5386 return;
5387 goto out;
5388 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005389
5390 /* this is a message we already processed, do nothing */
5391 if (msgbuf[0] & (E1000_VT_MSGTYPE_ACK | E1000_VT_MSGTYPE_NACK))
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005392 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005393
5394 /*
5395 * until the vf completes a reset it should not be
5396 * allowed to start any configuration.
5397 */
5398
5399 if (msgbuf[0] == E1000_VF_RESET) {
5400 igb_vf_reset_msg(adapter, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005401 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005402 }
5403
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005404 if (!(vf_data->flags & IGB_VF_FLAG_CTS)) {
Alexander Duyckfef45f42009-12-11 22:57:34 -08005405 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
5406 return;
5407 retval = -1;
5408 goto out;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005409 }
5410
5411 switch ((msgbuf[0] & 0xFFFF)) {
5412 case E1000_VF_SET_MAC_ADDR:
Greg Rosea6b5ea32010-11-06 05:42:59 +00005413 retval = -EINVAL;
5414 if (!(vf_data->flags & IGB_VF_FLAG_PF_SET_MAC))
5415 retval = igb_set_vf_mac_addr(adapter, msgbuf, vf);
5416 else
5417 dev_warn(&pdev->dev,
5418 "VF %d attempted to override administratively "
5419 "set MAC address\nReload the VF driver to "
5420 "resume operations\n", vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005421 break;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005422 case E1000_VF_SET_PROMISC:
5423 retval = igb_set_vf_promisc(adapter, msgbuf, vf);
5424 break;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005425 case E1000_VF_SET_MULTICAST:
5426 retval = igb_set_vf_multicasts(adapter, msgbuf, vf);
5427 break;
5428 case E1000_VF_SET_LPE:
5429 retval = igb_set_vf_rlpml(adapter, msgbuf[1], vf);
5430 break;
5431 case E1000_VF_SET_VLAN:
Greg Rosea6b5ea32010-11-06 05:42:59 +00005432 retval = -1;
5433 if (vf_data->pf_vlan)
5434 dev_warn(&pdev->dev,
5435 "VF %d attempted to override administratively "
5436 "set VLAN tag\nReload the VF driver to "
5437 "resume operations\n", vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00005438 else
5439 retval = igb_set_vf_vlan(adapter, msgbuf, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005440 break;
5441 default:
Alexander Duyck090b1792009-10-27 23:51:55 +00005442 dev_err(&pdev->dev, "Unhandled Msg %08x\n", msgbuf[0]);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005443 retval = -1;
5444 break;
5445 }
5446
Alexander Duyckfef45f42009-12-11 22:57:34 -08005447 msgbuf[0] |= E1000_VT_MSGTYPE_CTS;
5448out:
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005449 /* notify the VF of the results of what it sent us */
5450 if (retval)
5451 msgbuf[0] |= E1000_VT_MSGTYPE_NACK;
5452 else
5453 msgbuf[0] |= E1000_VT_MSGTYPE_ACK;
5454
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005455 igb_write_mbx(hw, msgbuf, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005456}
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005457
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005458static void igb_msg_task(struct igb_adapter *adapter)
5459{
5460 struct e1000_hw *hw = &adapter->hw;
5461 u32 vf;
5462
5463 for (vf = 0; vf < adapter->vfs_allocated_count; vf++) {
5464 /* process any reset requests */
5465 if (!igb_check_for_rst(hw, vf))
5466 igb_vf_reset_event(adapter, vf);
5467
5468 /* process any messages pending */
5469 if (!igb_check_for_msg(hw, vf))
5470 igb_rcv_msg_from_vf(adapter, vf);
5471
5472 /* process any acks */
5473 if (!igb_check_for_ack(hw, vf))
5474 igb_rcv_ack_from_vf(adapter, vf);
5475 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005476}
5477
Auke Kok9d5c8242008-01-24 02:22:38 -08005478/**
Alexander Duyck68d480c2009-10-05 06:33:08 +00005479 * igb_set_uta - Set unicast filter table address
5480 * @adapter: board private structure
5481 *
5482 * The unicast table address is a register array of 32-bit registers.
5483 * The table is meant to be used in a way similar to how the MTA is used
5484 * however due to certain limitations in the hardware it is necessary to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005485 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
5486 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
Alexander Duyck68d480c2009-10-05 06:33:08 +00005487 **/
5488static void igb_set_uta(struct igb_adapter *adapter)
5489{
5490 struct e1000_hw *hw = &adapter->hw;
5491 int i;
5492
5493 /* The UTA table only exists on 82576 hardware and newer */
5494 if (hw->mac.type < e1000_82576)
5495 return;
5496
5497 /* we only need to do this if VMDq is enabled */
5498 if (!adapter->vfs_allocated_count)
5499 return;
5500
5501 for (i = 0; i < hw->mac.uta_reg_count; i++)
5502 array_wr32(E1000_UTA, i, ~0);
5503}
5504
5505/**
Auke Kok9d5c8242008-01-24 02:22:38 -08005506 * igb_intr_msi - Interrupt Handler
5507 * @irq: interrupt number
5508 * @data: pointer to a network interface device structure
5509 **/
5510static irqreturn_t igb_intr_msi(int irq, void *data)
5511{
Alexander Duyck047e0032009-10-27 15:49:27 +00005512 struct igb_adapter *adapter = data;
5513 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08005514 struct e1000_hw *hw = &adapter->hw;
5515 /* read ICR disables interrupts using IAM */
5516 u32 icr = rd32(E1000_ICR);
5517
Alexander Duyck047e0032009-10-27 15:49:27 +00005518 igb_write_itr(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08005519
Alexander Duyck7f081d42010-01-07 17:41:00 +00005520 if (icr & E1000_ICR_DRSTA)
5521 schedule_work(&adapter->reset_task);
5522
Alexander Duyck047e0032009-10-27 15:49:27 +00005523 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00005524 /* HW is reporting DMA is out of sync */
5525 adapter->stats.doosync++;
5526 }
5527
Auke Kok9d5c8242008-01-24 02:22:38 -08005528 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
5529 hw->mac.get_link_status = 1;
5530 if (!test_bit(__IGB_DOWN, &adapter->state))
5531 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5532 }
5533
Matthew Vick1f6e8172012-08-18 07:26:33 +00005534 if (icr & E1000_ICR_TS) {
5535 u32 tsicr = rd32(E1000_TSICR);
5536
5537 if (tsicr & E1000_TSICR_TXTS) {
5538 /* acknowledge the interrupt */
5539 wr32(E1000_TSICR, E1000_TSICR_TXTS);
5540 /* retrieve hardware timestamp */
5541 schedule_work(&adapter->ptp_tx_work);
5542 }
5543 }
Matthew Vick1f6e8172012-08-18 07:26:33 +00005544
Alexander Duyck047e0032009-10-27 15:49:27 +00005545 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08005546
5547 return IRQ_HANDLED;
5548}
5549
5550/**
Alexander Duyck4a3c6432009-02-06 23:20:49 +00005551 * igb_intr - Legacy Interrupt Handler
Auke Kok9d5c8242008-01-24 02:22:38 -08005552 * @irq: interrupt number
5553 * @data: pointer to a network interface device structure
5554 **/
5555static irqreturn_t igb_intr(int irq, void *data)
5556{
Alexander Duyck047e0032009-10-27 15:49:27 +00005557 struct igb_adapter *adapter = data;
5558 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08005559 struct e1000_hw *hw = &adapter->hw;
5560 /* Interrupt Auto-Mask...upon reading ICR, interrupts are masked. No
5561 * need for the IMC write */
5562 u32 icr = rd32(E1000_ICR);
Auke Kok9d5c8242008-01-24 02:22:38 -08005563
5564 /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
5565 * not set, then the adapter didn't send an interrupt */
5566 if (!(icr & E1000_ICR_INT_ASSERTED))
5567 return IRQ_NONE;
5568
Alexander Duyck0ba82992011-08-26 07:45:47 +00005569 igb_write_itr(q_vector);
5570
Alexander Duyck7f081d42010-01-07 17:41:00 +00005571 if (icr & E1000_ICR_DRSTA)
5572 schedule_work(&adapter->reset_task);
5573
Alexander Duyck047e0032009-10-27 15:49:27 +00005574 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00005575 /* HW is reporting DMA is out of sync */
5576 adapter->stats.doosync++;
5577 }
5578
Auke Kok9d5c8242008-01-24 02:22:38 -08005579 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
5580 hw->mac.get_link_status = 1;
5581 /* guard against interrupt when we're going down */
5582 if (!test_bit(__IGB_DOWN, &adapter->state))
5583 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5584 }
5585
Matthew Vick1f6e8172012-08-18 07:26:33 +00005586 if (icr & E1000_ICR_TS) {
5587 u32 tsicr = rd32(E1000_TSICR);
5588
5589 if (tsicr & E1000_TSICR_TXTS) {
5590 /* acknowledge the interrupt */
5591 wr32(E1000_TSICR, E1000_TSICR_TXTS);
5592 /* retrieve hardware timestamp */
5593 schedule_work(&adapter->ptp_tx_work);
5594 }
5595 }
Matthew Vick1f6e8172012-08-18 07:26:33 +00005596
Alexander Duyck047e0032009-10-27 15:49:27 +00005597 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08005598
5599 return IRQ_HANDLED;
5600}
5601
Stephen Hemmingerc50b52a2012-01-18 22:13:26 +00005602static void igb_ring_irq_enable(struct igb_q_vector *q_vector)
Alexander Duyck46544252009-02-19 20:39:04 -08005603{
Alexander Duyck047e0032009-10-27 15:49:27 +00005604 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck46544252009-02-19 20:39:04 -08005605 struct e1000_hw *hw = &adapter->hw;
5606
Alexander Duyck0ba82992011-08-26 07:45:47 +00005607 if ((q_vector->rx.ring && (adapter->rx_itr_setting & 3)) ||
5608 (!q_vector->rx.ring && (adapter->tx_itr_setting & 3))) {
5609 if ((adapter->num_q_vectors == 1) && !adapter->vf_data)
5610 igb_set_itr(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08005611 else
Alexander Duyck047e0032009-10-27 15:49:27 +00005612 igb_update_ring_itr(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08005613 }
5614
5615 if (!test_bit(__IGB_DOWN, &adapter->state)) {
5616 if (adapter->msix_entries)
Alexander Duyck047e0032009-10-27 15:49:27 +00005617 wr32(E1000_EIMS, q_vector->eims_value);
Alexander Duyck46544252009-02-19 20:39:04 -08005618 else
5619 igb_irq_enable(adapter);
5620 }
5621}
5622
Auke Kok9d5c8242008-01-24 02:22:38 -08005623/**
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005624 * igb_poll - NAPI Rx polling callback
5625 * @napi: napi polling structure
5626 * @budget: count of how many packets we should handle
Auke Kok9d5c8242008-01-24 02:22:38 -08005627 **/
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005628static int igb_poll(struct napi_struct *napi, int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08005629{
Alexander Duyck047e0032009-10-27 15:49:27 +00005630 struct igb_q_vector *q_vector = container_of(napi,
5631 struct igb_q_vector,
5632 napi);
Alexander Duyck16eb8812011-08-26 07:43:54 +00005633 bool clean_complete = true;
Auke Kok9d5c8242008-01-24 02:22:38 -08005634
Jeff Kirsher421e02f2008-10-17 11:08:31 -07005635#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +00005636 if (q_vector->adapter->flags & IGB_FLAG_DCA_ENABLED)
5637 igb_update_dca(q_vector);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005638#endif
Alexander Duyck0ba82992011-08-26 07:45:47 +00005639 if (q_vector->tx.ring)
Alexander Duyck13fde972011-10-05 13:35:24 +00005640 clean_complete = igb_clean_tx_irq(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08005641
Alexander Duyck0ba82992011-08-26 07:45:47 +00005642 if (q_vector->rx.ring)
Alexander Duyckcd392f52011-08-26 07:43:59 +00005643 clean_complete &= igb_clean_rx_irq(q_vector, budget);
Alexander Duyck047e0032009-10-27 15:49:27 +00005644
Alexander Duyck16eb8812011-08-26 07:43:54 +00005645 /* If all work not completed, return budget and keep polling */
5646 if (!clean_complete)
5647 return budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08005648
Alexander Duyck46544252009-02-19 20:39:04 -08005649 /* If not enough Rx work done, exit the polling mode */
Alexander Duyck16eb8812011-08-26 07:43:54 +00005650 napi_complete(napi);
5651 igb_ring_irq_enable(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08005652
Alexander Duyck16eb8812011-08-26 07:43:54 +00005653 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08005654}
Al Viro6d8126f2008-03-16 22:23:24 +00005655
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005656/**
Auke Kok9d5c8242008-01-24 02:22:38 -08005657 * igb_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyck047e0032009-10-27 15:49:27 +00005658 * @q_vector: pointer to q_vector containing needed info
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005659 *
Auke Kok9d5c8242008-01-24 02:22:38 -08005660 * returns true if ring is completely cleaned
5661 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00005662static bool igb_clean_tx_irq(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08005663{
Alexander Duyck047e0032009-10-27 15:49:27 +00005664 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck0ba82992011-08-26 07:45:47 +00005665 struct igb_ring *tx_ring = q_vector->tx.ring;
Alexander Duyck06034642011-08-26 07:44:22 +00005666 struct igb_tx_buffer *tx_buffer;
Alexander Duyckf4128782012-09-13 06:28:01 +00005667 union e1000_adv_tx_desc *tx_desc;
Auke Kok9d5c8242008-01-24 02:22:38 -08005668 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck0ba82992011-08-26 07:45:47 +00005669 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck8542db02011-08-26 07:44:43 +00005670 unsigned int i = tx_ring->next_to_clean;
Auke Kok9d5c8242008-01-24 02:22:38 -08005671
Alexander Duyck13fde972011-10-05 13:35:24 +00005672 if (test_bit(__IGB_DOWN, &adapter->state))
5673 return true;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005674
Alexander Duyck06034642011-08-26 07:44:22 +00005675 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duyck13fde972011-10-05 13:35:24 +00005676 tx_desc = IGB_TX_DESC(tx_ring, i);
Alexander Duyck8542db02011-08-26 07:44:43 +00005677 i -= tx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08005678
Alexander Duyckf4128782012-09-13 06:28:01 +00005679 do {
5680 union e1000_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Alexander Duyck8542db02011-08-26 07:44:43 +00005681
5682 /* if next_to_watch is not set then there is no work pending */
5683 if (!eop_desc)
5684 break;
Alexander Duyck13fde972011-10-05 13:35:24 +00005685
Alexander Duyckf4128782012-09-13 06:28:01 +00005686 /* prevent any other reads prior to eop_desc */
5687 rmb();
5688
Alexander Duyck13fde972011-10-05 13:35:24 +00005689 /* if DD is not set pending work has not been completed */
5690 if (!(eop_desc->wb.status & cpu_to_le32(E1000_TXD_STAT_DD)))
5691 break;
5692
Alexander Duyck8542db02011-08-26 07:44:43 +00005693 /* clear next_to_watch to prevent false hangs */
5694 tx_buffer->next_to_watch = NULL;
Alexander Duyck13fde972011-10-05 13:35:24 +00005695
Alexander Duyckebe42d12011-08-26 07:45:09 +00005696 /* update the statistics for this packet */
5697 total_bytes += tx_buffer->bytecount;
5698 total_packets += tx_buffer->gso_segs;
Alexander Duyck13fde972011-10-05 13:35:24 +00005699
Alexander Duyckebe42d12011-08-26 07:45:09 +00005700 /* free the skb */
5701 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duyckebe42d12011-08-26 07:45:09 +00005702
5703 /* unmap skb header data */
5704 dma_unmap_single(tx_ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00005705 dma_unmap_addr(tx_buffer, dma),
5706 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00005707 DMA_TO_DEVICE);
5708
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00005709 /* clear tx_buffer data */
5710 tx_buffer->skb = NULL;
5711 dma_unmap_len_set(tx_buffer, len, 0);
5712
Alexander Duyckebe42d12011-08-26 07:45:09 +00005713 /* clear last DMA location and unmap remaining buffers */
5714 while (tx_desc != eop_desc) {
Alexander Duyck13fde972011-10-05 13:35:24 +00005715 tx_buffer++;
5716 tx_desc++;
Auke Kok9d5c8242008-01-24 02:22:38 -08005717 i++;
Alexander Duyck8542db02011-08-26 07:44:43 +00005718 if (unlikely(!i)) {
5719 i -= tx_ring->count;
Alexander Duyck06034642011-08-26 07:44:22 +00005720 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duyck13fde972011-10-05 13:35:24 +00005721 tx_desc = IGB_TX_DESC(tx_ring, 0);
5722 }
Alexander Duyckebe42d12011-08-26 07:45:09 +00005723
5724 /* unmap any remaining paged data */
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00005725 if (dma_unmap_len(tx_buffer, len)) {
Alexander Duyckebe42d12011-08-26 07:45:09 +00005726 dma_unmap_page(tx_ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00005727 dma_unmap_addr(tx_buffer, dma),
5728 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00005729 DMA_TO_DEVICE);
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00005730 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckebe42d12011-08-26 07:45:09 +00005731 }
5732 }
5733
Alexander Duyckebe42d12011-08-26 07:45:09 +00005734 /* move us one more past the eop_desc for start of next pkt */
5735 tx_buffer++;
5736 tx_desc++;
5737 i++;
5738 if (unlikely(!i)) {
5739 i -= tx_ring->count;
5740 tx_buffer = tx_ring->tx_buffer_info;
5741 tx_desc = IGB_TX_DESC(tx_ring, 0);
5742 }
Alexander Duyckf4128782012-09-13 06:28:01 +00005743
5744 /* issue prefetch for next Tx descriptor */
5745 prefetch(tx_desc);
5746
5747 /* update budget accounting */
5748 budget--;
5749 } while (likely(budget));
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005750
Eric Dumazetbdbc0632012-01-04 20:23:36 +00005751 netdev_tx_completed_queue(txring_txq(tx_ring),
5752 total_packets, total_bytes);
Alexander Duyck8542db02011-08-26 07:44:43 +00005753 i += tx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08005754 tx_ring->next_to_clean = i;
Alexander Duyck13fde972011-10-05 13:35:24 +00005755 u64_stats_update_begin(&tx_ring->tx_syncp);
5756 tx_ring->tx_stats.bytes += total_bytes;
5757 tx_ring->tx_stats.packets += total_packets;
5758 u64_stats_update_end(&tx_ring->tx_syncp);
Alexander Duyck0ba82992011-08-26 07:45:47 +00005759 q_vector->tx.total_bytes += total_bytes;
5760 q_vector->tx.total_packets += total_packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08005761
Alexander Duyck6d095fa2011-08-26 07:46:19 +00005762 if (test_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags)) {
Alexander Duyck13fde972011-10-05 13:35:24 +00005763 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck13fde972011-10-05 13:35:24 +00005764
Auke Kok9d5c8242008-01-24 02:22:38 -08005765 /* Detect a transmit hang in hardware, this serializes the
5766 * check with the clearing of time_stamp and movement of i */
Alexander Duyck6d095fa2011-08-26 07:46:19 +00005767 clear_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
Alexander Duyckf4128782012-09-13 06:28:01 +00005768 if (tx_buffer->next_to_watch &&
Alexander Duyck8542db02011-08-26 07:44:43 +00005769 time_after(jiffies, tx_buffer->time_stamp +
Joe Perches8e95a202009-12-03 07:58:21 +00005770 (adapter->tx_timeout_factor * HZ)) &&
5771 !(rd32(E1000_STATUS) & E1000_STATUS_TXOFF)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005772
Auke Kok9d5c8242008-01-24 02:22:38 -08005773 /* detected Tx unit hang */
Alexander Duyck59d71982010-04-27 13:09:25 +00005774 dev_err(tx_ring->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08005775 "Detected Tx Unit Hang\n"
Alexander Duyck2d064c02008-07-08 15:10:12 -07005776 " Tx Queue <%d>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08005777 " TDH <%x>\n"
5778 " TDT <%x>\n"
5779 " next_to_use <%x>\n"
5780 " next_to_clean <%x>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08005781 "buffer_info[next_to_clean]\n"
5782 " time_stamp <%lx>\n"
Alexander Duyck8542db02011-08-26 07:44:43 +00005783 " next_to_watch <%p>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08005784 " jiffies <%lx>\n"
5785 " desc.status <%x>\n",
Alexander Duyck2d064c02008-07-08 15:10:12 -07005786 tx_ring->queue_index,
Alexander Duyck238ac812011-08-26 07:43:48 +00005787 rd32(E1000_TDH(tx_ring->reg_idx)),
Alexander Duyckfce99e32009-10-27 15:51:27 +00005788 readl(tx_ring->tail),
Auke Kok9d5c8242008-01-24 02:22:38 -08005789 tx_ring->next_to_use,
5790 tx_ring->next_to_clean,
Alexander Duyck8542db02011-08-26 07:44:43 +00005791 tx_buffer->time_stamp,
Alexander Duyckf4128782012-09-13 06:28:01 +00005792 tx_buffer->next_to_watch,
Auke Kok9d5c8242008-01-24 02:22:38 -08005793 jiffies,
Alexander Duyckf4128782012-09-13 06:28:01 +00005794 tx_buffer->next_to_watch->wb.status);
Alexander Duyck13fde972011-10-05 13:35:24 +00005795 netif_stop_subqueue(tx_ring->netdev,
5796 tx_ring->queue_index);
5797
5798 /* we are about to reset, no point in enabling stuff */
5799 return true;
Auke Kok9d5c8242008-01-24 02:22:38 -08005800 }
5801 }
Alexander Duyck13fde972011-10-05 13:35:24 +00005802
5803 if (unlikely(total_packets &&
5804 netif_carrier_ok(tx_ring->netdev) &&
5805 igb_desc_unused(tx_ring) >= IGB_TX_QUEUE_WAKE)) {
5806 /* Make sure that anybody stopping the queue after this
5807 * sees the new next_to_clean.
5808 */
5809 smp_mb();
5810 if (__netif_subqueue_stopped(tx_ring->netdev,
5811 tx_ring->queue_index) &&
5812 !(test_bit(__IGB_DOWN, &adapter->state))) {
5813 netif_wake_subqueue(tx_ring->netdev,
5814 tx_ring->queue_index);
5815
5816 u64_stats_update_begin(&tx_ring->tx_syncp);
5817 tx_ring->tx_stats.restart_queue++;
5818 u64_stats_update_end(&tx_ring->tx_syncp);
5819 }
5820 }
5821
5822 return !!budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08005823}
5824
Alexander Duyckcbc8e552012-09-25 00:31:02 +00005825/**
5826 * igb_reuse_rx_page - page flip buffer and store it back on the ring
5827 * @rx_ring: rx descriptor ring to store buffers on
5828 * @old_buff: donor buffer to have page reused
5829 *
5830 * Synchronizes page for reuse by the adapter
5831 **/
5832static void igb_reuse_rx_page(struct igb_ring *rx_ring,
5833 struct igb_rx_buffer *old_buff)
5834{
5835 struct igb_rx_buffer *new_buff;
5836 u16 nta = rx_ring->next_to_alloc;
5837
5838 new_buff = &rx_ring->rx_buffer_info[nta];
5839
5840 /* update, and store next to alloc */
5841 nta++;
5842 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
5843
5844 /* transfer page from old buffer to new buffer */
5845 memcpy(new_buff, old_buff, sizeof(struct igb_rx_buffer));
5846
5847 /* sync the buffer for use by the device */
5848 dma_sync_single_range_for_device(rx_ring->dev, old_buff->dma,
5849 old_buff->page_offset,
Alexander Duyckde78d1f2012-09-25 00:31:12 +00005850 IGB_RX_BUFSZ,
Alexander Duyckcbc8e552012-09-25 00:31:02 +00005851 DMA_FROM_DEVICE);
5852}
5853
5854/**
5855 * igb_add_rx_frag - Add contents of Rx buffer to sk_buff
5856 * @rx_ring: rx descriptor ring to transact packets on
5857 * @rx_buffer: buffer containing page to add
5858 * @rx_desc: descriptor containing length of buffer written by hardware
5859 * @skb: sk_buff to place the data into
5860 *
5861 * This function will add the data contained in rx_buffer->page to the skb.
5862 * This is done either through a direct copy if the data in the buffer is
5863 * less than the skb header size, otherwise it will just attach the page as
5864 * a frag to the skb.
5865 *
5866 * The function will then update the page offset if necessary and return
5867 * true if the buffer can be reused by the adapter.
5868 **/
5869static bool igb_add_rx_frag(struct igb_ring *rx_ring,
5870 struct igb_rx_buffer *rx_buffer,
5871 union e1000_adv_rx_desc *rx_desc,
5872 struct sk_buff *skb)
5873{
5874 struct page *page = rx_buffer->page;
5875 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
5876
5877 if ((size <= IGB_RX_HDR_LEN) && !skb_is_nonlinear(skb)) {
5878 unsigned char *va = page_address(page) + rx_buffer->page_offset;
5879
Alexander Duyckcbc8e552012-09-25 00:31:02 +00005880 if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP)) {
5881 igb_ptp_rx_pktstamp(rx_ring->q_vector, va, skb);
5882 va += IGB_TS_HDR_LEN;
5883 size -= IGB_TS_HDR_LEN;
5884 }
5885
Alexander Duyckcbc8e552012-09-25 00:31:02 +00005886 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
5887
5888 /* we can reuse buffer as-is, just make sure it is local */
5889 if (likely(page_to_nid(page) == numa_node_id()))
5890 return true;
5891
5892 /* this page cannot be reused so discard it */
5893 put_page(page);
5894 return false;
5895 }
5896
5897 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
Alexander Duyckde78d1f2012-09-25 00:31:12 +00005898 rx_buffer->page_offset, size, IGB_RX_BUFSZ);
Alexander Duyckcbc8e552012-09-25 00:31:02 +00005899
5900 /* avoid re-using remote pages */
5901 if (unlikely(page_to_nid(page) != numa_node_id()))
5902 return false;
5903
Alexander Duyckde78d1f2012-09-25 00:31:12 +00005904#if (PAGE_SIZE < 8192)
Alexander Duyckcbc8e552012-09-25 00:31:02 +00005905 /* if we are only owner of page we can reuse it */
5906 if (unlikely(page_count(page) != 1))
5907 return false;
5908
5909 /* flip page offset to other buffer */
Alexander Duyckde78d1f2012-09-25 00:31:12 +00005910 rx_buffer->page_offset ^= IGB_RX_BUFSZ;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00005911
5912 /*
5913 * since we are the only owner of the page and we need to
5914 * increment it, just set the value to 2 in order to avoid
5915 * an unnecessary locked operation
5916 */
5917 atomic_set(&page->_count, 2);
Alexander Duyckde78d1f2012-09-25 00:31:12 +00005918#else
5919 /* move offset up to the next cache line */
5920 rx_buffer->page_offset += SKB_DATA_ALIGN(size);
5921
5922 if (rx_buffer->page_offset > (PAGE_SIZE - IGB_RX_BUFSZ))
5923 return false;
5924
5925 /* bump ref count on page before it is given to the stack */
5926 get_page(page);
5927#endif
Alexander Duyckcbc8e552012-09-25 00:31:02 +00005928
5929 return true;
5930}
5931
Alexander Duyck2e334ee2012-09-25 00:31:07 +00005932static struct sk_buff *igb_fetch_rx_buffer(struct igb_ring *rx_ring,
5933 union e1000_adv_rx_desc *rx_desc,
5934 struct sk_buff *skb)
5935{
5936 struct igb_rx_buffer *rx_buffer;
5937 struct page *page;
5938
5939 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
5940
5941 /*
5942 * This memory barrier is needed to keep us from reading
5943 * any other fields out of the rx_desc until we know the
5944 * RXD_STAT_DD bit is set
5945 */
5946 rmb();
5947
5948 page = rx_buffer->page;
5949 prefetchw(page);
5950
5951 if (likely(!skb)) {
5952 void *page_addr = page_address(page) +
5953 rx_buffer->page_offset;
5954
5955 /* prefetch first cache line of first page */
5956 prefetch(page_addr);
5957#if L1_CACHE_BYTES < 128
5958 prefetch(page_addr + L1_CACHE_BYTES);
5959#endif
5960
5961 /* allocate a skb to store the frags */
5962 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
5963 IGB_RX_HDR_LEN);
5964 if (unlikely(!skb)) {
5965 rx_ring->rx_stats.alloc_failed++;
5966 return NULL;
5967 }
5968
5969 /*
5970 * we will be copying header into skb->data in
5971 * pskb_may_pull so it is in our interest to prefetch
5972 * it now to avoid a possible cache miss
5973 */
5974 prefetchw(skb->data);
5975 }
5976
5977 /* we are reusing so sync this buffer for CPU use */
5978 dma_sync_single_range_for_cpu(rx_ring->dev,
5979 rx_buffer->dma,
5980 rx_buffer->page_offset,
Alexander Duyckde78d1f2012-09-25 00:31:12 +00005981 IGB_RX_BUFSZ,
Alexander Duyck2e334ee2012-09-25 00:31:07 +00005982 DMA_FROM_DEVICE);
5983
5984 /* pull page into skb */
5985 if (igb_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
5986 /* hand second half of page back to the ring */
5987 igb_reuse_rx_page(rx_ring, rx_buffer);
5988 } else {
5989 /* we are not reusing the buffer so unmap it */
5990 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
5991 PAGE_SIZE, DMA_FROM_DEVICE);
5992 }
5993
5994 /* clear contents of rx_buffer */
5995 rx_buffer->page = NULL;
5996
5997 return skb;
5998}
5999
Alexander Duyckcd392f52011-08-26 07:43:59 +00006000static inline void igb_rx_checksum(struct igb_ring *ring,
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006001 union e1000_adv_rx_desc *rx_desc,
6002 struct sk_buff *skb)
Auke Kok9d5c8242008-01-24 02:22:38 -08006003{
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006004 skb_checksum_none_assert(skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08006005
Alexander Duyck294e7d72011-08-26 07:45:57 +00006006 /* Ignore Checksum bit is set */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006007 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_IXSM))
Alexander Duyck294e7d72011-08-26 07:45:57 +00006008 return;
6009
6010 /* Rx checksum disabled via ethtool */
6011 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9d5c8242008-01-24 02:22:38 -08006012 return;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00006013
Auke Kok9d5c8242008-01-24 02:22:38 -08006014 /* TCP/UDP checksum error bit is set */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006015 if (igb_test_staterr(rx_desc,
6016 E1000_RXDEXT_STATERR_TCPE |
6017 E1000_RXDEXT_STATERR_IPE)) {
Jesse Brandeburgb9473562009-04-27 22:36:13 +00006018 /*
6019 * work around errata with sctp packets where the TCPE aka
6020 * L4E bit is set incorrectly on 64 byte (60 byte w/o crc)
6021 * packets, (aka let the stack check the crc32c)
6022 */
Alexander Duyck866cff02011-08-26 07:45:36 +00006023 if (!((skb->len == 60) &&
6024 test_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags))) {
Eric Dumazet12dcd862010-10-15 17:27:10 +00006025 u64_stats_update_begin(&ring->rx_syncp);
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00006026 ring->rx_stats.csum_err++;
Eric Dumazet12dcd862010-10-15 17:27:10 +00006027 u64_stats_update_end(&ring->rx_syncp);
6028 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006029 /* let the stack verify checksum errors */
Auke Kok9d5c8242008-01-24 02:22:38 -08006030 return;
6031 }
6032 /* It must be a TCP or UDP packet with a valid checksum */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006033 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_TCPCS |
6034 E1000_RXD_STAT_UDPCS))
Auke Kok9d5c8242008-01-24 02:22:38 -08006035 skb->ip_summed = CHECKSUM_UNNECESSARY;
6036
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006037 dev_dbg(ring->dev, "cksum success: bits %08X\n",
6038 le32_to_cpu(rx_desc->wb.upper.status_error));
Auke Kok9d5c8242008-01-24 02:22:38 -08006039}
6040
Alexander Duyck077887c2011-08-26 07:46:29 +00006041static inline void igb_rx_hash(struct igb_ring *ring,
6042 union e1000_adv_rx_desc *rx_desc,
6043 struct sk_buff *skb)
6044{
6045 if (ring->netdev->features & NETIF_F_RXHASH)
6046 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
6047}
6048
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006049/**
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006050 * igb_is_non_eop - process handling of non-EOP buffers
6051 * @rx_ring: Rx ring being processed
6052 * @rx_desc: Rx descriptor for current buffer
6053 * @skb: current socket buffer containing buffer in progress
6054 *
6055 * This function updates next to clean. If the buffer is an EOP buffer
6056 * this function exits returning false, otherwise it will place the
6057 * sk_buff in the next buffer to be chained and return true indicating
6058 * that this is in fact a non-EOP buffer.
6059 **/
6060static bool igb_is_non_eop(struct igb_ring *rx_ring,
6061 union e1000_adv_rx_desc *rx_desc)
6062{
6063 u32 ntc = rx_ring->next_to_clean + 1;
6064
6065 /* fetch, update, and store next to clean */
6066 ntc = (ntc < rx_ring->count) ? ntc : 0;
6067 rx_ring->next_to_clean = ntc;
6068
6069 prefetch(IGB_RX_DESC(rx_ring, ntc));
6070
6071 if (likely(igb_test_staterr(rx_desc, E1000_RXD_STAT_EOP)))
6072 return false;
6073
6074 return true;
6075}
6076
6077/**
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006078 * igb_get_headlen - determine size of header for LRO/GRO
6079 * @data: pointer to the start of the headers
6080 * @max_len: total length of section to find headers in
6081 *
6082 * This function is meant to determine the length of headers that will
6083 * be recognized by hardware for LRO, and GRO offloads. The main
6084 * motivation of doing this is to only perform one pull for IPv4 TCP
6085 * packets so that we can do basic things like calculating the gso_size
6086 * based on the average data per packet.
6087 **/
6088static unsigned int igb_get_headlen(unsigned char *data,
6089 unsigned int max_len)
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00006090{
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006091 union {
6092 unsigned char *network;
6093 /* l2 headers */
6094 struct ethhdr *eth;
6095 struct vlan_hdr *vlan;
6096 /* l3 headers */
6097 struct iphdr *ipv4;
6098 struct ipv6hdr *ipv6;
6099 } hdr;
6100 __be16 protocol;
6101 u8 nexthdr = 0; /* default to not TCP */
6102 u8 hlen;
6103
6104 /* this should never happen, but better safe than sorry */
6105 if (max_len < ETH_HLEN)
6106 return max_len;
6107
6108 /* initialize network frame pointer */
6109 hdr.network = data;
6110
6111 /* set first protocol and move network header forward */
6112 protocol = hdr.eth->h_proto;
6113 hdr.network += ETH_HLEN;
6114
6115 /* handle any vlan tag if present */
6116 if (protocol == __constant_htons(ETH_P_8021Q)) {
6117 if ((hdr.network - data) > (max_len - VLAN_HLEN))
6118 return max_len;
6119
6120 protocol = hdr.vlan->h_vlan_encapsulated_proto;
6121 hdr.network += VLAN_HLEN;
6122 }
6123
6124 /* handle L3 protocols */
6125 if (protocol == __constant_htons(ETH_P_IP)) {
6126 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
6127 return max_len;
6128
6129 /* access ihl as a u8 to avoid unaligned access on ia64 */
6130 hlen = (hdr.network[0] & 0x0F) << 2;
6131
6132 /* verify hlen meets minimum size requirements */
6133 if (hlen < sizeof(struct iphdr))
6134 return hdr.network - data;
6135
6136 /* record next protocol */
6137 nexthdr = hdr.ipv4->protocol;
6138 hdr.network += hlen;
6139 } else if (protocol == __constant_htons(ETH_P_IPV6)) {
6140 if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
6141 return max_len;
6142
6143 /* record next protocol */
6144 nexthdr = hdr.ipv6->nexthdr;
6145 hdr.network += sizeof(struct ipv6hdr);
6146 } else {
6147 return hdr.network - data;
6148 }
6149
6150 /* finally sort out TCP */
6151 if (nexthdr == IPPROTO_TCP) {
6152 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
6153 return max_len;
6154
6155 /* access doff as a u8 to avoid unaligned access on ia64 */
6156 hlen = (hdr.network[12] & 0xF0) >> 2;
6157
6158 /* verify hlen meets minimum size requirements */
6159 if (hlen < sizeof(struct tcphdr))
6160 return hdr.network - data;
6161
6162 hdr.network += hlen;
6163 } else if (nexthdr == IPPROTO_UDP) {
6164 if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
6165 return max_len;
6166
6167 hdr.network += sizeof(struct udphdr);
6168 }
6169
6170 /*
6171 * If everything has gone correctly hdr.network should be the
6172 * data section of the packet and will be the end of the header.
6173 * If not then it probably represents the end of the last recognized
6174 * header.
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00006175 */
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006176 if ((hdr.network - data) < max_len)
6177 return hdr.network - data;
6178 else
6179 return max_len;
6180}
6181
6182/**
6183 * igb_pull_tail - igb specific version of skb_pull_tail
6184 * @rx_ring: rx descriptor ring packet is being transacted on
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006185 * @rx_desc: pointer to the EOP Rx descriptor
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006186 * @skb: pointer to current skb being adjusted
6187 *
6188 * This function is an igb specific version of __pskb_pull_tail. The
6189 * main difference between this version and the original function is that
6190 * this function can make several assumptions about the state of things
6191 * that allow for significant optimizations versus the standard function.
6192 * As a result we can do things like drop a frag and maintain an accurate
6193 * truesize for the skb.
6194 */
6195static void igb_pull_tail(struct igb_ring *rx_ring,
6196 union e1000_adv_rx_desc *rx_desc,
6197 struct sk_buff *skb)
6198{
6199 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
6200 unsigned char *va;
6201 unsigned int pull_len;
6202
6203 /*
6204 * it is valid to use page_address instead of kmap since we are
6205 * working with pages allocated out of the lomem pool per
6206 * alloc_page(GFP_ATOMIC)
6207 */
6208 va = skb_frag_address(frag);
6209
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006210 if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP)) {
6211 /* retrieve timestamp from buffer */
6212 igb_ptp_rx_pktstamp(rx_ring->q_vector, va, skb);
6213
6214 /* update pointers to remove timestamp header */
6215 skb_frag_size_sub(frag, IGB_TS_HDR_LEN);
6216 frag->page_offset += IGB_TS_HDR_LEN;
6217 skb->data_len -= IGB_TS_HDR_LEN;
6218 skb->len -= IGB_TS_HDR_LEN;
6219
6220 /* move va to start of packet data */
6221 va += IGB_TS_HDR_LEN;
6222 }
6223
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006224 /*
6225 * we need the header to contain the greater of either ETH_HLEN or
6226 * 60 bytes if the skb->len is less than 60 for skb_pad.
6227 */
6228 pull_len = igb_get_headlen(va, IGB_RX_HDR_LEN);
6229
6230 /* align pull length to size of long to optimize memcpy performance */
6231 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
6232
6233 /* update all of the pointers */
6234 skb_frag_size_sub(frag, pull_len);
6235 frag->page_offset += pull_len;
6236 skb->data_len -= pull_len;
6237 skb->tail += pull_len;
6238}
6239
6240/**
6241 * igb_cleanup_headers - Correct corrupted or empty headers
6242 * @rx_ring: rx descriptor ring packet is being transacted on
6243 * @rx_desc: pointer to the EOP Rx descriptor
6244 * @skb: pointer to current skb being fixed
6245 *
6246 * Address the case where we are pulling data in on pages only
6247 * and as such no data is present in the skb header.
6248 *
6249 * In addition if skb is not at least 60 bytes we need to pad it so that
6250 * it is large enough to qualify as a valid Ethernet frame.
6251 *
6252 * Returns true if an error was encountered and skb was freed.
6253 **/
6254static bool igb_cleanup_headers(struct igb_ring *rx_ring,
6255 union e1000_adv_rx_desc *rx_desc,
6256 struct sk_buff *skb)
6257{
6258
6259 if (unlikely((igb_test_staterr(rx_desc,
6260 E1000_RXDEXT_ERR_FRAME_ERR_MASK)))) {
6261 struct net_device *netdev = rx_ring->netdev;
6262 if (!(netdev->features & NETIF_F_RXALL)) {
6263 dev_kfree_skb_any(skb);
6264 return true;
6265 }
6266 }
6267
6268 /* place header in linear portion of buffer */
6269 if (skb_is_nonlinear(skb))
6270 igb_pull_tail(rx_ring, rx_desc, skb);
6271
6272 /* if skb_pad returns an error the skb was freed */
6273 if (unlikely(skb->len < 60)) {
6274 int pad_len = 60 - skb->len;
6275
6276 if (skb_pad(skb, pad_len))
6277 return true;
6278 __skb_put(skb, pad_len);
6279 }
6280
6281 return false;
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00006282}
6283
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006284/**
6285 * igb_process_skb_fields - Populate skb header fields from Rx descriptor
6286 * @rx_ring: rx descriptor ring packet is being transacted on
6287 * @rx_desc: pointer to the EOP Rx descriptor
6288 * @skb: pointer to current skb being populated
6289 *
6290 * This function checks the ring, descriptor, and packet information in
6291 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
6292 * other fields within the skb.
6293 **/
6294static void igb_process_skb_fields(struct igb_ring *rx_ring,
6295 union e1000_adv_rx_desc *rx_desc,
6296 struct sk_buff *skb)
6297{
6298 struct net_device *dev = rx_ring->netdev;
6299
6300 igb_rx_hash(rx_ring, rx_desc, skb);
6301
6302 igb_rx_checksum(rx_ring, rx_desc, skb);
6303
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006304 igb_ptp_rx_hwtstamp(rx_ring->q_vector, rx_desc, skb);
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006305
6306 if ((dev->features & NETIF_F_HW_VLAN_RX) &&
6307 igb_test_staterr(rx_desc, E1000_RXD_STAT_VP)) {
6308 u16 vid;
6309 if (igb_test_staterr(rx_desc, E1000_RXDEXT_STATERR_LB) &&
6310 test_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &rx_ring->flags))
6311 vid = be16_to_cpu(rx_desc->wb.upper.vlan);
6312 else
6313 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
6314
6315 __vlan_hwaccel_put_tag(skb, vid);
6316 }
6317
6318 skb_record_rx_queue(skb, rx_ring->queue_index);
6319
6320 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
6321}
6322
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006323static bool igb_clean_rx_irq(struct igb_q_vector *q_vector, const int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08006324{
Alexander Duyck0ba82992011-08-26 07:45:47 +00006325 struct igb_ring *rx_ring = q_vector->rx.ring;
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006326 struct sk_buff *skb = rx_ring->skb;
Auke Kok9d5c8242008-01-24 02:22:38 -08006327 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck16eb8812011-08-26 07:43:54 +00006328 u16 cleaned_count = igb_desc_unused(rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08006329
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006330 do {
6331 union e1000_adv_rx_desc *rx_desc;
Auke Kok9d5c8242008-01-24 02:22:38 -08006332
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006333 /* return some buffers to hardware, one at a time is too slow */
6334 if (cleaned_count >= IGB_RX_BUFFER_WRITE) {
6335 igb_alloc_rx_buffers(rx_ring, cleaned_count);
6336 cleaned_count = 0;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006337 }
6338
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006339 rx_desc = IGB_RX_DESC(rx_ring, rx_ring->next_to_clean);
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006340
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006341 if (!igb_test_staterr(rx_desc, E1000_RXD_STAT_DD))
6342 break;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006343
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006344 /* retrieve a buffer from the ring */
6345 skb = igb_fetch_rx_buffer(rx_ring, rx_desc, skb);
Alexander Duyck16eb8812011-08-26 07:43:54 +00006346
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006347 /* exit if we failed to retrieve a buffer */
6348 if (!skb)
6349 break;
6350
6351 cleaned_count++;
6352
6353 /* fetch next buffer in frame if non-eop */
6354 if (igb_is_non_eop(rx_ring, rx_desc))
6355 continue;
Alexander Duyck44390ca2011-08-26 07:43:38 +00006356
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006357 /* verify the packet layout is correct */
6358 if (igb_cleanup_headers(rx_ring, rx_desc, skb)) {
6359 skb = NULL;
6360 continue;
Auke Kok9d5c8242008-01-24 02:22:38 -08006361 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006362
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006363 /* probably a little skewed due to removing CRC */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006364 total_bytes += skb->len;
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006365
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006366 /* populate checksum, timestamp, VLAN, and protocol */
6367 igb_process_skb_fields(rx_ring, rx_desc, skb);
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006368
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006369 napi_gro_receive(&q_vector->napi, skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08006370
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006371 /* reset skb pointer */
6372 skb = NULL;
6373
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006374 /* update budget accounting */
6375 total_packets++;
6376 } while (likely(total_packets < budget));
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006377
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006378 /* place incomplete frames back on ring for completion */
6379 rx_ring->skb = skb;
6380
Eric Dumazet12dcd862010-10-15 17:27:10 +00006381 u64_stats_update_begin(&rx_ring->rx_syncp);
Auke Kok9d5c8242008-01-24 02:22:38 -08006382 rx_ring->rx_stats.packets += total_packets;
6383 rx_ring->rx_stats.bytes += total_bytes;
Eric Dumazet12dcd862010-10-15 17:27:10 +00006384 u64_stats_update_end(&rx_ring->rx_syncp);
Alexander Duyck0ba82992011-08-26 07:45:47 +00006385 q_vector->rx.total_packets += total_packets;
6386 q_vector->rx.total_bytes += total_bytes;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006387
6388 if (cleaned_count)
Alexander Duyckcd392f52011-08-26 07:43:59 +00006389 igb_alloc_rx_buffers(rx_ring, cleaned_count);
Alexander Duyckc023cd82011-08-26 07:43:43 +00006390
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006391 return (total_packets < budget);
Auke Kok9d5c8242008-01-24 02:22:38 -08006392}
6393
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006394static bool igb_alloc_mapped_page(struct igb_ring *rx_ring,
6395 struct igb_rx_buffer *bi)
Alexander Duyckc023cd82011-08-26 07:43:43 +00006396{
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006397 struct page *page = bi->page;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006398 dma_addr_t dma;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006399
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006400 /* since we are recycling buffers we should seldom need to alloc */
6401 if (likely(page))
Alexander Duyckc023cd82011-08-26 07:43:43 +00006402 return true;
6403
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006404 /* alloc new page for storage */
6405 page = __skb_alloc_page(GFP_ATOMIC | __GFP_COLD, NULL);
6406 if (unlikely(!page)) {
6407 rx_ring->rx_stats.alloc_failed++;
6408 return false;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006409 }
6410
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006411 /* map page for use */
6412 dma = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
Alexander Duyckc023cd82011-08-26 07:43:43 +00006413
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006414 /*
6415 * if mapping failed free memory back to system since
6416 * there isn't much point in holding memory we can't use
6417 */
Alexander Duyckc023cd82011-08-26 07:43:43 +00006418 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006419 __free_page(page);
6420
Alexander Duyckc023cd82011-08-26 07:43:43 +00006421 rx_ring->rx_stats.alloc_failed++;
6422 return false;
6423 }
6424
6425 bi->dma = dma;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006426 bi->page = page;
6427 bi->page_offset = 0;
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006428
Alexander Duyckc023cd82011-08-26 07:43:43 +00006429 return true;
6430}
6431
Auke Kok9d5c8242008-01-24 02:22:38 -08006432/**
Alexander Duyckcd392f52011-08-26 07:43:59 +00006433 * igb_alloc_rx_buffers - Replace used receive buffers; packet split
Auke Kok9d5c8242008-01-24 02:22:38 -08006434 * @adapter: address of board private structure
6435 **/
Alexander Duyckcd392f52011-08-26 07:43:59 +00006436void igb_alloc_rx_buffers(struct igb_ring *rx_ring, u16 cleaned_count)
Auke Kok9d5c8242008-01-24 02:22:38 -08006437{
Auke Kok9d5c8242008-01-24 02:22:38 -08006438 union e1000_adv_rx_desc *rx_desc;
Alexander Duyck06034642011-08-26 07:44:22 +00006439 struct igb_rx_buffer *bi;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006440 u16 i = rx_ring->next_to_use;
Auke Kok9d5c8242008-01-24 02:22:38 -08006441
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006442 /* nothing to do */
6443 if (!cleaned_count)
6444 return;
6445
Alexander Duyck601369062011-08-26 07:44:05 +00006446 rx_desc = IGB_RX_DESC(rx_ring, i);
Alexander Duyck06034642011-08-26 07:44:22 +00006447 bi = &rx_ring->rx_buffer_info[i];
Alexander Duyckc023cd82011-08-26 07:43:43 +00006448 i -= rx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006449
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006450 do {
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006451 if (!igb_alloc_mapped_page(rx_ring, bi))
Alexander Duyckc023cd82011-08-26 07:43:43 +00006452 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08006453
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006454 /*
6455 * Refresh the desc even if buffer_addrs didn't change
6456 * because each write-back erases this info.
6457 */
6458 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9d5c8242008-01-24 02:22:38 -08006459
Alexander Duyckc023cd82011-08-26 07:43:43 +00006460 rx_desc++;
6461 bi++;
Auke Kok9d5c8242008-01-24 02:22:38 -08006462 i++;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006463 if (unlikely(!i)) {
Alexander Duyck601369062011-08-26 07:44:05 +00006464 rx_desc = IGB_RX_DESC(rx_ring, 0);
Alexander Duyck06034642011-08-26 07:44:22 +00006465 bi = rx_ring->rx_buffer_info;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006466 i -= rx_ring->count;
6467 }
6468
6469 /* clear the hdr_addr for the next_to_use descriptor */
6470 rx_desc->read.hdr_addr = 0;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006471
6472 cleaned_count--;
6473 } while (cleaned_count);
Auke Kok9d5c8242008-01-24 02:22:38 -08006474
Alexander Duyckc023cd82011-08-26 07:43:43 +00006475 i += rx_ring->count;
6476
Auke Kok9d5c8242008-01-24 02:22:38 -08006477 if (rx_ring->next_to_use != i) {
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006478 /* record the next descriptor to use */
Auke Kok9d5c8242008-01-24 02:22:38 -08006479 rx_ring->next_to_use = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08006480
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006481 /* update next to alloc since we have filled the ring */
6482 rx_ring->next_to_alloc = i;
6483
6484 /*
6485 * Force memory writes to complete before letting h/w
Auke Kok9d5c8242008-01-24 02:22:38 -08006486 * know there are new descriptors to fetch. (Only
6487 * applicable for weak-ordered memory model archs,
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006488 * such as IA-64).
6489 */
Auke Kok9d5c8242008-01-24 02:22:38 -08006490 wmb();
Alexander Duyckfce99e32009-10-27 15:51:27 +00006491 writel(i, rx_ring->tail);
Auke Kok9d5c8242008-01-24 02:22:38 -08006492 }
6493}
6494
6495/**
6496 * igb_mii_ioctl -
6497 * @netdev:
6498 * @ifreq:
6499 * @cmd:
6500 **/
6501static int igb_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
6502{
6503 struct igb_adapter *adapter = netdev_priv(netdev);
6504 struct mii_ioctl_data *data = if_mii(ifr);
6505
6506 if (adapter->hw.phy.media_type != e1000_media_type_copper)
6507 return -EOPNOTSUPP;
6508
6509 switch (cmd) {
6510 case SIOCGMIIPHY:
6511 data->phy_id = adapter->hw.phy.addr;
6512 break;
6513 case SIOCGMIIREG:
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08006514 if (igb_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
6515 &data->val_out))
Auke Kok9d5c8242008-01-24 02:22:38 -08006516 return -EIO;
6517 break;
6518 case SIOCSMIIREG:
6519 default:
6520 return -EOPNOTSUPP;
6521 }
6522 return 0;
6523}
6524
6525/**
6526 * igb_ioctl -
6527 * @netdev:
6528 * @ifreq:
6529 * @cmd:
6530 **/
6531static int igb_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
6532{
6533 switch (cmd) {
6534 case SIOCGMIIPHY:
6535 case SIOCGMIIREG:
6536 case SIOCSMIIREG:
6537 return igb_mii_ioctl(netdev, ifr, cmd);
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00006538 case SIOCSHWTSTAMP:
Matthew Vicka79f4f82012-08-10 05:40:44 +00006539 return igb_ptp_hwtstamp_ioctl(netdev, ifr, cmd);
Auke Kok9d5c8242008-01-24 02:22:38 -08006540 default:
6541 return -EOPNOTSUPP;
6542 }
6543}
6544
Alexander Duyck009bc062009-07-23 18:08:35 +00006545s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
6546{
6547 struct igb_adapter *adapter = hw->back;
Alexander Duyck009bc062009-07-23 18:08:35 +00006548
Jiang Liu23d028c2012-08-20 13:32:20 -06006549 if (pcie_capability_read_word(adapter->pdev, reg, value))
Alexander Duyck009bc062009-07-23 18:08:35 +00006550 return -E1000_ERR_CONFIG;
6551
Alexander Duyck009bc062009-07-23 18:08:35 +00006552 return 0;
6553}
6554
6555s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
6556{
6557 struct igb_adapter *adapter = hw->back;
Alexander Duyck009bc062009-07-23 18:08:35 +00006558
Jiang Liu23d028c2012-08-20 13:32:20 -06006559 if (pcie_capability_write_word(adapter->pdev, reg, *value))
Alexander Duyck009bc062009-07-23 18:08:35 +00006560 return -E1000_ERR_CONFIG;
6561
Alexander Duyck009bc062009-07-23 18:08:35 +00006562 return 0;
6563}
6564
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006565static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features)
Auke Kok9d5c8242008-01-24 02:22:38 -08006566{
6567 struct igb_adapter *adapter = netdev_priv(netdev);
6568 struct e1000_hw *hw = &adapter->hw;
6569 u32 ctrl, rctl;
Alexander Duyck5faf0302011-08-26 07:46:08 +00006570 bool enable = !!(features & NETIF_F_HW_VLAN_RX);
Auke Kok9d5c8242008-01-24 02:22:38 -08006571
Alexander Duyck5faf0302011-08-26 07:46:08 +00006572 if (enable) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006573 /* enable VLAN tag insert/strip */
6574 ctrl = rd32(E1000_CTRL);
6575 ctrl |= E1000_CTRL_VME;
6576 wr32(E1000_CTRL, ctrl);
6577
Alexander Duyck51466232009-10-27 23:47:35 +00006578 /* Disable CFI check */
Auke Kok9d5c8242008-01-24 02:22:38 -08006579 rctl = rd32(E1000_RCTL);
Auke Kok9d5c8242008-01-24 02:22:38 -08006580 rctl &= ~E1000_RCTL_CFIEN;
6581 wr32(E1000_RCTL, rctl);
Auke Kok9d5c8242008-01-24 02:22:38 -08006582 } else {
6583 /* disable VLAN tag insert/strip */
6584 ctrl = rd32(E1000_CTRL);
6585 ctrl &= ~E1000_CTRL_VME;
6586 wr32(E1000_CTRL, ctrl);
Auke Kok9d5c8242008-01-24 02:22:38 -08006587 }
6588
Alexander Duycke1739522009-02-19 20:39:44 -08006589 igb_rlpml_set(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006590}
6591
Jiri Pirko8e586132011-12-08 19:52:37 -05006592static int igb_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
Auke Kok9d5c8242008-01-24 02:22:38 -08006593{
6594 struct igb_adapter *adapter = netdev_priv(netdev);
6595 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006596 int pf_id = adapter->vfs_allocated_count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006597
Alexander Duyck51466232009-10-27 23:47:35 +00006598 /* attempt to add filter to vlvf array */
6599 igb_vlvf_set(adapter, vid, true, pf_id);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006600
Alexander Duyck51466232009-10-27 23:47:35 +00006601 /* add the filter since PF can receive vlans w/o entry in vlvf */
6602 igb_vfta_set(hw, vid, true);
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006603
6604 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05006605
6606 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08006607}
6608
Jiri Pirko8e586132011-12-08 19:52:37 -05006609static int igb_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
Auke Kok9d5c8242008-01-24 02:22:38 -08006610{
6611 struct igb_adapter *adapter = netdev_priv(netdev);
6612 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006613 int pf_id = adapter->vfs_allocated_count;
Alexander Duyck51466232009-10-27 23:47:35 +00006614 s32 err;
Auke Kok9d5c8242008-01-24 02:22:38 -08006615
Alexander Duyck51466232009-10-27 23:47:35 +00006616 /* remove vlan from VLVF table array */
6617 err = igb_vlvf_set(adapter, vid, false, pf_id);
Auke Kok9d5c8242008-01-24 02:22:38 -08006618
Alexander Duyck51466232009-10-27 23:47:35 +00006619 /* if vid was not present in VLVF just remove it from table */
6620 if (err)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006621 igb_vfta_set(hw, vid, false);
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006622
6623 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05006624
6625 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08006626}
6627
6628static void igb_restore_vlan(struct igb_adapter *adapter)
6629{
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006630 u16 vid;
Auke Kok9d5c8242008-01-24 02:22:38 -08006631
Alexander Duyck5faf0302011-08-26 07:46:08 +00006632 igb_vlan_mode(adapter->netdev, adapter->netdev->features);
6633
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006634 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
6635 igb_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9d5c8242008-01-24 02:22:38 -08006636}
6637
David Decotigny14ad2512011-04-27 18:32:43 +00006638int igb_set_spd_dplx(struct igb_adapter *adapter, u32 spd, u8 dplx)
Auke Kok9d5c8242008-01-24 02:22:38 -08006639{
Alexander Duyck090b1792009-10-27 23:51:55 +00006640 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08006641 struct e1000_mac_info *mac = &adapter->hw.mac;
6642
6643 mac->autoneg = 0;
6644
David Decotigny14ad2512011-04-27 18:32:43 +00006645 /* Make sure dplx is at most 1 bit and lsb of speed is not set
6646 * for the switch() below to work */
6647 if ((spd & 1) || (dplx & ~1))
6648 goto err_inval;
6649
Carolyn Wybornycd2638a2010-10-12 22:27:02 +00006650 /* Fiber NIC's only allow 1000 Gbps Full duplex */
6651 if ((adapter->hw.phy.media_type == e1000_media_type_internal_serdes) &&
David Decotigny14ad2512011-04-27 18:32:43 +00006652 spd != SPEED_1000 &&
6653 dplx != DUPLEX_FULL)
6654 goto err_inval;
Carolyn Wybornycd2638a2010-10-12 22:27:02 +00006655
David Decotigny14ad2512011-04-27 18:32:43 +00006656 switch (spd + dplx) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006657 case SPEED_10 + DUPLEX_HALF:
6658 mac->forced_speed_duplex = ADVERTISE_10_HALF;
6659 break;
6660 case SPEED_10 + DUPLEX_FULL:
6661 mac->forced_speed_duplex = ADVERTISE_10_FULL;
6662 break;
6663 case SPEED_100 + DUPLEX_HALF:
6664 mac->forced_speed_duplex = ADVERTISE_100_HALF;
6665 break;
6666 case SPEED_100 + DUPLEX_FULL:
6667 mac->forced_speed_duplex = ADVERTISE_100_FULL;
6668 break;
6669 case SPEED_1000 + DUPLEX_FULL:
6670 mac->autoneg = 1;
6671 adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
6672 break;
6673 case SPEED_1000 + DUPLEX_HALF: /* not supported */
6674 default:
David Decotigny14ad2512011-04-27 18:32:43 +00006675 goto err_inval;
Auke Kok9d5c8242008-01-24 02:22:38 -08006676 }
Jesse Brandeburg8376dad2012-07-26 02:31:19 +00006677
6678 /* clear MDI, MDI(-X) override is only allowed when autoneg enabled */
6679 adapter->hw.phy.mdix = AUTO_ALL_MODES;
6680
Auke Kok9d5c8242008-01-24 02:22:38 -08006681 return 0;
David Decotigny14ad2512011-04-27 18:32:43 +00006682
6683err_inval:
6684 dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
6685 return -EINVAL;
Auke Kok9d5c8242008-01-24 02:22:38 -08006686}
6687
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006688static int __igb_shutdown(struct pci_dev *pdev, bool *enable_wake,
6689 bool runtime)
Auke Kok9d5c8242008-01-24 02:22:38 -08006690{
6691 struct net_device *netdev = pci_get_drvdata(pdev);
6692 struct igb_adapter *adapter = netdev_priv(netdev);
6693 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07006694 u32 ctrl, rctl, status;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006695 u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
Auke Kok9d5c8242008-01-24 02:22:38 -08006696#ifdef CONFIG_PM
6697 int retval = 0;
6698#endif
6699
6700 netif_device_detach(netdev);
6701
Alexander Duycka88f10e2008-07-08 15:13:38 -07006702 if (netif_running(netdev))
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006703 __igb_close(netdev, true);
Alexander Duycka88f10e2008-07-08 15:13:38 -07006704
Alexander Duyck047e0032009-10-27 15:49:27 +00006705 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006706
6707#ifdef CONFIG_PM
6708 retval = pci_save_state(pdev);
6709 if (retval)
6710 return retval;
6711#endif
6712
6713 status = rd32(E1000_STATUS);
6714 if (status & E1000_STATUS_LU)
6715 wufc &= ~E1000_WUFC_LNKC;
6716
6717 if (wufc) {
6718 igb_setup_rctl(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00006719 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08006720
6721 /* turn on all-multi mode if wake on multicast is enabled */
6722 if (wufc & E1000_WUFC_MC) {
6723 rctl = rd32(E1000_RCTL);
6724 rctl |= E1000_RCTL_MPE;
6725 wr32(E1000_RCTL, rctl);
6726 }
6727
6728 ctrl = rd32(E1000_CTRL);
6729 /* advertise wake from D3Cold */
6730 #define E1000_CTRL_ADVD3WUC 0x00100000
6731 /* phy power management enable */
6732 #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
6733 ctrl |= E1000_CTRL_ADVD3WUC;
6734 wr32(E1000_CTRL, ctrl);
6735
Auke Kok9d5c8242008-01-24 02:22:38 -08006736 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00006737 igb_disable_pcie_master(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08006738
6739 wr32(E1000_WUC, E1000_WUC_PME_EN);
6740 wr32(E1000_WUFC, wufc);
Auke Kok9d5c8242008-01-24 02:22:38 -08006741 } else {
6742 wr32(E1000_WUC, 0);
6743 wr32(E1000_WUFC, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08006744 }
6745
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006746 *enable_wake = wufc || adapter->en_mng_pt;
6747 if (!*enable_wake)
Nick Nunley88a268c2010-02-17 01:01:59 +00006748 igb_power_down_link(adapter);
6749 else
6750 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006751
6752 /* Release control of h/w to f/w. If f/w is AMT enabled, this
6753 * would have already happened in close and is redundant. */
6754 igb_release_hw_control(adapter);
6755
6756 pci_disable_device(pdev);
6757
Auke Kok9d5c8242008-01-24 02:22:38 -08006758 return 0;
6759}
6760
6761#ifdef CONFIG_PM
Emil Tantilovd9dd9662012-01-28 08:10:35 +00006762#ifdef CONFIG_PM_SLEEP
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006763static int igb_suspend(struct device *dev)
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006764{
6765 int retval;
6766 bool wake;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006767 struct pci_dev *pdev = to_pci_dev(dev);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006768
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006769 retval = __igb_shutdown(pdev, &wake, 0);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006770 if (retval)
6771 return retval;
6772
6773 if (wake) {
6774 pci_prepare_to_sleep(pdev);
6775 } else {
6776 pci_wake_from_d3(pdev, false);
6777 pci_set_power_state(pdev, PCI_D3hot);
6778 }
6779
6780 return 0;
6781}
Emil Tantilovd9dd9662012-01-28 08:10:35 +00006782#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006783
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006784static int igb_resume(struct device *dev)
Auke Kok9d5c8242008-01-24 02:22:38 -08006785{
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006786 struct pci_dev *pdev = to_pci_dev(dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08006787 struct net_device *netdev = pci_get_drvdata(pdev);
6788 struct igb_adapter *adapter = netdev_priv(netdev);
6789 struct e1000_hw *hw = &adapter->hw;
6790 u32 err;
6791
6792 pci_set_power_state(pdev, PCI_D0);
6793 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00006794 pci_save_state(pdev);
Taku Izumi42bfd33a2008-06-20 12:10:30 +09006795
Alexander Duyckaed5dec2009-02-06 23:16:04 +00006796 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08006797 if (err) {
6798 dev_err(&pdev->dev,
6799 "igb: Cannot enable PCI device from suspend\n");
6800 return err;
6801 }
6802 pci_set_master(pdev);
6803
6804 pci_enable_wake(pdev, PCI_D3hot, 0);
6805 pci_enable_wake(pdev, PCI_D3cold, 0);
6806
Benjamin Poiriercfb8c3a2012-05-10 15:38:37 +00006807 if (igb_init_interrupt_scheme(adapter)) {
Alexander Duycka88f10e2008-07-08 15:13:38 -07006808 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
6809 return -ENOMEM;
Auke Kok9d5c8242008-01-24 02:22:38 -08006810 }
6811
Auke Kok9d5c8242008-01-24 02:22:38 -08006812 igb_reset(adapter);
Alexander Duycka8564f02009-02-06 23:21:10 +00006813
6814 /* let the f/w know that the h/w is now under the control of the
6815 * driver. */
6816 igb_get_hw_control(adapter);
6817
Auke Kok9d5c8242008-01-24 02:22:38 -08006818 wr32(E1000_WUS, ~0);
6819
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006820 if (netdev->flags & IFF_UP) {
Alexander Duyck0c2cc022012-09-25 00:31:22 +00006821 rtnl_lock();
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006822 err = __igb_open(netdev, true);
Alexander Duyck0c2cc022012-09-25 00:31:22 +00006823 rtnl_unlock();
Alexander Duycka88f10e2008-07-08 15:13:38 -07006824 if (err)
6825 return err;
6826 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006827
6828 netif_device_attach(netdev);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006829 return 0;
6830}
6831
6832#ifdef CONFIG_PM_RUNTIME
6833static int igb_runtime_idle(struct device *dev)
6834{
6835 struct pci_dev *pdev = to_pci_dev(dev);
6836 struct net_device *netdev = pci_get_drvdata(pdev);
6837 struct igb_adapter *adapter = netdev_priv(netdev);
6838
6839 if (!igb_has_link(adapter))
6840 pm_schedule_suspend(dev, MSEC_PER_SEC * 5);
6841
6842 return -EBUSY;
6843}
6844
6845static int igb_runtime_suspend(struct device *dev)
6846{
6847 struct pci_dev *pdev = to_pci_dev(dev);
6848 int retval;
6849 bool wake;
6850
6851 retval = __igb_shutdown(pdev, &wake, 1);
6852 if (retval)
6853 return retval;
6854
6855 if (wake) {
6856 pci_prepare_to_sleep(pdev);
6857 } else {
6858 pci_wake_from_d3(pdev, false);
6859 pci_set_power_state(pdev, PCI_D3hot);
6860 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006861
Auke Kok9d5c8242008-01-24 02:22:38 -08006862 return 0;
6863}
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006864
6865static int igb_runtime_resume(struct device *dev)
6866{
6867 return igb_resume(dev);
6868}
6869#endif /* CONFIG_PM_RUNTIME */
Auke Kok9d5c8242008-01-24 02:22:38 -08006870#endif
6871
6872static void igb_shutdown(struct pci_dev *pdev)
6873{
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006874 bool wake;
6875
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006876 __igb_shutdown(pdev, &wake, 0);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006877
6878 if (system_state == SYSTEM_POWER_OFF) {
6879 pci_wake_from_d3(pdev, wake);
6880 pci_set_power_state(pdev, PCI_D3hot);
6881 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006882}
6883
6884#ifdef CONFIG_NET_POLL_CONTROLLER
6885/*
6886 * Polling 'interrupt' - used by things like netconsole to send skbs
6887 * without having to re-enable interrupts. It's not called while
6888 * the interrupt routine is executing.
6889 */
6890static void igb_netpoll(struct net_device *netdev)
6891{
6892 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00006893 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00006894 struct igb_q_vector *q_vector;
Auke Kok9d5c8242008-01-24 02:22:38 -08006895 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08006896
Alexander Duyck047e0032009-10-27 15:49:27 +00006897 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00006898 q_vector = adapter->q_vector[i];
6899 if (adapter->msix_entries)
6900 wr32(E1000_EIMC, q_vector->eims_value);
6901 else
6902 igb_irq_disable(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00006903 napi_schedule(&q_vector->napi);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00006904 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006905}
6906#endif /* CONFIG_NET_POLL_CONTROLLER */
6907
6908/**
6909 * igb_io_error_detected - called when PCI error is detected
6910 * @pdev: Pointer to PCI device
6911 * @state: The current pci connection state
6912 *
6913 * This function is called after a PCI bus error affecting
6914 * this device has been detected.
6915 */
6916static pci_ers_result_t igb_io_error_detected(struct pci_dev *pdev,
6917 pci_channel_state_t state)
6918{
6919 struct net_device *netdev = pci_get_drvdata(pdev);
6920 struct igb_adapter *adapter = netdev_priv(netdev);
6921
6922 netif_device_detach(netdev);
6923
Alexander Duyck59ed6ee2009-06-30 12:46:34 +00006924 if (state == pci_channel_io_perm_failure)
6925 return PCI_ERS_RESULT_DISCONNECT;
6926
Auke Kok9d5c8242008-01-24 02:22:38 -08006927 if (netif_running(netdev))
6928 igb_down(adapter);
6929 pci_disable_device(pdev);
6930
6931 /* Request a slot slot reset. */
6932 return PCI_ERS_RESULT_NEED_RESET;
6933}
6934
6935/**
6936 * igb_io_slot_reset - called after the pci bus has been reset.
6937 * @pdev: Pointer to PCI device
6938 *
6939 * Restart the card from scratch, as if from a cold-boot. Implementation
6940 * resembles the first-half of the igb_resume routine.
6941 */
6942static pci_ers_result_t igb_io_slot_reset(struct pci_dev *pdev)
6943{
6944 struct net_device *netdev = pci_get_drvdata(pdev);
6945 struct igb_adapter *adapter = netdev_priv(netdev);
6946 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck40a914f2008-11-27 00:24:37 -08006947 pci_ers_result_t result;
Taku Izumi42bfd33a2008-06-20 12:10:30 +09006948 int err;
Auke Kok9d5c8242008-01-24 02:22:38 -08006949
Alexander Duyckaed5dec2009-02-06 23:16:04 +00006950 if (pci_enable_device_mem(pdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006951 dev_err(&pdev->dev,
6952 "Cannot re-enable PCI device after reset.\n");
Alexander Duyck40a914f2008-11-27 00:24:37 -08006953 result = PCI_ERS_RESULT_DISCONNECT;
6954 } else {
6955 pci_set_master(pdev);
6956 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00006957 pci_save_state(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08006958
6959 pci_enable_wake(pdev, PCI_D3hot, 0);
6960 pci_enable_wake(pdev, PCI_D3cold, 0);
6961
6962 igb_reset(adapter);
6963 wr32(E1000_WUS, ~0);
6964 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9d5c8242008-01-24 02:22:38 -08006965 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006966
Jeff Kirsherea943d42008-12-11 20:34:19 -08006967 err = pci_cleanup_aer_uncorrect_error_status(pdev);
6968 if (err) {
6969 dev_err(&pdev->dev, "pci_cleanup_aer_uncorrect_error_status "
6970 "failed 0x%0x\n", err);
6971 /* non-fatal, continue */
6972 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006973
Alexander Duyck40a914f2008-11-27 00:24:37 -08006974 return result;
Auke Kok9d5c8242008-01-24 02:22:38 -08006975}
6976
6977/**
6978 * igb_io_resume - called when traffic can start flowing again.
6979 * @pdev: Pointer to PCI device
6980 *
6981 * This callback is called when the error recovery driver tells us that
6982 * its OK to resume normal operation. Implementation resembles the
6983 * second-half of the igb_resume routine.
6984 */
6985static void igb_io_resume(struct pci_dev *pdev)
6986{
6987 struct net_device *netdev = pci_get_drvdata(pdev);
6988 struct igb_adapter *adapter = netdev_priv(netdev);
6989
Auke Kok9d5c8242008-01-24 02:22:38 -08006990 if (netif_running(netdev)) {
6991 if (igb_up(adapter)) {
6992 dev_err(&pdev->dev, "igb_up failed after reset\n");
6993 return;
6994 }
6995 }
6996
6997 netif_device_attach(netdev);
6998
6999 /* let the f/w know that the h/w is now under the control of the
7000 * driver. */
7001 igb_get_hw_control(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08007002}
7003
Alexander Duyck26ad9172009-10-05 06:32:49 +00007004static void igb_rar_set_qsel(struct igb_adapter *adapter, u8 *addr, u32 index,
7005 u8 qsel)
7006{
7007 u32 rar_low, rar_high;
7008 struct e1000_hw *hw = &adapter->hw;
7009
7010 /* HW expects these in little endian so we reverse the byte order
7011 * from network order (big endian) to little endian
7012 */
7013 rar_low = ((u32) addr[0] | ((u32) addr[1] << 8) |
7014 ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
7015 rar_high = ((u32) addr[4] | ((u32) addr[5] << 8));
7016
7017 /* Indicate to hardware the Address is Valid. */
7018 rar_high |= E1000_RAH_AV;
7019
7020 if (hw->mac.type == e1000_82575)
7021 rar_high |= E1000_RAH_POOL_1 * qsel;
7022 else
7023 rar_high |= E1000_RAH_POOL_1 << qsel;
7024
7025 wr32(E1000_RAL(index), rar_low);
7026 wrfl();
7027 wr32(E1000_RAH(index), rar_high);
7028 wrfl();
7029}
7030
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007031static int igb_set_vf_mac(struct igb_adapter *adapter,
7032 int vf, unsigned char *mac_addr)
7033{
7034 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00007035 /* VF MAC addresses start at end of receive addresses and moves
7036 * torwards the first, as a result a collision should not be possible */
7037 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007038
Alexander Duyck37680112009-02-19 20:40:30 -08007039 memcpy(adapter->vf_data[vf].vf_mac_addresses, mac_addr, ETH_ALEN);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007040
Alexander Duyck26ad9172009-10-05 06:32:49 +00007041 igb_rar_set_qsel(adapter, mac_addr, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007042
7043 return 0;
7044}
7045
Williams, Mitch A8151d292010-02-10 01:44:24 +00007046static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
7047{
7048 struct igb_adapter *adapter = netdev_priv(netdev);
7049 if (!is_valid_ether_addr(mac) || (vf >= adapter->vfs_allocated_count))
7050 return -EINVAL;
7051 adapter->vf_data[vf].flags |= IGB_VF_FLAG_PF_SET_MAC;
7052 dev_info(&adapter->pdev->dev, "setting MAC %pM on VF %d\n", mac, vf);
7053 dev_info(&adapter->pdev->dev, "Reload the VF driver to make this"
7054 " change effective.");
7055 if (test_bit(__IGB_DOWN, &adapter->state)) {
7056 dev_warn(&adapter->pdev->dev, "The VF MAC address has been set,"
7057 " but the PF device is not up.\n");
7058 dev_warn(&adapter->pdev->dev, "Bring the PF device up before"
7059 " attempting to use the VF device.\n");
7060 }
7061 return igb_set_vf_mac(adapter, vf, mac);
7062}
7063
Lior Levy17dc5662011-02-08 02:28:46 +00007064static int igb_link_mbps(int internal_link_speed)
7065{
7066 switch (internal_link_speed) {
7067 case SPEED_100:
7068 return 100;
7069 case SPEED_1000:
7070 return 1000;
7071 default:
7072 return 0;
7073 }
7074}
7075
7076static void igb_set_vf_rate_limit(struct e1000_hw *hw, int vf, int tx_rate,
7077 int link_speed)
7078{
7079 int rf_dec, rf_int;
7080 u32 bcnrc_val;
7081
7082 if (tx_rate != 0) {
7083 /* Calculate the rate factor values to set */
7084 rf_int = link_speed / tx_rate;
7085 rf_dec = (link_speed - (rf_int * tx_rate));
7086 rf_dec = (rf_dec * (1<<E1000_RTTBCNRC_RF_INT_SHIFT)) / tx_rate;
7087
7088 bcnrc_val = E1000_RTTBCNRC_RS_ENA;
7089 bcnrc_val |= ((rf_int<<E1000_RTTBCNRC_RF_INT_SHIFT) &
7090 E1000_RTTBCNRC_RF_INT_MASK);
7091 bcnrc_val |= (rf_dec & E1000_RTTBCNRC_RF_DEC_MASK);
7092 } else {
7093 bcnrc_val = 0;
7094 }
7095
7096 wr32(E1000_RTTDQSEL, vf); /* vf X uses queue X */
Lior Levyf00b0da2011-06-04 06:05:03 +00007097 /*
7098 * Set global transmit compensation time to the MMW_SIZE in RTTBCNRM
7099 * register. MMW_SIZE=0x014 if 9728-byte jumbo is supported.
7100 */
7101 wr32(E1000_RTTBCNRM, 0x14);
Lior Levy17dc5662011-02-08 02:28:46 +00007102 wr32(E1000_RTTBCNRC, bcnrc_val);
7103}
7104
7105static void igb_check_vf_rate_limit(struct igb_adapter *adapter)
7106{
7107 int actual_link_speed, i;
7108 bool reset_rate = false;
7109
7110 /* VF TX rate limit was not set or not supported */
7111 if ((adapter->vf_rate_link_speed == 0) ||
7112 (adapter->hw.mac.type != e1000_82576))
7113 return;
7114
7115 actual_link_speed = igb_link_mbps(adapter->link_speed);
7116 if (actual_link_speed != adapter->vf_rate_link_speed) {
7117 reset_rate = true;
7118 adapter->vf_rate_link_speed = 0;
7119 dev_info(&adapter->pdev->dev,
7120 "Link speed has been changed. VF Transmit "
7121 "rate is disabled\n");
7122 }
7123
7124 for (i = 0; i < adapter->vfs_allocated_count; i++) {
7125 if (reset_rate)
7126 adapter->vf_data[i].tx_rate = 0;
7127
7128 igb_set_vf_rate_limit(&adapter->hw, i,
7129 adapter->vf_data[i].tx_rate,
7130 actual_link_speed);
7131 }
7132}
7133
Williams, Mitch A8151d292010-02-10 01:44:24 +00007134static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate)
7135{
Lior Levy17dc5662011-02-08 02:28:46 +00007136 struct igb_adapter *adapter = netdev_priv(netdev);
7137 struct e1000_hw *hw = &adapter->hw;
7138 int actual_link_speed;
7139
7140 if (hw->mac.type != e1000_82576)
7141 return -EOPNOTSUPP;
7142
7143 actual_link_speed = igb_link_mbps(adapter->link_speed);
7144 if ((vf >= adapter->vfs_allocated_count) ||
7145 (!(rd32(E1000_STATUS) & E1000_STATUS_LU)) ||
7146 (tx_rate < 0) || (tx_rate > actual_link_speed))
7147 return -EINVAL;
7148
7149 adapter->vf_rate_link_speed = actual_link_speed;
7150 adapter->vf_data[vf].tx_rate = (u16)tx_rate;
7151 igb_set_vf_rate_limit(hw, vf, tx_rate, actual_link_speed);
7152
7153 return 0;
Williams, Mitch A8151d292010-02-10 01:44:24 +00007154}
7155
7156static int igb_ndo_get_vf_config(struct net_device *netdev,
7157 int vf, struct ifla_vf_info *ivi)
7158{
7159 struct igb_adapter *adapter = netdev_priv(netdev);
7160 if (vf >= adapter->vfs_allocated_count)
7161 return -EINVAL;
7162 ivi->vf = vf;
7163 memcpy(&ivi->mac, adapter->vf_data[vf].vf_mac_addresses, ETH_ALEN);
Lior Levy17dc5662011-02-08 02:28:46 +00007164 ivi->tx_rate = adapter->vf_data[vf].tx_rate;
Williams, Mitch A8151d292010-02-10 01:44:24 +00007165 ivi->vlan = adapter->vf_data[vf].pf_vlan;
7166 ivi->qos = adapter->vf_data[vf].pf_qos;
7167 return 0;
7168}
7169
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007170static void igb_vmm_control(struct igb_adapter *adapter)
7171{
7172 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck10d8e902009-10-27 15:54:04 +00007173 u32 reg;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007174
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007175 switch (hw->mac.type) {
7176 case e1000_82575:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00007177 case e1000_i210:
7178 case e1000_i211:
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007179 default:
7180 /* replication is not supported for 82575 */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007181 return;
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007182 case e1000_82576:
7183 /* notify HW that the MAC is adding vlan tags */
7184 reg = rd32(E1000_DTXCTL);
7185 reg |= E1000_DTXCTL_VLAN_ADDED;
7186 wr32(E1000_DTXCTL, reg);
7187 case e1000_82580:
7188 /* enable replication vlan tag stripping */
7189 reg = rd32(E1000_RPLOLR);
7190 reg |= E1000_RPLOLR_STRVLAN;
7191 wr32(E1000_RPLOLR, reg);
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00007192 case e1000_i350:
7193 /* none of the above registers are supported by i350 */
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007194 break;
7195 }
Alexander Duyck10d8e902009-10-27 15:54:04 +00007196
Alexander Duyckd4960302009-10-27 15:53:45 +00007197 if (adapter->vfs_allocated_count) {
7198 igb_vmdq_set_loopback_pf(hw, true);
7199 igb_vmdq_set_replication_pf(hw, true);
Greg Rose13800462010-11-06 02:08:26 +00007200 igb_vmdq_set_anti_spoofing_pf(hw, true,
7201 adapter->vfs_allocated_count);
Alexander Duyckd4960302009-10-27 15:53:45 +00007202 } else {
7203 igb_vmdq_set_loopback_pf(hw, false);
7204 igb_vmdq_set_replication_pf(hw, false);
7205 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007206}
7207
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007208static void igb_init_dmac(struct igb_adapter *adapter, u32 pba)
7209{
7210 struct e1000_hw *hw = &adapter->hw;
7211 u32 dmac_thr;
7212 u16 hwm;
7213
7214 if (hw->mac.type > e1000_82580) {
7215 if (adapter->flags & IGB_FLAG_DMAC) {
7216 u32 reg;
7217
7218 /* force threshold to 0. */
7219 wr32(E1000_DMCTXTH, 0);
7220
7221 /*
Matthew Vicke8c626e2011-11-17 08:33:12 +00007222 * DMA Coalescing high water mark needs to be greater
7223 * than the Rx threshold. Set hwm to PBA - max frame
7224 * size in 16B units, capping it at PBA - 6KB.
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007225 */
Matthew Vicke8c626e2011-11-17 08:33:12 +00007226 hwm = 64 * pba - adapter->max_frame_size / 16;
7227 if (hwm < 64 * (pba - 6))
7228 hwm = 64 * (pba - 6);
7229 reg = rd32(E1000_FCRTC);
7230 reg &= ~E1000_FCRTC_RTH_COAL_MASK;
7231 reg |= ((hwm << E1000_FCRTC_RTH_COAL_SHIFT)
7232 & E1000_FCRTC_RTH_COAL_MASK);
7233 wr32(E1000_FCRTC, reg);
7234
7235 /*
7236 * Set the DMA Coalescing Rx threshold to PBA - 2 * max
7237 * frame size, capping it at PBA - 10KB.
7238 */
7239 dmac_thr = pba - adapter->max_frame_size / 512;
7240 if (dmac_thr < pba - 10)
7241 dmac_thr = pba - 10;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007242 reg = rd32(E1000_DMACR);
7243 reg &= ~E1000_DMACR_DMACTHR_MASK;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007244 reg |= ((dmac_thr << E1000_DMACR_DMACTHR_SHIFT)
7245 & E1000_DMACR_DMACTHR_MASK);
7246
7247 /* transition to L0x or L1 if available..*/
7248 reg |= (E1000_DMACR_DMAC_EN | E1000_DMACR_DMAC_LX_MASK);
7249
7250 /* watchdog timer= +-1000 usec in 32usec intervals */
7251 reg |= (1000 >> 5);
Matthew Vick0c02dd92012-04-14 05:20:32 +00007252
7253 /* Disable BMC-to-OS Watchdog Enable */
7254 reg &= ~E1000_DMACR_DC_BMC2OSW_EN;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007255 wr32(E1000_DMACR, reg);
7256
7257 /*
7258 * no lower threshold to disable
7259 * coalescing(smart fifb)-UTRESH=0
7260 */
7261 wr32(E1000_DMCRTRH, 0);
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007262
7263 reg = (IGB_DMCTLX_DCFLUSH_DIS | 0x4);
7264
7265 wr32(E1000_DMCTLX, reg);
7266
7267 /*
7268 * free space in tx packet buffer to wake from
7269 * DMA coal
7270 */
7271 wr32(E1000_DMCTXTH, (IGB_MIN_TXPBSIZE -
7272 (IGB_TX_BUF_4096 + adapter->max_frame_size)) >> 6);
7273
7274 /*
7275 * make low power state decision controlled
7276 * by DMA coal
7277 */
7278 reg = rd32(E1000_PCIEMISC);
7279 reg &= ~E1000_PCIEMISC_LX_DECISION;
7280 wr32(E1000_PCIEMISC, reg);
7281 } /* endif adapter->dmac is not disabled */
7282 } else if (hw->mac.type == e1000_82580) {
7283 u32 reg = rd32(E1000_PCIEMISC);
7284 wr32(E1000_PCIEMISC, reg & ~E1000_PCIEMISC_LX_DECISION);
7285 wr32(E1000_DMACR, 0);
7286 }
7287}
7288
Auke Kok9d5c8242008-01-24 02:22:38 -08007289/* igb_main.c */