blob: 09e8cc36948ee8fc0d68a501dfa57bbd18e886f3 [file] [log] [blame]
Joonyoung Shimc8466a92015-06-12 21:59:00 +09001/* drivers/gpu/drm/exynos5433_drm_decon.c
2 *
3 * Copyright (C) 2015 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Hyungwon Hwang <human.hwang@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundationr
11 */
12
13#include <linux/platform_device.h>
14#include <linux/clk.h>
15#include <linux/component.h>
Andrzej Hajdab8182832015-10-20 18:22:41 +090016#include <linux/of_device.h>
Joonyoung Shimc8466a92015-06-12 21:59:00 +090017#include <linux/of_gpio.h>
18#include <linux/pm_runtime.h>
19
20#include <video/exynos5433_decon.h>
21
22#include "exynos_drm_drv.h"
23#include "exynos_drm_crtc.h"
Marek Szyprowski0488f502015-11-30 14:53:21 +010024#include "exynos_drm_fb.h"
Joonyoung Shimc8466a92015-06-12 21:59:00 +090025#include "exynos_drm_plane.h"
26#include "exynos_drm_iommu.h"
27
28#define WINDOWS_NR 3
29#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
30
Inki Dae9ac26de2016-04-18 17:59:01 +090031#define IFTYPE_I80 (1 << 0)
32#define I80_HW_TRG (1 << 1)
33#define IFTYPE_HDMI (1 << 2)
34
Andrzej Hajda4f54f21c2015-10-20 11:22:34 +020035static const char * const decon_clks_name[] = {
36 "pclk",
37 "aclk_decon",
38 "aclk_smmu_decon0x",
39 "aclk_xiu_decon0x",
40 "pclk_smmu_decon0x",
41 "sclk_decon_vclk",
42 "sclk_decon_eclk",
43};
44
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020045enum decon_flag_bits {
46 BIT_CLKS_ENABLED,
47 BIT_IRQS_ENABLED,
48 BIT_WIN_UPDATED,
Andrzej Hajda821b40b2017-01-13 10:20:58 +010049 BIT_SUSPENDED,
50 BIT_REQUEST_UPDATE
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020051};
52
Joonyoung Shimc8466a92015-06-12 21:59:00 +090053struct decon_context {
54 struct device *dev;
55 struct drm_device *drm_dev;
56 struct exynos_drm_crtc *crtc;
57 struct exynos_drm_plane planes[WINDOWS_NR];
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +010058 struct exynos_drm_plane_config configs[WINDOWS_NR];
Joonyoung Shimc8466a92015-06-12 21:59:00 +090059 void __iomem *addr;
Andrzej Hajda4f54f21c2015-10-20 11:22:34 +020060 struct clk *clks[ARRAY_SIZE(decon_clks_name)];
Joonyoung Shimc8466a92015-06-12 21:59:00 +090061 int pipe;
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020062 unsigned long flags;
Inki Dae9ac26de2016-04-18 17:59:01 +090063 unsigned long out_type;
Andrzej Hajdab8182832015-10-20 18:22:41 +090064 int first_win;
Joonyoung Shimc8466a92015-06-12 21:59:00 +090065};
66
Marek Szyprowskifbbb1e12015-08-31 00:53:57 +090067static const uint32_t decon_formats[] = {
68 DRM_FORMAT_XRGB1555,
69 DRM_FORMAT_RGB565,
70 DRM_FORMAT_XRGB8888,
71 DRM_FORMAT_ARGB8888,
72};
73
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +010074static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
75 DRM_PLANE_TYPE_PRIMARY,
76 DRM_PLANE_TYPE_OVERLAY,
77 DRM_PLANE_TYPE_CURSOR,
78};
79
Andrzej Hajdab2192072015-10-20 11:22:37 +020080static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
81 u32 val)
82{
83 val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
84 writel(val, ctx->addr + reg);
85}
86
Joonyoung Shimc8466a92015-06-12 21:59:00 +090087static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
88{
89 struct decon_context *ctx = crtc->ctx;
90 u32 val;
91
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020092 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +090093 return -EPERM;
94
Marek Szyprowskif3fb3d82016-02-03 13:42:54 +010095 if (!test_and_set_bit(BIT_IRQS_ENABLED, &ctx->flags)) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +090096 val = VIDINTCON0_INTEN;
Inki Dae9ac26de2016-04-18 17:59:01 +090097 if (ctx->out_type & IFTYPE_I80)
Joonyoung Shimc8466a92015-06-12 21:59:00 +090098 val |= VIDINTCON0_FRAMEDONE;
99 else
100 val |= VIDINTCON0_INTFRMEN;
101
102 writel(val, ctx->addr + DECON_VIDINTCON0);
103 }
104
105 return 0;
106}
107
108static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
109{
110 struct decon_context *ctx = crtc->ctx;
111
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200112 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900113 return;
114
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200115 if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900116 writel(0, ctx->addr + DECON_VIDINTCON0);
117}
118
119static void decon_setup_trigger(struct decon_context *ctx)
120{
Inki Dae9ac26de2016-04-18 17:59:01 +0900121 u32 val = !(ctx->out_type & I80_HW_TRG)
Andrzej Hajdab8182832015-10-20 18:22:41 +0900122 ? TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
123 TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN
124 : TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
Inki Daeb5bf0f12016-04-12 09:59:11 +0900125 TRIGCON_HWTRIGMASK | TRIGCON_HWTRIGEN;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900126 writel(val, ctx->addr + DECON_TRIGCON);
127}
128
129static void decon_commit(struct exynos_drm_crtc *crtc)
130{
131 struct decon_context *ctx = crtc->ctx;
Andrzej Hajda85de2752015-10-20 11:22:36 +0200132 struct drm_display_mode *m = &crtc->base.mode;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900133 u32 val;
134
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200135 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900136 return;
137
Inki Dae9ac26de2016-04-18 17:59:01 +0900138 if (ctx->out_type & IFTYPE_HDMI) {
Andrzej Hajdab8182832015-10-20 18:22:41 +0900139 m->crtc_hsync_start = m->crtc_hdisplay + 10;
140 m->crtc_hsync_end = m->crtc_htotal - 92;
141 m->crtc_vsync_start = m->crtc_vdisplay + 1;
142 m->crtc_vsync_end = m->crtc_vsync_start + 1;
143 }
144
145 decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID, 0);
146
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900147 /* enable clock gate */
148 val = CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F;
149 writel(val, ctx->addr + DECON_CMU);
150
Andrzej Hajdadd65a682016-04-29 15:42:49 +0200151 if (ctx->out_type & (IFTYPE_I80 | I80_HW_TRG))
152 decon_setup_trigger(ctx);
153
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900154 /* lcd on and use command if */
155 val = VIDOUT_LCD_ON;
Inki Dae9ac26de2016-04-18 17:59:01 +0900156 if (ctx->out_type & IFTYPE_I80) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900157 val |= VIDOUT_COMMAND_IF;
Inki Dae9ac26de2016-04-18 17:59:01 +0900158 } else {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900159 val |= VIDOUT_RGB_IF;
Inki Dae9ac26de2016-04-18 17:59:01 +0900160 }
161
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900162 writel(val, ctx->addr + DECON_VIDOUTCON0);
163
Andrzej Hajda85de2752015-10-20 11:22:36 +0200164 val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
165 VIDTCON2_HOZVAL(m->hdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900166 writel(val, ctx->addr + DECON_VIDTCON2);
167
Inki Dae9ac26de2016-04-18 17:59:01 +0900168 if (!(ctx->out_type & IFTYPE_I80)) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900169 val = VIDTCON00_VBPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200170 m->crtc_vtotal - m->crtc_vsync_end - 1) |
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900171 VIDTCON00_VFPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200172 m->crtc_vsync_start - m->crtc_vdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900173 writel(val, ctx->addr + DECON_VIDTCON00);
174
175 val = VIDTCON01_VSPW_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200176 m->crtc_vsync_end - m->crtc_vsync_start - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900177 writel(val, ctx->addr + DECON_VIDTCON01);
178
179 val = VIDTCON10_HBPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200180 m->crtc_htotal - m->crtc_hsync_end - 1) |
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900181 VIDTCON10_HFPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200182 m->crtc_hsync_start - m->crtc_hdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900183 writel(val, ctx->addr + DECON_VIDTCON10);
184
185 val = VIDTCON11_HSPW_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200186 m->crtc_hsync_end - m->crtc_hsync_start - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900187 writel(val, ctx->addr + DECON_VIDTCON11);
188 }
189
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900190 /* enable output and display signal */
Andrzej Hajdab8182832015-10-20 18:22:41 +0900191 decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900192}
193
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900194static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
195 struct drm_framebuffer *fb)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900196{
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900197 unsigned long val;
198
199 val = readl(ctx->addr + DECON_WINCONx(win));
200 val &= ~WINCONx_BPPMODE_MASK;
201
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900202 switch (fb->pixel_format) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900203 case DRM_FORMAT_XRGB1555:
204 val |= WINCONx_BPPMODE_16BPP_I1555;
205 val |= WINCONx_HAWSWP_F;
206 val |= WINCONx_BURSTLEN_16WORD;
207 break;
208 case DRM_FORMAT_RGB565:
209 val |= WINCONx_BPPMODE_16BPP_565;
210 val |= WINCONx_HAWSWP_F;
211 val |= WINCONx_BURSTLEN_16WORD;
212 break;
213 case DRM_FORMAT_XRGB8888:
214 val |= WINCONx_BPPMODE_24BPP_888;
215 val |= WINCONx_WSWP_F;
216 val |= WINCONx_BURSTLEN_16WORD;
217 break;
218 case DRM_FORMAT_ARGB8888:
219 val |= WINCONx_BPPMODE_32BPP_A8888;
220 val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
221 val |= WINCONx_BURSTLEN_16WORD;
222 break;
223 default:
224 DRM_ERROR("Proper pixel format is not set\n");
225 return;
226 }
227
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900228 DRM_DEBUG_KMS("bpp = %u\n", fb->bits_per_pixel);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900229
230 /*
231 * In case of exynos, setting dma-burst to 16Word causes permanent
232 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
233 * switching which is based on plane size is not recommended as
234 * plane size varies a lot towards the end of the screen and rapid
235 * movement causes unstable DMA which results into iommu crash/tear.
236 */
237
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900238 if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900239 val &= ~WINCONx_BURSTLEN_MASK;
240 val |= WINCONx_BURSTLEN_8WORD;
241 }
242
243 writel(val, ctx->addr + DECON_WINCONx(win));
244}
245
246static void decon_shadow_protect_win(struct decon_context *ctx, int win,
247 bool protect)
248{
Andrzej Hajdab2192072015-10-20 11:22:37 +0200249 decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_Wx_PROTECT(win),
250 protect ? ~0 : 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900251}
252
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100253static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900254{
255 struct decon_context *ctx = crtc->ctx;
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100256 int i;
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900257
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200258 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900259 return;
260
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100261 for (i = ctx->first_win; i < WINDOWS_NR; i++)
262 decon_shadow_protect_win(ctx, i, true);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900263}
264
Andrzej Hajdab8182832015-10-20 18:22:41 +0900265#define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
266#define COORDINATE_X(x) BIT_VAL((x), 23, 12)
267#define COORDINATE_Y(x) BIT_VAL((x), 11, 0)
268
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900269static void decon_update_plane(struct exynos_drm_crtc *crtc,
270 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900271{
Marek Szyprowski0114f402015-11-30 14:53:22 +0100272 struct exynos_drm_plane_state *state =
273 to_exynos_plane_state(plane->base.state);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900274 struct decon_context *ctx = crtc->ctx;
Marek Szyprowski0114f402015-11-30 14:53:22 +0100275 struct drm_framebuffer *fb = state->base.fb;
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100276 unsigned int win = plane->index;
Marek Szyprowski0488f502015-11-30 14:53:21 +0100277 unsigned int bpp = fb->bits_per_pixel >> 3;
278 unsigned int pitch = fb->pitches[0];
279 dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900280 u32 val;
281
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200282 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900283 return;
284
Marek Szyprowski0114f402015-11-30 14:53:22 +0100285 val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900286 writel(val, ctx->addr + DECON_VIDOSDxA(win));
287
Marek Szyprowski0114f402015-11-30 14:53:22 +0100288 val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
289 COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900290 writel(val, ctx->addr + DECON_VIDOSDxB(win));
291
292 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
293 VIDOSD_Wx_ALPHA_B_F(0x0);
294 writel(val, ctx->addr + DECON_VIDOSDxC(win));
295
296 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
297 VIDOSD_Wx_ALPHA_B_F(0x0);
298 writel(val, ctx->addr + DECON_VIDOSDxD(win));
299
Marek Szyprowski0488f502015-11-30 14:53:21 +0100300 writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900301
Marek Szyprowski0114f402015-11-30 14:53:22 +0100302 val = dma_addr + pitch * state->src.h;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900303 writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
304
Inki Dae9ac26de2016-04-18 17:59:01 +0900305 if (!(ctx->out_type & IFTYPE_HDMI))
Marek Szyprowski0114f402015-11-30 14:53:22 +0100306 val = BIT_VAL(pitch - state->crtc.w * bpp, 27, 14)
307 | BIT_VAL(state->crtc.w * bpp, 13, 0);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900308 else
Marek Szyprowski0114f402015-11-30 14:53:22 +0100309 val = BIT_VAL(pitch - state->crtc.w * bpp, 29, 15)
310 | BIT_VAL(state->crtc.w * bpp, 14, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900311 writel(val, ctx->addr + DECON_VIDW0xADD2(win));
312
Marek Szyprowski0488f502015-11-30 14:53:21 +0100313 decon_win_set_pixfmt(ctx, win, fb);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900314
315 /* window enable */
Andrzej Hajdab2192072015-10-20 11:22:37 +0200316 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
Andrzej Hajda821b40b2017-01-13 10:20:58 +0100317 set_bit(BIT_REQUEST_UPDATE, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900318}
319
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900320static void decon_disable_plane(struct exynos_drm_crtc *crtc,
321 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900322{
323 struct decon_context *ctx = crtc->ctx;
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100324 unsigned int win = plane->index;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900325
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200326 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900327 return;
328
Andrzej Hajdab2192072015-10-20 11:22:37 +0200329 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
Andrzej Hajda821b40b2017-01-13 10:20:58 +0100330 set_bit(BIT_REQUEST_UPDATE, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900331}
332
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100333static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900334{
335 struct decon_context *ctx = crtc->ctx;
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100336 int i;
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900337
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200338 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900339 return;
340
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100341 for (i = ctx->first_win; i < WINDOWS_NR; i++)
342 decon_shadow_protect_win(ctx, i, false);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900343
Andrzej Hajda821b40b2017-01-13 10:20:58 +0100344 if (test_and_clear_bit(BIT_REQUEST_UPDATE, &ctx->flags))
Andrzej Hajdaf65a7c92017-01-09 15:33:02 +0100345 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
Andrzej Hajda92ead492016-03-23 14:15:16 +0100346
Inki Dae9ac26de2016-04-18 17:59:01 +0900347 if (ctx->out_type & IFTYPE_I80)
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200348 set_bit(BIT_WIN_UPDATED, &ctx->flags);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900349}
350
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900351static void decon_swreset(struct decon_context *ctx)
352{
353 unsigned int tries;
354
355 writel(0, ctx->addr + DECON_VIDCON0);
356 for (tries = 2000; tries; --tries) {
357 if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
358 break;
359 udelay(10);
360 }
361
362 WARN(tries == 0, "failed to disable DECON\n");
363
364 writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
365 for (tries = 2000; tries; --tries) {
366 if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
367 break;
368 udelay(10);
369 }
370
371 WARN(tries == 0, "failed to software reset DECON\n");
Andrzej Hajdab8182832015-10-20 18:22:41 +0900372
Inki Dae9ac26de2016-04-18 17:59:01 +0900373 if (!(ctx->out_type & IFTYPE_HDMI))
Andrzej Hajdab8182832015-10-20 18:22:41 +0900374 return;
375
376 writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
377 decon_set_bits(ctx, DECON_CMU,
378 CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
379 writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
380 writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
381 ctx->addr + DECON_CRCCTRL);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900382}
383
384static void decon_enable(struct exynos_drm_crtc *crtc)
385{
386 struct decon_context *ctx = crtc->ctx;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900387
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200388 if (!test_and_clear_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900389 return;
390
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900391 pm_runtime_get_sync(ctx->dev);
392
Andrzej Hajdac60230e2016-03-23 14:26:00 +0100393 exynos_drm_pipe_clk_enable(crtc, true);
394
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200395 set_bit(BIT_CLKS_ENABLED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900396
Andrzej Hajdae87b3c62016-03-23 14:15:17 +0100397 decon_swreset(ctx);
398
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900399 /* if vblank was enabled status, enable it again. */
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200400 if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900401 decon_enable_vblank(ctx->crtc);
402
403 decon_commit(ctx->crtc);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900404}
405
406static void decon_disable(struct exynos_drm_crtc *crtc)
407{
408 struct decon_context *ctx = crtc->ctx;
409 int i;
410
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200411 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900412 return;
413
414 /*
415 * We need to make sure that all windows are disabled before we
416 * suspend that connector. Otherwise we might try to scan from
417 * a destroyed buffer later.
418 */
Andrzej Hajdab8182832015-10-20 18:22:41 +0900419 for (i = ctx->first_win; i < WINDOWS_NR; i++)
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900420 decon_disable_plane(crtc, &ctx->planes[i]);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900421
422 decon_swreset(ctx);
423
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200424 clear_bit(BIT_CLKS_ENABLED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900425
Andrzej Hajdac60230e2016-03-23 14:26:00 +0100426 exynos_drm_pipe_clk_enable(crtc, false);
427
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900428 pm_runtime_put_sync(ctx->dev);
429
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200430 set_bit(BIT_SUSPENDED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900431}
432
Andrzej Hajda9844d6e2016-02-11 12:55:46 +0100433static void decon_te_irq_handler(struct exynos_drm_crtc *crtc)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900434{
435 struct decon_context *ctx = crtc->ctx;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900436
Andrzej Hajda3f4c8e52016-04-29 15:42:48 +0200437 if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags) ||
438 (ctx->out_type & I80_HW_TRG))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900439 return;
440
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200441 if (test_and_clear_bit(BIT_WIN_UPDATED, &ctx->flags))
Andrzej Hajdab2192072015-10-20 11:22:37 +0200442 decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900443}
444
445static void decon_clear_channels(struct exynos_drm_crtc *crtc)
446{
447 struct decon_context *ctx = crtc->ctx;
448 int win, i, ret;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900449
450 DRM_DEBUG_KMS("%s\n", __FILE__);
451
452 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
453 ret = clk_prepare_enable(ctx->clks[i]);
454 if (ret < 0)
455 goto err;
456 }
457
458 for (win = 0; win < WINDOWS_NR; win++) {
Andrzej Hajdab2192072015-10-20 11:22:37 +0200459 decon_shadow_protect_win(ctx, win, true);
460 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
461 decon_shadow_protect_win(ctx, win, false);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900462 }
Andrzej Hajda92ead492016-03-23 14:15:16 +0100463
464 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
465
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900466 /* TODO: wait for possible vsync */
467 msleep(50);
468
469err:
470 while (--i >= 0)
471 clk_disable_unprepare(ctx->clks[i]);
472}
473
474static struct exynos_drm_crtc_ops decon_crtc_ops = {
475 .enable = decon_enable,
476 .disable = decon_disable,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900477 .enable_vblank = decon_enable_vblank,
478 .disable_vblank = decon_disable_vblank,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900479 .atomic_begin = decon_atomic_begin,
Gustavo Padovan9cc76102015-08-03 14:38:05 +0900480 .update_plane = decon_update_plane,
481 .disable_plane = decon_disable_plane,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900482 .atomic_flush = decon_atomic_flush,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900483 .te_handler = decon_te_irq_handler,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900484};
485
486static int decon_bind(struct device *dev, struct device *master, void *data)
487{
488 struct decon_context *ctx = dev_get_drvdata(dev);
489 struct drm_device *drm_dev = data;
490 struct exynos_drm_private *priv = drm_dev->dev_private;
491 struct exynos_drm_plane *exynos_plane;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900492 enum exynos_drm_output_type out_type;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900493 unsigned int win;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900494 int ret;
495
496 ctx->drm_dev = drm_dev;
497 ctx->pipe = priv->pipe++;
498
Andrzej Hajdab8182832015-10-20 18:22:41 +0900499 for (win = ctx->first_win; win < WINDOWS_NR; win++) {
500 int tmp = (win == ctx->first_win) ? 0 : win;
501
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +0100502 ctx->configs[win].pixel_formats = decon_formats;
503 ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
504 ctx->configs[win].zpos = win;
505 ctx->configs[win].type = decon_win_types[tmp];
506
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100507 ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +0100508 1 << ctx->pipe, &ctx->configs[win]);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900509 if (ret)
510 return ret;
511 }
512
Andrzej Hajdab8182832015-10-20 18:22:41 +0900513 exynos_plane = &ctx->planes[ctx->first_win];
Inki Dae9ac26de2016-04-18 17:59:01 +0900514 out_type = (ctx->out_type & IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
Andrzej Hajdab8182832015-10-20 18:22:41 +0900515 : EXYNOS_DISPLAY_TYPE_LCD;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900516 ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
Andrzej Hajdab8182832015-10-20 18:22:41 +0900517 ctx->pipe, out_type,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900518 &decon_crtc_ops, ctx);
519 if (IS_ERR(ctx->crtc)) {
520 ret = PTR_ERR(ctx->crtc);
521 goto err;
522 }
523
Joonyoung Shimeb7a3fc2015-07-02 21:49:39 +0900524 decon_clear_channels(ctx->crtc);
525
526 ret = drm_iommu_attach_device(drm_dev, dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900527 if (ret)
528 goto err;
529
530 return ret;
531err:
532 priv->pipe--;
533 return ret;
534}
535
536static void decon_unbind(struct device *dev, struct device *master, void *data)
537{
538 struct decon_context *ctx = dev_get_drvdata(dev);
539
540 decon_disable(ctx->crtc);
541
542 /* detach this sub driver from iommu mapping if supported. */
Joonyoung Shimbf566082015-07-02 21:49:38 +0900543 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900544}
545
546static const struct component_ops decon_component_ops = {
547 .bind = decon_bind,
548 .unbind = decon_unbind,
549};
550
Andrzej Hajdab8182832015-10-20 18:22:41 +0900551static irqreturn_t decon_irq_handler(int irq, void *dev_id)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900552{
553 struct decon_context *ctx = dev_id;
554 u32 val;
555
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200556 if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900557 goto out;
558
559 val = readl(ctx->addr + DECON_VIDINTCON1);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900560 val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;
561
562 if (val) {
Andrzej Hajdab8182832015-10-20 18:22:41 +0900563 writel(val, ctx->addr + DECON_VIDINTCON1);
Andrzej Hajdab0bb3d02016-04-29 15:42:47 +0200564 drm_crtc_handle_vblank(&ctx->crtc->base);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900565 }
566
567out:
568 return IRQ_HANDLED;
569}
570
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900571#ifdef CONFIG_PM
572static int exynos5433_decon_suspend(struct device *dev)
573{
574 struct decon_context *ctx = dev_get_drvdata(dev);
Andrzej Hajda92c96ff2016-02-11 12:25:04 +0100575 int i = ARRAY_SIZE(decon_clks_name);
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900576
Andrzej Hajda92c96ff2016-02-11 12:25:04 +0100577 while (--i >= 0)
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900578 clk_disable_unprepare(ctx->clks[i]);
579
580 return 0;
581}
582
583static int exynos5433_decon_resume(struct device *dev)
584{
585 struct decon_context *ctx = dev_get_drvdata(dev);
586 int i, ret;
587
588 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
589 ret = clk_prepare_enable(ctx->clks[i]);
590 if (ret < 0)
591 goto err;
592 }
593
594 return 0;
595
596err:
597 while (--i >= 0)
598 clk_disable_unprepare(ctx->clks[i]);
599
600 return ret;
601}
602#endif
603
604static const struct dev_pm_ops exynos5433_decon_pm_ops = {
605 SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
606 NULL)
607};
608
Andrzej Hajdab8182832015-10-20 18:22:41 +0900609static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
610 {
611 .compatible = "samsung,exynos5433-decon",
Inki Dae9ac26de2016-04-18 17:59:01 +0900612 .data = (void *)I80_HW_TRG
Andrzej Hajdab8182832015-10-20 18:22:41 +0900613 },
614 {
615 .compatible = "samsung,exynos5433-decon-tv",
Inki Dae9ac26de2016-04-18 17:59:01 +0900616 .data = (void *)(I80_HW_TRG | IFTYPE_HDMI)
Andrzej Hajdab8182832015-10-20 18:22:41 +0900617 },
618 {},
619};
620MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
621
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900622static int exynos5433_decon_probe(struct platform_device *pdev)
623{
624 struct device *dev = &pdev->dev;
625 struct decon_context *ctx;
626 struct resource *res;
627 int ret;
628 int i;
629
630 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
631 if (!ctx)
632 return -ENOMEM;
633
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200634 __set_bit(BIT_SUSPENDED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900635 ctx->dev = dev;
Inki Dae9ac26de2016-04-18 17:59:01 +0900636 ctx->out_type = (unsigned long)of_device_get_match_data(dev);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900637
Inki Dae9ac26de2016-04-18 17:59:01 +0900638 if (ctx->out_type & IFTYPE_HDMI) {
Andrzej Hajdab8182832015-10-20 18:22:41 +0900639 ctx->first_win = 1;
Inki Dae9ac26de2016-04-18 17:59:01 +0900640 } else if (of_get_child_by_name(dev->of_node, "i80-if-timings")) {
Andrzej Hajdadd65a682016-04-29 15:42:49 +0200641 ctx->out_type |= IFTYPE_I80;
Inki Dae9ac26de2016-04-18 17:59:01 +0900642 }
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900643
644 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
645 struct clk *clk;
646
647 clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
648 if (IS_ERR(clk))
649 return PTR_ERR(clk);
650
651 ctx->clks[i] = clk;
652 }
653
654 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
655 if (!res) {
656 dev_err(dev, "cannot find IO resource\n");
657 return -ENXIO;
658 }
659
660 ctx->addr = devm_ioremap_resource(dev, res);
661 if (IS_ERR(ctx->addr)) {
662 dev_err(dev, "ioremap failed\n");
663 return PTR_ERR(ctx->addr);
664 }
665
666 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
Inki Dae9ac26de2016-04-18 17:59:01 +0900667 (ctx->out_type & IFTYPE_I80) ? "lcd_sys" : "vsync");
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900668 if (!res) {
669 dev_err(dev, "cannot find IRQ resource\n");
670 return -ENXIO;
671 }
672
Andrzej Hajdab8182832015-10-20 18:22:41 +0900673 ret = devm_request_irq(dev, res->start, decon_irq_handler, 0,
674 "drm_decon", ctx);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900675 if (ret < 0) {
676 dev_err(dev, "lcd_sys irq request failed\n");
677 return ret;
678 }
679
680 platform_set_drvdata(pdev, ctx);
681
682 pm_runtime_enable(dev);
683
684 ret = component_add(dev, &decon_component_ops);
685 if (ret)
686 goto err_disable_pm_runtime;
687
688 return 0;
689
690err_disable_pm_runtime:
691 pm_runtime_disable(dev);
692
693 return ret;
694}
695
696static int exynos5433_decon_remove(struct platform_device *pdev)
697{
698 pm_runtime_disable(&pdev->dev);
699
700 component_del(&pdev->dev, &decon_component_ops);
701
702 return 0;
703}
704
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900705struct platform_driver exynos5433_decon_driver = {
706 .probe = exynos5433_decon_probe,
707 .remove = exynos5433_decon_remove,
708 .driver = {
709 .name = "exynos5433-decon",
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900710 .pm = &exynos5433_decon_pm_ops,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900711 .of_match_table = exynos5433_decon_driver_dt_match,
712 },
713};