blob: 16faea30114ac01f2744b69150d7a26d7ca578c3 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Manasi Navare611032b2017-01-24 08:21:49 -080031#include <linux/types.h>
Clint Taylor01527b32014-07-07 13:01:46 -070032#include <linux/notifier.h>
33#include <linux/reboot.h>
Manasi Navare611032b2017-01-24 08:21:49 -080034#include <asm/byteorder.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080036#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_crtc.h>
38#include <drm/drm_crtc_helper.h>
Sean Paul20f24d72018-01-08 14:55:43 -050039#include <drm/drm_dp_helper.h>
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_edid.h>
Sean Paul20f24d72018-01-08 14:55:43 -050041#include <drm/drm_hdcp.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010043#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070044#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070045
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -070046#define DP_DPRX_ESI_LEN 14
Keith Packarda4fc5ed2009-04-07 16:16:42 -070047
Todd Previte559be302015-05-04 07:48:20 -070048/* Compliance test status bits */
49#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
50#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
51#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
52#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
53
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080054struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030055 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080056 struct dpll dpll;
57};
58
59static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030060 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080061 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030062 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080063 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
64};
65
66static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030067 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080068 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030069 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080070 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
71};
72
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030074 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080075 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030076 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080077 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
78};
79
Chon Ming Leeef9348c2014-04-09 13:28:18 +030080/*
81 * CHV supports eDP 1.4 that have more link rates.
82 * Below only provides the fixed rate but exclude variable rate.
83 */
84static const struct dp_link_dpll chv_dpll[] = {
85 /*
86 * CHV requires to program fractional division for m2.
87 * m2 is stored in fixed point format using formula below
88 * (m2_int << 22) | m2_fraction
89 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030092 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030093 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Chon Ming Leeef9348c2014-04-09 13:28:18 +030094};
Sonika Jindal637a9c62015-05-07 09:52:08 +053095
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070096/**
Jani Nikula1853a9d2017-08-18 12:30:20 +030097 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070098 * @intel_dp: DP struct
99 *
100 * If a CPU or PCH DP output is attached to an eDP panel, this function
101 * will return true, and false otherwise.
102 */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300103bool intel_dp_is_edp(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700104{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200105 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
106
107 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700108}
109
Imre Deak68b4d822013-05-08 13:14:06 +0300110static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700111{
Imre Deak68b4d822013-05-08 13:14:06 +0300112 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
113
114 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115}
116
Chris Wilsondf0e9242010-09-09 16:20:55 +0100117static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
118{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200119 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100120}
121
Ville Syrjäläadc10302017-10-31 22:51:14 +0200122static void intel_dp_link_down(struct intel_encoder *encoder,
123 const struct intel_crtc_state *old_crtc_state);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300124static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100125static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjäläadc10302017-10-31 22:51:14 +0200126static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
127 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200128static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300129 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530130static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700131
Jani Nikula68f357c2017-03-28 17:59:05 +0300132/* update sink rates from dpcd */
133static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
134{
Jani Nikula229675d2018-02-27 12:59:11 +0200135 static const int dp_rates[] = {
Manasi Navarec71b53c2018-02-28 14:31:50 -0800136 162000, 270000, 540000, 810000
Jani Nikula229675d2018-02-27 12:59:11 +0200137 };
Jani Nikulaa8a08882017-10-09 12:29:59 +0300138 int i, max_rate;
Jani Nikula68f357c2017-03-28 17:59:05 +0300139
Jani Nikulaa8a08882017-10-09 12:29:59 +0300140 max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
Jani Nikula68f357c2017-03-28 17:59:05 +0300141
Jani Nikula229675d2018-02-27 12:59:11 +0200142 for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
143 if (dp_rates[i] > max_rate)
Jani Nikulaa8a08882017-10-09 12:29:59 +0300144 break;
Jani Nikula229675d2018-02-27 12:59:11 +0200145 intel_dp->sink_rates[i] = dp_rates[i];
Jani Nikulaa8a08882017-10-09 12:29:59 +0300146 }
Jani Nikula68f357c2017-03-28 17:59:05 +0300147
Jani Nikulaa8a08882017-10-09 12:29:59 +0300148 intel_dp->num_sink_rates = i;
Jani Nikula68f357c2017-03-28 17:59:05 +0300149}
150
Jani Nikula10ebb732018-02-01 13:03:41 +0200151/* Get length of rates array potentially limited by max_rate. */
152static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
153{
154 int i;
155
156 /* Limit results by potentially reduced max rate */
157 for (i = 0; i < len; i++) {
158 if (rates[len - i - 1] <= max_rate)
159 return len - i;
160 }
161
162 return 0;
163}
164
165/* Get length of common rates array potentially limited by max_rate. */
166static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
167 int max_rate)
168{
169 return intel_dp_rate_limit_len(intel_dp->common_rates,
170 intel_dp->num_common_rates, max_rate);
171}
172
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300173/* Theoretical max between source and sink */
174static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700175{
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300176 return intel_dp->common_rates[intel_dp->num_common_rates - 1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177}
178
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300179/* Theoretical max between source and sink */
180static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
Paulo Zanonieeb63242014-05-06 14:56:50 +0300181{
182 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300183 int source_max = intel_dig_port->max_lanes;
184 int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300185
186 return min(source_max, sink_max);
187}
188
Jani Nikula3d65a732017-04-06 16:44:14 +0300189int intel_dp_max_lane_count(struct intel_dp *intel_dp)
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300190{
191 return intel_dp->max_link_lane_count;
192}
193
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800194int
Keith Packardc8982612012-01-25 08:16:25 -0800195intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700196{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800197 /* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
198 return DIV_ROUND_UP(pixel_clock * bpp, 8);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700199}
200
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800201int
Dave Airliefe27d532010-06-30 11:46:17 +1000202intel_dp_max_data_rate(int max_link_clock, int max_lanes)
203{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800204 /* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
205 * link rate that is generally expressed in Gbps. Since, 8 bits of data
206 * is transmitted every LS_Clk per lane, there is no need to account for
207 * the channel encoding that is done in the PHY layer here.
208 */
209
210 return max_link_clock * max_lanes;
Dave Airliefe27d532010-06-30 11:46:17 +1000211}
212
Mika Kahola70ec0642016-09-09 14:10:55 +0300213static int
214intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
215{
216 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
217 struct intel_encoder *encoder = &intel_dig_port->base;
218 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
219 int max_dotclk = dev_priv->max_dotclk_freq;
220 int ds_max_dotclk;
221
222 int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
223
224 if (type != DP_DS_PORT_TYPE_VGA)
225 return max_dotclk;
226
227 ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
228 intel_dp->downstream_ports);
229
230 if (ds_max_dotclk != 0)
231 max_dotclk = min(max_dotclk, ds_max_dotclk);
232
233 return max_dotclk;
234}
235
Jani Nikula4ba285d2018-02-01 13:03:42 +0200236static int cnl_max_source_rate(struct intel_dp *intel_dp)
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800237{
238 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
239 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
240 enum port port = dig_port->base.port;
241
242 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
243
244 /* Low voltage SKUs are limited to max of 5.4G */
245 if (voltage == VOLTAGE_INFO_0_85V)
Jani Nikula4ba285d2018-02-01 13:03:42 +0200246 return 540000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800247
248 /* For this SKU 8.1G is supported in all ports */
249 if (IS_CNL_WITH_PORT_F(dev_priv))
Jani Nikula4ba285d2018-02-01 13:03:42 +0200250 return 810000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800251
David Weinehall3758d962018-02-09 15:07:55 +0200252 /* For other SKUs, max rate on ports A and D is 5.4G */
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800253 if (port == PORT_A || port == PORT_D)
Jani Nikula4ba285d2018-02-01 13:03:42 +0200254 return 540000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800255
Jani Nikula4ba285d2018-02-01 13:03:42 +0200256 return 810000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800257}
258
Jani Nikula55cfc582017-03-28 17:59:04 +0300259static void
260intel_dp_set_source_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700261{
Jani Nikula229675d2018-02-27 12:59:11 +0200262 /* The values must be in increasing order */
263 static const int cnl_rates[] = {
264 162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000
265 };
266 static const int bxt_rates[] = {
267 162000, 216000, 243000, 270000, 324000, 432000, 540000
268 };
269 static const int skl_rates[] = {
270 162000, 216000, 270000, 324000, 432000, 540000
271 };
272 static const int hsw_rates[] = {
273 162000, 270000, 540000
274 };
275 static const int g4x_rates[] = {
276 162000, 270000
277 };
Navare, Manasi D40dba342016-10-26 16:25:55 -0700278 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
279 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Jani Nikula99b91bd2018-02-01 13:03:43 +0200280 const struct ddi_vbt_port_info *info =
281 &dev_priv->vbt.ddi_port_info[dig_port->base.port];
Jani Nikula55cfc582017-03-28 17:59:04 +0300282 const int *source_rates;
Jani Nikula99b91bd2018-02-01 13:03:43 +0200283 int size, max_rate = 0, vbt_max_rate = info->dp_max_link_rate;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700284
Jani Nikula55cfc582017-03-28 17:59:04 +0300285 /* This should only be done once */
286 WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);
287
Manasi Navareba1c06a2018-02-26 19:11:15 -0800288 if (IS_CANNONLAKE(dev_priv)) {
Rodrigo Vivid907b662017-08-10 15:40:08 -0700289 source_rates = cnl_rates;
Jani Nikula4ba285d2018-02-01 13:03:42 +0200290 size = ARRAY_SIZE(cnl_rates);
291 max_rate = cnl_max_source_rate(intel_dp);
Manasi Navareba1c06a2018-02-26 19:11:15 -0800292 } else if (IS_GEN9_LP(dev_priv)) {
293 source_rates = bxt_rates;
294 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800295 } else if (IS_GEN9_BC(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300296 source_rates = skl_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700297 size = ARRAY_SIZE(skl_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300298 } else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
299 IS_BROADWELL(dev_priv)) {
Jani Nikula229675d2018-02-27 12:59:11 +0200300 source_rates = hsw_rates;
301 size = ARRAY_SIZE(hsw_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300302 } else {
Jani Nikula229675d2018-02-27 12:59:11 +0200303 source_rates = g4x_rates;
304 size = ARRAY_SIZE(g4x_rates);
Navare, Manasi D40dba342016-10-26 16:25:55 -0700305 }
306
Jani Nikula99b91bd2018-02-01 13:03:43 +0200307 if (max_rate && vbt_max_rate)
308 max_rate = min(max_rate, vbt_max_rate);
309 else if (vbt_max_rate)
310 max_rate = vbt_max_rate;
311
Jani Nikula4ba285d2018-02-01 13:03:42 +0200312 if (max_rate)
313 size = intel_dp_rate_limit_len(source_rates, size, max_rate);
314
Jani Nikula55cfc582017-03-28 17:59:04 +0300315 intel_dp->source_rates = source_rates;
316 intel_dp->num_source_rates = size;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700317}
318
319static int intersect_rates(const int *source_rates, int source_len,
320 const int *sink_rates, int sink_len,
321 int *common_rates)
322{
323 int i = 0, j = 0, k = 0;
324
325 while (i < source_len && j < sink_len) {
326 if (source_rates[i] == sink_rates[j]) {
327 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
328 return k;
329 common_rates[k] = source_rates[i];
330 ++k;
331 ++i;
332 ++j;
333 } else if (source_rates[i] < sink_rates[j]) {
334 ++i;
335 } else {
336 ++j;
337 }
338 }
339 return k;
340}
341
Jani Nikula8001b752017-03-28 17:59:03 +0300342/* return index of rate in rates array, or -1 if not found */
343static int intel_dp_rate_index(const int *rates, int len, int rate)
344{
345 int i;
346
347 for (i = 0; i < len; i++)
348 if (rate == rates[i])
349 return i;
350
351 return -1;
352}
353
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300354static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700355{
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300356 WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
Navare, Manasi D40dba342016-10-26 16:25:55 -0700357
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300358 intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
359 intel_dp->num_source_rates,
360 intel_dp->sink_rates,
361 intel_dp->num_sink_rates,
362 intel_dp->common_rates);
363
364 /* Paranoia, there should always be something in common. */
365 if (WARN_ON(intel_dp->num_common_rates == 0)) {
Jani Nikula229675d2018-02-27 12:59:11 +0200366 intel_dp->common_rates[0] = 162000;
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300367 intel_dp->num_common_rates = 1;
368 }
369}
370
Manasi Navare1a92c702017-06-08 13:41:02 -0700371static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
372 uint8_t lane_count)
Manasi Navare14c562c2017-04-06 14:00:12 -0700373{
374 /*
375 * FIXME: we need to synchronize the current link parameters with
376 * hardware readout. Currently fast link training doesn't work on
377 * boot-up.
378 */
Manasi Navare1a92c702017-06-08 13:41:02 -0700379 if (link_rate == 0 ||
380 link_rate > intel_dp->max_link_rate)
Manasi Navare14c562c2017-04-06 14:00:12 -0700381 return false;
382
Manasi Navare1a92c702017-06-08 13:41:02 -0700383 if (lane_count == 0 ||
384 lane_count > intel_dp_max_lane_count(intel_dp))
Manasi Navare14c562c2017-04-06 14:00:12 -0700385 return false;
386
387 return true;
388}
389
Manasi Navarefdb14d32016-12-08 19:05:12 -0800390int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
391 int link_rate, uint8_t lane_count)
392{
Jani Nikulab1810a72017-04-06 16:44:11 +0300393 int index;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800394
Jani Nikulab1810a72017-04-06 16:44:11 +0300395 index = intel_dp_rate_index(intel_dp->common_rates,
396 intel_dp->num_common_rates,
397 link_rate);
398 if (index > 0) {
Jani Nikulae6c0c642017-04-06 16:44:12 +0300399 intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
400 intel_dp->max_link_lane_count = lane_count;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800401 } else if (lane_count > 1) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300402 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Jani Nikulae6c0c642017-04-06 16:44:12 +0300403 intel_dp->max_link_lane_count = lane_count >> 1;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800404 } else {
405 DRM_ERROR("Link Training Unsuccessful\n");
406 return -1;
407 }
408
409 return 0;
410}
411
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000412static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700413intel_dp_mode_valid(struct drm_connector *connector,
414 struct drm_display_mode *mode)
415{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100416 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300417 struct intel_connector *intel_connector = to_intel_connector(connector);
418 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100419 int target_clock = mode->clock;
420 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola70ec0642016-09-09 14:10:55 +0300421 int max_dotclk;
422
Ville Syrjälä541ab842018-05-24 15:54:03 +0300423 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
424 return MODE_NO_DBLESCAN;
425
Mika Kahola70ec0642016-09-09 14:10:55 +0300426 max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700427
Jani Nikula1853a9d2017-08-18 12:30:20 +0300428 if (intel_dp_is_edp(intel_dp) && fixed_mode) {
Jani Nikuladd06f902012-10-19 14:51:50 +0300429 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100430 return MODE_PANEL;
431
Jani Nikuladd06f902012-10-19 14:51:50 +0300432 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100433 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200434
435 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100436 }
437
Ville Syrjälä50fec212015-03-12 17:10:34 +0200438 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300439 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100440
441 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
442 mode_rate = intel_dp_link_required(target_clock, 18);
443
Mika Kahola799487f2016-02-02 15:16:38 +0200444 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200445 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700446
447 if (mode->clock < 10000)
448 return MODE_CLOCK_LOW;
449
Daniel Vetter0af78a22012-05-23 11:30:55 +0200450 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
451 return MODE_H_ILLEGAL;
452
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700453 return MODE_OK;
454}
455
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800456uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700457{
458 int i;
459 uint32_t v = 0;
460
461 if (src_bytes > 4)
462 src_bytes = 4;
463 for (i = 0; i < src_bytes; i++)
464 v |= ((uint32_t) src[i]) << ((3-i) * 8);
465 return v;
466}
467
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000468static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700469{
470 int i;
471 if (dst_bytes > 4)
472 dst_bytes = 4;
473 for (i = 0; i < dst_bytes; i++)
474 dst[i] = src >> ((3-i) * 8);
475}
476
Jani Nikulabf13e812013-09-06 07:40:05 +0300477static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200478intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300479static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200480intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +0200481 bool force_disable_vdd);
Imre Deak335f7522016-08-10 14:07:32 +0300482static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200483intel_dp_pps_init(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300484
Ville Syrjälä773538e82014-09-04 14:54:56 +0300485static void pps_lock(struct intel_dp *intel_dp)
486{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200487 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300488
489 /*
Lucas De Marchi40c7ae42017-11-13 16:46:38 -0800490 * See intel_power_sequencer_reset() why we need
Ville Syrjälä773538e82014-09-04 14:54:56 +0300491 * a power domain reference here.
492 */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200493 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300494
495 mutex_lock(&dev_priv->pps_mutex);
496}
497
498static void pps_unlock(struct intel_dp *intel_dp)
499{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200500 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300501
502 mutex_unlock(&dev_priv->pps_mutex);
503
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200504 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300505}
506
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300507static void
508vlv_power_sequencer_kick(struct intel_dp *intel_dp)
509{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200510 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300511 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300512 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300513 bool pll_enabled, release_cl_override = false;
514 enum dpio_phy phy = DPIO_PHY(pipe);
515 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300516 uint32_t DP;
517
518 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
519 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200520 pipe_name(pipe), port_name(intel_dig_port->base.port)))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300521 return;
522
523 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200524 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300525
526 /* Preserve the BIOS-computed detected bit. This is
527 * supposed to be read-only.
528 */
529 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
530 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
531 DP |= DP_PORT_WIDTH(1);
532 DP |= DP_LINK_TRAIN_PAT_1;
533
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100534 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300535 DP |= DP_PIPE_SELECT_CHV(pipe);
536 else if (pipe == PIPE_B)
537 DP |= DP_PIPEB_SELECT;
538
Ville Syrjäläd288f652014-10-28 13:20:22 +0200539 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
540
541 /*
542 * The DPLL for the pipe must be enabled for this to work.
543 * So enable temporarily it if it's not already enabled.
544 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300545 if (!pll_enabled) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100546 release_cl_override = IS_CHERRYVIEW(dev_priv) &&
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300547 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
548
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200549 if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000550 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
551 DRM_ERROR("Failed to force on pll for pipe %c!\n",
552 pipe_name(pipe));
553 return;
554 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300555 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200556
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300557 /*
558 * Similar magic as in intel_dp_enable_port().
559 * We _must_ do this port enable + disable trick
560 * to make this power seqeuencer lock onto the port.
561 * Otherwise even VDD force bit won't work.
562 */
563 I915_WRITE(intel_dp->output_reg, DP);
564 POSTING_READ(intel_dp->output_reg);
565
566 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
567 POSTING_READ(intel_dp->output_reg);
568
569 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
570 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200571
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300572 if (!pll_enabled) {
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200573 vlv_force_pll_off(dev_priv, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300574
575 if (release_cl_override)
576 chv_phy_powergate_ch(dev_priv, phy, ch, false);
577 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300578}
579
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200580static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
581{
582 struct intel_encoder *encoder;
583 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
584
585 /*
586 * We don't have power sequencer currently.
587 * Pick one that's not used by other ports.
588 */
589 for_each_intel_encoder(&dev_priv->drm, encoder) {
590 struct intel_dp *intel_dp;
591
592 if (encoder->type != INTEL_OUTPUT_DP &&
593 encoder->type != INTEL_OUTPUT_EDP)
594 continue;
595
596 intel_dp = enc_to_intel_dp(&encoder->base);
597
598 if (encoder->type == INTEL_OUTPUT_EDP) {
599 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
600 intel_dp->active_pipe != intel_dp->pps_pipe);
601
602 if (intel_dp->pps_pipe != INVALID_PIPE)
603 pipes &= ~(1 << intel_dp->pps_pipe);
604 } else {
605 WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);
606
607 if (intel_dp->active_pipe != INVALID_PIPE)
608 pipes &= ~(1 << intel_dp->active_pipe);
609 }
610 }
611
612 if (pipes == 0)
613 return INVALID_PIPE;
614
615 return ffs(pipes) - 1;
616}
617
Jani Nikulabf13e812013-09-06 07:40:05 +0300618static enum pipe
619vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
620{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200621 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jani Nikulabf13e812013-09-06 07:40:05 +0300622 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300623 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300624
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300625 lockdep_assert_held(&dev_priv->pps_mutex);
626
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300627 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300628 WARN_ON(!intel_dp_is_edp(intel_dp));
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300629
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200630 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
631 intel_dp->active_pipe != intel_dp->pps_pipe);
632
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300633 if (intel_dp->pps_pipe != INVALID_PIPE)
634 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300635
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200636 pipe = vlv_find_free_pps(dev_priv);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300637
638 /*
639 * Didn't find one. This should not happen since there
640 * are two power sequencers and up to two eDP ports.
641 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200642 if (WARN_ON(pipe == INVALID_PIPE))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300643 pipe = PIPE_A;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300644
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200645 vlv_steal_power_sequencer(dev_priv, pipe);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300646 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300647
648 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
649 pipe_name(intel_dp->pps_pipe),
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200650 port_name(intel_dig_port->base.port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300651
652 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200653 intel_dp_init_panel_power_sequencer(intel_dp);
654 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300655
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300656 /*
657 * Even vdd force doesn't work until we've made
658 * the power sequencer lock in on the port.
659 */
660 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300661
662 return intel_dp->pps_pipe;
663}
664
Imre Deak78597992016-06-16 16:37:20 +0300665static int
666bxt_power_sequencer_idx(struct intel_dp *intel_dp)
667{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200668 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Mustamin B Mustaffa73c0fca2018-02-27 11:07:34 +0800669 int backlight_controller = dev_priv->vbt.backlight.controller;
Imre Deak78597992016-06-16 16:37:20 +0300670
671 lockdep_assert_held(&dev_priv->pps_mutex);
672
673 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300674 WARN_ON(!intel_dp_is_edp(intel_dp));
Imre Deak78597992016-06-16 16:37:20 +0300675
Imre Deak78597992016-06-16 16:37:20 +0300676 if (!intel_dp->pps_reset)
Mustamin B Mustaffa73c0fca2018-02-27 11:07:34 +0800677 return backlight_controller;
Imre Deak78597992016-06-16 16:37:20 +0300678
679 intel_dp->pps_reset = false;
680
681 /*
682 * Only the HW needs to be reprogrammed, the SW state is fixed and
683 * has been setup during connector init.
684 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200685 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak78597992016-06-16 16:37:20 +0300686
Mustamin B Mustaffa73c0fca2018-02-27 11:07:34 +0800687 return backlight_controller;
Imre Deak78597992016-06-16 16:37:20 +0300688}
689
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300690typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
691 enum pipe pipe);
692
693static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
694 enum pipe pipe)
695{
Imre Deak44cb7342016-08-10 14:07:29 +0300696 return I915_READ(PP_STATUS(pipe)) & PP_ON;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300697}
698
699static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
700 enum pipe pipe)
701{
Imre Deak44cb7342016-08-10 14:07:29 +0300702 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300703}
704
705static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
706 enum pipe pipe)
707{
708 return true;
709}
710
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300711static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300712vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
713 enum port port,
714 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300715{
Jani Nikulabf13e812013-09-06 07:40:05 +0300716 enum pipe pipe;
717
Jani Nikulabf13e812013-09-06 07:40:05 +0300718 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
Imre Deak44cb7342016-08-10 14:07:29 +0300719 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
Jani Nikulabf13e812013-09-06 07:40:05 +0300720 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300721
722 if (port_sel != PANEL_PORT_SELECT_VLV(port))
723 continue;
724
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300725 if (!pipe_check(dev_priv, pipe))
726 continue;
727
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300728 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300729 }
730
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300731 return INVALID_PIPE;
732}
733
734static void
735vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
736{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200737 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300738 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200739 enum port port = intel_dig_port->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300740
741 lockdep_assert_held(&dev_priv->pps_mutex);
742
743 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300744 /* first pick one where the panel is on */
745 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
746 vlv_pipe_has_pp_on);
747 /* didn't find one? pick one where vdd is on */
748 if (intel_dp->pps_pipe == INVALID_PIPE)
749 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
750 vlv_pipe_has_vdd_on);
751 /* didn't find one? pick one with just the correct port */
752 if (intel_dp->pps_pipe == INVALID_PIPE)
753 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
754 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300755
756 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
757 if (intel_dp->pps_pipe == INVALID_PIPE) {
758 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
759 port_name(port));
760 return;
761 }
762
763 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
764 port_name(port), pipe_name(intel_dp->pps_pipe));
765
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200766 intel_dp_init_panel_power_sequencer(intel_dp);
767 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Jani Nikulabf13e812013-09-06 07:40:05 +0300768}
769
Imre Deak78597992016-06-16 16:37:20 +0300770void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300771{
Ville Syrjälä773538e82014-09-04 14:54:56 +0300772 struct intel_encoder *encoder;
773
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100774 if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200775 !IS_GEN9_LP(dev_priv)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300776 return;
777
778 /*
779 * We can't grab pps_mutex here due to deadlock with power_domain
780 * mutex when power_domain functions are called while holding pps_mutex.
781 * That also means that in order to use pps_pipe the code needs to
782 * hold both a power domain reference and pps_mutex, and the power domain
783 * reference get/put must be done while _not_ holding pps_mutex.
784 * pps_{lock,unlock}() do these steps in the correct order, so one
785 * should use them always.
786 */
787
Ville Syrjälä2f773472017-11-09 17:27:58 +0200788 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300789 struct intel_dp *intel_dp;
790
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200791 if (encoder->type != INTEL_OUTPUT_DP &&
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300792 encoder->type != INTEL_OUTPUT_EDP &&
793 encoder->type != INTEL_OUTPUT_DDI)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300794 continue;
795
796 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200797
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300798 /* Skip pure DVI/HDMI DDI encoders */
799 if (!i915_mmio_reg_valid(intel_dp->output_reg))
800 continue;
801
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200802 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
803
804 if (encoder->type != INTEL_OUTPUT_EDP)
805 continue;
806
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200807 if (IS_GEN9_LP(dev_priv))
Imre Deak78597992016-06-16 16:37:20 +0300808 intel_dp->pps_reset = true;
809 else
810 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300811 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300812}
813
Imre Deak8e8232d2016-06-16 16:37:21 +0300814struct pps_registers {
815 i915_reg_t pp_ctrl;
816 i915_reg_t pp_stat;
817 i915_reg_t pp_on;
818 i915_reg_t pp_off;
819 i915_reg_t pp_div;
820};
821
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200822static void intel_pps_get_registers(struct intel_dp *intel_dp,
Imre Deak8e8232d2016-06-16 16:37:21 +0300823 struct pps_registers *regs)
824{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200825 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak44cb7342016-08-10 14:07:29 +0300826 int pps_idx = 0;
827
Imre Deak8e8232d2016-06-16 16:37:21 +0300828 memset(regs, 0, sizeof(*regs));
829
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200830 if (IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300831 pps_idx = bxt_power_sequencer_idx(intel_dp);
832 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
833 pps_idx = vlv_power_sequencer_pipe(intel_dp);
Imre Deak8e8232d2016-06-16 16:37:21 +0300834
Imre Deak44cb7342016-08-10 14:07:29 +0300835 regs->pp_ctrl = PP_CONTROL(pps_idx);
836 regs->pp_stat = PP_STATUS(pps_idx);
837 regs->pp_on = PP_ON_DELAYS(pps_idx);
838 regs->pp_off = PP_OFF_DELAYS(pps_idx);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -0200839 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
840 !HAS_PCH_ICP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300841 regs->pp_div = PP_DIVISOR(pps_idx);
Imre Deak8e8232d2016-06-16 16:37:21 +0300842}
843
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200844static i915_reg_t
845_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300846{
Imre Deak8e8232d2016-06-16 16:37:21 +0300847 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300848
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200849 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300850
851 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300852}
853
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200854static i915_reg_t
855_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300856{
Imre Deak8e8232d2016-06-16 16:37:21 +0300857 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300858
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200859 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300860
861 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300862}
863
Clint Taylor01527b32014-07-07 13:01:46 -0700864/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
865 This function only applicable when panel PM state is not to be tracked */
866static int edp_notify_handler(struct notifier_block *this, unsigned long code,
867 void *unused)
868{
869 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
870 edp_notifier);
Ville Syrjälä2f773472017-11-09 17:27:58 +0200871 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Clint Taylor01527b32014-07-07 13:01:46 -0700872
Jani Nikula1853a9d2017-08-18 12:30:20 +0300873 if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
Clint Taylor01527b32014-07-07 13:01:46 -0700874 return 0;
875
Ville Syrjälä773538e82014-09-04 14:54:56 +0300876 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300877
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100878 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300879 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200880 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300881 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300882
Imre Deak44cb7342016-08-10 14:07:29 +0300883 pp_ctrl_reg = PP_CONTROL(pipe);
884 pp_div_reg = PP_DIVISOR(pipe);
Clint Taylor01527b32014-07-07 13:01:46 -0700885 pp_div = I915_READ(pp_div_reg);
886 pp_div &= PP_REFERENCE_DIVIDER_MASK;
887
888 /* 0x1F write to PP_DIV_REG sets max cycle delay */
889 I915_WRITE(pp_div_reg, pp_div | 0x1F);
890 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
891 msleep(intel_dp->panel_power_cycle_delay);
892 }
893
Ville Syrjälä773538e82014-09-04 14:54:56 +0300894 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300895
Clint Taylor01527b32014-07-07 13:01:46 -0700896 return 0;
897}
898
Daniel Vetter4be73782014-01-17 14:39:48 +0100899static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700900{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200901 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700902
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300903 lockdep_assert_held(&dev_priv->pps_mutex);
904
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100905 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300906 intel_dp->pps_pipe == INVALID_PIPE)
907 return false;
908
Jani Nikulabf13e812013-09-06 07:40:05 +0300909 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700910}
911
Daniel Vetter4be73782014-01-17 14:39:48 +0100912static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700913{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200914 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700915
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300916 lockdep_assert_held(&dev_priv->pps_mutex);
917
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100918 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300919 intel_dp->pps_pipe == INVALID_PIPE)
920 return false;
921
Ville Syrjälä773538e82014-09-04 14:54:56 +0300922 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700923}
924
Keith Packard9b984da2011-09-19 13:54:47 -0700925static void
926intel_dp_check_edp(struct intel_dp *intel_dp)
927{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200928 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700929
Jani Nikula1853a9d2017-08-18 12:30:20 +0300930 if (!intel_dp_is_edp(intel_dp))
Keith Packard9b984da2011-09-19 13:54:47 -0700931 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700932
Daniel Vetter4be73782014-01-17 14:39:48 +0100933 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700934 WARN(1, "eDP powered off while attempting aux channel communication.\n");
935 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300936 I915_READ(_pp_stat_reg(intel_dp)),
937 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700938 }
939}
940
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100941static uint32_t
942intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
943{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200944 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä4904fa62018-02-22 20:10:31 +0200945 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100946 uint32_t status;
947 bool done;
948
Daniel Vetteref04f002012-12-01 21:03:59 +0100949#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100950 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300951 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300952 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100953 else
Imre Deak713a6b662016-06-28 13:37:33 +0300954 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100955 if (!done)
956 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
957 has_aux_irq);
958#undef C
959
960 return status;
961}
962
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200963static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000964{
Ville Syrjälä449059a2018-02-22 20:10:33 +0200965 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000966
Ville Syrjäläa457f542016-03-02 17:22:17 +0200967 if (index)
968 return 0;
969
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000970 /*
971 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200972 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000973 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200974 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000975}
976
977static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
978{
Ville Syrjälä449059a2018-02-22 20:10:33 +0200979 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000980
981 if (index)
982 return 0;
983
Ville Syrjäläa457f542016-03-02 17:22:17 +0200984 /*
985 * The clock divider is based off the cdclk or PCH rawclk, and would
986 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
987 * divide by 2000 and use that
988 */
Ville Syrjälä449059a2018-02-22 20:10:33 +0200989 if (intel_dp->aux_ch == AUX_CH_A)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200990 return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200991 else
992 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000993}
994
995static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300996{
Ville Syrjälä449059a2018-02-22 20:10:33 +0200997 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300998
Ville Syrjälä449059a2018-02-22 20:10:33 +0200999 if (intel_dp->aux_ch != AUX_CH_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -03001000 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +01001001 switch (index) {
1002 case 0: return 63;
1003 case 1: return 72;
1004 default: return 0;
1005 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -03001006 }
Ville Syrjäläa457f542016-03-02 17:22:17 +02001007
1008 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -03001009}
1010
Damien Lespiaub6b5e382014-01-20 16:00:59 +00001011static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1012{
1013 /*
1014 * SKL doesn't need us to program the AUX clock divider (Hardware will
1015 * derive the clock from CDCLK automatically). We still implement the
1016 * get_aux_clock_divider vfunc to plug-in into the existing code.
1017 */
1018 return index ? 0 : 1;
1019}
1020
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02001021static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
1022 bool has_aux_irq,
1023 int send_bytes,
1024 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001025{
1026 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001027 struct drm_i915_private *dev_priv =
1028 to_i915(intel_dig_port->base.base.dev);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001029 uint32_t precharge, timeout;
1030
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001031 if (IS_GEN6(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001032 precharge = 3;
1033 else
1034 precharge = 5;
1035
James Ausmus8f5f63d2017-10-12 14:30:37 -07001036 if (IS_BROADWELL(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001037 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
1038 else
1039 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
1040
1041 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +00001042 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001043 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001044 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001045 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +00001046 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001047 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1048 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001049 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001050}
1051
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001052static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
1053 bool has_aux_irq,
1054 int send_bytes,
1055 uint32_t unused)
1056{
1057 return DP_AUX_CH_CTL_SEND_BUSY |
1058 DP_AUX_CH_CTL_DONE |
1059 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1060 DP_AUX_CH_CTL_TIME_OUT_ERROR |
James Ausmus6fa228b2017-10-12 14:30:36 -07001061 DP_AUX_CH_CTL_TIME_OUT_MAX |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001062 DP_AUX_CH_CTL_RECEIVE_ERROR |
1063 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +02001064 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001065 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
1066}
1067
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001068static int
Ville Syrjäläf7606262018-02-22 20:10:34 +02001069intel_dp_aux_xfer(struct intel_dp *intel_dp,
1070 const uint8_t *send, int send_bytes,
Ville Syrjälä8159c792018-02-22 23:27:32 +02001071 uint8_t *recv, int recv_size,
1072 u32 aux_send_ctl_flags)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001073{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001074 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001075 struct drm_i915_private *dev_priv =
1076 to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001077 i915_reg_t ch_ctl, ch_data[5];
Chris Wilsonbc866252013-07-21 16:00:03 +01001078 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001079 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001080 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001081 int try, clock = 0;
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001082 bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
Jani Nikula884f19e2014-03-14 16:51:14 +02001083 bool vdd;
1084
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001085 ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
1086 for (i = 0; i < ARRAY_SIZE(ch_data); i++)
1087 ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i);
1088
Ville Syrjälä773538e82014-09-04 14:54:56 +03001089 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001090
Ville Syrjälä72c35002014-08-18 22:16:00 +03001091 /*
1092 * We will be called with VDD already enabled for dpcd/edid/oui reads.
1093 * In such cases we want to leave VDD enabled and it's up to upper layers
1094 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
1095 * ourselves.
1096 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001097 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001098
1099 /* dp aux is extremely sensitive to irq latency, hence request the
1100 * lowest possible wakeup latency and so prevent the cpu from going into
1101 * deep sleep states.
1102 */
1103 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001104
Keith Packard9b984da2011-09-19 13:54:47 -07001105 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001106
Jesse Barnes11bee432011-08-01 15:02:20 -07001107 /* Try to wait for any previous AUX channel activity */
1108 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +01001109 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -07001110 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
1111 break;
1112 msleep(1);
1113 }
1114
1115 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +03001116 static u32 last_status = -1;
1117 const u32 status = I915_READ(ch_ctl);
1118
1119 if (status != last_status) {
1120 WARN(1, "dp_aux_ch not started status 0x%08x\n",
1121 status);
1122 last_status = status;
1123 }
1124
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001125 ret = -EBUSY;
1126 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001127 }
1128
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001129 /* Only 5 data registers! */
1130 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
1131 ret = -E2BIG;
1132 goto out;
1133 }
1134
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001135 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Ville Syrjälä8159c792018-02-22 23:27:32 +02001136 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
1137 has_aux_irq,
1138 send_bytes,
1139 aux_clock_divider);
1140
1141 send_ctl |= aux_send_ctl_flags;
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001142
Chris Wilsonbc866252013-07-21 16:00:03 +01001143 /* Must try at least 3 times according to DP spec */
1144 for (try = 0; try < 5; try++) {
1145 /* Load the send data into the aux channel data registers */
1146 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001147 I915_WRITE(ch_data[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001148 intel_dp_pack_aux(send + i,
1149 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -04001150
Chris Wilsonbc866252013-07-21 16:00:03 +01001151 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001152 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001153
Chris Wilsonbc866252013-07-21 16:00:03 +01001154 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -04001155
Chris Wilsonbc866252013-07-21 16:00:03 +01001156 /* Clear done status and any errors */
1157 I915_WRITE(ch_ctl,
1158 status |
1159 DP_AUX_CH_CTL_DONE |
1160 DP_AUX_CH_CTL_TIME_OUT_ERROR |
1161 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -04001162
Todd Previte74ebf292015-04-15 08:38:41 -07001163 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
1164 * 400us delay required for errors and timeouts
1165 * Timeout errors from the HW already meet this
1166 * requirement so skip to next iteration
1167 */
Dhinakaran Pandiyan3975f0a2018-02-23 14:15:20 -08001168 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1169 continue;
1170
Todd Previte74ebf292015-04-15 08:38:41 -07001171 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1172 usleep_range(400, 500);
1173 continue;
1174 }
Chris Wilsonbc866252013-07-21 16:00:03 +01001175 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -07001176 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +01001177 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001178 }
1179
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001180 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001181 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001182 ret = -EBUSY;
1183 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001184 }
1185
Jim Bridee058c942015-05-27 10:21:48 -07001186done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001187 /* Check for timeout or receive error.
1188 * Timeouts occur when the sink is not connected
1189 */
Keith Packarda5b3da52009-06-11 22:30:32 -07001190 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001191 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001192 ret = -EIO;
1193 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -07001194 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001195
1196 /* Timeouts occur when the device isn't connected, so they're
1197 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -07001198 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Chris Wilsona5570fe2017-02-23 11:51:02 +00001199 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001200 ret = -ETIMEDOUT;
1201 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001202 }
1203
1204 /* Unload any bytes sent back from the other side */
1205 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
1206 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -08001207
1208 /*
1209 * By BSpec: "Message sizes of 0 or >20 are not allowed."
1210 * We have no idea of what happened so we return -EBUSY so
1211 * drm layer takes care for the necessary retries.
1212 */
1213 if (recv_bytes == 0 || recv_bytes > 20) {
1214 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
1215 recv_bytes);
Rodrigo Vivi14e01882015-12-10 11:12:27 -08001216 ret = -EBUSY;
1217 goto out;
1218 }
1219
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001220 if (recv_bytes > recv_size)
1221 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -04001222
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001223 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001224 intel_dp_unpack_aux(I915_READ(ch_data[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001225 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001226
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001227 ret = recv_bytes;
1228out:
1229 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1230
Jani Nikula884f19e2014-03-14 16:51:14 +02001231 if (vdd)
1232 edp_panel_vdd_off(intel_dp, false);
1233
Ville Syrjälä773538e82014-09-04 14:54:56 +03001234 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001235
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001236 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001237}
1238
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001239#define BARE_ADDRESS_SIZE 3
1240#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Ville Syrjälä32078b722018-02-22 23:28:02 +02001241
1242static void
1243intel_dp_aux_header(u8 txbuf[HEADER_SIZE],
1244 const struct drm_dp_aux_msg *msg)
1245{
1246 txbuf[0] = (msg->request << 4) | ((msg->address >> 16) & 0xf);
1247 txbuf[1] = (msg->address >> 8) & 0xff;
1248 txbuf[2] = msg->address & 0xff;
1249 txbuf[3] = msg->size - 1;
1250}
1251
Jani Nikula9d1a1032014-03-14 16:51:15 +02001252static ssize_t
1253intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001254{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001255 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1256 uint8_t txbuf[20], rxbuf[20];
1257 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001258 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001259
Ville Syrjälä32078b722018-02-22 23:28:02 +02001260 intel_dp_aux_header(txbuf, msg);
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001261
Jani Nikula9d1a1032014-03-14 16:51:15 +02001262 switch (msg->request & ~DP_AUX_I2C_MOT) {
1263 case DP_AUX_NATIVE_WRITE:
1264 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001265 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001266 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001267 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001268
Jani Nikula9d1a1032014-03-14 16:51:15 +02001269 if (WARN_ON(txsize > 20))
1270 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001271
Ville Syrjälädd788092016-07-28 17:55:04 +03001272 WARN_ON(!msg->buffer != !msg->size);
1273
Imre Deakd81a67c2016-01-29 14:52:26 +02001274 if (msg->buffer)
1275 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001276
Ville Syrjäläf7606262018-02-22 20:10:34 +02001277 ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
Ville Syrjälä8159c792018-02-22 23:27:32 +02001278 rxbuf, rxsize, 0);
Jani Nikula9d1a1032014-03-14 16:51:15 +02001279 if (ret > 0) {
1280 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001281
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001282 if (ret > 1) {
1283 /* Number of bytes written in a short write. */
1284 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1285 } else {
1286 /* Return payload size. */
1287 ret = msg->size;
1288 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001289 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001290 break;
1291
1292 case DP_AUX_NATIVE_READ:
1293 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001294 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001295 rxsize = msg->size + 1;
1296
1297 if (WARN_ON(rxsize > 20))
1298 return -E2BIG;
1299
Ville Syrjäläf7606262018-02-22 20:10:34 +02001300 ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
Ville Syrjälä8159c792018-02-22 23:27:32 +02001301 rxbuf, rxsize, 0);
Jani Nikula9d1a1032014-03-14 16:51:15 +02001302 if (ret > 0) {
1303 msg->reply = rxbuf[0] >> 4;
1304 /*
1305 * Assume happy day, and copy the data. The caller is
1306 * expected to check msg->reply before touching it.
1307 *
1308 * Return payload size.
1309 */
1310 ret--;
1311 memcpy(msg->buffer, rxbuf + 1, ret);
1312 }
1313 break;
1314
1315 default:
1316 ret = -EINVAL;
1317 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001318 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001319
Jani Nikula9d1a1032014-03-14 16:51:15 +02001320 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001321}
1322
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001323static enum aux_ch intel_aux_ch(struct intel_dp *intel_dp)
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001324{
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001325 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1326 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1327 enum port port = encoder->port;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001328 const struct ddi_vbt_port_info *info =
1329 &dev_priv->vbt.ddi_port_info[port];
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001330 enum aux_ch aux_ch;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001331
1332 if (!info->alternate_aux_channel) {
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001333 aux_ch = (enum aux_ch) port;
1334
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001335 DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001336 aux_ch_name(aux_ch), port_name(port));
1337 return aux_ch;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001338 }
1339
1340 switch (info->alternate_aux_channel) {
1341 case DP_AUX_A:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001342 aux_ch = AUX_CH_A;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001343 break;
1344 case DP_AUX_B:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001345 aux_ch = AUX_CH_B;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001346 break;
1347 case DP_AUX_C:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001348 aux_ch = AUX_CH_C;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001349 break;
1350 case DP_AUX_D:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001351 aux_ch = AUX_CH_D;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001352 break;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001353 case DP_AUX_F:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001354 aux_ch = AUX_CH_F;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001355 break;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001356 default:
1357 MISSING_CASE(info->alternate_aux_channel);
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001358 aux_ch = AUX_CH_A;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001359 break;
1360 }
1361
1362 DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001363 aux_ch_name(aux_ch), port_name(port));
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001364
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001365 return aux_ch;
1366}
1367
1368static enum intel_display_power_domain
1369intel_aux_power_domain(struct intel_dp *intel_dp)
1370{
1371 switch (intel_dp->aux_ch) {
1372 case AUX_CH_A:
1373 return POWER_DOMAIN_AUX_A;
1374 case AUX_CH_B:
1375 return POWER_DOMAIN_AUX_B;
1376 case AUX_CH_C:
1377 return POWER_DOMAIN_AUX_C;
1378 case AUX_CH_D:
1379 return POWER_DOMAIN_AUX_D;
1380 case AUX_CH_F:
1381 return POWER_DOMAIN_AUX_F;
1382 default:
1383 MISSING_CASE(intel_dp->aux_ch);
1384 return POWER_DOMAIN_AUX_A;
1385 }
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001386}
1387
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001388static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001389{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001390 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1391 enum aux_ch aux_ch = intel_dp->aux_ch;
1392
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001393 switch (aux_ch) {
1394 case AUX_CH_B:
1395 case AUX_CH_C:
1396 case AUX_CH_D:
1397 return DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001398 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001399 MISSING_CASE(aux_ch);
1400 return DP_AUX_CH_CTL(AUX_CH_B);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001401 }
1402}
1403
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001404static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001405{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001406 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1407 enum aux_ch aux_ch = intel_dp->aux_ch;
1408
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001409 switch (aux_ch) {
1410 case AUX_CH_B:
1411 case AUX_CH_C:
1412 case AUX_CH_D:
1413 return DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001414 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001415 MISSING_CASE(aux_ch);
1416 return DP_AUX_CH_DATA(AUX_CH_B, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001417 }
1418}
1419
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001420static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001421{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001422 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1423 enum aux_ch aux_ch = intel_dp->aux_ch;
1424
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001425 switch (aux_ch) {
1426 case AUX_CH_A:
1427 return DP_AUX_CH_CTL(aux_ch);
1428 case AUX_CH_B:
1429 case AUX_CH_C:
1430 case AUX_CH_D:
1431 return PCH_DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001432 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001433 MISSING_CASE(aux_ch);
1434 return DP_AUX_CH_CTL(AUX_CH_A);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001435 }
1436}
1437
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001438static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001439{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001440 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1441 enum aux_ch aux_ch = intel_dp->aux_ch;
1442
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001443 switch (aux_ch) {
1444 case AUX_CH_A:
1445 return DP_AUX_CH_DATA(aux_ch, index);
1446 case AUX_CH_B:
1447 case AUX_CH_C:
1448 case AUX_CH_D:
1449 return PCH_DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001450 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001451 MISSING_CASE(aux_ch);
1452 return DP_AUX_CH_DATA(AUX_CH_A, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001453 }
1454}
1455
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001456static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001457{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001458 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1459 enum aux_ch aux_ch = intel_dp->aux_ch;
1460
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001461 switch (aux_ch) {
1462 case AUX_CH_A:
1463 case AUX_CH_B:
1464 case AUX_CH_C:
1465 case AUX_CH_D:
1466 case AUX_CH_F:
1467 return DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001468 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001469 MISSING_CASE(aux_ch);
1470 return DP_AUX_CH_CTL(AUX_CH_A);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001471 }
1472}
1473
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001474static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001475{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001476 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1477 enum aux_ch aux_ch = intel_dp->aux_ch;
1478
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001479 switch (aux_ch) {
1480 case AUX_CH_A:
1481 case AUX_CH_B:
1482 case AUX_CH_C:
1483 case AUX_CH_D:
1484 case AUX_CH_F:
1485 return DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001486 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001487 MISSING_CASE(aux_ch);
1488 return DP_AUX_CH_DATA(AUX_CH_A, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001489 }
1490}
1491
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001492static void
1493intel_dp_aux_fini(struct intel_dp *intel_dp)
1494{
1495 kfree(intel_dp->aux.name);
1496}
1497
1498static void
1499intel_dp_aux_init(struct intel_dp *intel_dp)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001500{
1501 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001502 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1503
1504 intel_dp->aux_ch = intel_aux_ch(intel_dp);
1505 intel_dp->aux_power_domain = intel_aux_power_domain(intel_dp);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001506
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001507 if (INTEL_GEN(dev_priv) >= 9) {
1508 intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg;
1509 intel_dp->aux_ch_data_reg = skl_aux_data_reg;
1510 } else if (HAS_PCH_SPLIT(dev_priv)) {
1511 intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg;
1512 intel_dp->aux_ch_data_reg = ilk_aux_data_reg;
1513 } else {
1514 intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg;
1515 intel_dp->aux_ch_data_reg = g4x_aux_data_reg;
1516 }
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001517
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001518 if (INTEL_GEN(dev_priv) >= 9)
1519 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
1520 else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
1521 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
1522 else if (HAS_PCH_SPLIT(dev_priv))
1523 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
1524 else
1525 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001526
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001527 if (INTEL_GEN(dev_priv) >= 9)
1528 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
1529 else
1530 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001531
Chris Wilson7a418e32016-06-24 14:00:14 +01001532 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001533
Chris Wilson7a418e32016-06-24 14:00:14 +01001534 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001535 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c",
1536 port_name(encoder->port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001537 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001538}
1539
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001540bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301541{
Jani Nikulafc603ca2017-10-09 12:29:58 +03001542 int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001543
Jani Nikulafc603ca2017-10-09 12:29:58 +03001544 return max_rate >= 540000;
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301545}
1546
Daniel Vetter0e503382014-07-04 11:26:04 -03001547static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001548intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001549 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001550{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001551 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001552 const struct dp_link_dpll *divisor = NULL;
1553 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001554
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01001555 if (IS_G4X(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001556 divisor = gen4_dpll;
1557 count = ARRAY_SIZE(gen4_dpll);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001558 } else if (HAS_PCH_SPLIT(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001559 divisor = pch_dpll;
1560 count = ARRAY_SIZE(pch_dpll);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001561 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001562 divisor = chv_dpll;
1563 count = ARRAY_SIZE(chv_dpll);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01001564 } else if (IS_VALLEYVIEW(dev_priv)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001565 divisor = vlv_dpll;
1566 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001567 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001568
1569 if (divisor && count) {
1570 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001571 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001572 pipe_config->dpll = divisor[i].dpll;
1573 pipe_config->clock_set = true;
1574 break;
1575 }
1576 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001577 }
1578}
1579
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001580static void snprintf_int_array(char *str, size_t len,
1581 const int *array, int nelem)
1582{
1583 int i;
1584
1585 str[0] = '\0';
1586
1587 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001588 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001589 if (r >= len)
1590 return;
1591 str += r;
1592 len -= r;
1593 }
1594}
1595
1596static void intel_dp_print_rates(struct intel_dp *intel_dp)
1597{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001598 char str[128]; /* FIXME: too big for stack? */
1599
1600 if ((drm_debug & DRM_UT_KMS) == 0)
1601 return;
1602
Jani Nikula55cfc582017-03-28 17:59:04 +03001603 snprintf_int_array(str, sizeof(str),
1604 intel_dp->source_rates, intel_dp->num_source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001605 DRM_DEBUG_KMS("source rates: %s\n", str);
1606
Jani Nikula68f357c2017-03-28 17:59:05 +03001607 snprintf_int_array(str, sizeof(str),
1608 intel_dp->sink_rates, intel_dp->num_sink_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001609 DRM_DEBUG_KMS("sink rates: %s\n", str);
1610
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001611 snprintf_int_array(str, sizeof(str),
1612 intel_dp->common_rates, intel_dp->num_common_rates);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001613 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001614}
1615
Ville Syrjälä50fec212015-03-12 17:10:34 +02001616int
1617intel_dp_max_link_rate(struct intel_dp *intel_dp)
1618{
Ville Syrjälä50fec212015-03-12 17:10:34 +02001619 int len;
1620
Jani Nikulae6c0c642017-04-06 16:44:12 +03001621 len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001622 if (WARN_ON(len <= 0))
1623 return 162000;
1624
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001625 return intel_dp->common_rates[len - 1];
Ville Syrjälä50fec212015-03-12 17:10:34 +02001626}
1627
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001628int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1629{
Jani Nikula8001b752017-03-28 17:59:03 +03001630 int i = intel_dp_rate_index(intel_dp->sink_rates,
1631 intel_dp->num_sink_rates, rate);
Jani Nikulab5c72b22017-03-28 17:59:02 +03001632
1633 if (WARN_ON(i < 0))
1634 i = 0;
1635
1636 return i;
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001637}
1638
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001639void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1640 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001641{
Jani Nikula68f357c2017-03-28 17:59:05 +03001642 /* eDP 1.4 rate select method. */
1643 if (intel_dp->use_rate_select) {
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001644 *link_bw = 0;
1645 *rate_select =
1646 intel_dp_rate_select(intel_dp, port_clock);
1647 } else {
1648 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1649 *rate_select = 0;
1650 }
1651}
1652
Jani Nikula7c2781e2018-04-26 11:25:28 +03001653struct link_config_limits {
1654 int min_clock, max_clock;
1655 int min_lane_count, max_lane_count;
1656 int min_bpp, max_bpp;
1657};
1658
Jani Nikulaf580bea2016-09-15 16:28:52 +03001659static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
1660 struct intel_crtc_state *pipe_config)
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001661{
Jani Nikulaef326592018-04-26 11:25:27 +03001662 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1663 struct intel_connector *intel_connector = intel_dp->attached_connector;
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001664 int bpp, bpc;
1665
1666 bpp = pipe_config->pipe_bpp;
1667 bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);
1668
1669 if (bpc > 0)
1670 bpp = min(bpp, 3*bpc);
1671
Jani Nikulaef326592018-04-26 11:25:27 +03001672 if (intel_dp_is_edp(intel_dp)) {
1673 /* Get bpp from vbt only for panels that dont have bpp in edid */
1674 if (intel_connector->base.display_info.bpc == 0 &&
1675 dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp) {
1676 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1677 dev_priv->vbt.edp.bpp);
1678 bpp = dev_priv->vbt.edp.bpp;
1679 }
1680 }
1681
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001682 return bpp;
1683}
1684
Jani Nikulaa4971452018-04-26 11:25:30 +03001685/* Adjust link config limits based on compliance test requests. */
1686static void
1687intel_dp_adjust_compliance_config(struct intel_dp *intel_dp,
1688 struct intel_crtc_state *pipe_config,
1689 struct link_config_limits *limits)
1690{
1691 /* For DP Compliance we override the computed bpp for the pipe */
1692 if (intel_dp->compliance.test_data.bpc != 0) {
1693 int bpp = 3 * intel_dp->compliance.test_data.bpc;
1694
1695 limits->min_bpp = limits->max_bpp = bpp;
1696 pipe_config->dither_force_disable = bpp == 6 * 3;
1697
1698 DRM_DEBUG_KMS("Setting pipe_bpp to %d\n", bpp);
1699 }
1700
1701 /* Use values requested by Compliance Test Request */
1702 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1703 int index;
1704
1705 /* Validate the compliance test data since max values
1706 * might have changed due to link train fallback.
1707 */
1708 if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
1709 intel_dp->compliance.test_lane_count)) {
1710 index = intel_dp_rate_index(intel_dp->common_rates,
1711 intel_dp->num_common_rates,
1712 intel_dp->compliance.test_link_rate);
1713 if (index >= 0)
1714 limits->min_clock = limits->max_clock = index;
1715 limits->min_lane_count = limits->max_lane_count =
1716 intel_dp->compliance.test_lane_count;
1717 }
1718 }
1719}
1720
Jani Nikula3acd1152018-04-26 11:25:29 +03001721/* Optimize link config in order: max bpp, min clock, min lanes */
1722static bool
1723intel_dp_compute_link_config_wide(struct intel_dp *intel_dp,
1724 struct intel_crtc_state *pipe_config,
1725 const struct link_config_limits *limits)
1726{
1727 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1728 int bpp, clock, lane_count;
1729 int mode_rate, link_clock, link_avail;
1730
1731 for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) {
1732 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1733 bpp);
1734
1735 for (clock = limits->min_clock; clock <= limits->max_clock; clock++) {
1736 for (lane_count = limits->min_lane_count;
1737 lane_count <= limits->max_lane_count;
1738 lane_count <<= 1) {
1739 link_clock = intel_dp->common_rates[clock];
1740 link_avail = intel_dp_max_data_rate(link_clock,
1741 lane_count);
1742
1743 if (mode_rate <= link_avail) {
1744 pipe_config->lane_count = lane_count;
1745 pipe_config->pipe_bpp = bpp;
1746 pipe_config->port_clock = link_clock;
1747
1748 return true;
1749 }
1750 }
1751 }
1752 }
1753
1754 return false;
1755}
1756
Jani Nikula981a63e2018-04-26 11:25:26 +03001757static bool
1758intel_dp_compute_link_config(struct intel_encoder *encoder,
1759 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001760{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001761 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001762 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikula7c2781e2018-04-26 11:25:28 +03001763 struct link_config_limits limits;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001764 int common_len;
Jani Nikula7c2781e2018-04-26 11:25:28 +03001765
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001766 common_len = intel_dp_common_len_rate_limit(intel_dp,
Jani Nikulae6c0c642017-04-06 16:44:12 +03001767 intel_dp->max_link_rate);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301768
1769 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001770 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301771
Jani Nikula7c2781e2018-04-26 11:25:28 +03001772 limits.min_clock = 0;
1773 limits.max_clock = common_len - 1;
1774
1775 limits.min_lane_count = 1;
1776 limits.max_lane_count = intel_dp_max_lane_count(intel_dp);
1777
1778 limits.min_bpp = 6 * 3;
1779 limits.max_bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001780
Jani Nikula1853a9d2017-08-18 12:30:20 +03001781 if (intel_dp_is_edp(intel_dp)) {
Jani Nikula344c5bb2014-09-09 11:25:13 +03001782 /*
1783 * Use the maximum clock and number of lanes the eDP panel
1784 * advertizes being capable of. The panels are generally
1785 * designed to support only a single clock and lane
1786 * configuration, and typically these values correspond to the
1787 * native resolution of the panel.
1788 */
Jani Nikula7c2781e2018-04-26 11:25:28 +03001789 limits.min_lane_count = limits.max_lane_count;
1790 limits.min_clock = limits.max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001791 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001792
Jani Nikulaa4971452018-04-26 11:25:30 +03001793 intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits);
1794
Jani Nikula7c2781e2018-04-26 11:25:28 +03001795 DRM_DEBUG_KMS("DP link computation with max lane count %i "
1796 "max rate %d max bpp %d pixel clock %iKHz\n",
1797 limits.max_lane_count,
1798 intel_dp->common_rates[limits.max_clock],
1799 limits.max_bpp, adjusted_mode->crtc_clock);
1800
Jani Nikula3acd1152018-04-26 11:25:29 +03001801 /*
1802 * Optimize for slow and wide. This is the place to add alternative
1803 * optimization policy.
1804 */
1805 if (!intel_dp_compute_link_config_wide(intel_dp, pipe_config, &limits))
1806 return false;
Daniel Vetterc4867932012-04-10 10:42:36 +02001807
Jani Nikuladd519412018-04-26 11:25:25 +03001808 DRM_DEBUG_KMS("DP lane count %d clock %d bpp %d\n",
Jani Nikula3acd1152018-04-26 11:25:29 +03001809 pipe_config->lane_count, pipe_config->port_clock,
1810 pipe_config->pipe_bpp);
1811
1812 DRM_DEBUG_KMS("DP link rate required %i available %i\n",
1813 intel_dp_link_required(adjusted_mode->crtc_clock,
1814 pipe_config->pipe_bpp),
1815 intel_dp_max_data_rate(pipe_config->port_clock,
1816 pipe_config->lane_count));
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001817
Jani Nikula981a63e2018-04-26 11:25:26 +03001818 return true;
1819}
1820
1821bool
1822intel_dp_compute_config(struct intel_encoder *encoder,
1823 struct intel_crtc_state *pipe_config,
1824 struct drm_connector_state *conn_state)
1825{
1826 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1827 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1828 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1829 enum port port = encoder->port;
1830 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1831 struct intel_connector *intel_connector = intel_dp->attached_connector;
1832 struct intel_digital_connector_state *intel_conn_state =
1833 to_intel_digital_connector_state(conn_state);
1834 bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
1835 DP_DPCD_QUIRK_LIMITED_M_N);
1836
1837 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1838 pipe_config->has_pch_encoder = true;
1839
1840 pipe_config->has_drrs = false;
1841 if (IS_G4X(dev_priv) || port == PORT_A)
1842 pipe_config->has_audio = false;
1843 else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1844 pipe_config->has_audio = intel_dp->has_audio;
1845 else
1846 pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
1847
1848 if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikula368b5542018-05-16 11:01:10 +03001849 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1850 adjusted_mode);
Jani Nikula981a63e2018-04-26 11:25:26 +03001851
1852 if (INTEL_GEN(dev_priv) >= 9) {
1853 int ret;
1854
1855 ret = skl_update_scaler_crtc(pipe_config);
1856 if (ret)
1857 return ret;
1858 }
1859
1860 if (HAS_GMCH_DISPLAY(dev_priv))
1861 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1862 conn_state->scaling_mode);
1863 else
1864 intel_pch_panel_fitting(intel_crtc, pipe_config,
1865 conn_state->scaling_mode);
1866 }
1867
Ville Syrjälä541ab842018-05-24 15:54:03 +03001868 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
1869 return false;
1870
Ville Syrjälä1e34f1d2018-06-13 19:05:52 +03001871 if (HAS_GMCH_DISPLAY(dev_priv) &&
Jani Nikula981a63e2018-04-26 11:25:26 +03001872 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
1873 return false;
1874
1875 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1876 return false;
1877
1878 if (!intel_dp_compute_link_config(encoder, pipe_config))
1879 return false;
1880
1881 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1882 /*
1883 * See:
1884 * CEA-861-E - 5.1 Default Encoding Parameters
1885 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1886 */
1887 pipe_config->limited_color_range =
1888 pipe_config->pipe_bpp != 18 &&
1889 drm_default_rgb_quant_range(adjusted_mode) ==
1890 HDMI_QUANTIZATION_RANGE_LIMITED;
1891 } else {
1892 pipe_config->limited_color_range =
1893 intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
1894 }
1895
1896 intel_link_compute_m_n(pipe_config->pipe_bpp, pipe_config->lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001897 adjusted_mode->crtc_clock,
1898 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001899 &pipe_config->dp_m_n,
1900 reduce_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001901
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301902 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301903 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001904 pipe_config->has_drrs = true;
Jani Nikula981a63e2018-04-26 11:25:26 +03001905 intel_link_compute_m_n(pipe_config->pipe_bpp,
1906 pipe_config->lane_count,
1907 intel_connector->panel.downclock_mode->clock,
1908 pipe_config->port_clock,
1909 &pipe_config->dp_m2_n2,
1910 reduce_m_n);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301911 }
1912
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001913 if (!HAS_DDI(dev_priv))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001914 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001915
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03001916 intel_psr_compute_config(intel_dp, pipe_config);
1917
Daniel Vetter36008362013-03-27 00:44:59 +01001918 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001919}
1920
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001921void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001922 int link_rate, uint8_t lane_count,
1923 bool link_mst)
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001924{
Ville Syrjäläedb2e532018-01-17 21:21:49 +02001925 intel_dp->link_trained = false;
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001926 intel_dp->link_rate = link_rate;
1927 intel_dp->lane_count = lane_count;
1928 intel_dp->link_mst = link_mst;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001929}
1930
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001931static void intel_dp_prepare(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001932 const struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001933{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001934 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetterb934223d2013-07-21 21:37:05 +02001935 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001936 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02001937 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001938 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001939
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001940 intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
1941 pipe_config->lane_count,
1942 intel_crtc_has_type(pipe_config,
1943 INTEL_OUTPUT_DP_MST));
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001944
Keith Packard417e8222011-11-01 19:54:11 -07001945 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001946 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001947 *
1948 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001949 * SNB CPU
1950 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001951 * CPT PCH
1952 *
1953 * IBX PCH and CPU are the same for almost everything,
1954 * except that the CPU DP PLL is configured in this
1955 * register
1956 *
1957 * CPT PCH is quite different, having many bits moved
1958 * to the TRANS_DP_CTL register instead. That
1959 * configuration happens (oddly) in ironlake_pch_enable
1960 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001961
Keith Packard417e8222011-11-01 19:54:11 -07001962 /* Preserve the BIOS-computed detected bit. This is
1963 * supposed to be read-only.
1964 */
1965 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001966
Keith Packard417e8222011-11-01 19:54:11 -07001967 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001968 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001969 intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001970
Keith Packard417e8222011-11-01 19:54:11 -07001971 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001972
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001973 if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001974 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1975 intel_dp->DP |= DP_SYNC_HS_HIGH;
1976 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1977 intel_dp->DP |= DP_SYNC_VS_HIGH;
1978 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1979
Jani Nikula6aba5b62013-10-04 15:08:10 +03001980 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001981 intel_dp->DP |= DP_ENHANCED_FRAMING;
1982
Daniel Vetter7c62a162013-06-01 17:16:20 +02001983 intel_dp->DP |= crtc->pipe << 29;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001984 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001985 u32 trans_dp;
1986
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001987 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001988
1989 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1990 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1991 trans_dp |= TRANS_DP_ENH_FRAMING;
1992 else
1993 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1994 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001995 } else {
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02001996 if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001997 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001998
1999 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
2000 intel_dp->DP |= DP_SYNC_HS_HIGH;
2001 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
2002 intel_dp->DP |= DP_SYNC_VS_HIGH;
2003 intel_dp->DP |= DP_LINK_TRAIN_OFF;
2004
Jani Nikula6aba5b62013-10-04 15:08:10 +03002005 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07002006 intel_dp->DP |= DP_ENHANCED_FRAMING;
2007
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002008 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03002009 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002010 else if (crtc->pipe == PIPE_B)
2011 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002012 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002013}
2014
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02002015#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
2016#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07002017
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02002018#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
2019#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07002020
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02002021#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
2022#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07002023
Ville Syrjälä46bd8382017-10-31 22:51:22 +02002024static void intel_pps_verify_state(struct intel_dp *intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03002025
Daniel Vetter4be73782014-01-17 14:39:48 +01002026static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07002027 u32 mask,
2028 u32 value)
2029{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002030 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002031 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07002032
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002033 lockdep_assert_held(&dev_priv->pps_mutex);
2034
Ville Syrjälä46bd8382017-10-31 22:51:22 +02002035 intel_pps_verify_state(intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03002036
Jani Nikulabf13e812013-09-06 07:40:05 +03002037 pp_stat_reg = _pp_stat_reg(intel_dp);
2038 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002039
2040 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002041 mask, value,
2042 I915_READ(pp_stat_reg),
2043 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07002044
Chris Wilson9036ff02016-06-30 15:33:09 +01002045 if (intel_wait_for_register(dev_priv,
2046 pp_stat_reg, mask, value,
2047 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07002048 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002049 I915_READ(pp_stat_reg),
2050 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00002051
2052 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07002053}
2054
Daniel Vetter4be73782014-01-17 14:39:48 +01002055static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07002056{
2057 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01002058 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07002059}
2060
Daniel Vetter4be73782014-01-17 14:39:48 +01002061static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07002062{
Keith Packardbd943152011-09-18 23:09:52 -07002063 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01002064 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07002065}
Keith Packardbd943152011-09-18 23:09:52 -07002066
Daniel Vetter4be73782014-01-17 14:39:48 +01002067static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07002068{
Abhay Kumard28d4732016-01-22 17:39:04 -08002069 ktime_t panel_power_on_time;
2070 s64 panel_power_off_duration;
2071
Keith Packard99ea7122011-11-01 19:57:50 -07002072 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02002073
Abhay Kumard28d4732016-01-22 17:39:04 -08002074 /* take the difference of currrent time and panel power off time
2075 * and then make panel wait for t11_t12 if needed. */
2076 panel_power_on_time = ktime_get_boottime();
2077 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
2078
Paulo Zanonidce56b32013-12-19 14:29:40 -02002079 /* When we disable the VDD override bit last we have to do the manual
2080 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08002081 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
2082 wait_remaining_ms_from_jiffies(jiffies,
2083 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002084
Daniel Vetter4be73782014-01-17 14:39:48 +01002085 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07002086}
Keith Packardbd943152011-09-18 23:09:52 -07002087
Daniel Vetter4be73782014-01-17 14:39:48 +01002088static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002089{
2090 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
2091 intel_dp->backlight_on_delay);
2092}
2093
Daniel Vetter4be73782014-01-17 14:39:48 +01002094static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002095{
2096 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
2097 intel_dp->backlight_off_delay);
2098}
Keith Packard99ea7122011-11-01 19:57:50 -07002099
Keith Packard832dd3c2011-11-01 19:34:06 -07002100/* Read the current pp_control value, unlocking the register if it
2101 * is locked
2102 */
2103
Jesse Barnes453c5422013-03-28 09:55:41 -07002104static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07002105{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002106 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07002107 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07002108
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002109 lockdep_assert_held(&dev_priv->pps_mutex);
2110
Jani Nikulabf13e812013-09-06 07:40:05 +03002111 control = I915_READ(_pp_ctrl_reg(intel_dp));
Imre Deak8090ba82016-08-10 14:07:33 +03002112 if (WARN_ON(!HAS_DDI(dev_priv) &&
2113 (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05302114 control &= ~PANEL_UNLOCK_MASK;
2115 control |= PANEL_UNLOCK_REGS;
2116 }
Keith Packard832dd3c2011-11-01 19:34:06 -07002117 return control;
Keith Packardbd943152011-09-18 23:09:52 -07002118}
2119
Ville Syrjälä951468f2014-09-04 14:55:31 +03002120/*
2121 * Must be paired with edp_panel_vdd_off().
2122 * Must hold pps_mutex around the whole on/off sequence.
2123 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2124 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002125static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002126{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002127 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak4e6e1a52014-03-27 17:45:11 +02002128 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002129 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002130 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002131 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08002132
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002133 lockdep_assert_held(&dev_priv->pps_mutex);
2134
Jani Nikula1853a9d2017-08-18 12:30:20 +03002135 if (!intel_dp_is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002136 return false;
Keith Packardbd943152011-09-18 23:09:52 -07002137
Egbert Eich2c623c12014-11-25 12:54:57 +01002138 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002139 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07002140
Daniel Vetter4be73782014-01-17 14:39:48 +01002141 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002142 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002143
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002144 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002145
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002146 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002147 port_name(intel_dig_port->base.port));
Keith Packardbd943152011-09-18 23:09:52 -07002148
Daniel Vetter4be73782014-01-17 14:39:48 +01002149 if (!edp_have_panel_power(intel_dp))
2150 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002151
Jesse Barnes453c5422013-03-28 09:55:41 -07002152 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002153 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07002154
Jani Nikulabf13e812013-09-06 07:40:05 +03002155 pp_stat_reg = _pp_stat_reg(intel_dp);
2156 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002157
2158 I915_WRITE(pp_ctrl_reg, pp);
2159 POSTING_READ(pp_ctrl_reg);
2160 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2161 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07002162 /*
2163 * If the panel wasn't on, delay before accessing aux channel
2164 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002165 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002166 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002167 port_name(intel_dig_port->base.port));
Keith Packardf01eca22011-09-28 16:48:10 -07002168 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07002169 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002170
2171 return need_to_disable;
2172}
2173
Ville Syrjälä951468f2014-09-04 14:55:31 +03002174/*
2175 * Must be paired with intel_edp_panel_vdd_off() or
2176 * intel_edp_panel_off().
2177 * Nested calls to these functions are not allowed since
2178 * we drop the lock. Caller must use some higher level
2179 * locking to prevent nested calls from other threads.
2180 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01002181void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002182{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002183 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002184
Jani Nikula1853a9d2017-08-18 12:30:20 +03002185 if (!intel_dp_is_edp(intel_dp))
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002186 return;
2187
Ville Syrjälä773538e82014-09-04 14:54:56 +03002188 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002189 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002190 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002191
Rob Clarke2c719b2014-12-15 13:56:32 -05002192 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002193 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes5d613502011-01-24 17:10:54 -08002194}
2195
Daniel Vetter4be73782014-01-17 14:39:48 +01002196static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002197{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002198 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002199 struct intel_digital_port *intel_dig_port =
2200 dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002201 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002202 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08002203
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002204 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01002205
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002206 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002207
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002208 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002209 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002210
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002211 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002212 port_name(intel_dig_port->base.port));
Jesse Barnes453c5422013-03-28 09:55:41 -07002213
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002214 pp = ironlake_get_pp_control(intel_dp);
2215 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07002216
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002217 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2218 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002219
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002220 I915_WRITE(pp_ctrl_reg, pp);
2221 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02002222
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002223 /* Make sure sequencer is idle before allowing subsequent activity */
2224 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2225 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002226
Imre Deak5a162e22016-08-10 14:07:30 +03002227 if ((pp & PANEL_POWER_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08002228 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002229
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002230 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07002231}
2232
Daniel Vetter4be73782014-01-17 14:39:48 +01002233static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07002234{
2235 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
2236 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002237
Ville Syrjälä773538e82014-09-04 14:54:56 +03002238 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002239 if (!intel_dp->want_panel_vdd)
2240 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002241 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002242}
2243
Imre Deakaba86892014-07-30 15:57:31 +03002244static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2245{
2246 unsigned long delay;
2247
2248 /*
2249 * Queue the timer to fire a long time from now (relative to the power
2250 * down delay) to keep the panel power up across a sequence of
2251 * operations.
2252 */
2253 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2254 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2255}
2256
Ville Syrjälä951468f2014-09-04 14:55:31 +03002257/*
2258 * Must be paired with edp_panel_vdd_on().
2259 * Must hold pps_mutex around the whole on/off sequence.
2260 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2261 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002262static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002263{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002264 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002265
2266 lockdep_assert_held(&dev_priv->pps_mutex);
2267
Jani Nikula1853a9d2017-08-18 12:30:20 +03002268 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002269 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002270
Rob Clarke2c719b2014-12-15 13:56:32 -05002271 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002272 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002273
Keith Packardbd943152011-09-18 23:09:52 -07002274 intel_dp->want_panel_vdd = false;
2275
Imre Deakaba86892014-07-30 15:57:31 +03002276 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002277 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002278 else
2279 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002280}
2281
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002282static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002283{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002284 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002285 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002286 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002287
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002288 lockdep_assert_held(&dev_priv->pps_mutex);
2289
Jani Nikula1853a9d2017-08-18 12:30:20 +03002290 if (!intel_dp_is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002291 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002292
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002293 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002294 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packard99ea7122011-11-01 19:57:50 -07002295
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002296 if (WARN(edp_have_panel_power(intel_dp),
2297 "eDP port %c panel power already on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002298 port_name(dp_to_dig_port(intel_dp)->base.port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002299 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002300
Daniel Vetter4be73782014-01-17 14:39:48 +01002301 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002302
Jani Nikulabf13e812013-09-06 07:40:05 +03002303 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002304 pp = ironlake_get_pp_control(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002305 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002306 /* ILK workaround: disable reset around power sequence */
2307 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002308 I915_WRITE(pp_ctrl_reg, pp);
2309 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002310 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002311
Imre Deak5a162e22016-08-10 14:07:30 +03002312 pp |= PANEL_POWER_ON;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002313 if (!IS_GEN5(dev_priv))
Keith Packard99ea7122011-11-01 19:57:50 -07002314 pp |= PANEL_POWER_RESET;
2315
Jesse Barnes453c5422013-03-28 09:55:41 -07002316 I915_WRITE(pp_ctrl_reg, pp);
2317 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002318
Daniel Vetter4be73782014-01-17 14:39:48 +01002319 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002320 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002321
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002322 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002323 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002324 I915_WRITE(pp_ctrl_reg, pp);
2325 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002326 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002327}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002328
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002329void intel_edp_panel_on(struct intel_dp *intel_dp)
2330{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002331 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002332 return;
2333
2334 pps_lock(intel_dp);
2335 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002336 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002337}
2338
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002339
2340static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002341{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002342 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002343 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002344 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002345
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002346 lockdep_assert_held(&dev_priv->pps_mutex);
2347
Jani Nikula1853a9d2017-08-18 12:30:20 +03002348 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002349 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002350
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002351 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002352 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002353
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002354 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002355 port_name(dp_to_dig_port(intel_dp)->base.port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002356
Jesse Barnes453c5422013-03-28 09:55:41 -07002357 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002358 /* We need to switch off panel power _and_ force vdd, for otherwise some
2359 * panels get very unhappy and cease to work. */
Imre Deak5a162e22016-08-10 14:07:30 +03002360 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002361 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002362
Jani Nikulabf13e812013-09-06 07:40:05 +03002363 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002364
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002365 intel_dp->want_panel_vdd = false;
2366
Jesse Barnes453c5422013-03-28 09:55:41 -07002367 I915_WRITE(pp_ctrl_reg, pp);
2368 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002369
Daniel Vetter4be73782014-01-17 14:39:48 +01002370 wait_panel_off(intel_dp);
Manasi Navared7ba25b2017-10-04 09:48:26 -07002371 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002372
2373 /* We got a reference when we enabled the VDD. */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002374 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002375}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002376
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002377void intel_edp_panel_off(struct intel_dp *intel_dp)
2378{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002379 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002380 return;
2381
2382 pps_lock(intel_dp);
2383 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002384 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002385}
2386
Jani Nikula1250d102014-08-12 17:11:39 +03002387/* Enable backlight in the panel power control. */
2388static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002389{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002390 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002391 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002392 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002393
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002394 /*
2395 * If we enable the backlight right away following a panel power
2396 * on, we may see slight flicker as the panel syncs with the eDP
2397 * link. So delay a bit to make sure the image is solid before
2398 * allowing it to appear.
2399 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002400 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002401
Ville Syrjälä773538e82014-09-04 14:54:56 +03002402 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002403
Jesse Barnes453c5422013-03-28 09:55:41 -07002404 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002405 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002406
Jani Nikulabf13e812013-09-06 07:40:05 +03002407 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002408
2409 I915_WRITE(pp_ctrl_reg, pp);
2410 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002411
Ville Syrjälä773538e82014-09-04 14:54:56 +03002412 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002413}
2414
Jani Nikula1250d102014-08-12 17:11:39 +03002415/* Enable backlight PWM and backlight PP control. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002416void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
2417 const struct drm_connector_state *conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002418{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002419 struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);
2420
Jani Nikula1853a9d2017-08-18 12:30:20 +03002421 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002422 return;
2423
2424 DRM_DEBUG_KMS("\n");
2425
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002426 intel_panel_enable_backlight(crtc_state, conn_state);
Jani Nikula1250d102014-08-12 17:11:39 +03002427 _intel_edp_backlight_on(intel_dp);
2428}
2429
2430/* Disable backlight in the panel power control. */
2431static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002432{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002433 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002434 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002435 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002436
Jani Nikula1853a9d2017-08-18 12:30:20 +03002437 if (!intel_dp_is_edp(intel_dp))
Keith Packardf01eca22011-09-28 16:48:10 -07002438 return;
2439
Ville Syrjälä773538e82014-09-04 14:54:56 +03002440 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002441
Jesse Barnes453c5422013-03-28 09:55:41 -07002442 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002443 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002444
Jani Nikulabf13e812013-09-06 07:40:05 +03002445 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002446
2447 I915_WRITE(pp_ctrl_reg, pp);
2448 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002449
Ville Syrjälä773538e82014-09-04 14:54:56 +03002450 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002451
Paulo Zanonidce56b32013-12-19 14:29:40 -02002452 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002453 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002454}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002455
Jani Nikula1250d102014-08-12 17:11:39 +03002456/* Disable backlight PP control and backlight PWM. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002457void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002458{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002459 struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);
2460
Jani Nikula1853a9d2017-08-18 12:30:20 +03002461 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002462 return;
2463
2464 DRM_DEBUG_KMS("\n");
2465
2466 _intel_edp_backlight_off(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002467 intel_panel_disable_backlight(old_conn_state);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002468}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002469
Jani Nikula73580fb72014-08-12 17:11:41 +03002470/*
2471 * Hook for controlling the panel power control backlight through the bl_power
2472 * sysfs attribute. Take care to handle multiple calls.
2473 */
2474static void intel_edp_backlight_power(struct intel_connector *connector,
2475 bool enable)
2476{
2477 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002478 bool is_enabled;
2479
Ville Syrjälä773538e82014-09-04 14:54:56 +03002480 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002481 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002482 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002483
2484 if (is_enabled == enable)
2485 return;
2486
Jani Nikula23ba9372014-08-27 14:08:43 +03002487 DRM_DEBUG_KMS("panel power control backlight %s\n",
2488 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002489
2490 if (enable)
2491 _intel_edp_backlight_on(intel_dp);
2492 else
2493 _intel_edp_backlight_off(intel_dp);
2494}
2495
Ville Syrjälä64e10772015-10-29 21:26:01 +02002496static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2497{
2498 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2499 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2500 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2501
2502 I915_STATE_WARN(cur_state != state,
2503 "DP port %c state assertion failure (expected %s, current %s)\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002504 port_name(dig_port->base.port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002505 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002506}
2507#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2508
2509static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2510{
2511 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2512
2513 I915_STATE_WARN(cur_state != state,
2514 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002515 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002516}
2517#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2518#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2519
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002520static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002521 const struct intel_crtc_state *pipe_config)
Jesse Barnesd240f202010-08-13 15:43:26 -07002522{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002523 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002524 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002525
Ville Syrjälä64e10772015-10-29 21:26:01 +02002526 assert_pipe_disabled(dev_priv, crtc->pipe);
2527 assert_dp_port_disabled(intel_dp);
2528 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002529
Ville Syrjäläabfce942015-10-29 21:26:03 +02002530 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002531 pipe_config->port_clock);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002532
2533 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2534
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002535 if (pipe_config->port_clock == 162000)
Ville Syrjäläabfce942015-10-29 21:26:03 +02002536 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2537 else
2538 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2539
2540 I915_WRITE(DP_A, intel_dp->DP);
2541 POSTING_READ(DP_A);
2542 udelay(500);
2543
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002544 /*
2545 * [DevILK] Work around required when enabling DP PLL
2546 * while a pipe is enabled going to FDI:
2547 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2548 * 2. Program DP PLL enable
2549 */
2550 if (IS_GEN5(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02002551 intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002552
Daniel Vetter07679352012-09-06 22:15:42 +02002553 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002554
Daniel Vetter07679352012-09-06 22:15:42 +02002555 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002556 POSTING_READ(DP_A);
2557 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002558}
2559
Ville Syrjäläadc10302017-10-31 22:51:14 +02002560static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
2561 const struct intel_crtc_state *old_crtc_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002562{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002563 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002564 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002565
Ville Syrjälä64e10772015-10-29 21:26:01 +02002566 assert_pipe_disabled(dev_priv, crtc->pipe);
2567 assert_dp_port_disabled(intel_dp);
2568 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002569
Ville Syrjäläabfce942015-10-29 21:26:03 +02002570 DRM_DEBUG_KMS("disabling eDP PLL\n");
2571
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002572 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002573
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002574 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002575 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002576 udelay(200);
2577}
2578
Ville Syrjälä857c4162017-10-27 12:45:23 +03002579static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
2580{
2581 /*
2582 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
2583 * be capable of signalling downstream hpd with a long pulse.
2584 * Whether or not that means D3 is safe to use is not clear,
2585 * but let's assume so until proven otherwise.
2586 *
2587 * FIXME should really check all downstream ports...
2588 */
2589 return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
2590 intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
2591 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
2592}
2593
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002594/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002595void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002596{
2597 int ret, i;
2598
2599 /* Should have a valid DPCD by this point */
2600 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2601 return;
2602
2603 if (mode != DRM_MODE_DPMS_ON) {
Ville Syrjälä857c4162017-10-27 12:45:23 +03002604 if (downstream_hpd_needs_d0(intel_dp))
2605 return;
2606
Jani Nikula9d1a1032014-03-14 16:51:15 +02002607 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2608 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002609 } else {
Imre Deak357c0ae2016-11-21 21:15:06 +02002610 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
2611
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002612 /*
2613 * When turning on, we need to retry for 1ms to give the sink
2614 * time to wake up.
2615 */
2616 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002617 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2618 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002619 if (ret == 1)
2620 break;
2621 msleep(1);
2622 }
Imre Deak357c0ae2016-11-21 21:15:06 +02002623
2624 if (ret == 1 && lspcon->active)
2625 lspcon_wait_pcon_mode(lspcon);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002626 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002627
2628 if (ret != 1)
2629 DRM_DEBUG_KMS("failed to %s sink power state\n",
2630 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002631}
2632
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002633static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2634 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002635{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002636 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002637 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002638 enum port port = encoder->port;
Imre Deak6d129be2014-03-05 16:20:54 +02002639 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002640 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002641
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002642 if (!intel_display_power_get_if_enabled(dev_priv,
2643 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002644 return false;
2645
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002646 ret = false;
2647
Imre Deak6d129be2014-03-05 16:20:54 +02002648 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002649
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002650 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002651 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002652
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002653 if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002654 *pipe = PORT_TO_PIPE_CPT(tmp);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002655 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002656 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002657
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002658 for_each_pipe(dev_priv, p) {
2659 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2660 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2661 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002662 ret = true;
2663
2664 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002665 }
2666 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002667
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002668 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002669 i915_mmio_reg_offset(intel_dp->output_reg));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002670 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002671 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2672 } else {
2673 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002674 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002675
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002676 ret = true;
2677
2678out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002679 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002680
2681 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002682}
2683
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002684static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002685 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002686{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002687 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002688 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002689 u32 tmp, flags = 0;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002690 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02002691 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002692
Ville Syrjäläe1214b92017-10-27 22:31:23 +03002693 if (encoder->type == INTEL_OUTPUT_EDP)
2694 pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
2695 else
2696 pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002697
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002698 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002699
2700 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002701
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002702 if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002703 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2704
2705 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002706 flags |= DRM_MODE_FLAG_PHSYNC;
2707 else
2708 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002709
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002710 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002711 flags |= DRM_MODE_FLAG_PVSYNC;
2712 else
2713 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002714 } else {
2715 if (tmp & DP_SYNC_HS_HIGH)
2716 flags |= DRM_MODE_FLAG_PHSYNC;
2717 else
2718 flags |= DRM_MODE_FLAG_NHSYNC;
2719
2720 if (tmp & DP_SYNC_VS_HIGH)
2721 flags |= DRM_MODE_FLAG_PVSYNC;
2722 else
2723 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002724 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002725
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002726 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002727
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02002728 if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002729 pipe_config->limited_color_range = true;
2730
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002731 pipe_config->lane_count =
2732 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2733
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002734 intel_dp_get_m_n(crtc, pipe_config);
2735
Ville Syrjälä18442d02013-09-13 16:00:08 +03002736 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002737 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002738 pipe_config->port_clock = 162000;
2739 else
2740 pipe_config->port_clock = 270000;
2741 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002742
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002743 pipe_config->base.adjusted_mode.crtc_clock =
2744 intel_dotclock_calculate(pipe_config->port_clock,
2745 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002746
Jani Nikula1853a9d2017-08-18 12:30:20 +03002747 if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02002748 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002749 /*
2750 * This is a big fat ugly hack.
2751 *
2752 * Some machines in UEFI boot mode provide us a VBT that has 18
2753 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2754 * unknown we fail to light up. Yet the same BIOS boots up with
2755 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2756 * max, not what it tells us to use.
2757 *
2758 * Note: This will still be broken if the eDP panel is not lit
2759 * up by the BIOS, and thus we can't get the mode at module
2760 * load.
2761 */
2762 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002763 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2764 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002765 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002766}
2767
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002768static void intel_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002769 const struct intel_crtc_state *old_crtc_state,
2770 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002771{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002772 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikula495a5bb2014-10-27 16:26:55 +02002773
Ville Syrjäläedb2e532018-01-17 21:21:49 +02002774 intel_dp->link_trained = false;
2775
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002776 if (old_crtc_state->has_audio)
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02002777 intel_audio_codec_disable(encoder,
2778 old_crtc_state, old_conn_state);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002779
2780 /* Make sure the panel is off before trying to change the mode. But also
2781 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002782 intel_edp_panel_vdd_on(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002783 intel_edp_backlight_off(old_conn_state);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002784 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002785 intel_edp_panel_off(intel_dp);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002786}
2787
2788static void g4x_disable_dp(struct intel_encoder *encoder,
2789 const struct intel_crtc_state *old_crtc_state,
2790 const struct drm_connector_state *old_conn_state)
2791{
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002792 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002793}
2794
2795static void vlv_disable_dp(struct intel_encoder *encoder,
2796 const struct intel_crtc_state *old_crtc_state,
2797 const struct drm_connector_state *old_conn_state)
2798{
2799 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2800
2801 intel_psr_disable(intel_dp, old_crtc_state);
2802
2803 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Jesse Barnesd240f202010-08-13 15:43:26 -07002804}
2805
Ville Syrjälä4dccc4d2018-06-13 19:05:53 +03002806static void g4x_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002807 const struct intel_crtc_state *old_crtc_state,
2808 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002809{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002810 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002811 enum port port = encoder->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002812
Ville Syrjälä4dccc4d2018-06-13 19:05:53 +03002813 /*
2814 * Bspec does not list a specific disable sequence for g4x DP.
2815 * Follow the ilk+ sequence (disable pipe before the port) for
2816 * g4x DP as it does not suffer from underruns like the normal
2817 * g4x modeset sequence (disable pipe after the port).
2818 */
Ville Syrjäläadc10302017-10-31 22:51:14 +02002819 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002820
2821 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002822 if (port == PORT_A)
Ville Syrjäläadc10302017-10-31 22:51:14 +02002823 ironlake_edp_pll_off(intel_dp, old_crtc_state);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002824}
2825
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002826static void vlv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002827 const struct intel_crtc_state *old_crtc_state,
2828 const struct drm_connector_state *old_conn_state)
Ville Syrjälä49277c32014-03-31 18:21:26 +03002829{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002830 intel_dp_link_down(encoder, old_crtc_state);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002831}
2832
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002833static void chv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002834 const struct intel_crtc_state *old_crtc_state,
2835 const struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03002836{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002837 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002838
Ville Syrjäläadc10302017-10-31 22:51:14 +02002839 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002840
Ville Syrjäläa5805162015-05-26 20:42:30 +03002841 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002842
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002843 /* Assert data lane reset */
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02002844 chv_data_lane_soft_reset(encoder, old_crtc_state, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002845
Ville Syrjäläa5805162015-05-26 20:42:30 +03002846 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002847}
2848
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002849static void
2850_intel_dp_set_link_train(struct intel_dp *intel_dp,
2851 uint32_t *DP,
2852 uint8_t dp_train_pat)
2853{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002854 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002855 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002856 enum port port = intel_dig_port->base.port;
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002857
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002858 if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
2859 DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
2860 dp_train_pat & DP_TRAINING_PATTERN_MASK);
2861
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002862 if (HAS_DDI(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002863 uint32_t temp = I915_READ(DP_TP_CTL(port));
2864
2865 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2866 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2867 else
2868 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2869
2870 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2871 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2872 case DP_TRAINING_PATTERN_DISABLE:
2873 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2874
2875 break;
2876 case DP_TRAINING_PATTERN_1:
2877 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2878 break;
2879 case DP_TRAINING_PATTERN_2:
2880 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2881 break;
2882 case DP_TRAINING_PATTERN_3:
2883 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2884 break;
2885 }
2886 I915_WRITE(DP_TP_CTL(port), temp);
2887
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002888 } else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002889 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002890 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2891
2892 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2893 case DP_TRAINING_PATTERN_DISABLE:
2894 *DP |= DP_LINK_TRAIN_OFF_CPT;
2895 break;
2896 case DP_TRAINING_PATTERN_1:
2897 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2898 break;
2899 case DP_TRAINING_PATTERN_2:
2900 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2901 break;
2902 case DP_TRAINING_PATTERN_3:
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002903 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002904 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2905 break;
2906 }
2907
2908 } else {
Ville Syrjälä3b358cd2018-03-02 11:56:56 +02002909 *DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002910
2911 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2912 case DP_TRAINING_PATTERN_DISABLE:
2913 *DP |= DP_LINK_TRAIN_OFF;
2914 break;
2915 case DP_TRAINING_PATTERN_1:
2916 *DP |= DP_LINK_TRAIN_PAT_1;
2917 break;
2918 case DP_TRAINING_PATTERN_2:
2919 *DP |= DP_LINK_TRAIN_PAT_2;
2920 break;
2921 case DP_TRAINING_PATTERN_3:
Ville Syrjälä3b358cd2018-03-02 11:56:56 +02002922 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2923 *DP |= DP_LINK_TRAIN_PAT_2;
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002924 break;
2925 }
2926 }
2927}
2928
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002929static void intel_dp_enable_port(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002930 const struct intel_crtc_state *old_crtc_state)
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002931{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002932 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002933
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002934 /* enable with pattern 1 (as per spec) */
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002935
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002936 intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002937
2938 /*
2939 * Magic for VLV/CHV. We _must_ first set up the register
2940 * without actually enabling the port, and then do another
2941 * write to enable the port. Otherwise link training will
2942 * fail when the power sequencer is freshly used for this port.
2943 */
2944 intel_dp->DP |= DP_PORT_EN;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002945 if (old_crtc_state->has_audio)
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002946 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002947
2948 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2949 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002950}
2951
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002952static void intel_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002953 const struct intel_crtc_state *pipe_config,
2954 const struct drm_connector_state *conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002955{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002956 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vettere8cb4552012-07-01 13:05:48 +02002957 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002958 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002959 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002960 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002961
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002962 if (WARN_ON(dp_reg & DP_PORT_EN))
2963 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002964
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002965 pps_lock(intel_dp);
2966
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002967 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläadc10302017-10-31 22:51:14 +02002968 vlv_init_panel_power_sequencer(encoder, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002969
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002970 intel_dp_enable_port(intel_dp, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002971
2972 edp_panel_vdd_on(intel_dp);
2973 edp_panel_on(intel_dp);
2974 edp_panel_vdd_off(intel_dp, true);
2975
2976 pps_unlock(intel_dp);
2977
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002978 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002979 unsigned int lane_mask = 0x0;
2980
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002981 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002982 lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002983
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002984 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2985 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002986 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002987
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002988 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2989 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002990 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002991
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002992 if (pipe_config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002993 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002994 pipe_name(pipe));
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002995 intel_audio_codec_enable(encoder, pipe_config, conn_state);
Jani Nikulac1dec792014-10-27 16:26:56 +02002996 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002997}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002998
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002999static void g4x_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003000 const struct intel_crtc_state *pipe_config,
3001 const struct drm_connector_state *conn_state)
Jani Nikulaecff4f32013-09-06 07:38:29 +03003002{
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003003 intel_enable_dp(encoder, pipe_config, conn_state);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02003004 intel_edp_backlight_on(pipe_config, conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003005}
Jesse Barnes89b667f2013-04-18 14:51:36 -07003006
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003007static void vlv_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003008 const struct intel_crtc_state *pipe_config,
3009 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003010{
Jani Nikula828f5c62013-09-05 16:44:45 +03003011 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3012
Maarten Lankhorstb037d582017-06-12 12:21:13 +02003013 intel_edp_backlight_on(pipe_config, conn_state);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03003014 intel_psr_enable(intel_dp, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003015}
3016
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003017static void g4x_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003018 const struct intel_crtc_state *pipe_config,
3019 const struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003020{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003021 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003022 enum port port = encoder->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003023
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003024 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003025
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02003026 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02003027 if (port == PORT_A)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003028 ironlake_edp_pll_on(intel_dp, pipe_config);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003029}
3030
Ville Syrjälä83b84592014-10-16 21:29:51 +03003031static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
3032{
3033 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01003034 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä83b84592014-10-16 21:29:51 +03003035 enum pipe pipe = intel_dp->pps_pipe;
Imre Deak44cb7342016-08-10 14:07:29 +03003036 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03003037
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003038 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3039
Ville Syrjäläd1586942017-02-08 19:52:54 +02003040 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
3041 return;
3042
Ville Syrjälä83b84592014-10-16 21:29:51 +03003043 edp_panel_vdd_off_sync(intel_dp);
3044
3045 /*
3046 * VLV seems to get confused when multiple power seqeuencers
3047 * have the same port selected (even if only one has power/vdd
3048 * enabled). The failure manifests as vlv_wait_port_ready() failing
3049 * CHV on the other hand doesn't seem to mind having the same port
3050 * selected in multiple power seqeuencers, but let's clear the
3051 * port select always when logically disconnecting a power sequencer
3052 * from a port.
3053 */
3054 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003055 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä83b84592014-10-16 21:29:51 +03003056 I915_WRITE(pp_on_reg, 0);
3057 POSTING_READ(pp_on_reg);
3058
3059 intel_dp->pps_pipe = INVALID_PIPE;
3060}
3061
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003062static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003063 enum pipe pipe)
3064{
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003065 struct intel_encoder *encoder;
3066
3067 lockdep_assert_held(&dev_priv->pps_mutex);
3068
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003069 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003070 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03003071 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003072
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003073 if (encoder->type != INTEL_OUTPUT_DP &&
3074 encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003075 continue;
3076
3077 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003078 port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003079
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003080 WARN(intel_dp->active_pipe == pipe,
3081 "stealing pipe %c power sequencer from active (e)DP port %c\n",
3082 pipe_name(pipe), port_name(port));
3083
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003084 if (intel_dp->pps_pipe != pipe)
3085 continue;
3086
3087 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03003088 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003089
3090 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003091 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003092 }
3093}
3094
Ville Syrjäläadc10302017-10-31 22:51:14 +02003095static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
3096 const struct intel_crtc_state *crtc_state)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003097{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003098 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003099 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003100 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003101
3102 lockdep_assert_held(&dev_priv->pps_mutex);
3103
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003104 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03003105
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003106 if (intel_dp->pps_pipe != INVALID_PIPE &&
3107 intel_dp->pps_pipe != crtc->pipe) {
3108 /*
3109 * If another power sequencer was being used on this
3110 * port previously make sure to turn off vdd there while
3111 * we still have control of it.
3112 */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003113 vlv_detach_power_sequencer(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003114 }
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003115
3116 /*
3117 * We may be stealing the power
3118 * sequencer from another port.
3119 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003120 vlv_steal_power_sequencer(dev_priv, crtc->pipe);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003121
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003122 intel_dp->active_pipe = crtc->pipe;
3123
Jani Nikula1853a9d2017-08-18 12:30:20 +03003124 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003125 return;
3126
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003127 /* now it's all ours */
3128 intel_dp->pps_pipe = crtc->pipe;
3129
3130 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
Ville Syrjäläadc10302017-10-31 22:51:14 +02003131 pipe_name(intel_dp->pps_pipe), port_name(encoder->port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003132
3133 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003134 intel_dp_init_panel_power_sequencer(intel_dp);
3135 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003136}
3137
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003138static void vlv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003139 const struct intel_crtc_state *pipe_config,
3140 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003141{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003142 vlv_phy_pre_encoder_enable(encoder, pipe_config);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003143
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003144 intel_enable_dp(encoder, pipe_config, conn_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003145}
3146
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003147static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003148 const struct intel_crtc_state *pipe_config,
3149 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07003150{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003151 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003152
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003153 vlv_phy_pre_pll_enable(encoder, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003154}
3155
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003156static void chv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003157 const struct intel_crtc_state *pipe_config,
3158 const struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003159{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003160 chv_phy_pre_encoder_enable(encoder, pipe_config);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003161
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003162 intel_enable_dp(encoder, pipe_config, conn_state);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003163
3164 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003165 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003166}
3167
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003168static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003169 const struct intel_crtc_state *pipe_config,
3170 const struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03003171{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003172 intel_dp_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03003173
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003174 chv_phy_pre_pll_enable(encoder, pipe_config);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003175}
3176
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003177static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003178 const struct intel_crtc_state *old_crtc_state,
3179 const struct drm_connector_state *old_conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003180{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003181 chv_phy_post_pll_disable(encoder, old_crtc_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003182}
3183
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003184/*
3185 * Fetch AUX CH registers 0x202 - 0x207 which contain
3186 * link status information
3187 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003188bool
Keith Packard93f62da2011-11-01 19:45:03 -07003189intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003190{
Lyude9f085eb2016-04-13 10:58:33 -04003191 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
3192 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003193}
3194
Paulo Zanoni11002442014-06-13 18:45:41 -03003195/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003196uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003197intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003198{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00003199 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003200 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003201
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03003202 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläffe51112017-02-23 19:49:01 +02003203 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3204 return intel_ddi_dp_voltage_max(encoder);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003205 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Sonika Jindalbd600182014-08-08 16:23:41 +05303206 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003207 else if (IS_GEN7(dev_priv) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303208 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003209 else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303210 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003211 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303212 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003213}
3214
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003215uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003216intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3217{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003218 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003219 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003220
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003221 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003222 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3223 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3224 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3225 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3226 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3227 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3228 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303229 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3230 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003231 default:
3232 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3233 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003234 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003235 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303236 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3237 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3238 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3239 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3240 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3241 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3242 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003243 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303244 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003245 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003246 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003247 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303248 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3249 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3250 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3251 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3252 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3253 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3254 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003255 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303256 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003257 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003258 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003259 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303260 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3261 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3262 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3263 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3264 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003265 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303266 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003267 }
3268 } else {
3269 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303270 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3271 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3272 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3273 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3274 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3275 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3276 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003277 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303278 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003279 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003280 }
3281}
3282
Daniel Vetter5829975c2015-04-16 11:36:52 +02003283static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003284{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003285 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003286 unsigned long demph_reg_value, preemph_reg_value,
3287 uniqtranscale_reg_value;
3288 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003289
3290 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303291 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003292 preemph_reg_value = 0x0004000;
3293 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303294 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003295 demph_reg_value = 0x2B405555;
3296 uniqtranscale_reg_value = 0x552AB83A;
3297 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303298 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003299 demph_reg_value = 0x2B404040;
3300 uniqtranscale_reg_value = 0x5548B83A;
3301 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303302 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003303 demph_reg_value = 0x2B245555;
3304 uniqtranscale_reg_value = 0x5560B83A;
3305 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303306 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003307 demph_reg_value = 0x2B405555;
3308 uniqtranscale_reg_value = 0x5598DA3A;
3309 break;
3310 default:
3311 return 0;
3312 }
3313 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303314 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003315 preemph_reg_value = 0x0002000;
3316 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303317 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003318 demph_reg_value = 0x2B404040;
3319 uniqtranscale_reg_value = 0x5552B83A;
3320 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303321 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003322 demph_reg_value = 0x2B404848;
3323 uniqtranscale_reg_value = 0x5580B83A;
3324 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303325 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003326 demph_reg_value = 0x2B404040;
3327 uniqtranscale_reg_value = 0x55ADDA3A;
3328 break;
3329 default:
3330 return 0;
3331 }
3332 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303333 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003334 preemph_reg_value = 0x0000000;
3335 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303336 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003337 demph_reg_value = 0x2B305555;
3338 uniqtranscale_reg_value = 0x5570B83A;
3339 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303340 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003341 demph_reg_value = 0x2B2B4040;
3342 uniqtranscale_reg_value = 0x55ADDA3A;
3343 break;
3344 default:
3345 return 0;
3346 }
3347 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303348 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003349 preemph_reg_value = 0x0006000;
3350 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303351 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003352 demph_reg_value = 0x1B405555;
3353 uniqtranscale_reg_value = 0x55ADDA3A;
3354 break;
3355 default:
3356 return 0;
3357 }
3358 break;
3359 default:
3360 return 0;
3361 }
3362
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003363 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3364 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003365
3366 return 0;
3367}
3368
Daniel Vetter5829975c2015-04-16 11:36:52 +02003369static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003370{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003371 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3372 u32 deemph_reg_value, margin_reg_value;
3373 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003374 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003375
3376 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303377 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003378 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303379 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003380 deemph_reg_value = 128;
3381 margin_reg_value = 52;
3382 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303383 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003384 deemph_reg_value = 128;
3385 margin_reg_value = 77;
3386 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303387 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003388 deemph_reg_value = 128;
3389 margin_reg_value = 102;
3390 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303391 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003392 deemph_reg_value = 128;
3393 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003394 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003395 break;
3396 default:
3397 return 0;
3398 }
3399 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303400 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003401 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303402 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003403 deemph_reg_value = 85;
3404 margin_reg_value = 78;
3405 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303406 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003407 deemph_reg_value = 85;
3408 margin_reg_value = 116;
3409 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303410 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003411 deemph_reg_value = 85;
3412 margin_reg_value = 154;
3413 break;
3414 default:
3415 return 0;
3416 }
3417 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303418 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003419 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303420 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003421 deemph_reg_value = 64;
3422 margin_reg_value = 104;
3423 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303424 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003425 deemph_reg_value = 64;
3426 margin_reg_value = 154;
3427 break;
3428 default:
3429 return 0;
3430 }
3431 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303432 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003433 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303434 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003435 deemph_reg_value = 43;
3436 margin_reg_value = 154;
3437 break;
3438 default:
3439 return 0;
3440 }
3441 break;
3442 default:
3443 return 0;
3444 }
3445
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003446 chv_set_phy_signal_level(encoder, deemph_reg_value,
3447 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003448
3449 return 0;
3450}
3451
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003452static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003453gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003454{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003455 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003456
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003457 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303458 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003459 default:
3460 signal_levels |= DP_VOLTAGE_0_4;
3461 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303462 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003463 signal_levels |= DP_VOLTAGE_0_6;
3464 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303465 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003466 signal_levels |= DP_VOLTAGE_0_8;
3467 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303468 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003469 signal_levels |= DP_VOLTAGE_1_2;
3470 break;
3471 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003472 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303473 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003474 default:
3475 signal_levels |= DP_PRE_EMPHASIS_0;
3476 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303477 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003478 signal_levels |= DP_PRE_EMPHASIS_3_5;
3479 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303480 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003481 signal_levels |= DP_PRE_EMPHASIS_6;
3482 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303483 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003484 signal_levels |= DP_PRE_EMPHASIS_9_5;
3485 break;
3486 }
3487 return signal_levels;
3488}
3489
Zhenyu Wange3421a12010-04-08 09:43:27 +08003490/* Gen6's DP voltage swing and pre-emphasis control */
3491static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003492gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003493{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003494 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3495 DP_TRAIN_PRE_EMPHASIS_MASK);
3496 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303497 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3498 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003499 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303500 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003501 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303502 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3503 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003504 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303505 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3506 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003507 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303508 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3509 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003510 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003511 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003512 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3513 "0x%x\n", signal_levels);
3514 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003515 }
3516}
3517
Keith Packard1a2eb462011-11-16 16:26:07 -08003518/* Gen7's DP voltage swing and pre-emphasis control */
3519static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003520gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003521{
3522 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3523 DP_TRAIN_PRE_EMPHASIS_MASK);
3524 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303525 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003526 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303527 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003528 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303529 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003530 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3531
Sonika Jindalbd600182014-08-08 16:23:41 +05303532 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003533 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303534 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003535 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3536
Sonika Jindalbd600182014-08-08 16:23:41 +05303537 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003538 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303539 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003540 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3541
3542 default:
3543 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3544 "0x%x\n", signal_levels);
3545 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3546 }
3547}
3548
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003549void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003550intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003551{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003552 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Paulo Zanonif0a34242012-12-06 16:51:50 -02003553 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003554 enum port port = intel_dig_port->base.port;
David Weinehallf8896f52015-06-25 11:11:03 +03003555 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003556 uint8_t train_set = intel_dp->train_set[0];
3557
Rodrigo Vivid509af62017-08-29 16:22:24 -07003558 if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
3559 signal_levels = bxt_signal_levels(intel_dp);
3560 } else if (HAS_DDI(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +03003561 signal_levels = ddi_signal_levels(intel_dp);
Rodrigo Vivid509af62017-08-29 16:22:24 -07003562 mask = DDI_BUF_EMP_MASK;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003563 } else if (IS_CHERRYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003564 signal_levels = chv_signal_levels(intel_dp);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01003565 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003566 signal_levels = vlv_signal_levels(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003567 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003568 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003569 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003570 } else if (IS_GEN6(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003571 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003572 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3573 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003574 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003575 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3576 }
3577
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303578 if (mask)
3579 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3580
3581 DRM_DEBUG_KMS("Using vswing level %d\n",
3582 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3583 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3584 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3585 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003586
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003587 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003588
3589 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3590 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003591}
3592
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003593void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003594intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3595 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003596{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003597 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003598 struct drm_i915_private *dev_priv =
3599 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003600
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003601 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003602
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003603 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003604 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003605}
3606
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003607void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003608{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003609 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak3ab9c632013-05-03 12:57:41 +03003610 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003611 enum port port = intel_dig_port->base.port;
Imre Deak3ab9c632013-05-03 12:57:41 +03003612 uint32_t val;
3613
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003614 if (!HAS_DDI(dev_priv))
Imre Deak3ab9c632013-05-03 12:57:41 +03003615 return;
3616
3617 val = I915_READ(DP_TP_CTL(port));
3618 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3619 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3620 I915_WRITE(DP_TP_CTL(port), val);
3621
3622 /*
3623 * On PORT_A we can have only eDP in SST mode. There the only reason
3624 * we need to set idle transmission mode is to work around a HW issue
3625 * where we enable the pipe while not in idle link-training mode.
3626 * In this case there is requirement to wait for a minimum number of
3627 * idle patterns to be sent.
3628 */
3629 if (port == PORT_A)
3630 return;
3631
Chris Wilsona7670172016-06-30 15:33:10 +01003632 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3633 DP_TP_STATUS_IDLE_DONE,
3634 DP_TP_STATUS_IDLE_DONE,
3635 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003636 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3637}
3638
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003639static void
Ville Syrjäläadc10302017-10-31 22:51:14 +02003640intel_dp_link_down(struct intel_encoder *encoder,
3641 const struct intel_crtc_state *old_crtc_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003642{
Ville Syrjäläadc10302017-10-31 22:51:14 +02003643 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3644 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3645 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
3646 enum port port = encoder->port;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003647 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003648
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003649 if (WARN_ON(HAS_DDI(dev_priv)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003650 return;
3651
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003652 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003653 return;
3654
Zhao Yakui28c97732009-10-09 11:39:41 +08003655 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003656
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003657 if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003658 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003659 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003660 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003661 } else {
Ville Syrjälä3b358cd2018-03-02 11:56:56 +02003662 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003663 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003664 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003665 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003666 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003667
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003668 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3669 I915_WRITE(intel_dp->output_reg, DP);
3670 POSTING_READ(intel_dp->output_reg);
3671
3672 /*
3673 * HW workaround for IBX, we need to move the port
3674 * to transcoder A after disabling it to allow the
3675 * matching HDMI port to be enabled on transcoder A.
3676 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003677 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003678 /*
3679 * We get CPU/PCH FIFO underruns on the other pipe when
3680 * doing the workaround. Sweep them under the rug.
3681 */
3682 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3683 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3684
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003685 /* always enable with pattern 1 (as per spec) */
3686 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3687 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3688 I915_WRITE(intel_dp->output_reg, DP);
3689 POSTING_READ(intel_dp->output_reg);
3690
3691 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003692 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003693 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003694
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003695 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003696 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3697 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003698 }
3699
Keith Packardf01eca22011-09-28 16:48:10 -07003700 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003701
3702 intel_dp->DP = DP;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003703
3704 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3705 pps_lock(intel_dp);
3706 intel_dp->active_pipe = INVALID_PIPE;
3707 pps_unlock(intel_dp);
3708 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003709}
3710
Imre Deak24e807e2016-10-24 19:33:28 +03003711bool
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003712intel_dp_read_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003713{
Lyude9f085eb2016-04-13 10:58:33 -04003714 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3715 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003716 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003717
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003718 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003719
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003720 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3721}
3722
3723static bool
3724intel_edp_init_dpcd(struct intel_dp *intel_dp)
3725{
3726 struct drm_i915_private *dev_priv =
3727 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3728
3729 /* this function is meant to be called only once */
3730 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3731
3732 if (!intel_dp_read_dpcd(intel_dp))
3733 return false;
3734
Jani Nikula84c36752017-05-18 14:10:23 +03003735 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
3736 drm_dp_is_branch(intel_dp->dpcd));
Imre Deak12a47a422016-10-24 19:33:29 +03003737
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003738 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3739 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3740 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3741
Dhinakaran Pandiyan77fe36f2018-02-23 14:15:17 -08003742 intel_psr_init_dpcd(intel_dp);
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003743
Jani Nikula7c838e22017-10-26 17:29:31 +03003744 /*
3745 * Read the eDP display control registers.
3746 *
3747 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
3748 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
3749 * set, but require eDP 1.4+ detection (e.g. for supported link rates
3750 * method). The display control registers should read zero if they're
3751 * not supported anyway.
3752 */
3753 if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Dan Carpenterf7170e22016-10-13 11:55:08 +03003754 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3755 sizeof(intel_dp->edp_dpcd))
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003756 DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003757 intel_dp->edp_dpcd);
3758
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003759 /* Read the eDP 1.4+ supported link rates. */
3760 if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003761 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3762 int i;
3763
3764 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3765 sink_rates, sizeof(sink_rates));
3766
3767 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3768 int val = le16_to_cpu(sink_rates[i]);
3769
3770 if (val == 0)
3771 break;
3772
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -08003773 /* Value read multiplied by 200kHz gives the per-lane
3774 * link rate in kHz. The source rates are, however,
3775 * stored in terms of LS_Clk kHz. The full conversion
3776 * back to symbols is
3777 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
3778 */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003779 intel_dp->sink_rates[i] = (val * 200) / 10;
3780 }
3781 intel_dp->num_sink_rates = i;
3782 }
3783
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003784 /*
3785 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
3786 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
3787 */
Jani Nikula68f357c2017-03-28 17:59:05 +03003788 if (intel_dp->num_sink_rates)
3789 intel_dp->use_rate_select = true;
3790 else
3791 intel_dp_set_sink_rates(intel_dp);
3792
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003793 intel_dp_set_common_rates(intel_dp);
3794
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003795 return true;
3796}
3797
3798
3799static bool
3800intel_dp_get_dpcd(struct intel_dp *intel_dp)
3801{
Jani Nikula27dbefb2017-04-06 16:44:17 +03003802 u8 sink_count;
3803
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003804 if (!intel_dp_read_dpcd(intel_dp))
3805 return false;
Adam Jacksonedb39242012-09-18 10:58:49 -04003806
Jani Nikula68f357c2017-03-28 17:59:05 +03003807 /* Don't clobber cached eDP rates. */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003808 if (!intel_dp_is_edp(intel_dp)) {
Jani Nikula68f357c2017-03-28 17:59:05 +03003809 intel_dp_set_sink_rates(intel_dp);
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003810 intel_dp_set_common_rates(intel_dp);
3811 }
Jani Nikula68f357c2017-03-28 17:59:05 +03003812
Jani Nikula27dbefb2017-04-06 16:44:17 +03003813 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303814 return false;
3815
3816 /*
3817 * Sink count can change between short pulse hpd hence
3818 * a member variable in intel_dp will track any changes
3819 * between short pulse interrupts.
3820 */
Jani Nikula27dbefb2017-04-06 16:44:17 +03003821 intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303822
3823 /*
3824 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3825 * a dongle is present but no display. Unless we require to know
3826 * if a dongle is present or not, we don't need to update
3827 * downstream port information. So, an early return here saves
3828 * time from performing other operations which are not required.
3829 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003830 if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303831 return false;
3832
Imre Deakc726ad02016-10-24 19:33:24 +03003833 if (!drm_dp_is_branch(intel_dp->dpcd))
Adam Jacksonedb39242012-09-18 10:58:49 -04003834 return true; /* native DP sink */
3835
3836 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3837 return true; /* no per-port downstream info */
3838
Lyude9f085eb2016-04-13 10:58:33 -04003839 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3840 intel_dp->downstream_ports,
3841 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003842 return false; /* downstream port status fetch failed */
3843
3844 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003845}
3846
Dave Airlie0e32b392014-05-02 14:02:48 +10003847static bool
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003848intel_dp_can_mst(struct intel_dp *intel_dp)
Dave Airlie0e32b392014-05-02 14:02:48 +10003849{
Jani Nikula010b9b32017-04-06 16:44:16 +03003850 u8 mstm_cap;
Dave Airlie0e32b392014-05-02 14:02:48 +10003851
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003852 if (!i915_modparams.enable_dp_mst)
Nathan Schulte7cc96132016-03-15 10:14:05 -05003853 return false;
3854
Dave Airlie0e32b392014-05-02 14:02:48 +10003855 if (!intel_dp->can_mst)
3856 return false;
3857
3858 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3859 return false;
3860
Jani Nikula010b9b32017-04-06 16:44:16 +03003861 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003862 return false;
Dave Airlie0e32b392014-05-02 14:02:48 +10003863
Jani Nikula010b9b32017-04-06 16:44:16 +03003864 return mstm_cap & DP_MST_CAP;
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003865}
3866
3867static void
3868intel_dp_configure_mst(struct intel_dp *intel_dp)
3869{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003870 if (!i915_modparams.enable_dp_mst)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003871 return;
3872
3873 if (!intel_dp->can_mst)
3874 return;
3875
3876 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3877
3878 if (intel_dp->is_mst)
3879 DRM_DEBUG_KMS("Sink is MST capable\n");
3880 else
3881 DRM_DEBUG_KMS("Sink is not MST capable\n");
3882
3883 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3884 intel_dp->is_mst);
Dave Airlie0e32b392014-05-02 14:02:48 +10003885}
3886
Maarten Lankhorst93313532017-11-10 12:34:59 +01003887static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp,
3888 struct intel_crtc_state *crtc_state, bool disable_wa)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003889{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003890 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003891 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003893 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003894 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003895 int count = 0;
3896 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003897
3898 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003899 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003900 ret = -EIO;
3901 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003902 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003903
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003904 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003905 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003906 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003907 ret = -EIO;
3908 goto out;
3909 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003910
Rodrigo Vivic6297842015-11-05 10:50:20 -08003911 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003912 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivic6297842015-11-05 10:50:20 -08003913
3914 if (drm_dp_dpcd_readb(&intel_dp->aux,
3915 DP_TEST_SINK_MISC, &buf) < 0) {
3916 ret = -EIO;
3917 goto out;
3918 }
3919 count = buf & DP_TEST_COUNT_MASK;
3920 } while (--attempts && count);
3921
3922 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003923 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003924 ret = -ETIMEDOUT;
3925 }
3926
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003927 out:
Maarten Lankhorst93313532017-11-10 12:34:59 +01003928 if (disable_wa)
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003929 hsw_enable_ips(crtc_state);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003930 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003931}
3932
Maarten Lankhorst93313532017-11-10 12:34:59 +01003933static int intel_dp_sink_crc_start(struct intel_dp *intel_dp,
3934 struct intel_crtc_state *crtc_state)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003935{
3936 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003937 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003939 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003940 int ret;
3941
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003942 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3943 return -EIO;
3944
3945 if (!(buf & DP_TEST_CRC_SUPPORTED))
3946 return -ENOTTY;
3947
3948 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3949 return -EIO;
3950
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003951 if (buf & DP_TEST_SINK_START) {
Maarten Lankhorst93313532017-11-10 12:34:59 +01003952 ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false);
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003953 if (ret)
3954 return ret;
3955 }
3956
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003957 hsw_disable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003958
3959 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3960 buf | DP_TEST_SINK_START) < 0) {
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003961 hsw_enable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003962 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003963 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003964
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003965 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003966 return 0;
3967}
3968
Maarten Lankhorst93313532017-11-10 12:34:59 +01003969int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003970{
3971 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003972 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003973 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003974 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003975 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003976 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003977
Maarten Lankhorst93313532017-11-10 12:34:59 +01003978 ret = intel_dp_sink_crc_start(intel_dp, crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003979 if (ret)
3980 return ret;
3981
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003982 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003983 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003984
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003985 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003986 DP_TEST_SINK_MISC, &buf) < 0) {
3987 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003988 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003989 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003990 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003991
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003992 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003993
3994 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003995 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3996 ret = -ETIMEDOUT;
3997 goto stop;
3998 }
3999
4000 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4001 ret = -EIO;
4002 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004003 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004004
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004005stop:
Maarten Lankhorst93313532017-11-10 12:34:59 +01004006 intel_dp_sink_crc_stop(intel_dp, crtc_state, true);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004007 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004008}
4009
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004010static bool
4011intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4012{
Jani Nikula010b9b32017-04-06 16:44:16 +03004013 return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
4014 sink_irq_vector) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004015}
4016
Dave Airlie0e32b392014-05-02 14:02:48 +10004017static bool
4018intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4019{
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004020 return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
4021 sink_irq_vector, DP_DPRX_ESI_LEN) ==
4022 DP_DPRX_ESI_LEN;
Dave Airlie0e32b392014-05-02 14:02:48 +10004023}
4024
Todd Previtec5d5ab72015-04-15 08:38:38 -07004025static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004026{
Manasi Navareda15f7c2017-01-24 08:16:34 -08004027 int status = 0;
Manasi Navare140ef132017-06-08 13:41:03 -07004028 int test_link_rate;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004029 uint8_t test_lane_count, test_link_bw;
4030 /* (DP CTS 1.2)
4031 * 4.3.1.11
4032 */
4033 /* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
4034 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
4035 &test_lane_count);
4036
4037 if (status <= 0) {
4038 DRM_DEBUG_KMS("Lane count read failed\n");
4039 return DP_TEST_NAK;
4040 }
4041 test_lane_count &= DP_MAX_LANE_COUNT_MASK;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004042
4043 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
4044 &test_link_bw);
4045 if (status <= 0) {
4046 DRM_DEBUG_KMS("Link Rate read failed\n");
4047 return DP_TEST_NAK;
4048 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08004049 test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
Manasi Navare140ef132017-06-08 13:41:03 -07004050
4051 /* Validate the requested link rate and lane count */
4052 if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
4053 test_lane_count))
Manasi Navareda15f7c2017-01-24 08:16:34 -08004054 return DP_TEST_NAK;
4055
4056 intel_dp->compliance.test_lane_count = test_lane_count;
4057 intel_dp->compliance.test_link_rate = test_link_rate;
4058
4059 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004060}
4061
4062static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4063{
Manasi Navare611032b2017-01-24 08:21:49 -08004064 uint8_t test_pattern;
Jani Nikula010b9b32017-04-06 16:44:16 +03004065 uint8_t test_misc;
Manasi Navare611032b2017-01-24 08:21:49 -08004066 __be16 h_width, v_height;
4067 int status = 0;
4068
4069 /* Read the TEST_PATTERN (DP CTS 3.1.5) */
Jani Nikula010b9b32017-04-06 16:44:16 +03004070 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
4071 &test_pattern);
Manasi Navare611032b2017-01-24 08:21:49 -08004072 if (status <= 0) {
4073 DRM_DEBUG_KMS("Test pattern read failed\n");
4074 return DP_TEST_NAK;
4075 }
4076 if (test_pattern != DP_COLOR_RAMP)
4077 return DP_TEST_NAK;
4078
4079 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
4080 &h_width, 2);
4081 if (status <= 0) {
4082 DRM_DEBUG_KMS("H Width read failed\n");
4083 return DP_TEST_NAK;
4084 }
4085
4086 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
4087 &v_height, 2);
4088 if (status <= 0) {
4089 DRM_DEBUG_KMS("V Height read failed\n");
4090 return DP_TEST_NAK;
4091 }
4092
Jani Nikula010b9b32017-04-06 16:44:16 +03004093 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
4094 &test_misc);
Manasi Navare611032b2017-01-24 08:21:49 -08004095 if (status <= 0) {
4096 DRM_DEBUG_KMS("TEST MISC read failed\n");
4097 return DP_TEST_NAK;
4098 }
4099 if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
4100 return DP_TEST_NAK;
4101 if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
4102 return DP_TEST_NAK;
4103 switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
4104 case DP_TEST_BIT_DEPTH_6:
4105 intel_dp->compliance.test_data.bpc = 6;
4106 break;
4107 case DP_TEST_BIT_DEPTH_8:
4108 intel_dp->compliance.test_data.bpc = 8;
4109 break;
4110 default:
4111 return DP_TEST_NAK;
4112 }
4113
4114 intel_dp->compliance.test_data.video_pattern = test_pattern;
4115 intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
4116 intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
4117 /* Set test active flag here so userspace doesn't interrupt things */
4118 intel_dp->compliance.test_active = 1;
4119
4120 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004121}
4122
4123static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4124{
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004125 uint8_t test_result = DP_TEST_ACK;
Todd Previte559be302015-05-04 07:48:20 -07004126 struct intel_connector *intel_connector = intel_dp->attached_connector;
4127 struct drm_connector *connector = &intel_connector->base;
4128
4129 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004130 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004131 intel_dp->aux.i2c_defer_count > 6) {
4132 /* Check EDID read for NACKs, DEFERs and corruption
4133 * (DP CTS 1.2 Core r1.1)
4134 * 4.2.2.4 : Failed EDID read, I2C_NAK
4135 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4136 * 4.2.2.6 : EDID corruption detected
4137 * Use failsafe mode for all cases
4138 */
4139 if (intel_dp->aux.i2c_nack_count > 0 ||
4140 intel_dp->aux.i2c_defer_count > 0)
4141 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4142 intel_dp->aux.i2c_nack_count,
4143 intel_dp->aux.i2c_defer_count);
Manasi Navarec1617ab2016-12-09 16:22:50 -08004144 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
Todd Previte559be302015-05-04 07:48:20 -07004145 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304146 struct edid *block = intel_connector->detect_edid;
4147
4148 /* We have to write the checksum
4149 * of the last block read
4150 */
4151 block += intel_connector->detect_edid->extensions;
4152
Jani Nikula010b9b32017-04-06 16:44:16 +03004153 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
4154 block->checksum) <= 0)
Todd Previte559be302015-05-04 07:48:20 -07004155 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4156
4157 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004158 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
Todd Previte559be302015-05-04 07:48:20 -07004159 }
4160
4161 /* Set test active flag here so userspace doesn't interrupt things */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004162 intel_dp->compliance.test_active = 1;
Todd Previte559be302015-05-04 07:48:20 -07004163
Todd Previtec5d5ab72015-04-15 08:38:38 -07004164 return test_result;
4165}
4166
4167static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4168{
4169 uint8_t test_result = DP_TEST_NAK;
4170 return test_result;
4171}
4172
4173static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4174{
4175 uint8_t response = DP_TEST_NAK;
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004176 uint8_t request = 0;
4177 int status;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004178
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004179 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004180 if (status <= 0) {
4181 DRM_DEBUG_KMS("Could not read test request from sink\n");
4182 goto update_status;
4183 }
4184
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004185 switch (request) {
Todd Previtec5d5ab72015-04-15 08:38:38 -07004186 case DP_TEST_LINK_TRAINING:
4187 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004188 response = intel_dp_autotest_link_training(intel_dp);
4189 break;
4190 case DP_TEST_LINK_VIDEO_PATTERN:
4191 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004192 response = intel_dp_autotest_video_pattern(intel_dp);
4193 break;
4194 case DP_TEST_LINK_EDID_READ:
4195 DRM_DEBUG_KMS("EDID test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004196 response = intel_dp_autotest_edid(intel_dp);
4197 break;
4198 case DP_TEST_LINK_PHY_TEST_PATTERN:
4199 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004200 response = intel_dp_autotest_phy_pattern(intel_dp);
4201 break;
4202 default:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004203 DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004204 break;
4205 }
4206
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004207 if (response & DP_TEST_ACK)
4208 intel_dp->compliance.test_type = request;
4209
Todd Previtec5d5ab72015-04-15 08:38:38 -07004210update_status:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004211 status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004212 if (status <= 0)
4213 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004214}
4215
Dave Airlie0e32b392014-05-02 14:02:48 +10004216static int
4217intel_dp_check_mst_status(struct intel_dp *intel_dp)
4218{
4219 bool bret;
4220
4221 if (intel_dp->is_mst) {
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004222 u8 esi[DP_DPRX_ESI_LEN] = { 0 };
Dave Airlie0e32b392014-05-02 14:02:48 +10004223 int ret = 0;
4224 int retry;
4225 bool handled;
4226 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4227go_again:
4228 if (bret == true) {
4229
4230 /* check link status - esi[10] = 0x200c */
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03004231 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004232 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004233 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4234 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004235 intel_dp_stop_link_train(intel_dp);
4236 }
4237
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004238 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004239 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4240
4241 if (handled) {
4242 for (retry = 0; retry < 3; retry++) {
4243 int wret;
4244 wret = drm_dp_dpcd_write(&intel_dp->aux,
4245 DP_SINK_COUNT_ESI+1,
4246 &esi[1], 3);
4247 if (wret == 3) {
4248 break;
4249 }
4250 }
4251
4252 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4253 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004254 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004255 goto go_again;
4256 }
4257 } else
4258 ret = 0;
4259
4260 return ret;
4261 } else {
4262 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4263 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4264 intel_dp->is_mst = false;
4265 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4266 /* send a hotplug event */
4267 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4268 }
4269 }
4270 return -EINVAL;
4271}
4272
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004273static bool
4274intel_dp_needs_link_retrain(struct intel_dp *intel_dp)
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004275{
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004276 u8 link_status[DP_LINK_STATUS_SIZE];
4277
Ville Syrjäläedb2e532018-01-17 21:21:49 +02004278 if (!intel_dp->link_trained)
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004279 return false;
Ville Syrjäläedb2e532018-01-17 21:21:49 +02004280
4281 if (!intel_dp_get_link_status(intel_dp, link_status))
4282 return false;
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004283
4284 /*
4285 * Validate the cached values of intel_dp->link_rate and
4286 * intel_dp->lane_count before attempting to retrain.
4287 */
4288 if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
4289 intel_dp->lane_count))
4290 return false;
4291
4292 /* Retrain if Channel EQ or CR not ok */
4293 return !drm_dp_channel_eq_ok(link_status, intel_dp->lane_count);
4294}
4295
4296/*
4297 * If display is now connected check links status,
4298 * there has been known issues of link loss triggering
4299 * long pulse.
4300 *
4301 * Some sinks (eg. ASUS PB287Q) seem to perform some
4302 * weird HPD ping pong during modesets. So we can apparently
4303 * end up with HPD going low during a modeset, and then
4304 * going back up soon after. And once that happens we must
4305 * retrain the link to get a picture. That's in case no
4306 * userspace component reacted to intermittent HPD dip.
4307 */
4308int intel_dp_retrain_link(struct intel_encoder *encoder,
4309 struct drm_modeset_acquire_ctx *ctx)
4310{
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004311 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004312 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
4313 struct intel_connector *connector = intel_dp->attached_connector;
4314 struct drm_connector_state *conn_state;
4315 struct intel_crtc_state *crtc_state;
4316 struct intel_crtc *crtc;
4317 int ret;
4318
4319 /* FIXME handle the MST connectors as well */
4320
4321 if (!connector || connector->base.status != connector_status_connected)
4322 return 0;
4323
4324 ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
4325 ctx);
4326 if (ret)
4327 return ret;
4328
4329 conn_state = connector->base.state;
4330
4331 crtc = to_intel_crtc(conn_state->crtc);
4332 if (!crtc)
4333 return 0;
4334
4335 ret = drm_modeset_lock(&crtc->base.mutex, ctx);
4336 if (ret)
4337 return ret;
4338
4339 crtc_state = to_intel_crtc_state(crtc->base.state);
4340
4341 WARN_ON(!intel_crtc_has_dp_encoder(crtc_state));
4342
4343 if (!crtc_state->base.active)
4344 return 0;
4345
4346 if (conn_state->commit &&
4347 !try_wait_for_completion(&conn_state->commit->hw_done))
4348 return 0;
4349
4350 if (!intel_dp_needs_link_retrain(intel_dp))
4351 return 0;
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004352
4353 /* Suppress underruns caused by re-training */
4354 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
4355 if (crtc->config->has_pch_encoder)
4356 intel_set_pch_fifo_underrun_reporting(dev_priv,
4357 intel_crtc_pch_transcoder(crtc), false);
4358
4359 intel_dp_start_link_train(intel_dp);
4360 intel_dp_stop_link_train(intel_dp);
4361
4362 /* Keep underrun reporting disabled until things are stable */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004363 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004364
4365 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
4366 if (crtc->config->has_pch_encoder)
4367 intel_set_pch_fifo_underrun_reporting(dev_priv,
4368 intel_crtc_pch_transcoder(crtc), true);
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004369
4370 return 0;
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004371}
4372
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004373/*
4374 * If display is now connected check links status,
4375 * there has been known issues of link loss triggering
4376 * long pulse.
4377 *
4378 * Some sinks (eg. ASUS PB287Q) seem to perform some
4379 * weird HPD ping pong during modesets. So we can apparently
4380 * end up with HPD going low during a modeset, and then
4381 * going back up soon after. And once that happens we must
4382 * retrain the link to get a picture. That's in case no
4383 * userspace component reacted to intermittent HPD dip.
4384 */
4385static bool intel_dp_hotplug(struct intel_encoder *encoder,
4386 struct intel_connector *connector)
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304387{
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004388 struct drm_modeset_acquire_ctx ctx;
4389 bool changed;
4390 int ret;
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304391
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004392 changed = intel_encoder_hotplug(encoder, connector);
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304393
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004394 drm_modeset_acquire_init(&ctx, 0);
4395
4396 for (;;) {
4397 ret = intel_dp_retrain_link(encoder, &ctx);
4398
4399 if (ret == -EDEADLK) {
4400 drm_modeset_backoff(&ctx);
4401 continue;
4402 }
4403
4404 break;
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304405 }
4406
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004407 drm_modeset_drop_locks(&ctx);
4408 drm_modeset_acquire_fini(&ctx);
4409 WARN(ret, "Acquiring modeset locks failed with %i\n", ret);
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304410
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004411 return changed;
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304412}
4413
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004414/*
4415 * According to DP spec
4416 * 5.1.2:
4417 * 1. Read DPCD
4418 * 2. Configure link according to Receiver Capabilities
4419 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4420 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304421 *
4422 * intel_dp_short_pulse - handles short pulse interrupts
4423 * when full detection is not required.
4424 * Returns %true if short pulse is handled and full detection
4425 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004426 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304427static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304428intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004429{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004430 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004431 u8 sink_irq_vector = 0;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304432 u8 old_sink_count = intel_dp->sink_count;
4433 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10004434
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304435 /*
4436 * Clearing compliance test variables to allow capturing
4437 * of values for next automated test request.
4438 */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004439 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304440
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304441 /*
4442 * Now read the DPCD to see if it's actually running
4443 * If the current value of sink count doesn't match with
4444 * the value that was stored earlier or dpcd read failed
4445 * we need to do full detection
4446 */
4447 ret = intel_dp_get_dpcd(intel_dp);
4448
4449 if ((old_sink_count != intel_dp->sink_count) || !ret) {
4450 /* No need to proceed if we are going to do full detect */
4451 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004452 }
4453
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004454 /* Try to read the source of the interrupt */
4455 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004456 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4457 sink_irq_vector != 0) {
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004458 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004459 drm_dp_dpcd_writeb(&intel_dp->aux,
4460 DP_DEVICE_SERVICE_IRQ_VECTOR,
4461 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004462
4463 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Manasi Navareda15f7c2017-01-24 08:16:34 -08004464 intel_dp_handle_test_request(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004465 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4466 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4467 }
4468
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004469 /* defer to the hotplug work for link retraining if needed */
4470 if (intel_dp_needs_link_retrain(intel_dp))
4471 return false;
Daniel Vetter42e5e652017-11-13 17:01:40 +01004472
Manasi Navareda15f7c2017-01-24 08:16:34 -08004473 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
4474 DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
4475 /* Send a Hotplug Uevent to userspace to start modeset */
Ville Syrjälä2f773472017-11-09 17:27:58 +02004476 drm_kms_helper_hotplug_event(&dev_priv->drm);
Manasi Navareda15f7c2017-01-24 08:16:34 -08004477 }
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304478
4479 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004480}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004481
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004482/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004483static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004484intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004485{
Imre Deake393d0d2017-02-22 17:10:52 +02004486 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004487 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004488 uint8_t type;
4489
Imre Deake393d0d2017-02-22 17:10:52 +02004490 if (lspcon->active)
4491 lspcon_resume(lspcon);
4492
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004493 if (!intel_dp_get_dpcd(intel_dp))
4494 return connector_status_disconnected;
4495
Jani Nikula1853a9d2017-08-18 12:30:20 +03004496 if (intel_dp_is_edp(intel_dp))
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05304497 return connector_status_connected;
4498
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004499 /* if there's no downstream port, we're done */
Imre Deakc726ad02016-10-24 19:33:24 +03004500 if (!drm_dp_is_branch(dpcd))
Keith Packard26d61aa2011-07-25 20:01:09 -07004501 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004502
4503 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004504 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4505 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004506
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05304507 return intel_dp->sink_count ?
4508 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004509 }
4510
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004511 if (intel_dp_can_mst(intel_dp))
4512 return connector_status_connected;
4513
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004514 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004515 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004516 return connector_status_connected;
4517
4518 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004519 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4520 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4521 if (type == DP_DS_PORT_TYPE_VGA ||
4522 type == DP_DS_PORT_TYPE_NON_EDID)
4523 return connector_status_unknown;
4524 } else {
4525 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4526 DP_DWN_STRM_PORT_TYPE_MASK;
4527 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4528 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4529 return connector_status_unknown;
4530 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004531
4532 /* Anything else is out of spec, warn and ignore */
4533 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004534 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004535}
4536
4537static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004538edp_detect(struct intel_dp *intel_dp)
4539{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004540 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Chris Wilsond410b562014-09-02 20:03:59 +01004541 enum drm_connector_status status;
4542
Mika Kahola1650be72016-12-13 10:02:47 +02004543 status = intel_panel_detect(dev_priv);
Chris Wilsond410b562014-09-02 20:03:59 +01004544 if (status == connector_status_unknown)
4545 status = connector_status_connected;
4546
4547 return status;
4548}
4549
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004550static bool ibx_digital_port_connected(struct intel_encoder *encoder)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004551{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004552 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulab93433c2015-08-20 10:47:36 +03004553 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004554
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004555 switch (encoder->hpd_pin) {
4556 case HPD_PORT_B:
Jani Nikula0df53b72015-08-20 10:47:40 +03004557 bit = SDE_PORTB_HOTPLUG;
4558 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004559 case HPD_PORT_C:
Jani Nikula0df53b72015-08-20 10:47:40 +03004560 bit = SDE_PORTC_HOTPLUG;
4561 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004562 case HPD_PORT_D:
Jani Nikula0df53b72015-08-20 10:47:40 +03004563 bit = SDE_PORTD_HOTPLUG;
4564 break;
4565 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004566 MISSING_CASE(encoder->hpd_pin);
Jani Nikula0df53b72015-08-20 10:47:40 +03004567 return false;
4568 }
4569
4570 return I915_READ(SDEISR) & bit;
4571}
4572
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004573static bool cpt_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula0df53b72015-08-20 10:47:40 +03004574{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004575 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula0df53b72015-08-20 10:47:40 +03004576 u32 bit;
4577
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004578 switch (encoder->hpd_pin) {
4579 case HPD_PORT_B:
Jani Nikula0df53b72015-08-20 10:47:40 +03004580 bit = SDE_PORTB_HOTPLUG_CPT;
4581 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004582 case HPD_PORT_C:
Jani Nikula0df53b72015-08-20 10:47:40 +03004583 bit = SDE_PORTC_HOTPLUG_CPT;
4584 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004585 case HPD_PORT_D:
Jani Nikula0df53b72015-08-20 10:47:40 +03004586 bit = SDE_PORTD_HOTPLUG_CPT;
4587 break;
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004588 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004589 MISSING_CASE(encoder->hpd_pin);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004590 return false;
4591 }
4592
4593 return I915_READ(SDEISR) & bit;
4594}
4595
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004596static bool spt_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004597{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004598 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004599 u32 bit;
4600
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004601 switch (encoder->hpd_pin) {
4602 case HPD_PORT_A:
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004603 bit = SDE_PORTA_HOTPLUG_SPT;
4604 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004605 case HPD_PORT_E:
Jani Nikulaa78695d2015-09-18 15:54:50 +03004606 bit = SDE_PORTE_HOTPLUG_SPT;
4607 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004608 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004609 return cpt_digital_port_connected(encoder);
Jani Nikulab93433c2015-08-20 10:47:36 +03004610 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004611
Jani Nikulab93433c2015-08-20 10:47:36 +03004612 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004613}
4614
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004615static bool g4x_digital_port_connected(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004616{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004617 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula9642c812015-08-20 10:47:41 +03004618 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004619
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004620 switch (encoder->hpd_pin) {
4621 case HPD_PORT_B:
Jani Nikula9642c812015-08-20 10:47:41 +03004622 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4623 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004624 case HPD_PORT_C:
Jani Nikula9642c812015-08-20 10:47:41 +03004625 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4626 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004627 case HPD_PORT_D:
Jani Nikula9642c812015-08-20 10:47:41 +03004628 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4629 break;
4630 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004631 MISSING_CASE(encoder->hpd_pin);
Jani Nikula9642c812015-08-20 10:47:41 +03004632 return false;
4633 }
4634
4635 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4636}
4637
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004638static bool gm45_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula9642c812015-08-20 10:47:41 +03004639{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004640 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula9642c812015-08-20 10:47:41 +03004641 u32 bit;
4642
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004643 switch (encoder->hpd_pin) {
4644 case HPD_PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004645 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004646 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004647 case HPD_PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004648 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004649 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004650 case HPD_PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004651 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004652 break;
4653 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004654 MISSING_CASE(encoder->hpd_pin);
Jani Nikula9642c812015-08-20 10:47:41 +03004655 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004656 }
4657
Jani Nikula1d245982015-08-20 10:47:37 +03004658 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004659}
4660
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004661static bool ilk_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004662{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004663 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4664
4665 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004666 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4667 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004668 return ibx_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004669}
4670
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004671static bool snb_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004672{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004673 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4674
4675 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004676 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4677 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004678 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004679}
4680
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004681static bool ivb_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004682{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004683 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4684
4685 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004686 return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
4687 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004688 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004689}
4690
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004691static bool bdw_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004692{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004693 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4694
4695 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004696 return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
4697 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004698 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004699}
4700
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004701static bool bxt_digital_port_connected(struct intel_encoder *encoder)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004702{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004703 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004704 u32 bit;
4705
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004706 switch (encoder->hpd_pin) {
4707 case HPD_PORT_A:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004708 bit = BXT_DE_PORT_HP_DDIA;
4709 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004710 case HPD_PORT_B:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004711 bit = BXT_DE_PORT_HP_DDIB;
4712 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004713 case HPD_PORT_C:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004714 bit = BXT_DE_PORT_HP_DDIC;
4715 break;
4716 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004717 MISSING_CASE(encoder->hpd_pin);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004718 return false;
4719 }
4720
4721 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4722}
4723
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004724/*
4725 * intel_digital_port_connected - is the specified port connected?
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004726 * @encoder: intel_encoder
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004727 *
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004728 * Return %true if port is connected, %false otherwise.
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004729 */
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004730bool intel_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004731{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004732 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4733
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004734 if (HAS_GMCH_DISPLAY(dev_priv)) {
4735 if (IS_GM45(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004736 return gm45_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004737 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004738 return g4x_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004739 }
4740
4741 if (IS_GEN5(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004742 return ilk_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004743 else if (IS_GEN6(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004744 return snb_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004745 else if (IS_GEN7(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004746 return ivb_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004747 else if (IS_GEN8(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004748 return bdw_digital_port_connected(encoder);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004749 else if (IS_GEN9_LP(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004750 return bxt_digital_port_connected(encoder);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004751 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004752 return spt_digital_port_connected(encoder);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004753}
4754
Keith Packard8c241fe2011-09-28 16:38:44 -07004755static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004756intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004757{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004758 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004759
Jani Nikula9cd300e2012-10-19 14:51:52 +03004760 /* use cached edid if we have one */
4761 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004762 /* invalid edid */
4763 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004764 return NULL;
4765
Jani Nikula55e9ede2013-10-01 10:38:54 +03004766 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004767 } else
4768 return drm_get_edid(&intel_connector->base,
4769 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004770}
4771
Chris Wilsonbeb60602014-09-02 20:04:00 +01004772static void
4773intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004774{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004775 struct intel_connector *intel_connector = intel_dp->attached_connector;
4776 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004777
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304778 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004779 edid = intel_dp_get_edid(intel_dp);
4780 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004781
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02004782 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004783}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004784
Chris Wilsonbeb60602014-09-02 20:04:00 +01004785static void
4786intel_dp_unset_edid(struct intel_dp *intel_dp)
4787{
4788 struct intel_connector *intel_connector = intel_dp->attached_connector;
4789
4790 kfree(intel_connector->detect_edid);
4791 intel_connector->detect_edid = NULL;
4792
4793 intel_dp->has_audio = false;
4794}
4795
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004796static int
Ville Syrjälä2f773472017-11-09 17:27:58 +02004797intel_dp_long_pulse(struct intel_connector *connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004798{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004799 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
4800 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004801 enum drm_connector_status status;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004802 u8 sink_irq_vector = 0;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004803
Ville Syrjälä2f773472017-11-09 17:27:58 +02004804 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004805
Ville Syrjälä2f773472017-11-09 17:27:58 +02004806 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004807
Chris Wilsond410b562014-09-02 20:03:59 +01004808 /* Can't disconnect eDP, but you can close the lid... */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004809 if (intel_dp_is_edp(intel_dp))
Chris Wilsond410b562014-09-02 20:03:59 +01004810 status = edp_detect(intel_dp);
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004811 else if (intel_digital_port_connected(&dp_to_dig_port(intel_dp)->base))
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004812 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004813 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004814 status = connector_status_disconnected;
4815
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004816 if (status == connector_status_disconnected) {
Manasi Navarec1617ab2016-12-09 16:22:50 -08004817 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304818
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004819 if (intel_dp->is_mst) {
4820 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4821 intel_dp->is_mst,
4822 intel_dp->mst_mgr.mst_state);
4823 intel_dp->is_mst = false;
4824 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4825 intel_dp->is_mst);
4826 }
4827
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004828 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304829 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004830
Manasi Navared7e8ef02017-02-07 16:54:11 -08004831 if (intel_dp->reset_link_params) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004832 /* Initial max link lane count */
4833 intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
Manasi Navaref4829842016-12-05 16:27:36 -08004834
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004835 /* Initial max link rate */
4836 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Manasi Navared7e8ef02017-02-07 16:54:11 -08004837
4838 intel_dp->reset_link_params = false;
4839 }
Manasi Navaref4829842016-12-05 16:27:36 -08004840
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03004841 intel_dp_print_rates(intel_dp);
4842
Jani Nikula84c36752017-05-18 14:10:23 +03004843 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
4844 drm_dp_is_branch(intel_dp->dpcd));
Mika Kahola0e390a32016-09-09 14:10:53 +03004845
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004846 intel_dp_configure_mst(intel_dp);
4847
4848 if (intel_dp->is_mst) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304849 /*
4850 * If we are in MST mode then this connector
4851 * won't appear connected or have anything
4852 * with EDID on it
4853 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004854 status = connector_status_disconnected;
4855 goto out;
4856 }
4857
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304858 /*
4859 * Clearing NACK and defer counts to get their exact values
4860 * while reading EDID which are required by Compliance tests
4861 * 4.2.2.4 and 4.2.2.5
4862 */
4863 intel_dp->aux.i2c_nack_count = 0;
4864 intel_dp->aux.i2c_defer_count = 0;
4865
Chris Wilsonbeb60602014-09-02 20:04:00 +01004866 intel_dp_set_edid(intel_dp);
Ville Syrjälä2f773472017-11-09 17:27:58 +02004867 if (intel_dp_is_edp(intel_dp) || connector->detect_edid)
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004868 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304869 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004870
Todd Previte09b1eb12015-04-20 15:27:34 -07004871 /* Try to read the source of the interrupt */
4872 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004873 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4874 sink_irq_vector != 0) {
Todd Previte09b1eb12015-04-20 15:27:34 -07004875 /* Clear interrupt source */
4876 drm_dp_dpcd_writeb(&intel_dp->aux,
4877 DP_DEVICE_SERVICE_IRQ_VECTOR,
4878 sink_irq_vector);
4879
4880 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4881 intel_dp_handle_test_request(intel_dp);
4882 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4883 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4884 }
4885
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004886out:
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004887 if (status != connector_status_connected && !intel_dp->is_mst)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304888 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304889
Ville Syrjälä2f773472017-11-09 17:27:58 +02004890 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004891 return status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304892}
4893
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004894static int
4895intel_dp_detect(struct drm_connector *connector,
4896 struct drm_modeset_acquire_ctx *ctx,
4897 bool force)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304898{
4899 struct intel_dp *intel_dp = intel_attached_dp(connector);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004900 int status = connector->status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304901
4902 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4903 connector->base.id, connector->name);
4904
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304905 /* If full detect is not performed yet, do a full detect */
Daniel Vetter42e5e652017-11-13 17:01:40 +01004906 if (!intel_dp->detect_done) {
4907 struct drm_crtc *crtc;
4908 int ret;
4909
4910 crtc = connector->state->crtc;
4911 if (crtc) {
4912 ret = drm_modeset_lock(&crtc->mutex, ctx);
4913 if (ret)
4914 return ret;
4915 }
4916
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004917 status = intel_dp_long_pulse(intel_dp->attached_connector);
Daniel Vetter42e5e652017-11-13 17:01:40 +01004918 }
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304919
4920 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304921
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004922 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004923}
4924
Chris Wilsonbeb60602014-09-02 20:04:00 +01004925static void
4926intel_dp_force(struct drm_connector *connector)
4927{
4928 struct intel_dp *intel_dp = intel_attached_dp(connector);
4929 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004930 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004931
4932 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4933 connector->base.id, connector->name);
4934 intel_dp_unset_edid(intel_dp);
4935
4936 if (connector->status != connector_status_connected)
4937 return;
4938
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004939 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004940
4941 intel_dp_set_edid(intel_dp);
4942
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004943 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004944}
4945
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004946static int intel_dp_get_modes(struct drm_connector *connector)
4947{
Jani Nikuladd06f902012-10-19 14:51:50 +03004948 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004949 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004950
Chris Wilsonbeb60602014-09-02 20:04:00 +01004951 edid = intel_connector->detect_edid;
4952 if (edid) {
4953 int ret = intel_connector_update_modes(connector, edid);
4954 if (ret)
4955 return ret;
4956 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004957
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004958 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004959 if (intel_dp_is_edp(intel_attached_dp(connector)) &&
Chris Wilsonbeb60602014-09-02 20:04:00 +01004960 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004961 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004962
4963 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004964 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004965 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004966 drm_mode_probed_add(connector, mode);
4967 return 1;
4968 }
4969 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004970
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004971 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004972}
4973
Chris Wilsonf6849602010-09-19 09:29:33 +01004974static int
Chris Wilson7a418e32016-06-24 14:00:14 +01004975intel_dp_connector_register(struct drm_connector *connector)
4976{
4977 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004978 int ret;
4979
4980 ret = intel_connector_register(connector);
4981 if (ret)
4982 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004983
4984 i915_debugfs_connector_add(connector);
4985
4986 DRM_DEBUG_KMS("registering %s bus for %s\n",
4987 intel_dp->aux.name, connector->kdev->kobj.name);
4988
4989 intel_dp->aux.dev = connector->kdev;
4990 return drm_dp_aux_register(&intel_dp->aux);
4991}
4992
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004993static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004994intel_dp_connector_unregister(struct drm_connector *connector)
4995{
4996 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4997 intel_connector_unregister(connector);
4998}
4999
5000static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005001intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005002{
Jani Nikula1d508702012-10-19 14:51:49 +03005003 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02005004
Chris Wilson10e972d2014-09-04 21:43:45 +01005005 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01005006
Jani Nikula9cd300e2012-10-19 14:51:52 +03005007 if (!IS_ERR_OR_NULL(intel_connector->edid))
5008 kfree(intel_connector->edid);
5009
Jani Nikula1853a9d2017-08-18 12:30:20 +03005010 /*
5011 * Can't call intel_dp_is_edp() since the encoder may have been
5012 * destroyed already.
5013 */
Paulo Zanoniacd8db102013-06-12 17:27:23 -03005014 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03005015 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02005016
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005017 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08005018 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005019}
5020
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005021void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02005022{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005023 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
5024 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02005025
Dave Airlie0e32b392014-05-02 14:02:48 +10005026 intel_dp_mst_encoder_cleanup(intel_dig_port);
Jani Nikula1853a9d2017-08-18 12:30:20 +03005027 if (intel_dp_is_edp(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07005028 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005029 /*
5030 * vdd might still be enabled do to the delayed vdd off.
5031 * Make sure vdd is actually turned off here.
5032 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005033 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005034 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005035 pps_unlock(intel_dp);
5036
Clint Taylor01527b32014-07-07 13:01:46 -07005037 if (intel_dp->edp_notifier.notifier_call) {
5038 unregister_reboot_notifier(&intel_dp->edp_notifier);
5039 intel_dp->edp_notifier.notifier_call = NULL;
5040 }
Keith Packardbd943152011-09-18 23:09:52 -07005041 }
Chris Wilson99681882016-06-20 09:29:17 +01005042
5043 intel_dp_aux_fini(intel_dp);
5044
Imre Deakc8bd0e42014-12-12 17:57:38 +02005045 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005046 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02005047}
5048
Imre Deakbf93ba62016-04-18 10:04:21 +03005049void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03005050{
5051 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
5052
Jani Nikula1853a9d2017-08-18 12:30:20 +03005053 if (!intel_dp_is_edp(intel_dp))
Imre Deak07f9cd02014-08-18 14:42:45 +03005054 return;
5055
Ville Syrjälä951468f2014-09-04 14:55:31 +03005056 /*
5057 * vdd might still be enabled do to the delayed vdd off.
5058 * Make sure vdd is actually turned off here.
5059 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02005060 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005061 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005062 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005063 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005064}
5065
Sean Paul20f24d72018-01-08 14:55:43 -05005066static
5067int intel_dp_hdcp_write_an_aksv(struct intel_digital_port *intel_dig_port,
5068 u8 *an)
5069{
5070 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_dig_port->base.base);
Ville Syrjälä32078b722018-02-22 23:28:02 +02005071 static const struct drm_dp_aux_msg msg = {
5072 .request = DP_AUX_NATIVE_WRITE,
5073 .address = DP_AUX_HDCP_AKSV,
5074 .size = DRM_HDCP_KSV_LEN,
5075 };
5076 uint8_t txbuf[HEADER_SIZE + DRM_HDCP_KSV_LEN] = {}, rxbuf[2], reply = 0;
Sean Paul20f24d72018-01-08 14:55:43 -05005077 ssize_t dpcd_ret;
5078 int ret;
5079
5080 /* Output An first, that's easy */
5081 dpcd_ret = drm_dp_dpcd_write(&intel_dig_port->dp.aux, DP_AUX_HDCP_AN,
5082 an, DRM_HDCP_AN_LEN);
5083 if (dpcd_ret != DRM_HDCP_AN_LEN) {
5084 DRM_ERROR("Failed to write An over DP/AUX (%zd)\n", dpcd_ret);
5085 return dpcd_ret >= 0 ? -EIO : dpcd_ret;
5086 }
5087
5088 /*
5089 * Since Aksv is Oh-So-Secret, we can't access it in software. So in
5090 * order to get it on the wire, we need to create the AUX header as if
5091 * we were writing the data, and then tickle the hardware to output the
5092 * data once the header is sent out.
5093 */
Ville Syrjälä32078b722018-02-22 23:28:02 +02005094 intel_dp_aux_header(txbuf, &msg);
Sean Paul20f24d72018-01-08 14:55:43 -05005095
Ville Syrjälä32078b722018-02-22 23:28:02 +02005096 ret = intel_dp_aux_xfer(intel_dp, txbuf, HEADER_SIZE + msg.size,
Ville Syrjälä8159c792018-02-22 23:27:32 +02005097 rxbuf, sizeof(rxbuf),
5098 DP_AUX_CH_CTL_AUX_AKSV_SELECT);
Sean Paul20f24d72018-01-08 14:55:43 -05005099 if (ret < 0) {
5100 DRM_ERROR("Write Aksv over DP/AUX failed (%d)\n", ret);
5101 return ret;
5102 } else if (ret == 0) {
5103 DRM_ERROR("Aksv write over DP/AUX was empty\n");
5104 return -EIO;
5105 }
5106
5107 reply = (rxbuf[0] >> 4) & DP_AUX_NATIVE_REPLY_MASK;
5108 return reply == DP_AUX_NATIVE_REPLY_ACK ? 0 : -EIO;
5109}
5110
5111static int intel_dp_hdcp_read_bksv(struct intel_digital_port *intel_dig_port,
5112 u8 *bksv)
5113{
5114 ssize_t ret;
5115 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BKSV, bksv,
5116 DRM_HDCP_KSV_LEN);
5117 if (ret != DRM_HDCP_KSV_LEN) {
5118 DRM_ERROR("Read Bksv from DP/AUX failed (%zd)\n", ret);
5119 return ret >= 0 ? -EIO : ret;
5120 }
5121 return 0;
5122}
5123
5124static int intel_dp_hdcp_read_bstatus(struct intel_digital_port *intel_dig_port,
5125 u8 *bstatus)
5126{
5127 ssize_t ret;
5128 /*
5129 * For some reason the HDMI and DP HDCP specs call this register
5130 * definition by different names. In the HDMI spec, it's called BSTATUS,
5131 * but in DP it's called BINFO.
5132 */
5133 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BINFO,
5134 bstatus, DRM_HDCP_BSTATUS_LEN);
5135 if (ret != DRM_HDCP_BSTATUS_LEN) {
5136 DRM_ERROR("Read bstatus from DP/AUX failed (%zd)\n", ret);
5137 return ret >= 0 ? -EIO : ret;
5138 }
5139 return 0;
5140}
5141
5142static
Ramalingam C791a98d2018-02-03 03:39:08 +05305143int intel_dp_hdcp_read_bcaps(struct intel_digital_port *intel_dig_port,
5144 u8 *bcaps)
5145{
5146 ssize_t ret;
5147
5148 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BCAPS,
5149 bcaps, 1);
5150 if (ret != 1) {
5151 DRM_ERROR("Read bcaps from DP/AUX failed (%zd)\n", ret);
5152 return ret >= 0 ? -EIO : ret;
5153 }
5154
5155 return 0;
5156}
5157
5158static
Sean Paul20f24d72018-01-08 14:55:43 -05005159int intel_dp_hdcp_repeater_present(struct intel_digital_port *intel_dig_port,
5160 bool *repeater_present)
5161{
5162 ssize_t ret;
5163 u8 bcaps;
Ramalingam C791a98d2018-02-03 03:39:08 +05305164
5165 ret = intel_dp_hdcp_read_bcaps(intel_dig_port, &bcaps);
5166 if (ret)
5167 return ret;
5168
Sean Paul20f24d72018-01-08 14:55:43 -05005169 *repeater_present = bcaps & DP_BCAPS_REPEATER_PRESENT;
5170 return 0;
5171}
5172
5173static
5174int intel_dp_hdcp_read_ri_prime(struct intel_digital_port *intel_dig_port,
5175 u8 *ri_prime)
5176{
5177 ssize_t ret;
5178 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_RI_PRIME,
5179 ri_prime, DRM_HDCP_RI_LEN);
5180 if (ret != DRM_HDCP_RI_LEN) {
5181 DRM_ERROR("Read Ri' from DP/AUX failed (%zd)\n", ret);
5182 return ret >= 0 ? -EIO : ret;
5183 }
5184 return 0;
5185}
5186
5187static
5188int intel_dp_hdcp_read_ksv_ready(struct intel_digital_port *intel_dig_port,
5189 bool *ksv_ready)
5190{
5191 ssize_t ret;
5192 u8 bstatus;
5193 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BSTATUS,
5194 &bstatus, 1);
5195 if (ret != 1) {
5196 DRM_ERROR("Read bstatus from DP/AUX failed (%zd)\n", ret);
5197 return ret >= 0 ? -EIO : ret;
5198 }
5199 *ksv_ready = bstatus & DP_BSTATUS_READY;
5200 return 0;
5201}
5202
5203static
5204int intel_dp_hdcp_read_ksv_fifo(struct intel_digital_port *intel_dig_port,
5205 int num_downstream, u8 *ksv_fifo)
5206{
5207 ssize_t ret;
5208 int i;
5209
5210 /* KSV list is read via 15 byte window (3 entries @ 5 bytes each) */
5211 for (i = 0; i < num_downstream; i += 3) {
5212 size_t len = min(num_downstream - i, 3) * DRM_HDCP_KSV_LEN;
5213 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux,
5214 DP_AUX_HDCP_KSV_FIFO,
5215 ksv_fifo + i * DRM_HDCP_KSV_LEN,
5216 len);
5217 if (ret != len) {
5218 DRM_ERROR("Read ksv[%d] from DP/AUX failed (%zd)\n", i,
5219 ret);
5220 return ret >= 0 ? -EIO : ret;
5221 }
5222 }
5223 return 0;
5224}
5225
5226static
5227int intel_dp_hdcp_read_v_prime_part(struct intel_digital_port *intel_dig_port,
5228 int i, u32 *part)
5229{
5230 ssize_t ret;
5231
5232 if (i >= DRM_HDCP_V_PRIME_NUM_PARTS)
5233 return -EINVAL;
5234
5235 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux,
5236 DP_AUX_HDCP_V_PRIME(i), part,
5237 DRM_HDCP_V_PRIME_PART_LEN);
5238 if (ret != DRM_HDCP_V_PRIME_PART_LEN) {
5239 DRM_ERROR("Read v'[%d] from DP/AUX failed (%zd)\n", i, ret);
5240 return ret >= 0 ? -EIO : ret;
5241 }
5242 return 0;
5243}
5244
5245static
5246int intel_dp_hdcp_toggle_signalling(struct intel_digital_port *intel_dig_port,
5247 bool enable)
5248{
5249 /* Not used for single stream DisplayPort setups */
5250 return 0;
5251}
5252
5253static
5254bool intel_dp_hdcp_check_link(struct intel_digital_port *intel_dig_port)
5255{
5256 ssize_t ret;
5257 u8 bstatus;
Chris Wilsonb7fc1a92018-01-18 16:10:25 +00005258
Sean Paul20f24d72018-01-08 14:55:43 -05005259 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BSTATUS,
5260 &bstatus, 1);
5261 if (ret != 1) {
5262 DRM_ERROR("Read bstatus from DP/AUX failed (%zd)\n", ret);
Chris Wilsonb7fc1a92018-01-18 16:10:25 +00005263 return false;
Sean Paul20f24d72018-01-08 14:55:43 -05005264 }
Chris Wilsonb7fc1a92018-01-18 16:10:25 +00005265
Sean Paul20f24d72018-01-08 14:55:43 -05005266 return !(bstatus & (DP_BSTATUS_LINK_FAILURE | DP_BSTATUS_REAUTH_REQ));
5267}
5268
Ramalingam C791a98d2018-02-03 03:39:08 +05305269static
5270int intel_dp_hdcp_capable(struct intel_digital_port *intel_dig_port,
5271 bool *hdcp_capable)
5272{
5273 ssize_t ret;
5274 u8 bcaps;
5275
5276 ret = intel_dp_hdcp_read_bcaps(intel_dig_port, &bcaps);
5277 if (ret)
5278 return ret;
5279
5280 *hdcp_capable = bcaps & DP_BCAPS_HDCP_CAPABLE;
5281 return 0;
5282}
5283
Sean Paul20f24d72018-01-08 14:55:43 -05005284static const struct intel_hdcp_shim intel_dp_hdcp_shim = {
5285 .write_an_aksv = intel_dp_hdcp_write_an_aksv,
5286 .read_bksv = intel_dp_hdcp_read_bksv,
5287 .read_bstatus = intel_dp_hdcp_read_bstatus,
5288 .repeater_present = intel_dp_hdcp_repeater_present,
5289 .read_ri_prime = intel_dp_hdcp_read_ri_prime,
5290 .read_ksv_ready = intel_dp_hdcp_read_ksv_ready,
5291 .read_ksv_fifo = intel_dp_hdcp_read_ksv_fifo,
5292 .read_v_prime_part = intel_dp_hdcp_read_v_prime_part,
5293 .toggle_signalling = intel_dp_hdcp_toggle_signalling,
5294 .check_link = intel_dp_hdcp_check_link,
Ramalingam C791a98d2018-02-03 03:39:08 +05305295 .hdcp_capable = intel_dp_hdcp_capable,
Sean Paul20f24d72018-01-08 14:55:43 -05005296};
5297
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005298static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
5299{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005300 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005301
5302 lockdep_assert_held(&dev_priv->pps_mutex);
5303
5304 if (!edp_have_panel_vdd(intel_dp))
5305 return;
5306
5307 /*
5308 * The VDD bit needs a power domain reference, so if the bit is
5309 * already enabled when we boot or resume, grab this reference and
5310 * schedule a vdd off, so we don't hold on to the reference
5311 * indefinitely.
5312 */
5313 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005314 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005315
5316 edp_panel_vdd_schedule_off(intel_dp);
5317}
5318
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005319static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
5320{
5321 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5322
5323 if ((intel_dp->DP & DP_PORT_EN) == 0)
5324 return INVALID_PIPE;
5325
5326 if (IS_CHERRYVIEW(dev_priv))
5327 return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5328 else
5329 return PORT_TO_PIPE(intel_dp->DP);
5330}
5331
Imre Deakbf93ba62016-04-18 10:04:21 +03005332void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03005333{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005334 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Imre Deakdd75f6d2016-11-21 21:15:05 +02005335 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5336 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005337
5338 if (!HAS_DDI(dev_priv))
5339 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005340
Imre Deakdd75f6d2016-11-21 21:15:05 +02005341 if (lspcon->active)
Shashank Sharma910530c2016-10-14 19:56:52 +05305342 lspcon_resume(lspcon);
5343
Manasi Navared7e8ef02017-02-07 16:54:11 -08005344 intel_dp->reset_link_params = true;
5345
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005346 pps_lock(intel_dp);
5347
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005348 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5349 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
5350
Jani Nikula1853a9d2017-08-18 12:30:20 +03005351 if (intel_dp_is_edp(intel_dp)) {
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005352 /* Reinit the power sequencer, in case BIOS did something with it. */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005353 intel_dp_pps_init(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005354 intel_edp_panel_vdd_sanitize(intel_dp);
5355 }
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005356
5357 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03005358}
5359
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005360static const struct drm_connector_funcs intel_dp_connector_funcs = {
Chris Wilsonbeb60602014-09-02 20:04:00 +01005361 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005362 .fill_modes = drm_helper_probe_single_connector_modes,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005363 .atomic_get_property = intel_digital_connector_atomic_get_property,
5364 .atomic_set_property = intel_digital_connector_atomic_set_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01005365 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01005366 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005367 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08005368 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005369 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005370};
5371
5372static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02005373 .detect_ctx = intel_dp_detect,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005374 .get_modes = intel_dp_get_modes,
5375 .mode_valid = intel_dp_mode_valid,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005376 .atomic_check = intel_digital_connector_atomic_check,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005377};
5378
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005379static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03005380 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02005381 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005382};
5383
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005384enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10005385intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
5386{
5387 struct intel_dp *intel_dp = &intel_dig_port->dp;
Ville Syrjälä2f773472017-11-09 17:27:58 +02005388 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005389 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005390
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005391 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5392 /*
5393 * vdd off can generate a long pulse on eDP which
5394 * would require vdd on to handle it, and thus we
5395 * would end up in an endless cycle of
5396 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5397 */
5398 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005399 port_name(intel_dig_port->base.port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005400 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005401 }
5402
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005403 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005404 port_name(intel_dig_port->base.port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005405 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005406
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005407 if (long_hpd) {
Manasi Navared7e8ef02017-02-07 16:54:11 -08005408 intel_dp->reset_link_params = true;
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005409 intel_dp->detect_done = false;
5410 return IRQ_NONE;
5411 }
5412
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005413 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005414
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005415 if (intel_dp->is_mst) {
5416 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
5417 /*
5418 * If we were in MST mode, and device is not
5419 * there, get out of MST mode
5420 */
5421 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
5422 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5423 intel_dp->is_mst = false;
5424 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
5425 intel_dp->is_mst);
5426 intel_dp->detect_done = false;
5427 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005428 }
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005429 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005430
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005431 if (!intel_dp->is_mst) {
Ville Syrjäläc85d2002018-01-17 21:21:47 +02005432 bool handled;
Daniel Vetter42e5e652017-11-13 17:01:40 +01005433
5434 handled = intel_dp_short_pulse(intel_dp);
5435
Sean Paul20f24d72018-01-08 14:55:43 -05005436 /* Short pulse can signify loss of hdcp authentication */
5437 intel_hdcp_check_link(intel_dp->attached_connector);
5438
Daniel Vetter42e5e652017-11-13 17:01:40 +01005439 if (!handled) {
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005440 intel_dp->detect_done = false;
5441 goto put_power;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05305442 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005443 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005444
5445 ret = IRQ_HANDLED;
5446
Imre Deak1c767b32014-08-18 14:42:42 +03005447put_power:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005448 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005449
5450 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005451}
5452
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005453/* check the VBT to see whether the eDP is on another port */
Jani Nikula7b91bf72017-08-18 12:30:19 +03005454bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005455{
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005456 /*
5457 * eDP not supported on g4x. so bail out early just
5458 * for a bit extra safety in case the VBT is bonkers.
5459 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005460 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005461 return false;
5462
Imre Deaka98d9c12016-12-21 12:17:24 +02005463 if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005464 return true;
5465
Jani Nikula951d9ef2016-03-16 12:43:31 +02005466 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08005467}
5468
Maarten Lankhorst200819a2017-04-10 12:51:10 +02005469static void
Chris Wilsonf6849602010-09-19 09:29:33 +01005470intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5471{
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005472 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005473 enum port port = dp_to_dig_port(intel_dp)->base.port;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005474
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005475 if (!IS_G4X(dev_priv) && port != PORT_A)
5476 intel_attach_force_audio_property(connector);
5477
Chris Wilsone953fd72011-02-21 22:23:52 +00005478 intel_attach_broadcast_rgb_property(connector);
Yuly Novikov53b41832012-10-26 12:04:00 +03005479
Jani Nikula1853a9d2017-08-18 12:30:20 +03005480 if (intel_dp_is_edp(intel_dp)) {
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005481 u32 allowed_scalers;
5482
5483 allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
5484 if (!HAS_GMCH_DISPLAY(dev_priv))
5485 allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);
5486
5487 drm_connector_attach_scaling_mode_property(connector, allowed_scalers);
5488
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02005489 connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005490
Yuly Novikov53b41832012-10-26 12:04:00 +03005491 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005492}
5493
Imre Deakdada1a92014-01-29 13:25:41 +02005494static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5495{
Abhay Kumard28d4732016-01-22 17:39:04 -08005496 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02005497 intel_dp->last_power_on = jiffies;
5498 intel_dp->last_backlight_off = jiffies;
5499}
5500
Daniel Vetter67a54562012-10-20 20:57:45 +02005501static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005502intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02005503{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005504 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305505 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03005506 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07005507
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005508 intel_pps_get_registers(intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02005509
5510 /* Workaround: Need to write PP_CONTROL with the unlock key as
5511 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305512 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005513
Imre Deak8e8232d2016-06-16 16:37:21 +03005514 pp_on = I915_READ(regs.pp_on);
5515 pp_off = I915_READ(regs.pp_off);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005516 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
5517 !HAS_PCH_ICP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005518 I915_WRITE(regs.pp_ctrl, pp_ctl);
5519 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305520 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005521
5522 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03005523 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5524 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005525
Imre Deak54648612016-06-16 16:37:22 +03005526 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5527 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005528
Imre Deak54648612016-06-16 16:37:22 +03005529 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5530 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005531
Imre Deak54648612016-06-16 16:37:22 +03005532 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5533 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005534
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005535 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5536 HAS_PCH_ICP(dev_priv)) {
Manasi Navare12c8ca92017-06-26 12:21:45 -07005537 seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5538 BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305539 } else {
Imre Deak54648612016-06-16 16:37:22 +03005540 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005541 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305542 }
Imre Deak54648612016-06-16 16:37:22 +03005543}
5544
5545static void
Imre Deakde9c1b62016-06-16 20:01:46 +03005546intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
5547{
5548 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5549 state_name,
5550 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
5551}
5552
5553static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005554intel_pps_verify_state(struct intel_dp *intel_dp)
Imre Deakde9c1b62016-06-16 20:01:46 +03005555{
5556 struct edp_power_seq hw;
5557 struct edp_power_seq *sw = &intel_dp->pps_delays;
5558
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005559 intel_pps_readout_hw_state(intel_dp, &hw);
Imre Deakde9c1b62016-06-16 20:01:46 +03005560
5561 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
5562 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
5563 DRM_ERROR("PPS state mismatch\n");
5564 intel_pps_dump_state("sw", sw);
5565 intel_pps_dump_state("hw", &hw);
5566 }
5567}
5568
5569static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005570intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
Imre Deak54648612016-06-16 16:37:22 +03005571{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005572 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak54648612016-06-16 16:37:22 +03005573 struct edp_power_seq cur, vbt, spec,
5574 *final = &intel_dp->pps_delays;
5575
5576 lockdep_assert_held(&dev_priv->pps_mutex);
5577
5578 /* already initialized? */
5579 if (final->t11_t12 != 0)
5580 return;
5581
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005582 intel_pps_readout_hw_state(intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005583
Imre Deakde9c1b62016-06-16 20:01:46 +03005584 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005585
Jani Nikula6aa23e62016-03-24 17:50:20 +02005586 vbt = dev_priv->vbt.edp.pps;
Manasi Navarec99a2592017-06-30 09:33:48 -07005587 /* On Toshiba Satellite P50-C-18C system the VBT T12 delay
5588 * of 500ms appears to be too short. Ocassionally the panel
5589 * just fails to power back on. Increasing the delay to 800ms
5590 * seems sufficient to avoid this problem.
5591 */
5592 if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
Manasi Navare7313f5a2017-10-03 16:37:25 -07005593 vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
Manasi Navarec99a2592017-06-30 09:33:48 -07005594 DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
5595 vbt.t11_t12);
5596 }
Manasi Navare770a17a2017-06-26 12:21:44 -07005597 /* T11_T12 delay is special and actually in units of 100ms, but zero
5598 * based in the hw (so we need to add 100 ms). But the sw vbt
5599 * table multiplies it with 1000 to make it in units of 100usec,
5600 * too. */
5601 vbt.t11_t12 += 100 * 10;
Daniel Vetter67a54562012-10-20 20:57:45 +02005602
5603 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5604 * our hw here, which are all in 100usec. */
5605 spec.t1_t3 = 210 * 10;
5606 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5607 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5608 spec.t10 = 500 * 10;
5609 /* This one is special and actually in units of 100ms, but zero
5610 * based in the hw (so we need to add 100 ms). But the sw vbt
5611 * table multiplies it with 1000 to make it in units of 100usec,
5612 * too. */
5613 spec.t11_t12 = (510 + 100) * 10;
5614
Imre Deakde9c1b62016-06-16 20:01:46 +03005615 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02005616
5617 /* Use the max of the register settings and vbt. If both are
5618 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005619#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005620 spec.field : \
5621 max(cur.field, vbt.field))
5622 assign_final(t1_t3);
5623 assign_final(t8);
5624 assign_final(t9);
5625 assign_final(t10);
5626 assign_final(t11_t12);
5627#undef assign_final
5628
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005629#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005630 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5631 intel_dp->backlight_on_delay = get_delay(t8);
5632 intel_dp->backlight_off_delay = get_delay(t9);
5633 intel_dp->panel_power_down_delay = get_delay(t10);
5634 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5635#undef get_delay
5636
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005637 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5638 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5639 intel_dp->panel_power_cycle_delay);
5640
5641 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5642 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03005643
5644 /*
5645 * We override the HW backlight delays to 1 because we do manual waits
5646 * on them. For T8, even BSpec recommends doing it. For T9, if we
5647 * don't do this, we'll end up waiting for the backlight off delay
5648 * twice: once when we do the manual sleep, and once when we disable
5649 * the panel and wait for the PP_STATUS bit to become zero.
5650 */
5651 final->t8 = 1;
5652 final->t9 = 1;
Imre Deak56432052017-11-29 19:51:37 +02005653
5654 /*
5655 * HW has only a 100msec granularity for t11_t12 so round it up
5656 * accordingly.
5657 */
5658 final->t11_t12 = roundup(final->t11_t12, 100 * 10);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005659}
5660
5661static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005662intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005663 bool force_disable_vdd)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005664{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005665 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07005666 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02005667 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03005668 struct pps_registers regs;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005669 enum port port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005670 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005671
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005672 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005673
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005674 intel_pps_get_registers(intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07005675
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005676 /*
5677 * On some VLV machines the BIOS can leave the VDD
5678 * enabled even on power seqeuencers which aren't
5679 * hooked up to any port. This would mess up the
5680 * power domain tracking the first time we pick
5681 * one of these power sequencers for use since
5682 * edp_panel_vdd_on() would notice that the VDD was
5683 * already on and therefore wouldn't grab the power
5684 * domain reference. Disable VDD first to avoid this.
5685 * This also avoids spuriously turning the VDD on as
5686 * soon as the new power seqeuencer gets initialized.
5687 */
5688 if (force_disable_vdd) {
5689 u32 pp = ironlake_get_pp_control(intel_dp);
5690
5691 WARN(pp & PANEL_POWER_ON, "Panel power already on\n");
5692
5693 if (pp & EDP_FORCE_VDD)
5694 DRM_DEBUG_KMS("VDD already on, disabling first\n");
5695
5696 pp &= ~EDP_FORCE_VDD;
5697
5698 I915_WRITE(regs.pp_ctrl, pp);
5699 }
5700
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005701 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03005702 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
5703 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005704 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005705 /* Compute the divisor for the pp clock, simply match the Bspec
5706 * formula. */
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005707 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5708 HAS_PCH_ICP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005709 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305710 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
Manasi Navare12c8ca92017-06-26 12:21:45 -07005711 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305712 << BXT_POWER_CYCLE_DELAY_SHIFT);
5713 } else {
5714 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5715 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5716 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5717 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005718
5719 /* Haswell doesn't have any port selection bits for the panel
5720 * power sequencer any more. */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005721 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005722 port_sel = PANEL_PORT_SELECT_VLV(port);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005723 } else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005724 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005725 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005726 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005727 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005728 }
5729
Jesse Barnes453c5422013-03-28 09:55:41 -07005730 pp_on |= port_sel;
5731
Imre Deak8e8232d2016-06-16 16:37:21 +03005732 I915_WRITE(regs.pp_on, pp_on);
5733 I915_WRITE(regs.pp_off, pp_off);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005734 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5735 HAS_PCH_ICP(dev_priv))
Imre Deak8e8232d2016-06-16 16:37:21 +03005736 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305737 else
Imre Deak8e8232d2016-06-16 16:37:21 +03005738 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005739
Daniel Vetter67a54562012-10-20 20:57:45 +02005740 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03005741 I915_READ(regs.pp_on),
5742 I915_READ(regs.pp_off),
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005743 (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5744 HAS_PCH_ICP(dev_priv)) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03005745 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5746 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005747}
5748
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005749static void intel_dp_pps_init(struct intel_dp *intel_dp)
Imre Deak335f7522016-08-10 14:07:32 +03005750{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005751 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005752
5753 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak335f7522016-08-10 14:07:32 +03005754 vlv_initial_power_sequencer_setup(intel_dp);
5755 } else {
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005756 intel_dp_init_panel_power_sequencer(intel_dp);
5757 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak335f7522016-08-10 14:07:32 +03005758 }
5759}
5760
Vandana Kannanb33a2812015-02-13 15:33:03 +05305761/**
5762 * intel_dp_set_drrs_state - program registers for RR switch to take effect
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005763 * @dev_priv: i915 device
Maarten Lankhorste8964022016-08-25 11:07:02 +02005764 * @crtc_state: a pointer to the active intel_crtc_state
Vandana Kannanb33a2812015-02-13 15:33:03 +05305765 * @refresh_rate: RR to be programmed
5766 *
5767 * This function gets called when refresh rate (RR) has to be changed from
5768 * one frequency to another. Switches can be between high and low RR
5769 * supported by the panel or to any other RR based on media playback (in
5770 * this case, RR value needs to be passed from user space).
5771 *
5772 * The caller of this function needs to take a lock on dev_priv->drrs.
5773 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005774static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005775 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005776 int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305777{
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305778 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305779 struct intel_digital_port *dig_port = NULL;
5780 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Vandana Kannan96178ee2015-01-10 02:25:56 +05305782 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305783
5784 if (refresh_rate <= 0) {
5785 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5786 return;
5787 }
5788
Vandana Kannan96178ee2015-01-10 02:25:56 +05305789 if (intel_dp == NULL) {
5790 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305791 return;
5792 }
5793
Vandana Kannan96178ee2015-01-10 02:25:56 +05305794 dig_port = dp_to_dig_port(intel_dp);
5795 encoder = &dig_port->base;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305796
5797 if (!intel_crtc) {
5798 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5799 return;
5800 }
5801
Vandana Kannan96178ee2015-01-10 02:25:56 +05305802 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305803 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5804 return;
5805 }
5806
Vandana Kannan96178ee2015-01-10 02:25:56 +05305807 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5808 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305809 index = DRRS_LOW_RR;
5810
Vandana Kannan96178ee2015-01-10 02:25:56 +05305811 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305812 DRM_DEBUG_KMS(
5813 "DRRS requested for previously set RR...ignoring\n");
5814 return;
5815 }
5816
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005817 if (!crtc_state->base.active) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305818 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5819 return;
5820 }
5821
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005822 if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305823 switch (index) {
5824 case DRRS_HIGH_RR:
5825 intel_dp_set_m_n(intel_crtc, M1_N1);
5826 break;
5827 case DRRS_LOW_RR:
5828 intel_dp_set_m_n(intel_crtc, M2_N2);
5829 break;
5830 case DRRS_MAX_RR:
5831 default:
5832 DRM_ERROR("Unsupported refreshrate type\n");
5833 }
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005834 } else if (INTEL_GEN(dev_priv) > 6) {
5835 i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005836 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305837
Ville Syrjälä649636e2015-09-22 19:50:01 +03005838 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305839 if (index > DRRS_HIGH_RR) {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005840 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305841 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5842 else
5843 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305844 } else {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005845 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305846 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5847 else
5848 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305849 }
5850 I915_WRITE(reg, val);
5851 }
5852
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305853 dev_priv->drrs.refresh_rate_type = index;
5854
5855 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5856}
5857
Vandana Kannanb33a2812015-02-13 15:33:03 +05305858/**
5859 * intel_edp_drrs_enable - init drrs struct if supported
5860 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005861 * @crtc_state: A pointer to the active crtc state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305862 *
5863 * Initializes frontbuffer_bits and drrs.dp
5864 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005865void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005866 const struct intel_crtc_state *crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305867{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005868 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305869
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005870 if (!crtc_state->has_drrs) {
Vandana Kannanc3955782015-01-22 15:17:40 +05305871 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5872 return;
5873 }
5874
Radhakrishna Sripadada83ef82017-09-14 11:16:41 -07005875 if (dev_priv->psr.enabled) {
5876 DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
5877 return;
5878 }
5879
Vandana Kannanc3955782015-01-22 15:17:40 +05305880 mutex_lock(&dev_priv->drrs.mutex);
5881 if (WARN_ON(dev_priv->drrs.dp)) {
5882 DRM_ERROR("DRRS already enabled\n");
5883 goto unlock;
5884 }
5885
5886 dev_priv->drrs.busy_frontbuffer_bits = 0;
5887
5888 dev_priv->drrs.dp = intel_dp;
5889
5890unlock:
5891 mutex_unlock(&dev_priv->drrs.mutex);
5892}
5893
Vandana Kannanb33a2812015-02-13 15:33:03 +05305894/**
5895 * intel_edp_drrs_disable - Disable DRRS
5896 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005897 * @old_crtc_state: Pointer to old crtc_state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305898 *
5899 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005900void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005901 const struct intel_crtc_state *old_crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305902{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005903 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305904
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005905 if (!old_crtc_state->has_drrs)
Vandana Kannanc3955782015-01-22 15:17:40 +05305906 return;
5907
5908 mutex_lock(&dev_priv->drrs.mutex);
5909 if (!dev_priv->drrs.dp) {
5910 mutex_unlock(&dev_priv->drrs.mutex);
5911 return;
5912 }
5913
5914 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005915 intel_dp_set_drrs_state(dev_priv, old_crtc_state,
5916 intel_dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannanc3955782015-01-22 15:17:40 +05305917
5918 dev_priv->drrs.dp = NULL;
5919 mutex_unlock(&dev_priv->drrs.mutex);
5920
5921 cancel_delayed_work_sync(&dev_priv->drrs.work);
5922}
5923
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305924static void intel_edp_drrs_downclock_work(struct work_struct *work)
5925{
5926 struct drm_i915_private *dev_priv =
5927 container_of(work, typeof(*dev_priv), drrs.work.work);
5928 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305929
Vandana Kannan96178ee2015-01-10 02:25:56 +05305930 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305931
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305932 intel_dp = dev_priv->drrs.dp;
5933
5934 if (!intel_dp)
5935 goto unlock;
5936
5937 /*
5938 * The delayed work can race with an invalidate hence we need to
5939 * recheck.
5940 */
5941
5942 if (dev_priv->drrs.busy_frontbuffer_bits)
5943 goto unlock;
5944
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005945 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
5946 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
5947
5948 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5949 intel_dp->attached_connector->panel.downclock_mode->vrefresh);
5950 }
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305951
5952unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305953 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305954}
5955
Vandana Kannanb33a2812015-02-13 15:33:03 +05305956/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305957 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005958 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305959 * @frontbuffer_bits: frontbuffer plane tracking bits
5960 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305961 * This function gets called everytime rendering on the given planes start.
5962 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305963 *
5964 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5965 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005966void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5967 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305968{
Vandana Kannana93fad02015-01-10 02:25:59 +05305969 struct drm_crtc *crtc;
5970 enum pipe pipe;
5971
Daniel Vetter9da7d692015-04-09 16:44:15 +02005972 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305973 return;
5974
Daniel Vetter88f933a2015-04-09 16:44:16 +02005975 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305976
Vandana Kannana93fad02015-01-10 02:25:59 +05305977 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005978 if (!dev_priv->drrs.dp) {
5979 mutex_unlock(&dev_priv->drrs.mutex);
5980 return;
5981 }
5982
Vandana Kannana93fad02015-01-10 02:25:59 +05305983 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5984 pipe = to_intel_crtc(crtc)->pipe;
5985
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005986 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5987 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5988
Ramalingam C0ddfd202015-06-15 20:50:05 +05305989 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005990 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005991 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5992 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305993
Vandana Kannana93fad02015-01-10 02:25:59 +05305994 mutex_unlock(&dev_priv->drrs.mutex);
5995}
5996
Vandana Kannanb33a2812015-02-13 15:33:03 +05305997/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305998 * intel_edp_drrs_flush - Restart Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005999 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05306000 * @frontbuffer_bits: frontbuffer plane tracking bits
6001 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05306002 * This function gets called every time rendering on the given planes has
6003 * completed or flip on a crtc is completed. So DRRS should be upclocked
6004 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
6005 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05306006 *
6007 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
6008 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01006009void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
6010 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05306011{
Vandana Kannana93fad02015-01-10 02:25:59 +05306012 struct drm_crtc *crtc;
6013 enum pipe pipe;
6014
Daniel Vetter9da7d692015-04-09 16:44:15 +02006015 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05306016 return;
6017
Daniel Vetter88f933a2015-04-09 16:44:16 +02006018 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05306019
Vandana Kannana93fad02015-01-10 02:25:59 +05306020 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02006021 if (!dev_priv->drrs.dp) {
6022 mutex_unlock(&dev_priv->drrs.mutex);
6023 return;
6024 }
6025
Vandana Kannana93fad02015-01-10 02:25:59 +05306026 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
6027 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02006028
6029 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05306030 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
6031
Ramalingam C0ddfd202015-06-15 20:50:05 +05306032 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02006033 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02006034 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
6035 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Ramalingam C0ddfd202015-06-15 20:50:05 +05306036
6037 /*
6038 * flush also means no more activity hence schedule downclock, if all
6039 * other fbs are quiescent too
6040 */
6041 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05306042 schedule_delayed_work(&dev_priv->drrs.work,
6043 msecs_to_jiffies(1000));
6044 mutex_unlock(&dev_priv->drrs.mutex);
6045}
6046
Vandana Kannanb33a2812015-02-13 15:33:03 +05306047/**
6048 * DOC: Display Refresh Rate Switching (DRRS)
6049 *
6050 * Display Refresh Rate Switching (DRRS) is a power conservation feature
6051 * which enables swtching between low and high refresh rates,
6052 * dynamically, based on the usage scenario. This feature is applicable
6053 * for internal panels.
6054 *
6055 * Indication that the panel supports DRRS is given by the panel EDID, which
6056 * would list multiple refresh rates for one resolution.
6057 *
6058 * DRRS is of 2 types - static and seamless.
6059 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
6060 * (may appear as a blink on screen) and is used in dock-undock scenario.
6061 * Seamless DRRS involves changing RR without any visual effect to the user
6062 * and can be used during normal system usage. This is done by programming
6063 * certain registers.
6064 *
6065 * Support for static/seamless DRRS may be indicated in the VBT based on
6066 * inputs from the panel spec.
6067 *
6068 * DRRS saves power by switching to low RR based on usage scenarios.
6069 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02006070 * The implementation is based on frontbuffer tracking implementation. When
6071 * there is a disturbance on the screen triggered by user activity or a periodic
6072 * system activity, DRRS is disabled (RR is changed to high RR). When there is
6073 * no movement on screen, after a timeout of 1 second, a switch to low RR is
6074 * made.
6075 *
6076 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
6077 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05306078 *
6079 * DRRS can be further extended to support other internal panels and also
6080 * the scenario of video playback wherein RR is set based on the rate
6081 * requested by userspace.
6082 */
6083
6084/**
6085 * intel_dp_drrs_init - Init basic DRRS work and mutex.
Ville Syrjälä2f773472017-11-09 17:27:58 +02006086 * @connector: eDP connector
Vandana Kannanb33a2812015-02-13 15:33:03 +05306087 * @fixed_mode: preferred mode of panel
6088 *
6089 * This function is called only once at driver load to initialize basic
6090 * DRRS stuff.
6091 *
6092 * Returns:
6093 * Downclock mode if panel supports it, else return NULL.
6094 * DRRS support is determined by the presence of downclock mode (apart
6095 * from VBT setting).
6096 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306097static struct drm_display_mode *
Ville Syrjälä2f773472017-11-09 17:27:58 +02006098intel_dp_drrs_init(struct intel_connector *connector,
6099 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306100{
Ville Syrjälä2f773472017-11-09 17:27:58 +02006101 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306102 struct drm_display_mode *downclock_mode = NULL;
6103
Daniel Vetter9da7d692015-04-09 16:44:15 +02006104 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
6105 mutex_init(&dev_priv->drrs.mutex);
6106
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00006107 if (INTEL_GEN(dev_priv) <= 6) {
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306108 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
6109 return NULL;
6110 }
6111
6112 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01006113 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306114 return NULL;
6115 }
6116
Ville Syrjälä2f773472017-11-09 17:27:58 +02006117 downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode,
6118 &connector->base);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306119
6120 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05306121 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306122 return NULL;
6123 }
6124
Vandana Kannan96178ee2015-01-10 02:25:56 +05306125 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05306126
Vandana Kannan96178ee2015-01-10 02:25:56 +05306127 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01006128 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306129 return downclock_mode;
6130}
6131
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006132static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006133 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006134{
Ville Syrjälä2f773472017-11-09 17:27:58 +02006135 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006136 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2f773472017-11-09 17:27:58 +02006137 struct drm_connector *connector = &intel_connector->base;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006138 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306139 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006140 bool has_dpcd;
6141 struct drm_display_mode *scan;
6142 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02006143 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006144
Jani Nikula1853a9d2017-08-18 12:30:20 +03006145 if (!intel_dp_is_edp(intel_dp))
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006146 return true;
6147
Imre Deak97a824e12016-06-21 11:51:47 +03006148 /*
6149 * On IBX/CPT we may get here with LVDS already registered. Since the
6150 * driver uses the only internal power sequencer available for both
6151 * eDP and LVDS bail out early in this case to prevent interfering
6152 * with an already powered-on LVDS power sequencer.
6153 */
Ville Syrjälä2f773472017-11-09 17:27:58 +02006154 if (intel_get_lvds_encoder(&dev_priv->drm)) {
Imre Deak97a824e12016-06-21 11:51:47 +03006155 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
6156 DRM_INFO("LVDS was detected, not registering eDP\n");
6157
6158 return false;
6159 }
6160
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02006161 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03006162
6163 intel_dp_init_panel_power_timestamps(intel_dp);
Ville Syrjälä46bd8382017-10-31 22:51:22 +02006164 intel_dp_pps_init(intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02006165 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03006166
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02006167 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03006168
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006169 /* Cache DPCD and EDID for edp. */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03006170 has_dpcd = intel_edp_init_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006171
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03006172 if (!has_dpcd) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006173 /* if this fails, presume the device is a ghost */
6174 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03006175 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006176 }
6177
Daniel Vetter060c8772014-03-21 23:22:35 +01006178 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02006179 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006180 if (edid) {
6181 if (drm_add_edid_modes(connector, edid)) {
6182 drm_mode_connector_update_edid_property(connector,
6183 edid);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006184 } else {
6185 kfree(edid);
6186 edid = ERR_PTR(-EINVAL);
6187 }
6188 } else {
6189 edid = ERR_PTR(-ENOENT);
6190 }
6191 intel_connector->edid = edid;
6192
Jani Nikula368b5542018-05-16 11:01:10 +03006193 /* prefer fixed mode from EDID if available */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006194 list_for_each_entry(scan, &connector->probed_modes, head) {
6195 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
6196 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306197 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306198 intel_connector, fixed_mode);
Jani Nikula368b5542018-05-16 11:01:10 +03006199 break;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006200 }
6201 }
6202
6203 /* fallback to VBT if available for eDP */
6204 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
6205 fixed_mode = drm_mode_duplicate(dev,
6206 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03006207 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006208 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03006209 connector->display_info.width_mm = fixed_mode->width_mm;
6210 connector->display_info.height_mm = fixed_mode->height_mm;
6211 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006212 }
Daniel Vetter060c8772014-03-21 23:22:35 +01006213 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006214
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006215 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Clint Taylor01527b32014-07-07 13:01:46 -07006216 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
6217 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02006218
6219 /*
6220 * Figure out the current pipe for the initial backlight setup.
6221 * If the current pipe isn't valid, try the PPS pipe, and if that
6222 * fails just assume pipe A.
6223 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006224 pipe = vlv_active_pipe(intel_dp);
Ville Syrjälä6517d272014-11-07 11:16:02 +02006225
6226 if (pipe != PIPE_A && pipe != PIPE_B)
6227 pipe = intel_dp->pps_pipe;
6228
6229 if (pipe != PIPE_A && pipe != PIPE_B)
6230 pipe = PIPE_A;
6231
6232 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
6233 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07006234 }
6235
Jani Nikula368b5542018-05-16 11:01:10 +03006236 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03006237 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02006238 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006239
6240 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03006241
6242out_vdd_off:
6243 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
6244 /*
6245 * vdd might still be enabled do to the delayed vdd off.
6246 * Make sure vdd is actually turned off here.
6247 */
6248 pps_lock(intel_dp);
6249 edp_panel_vdd_off_sync(intel_dp);
6250 pps_unlock(intel_dp);
6251
6252 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006253}
6254
Manasi Navare93013972017-04-06 16:44:19 +03006255static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
6256{
6257 struct intel_connector *intel_connector;
6258 struct drm_connector *connector;
6259
6260 intel_connector = container_of(work, typeof(*intel_connector),
6261 modeset_retry_work);
6262 connector = &intel_connector->base;
6263 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
6264 connector->name);
6265
6266 /* Grab the locks before changing connector property*/
6267 mutex_lock(&connector->dev->mode_config.mutex);
6268 /* Set connector link status to BAD and send a Uevent to notify
6269 * userspace to do a modeset.
6270 */
6271 drm_mode_connector_set_link_status_property(connector,
6272 DRM_MODE_LINK_STATUS_BAD);
6273 mutex_unlock(&connector->dev->mode_config.mutex);
6274 /* Send Hotplug uevent so userspace can reprobe */
6275 drm_kms_helper_hotplug_event(connector->dev);
6276}
6277
Paulo Zanoni16c25532013-06-12 17:27:25 -03006278bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006279intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
6280 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006281{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006282 struct drm_connector *connector = &intel_connector->base;
6283 struct intel_dp *intel_dp = &intel_dig_port->dp;
6284 struct intel_encoder *intel_encoder = &intel_dig_port->base;
6285 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006286 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02006287 enum port port = intel_encoder->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01006288 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006289
Manasi Navare93013972017-04-06 16:44:19 +03006290 /* Initialize the work for modeset in case of link train failure */
6291 INIT_WORK(&intel_connector->modeset_retry_work,
6292 intel_dp_modeset_retry_work_fn);
6293
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006294 if (WARN(intel_dig_port->max_lanes < 1,
6295 "Not enough lanes (%d) for DP on port %c\n",
6296 intel_dig_port->max_lanes, port_name(port)))
6297 return false;
6298
Jani Nikula55cfc582017-03-28 17:59:04 +03006299 intel_dp_set_source_rates(intel_dp);
6300
Manasi Navared7e8ef02017-02-07 16:54:11 -08006301 intel_dp->reset_link_params = true;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006302 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006303 intel_dp->active_pipe = INVALID_PIPE;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006304
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006305 /* intel_dp vfuncs */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006306 if (HAS_DDI(dev_priv))
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03006307 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
6308
Daniel Vetter07679352012-09-06 22:15:42 +02006309 /* Preserve the current hw state. */
6310 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03006311 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00006312
Jani Nikula7b91bf72017-08-18 12:30:19 +03006313 if (intel_dp_is_port_edp(dev_priv, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05306314 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02006315 else
6316 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04006317
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006318 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6319 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
6320
Imre Deakf7d24902013-05-08 13:14:05 +03006321 /*
6322 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
6323 * for DP the encoder type can be set by the caller to
6324 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
6325 */
6326 if (type == DRM_MODE_CONNECTOR_eDP)
6327 intel_encoder->type = INTEL_OUTPUT_EDP;
6328
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006329 /* eDP only on port B and/or C on vlv/chv */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006330 if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Jani Nikula1853a9d2017-08-18 12:30:20 +03006331 intel_dp_is_edp(intel_dp) &&
6332 port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006333 return false;
6334
Imre Deake7281ea2013-05-08 13:14:08 +03006335 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
6336 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
6337 port_name(port));
6338
Adam Jacksonb3295302010-07-16 14:46:28 -04006339 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006340 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
6341
Ville Syrjälä1e34f1d2018-06-13 19:05:52 +03006342 if (!HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä050213892017-11-29 20:08:47 +02006343 connector->interlace_allowed = true;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006344 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08006345
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02006346 intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006347
Mika Kaholab6339582016-09-09 14:10:52 +03006348 intel_dp_aux_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01006349
Daniel Vetter66a92782012-07-12 20:08:18 +02006350 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01006351 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08006352
Chris Wilsondf0e9242010-09-09 16:20:55 +01006353 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006354
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006355 if (HAS_DDI(dev_priv))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02006356 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
6357 else
6358 intel_connector->get_hw_state = intel_connector_get_hw_state;
6359
Dave Airlie0e32b392014-05-02 14:02:48 +10006360 /* init MST on ports that can support it */
Jani Nikula1853a9d2017-08-18 12:30:20 +03006361 if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
Rodrigo Vivi9787e832018-01-29 15:22:22 -08006362 (port == PORT_B || port == PORT_C ||
6363 port == PORT_D || port == PORT_F))
Jani Nikula0c9b3712015-05-18 17:10:01 +03006364 intel_dp_mst_encoder_init(intel_dig_port,
6365 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10006366
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006367 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006368 intel_dp_aux_fini(intel_dp);
6369 intel_dp_mst_encoder_cleanup(intel_dig_port);
6370 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006371 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006372
Chris Wilsonf6849602010-09-19 09:29:33 +01006373 intel_dp_add_properties(intel_dp, connector);
6374
Ramalingam Cfdddd082018-01-18 11:18:05 +05306375 if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) {
Sean Paul20f24d72018-01-08 14:55:43 -05006376 int ret = intel_hdcp_init(intel_connector, &intel_dp_hdcp_shim);
6377 if (ret)
6378 DRM_DEBUG_KMS("HDCP init failed, skipping.\n");
6379 }
6380
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006381 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
6382 * 0xd. Failure to do so will result in spurious interrupts being
6383 * generated on the port when a cable is not attached.
6384 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006385 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006386 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
6387 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
6388 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03006389
6390 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006391
6392fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006393 drm_connector_cleanup(connector);
6394
6395 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006396}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006397
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006398bool intel_dp_init(struct drm_i915_private *dev_priv,
Chris Wilson457c52d2016-06-01 08:27:50 +01006399 i915_reg_t output_reg,
6400 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006401{
6402 struct intel_digital_port *intel_dig_port;
6403 struct intel_encoder *intel_encoder;
6404 struct drm_encoder *encoder;
6405 struct intel_connector *intel_connector;
6406
Daniel Vetterb14c5672013-09-19 12:18:32 +02006407 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006408 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01006409 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006410
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006411 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306412 if (!intel_connector)
6413 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006414
6415 intel_encoder = &intel_dig_port->base;
6416 encoder = &intel_encoder->base;
6417
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006418 if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
6419 &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
6420 "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306421 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006422
Ville Syrjäläc85d2002018-01-17 21:21:47 +02006423 intel_encoder->hotplug = intel_dp_hotplug;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006424 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006425 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006426 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006427 intel_encoder->suspend = intel_dp_encoder_suspend;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006428 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006429 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006430 intel_encoder->pre_enable = chv_pre_enable_dp;
6431 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006432 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006433 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006434 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006435 } else if (IS_VALLEYVIEW(dev_priv)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006436 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006437 intel_encoder->pre_enable = vlv_pre_enable_dp;
6438 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006439 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006440 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006441 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006442 intel_encoder->pre_enable = g4x_pre_enable_dp;
6443 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006444 intel_encoder->disable = g4x_disable_dp;
Ville Syrjälä4dccc4d2018-06-13 19:05:53 +03006445 intel_encoder->post_disable = g4x_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006446 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006447
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006448 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006449 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006450
Ville Syrjäläcca05022016-06-22 21:57:06 +03006451 intel_encoder->type = INTEL_OUTPUT_DP;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02006452 intel_encoder->power_domain = intel_port_to_power_domain(port);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006453 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä882ec382014-04-28 14:07:43 +03006454 if (port == PORT_D)
6455 intel_encoder->crtc_mask = 1 << 2;
6456 else
6457 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6458 } else {
6459 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6460 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006461 intel_encoder->cloneable = 0;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07006462 intel_encoder->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006463
Dave Airlie13cf5502014-06-18 11:29:35 +10006464 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006465 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006466
Ville Syrjälä385e4de2017-08-18 16:49:55 +03006467 if (port != PORT_A)
6468 intel_infoframe_init(intel_dig_port);
6469
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306470 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6471 goto err_init_connector;
6472
Chris Wilson457c52d2016-06-01 08:27:50 +01006473 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306474
6475err_init_connector:
6476 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306477err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306478 kfree(intel_connector);
6479err_connector_alloc:
6480 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01006481 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006482}
Dave Airlie0e32b392014-05-02 14:02:48 +10006483
6484void intel_dp_mst_suspend(struct drm_device *dev)
6485{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006486 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006487 int i;
6488
6489 /* disable MST */
6490 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006491 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006492
6493 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006494 continue;
6495
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006496 if (intel_dig_port->dp.is_mst)
6497 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
Dave Airlie0e32b392014-05-02 14:02:48 +10006498 }
6499}
6500
6501void intel_dp_mst_resume(struct drm_device *dev)
6502{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006503 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006504 int i;
6505
6506 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006507 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006508 int ret;
6509
6510 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006511 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +10006512
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006513 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6514 if (ret)
6515 intel_dp_check_mst_status(&intel_dig_port->dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10006516 }
6517}