blob: 6587d0503a690c0ab6d9eb14520c76314272f084 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070020#include <asm/unaligned.h>
21
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070022#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040023#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070024#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040025#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053026#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053027#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070028#include "debug.h"
29#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujithcbe61d82009-02-09 13:27:12 +053031static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040033MODULE_AUTHOR("Atheros Communications");
34MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
35MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
36MODULE_LICENSE("Dual BSD/GPL");
37
38static int __init ath9k_init(void)
39{
40 return 0;
41}
42module_init(ath9k_init);
43
44static void __exit ath9k_exit(void)
45{
46 return;
47}
48module_exit(ath9k_exit);
49
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040050/* Private hardware callbacks */
51
52static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Ben Greear462e58f2012-04-12 10:04:00 -070084#ifdef CONFIG_ATH9K_DEBUGFS
85
86void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
87{
88 struct ath_softc *sc = common->priv;
89 if (sync_cause)
90 sc->debug.stats.istats.sync_cause_all++;
91 if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
92 sc->debug.stats.istats.sync_rtc_irq++;
93 if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
94 sc->debug.stats.istats.sync_mac_irq++;
95 if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
96 sc->debug.stats.istats.eeprom_illegal_access++;
97 if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
98 sc->debug.stats.istats.apb_timeout++;
99 if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
100 sc->debug.stats.istats.pci_mode_conflict++;
101 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
102 sc->debug.stats.istats.host1_fatal++;
103 if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
104 sc->debug.stats.istats.host1_perr++;
105 if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
106 sc->debug.stats.istats.trcv_fifo_perr++;
107 if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
108 sc->debug.stats.istats.radm_cpl_ep++;
109 if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
110 sc->debug.stats.istats.radm_cpl_dllp_abort++;
111 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
112 sc->debug.stats.istats.radm_cpl_tlp_abort++;
113 if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
114 sc->debug.stats.istats.radm_cpl_ecrc_err++;
115 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
116 sc->debug.stats.istats.radm_cpl_timeout++;
117 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
118 sc->debug.stats.istats.local_timeout++;
119 if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
120 sc->debug.stats.istats.pm_access++;
121 if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
122 sc->debug.stats.istats.mac_awake++;
123 if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
124 sc->debug.stats.istats.mac_asleep++;
125 if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
126 sc->debug.stats.istats.mac_sleep_access++;
127}
128#endif
129
130
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200131static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530132{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700133 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200134 struct ath_common *common = ath9k_hw_common(ah);
135 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +0530136
Felix Fietkau087b6ff2011-07-09 11:12:49 +0700137 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
138 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
139 clockrate = 117;
140 else if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200141 clockrate = ATH9K_CLOCK_RATE_CCK;
Karl Beldan675a0b02013-03-25 16:26:57 +0100142 else if (conf->chandef.chan->band == IEEE80211_BAND_2GHZ)
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200143 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
144 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
145 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400146 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200147 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
148
149 if (conf_is_ht40(conf))
150 clockrate *= 2;
151
Felix Fietkau906c7202011-07-09 11:12:48 +0700152 if (ah->curchan) {
153 if (IS_CHAN_HALF_RATE(ah->curchan))
154 clockrate /= 2;
155 if (IS_CHAN_QUARTER_RATE(ah->curchan))
156 clockrate /= 4;
157 }
158
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200159 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530160}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700161
Sujithcbe61d82009-02-09 13:27:12 +0530162static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530163{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200164 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530165
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200166 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530167}
168
Sujith0caa7b12009-02-16 13:23:20 +0530169bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700170{
171 int i;
172
Sujith0caa7b12009-02-16 13:23:20 +0530173 BUG_ON(timeout < AH_TIME_QUANTUM);
174
175 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700176 if ((REG_READ(ah, reg) & mask) == val)
177 return true;
178
179 udelay(AH_TIME_QUANTUM);
180 }
Sujith04bd46382008-11-28 22:18:05 +0530181
Joe Perchesd2182b62011-12-15 14:55:53 -0800182 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800183 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
184 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530185
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700186 return false;
187}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400188EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700189
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200190void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
191 int hw_delay)
192{
193 if (IS_CHAN_B(chan))
194 hw_delay = (4 * hw_delay) / 22;
195 else
196 hw_delay /= 10;
197
198 if (IS_CHAN_HALF_RATE(chan))
199 hw_delay *= 2;
200 else if (IS_CHAN_QUARTER_RATE(chan))
201 hw_delay *= 4;
202
203 udelay(hw_delay + BASE_ACTIVATE_DELAY);
204}
205
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100206void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100207 int column, unsigned int *writecnt)
208{
209 int r;
210
211 ENABLE_REGWRITE_BUFFER(ah);
212 for (r = 0; r < array->ia_rows; r++) {
213 REG_WRITE(ah, INI_RA(array, r, 0),
214 INI_RA(array, r, column));
215 DO_DELAY(*writecnt);
216 }
217 REGWRITE_BUFFER_FLUSH(ah);
218}
219
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700220u32 ath9k_hw_reverse_bits(u32 val, u32 n)
221{
222 u32 retval;
223 int i;
224
225 for (i = 0, retval = 0; i < n; i++) {
226 retval = (retval << 1) | (val & 1);
227 val >>= 1;
228 }
229 return retval;
230}
231
Sujithcbe61d82009-02-09 13:27:12 +0530232u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100233 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530234 u32 frameLen, u16 rateix,
235 bool shortPreamble)
236{
237 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530238
239 if (kbps == 0)
240 return 0;
241
Felix Fietkau545750d2009-11-23 22:21:01 +0100242 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530243 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530244 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100245 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530246 phyTime >>= 1;
247 numBits = frameLen << 3;
248 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
249 break;
Sujith46d14a52008-11-18 09:08:13 +0530250 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530251 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530252 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
253 numBits = OFDM_PLCP_BITS + (frameLen << 3);
254 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
255 txTime = OFDM_SIFS_TIME_QUARTER
256 + OFDM_PREAMBLE_TIME_QUARTER
257 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530258 } else if (ah->curchan &&
259 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530260 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
261 numBits = OFDM_PLCP_BITS + (frameLen << 3);
262 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
263 txTime = OFDM_SIFS_TIME_HALF +
264 OFDM_PREAMBLE_TIME_HALF
265 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
266 } else {
267 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
268 numBits = OFDM_PLCP_BITS + (frameLen << 3);
269 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
270 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
271 + (numSymbols * OFDM_SYMBOL_TIME);
272 }
273 break;
274 default:
Joe Perches38002762010-12-02 19:12:36 -0800275 ath_err(ath9k_hw_common(ah),
276 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530277 txTime = 0;
278 break;
279 }
280
281 return txTime;
282}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400283EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530284
Sujithcbe61d82009-02-09 13:27:12 +0530285void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530286 struct ath9k_channel *chan,
287 struct chan_centers *centers)
288{
289 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530290
291 if (!IS_CHAN_HT40(chan)) {
292 centers->ctl_center = centers->ext_center =
293 centers->synth_center = chan->channel;
294 return;
295 }
296
297 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
298 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
299 centers->synth_center =
300 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
301 extoff = 1;
302 } else {
303 centers->synth_center =
304 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
305 extoff = -1;
306 }
307
308 centers->ctl_center =
309 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700310 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530311 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700312 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530313}
314
315/******************/
316/* Chip Revisions */
317/******************/
318
Sujithcbe61d82009-02-09 13:27:12 +0530319static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530320{
321 u32 val;
322
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530323 switch (ah->hw_version.devid) {
324 case AR5416_AR9100_DEVID:
325 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
326 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200327 case AR9300_DEVID_AR9330:
328 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
329 if (ah->get_mac_revision) {
330 ah->hw_version.macRev = ah->get_mac_revision();
331 } else {
332 val = REG_READ(ah, AR_SREV);
333 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
334 }
335 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530336 case AR9300_DEVID_AR9340:
337 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
338 val = REG_READ(ah, AR_SREV);
339 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
340 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200341 case AR9300_DEVID_QCA955X:
342 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
343 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530344 }
345
Sujithf1dc5602008-10-29 10:16:30 +0530346 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
347
348 if (val == 0xFF) {
349 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530350 ah->hw_version.macVersion =
351 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
352 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530353
Sujith Manoharan77fac462012-09-11 20:09:18 +0530354 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530355 ah->is_pciexpress = true;
356 else
357 ah->is_pciexpress = (val &
358 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530359 } else {
360 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530361 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530362
Sujithd535a422009-02-09 13:27:06 +0530363 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530364
Sujithd535a422009-02-09 13:27:06 +0530365 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530366 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530367 }
368}
369
Sujithf1dc5602008-10-29 10:16:30 +0530370/************************************/
371/* HW Attach, Detach, Init Routines */
372/************************************/
373
Sujithcbe61d82009-02-09 13:27:12 +0530374static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530375{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100376 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530377 return;
378
379 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
380 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
381 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
382 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
383 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
384 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
385 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
386 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
387 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
388
389 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
390}
391
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400392/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530393static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530394{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700395 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400396 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530397 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800398 static const u32 patternData[4] = {
399 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
400 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400401 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530402
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400403 if (!AR_SREV_9300_20_OR_LATER(ah)) {
404 loop_max = 2;
405 regAddr[1] = AR_PHY_BASE + (8 << 2);
406 } else
407 loop_max = 1;
408
409 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530410 u32 addr = regAddr[i];
411 u32 wrData, rdData;
412
413 regHold[i] = REG_READ(ah, addr);
414 for (j = 0; j < 0x100; j++) {
415 wrData = (j << 16) | j;
416 REG_WRITE(ah, addr, wrData);
417 rdData = REG_READ(ah, addr);
418 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800419 ath_err(common,
420 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
421 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530422 return false;
423 }
424 }
425 for (j = 0; j < 4; j++) {
426 wrData = patternData[j];
427 REG_WRITE(ah, addr, wrData);
428 rdData = REG_READ(ah, addr);
429 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800430 ath_err(common,
431 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
432 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530433 return false;
434 }
435 }
436 REG_WRITE(ah, regAddr[i], regHold[i]);
437 }
438 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530439
Sujithf1dc5602008-10-29 10:16:30 +0530440 return true;
441}
442
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700443static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444{
445 int i;
446
Felix Fietkau689e7562012-04-12 22:35:56 +0200447 ah->config.dma_beacon_response_time = 1;
448 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530449 ah->config.additional_swba_backoff = 0;
450 ah->config.ack_6mb = 0x0;
451 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530452 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530453 ah->config.pcie_waen = 0;
454 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400455 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700456
457 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530458 ah->config.spurchans[i][0] = AR_NO_SPUR;
459 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700460 }
461
Sujith0ce024c2009-12-14 14:57:00 +0530462 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400463 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400464
465 /*
466 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
467 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
468 * This means we use it for all AR5416 devices, and the few
469 * minor PCI AR9280 devices out there.
470 *
471 * Serialization is required because these devices do not handle
472 * well the case of two concurrent reads/writes due to the latency
473 * involved. During one read/write another read/write can be issued
474 * on another CPU while the previous read/write may still be working
475 * on our hardware, if we hit this case the hardware poops in a loop.
476 * We prevent this by serializing reads and writes.
477 *
478 * This issue is not present on PCI-Express devices or pre-AR5416
479 * devices (legacy, 802.11abg).
480 */
481 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700482 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700483}
484
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700485static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700486{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700487 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
488
489 regulatory->country_code = CTRY_DEFAULT;
490 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700491
Sujithd535a422009-02-09 13:27:06 +0530492 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530493 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700494
Sujith2660b812009-02-09 13:27:26 +0530495 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200496 ah->sta_id1_defaults =
497 AR_STA_ID1_CRPT_MIC_ENABLE |
498 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100499 if (AR_SREV_9100(ah))
500 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530501 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530502 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200503 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100504 ah->htc_reset_init = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700505}
506
Sujithcbe61d82009-02-09 13:27:12 +0530507static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700508{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700509 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530510 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700511 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530512 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800513 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700514
Sujithf1dc5602008-10-29 10:16:30 +0530515 sum = 0;
516 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400517 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530518 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700519 common->macaddr[2 * i] = eeval >> 8;
520 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700521 }
Sujithd8baa932009-03-30 15:28:25 +0530522 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530523 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700524
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700525 return 0;
526}
527
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700528static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700529{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530530 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700531 int ecode;
532
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530533 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530534 if (!ath9k_hw_chip_test(ah))
535 return -ENODEV;
536 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700537
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400538 if (!AR_SREV_9300_20_OR_LATER(ah)) {
539 ecode = ar9002_hw_rf_claim(ah);
540 if (ecode != 0)
541 return ecode;
542 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700543
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700544 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700545 if (ecode != 0)
546 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530547
Joe Perchesd2182b62011-12-15 14:55:53 -0800548 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800549 ah->eep_ops->get_eeprom_ver(ah),
550 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530551
Felix Fietkauf5ffe23a2013-01-20 18:51:57 +0100552 if (ah->config.enable_ani)
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700553 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530554
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700555 return 0;
556}
557
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100558static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700559{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100560 if (!AR_SREV_9300_20_OR_LATER(ah))
561 return ar9002_hw_attach_ops(ah);
562
563 ar9003_hw_attach_ops(ah);
564 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700565}
566
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400567/* Called for all hardware families */
568static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700569{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700570 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700571 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700572
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530573 ath9k_hw_read_revisions(ah);
574
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530575 /*
576 * Read back AR_WA into a permanent copy and set bits 14 and 17.
577 * We need to do this to avoid RMW of this register. We cannot
578 * read the reg when chip is asleep.
579 */
580 ah->WARegVal = REG_READ(ah, AR_WA);
581 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
582 AR_WA_ASPM_TIMER_BASED_DISABLE);
583
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700584 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800585 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700586 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700587 }
588
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530589 if (AR_SREV_9462(ah))
Rajkumar Manoharaneec353c2011-10-13 10:49:13 +0530590 ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;
591
Sujith Manoharana4a29542012-09-10 09:20:03 +0530592 if (AR_SREV_9565(ah)) {
593 ah->WARegVal |= AR_WA_BIT22;
594 REG_WRITE(ah, AR_WA, ah->WARegVal);
595 }
596
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400597 ath9k_hw_init_defaults(ah);
598 ath9k_hw_init_config(ah);
599
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100600 r = ath9k_hw_attach_ops(ah);
601 if (r)
602 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400603
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700604 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800605 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700606 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700607 }
608
Felix Fietkauf3eef642012-03-14 16:40:25 +0100609 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700610 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
Panayiotis Karabassis7508b652012-06-26 23:37:17 +0300611 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
John W. Linville4c85ab12010-07-28 10:06:35 -0400612 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700613 ah->config.serialize_regmode =
614 SER_REG_MODE_ON;
615 } else {
616 ah->config.serialize_regmode =
617 SER_REG_MODE_OFF;
618 }
619 }
620
Joe Perchesd2182b62011-12-15 14:55:53 -0800621 ath_dbg(common, RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700622 ah->config.serialize_regmode);
623
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500624 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
625 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
626 else
627 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
628
Felix Fietkau6da5a722010-12-12 00:51:12 +0100629 switch (ah->hw_version.macVersion) {
630 case AR_SREV_VERSION_5416_PCI:
631 case AR_SREV_VERSION_5416_PCIE:
632 case AR_SREV_VERSION_9160:
633 case AR_SREV_VERSION_9100:
634 case AR_SREV_VERSION_9280:
635 case AR_SREV_VERSION_9285:
636 case AR_SREV_VERSION_9287:
637 case AR_SREV_VERSION_9271:
638 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200639 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100640 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530641 case AR_SREV_VERSION_9340:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530642 case AR_SREV_VERSION_9462:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200643 case AR_SREV_VERSION_9550:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530644 case AR_SREV_VERSION_9565:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100645 break;
646 default:
Joe Perches38002762010-12-02 19:12:36 -0800647 ath_err(common,
648 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
649 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700650 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700651 }
652
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200653 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200654 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400655 ah->is_pciexpress = false;
656
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700657 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700658 ath9k_hw_init_cal_settings(ah);
659
660 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200661 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700662 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400663 if (!AR_SREV_9300_20_OR_LATER(ah))
664 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700665
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200666 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700667 ath9k_hw_disablepcie(ah);
668
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700669 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700670 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700671 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700672
673 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100674 r = ath9k_hw_fill_cap_info(ah);
675 if (r)
676 return r;
677
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700678 r = ath9k_hw_init_macaddr(ah);
679 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800680 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700681 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700682 }
683
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400684 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530685 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700686 else
Sujith2660b812009-02-09 13:27:26 +0530687 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700688
Gabor Juhos88e641d2011-06-21 11:23:30 +0200689 if (AR_SREV_9330(ah))
690 ah->bb_watchdog_timeout_ms = 85;
691 else
692 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700693
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400694 common->state = ATH_HW_INITIALIZED;
695
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700696 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700697}
698
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400699int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530700{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400701 int ret;
702 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530703
Sujith Manoharan77fac462012-09-11 20:09:18 +0530704 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400705 switch (ah->hw_version.devid) {
706 case AR5416_DEVID_PCI:
707 case AR5416_DEVID_PCIE:
708 case AR5416_AR9100_DEVID:
709 case AR9160_DEVID_PCI:
710 case AR9280_DEVID_PCI:
711 case AR9280_DEVID_PCIE:
712 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400713 case AR9287_DEVID_PCI:
714 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400715 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400716 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800717 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200718 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530719 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200720 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700721 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530722 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530723 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530724 case AR9300_DEVID_AR9565:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400725 break;
726 default:
727 if (common->bus_ops->ath_bus_type == ATH_USB)
728 break;
Joe Perches38002762010-12-02 19:12:36 -0800729 ath_err(common, "Hardware device ID 0x%04x not supported\n",
730 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400731 return -EOPNOTSUPP;
732 }
Sujithf1dc5602008-10-29 10:16:30 +0530733
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400734 ret = __ath9k_hw_init(ah);
735 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800736 ath_err(common,
737 "Unable to initialize hardware; initialization status: %d\n",
738 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400739 return ret;
740 }
Sujithf1dc5602008-10-29 10:16:30 +0530741
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400742 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530743}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400744EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530745
Sujithcbe61d82009-02-09 13:27:12 +0530746static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530747{
Sujith7d0d0df2010-04-16 11:53:57 +0530748 ENABLE_REGWRITE_BUFFER(ah);
749
Sujithf1dc5602008-10-29 10:16:30 +0530750 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
751 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
752
753 REG_WRITE(ah, AR_QOS_NO_ACK,
754 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
755 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
756 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
757
758 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
759 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
760 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
761 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
762 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530763
764 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530765}
766
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530767u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530768{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530769 struct ath_common *common = ath9k_hw_common(ah);
770 int i = 0;
771
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100772 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
773 udelay(100);
774 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
775
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530776 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
777
Vivek Natarajanb1415812011-01-27 14:45:07 +0530778 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530779
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530780 if (WARN_ON_ONCE(i >= 100)) {
781 ath_err(common, "PLL4 meaurement not done\n");
782 break;
783 }
784
785 i++;
786 }
787
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100788 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530789}
790EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
791
Sujithcbe61d82009-02-09 13:27:12 +0530792static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530793 struct ath9k_channel *chan)
794{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800795 u32 pll;
796
Sujith Manoharana4a29542012-09-10 09:20:03 +0530797 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530798 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
799 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
800 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
801 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
802 AR_CH0_DPLL2_KD, 0x40);
803 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
804 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530805
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530806 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
807 AR_CH0_BB_DPLL1_REFDIV, 0x5);
808 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
809 AR_CH0_BB_DPLL1_NINI, 0x58);
810 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
811 AR_CH0_BB_DPLL1_NFRAC, 0x0);
812
813 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
814 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
815 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
816 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
817 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
818 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
819
820 /* program BB PLL phase_shift to 0x6 */
821 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
822 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
823
824 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
825 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530826 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200827 } else if (AR_SREV_9330(ah)) {
828 u32 ddr_dpll2, pll_control2, kd;
829
830 if (ah->is_clk_25mhz) {
831 ddr_dpll2 = 0x18e82f01;
832 pll_control2 = 0xe04a3d;
833 kd = 0x1d;
834 } else {
835 ddr_dpll2 = 0x19e82f01;
836 pll_control2 = 0x886666;
837 kd = 0x3d;
838 }
839
840 /* program DDR PLL ki and kd value */
841 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
842
843 /* program DDR PLL phase_shift */
844 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
845 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
846
847 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
848 udelay(1000);
849
850 /* program refdiv, nint, frac to RTC register */
851 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
852
853 /* program BB PLL kd and ki value */
854 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
855 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
856
857 /* program BB PLL phase_shift */
858 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
859 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200860 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530861 u32 regval, pll2_divint, pll2_divfrac, refdiv;
862
863 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
864 udelay(1000);
865
866 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
867 udelay(100);
868
869 if (ah->is_clk_25mhz) {
870 pll2_divint = 0x54;
871 pll2_divfrac = 0x1eb85;
872 refdiv = 3;
873 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200874 if (AR_SREV_9340(ah)) {
875 pll2_divint = 88;
876 pll2_divfrac = 0;
877 refdiv = 5;
878 } else {
879 pll2_divint = 0x11;
880 pll2_divfrac = 0x26666;
881 refdiv = 1;
882 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530883 }
884
885 regval = REG_READ(ah, AR_PHY_PLL_MODE);
886 regval |= (0x1 << 16);
887 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
888 udelay(100);
889
890 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
891 (pll2_divint << 18) | pll2_divfrac);
892 udelay(100);
893
894 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200895 if (AR_SREV_9340(ah))
896 regval = (regval & 0x80071fff) | (0x1 << 30) |
897 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
898 else
899 regval = (regval & 0x80071fff) | (0x3 << 30) |
900 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530901 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
902 REG_WRITE(ah, AR_PHY_PLL_MODE,
903 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
904 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530905 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800906
907 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530908 if (AR_SREV_9565(ah))
909 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100910 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530911
Gabor Juhosfc05a312012-07-03 19:13:31 +0200912 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
913 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530914 udelay(1000);
915
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400916 /* Switch the core clock for ar9271 to 117Mhz */
917 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530918 udelay(500);
919 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400920 }
921
Sujithf1dc5602008-10-29 10:16:30 +0530922 udelay(RTC_PLL_SETTLE_DELAY);
923
924 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530925
Gabor Juhosfc05a312012-07-03 19:13:31 +0200926 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530927 if (ah->is_clk_25mhz) {
928 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
929 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
930 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
931 } else {
932 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
933 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
934 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
935 }
936 udelay(100);
937 }
Sujithf1dc5602008-10-29 10:16:30 +0530938}
939
Sujithcbe61d82009-02-09 13:27:12 +0530940static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800941 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530942{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530943 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400944 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530945 AR_IMR_TXURN |
946 AR_IMR_RXERR |
947 AR_IMR_RXORN |
948 AR_IMR_BCNMISC;
949
Gabor Juhos3b8a0572012-07-03 19:13:29 +0200950 if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530951 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
952
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400953 if (AR_SREV_9300_20_OR_LATER(ah)) {
954 imr_reg |= AR_IMR_RXOK_HP;
955 if (ah->config.rx_intr_mitigation)
956 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
957 else
958 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530959
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400960 } else {
961 if (ah->config.rx_intr_mitigation)
962 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
963 else
964 imr_reg |= AR_IMR_RXOK;
965 }
966
967 if (ah->config.tx_intr_mitigation)
968 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
969 else
970 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530971
Sujith7d0d0df2010-04-16 11:53:57 +0530972 ENABLE_REGWRITE_BUFFER(ah);
973
Pavel Roskin152d5302010-03-31 18:05:37 -0400974 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500975 ah->imrs2_reg |= AR_IMR_S2_GTT;
976 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530977
978 if (!AR_SREV_9100(ah)) {
979 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530980 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530981 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
982 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400983
Sujith7d0d0df2010-04-16 11:53:57 +0530984 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530985
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400986 if (AR_SREV_9300_20_OR_LATER(ah)) {
987 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
988 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
989 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
990 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
991 }
Sujithf1dc5602008-10-29 10:16:30 +0530992}
993
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700994static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
995{
996 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
997 val = min(val, (u32) 0xFFFF);
998 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
999}
1000
Felix Fietkau0005baf2010-01-15 02:33:40 +01001001static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301002{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001003 u32 val = ath9k_hw_mac_to_clks(ah, us);
1004 val = min(val, (u32) 0xFFFF);
1005 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +05301006}
1007
Felix Fietkau0005baf2010-01-15 02:33:40 +01001008static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301009{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001010 u32 val = ath9k_hw_mac_to_clks(ah, us);
1011 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
1012 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
1013}
1014
1015static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1016{
1017 u32 val = ath9k_hw_mac_to_clks(ah, us);
1018 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
1019 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +05301020}
1021
Sujithcbe61d82009-02-09 13:27:12 +05301022static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301023{
Sujithf1dc5602008-10-29 10:16:30 +05301024 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001025 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1026 tu);
Sujith2660b812009-02-09 13:27:26 +05301027 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301028 return false;
1029 } else {
1030 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301031 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301032 return true;
1033 }
1034}
1035
Felix Fietkau0005baf2010-01-15 02:33:40 +01001036void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301037{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001038 struct ath_common *common = ath9k_hw_common(ah);
1039 struct ieee80211_conf *conf = &common->hw->conf;
1040 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001041 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001042 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001043 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001044 int rx_lat = 0, tx_lat = 0, eifs = 0;
1045 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001046
Joe Perchesd2182b62011-12-15 14:55:53 -08001047 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001048 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301049
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001050 if (!chan)
1051 return;
1052
Sujith2660b812009-02-09 13:27:26 +05301053 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001054 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001055
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301056 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1057 rx_lat = 41;
1058 else
1059 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001060 tx_lat = 54;
1061
Felix Fietkaue88e4862012-04-19 21:18:22 +02001062 if (IS_CHAN_5GHZ(chan))
1063 sifstime = 16;
1064 else
1065 sifstime = 10;
1066
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001067 if (IS_CHAN_HALF_RATE(chan)) {
1068 eifs = 175;
1069 rx_lat *= 2;
1070 tx_lat *= 2;
1071 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1072 tx_lat += 11;
1073
Felix Fietkaue88e4862012-04-19 21:18:22 +02001074 sifstime *= 2;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001075 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001076 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001077 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1078 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301079 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001080 tx_lat *= 4;
1081 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1082 tx_lat += 22;
1083
Felix Fietkaue88e4862012-04-19 21:18:22 +02001084 sifstime *= 4;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001085 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001086 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001087 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301088 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1089 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1090 reg = AR_USEC_ASYNC_FIFO;
1091 } else {
1092 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1093 common->clockrate;
1094 reg = REG_READ(ah, AR_USEC);
1095 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001096 rx_lat = MS(reg, AR_USEC_RX_LAT);
1097 tx_lat = MS(reg, AR_USEC_TX_LAT);
1098
1099 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001100 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001101
Felix Fietkaue239d852010-01-15 02:34:58 +01001102 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001103 slottime += 3 * ah->coverage_class;
1104 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001105 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001106
1107 /*
1108 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001109 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001110 * This was initially only meant to work around an issue with delayed
1111 * BA frames in some implementations, but it has been found to fix ACK
1112 * timeout issues in other cases as well.
1113 */
Karl Beldan675a0b02013-03-25 16:26:57 +01001114 if (conf->chandef.chan &&
1115 conf->chandef.chan->band == IEEE80211_BAND_2GHZ &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001116 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001117 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001118 ctstimeout += 48 - sifstime - ah->slottime;
1119 }
1120
Felix Fietkau42c45682010-02-11 18:07:19 +01001121
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001122 ath9k_hw_set_sifs_time(ah, sifstime);
1123 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001124 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001125 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301126 if (ah->globaltxtimeout != (u32) -1)
1127 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001128
1129 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1130 REG_RMW(ah, AR_USEC,
1131 (common->clockrate - 1) |
1132 SM(rx_lat, AR_USEC_RX_LAT) |
1133 SM(tx_lat, AR_USEC_TX_LAT),
1134 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1135
Sujithf1dc5602008-10-29 10:16:30 +05301136}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001137EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301138
Sujith285f2dd2010-01-08 10:36:07 +05301139void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001140{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001141 struct ath_common *common = ath9k_hw_common(ah);
1142
Sujith736b3a22010-03-17 14:25:24 +05301143 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001144 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001145
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001146 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001147}
Sujith285f2dd2010-01-08 10:36:07 +05301148EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001149
Sujithf1dc5602008-10-29 10:16:30 +05301150/*******/
1151/* INI */
1152/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001153
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001154u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001155{
1156 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1157
1158 if (IS_CHAN_B(chan))
1159 ctl |= CTL_11B;
1160 else if (IS_CHAN_G(chan))
1161 ctl |= CTL_11G;
1162 else
1163 ctl |= CTL_11A;
1164
1165 return ctl;
1166}
1167
Sujithf1dc5602008-10-29 10:16:30 +05301168/****************************************/
1169/* Reset and Channel Switching Routines */
1170/****************************************/
1171
Sujithcbe61d82009-02-09 13:27:12 +05301172static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301173{
Felix Fietkau57b32222010-04-15 17:39:22 -04001174 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301175
Sujith7d0d0df2010-04-16 11:53:57 +05301176 ENABLE_REGWRITE_BUFFER(ah);
1177
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001178 /*
1179 * set AHB_MODE not to do cacheline prefetches
1180 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001181 if (!AR_SREV_9300_20_OR_LATER(ah))
1182 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301183
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001184 /*
1185 * let mac dma reads be in 128 byte chunks
1186 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001187 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301188
Sujith7d0d0df2010-04-16 11:53:57 +05301189 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301190
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001191 /*
1192 * Restore TX Trigger Level to its pre-reset value.
1193 * The initial value depends on whether aggregation is enabled, and is
1194 * adjusted whenever underruns are detected.
1195 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001196 if (!AR_SREV_9300_20_OR_LATER(ah))
1197 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301198
Sujith7d0d0df2010-04-16 11:53:57 +05301199 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301200
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001201 /*
1202 * let mac dma writes be in 128 byte chunks
1203 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001204 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301205
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001206 /*
1207 * Setup receive FIFO threshold to hold off TX activities
1208 */
Sujithf1dc5602008-10-29 10:16:30 +05301209 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1210
Felix Fietkau57b32222010-04-15 17:39:22 -04001211 if (AR_SREV_9300_20_OR_LATER(ah)) {
1212 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1213 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1214
1215 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1216 ah->caps.rx_status_len);
1217 }
1218
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001219 /*
1220 * reduce the number of usable entries in PCU TXBUF to avoid
1221 * wrap around issues.
1222 */
Sujithf1dc5602008-10-29 10:16:30 +05301223 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001224 /* For AR9285 the number of Fifos are reduced to half.
1225 * So set the usable tx buf size also to half to
1226 * avoid data/delimiter underruns
1227 */
Sujithf1dc5602008-10-29 10:16:30 +05301228 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1229 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001230 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301231 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1232 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1233 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001234
Sujith7d0d0df2010-04-16 11:53:57 +05301235 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301236
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001237 if (AR_SREV_9300_20_OR_LATER(ah))
1238 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301239}
1240
Sujithcbe61d82009-02-09 13:27:12 +05301241static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301242{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001243 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1244 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301245
Sujithf1dc5602008-10-29 10:16:30 +05301246 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001247 case NL80211_IFTYPE_ADHOC:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001248 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301249 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1250 break;
Thomas Pedersen2664d662013-05-08 10:16:48 -07001251 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001252 case NL80211_IFTYPE_AP:
1253 set |= AR_STA_ID1_STA_AP;
1254 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001255 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001256 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301257 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301258 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001259 if (!ah->is_monitoring)
1260 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301261 break;
Sujithf1dc5602008-10-29 10:16:30 +05301262 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001263 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301264}
1265
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001266void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1267 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001268{
1269 u32 coef_exp, coef_man;
1270
1271 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1272 if ((coef_scaled >> coef_exp) & 0x1)
1273 break;
1274
1275 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1276
1277 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1278
1279 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1280 *coef_exponent = coef_exp - 16;
1281}
1282
Sujithcbe61d82009-02-09 13:27:12 +05301283static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301284{
1285 u32 rst_flags;
1286 u32 tmpReg;
1287
Sujith70768492009-02-16 13:23:12 +05301288 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001289 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1290 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301291 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1292 }
1293
Sujith7d0d0df2010-04-16 11:53:57 +05301294 ENABLE_REGWRITE_BUFFER(ah);
1295
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001296 if (AR_SREV_9300_20_OR_LATER(ah)) {
1297 REG_WRITE(ah, AR_WA, ah->WARegVal);
1298 udelay(10);
1299 }
1300
Sujithf1dc5602008-10-29 10:16:30 +05301301 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1302 AR_RTC_FORCE_WAKE_ON_INT);
1303
1304 if (AR_SREV_9100(ah)) {
1305 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1306 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1307 } else {
1308 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1309 if (tmpReg &
1310 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1311 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001312 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301313 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001314
1315 val = AR_RC_HOSTIF;
1316 if (!AR_SREV_9300_20_OR_LATER(ah))
1317 val |= AR_RC_AHB;
1318 REG_WRITE(ah, AR_RC, val);
1319
1320 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301321 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301322
1323 rst_flags = AR_RTC_RC_MAC_WARM;
1324 if (type == ATH9K_RESET_COLD)
1325 rst_flags |= AR_RTC_RC_MAC_COLD;
1326 }
1327
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001328 if (AR_SREV_9330(ah)) {
1329 int npend = 0;
1330 int i;
1331
1332 /* AR9330 WAR:
1333 * call external reset function to reset WMAC if:
1334 * - doing a cold reset
1335 * - we have pending frames in the TX queues
1336 */
1337
1338 for (i = 0; i < AR_NUM_QCU; i++) {
1339 npend = ath9k_hw_numtxpending(ah, i);
1340 if (npend)
1341 break;
1342 }
1343
1344 if (ah->external_reset &&
1345 (npend || type == ATH9K_RESET_COLD)) {
1346 int reset_err = 0;
1347
Joe Perchesd2182b62011-12-15 14:55:53 -08001348 ath_dbg(ath9k_hw_common(ah), RESET,
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001349 "reset MAC via external reset\n");
1350
1351 reset_err = ah->external_reset();
1352 if (reset_err) {
1353 ath_err(ath9k_hw_common(ah),
1354 "External reset failed, err=%d\n",
1355 reset_err);
1356 return false;
1357 }
1358
1359 REG_WRITE(ah, AR_RTC_RESET, 1);
1360 }
1361 }
1362
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301363 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301364 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301365
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001366 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301367
1368 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301369
Sujithf1dc5602008-10-29 10:16:30 +05301370 udelay(50);
1371
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001372 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301373 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001374 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301375 return false;
1376 }
1377
1378 if (!AR_SREV_9100(ah))
1379 REG_WRITE(ah, AR_RC, 0);
1380
Sujithf1dc5602008-10-29 10:16:30 +05301381 if (AR_SREV_9100(ah))
1382 udelay(50);
1383
1384 return true;
1385}
1386
Sujithcbe61d82009-02-09 13:27:12 +05301387static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301388{
Sujith7d0d0df2010-04-16 11:53:57 +05301389 ENABLE_REGWRITE_BUFFER(ah);
1390
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001391 if (AR_SREV_9300_20_OR_LATER(ah)) {
1392 REG_WRITE(ah, AR_WA, ah->WARegVal);
1393 udelay(10);
1394 }
1395
Sujithf1dc5602008-10-29 10:16:30 +05301396 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1397 AR_RTC_FORCE_WAKE_ON_INT);
1398
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001399 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301400 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1401
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001402 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301403
Sujith7d0d0df2010-04-16 11:53:57 +05301404 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301405
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001406 if (!AR_SREV_9300_20_OR_LATER(ah))
1407 udelay(2);
1408
1409 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301410 REG_WRITE(ah, AR_RC, 0);
1411
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001412 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301413
1414 if (!ath9k_hw_wait(ah,
1415 AR_RTC_STATUS,
1416 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301417 AR_RTC_STATUS_ON,
1418 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001419 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301420 return false;
1421 }
1422
Sujithf1dc5602008-10-29 10:16:30 +05301423 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1424}
1425
Sujithcbe61d82009-02-09 13:27:12 +05301426static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301427{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301428 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301429
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001430 if (AR_SREV_9300_20_OR_LATER(ah)) {
1431 REG_WRITE(ah, AR_WA, ah->WARegVal);
1432 udelay(10);
1433 }
1434
Sujithf1dc5602008-10-29 10:16:30 +05301435 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1436 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1437
Felix Fietkauceb26a62012-10-03 21:07:51 +02001438 if (!ah->reset_power_on)
1439 type = ATH9K_RESET_POWER_ON;
1440
Sujithf1dc5602008-10-29 10:16:30 +05301441 switch (type) {
1442 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301443 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301444 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001445 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301446 break;
Sujithf1dc5602008-10-29 10:16:30 +05301447 case ATH9K_RESET_WARM:
1448 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301449 ret = ath9k_hw_set_reset(ah, type);
1450 break;
Sujithf1dc5602008-10-29 10:16:30 +05301451 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301452 break;
Sujithf1dc5602008-10-29 10:16:30 +05301453 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301454
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301455 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301456}
1457
Sujithcbe61d82009-02-09 13:27:12 +05301458static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301459 struct ath9k_channel *chan)
1460{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001461 int reset_type = ATH9K_RESET_WARM;
1462
1463 if (AR_SREV_9280(ah)) {
1464 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1465 reset_type = ATH9K_RESET_POWER_ON;
1466 else
1467 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001468 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1469 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1470 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001471
1472 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301473 return false;
1474
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001475 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301476 return false;
1477
Sujith2660b812009-02-09 13:27:26 +05301478 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001479
1480 if (AR_SREV_9330(ah))
1481 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301482 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301483 ath9k_hw_set_rfmode(ah, chan);
1484
1485 return true;
1486}
1487
Sujithcbe61d82009-02-09 13:27:12 +05301488static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001489 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301490{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001491 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001492 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001493 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301494 bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1495 bool band_switch, mode_diff;
1496 u8 ini_reloaded;
1497
1498 band_switch = (chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ)) !=
1499 (ah->curchan->channelFlags & (CHANNEL_2GHZ |
1500 CHANNEL_5GHZ));
1501 mode_diff = (chan->chanmode != ah->curchan->chanmode);
Sujithf1dc5602008-10-29 10:16:30 +05301502
1503 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1504 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001505 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001506 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301507 return false;
1508 }
1509 }
1510
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001511 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001512 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301513 return false;
1514 }
1515
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301516 if (edma && (band_switch || mode_diff)) {
1517 ath9k_hw_mark_phy_inactive(ah);
1518 udelay(5);
1519
1520 ath9k_hw_init_pll(ah, NULL);
1521
1522 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1523 ath_err(common, "Failed to do fast channel change\n");
1524 return false;
1525 }
1526 }
1527
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001528 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301529
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001530 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001531 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001532 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001533 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301534 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001535 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001536 ath9k_hw_apply_txpower(ah, chan, false);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001537 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301538
1539 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1540 ath9k_hw_set_delta_slope(ah, chan);
1541
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001542 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301543
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301544 if (edma && (band_switch || mode_diff)) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301545 ah->ah_flags |= AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301546 if (band_switch || ini_reloaded)
1547 ah->eep_ops->set_board_values(ah, chan);
1548
1549 ath9k_hw_init_bb(ah, chan);
1550
1551 if (band_switch || ini_reloaded)
1552 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301553 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301554 }
1555
Sujithf1dc5602008-10-29 10:16:30 +05301556 return true;
1557}
1558
Felix Fietkau691680b2011-03-19 13:55:38 +01001559static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1560{
1561 u32 gpio_mask = ah->gpio_mask;
1562 int i;
1563
1564 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1565 if (!(gpio_mask & 1))
1566 continue;
1567
1568 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1569 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1570 }
1571}
1572
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301573static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
1574 int *hang_state, int *hang_pos)
1575{
1576 static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
1577 u32 chain_state, dcs_pos, i;
1578
1579 for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
1580 chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
1581 for (i = 0; i < 3; i++) {
1582 if (chain_state == dcu_chain_state[i]) {
1583 *hang_state = chain_state;
1584 *hang_pos = dcs_pos;
1585 return true;
1586 }
1587 }
1588 }
1589 return false;
1590}
1591
1592#define DCU_COMPLETE_STATE 1
1593#define DCU_COMPLETE_STATE_MASK 0x3
1594#define NUM_STATUS_READS 50
1595static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
1596{
1597 u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
1598 u32 i, hang_pos, hang_state, num_state = 6;
1599
1600 comp_state = REG_READ(ah, AR_DMADBG_6);
1601
1602 if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
1603 ath_dbg(ath9k_hw_common(ah), RESET,
1604 "MAC Hang signature not found at DCU complete\n");
1605 return false;
1606 }
1607
1608 chain_state = REG_READ(ah, dcs_reg);
1609 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1610 goto hang_check_iter;
1611
1612 dcs_reg = AR_DMADBG_5;
1613 num_state = 4;
1614 chain_state = REG_READ(ah, dcs_reg);
1615 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1616 goto hang_check_iter;
1617
1618 ath_dbg(ath9k_hw_common(ah), RESET,
1619 "MAC Hang signature 1 not found\n");
1620 return false;
1621
1622hang_check_iter:
1623 ath_dbg(ath9k_hw_common(ah), RESET,
1624 "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
1625 chain_state, comp_state, hang_state, hang_pos);
1626
1627 for (i = 0; i < NUM_STATUS_READS; i++) {
1628 chain_state = REG_READ(ah, dcs_reg);
1629 chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
1630 comp_state = REG_READ(ah, AR_DMADBG_6);
1631
1632 if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
1633 DCU_COMPLETE_STATE) ||
1634 (chain_state != hang_state))
1635 return false;
1636 }
1637
1638 ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
1639
1640 return true;
1641}
1642
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001643bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301644{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001645 int count = 50;
1646 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301647
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301648 if (AR_SREV_9300(ah))
1649 return !ath9k_hw_detect_mac_hang(ah);
1650
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001651 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001652 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301653
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001654 do {
1655 reg = REG_READ(ah, AR_OBS_BUS_1);
1656
1657 if ((reg & 0x7E7FFFEF) == 0x00702400)
1658 continue;
1659
1660 switch (reg & 0x7E000B00) {
1661 case 0x1E000000:
1662 case 0x52000B00:
1663 case 0x18000B00:
1664 continue;
1665 default:
1666 return true;
1667 }
1668 } while (count-- > 0);
1669
1670 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301671}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001672EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301673
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301674static void ath9k_hw_init_mfp(struct ath_hw *ah)
1675{
1676 /* Setup MFP options for CCMP */
1677 if (AR_SREV_9280_20_OR_LATER(ah)) {
1678 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1679 * frames when constructing CCMP AAD. */
1680 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1681 0xc7ff);
1682 ah->sw_mgmt_crypto = false;
1683 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1684 /* Disable hardware crypto for management frames */
1685 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1686 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1687 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1688 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1689 ah->sw_mgmt_crypto = true;
1690 } else {
1691 ah->sw_mgmt_crypto = true;
1692 }
1693}
1694
1695static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1696 u32 macStaId1, u32 saveDefAntenna)
1697{
1698 struct ath_common *common = ath9k_hw_common(ah);
1699
1700 ENABLE_REGWRITE_BUFFER(ah);
1701
Felix Fietkauecbbed32013-04-16 12:51:56 +02001702 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301703 | AR_STA_ID1_RTS_USE_DEF
1704 | (ah->config.ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Felix Fietkauecbbed32013-04-16 12:51:56 +02001705 | ah->sta_id1_defaults,
1706 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301707 ath_hw_setbssidmask(common);
1708 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1709 ath9k_hw_write_associd(ah);
1710 REG_WRITE(ah, AR_ISR, ~0);
1711 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1712
1713 REGWRITE_BUFFER_FLUSH(ah);
1714
1715 ath9k_hw_set_operating_mode(ah, ah->opmode);
1716}
1717
1718static void ath9k_hw_init_queues(struct ath_hw *ah)
1719{
1720 int i;
1721
1722 ENABLE_REGWRITE_BUFFER(ah);
1723
1724 for (i = 0; i < AR_NUM_DCU; i++)
1725 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1726
1727 REGWRITE_BUFFER_FLUSH(ah);
1728
1729 ah->intr_txqs = 0;
1730 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1731 ath9k_hw_resettxqueue(ah, i);
1732}
1733
1734/*
1735 * For big endian systems turn on swapping for descriptors
1736 */
1737static void ath9k_hw_init_desc(struct ath_hw *ah)
1738{
1739 struct ath_common *common = ath9k_hw_common(ah);
1740
1741 if (AR_SREV_9100(ah)) {
1742 u32 mask;
1743 mask = REG_READ(ah, AR_CFG);
1744 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1745 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1746 mask);
1747 } else {
1748 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1749 REG_WRITE(ah, AR_CFG, mask);
1750 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1751 REG_READ(ah, AR_CFG));
1752 }
1753 } else {
1754 if (common->bus_ops->ath_bus_type == ATH_USB) {
1755 /* Configure AR9271 target WLAN */
1756 if (AR_SREV_9271(ah))
1757 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1758 else
1759 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1760 }
1761#ifdef __BIG_ENDIAN
1762 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
1763 AR_SREV_9550(ah))
1764 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1765 else
1766 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1767#endif
1768 }
1769}
1770
Sujith Manoharancaed6572012-03-14 14:40:46 +05301771/*
1772 * Fast channel change:
1773 * (Change synthesizer based on channel freq without resetting chip)
1774 *
1775 * Don't do FCC when
1776 * - Flag is not set
1777 * - Chip is just coming out of full sleep
1778 * - Channel to be set is same as current channel
1779 * - Channel flags are different, (eg.,moving from 2GHz to 5GHz channel)
1780 */
1781static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1782{
1783 struct ath_common *common = ath9k_hw_common(ah);
1784 int ret;
1785
1786 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1787 goto fail;
1788
1789 if (ah->chip_fullsleep)
1790 goto fail;
1791
1792 if (!ah->curchan)
1793 goto fail;
1794
1795 if (chan->channel == ah->curchan->channel)
1796 goto fail;
1797
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001798 if ((ah->curchan->channelFlags | chan->channelFlags) &
1799 (CHANNEL_HALF | CHANNEL_QUARTER))
1800 goto fail;
1801
Sujith Manoharancaed6572012-03-14 14:40:46 +05301802 if ((chan->channelFlags & CHANNEL_ALL) !=
1803 (ah->curchan->channelFlags & CHANNEL_ALL))
1804 goto fail;
1805
1806 if (!ath9k_hw_check_alive(ah))
1807 goto fail;
1808
1809 /*
1810 * For AR9462, make sure that calibration data for
1811 * re-using are present.
1812 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301813 if (AR_SREV_9462(ah) && (ah->caldata &&
1814 (!ah->caldata->done_txiqcal_once ||
1815 !ah->caldata->done_txclcal_once ||
1816 !ah->caldata->rtt_done)))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301817 goto fail;
1818
1819 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1820 ah->curchan->channel, chan->channel);
1821
1822 ret = ath9k_hw_channel_change(ah, chan);
1823 if (!ret)
1824 goto fail;
1825
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301826 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301827 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301828
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301829 ath9k_hw_loadnf(ah, ah->curchan);
1830 ath9k_hw_start_nfcal(ah, true);
1831
Sujith Manoharancaed6572012-03-14 14:40:46 +05301832 if (AR_SREV_9271(ah))
1833 ar9002_hw_load_ani_reg(ah, chan);
1834
1835 return 0;
1836fail:
1837 return -EINVAL;
1838}
1839
Sujithcbe61d82009-02-09 13:27:12 +05301840int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301841 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001842{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001843 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001844 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001845 u32 saveDefAntenna;
1846 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301847 u64 tsf = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301848 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301849 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301850 bool save_fullsleep = ah->chip_fullsleep;
1851
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301852 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301853 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1854 if (start_mci_reset)
1855 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301856 }
1857
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001858 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001859 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001860
Sujith Manoharancaed6572012-03-14 14:40:46 +05301861 if (ah->curchan && !ah->chip_fullsleep)
1862 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001863
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001864 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301865 if (caldata && (chan->channel != caldata->channel ||
1866 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001867 /* Operating channel changed, reset channel calibration data */
1868 memset(caldata, 0, sizeof(*caldata));
1869 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001870 } else if (caldata) {
1871 caldata->paprd_packet_sent = false;
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001872 }
Felix Fietkauf23fba42011-07-28 14:08:56 +02001873 ah->noise = ath9k_hw_getchan_noise(ah, chan);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001874
Sujith Manoharancaed6572012-03-14 14:40:46 +05301875 if (fastcc) {
1876 r = ath9k_hw_do_fastcc(ah, chan);
1877 if (!r)
1878 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001879 }
1880
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301881 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301882 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301883
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001884 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1885 if (saveDefAntenna == 0)
1886 saveDefAntenna = 1;
1887
1888 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1889
Sujith46fe7822009-09-17 09:25:25 +05301890 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001891 if (AR_SREV_9100(ah) ||
1892 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301893 tsf = ath9k_hw_gettsf64(ah);
1894
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001895 saveLedState = REG_READ(ah, AR_CFG_LED) &
1896 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1897 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1898
1899 ath9k_hw_mark_phy_inactive(ah);
1900
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001901 ah->paprd_table_write_done = false;
1902
Sujith05020d22010-03-17 14:25:23 +05301903 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001904 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1905 REG_WRITE(ah,
1906 AR9271_RESET_POWER_DOWN_CONTROL,
1907 AR9271_RADIO_RF_RST);
1908 udelay(50);
1909 }
1910
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001911 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001912 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001913 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001914 }
1915
Sujith05020d22010-03-17 14:25:23 +05301916 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001917 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1918 ah->htc_reset_init = false;
1919 REG_WRITE(ah,
1920 AR9271_RESET_POWER_DOWN_CONTROL,
1921 AR9271_GATE_MAC_CTL);
1922 udelay(50);
1923 }
1924
Sujith46fe7822009-09-17 09:25:25 +05301925 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001926 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301927 ath9k_hw_settsf64(ah, tsf);
1928
Felix Fietkau7a370812010-09-22 12:34:52 +02001929 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301930 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001931
Sujithe9141f72010-06-01 15:14:10 +05301932 if (!AR_SREV_9300_20_OR_LATER(ah))
1933 ar9002_hw_enable_async_fifo(ah);
1934
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001935 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001936 if (r)
1937 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001938
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301939 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301940 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1941
Felix Fietkauf860d522010-06-30 02:07:48 +02001942 /*
1943 * Some AR91xx SoC devices frequently fail to accept TSF writes
1944 * right after the chip reset. When that happens, write a new
1945 * value after the initvals have been applied, with an offset
1946 * based on measured time difference
1947 */
1948 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1949 tsf += 1500;
1950 ath9k_hw_settsf64(ah, tsf);
1951 }
1952
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301953 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001954
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001955 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1956 ath9k_hw_set_delta_slope(ah, chan);
1957
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001958 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301959 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001960
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301961 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301962
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001963 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001964 if (r)
1965 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001966
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001967 ath9k_hw_set_clockrate(ah);
1968
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301969 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301970 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001971 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001972 ath9k_hw_init_qos(ah);
1973
Sujith2660b812009-02-09 13:27:26 +05301974 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001975 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301976
Felix Fietkau0005baf2010-01-15 02:33:40 +01001977 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001978
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001979 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1980 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1981 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1982 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1983 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1984 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1985 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301986 }
1987
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001988 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001989
1990 ath9k_hw_set_dma(ah);
1991
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301992 if (!ath9k_hw_mci_is_enabled(ah))
1993 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001994
Sujith0ce024c2009-12-14 14:57:00 +05301995 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001996 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1997 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1998 }
1999
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04002000 if (ah->config.tx_intr_mitigation) {
2001 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
2002 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
2003 }
2004
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002005 ath9k_hw_init_bb(ah, chan);
2006
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05302007 if (caldata) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05302008 caldata->done_txiqcal_once = false;
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05302009 caldata->done_txclcal_once = false;
2010 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002011 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07002012 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002013
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302014 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302015 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302016
Sujith7d0d0df2010-04-16 11:53:57 +05302017 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002018
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04002019 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002020 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2021
Sujith7d0d0df2010-04-16 11:53:57 +05302022 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302023
Sujith Manoharan15d2b582013-03-04 12:42:53 +05302024 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002025
Sujith Manoharandbccdd12012-02-22 17:55:47 +05302026 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302027 ath9k_hw_btcoex_enable(ah);
2028
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302029 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302030 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302031
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05302032 ath9k_hw_loadnf(ah, chan);
2033 ath9k_hw_start_nfcal(ah, true);
2034
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302035 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002036 ar9003_hw_bb_watchdog_config(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302037 ar9003_hw_disable_phy_restart(ah);
2038 }
2039
Felix Fietkau691680b2011-03-19 13:55:38 +01002040 ath9k_hw_apply_gpio_override(ah);
2041
Sujith Manoharan362cd032012-09-16 08:06:36 +05302042 if (AR_SREV_9565(ah) && ah->shared_chain_lnadiv)
2043 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
2044
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002045 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002046}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002047EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002048
Sujithf1dc5602008-10-29 10:16:30 +05302049/******************************/
2050/* Power Management (Chipset) */
2051/******************************/
2052
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002053/*
2054 * Notify Power Mgt is disabled in self-generated frames.
2055 * If requested, force chip to sleep.
2056 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302057static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302058{
2059 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302060
Sujith Manoharana4a29542012-09-10 09:20:03 +05302061 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302062 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2063 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2064 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302065 /* xxx Required for WLAN only case ? */
2066 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2067 udelay(100);
2068 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302069
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302070 /*
2071 * Clear the RTC force wake bit to allow the
2072 * mac to go to sleep.
2073 */
2074 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302075
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302076 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302077 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302078
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302079 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2080 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2081
2082 /* Shutdown chip. Active low */
2083 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2084 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2085 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302086 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002087
2088 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002089 if (AR_SREV_9300_20_OR_LATER(ah))
2090 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002091}
2092
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002093/*
2094 * Notify Power Management is enabled in self-generating
2095 * frames. If request, set power mode of chip to
2096 * auto/normal. Duration in units of 128us (1/8 TU).
2097 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302098static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002099{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302100 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302101
Sujithf1dc5602008-10-29 10:16:30 +05302102 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002103
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302104 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2105 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2106 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2107 AR_RTC_FORCE_WAKE_ON_INT);
2108 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302109
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302110 /* When chip goes into network sleep, it could be waken
2111 * up by MCI_INT interrupt caused by BT's HW messages
2112 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2113 * rate (~100us). This will cause chip to leave and
2114 * re-enter network sleep mode frequently, which in
2115 * consequence will have WLAN MCI HW to generate lots of
2116 * SYS_WAKING and SYS_SLEEPING messages which will make
2117 * BT CPU to busy to process.
2118 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302119 if (ath9k_hw_mci_is_enabled(ah))
2120 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2121 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302122 /*
2123 * Clear the RTC force wake bit to allow the
2124 * mac to go to sleep.
2125 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302126 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302127
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302128 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302129 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302130 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002131
2132 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2133 if (AR_SREV_9300_20_OR_LATER(ah))
2134 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302135}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002136
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302137static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302138{
2139 u32 val;
2140 int i;
2141
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002142 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2143 if (AR_SREV_9300_20_OR_LATER(ah)) {
2144 REG_WRITE(ah, AR_WA, ah->WARegVal);
2145 udelay(10);
2146 }
2147
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302148 if ((REG_READ(ah, AR_RTC_STATUS) &
2149 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2150 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302151 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002152 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302153 if (!AR_SREV_9300_20_OR_LATER(ah))
2154 ath9k_hw_init_pll(ah, NULL);
2155 }
2156 if (AR_SREV_9100(ah))
2157 REG_SET_BIT(ah, AR_RTC_RESET,
2158 AR_RTC_RESET_EN);
2159
2160 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2161 AR_RTC_FORCE_WAKE_EN);
2162 udelay(50);
2163
2164 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2165 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2166 if (val == AR_RTC_STATUS_ON)
2167 break;
2168 udelay(50);
2169 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2170 AR_RTC_FORCE_WAKE_EN);
2171 }
2172 if (i == 0) {
2173 ath_err(ath9k_hw_common(ah),
2174 "Failed to wakeup in %uus\n",
2175 POWER_UP_TIME / 20);
2176 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002177 }
2178
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302179 if (ath9k_hw_mci_is_enabled(ah))
2180 ar9003_mci_set_power_awake(ah);
2181
Sujithf1dc5602008-10-29 10:16:30 +05302182 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2183
2184 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002185}
2186
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002187bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302188{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002189 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302190 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302191 static const char *modes[] = {
2192 "AWAKE",
2193 "FULL-SLEEP",
2194 "NETWORK SLEEP",
2195 "UNDEFINED"
2196 };
Sujithf1dc5602008-10-29 10:16:30 +05302197
Gabor Juhoscbdec972009-07-24 17:27:22 +02002198 if (ah->power_mode == mode)
2199 return status;
2200
Joe Perchesd2182b62011-12-15 14:55:53 -08002201 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002202 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302203
2204 switch (mode) {
2205 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302206 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302207 break;
2208 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302209 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302210 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302211
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302212 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302213 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302214 break;
2215 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302216 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302217 break;
2218 default:
Joe Perches38002762010-12-02 19:12:36 -08002219 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302220 return false;
2221 }
Sujith2660b812009-02-09 13:27:26 +05302222 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302223
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002224 /*
2225 * XXX: If this warning never comes up after a while then
2226 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2227 * ath9k_hw_setpower() return type void.
2228 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302229
2230 if (!(ah->ah_flags & AH_UNPLUGGED))
2231 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002232
Sujithf1dc5602008-10-29 10:16:30 +05302233 return status;
2234}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002235EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302236
Sujithf1dc5602008-10-29 10:16:30 +05302237/*******************/
2238/* Beacon Handling */
2239/*******************/
2240
Sujithcbe61d82009-02-09 13:27:12 +05302241void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002242{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002243 int flags = 0;
2244
Sujith7d0d0df2010-04-16 11:53:57 +05302245 ENABLE_REGWRITE_BUFFER(ah);
2246
Sujith2660b812009-02-09 13:27:26 +05302247 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002248 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002249 REG_SET_BIT(ah, AR_TXCFG,
2250 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01002251 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
2252 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002253 flags |= AR_NDP_TIMER_EN;
Thomas Pedersen2664d662013-05-08 10:16:48 -07002254 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002255 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002256 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2257 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2258 TU_TO_USEC(ah->config.dma_beacon_response_time));
2259 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2260 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002261 flags |=
2262 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2263 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002264 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002265 ath_dbg(ath9k_hw_common(ah), BEACON,
2266 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002267 return;
2268 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002269 }
2270
Felix Fietkaudd347f22011-03-22 21:54:17 +01002271 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2272 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2273 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2274 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002275
Sujith7d0d0df2010-04-16 11:53:57 +05302276 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302277
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002278 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2279}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002280EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002281
Sujithcbe61d82009-02-09 13:27:12 +05302282void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302283 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002284{
2285 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302286 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002287 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002288
Sujith7d0d0df2010-04-16 11:53:57 +05302289 ENABLE_REGWRITE_BUFFER(ah);
2290
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002291 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
2292
2293 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302294 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002295 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302296 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002297
Sujith7d0d0df2010-04-16 11:53:57 +05302298 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302299
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002300 REG_RMW_FIELD(ah, AR_RSSI_THR,
2301 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2302
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302303 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002304
2305 if (bs->bs_sleepduration > beaconintval)
2306 beaconintval = bs->bs_sleepduration;
2307
2308 dtimperiod = bs->bs_dtimperiod;
2309 if (bs->bs_sleepduration > dtimperiod)
2310 dtimperiod = bs->bs_sleepduration;
2311
2312 if (beaconintval == dtimperiod)
2313 nextTbtt = bs->bs_nextdtim;
2314 else
2315 nextTbtt = bs->bs_nexttbtt;
2316
Joe Perchesd2182b62011-12-15 14:55:53 -08002317 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2318 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2319 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2320 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002321
Sujith7d0d0df2010-04-16 11:53:57 +05302322 ENABLE_REGWRITE_BUFFER(ah);
2323
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002324 REG_WRITE(ah, AR_NEXT_DTIM,
2325 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
2326 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2327
2328 REG_WRITE(ah, AR_SLEEP1,
2329 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2330 | AR_SLEEP1_ASSUME_DTIM);
2331
Sujith60b67f52008-08-07 10:52:38 +05302332 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002333 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2334 else
2335 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2336
2337 REG_WRITE(ah, AR_SLEEP2,
2338 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2339
2340 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
2341 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2342
Sujith7d0d0df2010-04-16 11:53:57 +05302343 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302344
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002345 REG_SET_BIT(ah, AR_TIMER_MODE,
2346 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2347 AR_DTIM_TIMER_EN);
2348
Sujith4af9cf42009-02-12 10:06:47 +05302349 /* TSF Out of Range Threshold */
2350 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002351}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002352EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002353
Sujithf1dc5602008-10-29 10:16:30 +05302354/*******************/
2355/* HW Capabilities */
2356/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002357
Felix Fietkau60540692011-07-19 08:46:44 +02002358static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2359{
2360 eeprom_chainmask &= chip_chainmask;
2361 if (eeprom_chainmask)
2362 return eeprom_chainmask;
2363 else
2364 return chip_chainmask;
2365}
2366
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002367/**
2368 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2369 * @ah: the atheros hardware data structure
2370 *
2371 * We enable DFS support upstream on chipsets which have passed a series
2372 * of tests. The testing requirements are going to be documented. Desired
2373 * test requirements are documented at:
2374 *
2375 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2376 *
2377 * Once a new chipset gets properly tested an individual commit can be used
2378 * to document the testing for DFS for that chipset.
2379 */
2380static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2381{
2382
2383 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002384 /* for temporary testing DFS with 9280 */
2385 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002386 /* AR9580 will likely be our first target to get testing on */
2387 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002388 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002389 default:
2390 return false;
2391 }
2392}
2393
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002394int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002395{
Sujith2660b812009-02-09 13:27:26 +05302396 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002397 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002398 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002399 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002400
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302401 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002402 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002403
Sujithf74df6f2009-02-09 13:27:24 +05302404 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002405 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302406
Sujith2660b812009-02-09 13:27:26 +05302407 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302408 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002409 if (regulatory->current_rd == 0x64 ||
2410 regulatory->current_rd == 0x65)
2411 regulatory->current_rd += 5;
2412 else if (regulatory->current_rd == 0x41)
2413 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002414 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2415 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002416 }
Sujithdc2222a2008-08-14 13:26:55 +05302417
Sujithf74df6f2009-02-09 13:27:24 +05302418 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002419 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002420 ath_err(common,
2421 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002422 return -EINVAL;
2423 }
2424
Felix Fietkaud4659912010-10-14 16:02:39 +02002425 if (eeval & AR5416_OPFLAGS_11A)
2426 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002427
Felix Fietkaud4659912010-10-14 16:02:39 +02002428 if (eeval & AR5416_OPFLAGS_11G)
2429 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302430
Sujith Manoharane41db612012-09-10 09:20:12 +05302431 if (AR_SREV_9485(ah) ||
2432 AR_SREV_9285(ah) ||
2433 AR_SREV_9330(ah) ||
2434 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002435 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302436 else if (AR_SREV_9462(ah))
2437 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002438 else if (!AR_SREV_9280_20_OR_LATER(ah))
2439 chip_chainmask = 7;
2440 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2441 chip_chainmask = 3;
2442 else
2443 chip_chainmask = 7;
2444
Sujithf74df6f2009-02-09 13:27:24 +05302445 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002446 /*
2447 * For AR9271 we will temporarilly uses the rx chainmax as read from
2448 * the EEPROM.
2449 */
Sujith8147f5d2009-02-20 15:13:23 +05302450 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002451 !(eeval & AR5416_OPFLAGS_11A) &&
2452 !(AR_SREV_9271(ah)))
2453 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302454 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002455 else if (AR_SREV_9100(ah))
2456 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302457 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002458 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302459 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302460
Felix Fietkau60540692011-07-19 08:46:44 +02002461 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2462 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002463 ah->txchainmask = pCap->tx_chainmask;
2464 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002465
Felix Fietkau7a370812010-09-22 12:34:52 +02002466 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302467
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002468 /* enable key search for every frame in an aggregate */
2469 if (AR_SREV_9300_20_OR_LATER(ah))
2470 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2471
Bruno Randolfce2220d2010-09-17 11:36:25 +09002472 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2473
Felix Fietkau0db156e2011-03-23 20:57:29 +01002474 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302475 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2476 else
2477 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2478
Sujith5b5fa352010-03-17 14:25:15 +05302479 if (AR_SREV_9271(ah))
2480 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302481 else if (AR_DEVID_7010(ah))
2482 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302483 else if (AR_SREV_9300_20_OR_LATER(ah))
2484 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2485 else if (AR_SREV_9287_11_OR_LATER(ah))
2486 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002487 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302488 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002489 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302490 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2491 else
2492 pCap->num_gpio_pins = AR_NUM_GPIO;
2493
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302494 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302495 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302496 else
Sujithf1dc5602008-10-29 10:16:30 +05302497 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302498
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302499#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302500 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2501 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2502 ah->rfkill_gpio =
2503 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2504 ah->rfkill_polarity =
2505 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302506
2507 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2508 }
2509#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002510 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302511 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2512 else
2513 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302514
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302515 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302516 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2517 else
2518 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2519
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002520 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002521 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302522 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002523 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2524
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002525 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2526 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2527 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002528 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002529 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002530 } else {
2531 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002532 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002533 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002534 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002535
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002536 if (AR_SREV_9300_20_OR_LATER(ah))
2537 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2538
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002539 if (AR_SREV_9300_20_OR_LATER(ah))
2540 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2541
Felix Fietkaua42acef2010-09-22 12:34:54 +02002542 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002543 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2544
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002545 if (AR_SREV_9285(ah))
2546 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2547 ant_div_ctl1 =
2548 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2549 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2550 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2551 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302552 if (AR_SREV_9300_20_OR_LATER(ah)) {
2553 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2554 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2555 }
2556
2557
Sujith Manoharan06236e52012-09-16 08:07:12 +05302558 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302559 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2560 /*
2561 * enable the diversity-combining algorithm only when
2562 * both enable_lna_div and enable_fast_div are set
2563 * Table for Diversity
2564 * ant_div_alt_lnaconf bit 0-1
2565 * ant_div_main_lnaconf bit 2-3
2566 * ant_div_alt_gaintb bit 4
2567 * ant_div_main_gaintb bit 5
2568 * enable_ant_div_lnadiv bit 6
2569 * enable_ant_fast_div bit 7
2570 */
2571 if ((ant_div_ctl1 >> 0x6) == 0x3)
2572 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2573 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002574
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002575 if (ath9k_hw_dfs_tested(ah))
2576 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2577
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002578 tx_chainmask = pCap->tx_chainmask;
2579 rx_chainmask = pCap->rx_chainmask;
2580 while (tx_chainmask || rx_chainmask) {
2581 if (tx_chainmask & BIT(0))
2582 pCap->max_txchains++;
2583 if (rx_chainmask & BIT(0))
2584 pCap->max_rxchains++;
2585
2586 tx_chainmask >>= 1;
2587 rx_chainmask >>= 1;
2588 }
2589
Sujith Manoharana4a29542012-09-10 09:20:03 +05302590 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302591 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2592 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2593
2594 if (AR_SREV_9462_20(ah))
2595 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302596 }
2597
Sujith Manoharan846e4382013-06-03 09:19:24 +05302598 if (AR_SREV_9462(ah))
2599 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302600
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302601 if (AR_SREV_9300_20_OR_LATER(ah) &&
2602 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2603 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2604
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002605 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002606}
2607
Sujithf1dc5602008-10-29 10:16:30 +05302608/****************************/
2609/* GPIO / RFKILL / Antennae */
2610/****************************/
2611
Sujithcbe61d82009-02-09 13:27:12 +05302612static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302613 u32 gpio, u32 type)
2614{
2615 int addr;
2616 u32 gpio_shift, tmp;
2617
2618 if (gpio > 11)
2619 addr = AR_GPIO_OUTPUT_MUX3;
2620 else if (gpio > 5)
2621 addr = AR_GPIO_OUTPUT_MUX2;
2622 else
2623 addr = AR_GPIO_OUTPUT_MUX1;
2624
2625 gpio_shift = (gpio % 6) * 5;
2626
2627 if (AR_SREV_9280_20_OR_LATER(ah)
2628 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2629 REG_RMW(ah, addr, (type << gpio_shift),
2630 (0x1f << gpio_shift));
2631 } else {
2632 tmp = REG_READ(ah, addr);
2633 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2634 tmp &= ~(0x1f << gpio_shift);
2635 tmp |= (type << gpio_shift);
2636 REG_WRITE(ah, addr, tmp);
2637 }
2638}
2639
Sujithcbe61d82009-02-09 13:27:12 +05302640void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302641{
2642 u32 gpio_shift;
2643
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002644 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302645
Sujith88c1f4f2010-06-30 14:46:31 +05302646 if (AR_DEVID_7010(ah)) {
2647 gpio_shift = gpio;
2648 REG_RMW(ah, AR7010_GPIO_OE,
2649 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2650 (AR7010_GPIO_OE_MASK << gpio_shift));
2651 return;
2652 }
Sujithf1dc5602008-10-29 10:16:30 +05302653
Sujith88c1f4f2010-06-30 14:46:31 +05302654 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302655 REG_RMW(ah,
2656 AR_GPIO_OE_OUT,
2657 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2658 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2659}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002660EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302661
Sujithcbe61d82009-02-09 13:27:12 +05302662u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302663{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302664#define MS_REG_READ(x, y) \
2665 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2666
Sujith2660b812009-02-09 13:27:26 +05302667 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302668 return 0xffffffff;
2669
Sujith88c1f4f2010-06-30 14:46:31 +05302670 if (AR_DEVID_7010(ah)) {
2671 u32 val;
2672 val = REG_READ(ah, AR7010_GPIO_IN);
2673 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2674 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002675 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2676 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002677 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302678 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002679 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302680 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002681 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302682 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002683 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302684 return MS_REG_READ(AR928X, gpio) != 0;
2685 else
2686 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302687}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002688EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302689
Sujithcbe61d82009-02-09 13:27:12 +05302690void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302691 u32 ah_signal_type)
2692{
2693 u32 gpio_shift;
2694
Sujith88c1f4f2010-06-30 14:46:31 +05302695 if (AR_DEVID_7010(ah)) {
2696 gpio_shift = gpio;
2697 REG_RMW(ah, AR7010_GPIO_OE,
2698 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2699 (AR7010_GPIO_OE_MASK << gpio_shift));
2700 return;
2701 }
2702
Sujithf1dc5602008-10-29 10:16:30 +05302703 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302704 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302705 REG_RMW(ah,
2706 AR_GPIO_OE_OUT,
2707 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2708 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2709}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002710EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302711
Sujithcbe61d82009-02-09 13:27:12 +05302712void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302713{
Sujith88c1f4f2010-06-30 14:46:31 +05302714 if (AR_DEVID_7010(ah)) {
2715 val = val ? 0 : 1;
2716 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2717 AR_GPIO_BIT(gpio));
2718 return;
2719 }
2720
Sujith5b5fa352010-03-17 14:25:15 +05302721 if (AR_SREV_9271(ah))
2722 val = ~val;
2723
Sujithf1dc5602008-10-29 10:16:30 +05302724 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2725 AR_GPIO_BIT(gpio));
2726}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002727EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302728
Sujithcbe61d82009-02-09 13:27:12 +05302729void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302730{
2731 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2732}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002733EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302734
Sujithf1dc5602008-10-29 10:16:30 +05302735/*********************/
2736/* General Operation */
2737/*********************/
2738
Sujithcbe61d82009-02-09 13:27:12 +05302739u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302740{
2741 u32 bits = REG_READ(ah, AR_RX_FILTER);
2742 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2743
2744 if (phybits & AR_PHY_ERR_RADAR)
2745 bits |= ATH9K_RX_FILTER_PHYRADAR;
2746 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2747 bits |= ATH9K_RX_FILTER_PHYERR;
2748
2749 return bits;
2750}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002751EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302752
Sujithcbe61d82009-02-09 13:27:12 +05302753void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302754{
2755 u32 phybits;
2756
Sujith7d0d0df2010-04-16 11:53:57 +05302757 ENABLE_REGWRITE_BUFFER(ah);
2758
Sujith Manoharana4a29542012-09-10 09:20:03 +05302759 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302760 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2761
Sujith7ea310b2009-09-03 12:08:43 +05302762 REG_WRITE(ah, AR_RX_FILTER, bits);
2763
Sujithf1dc5602008-10-29 10:16:30 +05302764 phybits = 0;
2765 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2766 phybits |= AR_PHY_ERR_RADAR;
2767 if (bits & ATH9K_RX_FILTER_PHYERR)
2768 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2769 REG_WRITE(ah, AR_PHY_ERR, phybits);
2770
2771 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002772 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302773 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002774 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302775
2776 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302777}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002778EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302779
Sujithcbe61d82009-02-09 13:27:12 +05302780bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302781{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302782 if (ath9k_hw_mci_is_enabled(ah))
2783 ar9003_mci_bt_gain_ctrl(ah);
2784
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302785 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2786 return false;
2787
2788 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002789 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302790 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302791}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002792EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302793
Sujithcbe61d82009-02-09 13:27:12 +05302794bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302795{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002796 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302797 return false;
2798
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302799 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2800 return false;
2801
2802 ath9k_hw_init_pll(ah, NULL);
2803 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302804}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002805EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302806
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002807static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302808{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002809 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002810
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002811 if (IS_CHAN_2GHZ(chan))
2812 gain_param = EEP_ANTENNA_GAIN_2G;
2813 else
2814 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302815
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002816 return ah->eep_ops->get_eeprom(ah, gain_param);
2817}
2818
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002819void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2820 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002821{
2822 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2823 struct ieee80211_channel *channel;
2824 int chan_pwr, new_pwr, max_gain;
2825 int ant_gain, ant_reduction = 0;
2826
2827 if (!chan)
2828 return;
2829
2830 channel = chan->chan;
2831 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2832 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2833 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2834
2835 ant_gain = get_antenna_gain(ah, chan);
2836 if (ant_gain > max_gain)
2837 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302838
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002839 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002840 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002841 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002842}
2843
2844void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2845{
2846 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2847 struct ath9k_channel *chan = ah->curchan;
2848 struct ieee80211_channel *channel = chan->chan;
2849
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002850 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002851 if (test)
2852 channel->max_power = MAX_RATE_POWER / 2;
2853
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002854 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002855
2856 if (test)
2857 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302858}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002859EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302860
Sujithcbe61d82009-02-09 13:27:12 +05302861void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302862{
Sujith2660b812009-02-09 13:27:26 +05302863 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302864}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002865EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302866
Sujithcbe61d82009-02-09 13:27:12 +05302867void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302868{
2869 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2870 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2871}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002872EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302873
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002874void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302875{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002876 struct ath_common *common = ath9k_hw_common(ah);
2877
2878 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2879 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2880 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302881}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002882EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302883
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002884#define ATH9K_MAX_TSF_READ 10
2885
Sujithcbe61d82009-02-09 13:27:12 +05302886u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302887{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002888 u32 tsf_lower, tsf_upper1, tsf_upper2;
2889 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302890
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002891 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2892 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2893 tsf_lower = REG_READ(ah, AR_TSF_L32);
2894 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2895 if (tsf_upper2 == tsf_upper1)
2896 break;
2897 tsf_upper1 = tsf_upper2;
2898 }
Sujithf1dc5602008-10-29 10:16:30 +05302899
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002900 WARN_ON( i == ATH9K_MAX_TSF_READ );
2901
2902 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302903}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002904EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302905
Sujithcbe61d82009-02-09 13:27:12 +05302906void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002907{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002908 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002909 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002910}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002911EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002912
Sujithcbe61d82009-02-09 13:27:12 +05302913void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302914{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002915 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2916 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002917 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002918 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002919
Sujithf1dc5602008-10-29 10:16:30 +05302920 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002921}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002922EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002923
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302924void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002925{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302926 if (set)
Sujith2660b812009-02-09 13:27:26 +05302927 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002928 else
Sujith2660b812009-02-09 13:27:26 +05302929 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002930}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002931EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002932
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002933void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002934{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002935 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302936 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002937
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002938 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302939 macmode = AR_2040_JOINED_RX_CLEAR;
2940 else
2941 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002942
Sujithf1dc5602008-10-29 10:16:30 +05302943 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002944}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302945
2946/* HW Generic timers configuration */
2947
2948static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2949{
2950 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2951 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2952 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2953 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2954 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2955 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2956 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2957 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2958 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2959 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2960 AR_NDP2_TIMER_MODE, 0x0002},
2961 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2962 AR_NDP2_TIMER_MODE, 0x0004},
2963 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2964 AR_NDP2_TIMER_MODE, 0x0008},
2965 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2966 AR_NDP2_TIMER_MODE, 0x0010},
2967 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2968 AR_NDP2_TIMER_MODE, 0x0020},
2969 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2970 AR_NDP2_TIMER_MODE, 0x0040},
2971 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2972 AR_NDP2_TIMER_MODE, 0x0080}
2973};
2974
2975/* HW generic timer primitives */
2976
2977/* compute and clear index of rightmost 1 */
2978static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2979{
2980 u32 b;
2981
2982 b = *mask;
2983 b &= (0-b);
2984 *mask &= ~b;
2985 b *= debruijn32;
2986 b >>= 27;
2987
2988 return timer_table->gen_timer_index[b];
2989}
2990
Felix Fietkaudd347f22011-03-22 21:54:17 +01002991u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302992{
2993 return REG_READ(ah, AR_TSF_L32);
2994}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002995EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302996
2997struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2998 void (*trigger)(void *),
2999 void (*overflow)(void *),
3000 void *arg,
3001 u8 timer_index)
3002{
3003 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3004 struct ath_gen_timer *timer;
3005
3006 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00003007 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303008 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303009
3010 /* allocate a hardware generic timer slot */
3011 timer_table->timers[timer_index] = timer;
3012 timer->index = timer_index;
3013 timer->trigger = trigger;
3014 timer->overflow = overflow;
3015 timer->arg = arg;
3016
3017 return timer;
3018}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003019EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303020
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003021void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3022 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303023 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003024 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303025{
3026 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303027 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303028
3029 BUG_ON(!timer_period);
3030
3031 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
3032
3033 tsf = ath9k_hw_gettsf32(ah);
3034
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303035 timer_next = tsf + trig_timeout;
3036
Joe Perchesd2182b62011-12-15 14:55:53 -08003037 ath_dbg(ath9k_hw_common(ah), HWTIMER,
Joe Perches226afe62010-12-02 19:12:37 -08003038 "current tsf %x period %x timer_next %x\n",
3039 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303040
3041 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303042 * Program generic timer registers
3043 */
3044 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3045 timer_next);
3046 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3047 timer_period);
3048 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3049 gen_tmr_configuration[timer->index].mode_mask);
3050
Sujith Manoharana4a29542012-09-10 09:20:03 +05303051 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303052 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303053 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303054 * to use. But we still follow the old rule, 0 - 7 use tsf and
3055 * 8 - 15 use tsf2.
3056 */
3057 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3058 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3059 (1 << timer->index));
3060 else
3061 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3062 (1 << timer->index));
3063 }
3064
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303065 /* Enable both trigger and thresh interrupt masks */
3066 REG_SET_BIT(ah, AR_IMR_S5,
3067 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3068 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303069}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003070EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303071
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003072void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303073{
3074 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3075
3076 if ((timer->index < AR_FIRST_NDP_TIMER) ||
3077 (timer->index >= ATH_MAX_GEN_TIMER)) {
3078 return;
3079 }
3080
3081 /* Clear generic timer enable bits. */
3082 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3083 gen_tmr_configuration[timer->index].mode_mask);
3084
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303085 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3086 /*
3087 * Need to switch back to TSF if it was using TSF2.
3088 */
3089 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3090 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3091 (1 << timer->index));
3092 }
3093 }
3094
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303095 /* Disable both trigger and thresh interrupt masks */
3096 REG_CLR_BIT(ah, AR_IMR_S5,
3097 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3098 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3099
3100 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303101}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003102EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303103
3104void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3105{
3106 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3107
3108 /* free the hardware generic timer slot */
3109 timer_table->timers[timer->index] = NULL;
3110 kfree(timer);
3111}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003112EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303113
3114/*
3115 * Generic Timer Interrupts handling
3116 */
3117void ath_gen_timer_isr(struct ath_hw *ah)
3118{
3119 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3120 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003121 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303122 u32 trigger_mask, thresh_mask, index;
3123
3124 /* get hardware generic timer interrupt status */
3125 trigger_mask = ah->intr_gen_timer_trigger;
3126 thresh_mask = ah->intr_gen_timer_thresh;
3127 trigger_mask &= timer_table->timer_mask.val;
3128 thresh_mask &= timer_table->timer_mask.val;
3129
3130 trigger_mask &= ~thresh_mask;
3131
3132 while (thresh_mask) {
3133 index = rightmost_index(timer_table, &thresh_mask);
3134 timer = timer_table->timers[index];
3135 BUG_ON(!timer);
Joe Perchesd2182b62011-12-15 14:55:53 -08003136 ath_dbg(common, HWTIMER, "TSF overflow for Gen timer %d\n",
3137 index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303138 timer->overflow(timer->arg);
3139 }
3140
3141 while (trigger_mask) {
3142 index = rightmost_index(timer_table, &trigger_mask);
3143 timer = timer_table->timers[index];
3144 BUG_ON(!timer);
Joe Perchesd2182b62011-12-15 14:55:53 -08003145 ath_dbg(common, HWTIMER,
Joe Perches226afe62010-12-02 19:12:37 -08003146 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303147 timer->trigger(timer->arg);
3148 }
3149}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003150EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003151
Sujith05020d22010-03-17 14:25:23 +05303152/********/
3153/* HTC */
3154/********/
3155
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003156static struct {
3157 u32 version;
3158 const char * name;
3159} ath_mac_bb_names[] = {
3160 /* Devices with external radios */
3161 { AR_SREV_VERSION_5416_PCI, "5416" },
3162 { AR_SREV_VERSION_5416_PCIE, "5418" },
3163 { AR_SREV_VERSION_9100, "9100" },
3164 { AR_SREV_VERSION_9160, "9160" },
3165 /* Single-chip solutions */
3166 { AR_SREV_VERSION_9280, "9280" },
3167 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003168 { AR_SREV_VERSION_9287, "9287" },
3169 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003170 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003171 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003172 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303173 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303174 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003175 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303176 { AR_SREV_VERSION_9565, "9565" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003177};
3178
3179/* For devices with external radios */
3180static struct {
3181 u16 version;
3182 const char * name;
3183} ath_rf_names[] = {
3184 { 0, "5133" },
3185 { AR_RAD5133_SREV_MAJOR, "5133" },
3186 { AR_RAD5122_SREV_MAJOR, "5122" },
3187 { AR_RAD2133_SREV_MAJOR, "2133" },
3188 { AR_RAD2122_SREV_MAJOR, "2122" }
3189};
3190
3191/*
3192 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3193 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003194static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003195{
3196 int i;
3197
3198 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3199 if (ath_mac_bb_names[i].version == mac_bb_version) {
3200 return ath_mac_bb_names[i].name;
3201 }
3202 }
3203
3204 return "????";
3205}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003206
3207/*
3208 * Return the RF name. "????" is returned if the RF is unknown.
3209 * Used for devices with external radios.
3210 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003211static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003212{
3213 int i;
3214
3215 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3216 if (ath_rf_names[i].version == rf_version) {
3217 return ath_rf_names[i].name;
3218 }
3219 }
3220
3221 return "????";
3222}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003223
3224void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3225{
3226 int used;
3227
3228 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003229 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003230 used = snprintf(hw_name, len,
3231 "Atheros AR%s Rev:%x",
3232 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3233 ah->hw_version.macRev);
3234 }
3235 else {
3236 used = snprintf(hw_name, len,
3237 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3238 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3239 ah->hw_version.macRev,
3240 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
3241 AR_RADIO_SREV_MAJOR)),
3242 ah->hw_version.phyRev);
3243 }
3244
3245 hw_name[used] = '\0';
3246}
3247EXPORT_SYMBOL(ath9k_hw_name);