blob: cc3a9897574c542ee368ab067c109128ce89b290 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07004 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07005 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
6 *
7 * This software is available to you under a choice of one of two
8 * licenses. You may choose to be licensed under the terms of the GNU
9 * General Public License (GPL) Version 2, available from the file
10 * COPYING in the main directory of this source tree, or the
11 * OpenIB.org BSD license below:
12 *
13 * Redistribution and use in source and binary forms, with or
14 * without modification, are permitted provided that the following
15 * conditions are met:
16 *
17 * - Redistributions of source code must retain the above
18 * copyright notice, this list of conditions and the following
19 * disclaimer.
20 *
21 * - Redistributions in binary form must reproduce the above
22 * copyright notice, this list of conditions and the following
23 * disclaimer in the documentation and/or other materials
24 * provided with the distribution.
25 *
26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 * SOFTWARE.
34 */
35
36#include <linux/module.h>
37#include <linux/init.h>
38#include <linux/errno.h>
39#include <linux/pci.h>
40#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Eli Cohenc1b43dc2011-03-22 22:38:41 +000042#include <linux/io-mapping.h>
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000043#include <linux/delay.h>
Eyal Perryb046ffe2013-10-15 16:55:24 +020044#include <linux/kmod.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070045
46#include <linux/mlx4/device.h>
47#include <linux/mlx4/doorbell.h>
48
49#include "mlx4.h"
50#include "fw.h"
51#include "icm.h"
52
53MODULE_AUTHOR("Roland Dreier");
54MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
55MODULE_LICENSE("Dual BSD/GPL");
56MODULE_VERSION(DRV_VERSION);
57
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -070058struct workqueue_struct *mlx4_wq;
59
Roland Dreier225c7b12007-05-08 18:00:38 -070060#ifdef CONFIG_MLX4_DEBUG
61
62int mlx4_debug_level = 0;
63module_param_named(debug_level, mlx4_debug_level, int, 0644);
64MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
65
66#endif /* CONFIG_MLX4_DEBUG */
67
68#ifdef CONFIG_PCI_MSI
69
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +030070static int msi_x = 1;
Roland Dreier225c7b12007-05-08 18:00:38 -070071module_param(msi_x, int, 0444);
72MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
73
74#else /* CONFIG_PCI_MSI */
75
76#define msi_x (0)
77
78#endif /* CONFIG_PCI_MSI */
79
Matan Barakdd41cc32014-03-19 18:11:53 +020080static uint8_t num_vfs[3] = {0, 0, 0};
Matan Barakeffa4bc2014-09-23 16:05:59 +030081static int num_vfs_argc;
Matan Barakdd41cc32014-03-19 18:11:53 +020082module_param_array(num_vfs, byte , &num_vfs_argc, 0444);
83MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0\n"
84 "num_vfs=port1,port2,port1+2");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000085
Matan Barakdd41cc32014-03-19 18:11:53 +020086static uint8_t probe_vf[3] = {0, 0, 0};
Matan Barakeffa4bc2014-09-23 16:05:59 +030087static int probe_vfs_argc;
Matan Barakdd41cc32014-03-19 18:11:53 +020088module_param_array(probe_vf, byte, &probe_vfs_argc, 0444);
89MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)\n"
90 "probe_vf=port1,port2,port1+2");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000091
Jack Morgenstein3c439b52012-12-06 17:12:00 +000092int mlx4_log_num_mgm_entry_size = MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +000093module_param_named(log_num_mgm_entry_size,
94 mlx4_log_num_mgm_entry_size, int, 0444);
95MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
96 " of qp per mcg, for example:"
Jack Morgenstein3c439b52012-12-06 17:12:00 +000097 " 10 gives 248.range: 7 <="
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000098 " log_num_mgm_entry_size <= 12."
Jack Morgenstein3c439b52012-12-06 17:12:00 +000099 " To activate device managed"
100 " flow steering when available, set to -1");
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +0000101
Eyal Perrybe902ab2013-12-19 21:20:15 +0200102static bool enable_64b_cqe_eqe = true;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000103module_param(enable_64b_cqe_eqe, bool, 0444);
104MODULE_PARM_DESC(enable_64b_cqe_eqe,
Eyal Perrybe902ab2013-12-19 21:20:15 +0200105 "Enable 64 byte CQEs/EQEs when the FW supports this (default: True)");
Or Gerlitz08ff3232012-10-21 14:59:24 +0000106
Ido Shamay77507aa2014-09-18 11:50:59 +0300107#define PF_CONTEXT_BEHAVIOUR_MASK (MLX4_FUNC_CAP_64B_EQE_CQE | \
Matan Barak7d077cd2014-12-11 10:58:00 +0200108 MLX4_FUNC_CAP_EQE_CQE_STRIDE | \
109 MLX4_FUNC_CAP_DMFS_A0_STATIC)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000110
Yishai Hadas55ad3592015-01-25 16:59:42 +0200111#define RESET_PERSIST_MASK_FLAGS (MLX4_FLAG_SRIOV)
112
Bill Pembertonf57e6842012-12-03 09:23:15 -0500113static char mlx4_version[] =
Roland Dreier225c7b12007-05-08 18:00:38 -0700114 DRV_NAME ": Mellanox ConnectX core driver v"
115 DRV_VERSION " (" DRV_RELDATE ")\n";
116
117static struct mlx4_profile default_profile = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000118 .num_qp = 1 << 18,
Roland Dreier225c7b12007-05-08 18:00:38 -0700119 .num_srq = 1 << 16,
Jack Morgensteinc9f2ba52007-07-17 13:11:43 +0300120 .rdmarc_per_qp = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -0700121 .num_cq = 1 << 16,
122 .num_mcg = 1 << 13,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000123 .num_mpt = 1 << 19,
Marcel Apfelbaum9fd7a1e2012-01-19 09:45:31 +0000124 .num_mtt = 1 << 20, /* It is really num mtt segements */
Roland Dreier225c7b12007-05-08 18:00:38 -0700125};
126
Amir Vadai2599d852014-07-22 15:44:11 +0300127static struct mlx4_profile low_mem_profile = {
128 .num_qp = 1 << 17,
129 .num_srq = 1 << 6,
130 .rdmarc_per_qp = 1 << 4,
131 .num_cq = 1 << 8,
132 .num_mcg = 1 << 8,
133 .num_mpt = 1 << 9,
134 .num_mtt = 1 << 7,
135};
136
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000137static int log_num_mac = 7;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700138module_param_named(log_num_mac, log_num_mac, int, 0444);
139MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
140
141static int log_num_vlan;
142module_param_named(log_num_vlan, log_num_vlan, int, 0444);
143MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
Or Gerlitzcb296882011-10-16 10:26:21 +0200144/* Log2 max number of VLANs per ETH port (0-7) */
145#define MLX4_LOG_NUM_VLANS 7
Amir Vadai2599d852014-07-22 15:44:11 +0300146#define MLX4_MIN_LOG_NUM_VLANS 0
147#define MLX4_MIN_LOG_NUM_MAC 1
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700148
Rusty Russelleb939922011-12-19 14:08:01 +0000149static bool use_prio;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700150module_param_named(use_prio, use_prio, bool, 0444);
Amir Vadaiecc8fb12014-05-22 15:55:39 +0300151MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports (deprecated)");
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700152
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000153int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
Eli Cohenab6bf422009-05-27 14:38:34 -0700154module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
Eli Cohen04986282010-09-20 08:42:38 +0200155MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
Eli Cohenab6bf422009-05-27 14:38:34 -0700156
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000157static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000158static int arr_argc = 2;
159module_param_array(port_type_array, int, &arr_argc, 0444);
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000160MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
161 "1 for IB, 2 for Ethernet");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000162
163struct mlx4_port_config {
164 struct list_head list;
165 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
166 struct pci_dev *pdev;
167};
168
Amir Vadai97989352014-03-06 18:28:17 +0200169static atomic_t pf_loading = ATOMIC_INIT(0);
170
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700171int mlx4_check_port_params(struct mlx4_dev *dev,
172 enum mlx4_port_type *port_type)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700173{
174 int i;
175
Yuval Shaia0b997652014-12-13 10:18:40 -0800176 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
177 for (i = 0; i < dev->caps.num_ports - 1; i++) {
178 if (port_type[i] != port_type[i + 1]) {
Joe Perches1a91de22014-05-07 12:52:57 -0700179 mlx4_err(dev, "Only same port types supported on this HCA, aborting\n");
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700180 return -EINVAL;
181 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700182 }
183 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700184
185 for (i = 0; i < dev->caps.num_ports; i++) {
186 if (!(port_type[i] & dev->caps.supported_type[i+1])) {
Joe Perches1a91de22014-05-07 12:52:57 -0700187 mlx4_err(dev, "Requested port type for port %d is not supported on this HCA\n",
188 i + 1);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700189 return -EINVAL;
190 }
191 }
192 return 0;
193}
194
195static void mlx4_set_port_mask(struct mlx4_dev *dev)
196{
197 int i;
198
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700199 for (i = 1; i <= dev->caps.num_ports; ++i)
Jack Morgenstein65dab252011-12-13 04:10:41 +0000200 dev->caps.port_mask[i] = dev->caps.port_type[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700201}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000202
Matan Barak7ae0e402014-11-13 14:45:32 +0200203enum {
204 MLX4_QUERY_FUNC_NUM_SYS_EQS = 1 << 0,
205};
206
207static int mlx4_query_func(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
208{
209 int err = 0;
210 struct mlx4_func func;
211
212 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) {
213 err = mlx4_QUERY_FUNC(dev, &func, 0);
214 if (err) {
215 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
216 return err;
217 }
218 dev_cap->max_eqs = func.max_eq;
219 dev_cap->reserved_eqs = func.rsvd_eqs;
220 dev_cap->reserved_uars = func.rsvd_uars;
221 err |= MLX4_QUERY_FUNC_NUM_SYS_EQS;
222 }
223 return err;
224}
225
Ido Shamay77507aa2014-09-18 11:50:59 +0300226static void mlx4_enable_cqe_eqe_stride(struct mlx4_dev *dev)
227{
228 struct mlx4_caps *dev_cap = &dev->caps;
229
230 /* FW not supporting or cancelled by user */
231 if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) ||
232 !(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE))
233 return;
234
235 /* Must have 64B CQE_EQE enabled by FW to use bigger stride
236 * When FW has NCSI it may decide not to report 64B CQE/EQEs
237 */
238 if (!(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_EQE) ||
239 !(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_CQE)) {
240 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
241 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
242 return;
243 }
244
245 if (cache_line_size() == 128 || cache_line_size() == 256) {
246 mlx4_dbg(dev, "Enabling CQE stride cacheLine supported\n");
247 /* Changing the real data inside CQE size to 32B */
248 dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
249 dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
250
251 if (mlx4_is_master(dev))
252 dev_cap->function_caps |= MLX4_FUNC_CAP_EQE_CQE_STRIDE;
253 } else {
Or Gerlitz0fab5412015-02-03 17:57:17 +0200254 if (cache_line_size() != 32 && cache_line_size() != 64)
255 mlx4_dbg(dev, "Disabling CQE stride, cacheLine size unsupported\n");
Ido Shamay77507aa2014-09-18 11:50:59 +0300256 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
257 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
258 }
259}
260
Matan Barak431df8c2014-12-11 10:57:59 +0200261static int _mlx4_dev_port(struct mlx4_dev *dev, int port,
262 struct mlx4_port_cap *port_cap)
263{
264 dev->caps.vl_cap[port] = port_cap->max_vl;
265 dev->caps.ib_mtu_cap[port] = port_cap->ib_mtu;
266 dev->phys_caps.gid_phys_table_len[port] = port_cap->max_gids;
267 dev->phys_caps.pkey_phys_table_len[port] = port_cap->max_pkeys;
268 /* set gid and pkey table operating lengths by default
269 * to non-sriov values
270 */
271 dev->caps.gid_table_len[port] = port_cap->max_gids;
272 dev->caps.pkey_table_len[port] = port_cap->max_pkeys;
273 dev->caps.port_width_cap[port] = port_cap->max_port_width;
274 dev->caps.eth_mtu_cap[port] = port_cap->eth_mtu;
275 dev->caps.def_mac[port] = port_cap->def_mac;
276 dev->caps.supported_type[port] = port_cap->supported_port_types;
277 dev->caps.suggested_type[port] = port_cap->suggested_type;
278 dev->caps.default_sense[port] = port_cap->default_sense;
279 dev->caps.trans_type[port] = port_cap->trans_type;
280 dev->caps.vendor_oui[port] = port_cap->vendor_oui;
281 dev->caps.wavelength[port] = port_cap->wavelength;
282 dev->caps.trans_code[port] = port_cap->trans_code;
283
284 return 0;
285}
286
287static int mlx4_dev_port(struct mlx4_dev *dev, int port,
288 struct mlx4_port_cap *port_cap)
289{
290 int err = 0;
291
292 err = mlx4_QUERY_PORT(dev, port, port_cap);
293
294 if (err)
295 mlx4_err(dev, "QUERY_PORT command failed.\n");
296
297 return err;
298}
299
Muhammad Mahajna78500b82015-04-02 16:31:22 +0300300static inline void mlx4_enable_ignore_fcs(struct mlx4_dev *dev)
301{
302 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_IGNORE_FCS))
303 return;
304
305 if (mlx4_is_mfunc(dev)) {
306 mlx4_dbg(dev, "SRIOV mode - Disabling Ignore FCS");
307 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_IGNORE_FCS;
308 return;
309 }
310
311 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP)) {
312 mlx4_dbg(dev,
313 "Keep FCS is not supported - Disabling Ignore FCS");
314 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_IGNORE_FCS;
315 return;
316 }
317}
318
Matan Barak431df8c2014-12-11 10:57:59 +0200319#define MLX4_A0_STEERING_TABLE_SIZE 256
Roland Dreier3d73c282007-10-10 15:43:54 -0700320static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
Roland Dreier225c7b12007-05-08 18:00:38 -0700321{
322 int err;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700323 int i;
Roland Dreier225c7b12007-05-08 18:00:38 -0700324
325 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
326 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700327 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -0700328 return err;
329 }
Or Gerlitzc78e25e2014-12-14 16:18:05 +0200330 mlx4_dev_cap_dump(dev, dev_cap);
Roland Dreier225c7b12007-05-08 18:00:38 -0700331
332 if (dev_cap->min_page_sz > PAGE_SIZE) {
Joe Perches1a91de22014-05-07 12:52:57 -0700333 mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700334 dev_cap->min_page_sz, PAGE_SIZE);
335 return -ENODEV;
336 }
337 if (dev_cap->num_ports > MLX4_MAX_PORTS) {
Joe Perches1a91de22014-05-07 12:52:57 -0700338 mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700339 dev_cap->num_ports, MLX4_MAX_PORTS);
340 return -ENODEV;
341 }
342
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200343 if (dev_cap->uar_size > pci_resource_len(dev->persist->pdev, 2)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700344 mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700345 dev_cap->uar_size,
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200346 (unsigned long long)
347 pci_resource_len(dev->persist->pdev, 2));
Roland Dreier225c7b12007-05-08 18:00:38 -0700348 return -ENODEV;
349 }
350
351 dev->caps.num_ports = dev_cap->num_ports;
Matan Barak7ae0e402014-11-13 14:45:32 +0200352 dev->caps.num_sys_eqs = dev_cap->num_sys_eqs;
353 dev->phys_caps.num_phys_eqs = dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS ?
354 dev->caps.num_sys_eqs :
355 MLX4_MAX_EQ_NUM;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700356 for (i = 1; i <= dev->caps.num_ports; ++i) {
Matan Barak431df8c2014-12-11 10:57:59 +0200357 err = _mlx4_dev_port(dev, i, dev_cap->port_cap + i);
358 if (err) {
359 mlx4_err(dev, "QUERY_PORT command failed, aborting\n");
360 return err;
361 }
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700362 }
363
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000364 dev->caps.uar_page_size = PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700365 dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700366 dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
367 dev->caps.bf_reg_size = dev_cap->bf_reg_size;
368 dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
369 dev->caps.max_sq_sg = dev_cap->max_sq_sg;
370 dev->caps.max_rq_sg = dev_cap->max_rq_sg;
371 dev->caps.max_wqes = dev_cap->max_qp_sz;
372 dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
Roland Dreier225c7b12007-05-08 18:00:38 -0700373 dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
374 dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
375 dev->caps.reserved_srqs = dev_cap->reserved_srqs;
376 dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
377 dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700378 /*
379 * Subtract 1 from the limit because we need to allocate a
380 * spare CQE so the HCA HW can tell the difference between an
381 * empty CQ and a full CQ.
382 */
383 dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
384 dev->caps.reserved_cqs = dev_cap->reserved_cqs;
385 dev->caps.reserved_eqs = dev_cap->reserved_eqs;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000386 dev->caps.reserved_mtts = dev_cap->reserved_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700387 dev->caps.reserved_mrws = dev_cap->reserved_mrws;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000388
389 /* The first 128 UARs are used for EQ doorbells */
390 dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars);
Roland Dreier225c7b12007-05-08 18:00:38 -0700391 dev->caps.reserved_pds = dev_cap->reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700392 dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
393 dev_cap->reserved_xrcds : 0;
394 dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
395 dev_cap->max_xrcds : 0;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000396 dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
397
Dotan Barak149983af2007-06-26 15:55:28 +0300398 dev->caps.max_msg_sz = dev_cap->max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700399 dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
400 dev->caps.flags = dev_cap->flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300401 dev->caps.flags2 = dev_cap->flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700402 dev->caps.bmme_flags = dev_cap->bmme_flags;
403 dev->caps.reserved_lkey = dev_cap->reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700404 dev->caps.stat_rate_support = dev_cap->stat_rate_support;
Eli Cohenb832be12008-04-16 21:09:27 -0700405 dev->caps.max_gso_sz = dev_cap->max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300406 dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700407
Hadar Hen Zion77fc29c2015-07-27 14:46:31 +0300408 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PHV_EN) {
409 struct mlx4_init_hca_param hca_param;
410
411 memset(&hca_param, 0, sizeof(hca_param));
412 err = mlx4_QUERY_HCA(dev, &hca_param);
413 /* Turn off PHV_EN flag in case phv_check_en is set.
414 * phv_check_en is a HW check that parse the packet and verify
415 * phv bit was reported correctly in the wqe. To allow QinQ
416 * PHV_EN flag should be set and phv_check_en must be cleared
417 * otherwise QinQ packets will be drop by the HW.
418 */
419 if (err || hca_param.phv_check_en)
420 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_PHV_EN;
421 }
422
Roland Dreierca3e57a2012-09-27 09:53:05 -0700423 /* Sense port always allowed on supported devices for ConnectX-1 and -2 */
424 if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT)
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000425 dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Roland Dreieraadf4f32012-09-27 10:01:19 -0700426 /* Don't do sense port on multifunction devices (for now at least) */
427 if (mlx4_is_mfunc(dev))
428 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000429
Amir Vadai2599d852014-07-22 15:44:11 +0300430 if (mlx4_low_memory_profile()) {
431 dev->caps.log_num_macs = MLX4_MIN_LOG_NUM_MAC;
432 dev->caps.log_num_vlans = MLX4_MIN_LOG_NUM_VLANS;
433 } else {
434 dev->caps.log_num_macs = log_num_mac;
435 dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
436 }
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700437
438 for (i = 1; i <= dev->caps.num_ports; ++i) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000439 dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
440 if (dev->caps.supported_type[i]) {
441 /* if only ETH is supported - assign ETH */
442 if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
443 dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
Jack Morgenstein105c3202012-06-19 11:21:43 +0300444 /* if only IB is supported, assign IB */
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000445 else if (dev->caps.supported_type[i] ==
Jack Morgenstein105c3202012-06-19 11:21:43 +0300446 MLX4_PORT_TYPE_IB)
447 dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000448 else {
Jack Morgenstein105c3202012-06-19 11:21:43 +0300449 /* if IB and ETH are supported, we set the port
450 * type according to user selection of port type;
451 * if user selected none, take the FW hint */
452 if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000453 dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
454 MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000455 else
Jack Morgenstein105c3202012-06-19 11:21:43 +0300456 dev->caps.port_type[i] = port_type_array[i - 1];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000457 }
458 }
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000459 /*
460 * Link sensing is allowed on the port if 3 conditions are true:
461 * 1. Both protocols are supported on the port.
462 * 2. Different types are supported on the port
463 * 3. FW declared that it supports link sensing
464 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700465 mlx4_priv(dev)->sense.sense_allowed[i] =
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000466 ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000467 (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000468 (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700469
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000470 /*
471 * If "default_sense" bit is set, we move the port to "AUTO" mode
472 * and perform sense_port FW command to try and set the correct
473 * port type from beginning
474 */
Yevgeny Petrilin46c46742011-12-29 07:42:34 +0000475 if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000476 enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
477 dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
478 mlx4_SENSE_PORT(dev, i, &sensed_port);
479 if (sensed_port != MLX4_PORT_TYPE_NONE)
480 dev->caps.port_type[i] = sensed_port;
481 } else {
482 dev->caps.possible_type[i] = dev->caps.port_type[i];
483 }
484
Matan Barak431df8c2014-12-11 10:57:59 +0200485 if (dev->caps.log_num_macs > dev_cap->port_cap[i].log_max_macs) {
486 dev->caps.log_num_macs = dev_cap->port_cap[i].log_max_macs;
Joe Perches1a91de22014-05-07 12:52:57 -0700487 mlx4_warn(dev, "Requested number of MACs is too much for port %d, reducing to %d\n",
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700488 i, 1 << dev->caps.log_num_macs);
489 }
Matan Barak431df8c2014-12-11 10:57:59 +0200490 if (dev->caps.log_num_vlans > dev_cap->port_cap[i].log_max_vlans) {
491 dev->caps.log_num_vlans = dev_cap->port_cap[i].log_max_vlans;
Joe Perches1a91de22014-05-07 12:52:57 -0700492 mlx4_warn(dev, "Requested number of VLANs is too much for port %d, reducing to %d\n",
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700493 i, 1 << dev->caps.log_num_vlans);
494 }
495 }
496
Or Gerlitzac0a72a2015-06-14 17:13:06 +0300497 if (mlx4_is_master(dev) && (dev->caps.num_ports == 2) &&
498 (port_type_array[0] == MLX4_PORT_TYPE_IB) &&
499 (port_type_array[1] == MLX4_PORT_TYPE_ETH)) {
500 mlx4_warn(dev,
501 "Granular QoS per VF not supported with IB/Eth configuration\n");
502 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_QOS_VPP;
503 }
504
Eran Ben Elisha47d84172015-06-15 17:58:58 +0300505 dev->caps.max_counters = dev_cap->max_counters;
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000506
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700507 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
508 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
509 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
510 (1 << dev->caps.log_num_macs) *
511 (1 << dev->caps.log_num_vlans) *
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700512 dev->caps.num_ports;
513 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
Matan Barak7d077cd2014-12-11 10:58:00 +0200514
515 if (dev_cap->dmfs_high_rate_qpn_base > 0 &&
516 dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FS_EN)
517 dev->caps.dmfs_high_rate_qpn_base = dev_cap->dmfs_high_rate_qpn_base;
518 else
519 dev->caps.dmfs_high_rate_qpn_base =
520 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
521
522 if (dev_cap->dmfs_high_rate_qpn_range > 0 &&
523 dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FS_EN) {
524 dev->caps.dmfs_high_rate_qpn_range = dev_cap->dmfs_high_rate_qpn_range;
525 dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_DEFAULT;
526 dev->caps.flags2 |= MLX4_DEV_CAP_FLAG2_FS_A0;
527 } else {
528 dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_NOT_SUPPORTED;
529 dev->caps.dmfs_high_rate_qpn_base =
530 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
531 dev->caps.dmfs_high_rate_qpn_range = MLX4_A0_STEERING_TABLE_SIZE;
532 }
533
Or Gerlitzfc31e252015-03-18 14:57:34 +0200534 dev->caps.rl_caps = dev_cap->rl_caps;
535
Matan Barakd57febe2014-12-11 10:57:57 +0200536 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_RSS_RAW_ETH] =
Matan Barak7d077cd2014-12-11 10:58:00 +0200537 dev->caps.dmfs_high_rate_qpn_range;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700538
539 dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
540 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
541 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
542 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
543
Jack Morgensteine2c76822012-08-03 08:40:41 +0000544 dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000545
Jack Morgensteinb3051322013-08-01 19:55:01 +0300546 if (!enable_64b_cqe_eqe && !mlx4_is_slave(dev)) {
Or Gerlitz08ff3232012-10-21 14:59:24 +0000547 if (dev_cap->flags &
548 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) {
549 mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n");
550 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
551 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
552 }
Ido Shamay77507aa2014-09-18 11:50:59 +0300553
554 if (dev_cap->flags2 &
555 (MLX4_DEV_CAP_FLAG2_CQE_STRIDE |
556 MLX4_DEV_CAP_FLAG2_EQE_STRIDE)) {
557 mlx4_warn(dev, "Disabling EQE/CQE stride per user request\n");
558 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
559 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
560 }
Or Gerlitz08ff3232012-10-21 14:59:24 +0000561 }
562
Or Gerlitzf97b4b52013-01-10 15:18:35 +0000563 if ((dev->caps.flags &
Or Gerlitz08ff3232012-10-21 14:59:24 +0000564 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) &&
565 mlx4_is_master(dev))
566 dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE;
567
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200568 if (!mlx4_is_slave(dev)) {
Ido Shamay77507aa2014-09-18 11:50:59 +0300569 mlx4_enable_cqe_eqe_stride(dev);
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200570 dev->caps.alloc_res_qp_mask =
Matan Barakd57febe2014-12-11 10:57:57 +0200571 (dev->caps.bf_reg_size ? MLX4_RESERVE_ETH_BF_QP : 0) |
572 MLX4_RESERVE_A0_QP;
Ido Shamay3742cc62015-04-02 16:31:17 +0300573
574 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ETS_CFG) &&
575 dev->caps.flags & MLX4_DEV_CAP_FLAG_SET_ETH_SCHED) {
576 mlx4_warn(dev, "Old device ETS support detected\n");
577 mlx4_warn(dev, "Consider upgrading device FW.\n");
578 dev->caps.flags2 |= MLX4_DEV_CAP_FLAG2_ETS_CFG;
579 }
580
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200581 } else {
582 dev->caps.alloc_res_qp_mask = 0;
583 }
Ido Shamay77507aa2014-09-18 11:50:59 +0300584
Muhammad Mahajna78500b82015-04-02 16:31:22 +0300585 mlx4_enable_ignore_fcs(dev);
586
Roland Dreier225c7b12007-05-08 18:00:38 -0700587 return 0;
588}
Eyal Perryb912b2f2014-01-05 17:41:08 +0200589
590static int mlx4_get_pcie_dev_link_caps(struct mlx4_dev *dev,
591 enum pci_bus_speed *speed,
592 enum pcie_link_width *width)
593{
594 u32 lnkcap1, lnkcap2;
595 int err1, err2;
596
597#define PCIE_MLW_CAP_SHIFT 4 /* start of MLW mask in link capabilities */
598
599 *speed = PCI_SPEED_UNKNOWN;
600 *width = PCIE_LNK_WIDTH_UNKNOWN;
601
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200602 err1 = pcie_capability_read_dword(dev->persist->pdev, PCI_EXP_LNKCAP,
603 &lnkcap1);
604 err2 = pcie_capability_read_dword(dev->persist->pdev, PCI_EXP_LNKCAP2,
605 &lnkcap2);
Eyal Perryb912b2f2014-01-05 17:41:08 +0200606 if (!err2 && lnkcap2) { /* PCIe r3.0-compliant */
607 if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
608 *speed = PCIE_SPEED_8_0GT;
609 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
610 *speed = PCIE_SPEED_5_0GT;
611 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
612 *speed = PCIE_SPEED_2_5GT;
613 }
614 if (!err1) {
615 *width = (lnkcap1 & PCI_EXP_LNKCAP_MLW) >> PCIE_MLW_CAP_SHIFT;
616 if (!lnkcap2) { /* pre-r3.0 */
617 if (lnkcap1 & PCI_EXP_LNKCAP_SLS_5_0GB)
618 *speed = PCIE_SPEED_5_0GT;
619 else if (lnkcap1 & PCI_EXP_LNKCAP_SLS_2_5GB)
620 *speed = PCIE_SPEED_2_5GT;
621 }
622 }
623
624 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN) {
625 return err1 ? err1 :
626 err2 ? err2 : -EINVAL;
627 }
628 return 0;
629}
630
631static void mlx4_check_pcie_caps(struct mlx4_dev *dev)
632{
633 enum pcie_link_width width, width_cap;
634 enum pci_bus_speed speed, speed_cap;
635 int err;
636
637#define PCIE_SPEED_STR(speed) \
638 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" : \
639 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" : \
640 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" : \
641 "Unknown")
642
643 err = mlx4_get_pcie_dev_link_caps(dev, &speed_cap, &width_cap);
644 if (err) {
645 mlx4_warn(dev,
646 "Unable to determine PCIe device BW capabilities\n");
647 return;
648 }
649
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200650 err = pcie_get_minimum_link(dev->persist->pdev, &speed, &width);
Eyal Perryb912b2f2014-01-05 17:41:08 +0200651 if (err || speed == PCI_SPEED_UNKNOWN ||
652 width == PCIE_LNK_WIDTH_UNKNOWN) {
653 mlx4_warn(dev,
654 "Unable to determine PCI device chain minimum BW\n");
655 return;
656 }
657
658 if (width != width_cap || speed != speed_cap)
659 mlx4_warn(dev,
660 "PCIe BW is different than device's capability\n");
661
662 mlx4_info(dev, "PCIe link speed is %s, device supports %s\n",
663 PCIE_SPEED_STR(speed), PCIE_SPEED_STR(speed_cap));
664 mlx4_info(dev, "PCIe link width is x%d, device supports x%d\n",
665 width, width_cap);
666 return;
667}
668
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000669/*The function checks if there are live vf, return the num of them*/
670static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
671{
672 struct mlx4_priv *priv = mlx4_priv(dev);
673 struct mlx4_slave_state *s_state;
674 int i;
675 int ret = 0;
676
677 for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
678 s_state = &priv->mfunc.master.slave_state[i];
679 if (s_state->active && s_state->last_cmd !=
680 MLX4_COMM_CMD_RESET) {
681 mlx4_warn(dev, "%s: slave: %d is still active\n",
682 __func__, i);
683 ret++;
684 }
685 }
686 return ret;
687}
688
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300689int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
690{
691 u32 qk = MLX4_RESERVED_QKEY_BASE;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000692
693 if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
694 qpn < dev->phys_caps.base_proxy_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300695 return -EINVAL;
696
Jack Morgenstein47605df2012-08-03 08:40:57 +0000697 if (qpn >= dev->phys_caps.base_tunnel_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300698 /* tunnel qp */
Jack Morgenstein47605df2012-08-03 08:40:57 +0000699 qk += qpn - dev->phys_caps.base_tunnel_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300700 else
Jack Morgenstein47605df2012-08-03 08:40:57 +0000701 qk += qpn - dev->phys_caps.base_proxy_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300702 *qkey = qk;
703 return 0;
704}
705EXPORT_SYMBOL(mlx4_get_parav_qkey);
706
Jack Morgenstein54679e12012-08-03 08:40:43 +0000707void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val)
708{
709 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
710
711 if (!mlx4_is_master(dev))
712 return;
713
714 priv->virt2phys_pkey[slave][port - 1][i] = val;
715}
716EXPORT_SYMBOL(mlx4_sync_pkey_table);
717
Jack Morgensteinafa8fd12012-08-03 08:40:56 +0000718void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid)
719{
720 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
721
722 if (!mlx4_is_master(dev))
723 return;
724
725 priv->slave_node_guids[slave] = guid;
726}
727EXPORT_SYMBOL(mlx4_put_slave_node_guid);
728
729__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave)
730{
731 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
732
733 if (!mlx4_is_master(dev))
734 return 0;
735
736 return priv->slave_node_guids[slave];
737}
738EXPORT_SYMBOL(mlx4_get_slave_node_guid);
739
Roland Dreiere10903b2012-02-26 01:48:12 -0800740int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000741{
742 struct mlx4_priv *priv = mlx4_priv(dev);
743 struct mlx4_slave_state *s_slave;
744
745 if (!mlx4_is_master(dev))
746 return 0;
747
748 s_slave = &priv->mfunc.master.slave_state[slave];
749 return !!s_slave->active;
750}
751EXPORT_SYMBOL(mlx4_is_slave_active);
752
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000753static void slave_adjust_steering_mode(struct mlx4_dev *dev,
754 struct mlx4_dev_cap *dev_cap,
755 struct mlx4_init_hca_param *hca_param)
756{
757 dev->caps.steering_mode = hca_param->steering_mode;
758 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
759 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
760 dev->caps.fs_log_max_ucast_qp_range_size =
761 dev_cap->fs_log_max_ucast_qp_range_size;
762 } else
763 dev->caps.num_qp_per_mgm =
764 4 * ((1 << hca_param->log_mc_entry_sz)/16 - 2);
765
766 mlx4_dbg(dev, "Steering mode is: %s\n",
767 mlx4_steering_mode_str(dev->caps.steering_mode));
768}
769
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000770static int mlx4_slave_cap(struct mlx4_dev *dev)
771{
772 int err;
773 u32 page_size;
774 struct mlx4_dev_cap dev_cap;
775 struct mlx4_func_cap func_cap;
776 struct mlx4_init_hca_param hca_param;
Matan Barak225c6c82014-11-13 14:45:28 +0200777 u8 i;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000778
779 memset(&hca_param, 0, sizeof(hca_param));
780 err = mlx4_QUERY_HCA(dev, &hca_param);
781 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700782 mlx4_err(dev, "QUERY_HCA command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000783 return err;
784 }
785
Eyal Perry483e0132014-05-14 12:15:14 +0300786 /* fail if the hca has an unknown global capability
787 * at this time global_caps should be always zeroed
788 */
789 if (hca_param.global_caps) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000790 mlx4_err(dev, "Unknown hca global capabilities\n");
791 return -ENOSYS;
792 }
793
794 mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
795
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000796 dev->caps.hca_core_clock = hca_param.hca_core_clock;
797
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000798 memset(&dev_cap, 0, sizeof(dev_cap));
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000799 dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000800 err = mlx4_dev_cap(dev, &dev_cap);
801 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700802 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000803 return err;
804 }
805
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000806 err = mlx4_QUERY_FW(dev);
807 if (err)
Joe Perches1a91de22014-05-07 12:52:57 -0700808 mlx4_err(dev, "QUERY_FW command failed: could not get FW version\n");
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000809
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000810 page_size = ~dev->caps.page_size_cap + 1;
811 mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
812 if (page_size > PAGE_SIZE) {
Joe Perches1a91de22014-05-07 12:52:57 -0700813 mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000814 page_size, PAGE_SIZE);
815 return -ENODEV;
816 }
817
818 /* slave gets uar page size from QUERY_HCA fw command */
819 dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12);
820
821 /* TODO: relax this assumption */
822 if (dev->caps.uar_page_size != PAGE_SIZE) {
823 mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n",
824 dev->caps.uar_page_size, PAGE_SIZE);
825 return -ENODEV;
826 }
827
828 memset(&func_cap, 0, sizeof(func_cap));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000829 err = mlx4_QUERY_FUNC_CAP(dev, 0, &func_cap);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000830 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700831 mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d)\n",
832 err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000833 return err;
834 }
835
836 if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
837 PF_CONTEXT_BEHAVIOUR_MASK) {
Matan Barak7d077cd2014-12-11 10:58:00 +0200838 mlx4_err(dev, "Unknown pf context behaviour %x known flags %x\n",
839 func_cap.pf_context_behaviour, PF_CONTEXT_BEHAVIOUR_MASK);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000840 return -ENOSYS;
841 }
842
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000843 dev->caps.num_ports = func_cap.num_ports;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200844 dev->quotas.qp = func_cap.qp_quota;
845 dev->quotas.srq = func_cap.srq_quota;
846 dev->quotas.cq = func_cap.cq_quota;
847 dev->quotas.mpt = func_cap.mpt_quota;
848 dev->quotas.mtt = func_cap.mtt_quota;
849 dev->caps.num_qps = 1 << hca_param.log_num_qps;
850 dev->caps.num_srqs = 1 << hca_param.log_num_srqs;
851 dev->caps.num_cqs = 1 << hca_param.log_num_cqs;
852 dev->caps.num_mpts = 1 << hca_param.log_mpt_sz;
853 dev->caps.num_eqs = func_cap.max_eq;
854 dev->caps.reserved_eqs = func_cap.reserved_eq;
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200855 dev->caps.reserved_lkey = func_cap.reserved_lkey;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000856 dev->caps.num_pds = MLX4_NUM_PDS;
857 dev->caps.num_mgms = 0;
858 dev->caps.num_amgms = 0;
859
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000860 if (dev->caps.num_ports > MLX4_MAX_PORTS) {
Joe Perches1a91de22014-05-07 12:52:57 -0700861 mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
862 dev->caps.num_ports, MLX4_MAX_PORTS);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000863 return -ENODEV;
864 }
865
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300866 dev->caps.qp0_qkey = kcalloc(dev->caps.num_ports, sizeof(u32), GFP_KERNEL);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000867 dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
868 dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
869 dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
870 dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
871
872 if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy ||
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300873 !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy ||
874 !dev->caps.qp0_qkey) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000875 err = -ENOMEM;
876 goto err_mem;
877 }
878
Jack Morgenstein66349612012-06-19 11:21:44 +0300879 for (i = 1; i <= dev->caps.num_ports; ++i) {
Matan Barak225c6c82014-11-13 14:45:28 +0200880 err = mlx4_QUERY_FUNC_CAP(dev, i, &func_cap);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000881 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700882 mlx4_err(dev, "QUERY_FUNC_CAP port command failed for port %d, aborting (%d)\n",
883 i, err);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000884 goto err_mem;
885 }
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300886 dev->caps.qp0_qkey[i - 1] = func_cap.qp0_qkey;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000887 dev->caps.qp0_tunnel[i - 1] = func_cap.qp0_tunnel_qpn;
888 dev->caps.qp0_proxy[i - 1] = func_cap.qp0_proxy_qpn;
889 dev->caps.qp1_tunnel[i - 1] = func_cap.qp1_tunnel_qpn;
890 dev->caps.qp1_proxy[i - 1] = func_cap.qp1_proxy_qpn;
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000891 dev->caps.port_mask[i] = dev->caps.port_type[i];
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200892 dev->caps.phys_port_id[i] = func_cap.phys_port_id;
Jack Morgenstein66349612012-06-19 11:21:44 +0300893 if (mlx4_get_slave_pkey_gid_tbl_len(dev, i,
894 &dev->caps.gid_table_len[i],
895 &dev->caps.pkey_table_len[i]))
Jack Morgenstein47605df2012-08-03 08:40:57 +0000896 goto err_mem;
Jack Morgenstein66349612012-06-19 11:21:44 +0300897 }
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000898
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000899 if (dev->caps.uar_page_size * (dev->caps.num_uars -
900 dev->caps.reserved_uars) >
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200901 pci_resource_len(dev->persist->pdev,
902 2)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700903 mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000904 dev->caps.uar_page_size * dev->caps.num_uars,
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200905 (unsigned long long)
906 pci_resource_len(dev->persist->pdev, 2));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000907 goto err_mem;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000908 }
909
Or Gerlitz08ff3232012-10-21 14:59:24 +0000910 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) {
911 dev->caps.eqe_size = 64;
912 dev->caps.eqe_factor = 1;
913 } else {
914 dev->caps.eqe_size = 32;
915 dev->caps.eqe_factor = 0;
916 }
917
918 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) {
919 dev->caps.cqe_size = 64;
Ido Shamay77507aa2014-09-18 11:50:59 +0300920 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000921 } else {
922 dev->caps.cqe_size = 32;
923 }
924
Ido Shamay77507aa2014-09-18 11:50:59 +0300925 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_EQE_STRIDE_ENABLED) {
926 dev->caps.eqe_size = hca_param.eqe_size;
927 dev->caps.eqe_factor = 0;
928 }
929
930 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_CQE_STRIDE_ENABLED) {
931 dev->caps.cqe_size = hca_param.cqe_size;
932 /* User still need to know when CQE > 32B */
933 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
934 }
935
Amir Vadaif9bd2d72013-06-20 14:58:10 +0300936 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
Joe Perches1a91de22014-05-07 12:52:57 -0700937 mlx4_warn(dev, "Timestamping is not supported in slave mode\n");
Amir Vadaif9bd2d72013-06-20 14:58:10 +0300938
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000939 slave_adjust_steering_mode(dev, &dev_cap, &hca_param);
Ido Shamay802f42a2015-04-02 16:31:06 +0300940 mlx4_dbg(dev, "RSS support for IP fragments is %s\n",
941 hca_param.rss_ip_frags ? "on" : "off");
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000942
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200943 if (func_cap.extra_flags & MLX4_QUERY_FUNC_FLAGS_BF_RES_QP &&
944 dev->caps.bf_reg_size)
945 dev->caps.alloc_res_qp_mask |= MLX4_RESERVE_ETH_BF_QP;
946
Matan Barakd57febe2014-12-11 10:57:57 +0200947 if (func_cap.extra_flags & MLX4_QUERY_FUNC_FLAGS_A0_RES_QP)
948 dev->caps.alloc_res_qp_mask |= MLX4_RESERVE_A0_QP;
949
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000950 return 0;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000951
952err_mem:
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300953 kfree(dev->caps.qp0_qkey);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000954 kfree(dev->caps.qp0_tunnel);
955 kfree(dev->caps.qp0_proxy);
956 kfree(dev->caps.qp1_tunnel);
957 kfree(dev->caps.qp1_proxy);
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300958 dev->caps.qp0_qkey = NULL;
959 dev->caps.qp0_tunnel = NULL;
960 dev->caps.qp0_proxy = NULL;
961 dev->caps.qp1_tunnel = NULL;
962 dev->caps.qp1_proxy = NULL;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000963
964 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000965}
Roland Dreier225c7b12007-05-08 18:00:38 -0700966
Eyal Perryb046ffe2013-10-15 16:55:24 +0200967static void mlx4_request_modules(struct mlx4_dev *dev)
968{
969 int port;
970 int has_ib_port = false;
971 int has_eth_port = false;
972#define EN_DRV_NAME "mlx4_en"
973#define IB_DRV_NAME "mlx4_ib"
974
975 for (port = 1; port <= dev->caps.num_ports; port++) {
976 if (dev->caps.port_type[port] == MLX4_PORT_TYPE_IB)
977 has_ib_port = true;
978 else if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
979 has_eth_port = true;
980 }
981
Eyal Perryb046ffe2013-10-15 16:55:24 +0200982 if (has_eth_port)
983 request_module_nowait(EN_DRV_NAME);
Or Gerlitzf24f7902014-05-04 17:07:24 +0300984 if (has_ib_port || (dev->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
985 request_module_nowait(IB_DRV_NAME);
Eyal Perryb046ffe2013-10-15 16:55:24 +0200986}
987
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700988/*
989 * Change the port configuration of the device.
990 * Every user of this function must hold the port mutex.
991 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700992int mlx4_change_port_types(struct mlx4_dev *dev,
993 enum mlx4_port_type *port_types)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700994{
995 int err = 0;
996 int change = 0;
997 int port;
998
999 for (port = 0; port < dev->caps.num_ports; port++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001000 /* Change the port type only if the new type is different
1001 * from the current, and not set to Auto */
Yevgeny Petrilin3d8f9302012-02-21 03:41:07 +00001002 if (port_types[port] != dev->caps.port_type[port + 1])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001003 change = 1;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001004 }
1005 if (change) {
1006 mlx4_unregister_device(dev);
1007 for (port = 1; port <= dev->caps.num_ports; port++) {
1008 mlx4_CLOSE_PORT(dev, port);
Yevgeny Petrilin1e0f03d2012-02-23 07:04:35 +00001009 dev->caps.port_type[port] = port_types[port - 1];
Jack Morgenstein66349612012-06-19 11:21:44 +03001010 err = mlx4_SET_PORT(dev, port, -1);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001011 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001012 mlx4_err(dev, "Failed to set port %d, aborting\n",
1013 port);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001014 goto out;
1015 }
1016 }
1017 mlx4_set_port_mask(dev);
1018 err = mlx4_register_device(dev);
Eyal Perryb046ffe2013-10-15 16:55:24 +02001019 if (err) {
1020 mlx4_err(dev, "Failed to register device\n");
1021 goto out;
1022 }
1023 mlx4_request_modules(dev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001024 }
1025
1026out:
1027 return err;
1028}
1029
1030static ssize_t show_port_type(struct device *dev,
1031 struct device_attribute *attr,
1032 char *buf)
1033{
1034 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1035 port_attr);
1036 struct mlx4_dev *mdev = info->dev;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001037 char type[8];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001038
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001039 sprintf(type, "%s",
1040 (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
1041 "ib" : "eth");
1042 if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
1043 sprintf(buf, "auto (%s)\n", type);
1044 else
1045 sprintf(buf, "%s\n", type);
1046
1047 return strlen(buf);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001048}
1049
1050static ssize_t set_port_type(struct device *dev,
1051 struct device_attribute *attr,
1052 const char *buf, size_t count)
1053{
1054 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1055 port_attr);
1056 struct mlx4_dev *mdev = info->dev;
1057 struct mlx4_priv *priv = mlx4_priv(mdev);
1058 enum mlx4_port_type types[MLX4_MAX_PORTS];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001059 enum mlx4_port_type new_types[MLX4_MAX_PORTS];
Amir Vadai0a984552014-11-02 16:26:14 +02001060 static DEFINE_MUTEX(set_port_type_mutex);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001061 int i;
1062 int err = 0;
1063
Amir Vadai0a984552014-11-02 16:26:14 +02001064 mutex_lock(&set_port_type_mutex);
1065
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001066 if (!strcmp(buf, "ib\n"))
1067 info->tmp_type = MLX4_PORT_TYPE_IB;
1068 else if (!strcmp(buf, "eth\n"))
1069 info->tmp_type = MLX4_PORT_TYPE_ETH;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001070 else if (!strcmp(buf, "auto\n"))
1071 info->tmp_type = MLX4_PORT_TYPE_AUTO;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001072 else {
1073 mlx4_err(mdev, "%s is not supported port type\n", buf);
Amir Vadai0a984552014-11-02 16:26:14 +02001074 err = -EINVAL;
1075 goto err_out;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001076 }
1077
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001078 mlx4_stop_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001079 mutex_lock(&priv->port_mutex);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001080 /* Possible type is always the one that was delivered */
1081 mdev->caps.possible_type[info->port] = info->tmp_type;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001082
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001083 for (i = 0; i < mdev->caps.num_ports; i++) {
1084 types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
1085 mdev->caps.possible_type[i+1];
1086 if (types[i] == MLX4_PORT_TYPE_AUTO)
1087 types[i] = mdev->caps.port_type[i+1];
1088 }
1089
Yevgeny Petrilin58a60162011-12-19 04:00:26 +00001090 if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
1091 !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001092 for (i = 1; i <= mdev->caps.num_ports; i++) {
1093 if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
1094 mdev->caps.possible_type[i] = mdev->caps.port_type[i];
1095 err = -EINVAL;
1096 }
1097 }
1098 }
1099 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001100 mlx4_err(mdev, "Auto sensing is not supported on this HCA. Set only 'eth' or 'ib' for both ports (should be the same)\n");
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001101 goto out;
1102 }
1103
1104 mlx4_do_sense_ports(mdev, new_types, types);
1105
1106 err = mlx4_check_port_params(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001107 if (err)
1108 goto out;
1109
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001110 /* We are about to apply the changes after the configuration
1111 * was verified, no need to remember the temporary types
1112 * any more */
1113 for (i = 0; i < mdev->caps.num_ports; i++)
1114 priv->port[i + 1].tmp_type = 0;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001115
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001116 err = mlx4_change_port_types(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001117
1118out:
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001119 mlx4_start_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001120 mutex_unlock(&priv->port_mutex);
Amir Vadai0a984552014-11-02 16:26:14 +02001121err_out:
1122 mutex_unlock(&set_port_type_mutex);
1123
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001124 return err ? err : count;
1125}
1126
Or Gerlitz096335b2012-01-11 19:02:17 +02001127enum ibta_mtu {
1128 IB_MTU_256 = 1,
1129 IB_MTU_512 = 2,
1130 IB_MTU_1024 = 3,
1131 IB_MTU_2048 = 4,
1132 IB_MTU_4096 = 5
1133};
1134
1135static inline int int_to_ibta_mtu(int mtu)
1136{
1137 switch (mtu) {
1138 case 256: return IB_MTU_256;
1139 case 512: return IB_MTU_512;
1140 case 1024: return IB_MTU_1024;
1141 case 2048: return IB_MTU_2048;
1142 case 4096: return IB_MTU_4096;
1143 default: return -1;
1144 }
1145}
1146
1147static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
1148{
1149 switch (mtu) {
1150 case IB_MTU_256: return 256;
1151 case IB_MTU_512: return 512;
1152 case IB_MTU_1024: return 1024;
1153 case IB_MTU_2048: return 2048;
1154 case IB_MTU_4096: return 4096;
1155 default: return -1;
1156 }
1157}
1158
1159static ssize_t show_port_ib_mtu(struct device *dev,
1160 struct device_attribute *attr,
1161 char *buf)
1162{
1163 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1164 port_mtu_attr);
1165 struct mlx4_dev *mdev = info->dev;
1166
1167 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
1168 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
1169
1170 sprintf(buf, "%d\n",
1171 ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
1172 return strlen(buf);
1173}
1174
1175static ssize_t set_port_ib_mtu(struct device *dev,
1176 struct device_attribute *attr,
1177 const char *buf, size_t count)
1178{
1179 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1180 port_mtu_attr);
1181 struct mlx4_dev *mdev = info->dev;
1182 struct mlx4_priv *priv = mlx4_priv(mdev);
1183 int err, port, mtu, ibta_mtu = -1;
1184
1185 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
1186 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
1187 return -EINVAL;
1188 }
1189
Dotan Barak618fad92013-06-25 12:09:36 +03001190 err = kstrtoint(buf, 0, &mtu);
1191 if (!err)
Or Gerlitz096335b2012-01-11 19:02:17 +02001192 ibta_mtu = int_to_ibta_mtu(mtu);
1193
Dotan Barak618fad92013-06-25 12:09:36 +03001194 if (err || ibta_mtu < 0) {
Or Gerlitz096335b2012-01-11 19:02:17 +02001195 mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
1196 return -EINVAL;
1197 }
1198
1199 mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
1200
1201 mlx4_stop_sense(mdev);
1202 mutex_lock(&priv->port_mutex);
1203 mlx4_unregister_device(mdev);
1204 for (port = 1; port <= mdev->caps.num_ports; port++) {
1205 mlx4_CLOSE_PORT(mdev, port);
Jack Morgenstein66349612012-06-19 11:21:44 +03001206 err = mlx4_SET_PORT(mdev, port, -1);
Or Gerlitz096335b2012-01-11 19:02:17 +02001207 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001208 mlx4_err(mdev, "Failed to set port %d, aborting\n",
1209 port);
Or Gerlitz096335b2012-01-11 19:02:17 +02001210 goto err_set_port;
1211 }
1212 }
1213 err = mlx4_register_device(mdev);
1214err_set_port:
1215 mutex_unlock(&priv->port_mutex);
1216 mlx4_start_sense(mdev);
1217 return err ? err : count;
1218}
1219
Moni Shoua53f33ae2015-02-03 16:48:33 +02001220int mlx4_bond(struct mlx4_dev *dev)
1221{
1222 int ret = 0;
1223 struct mlx4_priv *priv = mlx4_priv(dev);
1224
1225 mutex_lock(&priv->bond_mutex);
1226
1227 if (!mlx4_is_bonded(dev))
1228 ret = mlx4_do_bond(dev, true);
1229 else
1230 ret = 0;
1231
1232 mutex_unlock(&priv->bond_mutex);
1233 if (ret)
1234 mlx4_err(dev, "Failed to bond device: %d\n", ret);
1235 else
1236 mlx4_dbg(dev, "Device is bonded\n");
1237 return ret;
1238}
1239EXPORT_SYMBOL_GPL(mlx4_bond);
1240
1241int mlx4_unbond(struct mlx4_dev *dev)
1242{
1243 int ret = 0;
1244 struct mlx4_priv *priv = mlx4_priv(dev);
1245
1246 mutex_lock(&priv->bond_mutex);
1247
1248 if (mlx4_is_bonded(dev))
1249 ret = mlx4_do_bond(dev, false);
1250
1251 mutex_unlock(&priv->bond_mutex);
1252 if (ret)
1253 mlx4_err(dev, "Failed to unbond device: %d\n", ret);
1254 else
1255 mlx4_dbg(dev, "Device is unbonded\n");
1256 return ret;
1257}
1258EXPORT_SYMBOL_GPL(mlx4_unbond);
1259
1260
1261int mlx4_port_map_set(struct mlx4_dev *dev, struct mlx4_port_map *v2p)
1262{
1263 u8 port1 = v2p->port1;
1264 u8 port2 = v2p->port2;
1265 struct mlx4_priv *priv = mlx4_priv(dev);
1266 int err;
1267
1268 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PORT_REMAP))
1269 return -ENOTSUPP;
1270
1271 mutex_lock(&priv->bond_mutex);
1272
1273 /* zero means keep current mapping for this port */
1274 if (port1 == 0)
1275 port1 = priv->v2p.port1;
1276 if (port2 == 0)
1277 port2 = priv->v2p.port2;
1278
1279 if ((port1 < 1) || (port1 > MLX4_MAX_PORTS) ||
1280 (port2 < 1) || (port2 > MLX4_MAX_PORTS) ||
1281 (port1 == 2 && port2 == 1)) {
1282 /* besides boundary checks cross mapping makes
1283 * no sense and therefore not allowed */
1284 err = -EINVAL;
1285 } else if ((port1 == priv->v2p.port1) &&
1286 (port2 == priv->v2p.port2)) {
1287 err = 0;
1288 } else {
1289 err = mlx4_virt2phy_port_map(dev, port1, port2);
1290 if (!err) {
1291 mlx4_dbg(dev, "port map changed: [%d][%d]\n",
1292 port1, port2);
1293 priv->v2p.port1 = port1;
1294 priv->v2p.port2 = port2;
1295 } else {
1296 mlx4_err(dev, "Failed to change port mape: %d\n", err);
1297 }
1298 }
1299
1300 mutex_unlock(&priv->bond_mutex);
1301 return err;
1302}
1303EXPORT_SYMBOL_GPL(mlx4_port_map_set);
1304
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001305static int mlx4_load_fw(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001306{
1307 struct mlx4_priv *priv = mlx4_priv(dev);
1308 int err;
1309
1310 priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001311 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001312 if (!priv->fw.fw_icm) {
Joe Perches1a91de22014-05-07 12:52:57 -07001313 mlx4_err(dev, "Couldn't allocate FW area, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001314 return -ENOMEM;
1315 }
1316
1317 err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
1318 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001319 mlx4_err(dev, "MAP_FA command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001320 goto err_free;
1321 }
1322
1323 err = mlx4_RUN_FW(dev);
1324 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001325 mlx4_err(dev, "RUN_FW command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001326 goto err_unmap_fa;
1327 }
1328
1329 return 0;
1330
1331err_unmap_fa:
1332 mlx4_UNMAP_FA(dev);
1333
1334err_free:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001335 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001336 return err;
1337}
1338
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001339static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
1340 int cmpt_entry_sz)
Roland Dreier225c7b12007-05-08 18:00:38 -07001341{
1342 struct mlx4_priv *priv = mlx4_priv(dev);
1343 int err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001344 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001345
1346 err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
1347 cmpt_base +
1348 ((u64) (MLX4_CMPT_TYPE_QP *
1349 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1350 cmpt_entry_sz, dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001351 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1352 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001353 if (err)
1354 goto err;
1355
1356 err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
1357 cmpt_base +
1358 ((u64) (MLX4_CMPT_TYPE_SRQ *
1359 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1360 cmpt_entry_sz, dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001361 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001362 if (err)
1363 goto err_qp;
1364
1365 err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
1366 cmpt_base +
1367 ((u64) (MLX4_CMPT_TYPE_CQ *
1368 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1369 cmpt_entry_sz, dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001370 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001371 if (err)
1372 goto err_srq;
1373
Matan Barak7ae0e402014-11-13 14:45:32 +02001374 num_eqs = dev->phys_caps.num_phys_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001375 err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
1376 cmpt_base +
1377 ((u64) (MLX4_CMPT_TYPE_EQ *
1378 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001379 cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001380 if (err)
1381 goto err_cq;
1382
1383 return 0;
1384
1385err_cq:
1386 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1387
1388err_srq:
1389 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1390
1391err_qp:
1392 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1393
1394err:
1395 return err;
1396}
1397
Roland Dreier3d73c282007-10-10 15:43:54 -07001398static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
1399 struct mlx4_init_hca_param *init_hca, u64 icm_size)
Roland Dreier225c7b12007-05-08 18:00:38 -07001400{
1401 struct mlx4_priv *priv = mlx4_priv(dev);
1402 u64 aux_pages;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001403 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001404 int err;
1405
1406 err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
1407 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001408 mlx4_err(dev, "SET_ICM_SIZE command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001409 return err;
1410 }
1411
Joe Perches1a91de22014-05-07 12:52:57 -07001412 mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001413 (unsigned long long) icm_size >> 10,
1414 (unsigned long long) aux_pages << 2);
1415
1416 priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001417 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001418 if (!priv->fw.aux_icm) {
Joe Perches1a91de22014-05-07 12:52:57 -07001419 mlx4_err(dev, "Couldn't allocate aux memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001420 return -ENOMEM;
1421 }
1422
1423 err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
1424 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001425 mlx4_err(dev, "MAP_ICM_AUX command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001426 goto err_free_aux;
1427 }
1428
1429 err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
1430 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001431 mlx4_err(dev, "Failed to map cMPT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001432 goto err_unmap_aux;
1433 }
1434
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001435
Matan Barak7ae0e402014-11-13 14:45:32 +02001436 num_eqs = dev->phys_caps.num_phys_eqs;
Roland Dreierfa0681d2009-09-05 20:24:49 -07001437 err = mlx4_init_icm_table(dev, &priv->eq_table.table,
1438 init_hca->eqc_base, dev_cap->eqc_entry_sz,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001439 num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001440 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001441 mlx4_err(dev, "Failed to map EQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001442 goto err_unmap_cmpt;
1443 }
1444
Jack Morgensteind7bb58f2007-08-01 12:28:53 +03001445 /*
1446 * Reserved MTT entries must be aligned up to a cacheline
1447 * boundary, since the FW will write to them, while the driver
1448 * writes to all other MTT entries. (The variable
1449 * dev->caps.mtt_entry_sz below is really the MTT segment
1450 * size, not the raw entry size)
1451 */
1452 dev->caps.reserved_mtts =
1453 ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
1454 dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
1455
Roland Dreier225c7b12007-05-08 18:00:38 -07001456 err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
1457 init_hca->mtt_base,
1458 dev->caps.mtt_entry_sz,
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +00001459 dev->caps.num_mtts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001460 dev->caps.reserved_mtts, 1, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001461 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001462 mlx4_err(dev, "Failed to map MTT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001463 goto err_unmap_eq;
1464 }
1465
1466 err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
1467 init_hca->dmpt_base,
1468 dev_cap->dmpt_entry_sz,
1469 dev->caps.num_mpts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001470 dev->caps.reserved_mrws, 1, 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001471 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001472 mlx4_err(dev, "Failed to map dMPT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001473 goto err_unmap_mtt;
1474 }
1475
1476 err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
1477 init_hca->qpc_base,
1478 dev_cap->qpc_entry_sz,
1479 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001480 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1481 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001482 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001483 mlx4_err(dev, "Failed to map QP context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001484 goto err_unmap_dmpt;
1485 }
1486
1487 err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
1488 init_hca->auxc_base,
1489 dev_cap->aux_entry_sz,
1490 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001491 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1492 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001493 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001494 mlx4_err(dev, "Failed to map AUXC context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001495 goto err_unmap_qp;
1496 }
1497
1498 err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
1499 init_hca->altc_base,
1500 dev_cap->altc_entry_sz,
1501 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001502 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1503 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001504 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001505 mlx4_err(dev, "Failed to map ALTC context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001506 goto err_unmap_auxc;
1507 }
1508
1509 err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
1510 init_hca->rdmarc_base,
1511 dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
1512 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001513 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1514 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001515 if (err) {
1516 mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
1517 goto err_unmap_altc;
1518 }
1519
1520 err = mlx4_init_icm_table(dev, &priv->cq_table.table,
1521 init_hca->cqc_base,
1522 dev_cap->cqc_entry_sz,
1523 dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001524 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001525 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001526 mlx4_err(dev, "Failed to map CQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001527 goto err_unmap_rdmarc;
1528 }
1529
1530 err = mlx4_init_icm_table(dev, &priv->srq_table.table,
1531 init_hca->srqc_base,
1532 dev_cap->srq_entry_sz,
1533 dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001534 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001535 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001536 mlx4_err(dev, "Failed to map SRQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001537 goto err_unmap_cq;
1538 }
1539
1540 /*
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001541 * For flow steering device managed mode it is required to use
1542 * mlx4_init_icm_table. For B0 steering mode it's not strictly
1543 * required, but for simplicity just map the whole multicast
1544 * group table now. The table isn't very big and it's a lot
1545 * easier than trying to track ref counts.
Roland Dreier225c7b12007-05-08 18:00:38 -07001546 */
1547 err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +00001548 init_hca->mc_base,
1549 mlx4_get_mgm_entry_size(dev),
Roland Dreier225c7b12007-05-08 18:00:38 -07001550 dev->caps.num_mgms + dev->caps.num_amgms,
1551 dev->caps.num_mgms + dev->caps.num_amgms,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001552 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001553 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001554 mlx4_err(dev, "Failed to map MCG context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001555 goto err_unmap_srq;
1556 }
1557
1558 return 0;
1559
1560err_unmap_srq:
1561 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1562
1563err_unmap_cq:
1564 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1565
1566err_unmap_rdmarc:
1567 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1568
1569err_unmap_altc:
1570 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1571
1572err_unmap_auxc:
1573 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1574
1575err_unmap_qp:
1576 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1577
1578err_unmap_dmpt:
1579 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1580
1581err_unmap_mtt:
1582 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
1583
1584err_unmap_eq:
Roland Dreierfa0681d2009-09-05 20:24:49 -07001585 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001586
1587err_unmap_cmpt:
1588 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1589 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1590 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1591 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1592
1593err_unmap_aux:
1594 mlx4_UNMAP_ICM_AUX(dev);
1595
1596err_free_aux:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001597 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001598
1599 return err;
1600}
1601
1602static void mlx4_free_icms(struct mlx4_dev *dev)
1603{
1604 struct mlx4_priv *priv = mlx4_priv(dev);
1605
1606 mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
1607 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1608 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1609 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1610 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1611 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1612 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1613 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1614 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
Roland Dreierfa0681d2009-09-05 20:24:49 -07001615 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001616 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1617 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1618 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1619 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001620
1621 mlx4_UNMAP_ICM_AUX(dev);
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001622 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001623}
1624
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001625static void mlx4_slave_exit(struct mlx4_dev *dev)
1626{
1627 struct mlx4_priv *priv = mlx4_priv(dev);
1628
Roland Dreierf3d4c892012-09-25 21:24:07 -07001629 mutex_lock(&priv->cmd.slave_cmd_mutex);
Yishai Hadas0cd93022015-01-25 16:59:43 +02001630 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_CMD_NA_OP,
1631 MLX4_COMM_TIME))
Joe Perches1a91de22014-05-07 12:52:57 -07001632 mlx4_warn(dev, "Failed to close slave function\n");
Roland Dreierf3d4c892012-09-25 21:24:07 -07001633 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001634}
1635
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001636static int map_bf_area(struct mlx4_dev *dev)
1637{
1638 struct mlx4_priv *priv = mlx4_priv(dev);
1639 resource_size_t bf_start;
1640 resource_size_t bf_len;
1641 int err = 0;
1642
Jack Morgenstein3d747472012-02-19 21:38:52 +00001643 if (!dev->caps.bf_reg_size)
1644 return -ENXIO;
1645
Yishai Hadas872bf2f2015-01-25 16:59:35 +02001646 bf_start = pci_resource_start(dev->persist->pdev, 2) +
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001647 (dev->caps.num_uars << PAGE_SHIFT);
Yishai Hadas872bf2f2015-01-25 16:59:35 +02001648 bf_len = pci_resource_len(dev->persist->pdev, 2) -
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001649 (dev->caps.num_uars << PAGE_SHIFT);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001650 priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
1651 if (!priv->bf_mapping)
1652 err = -ENOMEM;
1653
1654 return err;
1655}
1656
1657static void unmap_bf_area(struct mlx4_dev *dev)
1658{
1659 if (mlx4_priv(dev)->bf_mapping)
1660 io_mapping_free(mlx4_priv(dev)->bf_mapping);
1661}
1662
Amir Vadaiec693d42013-04-23 06:06:49 +00001663cycle_t mlx4_read_clock(struct mlx4_dev *dev)
1664{
1665 u32 clockhi, clocklo, clockhi1;
1666 cycle_t cycles;
1667 int i;
1668 struct mlx4_priv *priv = mlx4_priv(dev);
1669
1670 for (i = 0; i < 10; i++) {
1671 clockhi = swab32(readl(priv->clock_mapping));
1672 clocklo = swab32(readl(priv->clock_mapping + 4));
1673 clockhi1 = swab32(readl(priv->clock_mapping));
1674 if (clockhi == clockhi1)
1675 break;
1676 }
1677
1678 cycles = (u64) clockhi << 32 | (u64) clocklo;
1679
1680 return cycles;
1681}
1682EXPORT_SYMBOL_GPL(mlx4_read_clock);
1683
1684
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001685static int map_internal_clock(struct mlx4_dev *dev)
1686{
1687 struct mlx4_priv *priv = mlx4_priv(dev);
1688
1689 priv->clock_mapping =
Yishai Hadas872bf2f2015-01-25 16:59:35 +02001690 ioremap(pci_resource_start(dev->persist->pdev,
1691 priv->fw.clock_bar) +
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001692 priv->fw.clock_offset, MLX4_CLOCK_SIZE);
1693
1694 if (!priv->clock_mapping)
1695 return -ENOMEM;
1696
1697 return 0;
1698}
1699
Matan Barak52033cf2015-06-11 16:35:26 +03001700int mlx4_get_internal_clock_params(struct mlx4_dev *dev,
1701 struct mlx4_clock_params *params)
1702{
1703 struct mlx4_priv *priv = mlx4_priv(dev);
1704
1705 if (mlx4_is_slave(dev))
1706 return -ENOTSUPP;
1707
1708 if (!params)
1709 return -EINVAL;
1710
1711 params->bar = priv->fw.clock_bar;
1712 params->offset = priv->fw.clock_offset;
1713 params->size = MLX4_CLOCK_SIZE;
1714
1715 return 0;
1716}
1717EXPORT_SYMBOL_GPL(mlx4_get_internal_clock_params);
1718
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001719static void unmap_internal_clock(struct mlx4_dev *dev)
1720{
1721 struct mlx4_priv *priv = mlx4_priv(dev);
1722
1723 if (priv->clock_mapping)
1724 iounmap(priv->clock_mapping);
1725}
1726
Roland Dreier225c7b12007-05-08 18:00:38 -07001727static void mlx4_close_hca(struct mlx4_dev *dev)
1728{
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001729 unmap_internal_clock(dev);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001730 unmap_bf_area(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001731 if (mlx4_is_slave(dev))
1732 mlx4_slave_exit(dev);
1733 else {
1734 mlx4_CLOSE_HCA(dev, 0);
1735 mlx4_free_icms(dev);
Matan Baraka0eacca2014-11-13 14:45:30 +02001736 }
1737}
1738
1739static void mlx4_close_fw(struct mlx4_dev *dev)
1740{
1741 if (!mlx4_is_slave(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001742 mlx4_UNMAP_FA(dev);
1743 mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
1744 }
1745}
1746
Yishai Hadas55ad3592015-01-25 16:59:42 +02001747static int mlx4_comm_check_offline(struct mlx4_dev *dev)
1748{
1749#define COMM_CHAN_OFFLINE_OFFSET 0x09
1750
1751 u32 comm_flags;
1752 u32 offline_bit;
1753 unsigned long end;
1754 struct mlx4_priv *priv = mlx4_priv(dev);
1755
1756 end = msecs_to_jiffies(MLX4_COMM_OFFLINE_TIME_OUT) + jiffies;
1757 while (time_before(jiffies, end)) {
1758 comm_flags = swab32(readl((__iomem char *)priv->mfunc.comm +
1759 MLX4_COMM_CHAN_FLAGS));
1760 offline_bit = (comm_flags &
1761 (u32)(1 << COMM_CHAN_OFFLINE_OFFSET));
1762 if (!offline_bit)
1763 return 0;
1764 /* There are cases as part of AER/Reset flow that PF needs
1765 * around 100 msec to load. We therefore sleep for 100 msec
1766 * to allow other tasks to make use of that CPU during this
1767 * time interval.
1768 */
1769 msleep(100);
1770 }
1771 mlx4_err(dev, "Communication channel is offline.\n");
1772 return -EIO;
1773}
1774
1775static void mlx4_reset_vf_support(struct mlx4_dev *dev)
1776{
1777#define COMM_CHAN_RST_OFFSET 0x1e
1778
1779 struct mlx4_priv *priv = mlx4_priv(dev);
1780 u32 comm_rst;
1781 u32 comm_caps;
1782
1783 comm_caps = swab32(readl((__iomem char *)priv->mfunc.comm +
1784 MLX4_COMM_CHAN_CAPS));
1785 comm_rst = (comm_caps & (u32)(1 << COMM_CHAN_RST_OFFSET));
1786
1787 if (comm_rst)
1788 dev->caps.vf_caps |= MLX4_VF_CAP_FLAG_RESET;
1789}
1790
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001791static int mlx4_init_slave(struct mlx4_dev *dev)
1792{
1793 struct mlx4_priv *priv = mlx4_priv(dev);
1794 u64 dma = (u64) priv->mfunc.vhcr_dma;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001795 int ret_from_reset = 0;
1796 u32 slave_read;
1797 u32 cmd_channel_ver;
1798
Amir Vadai97989352014-03-06 18:28:17 +02001799 if (atomic_read(&pf_loading)) {
Joe Perches1a91de22014-05-07 12:52:57 -07001800 mlx4_warn(dev, "PF is not ready - Deferring probe\n");
Amir Vadai97989352014-03-06 18:28:17 +02001801 return -EPROBE_DEFER;
1802 }
1803
Roland Dreierf3d4c892012-09-25 21:24:07 -07001804 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001805 priv->cmd.max_cmds = 1;
Yishai Hadas55ad3592015-01-25 16:59:42 +02001806 if (mlx4_comm_check_offline(dev)) {
1807 mlx4_err(dev, "PF is not responsive, skipping initialization\n");
1808 goto err_offline;
1809 }
1810
1811 mlx4_reset_vf_support(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001812 mlx4_warn(dev, "Sending reset\n");
1813 ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
Yishai Hadas0cd93022015-01-25 16:59:43 +02001814 MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001815 /* if we are in the middle of flr the slave will try
1816 * NUM_OF_RESET_RETRIES times before leaving.*/
1817 if (ret_from_reset) {
1818 if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
Joe Perches1a91de22014-05-07 12:52:57 -07001819 mlx4_warn(dev, "slave is currently in the middle of FLR - Deferring probe\n");
Jack Morgenstein5efe5352013-06-04 05:13:27 +00001820 mutex_unlock(&priv->cmd.slave_cmd_mutex);
1821 return -EPROBE_DEFER;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001822 } else
1823 goto err;
1824 }
1825
1826 /* check the driver version - the slave I/F revision
1827 * must match the master's */
1828 slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
1829 cmd_channel_ver = mlx4_comm_get_version();
1830
1831 if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
1832 MLX4_COMM_GET_IF_REV(slave_read)) {
Joe Perches1a91de22014-05-07 12:52:57 -07001833 mlx4_err(dev, "slave driver version is not supported by the master\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001834 goto err;
1835 }
1836
1837 mlx4_warn(dev, "Sending vhcr0\n");
1838 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
Yishai Hadas0cd93022015-01-25 16:59:43 +02001839 MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001840 goto err;
1841 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
Yishai Hadas0cd93022015-01-25 16:59:43 +02001842 MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001843 goto err;
1844 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
Yishai Hadas0cd93022015-01-25 16:59:43 +02001845 MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001846 goto err;
Yishai Hadas0cd93022015-01-25 16:59:43 +02001847 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma,
1848 MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001849 goto err;
Roland Dreierf3d4c892012-09-25 21:24:07 -07001850
1851 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001852 return 0;
1853
1854err:
Yishai Hadas0cd93022015-01-25 16:59:43 +02001855 mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_CMD_NA_OP, 0);
Yishai Hadas55ad3592015-01-25 16:59:42 +02001856err_offline:
Roland Dreierf3d4c892012-09-25 21:24:07 -07001857 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001858 return -EIO;
Roland Dreier225c7b12007-05-08 18:00:38 -07001859}
1860
Jack Morgenstein66349612012-06-19 11:21:44 +03001861static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
1862{
1863 int i;
1864
1865 for (i = 1; i <= dev->caps.num_ports; i++) {
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001866 if (dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH)
1867 dev->caps.gid_table_len[i] =
Matan Barak449fc482014-03-19 18:11:52 +02001868 mlx4_get_slave_num_gids(dev, 0, i);
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001869 else
1870 dev->caps.gid_table_len[i] = 1;
Jack Morgenstein66349612012-06-19 11:21:44 +03001871 dev->caps.pkey_table_len[i] =
1872 dev->phys_caps.pkey_phys_table_len[i] - 1;
1873 }
1874}
1875
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001876static int choose_log_fs_mgm_entry_size(int qp_per_entry)
1877{
1878 int i = MLX4_MIN_MGM_LOG_ENTRY_SIZE;
1879
1880 for (i = MLX4_MIN_MGM_LOG_ENTRY_SIZE; i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE;
1881 i++) {
1882 if (qp_per_entry <= 4 * ((1 << i) / 16 - 2))
1883 break;
1884 }
1885
1886 return (i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE) ? i : -1;
1887}
1888
Matan Barak7d077cd2014-12-11 10:58:00 +02001889static const char *dmfs_high_rate_steering_mode_str(int dmfs_high_steer_mode)
1890{
1891 switch (dmfs_high_steer_mode) {
1892 case MLX4_STEERING_DMFS_A0_DEFAULT:
1893 return "default performance";
1894
1895 case MLX4_STEERING_DMFS_A0_DYNAMIC:
1896 return "dynamic hybrid mode";
1897
1898 case MLX4_STEERING_DMFS_A0_STATIC:
1899 return "performance optimized for limited rule configuration (static)";
1900
1901 case MLX4_STEERING_DMFS_A0_DISABLE:
1902 return "disabled performance optimized steering";
1903
1904 case MLX4_STEERING_DMFS_A0_NOT_SUPPORTED:
1905 return "performance optimized steering not supported";
1906
1907 default:
1908 return "Unrecognized mode";
1909 }
1910}
1911
1912#define MLX4_DMFS_A0_STEERING (1UL << 2)
1913
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001914static void choose_steering_mode(struct mlx4_dev *dev,
1915 struct mlx4_dev_cap *dev_cap)
1916{
Matan Barak7d077cd2014-12-11 10:58:00 +02001917 if (mlx4_log_num_mgm_entry_size <= 0) {
1918 if ((-mlx4_log_num_mgm_entry_size) & MLX4_DMFS_A0_STEERING) {
1919 if (dev->caps.dmfs_high_steer_mode ==
1920 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
1921 mlx4_err(dev, "DMFS high rate mode not supported\n");
1922 else
1923 dev->caps.dmfs_high_steer_mode =
1924 MLX4_STEERING_DMFS_A0_STATIC;
1925 }
1926 }
1927
1928 if (mlx4_log_num_mgm_entry_size <= 0 &&
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001929 dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN &&
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001930 (!mlx4_is_mfunc(dev) ||
Yishai Hadas872bf2f2015-01-25 16:59:35 +02001931 (dev_cap->fs_max_num_qp_per_entry >=
1932 (dev->persist->num_vfs + 1))) &&
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001933 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry) >=
1934 MLX4_MIN_MGM_LOG_ENTRY_SIZE) {
1935 dev->oper_log_mgm_entry_size =
1936 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001937 dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
1938 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
1939 dev->caps.fs_log_max_ucast_qp_range_size =
1940 dev_cap->fs_log_max_ucast_qp_range_size;
1941 } else {
Matan Barak7d077cd2014-12-11 10:58:00 +02001942 if (dev->caps.dmfs_high_steer_mode !=
1943 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
1944 dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_DISABLE;
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001945 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
1946 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
1947 dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
1948 else {
1949 dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
1950
1951 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
1952 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
Joe Perches1a91de22014-05-07 12:52:57 -07001953 mlx4_warn(dev, "Must have both UC_STEER and MC_STEER flags set to use B0 steering - falling back to A0 steering mode\n");
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001954 }
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001955 dev->oper_log_mgm_entry_size =
1956 mlx4_log_num_mgm_entry_size > 0 ?
1957 mlx4_log_num_mgm_entry_size :
1958 MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001959 dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
1960 }
Joe Perches1a91de22014-05-07 12:52:57 -07001961 mlx4_dbg(dev, "Steering mode is: %s, oper_log_mgm_entry_size = %d, modparam log_num_mgm_entry_size = %d\n",
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001962 mlx4_steering_mode_str(dev->caps.steering_mode),
1963 dev->oper_log_mgm_entry_size,
1964 mlx4_log_num_mgm_entry_size);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001965}
1966
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001967static void choose_tunnel_offload_mode(struct mlx4_dev *dev,
1968 struct mlx4_dev_cap *dev_cap)
1969{
1970 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED &&
Or Gerlitz5eff6da2015-01-15 15:28:54 +02001971 dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS)
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001972 dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_VXLAN;
1973 else
1974 dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_NONE;
1975
1976 mlx4_dbg(dev, "Tunneling offload mode is: %s\n", (dev->caps.tunnel_offload_mode
1977 == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) ? "vxlan" : "none");
1978}
1979
Matan Barak7d077cd2014-12-11 10:58:00 +02001980static int mlx4_validate_optimized_steering(struct mlx4_dev *dev)
1981{
1982 int i;
1983 struct mlx4_port_cap port_cap;
1984
1985 if (dev->caps.dmfs_high_steer_mode == MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
1986 return -EINVAL;
1987
1988 for (i = 1; i <= dev->caps.num_ports; i++) {
1989 if (mlx4_dev_port(dev, i, &port_cap)) {
1990 mlx4_err(dev,
1991 "QUERY_DEV_CAP command failed, can't veify DMFS high rate steering.\n");
1992 } else if ((dev->caps.dmfs_high_steer_mode !=
1993 MLX4_STEERING_DMFS_A0_DEFAULT) &&
1994 (port_cap.dmfs_optimized_state ==
1995 !!(dev->caps.dmfs_high_steer_mode ==
1996 MLX4_STEERING_DMFS_A0_DISABLE))) {
1997 mlx4_err(dev,
1998 "DMFS high rate steer mode differ, driver requested %s but %s in FW.\n",
1999 dmfs_high_rate_steering_mode_str(
2000 dev->caps.dmfs_high_steer_mode),
2001 (port_cap.dmfs_optimized_state ?
2002 "enabled" : "disabled"));
2003 }
2004 }
2005
2006 return 0;
2007}
2008
Matan Baraka0eacca2014-11-13 14:45:30 +02002009static int mlx4_init_fw(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002010{
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07002011 struct mlx4_mod_stat_cfg mlx4_cfg;
Matan Baraka0eacca2014-11-13 14:45:30 +02002012 int err = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002013
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002014 if (!mlx4_is_slave(dev)) {
2015 err = mlx4_QUERY_FW(dev);
2016 if (err) {
2017 if (err == -EACCES)
Joe Perches1a91de22014-05-07 12:52:57 -07002018 mlx4_info(dev, "non-primary physical function, skipping\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002019 else
Joe Perches1a91de22014-05-07 12:52:57 -07002020 mlx4_err(dev, "QUERY_FW command failed, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00002021 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002022 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002023
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002024 err = mlx4_load_fw(dev);
2025 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002026 mlx4_err(dev, "Failed to start FW, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00002027 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002028 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002029
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002030 mlx4_cfg.log_pg_sz_m = 1;
2031 mlx4_cfg.log_pg_sz = 0;
2032 err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
2033 if (err)
2034 mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
Matan Baraka0eacca2014-11-13 14:45:30 +02002035 }
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07002036
Matan Baraka0eacca2014-11-13 14:45:30 +02002037 return err;
2038}
2039
2040static int mlx4_init_hca(struct mlx4_dev *dev)
2041{
2042 struct mlx4_priv *priv = mlx4_priv(dev);
2043 struct mlx4_adapter adapter;
2044 struct mlx4_dev_cap dev_cap;
2045 struct mlx4_profile profile;
2046 struct mlx4_init_hca_param init_hca;
2047 u64 icm_size;
2048 struct mlx4_config_dev_params params;
2049 int err;
2050
2051 if (!mlx4_is_slave(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002052 err = mlx4_dev_cap(dev, &dev_cap);
2053 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002054 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Jack Morgensteind0d01252014-12-30 11:59:50 +02002055 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002056 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002057
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00002058 choose_steering_mode(dev, &dev_cap);
Or Gerlitz7ffdf722013-12-23 16:09:43 +02002059 choose_tunnel_offload_mode(dev, &dev_cap);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00002060
Matan Barak7d077cd2014-12-11 10:58:00 +02002061 if (dev->caps.dmfs_high_steer_mode == MLX4_STEERING_DMFS_A0_STATIC &&
2062 mlx4_is_master(dev))
2063 dev->caps.function_caps |= MLX4_FUNC_CAP_DMFS_A0_STATIC;
2064
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02002065 err = mlx4_get_phys_port_id(dev);
2066 if (err)
2067 mlx4_err(dev, "Fail to get physical port id\n");
2068
Jack Morgenstein66349612012-06-19 11:21:44 +03002069 if (mlx4_is_master(dev))
2070 mlx4_parav_master_pf_caps(dev);
2071
Amir Vadai2599d852014-07-22 15:44:11 +03002072 if (mlx4_low_memory_profile()) {
2073 mlx4_info(dev, "Running from within kdump kernel. Using low memory profile\n");
2074 profile = low_mem_profile;
2075 } else {
2076 profile = default_profile;
2077 }
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00002078 if (dev->caps.steering_mode ==
2079 MLX4_STEERING_MODE_DEVICE_MANAGED)
2080 profile.num_mcg = MLX4_FS_NUM_MCG;
Roland Dreier225c7b12007-05-08 18:00:38 -07002081
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002082 icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
2083 &init_hca);
2084 if ((long long) icm_size < 0) {
2085 err = icm_size;
Jack Morgensteind0d01252014-12-30 11:59:50 +02002086 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002087 }
2088
Eli Cohena5bbe892012-02-09 18:10:06 +02002089 dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
2090
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002091 init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
2092 init_hca.uar_page_sz = PAGE_SHIFT - 12;
Shani Michaelie4488342013-02-06 16:19:11 +00002093 init_hca.mw_enabled = 0;
2094 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW ||
2095 dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)
2096 init_hca.mw_enabled = INIT_HCA_TPT_MW_ENABLE;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002097
2098 err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
2099 if (err)
Jack Morgensteind0d01252014-12-30 11:59:50 +02002100 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002101
2102 err = mlx4_INIT_HCA(dev, &init_hca);
2103 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002104 mlx4_err(dev, "INIT_HCA command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002105 goto err_free_icm;
2106 }
Matan Barak7ae0e402014-11-13 14:45:32 +02002107
2108 if (dev_cap.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) {
2109 err = mlx4_query_func(dev, &dev_cap);
2110 if (err < 0) {
2111 mlx4_err(dev, "QUERY_FUNC command failed, aborting.\n");
Jack Morgensteind0d01252014-12-30 11:59:50 +02002112 goto err_close;
Matan Barak7ae0e402014-11-13 14:45:32 +02002113 } else if (err & MLX4_QUERY_FUNC_NUM_SYS_EQS) {
2114 dev->caps.num_eqs = dev_cap.max_eqs;
2115 dev->caps.reserved_eqs = dev_cap.reserved_eqs;
2116 dev->caps.reserved_uars = dev_cap.reserved_uars;
2117 }
2118 }
2119
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00002120 /*
2121 * If TS is supported by FW
2122 * read HCA frequency by QUERY_HCA command
2123 */
2124 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) {
2125 memset(&init_hca, 0, sizeof(init_hca));
2126 err = mlx4_QUERY_HCA(dev, &init_hca);
2127 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002128 mlx4_err(dev, "QUERY_HCA command failed, disable timestamp\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00002129 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
2130 } else {
2131 dev->caps.hca_core_clock =
2132 init_hca.hca_core_clock;
2133 }
2134
2135 /* In case we got HCA frequency 0 - disable timestamping
2136 * to avoid dividing by zero
2137 */
2138 if (!dev->caps.hca_core_clock) {
2139 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
2140 mlx4_err(dev,
Joe Perches1a91de22014-05-07 12:52:57 -07002141 "HCA frequency is 0 - timestamping is not supported\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00002142 } else if (map_internal_clock(dev)) {
2143 /*
2144 * Map internal clock,
2145 * in case of failure disable timestamping
2146 */
2147 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
Joe Perches1a91de22014-05-07 12:52:57 -07002148 mlx4_err(dev, "Failed to map internal clock. Timestamping is not supported\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00002149 }
2150 }
Matan Barak7d077cd2014-12-11 10:58:00 +02002151
2152 if (dev->caps.dmfs_high_steer_mode !=
2153 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED) {
2154 if (mlx4_validate_optimized_steering(dev))
2155 mlx4_warn(dev, "Optimized steering validation failed\n");
2156
2157 if (dev->caps.dmfs_high_steer_mode ==
2158 MLX4_STEERING_DMFS_A0_DISABLE) {
2159 dev->caps.dmfs_high_rate_qpn_base =
2160 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
2161 dev->caps.dmfs_high_rate_qpn_range =
2162 MLX4_A0_STEERING_TABLE_SIZE;
2163 }
2164
2165 mlx4_dbg(dev, "DMFS high rate steer mode is: %s\n",
2166 dmfs_high_rate_steering_mode_str(
2167 dev->caps.dmfs_high_steer_mode));
2168 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002169 } else {
2170 err = mlx4_init_slave(dev);
2171 if (err) {
Jack Morgenstein5efe5352013-06-04 05:13:27 +00002172 if (err != -EPROBE_DEFER)
2173 mlx4_err(dev, "Failed to initialize slave\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00002174 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002175 }
2176
2177 err = mlx4_slave_cap(dev);
2178 if (err) {
2179 mlx4_err(dev, "Failed to obtain slave caps\n");
2180 goto err_close;
2181 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002182 }
2183
Eli Cohenc1b43dc2011-03-22 22:38:41 +00002184 if (map_bf_area(dev))
2185 mlx4_dbg(dev, "Failed to map blue flame area\n");
2186
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002187 /*Only the master set the ports, all the rest got it from it.*/
2188 if (!mlx4_is_slave(dev))
2189 mlx4_set_port_mask(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002190
2191 err = mlx4_QUERY_ADAPTER(dev, &adapter);
2192 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002193 mlx4_err(dev, "QUERY_ADAPTER command failed, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00002194 goto unmap_bf;
Roland Dreier225c7b12007-05-08 18:00:38 -07002195 }
2196
Shani Michaelif8c64552014-11-09 13:51:53 +02002197 /* Query CONFIG_DEV parameters */
2198 err = mlx4_config_dev_retrieval(dev, &params);
2199 if (err && err != -ENOTSUPP) {
2200 mlx4_err(dev, "Failed to query CONFIG_DEV parameters\n");
2201 } else if (!err) {
2202 dev->caps.rx_checksum_flags_port[1] = params.rx_csum_flags_port_1;
2203 dev->caps.rx_checksum_flags_port[2] = params.rx_csum_flags_port_2;
2204 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002205 priv->eq_table.inta_pin = adapter.inta_pin;
Jack Morgensteincd9281d2007-09-18 09:14:18 +02002206 memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
Roland Dreier225c7b12007-05-08 18:00:38 -07002207
2208 return 0;
2209
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00002210unmap_bf:
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00002211 unmap_internal_clock(dev);
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00002212 unmap_bf_area(dev);
2213
Dotan Barakb38f2872014-05-29 16:30:59 +03002214 if (mlx4_is_slave(dev)) {
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002215 kfree(dev->caps.qp0_qkey);
Dotan Barakb38f2872014-05-29 16:30:59 +03002216 kfree(dev->caps.qp0_tunnel);
2217 kfree(dev->caps.qp0_proxy);
2218 kfree(dev->caps.qp1_tunnel);
2219 kfree(dev->caps.qp1_proxy);
2220 }
2221
Roland Dreier225c7b12007-05-08 18:00:38 -07002222err_close:
Dotan Barak41929ed2012-10-21 14:59:23 +00002223 if (mlx4_is_slave(dev))
2224 mlx4_slave_exit(dev);
2225 else
2226 mlx4_CLOSE_HCA(dev, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07002227
2228err_free_icm:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002229 if (!mlx4_is_slave(dev))
2230 mlx4_free_icms(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002231
Roland Dreier225c7b12007-05-08 18:00:38 -07002232 return err;
2233}
2234
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002235static int mlx4_init_counters_table(struct mlx4_dev *dev)
2236{
2237 struct mlx4_priv *priv = mlx4_priv(dev);
Eran Ben Elisha47d84172015-06-15 17:58:58 +03002238 int nent_pow2;
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002239
2240 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
2241 return -ENOENT;
2242
Eran Ben Elisha2632d182015-06-15 17:58:59 +03002243 if (!dev->caps.max_counters)
2244 return -ENOSPC;
2245
Eran Ben Elisha47d84172015-06-15 17:58:58 +03002246 nent_pow2 = roundup_pow_of_two(dev->caps.max_counters);
2247 /* reserve last counter index for sink counter */
2248 return mlx4_bitmap_init(&priv->counters_bitmap, nent_pow2,
2249 nent_pow2 - 1, 0,
2250 nent_pow2 - dev->caps.max_counters + 1);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002251}
2252
2253static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
2254{
Eran Ben Elishaefa6bc92015-06-15 17:58:56 +03002255 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
2256 return;
2257
Eran Ben Elisha2632d182015-06-15 17:58:59 +03002258 if (!dev->caps.max_counters)
2259 return;
2260
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002261 mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
2262}
2263
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002264static void mlx4_cleanup_default_counters(struct mlx4_dev *dev)
2265{
2266 struct mlx4_priv *priv = mlx4_priv(dev);
2267 int port;
2268
2269 for (port = 0; port < dev->caps.num_ports; port++)
2270 if (priv->def_counter[port] != -1)
2271 mlx4_counter_free(dev, priv->def_counter[port]);
2272}
2273
2274static int mlx4_allocate_default_counters(struct mlx4_dev *dev)
2275{
2276 struct mlx4_priv *priv = mlx4_priv(dev);
2277 int port, err = 0;
2278 u32 idx;
2279
2280 for (port = 0; port < dev->caps.num_ports; port++)
2281 priv->def_counter[port] = -1;
2282
2283 for (port = 0; port < dev->caps.num_ports; port++) {
2284 err = mlx4_counter_alloc(dev, &idx);
2285
2286 if (!err || err == -ENOSPC) {
2287 priv->def_counter[port] = idx;
2288 } else if (err == -ENOENT) {
2289 err = 0;
2290 continue;
Or Gerlitz178d23e2015-07-22 16:53:46 +03002291 } else if (mlx4_is_slave(dev) && err == -EINVAL) {
2292 priv->def_counter[port] = MLX4_SINK_COUNTER_INDEX(dev);
2293 mlx4_warn(dev, "can't allocate counter from old PF driver, using index %d\n",
2294 MLX4_SINK_COUNTER_INDEX(dev));
2295 err = 0;
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002296 } else {
2297 mlx4_err(dev, "%s: failed to allocate default counter port %d err %d\n",
2298 __func__, port + 1, err);
2299 mlx4_cleanup_default_counters(dev);
2300 return err;
2301 }
2302
2303 mlx4_dbg(dev, "%s: default counter index %d for port %d\n",
2304 __func__, priv->def_counter[port], port + 1);
2305 }
2306
2307 return err;
2308}
2309
Jack Morgensteinba062d52012-05-15 10:35:03 +00002310int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002311{
2312 struct mlx4_priv *priv = mlx4_priv(dev);
2313
2314 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
2315 return -ENOENT;
2316
2317 *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002318 if (*idx == -1) {
2319 *idx = MLX4_SINK_COUNTER_INDEX(dev);
2320 return -ENOSPC;
2321 }
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002322
2323 return 0;
2324}
Jack Morgensteinba062d52012-05-15 10:35:03 +00002325
2326int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
2327{
2328 u64 out_param;
2329 int err;
2330
2331 if (mlx4_is_mfunc(dev)) {
2332 err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
2333 RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
2334 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
2335 if (!err)
2336 *idx = get_param_l(&out_param);
2337
2338 return err;
2339 }
2340 return __mlx4_counter_alloc(dev, idx);
2341}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002342EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
2343
Eran Ben Elishab72ca7e2015-06-15 17:58:57 +03002344static int __mlx4_clear_if_stat(struct mlx4_dev *dev,
2345 u8 counter_index)
2346{
2347 struct mlx4_cmd_mailbox *if_stat_mailbox;
2348 int err;
2349 u32 if_stat_in_mod = (counter_index & 0xff) | MLX4_QUERY_IF_STAT_RESET;
2350
2351 if_stat_mailbox = mlx4_alloc_cmd_mailbox(dev);
2352 if (IS_ERR(if_stat_mailbox))
2353 return PTR_ERR(if_stat_mailbox);
2354
2355 err = mlx4_cmd_box(dev, 0, if_stat_mailbox->dma, if_stat_in_mod, 0,
2356 MLX4_CMD_QUERY_IF_STAT, MLX4_CMD_TIME_CLASS_C,
2357 MLX4_CMD_NATIVE);
2358
2359 mlx4_free_cmd_mailbox(dev, if_stat_mailbox);
2360 return err;
2361}
2362
Jack Morgensteinba062d52012-05-15 10:35:03 +00002363void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002364{
Eran Ben Elishaefa6bc92015-06-15 17:58:56 +03002365 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
2366 return;
2367
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002368 if (idx == MLX4_SINK_COUNTER_INDEX(dev))
2369 return;
2370
Eran Ben Elishab72ca7e2015-06-15 17:58:57 +03002371 __mlx4_clear_if_stat(dev, idx);
2372
Jack Morgenstein7c6d74d2013-12-08 16:50:17 +02002373 mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx, MLX4_USE_RR);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002374 return;
2375}
Jack Morgensteinba062d52012-05-15 10:35:03 +00002376
2377void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
2378{
Jack Morgensteine7dbeba2013-03-07 03:46:54 +00002379 u64 in_param = 0;
Jack Morgensteinba062d52012-05-15 10:35:03 +00002380
2381 if (mlx4_is_mfunc(dev)) {
2382 set_param_l(&in_param, idx);
2383 mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
2384 MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
2385 MLX4_CMD_WRAPPED);
2386 return;
2387 }
2388 __mlx4_counter_free(dev, idx);
2389}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002390EXPORT_SYMBOL_GPL(mlx4_counter_free);
2391
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002392int mlx4_get_default_counter_index(struct mlx4_dev *dev, int port)
2393{
2394 struct mlx4_priv *priv = mlx4_priv(dev);
2395
2396 return priv->def_counter[port - 1];
2397}
2398EXPORT_SYMBOL_GPL(mlx4_get_default_counter_index);
2399
Yishai Hadas773af942015-03-03 10:54:48 +02002400void mlx4_set_admin_guid(struct mlx4_dev *dev, __be64 guid, int entry, int port)
2401{
2402 struct mlx4_priv *priv = mlx4_priv(dev);
2403
2404 priv->mfunc.master.vf_admin[entry].vport[port].guid = guid;
2405}
2406EXPORT_SYMBOL_GPL(mlx4_set_admin_guid);
2407
2408__be64 mlx4_get_admin_guid(struct mlx4_dev *dev, int entry, int port)
2409{
2410 struct mlx4_priv *priv = mlx4_priv(dev);
2411
2412 return priv->mfunc.master.vf_admin[entry].vport[port].guid;
2413}
2414EXPORT_SYMBOL_GPL(mlx4_get_admin_guid);
2415
Yishai Hadasfb517a42015-03-03 11:23:32 +02002416void mlx4_set_random_admin_guid(struct mlx4_dev *dev, int entry, int port)
2417{
2418 struct mlx4_priv *priv = mlx4_priv(dev);
2419 __be64 guid;
2420
2421 /* hw GUID */
2422 if (entry == 0)
2423 return;
2424
2425 get_random_bytes((char *)&guid, sizeof(guid));
2426 guid &= ~(cpu_to_be64(1ULL << 56));
2427 guid |= cpu_to_be64(1ULL << 57);
2428 priv->mfunc.master.vf_admin[entry].vport[port].guid = guid;
2429}
2430
Roland Dreier3d73c282007-10-10 15:43:54 -07002431static int mlx4_setup_hca(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002432{
2433 struct mlx4_priv *priv = mlx4_priv(dev);
2434 int err;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002435 int port;
Jack Morgenstein9a5aa622008-11-28 21:29:46 -08002436 __be32 ib_port_default_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -07002437
Roland Dreier225c7b12007-05-08 18:00:38 -07002438 err = mlx4_init_uar_table(dev);
2439 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002440 mlx4_err(dev, "Failed to initialize user access region table, aborting\n");
2441 return err;
Roland Dreier225c7b12007-05-08 18:00:38 -07002442 }
2443
2444 err = mlx4_uar_alloc(dev, &priv->driver_uar);
2445 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002446 mlx4_err(dev, "Failed to allocate driver access region, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002447 goto err_uar_table_free;
2448 }
2449
Roland Dreier4979d182011-01-12 09:50:36 -08002450 priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
Roland Dreier225c7b12007-05-08 18:00:38 -07002451 if (!priv->kar) {
Joe Perches1a91de22014-05-07 12:52:57 -07002452 mlx4_err(dev, "Couldn't map kernel access region, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002453 err = -ENOMEM;
2454 goto err_uar_free;
2455 }
2456
2457 err = mlx4_init_pd_table(dev);
2458 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002459 mlx4_err(dev, "Failed to initialize protection domain table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002460 goto err_kar_unmap;
2461 }
2462
Sean Hefty012a8ff2011-06-02 09:01:33 -07002463 err = mlx4_init_xrcd_table(dev);
2464 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002465 mlx4_err(dev, "Failed to initialize reliable connection domain table, aborting\n");
Sean Hefty012a8ff2011-06-02 09:01:33 -07002466 goto err_pd_table_free;
2467 }
2468
Roland Dreier225c7b12007-05-08 18:00:38 -07002469 err = mlx4_init_mr_table(dev);
2470 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002471 mlx4_err(dev, "Failed to initialize memory region table, aborting\n");
Sean Hefty012a8ff2011-06-02 09:01:33 -07002472 goto err_xrcd_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07002473 }
2474
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002475 if (!mlx4_is_slave(dev)) {
2476 err = mlx4_init_mcg_table(dev);
2477 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002478 mlx4_err(dev, "Failed to initialize multicast group table, aborting\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002479 goto err_mr_table_free;
2480 }
Jack Morgenstein114840c2014-06-01 11:53:50 +03002481 err = mlx4_config_mad_demux(dev);
2482 if (err) {
2483 mlx4_err(dev, "Failed in config_mad_demux, aborting\n");
2484 goto err_mcg_table_free;
2485 }
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002486 }
2487
Roland Dreier225c7b12007-05-08 18:00:38 -07002488 err = mlx4_init_eq_table(dev);
2489 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002490 mlx4_err(dev, "Failed to initialize event queue table, aborting\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002491 goto err_mcg_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07002492 }
2493
2494 err = mlx4_cmd_use_events(dev);
2495 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002496 mlx4_err(dev, "Failed to switch to event-driven firmware commands, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002497 goto err_eq_table_free;
2498 }
2499
2500 err = mlx4_NOP(dev);
2501 if (err) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002502 if (dev->flags & MLX4_FLAG_MSI_X) {
Joe Perches1a91de22014-05-07 12:52:57 -07002503 mlx4_warn(dev, "NOP command failed to generate MSI-X interrupt IRQ %d)\n",
Matan Barakc66fa192015-05-31 09:30:16 +03002504 priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
Joe Perches1a91de22014-05-07 12:52:57 -07002505 mlx4_warn(dev, "Trying again without MSI-X\n");
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002506 } else {
Joe Perches1a91de22014-05-07 12:52:57 -07002507 mlx4_err(dev, "NOP command failed to generate interrupt (IRQ %d), aborting\n",
Matan Barakc66fa192015-05-31 09:30:16 +03002508 priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
Roland Dreier225c7b12007-05-08 18:00:38 -07002509 mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002510 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002511
2512 goto err_cmd_poll;
2513 }
2514
2515 mlx4_dbg(dev, "NOP command IRQ test passed\n");
2516
2517 err = mlx4_init_cq_table(dev);
2518 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002519 mlx4_err(dev, "Failed to initialize completion queue table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002520 goto err_cmd_poll;
2521 }
2522
2523 err = mlx4_init_srq_table(dev);
2524 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002525 mlx4_err(dev, "Failed to initialize shared receive queue table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002526 goto err_cq_table_free;
2527 }
2528
2529 err = mlx4_init_qp_table(dev);
2530 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002531 mlx4_err(dev, "Failed to initialize queue pair table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002532 goto err_srq_table_free;
2533 }
2534
Eran Ben Elisha2632d182015-06-15 17:58:59 +03002535 if (!mlx4_is_slave(dev)) {
2536 err = mlx4_init_counters_table(dev);
2537 if (err && err != -ENOENT) {
2538 mlx4_err(dev, "Failed to initialize counters table, aborting\n");
2539 goto err_qp_table_free;
2540 }
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002541 }
2542
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002543 err = mlx4_allocate_default_counters(dev);
2544 if (err) {
2545 mlx4_err(dev, "Failed to allocate default counters, aborting\n");
2546 goto err_counters_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07002547 }
2548
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002549 if (!mlx4_is_slave(dev)) {
2550 for (port = 1; port <= dev->caps.num_ports; port++) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002551 ib_port_default_caps = 0;
2552 err = mlx4_get_port_ib_caps(dev, port,
2553 &ib_port_default_caps);
2554 if (err)
Joe Perches1a91de22014-05-07 12:52:57 -07002555 mlx4_warn(dev, "failed to get port %d default ib capabilities (%d). Continuing with caps = 0\n",
2556 port, err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002557 dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02002558
Jack Morgenstein2aca1172012-06-19 11:21:41 +03002559 /* initialize per-slave default ib port capabilities */
2560 if (mlx4_is_master(dev)) {
2561 int i;
2562 for (i = 0; i < dev->num_slaves; i++) {
2563 if (i == mlx4_master_func_num(dev))
2564 continue;
2565 priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
Joe Perches1a91de22014-05-07 12:52:57 -07002566 ib_port_default_caps;
Jack Morgenstein2aca1172012-06-19 11:21:41 +03002567 }
2568 }
2569
Or Gerlitz096335b2012-01-11 19:02:17 +02002570 if (mlx4_is_mfunc(dev))
2571 dev->caps.port_ib_mtu[port] = IB_MTU_2048;
2572 else
2573 dev->caps.port_ib_mtu[port] = IB_MTU_4096;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02002574
Jack Morgenstein66349612012-06-19 11:21:44 +03002575 err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
2576 dev->caps.pkey_table_len[port] : -1);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002577 if (err) {
2578 mlx4_err(dev, "Failed to set port %d, aborting\n",
Joe Perches1a91de22014-05-07 12:52:57 -07002579 port);
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002580 goto err_default_countes_free;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002581 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002582 }
2583 }
2584
Roland Dreier225c7b12007-05-08 18:00:38 -07002585 return 0;
2586
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002587err_default_countes_free:
2588 mlx4_cleanup_default_counters(dev);
2589
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002590err_counters_table_free:
Eran Ben Elisha2632d182015-06-15 17:58:59 +03002591 if (!mlx4_is_slave(dev))
2592 mlx4_cleanup_counters_table(dev);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002593
Roland Dreier225c7b12007-05-08 18:00:38 -07002594err_qp_table_free:
2595 mlx4_cleanup_qp_table(dev);
2596
2597err_srq_table_free:
2598 mlx4_cleanup_srq_table(dev);
2599
2600err_cq_table_free:
2601 mlx4_cleanup_cq_table(dev);
2602
2603err_cmd_poll:
2604 mlx4_cmd_use_polling(dev);
2605
2606err_eq_table_free:
2607 mlx4_cleanup_eq_table(dev);
2608
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002609err_mcg_table_free:
2610 if (!mlx4_is_slave(dev))
2611 mlx4_cleanup_mcg_table(dev);
2612
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002613err_mr_table_free:
Roland Dreier225c7b12007-05-08 18:00:38 -07002614 mlx4_cleanup_mr_table(dev);
2615
Sean Hefty012a8ff2011-06-02 09:01:33 -07002616err_xrcd_table_free:
2617 mlx4_cleanup_xrcd_table(dev);
2618
Roland Dreier225c7b12007-05-08 18:00:38 -07002619err_pd_table_free:
2620 mlx4_cleanup_pd_table(dev);
2621
2622err_kar_unmap:
2623 iounmap(priv->kar);
2624
2625err_uar_free:
2626 mlx4_uar_free(dev, &priv->driver_uar);
2627
2628err_uar_table_free:
2629 mlx4_cleanup_uar_table(dev);
2630 return err;
2631}
2632
Ido Shamayde161802015-05-31 09:30:17 +03002633static int mlx4_init_affinity_hint(struct mlx4_dev *dev, int port, int eqn)
2634{
2635 int requested_cpu = 0;
2636 struct mlx4_priv *priv = mlx4_priv(dev);
2637 struct mlx4_eq *eq;
2638 int off = 0;
2639 int i;
2640
2641 if (eqn > dev->caps.num_comp_vectors)
2642 return -EINVAL;
2643
2644 for (i = 1; i < port; i++)
2645 off += mlx4_get_eqs_per_port(dev, i);
2646
2647 requested_cpu = eqn - off - !!(eqn > MLX4_EQ_ASYNC);
2648
2649 /* Meaning EQs are shared, and this call comes from the second port */
2650 if (requested_cpu < 0)
2651 return 0;
2652
2653 eq = &priv->eq_table.eq[eqn];
2654
2655 if (!zalloc_cpumask_var(&eq->affinity_mask, GFP_KERNEL))
2656 return -ENOMEM;
2657
2658 cpumask_set_cpu(requested_cpu, eq->affinity_mask);
2659
2660 return 0;
2661}
2662
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08002663static void mlx4_enable_msi_x(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002664{
2665 struct mlx4_priv *priv = mlx4_priv(dev);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002666 struct msix_entry *entries;
Roland Dreier225c7b12007-05-08 18:00:38 -07002667 int i;
Matan Barakc66fa192015-05-31 09:30:16 +03002668 int port = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002669
2670 if (msi_x) {
Matan Barakc66fa192015-05-31 09:30:16 +03002671 int nreq = dev->caps.num_ports * num_online_cpus() + 1;
Matan Barak7ae0e402014-11-13 14:45:32 +02002672
Or Gerlitzca4c7b32013-01-17 05:30:43 +00002673 nreq = min_t(int, dev->caps.num_eqs - dev->caps.reserved_eqs,
2674 nreq);
Carol L Soto85121d62015-10-07 12:31:46 -04002675 if (nreq > MAX_MSIX)
Carol L Soto92932672015-08-27 14:43:25 -05002676 nreq = MAX_MSIX;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002677
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002678 entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
2679 if (!entries)
2680 goto no_msi;
2681
2682 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07002683 entries[i].entry = i;
2684
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002685 nreq = pci_enable_msix_range(dev->persist->pdev, entries, 2,
2686 nreq);
Alexander Gordeev66e2f9c2014-02-18 11:11:47 +01002687
Matan Barakc66fa192015-05-31 09:30:16 +03002688 if (nreq < 0 || nreq < MLX4_EQ_ASYNC) {
Nicolas Morey-Chaisemartin5bf0da72009-04-21 10:11:06 -07002689 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07002690 goto no_msi;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002691 }
Matan Barakc66fa192015-05-31 09:30:16 +03002692 /* 1 is reserved for events (asyncrounous EQ) */
2693 dev->caps.num_comp_vectors = nreq - 1;
2694
2695 priv->eq_table.eq[MLX4_EQ_ASYNC].irq = entries[0].vector;
2696 bitmap_zero(priv->eq_table.eq[MLX4_EQ_ASYNC].actv_ports.ports,
2697 dev->caps.num_ports);
2698
2699 for (i = 0; i < dev->caps.num_comp_vectors + 1; i++) {
2700 if (i == MLX4_EQ_ASYNC)
2701 continue;
2702
2703 priv->eq_table.eq[i].irq =
2704 entries[i + 1 - !!(i > MLX4_EQ_ASYNC)].vector;
2705
Carol L Soto85121d62015-10-07 12:31:46 -04002706 if (MLX4_IS_LEGACY_EQ_MODE(dev->caps)) {
Matan Barakc66fa192015-05-31 09:30:16 +03002707 bitmap_fill(priv->eq_table.eq[i].actv_ports.ports,
2708 dev->caps.num_ports);
Ido Shamayde161802015-05-31 09:30:17 +03002709 /* We don't set affinity hint when there
2710 * aren't enough EQs
2711 */
Matan Barakc66fa192015-05-31 09:30:16 +03002712 } else {
2713 set_bit(port,
2714 priv->eq_table.eq[i].actv_ports.ports);
Ido Shamayde161802015-05-31 09:30:17 +03002715 if (mlx4_init_affinity_hint(dev, port + 1, i))
2716 mlx4_warn(dev, "Couldn't init hint cpumask for EQ %d\n",
2717 i);
Matan Barakc66fa192015-05-31 09:30:16 +03002718 }
2719 /* We divide the Eqs evenly between the two ports.
2720 * (dev->caps.num_comp_vectors / dev->caps.num_ports)
2721 * refers to the number of Eqs per port
2722 * (i.e eqs_per_port). Theoretically, we would like to
2723 * write something like (i + 1) % eqs_per_port == 0.
2724 * However, since there's an asynchronous Eq, we have
2725 * to skip over it by comparing this condition to
2726 * !!((i + 1) > MLX4_EQ_ASYNC).
2727 */
2728 if ((dev->caps.num_comp_vectors > dev->caps.num_ports) &&
2729 ((i + 1) %
2730 (dev->caps.num_comp_vectors / dev->caps.num_ports)) ==
2731 !!((i + 1) > MLX4_EQ_ASYNC))
2732 /* If dev->caps.num_comp_vectors < dev->caps.num_ports,
2733 * everything is shared anyway.
2734 */
2735 port++;
2736 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002737
2738 dev->flags |= MLX4_FLAG_MSI_X;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002739
2740 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07002741 return;
2742 }
2743
2744no_msi:
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002745 dev->caps.num_comp_vectors = 1;
2746
Matan Barakc66fa192015-05-31 09:30:16 +03002747 BUG_ON(MLX4_EQ_ASYNC >= 2);
2748 for (i = 0; i < 2; ++i) {
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002749 priv->eq_table.eq[i].irq = dev->persist->pdev->irq;
Matan Barakc66fa192015-05-31 09:30:16 +03002750 if (i != MLX4_EQ_ASYNC) {
2751 bitmap_fill(priv->eq_table.eq[i].actv_ports.ports,
2752 dev->caps.num_ports);
2753 }
2754 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002755}
2756
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002757static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002758{
2759 struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002760 int err = 0;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002761
2762 info->dev = dev;
2763 info->port = port;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002764 if (!mlx4_is_slave(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002765 mlx4_init_mac_table(dev, &info->mac_table);
2766 mlx4_init_vlan_table(dev, &info->vlan_table);
Jack Morgenstein111c6092014-05-27 09:26:38 +03002767 mlx4_init_roce_gid_table(dev, &info->gid_table);
Yan Burman16a10ff2013-02-07 02:25:22 +00002768 info->base_qpn = mlx4_get_base_qpn(dev, port);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002769 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002770
2771 sprintf(info->dev_name, "mlx4_port%d", port);
2772 info->port_attr.attr.name = info->dev_name;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002773 if (mlx4_is_mfunc(dev))
2774 info->port_attr.attr.mode = S_IRUGO;
2775 else {
2776 info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
2777 info->port_attr.store = set_port_type;
2778 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002779 info->port_attr.show = show_port_type;
Greg Kroah-Hartman3691c9642010-03-15 14:01:55 -07002780 sysfs_attr_init(&info->port_attr.attr);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002781
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002782 err = device_create_file(&dev->persist->pdev->dev, &info->port_attr);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002783 if (err) {
2784 mlx4_err(dev, "Failed to create file for port %d\n", port);
2785 info->port = -1;
2786 }
2787
Or Gerlitz096335b2012-01-11 19:02:17 +02002788 sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
2789 info->port_mtu_attr.attr.name = info->dev_mtu_name;
2790 if (mlx4_is_mfunc(dev))
2791 info->port_mtu_attr.attr.mode = S_IRUGO;
2792 else {
2793 info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
2794 info->port_mtu_attr.store = set_port_ib_mtu;
2795 }
2796 info->port_mtu_attr.show = show_port_ib_mtu;
2797 sysfs_attr_init(&info->port_mtu_attr.attr);
2798
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002799 err = device_create_file(&dev->persist->pdev->dev,
2800 &info->port_mtu_attr);
Or Gerlitz096335b2012-01-11 19:02:17 +02002801 if (err) {
2802 mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002803 device_remove_file(&info->dev->persist->pdev->dev,
2804 &info->port_attr);
Or Gerlitz096335b2012-01-11 19:02:17 +02002805 info->port = -1;
2806 }
2807
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002808 return err;
2809}
2810
2811static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
2812{
2813 if (info->port < 0)
2814 return;
2815
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002816 device_remove_file(&info->dev->persist->pdev->dev, &info->port_attr);
2817 device_remove_file(&info->dev->persist->pdev->dev,
2818 &info->port_mtu_attr);
Matan Barakc66fa192015-05-31 09:30:16 +03002819#ifdef CONFIG_RFS_ACCEL
2820 free_irq_cpu_rmap(info->rmap);
2821 info->rmap = NULL;
2822#endif
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002823}
2824
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002825static int mlx4_init_steering(struct mlx4_dev *dev)
2826{
2827 struct mlx4_priv *priv = mlx4_priv(dev);
2828 int num_entries = dev->caps.num_ports;
2829 int i, j;
2830
2831 priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
2832 if (!priv->steer)
2833 return -ENOMEM;
2834
Eugenia Emantayev45b51362012-02-14 06:37:41 +00002835 for (i = 0; i < num_entries; i++)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002836 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2837 INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
2838 INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
2839 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002840 return 0;
2841}
2842
2843static void mlx4_clear_steering(struct mlx4_dev *dev)
2844{
2845 struct mlx4_priv *priv = mlx4_priv(dev);
2846 struct mlx4_steer_index *entry, *tmp_entry;
2847 struct mlx4_promisc_qp *pqp, *tmp_pqp;
2848 int num_entries = dev->caps.num_ports;
2849 int i, j;
2850
2851 for (i = 0; i < num_entries; i++) {
2852 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2853 list_for_each_entry_safe(pqp, tmp_pqp,
2854 &priv->steer[i].promisc_qps[j],
2855 list) {
2856 list_del(&pqp->list);
2857 kfree(pqp);
2858 }
2859 list_for_each_entry_safe(entry, tmp_entry,
2860 &priv->steer[i].steer_entries[j],
2861 list) {
2862 list_del(&entry->list);
2863 list_for_each_entry_safe(pqp, tmp_pqp,
2864 &entry->duplicates,
2865 list) {
2866 list_del(&pqp->list);
2867 kfree(pqp);
2868 }
2869 kfree(entry);
2870 }
2871 }
2872 }
2873 kfree(priv->steer);
2874}
2875
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002876static int extended_func_num(struct pci_dev *pdev)
2877{
2878 return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
2879}
2880
2881#define MLX4_OWNER_BASE 0x8069c
2882#define MLX4_OWNER_SIZE 4
2883
2884static int mlx4_get_ownership(struct mlx4_dev *dev)
2885{
2886 void __iomem *owner;
2887 u32 ret;
2888
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002889 if (pci_channel_offline(dev->persist->pdev))
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002890 return -EIO;
2891
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002892 owner = ioremap(pci_resource_start(dev->persist->pdev, 0) +
2893 MLX4_OWNER_BASE,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002894 MLX4_OWNER_SIZE);
2895 if (!owner) {
2896 mlx4_err(dev, "Failed to obtain ownership bit\n");
2897 return -ENOMEM;
2898 }
2899
2900 ret = readl(owner);
2901 iounmap(owner);
2902 return (int) !!ret;
2903}
2904
2905static void mlx4_free_ownership(struct mlx4_dev *dev)
2906{
2907 void __iomem *owner;
2908
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002909 if (pci_channel_offline(dev->persist->pdev))
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002910 return;
2911
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002912 owner = ioremap(pci_resource_start(dev->persist->pdev, 0) +
2913 MLX4_OWNER_BASE,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002914 MLX4_OWNER_SIZE);
2915 if (!owner) {
2916 mlx4_err(dev, "Failed to obtain ownership bit\n");
2917 return;
2918 }
2919 writel(0, owner);
2920 msleep(1000);
2921 iounmap(owner);
2922}
2923
Matan Baraka0eacca2014-11-13 14:45:30 +02002924#define SRIOV_VALID_STATE(flags) (!!((flags) & MLX4_FLAG_SRIOV) ==\
2925 !!((flags) & MLX4_FLAG_MASTER))
2926
2927static u64 mlx4_enable_sriov(struct mlx4_dev *dev, struct pci_dev *pdev,
Yishai Hadas55ad3592015-01-25 16:59:42 +02002928 u8 total_vfs, int existing_vfs, int reset_flow)
Matan Baraka0eacca2014-11-13 14:45:30 +02002929{
2930 u64 dev_flags = dev->flags;
Matan Barakda315672014-12-14 16:18:04 +02002931 int err = 0;
Carol Soto0beb44b2015-07-06 09:20:19 -05002932 int fw_enabled_sriov_vfs = min(pci_sriov_get_totalvfs(pdev),
2933 MLX4_MAX_NUM_VF);
Matan Baraka0eacca2014-11-13 14:45:30 +02002934
Yishai Hadas55ad3592015-01-25 16:59:42 +02002935 if (reset_flow) {
2936 dev->dev_vfs = kcalloc(total_vfs, sizeof(*dev->dev_vfs),
2937 GFP_KERNEL);
2938 if (!dev->dev_vfs)
2939 goto free_mem;
2940 return dev_flags;
2941 }
2942
Matan Barakda315672014-12-14 16:18:04 +02002943 atomic_inc(&pf_loading);
2944 if (dev->flags & MLX4_FLAG_SRIOV) {
2945 if (existing_vfs != total_vfs) {
2946 mlx4_err(dev, "SR-IOV was already enabled, but with num_vfs (%d) different than requested (%d)\n",
2947 existing_vfs, total_vfs);
2948 total_vfs = existing_vfs;
2949 }
2950 }
2951
2952 dev->dev_vfs = kzalloc(total_vfs * sizeof(*dev->dev_vfs), GFP_KERNEL);
Matan Baraka0eacca2014-11-13 14:45:30 +02002953 if (NULL == dev->dev_vfs) {
2954 mlx4_err(dev, "Failed to allocate memory for VFs\n");
2955 goto disable_sriov;
Matan Barakda315672014-12-14 16:18:04 +02002956 }
Matan Baraka0eacca2014-11-13 14:45:30 +02002957
Matan Barakda315672014-12-14 16:18:04 +02002958 if (!(dev->flags & MLX4_FLAG_SRIOV)) {
Carol Soto0beb44b2015-07-06 09:20:19 -05002959 if (total_vfs > fw_enabled_sriov_vfs) {
2960 mlx4_err(dev, "requested vfs (%d) > available vfs (%d). Continuing without SR_IOV\n",
2961 total_vfs, fw_enabled_sriov_vfs);
2962 err = -ENOMEM;
2963 goto disable_sriov;
2964 }
Matan Barakda315672014-12-14 16:18:04 +02002965 mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n", total_vfs);
2966 err = pci_enable_sriov(pdev, total_vfs);
2967 }
2968 if (err) {
2969 mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d)\n",
2970 err);
2971 goto disable_sriov;
2972 } else {
2973 mlx4_warn(dev, "Running in master mode\n");
2974 dev_flags |= MLX4_FLAG_SRIOV |
2975 MLX4_FLAG_MASTER;
2976 dev_flags &= ~MLX4_FLAG_SLAVE;
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002977 dev->persist->num_vfs = total_vfs;
Matan Baraka0eacca2014-11-13 14:45:30 +02002978 }
2979 return dev_flags;
2980
2981disable_sriov:
Matan Barakda315672014-12-14 16:18:04 +02002982 atomic_dec(&pf_loading);
Yishai Hadas55ad3592015-01-25 16:59:42 +02002983free_mem:
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002984 dev->persist->num_vfs = 0;
Matan Baraka0eacca2014-11-13 14:45:30 +02002985 kfree(dev->dev_vfs);
Carol L Soto5114a042015-06-02 16:07:23 -05002986 dev->dev_vfs = NULL;
Matan Baraka0eacca2014-11-13 14:45:30 +02002987 return dev_flags & ~MLX4_FLAG_MASTER;
2988}
2989
Matan Barakde966c52014-11-13 14:45:33 +02002990enum {
2991 MLX4_DEV_CAP_CHECK_NUM_VFS_ABOVE_64 = -1,
2992};
2993
2994static int mlx4_check_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
2995 int *nvfs)
2996{
2997 int requested_vfs = nvfs[0] + nvfs[1] + nvfs[2];
2998 /* Checking for 64 VFs as a limitation of CX2 */
2999 if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_80_VFS) &&
3000 requested_vfs >= 64) {
3001 mlx4_err(dev, "Requested %d VFs, but FW does not support more than 64\n",
3002 requested_vfs);
3003 return MLX4_DEV_CAP_CHECK_NUM_VFS_ABOVE_64;
3004 }
3005 return 0;
3006}
3007
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003008static int mlx4_load_one(struct pci_dev *pdev, int pci_dev_data,
Yishai Hadas55ad3592015-01-25 16:59:42 +02003009 int total_vfs, int *nvfs, struct mlx4_priv *priv,
3010 int reset_flow)
Roland Dreier225c7b12007-05-08 18:00:38 -07003011{
Roland Dreier225c7b12007-05-08 18:00:38 -07003012 struct mlx4_dev *dev;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003013 unsigned sum = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07003014 int err;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07003015 int port;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003016 int i;
Matan Barak7ae0e402014-11-13 14:45:32 +02003017 struct mlx4_dev_cap *dev_cap = NULL;
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03003018 int existing_vfs = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07003019
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003020 dev = &priv->dev;
Roland Dreier225c7b12007-05-08 18:00:38 -07003021
Roland Dreierb5814012007-06-07 11:51:58 -07003022 INIT_LIST_HEAD(&priv->ctx_list);
3023 spin_lock_init(&priv->ctx_lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07003024
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003025 mutex_init(&priv->port_mutex);
Moni Shoua53f33ae2015-02-03 16:48:33 +02003026 mutex_init(&priv->bond_mutex);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003027
Yevgeny Petrilin62968832008-04-23 11:55:45 -07003028 INIT_LIST_HEAD(&priv->pgdir_list);
3029 mutex_init(&priv->pgdir_mutex);
3030
Eli Cohenc1b43dc2011-03-22 22:38:41 +00003031 INIT_LIST_HEAD(&priv->bf_list);
3032 mutex_init(&priv->bf_mutex);
3033
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00003034 dev->rev_id = pdev->revision;
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +02003035 dev->numa_node = dev_to_node(&pdev->dev);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003036
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003037 /* Detect if this device is a virtual function */
Roland Dreier839f1242012-09-27 09:23:41 -07003038 if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003039 mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
3040 dev->flags |= MLX4_FLAG_SLAVE;
3041 } else {
3042 /* We reset the device and enable SRIOV only for physical
3043 * devices. Try to claim ownership on the device;
3044 * if already taken, skip -- do not allow multiple PFs */
3045 err = mlx4_get_ownership(dev);
3046 if (err) {
3047 if (err < 0)
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003048 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003049 else {
Joe Perches1a91de22014-05-07 12:52:57 -07003050 mlx4_warn(dev, "Multiple PFs not yet supported - Skipping PF\n");
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003051 return -EINVAL;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003052 }
3053 }
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00003054
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03003055 atomic_set(&priv->opreq_count, 0);
3056 INIT_WORK(&priv->opreq_task, mlx4_opreq_action);
3057
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003058 /*
3059 * Now reset the HCA before we touch the PCI capabilities or
3060 * attempt a firmware command, since a boot ROM may have left
3061 * the HCA in an undefined state.
3062 */
3063 err = mlx4_reset(dev);
3064 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07003065 mlx4_err(dev, "Failed to reset HCA, aborting\n");
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003066 goto err_sriov;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003067 }
Matan Barak7ae0e402014-11-13 14:45:32 +02003068
3069 if (total_vfs) {
Matan Barak7ae0e402014-11-13 14:45:32 +02003070 dev->flags = MLX4_FLAG_MASTER;
Matan Barakda315672014-12-14 16:18:04 +02003071 existing_vfs = pci_num_vf(pdev);
3072 if (existing_vfs)
3073 dev->flags |= MLX4_FLAG_SRIOV;
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003074 dev->persist->num_vfs = total_vfs;
Matan Barak7ae0e402014-11-13 14:45:32 +02003075 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003076 }
3077
Yishai Hadasf6bc11e2015-01-25 16:59:38 +02003078 /* on load remove any previous indication of internal error,
3079 * device is up.
3080 */
3081 dev->persist->state = MLX4_DEVICE_STATE_UP;
3082
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003083slave_start:
Eugenia Emantayev521130d2012-09-05 22:50:52 +00003084 err = mlx4_cmd_init(dev);
3085 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07003086 mlx4_err(dev, "Failed to init command interface, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003087 goto err_sriov;
3088 }
3089
3090 /* In slave functions, the communication channel must be initialized
3091 * before posting commands. Also, init num_slaves before calling
3092 * mlx4_init_hca */
3093 if (mlx4_is_mfunc(dev)) {
Matan Barak7ae0e402014-11-13 14:45:32 +02003094 if (mlx4_is_master(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003095 dev->num_slaves = MLX4_MAX_NUM_SLAVES;
Matan Barak7ae0e402014-11-13 14:45:32 +02003096
3097 } else {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003098 dev->num_slaves = 0;
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00003099 err = mlx4_multi_func_init(dev);
3100 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07003101 mlx4_err(dev, "Failed to init slave mfunc interface, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003102 goto err_cmd;
3103 }
3104 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003105 }
3106
Matan Baraka0eacca2014-11-13 14:45:30 +02003107 err = mlx4_init_fw(dev);
3108 if (err) {
3109 mlx4_err(dev, "Failed to init fw, aborting.\n");
3110 goto err_mfunc;
3111 }
3112
Matan Barak7ae0e402014-11-13 14:45:32 +02003113 if (mlx4_is_master(dev)) {
Matan Barakda315672014-12-14 16:18:04 +02003114 /* when we hit the goto slave_start below, dev_cap already initialized */
Matan Barak7ae0e402014-11-13 14:45:32 +02003115 if (!dev_cap) {
3116 dev_cap = kzalloc(sizeof(*dev_cap), GFP_KERNEL);
3117
3118 if (!dev_cap) {
3119 err = -ENOMEM;
3120 goto err_fw;
3121 }
3122
3123 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
3124 if (err) {
3125 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
3126 goto err_fw;
3127 }
3128
Matan Barakde966c52014-11-13 14:45:33 +02003129 if (mlx4_check_dev_cap(dev, dev_cap, nvfs))
3130 goto err_fw;
3131
Matan Barak7ae0e402014-11-13 14:45:32 +02003132 if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS)) {
Yishai Hadas55ad3592015-01-25 16:59:42 +02003133 u64 dev_flags = mlx4_enable_sriov(dev, pdev,
3134 total_vfs,
3135 existing_vfs,
3136 reset_flow);
Matan Barak7ae0e402014-11-13 14:45:32 +02003137
Carol Sotoed3d2272015-06-02 16:07:24 -05003138 mlx4_close_fw(dev);
Matan Barak7ae0e402014-11-13 14:45:32 +02003139 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
3140 dev->flags = dev_flags;
3141 if (!SRIOV_VALID_STATE(dev->flags)) {
3142 mlx4_err(dev, "Invalid SRIOV state\n");
3143 goto err_sriov;
3144 }
3145 err = mlx4_reset(dev);
3146 if (err) {
3147 mlx4_err(dev, "Failed to reset HCA, aborting.\n");
3148 goto err_sriov;
3149 }
3150 goto slave_start;
3151 }
3152 } else {
3153 /* Legacy mode FW requires SRIOV to be enabled before
3154 * doing QUERY_DEV_CAP, since max_eq's value is different if
3155 * SRIOV is enabled.
3156 */
3157 memset(dev_cap, 0, sizeof(*dev_cap));
3158 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
3159 if (err) {
3160 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
3161 goto err_fw;
3162 }
Matan Barakde966c52014-11-13 14:45:33 +02003163
3164 if (mlx4_check_dev_cap(dev, dev_cap, nvfs))
3165 goto err_fw;
Matan Barak7ae0e402014-11-13 14:45:32 +02003166 }
3167 }
3168
Roland Dreier225c7b12007-05-08 18:00:38 -07003169 err = mlx4_init_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003170 if (err) {
3171 if (err == -EACCES) {
3172 /* Not primary Physical function
3173 * Running in slave mode */
Matan Barakffc39f62014-11-13 14:45:29 +02003174 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
Matan Baraka0eacca2014-11-13 14:45:30 +02003175 /* We're not a PF */
3176 if (dev->flags & MLX4_FLAG_SRIOV) {
3177 if (!existing_vfs)
3178 pci_disable_sriov(pdev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003179 if (mlx4_is_master(dev) && !reset_flow)
Matan Baraka0eacca2014-11-13 14:45:30 +02003180 atomic_dec(&pf_loading);
3181 dev->flags &= ~MLX4_FLAG_SRIOV;
3182 }
3183 if (!mlx4_is_slave(dev))
3184 mlx4_free_ownership(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003185 dev->flags |= MLX4_FLAG_SLAVE;
3186 dev->flags &= ~MLX4_FLAG_MASTER;
3187 goto slave_start;
3188 } else
Matan Baraka0eacca2014-11-13 14:45:30 +02003189 goto err_fw;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003190 }
3191
Matan Barak7ae0e402014-11-13 14:45:32 +02003192 if (mlx4_is_master(dev) && (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS)) {
Yishai Hadas55ad3592015-01-25 16:59:42 +02003193 u64 dev_flags = mlx4_enable_sriov(dev, pdev, total_vfs,
3194 existing_vfs, reset_flow);
Matan Barak7ae0e402014-11-13 14:45:32 +02003195
3196 if ((dev->flags ^ dev_flags) & (MLX4_FLAG_MASTER | MLX4_FLAG_SLAVE)) {
3197 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_VHCR);
3198 dev->flags = dev_flags;
3199 err = mlx4_cmd_init(dev);
3200 if (err) {
3201 /* Only VHCR is cleaned up, so could still
3202 * send FW commands
3203 */
3204 mlx4_err(dev, "Failed to init VHCR command interface, aborting\n");
3205 goto err_close;
3206 }
3207 } else {
3208 dev->flags = dev_flags;
3209 }
3210
3211 if (!SRIOV_VALID_STATE(dev->flags)) {
3212 mlx4_err(dev, "Invalid SRIOV state\n");
3213 goto err_close;
3214 }
3215 }
3216
Eyal Perryb912b2f2014-01-05 17:41:08 +02003217 /* check if the device is functioning at its maximum possible speed.
3218 * No return code for this call, just warn the user in case of PCI
3219 * express device capabilities are under-satisfied by the bus.
3220 */
Eyal Perry83d34592014-05-04 17:07:25 +03003221 if (!mlx4_is_slave(dev))
3222 mlx4_check_pcie_caps(dev);
Eyal Perryb912b2f2014-01-05 17:41:08 +02003223
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003224 /* In master functions, the communication channel must be initialized
3225 * after obtaining its address from fw */
3226 if (mlx4_is_master(dev)) {
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003227 if (dev->caps.num_ports < 2 &&
3228 num_vfs_argc > 1) {
3229 err = -EINVAL;
3230 mlx4_err(dev,
3231 "Error: Trying to configure VFs on port 2, but HCA has only %d physical ports\n",
3232 dev->caps.num_ports);
3233 goto err_close;
3234 }
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003235 memcpy(dev->persist->nvfs, nvfs, sizeof(dev->persist->nvfs));
Matan Barakdd41cc32014-03-19 18:11:53 +02003236
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003237 for (i = 0;
3238 i < sizeof(dev->persist->nvfs)/
3239 sizeof(dev->persist->nvfs[0]); i++) {
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003240 unsigned j;
3241
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003242 for (j = 0; j < dev->persist->nvfs[i]; ++sum, ++j) {
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003243 dev->dev_vfs[sum].min_port = i < 2 ? i + 1 : 1;
3244 dev->dev_vfs[sum].n_ports = i < 2 ? 1 :
3245 dev->caps.num_ports;
Matan Barakdd41cc32014-03-19 18:11:53 +02003246 }
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003247 }
3248
3249 /* In master functions, the communication channel
3250 * must be initialized after obtaining its address from fw
3251 */
3252 err = mlx4_multi_func_init(dev);
3253 if (err) {
3254 mlx4_err(dev, "Failed to init master mfunc interface, aborting.\n");
3255 goto err_close;
Matan Barak1ab95d32014-03-19 18:11:50 +02003256 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003257 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003258
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08003259 err = mlx4_alloc_eq_table(dev);
3260 if (err)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003261 goto err_master_mfunc;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08003262
Matan Barakc66fa192015-05-31 09:30:16 +03003263 bitmap_zero(priv->msix_ctl.pool_bm, MAX_MSIX);
Yevgeny Petrilin730c41d2012-02-21 03:39:32 +00003264 mutex_init(&priv->msix_ctl.pool_lock);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00003265
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03003266 mlx4_enable_msi_x(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003267 if ((mlx4_is_mfunc(dev)) &&
3268 !(dev->flags & MLX4_FLAG_MSI_X)) {
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00003269 err = -ENOSYS;
Joe Perches1a91de22014-05-07 12:52:57 -07003270 mlx4_err(dev, "INTx is not supported in multi-function mode, aborting\n");
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00003271 goto err_free_eq;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003272 }
3273
3274 if (!mlx4_is_slave(dev)) {
3275 err = mlx4_init_steering(dev);
3276 if (err)
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003277 goto err_disable_msix;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003278 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00003279
Roland Dreier225c7b12007-05-08 18:00:38 -07003280 err = mlx4_setup_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003281 if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
3282 !mlx4_is_mfunc(dev)) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03003283 dev->flags &= ~MLX4_FLAG_MSI_X;
Yevgeny Petrilin9858d2d2012-06-25 00:24:12 +00003284 dev->caps.num_comp_vectors = 1;
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03003285 pci_disable_msix(pdev);
3286 err = mlx4_setup_hca(dev);
3287 }
3288
Roland Dreier225c7b12007-05-08 18:00:38 -07003289 if (err)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00003290 goto err_steer;
Roland Dreier225c7b12007-05-08 18:00:38 -07003291
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02003292 mlx4_init_quotas(dev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003293 /* When PF resources are ready arm its comm channel to enable
3294 * getting commands
3295 */
3296 if (mlx4_is_master(dev)) {
3297 err = mlx4_ARM_COMM_CHANNEL(dev);
3298 if (err) {
3299 mlx4_err(dev, " Failed to arm comm channel eq: %x\n",
3300 err);
3301 goto err_steer;
3302 }
3303 }
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02003304
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003305 for (port = 1; port <= dev->caps.num_ports; port++) {
3306 err = mlx4_init_port_info(dev, port);
3307 if (err)
3308 goto err_port;
3309 }
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07003310
Moni Shoua53f33ae2015-02-03 16:48:33 +02003311 priv->v2p.port1 = 1;
3312 priv->v2p.port2 = 2;
3313
Roland Dreier225c7b12007-05-08 18:00:38 -07003314 err = mlx4_register_device(dev);
3315 if (err)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003316 goto err_port;
Roland Dreier225c7b12007-05-08 18:00:38 -07003317
Eyal Perryb046ffe2013-10-15 16:55:24 +02003318 mlx4_request_modules(dev);
3319
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07003320 mlx4_sense_init(dev);
3321 mlx4_start_sense(dev);
3322
Wei Yangbefdf892014-04-14 09:51:19 +08003323 priv->removed = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07003324
Yishai Hadas55ad3592015-01-25 16:59:42 +02003325 if (mlx4_is_master(dev) && dev->persist->num_vfs && !reset_flow)
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03003326 atomic_dec(&pf_loading);
3327
Matan Barakda315672014-12-14 16:18:04 +02003328 kfree(dev_cap);
Roland Dreier225c7b12007-05-08 18:00:38 -07003329 return 0;
3330
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003331err_port:
Eli Cohenb4f77262010-01-06 12:54:39 -08003332 for (--port; port >= 1; --port)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003333 mlx4_cleanup_port_info(&priv->port[port]);
3334
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03003335 mlx4_cleanup_default_counters(dev);
Eran Ben Elisha2632d182015-06-15 17:58:59 +03003336 if (!mlx4_is_slave(dev))
3337 mlx4_cleanup_counters_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07003338 mlx4_cleanup_qp_table(dev);
3339 mlx4_cleanup_srq_table(dev);
3340 mlx4_cleanup_cq_table(dev);
3341 mlx4_cmd_use_polling(dev);
3342 mlx4_cleanup_eq_table(dev);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03003343 mlx4_cleanup_mcg_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07003344 mlx4_cleanup_mr_table(dev);
Sean Hefty012a8ff2011-06-02 09:01:33 -07003345 mlx4_cleanup_xrcd_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07003346 mlx4_cleanup_pd_table(dev);
3347 mlx4_cleanup_uar_table(dev);
3348
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00003349err_steer:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003350 if (!mlx4_is_slave(dev))
3351 mlx4_clear_steering(dev);
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00003352
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003353err_disable_msix:
3354 if (dev->flags & MLX4_FLAG_MSI_X)
3355 pci_disable_msix(pdev);
3356
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08003357err_free_eq:
3358 mlx4_free_eq_table(dev);
3359
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003360err_master_mfunc:
Jack Morgenstein772103e2015-01-27 15:58:01 +02003361 if (mlx4_is_master(dev)) {
3362 mlx4_free_resource_tracker(dev, RES_TR_FREE_STRUCTS_ONLY);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003363 mlx4_multi_func_cleanup(dev);
Jack Morgenstein772103e2015-01-27 15:58:01 +02003364 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003365
Dotan Barakb38f2872014-05-29 16:30:59 +03003366 if (mlx4_is_slave(dev)) {
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03003367 kfree(dev->caps.qp0_qkey);
Dotan Barakb38f2872014-05-29 16:30:59 +03003368 kfree(dev->caps.qp0_tunnel);
3369 kfree(dev->caps.qp0_proxy);
3370 kfree(dev->caps.qp1_tunnel);
3371 kfree(dev->caps.qp1_proxy);
3372 }
3373
Roland Dreier225c7b12007-05-08 18:00:38 -07003374err_close:
3375 mlx4_close_hca(dev);
3376
Matan Baraka0eacca2014-11-13 14:45:30 +02003377err_fw:
3378 mlx4_close_fw(dev);
3379
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003380err_mfunc:
3381 if (mlx4_is_slave(dev))
3382 mlx4_multi_func_cleanup(dev);
3383
Roland Dreier225c7b12007-05-08 18:00:38 -07003384err_cmd:
Matan Barakffc39f62014-11-13 14:45:29 +02003385 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
Roland Dreier225c7b12007-05-08 18:00:38 -07003386
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003387err_sriov:
Yishai Hadas55ad3592015-01-25 16:59:42 +02003388 if (dev->flags & MLX4_FLAG_SRIOV && !existing_vfs) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003389 pci_disable_sriov(pdev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003390 dev->flags &= ~MLX4_FLAG_SRIOV;
3391 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003392
Yishai Hadas55ad3592015-01-25 16:59:42 +02003393 if (mlx4_is_master(dev) && dev->persist->num_vfs && !reset_flow)
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03003394 atomic_dec(&pf_loading);
3395
Matan Barak1ab95d32014-03-19 18:11:50 +02003396 kfree(priv->dev.dev_vfs);
3397
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003398 if (!mlx4_is_slave(dev))
3399 mlx4_free_ownership(dev);
3400
Matan Barak7ae0e402014-11-13 14:45:32 +02003401 kfree(dev_cap);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003402 return err;
3403}
3404
3405static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data,
3406 struct mlx4_priv *priv)
3407{
3408 int err;
3409 int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
3410 int prb_vf[MLX4_MAX_PORTS + 1] = {0, 0, 0};
3411 const int param_map[MLX4_MAX_PORTS + 1][MLX4_MAX_PORTS + 1] = {
3412 {2, 0, 0}, {0, 1, 2}, {0, 1, 2} };
3413 unsigned total_vfs = 0;
3414 unsigned int i;
3415
3416 pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
3417
3418 err = pci_enable_device(pdev);
3419 if (err) {
3420 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
3421 return err;
3422 }
3423
3424 /* Due to requirement that all VFs and the PF are *guaranteed* 2 MACS
3425 * per port, we must limit the number of VFs to 63 (since their are
3426 * 128 MACs)
3427 */
3428 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) && i < num_vfs_argc;
3429 total_vfs += nvfs[param_map[num_vfs_argc - 1][i]], i++) {
3430 nvfs[param_map[num_vfs_argc - 1][i]] = num_vfs[i];
3431 if (nvfs[i] < 0) {
3432 dev_err(&pdev->dev, "num_vfs module parameter cannot be negative\n");
3433 err = -EINVAL;
3434 goto err_disable_pdev;
3435 }
3436 }
3437 for (i = 0; i < sizeof(prb_vf)/sizeof(prb_vf[0]) && i < probe_vfs_argc;
3438 i++) {
3439 prb_vf[param_map[probe_vfs_argc - 1][i]] = probe_vf[i];
3440 if (prb_vf[i] < 0 || prb_vf[i] > nvfs[i]) {
3441 dev_err(&pdev->dev, "probe_vf module parameter cannot be negative or greater than num_vfs\n");
3442 err = -EINVAL;
3443 goto err_disable_pdev;
3444 }
3445 }
Carol Soto0beb44b2015-07-06 09:20:19 -05003446 if (total_vfs > MLX4_MAX_NUM_VF) {
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003447 dev_err(&pdev->dev,
Carol Soto0beb44b2015-07-06 09:20:19 -05003448 "Requested more VF's (%d) than allowed by hw (%d)\n",
3449 total_vfs, MLX4_MAX_NUM_VF);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003450 err = -EINVAL;
3451 goto err_disable_pdev;
3452 }
3453
3454 for (i = 0; i < MLX4_MAX_PORTS; i++) {
Carol Soto0beb44b2015-07-06 09:20:19 -05003455 if (nvfs[i] + nvfs[2] > MLX4_MAX_NUM_VF_P_PORT) {
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003456 dev_err(&pdev->dev,
Carol Soto0beb44b2015-07-06 09:20:19 -05003457 "Requested more VF's (%d) for port (%d) than allowed by driver (%d)\n",
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003458 nvfs[i] + nvfs[2], i + 1,
Carol Soto0beb44b2015-07-06 09:20:19 -05003459 MLX4_MAX_NUM_VF_P_PORT);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003460 err = -EINVAL;
3461 goto err_disable_pdev;
3462 }
3463 }
3464
3465 /* Check for BARs. */
3466 if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) &&
3467 !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
3468 dev_err(&pdev->dev, "Missing DCS, aborting (driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n",
3469 pci_dev_data, pci_resource_flags(pdev, 0));
3470 err = -ENODEV;
3471 goto err_disable_pdev;
3472 }
3473 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
3474 dev_err(&pdev->dev, "Missing UAR, aborting\n");
3475 err = -ENODEV;
3476 goto err_disable_pdev;
3477 }
3478
3479 err = pci_request_regions(pdev, DRV_NAME);
3480 if (err) {
3481 dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
3482 goto err_disable_pdev;
3483 }
3484
3485 pci_set_master(pdev);
3486
3487 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
3488 if (err) {
3489 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
3490 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
3491 if (err) {
3492 dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
3493 goto err_release_regions;
3494 }
3495 }
3496 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
3497 if (err) {
3498 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
3499 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
3500 if (err) {
3501 dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, aborting\n");
3502 goto err_release_regions;
3503 }
3504 }
3505
3506 /* Allow large DMA segments, up to the firmware limit of 1 GB */
3507 dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
3508 /* Detect if this device is a virtual function */
3509 if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
3510 /* When acting as pf, we normally skip vfs unless explicitly
3511 * requested to probe them.
3512 */
3513 if (total_vfs) {
3514 unsigned vfs_offset = 0;
3515
3516 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) &&
3517 vfs_offset + nvfs[i] < extended_func_num(pdev);
3518 vfs_offset += nvfs[i], i++)
3519 ;
3520 if (i == sizeof(nvfs)/sizeof(nvfs[0])) {
3521 err = -ENODEV;
3522 goto err_release_regions;
3523 }
3524 if ((extended_func_num(pdev) - vfs_offset)
3525 > prb_vf[i]) {
3526 dev_warn(&pdev->dev, "Skipping virtual function:%d\n",
3527 extended_func_num(pdev));
3528 err = -ENODEV;
3529 goto err_release_regions;
3530 }
3531 }
3532 }
3533
Yishai Hadasad9a0bf2015-01-25 16:59:37 +02003534 err = mlx4_catas_init(&priv->dev);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003535 if (err)
3536 goto err_release_regions;
Yishai Hadasad9a0bf2015-01-25 16:59:37 +02003537
Yishai Hadas55ad3592015-01-25 16:59:42 +02003538 err = mlx4_load_one(pdev, pci_dev_data, total_vfs, nvfs, priv, 0);
Yishai Hadasad9a0bf2015-01-25 16:59:37 +02003539 if (err)
3540 goto err_catas;
3541
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003542 return 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07003543
Yishai Hadasad9a0bf2015-01-25 16:59:37 +02003544err_catas:
3545 mlx4_catas_end(&priv->dev);
3546
Roland Dreiera01df0f2009-09-05 20:24:48 -07003547err_release_regions:
3548 pci_release_regions(pdev);
Roland Dreier225c7b12007-05-08 18:00:38 -07003549
3550err_disable_pdev:
3551 pci_disable_device(pdev);
3552 pci_set_drvdata(pdev, NULL);
3553 return err;
3554}
3555
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00003556static int mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
Roland Dreier3d73c282007-10-10 15:43:54 -07003557{
Wei Yangbefdf892014-04-14 09:51:19 +08003558 struct mlx4_priv *priv;
3559 struct mlx4_dev *dev;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003560 int ret;
Wei Yangbefdf892014-04-14 09:51:19 +08003561
Joe Perches0a645e82010-07-10 07:22:46 +00003562 printk_once(KERN_INFO "%s", mlx4_version);
Roland Dreier3d73c282007-10-10 15:43:54 -07003563
Wei Yangbefdf892014-04-14 09:51:19 +08003564 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
3565 if (!priv)
3566 return -ENOMEM;
3567
3568 dev = &priv->dev;
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003569 dev->persist = kzalloc(sizeof(*dev->persist), GFP_KERNEL);
3570 if (!dev->persist) {
3571 kfree(priv);
3572 return -ENOMEM;
3573 }
3574 dev->persist->pdev = pdev;
3575 dev->persist->dev = dev;
3576 pci_set_drvdata(pdev, dev->persist);
Wei Yangbefdf892014-04-14 09:51:19 +08003577 priv->pci_dev_data = id->driver_data;
Yishai Hadasf6bc11e2015-01-25 16:59:38 +02003578 mutex_init(&dev->persist->device_state_mutex);
Yishai Hadasc69453e2015-01-25 16:59:40 +02003579 mutex_init(&dev->persist->interface_state_mutex);
Wei Yangbefdf892014-04-14 09:51:19 +08003580
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003581 ret = __mlx4_init_one(pdev, id->driver_data, priv);
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003582 if (ret) {
3583 kfree(dev->persist);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003584 kfree(priv);
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003585 } else {
3586 pci_save_state(pdev);
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003587 }
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003588
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003589 return ret;
Roland Dreier3d73c282007-10-10 15:43:54 -07003590}
3591
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003592static void mlx4_clean_dev(struct mlx4_dev *dev)
3593{
3594 struct mlx4_dev_persistent *persist = dev->persist;
3595 struct mlx4_priv *priv = mlx4_priv(dev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003596 unsigned long flags = (dev->flags & RESET_PERSIST_MASK_FLAGS);
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003597
3598 memset(priv, 0, sizeof(*priv));
3599 priv->dev.persist = persist;
Yishai Hadas55ad3592015-01-25 16:59:42 +02003600 priv->dev.flags = flags;
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003601}
3602
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003603static void mlx4_unload_one(struct pci_dev *pdev)
Wei Yangbefdf892014-04-14 09:51:19 +08003604{
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003605 struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
3606 struct mlx4_dev *dev = persist->dev;
Wei Yangbefdf892014-04-14 09:51:19 +08003607 struct mlx4_priv *priv = mlx4_priv(dev);
3608 int pci_dev_data;
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003609 int p, i;
Wei Yangbefdf892014-04-14 09:51:19 +08003610
3611 if (priv->removed)
3612 return;
3613
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003614 /* saving current ports type for further use */
3615 for (i = 0; i < dev->caps.num_ports; i++) {
3616 dev->persist->curr_port_type[i] = dev->caps.port_type[i + 1];
3617 dev->persist->curr_port_poss_type[i] = dev->caps.
3618 possible_type[i + 1];
3619 }
3620
Wei Yangbefdf892014-04-14 09:51:19 +08003621 pci_dev_data = priv->pci_dev_data;
3622
Wei Yangbefdf892014-04-14 09:51:19 +08003623 mlx4_stop_sense(dev);
3624 mlx4_unregister_device(dev);
3625
3626 for (p = 1; p <= dev->caps.num_ports; p++) {
3627 mlx4_cleanup_port_info(&priv->port[p]);
3628 mlx4_CLOSE_PORT(dev, p);
3629 }
3630
3631 if (mlx4_is_master(dev))
3632 mlx4_free_resource_tracker(dev,
3633 RES_TR_FREE_SLAVES_ONLY);
3634
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03003635 mlx4_cleanup_default_counters(dev);
Eran Ben Elisha2632d182015-06-15 17:58:59 +03003636 if (!mlx4_is_slave(dev))
3637 mlx4_cleanup_counters_table(dev);
Wei Yangbefdf892014-04-14 09:51:19 +08003638 mlx4_cleanup_qp_table(dev);
3639 mlx4_cleanup_srq_table(dev);
3640 mlx4_cleanup_cq_table(dev);
3641 mlx4_cmd_use_polling(dev);
3642 mlx4_cleanup_eq_table(dev);
3643 mlx4_cleanup_mcg_table(dev);
3644 mlx4_cleanup_mr_table(dev);
3645 mlx4_cleanup_xrcd_table(dev);
3646 mlx4_cleanup_pd_table(dev);
3647
3648 if (mlx4_is_master(dev))
3649 mlx4_free_resource_tracker(dev,
3650 RES_TR_FREE_STRUCTS_ONLY);
3651
3652 iounmap(priv->kar);
3653 mlx4_uar_free(dev, &priv->driver_uar);
3654 mlx4_cleanup_uar_table(dev);
3655 if (!mlx4_is_slave(dev))
3656 mlx4_clear_steering(dev);
3657 mlx4_free_eq_table(dev);
3658 if (mlx4_is_master(dev))
3659 mlx4_multi_func_cleanup(dev);
3660 mlx4_close_hca(dev);
Matan Baraka0eacca2014-11-13 14:45:30 +02003661 mlx4_close_fw(dev);
Wei Yangbefdf892014-04-14 09:51:19 +08003662 if (mlx4_is_slave(dev))
3663 mlx4_multi_func_cleanup(dev);
Matan Barakffc39f62014-11-13 14:45:29 +02003664 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
Wei Yangbefdf892014-04-14 09:51:19 +08003665
3666 if (dev->flags & MLX4_FLAG_MSI_X)
3667 pci_disable_msix(pdev);
Wei Yangbefdf892014-04-14 09:51:19 +08003668
3669 if (!mlx4_is_slave(dev))
3670 mlx4_free_ownership(dev);
3671
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03003672 kfree(dev->caps.qp0_qkey);
Wei Yangbefdf892014-04-14 09:51:19 +08003673 kfree(dev->caps.qp0_tunnel);
3674 kfree(dev->caps.qp0_proxy);
3675 kfree(dev->caps.qp1_tunnel);
3676 kfree(dev->caps.qp1_proxy);
3677 kfree(dev->dev_vfs);
3678
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003679 mlx4_clean_dev(dev);
Wei Yangbefdf892014-04-14 09:51:19 +08003680 priv->pci_dev_data = pci_dev_data;
3681 priv->removed = 1;
3682}
3683
Roland Dreier3d73c282007-10-10 15:43:54 -07003684static void mlx4_remove_one(struct pci_dev *pdev)
Roland Dreier225c7b12007-05-08 18:00:38 -07003685{
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003686 struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
3687 struct mlx4_dev *dev = persist->dev;
Roland Dreier225c7b12007-05-08 18:00:38 -07003688 struct mlx4_priv *priv = mlx4_priv(dev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003689 int active_vfs = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07003690
Yishai Hadasc69453e2015-01-25 16:59:40 +02003691 mutex_lock(&persist->interface_state_mutex);
3692 persist->interface_state |= MLX4_INTERFACE_STATE_DELETION;
3693 mutex_unlock(&persist->interface_state_mutex);
3694
Yishai Hadas55ad3592015-01-25 16:59:42 +02003695 /* Disabling SR-IOV is not allowed while there are active vf's */
3696 if (mlx4_is_master(dev) && dev->flags & MLX4_FLAG_SRIOV) {
3697 active_vfs = mlx4_how_many_lives_vf(dev);
3698 if (active_vfs) {
3699 pr_warn("Removing PF when there are active VF's !!\n");
3700 pr_warn("Will not disable SR-IOV.\n");
3701 }
3702 }
3703
Yishai Hadasc69453e2015-01-25 16:59:40 +02003704 /* device marked to be under deletion running now without the lock
3705 * letting other tasks to be terminated
3706 */
3707 if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
3708 mlx4_unload_one(pdev);
3709 else
3710 mlx4_info(dev, "%s: interface is down\n", __func__);
Yishai Hadasad9a0bf2015-01-25 16:59:37 +02003711 mlx4_catas_end(dev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003712 if (dev->flags & MLX4_FLAG_SRIOV && !active_vfs) {
3713 mlx4_warn(dev, "Disabling SR-IOV\n");
3714 pci_disable_sriov(pdev);
3715 }
3716
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003717 pci_release_regions(pdev);
3718 pci_disable_device(pdev);
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003719 kfree(dev->persist);
Wei Yangbefdf892014-04-14 09:51:19 +08003720 kfree(priv);
3721 pci_set_drvdata(pdev, NULL);
Roland Dreier225c7b12007-05-08 18:00:38 -07003722}
3723
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003724static int restore_current_port_types(struct mlx4_dev *dev,
3725 enum mlx4_port_type *types,
3726 enum mlx4_port_type *poss_types)
3727{
3728 struct mlx4_priv *priv = mlx4_priv(dev);
3729 int err, i;
3730
3731 mlx4_stop_sense(dev);
3732
3733 mutex_lock(&priv->port_mutex);
3734 for (i = 0; i < dev->caps.num_ports; i++)
3735 dev->caps.possible_type[i + 1] = poss_types[i];
3736 err = mlx4_change_port_types(dev, types);
3737 mlx4_start_sense(dev);
3738 mutex_unlock(&priv->port_mutex);
3739
3740 return err;
3741}
3742
Jack Morgensteinee49bd92007-07-12 17:50:45 +03003743int mlx4_restart_one(struct pci_dev *pdev)
3744{
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003745 struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
3746 struct mlx4_dev *dev = persist->dev;
Roland Dreier839f1242012-09-27 09:23:41 -07003747 struct mlx4_priv *priv = mlx4_priv(dev);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003748 int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
3749 int pci_dev_data, err, total_vfs;
Roland Dreier839f1242012-09-27 09:23:41 -07003750
3751 pci_dev_data = priv->pci_dev_data;
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003752 total_vfs = dev->persist->num_vfs;
3753 memcpy(nvfs, dev->persist->nvfs, sizeof(dev->persist->nvfs));
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003754
3755 mlx4_unload_one(pdev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003756 err = mlx4_load_one(pdev, pci_dev_data, total_vfs, nvfs, priv, 1);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003757 if (err) {
3758 mlx4_err(dev, "%s: ERROR: mlx4_load_one failed, pci_name=%s, err=%d\n",
3759 __func__, pci_name(pdev), err);
3760 return err;
3761 }
3762
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003763 err = restore_current_port_types(dev, dev->persist->curr_port_type,
3764 dev->persist->curr_port_poss_type);
3765 if (err)
3766 mlx4_err(dev, "could not restore original port types (%d)\n",
3767 err);
3768
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003769 return err;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03003770}
3771
Benoit Taine9baa3c32014-08-08 15:56:03 +02003772static const struct pci_device_id mlx4_pci_table[] = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003773 /* MT25408 "Hermon" SDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003774 { PCI_VDEVICE(MELLANOX, 0x6340), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003775 /* MT25408 "Hermon" DDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003776 { PCI_VDEVICE(MELLANOX, 0x634a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003777 /* MT25408 "Hermon" QDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003778 { PCI_VDEVICE(MELLANOX, 0x6354), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003779 /* MT25408 "Hermon" DDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003780 { PCI_VDEVICE(MELLANOX, 0x6732), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003781 /* MT25408 "Hermon" QDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003782 { PCI_VDEVICE(MELLANOX, 0x673c), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003783 /* MT25408 "Hermon" EN 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003784 { PCI_VDEVICE(MELLANOX, 0x6368), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003785 /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003786 { PCI_VDEVICE(MELLANOX, 0x6750), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003787 /* MT25458 ConnectX EN 10GBASE-T 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003788 { PCI_VDEVICE(MELLANOX, 0x6372), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003789 /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003790 { PCI_VDEVICE(MELLANOX, 0x675a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003791 /* MT26468 ConnectX EN 10GigE PCIe gen2*/
Roland Dreierca3e57a2012-09-27 09:53:05 -07003792 { PCI_VDEVICE(MELLANOX, 0x6764), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003793 /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003794 { PCI_VDEVICE(MELLANOX, 0x6746), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003795 /* MT26478 ConnectX2 40GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003796 { PCI_VDEVICE(MELLANOX, 0x676e), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003797 /* MT25400 Family [ConnectX-2 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07003798 { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003799 /* MT27500 Family [ConnectX-3] */
3800 { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
3801 /* MT27500 Family [ConnectX-3 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07003802 { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003803 { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
3804 { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
3805 { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
3806 { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
3807 { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
3808 { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
3809 { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
3810 { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
3811 { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
3812 { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
3813 { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
3814 { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
Roland Dreier225c7b12007-05-08 18:00:38 -07003815 { 0, }
3816};
3817
3818MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
3819
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003820static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
3821 pci_channel_state_t state)
3822{
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003823 struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003824
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003825 mlx4_err(persist->dev, "mlx4_pci_err_detected was called\n");
3826 mlx4_enter_error_state(persist);
3827
3828 mutex_lock(&persist->interface_state_mutex);
3829 if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
3830 mlx4_unload_one(pdev);
3831
3832 mutex_unlock(&persist->interface_state_mutex);
3833 if (state == pci_channel_io_perm_failure)
3834 return PCI_ERS_RESULT_DISCONNECT;
3835
3836 pci_disable_device(pdev);
3837 return PCI_ERS_RESULT_NEED_RESET;
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003838}
3839
3840static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
3841{
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003842 struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
3843 struct mlx4_dev *dev = persist->dev;
Wei Yangbefdf892014-04-14 09:51:19 +08003844 struct mlx4_priv *priv = mlx4_priv(dev);
3845 int ret;
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003846 int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
3847 int total_vfs;
Wei Yang97a52212014-03-27 09:28:31 +08003848
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003849 mlx4_err(dev, "mlx4_pci_slot_reset was called\n");
3850 ret = pci_enable_device(pdev);
3851 if (ret) {
3852 mlx4_err(dev, "Can not re-enable device, ret=%d\n", ret);
3853 return PCI_ERS_RESULT_DISCONNECT;
3854 }
3855
3856 pci_set_master(pdev);
3857 pci_restore_state(pdev);
3858 pci_save_state(pdev);
3859
3860 total_vfs = dev->persist->num_vfs;
3861 memcpy(nvfs, dev->persist->nvfs, sizeof(dev->persist->nvfs));
3862
3863 mutex_lock(&persist->interface_state_mutex);
3864 if (!(persist->interface_state & MLX4_INTERFACE_STATE_UP)) {
3865 ret = mlx4_load_one(pdev, priv->pci_dev_data, total_vfs, nvfs,
Yishai Hadas55ad3592015-01-25 16:59:42 +02003866 priv, 1);
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003867 if (ret) {
3868 mlx4_err(dev, "%s: mlx4_load_one failed, ret=%d\n",
3869 __func__, ret);
3870 goto end;
3871 }
3872
3873 ret = restore_current_port_types(dev, dev->persist->
3874 curr_port_type, dev->persist->
3875 curr_port_poss_type);
3876 if (ret)
3877 mlx4_err(dev, "could not restore original port types (%d)\n", ret);
3878 }
3879end:
3880 mutex_unlock(&persist->interface_state_mutex);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003881
3882 return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
3883}
3884
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003885static void mlx4_shutdown(struct pci_dev *pdev)
3886{
3887 struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
3888
3889 mlx4_info(persist->dev, "mlx4_shutdown was called\n");
3890 mutex_lock(&persist->interface_state_mutex);
3891 if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
3892 mlx4_unload_one(pdev);
3893 mutex_unlock(&persist->interface_state_mutex);
3894}
3895
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07003896static const struct pci_error_handlers mlx4_err_handler = {
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003897 .error_detected = mlx4_pci_err_detected,
3898 .slot_reset = mlx4_pci_slot_reset,
3899};
3900
Roland Dreier225c7b12007-05-08 18:00:38 -07003901static struct pci_driver mlx4_driver = {
3902 .name = DRV_NAME,
3903 .id_table = mlx4_pci_table,
3904 .probe = mlx4_init_one,
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003905 .shutdown = mlx4_shutdown,
Bill Pembertonf57e6842012-12-03 09:23:15 -05003906 .remove = mlx4_remove_one,
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003907 .err_handler = &mlx4_err_handler,
Roland Dreier225c7b12007-05-08 18:00:38 -07003908};
3909
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003910static int __init mlx4_verify_params(void)
3911{
3912 if ((log_num_mac < 0) || (log_num_mac > 7)) {
Amir Vadaic20862c2014-05-22 15:55:40 +03003913 pr_warn("mlx4_core: bad num_mac: %d\n", log_num_mac);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003914 return -1;
3915 }
3916
Or Gerlitzcb296882011-10-16 10:26:21 +02003917 if (log_num_vlan != 0)
Amir Vadaic20862c2014-05-22 15:55:40 +03003918 pr_warn("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
3919 MLX4_LOG_NUM_VLANS);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003920
Amir Vadaiecc8fb12014-05-22 15:55:39 +03003921 if (use_prio != 0)
3922 pr_warn("mlx4_core: use_prio - obsolete module param, ignored\n");
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003923
Eli Cohen04986282010-09-20 08:42:38 +02003924 if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
Amir Vadaic20862c2014-05-22 15:55:40 +03003925 pr_warn("mlx4_core: bad log_mtts_per_seg: %d\n",
3926 log_mtts_per_seg);
Eli Cohenab6bf422009-05-27 14:38:34 -07003927 return -1;
3928 }
3929
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003930 /* Check if module param for ports type has legal combination */
3931 if (port_type_array[0] == false && port_type_array[1] == true) {
Amir Vadaic20862c2014-05-22 15:55:40 +03003932 pr_warn("Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003933 port_type_array[0] = true;
3934 }
3935
Matan Barak7d077cd2014-12-11 10:58:00 +02003936 if (mlx4_log_num_mgm_entry_size < -7 ||
3937 (mlx4_log_num_mgm_entry_size > 0 &&
3938 (mlx4_log_num_mgm_entry_size < MLX4_MIN_MGM_LOG_ENTRY_SIZE ||
3939 mlx4_log_num_mgm_entry_size > MLX4_MAX_MGM_LOG_ENTRY_SIZE))) {
3940 pr_warn("mlx4_core: mlx4_log_num_mgm_entry_size (%d) not in legal range (-7..0 or %d..%d)\n",
Joe Perches1a91de22014-05-07 12:52:57 -07003941 mlx4_log_num_mgm_entry_size,
3942 MLX4_MIN_MGM_LOG_ENTRY_SIZE,
3943 MLX4_MAX_MGM_LOG_ENTRY_SIZE);
Jack Morgenstein3c439b52012-12-06 17:12:00 +00003944 return -1;
3945 }
3946
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003947 return 0;
3948}
3949
Roland Dreier225c7b12007-05-08 18:00:38 -07003950static int __init mlx4_init(void)
3951{
3952 int ret;
3953
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003954 if (mlx4_verify_params())
3955 return -EINVAL;
3956
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07003957
3958 mlx4_wq = create_singlethread_workqueue("mlx4");
3959 if (!mlx4_wq)
3960 return -ENOMEM;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03003961
Roland Dreier225c7b12007-05-08 18:00:38 -07003962 ret = pci_register_driver(&mlx4_driver);
Wei Yang1b85ee02013-12-03 10:04:10 +08003963 if (ret < 0)
3964 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07003965 return ret < 0 ? ret : 0;
3966}
3967
3968static void __exit mlx4_cleanup(void)
3969{
3970 pci_unregister_driver(&mlx4_driver);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07003971 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07003972}
3973
3974module_init(mlx4_init);
3975module_exit(mlx4_cleanup);