blob: 9d6c085c6d48354eec15e2df441e395b33598b83 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi8598bde2012-01-02 18:55:57 +0200142 return -ETIMEDOUT;
143}
144
John Youndca01192016-05-19 17:26:05 -0700145/**
146 * dwc3_ep_inc_trb() - Increment a TRB index.
147 * @index - Pointer to the TRB index to increment.
148 *
149 * The index should never point to the link TRB. After incrementing,
150 * if it is point to the link TRB, wrap around to the beginning. The
151 * link TRB is always at the last TRB entry.
152 */
153static void dwc3_ep_inc_trb(u8 *index)
154{
155 (*index)++;
156 if (*index == (DWC3_TRB_NUM - 1))
157 *index = 0;
158}
159
Felipe Balbief966b92016-04-05 13:09:51 +0300160static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200161{
John Youndca01192016-05-19 17:26:05 -0700162 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300163}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164
Felipe Balbief966b92016-04-05 13:09:51 +0300165static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
166{
John Youndca01192016-05-19 17:26:05 -0700167 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200168}
169
Felipe Balbi72246da2011-08-19 18:10:58 +0300170void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
171 int status)
172{
173 struct dwc3 *dwc = dep->dwc;
174
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300175 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300176 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200177 req->trb = NULL;
Felipe Balbie62c5bc52016-10-25 13:47:21 +0300178 req->remaining = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179
180 if (req->request.status == -EINPROGRESS)
181 req->request.status = status;
182
Pratyush Anand0416e492012-08-10 13:42:16 +0530183 if (dwc->ep0_bounced && dep->number == 0)
184 dwc->ep0_bounced = false;
185 else
186 usb_gadget_unmap_request(&dwc->gadget, &req->request,
187 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300188
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500189 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300190
191 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200192 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300193 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300194
195 if (dep->number > 1)
196 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300197}
198
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500199int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300200{
201 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300202 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300203 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300204 u32 reg;
205
206 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
207 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
208
209 do {
210 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
211 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300212 status = DWC3_DGCMD_STATUS(reg);
213 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300214 ret = -EINVAL;
215 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300216 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300217 } while (timeout--);
218
219 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300220 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300221 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300222 }
223
Felipe Balbi71f7e702016-05-23 14:16:19 +0300224 trace_dwc3_gadget_generic_cmd(cmd, param, status);
225
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300226 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300227}
228
Felipe Balbic36d8e92016-04-04 12:46:33 +0300229static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
230
Felipe Balbi2cd47182016-04-12 16:42:43 +0300231int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
232 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300233{
Felipe Balbi8897a762016-09-22 10:56:08 +0300234 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300235 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200236 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300237 u32 reg;
238
Felipe Balbi0933df12016-05-23 14:02:33 +0300239 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300240 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300241 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300242
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300243 /*
244 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
245 * we're issuing an endpoint command, we must check if
246 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
247 *
248 * We will also set SUSPHY bit to what it was before returning as stated
249 * by the same section on Synopsys databook.
250 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300251 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
252 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
253 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
254 susphy = true;
255 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
256 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
257 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300258 }
259
Felipe Balbi59999142016-09-22 12:25:28 +0300260 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300261 int needs_wakeup;
262
263 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
264 dwc->link_state == DWC3_LINK_STATE_U2 ||
265 dwc->link_state == DWC3_LINK_STATE_U3);
266
267 if (unlikely(needs_wakeup)) {
268 ret = __dwc3_gadget_wakeup(dwc);
269 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
270 ret);
271 }
272 }
273
Felipe Balbi2eb88012016-04-12 16:53:39 +0300274 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
275 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
276 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300277
Felipe Balbi8897a762016-09-22 10:56:08 +0300278 /*
279 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
280 * not relying on XferNotReady, we can make use of a special "No
281 * Response Update Transfer" command where we should clear both CmdAct
282 * and CmdIOC bits.
283 *
284 * With this, we don't need to wait for command completion and can
285 * straight away issue further commands to the endpoint.
286 *
287 * NOTICE: We're making an assumption that control endpoints will never
288 * make use of Update Transfer command. This is a safe assumption
289 * because we can never have more than one request at a time with
290 * Control Endpoints. If anybody changes that assumption, this chunk
291 * needs to be updated accordingly.
292 */
293 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
294 !usb_endpoint_xfer_isoc(desc))
295 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
296 else
297 cmd |= DWC3_DEPCMD_CMDACT;
298
299 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300300 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300301 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300302 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300303 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000304
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000305 switch (cmd_status) {
306 case 0:
307 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300308 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000309 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000310 ret = -EINVAL;
311 break;
312 case DEPEVT_TRANSFER_BUS_EXPIRY:
313 /*
314 * SW issues START TRANSFER command to
315 * isochronous ep with future frame interval. If
316 * future interval time has already passed when
317 * core receives the command, it will respond
318 * with an error status of 'Bus Expiry'.
319 *
320 * Instead of always returning -EINVAL, let's
321 * give a hint to the gadget driver that this is
322 * the case by returning -EAGAIN.
323 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000324 ret = -EAGAIN;
325 break;
326 default:
327 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
328 }
329
Felipe Balbic0ca3242016-04-04 09:11:51 +0300330 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300331 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300332 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300333
Felipe Balbif6bb2252016-05-23 13:53:34 +0300334 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300335 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300336 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300337 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300338
Felipe Balbi0933df12016-05-23 14:02:33 +0300339 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
340
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +0300341 if (ret == 0) {
342 switch (DWC3_DEPCMD_CMD(cmd)) {
343 case DWC3_DEPCMD_STARTTRANSFER:
344 dep->flags |= DWC3_EP_TRANSFER_STARTED;
345 break;
346 case DWC3_DEPCMD_ENDTRANSFER:
347 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
348 break;
349 default:
350 /* nothing */
351 break;
352 }
353 }
354
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300355 if (unlikely(susphy)) {
356 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
357 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
358 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
359 }
360
Felipe Balbic0ca3242016-04-04 09:11:51 +0300361 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300362}
363
John Youn50c763f2016-05-31 17:49:56 -0700364static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
365{
366 struct dwc3 *dwc = dep->dwc;
367 struct dwc3_gadget_ep_cmd_params params;
368 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
369
370 /*
371 * As of core revision 2.60a the recommended programming model
372 * is to set the ClearPendIN bit when issuing a Clear Stall EP
373 * command for IN endpoints. This is to prevent an issue where
374 * some (non-compliant) hosts may not send ACK TPs for pending
375 * IN transfers due to a mishandled error condition. Synopsys
376 * STAR 9000614252.
377 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800378 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
379 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700380 cmd |= DWC3_DEPCMD_CLEARPENDIN;
381
382 memset(&params, 0, sizeof(params));
383
Felipe Balbi2cd47182016-04-12 16:42:43 +0300384 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700385}
386
Felipe Balbi72246da2011-08-19 18:10:58 +0300387static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200388 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300389{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300390 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300391
392 return dep->trb_pool_dma + offset;
393}
394
395static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
396{
397 struct dwc3 *dwc = dep->dwc;
398
399 if (dep->trb_pool)
400 return 0;
401
Felipe Balbi72246da2011-08-19 18:10:58 +0300402 dep->trb_pool = dma_alloc_coherent(dwc->dev,
403 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
404 &dep->trb_pool_dma, GFP_KERNEL);
405 if (!dep->trb_pool) {
406 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
407 dep->name);
408 return -ENOMEM;
409 }
410
411 return 0;
412}
413
414static void dwc3_free_trb_pool(struct dwc3_ep *dep)
415{
416 struct dwc3 *dwc = dep->dwc;
417
418 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
419 dep->trb_pool, dep->trb_pool_dma);
420
421 dep->trb_pool = NULL;
422 dep->trb_pool_dma = 0;
423}
424
John Younc4509602016-02-16 20:10:53 -0800425static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
426
427/**
428 * dwc3_gadget_start_config - Configure EP resources
429 * @dwc: pointer to our controller context structure
430 * @dep: endpoint that is being enabled
431 *
432 * The assignment of transfer resources cannot perfectly follow the
433 * data book due to the fact that the controller driver does not have
434 * all knowledge of the configuration in advance. It is given this
435 * information piecemeal by the composite gadget framework after every
436 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
437 * programming model in this scenario can cause errors. For two
438 * reasons:
439 *
440 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
441 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
442 * multiple interfaces.
443 *
444 * 2) The databook does not mention doing more DEPXFERCFG for new
445 * endpoint on alt setting (8.1.6).
446 *
447 * The following simplified method is used instead:
448 *
449 * All hardware endpoints can be assigned a transfer resource and this
450 * setting will stay persistent until either a core reset or
451 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
452 * do DEPXFERCFG for every hardware endpoint as well. We are
453 * guaranteed that there are as many transfer resources as endpoints.
454 *
455 * This function is called for each endpoint when it is being enabled
456 * but is triggered only when called for EP0-out, which always happens
457 * first, and which should only happen in one of the above conditions.
458 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300459static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
460{
461 struct dwc3_gadget_ep_cmd_params params;
462 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800463 int i;
464 int ret;
465
466 if (dep->number)
467 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300468
469 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800470 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300471
Felipe Balbi2cd47182016-04-12 16:42:43 +0300472 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800473 if (ret)
474 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300475
John Younc4509602016-02-16 20:10:53 -0800476 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
477 struct dwc3_ep *dep = dwc->eps[i];
478
479 if (!dep)
480 continue;
481
482 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
483 if (ret)
484 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300485 }
486
487 return 0;
488}
489
490static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200491 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300492 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300493 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300494{
495 struct dwc3_gadget_ep_cmd_params params;
496
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300497 if (dev_WARN_ONCE(dwc->dev, modify && restore,
498 "Can't modify and restore\n"))
499 return -EINVAL;
500
Felipe Balbi72246da2011-08-19 18:10:58 +0300501 memset(&params, 0x00, sizeof(params));
502
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300503 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900504 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
505
506 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800507 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300508 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300509 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900510 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300511
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300512 if (modify) {
513 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
514 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600515 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
516 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300517 } else {
518 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600519 }
520
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300521 if (usb_endpoint_xfer_control(desc))
522 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300523
524 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
525 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300526
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200527 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300528 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
529 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300530 dep->stream_capable = true;
531 }
532
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500533 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300534 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300535
536 /*
537 * We are doing 1:1 mapping for endpoints, meaning
538 * Physical Endpoints 2 maps to Logical Endpoint 2 and
539 * so on. We consider the direction bit as part of the physical
540 * endpoint number. So USB endpoint 0x81 is 0x03.
541 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300542 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300543
544 /*
545 * We must use the lower 16 TX FIFOs even though
546 * HW might have more
547 */
548 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300549 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300550
551 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300552 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300553 dep->interval = 1 << (desc->bInterval - 1);
554 }
555
Felipe Balbi2cd47182016-04-12 16:42:43 +0300556 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300557}
558
559static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
560{
561 struct dwc3_gadget_ep_cmd_params params;
562
563 memset(&params, 0x00, sizeof(params));
564
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300565 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300566
Felipe Balbi2cd47182016-04-12 16:42:43 +0300567 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
568 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300569}
570
571/**
572 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
573 * @dep: endpoint to be initialized
574 * @desc: USB Endpoint Descriptor
575 *
576 * Caller should take care of locking
577 */
578static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200579 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300580 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300581 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300582{
583 struct dwc3 *dwc = dep->dwc;
584 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300585 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300586
587 if (!(dep->flags & DWC3_EP_ENABLED)) {
588 ret = dwc3_gadget_start_config(dwc, dep);
589 if (ret)
590 return ret;
591 }
592
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300593 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600594 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300595 if (ret)
596 return ret;
597
598 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200599 struct dwc3_trb *trb_st_hw;
600 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300601
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200602 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200603 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300604 dep->type = usb_endpoint_type(desc);
605 dep->flags |= DWC3_EP_ENABLED;
Baolin Wang76a638f2016-10-31 19:38:36 +0800606 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300607
608 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
609 reg |= DWC3_DALEPENA_EP(dep->number);
610 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
611
Baolin Wang76a638f2016-10-31 19:38:36 +0800612 init_waitqueue_head(&dep->wait_end_transfer);
613
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300614 if (usb_endpoint_xfer_control(desc))
Felipe Balbi2870e502016-11-03 13:53:29 +0200615 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +0300616
John Youn0d257442016-05-19 17:26:08 -0700617 /* Initialize the TRB ring */
618 dep->trb_dequeue = 0;
619 dep->trb_enqueue = 0;
620 memset(dep->trb_pool, 0,
621 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
622
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300623 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300624 trb_st_hw = &dep->trb_pool[0];
625
Felipe Balbif6bafc62012-02-06 11:04:53 +0200626 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200627 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
628 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
629 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
630 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300631 }
632
Felipe Balbia97ea992016-09-29 16:28:56 +0300633 /*
634 * Issue StartTransfer here with no-op TRB so we can always rely on No
635 * Response Update Transfer command.
636 */
637 if (usb_endpoint_xfer_bulk(desc)) {
638 struct dwc3_gadget_ep_cmd_params params;
639 struct dwc3_trb *trb;
640 dma_addr_t trb_dma;
641 u32 cmd;
642
643 memset(&params, 0, sizeof(params));
644 trb = &dep->trb_pool[0];
645 trb_dma = dwc3_trb_dma_offset(dep, trb);
646
647 params.param0 = upper_32_bits(trb_dma);
648 params.param1 = lower_32_bits(trb_dma);
649
650 cmd = DWC3_DEPCMD_STARTTRANSFER;
651
652 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
653 if (ret < 0)
654 return ret;
655
656 dep->flags |= DWC3_EP_BUSY;
657
658 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
659 WARN_ON_ONCE(!dep->resource_index);
660 }
661
Felipe Balbi2870e502016-11-03 13:53:29 +0200662
663out:
664 trace_dwc3_gadget_ep_enable(dep);
665
Felipe Balbi72246da2011-08-19 18:10:58 +0300666 return 0;
667}
668
Paul Zimmermanb992e682012-04-27 14:17:35 +0300669static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200670static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300671{
672 struct dwc3_request *req;
673
Felipe Balbi0e146022016-06-21 10:32:02 +0300674 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300675
Felipe Balbi0e146022016-06-21 10:32:02 +0300676 /* - giveback all requests to gadget driver */
677 while (!list_empty(&dep->started_list)) {
678 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200679
Felipe Balbi0e146022016-06-21 10:32:02 +0300680 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200681 }
682
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200683 while (!list_empty(&dep->pending_list)) {
684 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300685
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200686 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300687 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300688}
689
690/**
691 * __dwc3_gadget_ep_disable - Disables a HW endpoint
692 * @dep: the endpoint to disable
693 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200694 * This function also removes requests which are currently processed ny the
695 * hardware and those which are not yet scheduled.
696 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300697 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300698static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
699{
700 struct dwc3 *dwc = dep->dwc;
701 u32 reg;
702
Felipe Balbi2870e502016-11-03 13:53:29 +0200703 trace_dwc3_gadget_ep_disable(dep);
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500704
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200705 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300706
Felipe Balbi687ef982014-04-16 10:30:33 -0500707 /* make sure HW endpoint isn't stalled */
708 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500709 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500710
Felipe Balbi72246da2011-08-19 18:10:58 +0300711 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
712 reg &= ~DWC3_DALEPENA_EP(dep->number);
713 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
714
Felipe Balbi879631a2011-09-30 10:58:47 +0300715 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200716 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200717 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300718 dep->type = 0;
Baolin Wang76a638f2016-10-31 19:38:36 +0800719 dep->flags &= DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300720
721 return 0;
722}
723
724/* -------------------------------------------------------------------------- */
725
726static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
727 const struct usb_endpoint_descriptor *desc)
728{
729 return -EINVAL;
730}
731
732static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
733{
734 return -EINVAL;
735}
736
737/* -------------------------------------------------------------------------- */
738
739static int dwc3_gadget_ep_enable(struct usb_ep *ep,
740 const struct usb_endpoint_descriptor *desc)
741{
742 struct dwc3_ep *dep;
743 struct dwc3 *dwc;
744 unsigned long flags;
745 int ret;
746
747 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
748 pr_debug("dwc3: invalid parameters\n");
749 return -EINVAL;
750 }
751
752 if (!desc->wMaxPacketSize) {
753 pr_debug("dwc3: missing wMaxPacketSize\n");
754 return -EINVAL;
755 }
756
757 dep = to_dwc3_ep(ep);
758 dwc = dep->dwc;
759
Felipe Balbi95ca9612015-12-10 13:08:20 -0600760 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
761 "%s is already enabled\n",
762 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300763 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300764
Felipe Balbi72246da2011-08-19 18:10:58 +0300765 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600766 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300767 spin_unlock_irqrestore(&dwc->lock, flags);
768
769 return ret;
770}
771
772static int dwc3_gadget_ep_disable(struct usb_ep *ep)
773{
774 struct dwc3_ep *dep;
775 struct dwc3 *dwc;
776 unsigned long flags;
777 int ret;
778
779 if (!ep) {
780 pr_debug("dwc3: invalid parameters\n");
781 return -EINVAL;
782 }
783
784 dep = to_dwc3_ep(ep);
785 dwc = dep->dwc;
786
Felipe Balbi95ca9612015-12-10 13:08:20 -0600787 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
788 "%s is already disabled\n",
789 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300790 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300791
Felipe Balbi72246da2011-08-19 18:10:58 +0300792 spin_lock_irqsave(&dwc->lock, flags);
793 ret = __dwc3_gadget_ep_disable(dep);
794 spin_unlock_irqrestore(&dwc->lock, flags);
795
796 return ret;
797}
798
799static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
800 gfp_t gfp_flags)
801{
802 struct dwc3_request *req;
803 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300804
805 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900806 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300807 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300808
809 req->epnum = dep->number;
810 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300811
Felipe Balbi68d34c82016-05-30 13:34:58 +0300812 dep->allocated_requests++;
813
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500814 trace_dwc3_alloc_request(req);
815
Felipe Balbi72246da2011-08-19 18:10:58 +0300816 return &req->request;
817}
818
819static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
820 struct usb_request *request)
821{
822 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300823 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300824
Felipe Balbi68d34c82016-05-30 13:34:58 +0300825 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500826 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300827 kfree(req);
828}
829
Felipe Balbi2c78c022016-08-12 13:13:10 +0300830static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
831
Felipe Balbic71fc372011-11-22 11:37:34 +0200832/**
833 * dwc3_prepare_one_trb - setup one TRB from one request
834 * @dep: endpoint for which this request is prepared
835 * @req: dwc3_request pointer
836 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200837static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200838 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300839 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200840{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200841 struct dwc3_trb *trb;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300842 struct dwc3 *dwc = dep->dwc;
843 struct usb_gadget *gadget = &dwc->gadget;
844 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200845
Felipe Balbi4faf7552016-04-05 13:14:31 +0300846 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200847
Felipe Balbieeb720f2011-11-28 12:46:59 +0200848 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200849 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200850 req->trb = trb;
851 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbia9c3ca52016-10-05 14:24:37 +0300852 dep->queued_requests++;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200853 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200854
Felipe Balbief966b92016-04-05 13:09:51 +0300855 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530856
Felipe Balbif6bafc62012-02-06 11:04:53 +0200857 trb->size = DWC3_TRB_SIZE_LENGTH(length);
858 trb->bpl = lower_32_bits(dma);
859 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200860
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200861 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200862 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200863 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200864 break;
865
866 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300867 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530868 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300869
870 if (speed == USB_SPEED_HIGH) {
871 struct usb_ep *ep = &dep->endpoint;
872 trb->size |= DWC3_TRB_SIZE_PCM1(ep->mult - 1);
873 }
874 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530875 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300876 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200877
878 /* always enable Interrupt on Missed ISOC */
879 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200880 break;
881
882 case USB_ENDPOINT_XFER_BULK:
883 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200884 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200885 break;
886 default:
887 /*
888 * This is only possible with faulty memory because we
889 * checked it already :)
890 */
Felipe Balbi0a695d42016-10-07 11:20:01 +0300891 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
892 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +0200893 }
894
Felipe Balbica4d44e2016-03-10 13:53:27 +0200895 /* always enable Continue on Short Packet */
Felipe Balbic9508c82016-10-05 14:26:23 +0300896 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbi58f29032016-10-06 17:10:39 +0300897 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600898
Felipe Balbic9508c82016-10-05 14:26:23 +0300899 if (req->request.short_not_ok)
900 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
901 }
902
Felipe Balbi2c78c022016-08-12 13:13:10 +0300903 if ((!req->request.no_interrupt && !chain) ||
904 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbic9508c82016-10-05 14:26:23 +0300905 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200906
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530907 if (chain)
908 trb->ctrl |= DWC3_TRB_CTRL_CHN;
909
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200910 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200911 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
912
913 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500914
915 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200916}
917
John Youn361572b2016-05-19 17:26:17 -0700918/**
919 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
920 * @dep: The endpoint with the TRB ring
921 * @index: The index of the current TRB in the ring
922 *
923 * Returns the TRB prior to the one pointed to by the index. If the
924 * index is 0, we will wrap backwards, skip the link TRB, and return
925 * the one just before that.
926 */
927static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
928{
Felipe Balbi45438a02016-08-11 12:26:59 +0300929 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700930
Felipe Balbi45438a02016-08-11 12:26:59 +0300931 if (!tmp)
932 tmp = DWC3_TRB_NUM - 1;
933
934 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700935}
936
Felipe Balbic4233572016-05-12 14:08:34 +0300937static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
938{
939 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700940 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300941
942 /*
943 * If enqueue & dequeue are equal than it is either full or empty.
944 *
945 * One way to know for sure is if the TRB right before us has HWO bit
946 * set or not. If it has, then we're definitely full and can't fit any
947 * more transfers in our ring.
948 */
949 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700950 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
951 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
952 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300953
954 return DWC3_TRB_NUM - 1;
955 }
956
John Youn9d7aba72016-08-26 18:43:01 -0700957 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700958 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700959
John Youn9d7aba72016-08-26 18:43:01 -0700960 if (dep->trb_dequeue < dep->trb_enqueue)
961 trbs_left--;
962
John Youn32db3d92016-05-19 17:26:12 -0700963 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300964}
965
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300966static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300967 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300968{
Felipe Balbi1f512112016-08-12 13:17:27 +0300969 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300970 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300971 unsigned int length;
972 dma_addr_t dma;
973 int i;
974
Felipe Balbi1f512112016-08-12 13:17:27 +0300975 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300976 unsigned chain = true;
977
978 length = sg_dma_len(s);
979 dma = sg_dma_address(s);
980
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300981 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300982 chain = false;
983
984 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300985 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300986
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300987 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300988 break;
989 }
990}
991
992static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300993 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300994{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300995 unsigned int length;
996 dma_addr_t dma;
997
998 dma = req->request.dma;
999 length = req->request.length;
1000
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001001 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +03001002 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001003}
1004
Felipe Balbi72246da2011-08-19 18:10:58 +03001005/*
1006 * dwc3_prepare_trbs - setup TRBs from requests
1007 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001008 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001009 * The function goes through the requests list and sets up TRBs for the
1010 * transfers. The function returns once there are no more TRBs available or
1011 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001012 */
Felipe Balbic4233572016-05-12 14:08:34 +03001013static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001014{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001015 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001016
1017 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1018
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001019 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -07001020 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001021
Felipe Balbid86c5a62016-10-25 13:48:52 +03001022 /*
1023 * We can get in a situation where there's a request in the started list
1024 * but there weren't enough TRBs to fully kick it in the first time
1025 * around, so it has been waiting for more TRBs to be freed up.
1026 *
1027 * In that case, we should check if we have a request with pending_sgs
1028 * in the started list and prepare TRBs for that request first,
1029 * otherwise we will prepare TRBs completely out of order and that will
1030 * break things.
1031 */
1032 list_for_each_entry(req, &dep->started_list, list) {
1033 if (req->num_pending_sgs > 0)
1034 dwc3_prepare_one_trb_sg(dep, req);
1035
1036 if (!dwc3_calc_trbs_left(dep))
1037 return;
1038 }
1039
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001040 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001041 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001042 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001043 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001044 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001045
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001046 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001047 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001048 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001049}
1050
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001051static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +03001052{
1053 struct dwc3_gadget_ep_cmd_params params;
1054 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001055 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001056 int ret;
1057 u32 cmd;
1058
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001059 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +03001060
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001061 dwc3_prepare_trbs(dep);
1062 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001063 if (!req) {
1064 dep->flags |= DWC3_EP_PENDING_REQUEST;
1065 return 0;
1066 }
1067
1068 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001069
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001070 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301071 params.param0 = upper_32_bits(req->trb_dma);
1072 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001073 cmd = DWC3_DEPCMD_STARTTRANSFER |
1074 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301075 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001076 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1077 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301078 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001079
Felipe Balbi2cd47182016-04-12 16:42:43 +03001080 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001081 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001082 /*
1083 * FIXME we need to iterate over the list of requests
1084 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001085 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001086 */
Janusz Dziedzic8ab89da2016-11-09 11:01:31 +01001087 dep->queued_requests--;
Felipe Balbi15b8d932016-09-22 10:59:12 +03001088 dwc3_gadget_giveback(dep, req, ret);
Felipe Balbi72246da2011-08-19 18:10:58 +03001089 return ret;
1090 }
1091
1092 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001093
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001094 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001095 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001096 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001097 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001098
Felipe Balbi72246da2011-08-19 18:10:58 +03001099 return 0;
1100}
1101
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001102static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1103{
1104 u32 reg;
1105
1106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1107 return DWC3_DSTS_SOFFN(reg);
1108}
1109
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301110static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1111 struct dwc3_ep *dep, u32 cur_uf)
1112{
1113 u32 uf;
1114
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001115 if (list_empty(&dep->pending_list)) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001116 dev_info(dwc->dev, "%s: ran out of requests\n",
Felipe Balbi73815282015-01-27 13:48:14 -06001117 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301118 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301119 return;
1120 }
1121
1122 /* 4 micro frames in the future */
1123 uf = cur_uf + dep->interval * 4;
1124
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001125 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301126}
1127
1128static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1129 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1130{
1131 u32 cur_uf, mask;
1132
1133 mask = ~(dep->interval - 1);
1134 cur_uf = event->parameters & mask;
1135
1136 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1137}
1138
Felipe Balbi72246da2011-08-19 18:10:58 +03001139static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1140{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001141 struct dwc3 *dwc = dep->dwc;
1142 int ret;
1143
Felipe Balbibb423982015-11-16 15:31:21 -06001144 if (!dep->endpoint.desc) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001145 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
1146 dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001147 return -ESHUTDOWN;
1148 }
1149
1150 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1151 &req->request, req->dep->name)) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001152 dev_err(dwc->dev, "%s: request %p belongs to '%s'\n",
1153 dep->name, &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001154 return -EINVAL;
1155 }
1156
Felipe Balbifc8bb912016-05-16 13:14:48 +03001157 pm_runtime_get(dwc->dev);
1158
Felipe Balbi72246da2011-08-19 18:10:58 +03001159 req->request.actual = 0;
1160 req->request.status = -EINPROGRESS;
1161 req->direction = dep->direction;
1162 req->epnum = dep->number;
1163
Felipe Balbife84f522015-09-01 09:01:38 -05001164 trace_dwc3_ep_queue(req);
1165
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001166 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1167 dep->direction);
1168 if (ret)
1169 return ret;
1170
Felipe Balbi1f512112016-08-12 13:17:27 +03001171 req->sg = req->request.sg;
1172 req->num_pending_sgs = req->request.num_mapped_sgs;
1173
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001174 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001175
Felipe Balbid889c232016-09-29 15:44:29 +03001176 /*
1177 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1178 * wait for a XferNotReady event so we will know what's the current
1179 * (micro-)frame number.
1180 *
1181 * Without this trick, we are very, very likely gonna get Bus Expiry
1182 * errors which will force us issue EndTransfer command.
1183 */
1184 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001185 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1186 if (dep->flags & DWC3_EP_TRANSFER_STARTED) {
1187 dwc3_stop_active_transfer(dwc, dep->number, true);
1188 dep->flags = DWC3_EP_ENABLED;
1189 } else {
1190 u32 cur_uf;
1191
1192 cur_uf = __dwc3_gadget_get_frame(dwc);
1193 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1194 }
Felipe Balbi08a36b52016-08-11 14:27:52 +03001195 }
1196 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001197 }
1198
Felipe Balbi594e1212016-08-24 14:38:10 +03001199 if (!dwc3_calc_trbs_left(dep))
1200 return 0;
Felipe Balbib997ada2012-07-26 13:26:50 +03001201
Felipe Balbi08a36b52016-08-11 14:27:52 +03001202 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001203 if (ret == -EBUSY)
1204 ret = 0;
1205
1206 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001207}
1208
Felipe Balbi04c03d12015-12-02 10:06:45 -06001209static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1210 struct usb_request *request)
1211{
1212 dwc3_gadget_ep_free_request(ep, request);
1213}
1214
1215static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1216{
1217 struct dwc3_request *req;
1218 struct usb_request *request;
1219 struct usb_ep *ep = &dep->endpoint;
1220
Felipe Balbi04c03d12015-12-02 10:06:45 -06001221 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1222 if (!request)
1223 return -ENOMEM;
1224
1225 request->length = 0;
1226 request->buf = dwc->zlp_buf;
1227 request->complete = __dwc3_gadget_ep_zlp_complete;
1228
1229 req = to_dwc3_request(request);
1230
1231 return __dwc3_gadget_ep_queue(dep, req);
1232}
1233
Felipe Balbi72246da2011-08-19 18:10:58 +03001234static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1235 gfp_t gfp_flags)
1236{
1237 struct dwc3_request *req = to_dwc3_request(request);
1238 struct dwc3_ep *dep = to_dwc3_ep(ep);
1239 struct dwc3 *dwc = dep->dwc;
1240
1241 unsigned long flags;
1242
1243 int ret;
1244
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001245 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001246 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001247
1248 /*
1249 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1250 * setting request->zero, instead of doing magic, we will just queue an
1251 * extra usb_request ourselves so that it gets handled the same way as
1252 * any other request.
1253 */
John Yound92618982015-12-22 12:23:20 -08001254 if (ret == 0 && request->zero && request->length &&
1255 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001256 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1257
Felipe Balbi72246da2011-08-19 18:10:58 +03001258 spin_unlock_irqrestore(&dwc->lock, flags);
1259
1260 return ret;
1261}
1262
1263static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1264 struct usb_request *request)
1265{
1266 struct dwc3_request *req = to_dwc3_request(request);
1267 struct dwc3_request *r = NULL;
1268
1269 struct dwc3_ep *dep = to_dwc3_ep(ep);
1270 struct dwc3 *dwc = dep->dwc;
1271
1272 unsigned long flags;
1273 int ret = 0;
1274
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001275 trace_dwc3_ep_dequeue(req);
1276
Felipe Balbi72246da2011-08-19 18:10:58 +03001277 spin_lock_irqsave(&dwc->lock, flags);
1278
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001279 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001280 if (r == req)
1281 break;
1282 }
1283
1284 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001285 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001286 if (r == req)
1287 break;
1288 }
1289 if (r == req) {
1290 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001291 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301292 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001293 }
1294 dev_err(dwc->dev, "request %p was not queued to %s\n",
1295 request, ep->name);
1296 ret = -EINVAL;
1297 goto out0;
1298 }
1299
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301300out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001301 /* giveback the request */
1302 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1303
1304out0:
1305 spin_unlock_irqrestore(&dwc->lock, flags);
1306
1307 return ret;
1308}
1309
Felipe Balbi7a608552014-09-24 14:19:52 -05001310int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001311{
1312 struct dwc3_gadget_ep_cmd_params params;
1313 struct dwc3 *dwc = dep->dwc;
1314 int ret;
1315
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001316 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1317 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1318 return -EINVAL;
1319 }
1320
Felipe Balbi72246da2011-08-19 18:10:58 +03001321 memset(&params, 0x00, sizeof(params));
1322
1323 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001324 struct dwc3_trb *trb;
1325
1326 unsigned transfer_in_flight;
1327 unsigned started;
1328
1329 if (dep->number > 1)
1330 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1331 else
1332 trb = &dwc->ep0_trb[dep->trb_enqueue];
1333
1334 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1335 started = !list_empty(&dep->started_list);
1336
1337 if (!protocol && ((dep->direction && transfer_in_flight) ||
1338 (!dep->direction && started))) {
Felipe Balbi7a608552014-09-24 14:19:52 -05001339 return -EAGAIN;
1340 }
1341
Felipe Balbi2cd47182016-04-12 16:42:43 +03001342 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1343 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001344 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001345 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001346 dep->name);
1347 else
1348 dep->flags |= DWC3_EP_STALL;
1349 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001350
John Youn50c763f2016-05-31 17:49:56 -07001351 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001352 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001353 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001354 dep->name);
1355 else
Alan Sterna535d812013-11-01 12:05:12 -04001356 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001357 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001358
Felipe Balbi72246da2011-08-19 18:10:58 +03001359 return ret;
1360}
1361
1362static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1363{
1364 struct dwc3_ep *dep = to_dwc3_ep(ep);
1365 struct dwc3 *dwc = dep->dwc;
1366
1367 unsigned long flags;
1368
1369 int ret;
1370
1371 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001372 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001373 spin_unlock_irqrestore(&dwc->lock, flags);
1374
1375 return ret;
1376}
1377
1378static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1379{
1380 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001381 struct dwc3 *dwc = dep->dwc;
1382 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001383 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001384
Paul Zimmerman249a4562012-02-24 17:32:16 -08001385 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001386 dep->flags |= DWC3_EP_WEDGE;
1387
Pratyush Anand08f0d962012-06-25 22:40:43 +05301388 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001389 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301390 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001391 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001392 spin_unlock_irqrestore(&dwc->lock, flags);
1393
1394 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001395}
1396
1397/* -------------------------------------------------------------------------- */
1398
1399static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1400 .bLength = USB_DT_ENDPOINT_SIZE,
1401 .bDescriptorType = USB_DT_ENDPOINT,
1402 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1403};
1404
1405static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1406 .enable = dwc3_gadget_ep0_enable,
1407 .disable = dwc3_gadget_ep0_disable,
1408 .alloc_request = dwc3_gadget_ep_alloc_request,
1409 .free_request = dwc3_gadget_ep_free_request,
1410 .queue = dwc3_gadget_ep0_queue,
1411 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301412 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001413 .set_wedge = dwc3_gadget_ep_set_wedge,
1414};
1415
1416static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1417 .enable = dwc3_gadget_ep_enable,
1418 .disable = dwc3_gadget_ep_disable,
1419 .alloc_request = dwc3_gadget_ep_alloc_request,
1420 .free_request = dwc3_gadget_ep_free_request,
1421 .queue = dwc3_gadget_ep_queue,
1422 .dequeue = dwc3_gadget_ep_dequeue,
1423 .set_halt = dwc3_gadget_ep_set_halt,
1424 .set_wedge = dwc3_gadget_ep_set_wedge,
1425};
1426
1427/* -------------------------------------------------------------------------- */
1428
1429static int dwc3_gadget_get_frame(struct usb_gadget *g)
1430{
1431 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001432
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001433 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001434}
1435
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001436static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001437{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001438 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001439
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001440 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001441 u32 reg;
1442
Felipe Balbi72246da2011-08-19 18:10:58 +03001443 u8 link_state;
1444 u8 speed;
1445
Felipe Balbi72246da2011-08-19 18:10:58 +03001446 /*
1447 * According to the Databook Remote wakeup request should
1448 * be issued only when the device is in early suspend state.
1449 *
1450 * We can check that via USB Link State bits in DSTS register.
1451 */
1452 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1453
1454 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001455 if ((speed == DWC3_DSTS_SUPERSPEED) ||
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001456 (speed == DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi6b742892016-05-13 10:19:42 +03001457 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001458
1459 link_state = DWC3_DSTS_USBLNKST(reg);
1460
1461 switch (link_state) {
1462 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1463 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1464 break;
1465 default:
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001466 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001467 }
1468
Felipe Balbi8598bde2012-01-02 18:55:57 +02001469 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1470 if (ret < 0) {
1471 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001472 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001473 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001474
Paul Zimmerman802fde92012-04-27 13:10:52 +03001475 /* Recent versions do this automatically */
1476 if (dwc->revision < DWC3_REVISION_194A) {
1477 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001478 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001479 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1480 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1481 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001482
Paul Zimmerman1d046792012-02-15 18:56:56 -08001483 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001484 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001485
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001486 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001487 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1488
1489 /* in HS, means ON */
1490 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1491 break;
1492 }
1493
1494 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1495 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001496 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001497 }
1498
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001499 return 0;
1500}
1501
1502static int dwc3_gadget_wakeup(struct usb_gadget *g)
1503{
1504 struct dwc3 *dwc = gadget_to_dwc(g);
1505 unsigned long flags;
1506 int ret;
1507
1508 spin_lock_irqsave(&dwc->lock, flags);
1509 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001510 spin_unlock_irqrestore(&dwc->lock, flags);
1511
1512 return ret;
1513}
1514
1515static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1516 int is_selfpowered)
1517{
1518 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001519 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001520
Paul Zimmerman249a4562012-02-24 17:32:16 -08001521 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001522 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001523 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001524
1525 return 0;
1526}
1527
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001528static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001529{
1530 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001531 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001532
Felipe Balbifc8bb912016-05-16 13:14:48 +03001533 if (pm_runtime_suspended(dwc->dev))
1534 return 0;
1535
Felipe Balbi72246da2011-08-19 18:10:58 +03001536 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001537 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001538 if (dwc->revision <= DWC3_REVISION_187A) {
1539 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1540 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1541 }
1542
1543 if (dwc->revision >= DWC3_REVISION_194A)
1544 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1545 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001546
1547 if (dwc->has_hibernation)
1548 reg |= DWC3_DCTL_KEEP_CONNECT;
1549
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001550 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001551 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001552 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001553
1554 if (dwc->has_hibernation && !suspend)
1555 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1556
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001557 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001558 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001559
1560 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1561
1562 do {
1563 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001564 reg &= DWC3_DSTS_DEVCTRLHLT;
1565 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001566
1567 if (!timeout)
1568 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001569
Pratyush Anand6f17f742012-07-02 10:21:55 +05301570 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001571}
1572
1573static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1574{
1575 struct dwc3 *dwc = gadget_to_dwc(g);
1576 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301577 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001578
1579 is_on = !!is_on;
1580
Baolin Wangbb014732016-10-14 17:11:33 +08001581 /*
1582 * Per databook, when we want to stop the gadget, if a control transfer
1583 * is still in process, complete it and get the core into setup phase.
1584 */
1585 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
1586 reinit_completion(&dwc->ep0_in_setup);
1587
1588 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
1589 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
1590 if (ret == 0) {
1591 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
1592 return -ETIMEDOUT;
1593 }
1594 }
1595
Felipe Balbi72246da2011-08-19 18:10:58 +03001596 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001597 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001598 spin_unlock_irqrestore(&dwc->lock, flags);
1599
Pratyush Anand6f17f742012-07-02 10:21:55 +05301600 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001601}
1602
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001603static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1604{
1605 u32 reg;
1606
1607 /* Enable all but Start and End of Frame IRQs */
1608 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1609 DWC3_DEVTEN_EVNTOVERFLOWEN |
1610 DWC3_DEVTEN_CMDCMPLTEN |
1611 DWC3_DEVTEN_ERRTICERREN |
1612 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001613 DWC3_DEVTEN_CONNECTDONEEN |
1614 DWC3_DEVTEN_USBRSTEN |
1615 DWC3_DEVTEN_DISCONNEVTEN);
1616
Felipe Balbi799e9dc2016-09-23 11:20:40 +03001617 if (dwc->revision < DWC3_REVISION_250A)
1618 reg |= DWC3_DEVTEN_ULSTCNGEN;
1619
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001620 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1621}
1622
1623static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1624{
1625 /* mask all interrupts */
1626 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1627}
1628
1629static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001630static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001631
Felipe Balbi4e994722016-05-13 14:09:59 +03001632/**
1633 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1634 * dwc: pointer to our context structure
1635 *
1636 * The following looks like complex but it's actually very simple. In order to
1637 * calculate the number of packets we can burst at once on OUT transfers, we're
1638 * gonna use RxFIFO size.
1639 *
1640 * To calculate RxFIFO size we need two numbers:
1641 * MDWIDTH = size, in bits, of the internal memory bus
1642 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1643 *
1644 * Given these two numbers, the formula is simple:
1645 *
1646 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1647 *
1648 * 24 bytes is for 3x SETUP packets
1649 * 16 bytes is a clock domain crossing tolerance
1650 *
1651 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1652 */
1653static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1654{
1655 u32 ram2_depth;
1656 u32 mdwidth;
1657 u32 nump;
1658 u32 reg;
1659
1660 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1661 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1662
1663 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1664 nump = min_t(u32, nump, 16);
1665
1666 /* update NumP */
1667 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1668 reg &= ~DWC3_DCFG_NUMP_MASK;
1669 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1670 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1671}
1672
Felipe Balbid7be2952016-05-04 15:49:37 +03001673static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001674{
Felipe Balbi72246da2011-08-19 18:10:58 +03001675 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001676 int ret = 0;
1677 u32 reg;
1678
Felipe Balbi72246da2011-08-19 18:10:58 +03001679 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1680 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001681
1682 /**
1683 * WORKAROUND: DWC3 revision < 2.20a have an issue
1684 * which would cause metastability state on Run/Stop
1685 * bit if we try to force the IP to USB2-only mode.
1686 *
1687 * Because of that, we cannot configure the IP to any
1688 * speed other than the SuperSpeed
1689 *
1690 * Refers to:
1691 *
1692 * STAR#9000525659: Clock Domain Crossing on DCTL in
1693 * USB 2.0 Mode
1694 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001695 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001696 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001697 } else {
1698 switch (dwc->maximum_speed) {
1699 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001700 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001701 break;
1702 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001703 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001704 break;
1705 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001706 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001707 break;
John Youn75808622016-02-05 17:09:13 -08001708 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001709 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001710 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001711 default:
John Youn77966eb2016-02-19 17:31:01 -08001712 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1713 dwc->maximum_speed);
1714 /* fall through */
1715 case USB_SPEED_SUPER:
1716 reg |= DWC3_DCFG_SUPERSPEED;
1717 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001718 }
1719 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001720 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1721
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001722 /*
1723 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1724 * field instead of letting dwc3 itself calculate that automatically.
1725 *
1726 * This way, we maximize the chances that we'll be able to get several
1727 * bursts of data without going through any sort of endpoint throttling.
1728 */
1729 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1730 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1731 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1732
Felipe Balbi4e994722016-05-13 14:09:59 +03001733 dwc3_gadget_setup_nump(dwc);
1734
Felipe Balbi72246da2011-08-19 18:10:58 +03001735 /* Start with SuperSpeed Default */
1736 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1737
1738 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001739 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1740 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001741 if (ret) {
1742 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001743 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001744 }
1745
1746 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001747 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1748 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001749 if (ret) {
1750 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001751 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001752 }
1753
1754 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001755 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001756 dwc3_ep0_out_start(dwc);
1757
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001758 dwc3_gadget_enable_irq(dwc);
1759
Felipe Balbid7be2952016-05-04 15:49:37 +03001760 return 0;
1761
1762err1:
1763 __dwc3_gadget_ep_disable(dwc->eps[0]);
1764
1765err0:
1766 return ret;
1767}
1768
1769static int dwc3_gadget_start(struct usb_gadget *g,
1770 struct usb_gadget_driver *driver)
1771{
1772 struct dwc3 *dwc = gadget_to_dwc(g);
1773 unsigned long flags;
1774 int ret = 0;
1775 int irq;
1776
Roger Quadros9522def2016-06-10 14:48:38 +03001777 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001778 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1779 IRQF_SHARED, "dwc3", dwc->ev_buf);
1780 if (ret) {
1781 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1782 irq, ret);
1783 goto err0;
1784 }
1785
1786 spin_lock_irqsave(&dwc->lock, flags);
1787 if (dwc->gadget_driver) {
1788 dev_err(dwc->dev, "%s is already bound to %s\n",
1789 dwc->gadget.name,
1790 dwc->gadget_driver->driver.name);
1791 ret = -EBUSY;
1792 goto err1;
1793 }
1794
1795 dwc->gadget_driver = driver;
1796
Felipe Balbifc8bb912016-05-16 13:14:48 +03001797 if (pm_runtime_active(dwc->dev))
1798 __dwc3_gadget_start(dwc);
1799
Felipe Balbi72246da2011-08-19 18:10:58 +03001800 spin_unlock_irqrestore(&dwc->lock, flags);
1801
1802 return 0;
1803
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001804err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001805 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001806 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001807
1808err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001809 return ret;
1810}
1811
Felipe Balbid7be2952016-05-04 15:49:37 +03001812static void __dwc3_gadget_stop(struct dwc3 *dwc)
1813{
1814 dwc3_gadget_disable_irq(dwc);
1815 __dwc3_gadget_ep_disable(dwc->eps[0]);
1816 __dwc3_gadget_ep_disable(dwc->eps[1]);
1817}
1818
Felipe Balbi22835b82014-10-17 12:05:12 -05001819static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001820{
1821 struct dwc3 *dwc = gadget_to_dwc(g);
1822 unsigned long flags;
Baolin Wang76a638f2016-10-31 19:38:36 +08001823 int epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03001824
1825 spin_lock_irqsave(&dwc->lock, flags);
Baolin Wang76a638f2016-10-31 19:38:36 +08001826
1827 if (pm_runtime_suspended(dwc->dev))
1828 goto out;
1829
Felipe Balbid7be2952016-05-04 15:49:37 +03001830 __dwc3_gadget_stop(dwc);
Baolin Wang76a638f2016-10-31 19:38:36 +08001831
1832 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1833 struct dwc3_ep *dep = dwc->eps[epnum];
1834
1835 if (!dep)
1836 continue;
1837
1838 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1839 continue;
1840
1841 wait_event_lock_irq(dep->wait_end_transfer,
1842 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING),
1843 dwc->lock);
1844 }
1845
1846out:
Felipe Balbi72246da2011-08-19 18:10:58 +03001847 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001848 spin_unlock_irqrestore(&dwc->lock, flags);
1849
Felipe Balbi3f308d12016-05-16 14:17:06 +03001850 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001851
Felipe Balbi72246da2011-08-19 18:10:58 +03001852 return 0;
1853}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001854
Felipe Balbi72246da2011-08-19 18:10:58 +03001855static const struct usb_gadget_ops dwc3_gadget_ops = {
1856 .get_frame = dwc3_gadget_get_frame,
1857 .wakeup = dwc3_gadget_wakeup,
1858 .set_selfpowered = dwc3_gadget_set_selfpowered,
1859 .pullup = dwc3_gadget_pullup,
1860 .udc_start = dwc3_gadget_start,
1861 .udc_stop = dwc3_gadget_stop,
1862};
1863
1864/* -------------------------------------------------------------------------- */
1865
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001866static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1867 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001868{
1869 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001870 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001871
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001872 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001873 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001874
Felipe Balbi72246da2011-08-19 18:10:58 +03001875 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001876 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001877 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001878
1879 dep->dwc = dwc;
1880 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001881 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001882 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001883 dwc->eps[epnum] = dep;
1884
1885 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1886 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001887
Felipe Balbi72246da2011-08-19 18:10:58 +03001888 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001889 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001890
1891 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001892 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301893 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001894 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1895 if (!epnum)
1896 dwc->gadget.ep0 = &dep->endpoint;
1897 } else {
1898 int ret;
1899
Robert Baldygae117e742013-12-13 12:23:38 +01001900 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001901 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001902 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1903 list_add_tail(&dep->endpoint.ep_list,
1904 &dwc->gadget.ep_list);
1905
1906 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001907 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001908 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001909 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001910
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001911 if (epnum == 0 || epnum == 1) {
1912 dep->endpoint.caps.type_control = true;
1913 } else {
1914 dep->endpoint.caps.type_iso = true;
1915 dep->endpoint.caps.type_bulk = true;
1916 dep->endpoint.caps.type_int = true;
1917 }
1918
1919 dep->endpoint.caps.dir_in = !!direction;
1920 dep->endpoint.caps.dir_out = !direction;
1921
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001922 INIT_LIST_HEAD(&dep->pending_list);
1923 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001924 }
1925
1926 return 0;
1927}
1928
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001929static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1930{
1931 int ret;
1932
1933 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1934
1935 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1936 if (ret < 0) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001937 dev_err(dwc->dev, "failed to initialize OUT endpoints\n");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001938 return ret;
1939 }
1940
1941 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1942 if (ret < 0) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001943 dev_err(dwc->dev, "failed to initialize IN endpoints\n");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001944 return ret;
1945 }
1946
1947 return 0;
1948}
1949
Felipe Balbi72246da2011-08-19 18:10:58 +03001950static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1951{
1952 struct dwc3_ep *dep;
1953 u8 epnum;
1954
1955 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1956 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001957 if (!dep)
1958 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301959 /*
1960 * Physical endpoints 0 and 1 are special; they form the
1961 * bi-directional USB endpoint 0.
1962 *
1963 * For those two physical endpoints, we don't allocate a TRB
1964 * pool nor do we add them the endpoints list. Due to that, we
1965 * shouldn't do these two operations otherwise we would end up
1966 * with all sorts of bugs when removing dwc3.ko.
1967 */
1968 if (epnum != 0 && epnum != 1) {
1969 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001970 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301971 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001972
1973 kfree(dep);
1974 }
1975}
1976
Felipe Balbi72246da2011-08-19 18:10:58 +03001977/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001978
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301979static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1980 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001981 const struct dwc3_event_depevt *event, int status,
1982 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301983{
1984 unsigned int count;
1985 unsigned int s_pkt = 0;
1986 unsigned int trb_status;
1987
Felipe Balbidc55c672016-08-12 13:20:32 +03001988 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03001989
1990 if (req->trb == trb)
1991 dep->queued_requests--;
1992
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001993 trace_dwc3_complete_trb(dep, trb);
1994
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001995 /*
1996 * If we're in the middle of series of chained TRBs and we
1997 * receive a short transfer along the way, DWC3 will skip
1998 * through all TRBs including the last TRB in the chain (the
1999 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2000 * bit and SW has to do it manually.
2001 *
2002 * We're going to do that here to avoid problems of HW trying
2003 * to use bogus TRBs for transfers.
2004 */
2005 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2006 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2007
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302008 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03002009 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002010
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302011 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002012 req->remaining += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302013
2014 if (dep->direction) {
2015 if (count) {
2016 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
2017 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302018 /*
2019 * If missed isoc occurred and there is
2020 * no request queued then issue END
2021 * TRANSFER, so that core generates
2022 * next xfernotready and we will issue
2023 * a fresh START TRANSFER.
2024 * If there are still queued request
2025 * then wait, do not issue either END
2026 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002027 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302028 * giveback.If any future queued request
2029 * is successfully transferred then we
2030 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002031 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302032 */
2033 dep->flags |= DWC3_EP_MISSED_ISOC;
2034 } else {
2035 dev_err(dwc->dev, "incomplete IN transfer %s\n",
2036 dep->name);
2037 status = -ECONNRESET;
2038 }
2039 } else {
2040 dep->flags &= ~DWC3_EP_MISSED_ISOC;
2041 }
2042 } else {
2043 if (count && (event->status & DEPEVT_STATUS_SHORT))
2044 s_pkt = 1;
2045 }
2046
Felipe Balbi7c705df2016-08-10 12:35:30 +03002047 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302048 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002049
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302050 if ((event->status & DEPEVT_STATUS_IOC) &&
2051 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2052 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002053
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302054 return 0;
2055}
2056
Felipe Balbi72246da2011-08-19 18:10:58 +03002057static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2058 const struct dwc3_event_depevt *event, int status)
2059{
Felipe Balbi31162af2016-08-11 14:38:37 +03002060 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02002061 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002062 bool ioc = false;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002063 int ret = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002064
Felipe Balbi31162af2016-08-11 14:38:37 +03002065 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002066 unsigned length;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002067 int chain;
2068
Felipe Balbi1f512112016-08-12 13:17:27 +03002069 length = req->request.length;
2070 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03002071 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002072 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03002073 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03002074 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03002075 unsigned int i;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002076
Felipe Balbi1f512112016-08-12 13:17:27 +03002077 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03002078 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03002079
Felipe Balbi7282c4e2016-10-25 13:50:46 +03002080 if (trb->ctrl & DWC3_TRB_CTRL_HWO)
2081 break;
2082
Felipe Balbi1f512112016-08-12 13:17:27 +03002083 req->sg = sg_next(s);
2084 req->num_pending_sgs--;
2085
Felipe Balbi31162af2016-08-11 14:38:37 +03002086 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2087 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03002088 if (ret)
2089 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002090 }
2091 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03002092 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03002093 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002094 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03002095 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03002096
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002097 req->request.actual = length - req->remaining;
Felipe Balbi1f512112016-08-12 13:17:27 +03002098
Felipe Balbiff377ae2016-10-25 13:54:00 +03002099 if ((req->request.actual < length) && req->num_pending_sgs)
Felipe Balbi1f512112016-08-12 13:17:27 +03002100 return __dwc3_gadget_kick_transfer(dep, 0);
2101
Ville Syrjäläd115d702015-08-31 19:48:28 +03002102 dwc3_gadget_giveback(dep, req, status);
2103
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002104 if (ret) {
2105 if ((event->status & DEPEVT_STATUS_IOC) &&
2106 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2107 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002108 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002109 }
Felipe Balbi31162af2016-08-11 14:38:37 +03002110 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002111
Felipe Balbi4cb42212016-05-18 12:37:21 +03002112 /*
2113 * Our endpoint might get disabled by another thread during
2114 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2115 * early on so DWC3_EP_BUSY flag gets cleared
2116 */
2117 if (!dep->endpoint.desc)
2118 return 1;
2119
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302120 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002121 list_empty(&dep->started_list)) {
2122 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302123 /*
2124 * If there is no entry in request list then do
2125 * not issue END TRANSFER now. Just set PENDING
2126 * flag, so that END TRANSFER is issued when an
2127 * entry is added into request list.
2128 */
2129 dep->flags = DWC3_EP_PENDING_REQUEST;
2130 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002131 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302132 dep->flags = DWC3_EP_ENABLED;
2133 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302134 return 1;
2135 }
2136
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002137 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2138 return 0;
2139
Felipe Balbi72246da2011-08-19 18:10:58 +03002140 return 1;
2141}
2142
2143static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002144 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002145{
2146 unsigned status = 0;
2147 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002148 u32 is_xfer_complete;
2149
2150 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002151
2152 if (event->status & DEPEVT_STATUS_BUSERR)
2153 status = -ECONNRESET;
2154
Paul Zimmerman1d046792012-02-15 18:56:56 -08002155 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002156 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002157 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002158 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002159
2160 /*
2161 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2162 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2163 */
2164 if (dwc->revision < DWC3_REVISION_183A) {
2165 u32 reg;
2166 int i;
2167
2168 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002169 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002170
2171 if (!(dep->flags & DWC3_EP_ENABLED))
2172 continue;
2173
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002174 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002175 return;
2176 }
2177
2178 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2179 reg |= dwc->u1u2;
2180 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2181
2182 dwc->u1u2 = 0;
2183 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002184
Felipe Balbi4cb42212016-05-18 12:37:21 +03002185 /*
2186 * Our endpoint might get disabled by another thread during
2187 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2188 * early on so DWC3_EP_BUSY flag gets cleared
2189 */
2190 if (!dep->endpoint.desc)
2191 return;
2192
Felipe Balbie6e709b2015-09-28 15:16:56 -05002193 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002194 int ret;
2195
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002196 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002197 if (!ret || ret == -EBUSY)
2198 return;
2199 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002200}
2201
Felipe Balbi72246da2011-08-19 18:10:58 +03002202static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2203 const struct dwc3_event_depevt *event)
2204{
2205 struct dwc3_ep *dep;
2206 u8 epnum = event->endpoint_number;
Baolin Wang76a638f2016-10-31 19:38:36 +08002207 u8 cmd;
Felipe Balbi72246da2011-08-19 18:10:58 +03002208
2209 dep = dwc->eps[epnum];
2210
Baolin Wang76a638f2016-10-31 19:38:36 +08002211 if (!(dep->flags & DWC3_EP_ENABLED) &&
2212 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
Felipe Balbi3336abb2012-06-06 09:19:35 +03002213 return;
2214
Felipe Balbi72246da2011-08-19 18:10:58 +03002215 if (epnum == 0 || epnum == 1) {
2216 dwc3_ep0_interrupt(dwc, event);
2217 return;
2218 }
2219
2220 switch (event->endpoint_event) {
2221 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002222 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002223
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002224 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8566cd12016-09-26 11:16:39 +03002225 dev_err(dwc->dev, "XferComplete for Isochronous endpoint\n");
Felipe Balbi72246da2011-08-19 18:10:58 +03002226 return;
2227 }
2228
Jingoo Han029d97f2014-07-04 15:00:51 +09002229 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002230 break;
2231 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002232 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002233 break;
2234 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002235 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002236 dwc3_gadget_start_isoc(dwc, dep, event);
2237 } else {
2238 int ret;
2239
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002240 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002241 if (!ret || ret == -EBUSY)
2242 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03002243 }
2244
2245 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002246 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002247 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002248 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2249 dep->name);
2250 return;
2251 }
Felipe Balbi879631a2011-09-30 10:58:47 +03002252 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002253 case DWC3_DEPEVT_EPCMDCMPLT:
Baolin Wang76a638f2016-10-31 19:38:36 +08002254 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2255
2256 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
2257 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
2258 wake_up(&dep->wait_end_transfer);
2259 }
2260 break;
2261 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002262 break;
2263 }
2264}
2265
2266static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2267{
2268 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2269 spin_unlock(&dwc->lock);
2270 dwc->gadget_driver->disconnect(&dwc->gadget);
2271 spin_lock(&dwc->lock);
2272 }
2273}
2274
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002275static void dwc3_suspend_gadget(struct dwc3 *dwc)
2276{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002277 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002278 spin_unlock(&dwc->lock);
2279 dwc->gadget_driver->suspend(&dwc->gadget);
2280 spin_lock(&dwc->lock);
2281 }
2282}
2283
2284static void dwc3_resume_gadget(struct dwc3 *dwc)
2285{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002286 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002287 spin_unlock(&dwc->lock);
2288 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002289 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002290 }
2291}
2292
2293static void dwc3_reset_gadget(struct dwc3 *dwc)
2294{
2295 if (!dwc->gadget_driver)
2296 return;
2297
2298 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2299 spin_unlock(&dwc->lock);
2300 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002301 spin_lock(&dwc->lock);
2302 }
2303}
2304
Paul Zimmermanb992e682012-04-27 14:17:35 +03002305static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002306{
2307 struct dwc3_ep *dep;
2308 struct dwc3_gadget_ep_cmd_params params;
2309 u32 cmd;
2310 int ret;
2311
2312 dep = dwc->eps[epnum];
2313
Baolin Wang76a638f2016-10-31 19:38:36 +08002314 if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
2315 !dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302316 return;
2317
Pratyush Anand57911502012-07-06 15:19:10 +05302318 /*
2319 * NOTICE: We are violating what the Databook says about the
2320 * EndTransfer command. Ideally we would _always_ wait for the
2321 * EndTransfer Command Completion IRQ, but that's causing too
2322 * much trouble synchronizing between us and gadget driver.
2323 *
2324 * We have discussed this with the IP Provider and it was
2325 * suggested to giveback all requests here, but give HW some
2326 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002327 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302328 *
2329 * Note also that a similar handling was tested by Synopsys
2330 * (thanks a lot Paul) and nothing bad has come out of it.
2331 * In short, what we're doing is:
2332 *
2333 * - Issue EndTransfer WITH CMDIOC bit set
2334 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002335 *
2336 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2337 * supports a mode to work around the above limitation. The
2338 * software can poll the CMDACT bit in the DEPCMD register
2339 * after issuing a EndTransfer command. This mode is enabled
2340 * by writing GUCTL2[14]. This polling is already done in the
2341 * dwc3_send_gadget_ep_cmd() function so if the mode is
2342 * enabled, the EndTransfer command will have completed upon
2343 * returning from this function and we don't need to delay for
2344 * 100us.
2345 *
2346 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302347 */
2348
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302349 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002350 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2351 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002352 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302353 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002354 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302355 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002356 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002357 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002358
Baolin Wang76a638f2016-10-31 19:38:36 +08002359 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A) {
2360 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
John Youn06281d42016-08-22 15:39:13 -07002361 udelay(100);
Baolin Wang76a638f2016-10-31 19:38:36 +08002362 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002363}
2364
Felipe Balbi72246da2011-08-19 18:10:58 +03002365static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2366{
2367 u32 epnum;
2368
2369 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2370 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002371 int ret;
2372
2373 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002374 if (!dep)
2375 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002376
2377 if (!(dep->flags & DWC3_EP_STALL))
2378 continue;
2379
2380 dep->flags &= ~DWC3_EP_STALL;
2381
John Youn50c763f2016-05-31 17:49:56 -07002382 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002383 WARN_ON_ONCE(ret);
2384 }
2385}
2386
2387static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2388{
Felipe Balbic4430a22012-05-24 10:30:01 +03002389 int reg;
2390
Felipe Balbi72246da2011-08-19 18:10:58 +03002391 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2392 reg &= ~DWC3_DCTL_INITU1ENA;
2393 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2394
2395 reg &= ~DWC3_DCTL_INITU2ENA;
2396 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002397
Felipe Balbi72246da2011-08-19 18:10:58 +03002398 dwc3_disconnect_gadget(dwc);
2399
2400 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002401 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002402 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002403
2404 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002405}
2406
Felipe Balbi72246da2011-08-19 18:10:58 +03002407static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2408{
2409 u32 reg;
2410
Felipe Balbifc8bb912016-05-16 13:14:48 +03002411 dwc->connected = true;
2412
Felipe Balbidf62df52011-10-14 15:11:49 +03002413 /*
2414 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2415 * would cause a missing Disconnect Event if there's a
2416 * pending Setup Packet in the FIFO.
2417 *
2418 * There's no suggested workaround on the official Bug
2419 * report, which states that "unless the driver/application
2420 * is doing any special handling of a disconnect event,
2421 * there is no functional issue".
2422 *
2423 * Unfortunately, it turns out that we _do_ some special
2424 * handling of a disconnect event, namely complete all
2425 * pending transfers, notify gadget driver of the
2426 * disconnection, and so on.
2427 *
2428 * Our suggested workaround is to follow the Disconnect
2429 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002430 * flag. Such flag gets set whenever we have a SETUP_PENDING
2431 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002432 * same endpoint.
2433 *
2434 * Refers to:
2435 *
2436 * STAR#9000466709: RTL: Device : Disconnect event not
2437 * generated if setup packet pending in FIFO
2438 */
2439 if (dwc->revision < DWC3_REVISION_188A) {
2440 if (dwc->setup_packet_pending)
2441 dwc3_gadget_disconnect_interrupt(dwc);
2442 }
2443
Felipe Balbi8e744752014-11-06 14:27:53 +08002444 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002445
2446 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2447 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2448 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002449 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002450 dwc3_clear_stall_all_ep(dwc);
2451
2452 /* Reset device address to zero */
2453 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2454 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2455 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002456}
2457
2458static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2459{
2460 u32 reg;
2461 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2462
2463 /*
2464 * We change the clock only at SS but I dunno why I would want to do
2465 * this. Maybe it becomes part of the power saving plan.
2466 */
2467
John Younee5cd412016-02-05 17:08:45 -08002468 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2469 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002470 return;
2471
2472 /*
2473 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2474 * each time on Connect Done.
2475 */
2476 if (!usb30_clock)
2477 return;
2478
2479 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2480 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2481 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2482}
2483
Felipe Balbi72246da2011-08-19 18:10:58 +03002484static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2485{
Felipe Balbi72246da2011-08-19 18:10:58 +03002486 struct dwc3_ep *dep;
2487 int ret;
2488 u32 reg;
2489 u8 speed;
2490
Felipe Balbi72246da2011-08-19 18:10:58 +03002491 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2492 speed = reg & DWC3_DSTS_CONNECTSPD;
2493 dwc->speed = speed;
2494
2495 dwc3_update_ram_clk_sel(dwc, speed);
2496
2497 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002498 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002499 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2500 dwc->gadget.ep0->maxpacket = 512;
2501 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2502 break;
John Youn2da9ad72016-05-20 16:34:26 -07002503 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002504 /*
2505 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2506 * would cause a missing USB3 Reset event.
2507 *
2508 * In such situations, we should force a USB3 Reset
2509 * event by calling our dwc3_gadget_reset_interrupt()
2510 * routine.
2511 *
2512 * Refers to:
2513 *
2514 * STAR#9000483510: RTL: SS : USB3 reset event may
2515 * not be generated always when the link enters poll
2516 */
2517 if (dwc->revision < DWC3_REVISION_190A)
2518 dwc3_gadget_reset_interrupt(dwc);
2519
Felipe Balbi72246da2011-08-19 18:10:58 +03002520 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2521 dwc->gadget.ep0->maxpacket = 512;
2522 dwc->gadget.speed = USB_SPEED_SUPER;
2523 break;
John Youn2da9ad72016-05-20 16:34:26 -07002524 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002525 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2526 dwc->gadget.ep0->maxpacket = 64;
2527 dwc->gadget.speed = USB_SPEED_HIGH;
2528 break;
John Youn2da9ad72016-05-20 16:34:26 -07002529 case DWC3_DSTS_FULLSPEED2:
2530 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002531 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2532 dwc->gadget.ep0->maxpacket = 64;
2533 dwc->gadget.speed = USB_SPEED_FULL;
2534 break;
John Youn2da9ad72016-05-20 16:34:26 -07002535 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002536 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2537 dwc->gadget.ep0->maxpacket = 8;
2538 dwc->gadget.speed = USB_SPEED_LOW;
2539 break;
2540 }
2541
Pratyush Anand2b758352013-01-14 15:59:31 +05302542 /* Enable USB2 LPM Capability */
2543
John Younee5cd412016-02-05 17:08:45 -08002544 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002545 (speed != DWC3_DSTS_SUPERSPEED) &&
2546 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302547 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2548 reg |= DWC3_DCFG_LPM_CAP;
2549 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2550
2551 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2552 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2553
Huang Rui460d0982014-10-31 11:11:18 +08002554 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302555
Huang Rui80caf7d2014-10-28 19:54:26 +08002556 /*
2557 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2558 * DCFG.LPMCap is set, core responses with an ACK and the
2559 * BESL value in the LPM token is less than or equal to LPM
2560 * NYET threshold.
2561 */
2562 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2563 && dwc->has_lpm_erratum,
2564 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2565
2566 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2567 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2568
Pratyush Anand2b758352013-01-14 15:59:31 +05302569 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002570 } else {
2571 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2572 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2573 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302574 }
2575
Felipe Balbi72246da2011-08-19 18:10:58 +03002576 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002577 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2578 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002579 if (ret) {
2580 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2581 return;
2582 }
2583
2584 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002585 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2586 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002587 if (ret) {
2588 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2589 return;
2590 }
2591
2592 /*
2593 * Configure PHY via GUSB3PIPECTLn if required.
2594 *
2595 * Update GTXFIFOSIZn
2596 *
2597 * In both cases reset values should be sufficient.
2598 */
2599}
2600
2601static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2602{
Felipe Balbi72246da2011-08-19 18:10:58 +03002603 /*
2604 * TODO take core out of low power mode when that's
2605 * implemented.
2606 */
2607
Jiebing Liad14d4e2014-12-11 13:26:29 +08002608 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2609 spin_unlock(&dwc->lock);
2610 dwc->gadget_driver->resume(&dwc->gadget);
2611 spin_lock(&dwc->lock);
2612 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002613}
2614
2615static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2616 unsigned int evtinfo)
2617{
Felipe Balbifae2b902011-10-14 13:00:30 +03002618 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002619 unsigned int pwropt;
2620
2621 /*
2622 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2623 * Hibernation mode enabled which would show up when device detects
2624 * host-initiated U3 exit.
2625 *
2626 * In that case, device will generate a Link State Change Interrupt
2627 * from U3 to RESUME which is only necessary if Hibernation is
2628 * configured in.
2629 *
2630 * There are no functional changes due to such spurious event and we
2631 * just need to ignore it.
2632 *
2633 * Refers to:
2634 *
2635 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2636 * operational mode
2637 */
2638 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2639 if ((dwc->revision < DWC3_REVISION_250A) &&
2640 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2641 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2642 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002643 return;
2644 }
2645 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002646
2647 /*
2648 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2649 * on the link partner, the USB session might do multiple entry/exit
2650 * of low power states before a transfer takes place.
2651 *
2652 * Due to this problem, we might experience lower throughput. The
2653 * suggested workaround is to disable DCTL[12:9] bits if we're
2654 * transitioning from U1/U2 to U0 and enable those bits again
2655 * after a transfer completes and there are no pending transfers
2656 * on any of the enabled endpoints.
2657 *
2658 * This is the first half of that workaround.
2659 *
2660 * Refers to:
2661 *
2662 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2663 * core send LGO_Ux entering U0
2664 */
2665 if (dwc->revision < DWC3_REVISION_183A) {
2666 if (next == DWC3_LINK_STATE_U0) {
2667 u32 u1u2;
2668 u32 reg;
2669
2670 switch (dwc->link_state) {
2671 case DWC3_LINK_STATE_U1:
2672 case DWC3_LINK_STATE_U2:
2673 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2674 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2675 | DWC3_DCTL_ACCEPTU2ENA
2676 | DWC3_DCTL_INITU1ENA
2677 | DWC3_DCTL_ACCEPTU1ENA);
2678
2679 if (!dwc->u1u2)
2680 dwc->u1u2 = reg & u1u2;
2681
2682 reg &= ~u1u2;
2683
2684 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2685 break;
2686 default:
2687 /* do nothing */
2688 break;
2689 }
2690 }
2691 }
2692
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002693 switch (next) {
2694 case DWC3_LINK_STATE_U1:
2695 if (dwc->speed == USB_SPEED_SUPER)
2696 dwc3_suspend_gadget(dwc);
2697 break;
2698 case DWC3_LINK_STATE_U2:
2699 case DWC3_LINK_STATE_U3:
2700 dwc3_suspend_gadget(dwc);
2701 break;
2702 case DWC3_LINK_STATE_RESUME:
2703 dwc3_resume_gadget(dwc);
2704 break;
2705 default:
2706 /* do nothing */
2707 break;
2708 }
2709
Felipe Balbie57ebc12014-04-22 13:20:12 -05002710 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002711}
2712
Baolin Wang72704f82016-05-16 16:43:53 +08002713static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2714 unsigned int evtinfo)
2715{
2716 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2717
2718 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2719 dwc3_suspend_gadget(dwc);
2720
2721 dwc->link_state = next;
2722}
2723
Felipe Balbie1dadd32014-02-25 14:47:54 -06002724static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2725 unsigned int evtinfo)
2726{
2727 unsigned int is_ss = evtinfo & BIT(4);
2728
2729 /**
2730 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2731 * have a known issue which can cause USB CV TD.9.23 to fail
2732 * randomly.
2733 *
2734 * Because of this issue, core could generate bogus hibernation
2735 * events which SW needs to ignore.
2736 *
2737 * Refers to:
2738 *
2739 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2740 * Device Fallback from SuperSpeed
2741 */
2742 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2743 return;
2744
2745 /* enter hibernation here */
2746}
2747
Felipe Balbi72246da2011-08-19 18:10:58 +03002748static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2749 const struct dwc3_event_devt *event)
2750{
2751 switch (event->type) {
2752 case DWC3_DEVICE_EVENT_DISCONNECT:
2753 dwc3_gadget_disconnect_interrupt(dwc);
2754 break;
2755 case DWC3_DEVICE_EVENT_RESET:
2756 dwc3_gadget_reset_interrupt(dwc);
2757 break;
2758 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2759 dwc3_gadget_conndone_interrupt(dwc);
2760 break;
2761 case DWC3_DEVICE_EVENT_WAKEUP:
2762 dwc3_gadget_wakeup_interrupt(dwc);
2763 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002764 case DWC3_DEVICE_EVENT_HIBER_REQ:
2765 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2766 "unexpected hibernation event\n"))
2767 break;
2768
2769 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2770 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002771 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2772 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2773 break;
2774 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002775 /* It changed to be suspend event for version 2.30a and above */
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02002776 if (dwc->revision >= DWC3_REVISION_230A) {
Baolin Wang72704f82016-05-16 16:43:53 +08002777 /*
2778 * Ignore suspend event until the gadget enters into
2779 * USB_STATE_CONFIGURED state.
2780 */
2781 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2782 dwc3_gadget_suspend_interrupt(dwc,
2783 event->event_info);
2784 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002785 break;
2786 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03002787 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03002788 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03002789 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03002790 break;
2791 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002792 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002793 }
2794}
2795
2796static void dwc3_process_event_entry(struct dwc3 *dwc,
2797 const union dwc3_event *event)
2798{
Felipe Balbi43c96be2016-09-26 13:23:34 +03002799 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002800
Felipe Balbi72246da2011-08-19 18:10:58 +03002801 /* Endpoint IRQ, handle it and return early */
2802 if (event->type.is_devspec == 0) {
2803 /* depevt */
2804 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2805 }
2806
2807 switch (event->type.type) {
2808 case DWC3_EVENT_TYPE_DEV:
2809 dwc3_gadget_interrupt(dwc, &event->devt);
2810 break;
2811 /* REVISIT what to do with Carkit and I2C events ? */
2812 default:
2813 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2814 }
2815}
2816
Felipe Balbidea520a2016-03-30 09:39:34 +03002817static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002818{
Felipe Balbidea520a2016-03-30 09:39:34 +03002819 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002820 irqreturn_t ret = IRQ_NONE;
2821 int left;
2822 u32 reg;
2823
Felipe Balbif42f2442013-06-12 21:25:08 +03002824 left = evt->count;
2825
2826 if (!(evt->flags & DWC3_EVENT_PENDING))
2827 return IRQ_NONE;
2828
2829 while (left > 0) {
2830 union dwc3_event event;
2831
2832 event.raw = *(u32 *) (evt->buf + evt->lpos);
2833
2834 dwc3_process_event_entry(dwc, &event);
2835
2836 /*
2837 * FIXME we wrap around correctly to the next entry as
2838 * almost all entries are 4 bytes in size. There is one
2839 * entry which has 12 bytes which is a regular entry
2840 * followed by 8 bytes data. ATM I don't know how
2841 * things are organized if we get next to the a
2842 * boundary so I worry about that once we try to handle
2843 * that.
2844 */
2845 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2846 left -= 4;
2847
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002848 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002849 }
2850
2851 evt->count = 0;
2852 evt->flags &= ~DWC3_EVENT_PENDING;
2853 ret = IRQ_HANDLED;
2854
2855 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002856 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002857 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002858 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002859
2860 return ret;
2861}
2862
Felipe Balbidea520a2016-03-30 09:39:34 +03002863static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002864{
Felipe Balbidea520a2016-03-30 09:39:34 +03002865 struct dwc3_event_buffer *evt = _evt;
2866 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b42015-10-12 13:25:44 -05002867 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002868 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002869
Felipe Balbie5f68b42015-10-12 13:25:44 -05002870 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002871 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b42015-10-12 13:25:44 -05002872 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002873
2874 return ret;
2875}
2876
Felipe Balbidea520a2016-03-30 09:39:34 +03002877static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002878{
Felipe Balbidea520a2016-03-30 09:39:34 +03002879 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002880 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002881 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002882
Felipe Balbifc8bb912016-05-16 13:14:48 +03002883 if (pm_runtime_suspended(dwc->dev)) {
2884 pm_runtime_get(dwc->dev);
2885 disable_irq_nosync(dwc->irq_gadget);
2886 dwc->pending_events = true;
2887 return IRQ_HANDLED;
2888 }
2889
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002890 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002891 count &= DWC3_GEVNTCOUNT_MASK;
2892 if (!count)
2893 return IRQ_NONE;
2894
Felipe Balbib15a7622011-06-30 16:57:15 +03002895 evt->count = count;
2896 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002897
Felipe Balbie8adfc32013-06-12 21:11:14 +03002898 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002899 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002900 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002901 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002902
Felipe Balbib15a7622011-06-30 16:57:15 +03002903 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002904}
2905
Felipe Balbidea520a2016-03-30 09:39:34 +03002906static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002907{
Felipe Balbidea520a2016-03-30 09:39:34 +03002908 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002909
Felipe Balbidea520a2016-03-30 09:39:34 +03002910 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002911}
2912
Felipe Balbi6db38122016-10-03 11:27:01 +03002913static int dwc3_gadget_get_irq(struct dwc3 *dwc)
2914{
2915 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2916 int irq;
2917
2918 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2919 if (irq > 0)
2920 goto out;
2921
2922 if (irq == -EPROBE_DEFER)
2923 goto out;
2924
2925 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2926 if (irq > 0)
2927 goto out;
2928
2929 if (irq == -EPROBE_DEFER)
2930 goto out;
2931
2932 irq = platform_get_irq(dwc3_pdev, 0);
2933 if (irq > 0)
2934 goto out;
2935
2936 if (irq != -EPROBE_DEFER)
2937 dev_err(dwc->dev, "missing peripheral IRQ\n");
2938
2939 if (!irq)
2940 irq = -EINVAL;
2941
2942out:
2943 return irq;
2944}
2945
Felipe Balbi72246da2011-08-19 18:10:58 +03002946/**
2947 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002948 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002949 *
2950 * Returns 0 on success otherwise negative errno.
2951 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002952int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002953{
Felipe Balbi6db38122016-10-03 11:27:01 +03002954 int ret;
2955 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03002956
Felipe Balbi6db38122016-10-03 11:27:01 +03002957 irq = dwc3_gadget_get_irq(dwc);
2958 if (irq < 0) {
2959 ret = irq;
2960 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03002961 }
2962
2963 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002964
2965 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2966 &dwc->ctrl_req_addr, GFP_KERNEL);
2967 if (!dwc->ctrl_req) {
2968 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2969 ret = -ENOMEM;
2970 goto err0;
2971 }
2972
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302973 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002974 &dwc->ep0_trb_addr, GFP_KERNEL);
2975 if (!dwc->ep0_trb) {
2976 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2977 ret = -ENOMEM;
2978 goto err1;
2979 }
2980
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002981 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002982 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002983 ret = -ENOMEM;
2984 goto err2;
2985 }
2986
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002987 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002988 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2989 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002990 if (!dwc->ep0_bounce) {
2991 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2992 ret = -ENOMEM;
2993 goto err3;
2994 }
2995
Felipe Balbi04c03d12015-12-02 10:06:45 -06002996 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2997 if (!dwc->zlp_buf) {
2998 ret = -ENOMEM;
2999 goto err4;
3000 }
3001
Baolin Wangbb014732016-10-14 17:11:33 +08003002 init_completion(&dwc->ep0_in_setup);
3003
Felipe Balbi72246da2011-08-19 18:10:58 +03003004 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003005 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003006 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003007 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08003008 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03003009
3010 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003011 * FIXME We might be setting max_speed to <SUPER, however versions
3012 * <2.20a of dwc3 have an issue with metastability (documented
3013 * elsewhere in this driver) which tells us we can't set max speed to
3014 * anything lower than SUPER.
3015 *
3016 * Because gadget.max_speed is only used by composite.c and function
3017 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3018 * to happen so we avoid sending SuperSpeed Capability descriptor
3019 * together with our BOS descriptor as that could confuse host into
3020 * thinking we can handle super speed.
3021 *
3022 * Note that, in fact, we won't even support GetBOS requests when speed
3023 * is less than super speed because we don't have means, yet, to tell
3024 * composite.c that we are USB 2.0 + LPM ECN.
3025 */
3026 if (dwc->revision < DWC3_REVISION_220A)
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003027 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003028 dwc->revision);
3029
3030 dwc->gadget.max_speed = dwc->maximum_speed;
3031
3032 /*
David Cohena4b9d942013-12-09 15:55:38 -08003033 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
3034 * on ep out.
3035 */
3036 dwc->gadget.quirk_ep_out_aligned_size = true;
3037
3038 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003039 * REVISIT: Here we should clear all pending IRQs to be
3040 * sure we're starting from a well known location.
3041 */
3042
3043 ret = dwc3_gadget_init_endpoints(dwc);
3044 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06003045 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003046
Felipe Balbi72246da2011-08-19 18:10:58 +03003047 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3048 if (ret) {
3049 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06003050 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003051 }
3052
3053 return 0;
3054
Felipe Balbi04c03d12015-12-02 10:06:45 -06003055err5:
3056 kfree(dwc->zlp_buf);
3057
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003058err4:
David Cohene1f80462013-09-11 17:42:47 -07003059 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003060 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3061 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003062
Felipe Balbi72246da2011-08-19 18:10:58 +03003063err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003064 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003065
3066err2:
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003067 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003068 dwc->ep0_trb, dwc->ep0_trb_addr);
3069
3070err1:
3071 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3072 dwc->ctrl_req, dwc->ctrl_req_addr);
3073
3074err0:
3075 return ret;
3076}
3077
Felipe Balbi7415f172012-04-30 14:56:33 +03003078/* -------------------------------------------------------------------------- */
3079
Felipe Balbi72246da2011-08-19 18:10:58 +03003080void dwc3_gadget_exit(struct dwc3 *dwc)
3081{
Felipe Balbi72246da2011-08-19 18:10:58 +03003082 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003083
Felipe Balbi72246da2011-08-19 18:10:58 +03003084 dwc3_gadget_free_endpoints(dwc);
3085
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003086 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3087 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003088
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003089 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003090 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003091
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003092 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003093 dwc->ep0_trb, dwc->ep0_trb_addr);
3094
3095 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3096 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003097}
Felipe Balbi7415f172012-04-30 14:56:33 +03003098
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003099int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003100{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003101 int ret;
3102
Roger Quadros9772b472016-04-12 11:33:29 +03003103 if (!dwc->gadget_driver)
3104 return 0;
3105
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003106 ret = dwc3_gadget_run_stop(dwc, false, false);
3107 if (ret < 0)
3108 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003109
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003110 dwc3_disconnect_gadget(dwc);
3111 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003112
3113 return 0;
3114}
3115
3116int dwc3_gadget_resume(struct dwc3 *dwc)
3117{
Felipe Balbi7415f172012-04-30 14:56:33 +03003118 int ret;
3119
Roger Quadros9772b472016-04-12 11:33:29 +03003120 if (!dwc->gadget_driver)
3121 return 0;
3122
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003123 ret = __dwc3_gadget_start(dwc);
3124 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003125 goto err0;
3126
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003127 ret = dwc3_gadget_run_stop(dwc, true, false);
3128 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003129 goto err1;
3130
Felipe Balbi7415f172012-04-30 14:56:33 +03003131 return 0;
3132
3133err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003134 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003135
3136err0:
3137 return ret;
3138}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003139
3140void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3141{
3142 if (dwc->pending_events) {
3143 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3144 dwc->pending_events = false;
3145 enable_irq(dwc->irq_gadget);
3146 }
3147}