blob: 4e66e91fe88369238d806f54f8f6872caed85b64 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
177
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300178 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200180 req->trb = NULL;
Felipe Balbie62c5bc52016-10-25 13:47:21 +0300181 req->remaining = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300182
183 if (req->request.status == -EINPROGRESS)
184 req->request.status = status;
185
Pratyush Anand0416e492012-08-10 13:42:16 +0530186 if (dwc->ep0_bounced && dep->number == 0)
187 dwc->ep0_bounced = false;
188 else
189 usb_gadget_unmap_request(&dwc->gadget, &req->request,
190 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300191
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500192 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300193
194 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200195 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300196 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300197
198 if (dep->number > 1)
199 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300200}
201
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500202int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300203{
204 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300205 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300206 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300207 u32 reg;
208
209 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
210 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
211
212 do {
213 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
214 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300215 status = DWC3_DGCMD_STATUS(reg);
216 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300217 ret = -EINVAL;
218 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300219 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300220 } while (timeout--);
221
222 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300223 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300224 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300225 }
226
Felipe Balbi71f7e702016-05-23 14:16:19 +0300227 trace_dwc3_gadget_generic_cmd(cmd, param, status);
228
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300229 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300230}
231
Felipe Balbic36d8e92016-04-04 12:46:33 +0300232static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
233
Felipe Balbi2cd47182016-04-12 16:42:43 +0300234int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
235 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300236{
Felipe Balbi8897a762016-09-22 10:56:08 +0300237 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300238 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200239 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300240 u32 reg;
241
Felipe Balbi0933df12016-05-23 14:02:33 +0300242 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300243 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300244 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300245
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300246 /*
247 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
248 * we're issuing an endpoint command, we must check if
249 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
250 *
251 * We will also set SUSPHY bit to what it was before returning as stated
252 * by the same section on Synopsys databook.
253 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300254 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
255 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
256 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
257 susphy = true;
258 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
259 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
260 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300261 }
262
Felipe Balbi59999142016-09-22 12:25:28 +0300263 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300264 int needs_wakeup;
265
266 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
267 dwc->link_state == DWC3_LINK_STATE_U2 ||
268 dwc->link_state == DWC3_LINK_STATE_U3);
269
270 if (unlikely(needs_wakeup)) {
271 ret = __dwc3_gadget_wakeup(dwc);
272 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
273 ret);
274 }
275 }
276
Felipe Balbi2eb88012016-04-12 16:53:39 +0300277 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
278 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
279 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300280
Felipe Balbi8897a762016-09-22 10:56:08 +0300281 /*
282 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
283 * not relying on XferNotReady, we can make use of a special "No
284 * Response Update Transfer" command where we should clear both CmdAct
285 * and CmdIOC bits.
286 *
287 * With this, we don't need to wait for command completion and can
288 * straight away issue further commands to the endpoint.
289 *
290 * NOTICE: We're making an assumption that control endpoints will never
291 * make use of Update Transfer command. This is a safe assumption
292 * because we can never have more than one request at a time with
293 * Control Endpoints. If anybody changes that assumption, this chunk
294 * needs to be updated accordingly.
295 */
296 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
297 !usb_endpoint_xfer_isoc(desc))
298 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
299 else
300 cmd |= DWC3_DEPCMD_CMDACT;
301
302 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300303 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300304 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300305 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300306 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000307
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000308 switch (cmd_status) {
309 case 0:
310 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300311 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000312 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000313 ret = -EINVAL;
314 break;
315 case DEPEVT_TRANSFER_BUS_EXPIRY:
316 /*
317 * SW issues START TRANSFER command to
318 * isochronous ep with future frame interval. If
319 * future interval time has already passed when
320 * core receives the command, it will respond
321 * with an error status of 'Bus Expiry'.
322 *
323 * Instead of always returning -EINVAL, let's
324 * give a hint to the gadget driver that this is
325 * the case by returning -EAGAIN.
326 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000327 ret = -EAGAIN;
328 break;
329 default:
330 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
331 }
332
Felipe Balbic0ca3242016-04-04 09:11:51 +0300333 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300334 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300335 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300336
Felipe Balbif6bb2252016-05-23 13:53:34 +0300337 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300338 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300339 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300340 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300341
Felipe Balbi0933df12016-05-23 14:02:33 +0300342 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
343
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +0300344 if (ret == 0) {
345 switch (DWC3_DEPCMD_CMD(cmd)) {
346 case DWC3_DEPCMD_STARTTRANSFER:
347 dep->flags |= DWC3_EP_TRANSFER_STARTED;
348 break;
349 case DWC3_DEPCMD_ENDTRANSFER:
350 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
351 break;
352 default:
353 /* nothing */
354 break;
355 }
356 }
357
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300358 if (unlikely(susphy)) {
359 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
360 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
361 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
362 }
363
Felipe Balbic0ca3242016-04-04 09:11:51 +0300364 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300365}
366
John Youn50c763f2016-05-31 17:49:56 -0700367static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
368{
369 struct dwc3 *dwc = dep->dwc;
370 struct dwc3_gadget_ep_cmd_params params;
371 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
372
373 /*
374 * As of core revision 2.60a the recommended programming model
375 * is to set the ClearPendIN bit when issuing a Clear Stall EP
376 * command for IN endpoints. This is to prevent an issue where
377 * some (non-compliant) hosts may not send ACK TPs for pending
378 * IN transfers due to a mishandled error condition. Synopsys
379 * STAR 9000614252.
380 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800381 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
382 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700383 cmd |= DWC3_DEPCMD_CLEARPENDIN;
384
385 memset(&params, 0, sizeof(params));
386
Felipe Balbi2cd47182016-04-12 16:42:43 +0300387 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700388}
389
Felipe Balbi72246da2011-08-19 18:10:58 +0300390static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200391 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300392{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300393 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300394
395 return dep->trb_pool_dma + offset;
396}
397
398static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
399{
400 struct dwc3 *dwc = dep->dwc;
401
402 if (dep->trb_pool)
403 return 0;
404
Felipe Balbi72246da2011-08-19 18:10:58 +0300405 dep->trb_pool = dma_alloc_coherent(dwc->dev,
406 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
407 &dep->trb_pool_dma, GFP_KERNEL);
408 if (!dep->trb_pool) {
409 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
410 dep->name);
411 return -ENOMEM;
412 }
413
414 return 0;
415}
416
417static void dwc3_free_trb_pool(struct dwc3_ep *dep)
418{
419 struct dwc3 *dwc = dep->dwc;
420
421 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
422 dep->trb_pool, dep->trb_pool_dma);
423
424 dep->trb_pool = NULL;
425 dep->trb_pool_dma = 0;
426}
427
John Younc4509602016-02-16 20:10:53 -0800428static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
429
430/**
431 * dwc3_gadget_start_config - Configure EP resources
432 * @dwc: pointer to our controller context structure
433 * @dep: endpoint that is being enabled
434 *
435 * The assignment of transfer resources cannot perfectly follow the
436 * data book due to the fact that the controller driver does not have
437 * all knowledge of the configuration in advance. It is given this
438 * information piecemeal by the composite gadget framework after every
439 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
440 * programming model in this scenario can cause errors. For two
441 * reasons:
442 *
443 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
444 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
445 * multiple interfaces.
446 *
447 * 2) The databook does not mention doing more DEPXFERCFG for new
448 * endpoint on alt setting (8.1.6).
449 *
450 * The following simplified method is used instead:
451 *
452 * All hardware endpoints can be assigned a transfer resource and this
453 * setting will stay persistent until either a core reset or
454 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
455 * do DEPXFERCFG for every hardware endpoint as well. We are
456 * guaranteed that there are as many transfer resources as endpoints.
457 *
458 * This function is called for each endpoint when it is being enabled
459 * but is triggered only when called for EP0-out, which always happens
460 * first, and which should only happen in one of the above conditions.
461 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300462static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
463{
464 struct dwc3_gadget_ep_cmd_params params;
465 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800466 int i;
467 int ret;
468
469 if (dep->number)
470 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300471
472 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800473 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300474
Felipe Balbi2cd47182016-04-12 16:42:43 +0300475 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800476 if (ret)
477 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300478
John Younc4509602016-02-16 20:10:53 -0800479 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
480 struct dwc3_ep *dep = dwc->eps[i];
481
482 if (!dep)
483 continue;
484
485 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
486 if (ret)
487 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300488 }
489
490 return 0;
491}
492
493static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200494 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300495 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300496 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300497{
498 struct dwc3_gadget_ep_cmd_params params;
499
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300500 if (dev_WARN_ONCE(dwc->dev, modify && restore,
501 "Can't modify and restore\n"))
502 return -EINVAL;
503
Felipe Balbi72246da2011-08-19 18:10:58 +0300504 memset(&params, 0x00, sizeof(params));
505
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300506 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900507 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
508
509 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800510 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300511 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300512 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900513 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300514
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300515 if (modify) {
516 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
517 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600518 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
519 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300520 } else {
521 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600522 }
523
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300524 if (usb_endpoint_xfer_control(desc))
525 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300526
527 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
528 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300529
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200530 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300531 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
532 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300533 dep->stream_capable = true;
534 }
535
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500536 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300537 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300538
539 /*
540 * We are doing 1:1 mapping for endpoints, meaning
541 * Physical Endpoints 2 maps to Logical Endpoint 2 and
542 * so on. We consider the direction bit as part of the physical
543 * endpoint number. So USB endpoint 0x81 is 0x03.
544 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300545 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300546
547 /*
548 * We must use the lower 16 TX FIFOs even though
549 * HW might have more
550 */
551 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300552 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300553
554 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300555 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300556 dep->interval = 1 << (desc->bInterval - 1);
557 }
558
Felipe Balbi2cd47182016-04-12 16:42:43 +0300559 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300560}
561
562static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
563{
564 struct dwc3_gadget_ep_cmd_params params;
565
566 memset(&params, 0x00, sizeof(params));
567
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300568 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300569
Felipe Balbi2cd47182016-04-12 16:42:43 +0300570 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
571 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300572}
573
574/**
575 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
576 * @dep: endpoint to be initialized
577 * @desc: USB Endpoint Descriptor
578 *
579 * Caller should take care of locking
580 */
581static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200582 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300583 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300584 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300585{
586 struct dwc3 *dwc = dep->dwc;
587 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300588 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300589
Felipe Balbi73815282015-01-27 13:48:14 -0600590 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300591
Felipe Balbi72246da2011-08-19 18:10:58 +0300592 if (!(dep->flags & DWC3_EP_ENABLED)) {
593 ret = dwc3_gadget_start_config(dwc, dep);
594 if (ret)
595 return ret;
596 }
597
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300598 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600599 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300600 if (ret)
601 return ret;
602
603 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200604 struct dwc3_trb *trb_st_hw;
605 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300606
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200607 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200608 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300609 dep->type = usb_endpoint_type(desc);
610 dep->flags |= DWC3_EP_ENABLED;
Baolin Wang76a638f2016-10-31 19:38:36 +0800611 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300612
613 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
614 reg |= DWC3_DALEPENA_EP(dep->number);
615 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
616
Baolin Wang76a638f2016-10-31 19:38:36 +0800617 init_waitqueue_head(&dep->wait_end_transfer);
618
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300619 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300620 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300621
John Youn0d257442016-05-19 17:26:08 -0700622 /* Initialize the TRB ring */
623 dep->trb_dequeue = 0;
624 dep->trb_enqueue = 0;
625 memset(dep->trb_pool, 0,
626 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
627
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300628 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300629 trb_st_hw = &dep->trb_pool[0];
630
Felipe Balbif6bafc62012-02-06 11:04:53 +0200631 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200632 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
633 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
634 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
635 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300636 }
637
Felipe Balbia97ea992016-09-29 16:28:56 +0300638 /*
639 * Issue StartTransfer here with no-op TRB so we can always rely on No
640 * Response Update Transfer command.
641 */
642 if (usb_endpoint_xfer_bulk(desc)) {
643 struct dwc3_gadget_ep_cmd_params params;
644 struct dwc3_trb *trb;
645 dma_addr_t trb_dma;
646 u32 cmd;
647
648 memset(&params, 0, sizeof(params));
649 trb = &dep->trb_pool[0];
650 trb_dma = dwc3_trb_dma_offset(dep, trb);
651
652 params.param0 = upper_32_bits(trb_dma);
653 params.param1 = lower_32_bits(trb_dma);
654
655 cmd = DWC3_DEPCMD_STARTTRANSFER;
656
657 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
658 if (ret < 0)
659 return ret;
660
661 dep->flags |= DWC3_EP_BUSY;
662
663 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
664 WARN_ON_ONCE(!dep->resource_index);
665 }
666
Felipe Balbi72246da2011-08-19 18:10:58 +0300667 return 0;
668}
669
Paul Zimmermanb992e682012-04-27 14:17:35 +0300670static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200671static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300672{
673 struct dwc3_request *req;
674
Felipe Balbi0e146022016-06-21 10:32:02 +0300675 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300676
Felipe Balbi0e146022016-06-21 10:32:02 +0300677 /* - giveback all requests to gadget driver */
678 while (!list_empty(&dep->started_list)) {
679 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200680
Felipe Balbi0e146022016-06-21 10:32:02 +0300681 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200682 }
683
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200684 while (!list_empty(&dep->pending_list)) {
685 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300686
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200687 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300688 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300689}
690
691/**
692 * __dwc3_gadget_ep_disable - Disables a HW endpoint
693 * @dep: the endpoint to disable
694 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200695 * This function also removes requests which are currently processed ny the
696 * hardware and those which are not yet scheduled.
697 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300698 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300699static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
700{
701 struct dwc3 *dwc = dep->dwc;
702 u32 reg;
703
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500704 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
705
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200706 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300707
Felipe Balbi687ef982014-04-16 10:30:33 -0500708 /* make sure HW endpoint isn't stalled */
709 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500710 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500711
Felipe Balbi72246da2011-08-19 18:10:58 +0300712 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
713 reg &= ~DWC3_DALEPENA_EP(dep->number);
714 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
715
Felipe Balbi879631a2011-09-30 10:58:47 +0300716 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200717 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200718 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300719 dep->type = 0;
Baolin Wang76a638f2016-10-31 19:38:36 +0800720 dep->flags &= DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300721
722 return 0;
723}
724
725/* -------------------------------------------------------------------------- */
726
727static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
728 const struct usb_endpoint_descriptor *desc)
729{
730 return -EINVAL;
731}
732
733static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
734{
735 return -EINVAL;
736}
737
738/* -------------------------------------------------------------------------- */
739
740static int dwc3_gadget_ep_enable(struct usb_ep *ep,
741 const struct usb_endpoint_descriptor *desc)
742{
743 struct dwc3_ep *dep;
744 struct dwc3 *dwc;
745 unsigned long flags;
746 int ret;
747
748 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
749 pr_debug("dwc3: invalid parameters\n");
750 return -EINVAL;
751 }
752
753 if (!desc->wMaxPacketSize) {
754 pr_debug("dwc3: missing wMaxPacketSize\n");
755 return -EINVAL;
756 }
757
758 dep = to_dwc3_ep(ep);
759 dwc = dep->dwc;
760
Felipe Balbi95ca9612015-12-10 13:08:20 -0600761 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
762 "%s is already enabled\n",
763 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300764 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300765
Felipe Balbi72246da2011-08-19 18:10:58 +0300766 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600767 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300768 spin_unlock_irqrestore(&dwc->lock, flags);
769
770 return ret;
771}
772
773static int dwc3_gadget_ep_disable(struct usb_ep *ep)
774{
775 struct dwc3_ep *dep;
776 struct dwc3 *dwc;
777 unsigned long flags;
778 int ret;
779
780 if (!ep) {
781 pr_debug("dwc3: invalid parameters\n");
782 return -EINVAL;
783 }
784
785 dep = to_dwc3_ep(ep);
786 dwc = dep->dwc;
787
Felipe Balbi95ca9612015-12-10 13:08:20 -0600788 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
789 "%s is already disabled\n",
790 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300791 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300792
Felipe Balbi72246da2011-08-19 18:10:58 +0300793 spin_lock_irqsave(&dwc->lock, flags);
794 ret = __dwc3_gadget_ep_disable(dep);
795 spin_unlock_irqrestore(&dwc->lock, flags);
796
797 return ret;
798}
799
800static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
801 gfp_t gfp_flags)
802{
803 struct dwc3_request *req;
804 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300805
806 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900807 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300808 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300809
810 req->epnum = dep->number;
811 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300812
Felipe Balbi68d34c82016-05-30 13:34:58 +0300813 dep->allocated_requests++;
814
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500815 trace_dwc3_alloc_request(req);
816
Felipe Balbi72246da2011-08-19 18:10:58 +0300817 return &req->request;
818}
819
820static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
821 struct usb_request *request)
822{
823 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300824 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300825
Felipe Balbi68d34c82016-05-30 13:34:58 +0300826 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500827 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300828 kfree(req);
829}
830
Felipe Balbi2c78c022016-08-12 13:13:10 +0300831static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
832
Felipe Balbic71fc372011-11-22 11:37:34 +0200833/**
834 * dwc3_prepare_one_trb - setup one TRB from one request
835 * @dep: endpoint for which this request is prepared
836 * @req: dwc3_request pointer
837 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200838static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200839 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300840 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200841{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200842 struct dwc3_trb *trb;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300843 struct dwc3 *dwc = dep->dwc;
844 struct usb_gadget *gadget = &dwc->gadget;
845 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200846
Felipe Balbi4faf7552016-04-05 13:14:31 +0300847 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200848
Felipe Balbieeb720f2011-11-28 12:46:59 +0200849 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200850 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200851 req->trb = trb;
852 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbia9c3ca52016-10-05 14:24:37 +0300853 dep->queued_requests++;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200854 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200855
Felipe Balbief966b92016-04-05 13:09:51 +0300856 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530857
Felipe Balbif6bafc62012-02-06 11:04:53 +0200858 trb->size = DWC3_TRB_SIZE_LENGTH(length);
859 trb->bpl = lower_32_bits(dma);
860 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200861
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200862 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200863 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200864 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200865 break;
866
867 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300868 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530869 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300870
871 if (speed == USB_SPEED_HIGH) {
872 struct usb_ep *ep = &dep->endpoint;
873 trb->size |= DWC3_TRB_SIZE_PCM1(ep->mult - 1);
874 }
875 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530876 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300877 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200878
879 /* always enable Interrupt on Missed ISOC */
880 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200881 break;
882
883 case USB_ENDPOINT_XFER_BULK:
884 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200885 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200886 break;
887 default:
888 /*
889 * This is only possible with faulty memory because we
890 * checked it already :)
891 */
Felipe Balbi0a695d42016-10-07 11:20:01 +0300892 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
893 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +0200894 }
895
Felipe Balbica4d44e2016-03-10 13:53:27 +0200896 /* always enable Continue on Short Packet */
Felipe Balbic9508c82016-10-05 14:26:23 +0300897 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbi58f29032016-10-06 17:10:39 +0300898 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600899
Felipe Balbic9508c82016-10-05 14:26:23 +0300900 if (req->request.short_not_ok)
901 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
902 }
903
Felipe Balbi2c78c022016-08-12 13:13:10 +0300904 if ((!req->request.no_interrupt && !chain) ||
905 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbic9508c82016-10-05 14:26:23 +0300906 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200907
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530908 if (chain)
909 trb->ctrl |= DWC3_TRB_CTRL_CHN;
910
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200911 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200912 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
913
914 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500915
916 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200917}
918
John Youn361572b2016-05-19 17:26:17 -0700919/**
920 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
921 * @dep: The endpoint with the TRB ring
922 * @index: The index of the current TRB in the ring
923 *
924 * Returns the TRB prior to the one pointed to by the index. If the
925 * index is 0, we will wrap backwards, skip the link TRB, and return
926 * the one just before that.
927 */
928static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
929{
Felipe Balbi45438a02016-08-11 12:26:59 +0300930 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700931
Felipe Balbi45438a02016-08-11 12:26:59 +0300932 if (!tmp)
933 tmp = DWC3_TRB_NUM - 1;
934
935 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700936}
937
Felipe Balbic4233572016-05-12 14:08:34 +0300938static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
939{
940 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700941 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300942
943 /*
944 * If enqueue & dequeue are equal than it is either full or empty.
945 *
946 * One way to know for sure is if the TRB right before us has HWO bit
947 * set or not. If it has, then we're definitely full and can't fit any
948 * more transfers in our ring.
949 */
950 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700951 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
952 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
953 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300954
955 return DWC3_TRB_NUM - 1;
956 }
957
John Youn9d7aba72016-08-26 18:43:01 -0700958 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700959 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700960
John Youn9d7aba72016-08-26 18:43:01 -0700961 if (dep->trb_dequeue < dep->trb_enqueue)
962 trbs_left--;
963
John Youn32db3d92016-05-19 17:26:12 -0700964 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300965}
966
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300967static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300968 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300969{
Felipe Balbi1f512112016-08-12 13:17:27 +0300970 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300971 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300972 unsigned int length;
973 dma_addr_t dma;
974 int i;
975
Felipe Balbi1f512112016-08-12 13:17:27 +0300976 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300977 unsigned chain = true;
978
979 length = sg_dma_len(s);
980 dma = sg_dma_address(s);
981
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300982 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300983 chain = false;
984
985 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300986 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300987
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300988 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300989 break;
990 }
991}
992
993static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300994 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300995{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300996 unsigned int length;
997 dma_addr_t dma;
998
999 dma = req->request.dma;
1000 length = req->request.length;
1001
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001002 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +03001003 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001004}
1005
Felipe Balbi72246da2011-08-19 18:10:58 +03001006/*
1007 * dwc3_prepare_trbs - setup TRBs from requests
1008 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001009 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001010 * The function goes through the requests list and sets up TRBs for the
1011 * transfers. The function returns once there are no more TRBs available or
1012 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001013 */
Felipe Balbic4233572016-05-12 14:08:34 +03001014static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001015{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001016 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001017
1018 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1019
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001020 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -07001021 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001022
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001023 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001024 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001025 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001026 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001027 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001028
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001029 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001030 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001031 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001032}
1033
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001034static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +03001035{
1036 struct dwc3_gadget_ep_cmd_params params;
1037 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001038 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001039 int ret;
1040 u32 cmd;
1041
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001042 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +03001043
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001044 dwc3_prepare_trbs(dep);
1045 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001046 if (!req) {
1047 dep->flags |= DWC3_EP_PENDING_REQUEST;
1048 return 0;
1049 }
1050
1051 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001052
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001053 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301054 params.param0 = upper_32_bits(req->trb_dma);
1055 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001056 cmd = DWC3_DEPCMD_STARTTRANSFER |
1057 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301058 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001059 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1060 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301061 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001062
Felipe Balbi2cd47182016-04-12 16:42:43 +03001063 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001064 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001065 /*
1066 * FIXME we need to iterate over the list of requests
1067 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001068 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001069 */
Felipe Balbi15b8d932016-09-22 10:59:12 +03001070 dwc3_gadget_giveback(dep, req, ret);
Felipe Balbi72246da2011-08-19 18:10:58 +03001071 return ret;
1072 }
1073
1074 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001075
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001076 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001077 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001078 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001079 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001080
Felipe Balbi72246da2011-08-19 18:10:58 +03001081 return 0;
1082}
1083
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001084static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1085{
1086 u32 reg;
1087
1088 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1089 return DWC3_DSTS_SOFFN(reg);
1090}
1091
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301092static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1093 struct dwc3_ep *dep, u32 cur_uf)
1094{
1095 u32 uf;
1096
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001097 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001098 dwc3_trace(trace_dwc3_gadget,
1099 "ISOC ep %s run out for requests",
1100 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301101 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301102 return;
1103 }
1104
1105 /* 4 micro frames in the future */
1106 uf = cur_uf + dep->interval * 4;
1107
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001108 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301109}
1110
1111static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1112 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1113{
1114 u32 cur_uf, mask;
1115
1116 mask = ~(dep->interval - 1);
1117 cur_uf = event->parameters & mask;
1118
1119 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1120}
1121
Felipe Balbi72246da2011-08-19 18:10:58 +03001122static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1123{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001124 struct dwc3 *dwc = dep->dwc;
1125 int ret;
1126
Felipe Balbibb423982015-11-16 15:31:21 -06001127 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001128 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001129 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001130 &req->request, dep->endpoint.name);
1131 return -ESHUTDOWN;
1132 }
1133
1134 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1135 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001136 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001137 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001138 return -EINVAL;
1139 }
1140
Felipe Balbifc8bb912016-05-16 13:14:48 +03001141 pm_runtime_get(dwc->dev);
1142
Felipe Balbi72246da2011-08-19 18:10:58 +03001143 req->request.actual = 0;
1144 req->request.status = -EINPROGRESS;
1145 req->direction = dep->direction;
1146 req->epnum = dep->number;
1147
Felipe Balbife84f522015-09-01 09:01:38 -05001148 trace_dwc3_ep_queue(req);
1149
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001150 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1151 dep->direction);
1152 if (ret)
1153 return ret;
1154
Felipe Balbi1f512112016-08-12 13:17:27 +03001155 req->sg = req->request.sg;
1156 req->num_pending_sgs = req->request.num_mapped_sgs;
1157
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001158 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001159
Felipe Balbid889c232016-09-29 15:44:29 +03001160 /*
1161 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1162 * wait for a XferNotReady event so we will know what's the current
1163 * (micro-)frame number.
1164 *
1165 * Without this trick, we are very, very likely gonna get Bus Expiry
1166 * errors which will force us issue EndTransfer command.
1167 */
1168 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001169 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1170 if (dep->flags & DWC3_EP_TRANSFER_STARTED) {
1171 dwc3_stop_active_transfer(dwc, dep->number, true);
1172 dep->flags = DWC3_EP_ENABLED;
1173 } else {
1174 u32 cur_uf;
1175
1176 cur_uf = __dwc3_gadget_get_frame(dwc);
1177 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1178 }
Felipe Balbi08a36b52016-08-11 14:27:52 +03001179 }
1180 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001181 }
1182
Felipe Balbi594e1212016-08-24 14:38:10 +03001183 if (!dwc3_calc_trbs_left(dep))
1184 return 0;
Felipe Balbib997ada2012-07-26 13:26:50 +03001185
Felipe Balbi08a36b52016-08-11 14:27:52 +03001186 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001187 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001188 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001189 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001190 dep->name);
1191 if (ret == -EBUSY)
1192 ret = 0;
1193
1194 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001195}
1196
Felipe Balbi04c03d12015-12-02 10:06:45 -06001197static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1198 struct usb_request *request)
1199{
1200 dwc3_gadget_ep_free_request(ep, request);
1201}
1202
1203static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1204{
1205 struct dwc3_request *req;
1206 struct usb_request *request;
1207 struct usb_ep *ep = &dep->endpoint;
1208
Felipe Balbi60cfb372016-05-24 13:45:17 +03001209 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001210 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1211 if (!request)
1212 return -ENOMEM;
1213
1214 request->length = 0;
1215 request->buf = dwc->zlp_buf;
1216 request->complete = __dwc3_gadget_ep_zlp_complete;
1217
1218 req = to_dwc3_request(request);
1219
1220 return __dwc3_gadget_ep_queue(dep, req);
1221}
1222
Felipe Balbi72246da2011-08-19 18:10:58 +03001223static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1224 gfp_t gfp_flags)
1225{
1226 struct dwc3_request *req = to_dwc3_request(request);
1227 struct dwc3_ep *dep = to_dwc3_ep(ep);
1228 struct dwc3 *dwc = dep->dwc;
1229
1230 unsigned long flags;
1231
1232 int ret;
1233
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001234 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001235 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001236
1237 /*
1238 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1239 * setting request->zero, instead of doing magic, we will just queue an
1240 * extra usb_request ourselves so that it gets handled the same way as
1241 * any other request.
1242 */
John Yound92618982015-12-22 12:23:20 -08001243 if (ret == 0 && request->zero && request->length &&
1244 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001245 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1246
Felipe Balbi72246da2011-08-19 18:10:58 +03001247 spin_unlock_irqrestore(&dwc->lock, flags);
1248
1249 return ret;
1250}
1251
1252static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1253 struct usb_request *request)
1254{
1255 struct dwc3_request *req = to_dwc3_request(request);
1256 struct dwc3_request *r = NULL;
1257
1258 struct dwc3_ep *dep = to_dwc3_ep(ep);
1259 struct dwc3 *dwc = dep->dwc;
1260
1261 unsigned long flags;
1262 int ret = 0;
1263
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001264 trace_dwc3_ep_dequeue(req);
1265
Felipe Balbi72246da2011-08-19 18:10:58 +03001266 spin_lock_irqsave(&dwc->lock, flags);
1267
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001268 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001269 if (r == req)
1270 break;
1271 }
1272
1273 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001274 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001275 if (r == req)
1276 break;
1277 }
1278 if (r == req) {
1279 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001280 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301281 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001282 }
1283 dev_err(dwc->dev, "request %p was not queued to %s\n",
1284 request, ep->name);
1285 ret = -EINVAL;
1286 goto out0;
1287 }
1288
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301289out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001290 /* giveback the request */
1291 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1292
1293out0:
1294 spin_unlock_irqrestore(&dwc->lock, flags);
1295
1296 return ret;
1297}
1298
Felipe Balbi7a608552014-09-24 14:19:52 -05001299int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001300{
1301 struct dwc3_gadget_ep_cmd_params params;
1302 struct dwc3 *dwc = dep->dwc;
1303 int ret;
1304
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001305 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1306 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1307 return -EINVAL;
1308 }
1309
Felipe Balbi72246da2011-08-19 18:10:58 +03001310 memset(&params, 0x00, sizeof(params));
1311
1312 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001313 struct dwc3_trb *trb;
1314
1315 unsigned transfer_in_flight;
1316 unsigned started;
1317
1318 if (dep->number > 1)
1319 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1320 else
1321 trb = &dwc->ep0_trb[dep->trb_enqueue];
1322
1323 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1324 started = !list_empty(&dep->started_list);
1325
1326 if (!protocol && ((dep->direction && transfer_in_flight) ||
1327 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001328 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001329 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001330 dep->name);
1331 return -EAGAIN;
1332 }
1333
Felipe Balbi2cd47182016-04-12 16:42:43 +03001334 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1335 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001336 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001337 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001338 dep->name);
1339 else
1340 dep->flags |= DWC3_EP_STALL;
1341 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001342
John Youn50c763f2016-05-31 17:49:56 -07001343 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001344 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001345 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001346 dep->name);
1347 else
Alan Sterna535d812013-11-01 12:05:12 -04001348 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001349 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001350
Felipe Balbi72246da2011-08-19 18:10:58 +03001351 return ret;
1352}
1353
1354static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1355{
1356 struct dwc3_ep *dep = to_dwc3_ep(ep);
1357 struct dwc3 *dwc = dep->dwc;
1358
1359 unsigned long flags;
1360
1361 int ret;
1362
1363 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001364 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001365 spin_unlock_irqrestore(&dwc->lock, flags);
1366
1367 return ret;
1368}
1369
1370static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1371{
1372 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001373 struct dwc3 *dwc = dep->dwc;
1374 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001375 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001376
Paul Zimmerman249a4562012-02-24 17:32:16 -08001377 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001378 dep->flags |= DWC3_EP_WEDGE;
1379
Pratyush Anand08f0d962012-06-25 22:40:43 +05301380 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001381 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301382 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001383 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001384 spin_unlock_irqrestore(&dwc->lock, flags);
1385
1386 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001387}
1388
1389/* -------------------------------------------------------------------------- */
1390
1391static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1392 .bLength = USB_DT_ENDPOINT_SIZE,
1393 .bDescriptorType = USB_DT_ENDPOINT,
1394 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1395};
1396
1397static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1398 .enable = dwc3_gadget_ep0_enable,
1399 .disable = dwc3_gadget_ep0_disable,
1400 .alloc_request = dwc3_gadget_ep_alloc_request,
1401 .free_request = dwc3_gadget_ep_free_request,
1402 .queue = dwc3_gadget_ep0_queue,
1403 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301404 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001405 .set_wedge = dwc3_gadget_ep_set_wedge,
1406};
1407
1408static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1409 .enable = dwc3_gadget_ep_enable,
1410 .disable = dwc3_gadget_ep_disable,
1411 .alloc_request = dwc3_gadget_ep_alloc_request,
1412 .free_request = dwc3_gadget_ep_free_request,
1413 .queue = dwc3_gadget_ep_queue,
1414 .dequeue = dwc3_gadget_ep_dequeue,
1415 .set_halt = dwc3_gadget_ep_set_halt,
1416 .set_wedge = dwc3_gadget_ep_set_wedge,
1417};
1418
1419/* -------------------------------------------------------------------------- */
1420
1421static int dwc3_gadget_get_frame(struct usb_gadget *g)
1422{
1423 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001424
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001425 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001426}
1427
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001428static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001429{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001430 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001431
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001432 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001433 u32 reg;
1434
Felipe Balbi72246da2011-08-19 18:10:58 +03001435 u8 link_state;
1436 u8 speed;
1437
Felipe Balbi72246da2011-08-19 18:10:58 +03001438 /*
1439 * According to the Databook Remote wakeup request should
1440 * be issued only when the device is in early suspend state.
1441 *
1442 * We can check that via USB Link State bits in DSTS register.
1443 */
1444 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1445
1446 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001447 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1448 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001449 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001450 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001451 }
1452
1453 link_state = DWC3_DSTS_USBLNKST(reg);
1454
1455 switch (link_state) {
1456 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1457 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1458 break;
1459 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001460 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001461 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001462 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001463 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001464 }
1465
Felipe Balbi8598bde2012-01-02 18:55:57 +02001466 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1467 if (ret < 0) {
1468 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001469 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001470 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001471
Paul Zimmerman802fde92012-04-27 13:10:52 +03001472 /* Recent versions do this automatically */
1473 if (dwc->revision < DWC3_REVISION_194A) {
1474 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001475 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001476 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1477 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1478 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001479
Paul Zimmerman1d046792012-02-15 18:56:56 -08001480 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001481 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001482
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001483 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001484 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1485
1486 /* in HS, means ON */
1487 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1488 break;
1489 }
1490
1491 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1492 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001493 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001494 }
1495
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001496 return 0;
1497}
1498
1499static int dwc3_gadget_wakeup(struct usb_gadget *g)
1500{
1501 struct dwc3 *dwc = gadget_to_dwc(g);
1502 unsigned long flags;
1503 int ret;
1504
1505 spin_lock_irqsave(&dwc->lock, flags);
1506 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001507 spin_unlock_irqrestore(&dwc->lock, flags);
1508
1509 return ret;
1510}
1511
1512static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1513 int is_selfpowered)
1514{
1515 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001516 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001517
Paul Zimmerman249a4562012-02-24 17:32:16 -08001518 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001519 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001520 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001521
1522 return 0;
1523}
1524
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001525static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001526{
1527 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001528 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001529
Felipe Balbifc8bb912016-05-16 13:14:48 +03001530 if (pm_runtime_suspended(dwc->dev))
1531 return 0;
1532
Felipe Balbi72246da2011-08-19 18:10:58 +03001533 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001534 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001535 if (dwc->revision <= DWC3_REVISION_187A) {
1536 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1537 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1538 }
1539
1540 if (dwc->revision >= DWC3_REVISION_194A)
1541 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1542 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001543
1544 if (dwc->has_hibernation)
1545 reg |= DWC3_DCTL_KEEP_CONNECT;
1546
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001547 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001548 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001549 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001550
1551 if (dwc->has_hibernation && !suspend)
1552 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1553
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001554 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001555 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001556
1557 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1558
1559 do {
1560 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001561 reg &= DWC3_DSTS_DEVCTRLHLT;
1562 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001563
1564 if (!timeout)
1565 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001566
Felipe Balbi73815282015-01-27 13:48:14 -06001567 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001568 dwc->gadget_driver
1569 ? dwc->gadget_driver->function : "no-function",
1570 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301571
1572 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001573}
1574
1575static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1576{
1577 struct dwc3 *dwc = gadget_to_dwc(g);
1578 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301579 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001580
1581 is_on = !!is_on;
1582
Baolin Wangbb014732016-10-14 17:11:33 +08001583 /*
1584 * Per databook, when we want to stop the gadget, if a control transfer
1585 * is still in process, complete it and get the core into setup phase.
1586 */
1587 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
1588 reinit_completion(&dwc->ep0_in_setup);
1589
1590 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
1591 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
1592 if (ret == 0) {
1593 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
1594 return -ETIMEDOUT;
1595 }
1596 }
1597
Felipe Balbi72246da2011-08-19 18:10:58 +03001598 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001599 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001600 spin_unlock_irqrestore(&dwc->lock, flags);
1601
Pratyush Anand6f17f742012-07-02 10:21:55 +05301602 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001603}
1604
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001605static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1606{
1607 u32 reg;
1608
1609 /* Enable all but Start and End of Frame IRQs */
1610 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1611 DWC3_DEVTEN_EVNTOVERFLOWEN |
1612 DWC3_DEVTEN_CMDCMPLTEN |
1613 DWC3_DEVTEN_ERRTICERREN |
1614 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001615 DWC3_DEVTEN_CONNECTDONEEN |
1616 DWC3_DEVTEN_USBRSTEN |
1617 DWC3_DEVTEN_DISCONNEVTEN);
1618
Felipe Balbi799e9dc2016-09-23 11:20:40 +03001619 if (dwc->revision < DWC3_REVISION_250A)
1620 reg |= DWC3_DEVTEN_ULSTCNGEN;
1621
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001622 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1623}
1624
1625static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1626{
1627 /* mask all interrupts */
1628 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1629}
1630
1631static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001632static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001633
Felipe Balbi4e994722016-05-13 14:09:59 +03001634/**
1635 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1636 * dwc: pointer to our context structure
1637 *
1638 * The following looks like complex but it's actually very simple. In order to
1639 * calculate the number of packets we can burst at once on OUT transfers, we're
1640 * gonna use RxFIFO size.
1641 *
1642 * To calculate RxFIFO size we need two numbers:
1643 * MDWIDTH = size, in bits, of the internal memory bus
1644 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1645 *
1646 * Given these two numbers, the formula is simple:
1647 *
1648 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1649 *
1650 * 24 bytes is for 3x SETUP packets
1651 * 16 bytes is a clock domain crossing tolerance
1652 *
1653 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1654 */
1655static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1656{
1657 u32 ram2_depth;
1658 u32 mdwidth;
1659 u32 nump;
1660 u32 reg;
1661
1662 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1663 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1664
1665 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1666 nump = min_t(u32, nump, 16);
1667
1668 /* update NumP */
1669 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1670 reg &= ~DWC3_DCFG_NUMP_MASK;
1671 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1672 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1673}
1674
Felipe Balbid7be2952016-05-04 15:49:37 +03001675static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001676{
Felipe Balbi72246da2011-08-19 18:10:58 +03001677 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001678 int ret = 0;
1679 u32 reg;
1680
Felipe Balbi72246da2011-08-19 18:10:58 +03001681 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1682 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001683
1684 /**
1685 * WORKAROUND: DWC3 revision < 2.20a have an issue
1686 * which would cause metastability state on Run/Stop
1687 * bit if we try to force the IP to USB2-only mode.
1688 *
1689 * Because of that, we cannot configure the IP to any
1690 * speed other than the SuperSpeed
1691 *
1692 * Refers to:
1693 *
1694 * STAR#9000525659: Clock Domain Crossing on DCTL in
1695 * USB 2.0 Mode
1696 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001697 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001698 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001699 } else {
1700 switch (dwc->maximum_speed) {
1701 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001702 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001703 break;
1704 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001705 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001706 break;
1707 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001708 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001709 break;
John Youn75808622016-02-05 17:09:13 -08001710 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001711 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001712 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001713 default:
John Youn77966eb2016-02-19 17:31:01 -08001714 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1715 dwc->maximum_speed);
1716 /* fall through */
1717 case USB_SPEED_SUPER:
1718 reg |= DWC3_DCFG_SUPERSPEED;
1719 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001720 }
1721 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001722 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1723
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001724 /*
1725 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1726 * field instead of letting dwc3 itself calculate that automatically.
1727 *
1728 * This way, we maximize the chances that we'll be able to get several
1729 * bursts of data without going through any sort of endpoint throttling.
1730 */
1731 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1732 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1733 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1734
Felipe Balbi4e994722016-05-13 14:09:59 +03001735 dwc3_gadget_setup_nump(dwc);
1736
Felipe Balbi72246da2011-08-19 18:10:58 +03001737 /* Start with SuperSpeed Default */
1738 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1739
1740 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001741 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1742 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001743 if (ret) {
1744 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001745 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001746 }
1747
1748 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001749 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1750 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001751 if (ret) {
1752 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001753 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001754 }
1755
1756 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001757 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001758 dwc3_ep0_out_start(dwc);
1759
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001760 dwc3_gadget_enable_irq(dwc);
1761
Felipe Balbid7be2952016-05-04 15:49:37 +03001762 return 0;
1763
1764err1:
1765 __dwc3_gadget_ep_disable(dwc->eps[0]);
1766
1767err0:
1768 return ret;
1769}
1770
1771static int dwc3_gadget_start(struct usb_gadget *g,
1772 struct usb_gadget_driver *driver)
1773{
1774 struct dwc3 *dwc = gadget_to_dwc(g);
1775 unsigned long flags;
1776 int ret = 0;
1777 int irq;
1778
Roger Quadros9522def2016-06-10 14:48:38 +03001779 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001780 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1781 IRQF_SHARED, "dwc3", dwc->ev_buf);
1782 if (ret) {
1783 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1784 irq, ret);
1785 goto err0;
1786 }
1787
1788 spin_lock_irqsave(&dwc->lock, flags);
1789 if (dwc->gadget_driver) {
1790 dev_err(dwc->dev, "%s is already bound to %s\n",
1791 dwc->gadget.name,
1792 dwc->gadget_driver->driver.name);
1793 ret = -EBUSY;
1794 goto err1;
1795 }
1796
1797 dwc->gadget_driver = driver;
1798
Felipe Balbifc8bb912016-05-16 13:14:48 +03001799 if (pm_runtime_active(dwc->dev))
1800 __dwc3_gadget_start(dwc);
1801
Felipe Balbi72246da2011-08-19 18:10:58 +03001802 spin_unlock_irqrestore(&dwc->lock, flags);
1803
1804 return 0;
1805
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001806err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001807 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001808 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001809
1810err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001811 return ret;
1812}
1813
Felipe Balbid7be2952016-05-04 15:49:37 +03001814static void __dwc3_gadget_stop(struct dwc3 *dwc)
1815{
1816 dwc3_gadget_disable_irq(dwc);
1817 __dwc3_gadget_ep_disable(dwc->eps[0]);
1818 __dwc3_gadget_ep_disable(dwc->eps[1]);
1819}
1820
Felipe Balbi22835b82014-10-17 12:05:12 -05001821static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001822{
1823 struct dwc3 *dwc = gadget_to_dwc(g);
1824 unsigned long flags;
Baolin Wang76a638f2016-10-31 19:38:36 +08001825 int epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03001826
1827 spin_lock_irqsave(&dwc->lock, flags);
Baolin Wang76a638f2016-10-31 19:38:36 +08001828
1829 if (pm_runtime_suspended(dwc->dev))
1830 goto out;
1831
Felipe Balbid7be2952016-05-04 15:49:37 +03001832 __dwc3_gadget_stop(dwc);
Baolin Wang76a638f2016-10-31 19:38:36 +08001833
1834 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1835 struct dwc3_ep *dep = dwc->eps[epnum];
1836
1837 if (!dep)
1838 continue;
1839
1840 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1841 continue;
1842
1843 wait_event_lock_irq(dep->wait_end_transfer,
1844 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING),
1845 dwc->lock);
1846 }
1847
1848out:
Felipe Balbi72246da2011-08-19 18:10:58 +03001849 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001850 spin_unlock_irqrestore(&dwc->lock, flags);
1851
Felipe Balbi3f308d12016-05-16 14:17:06 +03001852 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001853
Felipe Balbi72246da2011-08-19 18:10:58 +03001854 return 0;
1855}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001856
Felipe Balbi72246da2011-08-19 18:10:58 +03001857static const struct usb_gadget_ops dwc3_gadget_ops = {
1858 .get_frame = dwc3_gadget_get_frame,
1859 .wakeup = dwc3_gadget_wakeup,
1860 .set_selfpowered = dwc3_gadget_set_selfpowered,
1861 .pullup = dwc3_gadget_pullup,
1862 .udc_start = dwc3_gadget_start,
1863 .udc_stop = dwc3_gadget_stop,
1864};
1865
1866/* -------------------------------------------------------------------------- */
1867
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001868static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1869 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001870{
1871 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001872 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001873
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001874 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001875 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001876
Felipe Balbi72246da2011-08-19 18:10:58 +03001877 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001878 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001879 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001880
1881 dep->dwc = dwc;
1882 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001883 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001884 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001885 dwc->eps[epnum] = dep;
1886
1887 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1888 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001889
Felipe Balbi72246da2011-08-19 18:10:58 +03001890 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001891 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001892
Felipe Balbi73815282015-01-27 13:48:14 -06001893 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001894
Felipe Balbi72246da2011-08-19 18:10:58 +03001895 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001896 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301897 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001898 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1899 if (!epnum)
1900 dwc->gadget.ep0 = &dep->endpoint;
1901 } else {
1902 int ret;
1903
Robert Baldygae117e742013-12-13 12:23:38 +01001904 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001905 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001906 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1907 list_add_tail(&dep->endpoint.ep_list,
1908 &dwc->gadget.ep_list);
1909
1910 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001911 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001912 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001913 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001914
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001915 if (epnum == 0 || epnum == 1) {
1916 dep->endpoint.caps.type_control = true;
1917 } else {
1918 dep->endpoint.caps.type_iso = true;
1919 dep->endpoint.caps.type_bulk = true;
1920 dep->endpoint.caps.type_int = true;
1921 }
1922
1923 dep->endpoint.caps.dir_in = !!direction;
1924 dep->endpoint.caps.dir_out = !direction;
1925
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001926 INIT_LIST_HEAD(&dep->pending_list);
1927 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001928 }
1929
1930 return 0;
1931}
1932
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001933static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1934{
1935 int ret;
1936
1937 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1938
1939 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1940 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001941 dwc3_trace(trace_dwc3_gadget,
1942 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001943 return ret;
1944 }
1945
1946 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1947 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001948 dwc3_trace(trace_dwc3_gadget,
1949 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001950 return ret;
1951 }
1952
1953 return 0;
1954}
1955
Felipe Balbi72246da2011-08-19 18:10:58 +03001956static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1957{
1958 struct dwc3_ep *dep;
1959 u8 epnum;
1960
1961 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1962 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001963 if (!dep)
1964 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301965 /*
1966 * Physical endpoints 0 and 1 are special; they form the
1967 * bi-directional USB endpoint 0.
1968 *
1969 * For those two physical endpoints, we don't allocate a TRB
1970 * pool nor do we add them the endpoints list. Due to that, we
1971 * shouldn't do these two operations otherwise we would end up
1972 * with all sorts of bugs when removing dwc3.ko.
1973 */
1974 if (epnum != 0 && epnum != 1) {
1975 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001976 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301977 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001978
1979 kfree(dep);
1980 }
1981}
1982
Felipe Balbi72246da2011-08-19 18:10:58 +03001983/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001984
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301985static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1986 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001987 const struct dwc3_event_depevt *event, int status,
1988 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301989{
1990 unsigned int count;
1991 unsigned int s_pkt = 0;
1992 unsigned int trb_status;
1993
Felipe Balbidc55c672016-08-12 13:20:32 +03001994 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03001995
1996 if (req->trb == trb)
1997 dep->queued_requests--;
1998
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001999 trace_dwc3_complete_trb(dep, trb);
2000
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002001 /*
2002 * If we're in the middle of series of chained TRBs and we
2003 * receive a short transfer along the way, DWC3 will skip
2004 * through all TRBs including the last TRB in the chain (the
2005 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2006 * bit and SW has to do it manually.
2007 *
2008 * We're going to do that here to avoid problems of HW trying
2009 * to use bogus TRBs for transfers.
2010 */
2011 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2012 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2013
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302014 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03002015 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002016
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302017 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002018 req->remaining += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302019
2020 if (dep->direction) {
2021 if (count) {
2022 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
2023 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002024 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002025 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302026 dep->name);
2027 /*
2028 * If missed isoc occurred and there is
2029 * no request queued then issue END
2030 * TRANSFER, so that core generates
2031 * next xfernotready and we will issue
2032 * a fresh START TRANSFER.
2033 * If there are still queued request
2034 * then wait, do not issue either END
2035 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002036 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302037 * giveback.If any future queued request
2038 * is successfully transferred then we
2039 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002040 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302041 */
2042 dep->flags |= DWC3_EP_MISSED_ISOC;
2043 } else {
2044 dev_err(dwc->dev, "incomplete IN transfer %s\n",
2045 dep->name);
2046 status = -ECONNRESET;
2047 }
2048 } else {
2049 dep->flags &= ~DWC3_EP_MISSED_ISOC;
2050 }
2051 } else {
2052 if (count && (event->status & DEPEVT_STATUS_SHORT))
2053 s_pkt = 1;
2054 }
2055
Felipe Balbi7c705df2016-08-10 12:35:30 +03002056 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302057 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002058
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302059 if ((event->status & DEPEVT_STATUS_IOC) &&
2060 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2061 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002062
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302063 return 0;
2064}
2065
Felipe Balbi72246da2011-08-19 18:10:58 +03002066static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2067 const struct dwc3_event_depevt *event, int status)
2068{
Felipe Balbi31162af2016-08-11 14:38:37 +03002069 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02002070 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002071 bool ioc = false;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002072 int ret = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002073
Felipe Balbi31162af2016-08-11 14:38:37 +03002074 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002075 unsigned length;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002076 int chain;
2077
Felipe Balbi1f512112016-08-12 13:17:27 +03002078 length = req->request.length;
2079 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03002080 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002081 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03002082 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03002083 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03002084 unsigned int i;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002085
Felipe Balbi1f512112016-08-12 13:17:27 +03002086 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03002087 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03002088
Felipe Balbi1f512112016-08-12 13:17:27 +03002089 req->sg = sg_next(s);
2090 req->num_pending_sgs--;
2091
Felipe Balbi31162af2016-08-11 14:38:37 +03002092 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2093 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03002094 if (ret)
2095 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002096 }
2097 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03002098 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03002099 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002100 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03002101 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03002102
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002103 req->request.actual = length - req->remaining;
Felipe Balbi1f512112016-08-12 13:17:27 +03002104
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002105 if (ret && chain && (req->request.actual < length)
2106 && req->num_pending_sgs)
Felipe Balbi1f512112016-08-12 13:17:27 +03002107 return __dwc3_gadget_kick_transfer(dep, 0);
2108
Ville Syrjäläd115d702015-08-31 19:48:28 +03002109 dwc3_gadget_giveback(dep, req, status);
2110
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002111 if (ret) {
2112 if ((event->status & DEPEVT_STATUS_IOC) &&
2113 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2114 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002115 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002116 }
Felipe Balbi31162af2016-08-11 14:38:37 +03002117 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002118
Felipe Balbi4cb42212016-05-18 12:37:21 +03002119 /*
2120 * Our endpoint might get disabled by another thread during
2121 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2122 * early on so DWC3_EP_BUSY flag gets cleared
2123 */
2124 if (!dep->endpoint.desc)
2125 return 1;
2126
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302127 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002128 list_empty(&dep->started_list)) {
2129 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302130 /*
2131 * If there is no entry in request list then do
2132 * not issue END TRANSFER now. Just set PENDING
2133 * flag, so that END TRANSFER is issued when an
2134 * entry is added into request list.
2135 */
2136 dep->flags = DWC3_EP_PENDING_REQUEST;
2137 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002138 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302139 dep->flags = DWC3_EP_ENABLED;
2140 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302141 return 1;
2142 }
2143
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002144 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2145 return 0;
2146
Felipe Balbi72246da2011-08-19 18:10:58 +03002147 return 1;
2148}
2149
2150static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002151 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002152{
2153 unsigned status = 0;
2154 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002155 u32 is_xfer_complete;
2156
2157 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002158
2159 if (event->status & DEPEVT_STATUS_BUSERR)
2160 status = -ECONNRESET;
2161
Paul Zimmerman1d046792012-02-15 18:56:56 -08002162 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002163 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002164 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002165 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002166
2167 /*
2168 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2169 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2170 */
2171 if (dwc->revision < DWC3_REVISION_183A) {
2172 u32 reg;
2173 int i;
2174
2175 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002176 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002177
2178 if (!(dep->flags & DWC3_EP_ENABLED))
2179 continue;
2180
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002181 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002182 return;
2183 }
2184
2185 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2186 reg |= dwc->u1u2;
2187 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2188
2189 dwc->u1u2 = 0;
2190 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002191
Felipe Balbi4cb42212016-05-18 12:37:21 +03002192 /*
2193 * Our endpoint might get disabled by another thread during
2194 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2195 * early on so DWC3_EP_BUSY flag gets cleared
2196 */
2197 if (!dep->endpoint.desc)
2198 return;
2199
Felipe Balbie6e709b2015-09-28 15:16:56 -05002200 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002201 int ret;
2202
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002203 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002204 if (!ret || ret == -EBUSY)
2205 return;
2206 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002207}
2208
Felipe Balbi72246da2011-08-19 18:10:58 +03002209static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2210 const struct dwc3_event_depevt *event)
2211{
2212 struct dwc3_ep *dep;
2213 u8 epnum = event->endpoint_number;
Baolin Wang76a638f2016-10-31 19:38:36 +08002214 u8 cmd;
Felipe Balbi72246da2011-08-19 18:10:58 +03002215
2216 dep = dwc->eps[epnum];
2217
Baolin Wang76a638f2016-10-31 19:38:36 +08002218 if (!(dep->flags & DWC3_EP_ENABLED) &&
2219 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
Felipe Balbi3336abb2012-06-06 09:19:35 +03002220 return;
2221
Felipe Balbi72246da2011-08-19 18:10:58 +03002222 if (epnum == 0 || epnum == 1) {
2223 dwc3_ep0_interrupt(dwc, event);
2224 return;
2225 }
2226
2227 switch (event->endpoint_event) {
2228 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002229 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002230
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002231 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8566cd12016-09-26 11:16:39 +03002232 dev_err(dwc->dev, "XferComplete for Isochronous endpoint\n");
Felipe Balbi72246da2011-08-19 18:10:58 +03002233 return;
2234 }
2235
Jingoo Han029d97f2014-07-04 15:00:51 +09002236 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002237 break;
2238 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002239 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002240 break;
2241 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002242 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002243 dwc3_gadget_start_isoc(dwc, dep, event);
2244 } else {
2245 int ret;
2246
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002247 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002248 if (!ret || ret == -EBUSY)
2249 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03002250 }
2251
2252 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002253 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002254 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002255 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2256 dep->name);
2257 return;
2258 }
Felipe Balbi879631a2011-09-30 10:58:47 +03002259 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002260 case DWC3_DEPEVT_EPCMDCMPLT:
Baolin Wang76a638f2016-10-31 19:38:36 +08002261 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2262
2263 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
2264 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
2265 wake_up(&dep->wait_end_transfer);
2266 }
2267 break;
2268 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002269 break;
2270 }
2271}
2272
2273static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2274{
2275 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2276 spin_unlock(&dwc->lock);
2277 dwc->gadget_driver->disconnect(&dwc->gadget);
2278 spin_lock(&dwc->lock);
2279 }
2280}
2281
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002282static void dwc3_suspend_gadget(struct dwc3 *dwc)
2283{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002284 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002285 spin_unlock(&dwc->lock);
2286 dwc->gadget_driver->suspend(&dwc->gadget);
2287 spin_lock(&dwc->lock);
2288 }
2289}
2290
2291static void dwc3_resume_gadget(struct dwc3 *dwc)
2292{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002293 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002294 spin_unlock(&dwc->lock);
2295 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002296 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002297 }
2298}
2299
2300static void dwc3_reset_gadget(struct dwc3 *dwc)
2301{
2302 if (!dwc->gadget_driver)
2303 return;
2304
2305 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2306 spin_unlock(&dwc->lock);
2307 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002308 spin_lock(&dwc->lock);
2309 }
2310}
2311
Paul Zimmermanb992e682012-04-27 14:17:35 +03002312static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002313{
2314 struct dwc3_ep *dep;
2315 struct dwc3_gadget_ep_cmd_params params;
2316 u32 cmd;
2317 int ret;
2318
2319 dep = dwc->eps[epnum];
2320
Baolin Wang76a638f2016-10-31 19:38:36 +08002321 if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
2322 !dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302323 return;
2324
Pratyush Anand57911502012-07-06 15:19:10 +05302325 /*
2326 * NOTICE: We are violating what the Databook says about the
2327 * EndTransfer command. Ideally we would _always_ wait for the
2328 * EndTransfer Command Completion IRQ, but that's causing too
2329 * much trouble synchronizing between us and gadget driver.
2330 *
2331 * We have discussed this with the IP Provider and it was
2332 * suggested to giveback all requests here, but give HW some
2333 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002334 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302335 *
2336 * Note also that a similar handling was tested by Synopsys
2337 * (thanks a lot Paul) and nothing bad has come out of it.
2338 * In short, what we're doing is:
2339 *
2340 * - Issue EndTransfer WITH CMDIOC bit set
2341 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002342 *
2343 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2344 * supports a mode to work around the above limitation. The
2345 * software can poll the CMDACT bit in the DEPCMD register
2346 * after issuing a EndTransfer command. This mode is enabled
2347 * by writing GUCTL2[14]. This polling is already done in the
2348 * dwc3_send_gadget_ep_cmd() function so if the mode is
2349 * enabled, the EndTransfer command will have completed upon
2350 * returning from this function and we don't need to delay for
2351 * 100us.
2352 *
2353 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302354 */
2355
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302356 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002357 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2358 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002359 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302360 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002361 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302362 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002363 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002364 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002365
Baolin Wang76a638f2016-10-31 19:38:36 +08002366 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A) {
2367 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
John Youn06281d42016-08-22 15:39:13 -07002368 udelay(100);
Baolin Wang76a638f2016-10-31 19:38:36 +08002369 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002370}
2371
Felipe Balbi72246da2011-08-19 18:10:58 +03002372static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2373{
2374 u32 epnum;
2375
2376 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2377 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002378 int ret;
2379
2380 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002381 if (!dep)
2382 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002383
2384 if (!(dep->flags & DWC3_EP_STALL))
2385 continue;
2386
2387 dep->flags &= ~DWC3_EP_STALL;
2388
John Youn50c763f2016-05-31 17:49:56 -07002389 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002390 WARN_ON_ONCE(ret);
2391 }
2392}
2393
2394static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2395{
Felipe Balbic4430a22012-05-24 10:30:01 +03002396 int reg;
2397
Felipe Balbi72246da2011-08-19 18:10:58 +03002398 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2399 reg &= ~DWC3_DCTL_INITU1ENA;
2400 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2401
2402 reg &= ~DWC3_DCTL_INITU2ENA;
2403 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002404
Felipe Balbi72246da2011-08-19 18:10:58 +03002405 dwc3_disconnect_gadget(dwc);
2406
2407 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002408 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002409 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002410
2411 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002412}
2413
Felipe Balbi72246da2011-08-19 18:10:58 +03002414static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2415{
2416 u32 reg;
2417
Felipe Balbifc8bb912016-05-16 13:14:48 +03002418 dwc->connected = true;
2419
Felipe Balbidf62df52011-10-14 15:11:49 +03002420 /*
2421 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2422 * would cause a missing Disconnect Event if there's a
2423 * pending Setup Packet in the FIFO.
2424 *
2425 * There's no suggested workaround on the official Bug
2426 * report, which states that "unless the driver/application
2427 * is doing any special handling of a disconnect event,
2428 * there is no functional issue".
2429 *
2430 * Unfortunately, it turns out that we _do_ some special
2431 * handling of a disconnect event, namely complete all
2432 * pending transfers, notify gadget driver of the
2433 * disconnection, and so on.
2434 *
2435 * Our suggested workaround is to follow the Disconnect
2436 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002437 * flag. Such flag gets set whenever we have a SETUP_PENDING
2438 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002439 * same endpoint.
2440 *
2441 * Refers to:
2442 *
2443 * STAR#9000466709: RTL: Device : Disconnect event not
2444 * generated if setup packet pending in FIFO
2445 */
2446 if (dwc->revision < DWC3_REVISION_188A) {
2447 if (dwc->setup_packet_pending)
2448 dwc3_gadget_disconnect_interrupt(dwc);
2449 }
2450
Felipe Balbi8e744752014-11-06 14:27:53 +08002451 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002452
2453 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2454 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2455 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002456 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002457 dwc3_clear_stall_all_ep(dwc);
2458
2459 /* Reset device address to zero */
2460 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2461 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2462 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002463}
2464
2465static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2466{
2467 u32 reg;
2468 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2469
2470 /*
2471 * We change the clock only at SS but I dunno why I would want to do
2472 * this. Maybe it becomes part of the power saving plan.
2473 */
2474
John Younee5cd412016-02-05 17:08:45 -08002475 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2476 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002477 return;
2478
2479 /*
2480 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2481 * each time on Connect Done.
2482 */
2483 if (!usb30_clock)
2484 return;
2485
2486 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2487 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2488 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2489}
2490
Felipe Balbi72246da2011-08-19 18:10:58 +03002491static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2492{
Felipe Balbi72246da2011-08-19 18:10:58 +03002493 struct dwc3_ep *dep;
2494 int ret;
2495 u32 reg;
2496 u8 speed;
2497
Felipe Balbi72246da2011-08-19 18:10:58 +03002498 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2499 speed = reg & DWC3_DSTS_CONNECTSPD;
2500 dwc->speed = speed;
2501
2502 dwc3_update_ram_clk_sel(dwc, speed);
2503
2504 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002505 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002506 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2507 dwc->gadget.ep0->maxpacket = 512;
2508 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2509 break;
John Youn2da9ad72016-05-20 16:34:26 -07002510 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002511 /*
2512 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2513 * would cause a missing USB3 Reset event.
2514 *
2515 * In such situations, we should force a USB3 Reset
2516 * event by calling our dwc3_gadget_reset_interrupt()
2517 * routine.
2518 *
2519 * Refers to:
2520 *
2521 * STAR#9000483510: RTL: SS : USB3 reset event may
2522 * not be generated always when the link enters poll
2523 */
2524 if (dwc->revision < DWC3_REVISION_190A)
2525 dwc3_gadget_reset_interrupt(dwc);
2526
Felipe Balbi72246da2011-08-19 18:10:58 +03002527 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2528 dwc->gadget.ep0->maxpacket = 512;
2529 dwc->gadget.speed = USB_SPEED_SUPER;
2530 break;
John Youn2da9ad72016-05-20 16:34:26 -07002531 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002532 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2533 dwc->gadget.ep0->maxpacket = 64;
2534 dwc->gadget.speed = USB_SPEED_HIGH;
2535 break;
John Youn2da9ad72016-05-20 16:34:26 -07002536 case DWC3_DSTS_FULLSPEED2:
2537 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002538 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2539 dwc->gadget.ep0->maxpacket = 64;
2540 dwc->gadget.speed = USB_SPEED_FULL;
2541 break;
John Youn2da9ad72016-05-20 16:34:26 -07002542 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002543 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2544 dwc->gadget.ep0->maxpacket = 8;
2545 dwc->gadget.speed = USB_SPEED_LOW;
2546 break;
2547 }
2548
Pratyush Anand2b758352013-01-14 15:59:31 +05302549 /* Enable USB2 LPM Capability */
2550
John Younee5cd412016-02-05 17:08:45 -08002551 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002552 (speed != DWC3_DSTS_SUPERSPEED) &&
2553 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302554 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2555 reg |= DWC3_DCFG_LPM_CAP;
2556 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2557
2558 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2559 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2560
Huang Rui460d0982014-10-31 11:11:18 +08002561 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302562
Huang Rui80caf7d2014-10-28 19:54:26 +08002563 /*
2564 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2565 * DCFG.LPMCap is set, core responses with an ACK and the
2566 * BESL value in the LPM token is less than or equal to LPM
2567 * NYET threshold.
2568 */
2569 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2570 && dwc->has_lpm_erratum,
2571 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2572
2573 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2574 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2575
Pratyush Anand2b758352013-01-14 15:59:31 +05302576 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002577 } else {
2578 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2579 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2580 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302581 }
2582
Felipe Balbi72246da2011-08-19 18:10:58 +03002583 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002584 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2585 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002586 if (ret) {
2587 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2588 return;
2589 }
2590
2591 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002592 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2593 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002594 if (ret) {
2595 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2596 return;
2597 }
2598
2599 /*
2600 * Configure PHY via GUSB3PIPECTLn if required.
2601 *
2602 * Update GTXFIFOSIZn
2603 *
2604 * In both cases reset values should be sufficient.
2605 */
2606}
2607
2608static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2609{
Felipe Balbi72246da2011-08-19 18:10:58 +03002610 /*
2611 * TODO take core out of low power mode when that's
2612 * implemented.
2613 */
2614
Jiebing Liad14d4e2014-12-11 13:26:29 +08002615 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2616 spin_unlock(&dwc->lock);
2617 dwc->gadget_driver->resume(&dwc->gadget);
2618 spin_lock(&dwc->lock);
2619 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002620}
2621
2622static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2623 unsigned int evtinfo)
2624{
Felipe Balbifae2b902011-10-14 13:00:30 +03002625 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002626 unsigned int pwropt;
2627
2628 /*
2629 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2630 * Hibernation mode enabled which would show up when device detects
2631 * host-initiated U3 exit.
2632 *
2633 * In that case, device will generate a Link State Change Interrupt
2634 * from U3 to RESUME which is only necessary if Hibernation is
2635 * configured in.
2636 *
2637 * There are no functional changes due to such spurious event and we
2638 * just need to ignore it.
2639 *
2640 * Refers to:
2641 *
2642 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2643 * operational mode
2644 */
2645 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2646 if ((dwc->revision < DWC3_REVISION_250A) &&
2647 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2648 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2649 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002650 dwc3_trace(trace_dwc3_gadget,
2651 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002652 return;
2653 }
2654 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002655
2656 /*
2657 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2658 * on the link partner, the USB session might do multiple entry/exit
2659 * of low power states before a transfer takes place.
2660 *
2661 * Due to this problem, we might experience lower throughput. The
2662 * suggested workaround is to disable DCTL[12:9] bits if we're
2663 * transitioning from U1/U2 to U0 and enable those bits again
2664 * after a transfer completes and there are no pending transfers
2665 * on any of the enabled endpoints.
2666 *
2667 * This is the first half of that workaround.
2668 *
2669 * Refers to:
2670 *
2671 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2672 * core send LGO_Ux entering U0
2673 */
2674 if (dwc->revision < DWC3_REVISION_183A) {
2675 if (next == DWC3_LINK_STATE_U0) {
2676 u32 u1u2;
2677 u32 reg;
2678
2679 switch (dwc->link_state) {
2680 case DWC3_LINK_STATE_U1:
2681 case DWC3_LINK_STATE_U2:
2682 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2683 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2684 | DWC3_DCTL_ACCEPTU2ENA
2685 | DWC3_DCTL_INITU1ENA
2686 | DWC3_DCTL_ACCEPTU1ENA);
2687
2688 if (!dwc->u1u2)
2689 dwc->u1u2 = reg & u1u2;
2690
2691 reg &= ~u1u2;
2692
2693 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2694 break;
2695 default:
2696 /* do nothing */
2697 break;
2698 }
2699 }
2700 }
2701
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002702 switch (next) {
2703 case DWC3_LINK_STATE_U1:
2704 if (dwc->speed == USB_SPEED_SUPER)
2705 dwc3_suspend_gadget(dwc);
2706 break;
2707 case DWC3_LINK_STATE_U2:
2708 case DWC3_LINK_STATE_U3:
2709 dwc3_suspend_gadget(dwc);
2710 break;
2711 case DWC3_LINK_STATE_RESUME:
2712 dwc3_resume_gadget(dwc);
2713 break;
2714 default:
2715 /* do nothing */
2716 break;
2717 }
2718
Felipe Balbie57ebc12014-04-22 13:20:12 -05002719 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002720}
2721
Baolin Wang72704f82016-05-16 16:43:53 +08002722static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2723 unsigned int evtinfo)
2724{
2725 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2726
2727 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2728 dwc3_suspend_gadget(dwc);
2729
2730 dwc->link_state = next;
2731}
2732
Felipe Balbie1dadd32014-02-25 14:47:54 -06002733static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2734 unsigned int evtinfo)
2735{
2736 unsigned int is_ss = evtinfo & BIT(4);
2737
2738 /**
2739 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2740 * have a known issue which can cause USB CV TD.9.23 to fail
2741 * randomly.
2742 *
2743 * Because of this issue, core could generate bogus hibernation
2744 * events which SW needs to ignore.
2745 *
2746 * Refers to:
2747 *
2748 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2749 * Device Fallback from SuperSpeed
2750 */
2751 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2752 return;
2753
2754 /* enter hibernation here */
2755}
2756
Felipe Balbi72246da2011-08-19 18:10:58 +03002757static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2758 const struct dwc3_event_devt *event)
2759{
2760 switch (event->type) {
2761 case DWC3_DEVICE_EVENT_DISCONNECT:
2762 dwc3_gadget_disconnect_interrupt(dwc);
2763 break;
2764 case DWC3_DEVICE_EVENT_RESET:
2765 dwc3_gadget_reset_interrupt(dwc);
2766 break;
2767 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2768 dwc3_gadget_conndone_interrupt(dwc);
2769 break;
2770 case DWC3_DEVICE_EVENT_WAKEUP:
2771 dwc3_gadget_wakeup_interrupt(dwc);
2772 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002773 case DWC3_DEVICE_EVENT_HIBER_REQ:
2774 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2775 "unexpected hibernation event\n"))
2776 break;
2777
2778 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2779 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002780 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2781 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2782 break;
2783 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002784 /* It changed to be suspend event for version 2.30a and above */
2785 if (dwc->revision < DWC3_REVISION_230A) {
2786 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2787 } else {
2788 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2789
2790 /*
2791 * Ignore suspend event until the gadget enters into
2792 * USB_STATE_CONFIGURED state.
2793 */
2794 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2795 dwc3_gadget_suspend_interrupt(dwc,
2796 event->event_info);
2797 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002798 break;
2799 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03002800 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03002801 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03002802 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03002803 break;
2804 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002805 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002806 }
2807}
2808
2809static void dwc3_process_event_entry(struct dwc3 *dwc,
2810 const union dwc3_event *event)
2811{
Felipe Balbi43c96be2016-09-26 13:23:34 +03002812 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002813
Felipe Balbi72246da2011-08-19 18:10:58 +03002814 /* Endpoint IRQ, handle it and return early */
2815 if (event->type.is_devspec == 0) {
2816 /* depevt */
2817 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2818 }
2819
2820 switch (event->type.type) {
2821 case DWC3_EVENT_TYPE_DEV:
2822 dwc3_gadget_interrupt(dwc, &event->devt);
2823 break;
2824 /* REVISIT what to do with Carkit and I2C events ? */
2825 default:
2826 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2827 }
2828}
2829
Felipe Balbidea520a2016-03-30 09:39:34 +03002830static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002831{
Felipe Balbidea520a2016-03-30 09:39:34 +03002832 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002833 irqreturn_t ret = IRQ_NONE;
2834 int left;
2835 u32 reg;
2836
Felipe Balbif42f2442013-06-12 21:25:08 +03002837 left = evt->count;
2838
2839 if (!(evt->flags & DWC3_EVENT_PENDING))
2840 return IRQ_NONE;
2841
2842 while (left > 0) {
2843 union dwc3_event event;
2844
2845 event.raw = *(u32 *) (evt->buf + evt->lpos);
2846
2847 dwc3_process_event_entry(dwc, &event);
2848
2849 /*
2850 * FIXME we wrap around correctly to the next entry as
2851 * almost all entries are 4 bytes in size. There is one
2852 * entry which has 12 bytes which is a regular entry
2853 * followed by 8 bytes data. ATM I don't know how
2854 * things are organized if we get next to the a
2855 * boundary so I worry about that once we try to handle
2856 * that.
2857 */
2858 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2859 left -= 4;
2860
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002861 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002862 }
2863
2864 evt->count = 0;
2865 evt->flags &= ~DWC3_EVENT_PENDING;
2866 ret = IRQ_HANDLED;
2867
2868 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002869 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002870 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002871 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002872
2873 return ret;
2874}
2875
Felipe Balbidea520a2016-03-30 09:39:34 +03002876static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002877{
Felipe Balbidea520a2016-03-30 09:39:34 +03002878 struct dwc3_event_buffer *evt = _evt;
2879 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b42015-10-12 13:25:44 -05002880 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002881 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002882
Felipe Balbie5f68b42015-10-12 13:25:44 -05002883 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002884 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b42015-10-12 13:25:44 -05002885 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002886
2887 return ret;
2888}
2889
Felipe Balbidea520a2016-03-30 09:39:34 +03002890static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002891{
Felipe Balbidea520a2016-03-30 09:39:34 +03002892 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002893 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002894 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002895
Felipe Balbifc8bb912016-05-16 13:14:48 +03002896 if (pm_runtime_suspended(dwc->dev)) {
2897 pm_runtime_get(dwc->dev);
2898 disable_irq_nosync(dwc->irq_gadget);
2899 dwc->pending_events = true;
2900 return IRQ_HANDLED;
2901 }
2902
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002903 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002904 count &= DWC3_GEVNTCOUNT_MASK;
2905 if (!count)
2906 return IRQ_NONE;
2907
Felipe Balbib15a7622011-06-30 16:57:15 +03002908 evt->count = count;
2909 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002910
Felipe Balbie8adfc32013-06-12 21:11:14 +03002911 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002912 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002913 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002914 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002915
Felipe Balbib15a7622011-06-30 16:57:15 +03002916 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002917}
2918
Felipe Balbidea520a2016-03-30 09:39:34 +03002919static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002920{
Felipe Balbidea520a2016-03-30 09:39:34 +03002921 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002922
Felipe Balbidea520a2016-03-30 09:39:34 +03002923 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002924}
2925
Felipe Balbi6db38122016-10-03 11:27:01 +03002926static int dwc3_gadget_get_irq(struct dwc3 *dwc)
2927{
2928 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2929 int irq;
2930
2931 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2932 if (irq > 0)
2933 goto out;
2934
2935 if (irq == -EPROBE_DEFER)
2936 goto out;
2937
2938 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2939 if (irq > 0)
2940 goto out;
2941
2942 if (irq == -EPROBE_DEFER)
2943 goto out;
2944
2945 irq = platform_get_irq(dwc3_pdev, 0);
2946 if (irq > 0)
2947 goto out;
2948
2949 if (irq != -EPROBE_DEFER)
2950 dev_err(dwc->dev, "missing peripheral IRQ\n");
2951
2952 if (!irq)
2953 irq = -EINVAL;
2954
2955out:
2956 return irq;
2957}
2958
Felipe Balbi72246da2011-08-19 18:10:58 +03002959/**
2960 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002961 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002962 *
2963 * Returns 0 on success otherwise negative errno.
2964 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002965int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002966{
Felipe Balbi6db38122016-10-03 11:27:01 +03002967 int ret;
2968 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03002969
Felipe Balbi6db38122016-10-03 11:27:01 +03002970 irq = dwc3_gadget_get_irq(dwc);
2971 if (irq < 0) {
2972 ret = irq;
2973 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03002974 }
2975
2976 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002977
2978 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2979 &dwc->ctrl_req_addr, GFP_KERNEL);
2980 if (!dwc->ctrl_req) {
2981 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2982 ret = -ENOMEM;
2983 goto err0;
2984 }
2985
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302986 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002987 &dwc->ep0_trb_addr, GFP_KERNEL);
2988 if (!dwc->ep0_trb) {
2989 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2990 ret = -ENOMEM;
2991 goto err1;
2992 }
2993
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002994 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002995 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002996 ret = -ENOMEM;
2997 goto err2;
2998 }
2999
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003000 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003001 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
3002 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003003 if (!dwc->ep0_bounce) {
3004 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
3005 ret = -ENOMEM;
3006 goto err3;
3007 }
3008
Felipe Balbi04c03d12015-12-02 10:06:45 -06003009 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
3010 if (!dwc->zlp_buf) {
3011 ret = -ENOMEM;
3012 goto err4;
3013 }
3014
Baolin Wangbb014732016-10-14 17:11:33 +08003015 init_completion(&dwc->ep0_in_setup);
3016
Felipe Balbi72246da2011-08-19 18:10:58 +03003017 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003018 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003019 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003020 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08003021 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03003022
3023 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003024 * FIXME We might be setting max_speed to <SUPER, however versions
3025 * <2.20a of dwc3 have an issue with metastability (documented
3026 * elsewhere in this driver) which tells us we can't set max speed to
3027 * anything lower than SUPER.
3028 *
3029 * Because gadget.max_speed is only used by composite.c and function
3030 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3031 * to happen so we avoid sending SuperSpeed Capability descriptor
3032 * together with our BOS descriptor as that could confuse host into
3033 * thinking we can handle super speed.
3034 *
3035 * Note that, in fact, we won't even support GetBOS requests when speed
3036 * is less than super speed because we don't have means, yet, to tell
3037 * composite.c that we are USB 2.0 + LPM ECN.
3038 */
3039 if (dwc->revision < DWC3_REVISION_220A)
3040 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03003041 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003042 dwc->revision);
3043
3044 dwc->gadget.max_speed = dwc->maximum_speed;
3045
3046 /*
David Cohena4b9d942013-12-09 15:55:38 -08003047 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
3048 * on ep out.
3049 */
3050 dwc->gadget.quirk_ep_out_aligned_size = true;
3051
3052 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003053 * REVISIT: Here we should clear all pending IRQs to be
3054 * sure we're starting from a well known location.
3055 */
3056
3057 ret = dwc3_gadget_init_endpoints(dwc);
3058 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06003059 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003060
Felipe Balbi72246da2011-08-19 18:10:58 +03003061 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3062 if (ret) {
3063 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06003064 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003065 }
3066
3067 return 0;
3068
Felipe Balbi04c03d12015-12-02 10:06:45 -06003069err5:
3070 kfree(dwc->zlp_buf);
3071
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003072err4:
David Cohene1f80462013-09-11 17:42:47 -07003073 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003074 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3075 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003076
Felipe Balbi72246da2011-08-19 18:10:58 +03003077err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003078 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003079
3080err2:
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003081 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003082 dwc->ep0_trb, dwc->ep0_trb_addr);
3083
3084err1:
3085 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3086 dwc->ctrl_req, dwc->ctrl_req_addr);
3087
3088err0:
3089 return ret;
3090}
3091
Felipe Balbi7415f172012-04-30 14:56:33 +03003092/* -------------------------------------------------------------------------- */
3093
Felipe Balbi72246da2011-08-19 18:10:58 +03003094void dwc3_gadget_exit(struct dwc3 *dwc)
3095{
Felipe Balbi72246da2011-08-19 18:10:58 +03003096 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003097
Felipe Balbi72246da2011-08-19 18:10:58 +03003098 dwc3_gadget_free_endpoints(dwc);
3099
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003100 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3101 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003102
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003103 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003104 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003105
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003106 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003107 dwc->ep0_trb, dwc->ep0_trb_addr);
3108
3109 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3110 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003111}
Felipe Balbi7415f172012-04-30 14:56:33 +03003112
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003113int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003114{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003115 int ret;
3116
Roger Quadros9772b472016-04-12 11:33:29 +03003117 if (!dwc->gadget_driver)
3118 return 0;
3119
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003120 ret = dwc3_gadget_run_stop(dwc, false, false);
3121 if (ret < 0)
3122 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003123
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003124 dwc3_disconnect_gadget(dwc);
3125 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003126
3127 return 0;
3128}
3129
3130int dwc3_gadget_resume(struct dwc3 *dwc)
3131{
Felipe Balbi7415f172012-04-30 14:56:33 +03003132 int ret;
3133
Roger Quadros9772b472016-04-12 11:33:29 +03003134 if (!dwc->gadget_driver)
3135 return 0;
3136
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003137 ret = __dwc3_gadget_start(dwc);
3138 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003139 goto err0;
3140
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003141 ret = dwc3_gadget_run_stop(dwc, true, false);
3142 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003143 goto err1;
3144
Felipe Balbi7415f172012-04-30 14:56:33 +03003145 return 0;
3146
3147err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003148 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003149
3150err0:
3151 return ret;
3152}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003153
3154void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3155{
3156 if (dwc->pending_events) {
3157 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3158 dwc->pending_events = false;
3159 enable_irq(dwc->irq_gadget);
3160 }
3161}