blob: 3cc135559a1d29a2013aa2c1d0995b26ccf3799a [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010047#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000048#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010050#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070055#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080056#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059
60/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062static int watchdog = TX_TIMEO;
63module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000064MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070065
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000066static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070067module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000068MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070069
stephen hemminger47d1f712013-12-30 10:38:57 -080070static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070071module_param(phyaddr, int, S_IRUGO);
72MODULE_PARM_DESC(phyaddr, "Physical device address");
73
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010074#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070075
76static int flow_ctrl = FLOW_OFF;
77module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
78MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
79
80static int pause = PAUSE_TIME;
81module_param(pause, int, S_IRUGO | S_IWUSR);
82MODULE_PARM_DESC(pause, "Flow Control Pause Time");
83
84#define TC_DEFAULT 64
85static int tc = TC_DEFAULT;
86module_param(tc, int, S_IRUGO | S_IWUSR);
87MODULE_PARM_DESC(tc, "DMA threshold control value");
88
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010089#define DEFAULT_BUFSIZE 1536
90static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070091module_param(buf_sz, int, S_IRUGO | S_IWUSR);
92MODULE_PARM_DESC(buf_sz, "DMA buffer size");
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
95 NETIF_MSG_LINK | NETIF_MSG_IFUP |
96 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
97
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000098#define STMMAC_DEFAULT_LPI_TIMER 1000
99static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100module_param(eee_timer, int, S_IRUGO | S_IWUSR);
101MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200102#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000104/* By default the driver will use the ring mode to manage tx and rx descriptors
105 * but passing this value so user can force to use the chain instead of the ring
106 */
107static unsigned int chain_mode;
108module_param(chain_mode, int, S_IRUGO);
109MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
110
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700111static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100113#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000114static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700115static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116#endif
117
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000118#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
119
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700120/**
121 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100122 * Description: it checks the driver parameters and set a default in case of
123 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124 */
125static void stmmac_verify_args(void)
126{
127 if (unlikely(watchdog < 0))
128 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100129 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
130 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 if (unlikely(flow_ctrl > 1))
132 flow_ctrl = FLOW_AUTO;
133 else if (likely(flow_ctrl < 0))
134 flow_ctrl = FLOW_OFF;
135 if (unlikely((pause < 0) || (pause > 0xffff)))
136 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000137 if (eee_timer < 0)
138 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700139}
140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000141/**
142 * stmmac_clk_csr_set - dynamically set the MDC clock
143 * @priv: driver private structure
144 * Description: this is to dynamically set the MDC clock according to the csr
145 * clock input.
146 * Note:
147 * If a specific clk_csr value is passed from the platform
148 * this means that the CSR Clock Range selection cannot be
149 * changed at run-time and it is fixed (as reported in the driver
150 * documentation). Viceversa the driver will try to set the MDC
151 * clock dynamically according to the actual clock input.
152 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000153static void stmmac_clk_csr_set(struct stmmac_priv *priv)
154{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000155 u32 clk_rate;
156
157 clk_rate = clk_get_rate(priv->stmmac_clk);
158
159 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000160 * for all other cases except for the below mentioned ones.
161 * For values higher than the IEEE 802.3 specified frequency
162 * we can not estimate the proper divider as it is not known
163 * the frequency of clk_csr_i. So we do not change the default
164 * divider.
165 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000166 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
167 if (clk_rate < CSR_F_35M)
168 priv->clk_csr = STMMAC_CSR_20_35M;
169 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
170 priv->clk_csr = STMMAC_CSR_35_60M;
171 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
172 priv->clk_csr = STMMAC_CSR_60_100M;
173 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
174 priv->clk_csr = STMMAC_CSR_100_150M;
175 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
176 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800177 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000178 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000179 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000180}
181
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700182static void print_pkt(unsigned char *buf, int len)
183{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200184 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
185 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700187
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700188static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
189{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100190 unsigned avail;
191
192 if (priv->dirty_tx > priv->cur_tx)
193 avail = priv->dirty_tx - priv->cur_tx - 1;
194 else
195 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
196
197 return avail;
198}
199
200static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
201{
202 unsigned dirty;
203
204 if (priv->dirty_rx <= priv->cur_rx)
205 dirty = priv->cur_rx - priv->dirty_rx;
206 else
207 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
208
209 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700210}
211
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000212/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100213 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000214 * @priv: driver private structure
215 * Description: on some platforms (e.g. ST), some HW system configuraton
216 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000217 */
218static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
219{
220 struct phy_device *phydev = priv->phydev;
221
222 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000223 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000224}
225
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000226/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100227 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000228 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100229 * Description: this function is to verify and enter in LPI mode in case of
230 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000231 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000232static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
233{
234 /* Check and enter in LPI mode */
235 if ((priv->dirty_tx == priv->cur_tx) &&
236 (priv->tx_path_in_lpi_mode == false))
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500237 priv->hw->mac->set_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000238}
239
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000240/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100241 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000242 * @priv: driver private structure
243 * Description: this function is to exit and disable EEE in case of
244 * LPI state is true. This is called by the xmit.
245 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000246void stmmac_disable_eee_mode(struct stmmac_priv *priv)
247{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500248 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000249 del_timer_sync(&priv->eee_ctrl_timer);
250 priv->tx_path_in_lpi_mode = false;
251}
252
253/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100254 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000255 * @arg : data hook
256 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000257 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000258 * then MAC Transmitter can be moved to LPI state.
259 */
260static void stmmac_eee_ctrl_timer(unsigned long arg)
261{
262 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
263
264 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200265 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000266}
267
268/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100269 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000270 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000271 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100272 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
273 * can also manage EEE, this function enable the LPI state and start related
274 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000275 */
276bool stmmac_eee_init(struct stmmac_priv *priv)
277{
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200278 char *phy_bus_name = priv->plat->phy_bus_name;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100279 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000280 bool ret = false;
281
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200282 /* Using PCS we cannot dial with the phy registers at this stage
283 * so we do not support extra feature like EEE.
284 */
285 if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
286 (priv->pcs == STMMAC_PCS_RTBI))
287 goto out;
288
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200289 /* Never init EEE in case of a switch is attached */
290 if (phy_bus_name && (!strcmp(phy_bus_name, "fixed")))
291 goto out;
292
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000293 /* MAC core supports the EEE feature. */
294 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100295 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000296
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100297 /* Check if the PHY supports EEE */
298 if (phy_init_eee(priv->phydev, 1)) {
299 /* To manage at run-time if the EEE cannot be supported
300 * anymore (for example because the lp caps have been
301 * changed).
302 * In that case the driver disable own timers.
303 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100304 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100305 if (priv->eee_active) {
306 pr_debug("stmmac: disable EEE\n");
307 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500308 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100309 tx_lpi_timer);
310 }
311 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100312 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100313 goto out;
314 }
315 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100316 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200317 if (!priv->eee_active) {
318 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530319 setup_timer(&priv->eee_ctrl_timer,
320 stmmac_eee_ctrl_timer,
321 (unsigned long)priv);
322 mod_timer(&priv->eee_ctrl_timer,
323 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000324
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500325 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200326 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100327 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200328 }
329 /* Set HW EEE according to the speed */
330 priv->hw->mac->set_eee_pls(priv->hw, priv->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000331
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000332 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100333 spin_unlock_irqrestore(&priv->lock, flags);
334
335 pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000336 }
337out:
338 return ret;
339}
340
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100341/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000342 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000343 * @entry : descriptor index to be used.
344 * @skb : the socket buffer
345 * Description :
346 * This function will read timestamp from the descriptor & pass it to stack.
347 * and also perform some sanity checks.
348 */
349static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000350 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000351{
352 struct skb_shared_hwtstamps shhwtstamp;
353 u64 ns;
354 void *desc = NULL;
355
356 if (!priv->hwts_tx_en)
357 return;
358
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000359 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800360 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000361 return;
362
363 if (priv->adv_ts)
364 desc = (priv->dma_etx + entry);
365 else
366 desc = (priv->dma_tx + entry);
367
368 /* check tx tstamp status */
369 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
370 return;
371
372 /* get the valid tstamp */
373 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
374
375 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
376 shhwtstamp.hwtstamp = ns_to_ktime(ns);
377 /* pass tstamp to stack */
378 skb_tstamp_tx(skb, &shhwtstamp);
379
380 return;
381}
382
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100383/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000384 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000385 * @entry : descriptor index to be used.
386 * @skb : the socket buffer
387 * Description :
388 * This function will read received packet's timestamp from the descriptor
389 * and pass it to stack. It also perform some sanity checks.
390 */
391static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000392 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000393{
394 struct skb_shared_hwtstamps *shhwtstamp = NULL;
395 u64 ns;
396 void *desc = NULL;
397
398 if (!priv->hwts_rx_en)
399 return;
400
401 if (priv->adv_ts)
402 desc = (priv->dma_erx + entry);
403 else
404 desc = (priv->dma_rx + entry);
405
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000406 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000407 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
408 return;
409
410 /* get valid tstamp */
411 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
412 shhwtstamp = skb_hwtstamps(skb);
413 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
414 shhwtstamp->hwtstamp = ns_to_ktime(ns);
415}
416
417/**
418 * stmmac_hwtstamp_ioctl - control hardware timestamping.
419 * @dev: device pointer.
420 * @ifr: An IOCTL specefic structure, that can contain a pointer to
421 * a proprietary structure used to pass information to the driver.
422 * Description:
423 * This function configures the MAC to enable/disable both outgoing(TX)
424 * and incoming(RX) packets time stamping based on user input.
425 * Return Value:
426 * 0 on success and an appropriate -ve integer on failure.
427 */
428static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
429{
430 struct stmmac_priv *priv = netdev_priv(dev);
431 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200432 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000433 u64 temp = 0;
434 u32 ptp_v2 = 0;
435 u32 tstamp_all = 0;
436 u32 ptp_over_ipv4_udp = 0;
437 u32 ptp_over_ipv6_udp = 0;
438 u32 ptp_over_ethernet = 0;
439 u32 snap_type_sel = 0;
440 u32 ts_master_en = 0;
441 u32 ts_event_en = 0;
442 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800443 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000444
445 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
446 netdev_alert(priv->dev, "No support for HW time stamping\n");
447 priv->hwts_tx_en = 0;
448 priv->hwts_rx_en = 0;
449
450 return -EOPNOTSUPP;
451 }
452
453 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000454 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000455 return -EFAULT;
456
457 pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
458 __func__, config.flags, config.tx_type, config.rx_filter);
459
460 /* reserved for future extensions */
461 if (config.flags)
462 return -EINVAL;
463
Ben Hutchings5f3da322013-11-14 00:43:41 +0000464 if (config.tx_type != HWTSTAMP_TX_OFF &&
465 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000467
468 if (priv->adv_ts) {
469 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000471 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 config.rx_filter = HWTSTAMP_FILTER_NONE;
473 break;
474
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000475 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000476 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000477 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
478 /* take time stamp for all event messages */
479 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
480
481 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
482 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
483 break;
484
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000485 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000486 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000487 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
488 /* take time stamp for SYNC messages only */
489 ts_event_en = PTP_TCR_TSEVNTENA;
490
491 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
492 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
493 break;
494
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000495 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000496 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000497 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
498 /* take time stamp for Delay_Req messages only */
499 ts_master_en = PTP_TCR_TSMSTRENA;
500 ts_event_en = PTP_TCR_TSEVNTENA;
501
502 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
503 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
504 break;
505
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000506 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000507 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000508 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
509 ptp_v2 = PTP_TCR_TSVER2ENA;
510 /* take time stamp for all event messages */
511 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
512
513 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
514 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
515 break;
516
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000517 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000518 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000519 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
520 ptp_v2 = PTP_TCR_TSVER2ENA;
521 /* take time stamp for SYNC messages only */
522 ts_event_en = PTP_TCR_TSEVNTENA;
523
524 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
525 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
526 break;
527
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000528 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000529 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000530 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
531 ptp_v2 = PTP_TCR_TSVER2ENA;
532 /* take time stamp for Delay_Req messages only */
533 ts_master_en = PTP_TCR_TSMSTRENA;
534 ts_event_en = PTP_TCR_TSEVNTENA;
535
536 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
537 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
538 break;
539
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000540 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000541 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000542 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
543 ptp_v2 = PTP_TCR_TSVER2ENA;
544 /* take time stamp for all event messages */
545 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
546
547 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
548 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
549 ptp_over_ethernet = PTP_TCR_TSIPENA;
550 break;
551
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000552 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000553 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000554 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
555 ptp_v2 = PTP_TCR_TSVER2ENA;
556 /* take time stamp for SYNC messages only */
557 ts_event_en = PTP_TCR_TSEVNTENA;
558
559 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
560 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
561 ptp_over_ethernet = PTP_TCR_TSIPENA;
562 break;
563
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000564 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000565 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000566 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
567 ptp_v2 = PTP_TCR_TSVER2ENA;
568 /* take time stamp for Delay_Req messages only */
569 ts_master_en = PTP_TCR_TSMSTRENA;
570 ts_event_en = PTP_TCR_TSEVNTENA;
571
572 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
573 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
574 ptp_over_ethernet = PTP_TCR_TSIPENA;
575 break;
576
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000577 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000578 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000579 config.rx_filter = HWTSTAMP_FILTER_ALL;
580 tstamp_all = PTP_TCR_TSENALL;
581 break;
582
583 default:
584 return -ERANGE;
585 }
586 } else {
587 switch (config.rx_filter) {
588 case HWTSTAMP_FILTER_NONE:
589 config.rx_filter = HWTSTAMP_FILTER_NONE;
590 break;
591 default:
592 /* PTP v1, UDP, any kind of event packet */
593 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
594 break;
595 }
596 }
597 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000598 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000599
600 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
601 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
602 else {
603 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000604 tstamp_all | ptp_v2 | ptp_over_ethernet |
605 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
606 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000607 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
608
609 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800610 sec_inc = priv->hw->ptp->config_sub_second_increment(
611 priv->ioaddr, priv->clk_ptp_rate);
612 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000613
614 /* calculate default added value:
615 * formula is :
616 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800617 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000618 */
Phil Reid19d857c2015-12-14 11:32:01 +0800619 temp = (u64)(temp << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200620 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000621 priv->hw->ptp->config_addend(priv->ioaddr,
622 priv->default_addend);
623
624 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200625 ktime_get_real_ts64(&now);
626
627 /* lower 32 bits of tv_sec are safe until y2106 */
628 priv->hw->ptp->init_systime(priv->ioaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000629 now.tv_nsec);
630 }
631
632 return copy_to_user(ifr->ifr_data, &config,
633 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
634}
635
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000636/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100637 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100639 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000640 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100641 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000642 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000643static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000644{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000645 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
646 return -EOPNOTSUPP;
647
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200648 /* Fall-back to main clock in case of no PTP ref is passed */
649 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
650 if (IS_ERR(priv->clk_ptp_ref)) {
651 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
652 priv->clk_ptp_ref = NULL;
653 } else {
654 clk_prepare_enable(priv->clk_ptp_ref);
655 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
656 }
657
Vince Bridgers7cd01392013-12-20 11:19:34 -0600658 priv->adv_ts = 0;
659 if (priv->dma_cap.atime_stamp && priv->extend_desc)
660 priv->adv_ts = 1;
661
662 if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
663 pr_debug("IEEE 1588-2002 Time Stamp supported\n");
664
665 if (netif_msg_hw(priv) && priv->adv_ts)
666 pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000667
668 priv->hw->ptp = &stmmac_ptp;
669 priv->hwts_tx_en = 0;
670 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000671
672 return stmmac_ptp_register(priv);
673}
674
675static void stmmac_release_ptp(struct stmmac_priv *priv)
676{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200677 if (priv->clk_ptp_ref)
678 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000679 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000680}
681
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700682/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100683 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700684 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100685 * Description: this is the helper called by the physical abstraction layer
686 * drivers to communicate the phy link status. According the speed and duplex
687 * this driver can invoke registered glue-logic as well.
688 * It also invoke the eee initialization because it could happen when switch
689 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700690 */
691static void stmmac_adjust_link(struct net_device *dev)
692{
693 struct stmmac_priv *priv = netdev_priv(dev);
694 struct phy_device *phydev = priv->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700695 unsigned long flags;
696 int new_state = 0;
697 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
698
699 if (phydev == NULL)
700 return;
701
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700702 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000703
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700704 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000705 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700706
707 /* Now we make sure that we can be in full duplex mode.
708 * If not, we operate in half-duplex mode. */
709 if (phydev->duplex != priv->oldduplex) {
710 new_state = 1;
711 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000712 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700713 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000714 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700715 priv->oldduplex = phydev->duplex;
716 }
717 /* Flow Control operation */
718 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500719 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000720 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700721
722 if (phydev->speed != priv->speed) {
723 new_state = 1;
724 switch (phydev->speed) {
725 case 1000:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000726 if (likely(priv->plat->has_gmac))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000727 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000728 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700729 break;
730 case 100:
731 case 10:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000732 if (priv->plat->has_gmac) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000733 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700734 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000735 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700736 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000737 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700738 }
739 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000740 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700741 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000742 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700743 break;
744 default:
745 if (netif_msg_link(priv))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000746 pr_warn("%s: Speed (%d) not 10/100\n",
747 dev->name, phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700748 break;
749 }
750
751 priv->speed = phydev->speed;
752 }
753
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000754 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700755
756 if (!priv->oldlink) {
757 new_state = 1;
758 priv->oldlink = 1;
759 }
760 } else if (priv->oldlink) {
761 new_state = 1;
762 priv->oldlink = 0;
763 priv->speed = 0;
764 priv->oldduplex = -1;
765 }
766
767 if (new_state && netif_msg_link(priv))
768 phy_print_status(phydev);
769
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100770 spin_unlock_irqrestore(&priv->lock, flags);
771
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200772 /* At this stage, it could be needed to setup the EEE or adjust some
773 * MAC related HW registers.
774 */
775 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700776}
777
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000778/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100779 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000780 * @priv: driver private structure
781 * Description: this is to verify if the HW supports the PCS.
782 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
783 * configured for the TBI, RTBI, or SGMII PHY interface.
784 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000785static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
786{
787 int interface = priv->plat->interface;
788
789 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900790 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
791 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
792 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
793 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000794 pr_debug("STMMAC: PCS RGMII support enable\n");
795 priv->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900796 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000797 pr_debug("STMMAC: PCS SGMII support enable\n");
798 priv->pcs = STMMAC_PCS_SGMII;
799 }
800 }
801}
802
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700803/**
804 * stmmac_init_phy - PHY initialization
805 * @dev: net device structure
806 * Description: it initializes the driver's PHY state, and attaches the PHY
807 * to the mac driver.
808 * Return value:
809 * 0 on success
810 */
811static int stmmac_init_phy(struct net_device *dev)
812{
813 struct stmmac_priv *priv = netdev_priv(dev);
814 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000815 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000816 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000817 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000818 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700819 priv->oldlink = 0;
820 priv->speed = 0;
821 priv->oldduplex = -1;
822
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700823 if (priv->plat->phy_node) {
824 phydev = of_phy_connect(dev, priv->plat->phy_node,
825 &stmmac_adjust_link, 0, interface);
826 } else {
827 if (priv->plat->phy_bus_name)
828 snprintf(bus_id, MII_BUS_ID_SIZE, "%s-%x",
829 priv->plat->phy_bus_name, priv->plat->bus_id);
830 else
831 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
832 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000833
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700834 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
835 priv->plat->phy_addr);
836 pr_debug("stmmac_init_phy: trying to attach to %s\n",
837 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700838
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700839 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
840 interface);
841 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700842
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300843 if (IS_ERR_OR_NULL(phydev)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700844 pr_err("%s: Could not attach to PHY\n", dev->name);
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300845 if (!phydev)
846 return -ENODEV;
847
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700848 return PTR_ERR(phydev);
849 }
850
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000851 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000852 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000853 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200854 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000855 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
856 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000857
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700858 /*
859 * Broken HW is sometimes missing the pull-up resistor on the
860 * MDIO line, which results in reads to non-existent devices returning
861 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
862 * device as well.
863 * Note: phydev->phy_id is the result of reading the UID PHY registers.
864 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700865 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700866 phy_disconnect(phydev);
867 return -ENODEV;
868 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100869
870 /* If attached to a switch, there is no reason to poll phy handler */
Fabrice Gasnier8ecd80a2016-02-29 14:27:40 +0100871 if (priv->plat->phy_bus_name)
872 if (!strcmp(priv->plat->phy_bus_name, "fixed"))
873 phydev->irq = PHY_IGNORE_INTERRUPT;
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100874
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700875 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000876 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700877
878 priv->phydev = phydev;
879
880 return 0;
881}
882
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700883/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100884 * stmmac_display_ring - display ring
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000885 * @head: pointer to the head of the ring passed.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700886 * @size: size of the ring.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000887 * @extend_desc: to verify if extended descriptors are used.
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000888 * Description: display the control/status and buffer descriptors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700889 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000890static void stmmac_display_ring(void *head, int size, int extend_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700891{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700892 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000893 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
894 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000895
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700896 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000897 u64 x;
898 if (extend_desc) {
899 x = *(u64 *) ep;
900 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000901 i, (unsigned int)virt_to_phys(ep),
902 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000903 ep->basic.des2, ep->basic.des3);
904 ep++;
905 } else {
906 x = *(u64 *) p;
907 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000908 i, (unsigned int)virt_to_phys(p),
909 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000910 p->des2, p->des3);
911 p++;
912 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700913 pr_info("\n");
914 }
915}
916
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000917static void stmmac_display_rings(struct stmmac_priv *priv)
918{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000919 if (priv->extend_desc) {
920 pr_info("Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100921 stmmac_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000922 pr_info("Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100923 stmmac_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000924 } else {
925 pr_info("RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100926 stmmac_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000927 pr_info("TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100928 stmmac_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000929 }
930}
931
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000932static int stmmac_set_bfsize(int mtu, int bufsize)
933{
934 int ret = bufsize;
935
936 if (mtu >= BUF_SIZE_4KiB)
937 ret = BUF_SIZE_8KiB;
938 else if (mtu >= BUF_SIZE_2KiB)
939 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100940 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000941 ret = BUF_SIZE_2KiB;
942 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100943 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000944
945 return ret;
946}
947
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000948/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100949 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000950 * @priv: driver private structure
951 * Description: this function is called to clear the tx and rx descriptors
952 * in case of both basic and extended descriptors are used.
953 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000954static void stmmac_clear_descriptors(struct stmmac_priv *priv)
955{
956 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000957
958 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100959 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000960 if (priv->extend_desc)
961 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
962 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100963 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000964 else
965 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
966 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100967 (i == DMA_RX_SIZE - 1));
968 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000969 if (priv->extend_desc)
970 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
971 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100972 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000973 else
974 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
975 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100976 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000977}
978
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100979/**
980 * stmmac_init_rx_buffers - init the RX descriptor buffer.
981 * @priv: driver private structure
982 * @p: descriptor pointer
983 * @i: descriptor index
984 * @flags: gfp flag.
985 * Description: this function is called to allocate a receive buffer, perform
986 * the DMA mapping and init the descriptor.
987 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000988static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +0100989 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000990{
991 struct sk_buff *skb;
992
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530993 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200994 if (!skb) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000995 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200996 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000997 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000998 priv->rx_skbuff[i] = skb;
999 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
1000 priv->dma_buf_sz,
1001 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001002 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
1003 pr_err("%s: DMA mapping error\n", __func__);
1004 dev_kfree_skb_any(skb);
1005 return -EINVAL;
1006 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001007
1008 p->des2 = priv->rx_skbuff_dma[i];
1009
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001010 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001011 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001012 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001013
1014 return 0;
1015}
1016
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001017static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
1018{
1019 if (priv->rx_skbuff[i]) {
1020 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
1021 priv->dma_buf_sz, DMA_FROM_DEVICE);
1022 dev_kfree_skb_any(priv->rx_skbuff[i]);
1023 }
1024 priv->rx_skbuff[i] = NULL;
1025}
1026
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001027/**
1028 * init_dma_desc_rings - init the RX/TX descriptor rings
1029 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001030 * @flags: gfp flag.
1031 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001032 * and allocates the socket buffers. It suppors the chained and ring
1033 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001034 */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001035static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001036{
1037 int i;
1038 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001039 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001040 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001041
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001042 if (priv->hw->mode->set_16kib_bfsize)
1043 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001044
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001045 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001046 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001047
Vince Bridgers2618abb2014-01-20 05:39:01 -06001048 priv->dma_buf_sz = bfsize;
1049
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001050 if (netif_msg_probe(priv)) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001051 pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
1052 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001053
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001054 /* RX INITIALIZATION */
1055 pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
1056 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001057 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001058 struct dma_desc *p;
1059 if (priv->extend_desc)
1060 p = &((priv->dma_erx + i)->basic);
1061 else
1062 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001063
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001064 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001065 if (ret)
1066 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001067
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001068 if (netif_msg_probe(priv))
1069 pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
1070 priv->rx_skbuff[i]->data,
1071 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001072 }
1073 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001074 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001075 buf_sz = bfsize;
1076
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001077 /* Setup the chained descriptor addresses */
1078 if (priv->mode == STMMAC_CHAIN_MODE) {
1079 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001080 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001081 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001082 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001083 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001084 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001085 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001086 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001087 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001088 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001089 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001090 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001091
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001092 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001093 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001094 struct dma_desc *p;
1095 if (priv->extend_desc)
1096 p = &((priv->dma_etx + i)->basic);
1097 else
1098 p = priv->dma_tx + i;
1099 p->des2 = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001100 priv->tx_skbuff_dma[i].buf = 0;
1101 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001102 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001103 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001104 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001105 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001106
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001107 priv->dirty_tx = 0;
1108 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001109 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001110
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001111 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001112
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001113 if (netif_msg_hw(priv))
1114 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001115
1116 return 0;
1117err_init_rx_buffers:
1118 while (--i >= 0)
1119 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001120 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001121}
1122
1123static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1124{
1125 int i;
1126
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001127 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001128 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001129}
1130
1131static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1132{
1133 int i;
1134
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001135 for (i = 0; i < DMA_TX_SIZE; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001136 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001137
damuzi00075e43642014-01-17 23:47:59 +08001138 if (priv->extend_desc)
1139 p = &((priv->dma_etx + i)->basic);
1140 else
1141 p = priv->dma_tx + i;
1142
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001143 if (priv->tx_skbuff_dma[i].buf) {
1144 if (priv->tx_skbuff_dma[i].map_as_page)
1145 dma_unmap_page(priv->device,
1146 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001147 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001148 DMA_TO_DEVICE);
1149 else
1150 dma_unmap_single(priv->device,
1151 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001152 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001153 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001154 }
1155
1156 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001157 dev_kfree_skb_any(priv->tx_skbuff[i]);
1158 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001159 priv->tx_skbuff_dma[i].buf = 0;
1160 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001161 }
1162 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001163}
1164
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001165/**
1166 * alloc_dma_desc_resources - alloc TX/RX resources.
1167 * @priv: private structure
1168 * Description: according to which descriptor can be used (extend or basic)
1169 * this function allocates the resources for TX and RX paths. In case of
1170 * reception, for example, it pre-allocated the RX socket buffer in order to
1171 * allow zero-copy mechanism.
1172 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001173static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1174{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001175 int ret = -ENOMEM;
1176
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001177 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001178 GFP_KERNEL);
1179 if (!priv->rx_skbuff_dma)
1180 return -ENOMEM;
1181
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001182 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001183 GFP_KERNEL);
1184 if (!priv->rx_skbuff)
1185 goto err_rx_skbuff;
1186
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001187 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001188 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001189 GFP_KERNEL);
1190 if (!priv->tx_skbuff_dma)
1191 goto err_tx_skbuff_dma;
1192
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001193 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001194 GFP_KERNEL);
1195 if (!priv->tx_skbuff)
1196 goto err_tx_skbuff;
1197
1198 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001199 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001200 sizeof(struct
1201 dma_extended_desc),
1202 &priv->dma_rx_phy,
1203 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001204 if (!priv->dma_erx)
1205 goto err_dma;
1206
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001207 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001208 sizeof(struct
1209 dma_extended_desc),
1210 &priv->dma_tx_phy,
1211 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001212 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001213 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001214 sizeof(struct dma_extended_desc),
1215 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001216 goto err_dma;
1217 }
1218 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001219 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001220 sizeof(struct dma_desc),
1221 &priv->dma_rx_phy,
1222 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001223 if (!priv->dma_rx)
1224 goto err_dma;
1225
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001226 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001227 sizeof(struct dma_desc),
1228 &priv->dma_tx_phy,
1229 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001230 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001231 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001232 sizeof(struct dma_desc),
1233 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001234 goto err_dma;
1235 }
1236 }
1237
1238 return 0;
1239
1240err_dma:
1241 kfree(priv->tx_skbuff);
1242err_tx_skbuff:
1243 kfree(priv->tx_skbuff_dma);
1244err_tx_skbuff_dma:
1245 kfree(priv->rx_skbuff);
1246err_rx_skbuff:
1247 kfree(priv->rx_skbuff_dma);
1248 return ret;
1249}
1250
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001251static void free_dma_desc_resources(struct stmmac_priv *priv)
1252{
1253 /* Release the DMA TX/RX socket buffers */
1254 dma_free_rx_skbufs(priv);
1255 dma_free_tx_skbufs(priv);
1256
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001257 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001258 if (!priv->extend_desc) {
1259 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001260 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001261 priv->dma_tx, priv->dma_tx_phy);
1262 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001263 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001264 priv->dma_rx, priv->dma_rx_phy);
1265 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001266 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001267 sizeof(struct dma_extended_desc),
1268 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001269 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001270 sizeof(struct dma_extended_desc),
1271 priv->dma_erx, priv->dma_rx_phy);
1272 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001273 kfree(priv->rx_skbuff_dma);
1274 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001275 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001276 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001277}
1278
1279/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001280 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001281 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001282 * Description: it is used for configuring the DMA operation mode register in
1283 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001284 */
1285static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1286{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001287 int rxfifosz = priv->plat->rx_fifo_size;
1288
Sonic Zhange2a240c2013-08-28 18:55:39 +08001289 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001290 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001291 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001292 /*
1293 * In case of GMAC, SF mode can be enabled
1294 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001295 * 1) TX COE if actually supported
1296 * 2) There is no bugged Jumbo frame support
1297 * that needs to not insert csum in the TDES.
1298 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001299 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1300 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001301 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001302 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001303 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1304 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001305}
1306
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001307/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001308 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001309 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001310 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001311 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001312static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001313{
Beniamino Galvani38979572015-01-21 19:07:27 +01001314 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001315 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001316
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001317 spin_lock(&priv->tx_lock);
1318
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001319 priv->xstats.tx_clean++;
1320
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001321 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001322 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001323 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001324 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001325
1326 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001327 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001328 else
1329 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001330
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001331 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001332 &priv->xstats, p,
1333 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001334 /* Check if the descriptor is owned by the DMA */
1335 if (unlikely(status & tx_dma_own))
1336 break;
1337
1338 /* Just consider the last segment and ...*/
1339 if (likely(!(status & tx_not_ls))) {
1340 /* ... verify the status error condition */
1341 if (unlikely(status & tx_err)) {
1342 priv->dev->stats.tx_errors++;
1343 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001344 priv->dev->stats.tx_packets++;
1345 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001346 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001347 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001348 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001349
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001350 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1351 if (priv->tx_skbuff_dma[entry].map_as_page)
1352 dma_unmap_page(priv->device,
1353 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001354 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001355 DMA_TO_DEVICE);
1356 else
1357 dma_unmap_single(priv->device,
1358 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001359 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001360 DMA_TO_DEVICE);
1361 priv->tx_skbuff_dma[entry].buf = 0;
1362 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001363 }
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001364 priv->hw->mode->clean_desc3(priv, p);
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001365 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001366 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001367
1368 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001369 pkts_compl++;
1370 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001371 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001372 priv->tx_skbuff[entry] = NULL;
1373 }
1374
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001375 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001376
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001377 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001378 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001379 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001380
1381 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1382
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001383 if (unlikely(netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001384 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001385 netif_tx_lock(priv->dev);
1386 if (netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001387 stmmac_tx_avail(priv) > STMMAC_TX_THRESH) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001388 if (netif_msg_tx_done(priv))
1389 pr_debug("%s: restart transmit\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001390 netif_wake_queue(priv->dev);
1391 }
1392 netif_tx_unlock(priv->dev);
1393 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001394
1395 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1396 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001397 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001398 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001399 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001400}
1401
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001402static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001403{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001404 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001405}
1406
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001407static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001408{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001409 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001410}
1411
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001412/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001413 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001414 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001415 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001416 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001417 */
1418static void stmmac_tx_err(struct stmmac_priv *priv)
1419{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001420 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001421 netif_stop_queue(priv->dev);
1422
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001423 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001424 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001425 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001426 if (priv->extend_desc)
1427 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1428 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001429 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001430 else
1431 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1432 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001433 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001434 priv->dirty_tx = 0;
1435 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001436 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001437 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001438
1439 priv->dev->stats.tx_errors++;
1440 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001441}
1442
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001443/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001444 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001445 * @priv: driver private structure
1446 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001447 * It calls the dwmac dma routine and schedule poll method in case of some
1448 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001449 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001450static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001451{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001452 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001453 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001454
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001455 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001456 if (likely((status & handle_rx)) || (status & handle_tx)) {
1457 if (likely(napi_schedule_prep(&priv->napi))) {
1458 stmmac_disable_dma_irq(priv);
1459 __napi_schedule(&priv->napi);
1460 }
1461 }
1462 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001463 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001464 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1465 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001466 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001467 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001468 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1469 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001470 else
1471 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001472 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001473 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001474 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001475 } else if (unlikely(status == tx_hard_error))
1476 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001477}
1478
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001479/**
1480 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1481 * @priv: driver private structure
1482 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1483 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001484static void stmmac_mmc_setup(struct stmmac_priv *priv)
1485{
1486 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001487 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001488
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001489 dwmac_mmc_intr_all_mask(priv->ioaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001490
1491 if (priv->dma_cap.rmon) {
1492 dwmac_mmc_ctrl(priv->ioaddr, mode);
1493 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1494 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +00001495 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001496}
1497
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001498/**
1499 * stmmac_get_synopsys_id - return the SYINID.
1500 * @priv: driver private structure
1501 * Description: this simple function is to decode and return the SYINID
1502 * starting from the HW core register.
1503 */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001504static u32 stmmac_get_synopsys_id(struct stmmac_priv *priv)
1505{
1506 u32 hwid = priv->hw->synopsys_uid;
1507
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001508 /* Check Synopsys Id (not available on old chips) */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001509 if (likely(hwid)) {
1510 u32 uid = ((hwid & 0x0000ff00) >> 8);
1511 u32 synid = (hwid & 0x000000ff);
1512
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001513 pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001514 uid, synid);
1515
1516 return synid;
1517 }
1518 return 0;
1519}
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001520
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001521/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001522 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001523 * @priv: driver private structure
1524 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001525 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1526 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001527 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001528static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1529{
1530 if (priv->plat->enh_desc) {
1531 pr_info(" Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001532
1533 /* GMAC older than 3.50 has no extended descriptors */
1534 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1535 pr_info("\tEnabled extended descriptors\n");
1536 priv->extend_desc = 1;
1537 } else
1538 pr_warn("Extended descriptors not supported\n");
1539
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001540 priv->hw->desc = &enh_desc_ops;
1541 } else {
1542 pr_info(" Normal descriptors\n");
1543 priv->hw->desc = &ndesc_ops;
1544 }
1545}
1546
1547/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001548 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001549 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001550 * Description:
1551 * new GMAC chip generations have a new register to indicate the
1552 * presence of the optional feature/functions.
1553 * This can be also used to override the value passed through the
1554 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001555 */
1556static int stmmac_get_hw_features(struct stmmac_priv *priv)
1557{
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001558 u32 hw_cap = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001559
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001560 if (priv->hw->dma->get_hw_feature) {
1561 hw_cap = priv->hw->dma->get_hw_feature(priv->ioaddr);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001562
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001563 priv->dma_cap.mbps_10_100 = (hw_cap & DMA_HW_FEAT_MIISEL);
1564 priv->dma_cap.mbps_1000 = (hw_cap & DMA_HW_FEAT_GMIISEL) >> 1;
1565 priv->dma_cap.half_duplex = (hw_cap & DMA_HW_FEAT_HDSEL) >> 2;
1566 priv->dma_cap.hash_filter = (hw_cap & DMA_HW_FEAT_HASHSEL) >> 4;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001567 priv->dma_cap.multi_addr = (hw_cap & DMA_HW_FEAT_ADDMAC) >> 5;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001568 priv->dma_cap.pcs = (hw_cap & DMA_HW_FEAT_PCSSEL) >> 6;
1569 priv->dma_cap.sma_mdio = (hw_cap & DMA_HW_FEAT_SMASEL) >> 8;
1570 priv->dma_cap.pmt_remote_wake_up =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001571 (hw_cap & DMA_HW_FEAT_RWKSEL) >> 9;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001572 priv->dma_cap.pmt_magic_frame =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001573 (hw_cap & DMA_HW_FEAT_MGKSEL) >> 10;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001574 /* MMC */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001575 priv->dma_cap.rmon = (hw_cap & DMA_HW_FEAT_MMCSEL) >> 11;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001576 /* IEEE 1588-2002 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001577 priv->dma_cap.time_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001578 (hw_cap & DMA_HW_FEAT_TSVER1SEL) >> 12;
1579 /* IEEE 1588-2008 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001580 priv->dma_cap.atime_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001581 (hw_cap & DMA_HW_FEAT_TSVER2SEL) >> 13;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001582 /* 802.3az - Energy-Efficient Ethernet (EEE) */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001583 priv->dma_cap.eee = (hw_cap & DMA_HW_FEAT_EEESEL) >> 14;
1584 priv->dma_cap.av = (hw_cap & DMA_HW_FEAT_AVSEL) >> 15;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001585 /* TX and RX csum */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001586 priv->dma_cap.tx_coe = (hw_cap & DMA_HW_FEAT_TXCOESEL) >> 16;
1587 priv->dma_cap.rx_coe_type1 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001588 (hw_cap & DMA_HW_FEAT_RXTYP1COE) >> 17;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001589 priv->dma_cap.rx_coe_type2 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001590 (hw_cap & DMA_HW_FEAT_RXTYP2COE) >> 18;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001591 priv->dma_cap.rxfifo_over_2048 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001592 (hw_cap & DMA_HW_FEAT_RXFIFOSIZE) >> 19;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001593 /* TX and RX number of channels */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001594 priv->dma_cap.number_rx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001595 (hw_cap & DMA_HW_FEAT_RXCHCNT) >> 20;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001596 priv->dma_cap.number_tx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001597 (hw_cap & DMA_HW_FEAT_TXCHCNT) >> 22;
1598 /* Alternate (enhanced) DESC mode */
1599 priv->dma_cap.enh_desc = (hw_cap & DMA_HW_FEAT_ENHDESSEL) >> 24;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001600 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001601
1602 return hw_cap;
1603}
1604
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001605/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001606 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001607 * @priv: driver private structure
1608 * Description:
1609 * it is to verify if the MAC address is valid, in case of failures it
1610 * generates a random MAC address
1611 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001612static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1613{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001614 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001615 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001616 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001617 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001618 eth_hw_addr_random(priv->dev);
Hans de Goedec88460b2014-01-26 15:50:44 +01001619 pr_info("%s: device MAC address %pM\n", priv->dev->name,
1620 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001621 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001622}
1623
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001624/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001625 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001626 * @priv: driver private structure
1627 * Description:
1628 * It inits the DMA invoking the specific MAC/GMAC callback.
1629 * Some DMA parameters can be passed from the platform;
1630 * in case of these are not passed a default is kept for the MAC or GMAC.
1631 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001632static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1633{
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001634 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, aal = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001635 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001636 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001637 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001638
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001639 if (priv->plat->dma_cfg) {
1640 pbl = priv->plat->dma_cfg->pbl;
1641 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001642 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001643 aal = priv->plat->dma_cfg->aal;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001644 }
1645
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001646 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1647 atds = 1;
1648
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001649 ret = priv->hw->dma->reset(priv->ioaddr);
1650 if (ret) {
1651 dev_err(priv->device, "Failed to reset the dma\n");
1652 return ret;
1653 }
1654
1655 priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001656 aal, priv->dma_tx_phy, priv->dma_rx_phy, atds);
1657
1658 if ((priv->synopsys_id >= DWMAC_CORE_3_50) &&
1659 (priv->plat->axi && priv->hw->dma->axi))
1660 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1661
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001662 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001663}
1664
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001665/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001666 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001667 * @data: data pointer
1668 * Description:
1669 * This is the timer handler to directly invoke the stmmac_tx_clean.
1670 */
1671static void stmmac_tx_timer(unsigned long data)
1672{
1673 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1674
1675 stmmac_tx_clean(priv);
1676}
1677
1678/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001679 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001680 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001681 * Description:
1682 * This inits the transmit coalesce parameters: i.e. timer rate,
1683 * timer handler and default threshold used for enabling the
1684 * interrupt on completion bit.
1685 */
1686static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1687{
1688 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1689 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1690 init_timer(&priv->txtimer);
1691 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1692 priv->txtimer.data = (unsigned long)priv;
1693 priv->txtimer.function = stmmac_tx_timer;
1694 add_timer(&priv->txtimer);
1695}
1696
1697/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001698 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001699 * @dev : pointer to the device structure.
1700 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001701 * this is the main function to setup the HW in a usable state because the
1702 * dma engine is reset, the core registers are configured (e.g. AXI,
1703 * Checksum features, timers). The DMA is ready to start receiving and
1704 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001705 * Return value:
1706 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1707 * file on failure.
1708 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001709static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001710{
1711 struct stmmac_priv *priv = netdev_priv(dev);
1712 int ret;
1713
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001714 /* DMA initialization and SW reset */
1715 ret = stmmac_init_dma_engine(priv);
1716 if (ret < 0) {
1717 pr_err("%s: DMA engine initialization failed\n", __func__);
1718 return ret;
1719 }
1720
1721 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001722 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001723
1724 /* If required, perform hw setup of the bus. */
1725 if (priv->plat->bus_setup)
1726 priv->plat->bus_setup(priv->ioaddr);
1727
1728 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001729 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001730
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001731 ret = priv->hw->mac->rx_ipc(priv->hw);
1732 if (!ret) {
1733 pr_warn(" RX IPC Checksum Offload disabled\n");
1734 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001735 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001736 }
1737
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001738 /* Enable the MAC Rx/Tx */
1739 stmmac_set_mac(priv->ioaddr, true);
1740
1741 /* Set the HW DMA mode and the COE */
1742 stmmac_dma_operation_mode(priv);
1743
1744 stmmac_mmc_setup(priv);
1745
Huacai Chenfe1319292014-12-19 22:38:18 +08001746 if (init_ptp) {
1747 ret = stmmac_init_ptp(priv);
1748 if (ret && ret != -EOPNOTSUPP)
1749 pr_warn("%s: failed PTP initialisation\n", __func__);
1750 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001751
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001752#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001753 ret = stmmac_init_fs(dev);
1754 if (ret < 0)
1755 pr_warn("%s: failed debugFS registration\n", __func__);
1756#endif
1757 /* Start the ball rolling... */
1758 pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
1759 priv->hw->dma->start_tx(priv->ioaddr);
1760 priv->hw->dma->start_rx(priv->ioaddr);
1761
1762 /* Dump DMA/MAC registers */
1763 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001764 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001765 priv->hw->dma->dump_regs(priv->ioaddr);
1766 }
1767 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1768
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001769 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1770 priv->rx_riwt = MAX_DMA_RIWT;
1771 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1772 }
1773
1774 if (priv->pcs && priv->hw->mac->ctrl_ane)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001775 priv->hw->mac->ctrl_ane(priv->hw, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001776
1777 return 0;
1778}
1779
1780/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001781 * stmmac_open - open entry point of the driver
1782 * @dev : pointer to the device structure.
1783 * Description:
1784 * This function is the open entry point of the driver.
1785 * Return value:
1786 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1787 * file on failure.
1788 */
1789static int stmmac_open(struct net_device *dev)
1790{
1791 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001792 int ret;
1793
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001794 stmmac_check_ether_addr(priv);
1795
Byungho An4d8f0822013-04-07 17:56:16 +00001796 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
1797 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001798 ret = stmmac_init_phy(dev);
1799 if (ret) {
1800 pr_err("%s: Cannot attach to PHY (error: %d)\n",
1801 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001802 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001803 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001804 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001805
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001806 /* Extra statistics */
1807 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1808 priv->xstats.threshold = tc;
1809
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001810 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001811
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001812 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001813 if (ret < 0) {
1814 pr_err("%s: DMA descriptors allocation failed\n", __func__);
1815 goto dma_desc_error;
1816 }
1817
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001818 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1819 if (ret < 0) {
1820 pr_err("%s: DMA descriptors initialization failed\n", __func__);
1821 goto init_error;
1822 }
1823
Huacai Chenfe1319292014-12-19 22:38:18 +08001824 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001825 if (ret < 0) {
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001826 pr_err("%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001827 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001828 }
1829
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001830 stmmac_init_tx_coalesce(priv);
1831
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001832 if (priv->phydev)
1833 phy_start(priv->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001834
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001835 /* Request the IRQ lines */
1836 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001837 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001838 if (unlikely(ret < 0)) {
1839 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1840 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001841 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001842 }
1843
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001844 /* Request the Wake IRQ in case of another line is used for WoL */
1845 if (priv->wol_irq != dev->irq) {
1846 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1847 IRQF_SHARED, dev->name, dev);
1848 if (unlikely(ret < 0)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001849 pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1850 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001851 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001852 }
1853 }
1854
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001855 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001856 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001857 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1858 dev->name, dev);
1859 if (unlikely(ret < 0)) {
1860 pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1861 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001862 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001863 }
1864 }
1865
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001866 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001867 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001868
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001869 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001870
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001871lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001872 if (priv->wol_irq != dev->irq)
1873 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001874wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001875 free_irq(dev->irq, dev);
1876
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001877init_error:
1878 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001879dma_desc_error:
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001880 if (priv->phydev)
1881 phy_disconnect(priv->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001882
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001883 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001884}
1885
1886/**
1887 * stmmac_release - close entry point of the driver
1888 * @dev : device pointer.
1889 * Description:
1890 * This is the stop entry point of the driver.
1891 */
1892static int stmmac_release(struct net_device *dev)
1893{
1894 struct stmmac_priv *priv = netdev_priv(dev);
1895
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001896 if (priv->eee_enabled)
1897 del_timer_sync(&priv->eee_ctrl_timer);
1898
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001899 /* Stop and disconnect the PHY */
1900 if (priv->phydev) {
1901 phy_stop(priv->phydev);
1902 phy_disconnect(priv->phydev);
1903 priv->phydev = NULL;
1904 }
1905
1906 netif_stop_queue(dev);
1907
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001908 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001909
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001910 del_timer_sync(&priv->txtimer);
1911
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001912 /* Free the IRQ lines */
1913 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001914 if (priv->wol_irq != dev->irq)
1915 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001916 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001917 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001918
1919 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001920 priv->hw->dma->stop_tx(priv->ioaddr);
1921 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001922
1923 /* Release and free the Rx/Tx resources */
1924 free_dma_desc_resources(priv);
1925
avisconti19449bf2010-10-25 18:58:14 +00001926 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001927 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001928
1929 netif_carrier_off(dev);
1930
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001931#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001932 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001933#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001934
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001935 stmmac_release_ptp(priv);
1936
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001937 return 0;
1938}
1939
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001940/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001941 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001942 * @skb : the socket buffer
1943 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001944 * Description : this is the tx entry point of the driver.
1945 * It programs the chain or the ring and supports oversized frames
1946 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001947 */
1948static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
1949{
1950 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001951 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001952 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001953 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001954 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001955 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001956 unsigned int enh_desc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001957
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01001958 spin_lock(&priv->tx_lock);
1959
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001960 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01001961 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001962 if (!netif_queue_stopped(dev)) {
1963 netif_stop_queue(dev);
1964 /* This is a hard error, log it. */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001965 pr_err("%s: Tx Ring full when queue awake\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001966 }
1967 return NETDEV_TX_BUSY;
1968 }
1969
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001970 if (priv->tx_path_in_lpi_mode)
1971 stmmac_disable_eee_mode(priv);
1972
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001973 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001974 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001975
Michał Mirosław5e982f32011-04-09 02:46:55 +00001976 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001977
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001978 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001979 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001980 else
1981 desc = priv->dma_tx + entry;
1982
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001983 first = desc;
1984
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001985 priv->tx_skbuff[first_entry] = skb;
1986
1987 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001988 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001989 if (enh_desc)
1990 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
1991
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001992 if (unlikely(is_jumbo)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001993 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001994 if (unlikely(entry < 0))
1995 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001996 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001997
1998 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001999 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2000 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002001 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002002
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002003 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2004
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002005 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002006 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002007 else
2008 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002009
Ian Campbellf7223802011-09-21 21:53:20 +00002010 desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
2011 DMA_TO_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002012 if (dma_mapping_error(priv->device, desc->des2))
2013 goto dma_map_err; /* should reuse desc w/o issues */
2014
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002015 priv->tx_skbuff[entry] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002016 priv->tx_skbuff_dma[entry].buf = desc->des2;
2017 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002018 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002019 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2020
2021 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002022 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002023 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002024 }
2025
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002026 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2027
2028 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002029
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002030 if (netif_msg_pktdata(priv)) {
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002031 pr_debug("%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2032 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2033 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002034
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002035 if (priv->extend_desc)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002036 stmmac_display_ring((void *)priv->dma_etx,
2037 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002038 else
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002039 stmmac_display_ring((void *)priv->dma_tx,
2040 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002041
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002042 pr_debug(">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002043 print_pkt(skb->data, skb->len);
2044 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002045
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002046 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002047 if (netif_msg_hw(priv))
2048 pr_debug("%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002049 netif_stop_queue(dev);
2050 }
2051
2052 dev->stats.tx_bytes += skb->len;
2053
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002054 /* According to the coalesce parameter the IC bit for the latest
2055 * segment is reset and the timer re-started to clean the tx status.
2056 * This approach takes care about the fragments: desc is the first
2057 * element in case of no SG.
2058 */
2059 priv->tx_count_frames += nfrags + 1;
2060 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2061 mod_timer(&priv->txtimer,
2062 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2063 } else {
2064 priv->tx_count_frames = 0;
2065 priv->hw->desc->set_tx_ic(desc);
2066 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002067 }
2068
2069 if (!priv->hwts_tx_en)
2070 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002071
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002072 /* Ready to fill the first descriptor and set the OWN bit w/o any
2073 * problems because all the descriptors are actually ready to be
2074 * passed to the DMA engine.
2075 */
2076 if (likely(!is_jumbo)) {
2077 bool last_segment = (nfrags == 0);
2078
2079 first->des2 = dma_map_single(priv->device, skb->data,
2080 nopaged_len, DMA_TO_DEVICE);
2081 if (dma_mapping_error(priv->device, first->des2))
2082 goto dma_map_err;
2083
2084 priv->tx_skbuff_dma[first_entry].buf = first->des2;
2085 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2086 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2087
2088 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2089 priv->hwts_tx_en)) {
2090 /* declare that device is doing timestamping */
2091 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2092 priv->hw->desc->enable_tx_timestamp(first);
2093 }
2094
2095 /* Prepare the first descriptor setting the OWN bit too */
2096 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2097 csum_insertion, priv->mode, 1,
2098 last_segment);
2099
2100 /* The own bit must be the latest setting done when prepare the
2101 * descriptor and then barrier is needed to make sure that
2102 * all is coherent before granting the DMA engine.
2103 */
2104 smp_wmb();
2105 }
2106
Beniamino Galvani38979572015-01-21 19:07:27 +01002107 netdev_sent_queue(dev, skb->len);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002108 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2109
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002110 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002111 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002112
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002113dma_map_err:
Fabrice Gasnier758a0ab2014-11-04 17:08:06 +01002114 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002115 dev_err(priv->device, "Tx dma map failed\n");
2116 dev_kfree_skb(skb);
2117 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002118 return NETDEV_TX_OK;
2119}
2120
Vince Bridgersb9381982014-01-14 13:42:05 -06002121static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2122{
2123 struct ethhdr *ehdr;
2124 u16 vlanid;
2125
2126 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2127 NETIF_F_HW_VLAN_CTAG_RX &&
2128 !__vlan_get_tag(skb, &vlanid)) {
2129 /* pop the vlan tag */
2130 ehdr = (struct ethhdr *)skb->data;
2131 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2132 skb_pull(skb, VLAN_HLEN);
2133 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2134 }
2135}
2136
2137
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002138/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002139 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002140 * @priv: driver private structure
2141 * Description : this is to reallocate the skb for the reception process
2142 * that is based on zero-copy.
2143 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002144static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2145{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002146 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002147 unsigned int entry = priv->dirty_rx;
2148 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002149
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002150 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002151 struct dma_desc *p;
2152
2153 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002154 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002155 else
2156 p = priv->dma_rx + entry;
2157
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002158 if (likely(priv->rx_skbuff[entry] == NULL)) {
2159 struct sk_buff *skb;
2160
Eric Dumazetacb600d2012-10-05 06:23:55 +00002161 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002162
2163 if (unlikely(skb == NULL))
2164 break;
2165
2166 priv->rx_skbuff[entry] = skb;
2167 priv->rx_skbuff_dma[entry] =
2168 dma_map_single(priv->device, skb->data, bfsize,
2169 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002170 if (dma_mapping_error(priv->device,
2171 priv->rx_skbuff_dma[entry])) {
2172 dev_err(priv->device, "Rx dma map failed\n");
2173 dev_kfree_skb(skb);
2174 break;
2175 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002176 p->des2 = priv->rx_skbuff_dma[entry];
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002177
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002178 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002179
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002180 if (netif_msg_rx_status(priv))
2181 pr_debug("\trefill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002182 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002183 wmb();
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002184 priv->hw->desc->set_rx_owner(p);
Deepak Sikri8e839892012-07-08 21:14:45 +00002185 wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002186
2187 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002188 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002189 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002190}
2191
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002192/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002193 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002194 * @priv: driver private structure
2195 * @limit: napi bugget.
2196 * Description : this the function called by the napi poll method.
2197 * It gets all the frames inside the ring.
2198 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002199static int stmmac_rx(struct stmmac_priv *priv, int limit)
2200{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002201 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002202 unsigned int next_entry;
2203 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002204 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002205
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002206 if (netif_msg_rx_status(priv)) {
2207 pr_debug("%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002208 if (priv->extend_desc)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002209 stmmac_display_ring((void *)priv->dma_erx,
2210 DMA_RX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002211 else
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002212 stmmac_display_ring((void *)priv->dma_rx,
2213 DMA_RX_SIZE, 0);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002214 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002215 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002216 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002217 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002218
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002219 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002220 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002221 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002222 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002223
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002224 /* read the status of the incoming frame */
2225 status = priv->hw->desc->rx_status(&priv->dev->stats,
2226 &priv->xstats, p);
2227 /* check if managed by the DMA otherwise go ahead */
2228 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002229 break;
2230
2231 count++;
2232
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002233 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2234 next_entry = priv->cur_rx;
2235
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002236 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002237 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002238 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002239 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002240
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002241 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2242 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2243 &priv->xstats,
2244 priv->dma_erx +
2245 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002246 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002247 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002248 if (priv->hwts_rx_en && !priv->extend_desc) {
2249 /* DESC2 & DESC3 will be overwitten by device
2250 * with timestamp value, hence reinitialize
2251 * them in stmmac_rx_refill() function so that
2252 * device can reuse it.
2253 */
2254 priv->rx_skbuff[entry] = NULL;
2255 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002256 priv->rx_skbuff_dma[entry],
2257 priv->dma_buf_sz,
2258 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002259 }
2260 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002261 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002262 int frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002263
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002264 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2265
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002266 /* check if frame_len fits the preallocated memory */
2267 if (frame_len > priv->dma_buf_sz) {
2268 priv->dev->stats.rx_length_errors++;
2269 break;
2270 }
2271
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002272 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002273 * Type frames (LLC/LLC-SNAP)
2274 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002275 if (unlikely(status != llc_snap))
2276 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002277
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002278 if (netif_msg_rx_status(priv)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002279 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002280 p, entry, p->des2);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002281 if (frame_len > ETH_FRAME_LEN)
2282 pr_debug("\tframe size %d, COE: %d\n",
2283 frame_len, status);
2284 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002285 skb = priv->rx_skbuff[entry];
2286 if (unlikely(!skb)) {
2287 pr_err("%s: Inconsistent Rx descriptor chain\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002288 priv->dev->name);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002289 priv->dev->stats.rx_dropped++;
2290 break;
2291 }
2292 prefetch(skb->data - NET_IP_ALIGN);
2293 priv->rx_skbuff[entry] = NULL;
2294
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002295 stmmac_get_rx_hwtstamp(priv, entry, skb);
2296
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002297 skb_put(skb, frame_len);
2298 dma_unmap_single(priv->device,
2299 priv->rx_skbuff_dma[entry],
2300 priv->dma_buf_sz, DMA_FROM_DEVICE);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002301
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002302 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002303 pr_debug("frame received (%dbytes)", frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002304 print_pkt(skb->data, frame_len);
2305 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002306
Vince Bridgersb9381982014-01-14 13:42:05 -06002307 stmmac_rx_vlan(priv->dev, skb);
2308
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002309 skb->protocol = eth_type_trans(skb, priv->dev);
2310
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002311 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002312 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002313 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002314 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002315
2316 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002317
2318 priv->dev->stats.rx_packets++;
2319 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002320 }
2321 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002322 }
2323
2324 stmmac_rx_refill(priv);
2325
2326 priv->xstats.rx_pkt_n += count;
2327
2328 return count;
2329}
2330
2331/**
2332 * stmmac_poll - stmmac poll method (NAPI)
2333 * @napi : pointer to the napi structure.
2334 * @budget : maximum number of packets that the current CPU can receive from
2335 * all interfaces.
2336 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002337 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002338 */
2339static int stmmac_poll(struct napi_struct *napi, int budget)
2340{
2341 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2342 int work_done = 0;
2343
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002344 priv->xstats.napi_poll++;
2345 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002346
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002347 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002348 if (work_done < budget) {
2349 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002350 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002351 }
2352 return work_done;
2353}
2354
2355/**
2356 * stmmac_tx_timeout
2357 * @dev : Pointer to net device structure
2358 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002359 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002360 * netdev structure and arrange for the device to be reset to a sane state
2361 * in order to transmit a new packet.
2362 */
2363static void stmmac_tx_timeout(struct net_device *dev)
2364{
2365 struct stmmac_priv *priv = netdev_priv(dev);
2366
2367 /* Clear Tx resources and restart transmitting again */
2368 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002369}
2370
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002371/**
Jiri Pirko01789342011-08-16 06:29:00 +00002372 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002373 * @dev : pointer to the device structure
2374 * Description:
2375 * This function is a driver entry point which gets called by the kernel
2376 * whenever multicast addresses must be enabled/disabled.
2377 * Return value:
2378 * void.
2379 */
Jiri Pirko01789342011-08-16 06:29:00 +00002380static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002381{
2382 struct stmmac_priv *priv = netdev_priv(dev);
2383
Vince Bridgers3b57de92014-07-31 15:49:17 -05002384 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002385}
2386
2387/**
2388 * stmmac_change_mtu - entry point to change MTU size for the device.
2389 * @dev : device pointer.
2390 * @new_mtu : the new MTU size for the device.
2391 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2392 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2393 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2394 * Return value:
2395 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2396 * file on failure.
2397 */
2398static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2399{
2400 struct stmmac_priv *priv = netdev_priv(dev);
2401 int max_mtu;
2402
2403 if (netif_running(dev)) {
2404 pr_err("%s: must be stopped to change its MTU\n", dev->name);
2405 return -EBUSY;
2406 }
2407
Giuseppe CAVALLARO48febf72011-10-18 00:01:21 +00002408 if (priv->plat->enh_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002409 max_mtu = JUMBO_LEN;
2410 else
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +00002411 max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002412
Vince Bridgers2618abb2014-01-20 05:39:01 -06002413 if (priv->plat->maxmtu < max_mtu)
2414 max_mtu = priv->plat->maxmtu;
2415
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002416 if ((new_mtu < 46) || (new_mtu > max_mtu)) {
2417 pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
2418 return -EINVAL;
2419 }
2420
Michał Mirosław5e982f32011-04-09 02:46:55 +00002421 dev->mtu = new_mtu;
2422 netdev_update_features(dev);
2423
2424 return 0;
2425}
2426
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002427static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002428 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002429{
2430 struct stmmac_priv *priv = netdev_priv(dev);
2431
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002432 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002433 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002434
Michał Mirosław5e982f32011-04-09 02:46:55 +00002435 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002436 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002437
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002438 /* Some GMAC devices have a bugged Jumbo frame support that
2439 * needs to have the Tx COE disabled for oversized frames
2440 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002441 * the TX csum insertionin the TDES and not use SF.
2442 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002443 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002444 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002445
Michał Mirosław5e982f32011-04-09 02:46:55 +00002446 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002447}
2448
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002449static int stmmac_set_features(struct net_device *netdev,
2450 netdev_features_t features)
2451{
2452 struct stmmac_priv *priv = netdev_priv(netdev);
2453
2454 /* Keep the COE Type in case of csum is supporting */
2455 if (features & NETIF_F_RXCSUM)
2456 priv->hw->rx_csum = priv->plat->rx_coe;
2457 else
2458 priv->hw->rx_csum = 0;
2459 /* No check needed because rx_coe has been set before and it will be
2460 * fixed in case of issue.
2461 */
2462 priv->hw->mac->rx_ipc(priv->hw);
2463
2464 return 0;
2465}
2466
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002467/**
2468 * stmmac_interrupt - main ISR
2469 * @irq: interrupt number.
2470 * @dev_id: to pass the net device pointer.
2471 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002472 * It can call:
2473 * o DMA service routine (to manage incoming frame reception and transmission
2474 * status)
2475 * o Core interrupts to manage: remote wake-up, management counter, LPI
2476 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002477 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002478static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2479{
2480 struct net_device *dev = (struct net_device *)dev_id;
2481 struct stmmac_priv *priv = netdev_priv(dev);
2482
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002483 if (priv->irq_wake)
2484 pm_wakeup_event(priv->device, 0);
2485
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002486 if (unlikely(!dev)) {
2487 pr_err("%s: invalid dev pointer\n", __func__);
2488 return IRQ_NONE;
2489 }
2490
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002491 /* To handle GMAC own interrupts */
2492 if (priv->plat->has_gmac) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002493 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002494 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002495 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002496 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002497 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002498 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002499 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002500 priv->tx_path_in_lpi_mode = false;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002501 }
2502 }
2503
2504 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002505 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002506
2507 return IRQ_HANDLED;
2508}
2509
2510#ifdef CONFIG_NET_POLL_CONTROLLER
2511/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002512 * to allow network I/O with interrupts disabled.
2513 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002514static void stmmac_poll_controller(struct net_device *dev)
2515{
2516 disable_irq(dev->irq);
2517 stmmac_interrupt(dev->irq, dev);
2518 enable_irq(dev->irq);
2519}
2520#endif
2521
2522/**
2523 * stmmac_ioctl - Entry point for the Ioctl
2524 * @dev: Device pointer.
2525 * @rq: An IOCTL specefic structure, that can contain a pointer to
2526 * a proprietary structure used to pass information to the driver.
2527 * @cmd: IOCTL command
2528 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002529 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002530 */
2531static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2532{
2533 struct stmmac_priv *priv = netdev_priv(dev);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002534 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002535
2536 if (!netif_running(dev))
2537 return -EINVAL;
2538
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002539 switch (cmd) {
2540 case SIOCGMIIPHY:
2541 case SIOCGMIIREG:
2542 case SIOCSMIIREG:
2543 if (!priv->phydev)
2544 return -EINVAL;
2545 ret = phy_mii_ioctl(priv->phydev, rq, cmd);
2546 break;
2547 case SIOCSHWTSTAMP:
2548 ret = stmmac_hwtstamp_ioctl(dev, rq);
2549 break;
2550 default:
2551 break;
2552 }
Richard Cochran28b04112010-07-17 08:48:55 +00002553
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002554 return ret;
2555}
2556
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002557#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002558static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002559
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002560static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002561 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002562{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002563 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002564 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2565 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002566
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002567 for (i = 0; i < size; i++) {
2568 u64 x;
2569 if (extend_desc) {
2570 x = *(u64 *) ep;
2571 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002572 i, (unsigned int)virt_to_phys(ep),
2573 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002574 ep->basic.des2, ep->basic.des3);
2575 ep++;
2576 } else {
2577 x = *(u64 *) p;
2578 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002579 i, (unsigned int)virt_to_phys(ep),
2580 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002581 p->des2, p->des3);
2582 p++;
2583 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002584 seq_printf(seq, "\n");
2585 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002586}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002587
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002588static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2589{
2590 struct net_device *dev = seq->private;
2591 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002592
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002593 if (priv->extend_desc) {
2594 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002595 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002596 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002597 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002598 } else {
2599 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002600 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002601 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002602 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002603 }
2604
2605 return 0;
2606}
2607
2608static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2609{
2610 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2611}
2612
2613static const struct file_operations stmmac_rings_status_fops = {
2614 .owner = THIS_MODULE,
2615 .open = stmmac_sysfs_ring_open,
2616 .read = seq_read,
2617 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002618 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002619};
2620
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002621static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2622{
2623 struct net_device *dev = seq->private;
2624 struct stmmac_priv *priv = netdev_priv(dev);
2625
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002626 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002627 seq_printf(seq, "DMA HW features not supported\n");
2628 return 0;
2629 }
2630
2631 seq_printf(seq, "==============================\n");
2632 seq_printf(seq, "\tDMA HW features\n");
2633 seq_printf(seq, "==============================\n");
2634
2635 seq_printf(seq, "\t10/100 Mbps %s\n",
2636 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2637 seq_printf(seq, "\t1000 Mbps %s\n",
2638 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2639 seq_printf(seq, "\tHalf duple %s\n",
2640 (priv->dma_cap.half_duplex) ? "Y" : "N");
2641 seq_printf(seq, "\tHash Filter: %s\n",
2642 (priv->dma_cap.hash_filter) ? "Y" : "N");
2643 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2644 (priv->dma_cap.multi_addr) ? "Y" : "N");
2645 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2646 (priv->dma_cap.pcs) ? "Y" : "N");
2647 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2648 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2649 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2650 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2651 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2652 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2653 seq_printf(seq, "\tRMON module: %s\n",
2654 (priv->dma_cap.rmon) ? "Y" : "N");
2655 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2656 (priv->dma_cap.time_stamp) ? "Y" : "N");
2657 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
2658 (priv->dma_cap.atime_stamp) ? "Y" : "N");
2659 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
2660 (priv->dma_cap.eee) ? "Y" : "N");
2661 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2662 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2663 (priv->dma_cap.tx_coe) ? "Y" : "N");
2664 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
2665 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
2666 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
2667 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
2668 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
2669 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
2670 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
2671 priv->dma_cap.number_rx_channel);
2672 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
2673 priv->dma_cap.number_tx_channel);
2674 seq_printf(seq, "\tEnhanced descriptors: %s\n",
2675 (priv->dma_cap.enh_desc) ? "Y" : "N");
2676
2677 return 0;
2678}
2679
2680static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
2681{
2682 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
2683}
2684
2685static const struct file_operations stmmac_dma_cap_fops = {
2686 .owner = THIS_MODULE,
2687 .open = stmmac_sysfs_dma_cap_open,
2688 .read = seq_read,
2689 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002690 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002691};
2692
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002693static int stmmac_init_fs(struct net_device *dev)
2694{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002695 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002696
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002697 /* Create per netdev entries */
2698 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
2699
2700 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
2701 pr_err("ERROR %s/%s, debugfs create directory failed\n",
2702 STMMAC_RESOURCE_NAME, dev->name);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002703
2704 return -ENOMEM;
2705 }
2706
2707 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002708 priv->dbgfs_rings_status =
2709 debugfs_create_file("descriptors_status", S_IRUGO,
2710 priv->dbgfs_dir, dev,
2711 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002712
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002713 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002714 pr_info("ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002715 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002716
2717 return -ENOMEM;
2718 }
2719
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002720 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002721 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
2722 priv->dbgfs_dir,
2723 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002724
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002725 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002726 pr_info("ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002727 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002728
2729 return -ENOMEM;
2730 }
2731
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002732 return 0;
2733}
2734
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002735static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002736{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002737 struct stmmac_priv *priv = netdev_priv(dev);
2738
2739 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002740}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002741#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002742
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002743static const struct net_device_ops stmmac_netdev_ops = {
2744 .ndo_open = stmmac_open,
2745 .ndo_start_xmit = stmmac_xmit,
2746 .ndo_stop = stmmac_release,
2747 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00002748 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002749 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00002750 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002751 .ndo_tx_timeout = stmmac_tx_timeout,
2752 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002753#ifdef CONFIG_NET_POLL_CONTROLLER
2754 .ndo_poll_controller = stmmac_poll_controller,
2755#endif
2756 .ndo_set_mac_address = eth_mac_addr,
2757};
2758
2759/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002760 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002761 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002762 * Description: this function is to configure the MAC device according to
2763 * some platform parameters or the HW capability register. It prepares the
2764 * driver to use either ring or chain modes and to setup either enhanced or
2765 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002766 */
2767static int stmmac_hw_init(struct stmmac_priv *priv)
2768{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002769 struct mac_device_info *mac;
2770
2771 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002772 if (priv->plat->has_gmac) {
2773 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05002774 mac = dwmac1000_setup(priv->ioaddr,
2775 priv->plat->multicast_filter_bins,
2776 priv->plat->unicast_filter_entries);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002777 } else {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002778 mac = dwmac100_setup(priv->ioaddr);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002779 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002780 if (!mac)
2781 return -ENOMEM;
2782
2783 priv->hw = mac;
2784
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002785 /* Get and dump the chip ID */
Giuseppe CAVALLAROcffb13f2012-05-13 22:18:41 +00002786 priv->synopsys_id = stmmac_get_synopsys_id(priv);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002787
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002788 /* To use the chained or ring mode */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002789 if (chain_mode) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002790 priv->hw->mode = &chain_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002791 pr_info(" Chain mode enabled\n");
2792 priv->mode = STMMAC_CHAIN_MODE;
2793 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002794 priv->hw->mode = &ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002795 pr_info(" Ring mode enabled\n");
2796 priv->mode = STMMAC_RING_MODE;
2797 }
2798
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002799 /* Get the HW capability (new GMAC newer than 3.50a) */
2800 priv->hw_cap_support = stmmac_get_hw_features(priv);
2801 if (priv->hw_cap_support) {
2802 pr_info(" DMA HW capability register supported");
2803
2804 /* We can override some gmac/dma configuration fields: e.g.
2805 * enh_desc, tx_coe (e.g. that are passed through the
2806 * platform) with the values from the HW capability
2807 * register (if supported).
2808 */
2809 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002810 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002811
Sonic Zhangdec21652015-01-22 14:55:57 +08002812 /* TXCOE doesn't work in thresh DMA mode */
2813 if (priv->plat->force_thresh_dma_mode)
2814 priv->plat->tx_coe = 0;
2815 else
2816 priv->plat->tx_coe = priv->dma_cap.tx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002817
2818 if (priv->dma_cap.rx_coe_type2)
2819 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
2820 else if (priv->dma_cap.rx_coe_type1)
2821 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
2822
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002823 } else
2824 pr_info(" No HW DMA feature register supported");
2825
Byungho An61369d02013-06-28 16:35:32 +09002826 /* To use alternate (extended) or normal descriptor structures */
2827 stmmac_selec_desc_mode(priv);
2828
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002829 if (priv->plat->rx_coe) {
2830 priv->hw->rx_csum = priv->plat->rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002831 pr_info(" RX Checksum Offload Engine supported (type %d)\n",
2832 priv->plat->rx_coe);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002833 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002834 if (priv->plat->tx_coe)
2835 pr_info(" TX Checksum insertion supported\n");
2836
2837 if (priv->plat->pmt) {
2838 pr_info(" Wake-Up On Lan supported\n");
2839 device_set_wakeup_capable(priv->device, 1);
2840 }
2841
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002842 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002843}
2844
2845/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002846 * stmmac_dvr_probe
2847 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002848 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02002849 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002850 * Description: this is the main probe function used to
2851 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02002852 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002853 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002854 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002855int stmmac_dvr_probe(struct device *device,
2856 struct plat_stmmacenet_data *plat_dat,
2857 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002858{
2859 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002860 struct net_device *ndev = NULL;
2861 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002862
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002863 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00002864 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002865 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002866
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002867 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002868
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002869 priv = netdev_priv(ndev);
2870 priv->device = device;
2871 priv->dev = ndev;
2872
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002873 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002874 priv->pause = pause;
2875 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02002876 priv->ioaddr = res->addr;
2877 priv->dev->base_addr = (unsigned long)res->addr;
2878
2879 priv->dev->irq = res->irq;
2880 priv->wol_irq = res->wol_irq;
2881 priv->lpi_irq = res->lpi_irq;
2882
2883 if (res->mac)
2884 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002885
Joachim Eastwooda7a62682015-07-17 23:48:17 +02002886 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02002887
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002888 /* Verify driver arguments */
2889 stmmac_verify_args();
2890
2891 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002892 * this needs to have multiple instances
2893 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002894 if ((phyaddr >= 0) && (phyaddr <= 31))
2895 priv->plat->phy_addr = phyaddr;
2896
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002897 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
2898 if (IS_ERR(priv->stmmac_clk)) {
2899 dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
2900 __func__);
Kweh, Hock Leongc5bb86c2014-09-26 21:42:55 +08002901 /* If failed to obtain stmmac_clk and specific clk_csr value
2902 * is NOT passed from the platform, probe fail.
2903 */
2904 if (!priv->plat->clk_csr) {
2905 ret = PTR_ERR(priv->stmmac_clk);
2906 goto error_clk_get;
2907 } else {
2908 priv->stmmac_clk = NULL;
2909 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002910 }
2911 clk_prepare_enable(priv->stmmac_clk);
2912
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07002913 priv->pclk = devm_clk_get(priv->device, "pclk");
2914 if (IS_ERR(priv->pclk)) {
2915 if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
2916 ret = -EPROBE_DEFER;
2917 goto error_pclk_get;
2918 }
2919 priv->pclk = NULL;
2920 }
2921 clk_prepare_enable(priv->pclk);
2922
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08002923 priv->stmmac_rst = devm_reset_control_get(priv->device,
2924 STMMAC_RESOURCE_NAME);
2925 if (IS_ERR(priv->stmmac_rst)) {
2926 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
2927 ret = -EPROBE_DEFER;
2928 goto error_hw_init;
2929 }
2930 dev_info(priv->device, "no reset control found\n");
2931 priv->stmmac_rst = NULL;
2932 }
2933 if (priv->stmmac_rst)
2934 reset_control_deassert(priv->stmmac_rst);
2935
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002936 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002937 ret = stmmac_hw_init(priv);
2938 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002939 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002940
2941 ndev->netdev_ops = &stmmac_netdev_ops;
2942
2943 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
2944 NETIF_F_RXCSUM;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002945 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
2946 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002947#ifdef STMMAC_VLAN_TAG_USED
2948 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00002949 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002950#endif
2951 priv->msg_enable = netif_msg_init(debug, default_msg_level);
2952
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002953 if (flow_ctrl)
2954 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
2955
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002956 /* Rx Watchdog is available in the COREs newer than the 3.40.
2957 * In some case, for example on bugged HW this feature
2958 * has to be disable and this can be done by passing the
2959 * riwt_off field from the platform.
2960 */
2961 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
2962 priv->use_riwt = 1;
2963 pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
2964 }
2965
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002966 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002967
Vlad Lunguf8e96162010-11-29 22:52:52 +00002968 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002969 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00002970
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002971 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002972 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002973 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002974 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002975 }
2976
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00002977 /* If a specific clk_csr value is passed from the platform
2978 * this means that the CSR Clock Range selection cannot be
2979 * changed at run-time and it is fixed. Viceversa the driver'll try to
2980 * set the MDC clock dynamically according to the csr actual
2981 * clock input.
2982 */
2983 if (!priv->plat->clk_csr)
2984 stmmac_clk_csr_set(priv);
2985 else
2986 priv->clk_csr = priv->plat->clk_csr;
2987
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002988 stmmac_check_pcs_mode(priv);
2989
Byungho An4d8f0822013-04-07 17:56:16 +00002990 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
2991 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002992 /* MDIO bus Registration */
2993 ret = stmmac_mdio_register(ndev);
2994 if (ret < 0) {
2995 pr_debug("%s: MDIO bus (id: %d) registration failed",
2996 __func__, priv->plat->bus_id);
2997 goto error_mdio_register;
2998 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002999 }
3000
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003001 return 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003002
Viresh Kumar6a81c262012-07-30 14:39:41 -07003003error_mdio_register:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003004 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003005error_netdev_register:
3006 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003007error_hw_init:
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003008 clk_disable_unprepare(priv->pclk);
3009error_pclk_get:
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003010 clk_disable_unprepare(priv->stmmac_clk);
3011error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003012 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003013
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003014 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003015}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003016EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003017
3018/**
3019 * stmmac_dvr_remove
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003020 * @ndev: net device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003021 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003022 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003023 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003024int stmmac_dvr_remove(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003025{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003026 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003027
3028 pr_info("%s:\n\tremoving driver", __func__);
3029
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003030 priv->hw->dma->stop_rx(priv->ioaddr);
3031 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003032
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003033 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003034 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003035 unregister_netdev(ndev);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003036 if (priv->stmmac_rst)
3037 reset_control_assert(priv->stmmac_rst);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003038 clk_disable_unprepare(priv->pclk);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003039 clk_disable_unprepare(priv->stmmac_clk);
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003040 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
3041 priv->pcs != STMMAC_PCS_RTBI)
3042 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003043 free_netdev(ndev);
3044
3045 return 0;
3046}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003047EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003048
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003049/**
3050 * stmmac_suspend - suspend callback
3051 * @ndev: net device pointer
3052 * Description: this is the function to suspend the device and it is called
3053 * by the platform driver to stop the network queue, release the resources,
3054 * program the PMT register (for WoL), clean and release driver resources.
3055 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003056int stmmac_suspend(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003057{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003058 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003059 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003060
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003061 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003062 return 0;
3063
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003064 if (priv->phydev)
3065 phy_stop(priv->phydev);
3066
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003067 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003068
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003069 netif_device_detach(ndev);
3070 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003071
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003072 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003073
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003074 /* Stop TX/RX DMA */
3075 priv->hw->dma->stop_tx(priv->ioaddr);
3076 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003077
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003078 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003079 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003080 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003081 priv->irq_wake = 1;
3082 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003083 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003084 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003085 /* Disable clock in case of PWM is off */
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003086 clk_disable(priv->pclk);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003087 clk_disable(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003088 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003089 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003090
3091 priv->oldlink = 0;
3092 priv->speed = 0;
3093 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003094 return 0;
3095}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003096EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003097
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003098/**
3099 * stmmac_resume - resume callback
3100 * @ndev: net device pointer
3101 * Description: when resume this function is invoked to setup the DMA and CORE
3102 * in a usable state.
3103 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003104int stmmac_resume(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003105{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003106 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003107 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003108
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003109 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003110 return 0;
3111
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003112 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaroc4433be2010-09-06 05:02:11 +02003113
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003114 /* Power Down bit, into the PM register, is cleared
3115 * automatically as soon as a magic packet or a Wake-up frame
3116 * is received. Anyway, it's better to manually clear
3117 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003118 * from another devices (e.g. serial console).
3119 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003120 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003121 priv->hw->mac->pmt(priv->hw, 0);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003122 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003123 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003124 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003125 /* enable the clk prevously disabled */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003126 clk_enable(priv->stmmac_clk);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003127 clk_enable(priv->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003128 /* reset the phy so that it's ready */
3129 if (priv->mii)
3130 stmmac_mdio_reset(priv->mii);
3131 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003132
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003133 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003134
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003135 priv->cur_rx = 0;
3136 priv->dirty_rx = 0;
3137 priv->dirty_tx = 0;
3138 priv->cur_tx = 0;
3139 stmmac_clear_descriptors(priv);
3140
Huacai Chenfe1319292014-12-19 22:38:18 +08003141 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003142 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003143 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003144
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003145 napi_enable(&priv->napi);
3146
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003147 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003148
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003149 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003150
3151 if (priv->phydev)
3152 phy_start(priv->phydev);
3153
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003154 return 0;
3155}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003156EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003157
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003158#ifndef MODULE
3159static int __init stmmac_cmdline_opt(char *str)
3160{
3161 char *opt;
3162
3163 if (!str || !*str)
3164 return -EINVAL;
3165 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003166 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003167 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003168 goto err;
3169 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003170 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003171 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003172 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003173 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003174 goto err;
3175 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003176 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003177 goto err;
3178 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003179 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003180 goto err;
3181 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003182 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003183 goto err;
3184 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003185 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003186 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003187 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003188 if (kstrtoint(opt + 10, 0, &eee_timer))
3189 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003190 } else if (!strncmp(opt, "chain_mode:", 11)) {
3191 if (kstrtoint(opt + 11, 0, &chain_mode))
3192 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003193 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003194 }
3195 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003196
3197err:
3198 pr_err("%s: ERROR broken module parameter conversion", __func__);
3199 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003200}
3201
3202__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003203#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003204
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003205static int __init stmmac_init(void)
3206{
3207#ifdef CONFIG_DEBUG_FS
3208 /* Create debugfs main directory if it doesn't exist yet */
3209 if (!stmmac_fs_dir) {
3210 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3211
3212 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3213 pr_err("ERROR %s, debugfs create directory failed\n",
3214 STMMAC_RESOURCE_NAME);
3215
3216 return -ENOMEM;
3217 }
3218 }
3219#endif
3220
3221 return 0;
3222}
3223
3224static void __exit stmmac_exit(void)
3225{
3226#ifdef CONFIG_DEBUG_FS
3227 debugfs_remove_recursive(stmmac_fs_dir);
3228#endif
3229}
3230
3231module_init(stmmac_init)
3232module_exit(stmmac_exit)
3233
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003234MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3235MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3236MODULE_LICENSE("GPL");