blob: f0fcabfe4050f9f228e6636642184dba99243756 [file] [log] [blame]
Eugeni Dodonov45244b82012-05-09 15:37:20 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
Jani Nikula10122052014-08-27 16:27:30 +030031struct ddi_buf_trans {
32 u32 trans1; /* balance leg enable, de-emph level */
33 u32 trans2; /* vref sel, vswing */
David Weinehallf8896f52015-06-25 11:11:03 +030034 u8 i_boost; /* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
Jani Nikula10122052014-08-27 16:27:30 +030035};
36
Ville Syrjälä97eeb872017-02-23 19:35:06 +020037static const u8 index_to_dp_signal_levels[] = {
38 [0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
39 [1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
40 [2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
41 [3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
42 [4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
43 [5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
44 [6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
45 [7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
46 [8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
47 [9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
48};
49
Eugeni Dodonov45244b82012-05-09 15:37:20 -030050/* HDMI/DVI modes ignore everything but the last 2 items. So we share
51 * them for both DP and FDI transports, allowing those ports to
52 * automatically adapt to HDMI connections as well
53 */
Jani Nikula10122052014-08-27 16:27:30 +030054static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030055 { 0x00FFFFFF, 0x0006000E, 0x0 },
56 { 0x00D75FFF, 0x0005000A, 0x0 },
57 { 0x00C30FFF, 0x00040006, 0x0 },
58 { 0x80AAAFFF, 0x000B0000, 0x0 },
59 { 0x00FFFFFF, 0x0005000A, 0x0 },
60 { 0x00D75FFF, 0x000C0004, 0x0 },
61 { 0x80C30FFF, 0x000B0000, 0x0 },
62 { 0x00FFFFFF, 0x00040006, 0x0 },
63 { 0x80D75FFF, 0x000B0000, 0x0 },
Eugeni Dodonov45244b82012-05-09 15:37:20 -030064};
65
Jani Nikula10122052014-08-27 16:27:30 +030066static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030067 { 0x00FFFFFF, 0x0007000E, 0x0 },
68 { 0x00D75FFF, 0x000F000A, 0x0 },
69 { 0x00C30FFF, 0x00060006, 0x0 },
70 { 0x00AAAFFF, 0x001E0000, 0x0 },
71 { 0x00FFFFFF, 0x000F000A, 0x0 },
72 { 0x00D75FFF, 0x00160004, 0x0 },
73 { 0x00C30FFF, 0x001E0000, 0x0 },
74 { 0x00FFFFFF, 0x00060006, 0x0 },
75 { 0x00D75FFF, 0x001E0000, 0x0 },
Paulo Zanoni6acab152013-09-12 17:06:24 -030076};
77
Jani Nikula10122052014-08-27 16:27:30 +030078static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
79 /* Idx NT mV d T mV d db */
David Weinehallf8896f52015-06-25 11:11:03 +030080 { 0x00FFFFFF, 0x0006000E, 0x0 },/* 0: 400 400 0 */
81 { 0x00E79FFF, 0x000E000C, 0x0 },/* 1: 400 500 2 */
82 { 0x00D75FFF, 0x0005000A, 0x0 },/* 2: 400 600 3.5 */
83 { 0x00FFFFFF, 0x0005000A, 0x0 },/* 3: 600 600 0 */
84 { 0x00E79FFF, 0x001D0007, 0x0 },/* 4: 600 750 2 */
85 { 0x00D75FFF, 0x000C0004, 0x0 },/* 5: 600 900 3.5 */
86 { 0x00FFFFFF, 0x00040006, 0x0 },/* 6: 800 800 0 */
87 { 0x80E79FFF, 0x00030002, 0x0 },/* 7: 800 1000 2 */
88 { 0x00FFFFFF, 0x00140005, 0x0 },/* 8: 850 850 0 */
89 { 0x00FFFFFF, 0x000C0004, 0x0 },/* 9: 900 900 0 */
90 { 0x00FFFFFF, 0x001C0003, 0x0 },/* 10: 950 950 0 */
91 { 0x80FFFFFF, 0x00030002, 0x0 },/* 11: 1000 1000 0 */
Eugeni Dodonov45244b82012-05-09 15:37:20 -030092};
93
Jani Nikula10122052014-08-27 16:27:30 +030094static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030095 { 0x00FFFFFF, 0x00000012, 0x0 },
96 { 0x00EBAFFF, 0x00020011, 0x0 },
97 { 0x00C71FFF, 0x0006000F, 0x0 },
98 { 0x00AAAFFF, 0x000E000A, 0x0 },
99 { 0x00FFFFFF, 0x00020011, 0x0 },
100 { 0x00DB6FFF, 0x0005000F, 0x0 },
101 { 0x00BEEFFF, 0x000A000C, 0x0 },
102 { 0x00FFFFFF, 0x0005000F, 0x0 },
103 { 0x00DB6FFF, 0x000A000C, 0x0 },
Paulo Zanoni300644c2013-11-02 21:07:42 -0700104};
105
Jani Nikula10122052014-08-27 16:27:30 +0300106static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300107 { 0x00FFFFFF, 0x0007000E, 0x0 },
108 { 0x00D75FFF, 0x000E000A, 0x0 },
109 { 0x00BEFFFF, 0x00140006, 0x0 },
110 { 0x80B2CFFF, 0x001B0002, 0x0 },
111 { 0x00FFFFFF, 0x000E000A, 0x0 },
112 { 0x00DB6FFF, 0x00160005, 0x0 },
113 { 0x80C71FFF, 0x001A0002, 0x0 },
114 { 0x00F7DFFF, 0x00180004, 0x0 },
115 { 0x80D75FFF, 0x001B0002, 0x0 },
Art Runyane58623c2013-11-02 21:07:41 -0700116};
117
Jani Nikula10122052014-08-27 16:27:30 +0300118static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300119 { 0x00FFFFFF, 0x0001000E, 0x0 },
120 { 0x00D75FFF, 0x0004000A, 0x0 },
121 { 0x00C30FFF, 0x00070006, 0x0 },
122 { 0x00AAAFFF, 0x000C0000, 0x0 },
123 { 0x00FFFFFF, 0x0004000A, 0x0 },
124 { 0x00D75FFF, 0x00090004, 0x0 },
125 { 0x00C30FFF, 0x000C0000, 0x0 },
126 { 0x00FFFFFF, 0x00070006, 0x0 },
127 { 0x00D75FFF, 0x000C0000, 0x0 },
Art Runyane58623c2013-11-02 21:07:41 -0700128};
129
Jani Nikula10122052014-08-27 16:27:30 +0300130static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
131 /* Idx NT mV d T mV df db */
David Weinehallf8896f52015-06-25 11:11:03 +0300132 { 0x00FFFFFF, 0x0007000E, 0x0 },/* 0: 400 400 0 */
133 { 0x00D75FFF, 0x000E000A, 0x0 },/* 1: 400 600 3.5 */
134 { 0x00BEFFFF, 0x00140006, 0x0 },/* 2: 400 800 6 */
135 { 0x00FFFFFF, 0x0009000D, 0x0 },/* 3: 450 450 0 */
136 { 0x00FFFFFF, 0x000E000A, 0x0 },/* 4: 600 600 0 */
137 { 0x00D7FFFF, 0x00140006, 0x0 },/* 5: 600 800 2.5 */
138 { 0x80CB2FFF, 0x001B0002, 0x0 },/* 6: 600 1000 4.5 */
139 { 0x00FFFFFF, 0x00140006, 0x0 },/* 7: 800 800 0 */
140 { 0x80E79FFF, 0x001B0002, 0x0 },/* 8: 800 1000 2 */
141 { 0x80FFFFFF, 0x001B0002, 0x0 },/* 9: 1000 1000 0 */
Damien Lespiaua26aa8b2014-08-01 11:07:55 +0100142};
143
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700144/* Skylake H and S */
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000145static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300146 { 0x00002016, 0x000000A0, 0x0 },
147 { 0x00005012, 0x0000009B, 0x0 },
148 { 0x00007011, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800149 { 0x80009010, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300150 { 0x00002016, 0x0000009B, 0x0 },
151 { 0x00005012, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800152 { 0x80007011, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300153 { 0x00002016, 0x000000DF, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800154 { 0x80005012, 0x000000C0, 0x1 },
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000155};
156
David Weinehallf8896f52015-06-25 11:11:03 +0300157/* Skylake U */
158static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700159 { 0x0000201B, 0x000000A2, 0x0 },
David Weinehallf8896f52015-06-25 11:11:03 +0300160 { 0x00005012, 0x00000088, 0x0 },
Ville Syrjälä5ac90562016-08-02 15:21:57 +0300161 { 0x80007011, 0x000000CD, 0x1 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800162 { 0x80009010, 0x000000C0, 0x1 },
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700163 { 0x0000201B, 0x0000009D, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800164 { 0x80005012, 0x000000C0, 0x1 },
165 { 0x80007011, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300166 { 0x00002016, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800167 { 0x80005012, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300168};
169
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700170/* Skylake Y */
171static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300172 { 0x00000018, 0x000000A2, 0x0 },
173 { 0x00005012, 0x00000088, 0x0 },
Ville Syrjälä5ac90562016-08-02 15:21:57 +0300174 { 0x80007011, 0x000000CD, 0x3 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800175 { 0x80009010, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300176 { 0x00000018, 0x0000009D, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800177 { 0x80005012, 0x000000C0, 0x3 },
178 { 0x80007011, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300179 { 0x00000018, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800180 { 0x80005012, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300181};
182
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700183/* Kabylake H and S */
184static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
185 { 0x00002016, 0x000000A0, 0x0 },
186 { 0x00005012, 0x0000009B, 0x0 },
187 { 0x00007011, 0x00000088, 0x0 },
188 { 0x80009010, 0x000000C0, 0x1 },
189 { 0x00002016, 0x0000009B, 0x0 },
190 { 0x00005012, 0x00000088, 0x0 },
191 { 0x80007011, 0x000000C0, 0x1 },
192 { 0x00002016, 0x00000097, 0x0 },
193 { 0x80005012, 0x000000C0, 0x1 },
194};
195
196/* Kabylake U */
197static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
198 { 0x0000201B, 0x000000A1, 0x0 },
199 { 0x00005012, 0x00000088, 0x0 },
200 { 0x80007011, 0x000000CD, 0x3 },
201 { 0x80009010, 0x000000C0, 0x3 },
202 { 0x0000201B, 0x0000009D, 0x0 },
203 { 0x80005012, 0x000000C0, 0x3 },
204 { 0x80007011, 0x000000C0, 0x3 },
205 { 0x00002016, 0x0000004F, 0x0 },
206 { 0x80005012, 0x000000C0, 0x3 },
207};
208
209/* Kabylake Y */
210static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
211 { 0x00001017, 0x000000A1, 0x0 },
212 { 0x00005012, 0x00000088, 0x0 },
213 { 0x80007011, 0x000000CD, 0x3 },
214 { 0x8000800F, 0x000000C0, 0x3 },
215 { 0x00001017, 0x0000009D, 0x0 },
216 { 0x80005012, 0x000000C0, 0x3 },
217 { 0x80007011, 0x000000C0, 0x3 },
218 { 0x00001017, 0x0000004C, 0x0 },
219 { 0x80005012, 0x000000C0, 0x3 },
220};
221
David Weinehallf8896f52015-06-25 11:11:03 +0300222/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700223 * Skylake/Kabylake H and S
David Weinehallf8896f52015-06-25 11:11:03 +0300224 * eDP 1.4 low vswing translation parameters
225 */
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530226static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300227 { 0x00000018, 0x000000A8, 0x0 },
228 { 0x00004013, 0x000000A9, 0x0 },
229 { 0x00007011, 0x000000A2, 0x0 },
230 { 0x00009010, 0x0000009C, 0x0 },
231 { 0x00000018, 0x000000A9, 0x0 },
232 { 0x00006013, 0x000000A2, 0x0 },
233 { 0x00007011, 0x000000A6, 0x0 },
234 { 0x00000018, 0x000000AB, 0x0 },
235 { 0x00007013, 0x0000009F, 0x0 },
236 { 0x00000018, 0x000000DF, 0x0 },
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530237};
238
David Weinehallf8896f52015-06-25 11:11:03 +0300239/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700240 * Skylake/Kabylake U
David Weinehallf8896f52015-06-25 11:11:03 +0300241 * eDP 1.4 low vswing translation parameters
242 */
243static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
244 { 0x00000018, 0x000000A8, 0x0 },
245 { 0x00004013, 0x000000A9, 0x0 },
246 { 0x00007011, 0x000000A2, 0x0 },
247 { 0x00009010, 0x0000009C, 0x0 },
248 { 0x00000018, 0x000000A9, 0x0 },
249 { 0x00006013, 0x000000A2, 0x0 },
250 { 0x00007011, 0x000000A6, 0x0 },
251 { 0x00002016, 0x000000AB, 0x0 },
252 { 0x00005013, 0x0000009F, 0x0 },
253 { 0x00000018, 0x000000DF, 0x0 },
254};
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530255
David Weinehallf8896f52015-06-25 11:11:03 +0300256/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700257 * Skylake/Kabylake Y
David Weinehallf8896f52015-06-25 11:11:03 +0300258 * eDP 1.4 low vswing translation parameters
259 */
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700260static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300261 { 0x00000018, 0x000000A8, 0x0 },
262 { 0x00004013, 0x000000AB, 0x0 },
263 { 0x00007011, 0x000000A4, 0x0 },
264 { 0x00009010, 0x000000DF, 0x0 },
265 { 0x00000018, 0x000000AA, 0x0 },
266 { 0x00006013, 0x000000A4, 0x0 },
267 { 0x00007011, 0x0000009D, 0x0 },
268 { 0x00000018, 0x000000A0, 0x0 },
269 { 0x00006012, 0x000000DF, 0x0 },
270 { 0x00000018, 0x0000008A, 0x0 },
271};
272
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700273/* Skylake/Kabylake U, H and S */
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000274static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300275 { 0x00000018, 0x000000AC, 0x0 },
276 { 0x00005012, 0x0000009D, 0x0 },
277 { 0x00007011, 0x00000088, 0x0 },
278 { 0x00000018, 0x000000A1, 0x0 },
279 { 0x00000018, 0x00000098, 0x0 },
280 { 0x00004013, 0x00000088, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800281 { 0x80006012, 0x000000CD, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300282 { 0x00000018, 0x000000DF, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800283 { 0x80003015, 0x000000CD, 0x1 }, /* Default */
284 { 0x80003015, 0x000000C0, 0x1 },
285 { 0x80000018, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300286};
287
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700288/* Skylake/Kabylake Y */
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700289static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300290 { 0x00000018, 0x000000A1, 0x0 },
291 { 0x00005012, 0x000000DF, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800292 { 0x80007011, 0x000000CB, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300293 { 0x00000018, 0x000000A4, 0x0 },
294 { 0x00000018, 0x0000009D, 0x0 },
295 { 0x00004013, 0x00000080, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800296 { 0x80006013, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300297 { 0x00000018, 0x0000008A, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800298 { 0x80003015, 0x000000C0, 0x3 }, /* Default */
299 { 0x80003015, 0x000000C0, 0x3 },
300 { 0x80000018, 0x000000C0, 0x3 },
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000301};
302
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530303struct bxt_ddi_buf_trans {
Ville Syrjäläac3ad6c2017-09-18 21:25:37 +0300304 u8 margin; /* swing value */
305 u8 scale; /* scale value */
306 u8 enable; /* scale enable */
307 u8 deemphasis;
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530308 bool default_index; /* true if the entry represents default value */
309};
310
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530311static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
312 /* Idx NT mV diff db */
Imre Deakfe4c63c2015-06-04 18:01:35 +0300313 { 52, 0x9A, 0, 128, true }, /* 0: 400 0 */
314 { 78, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
315 { 104, 0x9A, 0, 64, false }, /* 2: 400 6 */
316 { 154, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
317 { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
318 { 116, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
319 { 154, 0x9A, 0, 64, false }, /* 6: 600 6 */
320 { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
321 { 154, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
David Weinehallf8896f52015-06-25 11:11:03 +0300322 { 154, 0x9A, 1, 128, false }, /* 9: 1200 0 */
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530323};
324
Sonika Jindald9d70002015-09-24 10:24:56 +0530325static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
326 /* Idx NT mV diff db */
327 { 26, 0, 0, 128, false }, /* 0: 200 0 */
328 { 38, 0, 0, 112, false }, /* 1: 200 1.5 */
329 { 48, 0, 0, 96, false }, /* 2: 200 4 */
330 { 54, 0, 0, 69, false }, /* 3: 200 6 */
331 { 32, 0, 0, 128, false }, /* 4: 250 0 */
332 { 48, 0, 0, 104, false }, /* 5: 250 1.5 */
333 { 54, 0, 0, 85, false }, /* 6: 250 4 */
334 { 43, 0, 0, 128, false }, /* 7: 300 0 */
335 { 54, 0, 0, 101, false }, /* 8: 300 1.5 */
336 { 48, 0, 0, 128, false }, /* 9: 300 0 */
337};
338
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530339/* BSpec has 2 recommended values - entries 0 and 8.
340 * Using the entry with higher vswing.
341 */
342static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
343 /* Idx NT mV diff db */
Imre Deakfe4c63c2015-06-04 18:01:35 +0300344 { 52, 0x9A, 0, 128, false }, /* 0: 400 0 */
345 { 52, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
346 { 52, 0x9A, 0, 64, false }, /* 2: 400 6 */
347 { 42, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
348 { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
349 { 77, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
350 { 77, 0x9A, 0, 64, false }, /* 6: 600 6 */
351 { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
352 { 102, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530353 { 154, 0x9A, 1, 128, true }, /* 9: 1200 0 */
354};
355
Rodrigo Vivi83fb7ab2017-06-09 15:26:07 -0700356struct cnl_ddi_buf_trans {
Ville Syrjäläfb5f4e92017-09-18 21:25:38 +0300357 u8 dw2_swing_sel;
358 u8 dw7_n_scalar;
359 u8 dw4_cursor_coeff;
360 u8 dw4_post_cursor_2;
361 u8 dw4_post_cursor_1;
Rodrigo Vivi83fb7ab2017-06-09 15:26:07 -0700362};
363
364/* Voltage Swing Programming for VccIO 0.85V for DP */
365static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
366 /* NT mV Trans mV db */
367 { 0xA, 0x5D, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
368 { 0xA, 0x6A, 0x38, 0x00, 0x07 }, /* 350 500 3.1 */
369 { 0xB, 0x7A, 0x32, 0x00, 0x0D }, /* 350 700 6.0 */
370 { 0x6, 0x7C, 0x2D, 0x00, 0x12 }, /* 350 900 8.2 */
371 { 0xA, 0x69, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
372 { 0xB, 0x7A, 0x36, 0x00, 0x09 }, /* 500 700 2.9 */
373 { 0x6, 0x7C, 0x30, 0x00, 0x0F }, /* 500 900 5.1 */
374 { 0xB, 0x7D, 0x3C, 0x00, 0x03 }, /* 650 725 0.9 */
375 { 0x6, 0x7C, 0x34, 0x00, 0x0B }, /* 600 900 3.5 */
376 { 0x6, 0x7B, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
377};
378
379/* Voltage Swing Programming for VccIO 0.85V for HDMI */
380static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
381 /* NT mV Trans mV db */
382 { 0xA, 0x60, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
383 { 0xB, 0x73, 0x36, 0x00, 0x09 }, /* 450 650 3.2 */
384 { 0x6, 0x7F, 0x31, 0x00, 0x0E }, /* 450 850 5.5 */
385 { 0xB, 0x73, 0x3F, 0x00, 0x00 }, /* 650 650 0.0 */
386 { 0x6, 0x7F, 0x37, 0x00, 0x08 }, /* 650 850 2.3 */
387 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 850 850 0.0 */
388 { 0x6, 0x7F, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
389};
390
391/* Voltage Swing Programming for VccIO 0.85V for eDP */
392static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
393 /* NT mV Trans mV db */
394 { 0xA, 0x66, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
395 { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
396 { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
397 { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
398 { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
399 { 0xA, 0x66, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
400 { 0xB, 0x70, 0x3C, 0x00, 0x03 }, /* 460 600 2.3 */
401 { 0xC, 0x75, 0x3C, 0x00, 0x03 }, /* 537 700 2.3 */
402 { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
403};
404
405/* Voltage Swing Programming for VccIO 0.95V for DP */
406static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
407 /* NT mV Trans mV db */
408 { 0xA, 0x5D, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
409 { 0xA, 0x6A, 0x38, 0x00, 0x07 }, /* 350 500 3.1 */
410 { 0xB, 0x7A, 0x32, 0x00, 0x0D }, /* 350 700 6.0 */
411 { 0x6, 0x7C, 0x2D, 0x00, 0x12 }, /* 350 900 8.2 */
412 { 0xA, 0x69, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
413 { 0xB, 0x7A, 0x36, 0x00, 0x09 }, /* 500 700 2.9 */
414 { 0x6, 0x7C, 0x30, 0x00, 0x0F }, /* 500 900 5.1 */
415 { 0xB, 0x7D, 0x3C, 0x00, 0x03 }, /* 650 725 0.9 */
416 { 0x6, 0x7C, 0x34, 0x00, 0x0B }, /* 600 900 3.5 */
417 { 0x6, 0x7B, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
418};
419
420/* Voltage Swing Programming for VccIO 0.95V for HDMI */
421static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
422 /* NT mV Trans mV db */
423 { 0xA, 0x5C, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
424 { 0xB, 0x69, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
425 { 0x5, 0x76, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
426 { 0xA, 0x5E, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
427 { 0xB, 0x69, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
428 { 0xB, 0x79, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
429 { 0x6, 0x7D, 0x32, 0x00, 0x0D }, /* 600 1000 4.4 */
430 { 0x5, 0x76, 0x3F, 0x00, 0x00 }, /* 800 800 0.0 */
431 { 0x6, 0x7D, 0x39, 0x00, 0x06 }, /* 800 1000 1.9 */
432 { 0x6, 0x7F, 0x39, 0x00, 0x06 }, /* 850 1050 1.8 */
433 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
434};
435
436/* Voltage Swing Programming for VccIO 0.95V for eDP */
437static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
438 /* NT mV Trans mV db */
439 { 0xA, 0x61, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
440 { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
441 { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
442 { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
443 { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
444 { 0xA, 0x61, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
445 { 0xB, 0x68, 0x39, 0x00, 0x06 }, /* 460 600 2.3 */
446 { 0xC, 0x6E, 0x39, 0x00, 0x06 }, /* 537 700 2.3 */
447 { 0x4, 0x7F, 0x3A, 0x00, 0x05 }, /* 460 600 2.3 */
448 { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
449};
450
451/* Voltage Swing Programming for VccIO 1.05V for DP */
452static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
453 /* NT mV Trans mV db */
454 { 0xA, 0x58, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
455 { 0xB, 0x64, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
456 { 0x5, 0x70, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
457 { 0x6, 0x7F, 0x2C, 0x00, 0x13 }, /* 400 1050 8.4 */
458 { 0xB, 0x64, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
459 { 0x5, 0x73, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
460 { 0x6, 0x7F, 0x30, 0x00, 0x0F }, /* 550 1050 5.6 */
461 { 0x5, 0x76, 0x3E, 0x00, 0x01 }, /* 850 900 0.5 */
462 { 0x6, 0x7F, 0x36, 0x00, 0x09 }, /* 750 1050 2.9 */
463 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
464};
465
466/* Voltage Swing Programming for VccIO 1.05V for HDMI */
467static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
468 /* NT mV Trans mV db */
469 { 0xA, 0x58, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
470 { 0xB, 0x64, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
471 { 0x5, 0x70, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
472 { 0xA, 0x5B, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
473 { 0xB, 0x64, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
474 { 0x5, 0x73, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
475 { 0x6, 0x7C, 0x32, 0x00, 0x0D }, /* 600 1000 4.4 */
476 { 0x5, 0x70, 0x3F, 0x00, 0x00 }, /* 800 800 0.0 */
477 { 0x6, 0x7C, 0x39, 0x00, 0x06 }, /* 800 1000 1.9 */
478 { 0x6, 0x7F, 0x39, 0x00, 0x06 }, /* 850 1050 1.8 */
479 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
480};
481
482/* Voltage Swing Programming for VccIO 1.05V for eDP */
483static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
484 /* NT mV Trans mV db */
485 { 0xA, 0x5E, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
486 { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
487 { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
488 { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
489 { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
490 { 0xA, 0x5E, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
491 { 0xB, 0x64, 0x39, 0x00, 0x06 }, /* 460 600 2.3 */
492 { 0xE, 0x6A, 0x39, 0x00, 0x06 }, /* 537 700 2.3 */
493 { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
494};
495
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300496enum port intel_ddi_get_encoder_port(struct intel_encoder *encoder)
Paulo Zanonifc914632012-10-05 12:05:54 -0300497{
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300498 switch (encoder->type) {
Jani Nikula8cd21b72015-09-29 10:24:26 +0300499 case INTEL_OUTPUT_DP_MST:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300500 return enc_to_mst(&encoder->base)->primary->port;
Ville Syrjäläcca05022016-06-22 21:57:06 +0300501 case INTEL_OUTPUT_DP:
Jani Nikula8cd21b72015-09-29 10:24:26 +0300502 case INTEL_OUTPUT_EDP:
503 case INTEL_OUTPUT_HDMI:
504 case INTEL_OUTPUT_UNKNOWN:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300505 return enc_to_dig_port(&encoder->base)->port;
Jani Nikula8cd21b72015-09-29 10:24:26 +0300506 case INTEL_OUTPUT_ANALOG:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300507 return PORT_E;
508 default:
509 MISSING_CASE(encoder->type);
510 return PORT_A;
Paulo Zanonifc914632012-10-05 12:05:54 -0300511 }
512}
513
Ville Syrjäläacee2992015-12-08 19:59:39 +0200514static const struct ddi_buf_trans *
Ville Syrjäläa930acd2016-07-12 15:59:36 +0300515bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
516{
517 if (dev_priv->vbt.edp.low_vswing) {
518 *n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
519 return bdw_ddi_translations_edp;
520 } else {
521 *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
522 return bdw_ddi_translations_dp;
523 }
524}
525
526static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200527skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
David Weinehallf8896f52015-06-25 11:11:03 +0300528{
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700529 if (IS_SKL_ULX(dev_priv)) {
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700530 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200531 return skl_y_ddi_translations_dp;
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700532 } else if (IS_SKL_ULT(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +0300533 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200534 return skl_u_ddi_translations_dp;
David Weinehallf8896f52015-06-25 11:11:03 +0300535 } else {
David Weinehallf8896f52015-06-25 11:11:03 +0300536 *n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200537 return skl_ddi_translations_dp;
David Weinehallf8896f52015-06-25 11:11:03 +0300538 }
David Weinehallf8896f52015-06-25 11:11:03 +0300539}
540
541static const struct ddi_buf_trans *
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700542kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
543{
544 if (IS_KBL_ULX(dev_priv)) {
545 *n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
546 return kbl_y_ddi_translations_dp;
Rodrigo Vivida411a42017-06-09 15:02:50 -0700547 } else if (IS_KBL_ULT(dev_priv) || IS_CFL_ULT(dev_priv)) {
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700548 *n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
549 return kbl_u_ddi_translations_dp;
550 } else {
551 *n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
552 return kbl_ddi_translations_dp;
553 }
554}
555
556static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200557skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
David Weinehallf8896f52015-06-25 11:11:03 +0300558{
Jani Nikula06411f02016-03-24 17:50:21 +0200559 if (dev_priv->vbt.edp.low_vswing) {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200560 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200561 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
562 return skl_y_ddi_translations_edp;
Rodrigo Vivida411a42017-06-09 15:02:50 -0700563 } else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv) ||
564 IS_CFL_ULT(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200565 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
566 return skl_u_ddi_translations_edp;
567 } else {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200568 *n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
569 return skl_ddi_translations_edp;
Ville Syrjäläacee2992015-12-08 19:59:39 +0200570 }
David Weinehallf8896f52015-06-25 11:11:03 +0300571 }
Ville Syrjäläcd1101c2015-12-08 19:59:40 +0200572
Rodrigo Vivida411a42017-06-09 15:02:50 -0700573 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700574 return kbl_get_buf_trans_dp(dev_priv, n_entries);
575 else
576 return skl_get_buf_trans_dp(dev_priv, n_entries);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200577}
David Weinehallf8896f52015-06-25 11:11:03 +0300578
Ville Syrjäläacee2992015-12-08 19:59:39 +0200579static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200580skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
Ville Syrjäläacee2992015-12-08 19:59:39 +0200581{
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200582 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200583 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
584 return skl_y_ddi_translations_hdmi;
585 } else {
586 *n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
587 return skl_ddi_translations_hdmi;
588 }
David Weinehallf8896f52015-06-25 11:11:03 +0300589}
590
Ville Syrjäläd8fe2c72017-10-16 17:56:56 +0300591static const struct ddi_buf_trans *
592intel_ddi_get_buf_trans_dp(struct drm_i915_private *dev_priv,
593 int *n_entries)
594{
595 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) {
596 return kbl_get_buf_trans_dp(dev_priv, n_entries);
597 } else if (IS_SKYLAKE(dev_priv)) {
598 return skl_get_buf_trans_dp(dev_priv, n_entries);
599 } else if (IS_BROADWELL(dev_priv)) {
600 *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
601 return bdw_ddi_translations_dp;
602 } else if (IS_HASWELL(dev_priv)) {
603 *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
604 return hsw_ddi_translations_dp;
605 }
606
607 *n_entries = 0;
608 return NULL;
609}
610
611static const struct ddi_buf_trans *
612intel_ddi_get_buf_trans_edp(struct drm_i915_private *dev_priv,
613 int *n_entries)
614{
615 if (IS_GEN9_BC(dev_priv)) {
616 return skl_get_buf_trans_edp(dev_priv, n_entries);
617 } else if (IS_BROADWELL(dev_priv)) {
618 return bdw_get_buf_trans_edp(dev_priv, n_entries);
619 } else if (IS_HASWELL(dev_priv)) {
620 *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
621 return hsw_ddi_translations_dp;
622 }
623
624 *n_entries = 0;
625 return NULL;
626}
627
628static const struct ddi_buf_trans *
629intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
630 int *n_entries)
631{
632 if (IS_BROADWELL(dev_priv)) {
633 *n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
634 return bdw_ddi_translations_fdi;
635 } else if (IS_HASWELL(dev_priv)) {
636 *n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
637 return hsw_ddi_translations_fdi;
638 }
639
640 *n_entries = 0;
641 return NULL;
642}
643
Ville Syrjälä975786e2017-10-16 17:56:57 +0300644static const struct ddi_buf_trans *
645intel_ddi_get_buf_trans_hdmi(struct drm_i915_private *dev_priv,
646 int *n_entries)
647{
648 if (IS_GEN9_BC(dev_priv)) {
649 return skl_get_buf_trans_hdmi(dev_priv, n_entries);
650 } else if (IS_BROADWELL(dev_priv)) {
651 *n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
652 return bdw_ddi_translations_hdmi;
653 } else if (IS_HASWELL(dev_priv)) {
654 *n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
655 return hsw_ddi_translations_hdmi;
656 }
657
658 *n_entries = 0;
659 return NULL;
660}
661
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700662static const struct cnl_ddi_buf_trans *
663cnl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
664{
665 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
666
667 if (voltage == VOLTAGE_INFO_0_85V) {
668 *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
669 return cnl_ddi_translations_hdmi_0_85V;
670 } else if (voltage == VOLTAGE_INFO_0_95V) {
671 *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
672 return cnl_ddi_translations_hdmi_0_95V;
673 } else if (voltage == VOLTAGE_INFO_1_05V) {
674 *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
675 return cnl_ddi_translations_hdmi_1_05V;
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200676 } else {
677 *n_entries = 1; /* shut up gcc */
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700678 MISSING_CASE(voltage);
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200679 }
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700680 return NULL;
681}
682
683static const struct cnl_ddi_buf_trans *
684cnl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
685{
686 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
687
688 if (voltage == VOLTAGE_INFO_0_85V) {
689 *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
690 return cnl_ddi_translations_dp_0_85V;
691 } else if (voltage == VOLTAGE_INFO_0_95V) {
692 *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
693 return cnl_ddi_translations_dp_0_95V;
694 } else if (voltage == VOLTAGE_INFO_1_05V) {
695 *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
696 return cnl_ddi_translations_dp_1_05V;
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200697 } else {
698 *n_entries = 1; /* shut up gcc */
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700699 MISSING_CASE(voltage);
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200700 }
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700701 return NULL;
702}
703
704static const struct cnl_ddi_buf_trans *
705cnl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
706{
707 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
708
709 if (dev_priv->vbt.edp.low_vswing) {
710 if (voltage == VOLTAGE_INFO_0_85V) {
711 *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
712 return cnl_ddi_translations_edp_0_85V;
713 } else if (voltage == VOLTAGE_INFO_0_95V) {
714 *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
715 return cnl_ddi_translations_edp_0_95V;
716 } else if (voltage == VOLTAGE_INFO_1_05V) {
717 *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
718 return cnl_ddi_translations_edp_1_05V;
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200719 } else {
720 *n_entries = 1; /* shut up gcc */
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700721 MISSING_CASE(voltage);
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200722 }
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700723 return NULL;
724 } else {
725 return cnl_get_buf_trans_dp(dev_priv, n_entries);
726 }
727}
728
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300729static int intel_ddi_hdmi_level(struct drm_i915_private *dev_priv, enum port port)
730{
731 int n_hdmi_entries;
732 int hdmi_level;
733 int hdmi_default_entry;
734
735 hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
736
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200737 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300738 return hdmi_level;
739
Rodrigo Vivibf503552017-08-29 16:22:29 -0700740 if (IS_CANNONLAKE(dev_priv)) {
741 cnl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
742 hdmi_default_entry = n_hdmi_entries - 1;
743 } else if (IS_GEN9_BC(dev_priv)) {
Ville Syrjälä975786e2017-10-16 17:56:57 +0300744 intel_ddi_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300745 hdmi_default_entry = 8;
746 } else if (IS_BROADWELL(dev_priv)) {
Ville Syrjälä975786e2017-10-16 17:56:57 +0300747 intel_ddi_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300748 hdmi_default_entry = 7;
749 } else if (IS_HASWELL(dev_priv)) {
Ville Syrjälä975786e2017-10-16 17:56:57 +0300750 intel_ddi_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300751 hdmi_default_entry = 6;
752 } else {
753 WARN(1, "ddi translation table missing\n");
Ville Syrjälä975786e2017-10-16 17:56:57 +0300754 return 0;
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300755 }
756
757 /* Choose a good default if VBT is badly populated */
758 if (hdmi_level == HDMI_LEVEL_SHIFT_UNKNOWN ||
759 hdmi_level >= n_hdmi_entries)
760 hdmi_level = hdmi_default_entry;
761
762 return hdmi_level;
763}
764
Art Runyane58623c2013-11-02 21:07:41 -0700765/*
766 * Starting with Haswell, DDI port buffers must be programmed with correct
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300767 * values in advance. This function programs the correct values for
768 * DP/eDP/FDI use cases.
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300769 */
Paulo Zanonid7c530b2017-03-30 17:57:52 -0300770static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder)
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300771{
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200772 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Antti Koskipaa75067dd2015-07-10 14:10:55 +0300773 u32 iboost_bit = 0;
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200774 int i, n_entries;
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300775 enum port port = intel_ddi_get_encoder_port(encoder);
Jani Nikula10122052014-08-27 16:27:30 +0300776 const struct ddi_buf_trans *ddi_translations;
Art Runyane58623c2013-11-02 21:07:41 -0700777
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200778 switch (encoder->type) {
779 case INTEL_OUTPUT_EDP:
780 ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv,
781 &n_entries);
782 break;
783 case INTEL_OUTPUT_DP:
784 ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv,
785 &n_entries);
786 break;
787 case INTEL_OUTPUT_ANALOG:
788 ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
789 &n_entries);
790 break;
791 default:
792 MISSING_CASE(encoder->type);
793 return;
Art Runyane58623c2013-11-02 21:07:41 -0700794 }
795
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800796 if (IS_GEN9_BC(dev_priv)) {
Rodrigo Vivi0a918772016-09-30 11:05:56 -0700797 /* If we're boosting the current, set bit 31 of trans1 */
798 if (dev_priv->vbt.ddi_port_info[port].dp_boost_level)
799 iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
800
801 if (WARN_ON(encoder->type == INTEL_OUTPUT_EDP &&
802 port != PORT_A && port != PORT_E &&
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200803 n_entries > 9))
804 n_entries = 9;
Rodrigo Vivi0a918772016-09-30 11:05:56 -0700805 }
806
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200807 for (i = 0; i < n_entries; i++) {
Ville Syrjälä9712e682015-09-18 20:03:22 +0300808 I915_WRITE(DDI_BUF_TRANS_LO(port, i),
809 ddi_translations[i].trans1 | iboost_bit);
810 I915_WRITE(DDI_BUF_TRANS_HI(port, i),
811 ddi_translations[i].trans2);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300812 }
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300813}
Damien Lespiauce4dd492014-08-01 11:07:54 +0100814
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300815/*
816 * Starting with Haswell, DDI port buffers must be programmed with correct
817 * values in advance. This function programs the correct values for
818 * HDMI/DVI use cases.
819 */
820static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder)
821{
822 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
823 u32 iboost_bit = 0;
824 int n_hdmi_entries, hdmi_level;
825 enum port port = intel_ddi_get_encoder_port(encoder);
826 const struct ddi_buf_trans *ddi_translations_hdmi;
827
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300828 hdmi_level = intel_ddi_hdmi_level(dev_priv, port);
829
Ville Syrjälä975786e2017-10-16 17:56:57 +0300830 ddi_translations_hdmi = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
Ville Syrjälä1edaaa22016-07-12 15:59:34 +0300831
Ville Syrjälä975786e2017-10-16 17:56:57 +0300832 /* If we're boosting the current, set bit 31 of trans1 */
833 if (IS_GEN9_BC(dev_priv) &&
834 dev_priv->vbt.ddi_port_info[port].hdmi_boost_level)
835 iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300836
Paulo Zanoni6acab152013-09-12 17:06:24 -0300837 /* Entry 9 is for HDMI: */
Ville Syrjäläed9c77d2016-07-12 15:59:32 +0300838 I915_WRITE(DDI_BUF_TRANS_LO(port, 9),
Ville Syrjälä9712e682015-09-18 20:03:22 +0300839 ddi_translations_hdmi[hdmi_level].trans1 | iboost_bit);
Ville Syrjäläed9c77d2016-07-12 15:59:32 +0300840 I915_WRITE(DDI_BUF_TRANS_HI(port, 9),
Ville Syrjälä9712e682015-09-18 20:03:22 +0300841 ddi_translations_hdmi[hdmi_level].trans2);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300842}
843
Paulo Zanoni248138b2012-11-29 11:29:31 -0200844static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
845 enum port port)
846{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200847 i915_reg_t reg = DDI_BUF_CTL(port);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200848 int i;
849
Vandana Kannan3449ca82015-03-27 14:19:09 +0200850 for (i = 0; i < 16; i++) {
Paulo Zanoni248138b2012-11-29 11:29:31 -0200851 udelay(1);
852 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
853 return;
854 }
855 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
856}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300857
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300858static uint32_t hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700859{
860 switch (pll->id) {
861 case DPLL_ID_WRPLL1:
862 return PORT_CLK_SEL_WRPLL1;
863 case DPLL_ID_WRPLL2:
864 return PORT_CLK_SEL_WRPLL2;
865 case DPLL_ID_SPLL:
866 return PORT_CLK_SEL_SPLL;
867 case DPLL_ID_LCPLL_810:
868 return PORT_CLK_SEL_LCPLL_810;
869 case DPLL_ID_LCPLL_1350:
870 return PORT_CLK_SEL_LCPLL_1350;
871 case DPLL_ID_LCPLL_2700:
872 return PORT_CLK_SEL_LCPLL_2700;
873 default:
874 MISSING_CASE(pll->id);
875 return PORT_CLK_SEL_NONE;
876 }
877}
878
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300879/* Starting with Haswell, different DDI ports can work in FDI mode for
880 * connection to the PCH-located connectors. For this, it is necessary to train
881 * both the DDI port and PCH receiver for the desired DDI buffer settings.
882 *
883 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
884 * please note that when FDI mode is active on DDI E, it shares 2 lines with
885 * DDI A (which is used for eDP)
886 */
887
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200888void hsw_fdi_link_train(struct intel_crtc *crtc,
889 const struct intel_crtc_state *crtc_state)
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300890{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +0200891 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100892 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200893 struct intel_encoder *encoder;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700894 u32 temp, i, rx_ctl_val, ddi_pll_sel;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300895
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +0200896 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200897 WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300898 intel_prepare_dp_ddi_buffers(encoder);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200899 }
900
Paulo Zanoni04945642012-11-01 21:00:59 -0200901 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
902 * mode set "sequence for CRT port" document:
903 * - TP1 to TP2 time with the default value
904 * - FDI delay to 90h
Damien Lespiau8693a822013-05-03 18:48:11 +0100905 *
906 * WaFDIAutoLinkSetTimingOverrride:hsw
Paulo Zanoni04945642012-11-01 21:00:59 -0200907 */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300908 I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
Paulo Zanoni04945642012-11-01 21:00:59 -0200909 FDI_RX_PWRDN_LANE0_VAL(2) |
910 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
911
912 /* Enable the PCH Receiver FDI PLL */
Damien Lespiau3e683202012-12-11 18:48:29 +0000913 rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100914 FDI_RX_PLL_ENABLE |
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200915 FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300916 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
917 POSTING_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200918 udelay(220);
919
920 /* Switch from Rawclk to PCDclk */
921 rx_ctl_val |= FDI_PCDCLK;
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300922 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
Paulo Zanoni04945642012-11-01 21:00:59 -0200923
924 /* Configure Port Clock Select */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200925 ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700926 I915_WRITE(PORT_CLK_SEL(PORT_E), ddi_pll_sel);
927 WARN_ON(ddi_pll_sel != PORT_CLK_SEL_SPLL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200928
929 /* Start the training iterating through available voltages and emphasis,
930 * testing each value twice. */
Jani Nikula10122052014-08-27 16:27:30 +0300931 for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300932 /* Configure DP_TP_CTL with auto-training */
933 I915_WRITE(DP_TP_CTL(PORT_E),
934 DP_TP_CTL_FDI_AUTOTRAIN |
935 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
936 DP_TP_CTL_LINK_TRAIN_PAT1 |
937 DP_TP_CTL_ENABLE);
938
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000939 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
940 * DDI E does not support port reversal, the functionality is
941 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
942 * port reversal bit */
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300943 I915_WRITE(DDI_BUF_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200944 DDI_BUF_CTL_ENABLE |
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200945 ((crtc_state->fdi_lanes - 1) << 1) |
Sonika Jindalc5fe6a02014-08-11 08:57:36 +0530946 DDI_BUF_TRANS_SELECT(i / 2));
Paulo Zanoni04945642012-11-01 21:00:59 -0200947 POSTING_READ(DDI_BUF_CTL(PORT_E));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300948
949 udelay(600);
950
Paulo Zanoni04945642012-11-01 21:00:59 -0200951 /* Program PCH FDI Receiver TU */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300952 I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
Eugeni Dodonov4acf5182012-07-04 20:15:16 -0300953
Paulo Zanoni04945642012-11-01 21:00:59 -0200954 /* Enable PCH FDI Receiver with auto-training */
955 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300956 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
957 POSTING_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200958
959 /* Wait for FDI receiver lane calibration */
960 udelay(30);
961
962 /* Unset FDI_RX_MISC pwrdn lanes */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300963 temp = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200964 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300965 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
966 POSTING_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200967
968 /* Wait for FDI auto training time */
969 udelay(5);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300970
971 temp = I915_READ(DP_TP_STATUS(PORT_E));
972 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
Paulo Zanoni04945642012-11-01 21:00:59 -0200973 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200974 break;
975 }
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300976
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200977 /*
978 * Leave things enabled even if we failed to train FDI.
979 * Results in less fireworks from the state checker.
980 */
981 if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
982 DRM_ERROR("FDI link training failed!\n");
983 break;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300984 }
Paulo Zanoni04945642012-11-01 21:00:59 -0200985
Ville Syrjälä5b421c52016-03-01 16:16:23 +0200986 rx_ctl_val &= ~FDI_RX_ENABLE;
987 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
988 POSTING_READ(FDI_RX_CTL(PIPE_A));
989
Paulo Zanoni248138b2012-11-29 11:29:31 -0200990 temp = I915_READ(DDI_BUF_CTL(PORT_E));
991 temp &= ~DDI_BUF_CTL_ENABLE;
992 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
993 POSTING_READ(DDI_BUF_CTL(PORT_E));
994
Paulo Zanoni04945642012-11-01 21:00:59 -0200995 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
Paulo Zanoni248138b2012-11-29 11:29:31 -0200996 temp = I915_READ(DP_TP_CTL(PORT_E));
997 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
998 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
999 I915_WRITE(DP_TP_CTL(PORT_E), temp);
1000 POSTING_READ(DP_TP_CTL(PORT_E));
1001
1002 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
Paulo Zanoni04945642012-11-01 21:00:59 -02001003
Paulo Zanoni04945642012-11-01 21:00:59 -02001004 /* Reset FDI_RX_MISC pwrdn lanes */
Ville Syrjäläeede3b52015-09-18 20:03:30 +03001005 temp = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -02001006 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1007 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
Ville Syrjäläeede3b52015-09-18 20:03:30 +03001008 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
1009 POSTING_READ(FDI_RX_MISC(PIPE_A));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03001010 }
1011
Ville Syrjäläa308ccb2015-12-04 22:22:50 +02001012 /* Enable normal pixel sending for FDI */
1013 I915_WRITE(DP_TP_CTL(PORT_E),
1014 DP_TP_CTL_FDI_AUTOTRAIN |
1015 DP_TP_CTL_LINK_TRAIN_NORMAL |
1016 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
1017 DP_TP_CTL_ENABLE);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03001018}
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03001019
Paulo Zanonid7c530b2017-03-30 17:57:52 -03001020static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
Dave Airlie44905a272014-05-02 13:36:43 +10001021{
1022 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1023 struct intel_digital_port *intel_dig_port =
1024 enc_to_dig_port(&encoder->base);
1025
1026 intel_dp->DP = intel_dig_port->saved_port_bits |
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05301027 DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001028 intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
Dave Airlie44905a272014-05-02 13:36:43 +10001029}
1030
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001031static struct intel_encoder *
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001032intel_ddi_get_crtc_encoder(struct intel_crtc *crtc)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001033{
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001034 struct drm_device *dev = crtc->base.dev;
Shashank Sharma1524e932017-03-09 19:13:41 +05301035 struct intel_encoder *encoder, *ret = NULL;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001036 int num_encoders = 0;
1037
Shashank Sharma1524e932017-03-09 19:13:41 +05301038 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
1039 ret = encoder;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001040 num_encoders++;
1041 }
1042
1043 if (num_encoders != 1)
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001044 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001045 pipe_name(crtc->pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001046
1047 BUG_ON(ret == NULL);
1048 return ret;
1049}
1050
Paulo Zanoni44a126b2017-03-22 15:58:45 -03001051/* Finds the only possible encoder associated with the given CRTC. */
1052struct intel_encoder *
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001053intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001054{
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001055 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1056 struct intel_encoder *ret = NULL;
1057 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03001058 struct drm_connector *connector;
1059 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001060 int num_encoders = 0;
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001061 int i;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001062
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001063 state = crtc_state->base.state;
1064
Maarten Lankhorstb77c7a92017-03-09 15:52:01 +01001065 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03001066 if (connector_state->crtc != crtc_state->base.crtc)
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001067 continue;
1068
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03001069 ret = to_intel_encoder(connector_state->best_encoder);
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001070 num_encoders++;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001071 }
1072
1073 WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
1074 pipe_name(crtc->pipe));
1075
1076 BUG_ON(ret == NULL);
1077 return ret;
1078}
1079
Damien Lespiau1c0b85c2013-05-10 14:01:51 +01001080#define LC_FREQ 2700
Damien Lespiau1c0b85c2013-05-10 14:01:51 +01001081
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001082static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
1083 i915_reg_t reg)
Jesse Barnes11578552014-01-21 12:42:10 -08001084{
1085 int refclk = LC_FREQ;
1086 int n, p, r;
1087 u32 wrpll;
1088
1089 wrpll = I915_READ(reg);
Daniel Vetter114fe482014-06-25 22:01:48 +03001090 switch (wrpll & WRPLL_PLL_REF_MASK) {
1091 case WRPLL_PLL_SSC:
1092 case WRPLL_PLL_NON_SSC:
Jesse Barnes11578552014-01-21 12:42:10 -08001093 /*
1094 * We could calculate spread here, but our checking
1095 * code only cares about 5% accuracy, and spread is a max of
1096 * 0.5% downspread.
1097 */
1098 refclk = 135;
1099 break;
Daniel Vetter114fe482014-06-25 22:01:48 +03001100 case WRPLL_PLL_LCPLL:
Jesse Barnes11578552014-01-21 12:42:10 -08001101 refclk = LC_FREQ;
1102 break;
1103 default:
1104 WARN(1, "bad wrpll refclk\n");
1105 return 0;
1106 }
1107
1108 r = wrpll & WRPLL_DIVIDER_REF_MASK;
1109 p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
1110 n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
1111
Jesse Barnes20f0ec12014-01-22 12:58:04 -08001112 /* Convert to KHz, p & r have a fixed point portion */
1113 return (refclk * n * 100) / (p * r);
Jesse Barnes11578552014-01-21 12:42:10 -08001114}
1115
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001116static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1117 uint32_t dpll)
1118{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001119 i915_reg_t cfgcr1_reg, cfgcr2_reg;
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001120 uint32_t cfgcr1_val, cfgcr2_val;
1121 uint32_t p0, p1, p2, dco_freq;
1122
Ville Syrjälä923c12412015-09-30 17:06:43 +03001123 cfgcr1_reg = DPLL_CFGCR1(dpll);
1124 cfgcr2_reg = DPLL_CFGCR2(dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001125
1126 cfgcr1_val = I915_READ(cfgcr1_reg);
1127 cfgcr2_val = I915_READ(cfgcr2_reg);
1128
1129 p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
1130 p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;
1131
1132 if (cfgcr2_val & DPLL_CFGCR2_QDIV_MODE(1))
1133 p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
1134 else
1135 p1 = 1;
1136
1137
1138 switch (p0) {
1139 case DPLL_CFGCR2_PDIV_1:
1140 p0 = 1;
1141 break;
1142 case DPLL_CFGCR2_PDIV_2:
1143 p0 = 2;
1144 break;
1145 case DPLL_CFGCR2_PDIV_3:
1146 p0 = 3;
1147 break;
1148 case DPLL_CFGCR2_PDIV_7:
1149 p0 = 7;
1150 break;
1151 }
1152
1153 switch (p2) {
1154 case DPLL_CFGCR2_KDIV_5:
1155 p2 = 5;
1156 break;
1157 case DPLL_CFGCR2_KDIV_2:
1158 p2 = 2;
1159 break;
1160 case DPLL_CFGCR2_KDIV_3:
1161 p2 = 3;
1162 break;
1163 case DPLL_CFGCR2_KDIV_1:
1164 p2 = 1;
1165 break;
1166 }
1167
1168 dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;
1169
1170 dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
1171 1000) / 0x8000;
1172
1173 return dco_freq / (p0 * p1 * p2 * 5);
1174}
1175
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001176static int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1177 uint32_t pll_id)
1178{
1179 uint32_t cfgcr0, cfgcr1;
1180 uint32_t p0, p1, p2, dco_freq, ref_clock;
1181
1182 cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id));
1183 cfgcr1 = I915_READ(CNL_DPLL_CFGCR1(pll_id));
1184
1185 p0 = cfgcr1 & DPLL_CFGCR1_PDIV_MASK;
1186 p2 = cfgcr1 & DPLL_CFGCR1_KDIV_MASK;
1187
1188 if (cfgcr1 & DPLL_CFGCR1_QDIV_MODE(1))
1189 p1 = (cfgcr1 & DPLL_CFGCR1_QDIV_RATIO_MASK) >>
1190 DPLL_CFGCR1_QDIV_RATIO_SHIFT;
1191 else
1192 p1 = 1;
1193
1194
1195 switch (p0) {
1196 case DPLL_CFGCR1_PDIV_2:
1197 p0 = 2;
1198 break;
1199 case DPLL_CFGCR1_PDIV_3:
1200 p0 = 3;
1201 break;
1202 case DPLL_CFGCR1_PDIV_5:
1203 p0 = 5;
1204 break;
1205 case DPLL_CFGCR1_PDIV_7:
1206 p0 = 7;
1207 break;
1208 }
1209
1210 switch (p2) {
1211 case DPLL_CFGCR1_KDIV_1:
1212 p2 = 1;
1213 break;
1214 case DPLL_CFGCR1_KDIV_2:
1215 p2 = 2;
1216 break;
1217 case DPLL_CFGCR1_KDIV_4:
1218 p2 = 4;
1219 break;
1220 }
1221
1222 ref_clock = dev_priv->cdclk.hw.ref;
1223
1224 dco_freq = (cfgcr0 & DPLL_CFGCR0_DCO_INTEGER_MASK) * ref_clock;
1225
1226 dco_freq += (((cfgcr0 & DPLL_CFGCR0_DCO_FRACTION_MASK) >>
Manasi Navare442aa272017-09-14 11:31:39 -07001227 DPLL_CFGCR0_DCO_FRACTION_SHIFT) * ref_clock) / 0x8000;
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001228
Paulo Zanoni0e005882017-10-05 18:38:42 -03001229 if (WARN_ON(p0 == 0 || p1 == 0 || p2 == 0))
1230 return 0;
1231
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001232 return dco_freq / (p0 * p1 * p2 * 5);
1233}
1234
Ville Syrjälä398a0172015-06-30 15:33:51 +03001235static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
1236{
1237 int dotclock;
1238
1239 if (pipe_config->has_pch_encoder)
1240 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1241 &pipe_config->fdi_m_n);
Ville Syrjälä37a56502016-06-22 21:57:04 +03001242 else if (intel_crtc_has_dp_encoder(pipe_config))
Ville Syrjälä398a0172015-06-30 15:33:51 +03001243 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1244 &pipe_config->dp_m_n);
1245 else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36)
1246 dotclock = pipe_config->port_clock * 2 / 3;
1247 else
1248 dotclock = pipe_config->port_clock;
1249
Shashank Sharmab22ca992017-07-24 19:19:32 +05301250 if (pipe_config->ycbcr420)
1251 dotclock *= 2;
1252
Ville Syrjälä398a0172015-06-30 15:33:51 +03001253 if (pipe_config->pixel_multiplier)
1254 dotclock /= pipe_config->pixel_multiplier;
1255
1256 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
1257}
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001258
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001259static void cnl_ddi_clock_get(struct intel_encoder *encoder,
1260 struct intel_crtc_state *pipe_config)
1261{
1262 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1263 int link_clock = 0;
1264 uint32_t cfgcr0, pll_id;
1265
1266 pll_id = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
1267
1268 cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id));
1269
1270 if (cfgcr0 & DPLL_CFGCR0_HDMI_MODE) {
1271 link_clock = cnl_calc_wrpll_link(dev_priv, pll_id);
1272 } else {
1273 link_clock = cfgcr0 & DPLL_CFGCR0_LINK_RATE_MASK;
1274
1275 switch (link_clock) {
1276 case DPLL_CFGCR0_LINK_RATE_810:
1277 link_clock = 81000;
1278 break;
1279 case DPLL_CFGCR0_LINK_RATE_1080:
1280 link_clock = 108000;
1281 break;
1282 case DPLL_CFGCR0_LINK_RATE_1350:
1283 link_clock = 135000;
1284 break;
1285 case DPLL_CFGCR0_LINK_RATE_1620:
1286 link_clock = 162000;
1287 break;
1288 case DPLL_CFGCR0_LINK_RATE_2160:
1289 link_clock = 216000;
1290 break;
1291 case DPLL_CFGCR0_LINK_RATE_2700:
1292 link_clock = 270000;
1293 break;
1294 case DPLL_CFGCR0_LINK_RATE_3240:
1295 link_clock = 324000;
1296 break;
1297 case DPLL_CFGCR0_LINK_RATE_4050:
1298 link_clock = 405000;
1299 break;
1300 default:
1301 WARN(1, "Unsupported link rate\n");
1302 break;
1303 }
1304 link_clock *= 2;
1305 }
1306
1307 pipe_config->port_clock = link_clock;
1308
1309 ddi_dotclock_get(pipe_config);
1310}
1311
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001312static void skl_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001313 struct intel_crtc_state *pipe_config)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001314{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001315 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001316 int link_clock = 0;
1317 uint32_t dpll_ctl1, dpll;
1318
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001319 dpll = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001320
1321 dpll_ctl1 = I915_READ(DPLL_CTRL1);
1322
1323 if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(dpll)) {
1324 link_clock = skl_calc_wrpll_link(dev_priv, dpll);
1325 } else {
Damien Lespiau71cd8422015-04-30 16:39:17 +01001326 link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(dpll);
1327 link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001328
1329 switch (link_clock) {
Damien Lespiau71cd8422015-04-30 16:39:17 +01001330 case DPLL_CTRL1_LINK_RATE_810:
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001331 link_clock = 81000;
1332 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001333 case DPLL_CTRL1_LINK_RATE_1080:
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301334 link_clock = 108000;
1335 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001336 case DPLL_CTRL1_LINK_RATE_1350:
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001337 link_clock = 135000;
1338 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001339 case DPLL_CTRL1_LINK_RATE_1620:
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301340 link_clock = 162000;
1341 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001342 case DPLL_CTRL1_LINK_RATE_2160:
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301343 link_clock = 216000;
1344 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001345 case DPLL_CTRL1_LINK_RATE_2700:
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001346 link_clock = 270000;
1347 break;
1348 default:
1349 WARN(1, "Unsupported link rate\n");
1350 break;
1351 }
1352 link_clock *= 2;
1353 }
1354
1355 pipe_config->port_clock = link_clock;
1356
Ville Syrjälä398a0172015-06-30 15:33:51 +03001357 ddi_dotclock_get(pipe_config);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001358}
1359
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001360static void hsw_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001361 struct intel_crtc_state *pipe_config)
Jesse Barnes11578552014-01-21 12:42:10 -08001362{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001363 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes11578552014-01-21 12:42:10 -08001364 int link_clock = 0;
1365 u32 val, pll;
1366
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001367 val = hsw_pll_to_ddi_pll_sel(pipe_config->shared_dpll);
Jesse Barnes11578552014-01-21 12:42:10 -08001368 switch (val & PORT_CLK_SEL_MASK) {
1369 case PORT_CLK_SEL_LCPLL_810:
1370 link_clock = 81000;
1371 break;
1372 case PORT_CLK_SEL_LCPLL_1350:
1373 link_clock = 135000;
1374 break;
1375 case PORT_CLK_SEL_LCPLL_2700:
1376 link_clock = 270000;
1377 break;
1378 case PORT_CLK_SEL_WRPLL1:
Ville Syrjälä01403de2015-09-18 20:03:33 +03001379 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
Jesse Barnes11578552014-01-21 12:42:10 -08001380 break;
1381 case PORT_CLK_SEL_WRPLL2:
Ville Syrjälä01403de2015-09-18 20:03:33 +03001382 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
Jesse Barnes11578552014-01-21 12:42:10 -08001383 break;
1384 case PORT_CLK_SEL_SPLL:
1385 pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
1386 if (pll == SPLL_PLL_FREQ_810MHz)
1387 link_clock = 81000;
1388 else if (pll == SPLL_PLL_FREQ_1350MHz)
1389 link_clock = 135000;
1390 else if (pll == SPLL_PLL_FREQ_2700MHz)
1391 link_clock = 270000;
1392 else {
1393 WARN(1, "bad spll freq\n");
1394 return;
1395 }
1396 break;
1397 default:
1398 WARN(1, "bad port clock sel\n");
1399 return;
1400 }
1401
1402 pipe_config->port_clock = link_clock * 2;
1403
Ville Syrjälä398a0172015-06-30 15:33:51 +03001404 ddi_dotclock_get(pipe_config);
Jesse Barnes11578552014-01-21 12:42:10 -08001405}
1406
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301407static int bxt_calc_pll_link(struct drm_i915_private *dev_priv,
1408 enum intel_dpll_id dpll)
1409{
Imre Deakaa610dc2015-06-22 23:35:52 +03001410 struct intel_shared_dpll *pll;
1411 struct intel_dpll_hw_state *state;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001412 struct dpll clock;
Imre Deakaa610dc2015-06-22 23:35:52 +03001413
1414 /* For DDI ports we always use a shared PLL. */
1415 if (WARN_ON(dpll == DPLL_ID_PRIVATE))
1416 return 0;
1417
1418 pll = &dev_priv->shared_dplls[dpll];
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02001419 state = &pll->state.hw_state;
Imre Deakaa610dc2015-06-22 23:35:52 +03001420
1421 clock.m1 = 2;
1422 clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22;
1423 if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
1424 clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK;
1425 clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
1426 clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
1427 clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;
1428
1429 return chv_calc_dpll_params(100000, &clock);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301430}
1431
1432static void bxt_ddi_clock_get(struct intel_encoder *encoder,
1433 struct intel_crtc_state *pipe_config)
1434{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001435 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301436 enum port port = intel_ddi_get_encoder_port(encoder);
1437 uint32_t dpll = port;
1438
Ville Syrjälä398a0172015-06-30 15:33:51 +03001439 pipe_config->port_clock = bxt_calc_pll_link(dev_priv, dpll);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301440
Ville Syrjälä398a0172015-06-30 15:33:51 +03001441 ddi_dotclock_get(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301442}
1443
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001444void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001445 struct intel_crtc_state *pipe_config)
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001446{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001447 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Damien Lespiau22606a12014-12-12 14:26:57 +00001448
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001449 if (INTEL_GEN(dev_priv) <= 8)
Damien Lespiau22606a12014-12-12 14:26:57 +00001450 hsw_ddi_clock_get(encoder, pipe_config);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001451 else if (IS_GEN9_BC(dev_priv))
Damien Lespiau22606a12014-12-12 14:26:57 +00001452 skl_ddi_clock_get(encoder, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001453 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301454 bxt_ddi_clock_get(encoder, pipe_config);
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001455 else if (IS_CANNONLAKE(dev_priv))
1456 cnl_ddi_clock_get(encoder, pipe_config);
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001457}
1458
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001459void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state)
Paulo Zanonidae84792012-10-15 15:51:30 -03001460{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001461 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001462 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Shashank Sharma1524e932017-03-09 19:13:41 +05301463 struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001464 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Shashank Sharma1524e932017-03-09 19:13:41 +05301465 int type = encoder->type;
Paulo Zanonidae84792012-10-15 15:51:30 -03001466 uint32_t temp;
1467
Ville Syrjäläcca05022016-06-22 21:57:06 +03001468 if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) {
Jani Nikula4d1de972016-03-18 17:05:42 +02001469 WARN_ON(transcoder_is_dsi(cpu_transcoder));
1470
Paulo Zanonic9809792012-10-23 18:30:00 -02001471 temp = TRANS_MSA_SYNC_CLK;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001472 switch (crtc_state->pipe_bpp) {
Paulo Zanonidae84792012-10-15 15:51:30 -03001473 case 18:
Paulo Zanonic9809792012-10-23 18:30:00 -02001474 temp |= TRANS_MSA_6_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001475 break;
1476 case 24:
Paulo Zanonic9809792012-10-23 18:30:00 -02001477 temp |= TRANS_MSA_8_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001478 break;
1479 case 30:
Paulo Zanonic9809792012-10-23 18:30:00 -02001480 temp |= TRANS_MSA_10_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001481 break;
1482 case 36:
Paulo Zanonic9809792012-10-23 18:30:00 -02001483 temp |= TRANS_MSA_12_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001484 break;
1485 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001486 BUG();
Paulo Zanonidae84792012-10-15 15:51:30 -03001487 }
Paulo Zanonic9809792012-10-23 18:30:00 -02001488 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
Paulo Zanonidae84792012-10-15 15:51:30 -03001489 }
1490}
1491
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001492void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1493 bool state)
Dave Airlie0e32b392014-05-02 14:02:48 +10001494{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001495 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001496 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001497 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Dave Airlie0e32b392014-05-02 14:02:48 +10001498 uint32_t temp;
1499 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1500 if (state == true)
1501 temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1502 else
1503 temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1504 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1505}
1506
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001507void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001508{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001509 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Shashank Sharma1524e932017-03-09 19:13:41 +05301510 struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001511 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1512 enum pipe pipe = crtc->pipe;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001513 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Shashank Sharma1524e932017-03-09 19:13:41 +05301514 enum port port = intel_ddi_get_encoder_port(encoder);
1515 int type = encoder->type;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001516 uint32_t temp;
1517
Paulo Zanoniad80a812012-10-24 16:06:19 -02001518 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
1519 temp = TRANS_DDI_FUNC_ENABLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001520 temp |= TRANS_DDI_SELECT_PORT(port);
Paulo Zanonidfcef252012-08-08 14:15:29 -03001521
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001522 switch (crtc_state->pipe_bpp) {
Paulo Zanonidfcef252012-08-08 14:15:29 -03001523 case 18:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001524 temp |= TRANS_DDI_BPC_6;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001525 break;
1526 case 24:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001527 temp |= TRANS_DDI_BPC_8;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001528 break;
1529 case 30:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001530 temp |= TRANS_DDI_BPC_10;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001531 break;
1532 case 36:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001533 temp |= TRANS_DDI_BPC_12;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001534 break;
1535 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001536 BUG();
Paulo Zanonidfcef252012-08-08 14:15:29 -03001537 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001538
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001539 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001540 temp |= TRANS_DDI_PVSYNC;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001541 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001542 temp |= TRANS_DDI_PHSYNC;
Paulo Zanonif63eb7c42012-08-08 14:15:28 -03001543
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001544 if (cpu_transcoder == TRANSCODER_EDP) {
1545 switch (pipe) {
1546 case PIPE_A:
Paulo Zanonic7670b12013-11-02 21:07:37 -07001547 /* On Haswell, can only use the always-on power well for
1548 * eDP when not using the panel fitter, and when not
1549 * using motion blur mitigation (which we don't
1550 * support). */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01001551 if (IS_HASWELL(dev_priv) &&
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001552 (crtc_state->pch_pfit.enabled ||
1553 crtc_state->pch_pfit.force_thru))
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02001554 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
1555 else
1556 temp |= TRANS_DDI_EDP_INPUT_A_ON;
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001557 break;
1558 case PIPE_B:
1559 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
1560 break;
1561 case PIPE_C:
1562 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
1563 break;
1564 default:
1565 BUG();
1566 break;
1567 }
1568 }
1569
Paulo Zanoni7739c332012-10-15 15:51:29 -03001570 if (type == INTEL_OUTPUT_HDMI) {
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001571 if (crtc_state->has_hdmi_sink)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001572 temp |= TRANS_DDI_MODE_SELECT_HDMI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001573 else
Paulo Zanoniad80a812012-10-24 16:06:19 -02001574 temp |= TRANS_DDI_MODE_SELECT_DVI;
Shashank Sharma15953632017-03-13 16:54:03 +05301575
1576 if (crtc_state->hdmi_scrambling)
1577 temp |= TRANS_DDI_HDMI_SCRAMBLING_MASK;
1578 if (crtc_state->hdmi_high_tmds_clock_ratio)
1579 temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
Paulo Zanoni7739c332012-10-15 15:51:29 -03001580 } else if (type == INTEL_OUTPUT_ANALOG) {
Paulo Zanoniad80a812012-10-24 16:06:19 -02001581 temp |= TRANS_DDI_MODE_SELECT_FDI;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001582 temp |= (crtc_state->fdi_lanes - 1) << 1;
Ville Syrjäläcca05022016-06-22 21:57:06 +03001583 } else if (type == INTEL_OUTPUT_DP ||
Paulo Zanoni7739c332012-10-15 15:51:29 -03001584 type == INTEL_OUTPUT_EDP) {
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001585 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001586 temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
Dave Airlie0e32b392014-05-02 14:02:48 +10001587 } else if (type == INTEL_OUTPUT_DP_MST) {
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001588 temp |= TRANS_DDI_MODE_SELECT_DP_MST;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001589 temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001590 } else {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001591 WARN(1, "Invalid encoder type %d for pipe %c\n",
Shashank Sharma1524e932017-03-09 19:13:41 +05301592 encoder->type, pipe_name(pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001593 }
1594
Paulo Zanoniad80a812012-10-24 16:06:19 -02001595 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001596}
1597
Paulo Zanoniad80a812012-10-24 16:06:19 -02001598void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1599 enum transcoder cpu_transcoder)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001600{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001601 i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001602 uint32_t val = I915_READ(reg);
1603
Dave Airlie0e32b392014-05-02 14:02:48 +10001604 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001605 val |= TRANS_DDI_PORT_NONE;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001606 I915_WRITE(reg, val);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001607}
1608
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001609bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
1610{
1611 struct drm_device *dev = intel_connector->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001612 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma1524e932017-03-09 19:13:41 +05301613 struct intel_encoder *encoder = intel_connector->encoder;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001614 int type = intel_connector->base.connector_type;
Shashank Sharma1524e932017-03-09 19:13:41 +05301615 enum port port = intel_ddi_get_encoder_port(encoder);
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001616 enum pipe pipe = 0;
1617 enum transcoder cpu_transcoder;
1618 uint32_t tmp;
Imre Deake27daab2016-02-12 18:55:16 +02001619 bool ret;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001620
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001621 if (!intel_display_power_get_if_enabled(dev_priv,
Shashank Sharma1524e932017-03-09 19:13:41 +05301622 encoder->power_domain))
Paulo Zanoni882244a2014-04-01 14:55:12 -03001623 return false;
1624
Shashank Sharma1524e932017-03-09 19:13:41 +05301625 if (!encoder->get_hw_state(encoder, &pipe)) {
Imre Deake27daab2016-02-12 18:55:16 +02001626 ret = false;
1627 goto out;
1628 }
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001629
1630 if (port == PORT_A)
1631 cpu_transcoder = TRANSCODER_EDP;
1632 else
Daniel Vetter1a240d42012-11-29 22:18:51 +01001633 cpu_transcoder = (enum transcoder) pipe;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001634
1635 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1636
1637 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
1638 case TRANS_DDI_MODE_SELECT_HDMI:
1639 case TRANS_DDI_MODE_SELECT_DVI:
Imre Deake27daab2016-02-12 18:55:16 +02001640 ret = type == DRM_MODE_CONNECTOR_HDMIA;
1641 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001642
1643 case TRANS_DDI_MODE_SELECT_DP_SST:
Imre Deake27daab2016-02-12 18:55:16 +02001644 ret = type == DRM_MODE_CONNECTOR_eDP ||
1645 type == DRM_MODE_CONNECTOR_DisplayPort;
1646 break;
1647
Dave Airlie0e32b392014-05-02 14:02:48 +10001648 case TRANS_DDI_MODE_SELECT_DP_MST:
1649 /* if the transcoder is in MST state then
1650 * connector isn't connected */
Imre Deake27daab2016-02-12 18:55:16 +02001651 ret = false;
1652 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001653
1654 case TRANS_DDI_MODE_SELECT_FDI:
Imre Deake27daab2016-02-12 18:55:16 +02001655 ret = type == DRM_MODE_CONNECTOR_VGA;
1656 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001657
1658 default:
Imre Deake27daab2016-02-12 18:55:16 +02001659 ret = false;
1660 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001661 }
Imre Deake27daab2016-02-12 18:55:16 +02001662
1663out:
Shashank Sharma1524e932017-03-09 19:13:41 +05301664 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deake27daab2016-02-12 18:55:16 +02001665
1666 return ret;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001667}
1668
Daniel Vetter85234cd2012-07-02 13:27:29 +02001669bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
1670 enum pipe *pipe)
1671{
1672 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001673 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001674 enum port port = intel_ddi_get_encoder_port(encoder);
Daniel Vetter85234cd2012-07-02 13:27:29 +02001675 u32 tmp;
1676 int i;
Imre Deake27daab2016-02-12 18:55:16 +02001677 bool ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001678
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001679 if (!intel_display_power_get_if_enabled(dev_priv,
1680 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001681 return false;
1682
Imre Deake27daab2016-02-12 18:55:16 +02001683 ret = false;
1684
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001685 tmp = I915_READ(DDI_BUF_CTL(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001686
1687 if (!(tmp & DDI_BUF_CTL_ENABLE))
Imre Deake27daab2016-02-12 18:55:16 +02001688 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001689
Paulo Zanoniad80a812012-10-24 16:06:19 -02001690 if (port == PORT_A) {
1691 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001692
Paulo Zanoniad80a812012-10-24 16:06:19 -02001693 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1694 case TRANS_DDI_EDP_INPUT_A_ON:
1695 case TRANS_DDI_EDP_INPUT_A_ONOFF:
1696 *pipe = PIPE_A;
1697 break;
1698 case TRANS_DDI_EDP_INPUT_B_ONOFF:
1699 *pipe = PIPE_B;
1700 break;
1701 case TRANS_DDI_EDP_INPUT_C_ONOFF:
1702 *pipe = PIPE_C;
1703 break;
1704 }
1705
Imre Deake27daab2016-02-12 18:55:16 +02001706 ret = true;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001707
Imre Deake27daab2016-02-12 18:55:16 +02001708 goto out;
1709 }
Dave Airlie0e32b392014-05-02 14:02:48 +10001710
Imre Deake27daab2016-02-12 18:55:16 +02001711 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
1712 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
1713
1714 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(port)) {
1715 if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
1716 TRANS_DDI_MODE_SELECT_DP_MST)
1717 goto out;
1718
1719 *pipe = i;
1720 ret = true;
1721
1722 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001723 }
1724 }
1725
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001726 DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001727
Imre Deake27daab2016-02-12 18:55:16 +02001728out:
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001729 if (ret && IS_GEN9_LP(dev_priv)) {
Imre Deake93da0a2016-06-13 16:44:37 +03001730 tmp = I915_READ(BXT_PHY_CTL(port));
Imre Deake19c1eb2017-10-02 16:53:07 +03001731 if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
1732 BXT_PHY_LANE_POWERDOWN_ACK |
Imre Deake93da0a2016-06-13 16:44:37 +03001733 BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
1734 DRM_ERROR("Port %c enabled but PHY powered down? "
1735 "(PHY_CTL %08x)\n", port_name(port), tmp);
1736 }
1737
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001738 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deake27daab2016-02-12 18:55:16 +02001739
1740 return ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001741}
1742
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02001743static u64 intel_ddi_get_power_domains(struct intel_encoder *encoder)
1744{
1745 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
1746 enum pipe pipe;
1747
1748 if (intel_ddi_get_hw_state(encoder, &pipe))
1749 return BIT_ULL(dig_port->ddi_io_power_domain);
1750
1751 return 0;
1752}
1753
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001754void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state)
Paulo Zanonifc914632012-10-05 12:05:54 -03001755{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001756 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001757 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Shashank Sharma1524e932017-03-09 19:13:41 +05301758 struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
1759 enum port port = intel_ddi_get_encoder_port(encoder);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001760 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001761
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001762 if (cpu_transcoder != TRANSCODER_EDP)
1763 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1764 TRANS_CLK_SEL_PORT(port));
Paulo Zanonifc914632012-10-05 12:05:54 -03001765}
1766
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001767void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
Paulo Zanonifc914632012-10-05 12:05:54 -03001768{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001769 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1770 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001771
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001772 if (cpu_transcoder != TRANSCODER_EDP)
1773 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1774 TRANS_CLK_SEL_DISABLED);
Paulo Zanonifc914632012-10-05 12:05:54 -03001775}
1776
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001777static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
1778 enum port port, uint8_t iboost)
David Weinehallf8896f52015-06-25 11:11:03 +03001779{
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001780 u32 tmp;
1781
1782 tmp = I915_READ(DISPIO_CR_TX_BMU_CR0);
1783 tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
1784 if (iboost)
1785 tmp |= iboost << BALANCE_LEG_SHIFT(port);
1786 else
1787 tmp |= BALANCE_LEG_DISABLE(port);
1788 I915_WRITE(DISPIO_CR_TX_BMU_CR0, tmp);
1789}
1790
1791static void skl_ddi_set_iboost(struct intel_encoder *encoder, u32 level)
1792{
1793 struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
1794 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
1795 enum port port = intel_dig_port->port;
1796 int type = encoder->type;
David Weinehallf8896f52015-06-25 11:11:03 +03001797 const struct ddi_buf_trans *ddi_translations;
1798 uint8_t iboost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001799 uint8_t dp_iboost, hdmi_iboost;
David Weinehallf8896f52015-06-25 11:11:03 +03001800 int n_entries;
David Weinehallf8896f52015-06-25 11:11:03 +03001801
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001802 /* VBT may override standard boost values */
1803 dp_iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
1804 hdmi_iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;
1805
Ville Syrjäläcca05022016-06-22 21:57:06 +03001806 if (type == INTEL_OUTPUT_DP) {
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001807 if (dp_iboost) {
1808 iboost = dp_iboost;
1809 } else {
Ville Syrjäläd8fe2c72017-10-16 17:56:56 +03001810 ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, &n_entries);
Ander Conselvan de Oliveirae4d4c052015-11-11 15:15:54 +02001811 iboost = ddi_translations[level].i_boost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001812 }
David Weinehallf8896f52015-06-25 11:11:03 +03001813 } else if (type == INTEL_OUTPUT_EDP) {
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001814 if (dp_iboost) {
1815 iboost = dp_iboost;
1816 } else {
Ville Syrjäläd8fe2c72017-10-16 17:56:56 +03001817 ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, &n_entries);
Ville Syrjälä10afa0b2015-12-08 19:59:43 +02001818
1819 if (WARN_ON(port != PORT_A &&
1820 port != PORT_E && n_entries > 9))
1821 n_entries = 9;
1822
Ander Conselvan de Oliveirae4d4c052015-11-11 15:15:54 +02001823 iboost = ddi_translations[level].i_boost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001824 }
David Weinehallf8896f52015-06-25 11:11:03 +03001825 } else if (type == INTEL_OUTPUT_HDMI) {
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001826 if (hdmi_iboost) {
1827 iboost = hdmi_iboost;
1828 } else {
Ville Syrjälä975786e2017-10-16 17:56:57 +03001829 ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
Ander Conselvan de Oliveirae4d4c052015-11-11 15:15:54 +02001830 iboost = ddi_translations[level].i_boost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001831 }
David Weinehallf8896f52015-06-25 11:11:03 +03001832 } else {
1833 return;
1834 }
1835
1836 /* Make sure that the requested I_boost is valid */
1837 if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
1838 DRM_ERROR("Invalid I_boost value %u\n", iboost);
1839 return;
1840 }
1841
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001842 _skl_ddi_set_iboost(dev_priv, port, iboost);
David Weinehallf8896f52015-06-25 11:11:03 +03001843
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001844 if (port == PORT_A && intel_dig_port->max_lanes == 4)
1845 _skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
David Weinehallf8896f52015-06-25 11:11:03 +03001846}
1847
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001848static void bxt_ddi_vswing_sequence(struct drm_i915_private *dev_priv,
1849 u32 level, enum port port, int type)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301850{
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301851 const struct bxt_ddi_buf_trans *ddi_translations;
1852 u32 n_entries, i;
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301853
Jani Nikula06411f02016-03-24 17:50:21 +02001854 if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
Sonika Jindald9d70002015-09-24 10:24:56 +05301855 n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
1856 ddi_translations = bxt_ddi_translations_edp;
Ville Syrjäläcca05022016-06-22 21:57:06 +03001857 } else if (type == INTEL_OUTPUT_DP
Sonika Jindald9d70002015-09-24 10:24:56 +05301858 || type == INTEL_OUTPUT_EDP) {
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301859 n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
1860 ddi_translations = bxt_ddi_translations_dp;
1861 } else if (type == INTEL_OUTPUT_HDMI) {
1862 n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
1863 ddi_translations = bxt_ddi_translations_hdmi;
1864 } else {
1865 DRM_DEBUG_KMS("Vswing programming not done for encoder %d\n",
1866 type);
1867 return;
1868 }
1869
1870 /* Check if default value has to be used */
1871 if (level >= n_entries ||
1872 (type == INTEL_OUTPUT_HDMI && level == HDMI_LEVEL_SHIFT_UNKNOWN)) {
1873 for (i = 0; i < n_entries; i++) {
1874 if (ddi_translations[i].default_index) {
1875 level = i;
1876 break;
1877 }
1878 }
1879 }
1880
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03001881 bxt_ddi_phy_set_signal_level(dev_priv, port,
1882 ddi_translations[level].margin,
1883 ddi_translations[level].scale,
1884 ddi_translations[level].enable,
1885 ddi_translations[level].deemphasis);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301886}
1887
Ville Syrjäläffe51112017-02-23 19:49:01 +02001888u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder)
1889{
1890 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1891 int n_entries;
1892
Rodrigo Vivi5fcf34b2017-08-31 07:53:56 -07001893 if (IS_CANNONLAKE(dev_priv)) {
1894 if (encoder->type == INTEL_OUTPUT_EDP)
1895 cnl_get_buf_trans_edp(dev_priv, &n_entries);
1896 else
1897 cnl_get_buf_trans_dp(dev_priv, &n_entries);
1898 } else {
1899 if (encoder->type == INTEL_OUTPUT_EDP)
1900 intel_ddi_get_buf_trans_edp(dev_priv, &n_entries);
1901 else
1902 intel_ddi_get_buf_trans_dp(dev_priv, &n_entries);
1903 }
Ville Syrjäläffe51112017-02-23 19:49:01 +02001904
1905 if (WARN_ON(n_entries < 1))
1906 n_entries = 1;
1907 if (WARN_ON(n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
1908 n_entries = ARRAY_SIZE(index_to_dp_signal_levels);
1909
1910 return index_to_dp_signal_levels[n_entries - 1] &
1911 DP_TRAIN_VOLTAGE_SWING_MASK;
1912}
1913
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001914static void cnl_ddi_vswing_program(struct drm_i915_private *dev_priv,
1915 u32 level, enum port port, int type)
1916{
1917 const struct cnl_ddi_buf_trans *ddi_translations = NULL;
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001918 u32 n_entries, val;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001919 int ln;
1920
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001921 if (type == INTEL_OUTPUT_HDMI) {
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001922 ddi_translations = cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001923 } else if (type == INTEL_OUTPUT_DP) {
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001924 ddi_translations = cnl_get_buf_trans_dp(dev_priv, &n_entries);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001925 } else if (type == INTEL_OUTPUT_EDP) {
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001926 ddi_translations = cnl_get_buf_trans_edp(dev_priv, &n_entries);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001927 }
1928
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001929 if (WARN_ON(ddi_translations == NULL))
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001930 return;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001931
1932 if (level >= n_entries) {
1933 DRM_DEBUG_KMS("DDI translation not found for level %d. Using %d instead.", level, n_entries - 1);
1934 level = n_entries - 1;
1935 }
1936
1937 /* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
1938 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001939 val &= ~SCALING_MODE_SEL_MASK;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001940 val |= SCALING_MODE_SEL(2);
1941 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
1942
1943 /* Program PORT_TX_DW2 */
1944 val = I915_READ(CNL_PORT_TX_DW2_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001945 val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
1946 RCOMP_SCALAR_MASK);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001947 val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
1948 val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
1949 /* Rcomp scalar is fixed as 0x98 for every table entry */
1950 val |= RCOMP_SCALAR(0x98);
1951 I915_WRITE(CNL_PORT_TX_DW2_GRP(port), val);
1952
Ville Syrjälä20303eb2017-09-18 21:25:36 +03001953 /* Program PORT_TX_DW4 */
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001954 /* We cannot write to GRP. It would overrite individual loadgen */
1955 for (ln = 0; ln < 4; ln++) {
1956 val = I915_READ(CNL_PORT_TX_DW4_LN(port, ln));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001957 val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
1958 CURSOR_COEFF_MASK);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001959 val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
1960 val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
1961 val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
1962 I915_WRITE(CNL_PORT_TX_DW4_LN(port, ln), val);
1963 }
1964
Ville Syrjälä20303eb2017-09-18 21:25:36 +03001965 /* Program PORT_TX_DW5 */
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001966 /* All DW5 values are fixed for every table entry */
1967 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001968 val &= ~RTERM_SELECT_MASK;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001969 val |= RTERM_SELECT(6);
1970 val |= TAP3_DISABLE;
1971 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
1972
Ville Syrjälä20303eb2017-09-18 21:25:36 +03001973 /* Program PORT_TX_DW7 */
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001974 val = I915_READ(CNL_PORT_TX_DW7_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001975 val &= ~N_SCALAR_MASK;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001976 val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
1977 I915_WRITE(CNL_PORT_TX_DW7_GRP(port), val);
1978}
1979
Clint Taylor0091abc2017-06-09 15:26:09 -07001980static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder, u32 level)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001981{
Clint Taylor0091abc2017-06-09 15:26:09 -07001982 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1983 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1984 enum port port = intel_ddi_get_encoder_port(encoder);
1985 int type = encoder->type;
1986 int width = 0;
1987 int rate = 0;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001988 u32 val;
Clint Taylor0091abc2017-06-09 15:26:09 -07001989 int ln = 0;
1990
1991 if ((intel_dp) && (type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP)) {
1992 width = intel_dp->lane_count;
1993 rate = intel_dp->link_rate;
Rodrigo Vivi61f3e772017-07-10 13:58:52 -07001994 } else if (type == INTEL_OUTPUT_HDMI) {
Clint Taylor0091abc2017-06-09 15:26:09 -07001995 width = 4;
1996 /* Rate is always < than 6GHz for HDMI */
Rodrigo Vivi61f3e772017-07-10 13:58:52 -07001997 } else {
1998 MISSING_CASE(type);
1999 return;
Clint Taylor0091abc2017-06-09 15:26:09 -07002000 }
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07002001
2002 /*
2003 * 1. If port type is eDP or DP,
2004 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
2005 * else clear to 0b.
2006 */
2007 val = I915_READ(CNL_PORT_PCS_DW1_LN0(port));
2008 if (type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP)
2009 val |= COMMON_KEEPER_EN;
2010 else
2011 val &= ~COMMON_KEEPER_EN;
2012 I915_WRITE(CNL_PORT_PCS_DW1_GRP(port), val);
2013
2014 /* 2. Program loadgen select */
2015 /*
Clint Taylor0091abc2017-06-09 15:26:09 -07002016 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
2017 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
2018 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
2019 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07002020 */
Clint Taylor0091abc2017-06-09 15:26:09 -07002021 for (ln = 0; ln <= 3; ln++) {
2022 val = I915_READ(CNL_PORT_TX_DW4_LN(port, ln));
2023 val &= ~LOADGEN_SELECT;
2024
Navare, Manasi Da8e45a12017-07-17 15:05:22 -07002025 if ((rate <= 600000 && width == 4 && ln >= 1) ||
2026 (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
Clint Taylor0091abc2017-06-09 15:26:09 -07002027 val |= LOADGEN_SELECT;
2028 }
2029 I915_WRITE(CNL_PORT_TX_DW4_LN(port, ln), val);
2030 }
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07002031
2032 /* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2033 val = I915_READ(CNL_PORT_CL1CM_DW5);
2034 val |= SUS_CLOCK_CONFIG;
2035 I915_WRITE(CNL_PORT_CL1CM_DW5, val);
2036
2037 /* 4. Clear training enable to change swing values */
2038 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
2039 val &= ~TX_TRAINING_EN;
2040 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
2041
2042 /* 5. Program swing and de-emphasis */
2043 cnl_ddi_vswing_program(dev_priv, level, port, type);
2044
2045 /* 6. Set training enable to trigger update */
2046 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
2047 val |= TX_TRAINING_EN;
2048 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
2049}
2050
David Weinehallf8896f52015-06-25 11:11:03 +03002051static uint32_t translate_signal_level(int signal_levels)
2052{
Ville Syrjälä97eeb872017-02-23 19:35:06 +02002053 int i;
David Weinehallf8896f52015-06-25 11:11:03 +03002054
Ville Syrjälä97eeb872017-02-23 19:35:06 +02002055 for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
2056 if (index_to_dp_signal_levels[i] == signal_levels)
2057 return i;
David Weinehallf8896f52015-06-25 11:11:03 +03002058 }
2059
Ville Syrjälä97eeb872017-02-23 19:35:06 +02002060 WARN(1, "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
2061 signal_levels);
2062
2063 return 0;
David Weinehallf8896f52015-06-25 11:11:03 +03002064}
2065
Rodrigo Vivi1b6e2fd2017-08-29 16:22:23 -07002066static uint32_t intel_ddi_dp_level(struct intel_dp *intel_dp)
2067{
2068 uint8_t train_set = intel_dp->train_set[0];
2069 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2070 DP_TRAIN_PRE_EMPHASIS_MASK);
2071
2072 return translate_signal_level(signal_levels);
2073}
2074
Rodrigo Vivid509af62017-08-29 16:22:24 -07002075u32 bxt_signal_levels(struct intel_dp *intel_dp)
David Weinehallf8896f52015-06-25 11:11:03 +03002076{
2077 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02002078 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
David Weinehallf8896f52015-06-25 11:11:03 +03002079 struct intel_encoder *encoder = &dport->base;
David Weinehallf8896f52015-06-25 11:11:03 +03002080 enum port port = dport->port;
Rodrigo Vivid509af62017-08-29 16:22:24 -07002081 u32 level = intel_ddi_dp_level(intel_dp);
2082
2083 if (IS_CANNONLAKE(dev_priv))
2084 cnl_ddi_vswing_sequence(encoder, level);
2085 else
2086 bxt_ddi_vswing_sequence(dev_priv, level, port, encoder->type);
2087
2088 return 0;
2089}
2090
2091uint32_t ddi_signal_levels(struct intel_dp *intel_dp)
2092{
2093 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2094 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
2095 struct intel_encoder *encoder = &dport->base;
Rodrigo Vivi1b6e2fd2017-08-29 16:22:23 -07002096 uint32_t level = intel_ddi_dp_level(intel_dp);
David Weinehallf8896f52015-06-25 11:11:03 +03002097
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002098 if (IS_GEN9_BC(dev_priv))
Rodrigo Vivid509af62017-08-29 16:22:24 -07002099 skl_ddi_set_iboost(encoder, level);
2100
David Weinehallf8896f52015-06-25 11:11:03 +03002101 return DDI_BUF_TRANS_SELECT(level);
2102}
2103
Paulo Zanonid7c530b2017-03-30 17:57:52 -03002104static void intel_ddi_clk_select(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002105 const struct intel_shared_dpll *pll)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002106{
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002107 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2108 enum port port = intel_ddi_get_encoder_port(encoder);
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002109 uint32_t val;
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02002110
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07002111 if (WARN_ON(!pll))
2112 return;
2113
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002114 if (IS_CANNONLAKE(dev_priv)) {
2115 /* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
2116 val = I915_READ(DPCLKA_CFGCR0);
2117 val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->id, port);
2118 I915_WRITE(DPCLKA_CFGCR0, val);
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002119
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002120 /*
2121 * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
2122 * This step and the step before must be done with separate
2123 * register writes.
2124 */
2125 val = I915_READ(DPCLKA_CFGCR0);
Rodrigo Vivi87145d92017-10-03 15:08:58 -07002126 val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002127 I915_WRITE(DPCLKA_CFGCR0, val);
2128 } else if (IS_GEN9_BC(dev_priv)) {
Damien Lespiau5416d872014-11-14 17:24:33 +00002129 /* DDI -> PLL mapping */
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002130 val = I915_READ(DPLL_CTRL2);
2131
2132 val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
2133 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07002134 val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->id, port) |
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002135 DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
2136
2137 I915_WRITE(DPLL_CTRL2, val);
Damien Lespiau5416d872014-11-14 17:24:33 +00002138
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002139 } else if (INTEL_INFO(dev_priv)->gen < 9) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07002140 I915_WRITE(PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002141 }
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002142}
2143
Ville Syrjälä6b8506d2017-10-10 15:12:00 +03002144static void intel_ddi_clk_disable(struct intel_encoder *encoder)
2145{
2146 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2147 enum port port = intel_ddi_get_encoder_port(encoder);
2148
2149 if (IS_CANNONLAKE(dev_priv))
2150 I915_WRITE(DPCLKA_CFGCR0, I915_READ(DPCLKA_CFGCR0) |
2151 DPCLKA_CFGCR0_DDI_CLK_OFF(port));
2152 else if (IS_GEN9_BC(dev_priv))
2153 I915_WRITE(DPLL_CTRL2, I915_READ(DPLL_CTRL2) |
2154 DPLL_CTRL2_DDI_CLK_OFF(port));
2155 else if (INTEL_GEN(dev_priv) < 9)
2156 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
2157}
2158
Manasi Navareba88d152016-09-01 15:08:08 -07002159static void intel_ddi_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä45e03272017-10-10 15:12:06 +03002160 const struct intel_crtc_state *crtc_state,
2161 const struct drm_connector_state *conn_state)
Manasi Navareba88d152016-09-01 15:08:08 -07002162{
2163 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2164 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2165 enum port port = intel_ddi_get_encoder_port(encoder);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002166 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
Ville Syrjälä45e03272017-10-10 15:12:06 +03002167 bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
Rodrigo Vivi381f9572017-08-29 16:22:26 -07002168 uint32_t level = intel_ddi_dp_level(intel_dp);
Manasi Navareba88d152016-09-01 15:08:08 -07002169
Ville Syrjälä45e03272017-10-10 15:12:06 +03002170 WARN_ON(is_mst && (port == PORT_A || port == PORT_E));
Ander Conselvan de Oliveirae081c842017-03-02 14:58:57 +02002171
Ville Syrjälä45e03272017-10-10 15:12:06 +03002172 intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
2173 crtc_state->lane_count, is_mst);
Ville Syrjälä680b71c2017-10-10 15:12:04 +03002174
2175 intel_edp_panel_on(intel_dp);
Manasi Navareba88d152016-09-01 15:08:08 -07002176
Ville Syrjälä45e03272017-10-10 15:12:06 +03002177 intel_ddi_clk_select(encoder, crtc_state->shared_dpll);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002178
2179 intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
2180
Rodrigo Vivi381f9572017-08-29 16:22:26 -07002181 if (IS_CANNONLAKE(dev_priv))
2182 cnl_ddi_vswing_sequence(encoder, level);
2183 else if (IS_GEN9_LP(dev_priv))
2184 bxt_ddi_vswing_sequence(dev_priv, level, port, encoder->type);
2185 else
Rodrigo Vivi2f7460a2017-08-29 16:22:25 -07002186 intel_prepare_dp_ddi_buffers(encoder);
2187
Manasi Navareba88d152016-09-01 15:08:08 -07002188 intel_ddi_init_dp_buf_reg(encoder);
Ville Syrjälä45e03272017-10-10 15:12:06 +03002189 if (!is_mst)
Dhinakaran Pandiyan5ea23552017-10-03 17:22:11 +03002190 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Manasi Navareba88d152016-09-01 15:08:08 -07002191 intel_dp_start_link_train(intel_dp);
2192 if (port != PORT_A || INTEL_GEN(dev_priv) >= 9)
2193 intel_dp_stop_link_train(intel_dp);
2194}
2195
2196static void intel_ddi_pre_enable_hdmi(struct intel_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +01002197 const struct intel_crtc_state *crtc_state,
Ville Syrjälä45e03272017-10-10 15:12:06 +03002198 const struct drm_connector_state *conn_state)
Manasi Navareba88d152016-09-01 15:08:08 -07002199{
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002200 struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
2201 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Manasi Navareba88d152016-09-01 15:08:08 -07002202 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Manasi Navareba88d152016-09-01 15:08:08 -07002203 enum port port = intel_ddi_get_encoder_port(encoder);
2204 int level = intel_ddi_hdmi_level(dev_priv, port);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002205 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
Manasi Navareba88d152016-09-01 15:08:08 -07002206
2207 intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
Ville Syrjälä45e03272017-10-10 15:12:06 +03002208 intel_ddi_clk_select(encoder, crtc_state->shared_dpll);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002209
2210 intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
2211
Rodrigo Vivi2f7460a2017-08-29 16:22:25 -07002212 if (IS_CANNONLAKE(dev_priv))
2213 cnl_ddi_vswing_sequence(encoder, level);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002214 else if (IS_GEN9_LP(dev_priv))
Manasi Navareba88d152016-09-01 15:08:08 -07002215 bxt_ddi_vswing_sequence(dev_priv, level, port,
2216 INTEL_OUTPUT_HDMI);
Rodrigo Vivi2f7460a2017-08-29 16:22:25 -07002217 else
2218 intel_prepare_hdmi_ddi_buffers(encoder);
2219
2220 if (IS_GEN9_BC(dev_priv))
2221 skl_ddi_set_iboost(encoder, level);
Manasi Navareba88d152016-09-01 15:08:08 -07002222
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002223 intel_dig_port->set_infoframes(&encoder->base,
Ville Syrjälä45e03272017-10-10 15:12:06 +03002224 crtc_state->has_infoframe,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002225 crtc_state, conn_state);
Manasi Navareba88d152016-09-01 15:08:08 -07002226}
2227
Shashank Sharma1524e932017-03-09 19:13:41 +05302228static void intel_ddi_pre_enable(struct intel_encoder *encoder,
Ville Syrjälä45e03272017-10-10 15:12:06 +03002229 const struct intel_crtc_state *crtc_state,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002230 const struct drm_connector_state *conn_state)
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002231{
Ville Syrjälä45e03272017-10-10 15:12:06 +03002232 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2233 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2234 enum pipe pipe = crtc->pipe;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +02002235
Ville Syrjälä45e03272017-10-10 15:12:06 +03002236 WARN_ON(crtc_state->has_pch_encoder);
Jani Nikula364a3fe2017-10-05 13:52:12 +03002237
2238 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
2239
Ville Syrjälä45e03272017-10-10 15:12:06 +03002240 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2241 intel_ddi_pre_enable_hdmi(encoder, crtc_state, conn_state);
2242 else
2243 intel_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002244}
2245
Ville Syrjäläe725f642017-10-10 15:12:01 +03002246static void intel_disable_ddi_buf(struct intel_encoder *encoder)
2247{
2248 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2249 enum port port = intel_ddi_get_encoder_port(encoder);
2250 bool wait = false;
2251 u32 val;
2252
2253 val = I915_READ(DDI_BUF_CTL(port));
2254 if (val & DDI_BUF_CTL_ENABLE) {
2255 val &= ~DDI_BUF_CTL_ENABLE;
2256 I915_WRITE(DDI_BUF_CTL(port), val);
2257 wait = true;
2258 }
2259
2260 val = I915_READ(DP_TP_CTL(port));
2261 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
2262 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2263 I915_WRITE(DP_TP_CTL(port), val);
2264
2265 if (wait)
2266 intel_wait_ddi_buf_idle(dev_priv, port);
2267}
2268
Ville Syrjäläf45f3da2017-10-10 15:12:03 +03002269static void intel_ddi_post_disable_dp(struct intel_encoder *encoder,
2270 const struct intel_crtc_state *old_crtc_state,
2271 const struct drm_connector_state *old_conn_state)
2272{
2273 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2274 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
2275 struct intel_dp *intel_dp = &dig_port->dp;
2276 /*
2277 * old_crtc_state and old_conn_state are NULL when called from
2278 * DP_MST. The main connector associated with this port is never
2279 * bound to a crtc for MST.
2280 */
2281 bool is_mst = !old_crtc_state;
2282
2283 /*
2284 * Power down sink before disabling the port, otherwise we end
2285 * up getting interrupts from the sink on detecting link loss.
2286 */
2287 if (!is_mst)
2288 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2289
2290 intel_disable_ddi_buf(encoder);
2291
2292 intel_edp_panel_vdd_on(intel_dp);
2293 intel_edp_panel_off(intel_dp);
2294
2295 intel_display_power_put(dev_priv, dig_port->ddi_io_power_domain);
2296
2297 intel_ddi_clk_disable(encoder);
2298}
2299
2300static void intel_ddi_post_disable_hdmi(struct intel_encoder *encoder,
2301 const struct intel_crtc_state *old_crtc_state,
2302 const struct drm_connector_state *old_conn_state)
2303{
2304 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2305 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
2306 struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2307
2308 intel_disable_ddi_buf(encoder);
2309
2310 dig_port->set_infoframes(&encoder->base, false,
2311 old_crtc_state, old_conn_state);
2312
2313 intel_display_power_put(dev_priv, dig_port->ddi_io_power_domain);
2314
2315 intel_ddi_clk_disable(encoder);
2316
2317 intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
2318}
2319
2320static void intel_ddi_post_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002321 const struct intel_crtc_state *old_crtc_state,
2322 const struct drm_connector_state *old_conn_state)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002323{
Ville Syrjäläf45f3da2017-10-10 15:12:03 +03002324 /*
2325 * old_crtc_state and old_conn_state are NULL when called from
2326 * DP_MST. The main connector associated with this port is never
2327 * bound to a crtc for MST.
2328 */
2329 if (old_crtc_state &&
2330 intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
2331 intel_ddi_post_disable_hdmi(encoder,
2332 old_crtc_state, old_conn_state);
2333 else
2334 intel_ddi_post_disable_dp(encoder,
2335 old_crtc_state, old_conn_state);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002336}
2337
Shashank Sharma1524e932017-03-09 19:13:41 +05302338void intel_ddi_fdi_post_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002339 const struct intel_crtc_state *old_crtc_state,
2340 const struct drm_connector_state *old_conn_state)
Maarten Lankhorstb7076542016-08-23 16:18:08 +02002341{
Shashank Sharma1524e932017-03-09 19:13:41 +05302342 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02002343 uint32_t val;
2344
2345 /*
2346 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
2347 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
2348 * step 13 is the correct place for it. Step 18 is where it was
2349 * originally before the BUN.
2350 */
2351 val = I915_READ(FDI_RX_CTL(PIPE_A));
2352 val &= ~FDI_RX_ENABLE;
2353 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2354
Ville Syrjäläfb0bd3b2017-10-10 15:12:02 +03002355 intel_disable_ddi_buf(encoder);
2356 intel_ddi_clk_disable(encoder);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02002357
2358 val = I915_READ(FDI_RX_MISC(PIPE_A));
2359 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
2360 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
2361 I915_WRITE(FDI_RX_MISC(PIPE_A), val);
2362
2363 val = I915_READ(FDI_RX_CTL(PIPE_A));
2364 val &= ~FDI_PCDCLK;
2365 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2366
2367 val = I915_READ(FDI_RX_CTL(PIPE_A));
2368 val &= ~FDI_RX_PLL_ENABLE;
2369 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2370}
2371
Ville Syrjälä15d05f02017-10-10 15:12:07 +03002372static void intel_enable_ddi_dp(struct intel_encoder *encoder,
2373 const struct intel_crtc_state *crtc_state,
2374 const struct drm_connector_state *conn_state)
2375{
2376 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2377 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2378 enum port port = intel_ddi_get_encoder_port(encoder);
2379
2380 if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
2381 intel_dp_stop_link_train(intel_dp);
2382
2383 intel_edp_backlight_on(crtc_state, conn_state);
2384 intel_psr_enable(intel_dp, crtc_state);
2385 intel_edp_drrs_enable(intel_dp, crtc_state);
2386
2387 if (crtc_state->has_audio)
2388 intel_audio_codec_enable(encoder, crtc_state, conn_state);
2389}
2390
2391static void intel_enable_ddi_hdmi(struct intel_encoder *encoder,
2392 const struct intel_crtc_state *crtc_state,
2393 const struct drm_connector_state *conn_state)
2394{
2395 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2396 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
2397 enum port port = intel_ddi_get_encoder_port(encoder);
2398
2399 intel_hdmi_handle_sink_scrambling(encoder,
2400 conn_state->connector,
2401 crtc_state->hdmi_high_tmds_clock_ratio,
2402 crtc_state->hdmi_scrambling);
2403
2404 /* In HDMI/DVI mode, the port width, and swing/emphasis values
2405 * are ignored so nothing special needs to be done besides
2406 * enabling the port.
2407 */
2408 I915_WRITE(DDI_BUF_CTL(port),
2409 dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
2410
2411 if (crtc_state->has_audio)
2412 intel_audio_codec_enable(encoder, crtc_state, conn_state);
2413}
2414
2415static void intel_enable_ddi(struct intel_encoder *encoder,
2416 const struct intel_crtc_state *crtc_state,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002417 const struct drm_connector_state *conn_state)
Eugeni Dodonov72662e12012-05-09 15:37:31 -03002418{
Ville Syrjälä15d05f02017-10-10 15:12:07 +03002419 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2420 intel_enable_ddi_hdmi(encoder, crtc_state, conn_state);
2421 else
2422 intel_enable_ddi_dp(encoder, crtc_state, conn_state);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02002423}
2424
Ville Syrjälä33f083f2017-10-10 15:12:05 +03002425static void intel_disable_ddi_dp(struct intel_encoder *encoder,
2426 const struct intel_crtc_state *old_crtc_state,
2427 const struct drm_connector_state *old_conn_state)
2428{
2429 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2430
2431 if (old_crtc_state->has_audio)
2432 intel_audio_codec_disable(encoder);
2433
2434 intel_edp_drrs_disable(intel_dp, old_crtc_state);
2435 intel_psr_disable(intel_dp, old_crtc_state);
2436 intel_edp_backlight_off(old_conn_state);
2437}
2438
2439static void intel_disable_ddi_hdmi(struct intel_encoder *encoder,
2440 const struct intel_crtc_state *old_crtc_state,
2441 const struct drm_connector_state *old_conn_state)
2442{
2443 if (old_crtc_state->has_audio)
2444 intel_audio_codec_disable(encoder);
2445
2446 intel_hdmi_handle_sink_scrambling(encoder,
2447 old_conn_state->connector,
2448 false, false);
2449}
2450
2451static void intel_disable_ddi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002452 const struct intel_crtc_state *old_crtc_state,
2453 const struct drm_connector_state *old_conn_state)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02002454{
Ville Syrjälä33f083f2017-10-10 15:12:05 +03002455 if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
2456 intel_disable_ddi_hdmi(encoder, old_crtc_state, old_conn_state);
2457 else
2458 intel_disable_ddi_dp(encoder, old_crtc_state, old_conn_state);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03002459}
Paulo Zanoni79f689a2012-10-05 12:05:52 -03002460
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002461static void bxt_ddi_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002462 const struct intel_crtc_state *pipe_config,
2463 const struct drm_connector_state *conn_state)
Imre Deak95a7a2a2016-06-13 16:44:35 +03002464{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02002465 uint8_t mask = pipe_config->lane_lat_optim_mask;
Imre Deak95a7a2a2016-06-13 16:44:35 +03002466
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03002467 bxt_ddi_phy_set_lane_optim_mask(encoder, mask);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002468}
2469
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03002470void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
Paulo Zanonic19b0662012-10-15 15:51:41 -03002471{
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03002472 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2473 struct drm_i915_private *dev_priv =
2474 to_i915(intel_dig_port->base.base.dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02002475 enum port port = intel_dig_port->port;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002476 uint32_t val;
Syam Sidhardhanf3e227d2013-02-25 04:05:38 +05302477 bool wait = false;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002478
2479 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
2480 val = I915_READ(DDI_BUF_CTL(port));
2481 if (val & DDI_BUF_CTL_ENABLE) {
2482 val &= ~DDI_BUF_CTL_ENABLE;
2483 I915_WRITE(DDI_BUF_CTL(port), val);
2484 wait = true;
2485 }
2486
2487 val = I915_READ(DP_TP_CTL(port));
2488 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
2489 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2490 I915_WRITE(DP_TP_CTL(port), val);
2491 POSTING_READ(DP_TP_CTL(port));
2492
2493 if (wait)
2494 intel_wait_ddi_buf_idle(dev_priv, port);
2495 }
2496
Dave Airlie0e32b392014-05-02 14:02:48 +10002497 val = DP_TP_CTL_ENABLE |
Paulo Zanonic19b0662012-10-15 15:51:41 -03002498 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03002499 if (intel_dp->link_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10002500 val |= DP_TP_CTL_MODE_MST;
2501 else {
2502 val |= DP_TP_CTL_MODE_SST;
2503 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2504 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
2505 }
Paulo Zanonic19b0662012-10-15 15:51:41 -03002506 I915_WRITE(DP_TP_CTL(port), val);
2507 POSTING_READ(DP_TP_CTL(port));
2508
2509 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
2510 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
2511 POSTING_READ(DDI_BUF_CTL(port));
2512
2513 udelay(600);
2514}
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002515
Libin Yang9935f7f2016-11-28 20:07:06 +08002516bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
2517 struct intel_crtc *intel_crtc)
2518{
2519 u32 temp;
2520
2521 if (intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
2522 temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
2523 if (temp & AUDIO_OUTPUT_ENABLE(intel_crtc->pipe))
2524 return true;
2525 }
2526 return false;
2527}
2528
Ville Syrjälä6801c182013-09-24 14:24:05 +03002529void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002530 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002531{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002532 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002533 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira0cb09a92015-01-30 12:17:23 +02002534 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002535 struct intel_digital_port *intel_dig_port;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002536 u32 temp, flags = 0;
2537
Jani Nikula4d1de972016-03-18 17:05:42 +02002538 /* XXX: DSI transcoder paranoia */
2539 if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
2540 return;
2541
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002542 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
2543 if (temp & TRANS_DDI_PHSYNC)
2544 flags |= DRM_MODE_FLAG_PHSYNC;
2545 else
2546 flags |= DRM_MODE_FLAG_NHSYNC;
2547 if (temp & TRANS_DDI_PVSYNC)
2548 flags |= DRM_MODE_FLAG_PVSYNC;
2549 else
2550 flags |= DRM_MODE_FLAG_NVSYNC;
2551
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002552 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä42571ae2013-09-06 23:29:00 +03002553
2554 switch (temp & TRANS_DDI_BPC_MASK) {
2555 case TRANS_DDI_BPC_6:
2556 pipe_config->pipe_bpp = 18;
2557 break;
2558 case TRANS_DDI_BPC_8:
2559 pipe_config->pipe_bpp = 24;
2560 break;
2561 case TRANS_DDI_BPC_10:
2562 pipe_config->pipe_bpp = 30;
2563 break;
2564 case TRANS_DDI_BPC_12:
2565 pipe_config->pipe_bpp = 36;
2566 break;
2567 default:
2568 break;
2569 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002570
2571 switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
2572 case TRANS_DDI_MODE_SELECT_HDMI:
Daniel Vetter6897b4b2014-04-24 23:54:47 +02002573 pipe_config->has_hdmi_sink = true;
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002574 intel_dig_port = enc_to_dig_port(&encoder->base);
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002575
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002576 if (intel_dig_port->infoframe_enabled(&encoder->base, pipe_config))
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002577 pipe_config->has_infoframe = true;
Shashank Sharma15953632017-03-13 16:54:03 +05302578
2579 if ((temp & TRANS_DDI_HDMI_SCRAMBLING_MASK) ==
2580 TRANS_DDI_HDMI_SCRAMBLING_MASK)
2581 pipe_config->hdmi_scrambling = true;
2582 if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
2583 pipe_config->hdmi_high_tmds_clock_ratio = true;
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03002584 /* fall through */
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002585 case TRANS_DDI_MODE_SELECT_DVI:
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03002586 pipe_config->lane_count = 4;
2587 break;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002588 case TRANS_DDI_MODE_SELECT_FDI:
2589 break;
2590 case TRANS_DDI_MODE_SELECT_DP_SST:
2591 case TRANS_DDI_MODE_SELECT_DP_MST:
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002592 pipe_config->lane_count =
2593 ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002594 intel_dp_get_m_n(intel_crtc, pipe_config);
2595 break;
2596 default:
2597 break;
2598 }
Daniel Vetter10214422013-11-18 07:38:16 +01002599
Libin Yang9935f7f2016-11-28 20:07:06 +08002600 pipe_config->has_audio =
2601 intel_ddi_is_audio_enabled(dev_priv, intel_crtc);
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002602
Jani Nikula6aa23e62016-03-24 17:50:20 +02002603 if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
2604 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Daniel Vetter10214422013-11-18 07:38:16 +01002605 /*
2606 * This is a big fat ugly hack.
2607 *
2608 * Some machines in UEFI boot mode provide us a VBT that has 18
2609 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2610 * unknown we fail to light up. Yet the same BIOS boots up with
2611 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2612 * max, not what it tells us to use.
2613 *
2614 * Note: This will still be broken if the eDP panel is not lit
2615 * up by the BIOS, and thus we can't get the mode at module
2616 * load.
2617 */
2618 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002619 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2620 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Daniel Vetter10214422013-11-18 07:38:16 +01002621 }
Jesse Barnes11578552014-01-21 12:42:10 -08002622
Damien Lespiau22606a12014-12-12 14:26:57 +00002623 intel_ddi_clock_get(encoder, pipe_config);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002624
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002625 if (IS_GEN9_LP(dev_priv))
Imre Deak95a7a2a2016-06-13 16:44:35 +03002626 pipe_config->lane_lat_optim_mask =
2627 bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002628}
2629
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002630static bool intel_ddi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002631 struct intel_crtc_state *pipe_config,
2632 struct drm_connector_state *conn_state)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002633{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002634 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002635 int type = encoder->type;
Daniel Vettereccb1402013-05-22 00:50:22 +02002636 int port = intel_ddi_get_encoder_port(encoder);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002637 int ret;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002638
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002639 WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002640
Daniel Vettereccb1402013-05-22 00:50:22 +02002641 if (port == PORT_A)
2642 pipe_config->cpu_transcoder = TRANSCODER_EDP;
2643
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002644 if (type == INTEL_OUTPUT_HDMI)
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002645 ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002646 else
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002647 ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002648
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002649 if (IS_GEN9_LP(dev_priv) && ret)
Imre Deak95a7a2a2016-06-13 16:44:35 +03002650 pipe_config->lane_lat_optim_mask =
2651 bxt_ddi_phy_calc_lane_lat_optim_mask(encoder,
Ander Conselvan de Oliveirab284eed2016-10-06 19:22:16 +03002652 pipe_config->lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002653
2654 return ret;
2655
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002656}
2657
2658static const struct drm_encoder_funcs intel_ddi_funcs = {
Imre Deakbf93ba62016-04-18 10:04:21 +03002659 .reset = intel_dp_encoder_reset,
2660 .destroy = intel_dp_encoder_destroy,
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002661};
2662
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002663static struct intel_connector *
2664intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
2665{
2666 struct intel_connector *connector;
2667 enum port port = intel_dig_port->port;
2668
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002669 connector = intel_connector_alloc();
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002670 if (!connector)
2671 return NULL;
2672
2673 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
2674 if (!intel_dp_init_connector(intel_dig_port, connector)) {
2675 kfree(connector);
2676 return NULL;
2677 }
2678
2679 return connector;
2680}
2681
2682static struct intel_connector *
2683intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
2684{
2685 struct intel_connector *connector;
2686 enum port port = intel_dig_port->port;
2687
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002688 connector = intel_connector_alloc();
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002689 if (!connector)
2690 return NULL;
2691
2692 intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
2693 intel_hdmi_init_connector(intel_dig_port, connector);
2694
2695 return connector;
2696}
2697
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002698void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002699{
2700 struct intel_digital_port *intel_dig_port;
2701 struct intel_encoder *intel_encoder;
2702 struct drm_encoder *encoder;
Shashank Sharmaff662122016-10-14 19:56:51 +05302703 bool init_hdmi, init_dp, init_lspcon = false;
Ville Syrjälä10e7bec2015-12-08 19:59:37 +02002704 int max_lanes;
2705
2706 if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) {
2707 switch (port) {
2708 case PORT_A:
2709 max_lanes = 4;
2710 break;
2711 case PORT_E:
2712 max_lanes = 0;
2713 break;
2714 default:
2715 max_lanes = 4;
2716 break;
2717 }
2718 } else {
2719 switch (port) {
2720 case PORT_A:
2721 max_lanes = 2;
2722 break;
2723 case PORT_E:
2724 max_lanes = 2;
2725 break;
2726 default:
2727 max_lanes = 4;
2728 break;
2729 }
2730 }
Paulo Zanoni311a2092013-09-12 17:12:18 -03002731
2732 init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
2733 dev_priv->vbt.ddi_port_info[port].supports_hdmi);
2734 init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
Shashank Sharmaff662122016-10-14 19:56:51 +05302735
2736 if (intel_bios_is_lspcon_present(dev_priv, port)) {
2737 /*
2738 * Lspcon device needs to be driven with DP connector
2739 * with special detection sequence. So make sure DP
2740 * is initialized before lspcon.
2741 */
2742 init_dp = true;
2743 init_lspcon = true;
2744 init_hdmi = false;
2745 DRM_DEBUG_KMS("VBT says port %c has lspcon\n", port_name(port));
2746 }
2747
Paulo Zanoni311a2092013-09-12 17:12:18 -03002748 if (!init_dp && !init_hdmi) {
Rodrigo Vivi500ea702015-08-07 17:01:16 -07002749 DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
Paulo Zanoni311a2092013-09-12 17:12:18 -03002750 port_name(port));
Rodrigo Vivi500ea702015-08-07 17:01:16 -07002751 return;
Paulo Zanoni311a2092013-09-12 17:12:18 -03002752 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002753
Daniel Vetterb14c5672013-09-19 12:18:32 +02002754 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002755 if (!intel_dig_port)
2756 return;
2757
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002758 intel_encoder = &intel_dig_port->base;
2759 encoder = &intel_encoder->base;
2760
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002761 drm_encoder_init(&dev_priv->drm, encoder, &intel_ddi_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03002762 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002763
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002764 intel_encoder->compute_config = intel_ddi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002765 intel_encoder->enable = intel_enable_ddi;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002766 if (IS_GEN9_LP(dev_priv))
Imre Deak95a7a2a2016-06-13 16:44:35 +03002767 intel_encoder->pre_pll_enable = bxt_ddi_pre_pll_enable;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002768 intel_encoder->pre_enable = intel_ddi_pre_enable;
2769 intel_encoder->disable = intel_disable_ddi;
2770 intel_encoder->post_disable = intel_ddi_post_disable;
2771 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002772 intel_encoder->get_config = intel_ddi_get_config;
Imre Deakbf93ba62016-04-18 10:04:21 +03002773 intel_encoder->suspend = intel_dp_encoder_suspend;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002774 intel_encoder->get_power_domains = intel_ddi_get_power_domains;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002775
2776 intel_dig_port->port = port;
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -07002777 intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
2778 (DDI_BUF_PORT_REVERSAL |
2779 DDI_A_4_LANES);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002780
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002781 switch (port) {
2782 case PORT_A:
2783 intel_dig_port->ddi_io_power_domain =
2784 POWER_DOMAIN_PORT_DDI_A_IO;
2785 break;
2786 case PORT_B:
2787 intel_dig_port->ddi_io_power_domain =
2788 POWER_DOMAIN_PORT_DDI_B_IO;
2789 break;
2790 case PORT_C:
2791 intel_dig_port->ddi_io_power_domain =
2792 POWER_DOMAIN_PORT_DDI_C_IO;
2793 break;
2794 case PORT_D:
2795 intel_dig_port->ddi_io_power_domain =
2796 POWER_DOMAIN_PORT_DDI_D_IO;
2797 break;
2798 case PORT_E:
2799 intel_dig_port->ddi_io_power_domain =
2800 POWER_DOMAIN_PORT_DDI_E_IO;
2801 break;
2802 default:
2803 MISSING_CASE(port);
2804 }
2805
Matt Roper6c566dc2015-11-05 14:53:32 -08002806 /*
2807 * Bspec says that DDI_A_4_LANES is the only supported configuration
2808 * for Broxton. Yet some BIOS fail to set this bit on port A if eDP
2809 * wasn't lit up at boot. Force this bit on in our internal
2810 * configuration so that we use the proper lane count for our
2811 * calculations.
2812 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002813 if (IS_GEN9_LP(dev_priv) && port == PORT_A) {
Matt Roper6c566dc2015-11-05 14:53:32 -08002814 if (!(intel_dig_port->saved_port_bits & DDI_A_4_LANES)) {
2815 DRM_DEBUG_KMS("BXT BIOS forgot to set DDI_A_4_LANES for port A; fixing\n");
2816 intel_dig_port->saved_port_bits |= DDI_A_4_LANES;
Matt Ropered8d60f2016-01-28 15:09:37 -08002817 max_lanes = 4;
Matt Roper6c566dc2015-11-05 14:53:32 -08002818 }
2819 }
2820
Matt Ropered8d60f2016-01-28 15:09:37 -08002821 intel_dig_port->max_lanes = max_lanes;
2822
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002823 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002824 intel_encoder->power_domain = intel_port_to_power_domain(port);
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07002825 intel_encoder->port = port;
Chris Wilsonf68d6972014-08-04 07:15:09 +01002826 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02002827 intel_encoder->cloneable = 0;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002828
Ville Syrjälä385e4de2017-08-18 16:49:55 +03002829 intel_infoframe_init(intel_dig_port);
2830
Chris Wilsonf68d6972014-08-04 07:15:09 +01002831 if (init_dp) {
2832 if (!intel_ddi_init_dp_connector(intel_dig_port))
2833 goto err;
Dave Airlie13cf5502014-06-18 11:29:35 +10002834
Chris Wilsonf68d6972014-08-04 07:15:09 +01002835 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Ander Conselvan de Oliveiraca4c3892017-02-03 16:03:13 +02002836 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Chris Wilsonf68d6972014-08-04 07:15:09 +01002837 }
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02002838
Paulo Zanoni311a2092013-09-12 17:12:18 -03002839 /* In theory we don't need the encoder->type check, but leave it just in
2840 * case we have some really bad VBTs... */
Chris Wilsonf68d6972014-08-04 07:15:09 +01002841 if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
2842 if (!intel_ddi_init_hdmi_connector(intel_dig_port))
2843 goto err;
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02002844 }
Chris Wilsonf68d6972014-08-04 07:15:09 +01002845
Shashank Sharmaff662122016-10-14 19:56:51 +05302846 if (init_lspcon) {
2847 if (lspcon_init(intel_dig_port))
2848 /* TODO: handle hdmi info frame part */
2849 DRM_DEBUG_KMS("LSPCON init success on port %c\n",
2850 port_name(port));
2851 else
2852 /*
2853 * LSPCON init faied, but DP init was success, so
2854 * lets try to drive as DP++ port.
2855 */
2856 DRM_ERROR("LSPCON init failed on port %c\n",
2857 port_name(port));
2858 }
2859
Chris Wilsonf68d6972014-08-04 07:15:09 +01002860 return;
2861
2862err:
2863 drm_encoder_cleanup(encoder);
2864 kfree(intel_dig_port);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002865}