blob: 8611f24cdf6a12be46d299984476854b626498db [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020050#include <linux/ethtool.h>
51#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090052#include <linux/slab.h>
Ben Greearb1ae1ed2010-09-30 12:22:58 -070053#include <linux/etherdevice.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020054
55#include <net/ieee80211_radiotap.h>
56
57#include <asm/unaligned.h>
58
59#include "base.h"
60#include "reg.h"
61#include "debug.h"
Bruno Randolf2111ac02010-04-02 18:44:08 +090062#include "ani.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020063
John W. Linville18cb6e32011-01-05 09:39:59 -050064int ath5k_modparam_nohwcrypt;
65module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040066MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020067
Bob Copeland42639fc2009-03-30 08:05:29 -040068static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040069module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040070MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
71
Jiri Slabyfa1c1142007-08-12 17:33:16 +020072/* Module info */
73MODULE_AUTHOR("Jiri Slaby");
74MODULE_AUTHOR("Nick Kossifidis");
75MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
76MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
77MODULE_LICENSE("Dual BSD/GPL");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020078
Felix Fietkau132b1c32010-12-02 10:26:56 +010079static int ath5k_init(struct ieee80211_hw *hw);
Nick Kossifidis8aec7af2010-11-23 21:39:28 +020080static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan,
81 bool skip_pcu);
Bruno Randolfcd2c5482010-12-22 19:20:32 +090082int ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
83void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +020084
Jiri Slabyfa1c1142007-08-12 17:33:16 +020085/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010086static const struct ath5k_srev_name srev_names[] = {
Felix Fietkaua0b907e2010-12-02 10:27:16 +010087#ifdef CONFIG_ATHEROS_AR231X
88 { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R2 },
89 { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R7 },
90 { "2313", AR5K_VERSION_MAC, AR5K_SREV_AR2313_R8 },
91 { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R6 },
92 { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R7 },
93 { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R1 },
94 { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R2 },
95#else
Nick Kossifidis1bef0162008-09-29 02:09:09 +030096 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
97 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
98 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
99 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
100 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
101 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
102 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
103 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
104 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
105 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
106 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
107 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
108 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
109 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
110 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
111 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
112 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
113 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100114#endif
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300115 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200116 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
117 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300118 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200119 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
120 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
121 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300122 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200123 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
124 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300125 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
126 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
127 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300128 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200129 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100130#ifdef CONFIG_ATHEROS_AR231X
131 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
132 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
133#endif
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200134 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
135};
136
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100137static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200138 { .bitrate = 10,
139 .hw_value = ATH5K_RATE_CODE_1M, },
140 { .bitrate = 20,
141 .hw_value = ATH5K_RATE_CODE_2M,
142 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
143 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
144 { .bitrate = 55,
145 .hw_value = ATH5K_RATE_CODE_5_5M,
146 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
147 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
148 { .bitrate = 110,
149 .hw_value = ATH5K_RATE_CODE_11M,
150 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
151 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
152 { .bitrate = 60,
153 .hw_value = ATH5K_RATE_CODE_6M,
154 .flags = 0 },
155 { .bitrate = 90,
156 .hw_value = ATH5K_RATE_CODE_9M,
157 .flags = 0 },
158 { .bitrate = 120,
159 .hw_value = ATH5K_RATE_CODE_12M,
160 .flags = 0 },
161 { .bitrate = 180,
162 .hw_value = ATH5K_RATE_CODE_18M,
163 .flags = 0 },
164 { .bitrate = 240,
165 .hw_value = ATH5K_RATE_CODE_24M,
166 .flags = 0 },
167 { .bitrate = 360,
168 .hw_value = ATH5K_RATE_CODE_36M,
169 .flags = 0 },
170 { .bitrate = 480,
171 .hw_value = ATH5K_RATE_CODE_48M,
172 .flags = 0 },
173 { .bitrate = 540,
174 .hw_value = ATH5K_RATE_CODE_54M,
175 .flags = 0 },
176 /* XR missing */
177};
178
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200179static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
180{
181 u64 tsf = ath5k_hw_get_tsf64(ah);
182
183 if ((tsf & 0x7fff) < rstamp)
184 tsf -= 0x8000;
185
186 return (tsf & ~0x7fff) | rstamp;
187}
188
Felix Fietkaue5b046d2010-12-02 10:27:01 +0100189const char *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200190ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
191{
192 const char *name = "xxxxx";
193 unsigned int i;
194
195 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
196 if (srev_names[i].sr_type != type)
197 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300198
199 if ((val & 0xf0) == srev_names[i].sr_val)
200 name = srev_names[i].sr_name;
201
202 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200203 name = srev_names[i].sr_name;
204 break;
205 }
206 }
207
208 return name;
209}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700210static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
211{
212 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
213 return ath5k_hw_reg_read(ah, reg_offset);
214}
215
216static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
217{
218 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
219 ath5k_hw_reg_write(ah, val, reg_offset);
220}
221
222static const struct ath_ops ath5k_common_ops = {
223 .read = ath5k_ioread32,
224 .write = ath5k_iowrite32,
225};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200226
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200227/***********************\
228* Driver Initialization *
229\***********************/
230
Bob Copelandf769c362009-03-30 22:30:31 -0400231static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
232{
233 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
234 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700235 struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400236
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700237 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400238}
239
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200240/********************\
241* Channel/mode setup *
242\********************/
243
244/*
Bob Copeland42639fc2009-03-30 08:05:29 -0400245 * Returns true for the channel numbers used without all_channels modparam.
246 */
Bruno Randolf410e6122011-01-19 18:20:57 +0900247static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
Bob Copeland42639fc2009-03-30 08:05:29 -0400248{
Bruno Randolf410e6122011-01-19 18:20:57 +0900249 if (band == IEEE80211_BAND_2GHZ && chan <= 14)
250 return true;
251
252 return /* UNII 1,2 */
253 (((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
Bob Copeland42639fc2009-03-30 08:05:29 -0400254 /* midband */
255 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
256 /* UNII-3 */
Bruno Randolf410e6122011-01-19 18:20:57 +0900257 ((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
258 /* 802.11j 5.030-5.080 GHz (20MHz) */
259 (chan == 8 || chan == 12 || chan == 16) ||
260 /* 802.11j 4.9GHz (20MHz) */
261 (chan == 184 || chan == 188 || chan == 192 || chan == 196));
Bob Copeland42639fc2009-03-30 08:05:29 -0400262}
263
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200264static unsigned int
Bruno Randolf97d9c3a2011-01-19 18:20:52 +0900265ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
266 unsigned int mode, unsigned int max)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200267{
Bruno Randolf2b1351a2011-01-21 12:19:52 +0900268 unsigned int count, size, chfreq, freq, ch;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900269 enum ieee80211_band band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200270
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200271 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500272 case AR5K_MODE_11A:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200273 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Bruno Randolf97d9c3a2011-01-19 18:20:52 +0900274 size = 220;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200275 chfreq = CHANNEL_5GHZ;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900276 band = IEEE80211_BAND_5GHZ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200277 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500278 case AR5K_MODE_11B:
279 case AR5K_MODE_11G:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500280 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200281 chfreq = CHANNEL_2GHZ;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900282 band = IEEE80211_BAND_2GHZ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200283 break;
284 default:
285 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
286 return 0;
287 }
288
Bruno Randolf2b1351a2011-01-21 12:19:52 +0900289 count = 0;
290 for (ch = 1; ch <= size && count < max; ch++) {
Bruno Randolf90c02d72011-01-19 18:20:36 +0900291 freq = ieee80211_channel_to_frequency(ch, band);
292
293 if (freq == 0) /* mapping failed - not a standard channel */
294 continue;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500295
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200296 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500297 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200298 continue;
299
Bruno Randolf410e6122011-01-19 18:20:57 +0900300 if (!modparam_all_channels &&
301 !ath5k_is_standard_channel(ch, band))
Bob Copeland42639fc2009-03-30 08:05:29 -0400302 continue;
303
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500304 /* Write channel info and increment counter */
305 channels[count].center_freq = freq;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900306 channels[count].band = band;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500307 switch (mode) {
308 case AR5K_MODE_11A:
309 case AR5K_MODE_11G:
310 channels[count].hw_value = chfreq | CHANNEL_OFDM;
311 break;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500312 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500313 channels[count].hw_value = CHANNEL_B;
314 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200315
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200316 count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200317 }
318
319 return count;
320}
321
Bruno Randolf63266a62008-07-30 17:12:58 +0200322static void
323ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
324{
325 u8 i;
326
327 for (i = 0; i < AR5K_MAX_RATES; i++)
328 sc->rate_idx[b->band][i] = -1;
329
330 for (i = 0; i < b->n_bitrates; i++) {
331 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
332 if (b->bitrates[i].hw_value_short)
333 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
334 }
335}
336
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200337static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200338ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200339{
340 struct ath5k_softc *sc = hw->priv;
341 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +0200342 struct ieee80211_supported_band *sband;
343 int max_c, count_c = 0;
344 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200345
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500346 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200347 max_c = ARRAY_SIZE(sc->channels);
348
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500349 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +0200350 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
351 sband->band = IEEE80211_BAND_2GHZ;
352 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200353
Bruno Randolf63266a62008-07-30 17:12:58 +0200354 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
355 /* G mode */
356 memcpy(sband->bitrates, &ath5k_rates[0],
357 sizeof(struct ieee80211_rate) * 12);
358 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200359
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500360 sband->channels = sc->channels;
Bruno Randolf08105692011-01-19 18:20:47 +0900361 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200362 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500363
364 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +0200365 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500366 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +0200367 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
368 /* B mode */
369 memcpy(sband->bitrates, &ath5k_rates[0],
370 sizeof(struct ieee80211_rate) * 4);
371 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500372
Bruno Randolf63266a62008-07-30 17:12:58 +0200373 /* 5211 only supports B rates and uses 4bit rate codes
374 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
375 * fix them up here:
376 */
377 if (ah->ah_version == AR5K_AR5211) {
378 for (i = 0; i < 4; i++) {
379 sband->bitrates[i].hw_value =
380 sband->bitrates[i].hw_value & 0xF;
381 sband->bitrates[i].hw_value_short =
382 sband->bitrates[i].hw_value_short & 0xF;
383 }
384 }
385
386 sband->channels = sc->channels;
Bruno Randolf08105692011-01-19 18:20:47 +0900387 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200388 AR5K_MODE_11B, max_c);
389
390 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
391 count_c = sband->n_channels;
392 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500393 }
Bruno Randolf63266a62008-07-30 17:12:58 +0200394 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500395
Bruno Randolf63266a62008-07-30 17:12:58 +0200396 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500397 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +0200398 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500399 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +0200400 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
401
402 memcpy(sband->bitrates, &ath5k_rates[4],
403 sizeof(struct ieee80211_rate) * 8);
404 sband->n_bitrates = 8;
405
406 sband->channels = &sc->channels[count_c];
Bruno Randolf08105692011-01-19 18:20:47 +0900407 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500408 AR5K_MODE_11A, max_c);
409
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500410 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
411 }
Bruno Randolf63266a62008-07-30 17:12:58 +0200412 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500413
Luis R. Rodriguezb4461972008-02-04 10:03:54 -0500414 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500415
416 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200417}
418
419/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200420 * Set/change channels. We always reset the chip.
421 * To accomplish this we must first cleanup any pending DMA,
422 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -0500423 *
424 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200425 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900426int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200427ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
428{
Bruno Randolf8d67a032010-06-16 19:11:12 +0900429 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
430 "channel set, resetting (%u -> %u MHz)\n",
431 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200432
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200433 /*
434 * To switch channels clear any pending DMA operations;
435 * wait long enough for the RX fifo to drain, reset the
436 * hardware at the new frequency, and then re-enable
437 * the relevant bits of the h/w.
438 */
Nick Kossifidis8aec7af2010-11-23 21:39:28 +0200439 return ath5k_reset(sc, chan, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200440}
441
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700442struct ath_vif_iter_data {
443 const u8 *hw_macaddr;
444 u8 mask[ETH_ALEN];
445 u8 active_mac[ETH_ALEN]; /* first active MAC */
446 bool need_set_hw_addr;
447 bool found_active;
448 bool any_assoc;
Ben Greear62c58fb2010-10-08 12:01:15 -0700449 enum nl80211_iftype opmode;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700450};
451
452static void ath_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
453{
454 struct ath_vif_iter_data *iter_data = data;
455 int i;
Ben Greear62c58fb2010-10-08 12:01:15 -0700456 struct ath5k_vif *avf = (void *)vif->drv_priv;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700457
458 if (iter_data->hw_macaddr)
459 for (i = 0; i < ETH_ALEN; i++)
460 iter_data->mask[i] &=
461 ~(iter_data->hw_macaddr[i] ^ mac[i]);
462
463 if (!iter_data->found_active) {
464 iter_data->found_active = true;
465 memcpy(iter_data->active_mac, mac, ETH_ALEN);
466 }
467
468 if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
469 if (compare_ether_addr(iter_data->hw_macaddr, mac) == 0)
470 iter_data->need_set_hw_addr = false;
471
472 if (!iter_data->any_assoc) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700473 if (avf->assoc)
474 iter_data->any_assoc = true;
475 }
Ben Greear62c58fb2010-10-08 12:01:15 -0700476
477 /* Calculate combined mode - when APs are active, operate in AP mode.
478 * Otherwise use the mode of the new interface. This can currently
479 * only deal with combinations of APs and STAs. Only one ad-hoc
Ben Greear7afbb2f2010-11-10 11:43:51 -0800480 * interfaces is allowed.
Ben Greear62c58fb2010-10-08 12:01:15 -0700481 */
482 if (avf->opmode == NL80211_IFTYPE_AP)
483 iter_data->opmode = NL80211_IFTYPE_AP;
484 else
485 if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
486 iter_data->opmode = avf->opmode;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700487}
488
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900489void
490ath5k_update_bssid_mask_and_opmode(struct ath5k_softc *sc,
491 struct ieee80211_vif *vif)
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700492{
493 struct ath_common *common = ath5k_hw_common(sc->ah);
494 struct ath_vif_iter_data iter_data;
495
496 /*
497 * Use the hardware MAC address as reference, the hardware uses it
498 * together with the BSSID mask when matching addresses.
499 */
500 iter_data.hw_macaddr = common->macaddr;
501 memset(&iter_data.mask, 0xff, ETH_ALEN);
502 iter_data.found_active = false;
503 iter_data.need_set_hw_addr = true;
Ben Greear62c58fb2010-10-08 12:01:15 -0700504 iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700505
506 if (vif)
507 ath_vif_iter(&iter_data, vif->addr, vif);
508
509 /* Get list of all active MAC addresses */
510 ieee80211_iterate_active_interfaces_atomic(sc->hw, ath_vif_iter,
511 &iter_data);
512 memcpy(sc->bssidmask, iter_data.mask, ETH_ALEN);
513
Ben Greear62c58fb2010-10-08 12:01:15 -0700514 sc->opmode = iter_data.opmode;
515 if (sc->opmode == NL80211_IFTYPE_UNSPECIFIED)
516 /* Nothing active, default to station mode */
517 sc->opmode = NL80211_IFTYPE_STATION;
518
Ben Greear7afbb2f2010-11-10 11:43:51 -0800519 ath5k_hw_set_opmode(sc->ah, sc->opmode);
520 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
521 sc->opmode, ath_opmode_to_string(sc->opmode));
Ben Greear62c58fb2010-10-08 12:01:15 -0700522
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700523 if (iter_data.need_set_hw_addr && iter_data.found_active)
524 ath5k_hw_set_lladdr(sc->ah, iter_data.active_mac);
525
Ben Greear62c58fb2010-10-08 12:01:15 -0700526 if (ath5k_hw_hasbssidmask(sc->ah))
527 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700528}
529
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900530void
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700531ath5k_mode_setup(struct ath5k_softc *sc, struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200532{
533 struct ath5k_hw *ah = sc->ah;
534 u32 rfilt;
535
536 /* configure rx filter */
537 rfilt = sc->filter_flags;
538 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200539 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
Ben Greear62c58fb2010-10-08 12:01:15 -0700540
541 ath5k_update_bssid_mask_and_opmode(sc, vif);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200542}
543
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500544static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +0200545ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
546{
Bob Copelandb7266042009-03-02 21:55:18 -0500547 int rix;
548
549 /* return base rate on errors */
550 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
551 "hw_rix out of bounds: %x\n", hw_rix))
552 return 0;
553
Bruno Randolf930a7622011-01-19 18:21:13 +0900554 rix = sc->rate_idx[sc->curchan->band][hw_rix];
Bob Copelandb7266042009-03-02 21:55:18 -0500555 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
556 rix = 0;
557
558 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500559}
560
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200561/***************\
562* Buffers setup *
563\***************/
564
Bob Copelandb6ea0352009-01-10 14:42:54 -0500565static
566struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
567{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700568 struct ath_common *common = ath5k_hw_common(sc->ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500569 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -0500570
571 /*
572 * Allocate buffer with headroom_needed space for the
573 * fake physical layer header at the start.
574 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700575 skb = ath_rxbuf_alloc(common,
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800576 common->rx_bufsize,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -0700577 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500578
579 if (!skb) {
580 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800581 common->rx_bufsize);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500582 return NULL;
583 }
Bob Copelandb6ea0352009-01-10 14:42:54 -0500584
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100585 *skb_addr = dma_map_single(sc->dev,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800586 skb->data, common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100587 DMA_FROM_DEVICE);
588
589 if (unlikely(dma_mapping_error(sc->dev, *skb_addr))) {
Bob Copelandb6ea0352009-01-10 14:42:54 -0500590 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
591 dev_kfree_skb(skb);
592 return NULL;
593 }
594 return skb;
595}
596
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200597static int
598ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
599{
600 struct ath5k_hw *ah = sc->ah;
601 struct sk_buff *skb = bf->skb;
602 struct ath5k_desc *ds;
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900603 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200604
Bob Copelandb6ea0352009-01-10 14:42:54 -0500605 if (!skb) {
606 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
607 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200608 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200609 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200610 }
611
612 /*
613 * Setup descriptors. For receive we always terminate
614 * the descriptor list with a self-linked entry so we'll
615 * not get overrun under high load (as can happen with a
616 * 5212 when ANI processing enables PHY error frames).
617 *
Bruno Randolfbeade632010-06-16 19:11:25 +0900618 * To ensure the last descriptor is self-linked we create
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200619 * each descriptor as self-linked and add it to the end. As
620 * each additional descriptor is added the previous self-linked
Bruno Randolfbeade632010-06-16 19:11:25 +0900621 * entry is "fixed" naturally. This should be safe even
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200622 * if DMA is happening. When processing RX interrupts we
623 * never remove/process the last, self-linked, entry on the
Bruno Randolfbeade632010-06-16 19:11:25 +0900624 * descriptor list. This ensures the hardware always has
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200625 * someplace to write a new frame.
626 */
627 ds = bf->desc;
628 ds->ds_link = bf->daddr; /* link to self */
629 ds->ds_data = bf->skbaddr;
Bruno Randolfa6668192010-06-16 19:12:01 +0900630 ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900631 if (ret) {
632 ATH5K_ERR(sc, "%s: could not setup RX desc\n", __func__);
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900633 return ret;
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900634 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200635
636 if (sc->rxlink != NULL)
637 *sc->rxlink = bf->daddr;
638 sc->rxlink = &ds->ds_link;
639 return 0;
640}
641
Bob Copeland2ac29272010-02-09 13:06:54 -0500642static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
643{
644 struct ieee80211_hdr *hdr;
645 enum ath5k_pkt_type htype;
646 __le16 fc;
647
648 hdr = (struct ieee80211_hdr *)skb->data;
649 fc = hdr->frame_control;
650
651 if (ieee80211_is_beacon(fc))
652 htype = AR5K_PKT_TYPE_BEACON;
653 else if (ieee80211_is_probe_resp(fc))
654 htype = AR5K_PKT_TYPE_PROBE_RESP;
655 else if (ieee80211_is_atim(fc))
656 htype = AR5K_PKT_TYPE_ATIM;
657 else if (ieee80211_is_pspoll(fc))
658 htype = AR5K_PKT_TYPE_PSPOLL;
659 else
660 htype = AR5K_PKT_TYPE_NORMAL;
661
662 return htype;
663}
664
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200665static int
Bob Copelandcec8db22009-07-04 12:59:51 -0400666ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100667 struct ath5k_txq *txq, int padsize)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200668{
669 struct ath5k_hw *ah = sc->ah;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200670 struct ath5k_desc *ds = bf->desc;
671 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +0200672 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200673 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200674 struct ieee80211_rate *rate;
675 unsigned int mrr_rate[3], mrr_tries[3];
676 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -0500677 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -0500678 u16 cts_rate = 0;
679 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -0500680 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200681
682 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +0200683
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200684 /* XXX endianness */
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100685 bf->skbaddr = dma_map_single(sc->dev, skb->data, skb->len,
686 DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200687
Bob Copeland8902ff42009-01-22 08:44:20 -0500688 rate = ieee80211_get_tx_rate(sc->hw, info);
John W. Linvilled8e1ba72010-08-24 15:27:34 -0400689 if (!rate) {
690 ret = -EINVAL;
691 goto err_unmap;
692 }
Bob Copeland8902ff42009-01-22 08:44:20 -0500693
Johannes Berge039fa42008-05-15 12:55:29 +0200694 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200695 flags |= AR5K_TXDESC_NOACK;
696
Bob Copeland8902ff42009-01-22 08:44:20 -0500697 rc_flags = info->control.rates[0].flags;
698 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
699 rate->hw_value_short : rate->hw_value;
700
Bruno Randolf281c56d2008-02-05 18:44:55 +0900701 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200702
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200703 /* FIXME: If we are in g mode and rate is a CCK rate
704 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
705 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -0500706 if (info->control.hw_key) {
707 keyidx = info->control.hw_key->hw_key_idx;
708 pktlen += info->control.hw_key->icv_len;
709 }
Bob Copeland07c1e852009-01-22 08:44:21 -0500710 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
711 flags |= AR5K_TXDESC_RTSENA;
712 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
713 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700714 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500715 }
716 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
717 flags |= AR5K_TXDESC_CTSENA;
718 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
719 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700720 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500721 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200722 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100723 ieee80211_get_hdrlen_from_skb(skb), padsize,
Bob Copeland2ac29272010-02-09 13:06:54 -0500724 get_hw_packet_type(skb),
Johannes Berg2e92e6f2008-05-15 12:55:27 +0200725 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -0500726 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400727 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -0500728 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200729 if (ret)
730 goto err_unmap;
731
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200732 memset(mrr_rate, 0, sizeof(mrr_rate));
733 memset(mrr_tries, 0, sizeof(mrr_tries));
734 for (i = 0; i < 3; i++) {
735 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
736 if (!rate)
737 break;
738
739 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +0200740 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200741 }
742
Bruno Randolfa6668192010-06-16 19:12:01 +0900743 ath5k_hw_setup_mrr_tx_desc(ah, ds,
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200744 mrr_rate[0], mrr_tries[0],
745 mrr_rate[1], mrr_tries[1],
746 mrr_rate[2], mrr_tries[2]);
747
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200748 ds->ds_link = 0;
749 ds->ds_data = bf->skbaddr;
750
751 spin_lock_bh(&txq->lock);
752 list_add_tail(&bf->list, &txq->q);
Bruno Randolf925e0b02010-09-17 11:36:35 +0900753 txq->txq_len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200754 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300755 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200756 else /* no, so only link it */
757 *txq->link = bf->daddr;
758
759 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300760 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +0200761 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200762 spin_unlock_bh(&txq->lock);
763
764 return 0;
765err_unmap:
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100766 dma_unmap_single(sc->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200767 return ret;
768}
769
770/*******************\
771* Descriptors setup *
772\*******************/
773
774static int
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100775ath5k_desc_alloc(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200776{
777 struct ath5k_desc *ds;
778 struct ath5k_buf *bf;
779 dma_addr_t da;
780 unsigned int i;
781 int ret;
782
783 /* allocate descriptors */
784 sc->desc_len = sizeof(struct ath5k_desc) *
785 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100786
787 sc->desc = dma_alloc_coherent(sc->dev, sc->desc_len,
788 &sc->desc_daddr, GFP_KERNEL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200789 if (sc->desc == NULL) {
790 ATH5K_ERR(sc, "can't allocate descriptors\n");
791 ret = -ENOMEM;
792 goto err;
793 }
794 ds = sc->desc;
795 da = sc->desc_daddr;
796 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
797 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
798
799 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
800 sizeof(struct ath5k_buf), GFP_KERNEL);
801 if (bf == NULL) {
802 ATH5K_ERR(sc, "can't allocate bufptr\n");
803 ret = -ENOMEM;
804 goto err_free;
805 }
806 sc->bufptr = bf;
807
808 INIT_LIST_HEAD(&sc->rxbuf);
809 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
810 bf->desc = ds;
811 bf->daddr = da;
812 list_add_tail(&bf->list, &sc->rxbuf);
813 }
814
815 INIT_LIST_HEAD(&sc->txbuf);
816 sc->txbuf_len = ATH_TXBUF;
817 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
818 da += sizeof(*ds)) {
819 bf->desc = ds;
820 bf->daddr = da;
821 list_add_tail(&bf->list, &sc->txbuf);
822 }
823
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700824 /* beacon buffers */
825 INIT_LIST_HEAD(&sc->bcbuf);
826 for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
827 bf->desc = ds;
828 bf->daddr = da;
829 list_add_tail(&bf->list, &sc->bcbuf);
830 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200831
832 return 0;
833err_free:
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100834 dma_free_coherent(sc->dev, sc->desc_len, sc->desc, sc->desc_daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200835err:
836 sc->desc = NULL;
837 return ret;
838}
839
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900840void
841ath5k_txbuf_free_skb(struct ath5k_softc *sc, struct ath5k_buf *bf)
842{
843 BUG_ON(!bf);
844 if (!bf->skb)
845 return;
846 dma_unmap_single(sc->dev, bf->skbaddr, bf->skb->len,
847 DMA_TO_DEVICE);
848 dev_kfree_skb_any(bf->skb);
849 bf->skb = NULL;
850 bf->skbaddr = 0;
851 bf->desc->ds_data = 0;
852}
853
854void
855ath5k_rxbuf_free_skb(struct ath5k_softc *sc, struct ath5k_buf *bf)
856{
857 struct ath5k_hw *ah = sc->ah;
858 struct ath_common *common = ath5k_hw_common(ah);
859
860 BUG_ON(!bf);
861 if (!bf->skb)
862 return;
863 dma_unmap_single(sc->dev, bf->skbaddr, common->rx_bufsize,
864 DMA_FROM_DEVICE);
865 dev_kfree_skb_any(bf->skb);
866 bf->skb = NULL;
867 bf->skbaddr = 0;
868 bf->desc->ds_data = 0;
869}
870
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200871static void
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100872ath5k_desc_free(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200873{
874 struct ath5k_buf *bf;
875
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200876 list_for_each_entry(bf, &sc->txbuf, list)
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900877 ath5k_txbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200878 list_for_each_entry(bf, &sc->rxbuf, list)
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900879 ath5k_rxbuf_free_skb(sc, bf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700880 list_for_each_entry(bf, &sc->bcbuf, list)
881 ath5k_txbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200882
883 /* Free memory associated with all descriptors */
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100884 dma_free_coherent(sc->dev, sc->desc_len, sc->desc, sc->desc_daddr);
Bruno Randolf39d63f22010-06-16 19:11:41 +0900885 sc->desc = NULL;
886 sc->desc_daddr = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200887
888 kfree(sc->bufptr);
889 sc->bufptr = NULL;
890}
891
892
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200893/**************\
894* Queues setup *
895\**************/
896
897static struct ath5k_txq *
898ath5k_txq_setup(struct ath5k_softc *sc,
899 int qtype, int subtype)
900{
901 struct ath5k_hw *ah = sc->ah;
902 struct ath5k_txq *txq;
903 struct ath5k_txq_info qi = {
904 .tqi_subtype = subtype,
Bruno Randolfde8af452010-09-17 11:37:12 +0900905 /* XXX: default values not correct for B and XR channels,
906 * but who cares? */
907 .tqi_aifs = AR5K_TUNE_AIFS,
908 .tqi_cw_min = AR5K_TUNE_CWMIN,
909 .tqi_cw_max = AR5K_TUNE_CWMAX
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200910 };
911 int qnum;
912
913 /*
914 * Enable interrupts only for EOL and DESC conditions.
915 * We mark tx descriptors to receive a DESC interrupt
Bob Copelanda180a132010-08-15 13:03:12 -0400916 * when a tx queue gets deep; otherwise we wait for the
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200917 * EOL to reap descriptors. Note that this is done to
918 * reduce interrupt load and this only defers reaping
919 * descriptors, never transmitting frames. Aside from
920 * reducing interrupts this also permits more concurrency.
921 * The only potential downside is if the tx queue backs
922 * up in which case the top half of the kernel may backup
923 * due to a lack of tx descriptors.
924 */
925 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
926 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
927 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
928 if (qnum < 0) {
929 /*
930 * NB: don't print a message, this happens
931 * normally on parts with too few tx queues
932 */
933 return ERR_PTR(qnum);
934 }
935 if (qnum >= ARRAY_SIZE(sc->txqs)) {
936 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
937 qnum, ARRAY_SIZE(sc->txqs));
938 ath5k_hw_release_tx_queue(ah, qnum);
939 return ERR_PTR(-EINVAL);
940 }
941 txq = &sc->txqs[qnum];
942 if (!txq->setup) {
943 txq->qnum = qnum;
944 txq->link = NULL;
945 INIT_LIST_HEAD(&txq->q);
946 spin_lock_init(&txq->lock);
947 txq->setup = true;
Bruno Randolf925e0b02010-09-17 11:36:35 +0900948 txq->txq_len = 0;
Bruno Randolf4edd7612010-09-17 11:36:56 +0900949 txq->txq_poll_mark = false;
Bruno Randolf923e5b32010-09-17 11:37:02 +0900950 txq->txq_stuck = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200951 }
952 return &sc->txqs[qnum];
953}
954
955static int
956ath5k_beaconq_setup(struct ath5k_hw *ah)
957{
958 struct ath5k_txq_info qi = {
Bruno Randolfde8af452010-09-17 11:37:12 +0900959 /* XXX: default values not correct for B and XR channels,
960 * but who cares? */
961 .tqi_aifs = AR5K_TUNE_AIFS,
962 .tqi_cw_min = AR5K_TUNE_CWMIN,
963 .tqi_cw_max = AR5K_TUNE_CWMAX,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200964 /* NB: for dynamic turbo, don't enable any other interrupts */
965 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
966 };
967
968 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
969}
970
971static int
972ath5k_beaconq_config(struct ath5k_softc *sc)
973{
974 struct ath5k_hw *ah = sc->ah;
975 struct ath5k_txq_info qi;
976 int ret;
977
978 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
979 if (ret)
Bob Copelanda951ae22010-01-20 23:51:04 -0500980 goto err;
981
Johannes Berg05c914f2008-09-11 00:01:58 +0200982 if (sc->opmode == NL80211_IFTYPE_AP ||
983 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200984 /*
985 * Always burst out beacon and CAB traffic
986 * (aifs = cwmin = cwmax = 0)
987 */
988 qi.tqi_aifs = 0;
989 qi.tqi_cw_min = 0;
990 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +0200991 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +0900992 /*
993 * Adhoc mode; backoff between 0 and (2 * cw_min).
994 */
995 qi.tqi_aifs = 0;
996 qi.tqi_cw_min = 0;
Bruno Randolfde8af452010-09-17 11:37:12 +0900997 qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200998 }
999
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001000 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1001 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1002 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1003
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001004 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001005 if (ret) {
1006 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1007 "hardware queue!\n", __func__);
Bob Copelanda951ae22010-01-20 23:51:04 -05001008 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001009 }
Bob Copelanda951ae22010-01-20 23:51:04 -05001010 ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
1011 if (ret)
1012 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001013
Bob Copelanda951ae22010-01-20 23:51:04 -05001014 /* reconfigure cabq with ready time to 80% of beacon_interval */
1015 ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1016 if (ret)
1017 goto err;
1018
1019 qi.tqi_ready_time = (sc->bintval * 80) / 100;
1020 ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1021 if (ret)
1022 goto err;
1023
1024 ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
1025err:
1026 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001027}
1028
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001029/**
1030 * ath5k_drain_tx_buffs - Empty tx buffers
1031 *
1032 * @sc The &struct ath5k_softc
1033 *
1034 * Empty tx buffers from all queues in preparation
1035 * of a reset or during shutdown.
1036 *
1037 * NB: this assumes output has been stopped and
1038 * we do not need to block ath5k_tx_tasklet
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001039 */
1040static void
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001041ath5k_drain_tx_buffs(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001042{
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001043 struct ath5k_txq *txq;
1044 struct ath5k_buf *bf, *bf0;
1045 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001046
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001047 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
1048 if (sc->txqs[i].setup) {
1049 txq = &sc->txqs[i];
1050 spin_lock_bh(&txq->lock);
1051 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1052 ath5k_debug_printtxbuf(sc, bf);
1053
1054 ath5k_txbuf_free_skb(sc, bf);
1055
1056 spin_lock_bh(&sc->txbuflock);
1057 list_move_tail(&bf->list, &sc->txbuf);
1058 sc->txbuf_len++;
1059 txq->txq_len--;
1060 spin_unlock_bh(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001061 }
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001062 txq->link = NULL;
1063 txq->txq_poll_mark = false;
1064 spin_unlock_bh(&txq->lock);
1065 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001066 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001067}
1068
1069static void
1070ath5k_txq_release(struct ath5k_softc *sc)
1071{
1072 struct ath5k_txq *txq = sc->txqs;
1073 unsigned int i;
1074
1075 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1076 if (txq->setup) {
1077 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1078 txq->setup = false;
1079 }
1080}
1081
1082
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001083/*************\
1084* RX Handling *
1085\*************/
1086
1087/*
1088 * Enable the receive h/w following a reset.
1089 */
1090static int
1091ath5k_rx_start(struct ath5k_softc *sc)
1092{
1093 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001094 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001095 struct ath5k_buf *bf;
1096 int ret;
1097
Nick Kossifidisb6127982010-08-15 13:03:11 -04001098 common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001099
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001100 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
1101 common->cachelsz, common->rx_bufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001102
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001103 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001104 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001105 list_for_each_entry(bf, &sc->rxbuf, list) {
1106 ret = ath5k_rxbuf_setup(sc, bf);
1107 if (ret != 0) {
1108 spin_unlock_bh(&sc->rxbuflock);
1109 goto err;
1110 }
1111 }
1112 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001113 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001114 spin_unlock_bh(&sc->rxbuflock);
1115
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001116 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001117 ath5k_mode_setup(sc, NULL); /* set filters, etc. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001118 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1119
1120 return 0;
1121err:
1122 return ret;
1123}
1124
1125/*
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001126 * Disable the receive logic on PCU (DRU)
1127 * In preparation for a shutdown.
1128 *
1129 * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
1130 * does.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001131 */
1132static void
1133ath5k_rx_stop(struct ath5k_softc *sc)
1134{
1135 struct ath5k_hw *ah = sc->ah;
1136
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001137 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001138 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001139
1140 ath5k_debug_printrxbuffs(sc, ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001141}
1142
1143static unsigned int
Bruno Randolf8a89f062010-06-16 19:11:51 +09001144ath5k_rx_decrypted(struct ath5k_softc *sc, struct sk_buff *skb,
1145 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001146{
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001147 struct ath5k_hw *ah = sc->ah;
1148 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001149 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001150 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001151
Bruno Randolfb47f4072008-03-05 18:35:45 +09001152 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1153 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001154 return RX_FLAG_DECRYPTED;
1155
1156 /* Apparently when a default key is used to decrypt the packet
1157 the hw does not set the index used to decrypt. In such cases
1158 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001159 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001160 if (ieee80211_has_protected(hdr->frame_control) &&
1161 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1162 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001163 keyix = skb->data[hlen + 3] >> 6;
1164
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001165 if (test_bit(keyix, common->keymap))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001166 return RX_FLAG_DECRYPTED;
1167 }
1168
1169 return 0;
1170}
1171
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001172
1173static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001174ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1175 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001176{
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001177 struct ath_common *common = ath5k_hw_common(sc->ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001178 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001179 u32 hw_tu;
1180 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1181
Harvey Harrison24b56e72008-06-14 23:33:38 -07001182 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001183 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001184 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001185 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001186 * Received an IBSS beacon with the same BSSID. Hardware *must*
1187 * have updated the local TSF. We have to work around various
1188 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001189 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001190 tsf = ath5k_hw_get_tsf64(sc->ah);
1191 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1192 hw_tu = TSF_TO_TU(tsf);
1193
1194 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1195 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001196 (unsigned long long)bc_tstamp,
1197 (unsigned long long)rxs->mactime,
1198 (unsigned long long)(rxs->mactime - bc_tstamp),
1199 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001200
1201 /*
1202 * Sometimes the HW will give us a wrong tstamp in the rx
1203 * status, causing the timestamp extension to go wrong.
1204 * (This seems to happen especially with beacon frames bigger
1205 * than 78 byte (incl. FCS))
1206 * But we know that the receive timestamp must be later than the
1207 * timestamp of the beacon since HW must have synced to that.
1208 *
1209 * NOTE: here we assume mactime to be after the frame was
1210 * received, not like mac80211 which defines it at the start.
1211 */
1212 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001213 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001214 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001215 (unsigned long long)rxs->mactime,
1216 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001217 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001218 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001219
1220 /*
1221 * Local TSF might have moved higher than our beacon timers,
1222 * in that case we have to update them to continue sending
1223 * beacons. This also takes care of synchronizing beacon sending
1224 * times with other stations.
1225 */
1226 if (hw_tu >= sc->nexttbtt)
1227 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf7f896122010-09-27 12:22:21 +09001228
1229 /* Check if the beacon timers are still correct, because a TSF
1230 * update might have created a window between them - for a
1231 * longer description see the comment of this function: */
1232 if (!ath5k_hw_check_beacon_timers(sc->ah, sc->bintval)) {
1233 ath5k_beacon_update_timers(sc, bc_tstamp);
1234 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1235 "fixed beacon timers after beacon receive\n");
1236 }
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001237 }
1238}
1239
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001240static void
1241ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
1242{
1243 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1244 struct ath5k_hw *ah = sc->ah;
1245 struct ath_common *common = ath5k_hw_common(ah);
1246
1247 /* only beacons from our BSSID */
1248 if (!ieee80211_is_beacon(mgmt->frame_control) ||
1249 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
1250 return;
1251
Bruno Randolfeef39be2010-11-16 10:58:43 +09001252 ewma_add(&ah->ah_beacon_rssi_avg, rssi);
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001253
1254 /* in IBSS mode we should keep RSSI statistics per neighbour */
1255 /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
1256}
1257
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001258/*
Bob Copelanda180a132010-08-15 13:03:12 -04001259 * Compute padding position. skb must contain an IEEE 802.11 frame
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001260 */
1261static int ath5k_common_padpos(struct sk_buff *skb)
1262{
1263 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
1264 __le16 frame_control = hdr->frame_control;
1265 int padpos = 24;
1266
1267 if (ieee80211_has_a4(frame_control)) {
1268 padpos += ETH_ALEN;
1269 }
1270 if (ieee80211_is_data_qos(frame_control)) {
1271 padpos += IEEE80211_QOS_CTL_LEN;
1272 }
1273
1274 return padpos;
1275}
1276
1277/*
Bob Copelanda180a132010-08-15 13:03:12 -04001278 * This function expects an 802.11 frame and returns the number of
1279 * bytes added, or -1 if we don't have enough header room.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001280 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001281static int ath5k_add_padding(struct sk_buff *skb)
1282{
1283 int padpos = ath5k_common_padpos(skb);
1284 int padsize = padpos & 3;
1285
1286 if (padsize && skb->len>padpos) {
1287
1288 if (skb_headroom(skb) < padsize)
1289 return -1;
1290
1291 skb_push(skb, padsize);
1292 memmove(skb->data, skb->data+padsize, padpos);
1293 return padsize;
1294 }
1295
1296 return 0;
1297}
1298
1299/*
Bob Copelanda180a132010-08-15 13:03:12 -04001300 * The MAC header is padded to have 32-bit boundary if the
1301 * packet payload is non-zero. The general calculation for
1302 * padsize would take into account odd header lengths:
1303 * padsize = 4 - (hdrlen & 3); however, since only
1304 * even-length headers are used, padding can only be 0 or 2
1305 * bytes and we can optimize this a bit. We must not try to
1306 * remove padding from short control frames that do not have a
1307 * payload.
1308 *
1309 * This function expects an 802.11 frame and returns the number of
1310 * bytes removed.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001311 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001312static int ath5k_remove_padding(struct sk_buff *skb)
1313{
1314 int padpos = ath5k_common_padpos(skb);
1315 int padsize = padpos & 3;
1316
1317 if (padsize && skb->len>=padpos+padsize) {
1318 memmove(skb->data + padsize, skb->data, padpos);
1319 skb_pull(skb, padsize);
1320 return padsize;
1321 }
1322
1323 return 0;
1324}
1325
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001326static void
Bruno Randolf8a89f062010-06-16 19:11:51 +09001327ath5k_receive_frame(struct ath5k_softc *sc, struct sk_buff *skb,
1328 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001329{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001330 struct ieee80211_rx_status *rxs;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001331
Bruno Randolf8a89f062010-06-16 19:11:51 +09001332 ath5k_remove_padding(skb);
1333
1334 rxs = IEEE80211_SKB_RXCB(skb);
1335
1336 rxs->flag = 0;
1337 if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
1338 rxs->flag |= RX_FLAG_MMIC_ERROR;
1339
1340 /*
1341 * always extend the mac timestamp, since this information is
1342 * also needed for proper IBSS merging.
1343 *
1344 * XXX: it might be too late to do it here, since rs_tstamp is
1345 * 15bit only. that means TSF extension has to be done within
1346 * 32768usec (about 32ms). it might be necessary to move this to
1347 * the interrupt handler, like it is done in madwifi.
1348 *
1349 * Unfortunately we don't know when the hardware takes the rx
1350 * timestamp (beginning of phy frame, data frame, end of rx?).
1351 * The only thing we know is that it is hardware specific...
1352 * On AR5213 it seems the rx timestamp is at the end of the
1353 * frame, but i'm not sure.
1354 *
1355 * NOTE: mac80211 defines mactime at the beginning of the first
1356 * data symbol. Since we don't have any time references it's
1357 * impossible to comply to that. This affects IBSS merge only
1358 * right now, so it's not too bad...
1359 */
1360 rxs->mactime = ath5k_extend_tsf(sc->ah, rs->rs_tstamp);
1361 rxs->flag |= RX_FLAG_TSFT;
1362
1363 rxs->freq = sc->curchan->center_freq;
Bruno Randolf930a7622011-01-19 18:21:13 +09001364 rxs->band = sc->curchan->band;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001365
1366 rxs->signal = sc->ah->ah_noise_floor + rs->rs_rssi;
1367
1368 rxs->antenna = rs->rs_antenna;
1369
1370 if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
1371 sc->stats.antenna_rx[rs->rs_antenna]++;
1372 else
1373 sc->stats.antenna_rx[0]++; /* invalid */
1374
1375 rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs->rs_rate);
1376 rxs->flag |= ath5k_rx_decrypted(sc, skb, rs);
1377
1378 if (rxs->rate_idx >= 0 && rs->rs_rate ==
Bruno Randolf930a7622011-01-19 18:21:13 +09001379 sc->sbands[sc->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
Bruno Randolf8a89f062010-06-16 19:11:51 +09001380 rxs->flag |= RX_FLAG_SHORTPRE;
1381
1382 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1383
1384 ath5k_update_beacon_rssi(sc, skb, rs->rs_rssi);
1385
1386 /* check beacons in IBSS mode */
1387 if (sc->opmode == NL80211_IFTYPE_ADHOC)
1388 ath5k_check_ibss_tsf(sc, skb, rxs);
1389
1390 ieee80211_rx(sc->hw, skb);
1391}
1392
Bruno Randolf02a78b42010-06-16 19:11:56 +09001393/** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
1394 *
1395 * Check if we want to further process this frame or not. Also update
1396 * statistics. Return true if we want this frame, false if not.
1397 */
1398static bool
1399ath5k_receive_frame_ok(struct ath5k_softc *sc, struct ath5k_rx_status *rs)
1400{
1401 sc->stats.rx_all_count++;
Ben Greearb72acdd2010-10-01 10:54:04 -07001402 sc->stats.rx_bytes_count += rs->rs_datalen;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001403
1404 if (unlikely(rs->rs_status)) {
1405 if (rs->rs_status & AR5K_RXERR_CRC)
1406 sc->stats.rxerr_crc++;
1407 if (rs->rs_status & AR5K_RXERR_FIFO)
1408 sc->stats.rxerr_fifo++;
1409 if (rs->rs_status & AR5K_RXERR_PHY) {
1410 sc->stats.rxerr_phy++;
1411 if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
1412 sc->stats.rxerr_phy_code[rs->rs_phyerr]++;
1413 return false;
1414 }
1415 if (rs->rs_status & AR5K_RXERR_DECRYPT) {
1416 /*
1417 * Decrypt error. If the error occurred
1418 * because there was no hardware key, then
1419 * let the frame through so the upper layers
1420 * can process it. This is necessary for 5210
1421 * parts which have no way to setup a ``clear''
1422 * key cache entry.
1423 *
1424 * XXX do key cache faulting
1425 */
1426 sc->stats.rxerr_decrypt++;
1427 if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
1428 !(rs->rs_status & AR5K_RXERR_CRC))
1429 return true;
1430 }
1431 if (rs->rs_status & AR5K_RXERR_MIC) {
1432 sc->stats.rxerr_mic++;
1433 return true;
1434 }
1435
Bob Copeland23538c22010-08-15 13:03:13 -04001436 /* reject any frames with non-crypto errors */
1437 if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
Bruno Randolf02a78b42010-06-16 19:11:56 +09001438 return false;
1439 }
1440
1441 if (unlikely(rs->rs_more)) {
1442 sc->stats.rxerr_jumbo++;
1443 return false;
1444 }
1445 return true;
1446}
1447
Bruno Randolf8a89f062010-06-16 19:11:51 +09001448static void
1449ath5k_tasklet_rx(unsigned long data)
1450{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001451 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001452 struct sk_buff *skb, *next_skb;
1453 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001454 struct ath5k_softc *sc = (void *)data;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001455 struct ath5k_hw *ah = sc->ah;
1456 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandc57ca812009-04-15 07:57:35 -04001457 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001458 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001459 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001460
1461 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001462 if (list_empty(&sc->rxbuf)) {
1463 ATH5K_WARN(sc, "empty rx buf pool\n");
1464 goto unlock;
1465 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001466 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001467 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1468 BUG_ON(bf->skb == NULL);
1469 skb = bf->skb;
1470 ds = bf->desc;
1471
Bob Copelandc57ca812009-04-15 07:57:35 -04001472 /* bail if HW is still using self-linked descriptor */
1473 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1474 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001475
Bruno Randolfb47f4072008-03-05 18:35:45 +09001476 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001477 if (unlikely(ret == -EINPROGRESS))
1478 break;
1479 else if (unlikely(ret)) {
1480 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Bruno Randolf76443952010-03-09 16:56:00 +09001481 sc->stats.rxerr_proc++;
Bruno Randolfb16062f2010-06-16 19:11:46 +09001482 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001483 }
1484
Bruno Randolf02a78b42010-06-16 19:11:56 +09001485 if (ath5k_receive_frame_ok(sc, &rs)) {
1486 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
Bruno Randolf76443952010-03-09 16:56:00 +09001487
Bruno Randolf02a78b42010-06-16 19:11:56 +09001488 /*
1489 * If we can't replace bf->skb with a new skb under
1490 * memory pressure, just skip this packet
1491 */
1492 if (!next_skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001493 goto next;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001494
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001495 dma_unmap_single(sc->dev, bf->skbaddr,
Bruno Randolf02a78b42010-06-16 19:11:56 +09001496 common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001497 DMA_FROM_DEVICE);
Bruno Randolf02a78b42010-06-16 19:11:56 +09001498
1499 skb_put(skb, rs.rs_datalen);
1500
1501 ath5k_receive_frame(sc, skb, &rs);
1502
1503 bf->skb = next_skb;
1504 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001505 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001506next:
1507 list_move_tail(&bf->list, &sc->rxbuf);
1508 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001509unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001510 spin_unlock(&sc->rxbuflock);
1511}
1512
1513
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001514/*************\
1515* TX Handling *
1516\*************/
1517
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001518int
1519ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
1520 struct ath5k_txq *txq)
Bob Copeland8a63fac2010-09-17 12:45:07 +09001521{
1522 struct ath5k_softc *sc = hw->priv;
1523 struct ath5k_buf *bf;
1524 unsigned long flags;
1525 int padsize;
1526
1527 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
1528
1529 /*
1530 * The hardware expects the header padded to 4 byte boundaries.
1531 * If this is not the case, we add the padding after the header.
1532 */
1533 padsize = ath5k_add_padding(skb);
1534 if (padsize < 0) {
1535 ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
1536 " headroom to pad");
1537 goto drop_packet;
1538 }
1539
Bruno Randolf925e0b02010-09-17 11:36:35 +09001540 if (txq->txq_len >= ATH5K_TXQ_LEN_MAX)
1541 ieee80211_stop_queue(hw, txq->qnum);
1542
Bob Copeland8a63fac2010-09-17 12:45:07 +09001543 spin_lock_irqsave(&sc->txbuflock, flags);
1544 if (list_empty(&sc->txbuf)) {
1545 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
1546 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bruno Randolf651d9372010-09-17 11:36:46 +09001547 ieee80211_stop_queues(hw);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001548 goto drop_packet;
1549 }
1550 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
1551 list_del(&bf->list);
1552 sc->txbuf_len--;
1553 if (list_empty(&sc->txbuf))
1554 ieee80211_stop_queues(hw);
1555 spin_unlock_irqrestore(&sc->txbuflock, flags);
1556
1557 bf->skb = skb;
1558
1559 if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
1560 bf->skb = NULL;
1561 spin_lock_irqsave(&sc->txbuflock, flags);
1562 list_add_tail(&bf->list, &sc->txbuf);
1563 sc->txbuf_len++;
1564 spin_unlock_irqrestore(&sc->txbuflock, flags);
1565 goto drop_packet;
1566 }
1567 return NETDEV_TX_OK;
1568
1569drop_packet:
1570 dev_kfree_skb_any(skb);
1571 return NETDEV_TX_OK;
1572}
1573
Bruno Randolf14404012010-09-17 11:36:51 +09001574static void
1575ath5k_tx_frame_completed(struct ath5k_softc *sc, struct sk_buff *skb,
1576 struct ath5k_tx_status *ts)
1577{
1578 struct ieee80211_tx_info *info;
1579 int i;
1580
1581 sc->stats.tx_all_count++;
Ben Greearb72acdd2010-10-01 10:54:04 -07001582 sc->stats.tx_bytes_count += skb->len;
Bruno Randolf14404012010-09-17 11:36:51 +09001583 info = IEEE80211_SKB_CB(skb);
1584
1585 ieee80211_tx_info_clear_status(info);
1586 for (i = 0; i < 4; i++) {
1587 struct ieee80211_tx_rate *r =
1588 &info->status.rates[i];
1589
1590 if (ts->ts_rate[i]) {
1591 r->idx = ath5k_hw_to_driver_rix(sc, ts->ts_rate[i]);
1592 r->count = ts->ts_retry[i];
1593 } else {
1594 r->idx = -1;
1595 r->count = 0;
1596 }
1597 }
1598
1599 /* count the successful attempt as well */
1600 info->status.rates[ts->ts_final_idx].count++;
1601
1602 if (unlikely(ts->ts_status)) {
1603 sc->stats.ack_fail++;
1604 if (ts->ts_status & AR5K_TXERR_FILT) {
1605 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1606 sc->stats.txerr_filt++;
1607 }
1608 if (ts->ts_status & AR5K_TXERR_XRETRY)
1609 sc->stats.txerr_retry++;
1610 if (ts->ts_status & AR5K_TXERR_FIFO)
1611 sc->stats.txerr_fifo++;
1612 } else {
1613 info->flags |= IEEE80211_TX_STAT_ACK;
1614 info->status.ack_signal = ts->ts_rssi;
1615 }
1616
1617 /*
1618 * Remove MAC header padding before giving the frame
1619 * back to mac80211.
1620 */
1621 ath5k_remove_padding(skb);
1622
1623 if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
1624 sc->stats.antenna_tx[ts->ts_antenna]++;
1625 else
1626 sc->stats.antenna_tx[0]++; /* invalid */
1627
1628 ieee80211_tx_status(sc->hw, skb);
1629}
Bob Copeland8a63fac2010-09-17 12:45:07 +09001630
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001631static void
1632ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1633{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001634 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001635 struct ath5k_buf *bf, *bf0;
1636 struct ath5k_desc *ds;
1637 struct sk_buff *skb;
Bruno Randolf14404012010-09-17 11:36:51 +09001638 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001639
1640 spin_lock(&txq->lock);
1641 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolf23413292010-09-17 11:37:07 +09001642
1643 txq->txq_poll_mark = false;
1644
1645 /* skb might already have been processed last time. */
1646 if (bf->skb != NULL) {
1647 ds = bf->desc;
1648
1649 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
1650 if (unlikely(ret == -EINPROGRESS))
1651 break;
1652 else if (unlikely(ret)) {
1653 ATH5K_ERR(sc,
1654 "error %d while processing "
1655 "queue %u\n", ret, txq->qnum);
1656 break;
1657 }
1658
1659 skb = bf->skb;
1660 bf->skb = NULL;
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001661
1662 dma_unmap_single(sc->dev, bf->skbaddr, skb->len,
1663 DMA_TO_DEVICE);
Bruno Randolf23413292010-09-17 11:37:07 +09001664 ath5k_tx_frame_completed(sc, skb, &ts);
1665 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001666
Bob Copelanda05988b2010-04-07 23:55:58 -04001667 /*
1668 * It's possible that the hardware can say the buffer is
1669 * completed when it hasn't yet loaded the ds_link from
Bruno Randolf23413292010-09-17 11:37:07 +09001670 * host memory and moved on.
1671 * Always keep the last descriptor to avoid HW races...
Bob Copelanda05988b2010-04-07 23:55:58 -04001672 */
Bruno Randolf23413292010-09-17 11:37:07 +09001673 if (ath5k_hw_get_txdp(sc->ah, txq->qnum) != bf->daddr) {
1674 spin_lock(&sc->txbuflock);
1675 list_move_tail(&bf->list, &sc->txbuf);
1676 sc->txbuf_len++;
1677 txq->txq_len--;
1678 spin_unlock(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001679 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001680 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001681 spin_unlock(&txq->lock);
Bruno Randolf4198a8d2010-10-05 13:27:17 +09001682 if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
Bruno Randolf925e0b02010-09-17 11:36:35 +09001683 ieee80211_wake_queue(sc->hw, txq->qnum);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001684}
1685
1686static void
1687ath5k_tasklet_tx(unsigned long data)
1688{
Bob Copeland8784d2e2009-07-29 17:32:28 -04001689 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001690 struct ath5k_softc *sc = (void *)data;
1691
Bob Copeland8784d2e2009-07-29 17:32:28 -04001692 for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
1693 if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
1694 ath5k_tx_processq(sc, &sc->txqs[i]);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001695}
1696
1697
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001698/*****************\
1699* Beacon handling *
1700\*****************/
1701
1702/*
1703 * Setup the beacon frame for transmit.
1704 */
1705static int
Johannes Berge039fa42008-05-15 12:55:29 +02001706ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001707{
1708 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001709 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001710 struct ath5k_hw *ah = sc->ah;
1711 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001712 int ret = 0;
1713 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001714 u32 flags;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001715 const int padsize = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001716
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001717 bf->skbaddr = dma_map_single(sc->dev, skb->data, skb->len,
1718 DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001719 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
1720 "skbaddr %llx\n", skb, skb->data, skb->len,
1721 (unsigned long long)bf->skbaddr);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001722
1723 if (dma_mapping_error(sc->dev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001724 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
1725 return -EIO;
1726 }
1727
1728 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001729 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001730
1731 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02001732 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001733 ds->ds_link = bf->daddr; /* self-linked */
1734 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001735 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001736 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001737
1738 /*
1739 * If we use multiple antennas on AP and use
1740 * the Sectored AP scenario, switch antenna every
1741 * 4 beacons to make sure everybody hears our AP.
1742 * When a client tries to associate, hw will keep
1743 * track of the tx antenna to be used for this client
1744 * automaticaly, based on ACKed packets.
1745 *
1746 * Note: AP still listens and transmits RTS on the
1747 * default antenna which is supposed to be an omni.
1748 *
1749 * Note2: On sectored scenarios it's possible to have
Bob Copelanda180a132010-08-15 13:03:12 -04001750 * multiple antennas (1 omni -- the default -- and 14
1751 * sectors), so if we choose to actually support this
1752 * mode, we need to allow the user to set how many antennas
1753 * we have and tweak the code below to send beacons
1754 * on all of them.
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001755 */
1756 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
1757 antenna = sc->bsent & 4 ? 2 : 1;
1758
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001759
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001760 /* FIXME: If we are in g mode and rate is a CCK rate
1761 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1762 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001763 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09001764 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001765 ieee80211_get_hdrlen_from_skb(skb), padsize,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001766 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02001767 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001768 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001769 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001770 if (ret)
1771 goto err_unmap;
1772
1773 return 0;
1774err_unmap:
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001775 dma_unmap_single(sc->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001776 return ret;
1777}
1778
1779/*
Bob Copeland8a63fac2010-09-17 12:45:07 +09001780 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
1781 * this is called only once at config_bss time, for AP we do it every
1782 * SWBA interrupt so that the TIM will reflect buffered frames.
1783 *
1784 * Called with the beacon lock.
1785 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001786int
Bob Copeland8a63fac2010-09-17 12:45:07 +09001787ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
1788{
1789 int ret;
1790 struct ath5k_softc *sc = hw->priv;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001791 struct ath5k_vif *avf = (void *)vif->drv_priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001792 struct sk_buff *skb;
1793
1794 if (WARN_ON(!vif)) {
1795 ret = -EINVAL;
1796 goto out;
1797 }
1798
1799 skb = ieee80211_beacon_get(hw, vif);
1800
1801 if (!skb) {
1802 ret = -ENOMEM;
1803 goto out;
1804 }
1805
1806 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
1807
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001808 ath5k_txbuf_free_skb(sc, avf->bbuf);
1809 avf->bbuf->skb = skb;
1810 ret = ath5k_beacon_setup(sc, avf->bbuf);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001811 if (ret)
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001812 avf->bbuf->skb = NULL;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001813out:
1814 return ret;
1815}
1816
1817/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001818 * Transmit a beacon frame at SWBA. Dynamic updates to the
1819 * frame contents are done as needed and the slot time is
1820 * also adjusted based on current state.
1821 *
Bob Copeland5faaff72010-07-13 11:32:40 -04001822 * This is called from software irq context (beacontq tasklets)
1823 * or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001824 */
1825static void
1826ath5k_beacon_send(struct ath5k_softc *sc)
1827{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001828 struct ath5k_hw *ah = sc->ah;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001829 struct ieee80211_vif *vif;
1830 struct ath5k_vif *avf;
1831 struct ath5k_buf *bf;
Bob Copelandcec8db22009-07-04 12:59:51 -04001832 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001833
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001834 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001835
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001836 /*
1837 * Check if the previous beacon has gone out. If
Bob Copelanda180a132010-08-15 13:03:12 -04001838 * not, don't don't try to post another: skip this
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001839 * period and wait for the next. Missed beacons
1840 * indicate a problem and should not occur. If we
1841 * miss too many consecutive beacons reset the device.
1842 */
1843 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
1844 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001845 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001846 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04001847 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001848 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001849 "stuck beacon time (%u missed)\n",
1850 sc->bmisscount);
Bruno Randolf8d67a032010-06-16 19:11:12 +09001851 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
1852 "stuck beacon, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04001853 ieee80211_queue_work(sc->hw, &sc->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001854 }
1855 return;
1856 }
1857 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001858 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001859 "resume beacon xmit after %u misses\n",
1860 sc->bmisscount);
1861 sc->bmisscount = 0;
1862 }
1863
Javier Cardonab93996c2010-12-07 13:37:56 -08001864 if ((sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) ||
1865 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001866 u64 tsf = ath5k_hw_get_tsf64(ah);
1867 u32 tsftu = TSF_TO_TU(tsf);
1868 int slot = ((tsftu % sc->bintval) * ATH_BCBUF) / sc->bintval;
1869 vif = sc->bslot[(slot + 1) % ATH_BCBUF];
1870 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1871 "tsf %llx tsftu %x intval %u slot %u vif %p\n",
1872 (unsigned long long)tsf, tsftu, sc->bintval, slot, vif);
1873 } else /* only one interface */
1874 vif = sc->bslot[0];
1875
1876 if (!vif)
1877 return;
1878
1879 avf = (void *)vif->drv_priv;
1880 bf = avf->bbuf;
1881 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
1882 sc->opmode == NL80211_IFTYPE_MONITOR)) {
1883 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
1884 return;
1885 }
1886
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001887 /*
1888 * Stop any current dma and put the new frame on the queue.
1889 * This should never fail since we check above that no frames
1890 * are still pending on the queue.
1891 */
Nick Kossifidis14fae2d2010-11-23 20:55:17 +02001892 if (unlikely(ath5k_hw_stop_beacon_queue(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04001893 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001894 /* NB: hw still stops DMA, so proceed */
1895 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001896
Javier Cardonad82b5772010-12-07 13:35:55 -08001897 /* refresh the beacon for AP or MESH mode */
1898 if (sc->opmode == NL80211_IFTYPE_AP ||
1899 sc->opmode == NL80211_IFTYPE_MESH_POINT)
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001900 ath5k_beacon_update(sc->hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04001901
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001902 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
1903 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001904 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001905 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
1906
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001907 skb = ieee80211_get_buffered_bc(sc->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04001908 while (skb) {
1909 ath5k_tx_queue(sc->hw, skb, sc->cabq);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001910 skb = ieee80211_get_buffered_bc(sc->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04001911 }
1912
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001913 sc->bsent++;
1914}
1915
Bruno Randolf9804b982008-01-19 18:17:59 +09001916/**
1917 * ath5k_beacon_update_timers - update beacon timers
1918 *
1919 * @sc: struct ath5k_softc pointer we are operating on
1920 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
1921 * beacon timer update based on the current HW TSF.
1922 *
1923 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
1924 * of a received beacon or the current local hardware TSF and write it to the
1925 * beacon timer registers.
1926 *
1927 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001928 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09001929 * when we otherwise know we have to update the timers, but we keep it in this
1930 * function to have it all together in one place.
1931 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001932void
Bruno Randolf9804b982008-01-19 18:17:59 +09001933ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001934{
1935 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09001936 u32 nexttbtt, intval, hw_tu, bc_tu;
1937 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001938
1939 intval = sc->bintval & AR5K_BEACON_PERIOD;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001940 if (sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) {
1941 intval /= ATH_BCBUF; /* staggered multi-bss beacons */
1942 if (intval < 15)
1943 ATH5K_WARN(sc, "intval %u is too low, min 15\n",
1944 intval);
1945 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001946 if (WARN_ON(!intval))
1947 return;
1948
Bruno Randolf9804b982008-01-19 18:17:59 +09001949 /* beacon TSF converted to TU */
1950 bc_tu = TSF_TO_TU(bc_tsf);
1951
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001952 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09001953 hw_tsf = ath5k_hw_get_tsf64(ah);
1954 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001955
Bruno Randolf11f21df2010-09-27 12:22:26 +09001956#define FUDGE AR5K_TUNE_SW_BEACON_RESP + 3
1957 /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
1958 * Since we later substract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
1959 * configuration we need to make sure it is bigger than that. */
1960
Bruno Randolf9804b982008-01-19 18:17:59 +09001961 if (bc_tsf == -1) {
1962 /*
1963 * no beacons received, called internally.
1964 * just need to refresh timers based on HW TSF.
1965 */
1966 nexttbtt = roundup(hw_tu + FUDGE, intval);
1967 } else if (bc_tsf == 0) {
1968 /*
1969 * no beacon received, probably called by ath5k_reset_tsf().
1970 * reset TSF to start with 0.
1971 */
1972 nexttbtt = intval;
1973 intval |= AR5K_BEACON_RESET_TSF;
1974 } else if (bc_tsf > hw_tsf) {
1975 /*
1976 * beacon received, SW merge happend but HW TSF not yet updated.
1977 * not possible to reconfigure timers yet, but next time we
1978 * receive a beacon with the same BSSID, the hardware will
1979 * automatically update the TSF and then we need to reconfigure
1980 * the timers.
1981 */
1982 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1983 "need to wait for HW TSF sync\n");
1984 return;
1985 } else {
1986 /*
1987 * most important case for beacon synchronization between STA.
1988 *
1989 * beacon received and HW TSF has been already updated by HW.
1990 * update next TBTT based on the TSF of the beacon, but make
1991 * sure it is ahead of our local TSF timer.
1992 */
1993 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
1994 }
1995#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001996
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001997 sc->nexttbtt = nexttbtt;
1998
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001999 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002000 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002001
2002 /*
2003 * debugging output last in order to preserve the time critical aspect
2004 * of this function
2005 */
2006 if (bc_tsf == -1)
2007 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2008 "reconfigured timers based on HW TSF\n");
2009 else if (bc_tsf == 0)
2010 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2011 "reset HW TSF and timers\n");
2012 else
2013 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2014 "updated timers based on beacon TSF\n");
2015
2016 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002017 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2018 (unsigned long long) bc_tsf,
2019 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002020 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2021 intval & AR5K_BEACON_PERIOD,
2022 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2023 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002024}
2025
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002026/**
2027 * ath5k_beacon_config - Configure the beacon queues and interrupts
2028 *
2029 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002030 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002031 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002032 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002033 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002034void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002035ath5k_beacon_config(struct ath5k_softc *sc)
2036{
2037 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002038 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002039
Bob Copeland21800492009-07-04 12:59:52 -04002040 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002041 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002042 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002043
Bob Copeland21800492009-07-04 12:59:52 -04002044 if (sc->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002045 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002046 * In IBSS mode we use a self-linked tx descriptor and let the
2047 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002048 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002049 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002050 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002051 */
2052 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002053
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002054 sc->imask |= AR5K_INT_SWBA;
2055
Jiri Slabyda966bc2008-10-12 22:54:10 +02002056 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002057 if (ath5k_hw_hasveol(ah))
Jiri Slabyda966bc2008-10-12 22:54:10 +02002058 ath5k_beacon_send(sc);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002059 } else
2060 ath5k_beacon_update_timers(sc, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002061 } else {
Nick Kossifidis14fae2d2010-11-23 20:55:17 +02002062 ath5k_hw_stop_beacon_queue(sc->ah, sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002063 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002064
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002065 ath5k_hw_set_imr(ah, sc->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002066 mmiowb();
2067 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002068}
2069
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002070static void ath5k_tasklet_beacon(unsigned long data)
2071{
2072 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2073
2074 /*
2075 * Software beacon alert--time to send a beacon.
2076 *
2077 * In IBSS mode we use this interrupt just to
2078 * keep track of the next TBTT (target beacon
2079 * transmission time) in order to detect wether
2080 * automatic TSF updates happened.
2081 */
2082 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2083 /* XXX: only if VEOL suppported */
2084 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2085 sc->nexttbtt += sc->bintval;
2086 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2087 "SWBA nexttbtt: %x hw_tu: %x "
2088 "TSF: %llx\n",
2089 sc->nexttbtt,
2090 TSF_TO_TU(tsf),
2091 (unsigned long long) tsf);
2092 } else {
2093 spin_lock(&sc->block);
2094 ath5k_beacon_send(sc);
2095 spin_unlock(&sc->block);
2096 }
2097}
2098
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002099
2100/********************\
2101* Interrupt handling *
2102\********************/
2103
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002104static void
2105ath5k_intr_calibration_poll(struct ath5k_hw *ah)
2106{
Bruno Randolf2111ac02010-04-02 18:44:08 +09002107 if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
2108 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
2109 /* run ANI only when full calibration is not active */
2110 ah->ah_cal_next_ani = jiffies +
2111 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2112 tasklet_schedule(&ah->ah_sc->ani_tasklet);
2113
2114 } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002115 ah->ah_cal_next_full = jiffies +
2116 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2117 tasklet_schedule(&ah->ah_sc->calib);
2118 }
2119 /* we could use SWI to generate enough interrupts to meet our
2120 * calibration interval requirements, if necessary:
2121 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
2122}
2123
Felix Fietkau132b1c32010-12-02 10:26:56 +01002124irqreturn_t
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002125ath5k_intr(int irq, void *dev_id)
2126{
2127 struct ath5k_softc *sc = dev_id;
2128 struct ath5k_hw *ah = sc->ah;
2129 enum ath5k_int status;
2130 unsigned int counter = 1000;
2131
2132 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
Felix Fietkau4cebb342010-12-02 10:27:21 +01002133 ((ath5k_get_bus_type(ah) != ATH_AHB) &&
2134 !ath5k_hw_is_intr_pending(ah))))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002135 return IRQ_NONE;
2136
2137 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002138 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2139 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2140 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002141 if (unlikely(status & AR5K_INT_FATAL)) {
2142 /*
2143 * Fatal errors are unrecoverable.
2144 * Typically these are caused by DMA errors.
2145 */
Bruno Randolf8d67a032010-06-16 19:11:12 +09002146 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2147 "fatal int, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002148 ieee80211_queue_work(sc->hw, &sc->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002149 } else if (unlikely(status & AR5K_INT_RXORN)) {
Bruno Randolf87d77c42010-04-12 16:38:52 +09002150 /*
2151 * Receive buffers are full. Either the bus is busy or
2152 * the CPU is not fast enough to process all received
2153 * frames.
2154 * Older chipsets need a reset to come out of this
2155 * condition, but we treat it as RX for newer chips.
2156 * We don't know exactly which versions need a reset -
2157 * this guess is copied from the HAL.
2158 */
2159 sc->stats.rxorn_intr++;
Bruno Randolf8d67a032010-06-16 19:11:12 +09002160 if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
2161 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2162 "rx overrun, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002163 ieee80211_queue_work(sc->hw, &sc->reset_work);
Bruno Randolf8d67a032010-06-16 19:11:12 +09002164 }
Bruno Randolf87d77c42010-04-12 16:38:52 +09002165 else
2166 tasklet_schedule(&sc->rxtq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002167 } else {
2168 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002169 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002170 }
2171 if (status & AR5K_INT_RXEOL) {
2172 /*
2173 * NB: the hardware should re-read the link when
2174 * RXE bit is written, but it doesn't work at
2175 * least on older hardware revs.
2176 */
Bruno Randolfb3f194e2010-07-14 10:53:29 +09002177 sc->stats.rxeol_intr++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002178 }
2179 if (status & AR5K_INT_TXURN) {
2180 /* bump tx trigger level */
2181 ath5k_hw_update_tx_triglevel(ah, true);
2182 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002183 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002184 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002185 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2186 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002187 tasklet_schedule(&sc->txtq);
2188 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002189 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002190 }
2191 if (status & AR5K_INT_MIB) {
Bruno Randolf2111ac02010-04-02 18:44:08 +09002192 sc->stats.mib_intr++;
Bruno Randolf495391d2010-03-25 14:49:36 +09002193 ath5k_hw_update_mib_counters(ah);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002194 ath5k_ani_mib_intr(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002195 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002196 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002197 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002198
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002199 }
Felix Fietkau4cebb342010-12-02 10:27:21 +01002200
2201 if (ath5k_get_bus_type(ah) == ATH_AHB)
2202 break;
2203
Bob Copeland2516baa2009-04-27 22:18:10 -04002204 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002205
2206 if (unlikely(!counter))
2207 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2208
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002209 ath5k_intr_calibration_poll(ah);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002210
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002211 return IRQ_HANDLED;
2212}
2213
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002214/*
2215 * Periodically recalibrate the PHY to account
2216 * for temperature/environment changes.
2217 */
2218static void
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002219ath5k_tasklet_calibrate(unsigned long data)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002220{
2221 struct ath5k_softc *sc = (void *)data;
2222 struct ath5k_hw *ah = sc->ah;
2223
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002224 /* Only full calibration for now */
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002225 ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002226
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002227 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002228 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2229 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002230
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002231 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002232 /*
2233 * Rfgain is out of bounds, reset the chip
2234 * to load new gain values.
2235 */
2236 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002237 ieee80211_queue_work(sc->hw, &sc->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002238 }
2239 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2240 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002241 ieee80211_frequency_to_channel(
2242 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002243
Bruno Randolf0e8e02d2010-05-19 10:31:05 +09002244 /* Noise floor calibration interrupts rx/tx path while I/Q calibration
Bruno Randolf651d9372010-09-17 11:36:46 +09002245 * doesn't.
2246 * TODO: We should stop TX here, so that it doesn't interfere.
2247 * Note that stopping the queues is not enough to stop TX! */
Bruno Randolfafe86282010-05-19 10:31:10 +09002248 if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
2249 ah->ah_cal_next_nf = jiffies +
2250 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
Bruno Randolfafe86282010-05-19 10:31:10 +09002251 ath5k_hw_update_noise_floor(ah);
Bruno Randolfafe86282010-05-19 10:31:10 +09002252 }
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002253
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002254 ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002255}
2256
2257
Bruno Randolf2111ac02010-04-02 18:44:08 +09002258static void
2259ath5k_tasklet_ani(unsigned long data)
2260{
2261 struct ath5k_softc *sc = (void *)data;
2262 struct ath5k_hw *ah = sc->ah;
2263
2264 ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
2265 ath5k_ani_calibration(ah);
2266 ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002267}
2268
2269
Bruno Randolf4edd7612010-09-17 11:36:56 +09002270static void
2271ath5k_tx_complete_poll_work(struct work_struct *work)
2272{
2273 struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
2274 tx_complete_work.work);
2275 struct ath5k_txq *txq;
2276 int i;
2277 bool needreset = false;
2278
2279 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
2280 if (sc->txqs[i].setup) {
2281 txq = &sc->txqs[i];
2282 spin_lock_bh(&txq->lock);
Bruno Randolf23413292010-09-17 11:37:07 +09002283 if (txq->txq_len > 1) {
Bruno Randolf4edd7612010-09-17 11:36:56 +09002284 if (txq->txq_poll_mark) {
2285 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT,
2286 "TX queue stuck %d\n",
2287 txq->qnum);
2288 needreset = true;
Bruno Randolf923e5b32010-09-17 11:37:02 +09002289 txq->txq_stuck++;
Bruno Randolf4edd7612010-09-17 11:36:56 +09002290 spin_unlock_bh(&txq->lock);
2291 break;
2292 } else {
2293 txq->txq_poll_mark = true;
2294 }
2295 }
2296 spin_unlock_bh(&txq->lock);
2297 }
2298 }
2299
2300 if (needreset) {
2301 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2302 "TX queues stuck, resetting\n");
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002303 ath5k_reset(sc, NULL, true);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002304 }
2305
2306 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
2307 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2308}
2309
2310
Bob Copeland8a63fac2010-09-17 12:45:07 +09002311/*************************\
2312* Initialization routines *
2313\*************************/
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002314
Felix Fietkau132b1c32010-12-02 10:26:56 +01002315int
2316ath5k_init_softc(struct ath5k_softc *sc, const struct ath_bus_ops *bus_ops)
2317{
2318 struct ieee80211_hw *hw = sc->hw;
2319 struct ath_common *common;
2320 int ret;
2321 int csz;
2322
2323 /* Initialize driver private data */
2324 SET_IEEE80211_DEV(hw, sc->dev);
2325 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Nick Kossifidisb9e61f12010-12-03 06:12:39 +02002326 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2327 IEEE80211_HW_SIGNAL_DBM |
2328 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002329
2330 hw->wiphy->interface_modes =
2331 BIT(NL80211_IFTYPE_AP) |
2332 BIT(NL80211_IFTYPE_STATION) |
2333 BIT(NL80211_IFTYPE_ADHOC) |
2334 BIT(NL80211_IFTYPE_MESH_POINT);
2335
Bruno Randolf3de135d2010-12-16 11:30:33 +09002336 /* both antennas can be configured as RX or TX */
2337 hw->wiphy->available_antennas_tx = 0x3;
2338 hw->wiphy->available_antennas_rx = 0x3;
2339
Felix Fietkau132b1c32010-12-02 10:26:56 +01002340 hw->extra_tx_headroom = 2;
2341 hw->channel_change_time = 5000;
2342
2343 /*
2344 * Mark the device as detached to avoid processing
2345 * interrupts until setup is complete.
2346 */
2347 __set_bit(ATH_STAT_INVALID, sc->status);
2348
2349 sc->opmode = NL80211_IFTYPE_STATION;
2350 sc->bintval = 1000;
2351 mutex_init(&sc->lock);
2352 spin_lock_init(&sc->rxbuflock);
2353 spin_lock_init(&sc->txbuflock);
2354 spin_lock_init(&sc->block);
2355
2356
2357 /* Setup interrupt handler */
2358 ret = request_irq(sc->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
2359 if (ret) {
2360 ATH5K_ERR(sc, "request_irq failed\n");
2361 goto err;
2362 }
2363
2364 /* If we passed the test, malloc an ath5k_hw struct */
2365 sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
2366 if (!sc->ah) {
2367 ret = -ENOMEM;
2368 ATH5K_ERR(sc, "out of memory\n");
2369 goto err_irq;
2370 }
2371
2372 sc->ah->ah_sc = sc;
2373 sc->ah->ah_iobase = sc->iobase;
2374 common = ath5k_hw_common(sc->ah);
2375 common->ops = &ath5k_common_ops;
2376 common->bus_ops = bus_ops;
2377 common->ah = sc->ah;
2378 common->hw = hw;
2379 common->priv = sc;
2380
2381 /*
2382 * Cache line size is used to size and align various
2383 * structures used to communicate with the hardware.
2384 */
2385 ath5k_read_cachesize(common, &csz);
2386 common->cachelsz = csz << 2; /* convert to bytes */
2387
2388 spin_lock_init(&common->cc_lock);
2389
2390 /* Initialize device */
2391 ret = ath5k_hw_init(sc);
2392 if (ret)
2393 goto err_free_ah;
2394
2395 /* set up multi-rate retry capabilities */
2396 if (sc->ah->ah_version == AR5K_AR5212) {
2397 hw->max_rates = 4;
2398 hw->max_rate_tries = 11;
2399 }
2400
2401 hw->vif_data_size = sizeof(struct ath5k_vif);
2402
2403 /* Finish private driver data initialization */
2404 ret = ath5k_init(hw);
2405 if (ret)
2406 goto err_ah;
2407
2408 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
2409 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
2410 sc->ah->ah_mac_srev,
2411 sc->ah->ah_phy_revision);
2412
2413 if (!sc->ah->ah_single_chip) {
2414 /* Single chip radio (!RF5111) */
2415 if (sc->ah->ah_radio_5ghz_revision &&
2416 !sc->ah->ah_radio_2ghz_revision) {
2417 /* No 5GHz support -> report 2GHz radio */
2418 if (!test_bit(AR5K_MODE_11A,
2419 sc->ah->ah_capabilities.cap_mode)) {
2420 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
2421 ath5k_chip_name(AR5K_VERSION_RAD,
2422 sc->ah->ah_radio_5ghz_revision),
2423 sc->ah->ah_radio_5ghz_revision);
2424 /* No 2GHz support (5110 and some
2425 * 5Ghz only cards) -> report 5Ghz radio */
2426 } else if (!test_bit(AR5K_MODE_11B,
2427 sc->ah->ah_capabilities.cap_mode)) {
2428 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
2429 ath5k_chip_name(AR5K_VERSION_RAD,
2430 sc->ah->ah_radio_5ghz_revision),
2431 sc->ah->ah_radio_5ghz_revision);
2432 /* Multiband radio */
2433 } else {
2434 ATH5K_INFO(sc, "RF%s multiband radio found"
2435 " (0x%x)\n",
2436 ath5k_chip_name(AR5K_VERSION_RAD,
2437 sc->ah->ah_radio_5ghz_revision),
2438 sc->ah->ah_radio_5ghz_revision);
2439 }
2440 }
2441 /* Multi chip radio (RF5111 - RF2111) ->
2442 * report both 2GHz/5GHz radios */
2443 else if (sc->ah->ah_radio_5ghz_revision &&
2444 sc->ah->ah_radio_2ghz_revision){
2445 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
2446 ath5k_chip_name(AR5K_VERSION_RAD,
2447 sc->ah->ah_radio_5ghz_revision),
2448 sc->ah->ah_radio_5ghz_revision);
2449 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
2450 ath5k_chip_name(AR5K_VERSION_RAD,
2451 sc->ah->ah_radio_2ghz_revision),
2452 sc->ah->ah_radio_2ghz_revision);
2453 }
2454 }
2455
2456 ath5k_debug_init_device(sc);
2457
2458 /* ready to process interrupts */
2459 __clear_bit(ATH_STAT_INVALID, sc->status);
2460
2461 return 0;
2462err_ah:
2463 ath5k_hw_deinit(sc->ah);
2464err_free_ah:
2465 kfree(sc->ah);
2466err_irq:
2467 free_irq(sc->irq, sc);
2468err:
2469 return ret;
2470}
2471
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002472static int
Bob Copeland8a63fac2010-09-17 12:45:07 +09002473ath5k_stop_locked(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002474{
Bob Copeland8a63fac2010-09-17 12:45:07 +09002475 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04002476
Bob Copeland8a63fac2010-09-17 12:45:07 +09002477 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2478 test_bit(ATH_STAT_INVALID, sc->status));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002479
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002480 /*
Bob Copeland8a63fac2010-09-17 12:45:07 +09002481 * Shutdown the hardware and driver:
2482 * stop output from above
2483 * disable interrupts
2484 * turn off timers
2485 * turn off the radio
2486 * clear transmit machinery
2487 * clear receive machinery
2488 * drain and release tx queues
2489 * reclaim beacon resources
2490 * power down hardware
2491 *
2492 * Note that some of this work is not possible if the
2493 * hardware is gone (invalid).
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002494 */
Bob Copeland8a63fac2010-09-17 12:45:07 +09002495 ieee80211_stop_queues(sc->hw);
2496
2497 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2498 ath5k_led_off(sc);
2499 ath5k_hw_set_imr(ah, 0);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002500 synchronize_irq(sc->irq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002501 ath5k_rx_stop(sc);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02002502 ath5k_hw_dma_stop(ah);
2503 ath5k_drain_tx_buffs(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002504 ath5k_hw_phy_disable(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002505 }
2506
Bob Copeland8a63fac2010-09-17 12:45:07 +09002507 return 0;
2508}
2509
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002510int
Felix Fietkau132b1c32010-12-02 10:26:56 +01002511ath5k_init_hw(struct ath5k_softc *sc)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002512{
2513 struct ath5k_hw *ah = sc->ah;
2514 struct ath_common *common = ath5k_hw_common(ah);
2515 int ret, i;
2516
2517 mutex_lock(&sc->lock);
2518
2519 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2520
2521 /*
2522 * Stop anything previously setup. This is safe
2523 * no matter this is the first time through or not.
2524 */
2525 ath5k_stop_locked(sc);
2526
2527 /*
2528 * The basic interface to setting the hardware in a good
2529 * state is ``reset''. On return the hardware is known to
2530 * be powered up and with interrupts disabled. This must
2531 * be followed by initialization of the appropriate bits
2532 * and then setup of the interrupt mask.
2533 */
2534 sc->curchan = sc->hw->conf.channel;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002535 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2536 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
2537 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
2538
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002539 ret = ath5k_reset(sc, NULL, false);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002540 if (ret)
2541 goto done;
2542
2543 ath5k_rfkill_hw_start(ah);
2544
2545 /*
2546 * Reset the key cache since some parts do not reset the
2547 * contents on initial power up or resume from suspend.
2548 */
2549 for (i = 0; i < common->keymax; i++)
2550 ath_hw_keyreset(common, (u16) i);
2551
Nick Kossifidis61cde032010-11-23 21:12:23 +02002552 /* Use higher rates for acks instead of base
2553 * rate */
2554 ah->ah_ack_bitrate_high = true;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002555
2556 for (i = 0; i < ARRAY_SIZE(sc->bslot); i++)
2557 sc->bslot[i] = NULL;
2558
Bob Copeland8a63fac2010-09-17 12:45:07 +09002559 ret = 0;
2560done:
2561 mmiowb();
2562 mutex_unlock(&sc->lock);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002563
2564 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
2565 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2566
Bob Copeland8a63fac2010-09-17 12:45:07 +09002567 return ret;
2568}
2569
2570static void stop_tasklets(struct ath5k_softc *sc)
2571{
2572 tasklet_kill(&sc->rxtq);
2573 tasklet_kill(&sc->txtq);
2574 tasklet_kill(&sc->calib);
2575 tasklet_kill(&sc->beacontq);
2576 tasklet_kill(&sc->ani_tasklet);
2577}
2578
2579/*
2580 * Stop the device, grabbing the top-level lock to protect
2581 * against concurrent entry through ath5k_init (which can happen
2582 * if another thread does a system call and the thread doing the
2583 * stop is preempted).
2584 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002585int
Bob Copeland8a63fac2010-09-17 12:45:07 +09002586ath5k_stop_hw(struct ath5k_softc *sc)
2587{
2588 int ret;
2589
2590 mutex_lock(&sc->lock);
2591 ret = ath5k_stop_locked(sc);
2592 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2593 /*
2594 * Don't set the card in full sleep mode!
2595 *
2596 * a) When the device is in this state it must be carefully
2597 * woken up or references to registers in the PCI clock
2598 * domain may freeze the bus (and system). This varies
2599 * by chip and is mostly an issue with newer parts
2600 * (madwifi sources mentioned srev >= 0x78) that go to
2601 * sleep more quickly.
2602 *
2603 * b) On older chips full sleep results a weird behaviour
2604 * during wakeup. I tested various cards with srev < 0x78
2605 * and they don't wake up after module reload, a second
2606 * module reload is needed to bring the card up again.
2607 *
2608 * Until we figure out what's going on don't enable
2609 * full chip reset on any chip (this is what Legacy HAL
2610 * and Sam's HAL do anyway). Instead Perform a full reset
2611 * on the device (same as initial state after attach) and
2612 * leave it idle (keep MAC/BB on warm reset) */
2613 ret = ath5k_hw_on_hold(sc->ah);
2614
2615 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2616 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002617 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002618
Bob Copeland8a63fac2010-09-17 12:45:07 +09002619 mmiowb();
2620 mutex_unlock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002621
Bob Copeland8a63fac2010-09-17 12:45:07 +09002622 stop_tasklets(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002623
Bruno Randolf4edd7612010-09-17 11:36:56 +09002624 cancel_delayed_work_sync(&sc->tx_complete_work);
2625
Bob Copeland8a63fac2010-09-17 12:45:07 +09002626 ath5k_rfkill_hw_stop(sc->ah);
2627
2628 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002629}
2630
Bob Copeland209d889b2009-05-07 08:09:08 -04002631/*
2632 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2633 * and change to the given channel.
Bob Copeland5faaff72010-07-13 11:32:40 -04002634 *
2635 * This should be called with sc->lock.
Bob Copeland209d889b2009-05-07 08:09:08 -04002636 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002637static int
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002638ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan,
2639 bool skip_pcu)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002640{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002641 struct ath5k_hw *ah = sc->ah;
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002642 struct ath_common *common = ath5k_hw_common(ah);
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002643 int ret, ani_mode;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002644
2645 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002646
Bob Copeland450464d2010-07-13 11:32:41 -04002647 ath5k_hw_set_imr(ah, 0);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002648 synchronize_irq(sc->irq);
Bob Copeland450464d2010-07-13 11:32:41 -04002649 stop_tasklets(sc);
2650
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002651 /* Save ani mode and disable ANI durring
2652 * reset. If we don't we might get false
2653 * PHY error interrupts. */
2654 ani_mode = ah->ah_sc->ani_state.ani_mode;
2655 ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);
2656
Nick Kossifidis19252ec2010-12-03 06:05:19 +02002657 /* We are going to empty hw queues
2658 * so we should also free any remaining
2659 * tx buffers */
2660 ath5k_drain_tx_buffs(sc);
Bruno Randolf930a7622011-01-19 18:21:13 +09002661 if (chan)
Bob Copeland209d889b2009-05-07 08:09:08 -04002662 sc->curchan = chan;
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002663 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL,
2664 skip_pcu);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002665 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002666 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2667 goto err;
2668 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002669
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002670 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002671 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002672 ATH5K_ERR(sc, "can't start recv logic\n");
2673 goto err;
2674 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002675
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002676 ath5k_ani_init(ah, ani_mode);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002677
Bruno Randolfac559522010-05-19 10:30:55 +09002678 ah->ah_cal_next_full = jiffies;
2679 ah->ah_cal_next_ani = jiffies;
Bruno Randolfafe86282010-05-19 10:31:10 +09002680 ah->ah_cal_next_nf = jiffies;
Bruno Randolf5dcc03f2010-12-02 19:12:31 +09002681 ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
Bruno Randolfafe86282010-05-19 10:31:10 +09002682
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002683 /* clear survey data and cycle counters */
2684 memset(&sc->survey, 0, sizeof(sc->survey));
Bob Copelandbb007552010-12-26 12:10:05 -05002685 spin_lock_bh(&common->cc_lock);
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002686 ath_hw_cycle_counters_update(common);
2687 memset(&common->cc_survey, 0, sizeof(common->cc_survey));
2688 memset(&common->cc_ani, 0, sizeof(common->cc_ani));
Bob Copelandbb007552010-12-26 12:10:05 -05002689 spin_unlock_bh(&common->cc_lock);
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002690
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002691 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002692 * Change channels and update the h/w rate map if we're switching;
2693 * e.g. 11a to 11b/g.
2694 *
2695 * We may be doing a reset in response to an ioctl that changes the
2696 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002697 *
2698 * XXX needed?
2699 */
2700/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002701
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002702 ath5k_beacon_config(sc);
2703 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002704
Bruno Randolf397f3852010-05-19 10:30:49 +09002705 ieee80211_wake_queues(sc->hw);
2706
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002707 return 0;
2708err:
2709 return ret;
2710}
2711
Bob Copeland5faaff72010-07-13 11:32:40 -04002712static void ath5k_reset_work(struct work_struct *work)
2713{
2714 struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
2715 reset_work);
2716
2717 mutex_lock(&sc->lock);
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002718 ath5k_reset(sc, NULL, true);
Bob Copeland5faaff72010-07-13 11:32:40 -04002719 mutex_unlock(&sc->lock);
2720}
2721
Bob Copeland8a63fac2010-09-17 12:45:07 +09002722static int
Felix Fietkau132b1c32010-12-02 10:26:56 +01002723ath5k_init(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002724{
Felix Fietkau132b1c32010-12-02 10:26:56 +01002725
Bob Copeland8a63fac2010-09-17 12:45:07 +09002726 struct ath5k_softc *sc = hw->priv;
2727 struct ath5k_hw *ah = sc->ah;
2728 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bruno Randolf925e0b02010-09-17 11:36:35 +09002729 struct ath5k_txq *txq;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002730 u8 mac[ETH_ALEN] = {};
2731 int ret;
2732
Bob Copeland8a63fac2010-09-17 12:45:07 +09002733
2734 /*
2735 * Check if the MAC has multi-rate retry support.
2736 * We do this by trying to setup a fake extended
2737 * descriptor. MACs that don't have support will
2738 * return false w/o doing anything. MACs that do
2739 * support it will return true w/o doing anything.
2740 */
2741 ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
2742
2743 if (ret < 0)
2744 goto err;
2745 if (ret > 0)
2746 __set_bit(ATH_STAT_MRRETRY, sc->status);
2747
2748 /*
2749 * Collect the channel list. The 802.11 layer
2750 * is resposible for filtering this list based
2751 * on settings like the phy mode and regulatory
2752 * domain restrictions.
2753 */
2754 ret = ath5k_setup_bands(hw);
2755 if (ret) {
2756 ATH5K_ERR(sc, "can't get channels\n");
2757 goto err;
2758 }
2759
Bob Copeland8a63fac2010-09-17 12:45:07 +09002760 /*
2761 * Allocate tx+rx descriptors and populate the lists.
2762 */
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002763 ret = ath5k_desc_alloc(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002764 if (ret) {
2765 ATH5K_ERR(sc, "can't allocate descriptors\n");
2766 goto err;
2767 }
2768
2769 /*
2770 * Allocate hardware transmit queues: one queue for
2771 * beacon frames and one data queue for each QoS
2772 * priority. Note that hw functions handle resetting
2773 * these queues at the needed time.
2774 */
2775 ret = ath5k_beaconq_setup(ah);
2776 if (ret < 0) {
2777 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
2778 goto err_desc;
2779 }
2780 sc->bhalq = ret;
2781 sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
2782 if (IS_ERR(sc->cabq)) {
2783 ATH5K_ERR(sc, "can't setup cab queue\n");
2784 ret = PTR_ERR(sc->cabq);
2785 goto err_bhal;
2786 }
2787
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002788 /* 5211 and 5212 usually support 10 queues but we better rely on the
2789 * capability information */
2790 if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
2791 /* This order matches mac80211's queue priority, so we can
2792 * directly use the mac80211 queue number without any mapping */
2793 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
2794 if (IS_ERR(txq)) {
2795 ATH5K_ERR(sc, "can't setup xmit queue\n");
2796 ret = PTR_ERR(txq);
2797 goto err_queues;
2798 }
2799 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
2800 if (IS_ERR(txq)) {
2801 ATH5K_ERR(sc, "can't setup xmit queue\n");
2802 ret = PTR_ERR(txq);
2803 goto err_queues;
2804 }
2805 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
2806 if (IS_ERR(txq)) {
2807 ATH5K_ERR(sc, "can't setup xmit queue\n");
2808 ret = PTR_ERR(txq);
2809 goto err_queues;
2810 }
2811 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
2812 if (IS_ERR(txq)) {
2813 ATH5K_ERR(sc, "can't setup xmit queue\n");
2814 ret = PTR_ERR(txq);
2815 goto err_queues;
2816 }
2817 hw->queues = 4;
2818 } else {
2819 /* older hardware (5210) can only support one data queue */
2820 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
2821 if (IS_ERR(txq)) {
2822 ATH5K_ERR(sc, "can't setup xmit queue\n");
2823 ret = PTR_ERR(txq);
2824 goto err_queues;
2825 }
2826 hw->queues = 1;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002827 }
2828
2829 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
2830 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
2831 tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
2832 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
2833 tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
2834
2835 INIT_WORK(&sc->reset_work, ath5k_reset_work);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002836 INIT_DELAYED_WORK(&sc->tx_complete_work, ath5k_tx_complete_poll_work);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002837
2838 ret = ath5k_eeprom_read_mac(ah, mac);
2839 if (ret) {
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002840 ATH5K_ERR(sc, "unable to read address from EEPROM\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002841 goto err_queues;
2842 }
2843
2844 SET_IEEE80211_PERM_ADDR(hw, mac);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002845 memcpy(&sc->lladdr, mac, ETH_ALEN);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002846 /* All MAC address bits matter for ACKs */
Ben Greear62c58fb2010-10-08 12:01:15 -07002847 ath5k_update_bssid_mask_and_opmode(sc, NULL);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002848
2849 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
2850 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
2851 if (ret) {
2852 ATH5K_ERR(sc, "can't initialize regulatory system\n");
2853 goto err_queues;
2854 }
2855
2856 ret = ieee80211_register_hw(hw);
2857 if (ret) {
2858 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
2859 goto err_queues;
2860 }
2861
2862 if (!ath_is_world_regd(regulatory))
2863 regulatory_hint(hw->wiphy, regulatory->alpha2);
2864
2865 ath5k_init_leds(sc);
2866
2867 ath5k_sysfs_register(sc);
2868
2869 return 0;
2870err_queues:
2871 ath5k_txq_release(sc);
2872err_bhal:
2873 ath5k_hw_release_tx_queue(ah, sc->bhalq);
2874err_desc:
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002875 ath5k_desc_free(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002876err:
2877 return ret;
2878}
2879
Felix Fietkau132b1c32010-12-02 10:26:56 +01002880void
2881ath5k_deinit_softc(struct ath5k_softc *sc)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002882{
Felix Fietkau132b1c32010-12-02 10:26:56 +01002883 struct ieee80211_hw *hw = sc->hw;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002884
2885 /*
2886 * NB: the order of these is important:
2887 * o call the 802.11 layer before detaching ath5k_hw to
2888 * ensure callbacks into the driver to delete global
2889 * key cache entries can be handled
2890 * o reclaim the tx queue data structures after calling
2891 * the 802.11 layer as we'll get called back to reclaim
2892 * node state and potentially want to use them
2893 * o to cleanup the tx queues the hal is called, so detach
2894 * it last
2895 * XXX: ??? detach ath5k_hw ???
2896 * Other than that, it's straightforward...
2897 */
Felix Fietkau132b1c32010-12-02 10:26:56 +01002898 ath5k_debug_finish_device(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002899 ieee80211_unregister_hw(hw);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002900 ath5k_desc_free(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002901 ath5k_txq_release(sc);
2902 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
2903 ath5k_unregister_leds(sc);
2904
2905 ath5k_sysfs_unregister(sc);
2906 /*
2907 * NB: can't reclaim these until after ieee80211_ifdetach
2908 * returns because we'll get called back to reclaim node
2909 * state and potentially want to use them.
2910 */
Felix Fietkau132b1c32010-12-02 10:26:56 +01002911 ath5k_hw_deinit(sc->ah);
2912 free_irq(sc->irq, sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002913}
2914
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002915bool
2916ath_any_vif_assoc(struct ath5k_softc *sc)
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002917{
2918 struct ath_vif_iter_data iter_data;
2919 iter_data.hw_macaddr = NULL;
2920 iter_data.any_assoc = false;
2921 iter_data.need_set_hw_addr = false;
2922 iter_data.found_active = true;
2923
2924 ieee80211_iterate_active_interfaces_atomic(sc->hw, ath_vif_iter,
2925 &iter_data);
2926 return iter_data.any_assoc;
2927}
2928
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002929void
Martin Xu02969b32008-11-24 10:49:27 +08002930set_beacon_filter(struct ieee80211_hw *hw, bool enable)
2931{
2932 struct ath5k_softc *sc = hw->priv;
2933 struct ath5k_hw *ah = sc->ah;
2934 u32 rfilt;
2935 rfilt = ath5k_hw_get_rx_filter(ah);
2936 if (enable)
2937 rfilt |= AR5K_RX_FILTER_BEACON;
2938 else
2939 rfilt &= ~AR5K_RX_FILTER_BEACON;
2940 ath5k_hw_set_rx_filter(ah, rfilt);
2941 sc->filter_flags = rfilt;
2942}