blob: 0d5de2574dd106af6c3bdbad8e8028b4c24b3987 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090053#include <linux/slab.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020054
55#include <net/ieee80211_radiotap.h>
56
57#include <asm/unaligned.h>
58
59#include "base.h"
60#include "reg.h"
61#include "debug.h"
Bruno Randolf2111ac02010-04-02 18:44:08 +090062#include "ani.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020063
Bob Copeland9ad9a262008-10-29 08:30:54 -040064static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040065module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040066MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020067
Bob Copeland42639fc2009-03-30 08:05:29 -040068static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040069module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040070MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
71
Jiri Slabyfa1c1142007-08-12 17:33:16 +020072
73/******************\
74* Internal defines *
75\******************/
76
77/* Module info */
78MODULE_AUTHOR("Jiri Slaby");
79MODULE_AUTHOR("Nick Kossifidis");
80MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
81MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
82MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030083MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020084
85
86/* Known PCI ids */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000087static DEFINE_PCI_DEVICE_TABLE(ath5k_pci_id_table) = {
Pavel Roskin97a81f52009-08-26 22:30:09 -040088 { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
89 { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
90 { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
91 { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
92 { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
93 { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
94 { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
96 { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
102 { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
103 { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
104 { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
105 { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200106 { 0 }
107};
108MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
109
110/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100111static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300112 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
113 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
114 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
115 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
116 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
117 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
118 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
119 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
120 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
121 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
122 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
123 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
124 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
125 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
126 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
127 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
128 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
129 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
130 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200131 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
132 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300133 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200134 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
135 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
136 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300137 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200138 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
139 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300140 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
141 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
142 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
143 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
144 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
145 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200146 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
147 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
148};
149
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100150static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200151 { .bitrate = 10,
152 .hw_value = ATH5K_RATE_CODE_1M, },
153 { .bitrate = 20,
154 .hw_value = ATH5K_RATE_CODE_2M,
155 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
156 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
157 { .bitrate = 55,
158 .hw_value = ATH5K_RATE_CODE_5_5M,
159 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
160 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
161 { .bitrate = 110,
162 .hw_value = ATH5K_RATE_CODE_11M,
163 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
164 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
165 { .bitrate = 60,
166 .hw_value = ATH5K_RATE_CODE_6M,
167 .flags = 0 },
168 { .bitrate = 90,
169 .hw_value = ATH5K_RATE_CODE_9M,
170 .flags = 0 },
171 { .bitrate = 120,
172 .hw_value = ATH5K_RATE_CODE_12M,
173 .flags = 0 },
174 { .bitrate = 180,
175 .hw_value = ATH5K_RATE_CODE_18M,
176 .flags = 0 },
177 { .bitrate = 240,
178 .hw_value = ATH5K_RATE_CODE_24M,
179 .flags = 0 },
180 { .bitrate = 360,
181 .hw_value = ATH5K_RATE_CODE_36M,
182 .flags = 0 },
183 { .bitrate = 480,
184 .hw_value = ATH5K_RATE_CODE_48M,
185 .flags = 0 },
186 { .bitrate = 540,
187 .hw_value = ATH5K_RATE_CODE_54M,
188 .flags = 0 },
189 /* XR missing */
190};
191
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200192/*
193 * Prototypes - PCI stack related functions
194 */
195static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
196 const struct pci_device_id *id);
197static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
Tobias Doerffele3071392010-05-30 00:02:18 +0200198#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200199static int ath5k_pci_suspend(struct device *dev);
200static int ath5k_pci_resume(struct device *dev);
201
Pavel Roskin626ede62010-02-18 20:28:02 -0500202static SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200203#define ATH5K_PM_OPS (&ath5k_pm_ops)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200204#else
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200205#define ATH5K_PM_OPS NULL
Tobias Doerffele3071392010-05-30 00:02:18 +0200206#endif /* CONFIG_PM_SLEEP */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200207
John W. Linville04a9e452008-02-01 16:03:45 -0500208static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100209 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200210 .id_table = ath5k_pci_id_table,
211 .probe = ath5k_pci_probe,
212 .remove = __devexit_p(ath5k_pci_remove),
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200213 .driver.pm = ATH5K_PM_OPS,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200214};
215
216
217
218/*
219 * Prototypes - MAC 802.11 stack related functions
220 */
Johannes Berge039fa42008-05-15 12:55:29 +0200221static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Bob Copelandcec8db22009-07-04 12:59:51 -0400222static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
223 struct ath5k_txq *txq);
Bob Copeland209d889b2009-05-07 08:09:08 -0400224static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200225static int ath5k_start(struct ieee80211_hw *hw);
226static void ath5k_stop(struct ieee80211_hw *hw);
227static int ath5k_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +0100228 struct ieee80211_vif *vif);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200229static void ath5k_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +0100230 struct ieee80211_vif *vif);
Johannes Berge8975582008-10-09 12:18:51 +0200231static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Johannes Berg3ac64be2009-08-17 16:16:53 +0200232static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
Jiri Pirko22bedad32010-04-01 21:22:57 +0000233 struct netdev_hw_addr_list *mc_list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200234static void ath5k_configure_filter(struct ieee80211_hw *hw,
235 unsigned int changed_flags,
236 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200237 u64 multicast);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200238static int ath5k_set_key(struct ieee80211_hw *hw,
239 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100240 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200241 struct ieee80211_key_conf *key);
242static int ath5k_get_stats(struct ieee80211_hw *hw,
243 struct ieee80211_low_level_stats *stats);
Holger Schurig55ee82b2010-04-19 10:24:22 +0200244static int ath5k_get_survey(struct ieee80211_hw *hw,
245 int idx, struct survey_info *survey);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200246static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100247static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200248static void ath5k_reset_tsf(struct ieee80211_hw *hw);
Bob Copeland1071db82009-05-18 10:59:52 -0400249static int ath5k_beacon_update(struct ieee80211_hw *hw,
250 struct ieee80211_vif *vif);
Martin Xu02969b32008-11-24 10:49:27 +0800251static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
252 struct ieee80211_vif *vif,
253 struct ieee80211_bss_conf *bss_conf,
254 u32 changes);
Bob Copelandf0f3d382009-06-10 22:22:21 -0400255static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
256static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
Lukáš Turek6e08d222009-12-21 22:50:51 +0100257static void ath5k_set_coverage_class(struct ieee80211_hw *hw,
258 u8 coverage_class);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200259
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100260static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200261 .tx = ath5k_tx,
262 .start = ath5k_start,
263 .stop = ath5k_stop,
264 .add_interface = ath5k_add_interface,
265 .remove_interface = ath5k_remove_interface,
266 .config = ath5k_config,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200267 .prepare_multicast = ath5k_prepare_multicast,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200268 .configure_filter = ath5k_configure_filter,
269 .set_key = ath5k_set_key,
270 .get_stats = ath5k_get_stats,
Holger Schurig55ee82b2010-04-19 10:24:22 +0200271 .get_survey = ath5k_get_survey,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200272 .conf_tx = NULL,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200273 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100274 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200275 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800276 .bss_info_changed = ath5k_bss_info_changed,
Bob Copelandf0f3d382009-06-10 22:22:21 -0400277 .sw_scan_start = ath5k_sw_scan_start,
278 .sw_scan_complete = ath5k_sw_scan_complete,
Lukáš Turek6e08d222009-12-21 22:50:51 +0100279 .set_coverage_class = ath5k_set_coverage_class,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200280};
281
282/*
283 * Prototypes - Internal functions
284 */
285/* Attach detach */
286static int ath5k_attach(struct pci_dev *pdev,
287 struct ieee80211_hw *hw);
288static void ath5k_detach(struct pci_dev *pdev,
289 struct ieee80211_hw *hw);
290/* Channel/mode setup */
291static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200292static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
293 struct ieee80211_channel *channels,
294 unsigned int mode,
295 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200296static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200297static int ath5k_chan_set(struct ath5k_softc *sc,
298 struct ieee80211_channel *chan);
299static void ath5k_setcurmode(struct ath5k_softc *sc,
300 unsigned int mode);
301static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500302
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200303/* Descriptor setup */
304static int ath5k_desc_alloc(struct ath5k_softc *sc,
305 struct pci_dev *pdev);
306static void ath5k_desc_free(struct ath5k_softc *sc,
307 struct pci_dev *pdev);
308/* Buffers setup */
309static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
310 struct ath5k_buf *bf);
311static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Bob Copelandcec8db22009-07-04 12:59:51 -0400312 struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100313 struct ath5k_txq *txq, int padsize);
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900314
315static inline void ath5k_txbuf_free_skb(struct ath5k_softc *sc,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200316 struct ath5k_buf *bf)
317{
318 BUG_ON(!bf);
319 if (!bf->skb)
320 return;
321 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
322 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200323 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200324 bf->skb = NULL;
Bruno Randolf39d63f22010-06-16 19:11:41 +0900325 bf->skbaddr = 0;
326 bf->desc->ds_data = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200327}
328
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900329static inline void ath5k_rxbuf_free_skb(struct ath5k_softc *sc,
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100330 struct ath5k_buf *bf)
331{
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800332 struct ath5k_hw *ah = sc->ah;
333 struct ath_common *common = ath5k_hw_common(ah);
334
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100335 BUG_ON(!bf);
336 if (!bf->skb)
337 return;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800338 pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100339 PCI_DMA_FROMDEVICE);
340 dev_kfree_skb_any(bf->skb);
341 bf->skb = NULL;
Bruno Randolf39d63f22010-06-16 19:11:41 +0900342 bf->skbaddr = 0;
343 bf->desc->ds_data = 0;
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100344}
345
346
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200347/* Queues setup */
348static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
349 int qtype, int subtype);
350static int ath5k_beaconq_setup(struct ath5k_hw *ah);
351static int ath5k_beaconq_config(struct ath5k_softc *sc);
352static void ath5k_txq_drainq(struct ath5k_softc *sc,
353 struct ath5k_txq *txq);
354static void ath5k_txq_cleanup(struct ath5k_softc *sc);
355static void ath5k_txq_release(struct ath5k_softc *sc);
356/* Rx handling */
357static int ath5k_rx_start(struct ath5k_softc *sc);
358static void ath5k_rx_stop(struct ath5k_softc *sc);
359static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900360 struct sk_buff *skb,
361 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200362static void ath5k_tasklet_rx(unsigned long data);
363/* Tx handling */
364static void ath5k_tx_processq(struct ath5k_softc *sc,
365 struct ath5k_txq *txq);
366static void ath5k_tasklet_tx(unsigned long data);
367/* Beacon handling */
368static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200369 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200370static void ath5k_beacon_send(struct ath5k_softc *sc);
371static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900372static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500373static void ath5k_tasklet_beacon(unsigned long data);
Bruno Randolf2111ac02010-04-02 18:44:08 +0900374static void ath5k_tasklet_ani(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200375
376static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
377{
378 u64 tsf = ath5k_hw_get_tsf64(ah);
379
380 if ((tsf & 0x7fff) < rstamp)
381 tsf -= 0x8000;
382
383 return (tsf & ~0x7fff) | rstamp;
384}
385
386/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500387static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200388static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500389static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200390static irqreturn_t ath5k_intr(int irq, void *dev_id);
Bob Copeland5faaff72010-07-13 11:32:40 -0400391static void ath5k_reset_work(struct work_struct *work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200392
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300393static void ath5k_tasklet_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200394
395/*
396 * Module init/exit functions
397 */
398static int __init
399init_ath5k_pci(void)
400{
401 int ret;
402
403 ath5k_debug_init();
404
John W. Linville04a9e452008-02-01 16:03:45 -0500405 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200406 if (ret) {
407 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
408 return ret;
409 }
410
411 return 0;
412}
413
414static void __exit
415exit_ath5k_pci(void)
416{
John W. Linville04a9e452008-02-01 16:03:45 -0500417 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200418
419 ath5k_debug_finish();
420}
421
422module_init(init_ath5k_pci);
423module_exit(exit_ath5k_pci);
424
425
426/********************\
427* PCI Initialization *
428\********************/
429
430static const char *
431ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
432{
433 const char *name = "xxxxx";
434 unsigned int i;
435
436 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
437 if (srev_names[i].sr_type != type)
438 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300439
440 if ((val & 0xf0) == srev_names[i].sr_val)
441 name = srev_names[i].sr_name;
442
443 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200444 name = srev_names[i].sr_name;
445 break;
446 }
447 }
448
449 return name;
450}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700451static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
452{
453 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
454 return ath5k_hw_reg_read(ah, reg_offset);
455}
456
457static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
458{
459 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
460 ath5k_hw_reg_write(ah, val, reg_offset);
461}
462
463static const struct ath_ops ath5k_common_ops = {
464 .read = ath5k_ioread32,
465 .write = ath5k_iowrite32,
466};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200467
468static int __devinit
469ath5k_pci_probe(struct pci_dev *pdev,
470 const struct pci_device_id *id)
471{
472 void __iomem *mem;
473 struct ath5k_softc *sc;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700474 struct ath_common *common;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200475 struct ieee80211_hw *hw;
476 int ret;
477 u8 csz;
478
479 ret = pci_enable_device(pdev);
480 if (ret) {
481 dev_err(&pdev->dev, "can't enable device\n");
482 goto err;
483 }
484
485 /* XXX 32-bit addressing only */
Yang Hongyang284901a2009-04-06 19:01:15 -0700486 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200487 if (ret) {
488 dev_err(&pdev->dev, "32-bit DMA not available\n");
489 goto err_dis;
490 }
491
492 /*
493 * Cache line size is used to size and align various
494 * structures used to communicate with the hardware.
495 */
496 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
497 if (csz == 0) {
498 /*
499 * Linux 2.4.18 (at least) writes the cache line size
500 * register as a 16-bit wide register which is wrong.
501 * We must have this setup properly for rx buffer
502 * DMA to work so force a reasonable value here if it
503 * comes up zero.
504 */
Luis R. Rodriguez13311b02009-08-12 09:57:01 -0700505 csz = L1_CACHE_BYTES >> 2;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200506 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
507 }
508 /*
509 * The default setting of latency timer yields poor results,
510 * set it to the value used by other systems. It may be worth
511 * tweaking this setting more.
512 */
513 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
514
515 /* Enable bus mastering */
516 pci_set_master(pdev);
517
518 /*
519 * Disable the RETRY_TIMEOUT register (0x41) to keep
520 * PCI Tx retries from interfering with C3 CPU state.
521 */
522 pci_write_config_byte(pdev, 0x41, 0);
523
524 ret = pci_request_region(pdev, 0, "ath5k");
525 if (ret) {
526 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
527 goto err_dis;
528 }
529
530 mem = pci_iomap(pdev, 0, 0);
531 if (!mem) {
532 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
533 ret = -EIO;
534 goto err_reg;
535 }
536
537 /*
538 * Allocate hw (mac80211 main struct)
539 * and hw->priv (driver private data)
540 */
541 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
542 if (hw == NULL) {
543 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
544 ret = -ENOMEM;
545 goto err_map;
546 }
547
548 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
549
550 /* Initialize driver private data */
551 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200552 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bob Copelandcec8db22009-07-04 12:59:51 -0400553 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
John W. Linvillef5c044e2010-04-30 15:37:00 -0400554 IEEE80211_HW_SIGNAL_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700555
556 hw->wiphy->interface_modes =
Jiri Slaby6f5f39c2009-04-30 15:55:48 -0400557 BIT(NL80211_IFTYPE_AP) |
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700558 BIT(NL80211_IFTYPE_STATION) |
559 BIT(NL80211_IFTYPE_ADHOC) |
560 BIT(NL80211_IFTYPE_MESH_POINT);
561
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200562 hw->extra_tx_headroom = 2;
563 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200564 sc = hw->priv;
565 sc->hw = hw;
566 sc->pdev = pdev;
567
568 ath5k_debug_init_device(sc);
569
570 /*
571 * Mark the device as detached to avoid processing
572 * interrupts until setup is complete.
573 */
574 __set_bit(ATH_STAT_INVALID, sc->status);
575
576 sc->iobase = mem; /* So we can unmap it on detach */
Johannes Berg05c914f2008-09-11 00:01:58 +0200577 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyeab0cd42009-06-19 01:06:45 +0200578 sc->bintval = 1000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200579 mutex_init(&sc->lock);
580 spin_lock_init(&sc->rxbuflock);
581 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200582 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200583
584 /* Set private data */
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900585 pci_set_drvdata(pdev, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200586
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200587 /* Setup interrupt handler */
588 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
589 if (ret) {
590 ATH5K_ERR(sc, "request_irq failed\n");
591 goto err_free;
592 }
593
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700594 /*If we passed the test malloc a ath5k_hw struct*/
595 sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
596 if (!sc->ah) {
597 ret = -ENOMEM;
598 ATH5K_ERR(sc, "out of memory\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200599 goto err_irq;
600 }
601
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700602 sc->ah->ah_sc = sc;
603 sc->ah->ah_iobase = sc->iobase;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700604 common = ath5k_hw_common(sc->ah);
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700605 common->ops = &ath5k_common_ops;
Luis R. Rodriguez13b81552009-09-10 17:52:45 -0700606 common->ah = sc->ah;
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700607 common->hw = hw;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700608 common->cachelsz = csz << 2; /* convert to bytes */
609
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700610 /* Initialize device */
611 ret = ath5k_hw_attach(sc);
612 if (ret) {
613 goto err_free_ah;
614 }
615
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200616 /* set up multi-rate retry capabilities */
617 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200618 hw->max_rates = 4;
619 hw->max_rate_tries = 11;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200620 }
621
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200622 /* Finish private driver data initialization */
623 ret = ath5k_attach(pdev, hw);
624 if (ret)
625 goto err_ah;
626
627 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300628 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200629 sc->ah->ah_mac_srev,
630 sc->ah->ah_phy_revision);
631
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500632 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200633 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500634 if (sc->ah->ah_radio_5ghz_revision &&
635 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200636 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500637 if (!test_bit(AR5K_MODE_11A,
638 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200639 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500640 ath5k_chip_name(AR5K_VERSION_RAD,
641 sc->ah->ah_radio_5ghz_revision),
642 sc->ah->ah_radio_5ghz_revision);
643 /* No 2GHz support (5110 and some
644 * 5Ghz only cards) -> report 5Ghz radio */
645 } else if (!test_bit(AR5K_MODE_11B,
646 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200647 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500648 ath5k_chip_name(AR5K_VERSION_RAD,
649 sc->ah->ah_radio_5ghz_revision),
650 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200651 /* Multiband radio */
652 } else {
653 ATH5K_INFO(sc, "RF%s multiband radio found"
654 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500655 ath5k_chip_name(AR5K_VERSION_RAD,
656 sc->ah->ah_radio_5ghz_revision),
657 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200658 }
659 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500660 /* Multi chip radio (RF5111 - RF2111) ->
661 * report both 2GHz/5GHz radios */
662 else if (sc->ah->ah_radio_5ghz_revision &&
663 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200664 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500665 ath5k_chip_name(AR5K_VERSION_RAD,
666 sc->ah->ah_radio_5ghz_revision),
667 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200668 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500669 ath5k_chip_name(AR5K_VERSION_RAD,
670 sc->ah->ah_radio_2ghz_revision),
671 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200672 }
673 }
674
675
676 /* ready to process interrupts */
677 __clear_bit(ATH_STAT_INVALID, sc->status);
678
679 return 0;
680err_ah:
681 ath5k_hw_detach(sc->ah);
682err_irq:
683 free_irq(pdev->irq, sc);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700684err_free_ah:
685 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200686err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200687 ieee80211_free_hw(hw);
688err_map:
689 pci_iounmap(pdev, mem);
690err_reg:
691 pci_release_region(pdev, 0);
692err_dis:
693 pci_disable_device(pdev);
694err:
695 return ret;
696}
697
698static void __devexit
699ath5k_pci_remove(struct pci_dev *pdev)
700{
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900701 struct ath5k_softc *sc = pci_get_drvdata(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200702
703 ath5k_debug_finish_device(sc);
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900704 ath5k_detach(pdev, sc->hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200705 ath5k_hw_detach(sc->ah);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700706 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200707 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200708 pci_iounmap(pdev, sc->iobase);
709 pci_release_region(pdev, 0);
710 pci_disable_device(pdev);
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900711 ieee80211_free_hw(sc->hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200712}
713
Tobias Doerffele3071392010-05-30 00:02:18 +0200714#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200715static int ath5k_pci_suspend(struct device *dev)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200716{
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900717 struct ath5k_softc *sc = pci_get_drvdata(to_pci_dev(dev));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200718
Bob Copeland3a078872008-06-25 22:35:28 -0400719 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200720 return 0;
721}
722
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200723static int ath5k_pci_resume(struct device *dev)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200724{
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200725 struct pci_dev *pdev = to_pci_dev(dev);
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900726 struct ath5k_softc *sc = pci_get_drvdata(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200727
Jouni Malinen8451d222009-06-16 11:59:23 +0300728 /*
729 * Suspend/Resume resets the PCI configuration space, so we have to
730 * re-disable the RETRY_TIMEOUT register (0x41) to keep
731 * PCI Tx retries from interfering with C3 CPU state
732 */
733 pci_write_config_byte(pdev, 0x41, 0);
734
Bob Copeland3a078872008-06-25 22:35:28 -0400735 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200736 return 0;
737}
Tobias Doerffele3071392010-05-30 00:02:18 +0200738#endif /* CONFIG_PM_SLEEP */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200739
740
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200741/***********************\
742* Driver Initialization *
743\***********************/
744
Bob Copelandf769c362009-03-30 22:30:31 -0400745static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
746{
747 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
748 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700749 struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400750
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700751 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400752}
753
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200754static int
755ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
756{
757 struct ath5k_softc *sc = hw->priv;
758 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700759 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bob Copeland0e149cf2008-11-17 23:40:38 -0500760 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200761 int ret;
762
763 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
764
765 /*
766 * Check if the MAC has multi-rate retry support.
767 * We do this by trying to setup a fake extended
768 * descriptor. MAC's that don't have support will
769 * return false w/o doing anything. MAC's that do
770 * support it will return true w/o doing anything.
771 */
Bruno Randolfa6668192010-06-16 19:12:01 +0900772 ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
773
Jiri Slabyb9887632008-02-15 21:58:52 +0100774 if (ret < 0)
775 goto err;
776 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200777 __set_bit(ATH_STAT_MRRETRY, sc->status);
778
779 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200780 * Collect the channel list. The 802.11 layer
781 * is resposible for filtering this list based
782 * on settings like the phy mode and regulatory
783 * domain restrictions.
784 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200785 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200786 if (ret) {
787 ATH5K_ERR(sc, "can't get channels\n");
788 goto err;
789 }
790
791 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500792 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
793 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200794 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500795 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200796
797 /*
798 * Allocate tx+rx descriptors and populate the lists.
799 */
800 ret = ath5k_desc_alloc(sc, pdev);
801 if (ret) {
802 ATH5K_ERR(sc, "can't allocate descriptors\n");
803 goto err;
804 }
805
806 /*
807 * Allocate hardware transmit queues: one queue for
808 * beacon frames and one data queue for each QoS
809 * priority. Note that hw functions handle reseting
810 * these queues at the needed time.
811 */
812 ret = ath5k_beaconq_setup(ah);
813 if (ret < 0) {
814 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
815 goto err_desc;
816 }
817 sc->bhalq = ret;
Bob Copelandcec8db22009-07-04 12:59:51 -0400818 sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
819 if (IS_ERR(sc->cabq)) {
820 ATH5K_ERR(sc, "can't setup cab queue\n");
821 ret = PTR_ERR(sc->cabq);
822 goto err_bhal;
823 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200824
825 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
826 if (IS_ERR(sc->txq)) {
827 ATH5K_ERR(sc, "can't setup xmit queue\n");
828 ret = PTR_ERR(sc->txq);
Bob Copelandcec8db22009-07-04 12:59:51 -0400829 goto err_queues;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200830 }
831
832 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
833 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300834 tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500835 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Bruno Randolf2111ac02010-04-02 18:44:08 +0900836 tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200837
Bob Copeland5faaff72010-07-13 11:32:40 -0400838 INIT_WORK(&sc->reset_work, ath5k_reset_work);
839
Bob Copeland0e149cf2008-11-17 23:40:38 -0500840 ret = ath5k_eeprom_read_mac(ah, mac);
841 if (ret) {
842 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
843 sc->pdev->device);
844 goto err_queues;
845 }
846
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200847 SET_IEEE80211_PERM_ADDR(hw, mac);
848 /* All MAC address bits matter for ACKs */
Luis R. Rodriguez17753742009-09-09 22:19:26 -0700849 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200850 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
851
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700852 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
853 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
Bob Copelandf769c362009-03-30 22:30:31 -0400854 if (ret) {
855 ATH5K_ERR(sc, "can't initialize regulatory system\n");
856 goto err_queues;
857 }
858
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200859 ret = ieee80211_register_hw(hw);
860 if (ret) {
861 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
862 goto err_queues;
863 }
864
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700865 if (!ath_is_world_regd(regulatory))
866 regulatory_hint(hw->wiphy, regulatory->alpha2);
Bob Copelandf769c362009-03-30 22:30:31 -0400867
Bob Copeland3a078872008-06-25 22:35:28 -0400868 ath5k_init_leds(sc);
869
Bruno Randolf40ca22e2010-05-19 10:31:32 +0900870 ath5k_sysfs_register(sc);
871
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200872 return 0;
873err_queues:
874 ath5k_txq_release(sc);
875err_bhal:
876 ath5k_hw_release_tx_queue(ah, sc->bhalq);
877err_desc:
878 ath5k_desc_free(sc, pdev);
879err:
880 return ret;
881}
882
883static void
884ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
885{
886 struct ath5k_softc *sc = hw->priv;
887
888 /*
889 * NB: the order of these is important:
890 * o call the 802.11 layer before detaching ath5k_hw to
891 * insure callbacks into the driver to delete global
892 * key cache entries can be handled
893 * o reclaim the tx queue data structures after calling
894 * the 802.11 layer as we'll get called back to reclaim
895 * node state and potentially want to use them
896 * o to cleanup the tx queues the hal is called, so detach
897 * it last
898 * XXX: ??? detach ath5k_hw ???
899 * Other than that, it's straightforward...
900 */
901 ieee80211_unregister_hw(hw);
902 ath5k_desc_free(sc, pdev);
903 ath5k_txq_release(sc);
904 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400905 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200906
Bruno Randolf40ca22e2010-05-19 10:31:32 +0900907 ath5k_sysfs_unregister(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200908 /*
909 * NB: can't reclaim these until after ieee80211_ifdetach
910 * returns because we'll get called back to reclaim node
911 * state and potentially want to use them.
912 */
913}
914
915
916
917
918/********************\
919* Channel/mode setup *
920\********************/
921
922/*
923 * Convert IEEE channel number to MHz frequency.
924 */
925static inline short
926ath5k_ieee2mhz(short chan)
927{
928 if (chan <= 14 || chan >= 27)
929 return ieee80211chan2mhz(chan);
930 else
931 return 2212 + chan * 20;
932}
933
Bob Copeland42639fc2009-03-30 08:05:29 -0400934/*
935 * Returns true for the channel numbers used without all_channels modparam.
936 */
937static bool ath5k_is_standard_channel(short chan)
938{
939 return ((chan <= 14) ||
940 /* UNII 1,2 */
941 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
942 /* midband */
943 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
944 /* UNII-3 */
945 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
946}
947
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200948static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200949ath5k_copy_channels(struct ath5k_hw *ah,
950 struct ieee80211_channel *channels,
951 unsigned int mode,
952 unsigned int max)
953{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500954 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200955
956 if (!test_bit(mode, ah->ah_modes))
957 return 0;
958
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200959 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500960 case AR5K_MODE_11A:
961 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200962 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500963 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200964 chfreq = CHANNEL_5GHZ;
965 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500966 case AR5K_MODE_11B:
967 case AR5K_MODE_11G:
968 case AR5K_MODE_11G_TURBO:
969 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200970 chfreq = CHANNEL_2GHZ;
971 break;
972 default:
973 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
974 return 0;
975 }
976
977 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500978 ch = i + 1 ;
979 freq = ath5k_ieee2mhz(ch);
980
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200981 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500982 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200983 continue;
984
Bob Copeland42639fc2009-03-30 08:05:29 -0400985 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
986 continue;
987
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500988 /* Write channel info and increment counter */
989 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500990 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
991 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500992 switch (mode) {
993 case AR5K_MODE_11A:
994 case AR5K_MODE_11G:
995 channels[count].hw_value = chfreq | CHANNEL_OFDM;
996 break;
997 case AR5K_MODE_11A_TURBO:
998 case AR5K_MODE_11G_TURBO:
999 channels[count].hw_value = chfreq |
1000 CHANNEL_OFDM | CHANNEL_TURBO;
1001 break;
1002 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001003 channels[count].hw_value = CHANNEL_B;
1004 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001005
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001006 count++;
1007 max--;
1008 }
1009
1010 return count;
1011}
1012
Bruno Randolf63266a62008-07-30 17:12:58 +02001013static void
1014ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
1015{
1016 u8 i;
1017
1018 for (i = 0; i < AR5K_MAX_RATES; i++)
1019 sc->rate_idx[b->band][i] = -1;
1020
1021 for (i = 0; i < b->n_bitrates; i++) {
1022 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
1023 if (b->bitrates[i].hw_value_short)
1024 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
1025 }
1026}
1027
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001028static int
Bruno Randolf63266a62008-07-30 17:12:58 +02001029ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001030{
1031 struct ath5k_softc *sc = hw->priv;
1032 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +02001033 struct ieee80211_supported_band *sband;
1034 int max_c, count_c = 0;
1035 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001036
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001037 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001038 max_c = ARRAY_SIZE(sc->channels);
1039
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001040 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +02001041 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
1042 sband->band = IEEE80211_BAND_2GHZ;
1043 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001044
Bruno Randolf63266a62008-07-30 17:12:58 +02001045 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
1046 /* G mode */
1047 memcpy(sband->bitrates, &ath5k_rates[0],
1048 sizeof(struct ieee80211_rate) * 12);
1049 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001050
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001051 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001052 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +02001053 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001054
1055 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +02001056 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001057 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +02001058 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
1059 /* B mode */
1060 memcpy(sband->bitrates, &ath5k_rates[0],
1061 sizeof(struct ieee80211_rate) * 4);
1062 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001063
Bruno Randolf63266a62008-07-30 17:12:58 +02001064 /* 5211 only supports B rates and uses 4bit rate codes
1065 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
1066 * fix them up here:
1067 */
1068 if (ah->ah_version == AR5K_AR5211) {
1069 for (i = 0; i < 4; i++) {
1070 sband->bitrates[i].hw_value =
1071 sband->bitrates[i].hw_value & 0xF;
1072 sband->bitrates[i].hw_value_short =
1073 sband->bitrates[i].hw_value_short & 0xF;
1074 }
1075 }
1076
1077 sband->channels = sc->channels;
1078 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1079 AR5K_MODE_11B, max_c);
1080
1081 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1082 count_c = sband->n_channels;
1083 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001084 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001085 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001086
Bruno Randolf63266a62008-07-30 17:12:58 +02001087 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001088 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001089 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001090 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001091 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1092
1093 memcpy(sband->bitrates, &ath5k_rates[4],
1094 sizeof(struct ieee80211_rate) * 8);
1095 sband->n_bitrates = 8;
1096
1097 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001098 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1099 AR5K_MODE_11A, max_c);
1100
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001101 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1102 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001103 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001104
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001105 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001106
1107 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001108}
1109
1110/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001111 * Set/change channels. We always reset the chip.
1112 * To accomplish this we must first cleanup any pending DMA,
1113 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001114 *
1115 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001116 */
1117static int
1118ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1119{
Bruno Randolf8d67a032010-06-16 19:11:12 +09001120 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
1121 "channel set, resetting (%u -> %u MHz)\n",
1122 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001123
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001124 /*
1125 * To switch channels clear any pending DMA operations;
1126 * wait long enough for the RX fifo to drain, reset the
1127 * hardware at the new frequency, and then re-enable
1128 * the relevant bits of the h/w.
1129 */
1130 return ath5k_reset(sc, chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001131}
1132
1133static void
1134ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1135{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001136 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001137
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001138 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001139 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1140 } else {
1141 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1142 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001143}
1144
1145static void
1146ath5k_mode_setup(struct ath5k_softc *sc)
1147{
1148 struct ath5k_hw *ah = sc->ah;
1149 u32 rfilt;
1150
1151 /* configure rx filter */
1152 rfilt = sc->filter_flags;
1153 ath5k_hw_set_rx_filter(ah, rfilt);
1154
1155 if (ath5k_hw_hasbssidmask(ah))
1156 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1157
1158 /* configure operational mode */
Bruno Randolfccfe5552010-03-09 16:55:38 +09001159 ath5k_hw_set_opmode(ah, sc->opmode);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001160
Bruno Randolfccfe5552010-03-09 16:55:38 +09001161 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d\n", sc->opmode);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001162 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1163}
1164
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001165static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001166ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1167{
Bob Copelandb7266042009-03-02 21:55:18 -05001168 int rix;
1169
1170 /* return base rate on errors */
1171 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1172 "hw_rix out of bounds: %x\n", hw_rix))
1173 return 0;
1174
1175 rix = sc->rate_idx[sc->curband->band][hw_rix];
1176 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
1177 rix = 0;
1178
1179 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001180}
1181
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001182/***************\
1183* Buffers setup *
1184\***************/
1185
Bob Copelandb6ea0352009-01-10 14:42:54 -05001186static
1187struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1188{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001189 struct ath_common *common = ath5k_hw_common(sc->ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001190 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -05001191
1192 /*
1193 * Allocate buffer with headroom_needed space for the
1194 * fake physical layer header at the start.
1195 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001196 skb = ath_rxbuf_alloc(common,
Luis R. Rodriguezdd849782009-11-04 09:44:50 -08001197 common->rx_bufsize,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -07001198 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001199
1200 if (!skb) {
1201 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdd849782009-11-04 09:44:50 -08001202 common->rx_bufsize);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001203 return NULL;
1204 }
Bob Copelandb6ea0352009-01-10 14:42:54 -05001205
1206 *skb_addr = pci_map_single(sc->pdev,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001207 skb->data, common->rx_bufsize,
1208 PCI_DMA_FROMDEVICE);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001209 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1210 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1211 dev_kfree_skb(skb);
1212 return NULL;
1213 }
1214 return skb;
1215}
1216
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001217static int
1218ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1219{
1220 struct ath5k_hw *ah = sc->ah;
1221 struct sk_buff *skb = bf->skb;
1222 struct ath5k_desc *ds;
Bruno Randolfb5eae9f2010-05-19 10:18:16 +09001223 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001224
Bob Copelandb6ea0352009-01-10 14:42:54 -05001225 if (!skb) {
1226 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1227 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001228 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001229 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001230 }
1231
1232 /*
1233 * Setup descriptors. For receive we always terminate
1234 * the descriptor list with a self-linked entry so we'll
1235 * not get overrun under high load (as can happen with a
1236 * 5212 when ANI processing enables PHY error frames).
1237 *
Bruno Randolfbeade632010-06-16 19:11:25 +09001238 * To ensure the last descriptor is self-linked we create
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001239 * each descriptor as self-linked and add it to the end. As
1240 * each additional descriptor is added the previous self-linked
Bruno Randolfbeade632010-06-16 19:11:25 +09001241 * entry is "fixed" naturally. This should be safe even
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001242 * if DMA is happening. When processing RX interrupts we
1243 * never remove/process the last, self-linked, entry on the
Bruno Randolfbeade632010-06-16 19:11:25 +09001244 * descriptor list. This ensures the hardware always has
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001245 * someplace to write a new frame.
1246 */
1247 ds = bf->desc;
1248 ds->ds_link = bf->daddr; /* link to self */
1249 ds->ds_data = bf->skbaddr;
Bruno Randolfa6668192010-06-16 19:12:01 +09001250 ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
Bruno Randolf0452d4a2010-06-16 19:11:35 +09001251 if (ret) {
1252 ATH5K_ERR(sc, "%s: could not setup RX desc\n", __func__);
Bruno Randolfb5eae9f2010-05-19 10:18:16 +09001253 return ret;
Bruno Randolf0452d4a2010-06-16 19:11:35 +09001254 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001255
1256 if (sc->rxlink != NULL)
1257 *sc->rxlink = bf->daddr;
1258 sc->rxlink = &ds->ds_link;
1259 return 0;
1260}
1261
Bob Copeland2ac29272010-02-09 13:06:54 -05001262static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
1263{
1264 struct ieee80211_hdr *hdr;
1265 enum ath5k_pkt_type htype;
1266 __le16 fc;
1267
1268 hdr = (struct ieee80211_hdr *)skb->data;
1269 fc = hdr->frame_control;
1270
1271 if (ieee80211_is_beacon(fc))
1272 htype = AR5K_PKT_TYPE_BEACON;
1273 else if (ieee80211_is_probe_resp(fc))
1274 htype = AR5K_PKT_TYPE_PROBE_RESP;
1275 else if (ieee80211_is_atim(fc))
1276 htype = AR5K_PKT_TYPE_ATIM;
1277 else if (ieee80211_is_pspoll(fc))
1278 htype = AR5K_PKT_TYPE_PSPOLL;
1279 else
1280 htype = AR5K_PKT_TYPE_NORMAL;
1281
1282 return htype;
1283}
1284
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001285static int
Bob Copelandcec8db22009-07-04 12:59:51 -04001286ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001287 struct ath5k_txq *txq, int padsize)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001288{
1289 struct ath5k_hw *ah = sc->ah;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001290 struct ath5k_desc *ds = bf->desc;
1291 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001292 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001293 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001294 struct ieee80211_rate *rate;
1295 unsigned int mrr_rate[3], mrr_tries[3];
1296 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001297 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001298 u16 cts_rate = 0;
1299 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001300 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001301
1302 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001303
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001304 /* XXX endianness */
1305 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1306 PCI_DMA_TODEVICE);
1307
Bob Copeland8902ff42009-01-22 08:44:20 -05001308 rate = ieee80211_get_tx_rate(sc->hw, info);
1309
Johannes Berge039fa42008-05-15 12:55:29 +02001310 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001311 flags |= AR5K_TXDESC_NOACK;
1312
Bob Copeland8902ff42009-01-22 08:44:20 -05001313 rc_flags = info->control.rates[0].flags;
1314 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1315 rate->hw_value_short : rate->hw_value;
1316
Bruno Randolf281c56d2008-02-05 18:44:55 +09001317 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001318
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001319 /* FIXME: If we are in g mode and rate is a CCK rate
1320 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1321 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -05001322 if (info->control.hw_key) {
1323 keyidx = info->control.hw_key->hw_key_idx;
1324 pktlen += info->control.hw_key->icv_len;
1325 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001326 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1327 flags |= AR5K_TXDESC_RTSENA;
1328 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1329 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1330 sc->vif, pktlen, info));
1331 }
1332 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1333 flags |= AR5K_TXDESC_CTSENA;
1334 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1335 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1336 sc->vif, pktlen, info));
1337 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001338 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001339 ieee80211_get_hdrlen_from_skb(skb), padsize,
Bob Copeland2ac29272010-02-09 13:06:54 -05001340 get_hw_packet_type(skb),
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001341 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001342 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001343 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -05001344 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001345 if (ret)
1346 goto err_unmap;
1347
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001348 memset(mrr_rate, 0, sizeof(mrr_rate));
1349 memset(mrr_tries, 0, sizeof(mrr_tries));
1350 for (i = 0; i < 3; i++) {
1351 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1352 if (!rate)
1353 break;
1354
1355 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001356 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001357 }
1358
Bruno Randolfa6668192010-06-16 19:12:01 +09001359 ath5k_hw_setup_mrr_tx_desc(ah, ds,
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001360 mrr_rate[0], mrr_tries[0],
1361 mrr_rate[1], mrr_tries[1],
1362 mrr_rate[2], mrr_tries[2]);
1363
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001364 ds->ds_link = 0;
1365 ds->ds_data = bf->skbaddr;
1366
1367 spin_lock_bh(&txq->lock);
1368 list_add_tail(&bf->list, &txq->q);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001369 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001370 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001371 else /* no, so only link it */
1372 *txq->link = bf->daddr;
1373
1374 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001375 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001376 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001377 spin_unlock_bh(&txq->lock);
1378
1379 return 0;
1380err_unmap:
1381 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1382 return ret;
1383}
1384
1385/*******************\
1386* Descriptors setup *
1387\*******************/
1388
1389static int
1390ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1391{
1392 struct ath5k_desc *ds;
1393 struct ath5k_buf *bf;
1394 dma_addr_t da;
1395 unsigned int i;
1396 int ret;
1397
1398 /* allocate descriptors */
1399 sc->desc_len = sizeof(struct ath5k_desc) *
1400 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1401 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1402 if (sc->desc == NULL) {
1403 ATH5K_ERR(sc, "can't allocate descriptors\n");
1404 ret = -ENOMEM;
1405 goto err;
1406 }
1407 ds = sc->desc;
1408 da = sc->desc_daddr;
1409 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1410 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1411
1412 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1413 sizeof(struct ath5k_buf), GFP_KERNEL);
1414 if (bf == NULL) {
1415 ATH5K_ERR(sc, "can't allocate bufptr\n");
1416 ret = -ENOMEM;
1417 goto err_free;
1418 }
1419 sc->bufptr = bf;
1420
1421 INIT_LIST_HEAD(&sc->rxbuf);
1422 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1423 bf->desc = ds;
1424 bf->daddr = da;
1425 list_add_tail(&bf->list, &sc->rxbuf);
1426 }
1427
1428 INIT_LIST_HEAD(&sc->txbuf);
1429 sc->txbuf_len = ATH_TXBUF;
1430 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1431 da += sizeof(*ds)) {
1432 bf->desc = ds;
1433 bf->daddr = da;
1434 list_add_tail(&bf->list, &sc->txbuf);
1435 }
1436
1437 /* beacon buffer */
1438 bf->desc = ds;
1439 bf->daddr = da;
1440 sc->bbuf = bf;
1441
1442 return 0;
1443err_free:
1444 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1445err:
1446 sc->desc = NULL;
1447 return ret;
1448}
1449
1450static void
1451ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1452{
1453 struct ath5k_buf *bf;
1454
Bruno Randolf9e4e43f2010-06-16 19:11:17 +09001455 ath5k_txbuf_free_skb(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001456 list_for_each_entry(bf, &sc->txbuf, list)
Bruno Randolf9e4e43f2010-06-16 19:11:17 +09001457 ath5k_txbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001458 list_for_each_entry(bf, &sc->rxbuf, list)
Bruno Randolf9e4e43f2010-06-16 19:11:17 +09001459 ath5k_rxbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001460
1461 /* Free memory associated with all descriptors */
1462 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
Bruno Randolf39d63f22010-06-16 19:11:41 +09001463 sc->desc = NULL;
1464 sc->desc_daddr = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001465
1466 kfree(sc->bufptr);
1467 sc->bufptr = NULL;
Bruno Randolf39d63f22010-06-16 19:11:41 +09001468 sc->bbuf = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001469}
1470
1471
1472
1473
1474
1475/**************\
1476* Queues setup *
1477\**************/
1478
1479static struct ath5k_txq *
1480ath5k_txq_setup(struct ath5k_softc *sc,
1481 int qtype, int subtype)
1482{
1483 struct ath5k_hw *ah = sc->ah;
1484 struct ath5k_txq *txq;
1485 struct ath5k_txq_info qi = {
1486 .tqi_subtype = subtype,
1487 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1488 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1489 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1490 };
1491 int qnum;
1492
1493 /*
1494 * Enable interrupts only for EOL and DESC conditions.
1495 * We mark tx descriptors to receive a DESC interrupt
1496 * when a tx queue gets deep; otherwise waiting for the
1497 * EOL to reap descriptors. Note that this is done to
1498 * reduce interrupt load and this only defers reaping
1499 * descriptors, never transmitting frames. Aside from
1500 * reducing interrupts this also permits more concurrency.
1501 * The only potential downside is if the tx queue backs
1502 * up in which case the top half of the kernel may backup
1503 * due to a lack of tx descriptors.
1504 */
1505 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1506 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1507 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1508 if (qnum < 0) {
1509 /*
1510 * NB: don't print a message, this happens
1511 * normally on parts with too few tx queues
1512 */
1513 return ERR_PTR(qnum);
1514 }
1515 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1516 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1517 qnum, ARRAY_SIZE(sc->txqs));
1518 ath5k_hw_release_tx_queue(ah, qnum);
1519 return ERR_PTR(-EINVAL);
1520 }
1521 txq = &sc->txqs[qnum];
1522 if (!txq->setup) {
1523 txq->qnum = qnum;
1524 txq->link = NULL;
1525 INIT_LIST_HEAD(&txq->q);
1526 spin_lock_init(&txq->lock);
1527 txq->setup = true;
1528 }
1529 return &sc->txqs[qnum];
1530}
1531
1532static int
1533ath5k_beaconq_setup(struct ath5k_hw *ah)
1534{
1535 struct ath5k_txq_info qi = {
1536 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1537 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1538 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1539 /* NB: for dynamic turbo, don't enable any other interrupts */
1540 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1541 };
1542
1543 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1544}
1545
1546static int
1547ath5k_beaconq_config(struct ath5k_softc *sc)
1548{
1549 struct ath5k_hw *ah = sc->ah;
1550 struct ath5k_txq_info qi;
1551 int ret;
1552
1553 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1554 if (ret)
Bob Copelanda951ae22010-01-20 23:51:04 -05001555 goto err;
1556
Johannes Berg05c914f2008-09-11 00:01:58 +02001557 if (sc->opmode == NL80211_IFTYPE_AP ||
1558 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001559 /*
1560 * Always burst out beacon and CAB traffic
1561 * (aifs = cwmin = cwmax = 0)
1562 */
1563 qi.tqi_aifs = 0;
1564 qi.tqi_cw_min = 0;
1565 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001566 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001567 /*
1568 * Adhoc mode; backoff between 0 and (2 * cw_min).
1569 */
1570 qi.tqi_aifs = 0;
1571 qi.tqi_cw_min = 0;
1572 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001573 }
1574
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001575 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1576 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1577 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1578
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001579 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001580 if (ret) {
1581 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1582 "hardware queue!\n", __func__);
Bob Copelanda951ae22010-01-20 23:51:04 -05001583 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001584 }
Bob Copelanda951ae22010-01-20 23:51:04 -05001585 ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
1586 if (ret)
1587 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001588
Bob Copelanda951ae22010-01-20 23:51:04 -05001589 /* reconfigure cabq with ready time to 80% of beacon_interval */
1590 ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1591 if (ret)
1592 goto err;
1593
1594 qi.tqi_ready_time = (sc->bintval * 80) / 100;
1595 ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1596 if (ret)
1597 goto err;
1598
1599 ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
1600err:
1601 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001602}
1603
1604static void
1605ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1606{
1607 struct ath5k_buf *bf, *bf0;
1608
1609 /*
1610 * NB: this assumes output has been stopped and
1611 * we do not need to block ath5k_tx_tasklet
1612 */
1613 spin_lock_bh(&txq->lock);
1614 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001615 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001616
Bruno Randolf9e4e43f2010-06-16 19:11:17 +09001617 ath5k_txbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001618
1619 spin_lock_bh(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001620 list_move_tail(&bf->list, &sc->txbuf);
1621 sc->txbuf_len++;
1622 spin_unlock_bh(&sc->txbuflock);
1623 }
1624 txq->link = NULL;
1625 spin_unlock_bh(&txq->lock);
1626}
1627
1628/*
1629 * Drain the transmit queues and reclaim resources.
1630 */
1631static void
1632ath5k_txq_cleanup(struct ath5k_softc *sc)
1633{
1634 struct ath5k_hw *ah = sc->ah;
1635 unsigned int i;
1636
1637 /* XXX return value */
1638 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1639 /* don't touch the hardware if marked invalid */
1640 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1641 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001642 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001643 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1644 if (sc->txqs[i].setup) {
1645 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1646 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1647 "link %p\n",
1648 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001649 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001650 sc->txqs[i].qnum),
1651 sc->txqs[i].link);
1652 }
1653 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001654
1655 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1656 if (sc->txqs[i].setup)
1657 ath5k_txq_drainq(sc, &sc->txqs[i]);
1658}
1659
1660static void
1661ath5k_txq_release(struct ath5k_softc *sc)
1662{
1663 struct ath5k_txq *txq = sc->txqs;
1664 unsigned int i;
1665
1666 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1667 if (txq->setup) {
1668 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1669 txq->setup = false;
1670 }
1671}
1672
1673
1674
1675
1676/*************\
1677* RX Handling *
1678\*************/
1679
1680/*
1681 * Enable the receive h/w following a reset.
1682 */
1683static int
1684ath5k_rx_start(struct ath5k_softc *sc)
1685{
1686 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001687 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001688 struct ath5k_buf *bf;
1689 int ret;
1690
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001691 common->rx_bufsize = roundup(IEEE80211_MAX_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001692
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001693 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
1694 common->cachelsz, common->rx_bufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001695
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001696 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001697 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001698 list_for_each_entry(bf, &sc->rxbuf, list) {
1699 ret = ath5k_rxbuf_setup(sc, bf);
1700 if (ret != 0) {
1701 spin_unlock_bh(&sc->rxbuflock);
1702 goto err;
1703 }
1704 }
1705 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001706 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001707 spin_unlock_bh(&sc->rxbuflock);
1708
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001709 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001710 ath5k_mode_setup(sc); /* set filters, etc. */
1711 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1712
1713 return 0;
1714err:
1715 return ret;
1716}
1717
1718/*
1719 * Disable the receive h/w in preparation for a reset.
1720 */
1721static void
1722ath5k_rx_stop(struct ath5k_softc *sc)
1723{
1724 struct ath5k_hw *ah = sc->ah;
1725
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001726 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001727 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1728 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001729
1730 ath5k_debug_printrxbuffs(sc, ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001731}
1732
1733static unsigned int
Bruno Randolf8a89f062010-06-16 19:11:51 +09001734ath5k_rx_decrypted(struct ath5k_softc *sc, struct sk_buff *skb,
1735 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001736{
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001737 struct ath5k_hw *ah = sc->ah;
1738 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001739 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001740 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001741
Bruno Randolfb47f4072008-03-05 18:35:45 +09001742 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1743 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001744 return RX_FLAG_DECRYPTED;
1745
1746 /* Apparently when a default key is used to decrypt the packet
1747 the hw does not set the index used to decrypt. In such cases
1748 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001749 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001750 if (ieee80211_has_protected(hdr->frame_control) &&
1751 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1752 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001753 keyix = skb->data[hlen + 3] >> 6;
1754
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001755 if (test_bit(keyix, common->keymap))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001756 return RX_FLAG_DECRYPTED;
1757 }
1758
1759 return 0;
1760}
1761
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001762
1763static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001764ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1765 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001766{
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001767 struct ath_common *common = ath5k_hw_common(sc->ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001768 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001769 u32 hw_tu;
1770 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1771
Harvey Harrison24b56e72008-06-14 23:33:38 -07001772 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001773 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001774 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001775 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001776 * Received an IBSS beacon with the same BSSID. Hardware *must*
1777 * have updated the local TSF. We have to work around various
1778 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001779 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001780 tsf = ath5k_hw_get_tsf64(sc->ah);
1781 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1782 hw_tu = TSF_TO_TU(tsf);
1783
1784 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1785 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001786 (unsigned long long)bc_tstamp,
1787 (unsigned long long)rxs->mactime,
1788 (unsigned long long)(rxs->mactime - bc_tstamp),
1789 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001790
1791 /*
1792 * Sometimes the HW will give us a wrong tstamp in the rx
1793 * status, causing the timestamp extension to go wrong.
1794 * (This seems to happen especially with beacon frames bigger
1795 * than 78 byte (incl. FCS))
1796 * But we know that the receive timestamp must be later than the
1797 * timestamp of the beacon since HW must have synced to that.
1798 *
1799 * NOTE: here we assume mactime to be after the frame was
1800 * received, not like mac80211 which defines it at the start.
1801 */
1802 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001803 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001804 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001805 (unsigned long long)rxs->mactime,
1806 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001807 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001808 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001809
1810 /*
1811 * Local TSF might have moved higher than our beacon timers,
1812 * in that case we have to update them to continue sending
1813 * beacons. This also takes care of synchronizing beacon sending
1814 * times with other stations.
1815 */
1816 if (hw_tu >= sc->nexttbtt)
1817 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001818 }
1819}
1820
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001821static void
1822ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
1823{
1824 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1825 struct ath5k_hw *ah = sc->ah;
1826 struct ath_common *common = ath5k_hw_common(ah);
1827
1828 /* only beacons from our BSSID */
1829 if (!ieee80211_is_beacon(mgmt->frame_control) ||
1830 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
1831 return;
1832
1833 ah->ah_beacon_rssi_avg = ath5k_moving_average(ah->ah_beacon_rssi_avg,
1834 rssi);
1835
1836 /* in IBSS mode we should keep RSSI statistics per neighbour */
1837 /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
1838}
1839
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001840/*
1841 * Compute padding position. skb must contains an IEEE 802.11 frame
1842 */
1843static int ath5k_common_padpos(struct sk_buff *skb)
1844{
1845 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
1846 __le16 frame_control = hdr->frame_control;
1847 int padpos = 24;
1848
1849 if (ieee80211_has_a4(frame_control)) {
1850 padpos += ETH_ALEN;
1851 }
1852 if (ieee80211_is_data_qos(frame_control)) {
1853 padpos += IEEE80211_QOS_CTL_LEN;
1854 }
1855
1856 return padpos;
1857}
1858
1859/*
1860 * This function expects a 802.11 frame and returns the number of
1861 * bytes added, or -1 if we don't have enought header room.
1862 */
1863
1864static int ath5k_add_padding(struct sk_buff *skb)
1865{
1866 int padpos = ath5k_common_padpos(skb);
1867 int padsize = padpos & 3;
1868
1869 if (padsize && skb->len>padpos) {
1870
1871 if (skb_headroom(skb) < padsize)
1872 return -1;
1873
1874 skb_push(skb, padsize);
1875 memmove(skb->data, skb->data+padsize, padpos);
1876 return padsize;
1877 }
1878
1879 return 0;
1880}
1881
1882/*
1883 * This function expects a 802.11 frame and returns the number of
1884 * bytes removed
1885 */
1886
1887static int ath5k_remove_padding(struct sk_buff *skb)
1888{
1889 int padpos = ath5k_common_padpos(skb);
1890 int padsize = padpos & 3;
1891
1892 if (padsize && skb->len>=padpos+padsize) {
1893 memmove(skb->data + padsize, skb->data, padpos);
1894 skb_pull(skb, padsize);
1895 return padsize;
1896 }
1897
1898 return 0;
1899}
1900
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001901static void
Bruno Randolf8a89f062010-06-16 19:11:51 +09001902ath5k_receive_frame(struct ath5k_softc *sc, struct sk_buff *skb,
1903 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001904{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001905 struct ieee80211_rx_status *rxs;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001906
1907 /* The MAC header is padded to have 32-bit boundary if the
1908 * packet payload is non-zero. The general calculation for
1909 * padsize would take into account odd header lengths:
1910 * padsize = (4 - hdrlen % 4) % 4; However, since only
1911 * even-length headers are used, padding can only be 0 or 2
1912 * bytes and we can optimize this a bit. In addition, we must
1913 * not try to remove padding from short control frames that do
1914 * not have payload. */
1915 ath5k_remove_padding(skb);
1916
1917 rxs = IEEE80211_SKB_RXCB(skb);
1918
1919 rxs->flag = 0;
1920 if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
1921 rxs->flag |= RX_FLAG_MMIC_ERROR;
1922
1923 /*
1924 * always extend the mac timestamp, since this information is
1925 * also needed for proper IBSS merging.
1926 *
1927 * XXX: it might be too late to do it here, since rs_tstamp is
1928 * 15bit only. that means TSF extension has to be done within
1929 * 32768usec (about 32ms). it might be necessary to move this to
1930 * the interrupt handler, like it is done in madwifi.
1931 *
1932 * Unfortunately we don't know when the hardware takes the rx
1933 * timestamp (beginning of phy frame, data frame, end of rx?).
1934 * The only thing we know is that it is hardware specific...
1935 * On AR5213 it seems the rx timestamp is at the end of the
1936 * frame, but i'm not sure.
1937 *
1938 * NOTE: mac80211 defines mactime at the beginning of the first
1939 * data symbol. Since we don't have any time references it's
1940 * impossible to comply to that. This affects IBSS merge only
1941 * right now, so it's not too bad...
1942 */
1943 rxs->mactime = ath5k_extend_tsf(sc->ah, rs->rs_tstamp);
1944 rxs->flag |= RX_FLAG_TSFT;
1945
1946 rxs->freq = sc->curchan->center_freq;
1947 rxs->band = sc->curband->band;
1948
1949 rxs->signal = sc->ah->ah_noise_floor + rs->rs_rssi;
1950
1951 rxs->antenna = rs->rs_antenna;
1952
1953 if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
1954 sc->stats.antenna_rx[rs->rs_antenna]++;
1955 else
1956 sc->stats.antenna_rx[0]++; /* invalid */
1957
1958 rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs->rs_rate);
1959 rxs->flag |= ath5k_rx_decrypted(sc, skb, rs);
1960
1961 if (rxs->rate_idx >= 0 && rs->rs_rate ==
1962 sc->curband->bitrates[rxs->rate_idx].hw_value_short)
1963 rxs->flag |= RX_FLAG_SHORTPRE;
1964
1965 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1966
1967 ath5k_update_beacon_rssi(sc, skb, rs->rs_rssi);
1968
1969 /* check beacons in IBSS mode */
1970 if (sc->opmode == NL80211_IFTYPE_ADHOC)
1971 ath5k_check_ibss_tsf(sc, skb, rxs);
1972
1973 ieee80211_rx(sc->hw, skb);
1974}
1975
Bruno Randolf02a78b42010-06-16 19:11:56 +09001976/** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
1977 *
1978 * Check if we want to further process this frame or not. Also update
1979 * statistics. Return true if we want this frame, false if not.
1980 */
1981static bool
1982ath5k_receive_frame_ok(struct ath5k_softc *sc, struct ath5k_rx_status *rs)
1983{
1984 sc->stats.rx_all_count++;
1985
1986 if (unlikely(rs->rs_status)) {
1987 if (rs->rs_status & AR5K_RXERR_CRC)
1988 sc->stats.rxerr_crc++;
1989 if (rs->rs_status & AR5K_RXERR_FIFO)
1990 sc->stats.rxerr_fifo++;
1991 if (rs->rs_status & AR5K_RXERR_PHY) {
1992 sc->stats.rxerr_phy++;
1993 if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
1994 sc->stats.rxerr_phy_code[rs->rs_phyerr]++;
1995 return false;
1996 }
1997 if (rs->rs_status & AR5K_RXERR_DECRYPT) {
1998 /*
1999 * Decrypt error. If the error occurred
2000 * because there was no hardware key, then
2001 * let the frame through so the upper layers
2002 * can process it. This is necessary for 5210
2003 * parts which have no way to setup a ``clear''
2004 * key cache entry.
2005 *
2006 * XXX do key cache faulting
2007 */
2008 sc->stats.rxerr_decrypt++;
2009 if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
2010 !(rs->rs_status & AR5K_RXERR_CRC))
2011 return true;
2012 }
2013 if (rs->rs_status & AR5K_RXERR_MIC) {
2014 sc->stats.rxerr_mic++;
2015 return true;
2016 }
2017
2018 /* let crypto-error packets fall through in MNTR */
2019 if ((rs->rs_status & ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
2020 sc->opmode != NL80211_IFTYPE_MONITOR)
2021 return false;
2022 }
2023
2024 if (unlikely(rs->rs_more)) {
2025 sc->stats.rxerr_jumbo++;
2026 return false;
2027 }
2028 return true;
2029}
2030
Bruno Randolf8a89f062010-06-16 19:11:51 +09002031static void
2032ath5k_tasklet_rx(unsigned long data)
2033{
Bruno Randolfb47f4072008-03-05 18:35:45 +09002034 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05002035 struct sk_buff *skb, *next_skb;
2036 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002037 struct ath5k_softc *sc = (void *)data;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08002038 struct ath5k_hw *ah = sc->ah;
2039 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandc57ca812009-04-15 07:57:35 -04002040 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002041 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002042 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002043
2044 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02002045 if (list_empty(&sc->rxbuf)) {
2046 ATH5K_WARN(sc, "empty rx buf pool\n");
2047 goto unlock;
2048 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002049 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002050 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
2051 BUG_ON(bf->skb == NULL);
2052 skb = bf->skb;
2053 ds = bf->desc;
2054
Bob Copelandc57ca812009-04-15 07:57:35 -04002055 /* bail if HW is still using self-linked descriptor */
2056 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
2057 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002058
Bruno Randolfb47f4072008-03-05 18:35:45 +09002059 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002060 if (unlikely(ret == -EINPROGRESS))
2061 break;
2062 else if (unlikely(ret)) {
2063 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Bruno Randolf76443952010-03-09 16:56:00 +09002064 sc->stats.rxerr_proc++;
Bruno Randolfb16062f2010-06-16 19:11:46 +09002065 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002066 }
2067
Bruno Randolf02a78b42010-06-16 19:11:56 +09002068 if (ath5k_receive_frame_ok(sc, &rs)) {
2069 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
Bruno Randolf76443952010-03-09 16:56:00 +09002070
Bruno Randolf02a78b42010-06-16 19:11:56 +09002071 /*
2072 * If we can't replace bf->skb with a new skb under
2073 * memory pressure, just skip this packet
2074 */
2075 if (!next_skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002076 goto next;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002077
Bruno Randolf02a78b42010-06-16 19:11:56 +09002078 pci_unmap_single(sc->pdev, bf->skbaddr,
2079 common->rx_bufsize,
2080 PCI_DMA_FROMDEVICE);
2081
2082 skb_put(skb, rs.rs_datalen);
2083
2084 ath5k_receive_frame(sc, skb, &rs);
2085
2086 bf->skb = next_skb;
2087 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002088 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002089next:
2090 list_move_tail(&bf->list, &sc->rxbuf);
2091 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02002092unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002093 spin_unlock(&sc->rxbuflock);
2094}
2095
2096
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002097/*************\
2098* TX Handling *
2099\*************/
2100
2101static void
2102ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
2103{
Bruno Randolfb47f4072008-03-05 18:35:45 +09002104 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002105 struct ath5k_buf *bf, *bf0;
2106 struct ath5k_desc *ds;
2107 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02002108 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002109 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002110
2111 spin_lock(&txq->lock);
2112 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
2113 ds = bf->desc;
2114
Bob Copelanda05988b2010-04-07 23:55:58 -04002115 /*
2116 * It's possible that the hardware can say the buffer is
2117 * completed when it hasn't yet loaded the ds_link from
2118 * host memory and moved on. If there are more TX
2119 * descriptors in the queue, wait for TXDP to change
2120 * before processing this one.
2121 */
2122 if (ath5k_hw_get_txdp(sc->ah, txq->qnum) == bf->daddr &&
2123 !list_is_last(&bf->list, &txq->q))
2124 break;
2125
Bruno Randolfb47f4072008-03-05 18:35:45 +09002126 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002127 if (unlikely(ret == -EINPROGRESS))
2128 break;
2129 else if (unlikely(ret)) {
2130 ATH5K_ERR(sc, "error %d while processing queue %u\n",
2131 ret, txq->qnum);
2132 break;
2133 }
2134
Bruno Randolf76443952010-03-09 16:56:00 +09002135 sc->stats.tx_all_count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002136 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002137 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002138 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02002139
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002140 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
2141 PCI_DMA_TODEVICE);
2142
Johannes Berge6a98542008-10-21 12:40:02 +02002143 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002144 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02002145 struct ieee80211_tx_rate *r =
2146 &info->status.rates[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002147
2148 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02002149 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
2150 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002151 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02002152 r->idx = -1;
2153 r->count = 0;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002154 }
2155 }
2156
Johannes Berge6a98542008-10-21 12:40:02 +02002157 /* count the successful attempt as well */
2158 info->status.rates[ts.ts_final_idx].count++;
2159
Bruno Randolfb47f4072008-03-05 18:35:45 +09002160 if (unlikely(ts.ts_status)) {
Bruno Randolf495391d2010-03-25 14:49:36 +09002161 sc->stats.ack_fail++;
Bruno Randolf76443952010-03-09 16:56:00 +09002162 if (ts.ts_status & AR5K_TXERR_FILT) {
Johannes Berge039fa42008-05-15 12:55:29 +02002163 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Bruno Randolf76443952010-03-09 16:56:00 +09002164 sc->stats.txerr_filt++;
2165 }
2166 if (ts.ts_status & AR5K_TXERR_XRETRY)
2167 sc->stats.txerr_retry++;
2168 if (ts.ts_status & AR5K_TXERR_FIFO)
2169 sc->stats.txerr_fifo++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002170 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02002171 info->flags |= IEEE80211_TX_STAT_ACK;
2172 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002173 }
2174
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002175 /*
2176 * Remove MAC header padding before giving the frame
2177 * back to mac80211.
2178 */
2179 ath5k_remove_padding(skb);
2180
Bruno Randolf604eead2010-03-09 16:55:17 +09002181 if (ts.ts_antenna > 0 && ts.ts_antenna < 5)
2182 sc->stats.antenna_tx[ts.ts_antenna]++;
2183 else
2184 sc->stats.antenna_tx[0]++; /* invalid */
2185
Johannes Berge039fa42008-05-15 12:55:29 +02002186 ieee80211_tx_status(sc->hw, skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002187
2188 spin_lock(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002189 list_move_tail(&bf->list, &sc->txbuf);
2190 sc->txbuf_len++;
2191 spin_unlock(&sc->txbuflock);
2192 }
2193 if (likely(list_empty(&txq->q)))
2194 txq->link = NULL;
2195 spin_unlock(&txq->lock);
2196 if (sc->txbuf_len > ATH_TXBUF / 5)
2197 ieee80211_wake_queues(sc->hw);
2198}
2199
2200static void
2201ath5k_tasklet_tx(unsigned long data)
2202{
Bob Copeland8784d2e2009-07-29 17:32:28 -04002203 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002204 struct ath5k_softc *sc = (void *)data;
2205
Bob Copeland8784d2e2009-07-29 17:32:28 -04002206 for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
2207 if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
2208 ath5k_tx_processq(sc, &sc->txqs[i]);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002209}
2210
2211
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002212/*****************\
2213* Beacon handling *
2214\*****************/
2215
2216/*
2217 * Setup the beacon frame for transmit.
2218 */
2219static int
Johannes Berge039fa42008-05-15 12:55:29 +02002220ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002221{
2222 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002223 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002224 struct ath5k_hw *ah = sc->ah;
2225 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002226 int ret = 0;
2227 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002228 u32 flags;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002229 const int padsize = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002230
2231 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2232 PCI_DMA_TODEVICE);
2233 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2234 "skbaddr %llx\n", skb, skb->data, skb->len,
2235 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002236 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002237 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2238 return -EIO;
2239 }
2240
2241 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002242 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002243
2244 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002245 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002246 ds->ds_link = bf->daddr; /* self-linked */
2247 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002248 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002249 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002250
2251 /*
2252 * If we use multiple antennas on AP and use
2253 * the Sectored AP scenario, switch antenna every
2254 * 4 beacons to make sure everybody hears our AP.
2255 * When a client tries to associate, hw will keep
2256 * track of the tx antenna to be used for this client
2257 * automaticaly, based on ACKed packets.
2258 *
2259 * Note: AP still listens and transmits RTS on the
2260 * default antenna which is supposed to be an omni.
2261 *
2262 * Note2: On sectored scenarios it's possible to have
2263 * multiple antennas (1omni -the default- and 14 sectors)
2264 * so if we choose to actually support this mode we need
2265 * to allow user to set how many antennas we have and tweak
2266 * the code below to send beacons on all of them.
2267 */
2268 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
2269 antenna = sc->bsent & 4 ? 2 : 1;
2270
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002271
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02002272 /* FIXME: If we are in g mode and rate is a CCK rate
2273 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
2274 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002275 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002276 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002277 ieee80211_get_hdrlen_from_skb(skb), padsize,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002278 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002279 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002280 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002281 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002282 if (ret)
2283 goto err_unmap;
2284
2285 return 0;
2286err_unmap:
2287 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2288 return ret;
2289}
2290
2291/*
2292 * Transmit a beacon frame at SWBA. Dynamic updates to the
2293 * frame contents are done as needed and the slot time is
2294 * also adjusted based on current state.
2295 *
Bob Copeland5faaff72010-07-13 11:32:40 -04002296 * This is called from software irq context (beacontq tasklets)
2297 * or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002298 */
2299static void
2300ath5k_beacon_send(struct ath5k_softc *sc)
2301{
2302 struct ath5k_buf *bf = sc->bbuf;
2303 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04002304 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002305
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002306 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002307
Johannes Berg05c914f2008-09-11 00:01:58 +02002308 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2309 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002310 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2311 return;
2312 }
2313 /*
2314 * Check if the previous beacon has gone out. If
2315 * not don't don't try to post another, skip this
2316 * period and wait for the next. Missed beacons
2317 * indicate a problem and should not occur. If we
2318 * miss too many consecutive beacons reset the device.
2319 */
2320 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2321 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002322 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002323 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002324 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002325 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002326 "stuck beacon time (%u missed)\n",
2327 sc->bmisscount);
Bruno Randolf8d67a032010-06-16 19:11:12 +09002328 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2329 "stuck beacon, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002330 ieee80211_queue_work(sc->hw, &sc->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002331 }
2332 return;
2333 }
2334 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002335 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002336 "resume beacon xmit after %u misses\n",
2337 sc->bmisscount);
2338 sc->bmisscount = 0;
2339 }
2340
2341 /*
2342 * Stop any current dma and put the new frame on the queue.
2343 * This should never fail since we check above that no frames
2344 * are still pending on the queue.
2345 */
2346 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002347 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002348 /* NB: hw still stops DMA, so proceed */
2349 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002350
Bob Copeland1071db82009-05-18 10:59:52 -04002351 /* refresh the beacon for AP mode */
2352 if (sc->opmode == NL80211_IFTYPE_AP)
2353 ath5k_beacon_update(sc->hw, sc->vif);
2354
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002355 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2356 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002357 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002358 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2359
Bob Copelandcec8db22009-07-04 12:59:51 -04002360 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2361 while (skb) {
2362 ath5k_tx_queue(sc->hw, skb, sc->cabq);
2363 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2364 }
2365
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002366 sc->bsent++;
2367}
2368
2369
Bruno Randolf9804b982008-01-19 18:17:59 +09002370/**
2371 * ath5k_beacon_update_timers - update beacon timers
2372 *
2373 * @sc: struct ath5k_softc pointer we are operating on
2374 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2375 * beacon timer update based on the current HW TSF.
2376 *
2377 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2378 * of a received beacon or the current local hardware TSF and write it to the
2379 * beacon timer registers.
2380 *
2381 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002382 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002383 * when we otherwise know we have to update the timers, but we keep it in this
2384 * function to have it all together in one place.
2385 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002386static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002387ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002388{
2389 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002390 u32 nexttbtt, intval, hw_tu, bc_tu;
2391 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002392
2393 intval = sc->bintval & AR5K_BEACON_PERIOD;
2394 if (WARN_ON(!intval))
2395 return;
2396
Bruno Randolf9804b982008-01-19 18:17:59 +09002397 /* beacon TSF converted to TU */
2398 bc_tu = TSF_TO_TU(bc_tsf);
2399
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002400 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002401 hw_tsf = ath5k_hw_get_tsf64(ah);
2402 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002403
Bruno Randolf9804b982008-01-19 18:17:59 +09002404#define FUDGE 3
2405 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2406 if (bc_tsf == -1) {
2407 /*
2408 * no beacons received, called internally.
2409 * just need to refresh timers based on HW TSF.
2410 */
2411 nexttbtt = roundup(hw_tu + FUDGE, intval);
2412 } else if (bc_tsf == 0) {
2413 /*
2414 * no beacon received, probably called by ath5k_reset_tsf().
2415 * reset TSF to start with 0.
2416 */
2417 nexttbtt = intval;
2418 intval |= AR5K_BEACON_RESET_TSF;
2419 } else if (bc_tsf > hw_tsf) {
2420 /*
2421 * beacon received, SW merge happend but HW TSF not yet updated.
2422 * not possible to reconfigure timers yet, but next time we
2423 * receive a beacon with the same BSSID, the hardware will
2424 * automatically update the TSF and then we need to reconfigure
2425 * the timers.
2426 */
2427 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2428 "need to wait for HW TSF sync\n");
2429 return;
2430 } else {
2431 /*
2432 * most important case for beacon synchronization between STA.
2433 *
2434 * beacon received and HW TSF has been already updated by HW.
2435 * update next TBTT based on the TSF of the beacon, but make
2436 * sure it is ahead of our local TSF timer.
2437 */
2438 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2439 }
2440#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002441
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002442 sc->nexttbtt = nexttbtt;
2443
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002444 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002445 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002446
2447 /*
2448 * debugging output last in order to preserve the time critical aspect
2449 * of this function
2450 */
2451 if (bc_tsf == -1)
2452 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2453 "reconfigured timers based on HW TSF\n");
2454 else if (bc_tsf == 0)
2455 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2456 "reset HW TSF and timers\n");
2457 else
2458 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2459 "updated timers based on beacon TSF\n");
2460
2461 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002462 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2463 (unsigned long long) bc_tsf,
2464 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002465 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2466 intval & AR5K_BEACON_PERIOD,
2467 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2468 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002469}
2470
2471
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002472/**
2473 * ath5k_beacon_config - Configure the beacon queues and interrupts
2474 *
2475 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002476 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002477 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002478 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002479 */
2480static void
2481ath5k_beacon_config(struct ath5k_softc *sc)
2482{
2483 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002484 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002485
Bob Copeland21800492009-07-04 12:59:52 -04002486 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002487 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002488 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002489
Bob Copeland21800492009-07-04 12:59:52 -04002490 if (sc->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002491 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002492 * In IBSS mode we use a self-linked tx descriptor and let the
2493 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002494 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002495 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002496 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002497 */
2498 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002499
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002500 sc->imask |= AR5K_INT_SWBA;
2501
Jiri Slabyda966bc2008-10-12 22:54:10 +02002502 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002503 if (ath5k_hw_hasveol(ah))
Jiri Slabyda966bc2008-10-12 22:54:10 +02002504 ath5k_beacon_send(sc);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002505 } else
2506 ath5k_beacon_update_timers(sc, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002507 } else {
2508 ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002509 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002510
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002511 ath5k_hw_set_imr(ah, sc->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002512 mmiowb();
2513 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002514}
2515
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002516static void ath5k_tasklet_beacon(unsigned long data)
2517{
2518 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2519
2520 /*
2521 * Software beacon alert--time to send a beacon.
2522 *
2523 * In IBSS mode we use this interrupt just to
2524 * keep track of the next TBTT (target beacon
2525 * transmission time) in order to detect wether
2526 * automatic TSF updates happened.
2527 */
2528 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2529 /* XXX: only if VEOL suppported */
2530 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2531 sc->nexttbtt += sc->bintval;
2532 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2533 "SWBA nexttbtt: %x hw_tu: %x "
2534 "TSF: %llx\n",
2535 sc->nexttbtt,
2536 TSF_TO_TU(tsf),
2537 (unsigned long long) tsf);
2538 } else {
2539 spin_lock(&sc->block);
2540 ath5k_beacon_send(sc);
2541 spin_unlock(&sc->block);
2542 }
2543}
2544
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002545
2546/********************\
2547* Interrupt handling *
2548\********************/
2549
2550static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002551ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002552{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002553 struct ath5k_hw *ah = sc->ah;
2554 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002555
2556 mutex_lock(&sc->lock);
2557
2558 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2559
2560 /*
2561 * Stop anything previously setup. This is safe
2562 * no matter this is the first time through or not.
2563 */
2564 ath5k_stop_locked(sc);
2565
2566 /*
2567 * The basic interface to setting the hardware in a good
2568 * state is ``reset''. On return the hardware is known to
2569 * be powered up and with interrupts disabled. This must
2570 * be followed by initialization of the appropriate bits
2571 * and then setup of the interrupt mask.
2572 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002573 sc->curchan = sc->hw->conf.channel;
2574 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002575 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2576 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Bruno Randolf2111ac02010-04-02 18:44:08 +09002577 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
2578
Bob Copeland209d889b2009-05-07 08:09:08 -04002579 ret = ath5k_reset(sc, NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002580 if (ret)
2581 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002582
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002583 ath5k_rfkill_hw_start(ah);
2584
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002585 /*
2586 * Reset the key cache since some parts do not reset the
2587 * contents on initial power up or resume from suspend.
2588 */
2589 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2590 ath5k_hw_reset_key(ah, i);
2591
Bruno Randolf0edc9a62010-04-12 16:38:47 +09002592 ath5k_hw_set_ack_bitrate_high(ah, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002593 ret = 0;
2594done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002595 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002596 mutex_unlock(&sc->lock);
2597 return ret;
2598}
2599
2600static int
2601ath5k_stop_locked(struct ath5k_softc *sc)
2602{
2603 struct ath5k_hw *ah = sc->ah;
2604
2605 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2606 test_bit(ATH_STAT_INVALID, sc->status));
2607
2608 /*
2609 * Shutdown the hardware and driver:
2610 * stop output from above
2611 * disable interrupts
2612 * turn off timers
2613 * turn off the radio
2614 * clear transmit machinery
2615 * clear receive machinery
2616 * drain and release tx queues
2617 * reclaim beacon resources
2618 * power down hardware
2619 *
2620 * Note that some of this work is not possible if the
2621 * hardware is gone (invalid).
2622 */
2623 ieee80211_stop_queues(sc->hw);
2624
2625 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002626 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002627 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002628 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002629 }
2630 ath5k_txq_cleanup(sc);
2631 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2632 ath5k_rx_stop(sc);
2633 ath5k_hw_phy_disable(ah);
Bruno Randolfb3f194e2010-07-14 10:53:29 +09002634 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002635
2636 return 0;
2637}
2638
Bob Copeland450464d2010-07-13 11:32:41 -04002639static void stop_tasklets(struct ath5k_softc *sc)
2640{
2641 tasklet_kill(&sc->rxtq);
2642 tasklet_kill(&sc->txtq);
2643 tasklet_kill(&sc->calib);
2644 tasklet_kill(&sc->beacontq);
2645 tasklet_kill(&sc->ani_tasklet);
2646}
2647
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002648/*
2649 * Stop the device, grabbing the top-level lock to protect
2650 * against concurrent entry through ath5k_init (which can happen
2651 * if another thread does a system call and the thread doing the
2652 * stop is preempted).
2653 */
2654static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002655ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002656{
2657 int ret;
2658
2659 mutex_lock(&sc->lock);
2660 ret = ath5k_stop_locked(sc);
2661 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2662 /*
Nick Kossifidisedd7fc72009-08-10 03:29:02 +03002663 * Don't set the card in full sleep mode!
2664 *
2665 * a) When the device is in this state it must be carefully
2666 * woken up or references to registers in the PCI clock
2667 * domain may freeze the bus (and system). This varies
2668 * by chip and is mostly an issue with newer parts
2669 * (madwifi sources mentioned srev >= 0x78) that go to
2670 * sleep more quickly.
2671 *
2672 * b) On older chips full sleep results a weird behaviour
2673 * during wakeup. I tested various cards with srev < 0x78
2674 * and they don't wake up after module reload, a second
2675 * module reload is needed to bring the card up again.
2676 *
2677 * Until we figure out what's going on don't enable
2678 * full chip reset on any chip (this is what Legacy HAL
2679 * and Sam's HAL do anyway). Instead Perform a full reset
2680 * on the device (same as initial state after attach) and
2681 * leave it idle (keep MAC/BB on warm reset) */
2682 ret = ath5k_hw_on_hold(sc->ah);
2683
2684 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2685 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002686 }
Bruno Randolf9e4e43f2010-06-16 19:11:17 +09002687 ath5k_txbuf_free_skb(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002688
Jiri Slaby274c7c32008-07-15 17:44:20 +02002689 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002690 mutex_unlock(&sc->lock);
2691
Bob Copeland450464d2010-07-13 11:32:41 -04002692 stop_tasklets(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002693
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002694 ath5k_rfkill_hw_stop(sc->ah);
2695
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002696 return ret;
2697}
2698
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002699static void
2700ath5k_intr_calibration_poll(struct ath5k_hw *ah)
2701{
Bruno Randolf2111ac02010-04-02 18:44:08 +09002702 if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
2703 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
2704 /* run ANI only when full calibration is not active */
2705 ah->ah_cal_next_ani = jiffies +
2706 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2707 tasklet_schedule(&ah->ah_sc->ani_tasklet);
2708
2709 } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002710 ah->ah_cal_next_full = jiffies +
2711 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2712 tasklet_schedule(&ah->ah_sc->calib);
2713 }
2714 /* we could use SWI to generate enough interrupts to meet our
2715 * calibration interval requirements, if necessary:
2716 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
2717}
2718
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002719static irqreturn_t
2720ath5k_intr(int irq, void *dev_id)
2721{
2722 struct ath5k_softc *sc = dev_id;
2723 struct ath5k_hw *ah = sc->ah;
2724 enum ath5k_int status;
2725 unsigned int counter = 1000;
2726
2727 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2728 !ath5k_hw_is_intr_pending(ah)))
2729 return IRQ_NONE;
2730
2731 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002732 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2733 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2734 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002735 if (unlikely(status & AR5K_INT_FATAL)) {
2736 /*
2737 * Fatal errors are unrecoverable.
2738 * Typically these are caused by DMA errors.
2739 */
Bruno Randolf8d67a032010-06-16 19:11:12 +09002740 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2741 "fatal int, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002742 ieee80211_queue_work(sc->hw, &sc->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002743 } else if (unlikely(status & AR5K_INT_RXORN)) {
Bruno Randolf87d77c42010-04-12 16:38:52 +09002744 /*
2745 * Receive buffers are full. Either the bus is busy or
2746 * the CPU is not fast enough to process all received
2747 * frames.
2748 * Older chipsets need a reset to come out of this
2749 * condition, but we treat it as RX for newer chips.
2750 * We don't know exactly which versions need a reset -
2751 * this guess is copied from the HAL.
2752 */
2753 sc->stats.rxorn_intr++;
Bruno Randolf8d67a032010-06-16 19:11:12 +09002754 if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
2755 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2756 "rx overrun, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002757 ieee80211_queue_work(sc->hw, &sc->reset_work);
Bruno Randolf8d67a032010-06-16 19:11:12 +09002758 }
Bruno Randolf87d77c42010-04-12 16:38:52 +09002759 else
2760 tasklet_schedule(&sc->rxtq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002761 } else {
2762 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002763 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002764 }
2765 if (status & AR5K_INT_RXEOL) {
2766 /*
2767 * NB: the hardware should re-read the link when
2768 * RXE bit is written, but it doesn't work at
2769 * least on older hardware revs.
2770 */
Bruno Randolfb3f194e2010-07-14 10:53:29 +09002771 sc->stats.rxeol_intr++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002772 }
2773 if (status & AR5K_INT_TXURN) {
2774 /* bump tx trigger level */
2775 ath5k_hw_update_tx_triglevel(ah, true);
2776 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002777 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002778 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002779 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2780 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002781 tasklet_schedule(&sc->txtq);
2782 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002783 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002784 }
2785 if (status & AR5K_INT_MIB) {
Bruno Randolf2111ac02010-04-02 18:44:08 +09002786 sc->stats.mib_intr++;
Bruno Randolf495391d2010-03-25 14:49:36 +09002787 ath5k_hw_update_mib_counters(ah);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002788 ath5k_ani_mib_intr(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002789 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002790 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002791 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002792
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002793 }
Bob Copeland2516baa2009-04-27 22:18:10 -04002794 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002795
2796 if (unlikely(!counter))
2797 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2798
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002799 ath5k_intr_calibration_poll(ah);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002800
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002801 return IRQ_HANDLED;
2802}
2803
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002804/*
2805 * Periodically recalibrate the PHY to account
2806 * for temperature/environment changes.
2807 */
2808static void
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002809ath5k_tasklet_calibrate(unsigned long data)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002810{
2811 struct ath5k_softc *sc = (void *)data;
2812 struct ath5k_hw *ah = sc->ah;
2813
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002814 /* Only full calibration for now */
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002815 ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002816
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002817 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002818 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2819 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002820
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002821 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002822 /*
2823 * Rfgain is out of bounds, reset the chip
2824 * to load new gain values.
2825 */
2826 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002827 ieee80211_queue_work(sc->hw, &sc->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002828 }
2829 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2830 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002831 ieee80211_frequency_to_channel(
2832 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002833
Bruno Randolf0e8e02d2010-05-19 10:31:05 +09002834 /* Noise floor calibration interrupts rx/tx path while I/Q calibration
Bruno Randolfafe86282010-05-19 10:31:10 +09002835 * doesn't. We stop the queues so that calibration doesn't interfere
2836 * with TX and don't run it as often */
2837 if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
2838 ah->ah_cal_next_nf = jiffies +
2839 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
2840 ieee80211_stop_queues(sc->hw);
2841 ath5k_hw_update_noise_floor(ah);
2842 ieee80211_wake_queues(sc->hw);
2843 }
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002844
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002845 ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002846}
2847
2848
Bruno Randolf2111ac02010-04-02 18:44:08 +09002849static void
2850ath5k_tasklet_ani(unsigned long data)
2851{
2852 struct ath5k_softc *sc = (void *)data;
2853 struct ath5k_hw *ah = sc->ah;
2854
2855 ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
2856 ath5k_ani_calibration(ah);
2857 ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002858}
2859
2860
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002861/********************\
2862* Mac80211 functions *
2863\********************/
2864
2865static int
Johannes Berge039fa42008-05-15 12:55:29 +02002866ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002867{
2868 struct ath5k_softc *sc = hw->priv;
Bob Copelandcec8db22009-07-04 12:59:51 -04002869
2870 return ath5k_tx_queue(hw, skb, sc->txq);
2871}
2872
2873static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
2874 struct ath5k_txq *txq)
2875{
2876 struct ath5k_softc *sc = hw->priv;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002877 struct ath5k_buf *bf;
2878 unsigned long flags;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002879 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002880
2881 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2882
Johannes Berg05c914f2008-09-11 00:01:58 +02002883 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002884 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2885
2886 /*
2887 * the hardware expects the header padded to 4 byte boundaries
2888 * if this is not the case we add the padding after the header
2889 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002890 padsize = ath5k_add_padding(skb);
2891 if (padsize < 0) {
2892 ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
2893 " headroom to pad");
2894 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002895 }
2896
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002897 spin_lock_irqsave(&sc->txbuflock, flags);
2898 if (list_empty(&sc->txbuf)) {
2899 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2900 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002901 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002902 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002903 }
2904 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2905 list_del(&bf->list);
2906 sc->txbuf_len--;
2907 if (list_empty(&sc->txbuf))
2908 ieee80211_stop_queues(hw);
2909 spin_unlock_irqrestore(&sc->txbuflock, flags);
2910
2911 bf->skb = skb;
2912
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002913 if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002914 bf->skb = NULL;
2915 spin_lock_irqsave(&sc->txbuflock, flags);
2916 list_add_tail(&bf->list, &sc->txbuf);
2917 sc->txbuf_len++;
2918 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002919 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002920 }
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002921 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002922
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002923drop_packet:
2924 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002925 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002926}
2927
Bob Copeland209d889b2009-05-07 08:09:08 -04002928/*
2929 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2930 * and change to the given channel.
Bob Copeland5faaff72010-07-13 11:32:40 -04002931 *
2932 * This should be called with sc->lock.
Bob Copeland209d889b2009-05-07 08:09:08 -04002933 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002934static int
Bob Copeland209d889b2009-05-07 08:09:08 -04002935ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002936{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002937 struct ath5k_hw *ah = sc->ah;
2938 int ret;
2939
2940 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002941
Bob Copeland450464d2010-07-13 11:32:41 -04002942 ath5k_hw_set_imr(ah, 0);
2943 synchronize_irq(sc->pdev->irq);
2944 stop_tasklets(sc);
2945
Bob Copeland209d889b2009-05-07 08:09:08 -04002946 if (chan) {
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002947 ath5k_txq_cleanup(sc);
2948 ath5k_rx_stop(sc);
Bob Copeland209d889b2009-05-07 08:09:08 -04002949
2950 sc->curchan = chan;
2951 sc->curband = &sc->sbands[chan->band];
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002952 }
Bob Copeland33554432009-07-04 21:03:13 -04002953 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002954 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002955 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2956 goto err;
2957 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002958
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002959 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002960 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002961 ATH5K_ERR(sc, "can't start recv logic\n");
2962 goto err;
2963 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002964
Bruno Randolf2111ac02010-04-02 18:44:08 +09002965 ath5k_ani_init(ah, ah->ah_sc->ani_state.ani_mode);
2966
Bruno Randolfac559522010-05-19 10:30:55 +09002967 ah->ah_cal_next_full = jiffies;
2968 ah->ah_cal_next_ani = jiffies;
Bruno Randolfafe86282010-05-19 10:31:10 +09002969 ah->ah_cal_next_nf = jiffies;
2970
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002971 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002972 * Change channels and update the h/w rate map if we're switching;
2973 * e.g. 11a to 11b/g.
2974 *
2975 * We may be doing a reset in response to an ioctl that changes the
2976 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002977 *
2978 * XXX needed?
2979 */
2980/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002981
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002982 ath5k_beacon_config(sc);
2983 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002984
Bruno Randolf397f3852010-05-19 10:30:49 +09002985 ieee80211_wake_queues(sc->hw);
2986
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002987 return 0;
2988err:
2989 return ret;
2990}
2991
Bob Copeland5faaff72010-07-13 11:32:40 -04002992static void ath5k_reset_work(struct work_struct *work)
2993{
2994 struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
2995 reset_work);
2996
2997 mutex_lock(&sc->lock);
2998 ath5k_reset(sc, sc->curchan);
2999 mutex_unlock(&sc->lock);
3000}
3001
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003002static int ath5k_start(struct ieee80211_hw *hw)
3003{
Bob Copelandbb2beca2009-01-19 11:20:54 -05003004 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003005}
3006
3007static void ath5k_stop(struct ieee80211_hw *hw)
3008{
Bob Copelandbb2beca2009-01-19 11:20:54 -05003009 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003010}
3011
3012static int ath5k_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01003013 struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003014{
3015 struct ath5k_softc *sc = hw->priv;
3016 int ret;
3017
3018 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01003019 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003020 ret = 0;
3021 goto end;
3022 }
3023
Johannes Berg1ed32e42009-12-23 13:15:45 +01003024 sc->vif = vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003025
Johannes Berg1ed32e42009-12-23 13:15:45 +01003026 switch (vif->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02003027 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02003028 case NL80211_IFTYPE_STATION:
3029 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07003030 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02003031 case NL80211_IFTYPE_MONITOR:
Johannes Berg1ed32e42009-12-23 13:15:45 +01003032 sc->opmode = vif->type;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003033 break;
3034 default:
3035 ret = -EOPNOTSUPP;
3036 goto end;
3037 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02003038
Bruno Randolfccfe5552010-03-09 16:55:38 +09003039 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "add interface mode %d\n", sc->opmode);
3040
Johannes Berg1ed32e42009-12-23 13:15:45 +01003041 ath5k_hw_set_lladdr(sc->ah, vif->addr);
Bob Copelandae6f53f2009-07-29 10:29:03 -04003042 ath5k_mode_setup(sc);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02003043
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003044 ret = 0;
3045end:
3046 mutex_unlock(&sc->lock);
3047 return ret;
3048}
3049
3050static void
3051ath5k_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01003052 struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003053{
3054 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05003055 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003056
3057 mutex_lock(&sc->lock);
Johannes Berg1ed32e42009-12-23 13:15:45 +01003058 if (sc->vif != vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003059 goto end;
3060
Bob Copeland0e149cf2008-11-17 23:40:38 -05003061 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01003062 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003063end:
3064 mutex_unlock(&sc->lock);
3065}
3066
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05003067/*
3068 * TODO: Phy disable/diversity etc
3069 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003070static int
Johannes Berge8975582008-10-09 12:18:51 +02003071ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003072{
3073 struct ath5k_softc *sc = hw->priv;
Nick Kossifidisa0823812009-04-30 15:55:44 -04003074 struct ath5k_hw *ah = sc->ah;
Johannes Berge8975582008-10-09 12:18:51 +02003075 struct ieee80211_conf *conf = &hw->conf;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04003076 int ret = 0;
Bob Copelandbe009372009-01-22 08:44:16 -05003077
3078 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003079
Joerg Alberte30eb4a2009-08-05 01:52:07 +02003080 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
3081 ret = ath5k_chan_set(sc, conf->channel);
3082 if (ret < 0)
3083 goto unlock;
3084 }
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04003085
Nick Kossifidisa0823812009-04-30 15:55:44 -04003086 if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
3087 (sc->power_level != conf->power_level)) {
3088 sc->power_level = conf->power_level;
3089
3090 /* Half dB steps */
3091 ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
3092 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003093
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04003094 /* TODO:
3095 * 1) Move this on config_interface and handle each case
3096 * separately eg. when we have only one STA vif, use
3097 * AR5K_ANTMODE_SINGLE_AP
3098 *
3099 * 2) Allow the user to change antenna mode eg. when only
3100 * one antenna is present
3101 *
3102 * 3) Allow the user to set default/tx antenna when possible
3103 *
3104 * 4) Default mode should handle 90% of the cases, together
3105 * with fixed a/b and single AP modes we should be able to
3106 * handle 99%. Sectored modes are extreme cases and i still
3107 * haven't found a usage for them. If we decide to support them,
3108 * then we must allow the user to set how many tx antennas we
3109 * have available
3110 */
Bruno Randolfcaec9112010-03-09 16:55:28 +09003111 ath5k_hw_set_antenna_mode(ah, ah->ah_ant_mode);
Bob Copelandbe009372009-01-22 08:44:16 -05003112
John W. Linville55aa4e02009-05-25 21:28:47 +02003113unlock:
Bob Copelandbe009372009-01-22 08:44:16 -05003114 mutex_unlock(&sc->lock);
John W. Linville55aa4e02009-05-25 21:28:47 +02003115 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003116}
3117
Johannes Berg3ac64be2009-08-17 16:16:53 +02003118static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
Jiri Pirko22bedad32010-04-01 21:22:57 +00003119 struct netdev_hw_addr_list *mc_list)
Johannes Berg3ac64be2009-08-17 16:16:53 +02003120{
3121 u32 mfilt[2], val;
Johannes Berg3ac64be2009-08-17 16:16:53 +02003122 u8 pos;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003123 struct netdev_hw_addr *ha;
Johannes Berg3ac64be2009-08-17 16:16:53 +02003124
3125 mfilt[0] = 0;
3126 mfilt[1] = 1;
3127
Jiri Pirko22bedad32010-04-01 21:22:57 +00003128 netdev_hw_addr_list_for_each(ha, mc_list) {
Johannes Berg3ac64be2009-08-17 16:16:53 +02003129 /* calculate XOR of eight 6-bit values */
Jiri Pirko22bedad32010-04-01 21:22:57 +00003130 val = get_unaligned_le32(ha->addr + 0);
Johannes Berg3ac64be2009-08-17 16:16:53 +02003131 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003132 val = get_unaligned_le32(ha->addr + 3);
Johannes Berg3ac64be2009-08-17 16:16:53 +02003133 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
3134 pos &= 0x3f;
3135 mfilt[pos / 32] |= (1 << (pos % 32));
3136 /* XXX: we might be able to just do this instead,
3137 * but not sure, needs testing, if we do use this we'd
3138 * neet to inform below to not reset the mcast */
3139 /* ath5k_hw_set_mcast_filterindex(ah,
Jiri Pirko22bedad32010-04-01 21:22:57 +00003140 * ha->addr[5]); */
Johannes Berg3ac64be2009-08-17 16:16:53 +02003141 }
3142
3143 return ((u64)(mfilt[1]) << 32) | mfilt[0];
3144}
3145
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003146#define SUPPORTED_FIF_FLAGS \
3147 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
3148 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
3149 FIF_BCN_PRBRESP_PROMISC
3150/*
3151 * o always accept unicast, broadcast, and multicast traffic
3152 * o multicast traffic for all BSSIDs will be enabled if mac80211
3153 * says it should be
3154 * o maintain current state of phy ofdm or phy cck error reception.
3155 * If the hardware detects any of these type of errors then
3156 * ath5k_hw_get_rx_filter() will pass to us the respective
3157 * hardware filters to be able to receive these type of frames.
3158 * o probe request frames are accepted only when operating in
3159 * hostap, adhoc, or monitor modes
3160 * o enable promiscuous mode according to the interface state
3161 * o accept beacons:
3162 * - when operating in adhoc mode so the 802.11 layer creates
3163 * node table entries for peers,
3164 * - when operating in station mode for collecting rssi data when
3165 * the station is otherwise quiet, or
3166 * - when scanning
3167 */
3168static void ath5k_configure_filter(struct ieee80211_hw *hw,
3169 unsigned int changed_flags,
3170 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02003171 u64 multicast)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003172{
3173 struct ath5k_softc *sc = hw->priv;
3174 struct ath5k_hw *ah = sc->ah;
Johannes Berg3ac64be2009-08-17 16:16:53 +02003175 u32 mfilt[2], rfilt;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003176
Bob Copeland56d1de02009-08-24 23:00:30 -04003177 mutex_lock(&sc->lock);
3178
Johannes Berg3ac64be2009-08-17 16:16:53 +02003179 mfilt[0] = multicast;
3180 mfilt[1] = multicast >> 32;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003181
3182 /* Only deal with supported flags */
3183 changed_flags &= SUPPORTED_FIF_FLAGS;
3184 *new_flags &= SUPPORTED_FIF_FLAGS;
3185
3186 /* If HW detects any phy or radar errors, leave those filters on.
3187 * Also, always enable Unicast, Broadcasts and Multicast
3188 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
3189 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
3190 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
3191 AR5K_RX_FILTER_MCAST);
3192
3193 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
3194 if (*new_flags & FIF_PROMISC_IN_BSS) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003195 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07003196 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003197 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07003198 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003199 }
3200
Bob Copeland6b5dcccb2010-06-04 08:14:14 -04003201 if (test_bit(ATH_STAT_PROMISC, sc->status))
3202 rfilt |= AR5K_RX_FILTER_PROM;
3203
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003204 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
3205 if (*new_flags & FIF_ALLMULTI) {
3206 mfilt[0] = ~0;
3207 mfilt[1] = ~0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003208 }
3209
3210 /* This is the best we can do */
3211 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
3212 rfilt |= AR5K_RX_FILTER_PHYERR;
3213
3214 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
3215 * and probes for any BSSID, this needs testing */
3216 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
3217 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
3218
3219 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
3220 * set we should only pass on control frames for this
3221 * station. This needs testing. I believe right now this
3222 * enables *all* control frames, which is OK.. but
3223 * but we should see if we can improve on granularity */
3224 if (*new_flags & FIF_CONTROL)
3225 rfilt |= AR5K_RX_FILTER_CONTROL;
3226
3227 /* Additional settings per mode -- this is per ath5k */
3228
3229 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
3230
Bob Copeland56d1de02009-08-24 23:00:30 -04003231 switch (sc->opmode) {
3232 case NL80211_IFTYPE_MESH_POINT:
3233 case NL80211_IFTYPE_MONITOR:
3234 rfilt |= AR5K_RX_FILTER_CONTROL |
3235 AR5K_RX_FILTER_BEACON |
3236 AR5K_RX_FILTER_PROBEREQ |
3237 AR5K_RX_FILTER_PROM;
3238 break;
3239 case NL80211_IFTYPE_AP:
3240 case NL80211_IFTYPE_ADHOC:
3241 rfilt |= AR5K_RX_FILTER_PROBEREQ |
3242 AR5K_RX_FILTER_BEACON;
3243 break;
3244 case NL80211_IFTYPE_STATION:
3245 if (sc->assoc)
3246 rfilt |= AR5K_RX_FILTER_BEACON;
3247 default:
3248 break;
3249 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003250
3251 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07003252 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003253
3254 /* Set multicast bits */
3255 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
3256 /* Set the cached hw filter flags, this will alter actually
3257 * be set in HW */
3258 sc->filter_flags = rfilt;
Bob Copeland56d1de02009-08-24 23:00:30 -04003259
3260 mutex_unlock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003261}
3262
3263static int
3264ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003265 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3266 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003267{
3268 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003269 struct ath5k_hw *ah = sc->ah;
3270 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003271 int ret = 0;
3272
Bob Copeland9ad9a262008-10-29 08:30:54 -04003273 if (modparam_nohwcrypt)
3274 return -EOPNOTSUPP;
3275
Bob Copeland65b5a692009-07-13 21:57:39 -04003276 if (sc->opmode == NL80211_IFTYPE_AP)
3277 return -EOPNOTSUPP;
3278
John Daiker0bbac082008-10-17 12:16:00 -07003279 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003280 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003281 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04003282 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003283 case ALG_CCMP:
Bob Copeland1c818742009-08-24 23:00:33 -04003284 if (sc->ah->ah_aes_support)
3285 break;
3286
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003287 return -EOPNOTSUPP;
3288 default:
3289 WARN_ON(1);
3290 return -EINVAL;
3291 }
3292
3293 mutex_lock(&sc->lock);
3294
3295 switch (cmd) {
3296 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01003297 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
3298 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003299 if (ret) {
3300 ATH5K_ERR(sc, "can't set the key\n");
3301 goto unlock;
3302 }
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003303 __set_bit(key->keyidx, common->keymap);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003304 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04003305 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
3306 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003307 break;
3308 case DISABLE_KEY:
3309 ath5k_hw_reset_key(sc->ah, key->keyidx);
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003310 __clear_bit(key->keyidx, common->keymap);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003311 break;
3312 default:
3313 ret = -EINVAL;
3314 goto unlock;
3315 }
3316
3317unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02003318 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003319 mutex_unlock(&sc->lock);
3320 return ret;
3321}
3322
3323static int
3324ath5k_get_stats(struct ieee80211_hw *hw,
3325 struct ieee80211_low_level_stats *stats)
3326{
3327 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03003328
3329 /* Force update */
Bruno Randolf495391d2010-03-25 14:49:36 +09003330 ath5k_hw_update_mib_counters(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003331
Bruno Randolf495391d2010-03-25 14:49:36 +09003332 stats->dot11ACKFailureCount = sc->stats.ack_fail;
3333 stats->dot11RTSFailureCount = sc->stats.rts_fail;
3334 stats->dot11RTSSuccessCount = sc->stats.rts_ok;
3335 stats->dot11FCSErrorCount = sc->stats.fcs_error;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003336
3337 return 0;
3338}
3339
Holger Schurig55ee82b2010-04-19 10:24:22 +02003340static int ath5k_get_survey(struct ieee80211_hw *hw, int idx,
3341 struct survey_info *survey)
3342{
3343 struct ath5k_softc *sc = hw->priv;
3344 struct ieee80211_conf *conf = &hw->conf;
3345
3346 if (idx != 0)
3347 return -ENOENT;
3348
3349 survey->channel = conf->channel;
3350 survey->filled = SURVEY_INFO_NOISE_DBM;
3351 survey->noise = sc->ah->ah_noise_floor;
3352
3353 return 0;
3354}
3355
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003356static u64
3357ath5k_get_tsf(struct ieee80211_hw *hw)
3358{
3359 struct ath5k_softc *sc = hw->priv;
3360
3361 return ath5k_hw_get_tsf64(sc->ah);
3362}
3363
3364static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003365ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3366{
3367 struct ath5k_softc *sc = hw->priv;
3368
3369 ath5k_hw_set_tsf64(sc->ah, tsf);
3370}
3371
3372static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003373ath5k_reset_tsf(struct ieee80211_hw *hw)
3374{
3375 struct ath5k_softc *sc = hw->priv;
3376
Bruno Randolf9804b982008-01-19 18:17:59 +09003377 /*
3378 * in IBSS mode we need to update the beacon timers too.
3379 * this will also reset the TSF if we call it with 0
3380 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003381 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003382 ath5k_beacon_update_timers(sc, 0);
3383 else
3384 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003385}
3386
Bob Copeland1071db82009-05-18 10:59:52 -04003387/*
3388 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
3389 * this is called only once at config_bss time, for AP we do it every
3390 * SWBA interrupt so that the TIM will reflect buffered frames.
3391 *
3392 * Called with the beacon lock.
3393 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003394static int
Bob Copeland1071db82009-05-18 10:59:52 -04003395ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003396{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003397 int ret;
Bob Copeland1071db82009-05-18 10:59:52 -04003398 struct ath5k_softc *sc = hw->priv;
Bob Copeland72828b12009-06-02 23:03:06 -04003399 struct sk_buff *skb;
3400
3401 if (WARN_ON(!vif)) {
3402 ret = -EINVAL;
3403 goto out;
3404 }
3405
3406 skb = ieee80211_beacon_get(hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04003407
3408 if (!skb) {
3409 ret = -ENOMEM;
3410 goto out;
3411 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003412
3413 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3414
Bruno Randolf9e4e43f2010-06-16 19:11:17 +09003415 ath5k_txbuf_free_skb(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003416 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003417 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003418 if (ret)
3419 sc->bbuf->skb = NULL;
Bob Copeland1071db82009-05-18 10:59:52 -04003420out:
3421 return ret;
3422}
3423
Martin Xu02969b32008-11-24 10:49:27 +08003424static void
3425set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3426{
3427 struct ath5k_softc *sc = hw->priv;
3428 struct ath5k_hw *ah = sc->ah;
3429 u32 rfilt;
3430 rfilt = ath5k_hw_get_rx_filter(ah);
3431 if (enable)
3432 rfilt |= AR5K_RX_FILTER_BEACON;
3433 else
3434 rfilt &= ~AR5K_RX_FILTER_BEACON;
3435 ath5k_hw_set_rx_filter(ah, rfilt);
3436 sc->filter_flags = rfilt;
3437}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003438
Martin Xu02969b32008-11-24 10:49:27 +08003439static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3440 struct ieee80211_vif *vif,
3441 struct ieee80211_bss_conf *bss_conf,
3442 u32 changes)
3443{
3444 struct ath5k_softc *sc = hw->priv;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003445 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003446 struct ath_common *common = ath5k_hw_common(ah);
Bob Copeland21800492009-07-04 12:59:52 -04003447 unsigned long flags;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003448
3449 mutex_lock(&sc->lock);
3450 if (WARN_ON(sc->vif != vif))
3451 goto unlock;
3452
3453 if (changes & BSS_CHANGED_BSSID) {
3454 /* Cache for later use during resets */
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003455 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003456 common->curaid = 0;
Luis R. Rodriguezbe5d6b72009-10-06 20:44:31 -04003457 ath5k_hw_set_associd(ah);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003458 mmiowb();
3459 }
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003460
3461 if (changes & BSS_CHANGED_BEACON_INT)
3462 sc->bintval = bss_conf->beacon_int;
3463
Martin Xu02969b32008-11-24 10:49:27 +08003464 if (changes & BSS_CHANGED_ASSOC) {
Martin Xu02969b32008-11-24 10:49:27 +08003465 sc->assoc = bss_conf->assoc;
3466 if (sc->opmode == NL80211_IFTYPE_STATION)
3467 set_beacon_filter(hw, sc->assoc);
Bob Copelandf0f3d382009-06-10 22:22:21 -04003468 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3469 AR5K_LED_ASSOC : AR5K_LED_INIT);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003470 if (bss_conf->assoc) {
3471 ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
3472 "Bss Info ASSOC %d, bssid: %pM\n",
3473 bss_conf->aid, common->curbssid);
3474 common->curaid = bss_conf->aid;
3475 ath5k_hw_set_associd(ah);
3476 /* Once ANI is available you would start it here */
3477 }
Martin Xu02969b32008-11-24 10:49:27 +08003478 }
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003479
Bob Copeland21800492009-07-04 12:59:52 -04003480 if (changes & BSS_CHANGED_BEACON) {
3481 spin_lock_irqsave(&sc->block, flags);
3482 ath5k_beacon_update(hw, vif);
3483 spin_unlock_irqrestore(&sc->block, flags);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003484 }
3485
Bob Copeland21800492009-07-04 12:59:52 -04003486 if (changes & BSS_CHANGED_BEACON_ENABLED)
3487 sc->enable_beacon = bss_conf->enable_beacon;
3488
3489 if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
3490 BSS_CHANGED_BEACON_INT))
3491 ath5k_beacon_config(sc);
3492
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003493 unlock:
3494 mutex_unlock(&sc->lock);
Martin Xu02969b32008-11-24 10:49:27 +08003495}
Bob Copelandf0f3d382009-06-10 22:22:21 -04003496
3497static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
3498{
3499 struct ath5k_softc *sc = hw->priv;
3500 if (!sc->assoc)
3501 ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
3502}
3503
3504static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
3505{
3506 struct ath5k_softc *sc = hw->priv;
3507 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3508 AR5K_LED_ASSOC : AR5K_LED_INIT);
3509}
Lukáš Turek6e08d222009-12-21 22:50:51 +01003510
3511/**
3512 * ath5k_set_coverage_class - Set IEEE 802.11 coverage class
3513 *
3514 * @hw: struct ieee80211_hw pointer
3515 * @coverage_class: IEEE 802.11 coverage class number
3516 *
3517 * Mac80211 callback. Sets slot time, ACK timeout and CTS timeout for given
3518 * coverage class. The values are persistent, they are restored after device
3519 * reset.
3520 */
3521static void ath5k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
3522{
3523 struct ath5k_softc *sc = hw->priv;
3524
3525 mutex_lock(&sc->lock);
3526 ath5k_hw_set_coverage_class(sc->ah, coverage_class);
3527 mutex_unlock(&sc->lock);
3528}