blob: a6d10d4279f3b86239c3253230c0e98fe59ddba3 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020026#include <linux/module.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020027#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/err.h>
30#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020031#include <linux/seq_file.h>
32#include <linux/clk.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030033#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030034#include <linux/pm_runtime.h>
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053035#include <linux/gfp.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030036#include <linux/sizes.h>
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053037#include <linux/mfd/syscon.h>
38#include <linux/regmap.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020039#include <linux/of.h>
Tomi Valkeinen99767542014-07-04 13:38:27 +053040#include <linux/regulator/consumer.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080043
Tomi Valkeinen559d6702009-11-03 11:23:50 +020044#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020045#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020046
Tomi Valkeinen559d6702009-11-03 11:23:50 +020047#define DSS_SZ_REGS SZ_512
48
49struct dss_reg {
50 u16 idx;
51};
52
53#define DSS_REG(idx) ((const struct dss_reg) { idx })
54
55#define DSS_REVISION DSS_REG(0x0000)
56#define DSS_SYSCONFIG DSS_REG(0x0010)
57#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020058#define DSS_CONTROL DSS_REG(0x0040)
59#define DSS_SDI_CONTROL DSS_REG(0x0044)
60#define DSS_PLL_CONTROL DSS_REG(0x0048)
61#define DSS_SDI_STATUS DSS_REG(0x005C)
62
63#define REG_GET(idx, start, end) \
64 FLD_GET(dss_read_reg(idx), start, end)
65
66#define REG_FLD_MOD(idx, val, start, end) \
67 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
68
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053069struct dss_features {
70 u8 fck_div_max;
71 u8 dss_fck_multiplier;
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020072 const char *parent_clk_name;
Tomi Valkeinen234f9a22014-12-11 15:59:31 +020073 const enum omap_display_type *ports;
Archit Taneja387ce9f2014-05-22 17:01:57 +053074 int num_ports;
Archit Taneja064c2a42014-04-23 18:00:18 +053075 int (*dpi_select_source)(int port, enum omap_channel channel);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053076};
77
Tomi Valkeinen559d6702009-11-03 11:23:50 +020078static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000079 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020080 void __iomem *base;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053081 struct regmap *syscon_pll_ctrl;
82 u32 syscon_pll_ctrl_offset;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030083
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020084 struct clk *parent_clk;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030085 struct clk *dss_clk;
Tomi Valkeinen5aaee692012-12-12 10:37:03 +020086 unsigned long dss_clk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020087
88 unsigned long cache_req_pck;
89 unsigned long cache_prate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020090 struct dispc_clock_info cache_dispc_cinfo;
91
Archit Taneja5a8b5722011-05-12 17:26:29 +053092 enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
Archit Taneja89a35e52011-04-12 13:52:23 +053093 enum omap_dss_clk_source dispc_clk_source;
94 enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +020095
Tomi Valkeinen69f06052011-06-01 15:56:39 +030096 bool ctx_valid;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020097 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053098
99 const struct dss_features *feat;
Tomi Valkeinen99767542014-07-04 13:38:27 +0530100
101 struct dss_pll *video1_pll;
102 struct dss_pll *video2_pll;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200103} dss;
104
Taneja, Archit235e7db2011-03-14 23:28:21 -0500105static const char * const dss_generic_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +0530106 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
107 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
108 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
Tomi Valkeinen901e5fe2011-11-30 17:34:52 +0200109 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "DSI_PLL2_HSDIV_DISPC",
110 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "DSI_PLL2_HSDIV_DSI",
Archit Taneja067a57e2011-03-02 11:57:25 +0530111};
112
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200113static inline void dss_write_reg(const struct dss_reg idx, u32 val)
114{
115 __raw_writel(val, dss.base + idx.idx);
116}
117
118static inline u32 dss_read_reg(const struct dss_reg idx)
119{
120 return __raw_readl(dss.base + idx.idx);
121}
122
123#define SR(reg) \
124 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
125#define RR(reg) \
126 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
127
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300128static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200129{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300130 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200131
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200132 SR(CONTROL);
133
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200134 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
135 OMAP_DISPLAY_TYPE_SDI) {
136 SR(SDI_CONTROL);
137 SR(PLL_CONTROL);
138 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300139
140 dss.ctx_valid = true;
141
142 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200143}
144
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300145static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200146{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300147 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200148
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300149 if (!dss.ctx_valid)
150 return;
151
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200152 RR(CONTROL);
153
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200154 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
155 OMAP_DISPLAY_TYPE_SDI) {
156 RR(SDI_CONTROL);
157 RR(PLL_CONTROL);
158 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300159
160 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200161}
162
163#undef SR
164#undef RR
165
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530166void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
167{
168 unsigned shift;
169 unsigned val;
170
171 if (!dss.syscon_pll_ctrl)
172 return;
173
174 val = !enable;
175
176 switch (pll_id) {
177 case DSS_PLL_VIDEO1:
178 shift = 0;
179 break;
180 case DSS_PLL_VIDEO2:
181 shift = 1;
182 break;
183 case DSS_PLL_HDMI:
184 shift = 2;
185 break;
186 default:
187 DSSERR("illegal DSS PLL ID %d\n", pll_id);
188 return;
189 }
190
191 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
192 1 << shift, val << shift);
193}
194
195void dss_ctrl_pll_set_control_mux(enum dss_pll_id pll_id,
196 enum omap_channel channel)
197{
198 unsigned shift, val;
199
200 if (!dss.syscon_pll_ctrl)
201 return;
202
203 switch (channel) {
204 case OMAP_DSS_CHANNEL_LCD:
205 shift = 3;
206
207 switch (pll_id) {
208 case DSS_PLL_VIDEO1:
209 val = 0; break;
210 case DSS_PLL_HDMI:
211 val = 1; break;
212 default:
213 DSSERR("error in PLL mux config for LCD\n");
214 return;
215 }
216
217 break;
218 case OMAP_DSS_CHANNEL_LCD2:
219 shift = 5;
220
221 switch (pll_id) {
222 case DSS_PLL_VIDEO1:
223 val = 0; break;
224 case DSS_PLL_VIDEO2:
225 val = 1; break;
226 case DSS_PLL_HDMI:
227 val = 2; break;
228 default:
229 DSSERR("error in PLL mux config for LCD2\n");
230 return;
231 }
232
233 break;
234 case OMAP_DSS_CHANNEL_LCD3:
235 shift = 7;
236
237 switch (pll_id) {
238 case DSS_PLL_VIDEO1:
239 val = 1; break;
240 case DSS_PLL_VIDEO2:
241 val = 0; break;
242 case DSS_PLL_HDMI:
243 val = 2; break;
244 default:
245 DSSERR("error in PLL mux config for LCD3\n");
246 return;
247 }
248
249 break;
250 default:
251 DSSERR("error in PLL mux config\n");
252 return;
253 }
254
255 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
256 0x3 << shift, val << shift);
257}
258
Archit Taneja889b4fd2012-07-20 17:18:49 +0530259void dss_sdi_init(int datapairs)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200260{
261 u32 l;
262
263 BUG_ON(datapairs > 3 || datapairs < 1);
264
265 l = dss_read_reg(DSS_SDI_CONTROL);
266 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
267 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
268 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
269 dss_write_reg(DSS_SDI_CONTROL, l);
270
271 l = dss_read_reg(DSS_PLL_CONTROL);
272 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
273 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
274 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
275 dss_write_reg(DSS_PLL_CONTROL, l);
276}
277
278int dss_sdi_enable(void)
279{
280 unsigned long timeout;
281
282 dispc_pck_free_enable(1);
283
284 /* Reset SDI PLL */
285 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
286 udelay(1); /* wait 2x PCLK */
287
288 /* Lock SDI PLL */
289 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
290
291 /* Waiting for PLL lock request to complete */
292 timeout = jiffies + msecs_to_jiffies(500);
293 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
294 if (time_after_eq(jiffies, timeout)) {
295 DSSERR("PLL lock request timed out\n");
296 goto err1;
297 }
298 }
299
300 /* Clearing PLL_GO bit */
301 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
302
303 /* Waiting for PLL to lock */
304 timeout = jiffies + msecs_to_jiffies(500);
305 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
306 if (time_after_eq(jiffies, timeout)) {
307 DSSERR("PLL lock timed out\n");
308 goto err1;
309 }
310 }
311
312 dispc_lcd_enable_signal(1);
313
314 /* Waiting for SDI reset to complete */
315 timeout = jiffies + msecs_to_jiffies(500);
316 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
317 if (time_after_eq(jiffies, timeout)) {
318 DSSERR("SDI reset timed out\n");
319 goto err2;
320 }
321 }
322
323 return 0;
324
325 err2:
326 dispc_lcd_enable_signal(0);
327 err1:
328 /* Reset SDI PLL */
329 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
330
331 dispc_pck_free_enable(0);
332
333 return -ETIMEDOUT;
334}
335
336void dss_sdi_disable(void)
337{
338 dispc_lcd_enable_signal(0);
339
340 dispc_pck_free_enable(0);
341
342 /* Reset SDI PLL */
343 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
344}
345
Archit Taneja89a35e52011-04-12 13:52:23 +0530346const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530347{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500348 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530349}
350
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200351void dss_dump_clocks(struct seq_file *s)
352{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500353 const char *fclk_name, *fclk_real_name;
354 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200355
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300356 if (dss_runtime_get())
357 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200358
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200359 seq_printf(s, "- DSS -\n");
360
Archit Taneja89a35e52011-04-12 13:52:23 +0530361 fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
362 fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300363 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200364
Tomi Valkeinen9c15d762013-11-01 11:36:10 +0200365 seq_printf(s, "%s (%s) = %lu\n",
366 fclk_name, fclk_real_name,
367 fclk_rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200368
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300369 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200370}
371
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200372static void dss_dump_regs(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200373{
374#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
375
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300376 if (dss_runtime_get())
377 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200378
379 DUMPREG(DSS_REVISION);
380 DUMPREG(DSS_SYSCONFIG);
381 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200382 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200383
384 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
385 OMAP_DISPLAY_TYPE_SDI) {
386 DUMPREG(DSS_SDI_CONTROL);
387 DUMPREG(DSS_PLL_CONTROL);
388 DUMPREG(DSS_SDI_STATUS);
389 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200390
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300391 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200392#undef DUMPREG
393}
394
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300395static void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200396{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200397 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600398 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200399
Taneja, Archit66534e82011-03-08 05:50:34 -0600400 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530401 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600402 b = 0;
403 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530404 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Archit66534e82011-03-08 05:50:34 -0600405 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600406 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530407 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
408 b = 2;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530409 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600410 default:
411 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300412 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600413 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300414
Taneja, Architea751592011-03-08 05:50:35 -0600415 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
416
417 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200418
419 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200420}
421
Archit Taneja5a8b5722011-05-12 17:26:29 +0530422void dss_select_dsi_clk_source(int dsi_module,
423 enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200424{
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530425 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200426
Taneja, Archit66534e82011-03-08 05:50:34 -0600427 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530428 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600429 b = 0;
430 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530431 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530432 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600433 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600434 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530435 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
436 BUG_ON(dsi_module != 1);
437 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530438 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600439 default:
440 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300441 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600442 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300443
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530444 pos = dsi_module == 0 ? 1 : 10;
445 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200446
Archit Taneja5a8b5722011-05-12 17:26:29 +0530447 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200448}
449
Taneja, Architea751592011-03-08 05:50:35 -0600450void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530451 enum omap_dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600452{
453 int b, ix, pos;
454
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300455 if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
456 dss_select_dispc_clk_source(clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600457 return;
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300458 }
Taneja, Architea751592011-03-08 05:50:35 -0600459
460 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530461 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Architea751592011-03-08 05:50:35 -0600462 b = 0;
463 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530464 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Architea751592011-03-08 05:50:35 -0600465 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
466 b = 1;
Taneja, Architea751592011-03-08 05:50:35 -0600467 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530468 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530469 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
470 channel != OMAP_DSS_CHANNEL_LCD3);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530471 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530472 break;
Taneja, Architea751592011-03-08 05:50:35 -0600473 default:
474 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300475 return;
Taneja, Architea751592011-03-08 05:50:35 -0600476 }
477
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530478 pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
479 (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
Taneja, Architea751592011-03-08 05:50:35 -0600480 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
481
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530482 ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
483 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Taneja, Architea751592011-03-08 05:50:35 -0600484 dss.lcd_clk_source[ix] = clk_src;
485}
486
Archit Taneja89a35e52011-04-12 13:52:23 +0530487enum omap_dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200488{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200489 return dss.dispc_clk_source;
490}
491
Archit Taneja5a8b5722011-05-12 17:26:29 +0530492enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200493{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530494 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200495}
496
Archit Taneja89a35e52011-04-12 13:52:23 +0530497enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600498{
Archit Taneja89976f22011-03-31 13:23:35 +0530499 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530500 int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
501 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Archit Taneja89976f22011-03-31 13:23:35 +0530502 return dss.lcd_clk_source[ix];
503 } else {
504 /* LCD_CLK source is the same as DISPC_FCLK source for
505 * OMAP2 and OMAP3 */
506 return dss.dispc_clk_source;
507 }
Taneja, Architea751592011-03-08 05:50:35 -0600508}
509
Tomi Valkeinen688af022013-10-31 16:41:57 +0200510bool dss_div_calc(unsigned long pck, unsigned long fck_min,
511 dss_div_calc_func func, void *data)
Tomi Valkeinen43417822013-03-05 16:34:05 +0200512{
513 int fckd, fckd_start, fckd_stop;
514 unsigned long fck;
515 unsigned long fck_hw_max;
516 unsigned long fckd_hw_max;
517 unsigned long prate;
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300518 unsigned m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200519
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200520 fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
521
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200522 if (dss.parent_clk == NULL) {
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200523 unsigned pckd;
524
525 pckd = fck_hw_max / pck;
526
527 fck = pck * pckd;
528
529 fck = clk_round_rate(dss.dss_clk, fck);
530
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200531 return func(fck, data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200532 }
533
Tomi Valkeinen43417822013-03-05 16:34:05 +0200534 fckd_hw_max = dss.feat->fck_div_max;
535
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300536 m = dss.feat->dss_fck_multiplier;
Tomi Valkeinenada94432013-10-31 16:06:38 +0200537 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200538
539 fck_min = fck_min ? fck_min : 1;
540
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300541 fckd_start = min(prate * m / fck_min, fckd_hw_max);
542 fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200543
544 for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200545 fck = DIV_ROUND_UP(prate, fckd) * m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200546
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200547 if (func(fck, data))
Tomi Valkeinen43417822013-03-05 16:34:05 +0200548 return true;
549 }
550
551 return false;
552}
553
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200554int dss_set_fck_rate(unsigned long rate)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200555{
Tomi Valkeinenada94432013-10-31 16:06:38 +0200556 int r;
557
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200558 DSSDBG("set fck to %lu\n", rate);
559
Tomi Valkeinenada94432013-10-31 16:06:38 +0200560 r = clk_set_rate(dss.dss_clk, rate);
561 if (r)
562 return r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200563
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200564 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
565
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200566 WARN_ONCE(dss.dss_clk_rate != rate,
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300567 "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200568 rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200569
570 return 0;
571}
572
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200573unsigned long dss_get_dispc_clk_rate(void)
574{
575 return dss.dss_clk_rate;
576}
577
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300578static int dss_setup_default_clock(void)
579{
580 unsigned long max_dss_fck, prate;
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200581 unsigned long fck;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300582 unsigned fck_div;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300583 int r;
584
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300585 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
586
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200587 if (dss.parent_clk == NULL) {
588 fck = clk_round_rate(dss.dss_clk, max_dss_fck);
589 } else {
590 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300591
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200592 fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
593 max_dss_fck);
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200594 fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200595 }
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300596
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200597 r = dss_set_fck_rate(fck);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300598 if (r)
599 return r;
600
601 return 0;
602}
603
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200604void dss_set_venc_output(enum omap_dss_venc_type type)
605{
606 int l = 0;
607
608 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
609 l = 0;
610 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
611 l = 1;
612 else
613 BUG();
614
615 /* venc out selection. 0 = comp, 1 = svideo */
616 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
617}
618
619void dss_set_dac_pwrdn_bgz(bool enable)
620{
621 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
622}
623
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500624void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
Mythri P K7ed024a2011-03-09 16:31:38 +0530625{
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500626 enum omap_display_type dp;
627 dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
628
629 /* Complain about invalid selections */
630 WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
631 WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
632
633 /* Select only if we have options */
634 if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
635 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
Mythri P K7ed024a2011-03-09 16:31:38 +0530636}
637
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300638enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
639{
640 enum omap_display_type displays;
641
642 displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
643 if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
644 return DSS_VENC_TV_CLK;
645
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500646 if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
647 return DSS_HDMI_M_PCLK;
648
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300649 return REG_GET(DSS_CONTROL, 15, 15);
650}
651
Archit Taneja064c2a42014-04-23 18:00:18 +0530652static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300653{
654 if (channel != OMAP_DSS_CHANNEL_LCD)
655 return -EINVAL;
656
657 return 0;
658}
659
Archit Taneja064c2a42014-04-23 18:00:18 +0530660static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300661{
662 int val;
663
664 switch (channel) {
665 case OMAP_DSS_CHANNEL_LCD2:
666 val = 0;
667 break;
668 case OMAP_DSS_CHANNEL_DIGIT:
669 val = 1;
670 break;
671 default:
672 return -EINVAL;
673 }
674
675 REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
676
677 return 0;
678}
679
Archit Taneja064c2a42014-04-23 18:00:18 +0530680static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300681{
682 int val;
683
684 switch (channel) {
685 case OMAP_DSS_CHANNEL_LCD:
686 val = 1;
687 break;
688 case OMAP_DSS_CHANNEL_LCD2:
689 val = 2;
690 break;
691 case OMAP_DSS_CHANNEL_LCD3:
692 val = 3;
693 break;
694 case OMAP_DSS_CHANNEL_DIGIT:
695 val = 0;
696 break;
697 default:
698 return -EINVAL;
699 }
700
701 REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
702
703 return 0;
704}
705
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200706static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
707{
708 switch (port) {
709 case 0:
710 return dss_dpi_select_source_omap5(port, channel);
711 case 1:
712 if (channel != OMAP_DSS_CHANNEL_LCD2)
713 return -EINVAL;
714 break;
715 case 2:
716 if (channel != OMAP_DSS_CHANNEL_LCD3)
717 return -EINVAL;
718 break;
719 default:
720 return -EINVAL;
721 }
722
723 return 0;
724}
725
Archit Taneja064c2a42014-04-23 18:00:18 +0530726int dss_dpi_select_source(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300727{
Archit Taneja064c2a42014-04-23 18:00:18 +0530728 return dss.feat->dpi_select_source(port, channel);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300729}
730
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000731static int dss_get_clocks(void)
732{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300733 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000734
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300735 clk = devm_clk_get(&dss.pdev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300736 if (IS_ERR(clk)) {
737 DSSERR("can't get clock fck\n");
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300738 return PTR_ERR(clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600739 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000740
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300741 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000742
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200743 if (dss.feat->parent_clk_name) {
744 clk = clk_get(NULL, dss.feat->parent_clk_name);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200745 if (IS_ERR(clk)) {
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200746 DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300747 return PTR_ERR(clk);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200748 }
749 } else {
750 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300751 }
752
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200753 dss.parent_clk = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300754
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000755 return 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000756}
757
758static void dss_put_clocks(void)
759{
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200760 if (dss.parent_clk)
761 clk_put(dss.parent_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000762}
763
Tomi Valkeinen99767542014-07-04 13:38:27 +0530764int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000765{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300766 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000767
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300768 DSSDBG("dss_runtime_get\n");
769
770 r = pm_runtime_get_sync(&dss.pdev->dev);
771 WARN_ON(r < 0);
772 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000773}
774
Tomi Valkeinen99767542014-07-04 13:38:27 +0530775void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000776{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300777 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000778
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300779 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000780
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200781 r = pm_runtime_put_sync(&dss.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300782 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000783}
784
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000785/* DEBUGFS */
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530786#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000787void dss_debug_dump_clocks(struct seq_file *s)
788{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000789 dss_dump_clocks(s);
790 dispc_dump_clocks(s);
791#ifdef CONFIG_OMAP2_DSS_DSI
792 dsi_dump_clocks(s);
793#endif
794}
795#endif
796
Archit Taneja387ce9f2014-05-22 17:01:57 +0530797
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200798static const enum omap_display_type omap2plus_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530799 OMAP_DISPLAY_TYPE_DPI,
800};
801
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200802static const enum omap_display_type omap34xx_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530803 OMAP_DISPLAY_TYPE_DPI,
804 OMAP_DISPLAY_TYPE_SDI,
805};
806
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200807static const enum omap_display_type dra7xx_ports[] = {
808 OMAP_DISPLAY_TYPE_DPI,
809 OMAP_DISPLAY_TYPE_DPI,
810 OMAP_DISPLAY_TYPE_DPI,
811};
812
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300813static const struct dss_features omap24xx_dss_feats __initconst = {
Tomi Valkeinen6e555e22013-11-01 11:26:43 +0200814 /*
815 * fck div max is really 16, but the divider range has gaps. The range
816 * from 1 to 6 has no gaps, so let's use that as a max.
817 */
818 .fck_div_max = 6,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300819 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200820 .parent_clk_name = "core_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300821 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530822 .ports = omap2plus_ports,
823 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300824};
825
826static const struct dss_features omap34xx_dss_feats __initconst = {
827 .fck_div_max = 16,
828 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200829 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300830 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530831 .ports = omap34xx_ports,
832 .num_ports = ARRAY_SIZE(omap34xx_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300833};
834
835static const struct dss_features omap3630_dss_feats __initconst = {
836 .fck_div_max = 32,
837 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200838 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300839 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530840 .ports = omap2plus_ports,
841 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300842};
843
844static const struct dss_features omap44xx_dss_feats __initconst = {
845 .fck_div_max = 32,
846 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200847 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300848 .dpi_select_source = &dss_dpi_select_source_omap4,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530849 .ports = omap2plus_ports,
850 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300851};
852
853static const struct dss_features omap54xx_dss_feats __initconst = {
854 .fck_div_max = 64,
855 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200856 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300857 .dpi_select_source = &dss_dpi_select_source_omap5,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530858 .ports = omap2plus_ports,
859 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300860};
861
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530862static const struct dss_features am43xx_dss_feats __initconst = {
863 .fck_div_max = 0,
864 .dss_fck_multiplier = 0,
865 .parent_clk_name = NULL,
866 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530867 .ports = omap2plus_ports,
868 .num_ports = ARRAY_SIZE(omap2plus_ports),
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530869};
870
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200871static const struct dss_features dra7xx_dss_feats __initconst = {
872 .fck_div_max = 64,
873 .dss_fck_multiplier = 1,
874 .parent_clk_name = "dpll_per_x2_ck",
875 .dpi_select_source = &dss_dpi_select_source_dra7xx,
876 .ports = dra7xx_ports,
877 .num_ports = ARRAY_SIZE(dra7xx_ports),
878};
879
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300880static int __init dss_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530881{
882 const struct dss_features *src;
883 struct dss_features *dst;
884
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300885 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530886 if (!dst) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300887 dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530888 return -ENOMEM;
889 }
890
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300891 switch (omapdss_get_version()) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300892 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530893 src = &omap24xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300894 break;
895
896 case OMAPDSS_VER_OMAP34xx_ES1:
897 case OMAPDSS_VER_OMAP34xx_ES3:
898 case OMAPDSS_VER_AM35xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530899 src = &omap34xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300900 break;
901
902 case OMAPDSS_VER_OMAP3630:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530903 src = &omap3630_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300904 break;
905
906 case OMAPDSS_VER_OMAP4430_ES1:
907 case OMAPDSS_VER_OMAP4430_ES2:
908 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530909 src = &omap44xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300910 break;
911
912 case OMAPDSS_VER_OMAP5:
Archit Taneja23362832012-04-08 16:47:01 +0530913 src = &omap54xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300914 break;
915
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530916 case OMAPDSS_VER_AM43xx:
917 src = &am43xx_dss_feats;
918 break;
919
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200920 case OMAPDSS_VER_DRA7xx:
921 src = &dra7xx_dss_feats;
922 break;
923
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300924 default:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530925 return -ENODEV;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300926 }
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530927
928 memcpy(dst, src, sizeof(*dst));
929 dss.feat = dst;
930
931 return 0;
932}
933
Tomi Valkeinen5f0bc7a2014-03-20 11:55:02 +0200934static int __init dss_init_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200935{
936 struct device_node *parent = pdev->dev.of_node;
937 struct device_node *port;
938 int r;
939
940 if (parent == NULL)
941 return 0;
942
943 port = omapdss_of_get_next_port(parent, NULL);
Archit Taneja00592772014-05-08 14:45:12 +0530944 if (!port)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200945 return 0;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200946
Archit Taneja387ce9f2014-05-22 17:01:57 +0530947 if (dss.feat->num_ports == 0)
948 return 0;
949
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200950 do {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530951 enum omap_display_type port_type;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200952 u32 reg;
953
954 r = of_property_read_u32(port, "reg", &reg);
955 if (r)
956 reg = 0;
957
Archit Taneja387ce9f2014-05-22 17:01:57 +0530958 if (reg >= dss.feat->num_ports)
959 continue;
960
961 port_type = dss.feat->ports[reg];
962
963 switch (port_type) {
964 case OMAP_DISPLAY_TYPE_DPI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200965 dpi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530966 break;
967 case OMAP_DISPLAY_TYPE_SDI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200968 sdi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530969 break;
970 default:
971 break;
972 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200973 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
974
975 return 0;
976}
977
Archit Taneja2ac6a1a2014-06-01 12:47:44 +0530978static void __exit dss_uninit_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200979{
Archit Taneja80eb6752014-06-02 14:11:51 +0530980 struct device_node *parent = pdev->dev.of_node;
981 struct device_node *port;
982
983 if (parent == NULL)
984 return;
985
986 port = omapdss_of_get_next_port(parent, NULL);
987 if (!port)
988 return;
989
Archit Taneja387ce9f2014-05-22 17:01:57 +0530990 if (dss.feat->num_ports == 0)
991 return;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200992
Archit Taneja387ce9f2014-05-22 17:01:57 +0530993 do {
994 enum omap_display_type port_type;
995 u32 reg;
996 int r;
997
998 r = of_property_read_u32(port, "reg", &reg);
999 if (r)
1000 reg = 0;
1001
1002 if (reg >= dss.feat->num_ports)
1003 continue;
1004
1005 port_type = dss.feat->ports[reg];
1006
1007 switch (port_type) {
1008 case OMAP_DISPLAY_TYPE_DPI:
1009 dpi_uninit_port(port);
1010 break;
1011 case OMAP_DISPLAY_TYPE_SDI:
1012 sdi_uninit_port(port);
1013 break;
1014 default:
1015 break;
1016 }
1017 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001018}
1019
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001020/* DSS HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001021static int __init omap_dsshw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001022{
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001023 struct resource *dss_mem;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301024 struct device_node *np = pdev->dev.of_node;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001025 u32 rev;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001026 int r;
Tomi Valkeinen99767542014-07-04 13:38:27 +05301027 struct regulator *pll_regulator;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001028
1029 dss.pdev = pdev;
1030
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001031 r = dss_init_features(dss.pdev);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301032 if (r)
1033 return r;
1034
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001035 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
1036 if (!dss_mem) {
1037 DSSERR("can't get IORESOURCE_MEM DSS\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02001038 return -EINVAL;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001039 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02001040
Julia Lawall6e2a14d2012-01-24 14:00:45 +01001041 dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
1042 resource_size(dss_mem));
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001043 if (!dss.base) {
1044 DSSERR("can't ioremap DSS\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02001045 return -ENOMEM;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001046 }
1047
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001048 r = dss_get_clocks();
1049 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02001050 return r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001051
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +03001052 r = dss_setup_default_clock();
1053 if (r)
1054 goto err_setup_clocks;
1055
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001056 pm_runtime_enable(&pdev->dev);
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001057
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001058 r = dss_runtime_get();
1059 if (r)
1060 goto err_runtime_get;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001061
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02001062 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
1063
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001064 /* Select DPLL */
1065 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
1066
Tomi Valkeinena5b83992012-10-22 16:58:36 +03001067 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
1068
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001069#ifdef CONFIG_OMAP2_DSS_VENC
1070 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
1071 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
1072 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
1073#endif
1074 dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
1075 dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
1076 dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
1077 dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
1078 dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001079
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001080 dss_init_ports(pdev);
1081
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301082 if (np && of_property_read_bool(np, "syscon-pll-ctrl")) {
1083 dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
1084 "syscon-pll-ctrl");
1085 if (IS_ERR(dss.syscon_pll_ctrl)) {
1086 dev_err(&pdev->dev,
1087 "failed to get syscon-pll-ctrl regmap\n");
1088 return PTR_ERR(dss.syscon_pll_ctrl);
1089 }
1090
1091 if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
1092 &dss.syscon_pll_ctrl_offset)) {
1093 dev_err(&pdev->dev,
1094 "failed to get syscon-pll-ctrl offset\n");
1095 return -EINVAL;
1096 }
1097 }
1098
Tomi Valkeinen99767542014-07-04 13:38:27 +05301099 pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
1100 if (IS_ERR(pll_regulator)) {
1101 r = PTR_ERR(pll_regulator);
1102
1103 switch (r) {
1104 case -ENOENT:
1105 pll_regulator = NULL;
1106 break;
1107
1108 case -EPROBE_DEFER:
1109 return -EPROBE_DEFER;
1110
1111 default:
1112 DSSERR("can't get DPLL VDDA regulator\n");
1113 return r;
1114 }
1115 }
1116
1117 if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
1118 dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
1119 if (IS_ERR(dss.video1_pll)) {
1120 r = PTR_ERR(dss.video1_pll);
1121 goto err_pll_init;
1122 }
1123 }
1124
1125 if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
1126 dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
1127 if (IS_ERR(dss.video2_pll)) {
1128 r = PTR_ERR(dss.video2_pll);
1129 goto err_pll_init;
1130 }
1131 }
1132
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001133 rev = dss_read_reg(DSS_REVISION);
1134 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
1135 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
1136
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001137 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001138
Tomi Valkeinene40402c2012-03-02 18:01:07 +02001139 dss_debugfs_create_file("dss", dss_dump_regs);
1140
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001141 return 0;
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +02001142
Tomi Valkeinen99767542014-07-04 13:38:27 +05301143err_pll_init:
1144 if (dss.video1_pll)
1145 dss_video_pll_uninit(dss.video1_pll);
1146
1147 if (dss.video2_pll)
1148 dss_video_pll_uninit(dss.video2_pll);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001149err_runtime_get:
1150 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +03001151err_setup_clocks:
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001152 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001153 return r;
1154}
1155
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001156static int __exit omap_dsshw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001157{
Tomi Valkeinen99767542014-07-04 13:38:27 +05301158 if (dss.video1_pll)
1159 dss_video_pll_uninit(dss.video1_pll);
1160
1161 if (dss.video2_pll)
1162 dss_video_pll_uninit(dss.video2_pll);
1163
Archit Taneja2ac6a1a2014-06-01 12:47:44 +05301164 dss_uninit_ports(pdev);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001165
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001166 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001167
1168 dss_put_clocks();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001169
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001170 return 0;
1171}
1172
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001173static int dss_runtime_suspend(struct device *dev)
1174{
1175 dss_save_context();
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001176 dss_set_min_bus_tput(dev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001177 return 0;
1178}
1179
1180static int dss_runtime_resume(struct device *dev)
1181{
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001182 int r;
1183 /*
1184 * Set an arbitrarily high tput request to ensure OPP100.
1185 * What we should really do is to make a request to stay in OPP100,
1186 * without any tput requirements, but that is not currently possible
1187 * via the PM layer.
1188 */
1189
1190 r = dss_set_min_bus_tput(dev, 1000000000);
1191 if (r)
1192 return r;
1193
Tomi Valkeinen39020712011-05-26 14:54:05 +03001194 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001195 return 0;
1196}
1197
1198static const struct dev_pm_ops dss_pm_ops = {
1199 .runtime_suspend = dss_runtime_suspend,
1200 .runtime_resume = dss_runtime_resume,
1201};
1202
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001203static const struct of_device_id dss_of_match[] = {
1204 { .compatible = "ti,omap2-dss", },
1205 { .compatible = "ti,omap3-dss", },
1206 { .compatible = "ti,omap4-dss", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03001207 { .compatible = "ti,omap5-dss", },
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001208 { .compatible = "ti,dra7-dss", },
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001209 {},
1210};
1211
1212MODULE_DEVICE_TABLE(of, dss_of_match);
1213
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001214static struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001215 .remove = __exit_p(omap_dsshw_remove),
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001216 .driver = {
1217 .name = "omapdss_dss",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001218 .pm = &dss_pm_ops,
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001219 .of_match_table = dss_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03001220 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001221 },
1222};
1223
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001224int __init dss_init_platform_driver(void)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001225{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02001226 return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001227}
1228
1229void dss_uninit_platform_driver(void)
1230{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001231 platform_driver_unregister(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001232}