blob: ccc57683ed1ba0616ecd937ded52ddfc5caeb03f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000024#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000026#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000027#include <linux/firmware.h>
Stanislaw Gruszkaba04c7c2011-02-22 02:00:11 +000028#include <linux/pci-aspm.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040029#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080030#include <linux/ipv6.h>
31#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33#include <asm/io.h>
34#include <asm/irq.h>
35
Francois Romieu865c6522008-05-11 14:51:00 +020036#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#define MODULENAME "r8169"
38#define PFX MODULENAME ": "
39
françois romieubca03d52011-01-03 15:07:31 +000040#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
41#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000042#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
43#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080044#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080045#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
46#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080047#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080048#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080049#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080050#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080051#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000052#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000053#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000054#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080055#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
56#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
57#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
58#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#ifdef RTL8169_DEBUG
61#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020062 if (!(expr)) { \
63 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070064 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020065 }
Joe Perches06fa7352007-10-18 21:15:00 +020066#define dprintk(fmt, args...) \
67 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#else
69#define assert(expr) do {} while (0)
70#define dprintk(fmt, args...) do {} while (0)
71#endif /* RTL8169_DEBUG */
72
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020073#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070074 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020075
Julien Ducourthial477206a2012-05-09 00:00:06 +020076#define TX_SLOTS_AVAIL(tp) \
77 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
78
79/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
80#define TX_FRAGS_READY_FOR(tp,nr_frags) \
81 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Linus Torvalds1da177e2005-04-16 15:20:36 -070083/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
84 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050085static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Michal Schmidtaee77e42012-09-09 13:55:26 +000087#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070088#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
89
90#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020091#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000093#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
95#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
96
97#define RTL8169_TX_TIMEOUT (6*HZ)
98#define RTL8169_PHY_TIMEOUT (10*HZ)
99
100/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200101#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
102#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
103#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
104#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
105#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
106#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +0200109 RTL_GIGA_MAC_VER_01 = 0,
110 RTL_GIGA_MAC_VER_02,
111 RTL_GIGA_MAC_VER_03,
112 RTL_GIGA_MAC_VER_04,
113 RTL_GIGA_MAC_VER_05,
114 RTL_GIGA_MAC_VER_06,
115 RTL_GIGA_MAC_VER_07,
116 RTL_GIGA_MAC_VER_08,
117 RTL_GIGA_MAC_VER_09,
118 RTL_GIGA_MAC_VER_10,
119 RTL_GIGA_MAC_VER_11,
120 RTL_GIGA_MAC_VER_12,
121 RTL_GIGA_MAC_VER_13,
122 RTL_GIGA_MAC_VER_14,
123 RTL_GIGA_MAC_VER_15,
124 RTL_GIGA_MAC_VER_16,
125 RTL_GIGA_MAC_VER_17,
126 RTL_GIGA_MAC_VER_18,
127 RTL_GIGA_MAC_VER_19,
128 RTL_GIGA_MAC_VER_20,
129 RTL_GIGA_MAC_VER_21,
130 RTL_GIGA_MAC_VER_22,
131 RTL_GIGA_MAC_VER_23,
132 RTL_GIGA_MAC_VER_24,
133 RTL_GIGA_MAC_VER_25,
134 RTL_GIGA_MAC_VER_26,
135 RTL_GIGA_MAC_VER_27,
136 RTL_GIGA_MAC_VER_28,
137 RTL_GIGA_MAC_VER_29,
138 RTL_GIGA_MAC_VER_30,
139 RTL_GIGA_MAC_VER_31,
140 RTL_GIGA_MAC_VER_32,
141 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800142 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800143 RTL_GIGA_MAC_VER_35,
144 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800145 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800146 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800147 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800148 RTL_GIGA_MAC_VER_40,
149 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000150 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000151 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800152 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800153 RTL_GIGA_MAC_VER_45,
154 RTL_GIGA_MAC_VER_46,
155 RTL_GIGA_MAC_VER_47,
156 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800157 RTL_GIGA_MAC_VER_49,
158 RTL_GIGA_MAC_VER_50,
159 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200160 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161};
162
Francois Romieu2b7b4312011-04-18 22:53:24 -0700163enum rtl_tx_desc_version {
164 RTL_TD_0 = 0,
165 RTL_TD_1 = 1,
166};
167
Francois Romieud58d46b2011-05-03 16:38:29 +0200168#define JUMBO_1K ETH_DATA_LEN
169#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
170#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
171#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
172#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
173
174#define _R(NAME,TD,FW,SZ,B) { \
175 .name = NAME, \
176 .txd_version = TD, \
177 .fw_name = FW, \
178 .jumbo_max = SZ, \
179 .jumbo_tx_csum = B \
180}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800182static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 const char *name;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700184 enum rtl_tx_desc_version txd_version;
Francois Romieu85bffe62011-04-27 08:22:39 +0200185 const char *fw_name;
Francois Romieud58d46b2011-05-03 16:38:29 +0200186 u16 jumbo_max;
187 bool jumbo_tx_csum;
Francois Romieu85bffe62011-04-27 08:22:39 +0200188} rtl_chip_infos[] = {
189 /* PCI devices. */
190 [RTL_GIGA_MAC_VER_01] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200191 _R("RTL8169", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200192 [RTL_GIGA_MAC_VER_02] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200193 _R("RTL8169s", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200194 [RTL_GIGA_MAC_VER_03] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200195 _R("RTL8110s", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200196 [RTL_GIGA_MAC_VER_04] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200197 _R("RTL8169sb/8110sb", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200198 [RTL_GIGA_MAC_VER_05] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200199 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200200 [RTL_GIGA_MAC_VER_06] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200201 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200202 /* PCI-E devices. */
203 [RTL_GIGA_MAC_VER_07] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200204 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200205 [RTL_GIGA_MAC_VER_08] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200206 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200207 [RTL_GIGA_MAC_VER_09] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200208 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200209 [RTL_GIGA_MAC_VER_10] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200210 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200211 [RTL_GIGA_MAC_VER_11] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200212 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200213 [RTL_GIGA_MAC_VER_12] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200214 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200215 [RTL_GIGA_MAC_VER_13] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200216 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200217 [RTL_GIGA_MAC_VER_14] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200218 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200219 [RTL_GIGA_MAC_VER_15] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200220 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200221 [RTL_GIGA_MAC_VER_16] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200222 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200223 [RTL_GIGA_MAC_VER_17] =
hayeswangf75761b2014-03-11 15:11:59 +0800224 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200225 [RTL_GIGA_MAC_VER_18] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200226 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200227 [RTL_GIGA_MAC_VER_19] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200228 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200229 [RTL_GIGA_MAC_VER_20] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200230 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200231 [RTL_GIGA_MAC_VER_21] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200232 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200233 [RTL_GIGA_MAC_VER_22] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200234 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200235 [RTL_GIGA_MAC_VER_23] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200236 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200237 [RTL_GIGA_MAC_VER_24] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200238 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200239 [RTL_GIGA_MAC_VER_25] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200240 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_1,
241 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200242 [RTL_GIGA_MAC_VER_26] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200243 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_2,
244 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200245 [RTL_GIGA_MAC_VER_27] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200246 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200247 [RTL_GIGA_MAC_VER_28] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200248 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200249 [RTL_GIGA_MAC_VER_29] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200250 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1,
251 JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200252 [RTL_GIGA_MAC_VER_30] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200253 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1,
254 JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200255 [RTL_GIGA_MAC_VER_31] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200256 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200257 [RTL_GIGA_MAC_VER_32] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200258 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_1,
259 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200260 [RTL_GIGA_MAC_VER_33] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200261 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_2,
262 JUMBO_9K, false),
Hayes Wang70090422011-07-06 15:58:06 +0800263 [RTL_GIGA_MAC_VER_34] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200264 _R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3,
265 JUMBO_9K, false),
Hayes Wangc2218922011-09-06 16:55:18 +0800266 [RTL_GIGA_MAC_VER_35] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200267 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_1,
268 JUMBO_9K, false),
Hayes Wangc2218922011-09-06 16:55:18 +0800269 [RTL_GIGA_MAC_VER_36] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200270 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_2,
271 JUMBO_9K, false),
Hayes Wang7e18dca2012-03-30 14:33:02 +0800272 [RTL_GIGA_MAC_VER_37] =
273 _R("RTL8402", RTL_TD_1, FIRMWARE_8402_1,
274 JUMBO_1K, true),
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800275 [RTL_GIGA_MAC_VER_38] =
276 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_1,
277 JUMBO_9K, false),
Hayes Wang5598bfe2012-07-02 17:23:21 +0800278 [RTL_GIGA_MAC_VER_39] =
279 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_1,
280 JUMBO_1K, true),
Hayes Wangc5583862012-07-02 17:23:22 +0800281 [RTL_GIGA_MAC_VER_40] =
hayeswangbeb330a2013-04-01 22:23:39 +0000282 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_2,
Hayes Wangc5583862012-07-02 17:23:22 +0800283 JUMBO_9K, false),
284 [RTL_GIGA_MAC_VER_41] =
285 _R("RTL8168g/8111g", RTL_TD_1, NULL, JUMBO_9K, false),
hayeswang57538c42013-04-01 22:23:40 +0000286 [RTL_GIGA_MAC_VER_42] =
287 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_3,
288 JUMBO_9K, false),
hayeswang58152cd2013-04-01 22:23:42 +0000289 [RTL_GIGA_MAC_VER_43] =
290 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_2,
291 JUMBO_1K, true),
hayeswang45dd95c2013-07-08 17:09:01 +0800292 [RTL_GIGA_MAC_VER_44] =
293 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_2,
294 JUMBO_9K, false),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800295 [RTL_GIGA_MAC_VER_45] =
296 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_1,
297 JUMBO_9K, false),
298 [RTL_GIGA_MAC_VER_46] =
299 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_2,
300 JUMBO_9K, false),
301 [RTL_GIGA_MAC_VER_47] =
302 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_1,
303 JUMBO_1K, false),
304 [RTL_GIGA_MAC_VER_48] =
305 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_2,
306 JUMBO_1K, false),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800307 [RTL_GIGA_MAC_VER_49] =
308 _R("RTL8168ep/8111ep", RTL_TD_1, NULL,
309 JUMBO_9K, false),
310 [RTL_GIGA_MAC_VER_50] =
311 _R("RTL8168ep/8111ep", RTL_TD_1, NULL,
312 JUMBO_9K, false),
313 [RTL_GIGA_MAC_VER_51] =
314 _R("RTL8168ep/8111ep", RTL_TD_1, NULL,
315 JUMBO_9K, false),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316};
317#undef _R
318
Francois Romieubcf0bf92006-07-26 23:14:13 +0200319enum cfg_version {
320 RTL_CFG_0 = 0x00,
321 RTL_CFG_1,
322 RTL_CFG_2
323};
324
Benoit Taine9baa3c32014-08-08 15:56:03 +0200325static const struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200326 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200327 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Chun-Hao Lin610c9082016-12-27 16:29:43 +0800328 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8161), 0, 0, RTL_CFG_1 },
Francois Romieud81bf552006-09-20 21:31:20 +0200329 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100330 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200331 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200332 { PCI_VENDOR_ID_DLINK, 0x4300,
333 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200334 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000335 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200336 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200337 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
338 { PCI_VENDOR_ID_LINKSYS, 0x1032,
339 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100340 { 0x0001, 0x8168,
341 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 {0,},
343};
344
345MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
346
Ard Biesheuvel27896c82016-05-14 22:40:15 +0200347static int use_dac = -1;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200348static struct {
349 u32 msg_enable;
350} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
Francois Romieu07d3f512007-02-21 22:40:46 +0100352enum rtl_registers {
353 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100354 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100355 MAR0 = 8, /* Multicast filter. */
356 CounterAddrLow = 0x10,
357 CounterAddrHigh = 0x14,
358 TxDescStartAddrLow = 0x20,
359 TxDescStartAddrHigh = 0x24,
360 TxHDescStartAddrLow = 0x28,
361 TxHDescStartAddrHigh = 0x2c,
362 FLASH = 0x30,
363 ERSR = 0x36,
364 ChipCmd = 0x37,
365 TxPoll = 0x38,
366 IntrMask = 0x3c,
367 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700368
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800369 TxConfig = 0x40,
370#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
371#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
372
373 RxConfig = 0x44,
374#define RX128_INT_EN (1 << 15) /* 8111c and later */
375#define RX_MULTI_EN (1 << 14) /* 8111c only */
376#define RXCFG_FIFO_SHIFT 13
377 /* No threshold before first PCI xfer */
378#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000379#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800380#define RXCFG_DMA_SHIFT 8
381 /* Unlimited maximum PCI burst. */
382#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700383
Francois Romieu07d3f512007-02-21 22:40:46 +0100384 RxMissed = 0x4c,
385 Cfg9346 = 0x50,
386 Config0 = 0x51,
387 Config1 = 0x52,
388 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200389#define PME_SIGNAL (1 << 5) /* 8168c and later */
390
Francois Romieu07d3f512007-02-21 22:40:46 +0100391 Config3 = 0x54,
392 Config4 = 0x55,
393 Config5 = 0x56,
394 MultiIntr = 0x5c,
395 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100396 PHYstatus = 0x6c,
397 RxMaxSize = 0xda,
398 CPlusCmd = 0xe0,
399 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300400
401#define RTL_COALESCE_MASK 0x0f
402#define RTL_COALESCE_SHIFT 4
403#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
404#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
405
Francois Romieu07d3f512007-02-21 22:40:46 +0100406 RxDescAddrLow = 0xe4,
407 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000408 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
409
410#define NoEarlyTx 0x3f /* Max value : no early transmit. */
411
412 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
413
414#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800415#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000416
Francois Romieu07d3f512007-02-21 22:40:46 +0100417 FuncEvent = 0xf0,
418 FuncEventMask = 0xf4,
419 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800420 IBCR0 = 0xf8,
421 IBCR2 = 0xf9,
422 IBIMR0 = 0xfa,
423 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100424 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425};
426
Francois Romieuf162a5d2008-06-01 22:37:49 +0200427enum rtl8110_registers {
428 TBICSR = 0x64,
429 TBI_ANAR = 0x68,
430 TBI_LPAR = 0x6a,
431};
432
433enum rtl8168_8101_registers {
434 CSIDR = 0x64,
435 CSIAR = 0x68,
436#define CSIAR_FLAG 0x80000000
437#define CSIAR_WRITE_CMD 0x80000000
438#define CSIAR_BYTE_ENABLE 0x0f
439#define CSIAR_BYTE_ENABLE_SHIFT 12
440#define CSIAR_ADDR_MASK 0x0fff
Hayes Wang7e18dca2012-03-30 14:33:02 +0800441#define CSIAR_FUNC_CARD 0x00000000
442#define CSIAR_FUNC_SDIO 0x00010000
443#define CSIAR_FUNC_NIC 0x00020000
hayeswang45dd95c2013-07-08 17:09:01 +0800444#define CSIAR_FUNC_NIC2 0x00010000
françois romieu065c27c2011-01-03 15:08:12 +0000445 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200446 EPHYAR = 0x80,
447#define EPHYAR_FLAG 0x80000000
448#define EPHYAR_WRITE_CMD 0x80000000
449#define EPHYAR_REG_MASK 0x1f
450#define EPHYAR_REG_SHIFT 16
451#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800452 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800453#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800454#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200455 DBG_REG = 0xd1,
456#define FIX_NAK_1 (1 << 4)
457#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800458 TWSI = 0xd2,
459 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800460#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800461#define TX_EMPTY (1 << 5)
462#define RX_EMPTY (1 << 4)
463#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800464#define EN_NDP (1 << 3)
465#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800466#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000467 EFUSEAR = 0xdc,
468#define EFUSEAR_FLAG 0x80000000
469#define EFUSEAR_WRITE_CMD 0x80000000
470#define EFUSEAR_READ_CMD 0x00000000
471#define EFUSEAR_REG_MASK 0x03ff
472#define EFUSEAR_REG_SHIFT 8
473#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800474 MISC_1 = 0xf2,
475#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200476};
477
françois romieuc0e45c12011-01-03 15:08:04 +0000478enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800479 LED_FREQ = 0x1a,
480 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000481 ERIDR = 0x70,
482 ERIAR = 0x74,
483#define ERIAR_FLAG 0x80000000
484#define ERIAR_WRITE_CMD 0x80000000
485#define ERIAR_READ_CMD 0x00000000
486#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000487#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800488#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
489#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
490#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800491#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800492#define ERIAR_MASK_SHIFT 12
493#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
494#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800495#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800496#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800497#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000498 EPHY_RXER_NUM = 0x7c,
499 OCPDR = 0xb0, /* OCP GPHY access */
500#define OCPDR_WRITE_CMD 0x80000000
501#define OCPDR_READ_CMD 0x00000000
502#define OCPDR_REG_MASK 0x7f
503#define OCPDR_GPHY_REG_SHIFT 16
504#define OCPDR_DATA_MASK 0xffff
505 OCPAR = 0xb4,
506#define OCPAR_FLAG 0x80000000
507#define OCPAR_GPHY_WRITE_CMD 0x8000f060
508#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800509 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000510 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
511 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200512#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800513#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800514#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800515#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800516#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000517};
518
Francois Romieu07d3f512007-02-21 22:40:46 +0100519enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100521 SYSErr = 0x8000,
522 PCSTimeout = 0x4000,
523 SWInt = 0x0100,
524 TxDescUnavail = 0x0080,
525 RxFIFOOver = 0x0040,
526 LinkChg = 0x0020,
527 RxOverflow = 0x0010,
528 TxErr = 0x0008,
529 TxOK = 0x0004,
530 RxErr = 0x0002,
531 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
533 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400534 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200535 RxFOVF = (1 << 23),
536 RxRWT = (1 << 22),
537 RxRES = (1 << 21),
538 RxRUNT = (1 << 20),
539 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
541 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800542 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100543 CmdReset = 0x10,
544 CmdRxEnb = 0x08,
545 CmdTxEnb = 0x04,
546 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
Francois Romieu275391a2007-02-23 23:50:28 +0100548 /* TXPoll register p.5 */
549 HPQ = 0x80, /* Poll cmd on the high prio queue */
550 NPQ = 0x40, /* Poll cmd on the low prio queue */
551 FSWInt = 0x01, /* Forced software interrupt */
552
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100554 Cfg9346_Lock = 0x00,
555 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556
557 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100558 AcceptErr = 0x20,
559 AcceptRunt = 0x10,
560 AcceptBroadcast = 0x08,
561 AcceptMulticast = 0x04,
562 AcceptMyPhys = 0x02,
563 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200564#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 /* TxConfigBits */
567 TxInterFrameGapShift = 24,
568 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
569
Francois Romieu5d06a992006-02-23 00:47:58 +0100570 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200571 LEDS1 = (1 << 7),
572 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200573 Speed_down = (1 << 4),
574 MEMMAP = (1 << 3),
575 IOMAP = (1 << 2),
576 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100577 PMEnable = (1 << 0), /* Power Management Enable */
578
Francois Romieu6dccd162007-02-13 23:38:05 +0100579 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000580 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000581 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100582 PCI_Clock_66MHz = 0x01,
583 PCI_Clock_33MHz = 0x00,
584
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100585 /* Config3 register p.25 */
586 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
587 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200588 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800589 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200590 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100591
Francois Romieud58d46b2011-05-03 16:38:29 +0200592 /* Config4 register */
593 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
594
Francois Romieu5d06a992006-02-23 00:47:58 +0100595 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100596 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
597 MWF = (1 << 5), /* Accept Multicast wakeup frame */
598 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200599 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100600 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100601 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000602 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100603
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604 /* TBICSR p.28 */
605 TBIReset = 0x80000000,
606 TBILoopback = 0x40000000,
607 TBINwEnable = 0x20000000,
608 TBINwRestart = 0x10000000,
609 TBILinkOk = 0x02000000,
610 TBINwComplete = 0x01000000,
611
612 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200613 EnableBist = (1 << 15), // 8168 8101
614 Mac_dbgo_oe = (1 << 14), // 8168 8101
615 Normal_mode = (1 << 13), // unused
616 Force_half_dup = (1 << 12), // 8168 8101
617 Force_rxflow_en = (1 << 11), // 8168 8101
618 Force_txflow_en = (1 << 10), // 8168 8101
619 Cxpl_dbg_sel = (1 << 9), // 8168 8101
620 ASF = (1 << 8), // 8168 8101
621 PktCntrDisable = (1 << 7), // 8168 8101
622 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 RxVlan = (1 << 6),
624 RxChkSum = (1 << 5),
625 PCIDAC = (1 << 4),
626 PCIMulRW = (1 << 3),
Francois Romieu0e485152007-02-20 00:00:26 +0100627 INTT_0 = 0x0000, // 8168
628 INTT_1 = 0x0001, // 8168
629 INTT_2 = 0x0002, // 8168
630 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631
632 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100633 TBI_Enable = 0x80,
634 TxFlowCtrl = 0x40,
635 RxFlowCtrl = 0x20,
636 _1000bpsF = 0x10,
637 _100bps = 0x08,
638 _10bps = 0x04,
639 LinkStatus = 0x02,
640 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100643 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200644
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200645 /* ResetCounterCommand */
646 CounterReset = 0x1,
647
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200648 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100649 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800650
651 /* magic enable v2 */
652 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653};
654
Francois Romieu2b7b4312011-04-18 22:53:24 -0700655enum rtl_desc_bit {
656 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
658 RingEnd = (1 << 30), /* End of descriptor ring */
659 FirstFrag = (1 << 29), /* First segment of a packet */
660 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700661};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662
Francois Romieu2b7b4312011-04-18 22:53:24 -0700663/* Generic case. */
664enum rtl_tx_desc_bit {
665 /* First doubleword. */
666 TD_LSO = (1 << 27), /* Large Send Offload */
667#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
Francois Romieu2b7b4312011-04-18 22:53:24 -0700669 /* Second doubleword. */
670 TxVlanTag = (1 << 17), /* Add VLAN tag */
671};
672
673/* 8169, 8168b and 810x except 8102e. */
674enum rtl_tx_desc_bit_0 {
675 /* First doubleword. */
676#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
677 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
678 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
679 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
680};
681
682/* 8102e, 8168c and beyond. */
683enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800684 /* First doubleword. */
685 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800686 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800687#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800688#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800689
Francois Romieu2b7b4312011-04-18 22:53:24 -0700690 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800691#define TCPHO_SHIFT 18
692#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700693#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800694 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
695 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700696 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
697 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
698};
699
Francois Romieu2b7b4312011-04-18 22:53:24 -0700700enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 /* Rx private */
702 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500703 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704
705#define RxProtoUDP (PID1)
706#define RxProtoTCP (PID0)
707#define RxProtoIP (PID1 | PID0)
708#define RxProtoMask RxProtoIP
709
710 IPFail = (1 << 16), /* IP checksum failed */
711 UDPFail = (1 << 15), /* UDP/IP checksum failed */
712 TCPFail = (1 << 14), /* TCP/IP checksum failed */
713 RxVlanTag = (1 << 16), /* VLAN tag available */
714};
715
716#define RsvdMask 0x3fffc000
717
718struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200719 __le32 opts1;
720 __le32 opts2;
721 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722};
723
724struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200725 __le32 opts1;
726 __le32 opts2;
727 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728};
729
730struct ring_info {
731 struct sk_buff *skb;
732 u32 len;
733 u8 __pad[sizeof(void *) - sizeof(u32)];
734};
735
Ivan Vecera355423d2009-02-06 21:49:57 -0800736struct rtl8169_counters {
737 __le64 tx_packets;
738 __le64 rx_packets;
739 __le64 tx_errors;
740 __le32 rx_errors;
741 __le16 rx_missed;
742 __le16 align_errors;
743 __le32 tx_one_collision;
744 __le32 tx_multi_collision;
745 __le64 rx_unicast;
746 __le64 rx_broadcast;
747 __le32 rx_multicast;
748 __le16 tx_aborted;
749 __le16 tx_underun;
750};
751
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200752struct rtl8169_tc_offsets {
753 bool inited;
754 __le64 tx_errors;
755 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200756 __le16 tx_aborted;
757};
758
Francois Romieuda78dbf2012-01-26 14:18:23 +0100759enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100760 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100761 RTL_FLAG_TASK_SLOW_PENDING,
762 RTL_FLAG_TASK_RESET_PENDING,
763 RTL_FLAG_TASK_PHY_PENDING,
764 RTL_FLAG_MAX
765};
766
Junchang Wang8027aa22012-03-04 23:30:32 +0100767struct rtl8169_stats {
768 u64 packets;
769 u64 bytes;
770 struct u64_stats_sync syncp;
771};
772
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773struct rtl8169_private {
774 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200775 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000776 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700777 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200778 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700779 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
781 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100783 struct rtl8169_stats rx_stats;
784 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
786 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
787 dma_addr_t TxPhyAddr;
788 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000789 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 struct timer_list timer;
792 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100793
794 u16 event_slow;
Francois Romieu50970832017-10-27 13:24:49 +0300795 const struct rtl_coalesce_info *coalesce_info;
françois romieuc0e45c12011-01-03 15:08:04 +0000796
797 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200798 void (*write)(struct rtl8169_private *, int, int);
799 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000800 } mdio_ops;
801
françois romieu065c27c2011-01-03 15:08:12 +0000802 struct pll_power_ops {
803 void (*down)(struct rtl8169_private *);
804 void (*up)(struct rtl8169_private *);
805 } pll_power_ops;
806
Francois Romieud58d46b2011-05-03 16:38:29 +0200807 struct jumbo_ops {
808 void (*enable)(struct rtl8169_private *);
809 void (*disable)(struct rtl8169_private *);
810 } jumbo_ops;
811
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800812 struct csi_ops {
Francois Romieu52989f02012-07-06 13:37:00 +0200813 void (*write)(struct rtl8169_private *, int, int);
814 u32 (*read)(struct rtl8169_private *, int);
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800815 } csi_ops;
816
Oliver Neukum54405cd2011-01-06 21:55:13 +0100817 int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
Philippe Reynes6fa1ba62017-02-23 22:34:43 +0100818 int (*get_link_ksettings)(struct net_device *,
819 struct ethtool_link_ksettings *);
françois romieu4da19632011-01-03 15:07:55 +0000820 void (*phy_reset_enable)(struct rtl8169_private *tp);
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200821 void (*hw_start)(struct rtl8169_private *tp);
françois romieu4da19632011-01-03 15:07:55 +0000822 unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200823 unsigned int (*link_ok)(struct rtl8169_private *tp);
Francois Romieu8b4ab282008-11-19 22:05:25 -0800824 int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
hayeswang5888d3f2014-07-11 16:25:56 +0800825 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100826
827 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100828 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
829 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100830 struct work_struct work;
831 } wk;
832
Francois Romieuccdffb92008-07-26 14:26:06 +0200833 struct mii_if_info mii;
Corinna Vinschen42020322015-09-10 10:47:35 +0200834 dma_addr_t counters_phys_addr;
835 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200836 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000837 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000838
Francois Romieub6ffd972011-06-17 17:00:05 +0200839 struct rtl_fw {
840 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200841
842#define RTL_VER_SIZE 32
843
844 char version[RTL_VER_SIZE];
845
846 struct rtl_fw_phy_action {
847 __le32 *code;
848 size_t size;
849 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200850 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300851#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800852
853 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854};
855
Ralf Baechle979b6c12005-06-13 14:30:40 -0700856MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700859MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200860module_param_named(debug, debug.msg_enable, int, 0);
861MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862MODULE_LICENSE("GPL");
863MODULE_VERSION(RTL8169_VERSION);
françois romieubca03d52011-01-03 15:07:31 +0000864MODULE_FIRMWARE(FIRMWARE_8168D_1);
865MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000866MODULE_FIRMWARE(FIRMWARE_8168E_1);
867MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400868MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800869MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800870MODULE_FIRMWARE(FIRMWARE_8168F_1);
871MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800872MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800873MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800874MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800875MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000876MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000877MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000878MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800879MODULE_FIRMWARE(FIRMWARE_8168H_1);
880MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200881MODULE_FIRMWARE(FIRMWARE_8107E_1);
882MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100884static inline struct device *tp_to_dev(struct rtl8169_private *tp)
885{
886 return &tp->pci_dev->dev;
887}
888
Francois Romieuda78dbf2012-01-26 14:18:23 +0100889static void rtl_lock_work(struct rtl8169_private *tp)
890{
891 mutex_lock(&tp->wk.mutex);
892}
893
894static void rtl_unlock_work(struct rtl8169_private *tp)
895{
896 mutex_unlock(&tp->wk.mutex);
897}
898
Heiner Kallweitcb732002018-03-20 07:45:35 +0100899static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200900{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100901 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800902 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200903}
904
Francois Romieuffc46952012-07-06 14:19:23 +0200905struct rtl_cond {
906 bool (*check)(struct rtl8169_private *);
907 const char *msg;
908};
909
910static void rtl_udelay(unsigned int d)
911{
912 udelay(d);
913}
914
915static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
916 void (*delay)(unsigned int), unsigned int d, int n,
917 bool high)
918{
919 int i;
920
921 for (i = 0; i < n; i++) {
922 delay(d);
923 if (c->check(tp) == high)
924 return true;
925 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200926 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
927 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200928 return false;
929}
930
931static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
932 const struct rtl_cond *c,
933 unsigned int d, int n)
934{
935 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
936}
937
938static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
939 const struct rtl_cond *c,
940 unsigned int d, int n)
941{
942 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
943}
944
945static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
946 const struct rtl_cond *c,
947 unsigned int d, int n)
948{
949 return rtl_loop_wait(tp, c, msleep, d, n, true);
950}
951
952static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
953 const struct rtl_cond *c,
954 unsigned int d, int n)
955{
956 return rtl_loop_wait(tp, c, msleep, d, n, false);
957}
958
959#define DECLARE_RTL_COND(name) \
960static bool name ## _check(struct rtl8169_private *); \
961 \
962static const struct rtl_cond name = { \
963 .check = name ## _check, \
964 .msg = #name \
965}; \
966 \
967static bool name ## _check(struct rtl8169_private *tp)
968
Hayes Wangc5583862012-07-02 17:23:22 +0800969static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
970{
971 if (reg & 0xffff0001) {
972 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
973 return true;
974 }
975 return false;
976}
977
978DECLARE_RTL_COND(rtl_ocp_gphy_cond)
979{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200980 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800981}
982
983static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
984{
Hayes Wangc5583862012-07-02 17:23:22 +0800985 if (rtl_ocp_reg_failure(tp, reg))
986 return;
987
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200988 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800989
990 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
991}
992
993static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
994{
Hayes Wangc5583862012-07-02 17:23:22 +0800995 if (rtl_ocp_reg_failure(tp, reg))
996 return 0;
997
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200998 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800999
1000 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001001 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +08001002}
1003
Hayes Wangc5583862012-07-02 17:23:22 +08001004static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
1005{
Hayes Wangc5583862012-07-02 17:23:22 +08001006 if (rtl_ocp_reg_failure(tp, reg))
1007 return;
1008
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001009 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +08001010}
1011
1012static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
1013{
Hayes Wangc5583862012-07-02 17:23:22 +08001014 if (rtl_ocp_reg_failure(tp, reg))
1015 return 0;
1016
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001017 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +08001018
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001019 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +08001020}
1021
1022#define OCP_STD_PHY_BASE 0xa400
1023
1024static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
1025{
1026 if (reg == 0x1f) {
1027 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
1028 return;
1029 }
1030
1031 if (tp->ocp_base != OCP_STD_PHY_BASE)
1032 reg -= 0x10;
1033
1034 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
1035}
1036
1037static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
1038{
1039 if (tp->ocp_base != OCP_STD_PHY_BASE)
1040 reg -= 0x10;
1041
1042 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
1043}
1044
hayeswangeee37862013-04-01 22:23:38 +00001045static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
1046{
1047 if (reg == 0x1f) {
1048 tp->ocp_base = value << 4;
1049 return;
1050 }
1051
1052 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
1053}
1054
1055static int mac_mcu_read(struct rtl8169_private *tp, int reg)
1056{
1057 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
1058}
1059
Francois Romieuffc46952012-07-06 14:19:23 +02001060DECLARE_RTL_COND(rtl_phyar_cond)
1061{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001062 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +02001063}
1064
Francois Romieu24192212012-07-06 20:19:42 +02001065static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001067 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068
Francois Romieuffc46952012-07-06 14:19:23 +02001069 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -07001070 /*
Timo Teräs81a95f02010-06-09 17:31:48 -07001071 * According to hardware specs a 20us delay is required after write
1072 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -07001073 */
Timo Teräs81a95f02010-06-09 17:31:48 -07001074 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075}
1076
Francois Romieu24192212012-07-06 20:19:42 +02001077static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078{
Francois Romieuffc46952012-07-06 14:19:23 +02001079 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001081 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082
Francois Romieuffc46952012-07-06 14:19:23 +02001083 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001084 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +02001085
Timo Teräs81a95f02010-06-09 17:31:48 -07001086 /*
1087 * According to hardware specs a 20us delay is required after read
1088 * complete indication, but before sending next command.
1089 */
1090 udelay(20);
1091
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 return value;
1093}
1094
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001095DECLARE_RTL_COND(rtl_ocpar_cond)
1096{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001097 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001098}
1099
Francois Romieu24192212012-07-06 20:19:42 +02001100static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +00001101{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001102 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
1103 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
1104 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001105
Francois Romieuffc46952012-07-06 14:19:23 +02001106 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +00001107}
1108
Francois Romieu24192212012-07-06 20:19:42 +02001109static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +00001110{
Francois Romieu24192212012-07-06 20:19:42 +02001111 r8168dp_1_mdio_access(tp, reg,
1112 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +00001113}
1114
Francois Romieu24192212012-07-06 20:19:42 +02001115static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +00001116{
Francois Romieu24192212012-07-06 20:19:42 +02001117 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +00001118
1119 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001120 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
1121 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001122
Francois Romieuffc46952012-07-06 14:19:23 +02001123 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001124 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +00001125}
1126
françois romieue6de30d2011-01-03 15:08:37 +00001127#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1128
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001129static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001130{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001131 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001132}
1133
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001134static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001135{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001136 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001137}
1138
Francois Romieu24192212012-07-06 20:19:42 +02001139static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001140{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001141 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001142
Francois Romieu24192212012-07-06 20:19:42 +02001143 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001144
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001145 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001146}
1147
Francois Romieu24192212012-07-06 20:19:42 +02001148static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001149{
1150 int value;
1151
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001152 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001153
Francois Romieu24192212012-07-06 20:19:42 +02001154 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001155
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001156 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001157
1158 return value;
1159}
1160
françois romieu4da19632011-01-03 15:07:55 +00001161static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001162{
Francois Romieu24192212012-07-06 20:19:42 +02001163 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001164}
1165
françois romieu4da19632011-01-03 15:07:55 +00001166static int rtl_readphy(struct rtl8169_private *tp, int location)
1167{
Francois Romieu24192212012-07-06 20:19:42 +02001168 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001169}
1170
1171static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1172{
1173 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1174}
1175
Chun-Hao Lin76564422014-10-01 23:17:17 +08001176static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001177{
1178 int val;
1179
françois romieu4da19632011-01-03 15:07:55 +00001180 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001181 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001182}
1183
Francois Romieuccdffb92008-07-26 14:26:06 +02001184static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
1185 int val)
1186{
1187 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001188
françois romieu4da19632011-01-03 15:07:55 +00001189 rtl_writephy(tp, location, val);
Francois Romieuccdffb92008-07-26 14:26:06 +02001190}
1191
1192static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
1193{
1194 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001195
françois romieu4da19632011-01-03 15:07:55 +00001196 return rtl_readphy(tp, location);
Francois Romieuccdffb92008-07-26 14:26:06 +02001197}
1198
Francois Romieuffc46952012-07-06 14:19:23 +02001199DECLARE_RTL_COND(rtl_ephyar_cond)
1200{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001201 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001202}
1203
Francois Romieufdf6fc02012-07-06 22:40:38 +02001204static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001205{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001206 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001207 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1208
Francois Romieuffc46952012-07-06 14:19:23 +02001209 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1210
1211 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001212}
1213
Francois Romieufdf6fc02012-07-06 22:40:38 +02001214static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001215{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001216 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001217
Francois Romieuffc46952012-07-06 14:19:23 +02001218 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001219 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001220}
1221
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001222DECLARE_RTL_COND(rtl_eriar_cond)
1223{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001224 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001225}
1226
Francois Romieufdf6fc02012-07-06 22:40:38 +02001227static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1228 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001229{
Hayes Wang133ac402011-07-06 15:58:05 +08001230 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001231 RTL_W32(tp, ERIDR, val);
1232 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001233
Francois Romieuffc46952012-07-06 14:19:23 +02001234 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001235}
1236
Francois Romieufdf6fc02012-07-06 22:40:38 +02001237static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001238{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001239 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001240
Francois Romieuffc46952012-07-06 14:19:23 +02001241 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001242 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001243}
1244
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001245static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001246 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001247{
1248 u32 val;
1249
Francois Romieufdf6fc02012-07-06 22:40:38 +02001250 val = rtl_eri_read(tp, addr, type);
1251 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001252}
1253
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001254static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1255{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001256 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001257 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001258 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001259}
1260
1261static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1262{
1263 return rtl_eri_read(tp, reg, ERIAR_OOB);
1264}
1265
1266static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1267{
1268 switch (tp->mac_version) {
1269 case RTL_GIGA_MAC_VER_27:
1270 case RTL_GIGA_MAC_VER_28:
1271 case RTL_GIGA_MAC_VER_31:
1272 return r8168dp_ocp_read(tp, mask, reg);
1273 case RTL_GIGA_MAC_VER_49:
1274 case RTL_GIGA_MAC_VER_50:
1275 case RTL_GIGA_MAC_VER_51:
1276 return r8168ep_ocp_read(tp, mask, reg);
1277 default:
1278 BUG();
1279 return ~0;
1280 }
1281}
1282
1283static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1284 u32 data)
1285{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001286 RTL_W32(tp, OCPDR, data);
1287 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001288 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1289}
1290
1291static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1292 u32 data)
1293{
1294 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1295 data, ERIAR_OOB);
1296}
1297
1298static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
1299{
1300 switch (tp->mac_version) {
1301 case RTL_GIGA_MAC_VER_27:
1302 case RTL_GIGA_MAC_VER_28:
1303 case RTL_GIGA_MAC_VER_31:
1304 r8168dp_ocp_write(tp, mask, reg, data);
1305 break;
1306 case RTL_GIGA_MAC_VER_49:
1307 case RTL_GIGA_MAC_VER_50:
1308 case RTL_GIGA_MAC_VER_51:
1309 r8168ep_ocp_write(tp, mask, reg, data);
1310 break;
1311 default:
1312 BUG();
1313 break;
1314 }
1315}
1316
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001317static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
1318{
1319 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1320
1321 ocp_write(tp, 0x1, 0x30, 0x00000001);
1322}
1323
1324#define OOB_CMD_RESET 0x00
1325#define OOB_CMD_DRIVER_START 0x05
1326#define OOB_CMD_DRIVER_STOP 0x06
1327
1328static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1329{
1330 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1331}
1332
1333DECLARE_RTL_COND(rtl_ocp_read_cond)
1334{
1335 u16 reg;
1336
1337 reg = rtl8168_get_ocp_reg(tp);
1338
1339 return ocp_read(tp, 0x0f, reg) & 0x00000800;
1340}
1341
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001342DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1343{
1344 return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
1345}
1346
1347DECLARE_RTL_COND(rtl_ocp_tx_cond)
1348{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001349 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001350}
1351
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001352static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1353{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001354 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001355 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001356 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1357 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001358}
1359
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001360static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001361{
1362 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001363 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
1364}
1365
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001366static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1367{
1368 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1369 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1370 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1371}
1372
1373static void rtl8168_driver_start(struct rtl8169_private *tp)
1374{
1375 switch (tp->mac_version) {
1376 case RTL_GIGA_MAC_VER_27:
1377 case RTL_GIGA_MAC_VER_28:
1378 case RTL_GIGA_MAC_VER_31:
1379 rtl8168dp_driver_start(tp);
1380 break;
1381 case RTL_GIGA_MAC_VER_49:
1382 case RTL_GIGA_MAC_VER_50:
1383 case RTL_GIGA_MAC_VER_51:
1384 rtl8168ep_driver_start(tp);
1385 break;
1386 default:
1387 BUG();
1388 break;
1389 }
1390}
1391
1392static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1393{
1394 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1395 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
1396}
1397
1398static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1399{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001400 rtl8168ep_stop_cmac(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001401 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1402 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1403 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1404}
1405
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001406static void rtl8168_driver_stop(struct rtl8169_private *tp)
1407{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001408 switch (tp->mac_version) {
1409 case RTL_GIGA_MAC_VER_27:
1410 case RTL_GIGA_MAC_VER_28:
1411 case RTL_GIGA_MAC_VER_31:
1412 rtl8168dp_driver_stop(tp);
1413 break;
1414 case RTL_GIGA_MAC_VER_49:
1415 case RTL_GIGA_MAC_VER_50:
1416 case RTL_GIGA_MAC_VER_51:
1417 rtl8168ep_driver_stop(tp);
1418 break;
1419 default:
1420 BUG();
1421 break;
1422 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001423}
1424
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001425static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001426{
1427 u16 reg = rtl8168_get_ocp_reg(tp);
1428
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001429 return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001430}
1431
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001432static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001433{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001434 return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001435}
1436
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001437static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001438{
1439 switch (tp->mac_version) {
1440 case RTL_GIGA_MAC_VER_27:
1441 case RTL_GIGA_MAC_VER_28:
1442 case RTL_GIGA_MAC_VER_31:
1443 return r8168dp_check_dash(tp);
1444 case RTL_GIGA_MAC_VER_49:
1445 case RTL_GIGA_MAC_VER_50:
1446 case RTL_GIGA_MAC_VER_51:
1447 return r8168ep_check_dash(tp);
1448 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001449 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001450 }
1451}
1452
françois romieuc28aa382011-08-02 03:53:43 +00001453struct exgmac_reg {
1454 u16 addr;
1455 u16 mask;
1456 u32 val;
1457};
1458
Francois Romieufdf6fc02012-07-06 22:40:38 +02001459static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001460 const struct exgmac_reg *r, int len)
1461{
1462 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001463 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001464 r++;
1465 }
1466}
1467
Francois Romieuffc46952012-07-06 14:19:23 +02001468DECLARE_RTL_COND(rtl_efusear_cond)
1469{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001470 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001471}
1472
Francois Romieufdf6fc02012-07-06 22:40:38 +02001473static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001474{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001475 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001476
Francois Romieuffc46952012-07-06 14:19:23 +02001477 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001478 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001479}
1480
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001481static u16 rtl_get_events(struct rtl8169_private *tp)
1482{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001483 return RTL_R16(tp, IntrStatus);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001484}
1485
1486static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1487{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001488 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001489 mmiowb();
1490}
1491
1492static void rtl_irq_disable(struct rtl8169_private *tp)
1493{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001494 RTL_W16(tp, IntrMask, 0);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001495 mmiowb();
1496}
1497
Francois Romieu3e990ff2012-01-26 12:50:01 +01001498static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1499{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001500 RTL_W16(tp, IntrMask, bits);
Francois Romieu3e990ff2012-01-26 12:50:01 +01001501}
1502
Francois Romieuda78dbf2012-01-26 14:18:23 +01001503#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1504#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1505#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1506
1507static void rtl_irq_enable_all(struct rtl8169_private *tp)
1508{
1509 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1510}
1511
françois romieu811fd302011-12-04 20:30:45 +00001512static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001514 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001515 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001516 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517}
1518
françois romieu4da19632011-01-03 15:07:55 +00001519static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001521 return RTL_R32(tp, TBICSR) & TBIReset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522}
1523
françois romieu4da19632011-01-03 15:07:55 +00001524static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525{
françois romieu4da19632011-01-03 15:07:55 +00001526 return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527}
1528
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001529static unsigned int rtl8169_tbi_link_ok(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001531 return RTL_R32(tp, TBICSR) & TBILinkOk;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532}
1533
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001534static unsigned int rtl8169_xmii_link_ok(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001536 return RTL_R8(tp, PHYstatus) & LinkStatus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537}
1538
françois romieu4da19632011-01-03 15:07:55 +00001539static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001541 RTL_W32(tp, TBICSR, RTL_R32(tp, TBICSR) | TBIReset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542}
1543
françois romieu4da19632011-01-03 15:07:55 +00001544static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545{
1546 unsigned int val;
1547
françois romieu4da19632011-01-03 15:07:55 +00001548 val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
1549 rtl_writephy(tp, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550}
1551
Hayes Wang70090422011-07-06 15:58:06 +08001552static void rtl_link_chg_patch(struct rtl8169_private *tp)
1553{
Hayes Wang70090422011-07-06 15:58:06 +08001554 struct net_device *dev = tp->dev;
1555
1556 if (!netif_running(dev))
1557 return;
1558
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001559 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1560 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001561 if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001562 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1563 ERIAR_EXGMAC);
1564 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1565 ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001566 } else if (RTL_R8(tp, PHYstatus) & _100bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001567 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1568 ERIAR_EXGMAC);
1569 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1570 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001571 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001572 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1573 ERIAR_EXGMAC);
1574 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1575 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001576 }
1577 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001578 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001579 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001580 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001581 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001582 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1583 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001584 if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001585 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1586 ERIAR_EXGMAC);
1587 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1588 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001589 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001590 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1591 ERIAR_EXGMAC);
1592 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1593 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001594 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001595 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001596 if (RTL_R8(tp, PHYstatus) & _10bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001597 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1598 ERIAR_EXGMAC);
1599 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1600 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001601 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001602 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1603 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001604 }
Hayes Wang70090422011-07-06 15:58:06 +08001605 }
1606}
1607
Heiner Kallweitef4d5fc2018-01-08 21:39:07 +01001608static void rtl8169_check_link_status(struct net_device *dev,
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001609 struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610{
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001611 struct device *d = tp_to_dev(tp);
1612
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001613 if (tp->link_ok(tp)) {
Hayes Wang70090422011-07-06 15:58:06 +08001614 rtl_link_chg_patch(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001615 /* This is to cancel a scheduled suspend if there's one. */
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001616 pm_request_resume(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617 netif_carrier_on(dev);
Francois Romieu1519e572011-02-03 12:02:36 +01001618 if (net_ratelimit())
1619 netif_info(tp, ifup, dev, "link up\n");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001620 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 netif_carrier_off(dev);
Joe Perchesbf82c182010-02-09 11:49:50 +00001622 netif_info(tp, ifdown, dev, "link down\n");
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001623 pm_runtime_idle(d);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001624 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625}
1626
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001627#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1628
1629static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1630{
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001631 u8 options;
1632 u32 wolopts = 0;
1633
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001634 options = RTL_R8(tp, Config1);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001635 if (!(options & PMEnable))
1636 return 0;
1637
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001638 options = RTL_R8(tp, Config3);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001639 if (options & LinkUp)
1640 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001641 switch (tp->mac_version) {
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001642 case RTL_GIGA_MAC_VER_34:
1643 case RTL_GIGA_MAC_VER_35:
1644 case RTL_GIGA_MAC_VER_36:
1645 case RTL_GIGA_MAC_VER_37:
1646 case RTL_GIGA_MAC_VER_38:
1647 case RTL_GIGA_MAC_VER_40:
1648 case RTL_GIGA_MAC_VER_41:
1649 case RTL_GIGA_MAC_VER_42:
1650 case RTL_GIGA_MAC_VER_43:
1651 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001652 case RTL_GIGA_MAC_VER_45:
1653 case RTL_GIGA_MAC_VER_46:
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001654 case RTL_GIGA_MAC_VER_47:
1655 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001656 case RTL_GIGA_MAC_VER_49:
1657 case RTL_GIGA_MAC_VER_50:
1658 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001659 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1660 wolopts |= WAKE_MAGIC;
1661 break;
1662 default:
1663 if (options & MagicPacket)
1664 wolopts |= WAKE_MAGIC;
1665 break;
1666 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001667
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001668 options = RTL_R8(tp, Config5);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001669 if (options & UWF)
1670 wolopts |= WAKE_UCAST;
1671 if (options & BWF)
1672 wolopts |= WAKE_BCAST;
1673 if (options & MWF)
1674 wolopts |= WAKE_MCAST;
1675
1676 return wolopts;
1677}
1678
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001679static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1680{
1681 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001682 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001683
1684 pm_runtime_get_noresume(d);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001685
Francois Romieuda78dbf2012-01-26 14:18:23 +01001686 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001687
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001688 wol->supported = WAKE_ANY;
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001689 if (pm_runtime_active(d))
1690 wol->wolopts = __rtl8169_get_wol(tp);
1691 else
1692 wol->wolopts = tp->saved_wolopts;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001693
Francois Romieuda78dbf2012-01-26 14:18:23 +01001694 rtl_unlock_work(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001695
1696 pm_runtime_put_noidle(d);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001697}
1698
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001699static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001700{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001701 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001702 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001703 u32 opt;
1704 u16 reg;
1705 u8 mask;
1706 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001707 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001708 { WAKE_UCAST, Config5, UWF },
1709 { WAKE_BCAST, Config5, BWF },
1710 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001711 { WAKE_ANY, Config5, LanWake },
1712 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001713 };
Francois Romieu851e6022012-04-17 11:10:11 +02001714 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001715
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001716 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001717
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001718 switch (tp->mac_version) {
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001719 case RTL_GIGA_MAC_VER_34:
1720 case RTL_GIGA_MAC_VER_35:
1721 case RTL_GIGA_MAC_VER_36:
1722 case RTL_GIGA_MAC_VER_37:
1723 case RTL_GIGA_MAC_VER_38:
1724 case RTL_GIGA_MAC_VER_40:
1725 case RTL_GIGA_MAC_VER_41:
1726 case RTL_GIGA_MAC_VER_42:
1727 case RTL_GIGA_MAC_VER_43:
1728 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001729 case RTL_GIGA_MAC_VER_45:
1730 case RTL_GIGA_MAC_VER_46:
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001731 case RTL_GIGA_MAC_VER_47:
1732 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001733 case RTL_GIGA_MAC_VER_49:
1734 case RTL_GIGA_MAC_VER_50:
1735 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001736 tmp = ARRAY_SIZE(cfg) - 1;
1737 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001738 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001739 0x0dc,
1740 ERIAR_MASK_0100,
1741 MagicPacket_v2,
1742 0x0000,
1743 ERIAR_EXGMAC);
1744 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001745 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001746 0x0dc,
1747 ERIAR_MASK_0100,
1748 0x0000,
1749 MagicPacket_v2,
1750 ERIAR_EXGMAC);
1751 break;
1752 default:
1753 tmp = ARRAY_SIZE(cfg);
1754 break;
1755 }
1756
1757 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001758 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001759 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001760 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001761 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001762 }
1763
Francois Romieu851e6022012-04-17 11:10:11 +02001764 switch (tp->mac_version) {
1765 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001766 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001767 if (wolopts)
1768 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001769 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001770 break;
1771 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001772 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001773 if (wolopts)
1774 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001775 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001776 break;
1777 }
1778
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001779 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001780}
1781
1782static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1783{
1784 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001785 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001786
1787 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001788
Francois Romieuda78dbf2012-01-26 14:18:23 +01001789 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001790
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001791 if (pm_runtime_active(d))
1792 __rtl8169_set_wol(tp, wol->wolopts);
1793 else
1794 tp->saved_wolopts = wol->wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001795
1796 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001797
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001798 device_set_wakeup_enable(d, wol->wolopts);
françois romieuea809072010-11-08 13:23:58 +00001799
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001800 pm_runtime_put_noidle(d);
1801
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001802 return 0;
1803}
1804
Francois Romieu31bd2042011-04-26 18:58:59 +02001805static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1806{
Francois Romieu85bffe62011-04-27 08:22:39 +02001807 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001808}
1809
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810static void rtl8169_get_drvinfo(struct net_device *dev,
1811 struct ethtool_drvinfo *info)
1812{
1813 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001814 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815
Rick Jones68aad782011-11-07 13:29:27 +00001816 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
1817 strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
1818 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001819 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001820 if (!IS_ERR_OR_NULL(rtl_fw))
1821 strlcpy(info->fw_version, rtl_fw->version,
1822 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823}
1824
1825static int rtl8169_get_regs_len(struct net_device *dev)
1826{
1827 return R8169_REGS_SIZE;
1828}
1829
1830static int rtl8169_set_speed_tbi(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001831 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832{
1833 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834 int ret = 0;
1835 u32 reg;
1836
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001837 reg = RTL_R32(tp, TBICSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
1839 (duplex == DUPLEX_FULL)) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001840 RTL_W32(tp, TBICSR, reg & ~(TBINwEnable | TBINwRestart));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841 } else if (autoneg == AUTONEG_ENABLE)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001842 RTL_W32(tp, TBICSR, reg | TBINwEnable | TBINwRestart);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843 else {
Joe Perchesbf82c182010-02-09 11:49:50 +00001844 netif_warn(tp, link, dev,
1845 "incorrect speed setting refused in TBI mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 ret = -EOPNOTSUPP;
1847 }
1848
1849 return ret;
1850}
1851
1852static int rtl8169_set_speed_xmii(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001853 u8 autoneg, u16 speed, u8 duplex, u32 adv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854{
1855 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu3577aa12009-05-19 10:46:48 +00001856 int giga_ctrl, bmcr;
Oliver Neukum54405cd2011-01-06 21:55:13 +01001857 int rc = -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858
Hayes Wang716b50a2011-02-22 17:26:18 +08001859 rtl_writephy(tp, 0x1f, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860
1861 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +00001862 int auto_nego;
1863
françois romieu4da19632011-01-03 15:07:55 +00001864 auto_nego = rtl_readphy(tp, MII_ADVERTISE);
Oliver Neukum54405cd2011-01-06 21:55:13 +01001865 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
1866 ADVERTISE_100HALF | ADVERTISE_100FULL);
1867
1868 if (adv & ADVERTISED_10baseT_Half)
1869 auto_nego |= ADVERTISE_10HALF;
1870 if (adv & ADVERTISED_10baseT_Full)
1871 auto_nego |= ADVERTISE_10FULL;
1872 if (adv & ADVERTISED_100baseT_Half)
1873 auto_nego |= ADVERTISE_100HALF;
1874 if (adv & ADVERTISED_100baseT_Full)
1875 auto_nego |= ADVERTISE_100FULL;
1876
françois romieu3577aa12009-05-19 10:46:48 +00001877 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1878
françois romieu4da19632011-01-03 15:07:55 +00001879 giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
françois romieu3577aa12009-05-19 10:46:48 +00001880 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1881
1882 /* The 8100e/8101e/8102e do Fast Ethernet only. */
Francois Romieu826e6cb2011-03-11 20:30:24 +01001883 if (tp->mii.supports_gmii) {
Oliver Neukum54405cd2011-01-06 21:55:13 +01001884 if (adv & ADVERTISED_1000baseT_Half)
1885 giga_ctrl |= ADVERTISE_1000HALF;
1886 if (adv & ADVERTISED_1000baseT_Full)
1887 giga_ctrl |= ADVERTISE_1000FULL;
1888 } else if (adv & (ADVERTISED_1000baseT_Half |
1889 ADVERTISED_1000baseT_Full)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00001890 netif_info(tp, link, dev,
1891 "PHY does not support 1000Mbps\n");
Oliver Neukum54405cd2011-01-06 21:55:13 +01001892 goto out;
Francois Romieubcf0bf92006-07-26 23:14:13 +02001893 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894
françois romieu3577aa12009-05-19 10:46:48 +00001895 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +02001896
françois romieu4da19632011-01-03 15:07:55 +00001897 rtl_writephy(tp, MII_ADVERTISE, auto_nego);
1898 rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
françois romieu3577aa12009-05-19 10:46:48 +00001899 } else {
françois romieu3577aa12009-05-19 10:46:48 +00001900 if (speed == SPEED_10)
1901 bmcr = 0;
1902 else if (speed == SPEED_100)
1903 bmcr = BMCR_SPEED100;
1904 else
Oliver Neukum54405cd2011-01-06 21:55:13 +01001905 goto out;
françois romieu3577aa12009-05-19 10:46:48 +00001906
1907 if (duplex == DUPLEX_FULL)
1908 bmcr |= BMCR_FULLDPLX;
Roger So2584fbc2007-07-31 23:52:42 +02001909 }
1910
françois romieu4da19632011-01-03 15:07:55 +00001911 rtl_writephy(tp, MII_BMCR, bmcr);
françois romieu3577aa12009-05-19 10:46:48 +00001912
Francois Romieucecb5fd2011-04-01 10:21:07 +02001913 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
1914 tp->mac_version == RTL_GIGA_MAC_VER_03) {
françois romieu3577aa12009-05-19 10:46:48 +00001915 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
françois romieu4da19632011-01-03 15:07:55 +00001916 rtl_writephy(tp, 0x17, 0x2138);
1917 rtl_writephy(tp, 0x0e, 0x0260);
françois romieu3577aa12009-05-19 10:46:48 +00001918 } else {
françois romieu4da19632011-01-03 15:07:55 +00001919 rtl_writephy(tp, 0x17, 0x2108);
1920 rtl_writephy(tp, 0x0e, 0x0000);
françois romieu3577aa12009-05-19 10:46:48 +00001921 }
1922 }
1923
Oliver Neukum54405cd2011-01-06 21:55:13 +01001924 rc = 0;
1925out:
1926 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927}
1928
1929static int rtl8169_set_speed(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001930 u8 autoneg, u16 speed, u8 duplex, u32 advertising)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931{
1932 struct rtl8169_private *tp = netdev_priv(dev);
1933 int ret;
1934
Oliver Neukum54405cd2011-01-06 21:55:13 +01001935 ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
Francois Romieu4876cc12011-03-11 21:07:11 +01001936 if (ret < 0)
1937 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938
Francois Romieu4876cc12011-03-11 21:07:11 +01001939 if (netif_running(dev) && (autoneg == AUTONEG_ENABLE) &&
Chun-Hao Linc4556972016-03-11 14:21:14 +08001940 (advertising & ADVERTISED_1000baseT_Full) &&
1941 !pci_is_pcie(tp->pci_dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
Francois Romieu4876cc12011-03-11 21:07:11 +01001943 }
1944out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 return ret;
1946}
1947
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001948static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1949 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950{
Francois Romieud58d46b2011-05-03 16:38:29 +02001951 struct rtl8169_private *tp = netdev_priv(dev);
1952
Francois Romieu2b7b4312011-04-18 22:53:24 -07001953 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001954 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955
Francois Romieud58d46b2011-05-03 16:38:29 +02001956 if (dev->mtu > JUMBO_1K &&
1957 !rtl_chip_infos[tp->mac_version].jumbo_tx_csum)
1958 features &= ~NETIF_F_IP_CSUM;
1959
Michał Mirosław350fb322011-04-08 06:35:56 +00001960 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961}
1962
Francois Romieuda78dbf2012-01-26 14:18:23 +01001963static void __rtl8169_set_features(struct net_device *dev,
1964 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965{
1966 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001967 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001969 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001970 if (features & NETIF_F_RXALL)
1971 rx_config |= (AcceptErr | AcceptRunt);
1972 else
1973 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001975 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001976
hayeswang929a0312014-09-16 11:40:47 +08001977 if (features & NETIF_F_RXCSUM)
1978 tp->cp_cmd |= RxChkSum;
1979 else
1980 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001981
hayeswang929a0312014-09-16 11:40:47 +08001982 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1983 tp->cp_cmd |= RxVlan;
1984 else
1985 tp->cp_cmd &= ~RxVlan;
1986
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001987 tp->cp_cmd |= RTL_R16(tp, CPlusCmd) & ~(RxVlan | RxChkSum);
hayeswang929a0312014-09-16 11:40:47 +08001988
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001989 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1990 RTL_R16(tp, CPlusCmd);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001991}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992
Francois Romieuda78dbf2012-01-26 14:18:23 +01001993static int rtl8169_set_features(struct net_device *dev,
1994 netdev_features_t features)
1995{
1996 struct rtl8169_private *tp = netdev_priv(dev);
1997
hayeswang929a0312014-09-16 11:40:47 +08001998 features &= NETIF_F_RXALL | NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX;
1999
Francois Romieuda78dbf2012-01-26 14:18:23 +01002000 rtl_lock_work(tp);
Dan Carpenter85911d72014-09-19 13:40:25 +03002001 if (features ^ dev->features)
hayeswang929a0312014-09-16 11:40:47 +08002002 __rtl8169_set_features(dev, features);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002003 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004
2005 return 0;
2006}
2007
Francois Romieuda78dbf2012-01-26 14:18:23 +01002008
Kirill Smelkov810f4892012-11-10 21:11:02 +04002009static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002011 return (skb_vlan_tag_present(skb)) ?
2012 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013}
2014
Francois Romieu7a8fc772011-03-01 17:18:33 +01002015static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016{
2017 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018
Francois Romieu7a8fc772011-03-01 17:18:33 +01002019 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00002020 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021}
2022
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002023static int rtl8169_get_link_ksettings_tbi(struct net_device *dev,
2024 struct ethtool_link_ksettings *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025{
2026 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027 u32 status;
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002028 u32 supported, advertising;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002030 supported =
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002032 cmd->base.port = PORT_FIBRE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002034 status = RTL_R32(tp, TBICSR);
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002035 advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
2036 cmd->base.autoneg = !!(status & TBINwEnable);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002038 cmd->base.speed = SPEED_1000;
2039 cmd->base.duplex = DUPLEX_FULL; /* Always set */
2040
2041 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
2042 supported);
2043 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
2044 advertising);
Francois Romieuccdffb92008-07-26 14:26:06 +02002045
2046 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047}
2048
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002049static int rtl8169_get_link_ksettings_xmii(struct net_device *dev,
2050 struct ethtool_link_ksettings *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051{
2052 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053
yuval.shaia@oracle.com82c01a82017-06-04 20:22:00 +03002054 mii_ethtool_get_link_ksettings(&tp->mii, cmd);
2055
2056 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057}
2058
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002059static int rtl8169_get_link_ksettings(struct net_device *dev,
2060 struct ethtool_link_ksettings *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061{
2062 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02002063 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064
Francois Romieuda78dbf2012-01-26 14:18:23 +01002065 rtl_lock_work(tp);
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002066 rc = tp->get_link_ksettings(dev, cmd);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002067 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068
Francois Romieuccdffb92008-07-26 14:26:06 +02002069 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070}
2071
Tobias Jakobi9e77d7a2017-11-21 16:15:57 +01002072static int rtl8169_set_link_ksettings(struct net_device *dev,
2073 const struct ethtool_link_ksettings *cmd)
2074{
2075 struct rtl8169_private *tp = netdev_priv(dev);
2076 int rc;
2077 u32 advertising;
2078
2079 if (!ethtool_convert_link_mode_to_legacy_u32(&advertising,
2080 cmd->link_modes.advertising))
2081 return -EINVAL;
2082
2083 del_timer_sync(&tp->timer);
2084
2085 rtl_lock_work(tp);
2086 rc = rtl8169_set_speed(dev, cmd->base.autoneg, cmd->base.speed,
2087 cmd->base.duplex, advertising);
2088 rtl_unlock_work(tp);
2089
2090 return rc;
2091}
2092
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2094 void *p)
2095{
Francois Romieu5b0384f2006-08-16 16:00:01 +02002096 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02002097 u32 __iomem *data = tp->mmio_addr;
2098 u32 *dw = p;
2099 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100
Francois Romieuda78dbf2012-01-26 14:18:23 +01002101 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02002102 for (i = 0; i < R8169_REGS_SIZE; i += 4)
2103 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002104 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105}
2106
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002107static u32 rtl8169_get_msglevel(struct net_device *dev)
2108{
2109 struct rtl8169_private *tp = netdev_priv(dev);
2110
2111 return tp->msg_enable;
2112}
2113
2114static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
2115{
2116 struct rtl8169_private *tp = netdev_priv(dev);
2117
2118 tp->msg_enable = value;
2119}
2120
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002121static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
2122 "tx_packets",
2123 "rx_packets",
2124 "tx_errors",
2125 "rx_errors",
2126 "rx_missed",
2127 "align_errors",
2128 "tx_single_collisions",
2129 "tx_multi_collisions",
2130 "unicast",
2131 "broadcast",
2132 "multicast",
2133 "tx_aborted",
2134 "tx_underrun",
2135};
2136
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002137static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002138{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002139 switch (sset) {
2140 case ETH_SS_STATS:
2141 return ARRAY_SIZE(rtl8169_gstrings);
2142 default:
2143 return -EOPNOTSUPP;
2144 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002145}
2146
Corinna Vinschen42020322015-09-10 10:47:35 +02002147DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002148{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002149 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002150}
2151
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002152static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002153{
Corinna Vinschen42020322015-09-10 10:47:35 +02002154 dma_addr_t paddr = tp->counters_phys_addr;
2155 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02002156
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002157 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
2158 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02002159 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002160 RTL_W32(tp, CounterAddrLow, cmd);
2161 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02002162
Francois Romieua78e9362018-01-26 01:53:26 +01002163 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002164}
2165
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002166static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002167{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002168 /*
2169 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
2170 * tally counters.
2171 */
2172 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
2173 return true;
2174
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002175 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02002176}
2177
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002178static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002179{
Ivan Vecera355423d2009-02-06 21:49:57 -08002180 /*
2181 * Some chips are unable to dump tally counters when the receiver
2182 * is disabled.
2183 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002184 if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002185 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002186
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002187 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002188}
2189
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002190static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002191{
Corinna Vinschen42020322015-09-10 10:47:35 +02002192 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002193 bool ret = false;
2194
2195 /*
2196 * rtl8169_init_counter_offsets is called from rtl_open. On chip
2197 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
2198 * reset by a power cycle, while the counter values collected by the
2199 * driver are reset at every driver unload/load cycle.
2200 *
2201 * To make sure the HW values returned by @get_stats64 match the SW
2202 * values, we collect the initial values at first open(*) and use them
2203 * as offsets to normalize the values returned by @get_stats64.
2204 *
2205 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
2206 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
2207 * set at open time by rtl_hw_start.
2208 */
2209
2210 if (tp->tc_offset.inited)
2211 return true;
2212
2213 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002214 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002215 ret = true;
2216
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002217 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002218 ret = true;
2219
Corinna Vinschen42020322015-09-10 10:47:35 +02002220 tp->tc_offset.tx_errors = counters->tx_errors;
2221 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
2222 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002223 tp->tc_offset.inited = true;
2224
2225 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002226}
2227
Ivan Vecera355423d2009-02-06 21:49:57 -08002228static void rtl8169_get_ethtool_stats(struct net_device *dev,
2229 struct ethtool_stats *stats, u64 *data)
2230{
2231 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01002232 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02002233 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08002234
2235 ASSERT_RTNL();
2236
Chun-Hao Line0636232016-07-29 16:37:55 +08002237 pm_runtime_get_noresume(d);
2238
2239 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002240 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08002241
2242 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08002243
Corinna Vinschen42020322015-09-10 10:47:35 +02002244 data[0] = le64_to_cpu(counters->tx_packets);
2245 data[1] = le64_to_cpu(counters->rx_packets);
2246 data[2] = le64_to_cpu(counters->tx_errors);
2247 data[3] = le32_to_cpu(counters->rx_errors);
2248 data[4] = le16_to_cpu(counters->rx_missed);
2249 data[5] = le16_to_cpu(counters->align_errors);
2250 data[6] = le32_to_cpu(counters->tx_one_collision);
2251 data[7] = le32_to_cpu(counters->tx_multi_collision);
2252 data[8] = le64_to_cpu(counters->rx_unicast);
2253 data[9] = le64_to_cpu(counters->rx_broadcast);
2254 data[10] = le32_to_cpu(counters->rx_multicast);
2255 data[11] = le16_to_cpu(counters->tx_aborted);
2256 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08002257}
2258
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002259static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2260{
2261 switch(stringset) {
2262 case ETH_SS_STATS:
2263 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
2264 break;
2265 }
2266}
2267
Florian Fainellif0903ea2016-12-03 12:01:19 -08002268static int rtl8169_nway_reset(struct net_device *dev)
2269{
2270 struct rtl8169_private *tp = netdev_priv(dev);
2271
2272 return mii_nway_restart(&tp->mii);
2273}
2274
Francois Romieu50970832017-10-27 13:24:49 +03002275/*
2276 * Interrupt coalescing
2277 *
2278 * > 1 - the availability of the IntrMitigate (0xe2) register through the
2279 * > 8169, 8168 and 810x line of chipsets
2280 *
2281 * 8169, 8168, and 8136(810x) serial chipsets support it.
2282 *
2283 * > 2 - the Tx timer unit at gigabit speed
2284 *
2285 * The unit of the timer depends on both the speed and the setting of CPlusCmd
2286 * (0xe0) bit 1 and bit 0.
2287 *
2288 * For 8169
2289 * bit[1:0] \ speed 1000M 100M 10M
2290 * 0 0 320ns 2.56us 40.96us
2291 * 0 1 2.56us 20.48us 327.7us
2292 * 1 0 5.12us 40.96us 655.4us
2293 * 1 1 10.24us 81.92us 1.31ms
2294 *
2295 * For the other
2296 * bit[1:0] \ speed 1000M 100M 10M
2297 * 0 0 5us 2.56us 40.96us
2298 * 0 1 40us 20.48us 327.7us
2299 * 1 0 80us 40.96us 655.4us
2300 * 1 1 160us 81.92us 1.31ms
2301 */
2302
2303/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
2304struct rtl_coalesce_scale {
2305 /* Rx / Tx */
2306 u32 nsecs[2];
2307};
2308
2309/* rx/tx scale factors for all CPlusCmd[0:1] cases */
2310struct rtl_coalesce_info {
2311 u32 speed;
2312 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
2313};
2314
2315/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
2316#define rxtx_x1822(r, t) { \
2317 {{(r), (t)}}, \
2318 {{(r)*8, (t)*8}}, \
2319 {{(r)*8*2, (t)*8*2}}, \
2320 {{(r)*8*2*2, (t)*8*2*2}}, \
2321}
2322static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
2323 /* speed delays: rx00 tx00 */
2324 { SPEED_10, rxtx_x1822(40960, 40960) },
2325 { SPEED_100, rxtx_x1822( 2560, 2560) },
2326 { SPEED_1000, rxtx_x1822( 320, 320) },
2327 { 0 },
2328};
2329
2330static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
2331 /* speed delays: rx00 tx00 */
2332 { SPEED_10, rxtx_x1822(40960, 40960) },
2333 { SPEED_100, rxtx_x1822( 2560, 2560) },
2334 { SPEED_1000, rxtx_x1822( 5000, 5000) },
2335 { 0 },
2336};
2337#undef rxtx_x1822
2338
2339/* get rx/tx scale vector corresponding to current speed */
2340static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
2341{
2342 struct rtl8169_private *tp = netdev_priv(dev);
2343 struct ethtool_link_ksettings ecmd;
2344 const struct rtl_coalesce_info *ci;
2345 int rc;
2346
2347 rc = rtl8169_get_link_ksettings(dev, &ecmd);
2348 if (rc < 0)
2349 return ERR_PTR(rc);
2350
2351 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
2352 if (ecmd.base.speed == ci->speed) {
2353 return ci;
2354 }
2355 }
2356
2357 return ERR_PTR(-ELNRNG);
2358}
2359
2360static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
2361{
2362 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03002363 const struct rtl_coalesce_info *ci;
2364 const struct rtl_coalesce_scale *scale;
2365 struct {
2366 u32 *max_frames;
2367 u32 *usecs;
2368 } coal_settings [] = {
2369 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
2370 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
2371 }, *p = coal_settings;
2372 int i;
2373 u16 w;
2374
2375 memset(ec, 0, sizeof(*ec));
2376
2377 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
2378 ci = rtl_coalesce_info(dev);
2379 if (IS_ERR(ci))
2380 return PTR_ERR(ci);
2381
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002382 scale = &ci->scalev[RTL_R16(tp, CPlusCmd) & 3];
Francois Romieu50970832017-10-27 13:24:49 +03002383
2384 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002385 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03002386 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
2387 w >>= RTL_COALESCE_SHIFT;
2388 *p->usecs = w & RTL_COALESCE_MASK;
2389 }
2390
2391 for (i = 0; i < 2; i++) {
2392 p = coal_settings + i;
2393 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
2394
2395 /*
2396 * ethtool_coalesce says it is illegal to set both usecs and
2397 * max_frames to 0.
2398 */
2399 if (!*p->usecs && !*p->max_frames)
2400 *p->max_frames = 1;
2401 }
2402
2403 return 0;
2404}
2405
2406/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
2407static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
2408 struct net_device *dev, u32 nsec, u16 *cp01)
2409{
2410 const struct rtl_coalesce_info *ci;
2411 u16 i;
2412
2413 ci = rtl_coalesce_info(dev);
2414 if (IS_ERR(ci))
2415 return ERR_CAST(ci);
2416
2417 for (i = 0; i < 4; i++) {
2418 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
2419 ci->scalev[i].nsecs[1]);
2420 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
2421 *cp01 = i;
2422 return &ci->scalev[i];
2423 }
2424 }
2425
2426 return ERR_PTR(-EINVAL);
2427}
2428
2429static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
2430{
2431 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03002432 const struct rtl_coalesce_scale *scale;
2433 struct {
2434 u32 frames;
2435 u32 usecs;
2436 } coal_settings [] = {
2437 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
2438 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
2439 }, *p = coal_settings;
2440 u16 w = 0, cp01;
2441 int i;
2442
2443 scale = rtl_coalesce_choose_scale(dev,
2444 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
2445 if (IS_ERR(scale))
2446 return PTR_ERR(scale);
2447
2448 for (i = 0; i < 2; i++, p++) {
2449 u32 units;
2450
2451 /*
2452 * accept max_frames=1 we returned in rtl_get_coalesce.
2453 * accept it not only when usecs=0 because of e.g. the following scenario:
2454 *
2455 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
2456 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
2457 * - then user does `ethtool -C eth0 rx-usecs 100`
2458 *
2459 * since ethtool sends to kernel whole ethtool_coalesce
2460 * settings, if we do not handle rx_usecs=!0, rx_frames=1
2461 * we'll reject it below in `frames % 4 != 0`.
2462 */
2463 if (p->frames == 1) {
2464 p->frames = 0;
2465 }
2466
2467 units = p->usecs * 1000 / scale->nsecs[i];
2468 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
2469 return -EINVAL;
2470
2471 w <<= RTL_COALESCE_SHIFT;
2472 w |= units;
2473 w <<= RTL_COALESCE_SHIFT;
2474 w |= p->frames >> 2;
2475 }
2476
2477 rtl_lock_work(tp);
2478
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002479 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03002480
2481 tp->cp_cmd = (tp->cp_cmd & ~3) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002482 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
2483 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03002484
2485 rtl_unlock_work(tp);
2486
2487 return 0;
2488}
2489
Jeff Garzik7282d492006-09-13 14:30:00 -04002490static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002491 .get_drvinfo = rtl8169_get_drvinfo,
2492 .get_regs_len = rtl8169_get_regs_len,
2493 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002494 .get_coalesce = rtl_get_coalesce,
2495 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002496 .get_msglevel = rtl8169_get_msglevel,
2497 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002499 .get_wol = rtl8169_get_wol,
2500 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002501 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002502 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002503 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002504 .get_ts_info = ethtool_op_get_ts_info,
Florian Fainellif0903ea2016-12-03 12:01:19 -08002505 .nway_reset = rtl8169_nway_reset,
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002506 .get_link_ksettings = rtl8169_get_link_ksettings,
Tobias Jakobi9e77d7a2017-11-21 16:15:57 +01002507 .set_link_ksettings = rtl8169_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508};
2509
Francois Romieu07d3f512007-02-21 22:40:46 +01002510static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Francois Romieu5d320a22011-05-08 17:47:36 +02002511 struct net_device *dev, u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512{
Francois Romieu0e485152007-02-20 00:00:26 +01002513 /*
2514 * The driver currently handles the 8168Bf and the 8168Be identically
2515 * but they can be identified more specifically through the test below
2516 * if needed:
2517 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002518 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002519 *
2520 * Same thing for the 8101Eb and the 8101Ec:
2521 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002522 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002523 */
Francois Romieu37441002011-06-17 22:58:54 +02002524 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002525 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002526 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527 int mac_version;
2528 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002529 /* 8168EP family. */
2530 { 0x7cf00000, 0x50200000, RTL_GIGA_MAC_VER_51 },
2531 { 0x7cf00000, 0x50100000, RTL_GIGA_MAC_VER_50 },
2532 { 0x7cf00000, 0x50000000, RTL_GIGA_MAC_VER_49 },
2533
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002534 /* 8168H family. */
2535 { 0x7cf00000, 0x54100000, RTL_GIGA_MAC_VER_46 },
2536 { 0x7cf00000, 0x54000000, RTL_GIGA_MAC_VER_45 },
2537
Hayes Wangc5583862012-07-02 17:23:22 +08002538 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002539 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002540 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002541 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2542 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2543
Hayes Wangc2218922011-09-06 16:55:18 +08002544 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002545 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002546 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2547 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2548
hayeswang01dc7fe2011-03-21 01:50:28 +00002549 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002550 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002551 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2552 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2553
Francois Romieu5b538df2008-07-20 16:22:45 +02002554 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002555 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002556 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002557
françois romieue6de30d2011-01-03 15:08:37 +00002558 /* 8168DP family. */
2559 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2560 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002561 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002562
Francois Romieuef808d52008-06-29 13:10:54 +02002563 /* 8168C family. */
Francois Romieuef3386f2008-06-29 12:24:30 +02002564 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002565 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002566 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002567 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2568 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002569 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieuef808d52008-06-29 13:10:54 +02002570 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002571
2572 /* 8168B family. */
2573 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002574 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2575 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2576
2577 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002578 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002579 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002580 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2581 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002582 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2583 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2584 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2585 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002586 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002587 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002588 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002589 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2590 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002591 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2592 /* FIXME: where did these entries come from ? -- FR */
2593 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2594 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2595
2596 /* 8110 family. */
2597 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2598 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2599 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2600 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2601 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2602 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2603
Jean Delvaref21b75e2009-05-26 20:54:48 -07002604 /* Catch-all */
2605 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002606 };
2607 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002608 u32 reg;
2609
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002610 reg = RTL_R32(tp, TxConfig);
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002611 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612 p++;
2613 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002614
2615 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2616 netif_notice(tp, probe, dev,
2617 "unknown MAC, using family default\n");
2618 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002619 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
2620 tp->mac_version = tp->mii.supports_gmii ?
2621 RTL_GIGA_MAC_VER_42 :
2622 RTL_GIGA_MAC_VER_43;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002623 } else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
2624 tp->mac_version = tp->mii.supports_gmii ?
2625 RTL_GIGA_MAC_VER_45 :
2626 RTL_GIGA_MAC_VER_47;
2627 } else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
2628 tp->mac_version = tp->mii.supports_gmii ?
2629 RTL_GIGA_MAC_VER_46 :
2630 RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002631 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002632}
2633
2634static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2635{
Francois Romieubcf0bf92006-07-26 23:14:13 +02002636 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002637}
2638
Francois Romieu867763c2007-08-17 18:21:58 +02002639struct phy_reg {
2640 u16 reg;
2641 u16 val;
2642};
2643
françois romieu4da19632011-01-03 15:07:55 +00002644static void rtl_writephy_batch(struct rtl8169_private *tp,
2645 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002646{
2647 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002648 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002649 regs++;
2650 }
2651}
2652
françois romieubca03d52011-01-03 15:07:31 +00002653#define PHY_READ 0x00000000
2654#define PHY_DATA_OR 0x10000000
2655#define PHY_DATA_AND 0x20000000
2656#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002657#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002658#define PHY_CLEAR_READCOUNT 0x70000000
2659#define PHY_WRITE 0x80000000
2660#define PHY_READCOUNT_EQ_SKIP 0x90000000
2661#define PHY_COMP_EQ_SKIPN 0xa0000000
2662#define PHY_COMP_NEQ_SKIPN 0xb0000000
2663#define PHY_WRITE_PREVIOUS 0xc0000000
2664#define PHY_SKIPN 0xd0000000
2665#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002666
Hayes Wang960aee62011-06-18 11:37:48 +02002667struct fw_info {
2668 u32 magic;
2669 char version[RTL_VER_SIZE];
2670 __le32 fw_start;
2671 __le32 fw_len;
2672 u8 chksum;
2673} __packed;
2674
Francois Romieu1c361ef2011-06-17 17:16:24 +02002675#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2676
2677static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002678{
Francois Romieub6ffd972011-06-17 17:00:05 +02002679 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002680 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002681 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2682 char *version = rtl_fw->version;
2683 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002684
Francois Romieu1c361ef2011-06-17 17:16:24 +02002685 if (fw->size < FW_OPCODE_SIZE)
2686 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002687
2688 if (!fw_info->magic) {
2689 size_t i, size, start;
2690 u8 checksum = 0;
2691
2692 if (fw->size < sizeof(*fw_info))
2693 goto out;
2694
2695 for (i = 0; i < fw->size; i++)
2696 checksum += fw->data[i];
2697 if (checksum != 0)
2698 goto out;
2699
2700 start = le32_to_cpu(fw_info->fw_start);
2701 if (start > fw->size)
2702 goto out;
2703
2704 size = le32_to_cpu(fw_info->fw_len);
2705 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2706 goto out;
2707
2708 memcpy(version, fw_info->version, RTL_VER_SIZE);
2709
2710 pa->code = (__le32 *)(fw->data + start);
2711 pa->size = size;
2712 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002713 if (fw->size % FW_OPCODE_SIZE)
2714 goto out;
2715
2716 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2717
2718 pa->code = (__le32 *)fw->data;
2719 pa->size = fw->size / FW_OPCODE_SIZE;
2720 }
2721 version[RTL_VER_SIZE - 1] = 0;
2722
2723 rc = true;
2724out:
2725 return rc;
2726}
2727
Francois Romieufd112f22011-06-18 00:10:29 +02002728static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2729 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002730{
Francois Romieufd112f22011-06-18 00:10:29 +02002731 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002732 size_t index;
2733
Francois Romieu1c361ef2011-06-17 17:16:24 +02002734 for (index = 0; index < pa->size; index++) {
2735 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002736 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002737
hayeswang42b82dc2011-01-10 02:07:25 +00002738 switch(action & 0xf0000000) {
2739 case PHY_READ:
2740 case PHY_DATA_OR:
2741 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002742 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002743 case PHY_CLEAR_READCOUNT:
2744 case PHY_WRITE:
2745 case PHY_WRITE_PREVIOUS:
2746 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002747 break;
2748
hayeswang42b82dc2011-01-10 02:07:25 +00002749 case PHY_BJMPN:
2750 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002751 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002752 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002753 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002754 }
2755 break;
2756 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002757 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002758 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002759 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002760 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002761 }
2762 break;
2763 case PHY_COMP_EQ_SKIPN:
2764 case PHY_COMP_NEQ_SKIPN:
2765 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002766 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002767 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002768 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002769 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002770 }
2771 break;
2772
hayeswang42b82dc2011-01-10 02:07:25 +00002773 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002774 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002775 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002776 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002777 }
2778 }
Francois Romieufd112f22011-06-18 00:10:29 +02002779 rc = true;
2780out:
2781 return rc;
2782}
françois romieubca03d52011-01-03 15:07:31 +00002783
Francois Romieufd112f22011-06-18 00:10:29 +02002784static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2785{
2786 struct net_device *dev = tp->dev;
2787 int rc = -EINVAL;
2788
2789 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002790 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002791 goto out;
2792 }
2793
2794 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2795 rc = 0;
2796out:
2797 return rc;
2798}
2799
2800static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2801{
2802 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002803 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002804 u32 predata, count;
2805 size_t index;
2806
2807 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002808 org.write = ops->write;
2809 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002810
Francois Romieu1c361ef2011-06-17 17:16:24 +02002811 for (index = 0; index < pa->size; ) {
2812 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002813 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002814 u32 regno = (action & 0x0fff0000) >> 16;
2815
2816 if (!action)
2817 break;
françois romieubca03d52011-01-03 15:07:31 +00002818
2819 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002820 case PHY_READ:
2821 predata = rtl_readphy(tp, regno);
2822 count++;
2823 index++;
françois romieubca03d52011-01-03 15:07:31 +00002824 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002825 case PHY_DATA_OR:
2826 predata |= data;
2827 index++;
2828 break;
2829 case PHY_DATA_AND:
2830 predata &= data;
2831 index++;
2832 break;
2833 case PHY_BJMPN:
2834 index -= regno;
2835 break;
hayeswangeee37862013-04-01 22:23:38 +00002836 case PHY_MDIO_CHG:
2837 if (data == 0) {
2838 ops->write = org.write;
2839 ops->read = org.read;
2840 } else if (data == 1) {
2841 ops->write = mac_mcu_write;
2842 ops->read = mac_mcu_read;
2843 }
2844
hayeswang42b82dc2011-01-10 02:07:25 +00002845 index++;
2846 break;
2847 case PHY_CLEAR_READCOUNT:
2848 count = 0;
2849 index++;
2850 break;
2851 case PHY_WRITE:
2852 rtl_writephy(tp, regno, data);
2853 index++;
2854 break;
2855 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002856 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002857 break;
2858 case PHY_COMP_EQ_SKIPN:
2859 if (predata == data)
2860 index += regno;
2861 index++;
2862 break;
2863 case PHY_COMP_NEQ_SKIPN:
2864 if (predata != data)
2865 index += regno;
2866 index++;
2867 break;
2868 case PHY_WRITE_PREVIOUS:
2869 rtl_writephy(tp, regno, predata);
2870 index++;
2871 break;
2872 case PHY_SKIPN:
2873 index += regno + 1;
2874 break;
2875 case PHY_DELAY_MS:
2876 mdelay(data);
2877 index++;
2878 break;
2879
françois romieubca03d52011-01-03 15:07:31 +00002880 default:
2881 BUG();
2882 }
2883 }
hayeswangeee37862013-04-01 22:23:38 +00002884
2885 ops->write = org.write;
2886 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002887}
2888
françois romieuf1e02ed2011-01-13 13:07:53 +00002889static void rtl_release_firmware(struct rtl8169_private *tp)
2890{
Francois Romieub6ffd972011-06-17 17:00:05 +02002891 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2892 release_firmware(tp->rtl_fw->fw);
2893 kfree(tp->rtl_fw);
2894 }
2895 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002896}
2897
François Romieu953a12c2011-04-24 17:38:48 +02002898static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002899{
Francois Romieub6ffd972011-06-17 17:00:05 +02002900 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002901
2902 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002903 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002904 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002905}
2906
2907static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2908{
2909 if (rtl_readphy(tp, reg) != val)
2910 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2911 else
2912 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002913}
2914
françois romieu4da19632011-01-03 15:07:55 +00002915static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002916{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002917 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002918 { 0x1f, 0x0001 },
2919 { 0x06, 0x006e },
2920 { 0x08, 0x0708 },
2921 { 0x15, 0x4000 },
2922 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002923
françois romieu0b9b5712009-08-10 19:44:56 +00002924 { 0x1f, 0x0001 },
2925 { 0x03, 0x00a1 },
2926 { 0x02, 0x0008 },
2927 { 0x01, 0x0120 },
2928 { 0x00, 0x1000 },
2929 { 0x04, 0x0800 },
2930 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002931
françois romieu0b9b5712009-08-10 19:44:56 +00002932 { 0x03, 0xff41 },
2933 { 0x02, 0xdf60 },
2934 { 0x01, 0x0140 },
2935 { 0x00, 0x0077 },
2936 { 0x04, 0x7800 },
2937 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002938
françois romieu0b9b5712009-08-10 19:44:56 +00002939 { 0x03, 0x802f },
2940 { 0x02, 0x4f02 },
2941 { 0x01, 0x0409 },
2942 { 0x00, 0xf0f9 },
2943 { 0x04, 0x9800 },
2944 { 0x04, 0x9000 },
2945
2946 { 0x03, 0xdf01 },
2947 { 0x02, 0xdf20 },
2948 { 0x01, 0xff95 },
2949 { 0x00, 0xba00 },
2950 { 0x04, 0xa800 },
2951 { 0x04, 0xa000 },
2952
2953 { 0x03, 0xff41 },
2954 { 0x02, 0xdf20 },
2955 { 0x01, 0x0140 },
2956 { 0x00, 0x00bb },
2957 { 0x04, 0xb800 },
2958 { 0x04, 0xb000 },
2959
2960 { 0x03, 0xdf41 },
2961 { 0x02, 0xdc60 },
2962 { 0x01, 0x6340 },
2963 { 0x00, 0x007d },
2964 { 0x04, 0xd800 },
2965 { 0x04, 0xd000 },
2966
2967 { 0x03, 0xdf01 },
2968 { 0x02, 0xdf20 },
2969 { 0x01, 0x100a },
2970 { 0x00, 0xa0ff },
2971 { 0x04, 0xf800 },
2972 { 0x04, 0xf000 },
2973
2974 { 0x1f, 0x0000 },
2975 { 0x0b, 0x0000 },
2976 { 0x00, 0x9200 }
2977 };
2978
françois romieu4da19632011-01-03 15:07:55 +00002979 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002980}
2981
françois romieu4da19632011-01-03 15:07:55 +00002982static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002983{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002984 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002985 { 0x1f, 0x0002 },
2986 { 0x01, 0x90d0 },
2987 { 0x1f, 0x0000 }
2988 };
2989
françois romieu4da19632011-01-03 15:07:55 +00002990 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002991}
2992
françois romieu4da19632011-01-03 15:07:55 +00002993static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002994{
2995 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002996
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002997 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2998 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002999 return;
3000
françois romieu4da19632011-01-03 15:07:55 +00003001 rtl_writephy(tp, 0x1f, 0x0001);
3002 rtl_writephy(tp, 0x10, 0xf01b);
3003 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00003004}
3005
françois romieu4da19632011-01-03 15:07:55 +00003006static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00003007{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003008 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00003009 { 0x1f, 0x0001 },
3010 { 0x04, 0x0000 },
3011 { 0x03, 0x00a1 },
3012 { 0x02, 0x0008 },
3013 { 0x01, 0x0120 },
3014 { 0x00, 0x1000 },
3015 { 0x04, 0x0800 },
3016 { 0x04, 0x9000 },
3017 { 0x03, 0x802f },
3018 { 0x02, 0x4f02 },
3019 { 0x01, 0x0409 },
3020 { 0x00, 0xf099 },
3021 { 0x04, 0x9800 },
3022 { 0x04, 0xa000 },
3023 { 0x03, 0xdf01 },
3024 { 0x02, 0xdf20 },
3025 { 0x01, 0xff95 },
3026 { 0x00, 0xba00 },
3027 { 0x04, 0xa800 },
3028 { 0x04, 0xf000 },
3029 { 0x03, 0xdf01 },
3030 { 0x02, 0xdf20 },
3031 { 0x01, 0x101a },
3032 { 0x00, 0xa0ff },
3033 { 0x04, 0xf800 },
3034 { 0x04, 0x0000 },
3035 { 0x1f, 0x0000 },
3036
3037 { 0x1f, 0x0001 },
3038 { 0x10, 0xf41b },
3039 { 0x14, 0xfb54 },
3040 { 0x18, 0xf5c7 },
3041 { 0x1f, 0x0000 },
3042
3043 { 0x1f, 0x0001 },
3044 { 0x17, 0x0cc0 },
3045 { 0x1f, 0x0000 }
3046 };
3047
françois romieu4da19632011-01-03 15:07:55 +00003048 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00003049
françois romieu4da19632011-01-03 15:07:55 +00003050 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00003051}
3052
françois romieu4da19632011-01-03 15:07:55 +00003053static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00003054{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003055 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00003056 { 0x1f, 0x0001 },
3057 { 0x04, 0x0000 },
3058 { 0x03, 0x00a1 },
3059 { 0x02, 0x0008 },
3060 { 0x01, 0x0120 },
3061 { 0x00, 0x1000 },
3062 { 0x04, 0x0800 },
3063 { 0x04, 0x9000 },
3064 { 0x03, 0x802f },
3065 { 0x02, 0x4f02 },
3066 { 0x01, 0x0409 },
3067 { 0x00, 0xf099 },
3068 { 0x04, 0x9800 },
3069 { 0x04, 0xa000 },
3070 { 0x03, 0xdf01 },
3071 { 0x02, 0xdf20 },
3072 { 0x01, 0xff95 },
3073 { 0x00, 0xba00 },
3074 { 0x04, 0xa800 },
3075 { 0x04, 0xf000 },
3076 { 0x03, 0xdf01 },
3077 { 0x02, 0xdf20 },
3078 { 0x01, 0x101a },
3079 { 0x00, 0xa0ff },
3080 { 0x04, 0xf800 },
3081 { 0x04, 0x0000 },
3082 { 0x1f, 0x0000 },
3083
3084 { 0x1f, 0x0001 },
3085 { 0x0b, 0x8480 },
3086 { 0x1f, 0x0000 },
3087
3088 { 0x1f, 0x0001 },
3089 { 0x18, 0x67c7 },
3090 { 0x04, 0x2000 },
3091 { 0x03, 0x002f },
3092 { 0x02, 0x4360 },
3093 { 0x01, 0x0109 },
3094 { 0x00, 0x3022 },
3095 { 0x04, 0x2800 },
3096 { 0x1f, 0x0000 },
3097
3098 { 0x1f, 0x0001 },
3099 { 0x17, 0x0cc0 },
3100 { 0x1f, 0x0000 }
3101 };
3102
françois romieu4da19632011-01-03 15:07:55 +00003103 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00003104}
3105
françois romieu4da19632011-01-03 15:07:55 +00003106static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02003107{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003108 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02003109 { 0x10, 0xf41b },
3110 { 0x1f, 0x0000 }
3111 };
3112
françois romieu4da19632011-01-03 15:07:55 +00003113 rtl_writephy(tp, 0x1f, 0x0001);
3114 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02003115
françois romieu4da19632011-01-03 15:07:55 +00003116 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02003117}
3118
françois romieu4da19632011-01-03 15:07:55 +00003119static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02003120{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003121 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02003122 { 0x1f, 0x0001 },
3123 { 0x10, 0xf41b },
3124 { 0x1f, 0x0000 }
3125 };
3126
françois romieu4da19632011-01-03 15:07:55 +00003127 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02003128}
3129
françois romieu4da19632011-01-03 15:07:55 +00003130static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02003131{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003132 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02003133 { 0x1f, 0x0000 },
3134 { 0x1d, 0x0f00 },
3135 { 0x1f, 0x0002 },
3136 { 0x0c, 0x1ec8 },
3137 { 0x1f, 0x0000 }
3138 };
3139
françois romieu4da19632011-01-03 15:07:55 +00003140 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02003141}
3142
françois romieu4da19632011-01-03 15:07:55 +00003143static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02003144{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003145 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02003146 { 0x1f, 0x0001 },
3147 { 0x1d, 0x3d98 },
3148 { 0x1f, 0x0000 }
3149 };
3150
françois romieu4da19632011-01-03 15:07:55 +00003151 rtl_writephy(tp, 0x1f, 0x0000);
3152 rtl_patchphy(tp, 0x14, 1 << 5);
3153 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02003154
françois romieu4da19632011-01-03 15:07:55 +00003155 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02003156}
3157
françois romieu4da19632011-01-03 15:07:55 +00003158static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02003159{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003160 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02003161 { 0x1f, 0x0001 },
3162 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02003163 { 0x1f, 0x0002 },
3164 { 0x00, 0x88d4 },
3165 { 0x01, 0x82b1 },
3166 { 0x03, 0x7002 },
3167 { 0x08, 0x9e30 },
3168 { 0x09, 0x01f0 },
3169 { 0x0a, 0x5500 },
3170 { 0x0c, 0x00c8 },
3171 { 0x1f, 0x0003 },
3172 { 0x12, 0xc096 },
3173 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02003174 { 0x1f, 0x0000 },
3175 { 0x1f, 0x0000 },
3176 { 0x09, 0x2000 },
3177 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02003178 };
3179
françois romieu4da19632011-01-03 15:07:55 +00003180 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02003181
françois romieu4da19632011-01-03 15:07:55 +00003182 rtl_patchphy(tp, 0x14, 1 << 5);
3183 rtl_patchphy(tp, 0x0d, 1 << 5);
3184 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02003185}
3186
françois romieu4da19632011-01-03 15:07:55 +00003187static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02003188{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003189 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02003190 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02003191 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02003192 { 0x03, 0x802f },
3193 { 0x02, 0x4f02 },
3194 { 0x01, 0x0409 },
3195 { 0x00, 0xf099 },
3196 { 0x04, 0x9800 },
3197 { 0x04, 0x9000 },
3198 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02003199 { 0x1f, 0x0002 },
3200 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02003201 { 0x06, 0x0761 },
3202 { 0x1f, 0x0003 },
3203 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02003204 { 0x1f, 0x0000 }
3205 };
3206
françois romieu4da19632011-01-03 15:07:55 +00003207 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02003208
françois romieu4da19632011-01-03 15:07:55 +00003209 rtl_patchphy(tp, 0x16, 1 << 0);
3210 rtl_patchphy(tp, 0x14, 1 << 5);
3211 rtl_patchphy(tp, 0x0d, 1 << 5);
3212 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02003213}
3214
françois romieu4da19632011-01-03 15:07:55 +00003215static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02003216{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003217 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02003218 { 0x1f, 0x0001 },
3219 { 0x12, 0x2300 },
3220 { 0x1d, 0x3d98 },
3221 { 0x1f, 0x0002 },
3222 { 0x0c, 0x7eb8 },
3223 { 0x06, 0x5461 },
3224 { 0x1f, 0x0003 },
3225 { 0x16, 0x0f0a },
3226 { 0x1f, 0x0000 }
3227 };
3228
françois romieu4da19632011-01-03 15:07:55 +00003229 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02003230
françois romieu4da19632011-01-03 15:07:55 +00003231 rtl_patchphy(tp, 0x16, 1 << 0);
3232 rtl_patchphy(tp, 0x14, 1 << 5);
3233 rtl_patchphy(tp, 0x0d, 1 << 5);
3234 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02003235}
3236
françois romieu4da19632011-01-03 15:07:55 +00003237static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02003238{
françois romieu4da19632011-01-03 15:07:55 +00003239 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02003240}
3241
françois romieubca03d52011-01-03 15:07:31 +00003242static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02003243{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003244 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00003245 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02003246 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00003247 { 0x06, 0x4064 },
3248 { 0x07, 0x2863 },
3249 { 0x08, 0x059c },
3250 { 0x09, 0x26b4 },
3251 { 0x0a, 0x6a19 },
3252 { 0x0b, 0xdcc8 },
3253 { 0x10, 0xf06d },
3254 { 0x14, 0x7f68 },
3255 { 0x18, 0x7fd9 },
3256 { 0x1c, 0xf0ff },
3257 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02003258 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00003259 { 0x12, 0xf49f },
3260 { 0x13, 0x070b },
3261 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00003262 { 0x14, 0x94c0 },
3263
3264 /*
3265 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003266 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003267 */
Francois Romieu5b538df2008-07-20 16:22:45 +02003268 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00003269 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02003270 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003271 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003272 { 0x06, 0x5561 },
3273
3274 /*
3275 * Can not link to 1Gbps with bad cable
3276 * Decrease SNR threshold form 21.07dB to 19.04dB
3277 */
3278 { 0x1f, 0x0001 },
3279 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003280
3281 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003282 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003283 };
3284
françois romieu4da19632011-01-03 15:07:55 +00003285 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02003286
françois romieubca03d52011-01-03 15:07:31 +00003287 /*
3288 * Rx Error Issue
3289 * Fine Tune Switching regulator parameter
3290 */
françois romieu4da19632011-01-03 15:07:55 +00003291 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003292 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
3293 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00003294
Francois Romieufdf6fc02012-07-06 22:40:38 +02003295 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003296 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003297 { 0x1f, 0x0002 },
3298 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02003299 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003300 { 0x05, 0x8330 },
3301 { 0x06, 0x669a },
3302 { 0x1f, 0x0002 }
3303 };
3304 int val;
3305
françois romieu4da19632011-01-03 15:07:55 +00003306 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003307
françois romieu4da19632011-01-03 15:07:55 +00003308 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003309
3310 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003311 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003312 0x0065, 0x0066, 0x0067, 0x0068,
3313 0x0069, 0x006a, 0x006b, 0x006c
3314 };
3315 int i;
3316
françois romieu4da19632011-01-03 15:07:55 +00003317 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003318
3319 val &= 0xff00;
3320 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003321 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003322 }
3323 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003324 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003325 { 0x1f, 0x0002 },
3326 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02003327 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003328 { 0x05, 0x8330 },
3329 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003330 };
3331
françois romieu4da19632011-01-03 15:07:55 +00003332 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003333 }
3334
françois romieubca03d52011-01-03 15:07:31 +00003335 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00003336 rtl_writephy(tp, 0x1f, 0x0002);
3337 rtl_patchphy(tp, 0x0d, 0x0300);
3338 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00003339
françois romieubca03d52011-01-03 15:07:31 +00003340 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003341 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003342 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3343 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003344
françois romieu4da19632011-01-03 15:07:55 +00003345 rtl_writephy(tp, 0x1f, 0x0005);
3346 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003347
3348 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00003349
françois romieu4da19632011-01-03 15:07:55 +00003350 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003351}
3352
françois romieubca03d52011-01-03 15:07:31 +00003353static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003354{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003355 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00003356 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00003357 { 0x1f, 0x0001 },
3358 { 0x06, 0x4064 },
3359 { 0x07, 0x2863 },
3360 { 0x08, 0x059c },
3361 { 0x09, 0x26b4 },
3362 { 0x0a, 0x6a19 },
3363 { 0x0b, 0xdcc8 },
3364 { 0x10, 0xf06d },
3365 { 0x14, 0x7f68 },
3366 { 0x18, 0x7fd9 },
3367 { 0x1c, 0xf0ff },
3368 { 0x1d, 0x3d9c },
3369 { 0x1f, 0x0003 },
3370 { 0x12, 0xf49f },
3371 { 0x13, 0x070b },
3372 { 0x1a, 0x05ad },
3373 { 0x14, 0x94c0 },
3374
françois romieubca03d52011-01-03 15:07:31 +00003375 /*
3376 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003377 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003378 */
françois romieudaf9df62009-10-07 12:44:20 +00003379 { 0x1f, 0x0002 },
3380 { 0x06, 0x5561 },
3381 { 0x1f, 0x0005 },
3382 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003383 { 0x06, 0x5561 },
3384
3385 /*
3386 * Can not link to 1Gbps with bad cable
3387 * Decrease SNR threshold form 21.07dB to 19.04dB
3388 */
3389 { 0x1f, 0x0001 },
3390 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003391
3392 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003393 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00003394 };
3395
françois romieu4da19632011-01-03 15:07:55 +00003396 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00003397
Francois Romieufdf6fc02012-07-06 22:40:38 +02003398 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003399 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003400 { 0x1f, 0x0002 },
3401 { 0x05, 0x669a },
3402 { 0x1f, 0x0005 },
3403 { 0x05, 0x8330 },
3404 { 0x06, 0x669a },
3405
3406 { 0x1f, 0x0002 }
3407 };
3408 int val;
3409
françois romieu4da19632011-01-03 15:07:55 +00003410 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003411
françois romieu4da19632011-01-03 15:07:55 +00003412 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003413 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003414 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003415 0x0065, 0x0066, 0x0067, 0x0068,
3416 0x0069, 0x006a, 0x006b, 0x006c
3417 };
3418 int i;
3419
françois romieu4da19632011-01-03 15:07:55 +00003420 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003421
3422 val &= 0xff00;
3423 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003424 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003425 }
3426 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003427 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003428 { 0x1f, 0x0002 },
3429 { 0x05, 0x2642 },
3430 { 0x1f, 0x0005 },
3431 { 0x05, 0x8330 },
3432 { 0x06, 0x2642 }
3433 };
3434
françois romieu4da19632011-01-03 15:07:55 +00003435 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003436 }
3437
françois romieubca03d52011-01-03 15:07:31 +00003438 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003439 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003440 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3441 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003442
françois romieubca03d52011-01-03 15:07:31 +00003443 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003444 rtl_writephy(tp, 0x1f, 0x0002);
3445 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003446
françois romieu4da19632011-01-03 15:07:55 +00003447 rtl_writephy(tp, 0x1f, 0x0005);
3448 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003449
3450 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003451
françois romieu4da19632011-01-03 15:07:55 +00003452 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003453}
3454
françois romieu4da19632011-01-03 15:07:55 +00003455static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003456{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003457 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003458 { 0x1f, 0x0002 },
3459 { 0x10, 0x0008 },
3460 { 0x0d, 0x006c },
3461
3462 { 0x1f, 0x0000 },
3463 { 0x0d, 0xf880 },
3464
3465 { 0x1f, 0x0001 },
3466 { 0x17, 0x0cc0 },
3467
3468 { 0x1f, 0x0001 },
3469 { 0x0b, 0xa4d8 },
3470 { 0x09, 0x281c },
3471 { 0x07, 0x2883 },
3472 { 0x0a, 0x6b35 },
3473 { 0x1d, 0x3da4 },
3474 { 0x1c, 0xeffd },
3475 { 0x14, 0x7f52 },
3476 { 0x18, 0x7fc6 },
3477 { 0x08, 0x0601 },
3478 { 0x06, 0x4063 },
3479 { 0x10, 0xf074 },
3480 { 0x1f, 0x0003 },
3481 { 0x13, 0x0789 },
3482 { 0x12, 0xf4bd },
3483 { 0x1a, 0x04fd },
3484 { 0x14, 0x84b0 },
3485 { 0x1f, 0x0000 },
3486 { 0x00, 0x9200 },
3487
3488 { 0x1f, 0x0005 },
3489 { 0x01, 0x0340 },
3490 { 0x1f, 0x0001 },
3491 { 0x04, 0x4000 },
3492 { 0x03, 0x1d21 },
3493 { 0x02, 0x0c32 },
3494 { 0x01, 0x0200 },
3495 { 0x00, 0x5554 },
3496 { 0x04, 0x4800 },
3497 { 0x04, 0x4000 },
3498 { 0x04, 0xf000 },
3499 { 0x03, 0xdf01 },
3500 { 0x02, 0xdf20 },
3501 { 0x01, 0x101a },
3502 { 0x00, 0xa0ff },
3503 { 0x04, 0xf800 },
3504 { 0x04, 0xf000 },
3505 { 0x1f, 0x0000 },
3506
3507 { 0x1f, 0x0007 },
3508 { 0x1e, 0x0023 },
3509 { 0x16, 0x0000 },
3510 { 0x1f, 0x0000 }
3511 };
3512
françois romieu4da19632011-01-03 15:07:55 +00003513 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003514}
3515
françois romieue6de30d2011-01-03 15:08:37 +00003516static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3517{
3518 static const struct phy_reg phy_reg_init[] = {
3519 { 0x1f, 0x0001 },
3520 { 0x17, 0x0cc0 },
3521
3522 { 0x1f, 0x0007 },
3523 { 0x1e, 0x002d },
3524 { 0x18, 0x0040 },
3525 { 0x1f, 0x0000 }
3526 };
3527
3528 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3529 rtl_patchphy(tp, 0x0d, 1 << 5);
3530}
3531
Hayes Wang70090422011-07-06 15:58:06 +08003532static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003533{
3534 static const struct phy_reg phy_reg_init[] = {
3535 /* Enable Delay cap */
3536 { 0x1f, 0x0005 },
3537 { 0x05, 0x8b80 },
3538 { 0x06, 0xc896 },
3539 { 0x1f, 0x0000 },
3540
3541 /* Channel estimation fine tune */
3542 { 0x1f, 0x0001 },
3543 { 0x0b, 0x6c20 },
3544 { 0x07, 0x2872 },
3545 { 0x1c, 0xefff },
3546 { 0x1f, 0x0003 },
3547 { 0x14, 0x6420 },
3548 { 0x1f, 0x0000 },
3549
3550 /* Update PFM & 10M TX idle timer */
3551 { 0x1f, 0x0007 },
3552 { 0x1e, 0x002f },
3553 { 0x15, 0x1919 },
3554 { 0x1f, 0x0000 },
3555
3556 { 0x1f, 0x0007 },
3557 { 0x1e, 0x00ac },
3558 { 0x18, 0x0006 },
3559 { 0x1f, 0x0000 }
3560 };
3561
Francois Romieu15ecd032011-04-27 13:52:22 -07003562 rtl_apply_firmware(tp);
3563
hayeswang01dc7fe2011-03-21 01:50:28 +00003564 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3565
3566 /* DCO enable for 10M IDLE Power */
3567 rtl_writephy(tp, 0x1f, 0x0007);
3568 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003569 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003570 rtl_writephy(tp, 0x1f, 0x0000);
3571
3572 /* For impedance matching */
3573 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003574 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003575 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003576
3577 /* PHY auto speed down */
3578 rtl_writephy(tp, 0x1f, 0x0007);
3579 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003580 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003581 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003582 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003583
3584 rtl_writephy(tp, 0x1f, 0x0005);
3585 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003586 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003587 rtl_writephy(tp, 0x1f, 0x0000);
3588
3589 rtl_writephy(tp, 0x1f, 0x0005);
3590 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003591 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003592 rtl_writephy(tp, 0x1f, 0x0007);
3593 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003594 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003595 rtl_writephy(tp, 0x1f, 0x0006);
3596 rtl_writephy(tp, 0x00, 0x5a00);
3597 rtl_writephy(tp, 0x1f, 0x0000);
3598 rtl_writephy(tp, 0x0d, 0x0007);
3599 rtl_writephy(tp, 0x0e, 0x003c);
3600 rtl_writephy(tp, 0x0d, 0x4007);
3601 rtl_writephy(tp, 0x0e, 0x0000);
3602 rtl_writephy(tp, 0x0d, 0x0000);
3603}
3604
françois romieu9ecb9aa2012-12-07 11:20:21 +00003605static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3606{
3607 const u16 w[] = {
3608 addr[0] | (addr[1] << 8),
3609 addr[2] | (addr[3] << 8),
3610 addr[4] | (addr[5] << 8)
3611 };
3612 const struct exgmac_reg e[] = {
3613 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3614 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3615 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3616 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3617 };
3618
3619 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3620}
3621
Hayes Wang70090422011-07-06 15:58:06 +08003622static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3623{
3624 static const struct phy_reg phy_reg_init[] = {
3625 /* Enable Delay cap */
3626 { 0x1f, 0x0004 },
3627 { 0x1f, 0x0007 },
3628 { 0x1e, 0x00ac },
3629 { 0x18, 0x0006 },
3630 { 0x1f, 0x0002 },
3631 { 0x1f, 0x0000 },
3632 { 0x1f, 0x0000 },
3633
3634 /* Channel estimation fine tune */
3635 { 0x1f, 0x0003 },
3636 { 0x09, 0xa20f },
3637 { 0x1f, 0x0000 },
3638 { 0x1f, 0x0000 },
3639
3640 /* Green Setting */
3641 { 0x1f, 0x0005 },
3642 { 0x05, 0x8b5b },
3643 { 0x06, 0x9222 },
3644 { 0x05, 0x8b6d },
3645 { 0x06, 0x8000 },
3646 { 0x05, 0x8b76 },
3647 { 0x06, 0x8000 },
3648 { 0x1f, 0x0000 }
3649 };
3650
3651 rtl_apply_firmware(tp);
3652
3653 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3654
3655 /* For 4-corner performance improve */
3656 rtl_writephy(tp, 0x1f, 0x0005);
3657 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003658 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003659 rtl_writephy(tp, 0x1f, 0x0000);
3660
3661 /* PHY auto speed down */
3662 rtl_writephy(tp, 0x1f, 0x0004);
3663 rtl_writephy(tp, 0x1f, 0x0007);
3664 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003665 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003666 rtl_writephy(tp, 0x1f, 0x0002);
3667 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003668 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003669
3670 /* improve 10M EEE waveform */
3671 rtl_writephy(tp, 0x1f, 0x0005);
3672 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003673 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003674 rtl_writephy(tp, 0x1f, 0x0000);
3675
3676 /* Improve 2-pair detection performance */
3677 rtl_writephy(tp, 0x1f, 0x0005);
3678 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003679 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003680 rtl_writephy(tp, 0x1f, 0x0000);
3681
3682 /* EEE setting */
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003683 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003684 rtl_writephy(tp, 0x1f, 0x0005);
3685 rtl_writephy(tp, 0x05, 0x8b85);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003686 rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003687 rtl_writephy(tp, 0x1f, 0x0004);
3688 rtl_writephy(tp, 0x1f, 0x0007);
3689 rtl_writephy(tp, 0x1e, 0x0020);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003690 rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003691 rtl_writephy(tp, 0x1f, 0x0002);
3692 rtl_writephy(tp, 0x1f, 0x0000);
3693 rtl_writephy(tp, 0x0d, 0x0007);
3694 rtl_writephy(tp, 0x0e, 0x003c);
3695 rtl_writephy(tp, 0x0d, 0x4007);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003696 rtl_writephy(tp, 0x0e, 0x0006);
Hayes Wang70090422011-07-06 15:58:06 +08003697 rtl_writephy(tp, 0x0d, 0x0000);
3698
3699 /* Green feature */
3700 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003701 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3702 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003703 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003704 rtl_writephy(tp, 0x1f, 0x0005);
3705 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3706 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003707
françois romieu9ecb9aa2012-12-07 11:20:21 +00003708 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3709 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003710}
3711
Hayes Wang5f886e02012-03-30 14:33:03 +08003712static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3713{
3714 /* For 4-corner performance improve */
3715 rtl_writephy(tp, 0x1f, 0x0005);
3716 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003717 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003718 rtl_writephy(tp, 0x1f, 0x0000);
3719
3720 /* PHY auto speed down */
3721 rtl_writephy(tp, 0x1f, 0x0007);
3722 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003723 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003724 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003725 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003726
3727 /* Improve 10M EEE waveform */
3728 rtl_writephy(tp, 0x1f, 0x0005);
3729 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003730 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003731 rtl_writephy(tp, 0x1f, 0x0000);
3732}
3733
Hayes Wangc2218922011-09-06 16:55:18 +08003734static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3735{
3736 static const struct phy_reg phy_reg_init[] = {
3737 /* Channel estimation fine tune */
3738 { 0x1f, 0x0003 },
3739 { 0x09, 0xa20f },
3740 { 0x1f, 0x0000 },
3741
3742 /* Modify green table for giga & fnet */
3743 { 0x1f, 0x0005 },
3744 { 0x05, 0x8b55 },
3745 { 0x06, 0x0000 },
3746 { 0x05, 0x8b5e },
3747 { 0x06, 0x0000 },
3748 { 0x05, 0x8b67 },
3749 { 0x06, 0x0000 },
3750 { 0x05, 0x8b70 },
3751 { 0x06, 0x0000 },
3752 { 0x1f, 0x0000 },
3753 { 0x1f, 0x0007 },
3754 { 0x1e, 0x0078 },
3755 { 0x17, 0x0000 },
3756 { 0x19, 0x00fb },
3757 { 0x1f, 0x0000 },
3758
3759 /* Modify green table for 10M */
3760 { 0x1f, 0x0005 },
3761 { 0x05, 0x8b79 },
3762 { 0x06, 0xaa00 },
3763 { 0x1f, 0x0000 },
3764
3765 /* Disable hiimpedance detection (RTCT) */
3766 { 0x1f, 0x0003 },
3767 { 0x01, 0x328a },
3768 { 0x1f, 0x0000 }
3769 };
3770
3771 rtl_apply_firmware(tp);
3772
3773 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3774
Hayes Wang5f886e02012-03-30 14:33:03 +08003775 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003776
3777 /* Improve 2-pair detection performance */
3778 rtl_writephy(tp, 0x1f, 0x0005);
3779 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003780 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003781 rtl_writephy(tp, 0x1f, 0x0000);
3782}
3783
3784static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3785{
3786 rtl_apply_firmware(tp);
3787
Hayes Wang5f886e02012-03-30 14:33:03 +08003788 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003789}
3790
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003791static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3792{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003793 static const struct phy_reg phy_reg_init[] = {
3794 /* Channel estimation fine tune */
3795 { 0x1f, 0x0003 },
3796 { 0x09, 0xa20f },
3797 { 0x1f, 0x0000 },
3798
3799 /* Modify green table for giga & fnet */
3800 { 0x1f, 0x0005 },
3801 { 0x05, 0x8b55 },
3802 { 0x06, 0x0000 },
3803 { 0x05, 0x8b5e },
3804 { 0x06, 0x0000 },
3805 { 0x05, 0x8b67 },
3806 { 0x06, 0x0000 },
3807 { 0x05, 0x8b70 },
3808 { 0x06, 0x0000 },
3809 { 0x1f, 0x0000 },
3810 { 0x1f, 0x0007 },
3811 { 0x1e, 0x0078 },
3812 { 0x17, 0x0000 },
3813 { 0x19, 0x00aa },
3814 { 0x1f, 0x0000 },
3815
3816 /* Modify green table for 10M */
3817 { 0x1f, 0x0005 },
3818 { 0x05, 0x8b79 },
3819 { 0x06, 0xaa00 },
3820 { 0x1f, 0x0000 },
3821
3822 /* Disable hiimpedance detection (RTCT) */
3823 { 0x1f, 0x0003 },
3824 { 0x01, 0x328a },
3825 { 0x1f, 0x0000 }
3826 };
3827
3828
3829 rtl_apply_firmware(tp);
3830
3831 rtl8168f_hw_phy_config(tp);
3832
3833 /* Improve 2-pair detection performance */
3834 rtl_writephy(tp, 0x1f, 0x0005);
3835 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003836 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003837 rtl_writephy(tp, 0x1f, 0x0000);
3838
3839 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3840
3841 /* Modify green table for giga */
3842 rtl_writephy(tp, 0x1f, 0x0005);
3843 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003844 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003845 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003846 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003847 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003848 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003849 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003850 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003851 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003852 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003853 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003854 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003855 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003856 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003857 rtl_writephy(tp, 0x1f, 0x0000);
3858
3859 /* uc same-seed solution */
3860 rtl_writephy(tp, 0x1f, 0x0005);
3861 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003862 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003863 rtl_writephy(tp, 0x1f, 0x0000);
3864
3865 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003866 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003867 rtl_writephy(tp, 0x1f, 0x0005);
3868 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003869 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003870 rtl_writephy(tp, 0x1f, 0x0004);
3871 rtl_writephy(tp, 0x1f, 0x0007);
3872 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003873 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003874 rtl_writephy(tp, 0x1f, 0x0000);
3875 rtl_writephy(tp, 0x0d, 0x0007);
3876 rtl_writephy(tp, 0x0e, 0x003c);
3877 rtl_writephy(tp, 0x0d, 0x4007);
3878 rtl_writephy(tp, 0x0e, 0x0000);
3879 rtl_writephy(tp, 0x0d, 0x0000);
3880
3881 /* Green feature */
3882 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003883 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3884 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003885 rtl_writephy(tp, 0x1f, 0x0000);
3886}
3887
Hayes Wangc5583862012-07-02 17:23:22 +08003888static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3889{
Hayes Wangc5583862012-07-02 17:23:22 +08003890 rtl_apply_firmware(tp);
3891
hayeswang41f44d12013-04-01 22:23:36 +00003892 rtl_writephy(tp, 0x1f, 0x0a46);
3893 if (rtl_readphy(tp, 0x10) & 0x0100) {
3894 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003895 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003896 } else {
3897 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003898 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003899 }
Hayes Wangc5583862012-07-02 17:23:22 +08003900
hayeswang41f44d12013-04-01 22:23:36 +00003901 rtl_writephy(tp, 0x1f, 0x0a46);
3902 if (rtl_readphy(tp, 0x13) & 0x0100) {
3903 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003904 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003905 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003906 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003907 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003908 }
Hayes Wangc5583862012-07-02 17:23:22 +08003909
hayeswang41f44d12013-04-01 22:23:36 +00003910 /* Enable PHY auto speed down */
3911 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003912 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003913
hayeswangfe7524c2013-04-01 22:23:37 +00003914 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003915 rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003916 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003917 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003918 rtl_writephy(tp, 0x1f, 0x0a43);
3919 rtl_writephy(tp, 0x13, 0x8084);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003920 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3921 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003922
hayeswang41f44d12013-04-01 22:23:36 +00003923 /* EEE auto-fallback function */
3924 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003925 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003926
hayeswang41f44d12013-04-01 22:23:36 +00003927 /* Enable UC LPF tune function */
3928 rtl_writephy(tp, 0x1f, 0x0a43);
3929 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003930 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003931
3932 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003933 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003934
hayeswangfe7524c2013-04-01 22:23:37 +00003935 /* Improve SWR Efficiency */
3936 rtl_writephy(tp, 0x1f, 0x0bcd);
3937 rtl_writephy(tp, 0x14, 0x5065);
3938 rtl_writephy(tp, 0x14, 0xd065);
3939 rtl_writephy(tp, 0x1f, 0x0bc8);
3940 rtl_writephy(tp, 0x11, 0x5655);
3941 rtl_writephy(tp, 0x1f, 0x0bcd);
3942 rtl_writephy(tp, 0x14, 0x1065);
3943 rtl_writephy(tp, 0x14, 0x9065);
3944 rtl_writephy(tp, 0x14, 0x1065);
3945
David Chang1bac1072013-11-27 15:48:36 +08003946 /* Check ALDPS bit, disable it if enabled */
3947 rtl_writephy(tp, 0x1f, 0x0a43);
3948 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003949 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
David Chang1bac1072013-11-27 15:48:36 +08003950
hayeswang41f44d12013-04-01 22:23:36 +00003951 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003952}
3953
hayeswang57538c42013-04-01 22:23:40 +00003954static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3955{
3956 rtl_apply_firmware(tp);
3957}
3958
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003959static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3960{
3961 u16 dout_tapbin;
3962 u32 data;
3963
3964 rtl_apply_firmware(tp);
3965
3966 /* CHN EST parameters adjust - giga master */
3967 rtl_writephy(tp, 0x1f, 0x0a43);
3968 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003969 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003970 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003971 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003972 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003973 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003974 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003975 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003976 rtl_writephy(tp, 0x1f, 0x0000);
3977
3978 /* CHN EST parameters adjust - giga slave */
3979 rtl_writephy(tp, 0x1f, 0x0a43);
3980 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003981 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003982 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003983 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003984 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003985 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003986 rtl_writephy(tp, 0x1f, 0x0000);
3987
3988 /* CHN EST parameters adjust - fnet */
3989 rtl_writephy(tp, 0x1f, 0x0a43);
3990 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003991 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003992 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003993 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003994 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003995 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003996 rtl_writephy(tp, 0x1f, 0x0000);
3997
3998 /* enable R-tune & PGA-retune function */
3999 dout_tapbin = 0;
4000 rtl_writephy(tp, 0x1f, 0x0a46);
4001 data = rtl_readphy(tp, 0x13);
4002 data &= 3;
4003 data <<= 2;
4004 dout_tapbin |= data;
4005 data = rtl_readphy(tp, 0x12);
4006 data &= 0xc000;
4007 data >>= 14;
4008 dout_tapbin |= data;
4009 dout_tapbin = ~(dout_tapbin^0x08);
4010 dout_tapbin <<= 12;
4011 dout_tapbin &= 0xf000;
4012 rtl_writephy(tp, 0x1f, 0x0a43);
4013 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004014 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004015 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004016 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004017 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004018 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004019 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004020 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004021
4022 rtl_writephy(tp, 0x1f, 0x0a43);
4023 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004024 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004025 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004026 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004027 rtl_writephy(tp, 0x1f, 0x0000);
4028
4029 /* enable GPHY 10M */
4030 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004031 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004032 rtl_writephy(tp, 0x1f, 0x0000);
4033
4034 /* SAR ADC performance */
4035 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004036 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004037 rtl_writephy(tp, 0x1f, 0x0000);
4038
4039 rtl_writephy(tp, 0x1f, 0x0a43);
4040 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004041 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004042 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004043 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004044 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004045 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004046 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004047 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004048 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004049 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004050 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004051 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004052 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004053 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004054 rtl_writephy(tp, 0x1f, 0x0000);
4055
4056 /* disable phy pfm mode */
4057 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08004058 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004059 rtl_writephy(tp, 0x1f, 0x0000);
4060
4061 /* Check ALDPS bit, disable it if enabled */
4062 rtl_writephy(tp, 0x1f, 0x0a43);
4063 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08004064 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004065
4066 rtl_writephy(tp, 0x1f, 0x0000);
4067}
4068
4069static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
4070{
4071 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
4072 u16 rlen;
4073 u32 data;
4074
4075 rtl_apply_firmware(tp);
4076
4077 /* CHIN EST parameter update */
4078 rtl_writephy(tp, 0x1f, 0x0a43);
4079 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004080 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004081 rtl_writephy(tp, 0x1f, 0x0000);
4082
4083 /* enable R-tune & PGA-retune function */
4084 rtl_writephy(tp, 0x1f, 0x0a43);
4085 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004086 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004087 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004088 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004089 rtl_writephy(tp, 0x1f, 0x0000);
4090
4091 /* enable GPHY 10M */
4092 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004093 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004094 rtl_writephy(tp, 0x1f, 0x0000);
4095
4096 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
4097 data = r8168_mac_ocp_read(tp, 0xdd02);
4098 ioffset_p3 = ((data & 0x80)>>7);
4099 ioffset_p3 <<= 3;
4100
4101 data = r8168_mac_ocp_read(tp, 0xdd00);
4102 ioffset_p3 |= ((data & (0xe000))>>13);
4103 ioffset_p2 = ((data & (0x1e00))>>9);
4104 ioffset_p1 = ((data & (0x01e0))>>5);
4105 ioffset_p0 = ((data & 0x0010)>>4);
4106 ioffset_p0 <<= 3;
4107 ioffset_p0 |= (data & (0x07));
4108 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
4109
Chun-Hao Lin05b96872014-10-01 23:17:12 +08004110 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08004111 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004112 rtl_writephy(tp, 0x1f, 0x0bcf);
4113 rtl_writephy(tp, 0x16, data);
4114 rtl_writephy(tp, 0x1f, 0x0000);
4115 }
4116
4117 /* Modify rlen (TX LPF corner frequency) level */
4118 rtl_writephy(tp, 0x1f, 0x0bcd);
4119 data = rtl_readphy(tp, 0x16);
4120 data &= 0x000f;
4121 rlen = 0;
4122 if (data > 3)
4123 rlen = data - 3;
4124 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
4125 rtl_writephy(tp, 0x17, data);
4126 rtl_writephy(tp, 0x1f, 0x0bcd);
4127 rtl_writephy(tp, 0x1f, 0x0000);
4128
4129 /* disable phy pfm mode */
4130 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08004131 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004132 rtl_writephy(tp, 0x1f, 0x0000);
4133
4134 /* Check ALDPS bit, disable it if enabled */
4135 rtl_writephy(tp, 0x1f, 0x0a43);
4136 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08004137 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004138
4139 rtl_writephy(tp, 0x1f, 0x0000);
4140}
4141
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004142static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
4143{
4144 /* Enable PHY auto speed down */
4145 rtl_writephy(tp, 0x1f, 0x0a44);
4146 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
4147 rtl_writephy(tp, 0x1f, 0x0000);
4148
4149 /* patch 10M & ALDPS */
4150 rtl_writephy(tp, 0x1f, 0x0bcc);
4151 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
4152 rtl_writephy(tp, 0x1f, 0x0a44);
4153 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
4154 rtl_writephy(tp, 0x1f, 0x0a43);
4155 rtl_writephy(tp, 0x13, 0x8084);
4156 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
4157 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
4158 rtl_writephy(tp, 0x1f, 0x0000);
4159
4160 /* Enable EEE auto-fallback function */
4161 rtl_writephy(tp, 0x1f, 0x0a4b);
4162 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
4163 rtl_writephy(tp, 0x1f, 0x0000);
4164
4165 /* Enable UC LPF tune function */
4166 rtl_writephy(tp, 0x1f, 0x0a43);
4167 rtl_writephy(tp, 0x13, 0x8012);
4168 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
4169 rtl_writephy(tp, 0x1f, 0x0000);
4170
4171 /* set rg_sel_sdm_rate */
4172 rtl_writephy(tp, 0x1f, 0x0c42);
4173 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
4174 rtl_writephy(tp, 0x1f, 0x0000);
4175
4176 /* Check ALDPS bit, disable it if enabled */
4177 rtl_writephy(tp, 0x1f, 0x0a43);
4178 if (rtl_readphy(tp, 0x10) & 0x0004)
4179 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4180
4181 rtl_writephy(tp, 0x1f, 0x0000);
4182}
4183
4184static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
4185{
4186 /* patch 10M & ALDPS */
4187 rtl_writephy(tp, 0x1f, 0x0bcc);
4188 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
4189 rtl_writephy(tp, 0x1f, 0x0a44);
4190 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
4191 rtl_writephy(tp, 0x1f, 0x0a43);
4192 rtl_writephy(tp, 0x13, 0x8084);
4193 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
4194 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
4195 rtl_writephy(tp, 0x1f, 0x0000);
4196
4197 /* Enable UC LPF tune function */
4198 rtl_writephy(tp, 0x1f, 0x0a43);
4199 rtl_writephy(tp, 0x13, 0x8012);
4200 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
4201 rtl_writephy(tp, 0x1f, 0x0000);
4202
4203 /* Set rg_sel_sdm_rate */
4204 rtl_writephy(tp, 0x1f, 0x0c42);
4205 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
4206 rtl_writephy(tp, 0x1f, 0x0000);
4207
4208 /* Channel estimation parameters */
4209 rtl_writephy(tp, 0x1f, 0x0a43);
4210 rtl_writephy(tp, 0x13, 0x80f3);
4211 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
4212 rtl_writephy(tp, 0x13, 0x80f0);
4213 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
4214 rtl_writephy(tp, 0x13, 0x80ef);
4215 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
4216 rtl_writephy(tp, 0x13, 0x80f6);
4217 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
4218 rtl_writephy(tp, 0x13, 0x80ec);
4219 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
4220 rtl_writephy(tp, 0x13, 0x80ed);
4221 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
4222 rtl_writephy(tp, 0x13, 0x80f2);
4223 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
4224 rtl_writephy(tp, 0x13, 0x80f4);
4225 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
4226 rtl_writephy(tp, 0x1f, 0x0a43);
4227 rtl_writephy(tp, 0x13, 0x8110);
4228 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
4229 rtl_writephy(tp, 0x13, 0x810f);
4230 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
4231 rtl_writephy(tp, 0x13, 0x8111);
4232 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
4233 rtl_writephy(tp, 0x13, 0x8113);
4234 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
4235 rtl_writephy(tp, 0x13, 0x8115);
4236 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
4237 rtl_writephy(tp, 0x13, 0x810e);
4238 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
4239 rtl_writephy(tp, 0x13, 0x810c);
4240 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
4241 rtl_writephy(tp, 0x13, 0x810b);
4242 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
4243 rtl_writephy(tp, 0x1f, 0x0a43);
4244 rtl_writephy(tp, 0x13, 0x80d1);
4245 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
4246 rtl_writephy(tp, 0x13, 0x80cd);
4247 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
4248 rtl_writephy(tp, 0x13, 0x80d3);
4249 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
4250 rtl_writephy(tp, 0x13, 0x80d5);
4251 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
4252 rtl_writephy(tp, 0x13, 0x80d7);
4253 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
4254
4255 /* Force PWM-mode */
4256 rtl_writephy(tp, 0x1f, 0x0bcd);
4257 rtl_writephy(tp, 0x14, 0x5065);
4258 rtl_writephy(tp, 0x14, 0xd065);
4259 rtl_writephy(tp, 0x1f, 0x0bc8);
4260 rtl_writephy(tp, 0x12, 0x00ed);
4261 rtl_writephy(tp, 0x1f, 0x0bcd);
4262 rtl_writephy(tp, 0x14, 0x1065);
4263 rtl_writephy(tp, 0x14, 0x9065);
4264 rtl_writephy(tp, 0x14, 0x1065);
4265 rtl_writephy(tp, 0x1f, 0x0000);
4266
4267 /* Check ALDPS bit, disable it if enabled */
4268 rtl_writephy(tp, 0x1f, 0x0a43);
4269 if (rtl_readphy(tp, 0x10) & 0x0004)
4270 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4271
4272 rtl_writephy(tp, 0x1f, 0x0000);
4273}
4274
françois romieu4da19632011-01-03 15:07:55 +00004275static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02004276{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004277 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02004278 { 0x1f, 0x0003 },
4279 { 0x08, 0x441d },
4280 { 0x01, 0x9100 },
4281 { 0x1f, 0x0000 }
4282 };
4283
françois romieu4da19632011-01-03 15:07:55 +00004284 rtl_writephy(tp, 0x1f, 0x0000);
4285 rtl_patchphy(tp, 0x11, 1 << 12);
4286 rtl_patchphy(tp, 0x19, 1 << 13);
4287 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004288
françois romieu4da19632011-01-03 15:07:55 +00004289 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02004290}
4291
Hayes Wang5a5e4442011-02-22 17:26:21 +08004292static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
4293{
4294 static const struct phy_reg phy_reg_init[] = {
4295 { 0x1f, 0x0005 },
4296 { 0x1a, 0x0000 },
4297 { 0x1f, 0x0000 },
4298
4299 { 0x1f, 0x0004 },
4300 { 0x1c, 0x0000 },
4301 { 0x1f, 0x0000 },
4302
4303 { 0x1f, 0x0001 },
4304 { 0x15, 0x7701 },
4305 { 0x1f, 0x0000 }
4306 };
4307
4308 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01004309 rtl_writephy(tp, 0x1f, 0x0000);
4310 rtl_writephy(tp, 0x18, 0x0310);
4311 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08004312
François Romieu953a12c2011-04-24 17:38:48 +02004313 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08004314
4315 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4316}
4317
Hayes Wang7e18dca2012-03-30 14:33:02 +08004318static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
4319{
Hayes Wang7e18dca2012-03-30 14:33:02 +08004320 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01004321 rtl_writephy(tp, 0x1f, 0x0000);
4322 rtl_writephy(tp, 0x18, 0x0310);
4323 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004324
4325 rtl_apply_firmware(tp);
4326
4327 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02004328 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004329 rtl_writephy(tp, 0x1f, 0x0004);
4330 rtl_writephy(tp, 0x10, 0x401f);
4331 rtl_writephy(tp, 0x19, 0x7030);
4332 rtl_writephy(tp, 0x1f, 0x0000);
4333}
4334
Hayes Wang5598bfe2012-07-02 17:23:21 +08004335static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
4336{
Hayes Wang5598bfe2012-07-02 17:23:21 +08004337 static const struct phy_reg phy_reg_init[] = {
4338 { 0x1f, 0x0004 },
4339 { 0x10, 0xc07f },
4340 { 0x19, 0x7030 },
4341 { 0x1f, 0x0000 }
4342 };
4343
4344 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01004345 rtl_writephy(tp, 0x1f, 0x0000);
4346 rtl_writephy(tp, 0x18, 0x0310);
4347 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004348
4349 rtl_apply_firmware(tp);
4350
Francois Romieufdf6fc02012-07-06 22:40:38 +02004351 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004352 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4353
Francois Romieufdf6fc02012-07-06 22:40:38 +02004354 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004355}
4356
Francois Romieu5615d9f2007-08-17 17:50:46 +02004357static void rtl_hw_phy_config(struct net_device *dev)
4358{
4359 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004360
4361 rtl8169_print_mac_version(tp);
4362
4363 switch (tp->mac_version) {
4364 case RTL_GIGA_MAC_VER_01:
4365 break;
4366 case RTL_GIGA_MAC_VER_02:
4367 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00004368 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004369 break;
4370 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00004371 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004372 break;
françois romieu2e9558562009-08-10 19:44:19 +00004373 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00004374 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00004375 break;
françois romieu8c7006a2009-08-10 19:43:29 +00004376 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00004377 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00004378 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02004379 case RTL_GIGA_MAC_VER_07:
4380 case RTL_GIGA_MAC_VER_08:
4381 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00004382 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004383 break;
Francois Romieu236b8082008-05-30 16:11:48 +02004384 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00004385 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004386 break;
4387 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00004388 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004389 break;
4390 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00004391 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004392 break;
Francois Romieu867763c2007-08-17 18:21:58 +02004393 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00004394 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004395 break;
4396 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00004397 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004398 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02004399 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00004400 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02004401 break;
Francois Romieu197ff762008-06-28 13:16:02 +02004402 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00004403 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004404 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02004405 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00004406 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004407 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004408 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004409 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00004410 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004411 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02004412 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00004413 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004414 break;
4415 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00004416 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004417 break;
4418 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00004419 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004420 break;
françois romieue6de30d2011-01-03 15:08:37 +00004421 case RTL_GIGA_MAC_VER_28:
4422 rtl8168d_4_hw_phy_config(tp);
4423 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08004424 case RTL_GIGA_MAC_VER_29:
4425 case RTL_GIGA_MAC_VER_30:
4426 rtl8105e_hw_phy_config(tp);
4427 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02004428 case RTL_GIGA_MAC_VER_31:
4429 /* None. */
4430 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00004431 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00004432 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004433 rtl8168e_1_hw_phy_config(tp);
4434 break;
4435 case RTL_GIGA_MAC_VER_34:
4436 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004437 break;
Hayes Wangc2218922011-09-06 16:55:18 +08004438 case RTL_GIGA_MAC_VER_35:
4439 rtl8168f_1_hw_phy_config(tp);
4440 break;
4441 case RTL_GIGA_MAC_VER_36:
4442 rtl8168f_2_hw_phy_config(tp);
4443 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004444
Hayes Wang7e18dca2012-03-30 14:33:02 +08004445 case RTL_GIGA_MAC_VER_37:
4446 rtl8402_hw_phy_config(tp);
4447 break;
4448
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004449 case RTL_GIGA_MAC_VER_38:
4450 rtl8411_hw_phy_config(tp);
4451 break;
4452
Hayes Wang5598bfe2012-07-02 17:23:21 +08004453 case RTL_GIGA_MAC_VER_39:
4454 rtl8106e_hw_phy_config(tp);
4455 break;
4456
Hayes Wangc5583862012-07-02 17:23:22 +08004457 case RTL_GIGA_MAC_VER_40:
4458 rtl8168g_1_hw_phy_config(tp);
4459 break;
hayeswang57538c42013-04-01 22:23:40 +00004460 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004461 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004462 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004463 rtl8168g_2_hw_phy_config(tp);
4464 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004465 case RTL_GIGA_MAC_VER_45:
4466 case RTL_GIGA_MAC_VER_47:
4467 rtl8168h_1_hw_phy_config(tp);
4468 break;
4469 case RTL_GIGA_MAC_VER_46:
4470 case RTL_GIGA_MAC_VER_48:
4471 rtl8168h_2_hw_phy_config(tp);
4472 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004473
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004474 case RTL_GIGA_MAC_VER_49:
4475 rtl8168ep_1_hw_phy_config(tp);
4476 break;
4477 case RTL_GIGA_MAC_VER_50:
4478 case RTL_GIGA_MAC_VER_51:
4479 rtl8168ep_2_hw_phy_config(tp);
4480 break;
4481
Hayes Wangc5583862012-07-02 17:23:22 +08004482 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004483 default:
4484 break;
4485 }
4486}
4487
Francois Romieuda78dbf2012-01-26 14:18:23 +01004488static void rtl_phy_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004489{
Linus Torvalds1da177e2005-04-16 15:20:36 -07004490 struct timer_list *timer = &tp->timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004491 unsigned long timeout = RTL8169_PHY_TIMEOUT;
4492
Francois Romieubcf0bf92006-07-26 23:14:13 +02004493 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004494
françois romieu4da19632011-01-03 15:07:55 +00004495 if (tp->phy_reset_pending(tp)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02004496 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004497 * A busy loop could burn quite a few cycles on nowadays CPU.
4498 * Let's delay the execution of the timer for a few ticks.
4499 */
4500 timeout = HZ/10;
4501 goto out_mod_timer;
4502 }
4503
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004504 if (tp->link_ok(tp))
Francois Romieuda78dbf2012-01-26 14:18:23 +01004505 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004506
Lekensteyn9bb8eeb2013-08-02 10:36:55 +02004507 netif_dbg(tp, link, tp->dev, "PHY reset until link up\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004508
françois romieu4da19632011-01-03 15:07:55 +00004509 tp->phy_reset_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004510
4511out_mod_timer:
4512 mod_timer(timer, jiffies + timeout);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004513}
4514
4515static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4516{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004517 if (!test_and_set_bit(flag, tp->wk.flags))
4518 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004519}
4520
Kees Cook9de36cc2017-10-25 03:53:12 -07004521static void rtl8169_phy_timer(struct timer_list *t)
Francois Romieuda78dbf2012-01-26 14:18:23 +01004522{
Kees Cook9de36cc2017-10-25 03:53:12 -07004523 struct rtl8169_private *tp = from_timer(tp, t, timer);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004524
Francois Romieu98ddf982012-01-31 10:47:34 +01004525 rtl_schedule_task(tp, RTL_FLAG_TASK_PHY_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004526}
4527
Francois Romieuffc46952012-07-06 14:19:23 +02004528DECLARE_RTL_COND(rtl_phy_reset_cond)
4529{
4530 return tp->phy_reset_pending(tp);
4531}
4532
Francois Romieubf793292006-11-01 00:53:05 +01004533static void rtl8169_phy_reset(struct net_device *dev,
4534 struct rtl8169_private *tp)
4535{
françois romieu4da19632011-01-03 15:07:55 +00004536 tp->phy_reset_enable(tp);
Francois Romieuffc46952012-07-06 14:19:23 +02004537 rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
Francois Romieubf793292006-11-01 00:53:05 +01004538}
4539
David S. Miller8decf862011-09-22 03:23:13 -04004540static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4541{
David S. Miller8decf862011-09-22 03:23:13 -04004542 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004543 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004544}
4545
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004546static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004547{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004548 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004549
Marcus Sundberg773328942008-07-10 21:28:08 +02004550 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
4551 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004552 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004553 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004554
Francois Romieu6dccd162007-02-13 23:38:05 +01004555 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4556
4557 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
4558 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004559
Francois Romieubcf0bf92006-07-26 23:14:13 +02004560 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004561 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004562 RTL_W8(tp, 0x82, 0x01);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004563 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00004564 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004565 }
4566
Francois Romieubf793292006-11-01 00:53:05 +01004567 rtl8169_phy_reset(dev, tp);
4568
Oliver Neukum54405cd2011-01-06 21:55:13 +01004569 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
Francois Romieucecb5fd2011-04-01 10:21:07 +02004570 ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4571 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
4572 (tp->mii.supports_gmii ?
4573 ADVERTISED_1000baseT_Half |
4574 ADVERTISED_1000baseT_Full : 0));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004575
David S. Miller8decf862011-09-22 03:23:13 -04004576 if (rtl_tbi_enabled(tp))
Joe Perchesbf82c182010-02-09 11:49:50 +00004577 netif_info(tp, link, dev, "TBI auto-negotiating\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004578}
4579
Francois Romieu773d2022007-01-31 23:47:43 +01004580static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4581{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004582 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004583
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004584 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00004585
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004586 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4587 RTL_R32(tp, MAC4);
françois romieu908ba2b2010-04-26 11:42:58 +00004588
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004589 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4590 RTL_R32(tp, MAC0);
françois romieu908ba2b2010-04-26 11:42:58 +00004591
françois romieu9ecb9aa2012-12-07 11:20:21 +00004592 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4593 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004594
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004595 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieu773d2022007-01-31 23:47:43 +01004596
Francois Romieuda78dbf2012-01-26 14:18:23 +01004597 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004598}
4599
4600static int rtl_set_mac_address(struct net_device *dev, void *p)
4601{
4602 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004603 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004604 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004605
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004606 ret = eth_mac_addr(dev, p);
4607 if (ret)
4608 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004609
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004610 pm_runtime_get_noresume(d);
4611
4612 if (pm_runtime_active(d))
4613 rtl_rar_set(tp, dev->dev_addr);
4614
4615 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004616
4617 return 0;
4618}
4619
Francois Romieu5f787a12006-08-17 13:02:36 +02004620static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
4621{
4622 struct rtl8169_private *tp = netdev_priv(dev);
4623 struct mii_ioctl_data *data = if_mii(ifr);
4624
Francois Romieu8b4ab282008-11-19 22:05:25 -08004625 return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
4626}
Francois Romieu5f787a12006-08-17 13:02:36 +02004627
Francois Romieucecb5fd2011-04-01 10:21:07 +02004628static int rtl_xmii_ioctl(struct rtl8169_private *tp,
4629 struct mii_ioctl_data *data, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004630{
Francois Romieu5f787a12006-08-17 13:02:36 +02004631 switch (cmd) {
4632 case SIOCGMIIPHY:
4633 data->phy_id = 32; /* Internal PHY */
4634 return 0;
4635
4636 case SIOCGMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00004637 data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
Francois Romieu5f787a12006-08-17 13:02:36 +02004638 return 0;
4639
4640 case SIOCSMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00004641 rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
Francois Romieu5f787a12006-08-17 13:02:36 +02004642 return 0;
4643 }
4644 return -EOPNOTSUPP;
4645}
4646
Francois Romieu8b4ab282008-11-19 22:05:25 -08004647static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
4648{
4649 return -EOPNOTSUPP;
4650}
4651
Bill Pembertonbaf63292012-12-03 09:23:28 -05004652static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004653{
4654 struct mdio_ops *ops = &tp->mdio_ops;
4655
4656 switch (tp->mac_version) {
4657 case RTL_GIGA_MAC_VER_27:
4658 ops->write = r8168dp_1_mdio_write;
4659 ops->read = r8168dp_1_mdio_read;
4660 break;
françois romieue6de30d2011-01-03 15:08:37 +00004661 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004662 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004663 ops->write = r8168dp_2_mdio_write;
4664 ops->read = r8168dp_2_mdio_read;
4665 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004666 case RTL_GIGA_MAC_VER_40:
4667 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004668 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004669 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004670 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004671 case RTL_GIGA_MAC_VER_45:
4672 case RTL_GIGA_MAC_VER_46:
4673 case RTL_GIGA_MAC_VER_47:
4674 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004675 case RTL_GIGA_MAC_VER_49:
4676 case RTL_GIGA_MAC_VER_50:
4677 case RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004678 ops->write = r8168g_mdio_write;
4679 ops->read = r8168g_mdio_read;
4680 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004681 default:
4682 ops->write = r8169_mdio_write;
4683 ops->read = r8169_mdio_read;
4684 break;
4685 }
4686}
4687
hayeswange2409d82013-03-31 17:02:04 +00004688static void rtl_speed_down(struct rtl8169_private *tp)
4689{
4690 u32 adv;
4691 int lpa;
4692
4693 rtl_writephy(tp, 0x1f, 0x0000);
4694 lpa = rtl_readphy(tp, MII_LPA);
4695
4696 if (lpa & (LPA_10HALF | LPA_10FULL))
4697 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
4698 else if (lpa & (LPA_100HALF | LPA_100FULL))
4699 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4700 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4701 else
4702 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4703 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
4704 (tp->mii.supports_gmii ?
4705 ADVERTISED_1000baseT_Half |
4706 ADVERTISED_1000baseT_Full : 0);
4707
4708 rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
4709 adv);
4710}
4711
David S. Miller1805b2f2011-10-24 18:18:09 -04004712static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4713{
David S. Miller1805b2f2011-10-24 18:18:09 -04004714 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004715 case RTL_GIGA_MAC_VER_25:
4716 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004717 case RTL_GIGA_MAC_VER_29:
4718 case RTL_GIGA_MAC_VER_30:
4719 case RTL_GIGA_MAC_VER_32:
4720 case RTL_GIGA_MAC_VER_33:
4721 case RTL_GIGA_MAC_VER_34:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004722 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004723 case RTL_GIGA_MAC_VER_38:
Hayes Wang5598bfe2012-07-02 17:23:21 +08004724 case RTL_GIGA_MAC_VER_39:
Hayes Wangc5583862012-07-02 17:23:22 +08004725 case RTL_GIGA_MAC_VER_40:
4726 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004727 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004728 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004729 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004730 case RTL_GIGA_MAC_VER_45:
4731 case RTL_GIGA_MAC_VER_46:
4732 case RTL_GIGA_MAC_VER_47:
4733 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004734 case RTL_GIGA_MAC_VER_49:
4735 case RTL_GIGA_MAC_VER_50:
4736 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004737 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004738 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4739 break;
4740 default:
4741 break;
4742 }
4743}
4744
4745static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4746{
4747 if (!(__rtl8169_get_wol(tp) & WAKE_ANY))
4748 return false;
4749
hayeswange2409d82013-03-31 17:02:04 +00004750 rtl_speed_down(tp);
David S. Miller1805b2f2011-10-24 18:18:09 -04004751 rtl_wol_suspend_quirk(tp);
4752
4753 return true;
4754}
4755
françois romieu065c27c2011-01-03 15:08:12 +00004756static void r810x_phy_power_down(struct rtl8169_private *tp)
4757{
4758 rtl_writephy(tp, 0x1f, 0x0000);
4759 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
4760}
4761
4762static void r810x_phy_power_up(struct rtl8169_private *tp)
4763{
4764 rtl_writephy(tp, 0x1f, 0x0000);
4765 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
4766}
4767
4768static void r810x_pll_power_down(struct rtl8169_private *tp)
4769{
David S. Miller1805b2f2011-10-24 18:18:09 -04004770 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004771 return;
françois romieu065c27c2011-01-03 15:08:12 +00004772
4773 r810x_phy_power_down(tp);
Hayes Wang00042992012-03-30 14:33:00 +08004774
4775 switch (tp->mac_version) {
4776 case RTL_GIGA_MAC_VER_07:
4777 case RTL_GIGA_MAC_VER_08:
4778 case RTL_GIGA_MAC_VER_09:
4779 case RTL_GIGA_MAC_VER_10:
4780 case RTL_GIGA_MAC_VER_13:
4781 case RTL_GIGA_MAC_VER_16:
4782 break;
4783 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004784 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
Hayes Wang00042992012-03-30 14:33:00 +08004785 break;
4786 }
françois romieu065c27c2011-01-03 15:08:12 +00004787}
4788
4789static void r810x_pll_power_up(struct rtl8169_private *tp)
4790{
4791 r810x_phy_power_up(tp);
Hayes Wang00042992012-03-30 14:33:00 +08004792
4793 switch (tp->mac_version) {
4794 case RTL_GIGA_MAC_VER_07:
4795 case RTL_GIGA_MAC_VER_08:
4796 case RTL_GIGA_MAC_VER_09:
4797 case RTL_GIGA_MAC_VER_10:
4798 case RTL_GIGA_MAC_VER_13:
4799 case RTL_GIGA_MAC_VER_16:
4800 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004801 case RTL_GIGA_MAC_VER_47:
4802 case RTL_GIGA_MAC_VER_48:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004803 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004804 break;
Hayes Wang00042992012-03-30 14:33:00 +08004805 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004806 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
Hayes Wang00042992012-03-30 14:33:00 +08004807 break;
4808 }
françois romieu065c27c2011-01-03 15:08:12 +00004809}
4810
4811static void r8168_phy_power_up(struct rtl8169_private *tp)
4812{
4813 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00004814 switch (tp->mac_version) {
4815 case RTL_GIGA_MAC_VER_11:
4816 case RTL_GIGA_MAC_VER_12:
4817 case RTL_GIGA_MAC_VER_17:
4818 case RTL_GIGA_MAC_VER_18:
4819 case RTL_GIGA_MAC_VER_19:
4820 case RTL_GIGA_MAC_VER_20:
4821 case RTL_GIGA_MAC_VER_21:
4822 case RTL_GIGA_MAC_VER_22:
4823 case RTL_GIGA_MAC_VER_23:
4824 case RTL_GIGA_MAC_VER_24:
4825 case RTL_GIGA_MAC_VER_25:
4826 case RTL_GIGA_MAC_VER_26:
4827 case RTL_GIGA_MAC_VER_27:
4828 case RTL_GIGA_MAC_VER_28:
4829 case RTL_GIGA_MAC_VER_31:
4830 rtl_writephy(tp, 0x0e, 0x0000);
4831 break;
4832 default:
4833 break;
4834 }
françois romieu065c27c2011-01-03 15:08:12 +00004835 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
4836}
4837
4838static void r8168_phy_power_down(struct rtl8169_private *tp)
4839{
4840 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00004841 switch (tp->mac_version) {
4842 case RTL_GIGA_MAC_VER_32:
4843 case RTL_GIGA_MAC_VER_33:
hayeswangbeb330a2013-04-01 22:23:39 +00004844 case RTL_GIGA_MAC_VER_40:
4845 case RTL_GIGA_MAC_VER_41:
hayeswang01dc7fe2011-03-21 01:50:28 +00004846 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
4847 break;
4848
4849 case RTL_GIGA_MAC_VER_11:
4850 case RTL_GIGA_MAC_VER_12:
4851 case RTL_GIGA_MAC_VER_17:
4852 case RTL_GIGA_MAC_VER_18:
4853 case RTL_GIGA_MAC_VER_19:
4854 case RTL_GIGA_MAC_VER_20:
4855 case RTL_GIGA_MAC_VER_21:
4856 case RTL_GIGA_MAC_VER_22:
4857 case RTL_GIGA_MAC_VER_23:
4858 case RTL_GIGA_MAC_VER_24:
4859 case RTL_GIGA_MAC_VER_25:
4860 case RTL_GIGA_MAC_VER_26:
4861 case RTL_GIGA_MAC_VER_27:
4862 case RTL_GIGA_MAC_VER_28:
4863 case RTL_GIGA_MAC_VER_31:
4864 rtl_writephy(tp, 0x0e, 0x0200);
4865 default:
4866 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
4867 break;
4868 }
françois romieu065c27c2011-01-03 15:08:12 +00004869}
4870
4871static void r8168_pll_power_down(struct rtl8169_private *tp)
4872{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004873 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004874 return;
4875
Francois Romieucecb5fd2011-04-01 10:21:07 +02004876 if ((tp->mac_version == RTL_GIGA_MAC_VER_23 ||
4877 tp->mac_version == RTL_GIGA_MAC_VER_24) &&
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004878 (RTL_R16(tp, CPlusCmd) & ASF)) {
françois romieu065c27c2011-01-03 15:08:12 +00004879 return;
4880 }
4881
hayeswang01dc7fe2011-03-21 01:50:28 +00004882 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4883 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004884 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004885
David S. Miller1805b2f2011-10-24 18:18:09 -04004886 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004887 return;
françois romieu065c27c2011-01-03 15:08:12 +00004888
4889 r8168_phy_power_down(tp);
4890
4891 switch (tp->mac_version) {
4892 case RTL_GIGA_MAC_VER_25:
4893 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08004894 case RTL_GIGA_MAC_VER_27:
4895 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004896 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004897 case RTL_GIGA_MAC_VER_32:
4898 case RTL_GIGA_MAC_VER_33:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004899 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004900 case RTL_GIGA_MAC_VER_45:
4901 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004902 case RTL_GIGA_MAC_VER_50:
4903 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004904 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004905 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004906 case RTL_GIGA_MAC_VER_40:
4907 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004908 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004909 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004910 0xfc000000, ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004911 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004912 break;
françois romieu065c27c2011-01-03 15:08:12 +00004913 }
4914}
4915
4916static void r8168_pll_power_up(struct rtl8169_private *tp)
4917{
françois romieu065c27c2011-01-03 15:08:12 +00004918 switch (tp->mac_version) {
4919 case RTL_GIGA_MAC_VER_25:
4920 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08004921 case RTL_GIGA_MAC_VER_27:
4922 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004923 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004924 case RTL_GIGA_MAC_VER_32:
4925 case RTL_GIGA_MAC_VER_33:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004926 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004927 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004928 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004929 case RTL_GIGA_MAC_VER_45:
4930 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004931 case RTL_GIGA_MAC_VER_50:
4932 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004933 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004934 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004935 case RTL_GIGA_MAC_VER_40:
4936 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004937 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004938 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004939 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004940 0x00000000, ERIAR_EXGMAC);
4941 break;
françois romieu065c27c2011-01-03 15:08:12 +00004942 }
4943
4944 r8168_phy_power_up(tp);
4945}
4946
Francois Romieud58d46b2011-05-03 16:38:29 +02004947static void rtl_generic_op(struct rtl8169_private *tp,
4948 void (*op)(struct rtl8169_private *))
françois romieu065c27c2011-01-03 15:08:12 +00004949{
4950 if (op)
4951 op(tp);
4952}
4953
4954static void rtl_pll_power_down(struct rtl8169_private *tp)
4955{
Francois Romieud58d46b2011-05-03 16:38:29 +02004956 rtl_generic_op(tp, tp->pll_power_ops.down);
françois romieu065c27c2011-01-03 15:08:12 +00004957}
4958
4959static void rtl_pll_power_up(struct rtl8169_private *tp)
4960{
Francois Romieud58d46b2011-05-03 16:38:29 +02004961 rtl_generic_op(tp, tp->pll_power_ops.up);
françois romieu065c27c2011-01-03 15:08:12 +00004962}
4963
Bill Pembertonbaf63292012-12-03 09:23:28 -05004964static void rtl_init_pll_power_ops(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00004965{
4966 struct pll_power_ops *ops = &tp->pll_power_ops;
4967
4968 switch (tp->mac_version) {
4969 case RTL_GIGA_MAC_VER_07:
4970 case RTL_GIGA_MAC_VER_08:
4971 case RTL_GIGA_MAC_VER_09:
4972 case RTL_GIGA_MAC_VER_10:
4973 case RTL_GIGA_MAC_VER_16:
Hayes Wang5a5e4442011-02-22 17:26:21 +08004974 case RTL_GIGA_MAC_VER_29:
4975 case RTL_GIGA_MAC_VER_30:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004976 case RTL_GIGA_MAC_VER_37:
Hayes Wang5598bfe2012-07-02 17:23:21 +08004977 case RTL_GIGA_MAC_VER_39:
hayeswang58152cd2013-04-01 22:23:42 +00004978 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004979 case RTL_GIGA_MAC_VER_47:
4980 case RTL_GIGA_MAC_VER_48:
françois romieu065c27c2011-01-03 15:08:12 +00004981 ops->down = r810x_pll_power_down;
4982 ops->up = r810x_pll_power_up;
4983 break;
4984
4985 case RTL_GIGA_MAC_VER_11:
4986 case RTL_GIGA_MAC_VER_12:
4987 case RTL_GIGA_MAC_VER_17:
4988 case RTL_GIGA_MAC_VER_18:
4989 case RTL_GIGA_MAC_VER_19:
4990 case RTL_GIGA_MAC_VER_20:
4991 case RTL_GIGA_MAC_VER_21:
4992 case RTL_GIGA_MAC_VER_22:
4993 case RTL_GIGA_MAC_VER_23:
4994 case RTL_GIGA_MAC_VER_24:
4995 case RTL_GIGA_MAC_VER_25:
4996 case RTL_GIGA_MAC_VER_26:
4997 case RTL_GIGA_MAC_VER_27:
françois romieue6de30d2011-01-03 15:08:37 +00004998 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004999 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00005000 case RTL_GIGA_MAC_VER_32:
5001 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08005002 case RTL_GIGA_MAC_VER_34:
Hayes Wangc2218922011-09-06 16:55:18 +08005003 case RTL_GIGA_MAC_VER_35:
5004 case RTL_GIGA_MAC_VER_36:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005005 case RTL_GIGA_MAC_VER_38:
Hayes Wangc5583862012-07-02 17:23:22 +08005006 case RTL_GIGA_MAC_VER_40:
5007 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00005008 case RTL_GIGA_MAC_VER_42:
hayeswang45dd95c2013-07-08 17:09:01 +08005009 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005010 case RTL_GIGA_MAC_VER_45:
5011 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005012 case RTL_GIGA_MAC_VER_49:
5013 case RTL_GIGA_MAC_VER_50:
5014 case RTL_GIGA_MAC_VER_51:
françois romieu065c27c2011-01-03 15:08:12 +00005015 ops->down = r8168_pll_power_down;
5016 ops->up = r8168_pll_power_up;
5017 break;
5018
5019 default:
5020 ops->down = NULL;
5021 ops->up = NULL;
5022 break;
5023 }
5024}
5025
Hayes Wange542a222011-07-06 15:58:04 +08005026static void rtl_init_rxcfg(struct rtl8169_private *tp)
5027{
Hayes Wange542a222011-07-06 15:58:04 +08005028 switch (tp->mac_version) {
5029 case RTL_GIGA_MAC_VER_01:
5030 case RTL_GIGA_MAC_VER_02:
5031 case RTL_GIGA_MAC_VER_03:
5032 case RTL_GIGA_MAC_VER_04:
5033 case RTL_GIGA_MAC_VER_05:
5034 case RTL_GIGA_MAC_VER_06:
5035 case RTL_GIGA_MAC_VER_10:
5036 case RTL_GIGA_MAC_VER_11:
5037 case RTL_GIGA_MAC_VER_12:
5038 case RTL_GIGA_MAC_VER_13:
5039 case RTL_GIGA_MAC_VER_14:
5040 case RTL_GIGA_MAC_VER_15:
5041 case RTL_GIGA_MAC_VER_16:
5042 case RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005043 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08005044 break;
5045 case RTL_GIGA_MAC_VER_18:
5046 case RTL_GIGA_MAC_VER_19:
5047 case RTL_GIGA_MAC_VER_20:
5048 case RTL_GIGA_MAC_VER_21:
5049 case RTL_GIGA_MAC_VER_22:
5050 case RTL_GIGA_MAC_VER_23:
5051 case RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00005052 case RTL_GIGA_MAC_VER_34:
françois romieu3ced8c92013-09-08 01:15:35 +02005053 case RTL_GIGA_MAC_VER_35:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005054 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08005055 break;
hayeswangbeb330a2013-04-01 22:23:39 +00005056 case RTL_GIGA_MAC_VER_40:
5057 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00005058 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00005059 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08005060 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005061 case RTL_GIGA_MAC_VER_45:
5062 case RTL_GIGA_MAC_VER_46:
5063 case RTL_GIGA_MAC_VER_47:
5064 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005065 case RTL_GIGA_MAC_VER_49:
5066 case RTL_GIGA_MAC_VER_50:
5067 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005068 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00005069 break;
Hayes Wange542a222011-07-06 15:58:04 +08005070 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005071 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08005072 break;
5073 }
5074}
5075
Hayes Wang92fc43b2011-07-06 15:58:03 +08005076static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
5077{
Timo Teräs9fba0812013-01-15 21:01:24 +00005078 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08005079}
5080
Francois Romieud58d46b2011-05-03 16:38:29 +02005081static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
5082{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005083 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005084 rtl_generic_op(tp, tp->jumbo_ops.enable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005085 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005086}
5087
5088static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
5089{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005090 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005091 rtl_generic_op(tp, tp->jumbo_ops.disable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005092 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005093}
5094
5095static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
5096{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005097 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
5098 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01005099 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005100}
5101
5102static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
5103{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005104 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
5105 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005106 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005107}
5108
5109static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
5110{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005111 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02005112}
5113
5114static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
5115{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005116 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02005117}
5118
5119static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
5120{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005121 RTL_W8(tp, MaxTxPacketSize, 0x3f);
5122 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
5123 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01005124 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005125}
5126
5127static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
5128{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005129 RTL_W8(tp, MaxTxPacketSize, 0x0c);
5130 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
5131 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005132 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005133}
5134
5135static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
5136{
Heiner Kallweitcb732002018-03-20 07:45:35 +01005137 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01005138 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02005139}
5140
5141static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
5142{
Heiner Kallweitcb732002018-03-20 07:45:35 +01005143 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005144 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02005145}
5146
5147static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
5148{
Francois Romieud58d46b2011-05-03 16:38:29 +02005149 r8168b_0_hw_jumbo_enable(tp);
5150
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005151 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02005152}
5153
5154static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
5155{
Francois Romieud58d46b2011-05-03 16:38:29 +02005156 r8168b_0_hw_jumbo_disable(tp);
5157
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005158 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02005159}
5160
Bill Pembertonbaf63292012-12-03 09:23:28 -05005161static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02005162{
5163 struct jumbo_ops *ops = &tp->jumbo_ops;
5164
5165 switch (tp->mac_version) {
5166 case RTL_GIGA_MAC_VER_11:
5167 ops->disable = r8168b_0_hw_jumbo_disable;
5168 ops->enable = r8168b_0_hw_jumbo_enable;
5169 break;
5170 case RTL_GIGA_MAC_VER_12:
5171 case RTL_GIGA_MAC_VER_17:
5172 ops->disable = r8168b_1_hw_jumbo_disable;
5173 ops->enable = r8168b_1_hw_jumbo_enable;
5174 break;
5175 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
5176 case RTL_GIGA_MAC_VER_19:
5177 case RTL_GIGA_MAC_VER_20:
5178 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
5179 case RTL_GIGA_MAC_VER_22:
5180 case RTL_GIGA_MAC_VER_23:
5181 case RTL_GIGA_MAC_VER_24:
5182 case RTL_GIGA_MAC_VER_25:
5183 case RTL_GIGA_MAC_VER_26:
5184 ops->disable = r8168c_hw_jumbo_disable;
5185 ops->enable = r8168c_hw_jumbo_enable;
5186 break;
5187 case RTL_GIGA_MAC_VER_27:
5188 case RTL_GIGA_MAC_VER_28:
5189 ops->disable = r8168dp_hw_jumbo_disable;
5190 ops->enable = r8168dp_hw_jumbo_enable;
5191 break;
5192 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
5193 case RTL_GIGA_MAC_VER_32:
5194 case RTL_GIGA_MAC_VER_33:
5195 case RTL_GIGA_MAC_VER_34:
5196 ops->disable = r8168e_hw_jumbo_disable;
5197 ops->enable = r8168e_hw_jumbo_enable;
5198 break;
5199
5200 /*
5201 * No action needed for jumbo frames with 8169.
5202 * No jumbo for 810x at all.
5203 */
Hayes Wangc5583862012-07-02 17:23:22 +08005204 case RTL_GIGA_MAC_VER_40:
5205 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00005206 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00005207 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08005208 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005209 case RTL_GIGA_MAC_VER_45:
5210 case RTL_GIGA_MAC_VER_46:
5211 case RTL_GIGA_MAC_VER_47:
5212 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005213 case RTL_GIGA_MAC_VER_49:
5214 case RTL_GIGA_MAC_VER_50:
5215 case RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02005216 default:
5217 ops->disable = NULL;
5218 ops->enable = NULL;
5219 break;
5220 }
5221}
5222
Francois Romieuffc46952012-07-06 14:19:23 +02005223DECLARE_RTL_COND(rtl_chipcmd_cond)
5224{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005225 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02005226}
5227
Francois Romieu6f43adc2011-04-29 15:05:51 +02005228static void rtl_hw_reset(struct rtl8169_private *tp)
5229{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005230 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02005231
Francois Romieuffc46952012-07-06 14:19:23 +02005232 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02005233}
5234
Francois Romieub6ffd972011-06-17 17:00:05 +02005235static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
5236{
5237 struct rtl_fw *rtl_fw;
5238 const char *name;
5239 int rc = -ENOMEM;
5240
5241 name = rtl_lookup_firmware_name(tp);
5242 if (!name)
5243 goto out_no_firmware;
5244
5245 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
5246 if (!rtl_fw)
5247 goto err_warn;
5248
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005249 rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02005250 if (rc < 0)
5251 goto err_free;
5252
Francois Romieufd112f22011-06-18 00:10:29 +02005253 rc = rtl_check_firmware(tp, rtl_fw);
5254 if (rc < 0)
5255 goto err_release_firmware;
5256
Francois Romieub6ffd972011-06-17 17:00:05 +02005257 tp->rtl_fw = rtl_fw;
5258out:
5259 return;
5260
Francois Romieufd112f22011-06-18 00:10:29 +02005261err_release_firmware:
5262 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02005263err_free:
5264 kfree(rtl_fw);
5265err_warn:
5266 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
5267 name, rc);
5268out_no_firmware:
5269 tp->rtl_fw = NULL;
5270 goto out;
5271}
5272
François Romieu953a12c2011-04-24 17:38:48 +02005273static void rtl_request_firmware(struct rtl8169_private *tp)
5274{
Francois Romieub6ffd972011-06-17 17:00:05 +02005275 if (IS_ERR(tp->rtl_fw))
5276 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02005277}
5278
Hayes Wang92fc43b2011-07-06 15:58:03 +08005279static void rtl_rx_close(struct rtl8169_private *tp)
5280{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005281 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08005282}
5283
Francois Romieuffc46952012-07-06 14:19:23 +02005284DECLARE_RTL_COND(rtl_npq_cond)
5285{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005286 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02005287}
5288
5289DECLARE_RTL_COND(rtl_txcfg_empty_cond)
5290{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005291 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02005292}
5293
françois romieue6de30d2011-01-03 15:08:37 +00005294static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005295{
5296 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00005297 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005298
Hayes Wang92fc43b2011-07-06 15:58:03 +08005299 rtl_rx_close(tp);
5300
Hayes Wang5d2e1952011-02-22 17:26:22 +08005301 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
hayeswang4804b3b2011-03-21 01:50:29 +00005302 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
5303 tp->mac_version == RTL_GIGA_MAC_VER_31) {
Francois Romieuffc46952012-07-06 14:19:23 +02005304 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Hayes Wangc2218922011-09-06 16:55:18 +08005305 } else if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005306 tp->mac_version == RTL_GIGA_MAC_VER_35 ||
5307 tp->mac_version == RTL_GIGA_MAC_VER_36 ||
5308 tp->mac_version == RTL_GIGA_MAC_VER_37 ||
5309 tp->mac_version == RTL_GIGA_MAC_VER_38 ||
5310 tp->mac_version == RTL_GIGA_MAC_VER_40 ||
5311 tp->mac_version == RTL_GIGA_MAC_VER_41 ||
5312 tp->mac_version == RTL_GIGA_MAC_VER_42 ||
5313 tp->mac_version == RTL_GIGA_MAC_VER_43 ||
5314 tp->mac_version == RTL_GIGA_MAC_VER_44 ||
5315 tp->mac_version == RTL_GIGA_MAC_VER_45 ||
5316 tp->mac_version == RTL_GIGA_MAC_VER_46 ||
5317 tp->mac_version == RTL_GIGA_MAC_VER_47 ||
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005318 tp->mac_version == RTL_GIGA_MAC_VER_48 ||
5319 tp->mac_version == RTL_GIGA_MAC_VER_49 ||
5320 tp->mac_version == RTL_GIGA_MAC_VER_50 ||
5321 tp->mac_version == RTL_GIGA_MAC_VER_51) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005322 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02005323 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Hayes Wang92fc43b2011-07-06 15:58:03 +08005324 } else {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005325 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08005326 udelay(100);
françois romieue6de30d2011-01-03 15:08:37 +00005327 }
5328
Hayes Wang92fc43b2011-07-06 15:58:03 +08005329 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005330}
5331
Francois Romieu7f796d832007-06-11 23:04:41 +02005332static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01005333{
Francois Romieu9cb427b2006-11-02 00:10:16 +01005334 /* Set DMA burst size and Interframe Gap Time */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005335 RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
Francois Romieu9cb427b2006-11-02 00:10:16 +01005336 (InterFrameGap << TxInterFrameGapShift));
5337}
5338
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005339static void rtl_hw_start(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005340{
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005341 tp->hw_start(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01005342 rtl_irq_enable_all(tp);
Francois Romieu07ce4062007-02-23 23:36:39 +01005343}
5344
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005345static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02005346{
5347 /*
5348 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
5349 * register to be written before TxDescAddrLow to work.
5350 * Switching from MMIO to I/O access fixes the issue as well.
5351 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005352 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
5353 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
5354 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
5355 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02005356}
5357
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005358static u16 rtl_rw_cpluscmd(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02005359{
5360 u16 cmd;
5361
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005362 cmd = RTL_R16(tp, CPlusCmd);
5363 RTL_W16(tp, CPlusCmd, cmd);
Francois Romieu7f796d832007-06-11 23:04:41 +02005364 return cmd;
5365}
5366
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005367static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02005368{
5369 /* Low hurts. Let's disable the filtering. */
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005370 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu7f796d832007-06-11 23:04:41 +02005371}
5372
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005373static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01005374{
Francois Romieu37441002011-06-17 22:58:54 +02005375 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01005376 u32 mac_version;
5377 u32 clk;
5378 u32 val;
5379 } cfg2_info [] = {
5380 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
5381 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
5382 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
5383 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02005384 };
5385 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01005386 unsigned int i;
5387 u32 clk;
5388
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005389 clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01005390 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01005391 if ((p->mac_version == mac_version) && (p->clk == clk)) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005392 RTL_W32(tp, 0x7c, p->val);
Francois Romieu6dccd162007-02-13 23:38:05 +01005393 break;
5394 }
5395 }
5396}
5397
Francois Romieue6b763e2012-03-08 09:35:39 +01005398static void rtl_set_rx_mode(struct net_device *dev)
5399{
5400 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01005401 u32 mc_filter[2]; /* Multicast hash filter */
5402 int rx_mode;
5403 u32 tmp = 0;
5404
5405 if (dev->flags & IFF_PROMISC) {
5406 /* Unconditionally log net taps. */
5407 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
5408 rx_mode =
5409 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
5410 AcceptAllPhys;
5411 mc_filter[1] = mc_filter[0] = 0xffffffff;
5412 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
5413 (dev->flags & IFF_ALLMULTI)) {
5414 /* Too many to filter perfectly -- accept all multicasts. */
5415 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
5416 mc_filter[1] = mc_filter[0] = 0xffffffff;
5417 } else {
5418 struct netdev_hw_addr *ha;
5419
5420 rx_mode = AcceptBroadcast | AcceptMyPhys;
5421 mc_filter[1] = mc_filter[0] = 0;
5422 netdev_for_each_mc_addr(ha, dev) {
5423 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
5424 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
5425 rx_mode |= AcceptMulticast;
5426 }
5427 }
5428
5429 if (dev->features & NETIF_F_RXALL)
5430 rx_mode |= (AcceptErr | AcceptRunt);
5431
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005432 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01005433
5434 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
5435 u32 data = mc_filter[0];
5436
5437 mc_filter[0] = swab32(mc_filter[1]);
5438 mc_filter[1] = swab32(data);
5439 }
5440
Nathan Walp04817762012-11-01 12:08:47 +00005441 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
5442 mc_filter[1] = mc_filter[0] = 0xffffffff;
5443
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005444 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
5445 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01005446
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005447 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01005448}
5449
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005450static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005451{
Francois Romieu9cb427b2006-11-02 00:10:16 +01005452 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005453 RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) | PCIMulRW);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005454 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01005455 }
5456
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005457 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieucecb5fd2011-04-01 10:21:07 +02005458 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
5459 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5460 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
5461 tp->mac_version == RTL_GIGA_MAC_VER_04)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005462 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieu9cb427b2006-11-02 00:10:16 +01005463
Hayes Wange542a222011-07-06 15:58:04 +08005464 rtl_init_rxcfg(tp);
5465
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005466 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005467
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005468 rtl_set_rx_max_size(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005469
Francois Romieucecb5fd2011-04-01 10:21:07 +02005470 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
5471 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5472 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
5473 tp->mac_version == RTL_GIGA_MAC_VER_04)
Francois Romieuc946b302007-10-04 00:42:50 +02005474 rtl_set_rx_tx_config_registers(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005475
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005476 tp->cp_cmd |= rtl_rw_cpluscmd(tp) | PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02005477
Francois Romieucecb5fd2011-04-01 10:21:07 +02005478 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5479 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Chun-Hao Lin05b96872014-10-01 23:17:12 +08005480 dprintk("Set MAC Reg C+CR Offset 0xe0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07005481 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02005482 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005483 }
5484
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005485 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02005486
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005487 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01005488
Linus Torvalds1da177e2005-04-16 15:20:36 -07005489 /*
5490 * Undocumented corner. Supposedly:
5491 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
5492 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005493 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005494
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005495 rtl_set_rx_tx_desc_registers(tp);
Francois Romieu9cb427b2006-11-02 00:10:16 +01005496
Francois Romieucecb5fd2011-04-01 10:21:07 +02005497 if (tp->mac_version != RTL_GIGA_MAC_VER_01 &&
5498 tp->mac_version != RTL_GIGA_MAC_VER_02 &&
5499 tp->mac_version != RTL_GIGA_MAC_VER_03 &&
5500 tp->mac_version != RTL_GIGA_MAC_VER_04) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005501 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieuc946b302007-10-04 00:42:50 +02005502 rtl_set_rx_tx_config_registers(tp);
5503 }
5504
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005505 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieub518fa82006-08-16 15:23:13 +02005506
5507 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005508 RTL_R8(tp, IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005509
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005510 RTL_W32(tp, RxMissed, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005511
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005512 rtl_set_rx_mode(tp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005513
5514 /* no early-rx interrupts */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005515 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
Francois Romieu07ce4062007-02-23 23:36:39 +01005516}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005517
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005518static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
5519{
5520 if (tp->csi_ops.write)
Francois Romieu52989f02012-07-06 13:37:00 +02005521 tp->csi_ops.write(tp, addr, value);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005522}
5523
5524static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
5525{
Francois Romieu52989f02012-07-06 13:37:00 +02005526 return tp->csi_ops.read ? tp->csi_ops.read(tp, addr) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005527}
5528
5529static void rtl_csi_access_enable(struct rtl8169_private *tp, u32 bits)
Francois Romieudacf8152008-08-02 20:44:13 +02005530{
5531 u32 csi;
5532
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005533 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
5534 rtl_csi_write(tp, 0x070c, csi | bits);
françois romieu650e8d52011-01-03 15:08:29 +00005535}
5536
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005537static void rtl_csi_access_enable_1(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005538{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005539 rtl_csi_access_enable(tp, 0x17000000);
françois romieue6de30d2011-01-03 15:08:37 +00005540}
5541
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005542static void rtl_csi_access_enable_2(struct rtl8169_private *tp)
françois romieu650e8d52011-01-03 15:08:29 +00005543{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005544 rtl_csi_access_enable(tp, 0x27000000);
5545}
5546
Francois Romieuffc46952012-07-06 14:19:23 +02005547DECLARE_RTL_COND(rtl_csiar_cond)
5548{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005549 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02005550}
5551
Francois Romieu52989f02012-07-06 13:37:00 +02005552static void r8169_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005553{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005554 RTL_W32(tp, CSIDR, value);
5555 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005556 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5557
Francois Romieuffc46952012-07-06 14:19:23 +02005558 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005559}
5560
Francois Romieu52989f02012-07-06 13:37:00 +02005561static u32 r8169_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005562{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005563 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) |
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005564 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5565
Francois Romieuffc46952012-07-06 14:19:23 +02005566 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005567 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005568}
5569
Francois Romieu52989f02012-07-06 13:37:00 +02005570static void r8402_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wang7e18dca2012-03-30 14:33:02 +08005571{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005572 RTL_W32(tp, CSIDR, value);
5573 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Hayes Wang7e18dca2012-03-30 14:33:02 +08005574 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
5575 CSIAR_FUNC_NIC);
5576
Francois Romieuffc46952012-07-06 14:19:23 +02005577 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005578}
5579
Francois Romieu52989f02012-07-06 13:37:00 +02005580static u32 r8402_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wang7e18dca2012-03-30 14:33:02 +08005581{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005582 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC |
Hayes Wang7e18dca2012-03-30 14:33:02 +08005583 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5584
Francois Romieuffc46952012-07-06 14:19:23 +02005585 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005586 RTL_R32(tp, CSIDR) : ~0;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005587}
5588
hayeswang45dd95c2013-07-08 17:09:01 +08005589static void r8411_csi_write(struct rtl8169_private *tp, int addr, int value)
5590{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005591 RTL_W32(tp, CSIDR, value);
5592 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
hayeswang45dd95c2013-07-08 17:09:01 +08005593 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
5594 CSIAR_FUNC_NIC2);
5595
5596 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5597}
5598
5599static u32 r8411_csi_read(struct rtl8169_private *tp, int addr)
5600{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005601 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC2 |
hayeswang45dd95c2013-07-08 17:09:01 +08005602 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5603
5604 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005605 RTL_R32(tp, CSIDR) : ~0;
hayeswang45dd95c2013-07-08 17:09:01 +08005606}
5607
Bill Pembertonbaf63292012-12-03 09:23:28 -05005608static void rtl_init_csi_ops(struct rtl8169_private *tp)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005609{
5610 struct csi_ops *ops = &tp->csi_ops;
5611
5612 switch (tp->mac_version) {
5613 case RTL_GIGA_MAC_VER_01:
5614 case RTL_GIGA_MAC_VER_02:
5615 case RTL_GIGA_MAC_VER_03:
5616 case RTL_GIGA_MAC_VER_04:
5617 case RTL_GIGA_MAC_VER_05:
5618 case RTL_GIGA_MAC_VER_06:
5619 case RTL_GIGA_MAC_VER_10:
5620 case RTL_GIGA_MAC_VER_11:
5621 case RTL_GIGA_MAC_VER_12:
5622 case RTL_GIGA_MAC_VER_13:
5623 case RTL_GIGA_MAC_VER_14:
5624 case RTL_GIGA_MAC_VER_15:
5625 case RTL_GIGA_MAC_VER_16:
5626 case RTL_GIGA_MAC_VER_17:
5627 ops->write = NULL;
5628 ops->read = NULL;
5629 break;
5630
Hayes Wang7e18dca2012-03-30 14:33:02 +08005631 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005632 case RTL_GIGA_MAC_VER_38:
Hayes Wang7e18dca2012-03-30 14:33:02 +08005633 ops->write = r8402_csi_write;
5634 ops->read = r8402_csi_read;
5635 break;
5636
hayeswang45dd95c2013-07-08 17:09:01 +08005637 case RTL_GIGA_MAC_VER_44:
5638 ops->write = r8411_csi_write;
5639 ops->read = r8411_csi_read;
5640 break;
5641
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005642 default:
5643 ops->write = r8169_csi_write;
5644 ops->read = r8169_csi_read;
5645 break;
5646 }
Francois Romieudacf8152008-08-02 20:44:13 +02005647}
5648
5649struct ephy_info {
5650 unsigned int offset;
5651 u16 mask;
5652 u16 bits;
5653};
5654
Francois Romieufdf6fc02012-07-06 22:40:38 +02005655static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
5656 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02005657{
5658 u16 w;
5659
5660 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02005661 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
5662 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02005663 e++;
5664 }
5665}
5666
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005667static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02005668{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005669 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08005670 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02005671}
5672
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005673static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005674{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005675 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08005676 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00005677}
5678
hayeswangb51ecea2014-07-09 14:52:51 +08005679static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
5680{
hayeswangb51ecea2014-07-09 14:52:51 +08005681 u8 data;
5682
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005683 data = RTL_R8(tp, Config3);
hayeswangb51ecea2014-07-09 14:52:51 +08005684
5685 if (enable)
5686 data |= Rdy_to_L23;
5687 else
5688 data &= ~Rdy_to_L23;
5689
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005690 RTL_W8(tp, Config3, data);
hayeswangb51ecea2014-07-09 14:52:51 +08005691}
5692
Francois Romieub726e492008-06-28 12:22:59 +02005693#define R8168_CPCMD_QUIRK_MASK (\
5694 EnableBist | \
5695 Mac_dbgo_oe | \
5696 Force_half_dup | \
5697 Force_rxflow_en | \
5698 Force_txflow_en | \
5699 Cxpl_dbg_sel | \
5700 ASF | \
5701 PktCntrDisable | \
5702 Mac_dbgo_sel)
5703
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005704static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005705{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005706 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02005707
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005708 RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieub726e492008-06-28 12:22:59 +02005709
françois romieufaf1e782013-02-27 13:01:57 +00005710 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005711 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00005712 PCI_EXP_DEVCTL_NOSNOOP_EN);
5713 }
Francois Romieu219a1e92008-06-28 11:58:39 +02005714}
5715
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005716static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005717{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005718 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005719
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005720 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02005721
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005722 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02005723}
5724
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005725static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005726{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005727 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02005728
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005729 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02005730
françois romieufaf1e782013-02-27 13:01:57 +00005731 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005732 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02005733
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005734 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005735
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005736 RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu219a1e92008-06-28 11:58:39 +02005737}
5738
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005739static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005740{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005741 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005742 { 0x01, 0, 0x0001 },
5743 { 0x02, 0x0800, 0x1000 },
5744 { 0x03, 0, 0x0042 },
5745 { 0x06, 0x0080, 0x0000 },
5746 { 0x07, 0, 0x2000 }
5747 };
5748
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005749 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005750
Francois Romieufdf6fc02012-07-06 22:40:38 +02005751 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02005752
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005753 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005754}
5755
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005756static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02005757{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005758 rtl_csi_access_enable_2(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02005759
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005760 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02005761
françois romieufaf1e782013-02-27 13:01:57 +00005762 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005763 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02005764
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005765 RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieuef3386f2008-06-29 12:24:30 +02005766}
5767
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005768static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005769{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005770 rtl_csi_access_enable_2(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005771
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005772 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005773
5774 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005775 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005776
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005777 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005778
françois romieufaf1e782013-02-27 13:01:57 +00005779 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005780 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005781
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005782 RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005783}
5784
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005785static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005786{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005787 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005788 { 0x02, 0x0800, 0x1000 },
5789 { 0x03, 0, 0x0002 },
5790 { 0x06, 0x0080, 0x0000 }
5791 };
5792
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005793 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005794
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005795 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02005796
Francois Romieufdf6fc02012-07-06 22:40:38 +02005797 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02005798
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005799 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005800}
5801
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005802static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005803{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005804 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005805 { 0x01, 0, 0x0001 },
5806 { 0x03, 0x0400, 0x0220 }
5807 };
5808
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005809 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005810
Francois Romieufdf6fc02012-07-06 22:40:38 +02005811 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02005812
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005813 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005814}
5815
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005816static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02005817{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005818 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02005819}
5820
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005821static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02005822{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005823 rtl_csi_access_enable_2(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005824
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005825 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005826}
5827
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005828static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02005829{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005830 rtl_csi_access_enable_2(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02005831
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005832 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02005833
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005834 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02005835
françois romieufaf1e782013-02-27 13:01:57 +00005836 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005837 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02005838
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005839 RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu5b538df2008-07-20 16:22:45 +02005840}
5841
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005842static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00005843{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005844 rtl_csi_access_enable_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005845
françois romieufaf1e782013-02-27 13:01:57 +00005846 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005847 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00005848
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005849 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00005850
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005851 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005852}
5853
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005854static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005855{
5856 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005857 { 0x0b, 0x0000, 0x0048 },
5858 { 0x19, 0x0020, 0x0050 },
5859 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00005860 };
françois romieue6de30d2011-01-03 15:08:37 +00005861
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005862 rtl_csi_access_enable_1(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005863
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005864 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00005865
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005866 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00005867
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005868 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00005869
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005870 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005871}
5872
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005873static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005874{
Hayes Wang70090422011-07-06 15:58:06 +08005875 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005876 { 0x00, 0x0200, 0x0100 },
5877 { 0x00, 0x0000, 0x0004 },
5878 { 0x06, 0x0002, 0x0001 },
5879 { 0x06, 0x0000, 0x0030 },
5880 { 0x07, 0x0000, 0x2000 },
5881 { 0x00, 0x0000, 0x0020 },
5882 { 0x03, 0x5800, 0x2000 },
5883 { 0x03, 0x0000, 0x0001 },
5884 { 0x01, 0x0800, 0x1000 },
5885 { 0x07, 0x0000, 0x4000 },
5886 { 0x1e, 0x0000, 0x2000 },
5887 { 0x19, 0xffff, 0xfe6c },
5888 { 0x0a, 0x0000, 0x0040 }
5889 };
5890
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005891 rtl_csi_access_enable_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005892
Francois Romieufdf6fc02012-07-06 22:40:38 +02005893 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005894
françois romieufaf1e782013-02-27 13:01:57 +00005895 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005896 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00005897
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005898 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00005899
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005900 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005901
5902 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005903 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
5904 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005905
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005906 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005907}
5908
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005909static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005910{
5911 static const struct ephy_info e_info_8168e_2[] = {
5912 { 0x09, 0x0000, 0x0080 },
5913 { 0x19, 0x0000, 0x0224 }
5914 };
5915
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005916 rtl_csi_access_enable_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005917
Francois Romieufdf6fc02012-07-06 22:40:38 +02005918 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005919
françois romieufaf1e782013-02-27 13:01:57 +00005920 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005921 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08005922
Francois Romieufdf6fc02012-07-06 22:40:38 +02005923 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5924 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5925 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5926 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5927 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5928 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005929 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5930 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005931
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005932 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005933
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005934 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005935
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005936 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5937 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08005938
5939 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005940 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang70090422011-07-06 15:58:06 +08005941
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005942 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5943 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5944 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wang70090422011-07-06 15:58:06 +08005945}
5946
Hayes Wang5f886e02012-03-30 14:33:03 +08005947static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005948{
Hayes Wang5f886e02012-03-30 14:33:03 +08005949 rtl_csi_access_enable_2(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005950
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005951 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005952
Francois Romieufdf6fc02012-07-06 22:40:38 +02005953 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5954 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5955 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5956 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005957 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5958 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5959 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5960 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005961 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5962 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005963
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005964 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005965
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005966 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005967
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005968 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5969 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5970 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5971 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5972 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005973}
5974
Hayes Wang5f886e02012-03-30 14:33:03 +08005975static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5976{
Hayes Wang5f886e02012-03-30 14:33:03 +08005977 static const struct ephy_info e_info_8168f_1[] = {
5978 { 0x06, 0x00c0, 0x0020 },
5979 { 0x08, 0x0001, 0x0002 },
5980 { 0x09, 0x0000, 0x0080 },
5981 { 0x19, 0x0000, 0x0224 }
5982 };
5983
5984 rtl_hw_start_8168f(tp);
5985
Francois Romieufdf6fc02012-07-06 22:40:38 +02005986 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005987
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005988 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005989
5990 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005991 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang5f886e02012-03-30 14:33:03 +08005992}
5993
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005994static void rtl_hw_start_8411(struct rtl8169_private *tp)
5995{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005996 static const struct ephy_info e_info_8168f_1[] = {
5997 { 0x06, 0x00c0, 0x0020 },
5998 { 0x0f, 0xffff, 0x5200 },
5999 { 0x1e, 0x0000, 0x4000 },
6000 { 0x19, 0x0000, 0x0224 }
6001 };
6002
6003 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08006004 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006005
Francois Romieufdf6fc02012-07-06 22:40:38 +02006006 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006007
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006008 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006009}
6010
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006011static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006012{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006013 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
hayeswangbeb330a2013-04-01 22:23:39 +00006014
Hayes Wangc5583862012-07-02 17:23:22 +08006015 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
6016 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
6017 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
6018 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
6019
6020 rtl_csi_access_enable_1(tp);
6021
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006022 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08006023
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006024 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6025 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00006026 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08006027
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006028 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
6029 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08006030
6031 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6032 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6033
6034 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006035 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wangc5583862012-07-02 17:23:22 +08006036
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006037 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
6038 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08006039
6040 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08006041}
6042
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006043static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
6044{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006045 static const struct ephy_info e_info_8168g_1[] = {
6046 { 0x00, 0x0000, 0x0008 },
6047 { 0x0c, 0x37d0, 0x0820 },
6048 { 0x1e, 0x0000, 0x0001 },
6049 { 0x19, 0x8000, 0x0000 }
6050 };
6051
6052 rtl_hw_start_8168g(tp);
6053
6054 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006055 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6056 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006057 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
6058}
6059
hayeswang57538c42013-04-01 22:23:40 +00006060static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
6061{
hayeswang57538c42013-04-01 22:23:40 +00006062 static const struct ephy_info e_info_8168g_2[] = {
6063 { 0x00, 0x0000, 0x0008 },
6064 { 0x0c, 0x3df0, 0x0200 },
6065 { 0x19, 0xffff, 0xfc00 },
6066 { 0x1e, 0xffff, 0x20eb }
6067 };
6068
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006069 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00006070
6071 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006072 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6073 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang57538c42013-04-01 22:23:40 +00006074 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
6075}
6076
hayeswang45dd95c2013-07-08 17:09:01 +08006077static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
6078{
hayeswang45dd95c2013-07-08 17:09:01 +08006079 static const struct ephy_info e_info_8411_2[] = {
6080 { 0x00, 0x0000, 0x0008 },
6081 { 0x0c, 0x3df0, 0x0200 },
6082 { 0x0f, 0xffff, 0x5200 },
6083 { 0x19, 0x0020, 0x0000 },
6084 { 0x1e, 0x0000, 0x2000 }
6085 };
6086
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006087 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08006088
6089 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006090 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6091 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang45dd95c2013-07-08 17:09:01 +08006092 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
6093}
6094
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006095static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
6096{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02006097 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006098 u32 data;
6099 static const struct ephy_info e_info_8168h_1[] = {
6100 { 0x1e, 0x0800, 0x0001 },
6101 { 0x1d, 0x0000, 0x0800 },
6102 { 0x05, 0xffff, 0x2089 },
6103 { 0x06, 0xffff, 0x5881 },
6104 { 0x04, 0xffff, 0x154a },
6105 { 0x01, 0xffff, 0x068b }
6106 };
6107
6108 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006109 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6110 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006111 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
6112
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006113 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006114
6115 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
6116 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
6117 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
6118 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
6119
6120 rtl_csi_access_enable_1(tp);
6121
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006122 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006123
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006124 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6125 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006126
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006127 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006128
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006129 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006130
6131 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
6132
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006133 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
6134 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006135
6136 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6137 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6138
6139 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006140 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006141
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006142 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
6143 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006144
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006145 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006146
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006147 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006148
6149 rtl_pcie_state_l2l3_enable(tp, false);
6150
6151 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08006152 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006153 rtl_writephy(tp, 0x1f, 0x0000);
6154 if (rg_saw_cnt > 0) {
6155 u16 sw_cnt_1ms_ini;
6156
6157 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
6158 sw_cnt_1ms_ini &= 0x0fff;
6159 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006160 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006161 data |= sw_cnt_1ms_ini;
6162 r8168_mac_ocp_write(tp, 0xd412, data);
6163 }
6164
6165 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006166 data &= ~0xf0;
6167 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006168 r8168_mac_ocp_write(tp, 0xe056, data);
6169
6170 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006171 data &= ~0x6000;
6172 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006173 r8168_mac_ocp_write(tp, 0xe052, data);
6174
6175 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006176 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006177 data |= 0x017f;
6178 r8168_mac_ocp_write(tp, 0xe0d6, data);
6179
6180 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006181 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006182 data |= 0x047f;
6183 r8168_mac_ocp_write(tp, 0xd420, data);
6184
6185 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
6186 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
6187 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
6188 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
6189}
6190
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006191static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
6192{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08006193 rtl8168ep_stop_cmac(tp);
6194
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006195 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006196
6197 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
6198 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
6199 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
6200 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
6201
6202 rtl_csi_access_enable_1(tp);
6203
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006204 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006205
6206 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6207 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6208
6209 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
6210
6211 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
6212
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006213 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
6214 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006215
6216 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6217 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6218
6219 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006220 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006221
6222 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
6223
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006224 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006225
6226 rtl_pcie_state_l2l3_enable(tp, false);
6227}
6228
6229static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
6230{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006231 static const struct ephy_info e_info_8168ep_1[] = {
6232 { 0x00, 0xffff, 0x10ab },
6233 { 0x06, 0xffff, 0xf030 },
6234 { 0x08, 0xffff, 0x2006 },
6235 { 0x0d, 0xffff, 0x1666 },
6236 { 0x0c, 0x3ff0, 0x0000 }
6237 };
6238
6239 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006240 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6241 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006242 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
6243
6244 rtl_hw_start_8168ep(tp);
6245}
6246
6247static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
6248{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006249 static const struct ephy_info e_info_8168ep_2[] = {
6250 { 0x00, 0xffff, 0x10a3 },
6251 { 0x19, 0xffff, 0xfc00 },
6252 { 0x1e, 0xffff, 0x20ea }
6253 };
6254
6255 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006256 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6257 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006258 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
6259
6260 rtl_hw_start_8168ep(tp);
6261
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006262 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
6263 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006264}
6265
6266static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
6267{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006268 u32 data;
6269 static const struct ephy_info e_info_8168ep_3[] = {
6270 { 0x00, 0xffff, 0x10a3 },
6271 { 0x19, 0xffff, 0x7c00 },
6272 { 0x1e, 0xffff, 0x20eb },
6273 { 0x0d, 0xffff, 0x1666 }
6274 };
6275
6276 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006277 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6278 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006279 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
6280
6281 rtl_hw_start_8168ep(tp);
6282
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006283 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
6284 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006285
6286 data = r8168_mac_ocp_read(tp, 0xd3e2);
6287 data &= 0xf000;
6288 data |= 0x0271;
6289 r8168_mac_ocp_write(tp, 0xd3e2, data);
6290
6291 data = r8168_mac_ocp_read(tp, 0xd3e4);
6292 data &= 0xff00;
6293 r8168_mac_ocp_write(tp, 0xd3e4, data);
6294
6295 data = r8168_mac_ocp_read(tp, 0xe860);
6296 data |= 0x0080;
6297 r8168_mac_ocp_write(tp, 0xe860, data);
6298}
6299
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006300static void rtl_hw_start_8168(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01006301{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006302 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieu2dd99532007-06-11 23:22:52 +02006303
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006304 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02006305
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006306 rtl_set_rx_max_size(tp);
Francois Romieu2dd99532007-06-11 23:22:52 +02006307
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006308 tp->cp_cmd |= RTL_R16(tp, CPlusCmd) | PktCntrDisable | INTT_1;
Francois Romieu2dd99532007-06-11 23:22:52 +02006309
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006310 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu2dd99532007-06-11 23:22:52 +02006311
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006312 RTL_W16(tp, IntrMitigate, 0x5151);
Francois Romieu0e485152007-02-20 00:00:26 +01006313
6314 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00006315 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006316 tp->event_slow |= RxFIFOOver | PCSTimeout;
6317 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01006318 }
Francois Romieu2dd99532007-06-11 23:22:52 +02006319
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006320 rtl_set_rx_tx_desc_registers(tp);
Francois Romieu2dd99532007-06-11 23:22:52 +02006321
hayeswang1a964642013-04-01 22:23:41 +00006322 rtl_set_rx_tx_config_registers(tp);
Francois Romieu2dd99532007-06-11 23:22:52 +02006323
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006324 RTL_R8(tp, IntrMask);
Francois Romieu2dd99532007-06-11 23:22:52 +02006325
Francois Romieu219a1e92008-06-28 11:58:39 +02006326 switch (tp->mac_version) {
6327 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006328 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006329 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006330
6331 case RTL_GIGA_MAC_VER_12:
6332 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006333 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006334 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006335
6336 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006337 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006338 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006339
6340 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006341 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006342 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006343
6344 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006345 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006346 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006347
Francois Romieu197ff762008-06-28 13:16:02 +02006348 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006349 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006350 break;
Francois Romieu197ff762008-06-28 13:16:02 +02006351
Francois Romieu6fb07052008-06-29 11:54:28 +02006352 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006353 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006354 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02006355
Francois Romieuef3386f2008-06-29 12:24:30 +02006356 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006357 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006358 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02006359
Francois Romieu7f3e3d32008-07-20 18:53:20 +02006360 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006361 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006362 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02006363
Francois Romieu5b538df2008-07-20 16:22:45 +02006364 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00006365 case RTL_GIGA_MAC_VER_26:
6366 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006367 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006368 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02006369
françois romieue6de30d2011-01-03 15:08:37 +00006370 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006371 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006372 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02006373
hayeswang4804b3b2011-03-21 01:50:29 +00006374 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006375 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006376 break;
6377
hayeswang01dc7fe2011-03-21 01:50:28 +00006378 case RTL_GIGA_MAC_VER_32:
6379 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006380 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08006381 break;
6382 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006383 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00006384 break;
françois romieue6de30d2011-01-03 15:08:37 +00006385
Hayes Wangc2218922011-09-06 16:55:18 +08006386 case RTL_GIGA_MAC_VER_35:
6387 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006388 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08006389 break;
6390
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006391 case RTL_GIGA_MAC_VER_38:
6392 rtl_hw_start_8411(tp);
6393 break;
6394
Hayes Wangc5583862012-07-02 17:23:22 +08006395 case RTL_GIGA_MAC_VER_40:
6396 case RTL_GIGA_MAC_VER_41:
6397 rtl_hw_start_8168g_1(tp);
6398 break;
hayeswang57538c42013-04-01 22:23:40 +00006399 case RTL_GIGA_MAC_VER_42:
6400 rtl_hw_start_8168g_2(tp);
6401 break;
Hayes Wangc5583862012-07-02 17:23:22 +08006402
hayeswang45dd95c2013-07-08 17:09:01 +08006403 case RTL_GIGA_MAC_VER_44:
6404 rtl_hw_start_8411_2(tp);
6405 break;
6406
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006407 case RTL_GIGA_MAC_VER_45:
6408 case RTL_GIGA_MAC_VER_46:
6409 rtl_hw_start_8168h_1(tp);
6410 break;
6411
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006412 case RTL_GIGA_MAC_VER_49:
6413 rtl_hw_start_8168ep_1(tp);
6414 break;
6415
6416 case RTL_GIGA_MAC_VER_50:
6417 rtl_hw_start_8168ep_2(tp);
6418 break;
6419
6420 case RTL_GIGA_MAC_VER_51:
6421 rtl_hw_start_8168ep_3(tp);
6422 break;
6423
Francois Romieu219a1e92008-06-28 11:58:39 +02006424 default:
6425 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006426 tp->dev->name, tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00006427 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006428 }
Francois Romieu2dd99532007-06-11 23:22:52 +02006429
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006430 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
hayeswang1a964642013-04-01 22:23:41 +00006431
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006432 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieu0e485152007-02-20 00:00:26 +01006433
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006434 rtl_set_rx_mode(tp->dev);
Francois Romieub8363902008-06-01 12:31:57 +02006435
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006436 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
Francois Romieu07ce4062007-02-23 23:36:39 +01006437}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006438
Francois Romieu2857ffb2008-08-02 21:08:49 +02006439#define R810X_CPCMD_QUIRK_MASK (\
6440 EnableBist | \
6441 Mac_dbgo_oe | \
6442 Force_half_dup | \
françois romieu5edcc532009-08-10 19:41:52 +00006443 Force_rxflow_en | \
Francois Romieu2857ffb2008-08-02 21:08:49 +02006444 Force_txflow_en | \
6445 Cxpl_dbg_sel | \
6446 ASF | \
6447 PktCntrDisable | \
Hayes Wangd24e9aa2011-02-22 17:26:19 +08006448 Mac_dbgo_sel)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006449
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006450static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006451{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08006452 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02006453 { 0x01, 0, 0x6e65 },
6454 { 0x02, 0, 0x091f },
6455 { 0x03, 0, 0xc2f9 },
6456 { 0x06, 0, 0xafb5 },
6457 { 0x07, 0, 0x0e00 },
6458 { 0x19, 0, 0xec80 },
6459 { 0x01, 0, 0x2e65 },
6460 { 0x01, 0, 0x6e65 }
6461 };
6462 u8 cfg1;
6463
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006464 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006465
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006466 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006467
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006468 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006469
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006470 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02006471 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006472 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006473
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006474 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006475 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006476 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006477
Francois Romieufdf6fc02012-07-06 22:40:38 +02006478 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02006479}
6480
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006481static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006482{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006483 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006484
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006485 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006486
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006487 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
6488 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006489}
6490
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006491static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006492{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006493 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006494
Francois Romieufdf6fc02012-07-06 22:40:38 +02006495 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006496}
6497
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006498static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08006499{
6500 static const struct ephy_info e_info_8105e_1[] = {
6501 { 0x07, 0, 0x4000 },
6502 { 0x19, 0, 0x0200 },
6503 { 0x19, 0, 0x0020 },
6504 { 0x1e, 0, 0x2000 },
6505 { 0x03, 0, 0x0001 },
6506 { 0x19, 0, 0x0100 },
6507 { 0x19, 0, 0x0004 },
6508 { 0x0a, 0, 0x0020 }
6509 };
6510
Francois Romieucecb5fd2011-04-01 10:21:07 +02006511 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006512 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006513
Francois Romieucecb5fd2011-04-01 10:21:07 +02006514 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006515 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006516
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006517 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
6518 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006519
Francois Romieufdf6fc02012-07-06 22:40:38 +02006520 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08006521
6522 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006523}
6524
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006525static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08006526{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006527 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02006528 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006529}
6530
Hayes Wang7e18dca2012-03-30 14:33:02 +08006531static void rtl_hw_start_8402(struct rtl8169_private *tp)
6532{
Hayes Wang7e18dca2012-03-30 14:33:02 +08006533 static const struct ephy_info e_info_8402[] = {
6534 { 0x19, 0xffff, 0xff64 },
6535 { 0x1e, 0, 0x4000 }
6536 };
6537
6538 rtl_csi_access_enable_2(tp);
6539
6540 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006541 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006542
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006543 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
6544 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006545
Francois Romieufdf6fc02012-07-06 22:40:38 +02006546 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08006547
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006548 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006549
Francois Romieufdf6fc02012-07-06 22:40:38 +02006550 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
6551 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006552 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6553 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02006554 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6555 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006556 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08006557
6558 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006559}
6560
Hayes Wang5598bfe2012-07-02 17:23:21 +08006561static void rtl_hw_start_8106(struct rtl8169_private *tp)
6562{
Hayes Wang5598bfe2012-07-02 17:23:21 +08006563 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006564 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08006565
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006566 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
6567 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
6568 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08006569
6570 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5598bfe2012-07-02 17:23:21 +08006571}
6572
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006573static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01006574{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006575 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
6576 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00006577
Francois Romieucecb5fd2011-04-01 10:21:07 +02006578 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08006579 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006580 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06006581 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02006582
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006583 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Hayes Wangd24e9aa2011-02-22 17:26:19 +08006584
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006585 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00006586
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006587 rtl_set_rx_max_size(tp);
hayeswang1a964642013-04-01 22:23:41 +00006588
6589 tp->cp_cmd &= ~R810X_CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006590 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00006591
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006592 rtl_set_rx_tx_desc_registers(tp);
hayeswang1a964642013-04-01 22:23:41 +00006593
6594 rtl_set_rx_tx_config_registers(tp);
6595
Francois Romieu2857ffb2008-08-02 21:08:49 +02006596 switch (tp->mac_version) {
6597 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006598 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006599 break;
6600
6601 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006602 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006603 break;
6604
6605 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006606 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006607 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08006608
6609 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006610 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006611 break;
6612 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006613 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006614 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08006615
6616 case RTL_GIGA_MAC_VER_37:
6617 rtl_hw_start_8402(tp);
6618 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08006619
6620 case RTL_GIGA_MAC_VER_39:
6621 rtl_hw_start_8106(tp);
6622 break;
hayeswang58152cd2013-04-01 22:23:42 +00006623 case RTL_GIGA_MAC_VER_43:
6624 rtl_hw_start_8168g_2(tp);
6625 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006626 case RTL_GIGA_MAC_VER_47:
6627 case RTL_GIGA_MAC_VER_48:
6628 rtl_hw_start_8168h_1(tp);
6629 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02006630 }
6631
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006632 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieucdf1a602007-06-11 23:29:50 +02006633
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006634 RTL_W16(tp, IntrMitigate, 0x0000);
Francois Romieucdf1a602007-06-11 23:29:50 +02006635
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006636 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieucdf1a602007-06-11 23:29:50 +02006637
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006638 rtl_set_rx_mode(tp->dev);
Francois Romieucdf1a602007-06-11 23:29:50 +02006639
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006640 RTL_R8(tp, IntrMask);
hayeswang1a964642013-04-01 22:23:41 +00006641
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006642 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006643}
6644
6645static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
6646{
Francois Romieud58d46b2011-05-03 16:38:29 +02006647 struct rtl8169_private *tp = netdev_priv(dev);
6648
Francois Romieud58d46b2011-05-03 16:38:29 +02006649 if (new_mtu > ETH_DATA_LEN)
6650 rtl_hw_jumbo_enable(tp);
6651 else
6652 rtl_hw_jumbo_disable(tp);
6653
Linus Torvalds1da177e2005-04-16 15:20:36 -07006654 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00006655 netdev_update_features(dev);
6656
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006657 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006658}
6659
6660static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
6661{
Al Viro95e09182007-12-22 18:55:39 +00006662 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006663 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
6664}
6665
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006666static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
6667 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006668{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006669 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
6670 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006671
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006672 kfree(*data_buff);
6673 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006674 rtl8169_make_unusable_by_asic(desc);
6675}
6676
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006677static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006678{
6679 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
6680
Alexander Duycka0750132014-12-11 15:02:17 -08006681 /* Force memory writes to complete before releasing descriptor */
6682 dma_wmb();
6683
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006684 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006685}
6686
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006687static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006688{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006689 return (void *)ALIGN((long)data, 16);
6690}
6691
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006692static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
6693 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006694{
6695 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006696 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006697 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02006698 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006699
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006700 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006701 if (!data)
6702 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01006703
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006704 if (rtl8169_align(data) != data) {
6705 kfree(data);
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006706 data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006707 if (!data)
6708 return NULL;
6709 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006710
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006711 mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00006712 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006713 if (unlikely(dma_mapping_error(d, mapping))) {
6714 if (net_ratelimit())
6715 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006716 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006717 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006718
Heiner Kallweitd731af72018-04-17 23:26:41 +02006719 desc->addr = cpu_to_le64(mapping);
6720 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006721 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006722
6723err_out:
6724 kfree(data);
6725 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006726}
6727
6728static void rtl8169_rx_clear(struct rtl8169_private *tp)
6729{
Francois Romieu07d3f512007-02-21 22:40:46 +01006730 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006731
6732 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006733 if (tp->Rx_databuff[i]) {
6734 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006735 tp->RxDescArray + i);
6736 }
6737 }
6738}
6739
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006740static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006741{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006742 desc->opts1 |= cpu_to_le32(RingEnd);
6743}
Francois Romieu5b0384f2006-08-16 16:00:01 +02006744
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006745static int rtl8169_rx_fill(struct rtl8169_private *tp)
6746{
6747 unsigned int i;
6748
6749 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006750 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02006751
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006752 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006753 if (!data) {
6754 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006755 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006756 }
6757 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006758 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006759
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006760 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
6761 return 0;
6762
6763err_out:
6764 rtl8169_rx_clear(tp);
6765 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006766}
6767
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006768static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006769{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006770 rtl8169_init_ring_indexes(tp);
6771
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006772 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
6773 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006774
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006775 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006776}
6777
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006778static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006779 struct TxDesc *desc)
6780{
6781 unsigned int len = tx_skb->len;
6782
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006783 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
6784
Linus Torvalds1da177e2005-04-16 15:20:36 -07006785 desc->opts1 = 0x00;
6786 desc->opts2 = 0x00;
6787 desc->addr = 0x00;
6788 tx_skb->len = 0;
6789}
6790
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006791static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
6792 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006793{
6794 unsigned int i;
6795
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006796 for (i = 0; i < n; i++) {
6797 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006798 struct ring_info *tx_skb = tp->tx_skb + entry;
6799 unsigned int len = tx_skb->len;
6800
6801 if (len) {
6802 struct sk_buff *skb = tx_skb->skb;
6803
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006804 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006805 tp->TxDescArray + entry);
6806 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07006807 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006808 tx_skb->skb = NULL;
6809 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006810 }
6811 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006812}
6813
6814static void rtl8169_tx_clear(struct rtl8169_private *tp)
6815{
6816 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006817 tp->cur_tx = tp->dirty_tx = 0;
6818}
6819
Francois Romieu4422bcd2012-01-26 11:23:32 +01006820static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006821{
David Howellsc4028952006-11-22 14:57:56 +00006822 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01006823 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006824
Francois Romieuda78dbf2012-01-26 14:18:23 +01006825 napi_disable(&tp->napi);
6826 netif_stop_queue(dev);
6827 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006828
françois romieuc7c2c392011-12-04 20:30:52 +00006829 rtl8169_hw_reset(tp);
6830
Francois Romieu56de4142011-03-15 17:29:31 +01006831 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006832 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01006833
Linus Torvalds1da177e2005-04-16 15:20:36 -07006834 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00006835 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006836
Francois Romieuda78dbf2012-01-26 14:18:23 +01006837 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006838 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01006839 netif_wake_queue(dev);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006840 rtl8169_check_link_status(dev, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006841}
6842
6843static void rtl8169_tx_timeout(struct net_device *dev)
6844{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006845 struct rtl8169_private *tp = netdev_priv(dev);
6846
6847 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006848}
6849
6850static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07006851 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006852{
6853 struct skb_shared_info *info = skb_shinfo(skb);
6854 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006855 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006856 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006857
6858 entry = tp->cur_tx;
6859 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006860 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006861 dma_addr_t mapping;
6862 u32 status, len;
6863 void *addr;
6864
6865 entry = (entry + 1) % NUM_TX_DESC;
6866
6867 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00006868 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00006869 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006870 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006871 if (unlikely(dma_mapping_error(d, mapping))) {
6872 if (net_ratelimit())
6873 netif_err(tp, drv, tp->dev,
6874 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006875 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006876 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006877
Francois Romieucecb5fd2011-04-01 10:21:07 +02006878 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006879 status = opts[0] | len |
6880 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006881
6882 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07006883 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006884 txd->addr = cpu_to_le64(mapping);
6885
6886 tp->tx_skb[entry].len = len;
6887 }
6888
6889 if (cur_frag) {
6890 tp->tx_skb[entry].skb = skb;
6891 txd->opts1 |= cpu_to_le32(LastFrag);
6892 }
6893
6894 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006895
6896err_out:
6897 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
6898 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006899}
6900
françois romieub423e9a2013-05-18 01:24:46 +00006901static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
6902{
6903 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
6904}
6905
hayeswange9746042014-07-11 16:25:58 +08006906static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6907 struct net_device *dev);
6908/* r8169_csum_workaround()
6909 * The hw limites the value the transport offset. When the offset is out of the
6910 * range, calculate the checksum by sw.
6911 */
6912static void r8169_csum_workaround(struct rtl8169_private *tp,
6913 struct sk_buff *skb)
6914{
6915 if (skb_shinfo(skb)->gso_size) {
6916 netdev_features_t features = tp->dev->features;
6917 struct sk_buff *segs, *nskb;
6918
6919 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
6920 segs = skb_gso_segment(skb, features);
6921 if (IS_ERR(segs) || !segs)
6922 goto drop;
6923
6924 do {
6925 nskb = segs;
6926 segs = segs->next;
6927 nskb->next = NULL;
6928 rtl8169_start_xmit(nskb, tp->dev);
6929 } while (segs);
6930
Alexander Duyckeb781392015-05-01 10:34:44 -07006931 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006932 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6933 if (skb_checksum_help(skb) < 0)
6934 goto drop;
6935
6936 rtl8169_start_xmit(skb, tp->dev);
6937 } else {
6938 struct net_device_stats *stats;
6939
6940drop:
6941 stats = &tp->dev->stats;
6942 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07006943 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006944 }
6945}
6946
6947/* msdn_giant_send_check()
6948 * According to the document of microsoft, the TCP Pseudo Header excludes the
6949 * packet length for IPv6 TCP large packets.
6950 */
6951static int msdn_giant_send_check(struct sk_buff *skb)
6952{
6953 const struct ipv6hdr *ipv6h;
6954 struct tcphdr *th;
6955 int ret;
6956
6957 ret = skb_cow_head(skb, 0);
6958 if (ret)
6959 return ret;
6960
6961 ipv6h = ipv6_hdr(skb);
6962 th = tcp_hdr(skb);
6963
6964 th->check = 0;
6965 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
6966
6967 return ret;
6968}
6969
6970static inline __be16 get_protocol(struct sk_buff *skb)
6971{
6972 __be16 protocol;
6973
6974 if (skb->protocol == htons(ETH_P_8021Q))
6975 protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
6976 else
6977 protocol = skb->protocol;
6978
6979 return protocol;
6980}
6981
hayeswang5888d3f2014-07-11 16:25:56 +08006982static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
6983 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006984{
Michał Mirosław350fb322011-04-08 06:35:56 +00006985 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006986
Francois Romieu2b7b4312011-04-18 22:53:24 -07006987 if (mss) {
6988 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08006989 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
6990 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6991 const struct iphdr *ip = ip_hdr(skb);
6992
6993 if (ip->protocol == IPPROTO_TCP)
6994 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
6995 else if (ip->protocol == IPPROTO_UDP)
6996 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
6997 else
6998 WARN_ON_ONCE(1);
6999 }
7000
7001 return true;
7002}
7003
7004static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
7005 struct sk_buff *skb, u32 *opts)
7006{
hayeswangbdfa4ed2014-07-11 16:25:57 +08007007 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08007008 u32 mss = skb_shinfo(skb)->gso_size;
7009
7010 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08007011 if (transport_offset > GTTCPHO_MAX) {
7012 netif_warn(tp, tx_err, tp->dev,
7013 "Invalid transport offset 0x%x for TSO\n",
7014 transport_offset);
7015 return false;
7016 }
7017
7018 switch (get_protocol(skb)) {
7019 case htons(ETH_P_IP):
7020 opts[0] |= TD1_GTSENV4;
7021 break;
7022
7023 case htons(ETH_P_IPV6):
7024 if (msdn_giant_send_check(skb))
7025 return false;
7026
7027 opts[0] |= TD1_GTSENV6;
7028 break;
7029
7030 default:
7031 WARN_ON_ONCE(1);
7032 break;
7033 }
7034
hayeswangbdfa4ed2014-07-11 16:25:57 +08007035 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08007036 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07007037 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08007038 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007039
françois romieub423e9a2013-05-18 01:24:46 +00007040 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08007041 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00007042
hayeswange9746042014-07-11 16:25:58 +08007043 if (transport_offset > TCPHO_MAX) {
7044 netif_warn(tp, tx_err, tp->dev,
7045 "Invalid transport offset 0x%x\n",
7046 transport_offset);
7047 return false;
7048 }
7049
7050 switch (get_protocol(skb)) {
7051 case htons(ETH_P_IP):
7052 opts[1] |= TD1_IPv4_CS;
7053 ip_protocol = ip_hdr(skb)->protocol;
7054 break;
7055
7056 case htons(ETH_P_IPV6):
7057 opts[1] |= TD1_IPv6_CS;
7058 ip_protocol = ipv6_hdr(skb)->nexthdr;
7059 break;
7060
7061 default:
7062 ip_protocol = IPPROTO_RAW;
7063 break;
7064 }
7065
7066 if (ip_protocol == IPPROTO_TCP)
7067 opts[1] |= TD1_TCP_CS;
7068 else if (ip_protocol == IPPROTO_UDP)
7069 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07007070 else
7071 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08007072
7073 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00007074 } else {
7075 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08007076 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007077 }
hayeswang5888d3f2014-07-11 16:25:56 +08007078
françois romieub423e9a2013-05-18 01:24:46 +00007079 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007080}
7081
Stephen Hemminger613573252009-08-31 19:50:58 +00007082static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
7083 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007084{
7085 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007086 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007087 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01007088 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007089 dma_addr_t mapping;
7090 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07007091 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007092 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02007093
Julien Ducourthial477206a2012-05-09 00:00:06 +02007094 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00007095 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007096 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007097 }
7098
7099 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007100 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007101
françois romieub423e9a2013-05-18 01:24:46 +00007102 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
7103 opts[0] = DescOwn;
7104
hayeswange9746042014-07-11 16:25:58 +08007105 if (!tp->tso_csum(tp, skb, opts)) {
7106 r8169_csum_workaround(tp, skb);
7107 return NETDEV_TX_OK;
7108 }
françois romieub423e9a2013-05-18 01:24:46 +00007109
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007110 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007111 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00007112 if (unlikely(dma_mapping_error(d, mapping))) {
7113 if (net_ratelimit())
7114 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007115 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00007116 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007117
7118 tp->tx_skb[entry].len = len;
7119 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007120
Francois Romieu2b7b4312011-04-18 22:53:24 -07007121 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007122 if (frags < 0)
7123 goto err_dma_1;
7124 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07007125 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007126 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07007127 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007128 tp->tx_skb[entry].skb = skb;
7129 }
7130
Francois Romieu2b7b4312011-04-18 22:53:24 -07007131 txd->opts2 = cpu_to_le32(opts[1]);
7132
Richard Cochran5047fb52012-03-10 07:29:42 +00007133 skb_tx_timestamp(skb);
7134
Alexander Duycka0750132014-12-11 15:02:17 -08007135 /* Force memory writes to complete before releasing descriptor */
7136 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007137
Francois Romieucecb5fd2011-04-01 10:21:07 +02007138 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07007139 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007140 txd->opts1 = cpu_to_le32(status);
7141
Alexander Duycka0750132014-12-11 15:02:17 -08007142 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00007143 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007144
Alexander Duycka0750132014-12-11 15:02:17 -08007145 tp->cur_tx += frags + 1;
7146
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007147 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007148
David S. Miller87cda7c2015-02-22 15:54:29 -05007149 mmiowb();
Francois Romieuda78dbf2012-01-26 14:18:23 +01007150
David S. Miller87cda7c2015-02-22 15:54:29 -05007151 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01007152 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
7153 * not miss a ring update when it notices a stopped queue.
7154 */
7155 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007156 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01007157 /* Sync with rtl_tx:
7158 * - publish queue status and cur_tx ring index (write barrier)
7159 * - refresh dirty_tx ring index (read barrier).
7160 * May the current thread have a pessimistic view of the ring
7161 * status and forget to wake up queue, a racing rtl_tx thread
7162 * can't.
7163 */
Francois Romieu1e874e02012-01-27 15:05:38 +01007164 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02007165 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007166 netif_wake_queue(dev);
7167 }
7168
Stephen Hemminger613573252009-08-31 19:50:58 +00007169 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007170
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007171err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007172 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007173err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07007174 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007175 dev->stats.tx_dropped++;
7176 return NETDEV_TX_OK;
7177
7178err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007179 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02007180 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00007181 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007182}
7183
7184static void rtl8169_pcierr_interrupt(struct net_device *dev)
7185{
7186 struct rtl8169_private *tp = netdev_priv(dev);
7187 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007188 u16 pci_status, pci_cmd;
7189
7190 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
7191 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
7192
Joe Perchesbf82c182010-02-09 11:49:50 +00007193 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
7194 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007195
7196 /*
7197 * The recovery sequence below admits a very elaborated explanation:
7198 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01007199 * - I did not see what else could be done;
7200 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007201 *
7202 * Feel free to adjust to your needs.
7203 */
Francois Romieua27993f2006-12-18 00:04:19 +01007204 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01007205 pci_cmd &= ~PCI_COMMAND_PARITY;
7206 else
7207 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
7208
7209 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007210
7211 pci_write_config_word(pdev, PCI_STATUS,
7212 pci_status & (PCI_STATUS_DETECTED_PARITY |
7213 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
7214 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
7215
7216 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00007217 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
Joe Perchesbf82c182010-02-09 11:49:50 +00007218 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007219 tp->cp_cmd &= ~PCIDAC;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007220 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007221 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007222 }
7223
françois romieue6de30d2011-01-03 15:08:37 +00007224 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01007225
Francois Romieu98ddf982012-01-31 10:47:34 +01007226 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007227}
7228
Francois Romieuda78dbf2012-01-26 14:18:23 +01007229static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007230{
7231 unsigned int dirty_tx, tx_left;
7232
Linus Torvalds1da177e2005-04-16 15:20:36 -07007233 dirty_tx = tp->dirty_tx;
7234 smp_rmb();
7235 tx_left = tp->cur_tx - dirty_tx;
7236
7237 while (tx_left > 0) {
7238 unsigned int entry = dirty_tx % NUM_TX_DESC;
7239 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007240 u32 status;
7241
Linus Torvalds1da177e2005-04-16 15:20:36 -07007242 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
7243 if (status & DescOwn)
7244 break;
7245
Alexander Duycka0750132014-12-11 15:02:17 -08007246 /* This barrier is needed to keep us from reading
7247 * any other fields out of the Tx descriptor until
7248 * we know the status of DescOwn
7249 */
7250 dma_rmb();
7251
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01007252 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007253 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007254 if (status & LastFrag) {
David S. Miller87cda7c2015-02-22 15:54:29 -05007255 u64_stats_update_begin(&tp->tx_stats.syncp);
7256 tp->tx_stats.packets++;
7257 tp->tx_stats.bytes += tx_skb->skb->len;
7258 u64_stats_update_end(&tp->tx_stats.syncp);
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07007259 dev_consume_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007260 tx_skb->skb = NULL;
7261 }
7262 dirty_tx++;
7263 tx_left--;
7264 }
7265
7266 if (tp->dirty_tx != dirty_tx) {
7267 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01007268 /* Sync with rtl8169_start_xmit:
7269 * - publish dirty_tx ring index (write barrier)
7270 * - refresh cur_tx ring index and queue status (read barrier)
7271 * May the current thread miss the stopped queue condition,
7272 * a racing xmit thread can only have a right view of the
7273 * ring status.
7274 */
Francois Romieu1e874e02012-01-27 15:05:38 +01007275 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007276 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02007277 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007278 netif_wake_queue(dev);
7279 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02007280 /*
7281 * 8168 hack: TxPoll requests are lost when the Tx packets are
7282 * too close. Let's kick an extra TxPoll request when a burst
7283 * of start_xmit activity is detected (if it is not detected,
7284 * it is slow enough). -- FR
7285 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007286 if (tp->cur_tx != dirty_tx)
7287 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007288 }
7289}
7290
Francois Romieu126fa4b2005-05-12 20:09:17 -04007291static inline int rtl8169_fragmented_frame(u32 status)
7292{
7293 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
7294}
7295
Eric Dumazetadea1ac72010-09-05 20:04:05 -07007296static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007297{
Linus Torvalds1da177e2005-04-16 15:20:36 -07007298 u32 status = opts1 & RxProtoMask;
7299
7300 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00007301 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007302 skb->ip_summed = CHECKSUM_UNNECESSARY;
7303 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07007304 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007305}
7306
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007307static struct sk_buff *rtl8169_try_rx_copy(void *data,
7308 struct rtl8169_private *tp,
7309 int pkt_size,
7310 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007311{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02007312 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01007313 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007314
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007315 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007316 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007317 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08007318 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007319 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02007320 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007321 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
7322
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007323 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007324}
7325
Francois Romieuda78dbf2012-01-26 14:18:23 +01007326static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007327{
7328 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007329 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007330
Linus Torvalds1da177e2005-04-16 15:20:36 -07007331 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007332
Timo Teräs9fba0812013-01-15 21:01:24 +00007333 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007334 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04007335 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007336 u32 status;
7337
Heiner Kallweit62028062018-04-17 23:30:29 +02007338 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007339 if (status & DescOwn)
7340 break;
Alexander Duycka0750132014-12-11 15:02:17 -08007341
7342 /* This barrier is needed to keep us from reading
7343 * any other fields out of the Rx descriptor until
7344 * we know the status of DescOwn
7345 */
7346 dma_rmb();
7347
Richard Dawe4dcb7d32005-05-27 21:12:00 +02007348 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00007349 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
7350 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02007351 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007352 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02007353 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007354 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02007355 dev->stats.rx_crc_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02007356 /* RxFOVF is a reserved bit on later chip versions */
7357 if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
7358 status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01007359 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02007360 dev->stats.rx_fifo_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02007361 } else if (status & (RxRUNT | RxCRC) &&
7362 !(status & RxRWT) &&
7363 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00007364 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02007365 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007366 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007367 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00007368 dma_addr_t addr;
7369 int pkt_size;
7370
7371process_pkt:
7372 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00007373 if (likely(!(dev->features & NETIF_F_RXFCS)))
7374 pkt_size = (status & 0x00003fff) - 4;
7375 else
7376 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007377
Francois Romieu126fa4b2005-05-12 20:09:17 -04007378 /*
7379 * The driver does not support incoming fragmented
7380 * frames. They are seen as a symptom of over-mtu
7381 * sized frames.
7382 */
7383 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02007384 dev->stats.rx_dropped++;
7385 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00007386 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04007387 }
7388
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007389 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
7390 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007391 if (!skb) {
7392 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00007393 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007394 }
7395
Eric Dumazetadea1ac72010-09-05 20:04:05 -07007396 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007397 skb_put(skb, pkt_size);
7398 skb->protocol = eth_type_trans(skb, dev);
7399
Francois Romieu7a8fc772011-03-01 17:18:33 +01007400 rtl8169_rx_vlan_tag(desc, skb);
7401
françois romieu39174292015-11-11 23:35:18 +01007402 if (skb->pkt_type == PACKET_MULTICAST)
7403 dev->stats.multicast++;
7404
Francois Romieu56de4142011-03-15 17:29:31 +01007405 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007406
Junchang Wang8027aa22012-03-04 23:30:32 +01007407 u64_stats_update_begin(&tp->rx_stats.syncp);
7408 tp->rx_stats.packets++;
7409 tp->rx_stats.bytes += pkt_size;
7410 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007411 }
françois romieuce11ff52013-01-24 13:30:06 +00007412release_descriptor:
7413 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02007414 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007415 }
7416
7417 count = cur_rx - tp->cur_rx;
7418 tp->cur_rx = cur_rx;
7419
Linus Torvalds1da177e2005-04-16 15:20:36 -07007420 return count;
7421}
7422
Francois Romieu07d3f512007-02-21 22:40:46 +01007423static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007424{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02007425 struct rtl8169_private *tp = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007426 int handled = 0;
Francois Romieu9085cdfa2012-01-26 12:59:08 +01007427 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007428
Francois Romieu9085cdfa2012-01-26 12:59:08 +01007429 status = rtl_get_events(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007430 if (status && status != 0xffff) {
7431 status &= RTL_EVENT_NAPI | tp->event_slow;
7432 if (status) {
7433 handled = 1;
françois romieu811fd302011-12-04 20:30:45 +00007434
Francois Romieuda78dbf2012-01-26 14:18:23 +01007435 rtl_irq_disable(tp);
Heiner Kallweit9a899a32018-04-17 23:21:01 +02007436 napi_schedule_irqoff(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007437 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007438 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007439 return IRQ_RETVAL(handled);
7440}
7441
Francois Romieuda78dbf2012-01-26 14:18:23 +01007442/*
7443 * Workqueue context.
7444 */
7445static void rtl_slow_event_work(struct rtl8169_private *tp)
7446{
7447 struct net_device *dev = tp->dev;
7448 u16 status;
7449
7450 status = rtl_get_events(tp) & tp->event_slow;
7451 rtl_ack_events(tp, status);
7452
7453 if (unlikely(status & RxFIFOOver)) {
7454 switch (tp->mac_version) {
7455 /* Work around for rx fifo overflow */
7456 case RTL_GIGA_MAC_VER_11:
7457 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01007458 /* XXX - Hack alert. See rtl_task(). */
7459 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007460 default:
7461 break;
7462 }
7463 }
7464
7465 if (unlikely(status & SYSErr))
7466 rtl8169_pcierr_interrupt(dev);
7467
7468 if (status & LinkChg)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007469 rtl8169_check_link_status(dev, tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007470
françois romieu7dbb4912012-06-09 10:53:16 +00007471 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007472}
7473
Francois Romieu4422bcd2012-01-26 11:23:32 +01007474static void rtl_task(struct work_struct *work)
7475{
Francois Romieuda78dbf2012-01-26 14:18:23 +01007476 static const struct {
7477 int bitnr;
7478 void (*action)(struct rtl8169_private *);
7479 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01007480 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01007481 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
7482 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
7483 { RTL_FLAG_TASK_PHY_PENDING, rtl_phy_work }
7484 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01007485 struct rtl8169_private *tp =
7486 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007487 struct net_device *dev = tp->dev;
7488 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01007489
Francois Romieuda78dbf2012-01-26 14:18:23 +01007490 rtl_lock_work(tp);
7491
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007492 if (!netif_running(dev) ||
7493 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01007494 goto out_unlock;
7495
7496 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
7497 bool pending;
7498
Francois Romieuda78dbf2012-01-26 14:18:23 +01007499 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007500 if (pending)
7501 rtl_work[i].action(tp);
7502 }
7503
7504out_unlock:
7505 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01007506}
7507
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007508static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007509{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007510 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
7511 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01007512 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
7513 int work_done= 0;
7514 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007515
Francois Romieuda78dbf2012-01-26 14:18:23 +01007516 status = rtl_get_events(tp);
7517 rtl_ack_events(tp, status & ~tp->event_slow);
7518
7519 if (status & RTL_EVENT_NAPI_RX)
7520 work_done = rtl_rx(dev, tp, (u32) budget);
7521
7522 if (status & RTL_EVENT_NAPI_TX)
7523 rtl_tx(dev, tp);
7524
7525 if (status & tp->event_slow) {
7526 enable_mask &= ~tp->event_slow;
7527
7528 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
7529 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007530
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007531 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08007532 napi_complete_done(napi, work_done);
David Dillowf11a3772009-05-22 15:29:34 +00007533
Francois Romieuda78dbf2012-01-26 14:18:23 +01007534 rtl_irq_enable(tp, enable_mask);
7535 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007536 }
7537
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007538 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007539}
Linus Torvalds1da177e2005-04-16 15:20:36 -07007540
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007541static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02007542{
7543 struct rtl8169_private *tp = netdev_priv(dev);
7544
7545 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
7546 return;
7547
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007548 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
7549 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02007550}
7551
Linus Torvalds1da177e2005-04-16 15:20:36 -07007552static void rtl8169_down(struct net_device *dev)
7553{
7554 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007555
Francois Romieu4876cc12011-03-11 21:07:11 +01007556 del_timer_sync(&tp->timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007557
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01007558 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007559 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007560
Hayes Wang92fc43b2011-07-06 15:58:03 +08007561 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00007562 /*
7563 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01007564 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
7565 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00007566 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007567 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007568
Linus Torvalds1da177e2005-04-16 15:20:36 -07007569 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01007570 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007571
Linus Torvalds1da177e2005-04-16 15:20:36 -07007572 rtl8169_tx_clear(tp);
7573
7574 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00007575
7576 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007577}
7578
7579static int rtl8169_close(struct net_device *dev)
7580{
7581 struct rtl8169_private *tp = netdev_priv(dev);
7582 struct pci_dev *pdev = tp->pci_dev;
7583
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007584 pm_runtime_get_sync(&pdev->dev);
7585
Francois Romieucecb5fd2011-04-01 10:21:07 +02007586 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02007587 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08007588
Francois Romieuda78dbf2012-01-26 14:18:23 +01007589 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007590 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007591
Linus Torvalds1da177e2005-04-16 15:20:36 -07007592 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007593 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007594
Lekensteyn4ea72442013-07-22 09:53:30 +02007595 cancel_work_sync(&tp->wk.work);
7596
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02007597 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007598
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00007599 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
7600 tp->RxPhyAddr);
7601 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
7602 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007603 tp->TxDescArray = NULL;
7604 tp->RxDescArray = NULL;
7605
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007606 pm_runtime_put_sync(&pdev->dev);
7607
Linus Torvalds1da177e2005-04-16 15:20:36 -07007608 return 0;
7609}
7610
Francois Romieudc1c00c2012-03-08 10:06:18 +01007611#ifdef CONFIG_NET_POLL_CONTROLLER
7612static void rtl8169_netpoll(struct net_device *dev)
7613{
7614 struct rtl8169_private *tp = netdev_priv(dev);
7615
Heiner Kallweit29274992018-02-28 20:43:38 +01007616 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), dev);
Francois Romieudc1c00c2012-03-08 10:06:18 +01007617}
7618#endif
7619
Francois Romieudf43ac72012-03-08 09:48:40 +01007620static int rtl_open(struct net_device *dev)
7621{
7622 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01007623 struct pci_dev *pdev = tp->pci_dev;
7624 int retval = -ENOMEM;
7625
7626 pm_runtime_get_sync(&pdev->dev);
7627
7628 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02007629 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01007630 * dma_alloc_coherent provides more.
7631 */
7632 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
7633 &tp->TxPhyAddr, GFP_KERNEL);
7634 if (!tp->TxDescArray)
7635 goto err_pm_runtime_put;
7636
7637 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
7638 &tp->RxPhyAddr, GFP_KERNEL);
7639 if (!tp->RxDescArray)
7640 goto err_free_tx_0;
7641
Heiner Kallweitb1127e62018-04-17 23:23:35 +02007642 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01007643 if (retval < 0)
7644 goto err_free_rx_1;
7645
7646 INIT_WORK(&tp->wk.work, rtl_task);
7647
7648 smp_mb();
7649
7650 rtl_request_firmware(tp);
7651
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02007652 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007653 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01007654 if (retval < 0)
7655 goto err_release_fw_2;
7656
7657 rtl_lock_work(tp);
7658
7659 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7660
7661 napi_enable(&tp->napi);
7662
7663 rtl8169_init_phy(dev, tp);
7664
7665 __rtl8169_set_features(dev, dev->features);
7666
7667 rtl_pll_power_up(tp);
7668
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007669 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01007670
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02007671 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007672 netif_warn(tp, hw, dev, "counter reset/update failed\n");
7673
Francois Romieudf43ac72012-03-08 09:48:40 +01007674 netif_start_queue(dev);
7675
7676 rtl_unlock_work(tp);
7677
7678 tp->saved_wolopts = 0;
Heiner Kallweita92a0842018-01-08 21:39:13 +01007679 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01007680
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007681 rtl8169_check_link_status(dev, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01007682out:
7683 return retval;
7684
7685err_release_fw_2:
7686 rtl_release_firmware(tp);
7687 rtl8169_rx_clear(tp);
7688err_free_rx_1:
7689 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
7690 tp->RxPhyAddr);
7691 tp->RxDescArray = NULL;
7692err_free_tx_0:
7693 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
7694 tp->TxPhyAddr);
7695 tp->TxDescArray = NULL;
7696err_pm_runtime_put:
7697 pm_runtime_put_noidle(&pdev->dev);
7698 goto out;
7699}
7700
stephen hemmingerbc1f4472017-01-06 19:12:52 -08007701static void
Junchang Wang8027aa22012-03-04 23:30:32 +01007702rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007703{
7704 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007705 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02007706 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01007707 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007708
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007709 pm_runtime_get_noresume(&pdev->dev);
7710
7711 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007712 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02007713
Junchang Wang8027aa22012-03-04 23:30:32 +01007714 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007715 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01007716 stats->rx_packets = tp->rx_stats.packets;
7717 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007718 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01007719
Junchang Wang8027aa22012-03-04 23:30:32 +01007720 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007721 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01007722 stats->tx_packets = tp->tx_stats.packets;
7723 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007724 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01007725
7726 stats->rx_dropped = dev->stats.rx_dropped;
7727 stats->tx_dropped = dev->stats.tx_dropped;
7728 stats->rx_length_errors = dev->stats.rx_length_errors;
7729 stats->rx_errors = dev->stats.rx_errors;
7730 stats->rx_crc_errors = dev->stats.rx_crc_errors;
7731 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
7732 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02007733 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01007734
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007735 /*
7736 * Fetch additonal counter values missing in stats collected by driver
7737 * from tally counters.
7738 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007739 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02007740 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007741
7742 /*
7743 * Subtract values fetched during initalization.
7744 * See rtl8169_init_counter_offsets for a description why we do that.
7745 */
Corinna Vinschen42020322015-09-10 10:47:35 +02007746 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007747 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02007748 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007749 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02007750 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007751 le16_to_cpu(tp->tc_offset.tx_aborted);
7752
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007753 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007754}
7755
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007756static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01007757{
françois romieu065c27c2011-01-03 15:08:12 +00007758 struct rtl8169_private *tp = netdev_priv(dev);
7759
Francois Romieu5d06a992006-02-23 00:47:58 +01007760 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007761 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01007762
7763 netif_device_detach(dev);
7764 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007765
7766 rtl_lock_work(tp);
7767 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007768 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007769 rtl_unlock_work(tp);
7770
7771 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007772}
Francois Romieu5d06a992006-02-23 00:47:58 +01007773
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007774#ifdef CONFIG_PM
7775
7776static int rtl8169_suspend(struct device *device)
7777{
7778 struct pci_dev *pdev = to_pci_dev(device);
7779 struct net_device *dev = pci_get_drvdata(pdev);
7780
7781 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02007782
Francois Romieu5d06a992006-02-23 00:47:58 +01007783 return 0;
7784}
7785
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007786static void __rtl8169_resume(struct net_device *dev)
7787{
françois romieu065c27c2011-01-03 15:08:12 +00007788 struct rtl8169_private *tp = netdev_priv(dev);
7789
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007790 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00007791
7792 rtl_pll_power_up(tp);
7793
Artem Savkovcff4c162012-04-03 10:29:11 +00007794 rtl_lock_work(tp);
7795 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007796 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00007797 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007798
Francois Romieu98ddf982012-01-31 10:47:34 +01007799 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007800}
7801
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007802static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01007803{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007804 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01007805 struct net_device *dev = pci_get_drvdata(pdev);
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00007806 struct rtl8169_private *tp = netdev_priv(dev);
7807
7808 rtl8169_init_phy(dev, tp);
Francois Romieu5d06a992006-02-23 00:47:58 +01007809
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007810 if (netif_running(dev))
7811 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01007812
Francois Romieu5d06a992006-02-23 00:47:58 +01007813 return 0;
7814}
7815
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007816static int rtl8169_runtime_suspend(struct device *device)
7817{
7818 struct pci_dev *pdev = to_pci_dev(device);
7819 struct net_device *dev = pci_get_drvdata(pdev);
7820 struct rtl8169_private *tp = netdev_priv(dev);
7821
Heiner Kallweita92a0842018-01-08 21:39:13 +01007822 if (!tp->TxDescArray) {
7823 rtl_pll_power_down(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007824 return 0;
Heiner Kallweita92a0842018-01-08 21:39:13 +01007825 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007826
Francois Romieuda78dbf2012-01-26 14:18:23 +01007827 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007828 tp->saved_wolopts = __rtl8169_get_wol(tp);
7829 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007830 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007831
7832 rtl8169_net_suspend(dev);
7833
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007834 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007835 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02007836 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007837
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007838 return 0;
7839}
7840
7841static int rtl8169_runtime_resume(struct device *device)
7842{
7843 struct pci_dev *pdev = to_pci_dev(device);
7844 struct net_device *dev = pci_get_drvdata(pdev);
7845 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08007846 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007847
7848 if (!tp->TxDescArray)
7849 return 0;
7850
Francois Romieuda78dbf2012-01-26 14:18:23 +01007851 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007852 __rtl8169_set_wol(tp, tp->saved_wolopts);
7853 tp->saved_wolopts = 0;
Francois Romieuda78dbf2012-01-26 14:18:23 +01007854 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007855
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00007856 rtl8169_init_phy(dev, tp);
7857
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007858 __rtl8169_resume(dev);
7859
7860 return 0;
7861}
7862
7863static int rtl8169_runtime_idle(struct device *device)
7864{
7865 struct pci_dev *pdev = to_pci_dev(device);
7866 struct net_device *dev = pci_get_drvdata(pdev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007867
Heiner Kallweita92a0842018-01-08 21:39:13 +01007868 if (!netif_running(dev) || !netif_carrier_ok(dev))
7869 pm_schedule_suspend(device, 10000);
7870
7871 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007872}
7873
Alexey Dobriyan47145212009-12-14 18:00:08 -08007874static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02007875 .suspend = rtl8169_suspend,
7876 .resume = rtl8169_resume,
7877 .freeze = rtl8169_suspend,
7878 .thaw = rtl8169_resume,
7879 .poweroff = rtl8169_suspend,
7880 .restore = rtl8169_resume,
7881 .runtime_suspend = rtl8169_runtime_suspend,
7882 .runtime_resume = rtl8169_runtime_resume,
7883 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007884};
7885
7886#define RTL8169_PM_OPS (&rtl8169_pm_ops)
7887
7888#else /* !CONFIG_PM */
7889
7890#define RTL8169_PM_OPS NULL
7891
7892#endif /* !CONFIG_PM */
7893
David S. Miller1805b2f2011-10-24 18:18:09 -04007894static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
7895{
David S. Miller1805b2f2011-10-24 18:18:09 -04007896 /* WoL fails with 8168b when the receiver is disabled. */
7897 switch (tp->mac_version) {
7898 case RTL_GIGA_MAC_VER_11:
7899 case RTL_GIGA_MAC_VER_12:
7900 case RTL_GIGA_MAC_VER_17:
7901 pci_clear_master(tp->pci_dev);
7902
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007903 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04007904 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007905 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04007906 break;
7907 default:
7908 break;
7909 }
7910}
7911
Francois Romieu1765f952008-09-13 17:21:40 +02007912static void rtl_shutdown(struct pci_dev *pdev)
7913{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007914 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00007915 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02007916
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007917 rtl8169_net_suspend(dev);
7918
Francois Romieucecb5fd2011-04-01 10:21:07 +02007919 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08007920 rtl_rar_set(tp, dev->perm_addr);
7921
Hayes Wang92fc43b2011-07-06 15:58:03 +08007922 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007923
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007924 if (system_state == SYSTEM_POWER_OFF) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007925 if (__rtl8169_get_wol(tp) & WAKE_ANY) {
7926 rtl_wol_suspend_quirk(tp);
7927 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007928 }
7929
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007930 pci_wake_from_d3(pdev, true);
7931 pci_set_power_state(pdev, PCI_D3hot);
7932 }
7933}
Francois Romieu5d06a992006-02-23 00:47:58 +01007934
Bill Pembertonbaf63292012-12-03 09:23:28 -05007935static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007936{
7937 struct net_device *dev = pci_get_drvdata(pdev);
7938 struct rtl8169_private *tp = netdev_priv(dev);
7939
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007940 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01007941 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01007942
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007943 netif_napi_del(&tp->napi);
7944
Francois Romieue27566e2012-03-08 09:54:01 +01007945 unregister_netdev(dev);
7946
7947 rtl_release_firmware(tp);
7948
7949 if (pci_dev_run_wake(pdev))
7950 pm_runtime_get_noresume(&pdev->dev);
7951
7952 /* restore original MAC address */
7953 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007954}
7955
Francois Romieufa9c3852012-03-08 10:01:50 +01007956static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01007957 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01007958 .ndo_stop = rtl8169_close,
7959 .ndo_get_stats64 = rtl8169_get_stats64,
7960 .ndo_start_xmit = rtl8169_start_xmit,
7961 .ndo_tx_timeout = rtl8169_tx_timeout,
7962 .ndo_validate_addr = eth_validate_addr,
7963 .ndo_change_mtu = rtl8169_change_mtu,
7964 .ndo_fix_features = rtl8169_fix_features,
7965 .ndo_set_features = rtl8169_set_features,
7966 .ndo_set_mac_address = rtl_set_mac_address,
7967 .ndo_do_ioctl = rtl8169_ioctl,
7968 .ndo_set_rx_mode = rtl_set_rx_mode,
7969#ifdef CONFIG_NET_POLL_CONTROLLER
7970 .ndo_poll_controller = rtl8169_netpoll,
7971#endif
7972
7973};
7974
Francois Romieu31fa8b12012-03-08 10:09:40 +01007975static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007976 void (*hw_start)(struct rtl8169_private *tp);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007977 unsigned int region;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007978 u16 event_slow;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007979 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03007980 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007981 u8 default_ver;
7982} rtl_cfg_infos [] = {
7983 [RTL_CFG_0] = {
7984 .hw_start = rtl_hw_start_8169,
7985 .region = 1,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007986 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007987 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007988 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007989 .default_ver = RTL_GIGA_MAC_VER_01,
7990 },
7991 [RTL_CFG_1] = {
7992 .hw_start = rtl_hw_start_8168,
7993 .region = 2,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007994 .event_slow = SYSErr | LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007995 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007996 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007997 .default_ver = RTL_GIGA_MAC_VER_11,
7998 },
7999 [RTL_CFG_2] = {
8000 .hw_start = rtl_hw_start_8101,
8001 .region = 2,
Francois Romieu31fa8b12012-03-08 10:09:40 +01008002 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
8003 PCSTimeout,
Francois Romieu50970832017-10-27 13:24:49 +03008004 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01008005 .default_ver = RTL_GIGA_MAC_VER_13,
8006 }
8007};
8008
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01008009static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01008010{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01008011 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01008012
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01008013 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008014 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
8015 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
8016 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01008017 flags = PCI_IRQ_LEGACY;
8018 } else {
8019 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01008020 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01008021
8022 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01008023}
8024
Hayes Wangc5583862012-07-02 17:23:22 +08008025DECLARE_RTL_COND(rtl_link_list_ready_cond)
8026{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008027 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08008028}
8029
8030DECLARE_RTL_COND(rtl_rxtx_empty_cond)
8031{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008032 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08008033}
8034
Bill Pembertonbaf63292012-12-03 09:23:28 -05008035static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08008036{
Hayes Wangc5583862012-07-02 17:23:22 +08008037 u32 data;
8038
8039 tp->ocp_base = OCP_STD_PHY_BASE;
8040
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008041 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08008042
8043 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
8044 return;
8045
8046 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
8047 return;
8048
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008049 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08008050 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008051 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08008052
Hayes Wang5f8bcce2012-07-10 08:47:05 +02008053 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08008054 data &= ~(1 << 14);
8055 r8168_mac_ocp_write(tp, 0xe8de, data);
8056
8057 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
8058 return;
8059
Hayes Wang5f8bcce2012-07-10 08:47:05 +02008060 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08008061 data |= (1 << 15);
8062 r8168_mac_ocp_write(tp, 0xe8de, data);
8063
8064 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
8065 return;
8066}
8067
Chun-Hao Lin003609d2014-12-02 16:48:31 +08008068static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
8069{
8070 rtl8168ep_stop_cmac(tp);
8071 rtl_hw_init_8168g(tp);
8072}
8073
Bill Pembertonbaf63292012-12-03 09:23:28 -05008074static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08008075{
8076 switch (tp->mac_version) {
8077 case RTL_GIGA_MAC_VER_40:
8078 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00008079 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00008080 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08008081 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008082 case RTL_GIGA_MAC_VER_45:
8083 case RTL_GIGA_MAC_VER_46:
8084 case RTL_GIGA_MAC_VER_47:
8085 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08008086 rtl_hw_init_8168g(tp);
8087 break;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08008088 case RTL_GIGA_MAC_VER_49:
8089 case RTL_GIGA_MAC_VER_50:
8090 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08008091 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08008092 break;
Hayes Wangc5583862012-07-02 17:23:22 +08008093 default:
8094 break;
8095 }
8096}
8097
hayeswang929a0312014-09-16 11:40:47 +08008098static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01008099{
8100 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
8101 const unsigned int region = cfg->region;
8102 struct rtl8169_private *tp;
8103 struct mii_if_info *mii;
8104 struct net_device *dev;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008105 int chipset, i;
8106 int rc;
8107
8108 if (netif_msg_drv(&debug)) {
8109 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
8110 MODULENAME, RTL8169_VERSION);
8111 }
8112
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008113 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
8114 if (!dev)
8115 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008116
8117 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01008118 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008119 tp = netdev_priv(dev);
8120 tp->dev = dev;
8121 tp->pci_dev = pdev;
8122 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
8123
8124 mii = &tp->mii;
8125 mii->dev = dev;
8126 mii->mdio_read = rtl_mdio_read;
8127 mii->mdio_write = rtl_mdio_write;
8128 mii->phy_id_mask = 0x1f;
8129 mii->reg_num_mask = 0x1f;
Heiner Kallweit14967f92018-02-28 07:55:20 +01008130 mii->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008131
8132 /* disable ASPM completely as that cause random device stop working
8133 * problems as well as full system hangs for some PCIe devices users */
8134 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
8135 PCIE_LINK_STATE_CLKPM);
8136
8137 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008138 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008139 if (rc < 0) {
8140 netif_err(tp, probe, dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008141 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008142 }
8143
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008144 if (pcim_set_mwi(pdev) < 0)
Francois Romieu3b6cf252012-03-08 09:59:04 +01008145 netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");
8146
8147 /* make sure PCI base addr 1 is MMIO */
8148 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
8149 netif_err(tp, probe, dev,
8150 "region #%d not an MMIO resource, aborting\n",
8151 region);
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008152 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008153 }
8154
8155 /* check for weird/broken PCI region reporting */
8156 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
8157 netif_err(tp, probe, dev,
8158 "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008159 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008160 }
8161
Andy Shevchenko93a00d42018-03-01 13:27:35 +02008162 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008163 if (rc < 0) {
Andy Shevchenko93a00d42018-03-01 13:27:35 +02008164 netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008165 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008166 }
8167
Andy Shevchenko93a00d42018-03-01 13:27:35 +02008168 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01008169
8170 if (!pci_is_pcie(pdev))
8171 netif_info(tp, probe, dev, "not PCI Express\n");
8172
8173 /* Identify chip attached to board */
8174 rtl8169_get_mac_version(tp, dev, cfg->default_ver);
8175
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008176 tp->cp_cmd = 0;
8177
8178 if ((sizeof(dma_addr_t) > 4) &&
8179 (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
8180 tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
Ard Biesheuvelf0076432016-10-14 14:40:33 +01008181 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
8182 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008183
8184 /* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
8185 if (!pci_is_pcie(pdev))
8186 tp->cp_cmd |= PCIDAC;
8187 dev->features |= NETIF_F_HIGHDMA;
8188 } else {
8189 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
8190 if (rc < 0) {
8191 netif_err(tp, probe, dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008192 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008193 }
8194 }
8195
Francois Romieu3b6cf252012-03-08 09:59:04 +01008196 rtl_init_rxcfg(tp);
8197
8198 rtl_irq_disable(tp);
8199
Hayes Wangc5583862012-07-02 17:23:22 +08008200 rtl_hw_initialize(tp);
8201
Francois Romieu3b6cf252012-03-08 09:59:04 +01008202 rtl_hw_reset(tp);
8203
8204 rtl_ack_events(tp, 0xffff);
8205
8206 pci_set_master(pdev);
8207
Francois Romieu3b6cf252012-03-08 09:59:04 +01008208 rtl_init_mdio_ops(tp);
8209 rtl_init_pll_power_ops(tp);
8210 rtl_init_jumbo_ops(tp);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08008211 rtl_init_csi_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008212
8213 rtl8169_print_mac_version(tp);
8214
8215 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008216
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01008217 rc = rtl_alloc_irq(tp);
8218 if (rc < 0) {
8219 netif_err(tp, probe, dev, "Can't allocate interrupt\n");
8220 return rc;
8221 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01008222
Heiner Kallweit7edf6d32018-02-22 21:22:40 +01008223 /* override BIOS settings, use userspace tools to enable WOL */
8224 __rtl8169_set_wol(tp, 0);
8225
Francois Romieu3b6cf252012-03-08 09:59:04 +01008226 if (rtl_tbi_enabled(tp)) {
8227 tp->set_speed = rtl8169_set_speed_tbi;
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01008228 tp->get_link_ksettings = rtl8169_get_link_ksettings_tbi;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008229 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
8230 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
8231 tp->link_ok = rtl8169_tbi_link_ok;
8232 tp->do_ioctl = rtl_tbi_ioctl;
8233 } else {
8234 tp->set_speed = rtl8169_set_speed_xmii;
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01008235 tp->get_link_ksettings = rtl8169_get_link_ksettings_xmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008236 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
8237 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
8238 tp->link_ok = rtl8169_xmii_link_ok;
8239 tp->do_ioctl = rtl_xmii_ioctl;
8240 }
8241
8242 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05008243 u64_stats_init(&tp->rx_stats.syncp);
8244 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008245
8246 /* Get MAC address */
Chun-Hao Lin89cceb22014-10-01 23:17:15 +08008247 if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
8248 tp->mac_version == RTL_GIGA_MAC_VER_36 ||
8249 tp->mac_version == RTL_GIGA_MAC_VER_37 ||
8250 tp->mac_version == RTL_GIGA_MAC_VER_38 ||
8251 tp->mac_version == RTL_GIGA_MAC_VER_40 ||
8252 tp->mac_version == RTL_GIGA_MAC_VER_41 ||
8253 tp->mac_version == RTL_GIGA_MAC_VER_42 ||
8254 tp->mac_version == RTL_GIGA_MAC_VER_43 ||
8255 tp->mac_version == RTL_GIGA_MAC_VER_44 ||
8256 tp->mac_version == RTL_GIGA_MAC_VER_45 ||
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008257 tp->mac_version == RTL_GIGA_MAC_VER_46 ||
8258 tp->mac_version == RTL_GIGA_MAC_VER_47 ||
Chun-Hao Lin935e2212014-10-07 15:10:41 +08008259 tp->mac_version == RTL_GIGA_MAC_VER_48 ||
8260 tp->mac_version == RTL_GIGA_MAC_VER_49 ||
8261 tp->mac_version == RTL_GIGA_MAC_VER_50 ||
8262 tp->mac_version == RTL_GIGA_MAC_VER_51) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008263 u16 mac_addr[3];
8264
Chun-Hao Lin05b96872014-10-01 23:17:12 +08008265 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
8266 *(u16 *)&mac_addr[2] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008267
8268 if (is_valid_ether_addr((u8 *)mac_addr))
8269 rtl_rar_set(tp, (u8 *)mac_addr);
8270 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01008271 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008272 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008273
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00008274 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008275 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008276
Heiner Kallweit37621492018-04-17 23:20:03 +02008277 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008278
8279 /* don't enable SG, IP_CSUM and TSO by default - it might not work
8280 * properly for all devices */
8281 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00008282 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008283
8284 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00008285 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
8286 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008287 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
8288 NETIF_F_HIGHDMA;
8289
hayeswang929a0312014-09-16 11:40:47 +08008290 tp->cp_cmd |= RxChkSum | RxVlan;
8291
8292 /*
8293 * Pretend we are using VLANs; This bypasses a nasty bug where
8294 * Interrupts stop flowing on high load on 8110SCd controllers.
8295 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01008296 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08008297 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00008298 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008299
Heiner Kallweita4328dd2018-04-17 23:33:03 +02008300 switch (rtl_chip_infos[chipset].txd_version) {
8301 case RTL_TD_0:
hayeswang5888d3f2014-07-11 16:25:56 +08008302 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02008303 break;
8304 case RTL_TD_1:
hayeswang5888d3f2014-07-11 16:25:56 +08008305 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08008306 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02008307 break;
8308 default:
hayeswang5888d3f2014-07-11 16:25:56 +08008309 WARN_ON_ONCE(1);
Heiner Kallweita4328dd2018-04-17 23:33:03 +02008310 }
hayeswang5888d3f2014-07-11 16:25:56 +08008311
Francois Romieu3b6cf252012-03-08 09:59:04 +01008312 dev->hw_features |= NETIF_F_RXALL;
8313 dev->hw_features |= NETIF_F_RXFCS;
8314
Jarod Wilsonc7315a92016-10-17 15:54:09 -04008315 /* MTU range: 60 - hw-specific max */
8316 dev->min_mtu = ETH_ZLEN;
8317 dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;
8318
Francois Romieu3b6cf252012-03-08 09:59:04 +01008319 tp->hw_start = cfg->hw_start;
8320 tp->event_slow = cfg->event_slow;
Francois Romieu50970832017-10-27 13:24:49 +03008321 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008322
Kees Cook9de36cc2017-10-25 03:53:12 -07008323 timer_setup(&tp->timer, rtl8169_phy_timer, 0);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008324
8325 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
8326
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008327 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
8328 &tp->counters_phys_addr,
8329 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01008330 if (!tp->counters)
8331 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02008332
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02008333 pci_set_drvdata(pdev, dev);
8334
Francois Romieu3b6cf252012-03-08 09:59:04 +01008335 rc = register_netdev(dev);
8336 if (rc < 0)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01008337 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008338
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02008339 netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
8340 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit90b989c2018-04-17 23:32:15 +02008341 (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
Heiner Kallweit29274992018-02-28 20:43:38 +01008342 pci_irq_vector(pdev, 0));
Francois Romieu3b6cf252012-03-08 09:59:04 +01008343 if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
8344 netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
8345 "tx checksumming: %s]\n",
8346 rtl_chip_infos[chipset].jumbo_max,
8347 rtl_chip_infos[chipset].jumbo_tx_csum ? "ok" : "ko");
8348 }
8349
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01008350 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01008351 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008352
Francois Romieu3b6cf252012-03-08 09:59:04 +01008353 netif_carrier_off(dev);
8354
Heiner Kallweita92a0842018-01-08 21:39:13 +01008355 if (pci_dev_run_wake(pdev))
8356 pm_runtime_put_sync(&pdev->dev);
8357
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008358 return 0;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008359}
8360
Linus Torvalds1da177e2005-04-16 15:20:36 -07008361static struct pci_driver rtl8169_pci_driver = {
8362 .name = MODULENAME,
8363 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01008364 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05008365 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02008366 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00008367 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07008368};
8369
Devendra Naga3eeb7da2012-10-26 09:27:42 +00008370module_pci_driver(rtl8169_pci_driver);