blob: 1915f12328b3e8d50be163f0180092bc4c25bd17 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000022#include <linux/interrupt.h>
Sujith394cf0a2009-02-09 13:26:54 +053023#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040024#include <linux/completion.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujith394cf0a2009-02-09 13:26:54 +053026#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080027#include "common.h"
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +053028#include "mci.h"
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +020029#include "dfs.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080030
31/*
32 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
33 * should rely on this file or its contents.
34 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070035
Sujith394cf0a2009-02-09 13:26:54 +053036struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070037
Sujith394cf0a2009-02-09 13:26:54 +053038/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070039
Ming Lei13bda122009-12-29 22:57:28 +080040#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053041 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080042 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053043 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080044 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053045 (((unsigned long long int)(x)) & 0xffffffff) : \
46 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070047
Sujith394cf0a2009-02-09 13:26:54 +053048/* increment with wrap-around */
49#define INCR(_l, _sz) do { \
50 (_l)++; \
51 (_l) &= ((_sz) - 1); \
52 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070053
Sujith394cf0a2009-02-09 13:26:54 +053054/* decrement with wrap-around */
55#define DECR(_l, _sz) do { \
56 (_l)--; \
57 (_l) &= ((_sz) - 1); \
58 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070059
Sujith394cf0a2009-02-09 13:26:54 +053060#define TSF_TO_TU(_h,_l) \
61 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
62
63#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
64
Sujith394cf0a2009-02-09 13:26:54 +053065struct ath_config {
Sujith394cf0a2009-02-09 13:26:54 +053066 u16 txpowlimit;
67 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068};
69
Sujith394cf0a2009-02-09 13:26:54 +053070/*************************/
71/* Descriptor Management */
72/*************************/
73
74#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053075 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053076 (_bf)->bf_lastbf = NULL; \
77 (_bf)->bf_next = NULL; \
78 memset(&((_bf)->bf_state), 0, \
79 sizeof(struct ath_buf_state)); \
80 } while (0)
81
Sujitha119cc42009-03-30 15:28:38 +053082#define ATH_RXBUF_RESET(_bf) do { \
83 (_bf)->bf_stale = false; \
84 } while (0)
85
Sujith394cf0a2009-02-09 13:26:54 +053086/**
87 * enum buffer_type - Buffer type flags
88 *
Sujith394cf0a2009-02-09 13:26:54 +053089 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
90 * @BUF_AGGR: Indicates whether the buffer can be aggregated
91 * (used in aggregation scheduling)
Sujith394cf0a2009-02-09 13:26:54 +053092 */
93enum buffer_type {
Mohammed Shafi Shajakhan436d0d92011-01-21 14:03:24 +053094 BUF_AMPDU = BIT(0),
95 BUF_AGGR = BIT(1),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070096};
97
Sujith394cf0a2009-02-09 13:26:54 +053098#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
99#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700100
Rajkumar Manoharan016c2172011-12-23 21:27:02 +0530101#define ATH_TXSTATUS_RING_SIZE 512
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400102
Mohammed Shafi Shajakhanc3d77692011-06-28 17:30:54 +0530103#define DS2PHYS(_dd, _ds) \
104 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
105#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
106#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
107
Sujith394cf0a2009-02-09 13:26:54 +0530108struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400109 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +0530110 dma_addr_t dd_desc_paddr;
111 u32 dd_desc_len;
Sujith394cf0a2009-02-09 13:26:54 +0530112};
113
114int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
115 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400116 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530117
118/***********/
119/* RX / TX */
120/***********/
121
Sujith394cf0a2009-02-09 13:26:54 +0530122#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530123#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +0200124#define ATH_TXBUF_RESERVE 5
125#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +0530126#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530127
128#define TID_TO_WME_AC(_tid) \
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530129 ((((_tid) == 0) || ((_tid) == 3)) ? IEEE80211_AC_BE : \
130 (((_tid) == 1) || ((_tid) == 2)) ? IEEE80211_AC_BK : \
131 (((_tid) == 4) || ((_tid) == 5)) ? IEEE80211_AC_VI : \
132 IEEE80211_AC_VO)
Sujith394cf0a2009-02-09 13:26:54 +0530133
Sujith394cf0a2009-02-09 13:26:54 +0530134#define ATH_AGGR_DELIM_SZ 4
135#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
136/* number of delimiters for encryption padding */
137#define ATH_AGGR_ENCRYPTDELIM 10
138/* minimum h/w qdepth to be sustained to maximize aggregation */
139#define ATH_AGGR_MIN_QDEPTH 2
140#define ATH_AMPDU_SUBFRAME_DEFAULT 32
Sujith394cf0a2009-02-09 13:26:54 +0530141
142#define IEEE80211_SEQ_SEQ_SHIFT 4
143#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530144#define IEEE80211_WEP_IVLEN 3
145#define IEEE80211_WEP_KIDLEN 1
146#define IEEE80211_WEP_CRCLEN 4
147#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
148 (IEEE80211_WEP_IVLEN + \
149 IEEE80211_WEP_KIDLEN + \
150 IEEE80211_WEP_CRCLEN))
151
152/* return whether a bit at index _n in bitmap _bm is set
153 * _sz is the size of the bitmap */
154#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
155 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
156
157/* return block-ack bitmap index given sequence and starting sequence */
158#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
159
Felix Fietkau156369f2011-12-14 22:08:04 +0100160/* return the seqno for _start + _offset */
161#define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
162
Sujith394cf0a2009-02-09 13:26:54 +0530163/* returns delimiter padding required given the packet length */
164#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800165 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
166 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530167
168#define BAW_WITHIN(_start, _bawsz, _seqno) \
169 ((((_seqno) - (_start)) & 4095) < (_bawsz))
170
Sujith394cf0a2009-02-09 13:26:54 +0530171#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
172
Sujith Manoharan365d2eb2012-09-26 12:22:08 +0530173#define IS_CCK_RATE(rate) ((rate >= 0x18) && (rate <= 0x1e))
174
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400175#define ATH_TX_COMPLETE_POLL_INT 1000
176
Sujith394cf0a2009-02-09 13:26:54 +0530177enum ATH_AGGR_STATUS {
178 ATH_AGGR_DONE,
179 ATH_AGGR_BAW_CLOSED,
180 ATH_AGGR_LIMITED,
181};
182
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400183#define ATH_TXFIFO_DEPTH 8
Sujith394cf0a2009-02-09 13:26:54 +0530184struct ath_txq {
Ben Greear60f2d1d2011-01-09 23:11:52 -0800185 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
186 u32 axq_qnum; /* ath9k hardware queue number */
Felix Fietkaufce041b2011-05-19 12:20:25 +0200187 void *axq_link;
Sujith17d79042009-02-09 13:27:03 +0530188 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530189 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530190 u32 axq_depth;
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100191 u32 axq_ampdu_depth;
Sujith17d79042009-02-09 13:27:03 +0530192 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400193 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530194 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400195 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400196 u8 txq_headidx;
197 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100198 int pending_frames;
Felix Fietkau23de5dc2011-12-19 16:45:54 +0100199 struct sk_buff_head complete_q;
Sujith394cf0a2009-02-09 13:26:54 +0530200};
201
Sujith93ef24b2010-05-20 15:34:40 +0530202struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100203 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530204 int sched;
Sujith93ef24b2010-05-20 15:34:40 +0530205 struct list_head list;
206 struct list_head tid_q;
Felix Fietkau55195412011-04-17 23:28:09 +0200207 bool clear_ps_filter;
Sujith93ef24b2010-05-20 15:34:40 +0530208};
209
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100210struct ath_frame_info {
Felix Fietkau56dc6332011-08-28 00:32:22 +0200211 struct ath_buf *bf;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100212 int framelen;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100213 enum ath9k_key_type keytype;
Felix Fietkaua75c0622011-08-28 00:32:21 +0200214 u8 keyix;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100215 u8 retries;
Felix Fietkau80b08a82012-06-15 03:04:53 +0200216 u8 rtscts_rate;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100217};
218
Sujith93ef24b2010-05-20 15:34:40 +0530219struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530220 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400221 u8 bfs_paprd;
Felix Fietkau399c6482011-09-14 21:24:17 +0200222 u8 ndelim;
Felix Fietkau6a0ddae2011-08-28 00:32:23 +0200223 u16 seqno;
Mohammed Shafi Shajakhan9cf04dc2011-02-04 18:38:23 +0530224 unsigned long bfs_paprd_timestamp;
Sujith93ef24b2010-05-20 15:34:40 +0530225};
226
227struct ath_buf {
228 struct list_head list;
229 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
230 an aggregate) */
231 struct ath_buf *bf_next; /* next subframe in the aggregate */
232 struct sk_buff *bf_mpdu; /* enclosing frame structure */
233 void *bf_desc; /* virtual addr of desc */
234 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700235 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Sujith93ef24b2010-05-20 15:34:40 +0530236 bool bf_stale;
Sujith93ef24b2010-05-20 15:34:40 +0530237 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530238};
239
240struct ath_atx_tid {
241 struct list_head list;
Felix Fietkau56dc6332011-08-28 00:32:22 +0200242 struct sk_buff_head buf_q;
Sujith93ef24b2010-05-20 15:34:40 +0530243 struct ath_node *an;
244 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200245 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Felix Fietkauf9437542011-12-14 22:08:08 +0100246 int bar_index;
Sujith93ef24b2010-05-20 15:34:40 +0530247 u16 seq_start;
248 u16 seq_next;
249 u16 baw_size;
250 int tidno;
251 int baw_head; /* first un-acked tx buffer */
252 int baw_tail; /* next unused tx buffer slot */
253 int sched;
254 int paused;
255 u8 state;
256};
257
258struct ath_node {
Sujith Manoharana145daf2012-11-28 15:08:54 +0530259 struct ath_softc *sc;
Ben Greear7f010c92011-01-09 23:11:49 -0800260 struct ieee80211_sta *sta; /* station struct we're part of */
Ben Greear7e1e3862011-11-03 11:33:13 -0700261 struct ieee80211_vif *vif; /* interface with which we're associated */
Sujith Manoharande7b7602012-11-28 15:08:53 +0530262 struct ath_atx_tid tid[IEEE80211_NUM_TIDS];
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530263 struct ath_atx_ac ac[IEEE80211_NUM_ACS];
Felix Fietkau93ae2dd2011-04-17 23:28:10 +0200264 int ps_key;
265
Sujith93ef24b2010-05-20 15:34:40 +0530266 u16 maxampdu;
267 u8 mpdudensity;
Felix Fietkau55195412011-04-17 23:28:09 +0200268
269 bool sleeping;
Sujith Manoharana145daf2012-11-28 15:08:54 +0530270
271#if defined(CONFIG_MAC80211_DEBUGFS) && defined(CONFIG_ATH9K_DEBUGFS)
272 struct dentry *node_stat;
273#endif
Sujith93ef24b2010-05-20 15:34:40 +0530274};
275
Sujith394cf0a2009-02-09 13:26:54 +0530276#define AGGR_CLEANUP BIT(1)
277#define AGGR_ADDBA_COMPLETE BIT(2)
278#define AGGR_ADDBA_PROGRESS BIT(3)
279
Sujith394cf0a2009-02-09 13:26:54 +0530280struct ath_tx_control {
281 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100282 struct ath_node *an;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400283 u8 paprd;
Thomas Huehn36323f82012-07-23 21:33:42 +0200284 struct ieee80211_sta *sta;
Sujith394cf0a2009-02-09 13:26:54 +0530285};
286
Sujith394cf0a2009-02-09 13:26:54 +0530287#define ATH_TX_ERROR 0x01
Sujith394cf0a2009-02-09 13:26:54 +0530288
Ben Greear60f2d1d2011-01-09 23:11:52 -0800289/**
290 * @txq_map: Index is mac80211 queue number. This is
291 * not necessarily the same as the hardware queue number
292 * (axq_qnum).
293 */
Sujith394cf0a2009-02-09 13:26:54 +0530294struct ath_tx {
295 u16 seq_no;
296 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530297 spinlock_t txbuflock;
298 struct list_head txbuf;
299 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
300 struct ath_descdma txdma;
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530301 struct ath_txq *txq_map[IEEE80211_NUM_ACS];
302 u32 txq_max_pending[IEEE80211_NUM_ACS];
303 u16 max_aggr_framelen[IEEE80211_NUM_ACS][4][32];
Sujith394cf0a2009-02-09 13:26:54 +0530304};
305
Felix Fietkaub5c804752010-04-15 17:38:48 -0400306struct ath_rx_edma {
307 struct sk_buff_head rx_fifo;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400308 u32 rx_fifo_hwsize;
309};
310
Sujith394cf0a2009-02-09 13:26:54 +0530311struct ath_rx {
312 u8 defant;
313 u8 rxotherant;
Felix Fietkau723e7112013-04-08 00:04:11 +0200314 bool discard_next;
Sujith394cf0a2009-02-09 13:26:54 +0530315 u32 *rxlink;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530316 u32 num_pkts;
Sujith394cf0a2009-02-09 13:26:54 +0530317 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530318 struct list_head rxbuf;
319 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400320 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Felix Fietkau0d955212011-01-26 18:23:27 +0100321
322 struct sk_buff *frag;
Christian Lamparter21fbbca2013-01-30 23:37:41 +0100323
324 u32 ampdu_ref;
Sujith394cf0a2009-02-09 13:26:54 +0530325};
326
327int ath_startrecv(struct ath_softc *sc);
328bool ath_stoprecv(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530329u32 ath_calcrxfilter(struct ath_softc *sc);
330int ath_rx_init(struct ath_softc *sc, int nbufs);
331void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400332int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530333struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530334void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
335void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
336void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530337void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau13815592013-01-20 18:51:53 +0100338bool ath_drain_all_txq(struct ath_softc *sc);
339void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530340void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
341void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
342void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
343int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith394cf0a2009-02-09 13:26:54 +0530344int ath_txq_update(struct ath_softc *sc, int qnum,
345 struct ath9k_tx_queue_info *q);
Felix Fietkauaa5955c2012-07-15 19:53:36 +0200346void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200347int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530348 struct ath_tx_control *txctl);
349void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400350void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200351int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
352 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530353void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530354void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
355
Felix Fietkau55195412011-04-17 23:28:09 +0200356void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
Johannes Berg042ec452011-09-29 16:04:26 +0200357void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
358 struct ath_node *an);
Felix Fietkau55195412011-04-17 23:28:09 +0200359
Sujith394cf0a2009-02-09 13:26:54 +0530360/********/
Sujith17d79042009-02-09 13:27:03 +0530361/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530362/********/
363
Sujith17d79042009-02-09 13:27:03 +0530364struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530365 int av_bslot;
Sujith Manoharanaa45fe92012-07-17 17:16:03 +0530366 bool primary_sta_vif;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200367 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530368 struct ath_buf *av_bcbuf;
Sujith394cf0a2009-02-09 13:26:54 +0530369};
370
371/*******************/
372/* Beacon Handling */
373/*******************/
374
375/*
376 * Regardless of the number of beacons we stagger, (i.e. regardless of the
377 * number of BSSIDs) if a given beacon does not go out even after waiting this
378 * number of beacon intervals, the game's up.
379 */
Felix Fietkauc944daf42011-03-22 21:54:19 +0100380#define BSTUCK_THRESH 9
Felix Fietkau689e7562012-04-12 22:35:56 +0200381#define ATH_BCBUF 8
Sujith394cf0a2009-02-09 13:26:54 +0530382#define ATH_DEFAULT_BINTVAL 100 /* TU */
383#define ATH_DEFAULT_BMISS_LIMIT 10
384#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
385
386struct ath_beacon_config {
Steve Brown9814f6b2011-02-07 17:10:39 -0700387 int beacon_interval;
Sujith394cf0a2009-02-09 13:26:54 +0530388 u16 listen_interval;
389 u16 dtim_period;
390 u16 bmiss_timeout;
391 u8 dtim_count;
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530392 bool enable_beacon;
Sujith Manoharan1a6404a2013-02-04 15:38:24 +0530393 bool ibss_creator;
Sujith86b89ee2008-08-07 10:54:57 +0530394};
395
Sujith394cf0a2009-02-09 13:26:54 +0530396struct ath_beacon {
397 enum {
398 OK, /* no change needed */
399 UPDATE, /* update pending */
400 COMMIT /* beacon sent, commit change */
401 } updateslot; /* slot time update fsm */
402
403 u32 beaconq;
404 u32 bmisscnt;
Felix Fietkaudd347f22011-03-22 21:54:17 +0100405 u32 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200406 struct ieee80211_vif *bslot[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530407 int slottime;
408 int slotupdate;
409 struct ath9k_tx_queue_info beacon_qi;
410 struct ath_descdma bdma;
411 struct ath_txq *cabq;
412 struct list_head bbuf;
Felix Fietkauba4903f2011-05-17 21:09:54 +0200413
414 bool tx_processed;
415 bool tx_last;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700416};
417
Sujith Manoharanfb6e2522012-07-17 17:16:22 +0530418void ath9k_beacon_tasklet(unsigned long data);
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530419bool ath9k_allow_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
420void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif,
421 u32 changed);
Sujith Manoharan130ef6e2012-07-17 17:15:30 +0530422void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
423void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith Manoharan2f8e82e2012-07-17 17:16:16 +0530424void ath9k_set_tsfadjust(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530425void ath9k_set_beacon(struct ath_softc *sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700426
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530427/*******************/
428/* Link Monitoring */
429/*******************/
Sujithf1dc5602008-10-29 10:16:30 +0530430
Sujith20977d32009-02-20 15:13:28 +0530431#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
432#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400433#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
434#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200435#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530436#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
437#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Rajkumar Manoharan424749c2012-10-10 23:03:02 +0530438#define ATH_ANI_MAX_SKIP_COUNT 10
Sujithf1dc5602008-10-29 10:16:30 +0530439
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700440#define ATH_PAPRD_TIMEOUT 100 /* msecs */
Sujith Manoharanaf68aba2012-06-04 20:23:43 +0530441#define ATH_PLL_WORK_INTERVAL 100
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700442
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530443void ath_tx_complete_poll_work(struct work_struct *work);
Felix Fietkau236de512011-09-03 01:40:25 +0200444void ath_reset_work(struct work_struct *work);
Felix Fietkau347809f2010-07-02 00:09:52 +0200445void ath_hw_check(struct work_struct *work);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530446void ath_hw_pll_work(struct work_struct *work);
Rajkumar Manoharan01e18912012-03-15 05:34:27 +0530447void ath_rx_poll(unsigned long data);
448void ath_start_rx_poll(struct ath_softc *sc, u8 nbeacon);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400449void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530450void ath_ani_calibrate(unsigned long data);
Sujith Manoharanda0d45f2012-07-17 17:16:29 +0530451void ath_start_ani(struct ath_softc *sc);
452void ath_stop_ani(struct ath_softc *sc);
453void ath_check_ani(struct ath_softc *sc);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530454int ath_update_survey_stats(struct ath_softc *sc);
455void ath_update_survey_nf(struct ath_softc *sc, int channel);
Rajkumar Manoharan124b9792012-07-17 17:16:42 +0530456void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
Sujith55624202010-01-08 10:36:02 +0530457
Sujith0fca65c2010-01-08 10:36:00 +0530458/**********/
459/* BTCOEX */
460/**********/
461
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530462#define ATH_DUMP_BTCOEX(_s, _val) \
463 do { \
464 len += snprintf(buf + len, size - len, \
465 "%20s : %10d\n", _s, (_val)); \
466 } while (0)
467
Sujith Manoharane6930c42012-06-04 16:27:58 +0530468enum bt_op_flags {
469 BT_OP_PRIORITY_DETECTED,
470 BT_OP_SCAN,
471};
472
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700473struct ath_btcoex {
474 bool hw_timer_enabled;
475 spinlock_t btcoex_lock;
476 struct timer_list period_timer; /* Timer for BT period */
477 u32 bt_priority_cnt;
478 unsigned long bt_priority_time;
Sujith Manoharane6930c42012-06-04 16:27:58 +0530479 unsigned long op_flags;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700480 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700481 u32 btcoex_no_stomp; /* in usec */
Mohammed Shafi Shajakhan94ae77e2012-09-04 19:33:33 +0530482 u32 btcoex_period; /* in msec */
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530483 u32 btscan_no_stomp; /* in usec */
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530484 u32 duty_cycle;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530485 u32 bt_wait_time;
Rajkumar Manoharane82cb032012-10-12 14:07:25 +0530486 int rssi_count;
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700487 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530488 struct ath_mci_profile mci;
Rajkumar Manoharan28845612012-11-20 18:30:01 +0530489 u8 stomp_audio;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700490};
491
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530492#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Sujith Manoharan59081202012-02-22 12:40:21 +0530493int ath9k_init_btcoex(struct ath_softc *sc);
494void ath9k_deinit_btcoex(struct ath_softc *sc);
Sujith Manoharandf198b12012-02-22 12:40:27 +0530495void ath9k_start_btcoex(struct ath_softc *sc);
496void ath9k_stop_btcoex(struct ath_softc *sc);
Sujith0fca65c2010-01-08 10:36:00 +0530497void ath9k_btcoex_timer_resume(struct ath_softc *sc);
498void ath9k_btcoex_timer_pause(struct ath_softc *sc);
Sujith Manoharan56ca0db2012-02-22 12:40:32 +0530499void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
Sujith Manoharanc0ac53f2012-02-22 12:40:38 +0530500u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530501void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530502int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size);
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530503#else
504static inline int ath9k_init_btcoex(struct ath_softc *sc)
505{
506 return 0;
507}
508static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
509{
510}
511static inline void ath9k_start_btcoex(struct ath_softc *sc)
512{
513}
514static inline void ath9k_stop_btcoex(struct ath_softc *sc)
515{
516}
517static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
518 u32 status)
519{
520}
521static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
522 u32 max_4ms_framelen)
523{
524 return 0;
525}
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530526static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
527{
528}
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530529static inline int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size)
Rajkumar Manoharan4df50ca2012-10-25 17:16:54 +0530530{
531 return 0;
532}
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530533#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
Sujith0fca65c2010-01-08 10:36:00 +0530534
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530535struct ath9k_wow_pattern {
536 u8 pattern_bytes[MAX_PATTERN_SIZE];
537 u8 mask_bytes[MAX_PATTERN_SIZE];
538 u32 pattern_len;
539};
540
Sujith394cf0a2009-02-09 13:26:54 +0530541/********************/
542/* LED Control */
543/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530544
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530545#define ATH_LED_PIN_DEF 1
546#define ATH_LED_PIN_9287 8
Senthil Balasubramanian353e5012011-04-22 11:32:08 +0530547#define ATH_LED_PIN_9300 10
Senthil Balasubramanian15178532011-02-28 15:16:47 +0530548#define ATH_LED_PIN_9485 6
Mohammed Shafi Shajakhan1a68abb2011-11-29 20:06:15 +0530549#define ATH_LED_PIN_9462 4
Sujithf1dc5602008-10-29 10:16:30 +0530550
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100551#ifdef CONFIG_MAC80211_LEDS
Sujith0fca65c2010-01-08 10:36:00 +0530552void ath_init_leds(struct ath_softc *sc);
553void ath_deinit_leds(struct ath_softc *sc);
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530554void ath_fill_led_pin(struct ath_softc *sc);
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100555#else
556static inline void ath_init_leds(struct ath_softc *sc)
557{
558}
559
560static inline void ath_deinit_leds(struct ath_softc *sc)
561{
562}
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530563static inline void ath_fill_led_pin(struct ath_softc *sc)
564{
565}
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100566#endif
567
Sujith Manoharan8da07832012-06-04 20:23:49 +0530568/*******************************/
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700569/* Antenna diversity/combining */
Sujith Manoharan8da07832012-06-04 20:23:49 +0530570/*******************************/
571
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700572#define ATH_ANT_RX_CURRENT_SHIFT 4
573#define ATH_ANT_RX_MAIN_SHIFT 2
574#define ATH_ANT_RX_MASK 0x3
575
576#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
577#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
578#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
579#define ATH_ANT_DIV_COMB_INIT_COUNT 95
580#define ATH_ANT_DIV_COMB_MAX_COUNT 100
581#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
582#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
583
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700584#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
585#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
586#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
587#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
588
589enum ath9k_ant_div_comb_lna_conf {
590 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
591 ATH_ANT_DIV_COMB_LNA2,
592 ATH_ANT_DIV_COMB_LNA1,
593 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
594};
595
596struct ath_ant_comb {
597 u16 count;
598 u16 total_pkt_count;
599 bool scan;
600 bool scan_not_start;
601 int main_total_rssi;
602 int alt_total_rssi;
603 int alt_recv_cnt;
604 int main_recv_cnt;
605 int rssi_lna1;
606 int rssi_lna2;
607 int rssi_add;
608 int rssi_sub;
609 int rssi_first;
610 int rssi_second;
611 int rssi_third;
612 bool alt_good;
613 int quick_scan_cnt;
614 int main_conf;
615 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
616 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700617 bool first_ratio;
618 bool second_ratio;
619 unsigned long scan_start_time;
620};
621
Sujith Manoharan8da07832012-06-04 20:23:49 +0530622void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
623void ath_ant_comb_update(struct ath_softc *sc);
624
Sujith394cf0a2009-02-09 13:26:54 +0530625/********************/
626/* Main driver core */
627/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530628
Sujith394cf0a2009-02-09 13:26:54 +0530629/*
630 * Default cache line size, in bytes.
631 * Used when PCI device not fully initialized by bootrom/BIOS
632*/
633#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530634#define ATH_REGCLASSIDS_MAX 10
635#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
Felix Fietkauda647622011-12-14 22:08:03 +0100636#define ATH_MAX_SW_RETRIES 30
Sujith394cf0a2009-02-09 13:26:54 +0530637#define ATH_CHAN_MAX 255
Sujith394cf0a2009-02-09 13:26:54 +0530638
Sujith394cf0a2009-02-09 13:26:54 +0530639#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530640#define ATH_RATE_DUMMY_MARKER 0
641
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530642enum sc_op_flags {
643 SC_OP_INVALID,
644 SC_OP_BEACONS,
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530645 SC_OP_ANI_RUN,
646 SC_OP_PRIM_STA_VIF,
Sujith Manoharanb74713d2012-06-04 20:24:01 +0530647 SC_OP_HW_RESET,
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530648};
Sujith1b04b932010-01-08 10:36:05 +0530649
650/* Powersave flags */
651#define PS_WAIT_FOR_BEACON BIT(0)
652#define PS_WAIT_FOR_CAB BIT(1)
653#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
654#define PS_WAIT_FOR_TX_ACK BIT(3)
655#define PS_BEACON_SYNC BIT(4)
Rajkumar Manoharan424749c2012-10-10 23:03:02 +0530656#define PS_WAIT_FOR_ANI BIT(5)
Sujith394cf0a2009-02-09 13:26:54 +0530657
Felix Fietkau545750d2009-11-23 22:21:01 +0100658struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200659
Ben Greear48014162011-01-15 19:13:48 +0000660struct ath9k_vif_iter_data {
Felix Fietkauab11bb22013-04-16 12:51:57 +0200661 u8 hw_macaddr[ETH_ALEN]; /* address of the first vif */
Ben Greear48014162011-01-15 19:13:48 +0000662 u8 mask[ETH_ALEN]; /* bssid mask */
Felix Fietkauab11bb22013-04-16 12:51:57 +0200663 bool has_hw_macaddr;
664
Ben Greear48014162011-01-15 19:13:48 +0000665 int naps; /* number of AP vifs */
666 int nmeshes; /* number of mesh vifs */
667 int nstations; /* number of station vifs */
Pavel Roskine7075492011-06-15 18:01:11 -0400668 int nwds; /* number of WDS vifs */
Ben Greear48014162011-01-15 19:13:48 +0000669 int nadhocs; /* number of adhoc vifs */
Ben Greear48014162011-01-15 19:13:48 +0000670};
671
Simon Wunderliche93d0832013-01-08 14:48:58 +0100672/* enum spectral_mode:
673 *
674 * @SPECTRAL_DISABLED: spectral mode is disabled
675 * @SPECTRAL_BACKGROUND: hardware sends samples when it is not busy with
676 * something else.
677 * @SPECTRAL_MANUAL: spectral scan is enabled, triggering for samples
678 * is performed manually.
679 * @SPECTRAL_CHANSCAN: Like manual, but also triggered when changing channels
680 * during a channel scan.
681 */
682enum spectral_mode {
683 SPECTRAL_DISABLED = 0,
684 SPECTRAL_BACKGROUND,
685 SPECTRAL_MANUAL,
686 SPECTRAL_CHANSCAN,
687};
688
Sujith394cf0a2009-02-09 13:26:54 +0530689struct ath_softc {
690 struct ieee80211_hw *hw;
691 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200692
Felix Fietkau34300982010-10-10 18:21:52 +0200693 struct survey_info *cur_survey;
694 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200695
Sujith394cf0a2009-02-09 13:26:54 +0530696 struct tasklet_struct intr_tq;
697 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530698 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530699 void __iomem *mem;
700 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700701 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400702 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700703 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530704 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400705 struct work_struct paprd_work;
Felix Fietkau347809f2010-07-02 00:09:52 +0200706 struct work_struct hw_check_work;
Felix Fietkau236de512011-09-03 01:40:25 +0200707 struct work_struct hw_reset_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400708 struct completion paprd_complete;
Sujith394cf0a2009-02-09 13:26:54 +0530709
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100710 unsigned int hw_busy_count;
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530711 unsigned long sc_flags;
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100712
Sujith17d79042009-02-09 13:27:03 +0530713 u32 intrstatus;
Sujith1b04b932010-01-08 10:36:05 +0530714 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530715 u16 curtxpow;
Gabor Juhos96148322009-07-24 17:27:21 +0200716 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530717 bool ps_idle;
Ben Greear48014162011-01-15 19:13:48 +0000718 short nbcnvifs;
719 short nvifs;
Gabor Juhos709ade92009-07-14 20:17:15 -0400720 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530721
Sujith17d79042009-02-09 13:27:03 +0530722 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530723 struct ath_rx rx;
724 struct ath_tx tx;
725 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530726 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
727
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100728#ifdef CONFIG_MAC80211_LEDS
729 bool led_registered;
730 char led_name[32];
731 struct led_classdev led_cdev;
732#endif
Sujith394cf0a2009-02-09 13:26:54 +0530733
Felix Fietkau9ac586152011-01-24 19:23:18 +0100734 struct ath9k_hw_cal_data caldata;
735 int last_rssi;
736
Felix Fietkaua830df02009-11-23 22:33:27 +0100737#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530738 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700739#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530740 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400741 struct delayed_work tx_complete_work;
Vivek Natarajan181fb182011-01-27 14:45:08 +0530742 struct delayed_work hw_pll_work;
Rajkumar Manoharan01e18912012-03-15 05:34:27 +0530743 struct timer_list rx_poll_timer;
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530744
745#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700746 struct ath_btcoex btcoex;
Mohammed Shafi Shajakhan9e253652011-11-30 10:41:23 +0530747 struct ath_mci_coex mci_coex;
Rajkumar Manoharan3c7992e2012-06-12 10:13:53 +0530748 struct work_struct mci_work;
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530749#endif
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400750
751 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700752
753 struct ath_ant_comb ant_comb;
Felix Fietkau43c35282011-09-03 01:40:27 +0200754 u8 ant_tx, ant_rx;
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200755 struct dfs_pattern_detector *dfs_detector;
Mohammed Shafi Shajakhanb11e6402012-07-10 14:56:52 +0530756 u32 wow_enabled;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100757 /* relay(fs) channel for spectral scan */
758 struct rchan *rfs_chan_spec_scan;
759 enum spectral_mode spectral_mode;
Simon Wunderlich04ccd4a2013-01-23 17:38:04 +0100760 struct ath_spec_scan spec_config;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100761 int scanning;
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530762
763#ifdef CONFIG_PM_SLEEP
764 atomic_t wow_got_bmiss_intr;
765 atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
766 u32 wow_intr_before_sleep;
767#endif
Sujith394cf0a2009-02-09 13:26:54 +0530768};
769
Simon Wunderliche93d0832013-01-08 14:48:58 +0100770#define SPECTRAL_SCAN_BITMASK 0x10
771/* Radar info packet format, used for DFS and spectral formats. */
772struct ath_radar_info {
773 u8 pulse_length_pri;
774 u8 pulse_length_ext;
775 u8 pulse_bw_info;
776} __packed;
777
778/* The HT20 spectral data has 4 bytes of additional information at it's end.
779 *
780 * [7:0]: all bins {max_magnitude[1:0], bitmap_weight[5:0]}
781 * [7:0]: all bins max_magnitude[9:2]
782 * [7:0]: all bins {max_index[5:0], max_magnitude[11:10]}
783 * [3:0]: max_exp (shift amount to size max bin to 8-bit unsigned)
784 */
785struct ath_ht20_mag_info {
786 u8 all_bins[3];
787 u8 max_exp;
788} __packed;
789
790#define SPECTRAL_HT20_NUM_BINS 56
791
792/* WARNING: don't actually use this struct! MAC may vary the amount of
793 * data by -1/+2. This struct is for reference only.
794 */
795struct ath_ht20_fft_packet {
796 u8 data[SPECTRAL_HT20_NUM_BINS];
797 struct ath_ht20_mag_info mag_info;
798 struct ath_radar_info radar_info;
799} __packed;
800
801#define SPECTRAL_HT20_TOTAL_DATA_LEN (sizeof(struct ath_ht20_fft_packet))
802
803/* Dynamic 20/40 mode:
804 *
805 * [7:0]: lower bins {max_magnitude[1:0], bitmap_weight[5:0]}
806 * [7:0]: lower bins max_magnitude[9:2]
807 * [7:0]: lower bins {max_index[5:0], max_magnitude[11:10]}
808 * [7:0]: upper bins {max_magnitude[1:0], bitmap_weight[5:0]}
809 * [7:0]: upper bins max_magnitude[9:2]
810 * [7:0]: upper bins {max_index[5:0], max_magnitude[11:10]}
811 * [3:0]: max_exp (shift amount to size max bin to 8-bit unsigned)
812 */
813struct ath_ht20_40_mag_info {
814 u8 lower_bins[3];
815 u8 upper_bins[3];
816 u8 max_exp;
817} __packed;
818
819#define SPECTRAL_HT20_40_NUM_BINS 128
820
821/* WARNING: don't actually use this struct! MAC may vary the amount of
822 * data. This struct is for reference only.
823 */
824struct ath_ht20_40_fft_packet {
825 u8 data[SPECTRAL_HT20_40_NUM_BINS];
826 struct ath_ht20_40_mag_info mag_info;
827 struct ath_radar_info radar_info;
828} __packed;
829
830
831#define SPECTRAL_HT20_40_TOTAL_DATA_LEN (sizeof(struct ath_ht20_40_fft_packet))
832
833/* grabs the max magnitude from the all/upper/lower bins */
834static inline u16 spectral_max_magnitude(u8 *bins)
835{
836 return (bins[0] & 0xc0) >> 6 |
837 (bins[1] & 0xff) << 2 |
838 (bins[2] & 0x03) << 10;
839}
840
841/* return the max magnitude from the all/upper/lower bins */
842static inline u8 spectral_max_index(u8 *bins)
843{
844 s8 m = (bins[2] & 0xfc) >> 2;
845
846 /* TODO: this still doesn't always report the right values ... */
847 if (m > 32)
848 m |= 0xe0;
849 else
850 m &= ~0xe0;
851
852 return m + 29;
853}
854
855/* return the bitmap weight from the all/upper/lower bins */
856static inline u8 spectral_bitmap_weight(u8 *bins)
857{
858 return bins[0] & 0x3f;
859}
860
861/* FFT sample format given to userspace via debugfs.
862 *
863 * Please keep the type/length at the front position and change
864 * other fields after adding another sample type
865 *
866 * TODO: this might need rework when switching to nl80211-based
867 * interface.
868 */
869enum ath_fft_sample_type {
Sven Eckelmann4ab0b0a2013-01-23 20:12:39 +0100870 ATH_FFT_SAMPLE_HT20 = 1,
Simon Wunderliche93d0832013-01-08 14:48:58 +0100871};
872
873struct fft_sample_tlv {
874 u8 type; /* see ath_fft_sample */
Sven Eckelmann12824372013-01-31 10:26:48 +0100875 __be16 length;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100876 /* type dependent data follows */
877} __packed;
878
879struct fft_sample_ht20 {
880 struct fft_sample_tlv tlv;
881
Sven Eckelmann4ab0b0a2013-01-23 20:12:39 +0100882 u8 max_exp;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100883
Sven Eckelmann12824372013-01-31 10:26:48 +0100884 __be16 freq;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100885 s8 rssi;
886 s8 noise;
887
Sven Eckelmann12824372013-01-31 10:26:48 +0100888 __be16 max_magnitude;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100889 u8 max_index;
890 u8 bitmap_weight;
891
Sven Eckelmann12824372013-01-31 10:26:48 +0100892 __be64 tsf;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100893
Sven Eckelmann4ab0b0a2013-01-23 20:12:39 +0100894 u8 data[SPECTRAL_HT20_NUM_BINS];
Simon Wunderliche93d0832013-01-08 14:48:58 +0100895} __packed;
896
Sujith55624202010-01-08 10:36:02 +0530897void ath9k_tasklet(unsigned long data);
Sujith394cf0a2009-02-09 13:26:54 +0530898int ath_cabq_update(struct ath_softc *);
899
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700900static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530901{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700902 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530903}
904
Sujith394cf0a2009-02-09 13:26:54 +0530905extern struct ieee80211_ops ath9k_ops;
John W. Linville3e6109c2011-01-05 09:39:17 -0500906extern int ath9k_modparam_nohwcrypt;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +0530907extern int led_blink;
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530908extern bool is_ath9k_unloaded;
Sujith394cf0a2009-02-09 13:26:54 +0530909
Sven Eckelmann313eb872012-06-25 07:15:22 +0200910u8 ath9k_parse_mpdudensity(u8 mpdudensity);
Sujith394cf0a2009-02-09 13:26:54 +0530911irqreturn_t ath_isr(int irq, void *dev);
Pavel Roskineb93e892011-07-23 03:55:39 -0400912int ath9k_init_device(u16 devid, struct ath_softc *sc,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700913 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530914void ath9k_deinit_device(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530915void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Felix Fietkau43c35282011-09-03 01:40:27 +0200916void ath9k_reload_chainmask_settings(struct ath_softc *sc);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800917
Ben Greear48014162011-01-15 19:13:48 +0000918bool ath9k_uses_beacons(int type);
Simon Wunderliche93d0832013-01-08 14:48:58 +0100919void ath9k_spectral_scan_trigger(struct ieee80211_hw *hw);
920int ath9k_spectral_scan_config(struct ieee80211_hw *hw,
921 enum spectral_mode spectral_mode);
922
Sujith394cf0a2009-02-09 13:26:54 +0530923
Gabor Juhos8e26a032011-04-12 18:23:16 +0200924#ifdef CONFIG_ATH9K_PCI
Sujith394cf0a2009-02-09 13:26:54 +0530925int ath_pci_init(void);
926void ath_pci_exit(void);
927#else
928static inline int ath_pci_init(void) { return 0; };
929static inline void ath_pci_exit(void) {};
930#endif
931
Gabor Juhos8e26a032011-04-12 18:23:16 +0200932#ifdef CONFIG_ATH9K_AHB
Sujith394cf0a2009-02-09 13:26:54 +0530933int ath_ahb_init(void);
934void ath_ahb_exit(void);
935#else
936static inline int ath_ahb_init(void) { return 0; };
937static inline void ath_ahb_exit(void) {};
938#endif
939
Gabor Juhos0bc07982009-07-14 20:17:14 -0400940void ath9k_ps_wakeup(struct ath_softc *sc);
941void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200942
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530943u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
944
Sujith0fca65c2010-01-08 10:36:00 +0530945void ath_start_rfkill_poll(struct ath_softc *sc);
946extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
Ben Greear48014162011-01-15 19:13:48 +0000947void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
948 struct ieee80211_vif *vif,
949 struct ath9k_vif_iter_data *iter_data);
950
Sujith394cf0a2009-02-09 13:26:54 +0530951#endif /* ATH9K_H */