blob: bab38c6647d738233bf322c5ae3ffc43f7f807d8 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Maor Gottliebfe248c32017-05-30 10:29:14 +030033#include <linux/debugfs.h>
Christoph Hellwigadec6402015-08-28 09:27:19 +020034#include <linux/highmem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030035#include <linux/module.h>
36#include <linux/init.h>
37#include <linux/errno.h>
38#include <linux/pci.h>
39#include <linux/dma-mapping.h>
40#include <linux/slab.h>
Guy Levi37aa5c32016-04-27 16:49:50 +030041#if defined(CONFIG_X86)
42#include <asm/pat.h>
43#endif
Eli Cohene126ba92013-07-07 17:25:49 +030044#include <linux/sched.h>
Ingo Molnar6e84f312017-02-08 18:51:29 +010045#include <linux/sched/mm.h>
Ingo Molnar0881e7b2017-02-05 15:30:50 +010046#include <linux/sched/task.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030047#include <linux/delay.h>
Eli Cohene126ba92013-07-07 17:25:49 +030048#include <rdma/ib_user_verbs.h>
Achiad Shochat3f89a642015-12-23 18:47:21 +020049#include <rdma/ib_addr.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020050#include <rdma/ib_cache.h>
Achiad Shochatada68c32016-02-22 18:17:23 +020051#include <linux/mlx5/port.h>
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030052#include <linux/mlx5/vport.h>
Pravin Shedge72c7fe92017-12-06 22:19:39 +053053#include <linux/mlx5/fs.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030054#include <linux/list.h>
Eli Cohene126ba92013-07-07 17:25:49 +030055#include <rdma/ib_smi.h>
56#include <rdma/ib_umem.h>
Maor Gottlieb038d2ef2016-01-11 10:26:07 +020057#include <linux/in.h>
58#include <linux/etherdevice.h>
Eli Cohene126ba92013-07-07 17:25:49 +030059#include "mlx5_ib.h"
Parav Pandite1f24a72017-04-16 07:29:29 +030060#include "cmd.h"
Eli Cohene126ba92013-07-07 17:25:49 +030061
62#define DRIVER_NAME "mlx5_ib"
Tariq Toukanb3599112017-02-22 17:45:46 +020063#define DRIVER_VERSION "5.0-0"
Eli Cohene126ba92013-07-07 17:25:49 +030064
65MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
66MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
67MODULE_LICENSE("Dual BSD/GPL");
Eli Cohene126ba92013-07-07 17:25:49 +030068
Eli Cohene126ba92013-07-07 17:25:49 +030069static char mlx5_version[] =
70 DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
Tariq Toukanb3599112017-02-22 17:45:46 +020071 DRIVER_VERSION "\n";
Eli Cohene126ba92013-07-07 17:25:49 +030072
Daniel Jurgensd69a24e2018-01-04 17:25:37 +020073struct mlx5_ib_event_work {
74 struct work_struct work;
75 struct mlx5_core_dev *dev;
76 void *context;
77 enum mlx5_dev_event event;
78 unsigned long param;
79};
80
Eran Ben Elishada7525d2015-12-14 16:34:10 +020081enum {
82 MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
83};
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030084
Daniel Jurgensd69a24e2018-01-04 17:25:37 +020085static struct workqueue_struct *mlx5_ib_event_wq;
Daniel Jurgens32f69e42018-01-04 17:25:36 +020086static LIST_HEAD(mlx5_ib_unaffiliated_port_list);
87static LIST_HEAD(mlx5_ib_dev_list);
88/*
89 * This mutex should be held when accessing either of the above lists
90 */
91static DEFINE_MUTEX(mlx5_ib_multiport_mutex);
92
93struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi)
94{
95 struct mlx5_ib_dev *dev;
96
97 mutex_lock(&mlx5_ib_multiport_mutex);
98 dev = mpi->ibdev;
99 mutex_unlock(&mlx5_ib_multiport_mutex);
100 return dev;
101}
102
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300103static enum rdma_link_layer
Achiad Shochatebd61f62015-12-23 18:47:16 +0200104mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300105{
Achiad Shochatebd61f62015-12-23 18:47:16 +0200106 switch (port_type_cap) {
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300107 case MLX5_CAP_PORT_TYPE_IB:
108 return IB_LINK_LAYER_INFINIBAND;
109 case MLX5_CAP_PORT_TYPE_ETH:
110 return IB_LINK_LAYER_ETHERNET;
111 default:
112 return IB_LINK_LAYER_UNSPECIFIED;
113 }
114}
115
Achiad Shochatebd61f62015-12-23 18:47:16 +0200116static enum rdma_link_layer
117mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
118{
119 struct mlx5_ib_dev *dev = to_mdev(device);
120 int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
121
122 return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
123}
124
Moni Shouafd65f1b2017-05-30 09:56:05 +0300125static int get_port_state(struct ib_device *ibdev,
126 u8 port_num,
127 enum ib_port_state *state)
128{
129 struct ib_port_attr attr;
130 int ret;
131
132 memset(&attr, 0, sizeof(attr));
133 ret = mlx5_ib_query_port(ibdev, port_num, &attr);
134 if (!ret)
135 *state = attr.state;
136 return ret;
137}
138
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200139static int mlx5_netdev_event(struct notifier_block *this,
140 unsigned long event, void *ptr)
141{
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200142 struct mlx5_roce *roce = container_of(this, struct mlx5_roce, nb);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200143 struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200144 u8 port_num = roce->native_port_num;
145 struct mlx5_core_dev *mdev;
146 struct mlx5_ib_dev *ibdev;
147
148 ibdev = roce->dev;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200149 mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
150 if (!mdev)
151 return NOTIFY_DONE;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200152
Aviv Heller5ec8c832016-09-18 20:48:00 +0300153 switch (event) {
154 case NETDEV_REGISTER:
155 case NETDEV_UNREGISTER:
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200156 write_lock(&roce->netdev_lock);
157
158 if (ndev->dev.parent == &mdev->pdev->dev)
159 roce->netdev = (event == NETDEV_UNREGISTER) ?
160 NULL : ndev;
161 write_unlock(&roce->netdev_lock);
Aviv Heller5ec8c832016-09-18 20:48:00 +0300162 break;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200163
Moni Shouafd65f1b2017-05-30 09:56:05 +0300164 case NETDEV_CHANGE:
Aviv Heller5ec8c832016-09-18 20:48:00 +0300165 case NETDEV_UP:
Aviv Heller88621df2016-09-18 20:48:02 +0300166 case NETDEV_DOWN: {
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200167 struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(mdev);
Aviv Heller88621df2016-09-18 20:48:02 +0300168 struct net_device *upper = NULL;
169
170 if (lag_ndev) {
171 upper = netdev_master_upper_dev_get(lag_ndev);
172 dev_put(lag_ndev);
173 }
174
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200175 if ((upper == ndev || (!upper && ndev == roce->netdev))
Aviv Heller88621df2016-09-18 20:48:02 +0300176 && ibdev->ib_active) {
Bart Van Assche626bc022016-12-05 17:18:08 -0800177 struct ib_event ibev = { };
Moni Shouafd65f1b2017-05-30 09:56:05 +0300178 enum ib_port_state port_state;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300179
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200180 if (get_port_state(&ibdev->ib_dev, port_num,
181 &port_state))
182 goto done;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300183
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200184 if (roce->last_port_state == port_state)
185 goto done;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300186
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200187 roce->last_port_state = port_state;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300188 ibev.device = &ibdev->ib_dev;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300189 if (port_state == IB_PORT_DOWN)
190 ibev.event = IB_EVENT_PORT_ERR;
191 else if (port_state == IB_PORT_ACTIVE)
192 ibev.event = IB_EVENT_PORT_ACTIVE;
193 else
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200194 goto done;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300195
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200196 ibev.element.port_num = port_num;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300197 ib_dispatch_event(&ibev);
198 }
199 break;
Aviv Heller88621df2016-09-18 20:48:02 +0300200 }
Aviv Heller5ec8c832016-09-18 20:48:00 +0300201
202 default:
203 break;
204 }
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200205done:
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200206 mlx5_ib_put_native_port_mdev(ibdev, port_num);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200207 return NOTIFY_DONE;
208}
209
210static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
211 u8 port_num)
212{
213 struct mlx5_ib_dev *ibdev = to_mdev(device);
214 struct net_device *ndev;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200215 struct mlx5_core_dev *mdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200216
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200217 mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
218 if (!mdev)
219 return NULL;
220
221 ndev = mlx5_lag_get_roce_netdev(mdev);
Aviv Heller88621df2016-09-18 20:48:02 +0300222 if (ndev)
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200223 goto out;
Aviv Heller88621df2016-09-18 20:48:02 +0300224
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200225 /* Ensure ndev does not disappear before we invoke dev_hold()
226 */
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200227 read_lock(&ibdev->roce[port_num - 1].netdev_lock);
228 ndev = ibdev->roce[port_num - 1].netdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200229 if (ndev)
230 dev_hold(ndev);
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200231 read_unlock(&ibdev->roce[port_num - 1].netdev_lock);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200232
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200233out:
234 mlx5_ib_put_native_port_mdev(ibdev, port_num);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200235 return ndev;
236}
237
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200238struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *ibdev,
239 u8 ib_port_num,
240 u8 *native_port_num)
241{
242 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
243 ib_port_num);
244 struct mlx5_core_dev *mdev = NULL;
245 struct mlx5_ib_multiport_info *mpi;
246 struct mlx5_ib_port *port;
247
248 if (native_port_num)
249 *native_port_num = 1;
250
251 if (!mlx5_core_mp_enabled(ibdev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
252 return ibdev->mdev;
253
254 port = &ibdev->port[ib_port_num - 1];
255 if (!port)
256 return NULL;
257
258 spin_lock(&port->mp.mpi_lock);
259 mpi = ibdev->port[ib_port_num - 1].mp.mpi;
260 if (mpi && !mpi->unaffiliate) {
261 mdev = mpi->mdev;
262 /* If it's the master no need to refcount, it'll exist
263 * as long as the ib_dev exists.
264 */
265 if (!mpi->is_master)
266 mpi->mdev_refcnt++;
267 }
268 spin_unlock(&port->mp.mpi_lock);
269
270 return mdev;
271}
272
273void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *ibdev, u8 port_num)
274{
275 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
276 port_num);
277 struct mlx5_ib_multiport_info *mpi;
278 struct mlx5_ib_port *port;
279
280 if (!mlx5_core_mp_enabled(ibdev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
281 return;
282
283 port = &ibdev->port[port_num - 1];
284
285 spin_lock(&port->mp.mpi_lock);
286 mpi = ibdev->port[port_num - 1].mp.mpi;
287 if (mpi->is_master)
288 goto out;
289
290 mpi->mdev_refcnt--;
291 if (mpi->unaffiliate)
292 complete(&mpi->unref_comp);
293out:
294 spin_unlock(&port->mp.mpi_lock);
295}
296
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300297static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
298 u8 *active_width)
299{
300 switch (eth_proto_oper) {
301 case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
302 case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
303 case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
304 case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
305 *active_width = IB_WIDTH_1X;
306 *active_speed = IB_SPEED_SDR;
307 break;
308 case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
309 case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
310 case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
311 case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
312 case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
313 case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
314 case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
315 *active_width = IB_WIDTH_1X;
316 *active_speed = IB_SPEED_QDR;
317 break;
318 case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
319 case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
320 case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
321 *active_width = IB_WIDTH_1X;
322 *active_speed = IB_SPEED_EDR;
323 break;
324 case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
325 case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
326 case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
327 case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
328 *active_width = IB_WIDTH_4X;
329 *active_speed = IB_SPEED_QDR;
330 break;
331 case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
332 case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
333 case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
334 *active_width = IB_WIDTH_1X;
335 *active_speed = IB_SPEED_HDR;
336 break;
337 case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
338 *active_width = IB_WIDTH_4X;
339 *active_speed = IB_SPEED_FDR;
340 break;
341 case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
342 case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
343 case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
344 case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
345 *active_width = IB_WIDTH_4X;
346 *active_speed = IB_SPEED_EDR;
347 break;
348 default:
349 return -EINVAL;
350 }
351
352 return 0;
353}
354
Ilan Tayari095b0922017-05-14 16:04:30 +0300355static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
356 struct ib_port_attr *props)
Achiad Shochat3f89a642015-12-23 18:47:21 +0200357{
358 struct mlx5_ib_dev *dev = to_mdev(device);
Colin Ian Kingda005f92018-01-09 15:55:43 +0000359 struct mlx5_core_dev *mdev;
Aviv Heller88621df2016-09-18 20:48:02 +0300360 struct net_device *ndev, *upper;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200361 enum ib_mtu ndev_ib_mtu;
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200362 bool put_mdev = true;
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200363 u16 qkey_viol_cntr;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300364 u32 eth_prot_oper;
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200365 u8 mdev_port_num;
Ilan Tayari095b0922017-05-14 16:04:30 +0300366 int err;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200367
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200368 mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
369 if (!mdev) {
370 /* This means the port isn't affiliated yet. Get the
371 * info for the master port instead.
372 */
373 put_mdev = false;
374 mdev = dev->mdev;
375 mdev_port_num = 1;
376 port_num = 1;
377 }
378
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300379 /* Possible bad flows are checked before filling out props so in case
380 * of an error it will still be zeroed out.
Noa Osherovich50f22fd2017-04-20 20:53:32 +0300381 */
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200382 err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper,
383 mdev_port_num);
Ilan Tayari095b0922017-05-14 16:04:30 +0300384 if (err)
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200385 goto out;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300386
387 translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
388 &props->active_width);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200389
390 props->port_cap_flags |= IB_PORT_CM_SUP;
391 props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
392
393 props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
394 roce_address_table_size);
395 props->max_mtu = IB_MTU_4096;
396 props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
397 props->pkey_tbl_len = 1;
398 props->state = IB_PORT_DOWN;
399 props->phys_state = 3;
400
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200401 mlx5_query_nic_vport_qkey_viol_cntr(mdev, &qkey_viol_cntr);
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200402 props->qkey_viol_cntr = qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200403
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200404 /* If this is a stub query for an unaffiliated port stop here */
405 if (!put_mdev)
406 goto out;
407
Achiad Shochat3f89a642015-12-23 18:47:21 +0200408 ndev = mlx5_ib_get_netdev(device, port_num);
409 if (!ndev)
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200410 goto out;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200411
Aviv Heller88621df2016-09-18 20:48:02 +0300412 if (mlx5_lag_is_active(dev->mdev)) {
413 rcu_read_lock();
414 upper = netdev_master_upper_dev_get_rcu(ndev);
415 if (upper) {
416 dev_put(ndev);
417 ndev = upper;
418 dev_hold(ndev);
419 }
420 rcu_read_unlock();
421 }
422
Achiad Shochat3f89a642015-12-23 18:47:21 +0200423 if (netif_running(ndev) && netif_carrier_ok(ndev)) {
424 props->state = IB_PORT_ACTIVE;
425 props->phys_state = 5;
426 }
427
428 ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
429
430 dev_put(ndev);
431
432 props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200433out:
434 if (put_mdev)
435 mlx5_ib_put_native_port_mdev(dev, port_num);
436 return err;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200437}
438
Ilan Tayari095b0922017-05-14 16:04:30 +0300439static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
440 unsigned int index, const union ib_gid *gid,
441 const struct ib_gid_attr *attr)
Achiad Shochat3cca2602015-12-23 18:47:23 +0200442{
Ilan Tayari095b0922017-05-14 16:04:30 +0300443 enum ib_gid_type gid_type = IB_GID_TYPE_IB;
444 u8 roce_version = 0;
445 u8 roce_l3_type = 0;
446 bool vlan = false;
447 u8 mac[ETH_ALEN];
448 u16 vlan_id = 0;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200449
Ilan Tayari095b0922017-05-14 16:04:30 +0300450 if (gid) {
451 gid_type = attr->gid_type;
452 ether_addr_copy(mac, attr->ndev->dev_addr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200453
Ilan Tayari095b0922017-05-14 16:04:30 +0300454 if (is_vlan_dev(attr->ndev)) {
455 vlan = true;
456 vlan_id = vlan_dev_vlan_id(attr->ndev);
457 }
Achiad Shochat3cca2602015-12-23 18:47:23 +0200458 }
459
Ilan Tayari095b0922017-05-14 16:04:30 +0300460 switch (gid_type) {
Achiad Shochat3cca2602015-12-23 18:47:23 +0200461 case IB_GID_TYPE_IB:
Ilan Tayari095b0922017-05-14 16:04:30 +0300462 roce_version = MLX5_ROCE_VERSION_1;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200463 break;
464 case IB_GID_TYPE_ROCE_UDP_ENCAP:
Ilan Tayari095b0922017-05-14 16:04:30 +0300465 roce_version = MLX5_ROCE_VERSION_2;
466 if (ipv6_addr_v4mapped((void *)gid))
467 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
468 else
469 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200470 break;
471
472 default:
Ilan Tayari095b0922017-05-14 16:04:30 +0300473 mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200474 }
475
Ilan Tayari095b0922017-05-14 16:04:30 +0300476 return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
477 roce_l3_type, gid->raw, mac, vlan,
Daniel Jurgenscfe4e372018-01-04 17:25:41 +0200478 vlan_id, port_num);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200479}
480
481static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
482 unsigned int index, const union ib_gid *gid,
483 const struct ib_gid_attr *attr,
484 __always_unused void **context)
485{
Ilan Tayari095b0922017-05-14 16:04:30 +0300486 return set_roce_addr(to_mdev(device), port_num, index, gid, attr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200487}
488
489static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
490 unsigned int index, __always_unused void **context)
491{
Ilan Tayari095b0922017-05-14 16:04:30 +0300492 return set_roce_addr(to_mdev(device), port_num, index, NULL, NULL);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200493}
494
Achiad Shochat2811ba52015-12-23 18:47:24 +0200495__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
496 int index)
497{
498 struct ib_gid_attr attr;
499 union ib_gid gid;
500
501 if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
502 return 0;
503
504 if (!attr.ndev)
505 return 0;
506
507 dev_put(attr.ndev);
508
509 if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
510 return 0;
511
512 return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
513}
514
Majd Dibbinyed884512017-01-18 14:10:35 +0200515int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
516 int index, enum ib_gid_type *gid_type)
517{
518 struct ib_gid_attr attr;
519 union ib_gid gid;
520 int ret;
521
522 ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
523 if (ret)
524 return ret;
525
526 if (!attr.ndev)
527 return -ENODEV;
528
529 dev_put(attr.ndev);
530
531 *gid_type = attr.gid_type;
532
533 return 0;
534}
535
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300536static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
537{
Noa Osherovich7fae6652016-09-12 19:16:23 +0300538 if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
539 return !MLX5_CAP_GEN(dev->mdev, ib_virt);
540 return 0;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300541}
542
543enum {
544 MLX5_VPORT_ACCESS_METHOD_MAD,
545 MLX5_VPORT_ACCESS_METHOD_HCA,
546 MLX5_VPORT_ACCESS_METHOD_NIC,
547};
548
549static int mlx5_get_vport_access_method(struct ib_device *ibdev)
550{
551 if (mlx5_use_mad_ifc(to_mdev(ibdev)))
552 return MLX5_VPORT_ACCESS_METHOD_MAD;
553
Achiad Shochatebd61f62015-12-23 18:47:16 +0200554 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300555 IB_LINK_LAYER_ETHERNET)
556 return MLX5_VPORT_ACCESS_METHOD_NIC;
557
558 return MLX5_VPORT_ACCESS_METHOD_HCA;
559}
560
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200561static void get_atomic_caps(struct mlx5_ib_dev *dev,
Moni Shoua776a3902018-01-02 16:19:33 +0200562 u8 atomic_size_qp,
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200563 struct ib_device_attr *props)
564{
565 u8 tmp;
566 u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200567 u8 atomic_req_8B_endianness_mode =
Or Gerlitzbd108382017-05-28 15:24:17 +0300568 MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200569
570 /* Check if HW supports 8 bytes standard atomic operations and capable
571 * of host endianness respond
572 */
573 tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
574 if (((atomic_operations & tmp) == tmp) &&
575 (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
576 (atomic_req_8B_endianness_mode)) {
577 props->atomic_cap = IB_ATOMIC_HCA;
578 } else {
579 props->atomic_cap = IB_ATOMIC_NONE;
580 }
581}
582
Moni Shoua776a3902018-01-02 16:19:33 +0200583static void get_atomic_caps_qp(struct mlx5_ib_dev *dev,
584 struct ib_device_attr *props)
585{
586 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
587
588 get_atomic_caps(dev, atomic_size_qp, props);
589}
590
591static void get_atomic_caps_dc(struct mlx5_ib_dev *dev,
592 struct ib_device_attr *props)
593{
594 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc);
595
596 get_atomic_caps(dev, atomic_size_qp, props);
597}
598
599bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev)
600{
601 struct ib_device_attr props = {};
602
603 get_atomic_caps_dc(dev, &props);
604 return (props.atomic_cap == IB_ATOMIC_HCA) ? true : false;
605}
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300606static int mlx5_query_system_image_guid(struct ib_device *ibdev,
607 __be64 *sys_image_guid)
608{
609 struct mlx5_ib_dev *dev = to_mdev(ibdev);
610 struct mlx5_core_dev *mdev = dev->mdev;
611 u64 tmp;
612 int err;
613
614 switch (mlx5_get_vport_access_method(ibdev)) {
615 case MLX5_VPORT_ACCESS_METHOD_MAD:
616 return mlx5_query_mad_ifc_system_image_guid(ibdev,
617 sys_image_guid);
618
619 case MLX5_VPORT_ACCESS_METHOD_HCA:
620 err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200621 break;
622
623 case MLX5_VPORT_ACCESS_METHOD_NIC:
624 err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
625 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300626
627 default:
628 return -EINVAL;
629 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200630
631 if (!err)
632 *sys_image_guid = cpu_to_be64(tmp);
633
634 return err;
635
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300636}
637
638static int mlx5_query_max_pkeys(struct ib_device *ibdev,
639 u16 *max_pkeys)
640{
641 struct mlx5_ib_dev *dev = to_mdev(ibdev);
642 struct mlx5_core_dev *mdev = dev->mdev;
643
644 switch (mlx5_get_vport_access_method(ibdev)) {
645 case MLX5_VPORT_ACCESS_METHOD_MAD:
646 return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
647
648 case MLX5_VPORT_ACCESS_METHOD_HCA:
649 case MLX5_VPORT_ACCESS_METHOD_NIC:
650 *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
651 pkey_table_size));
652 return 0;
653
654 default:
655 return -EINVAL;
656 }
657}
658
659static int mlx5_query_vendor_id(struct ib_device *ibdev,
660 u32 *vendor_id)
661{
662 struct mlx5_ib_dev *dev = to_mdev(ibdev);
663
664 switch (mlx5_get_vport_access_method(ibdev)) {
665 case MLX5_VPORT_ACCESS_METHOD_MAD:
666 return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
667
668 case MLX5_VPORT_ACCESS_METHOD_HCA:
669 case MLX5_VPORT_ACCESS_METHOD_NIC:
670 return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
671
672 default:
673 return -EINVAL;
674 }
675}
676
677static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
678 __be64 *node_guid)
679{
680 u64 tmp;
681 int err;
682
683 switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
684 case MLX5_VPORT_ACCESS_METHOD_MAD:
685 return mlx5_query_mad_ifc_node_guid(dev, node_guid);
686
687 case MLX5_VPORT_ACCESS_METHOD_HCA:
688 err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200689 break;
690
691 case MLX5_VPORT_ACCESS_METHOD_NIC:
692 err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
693 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300694
695 default:
696 return -EINVAL;
697 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200698
699 if (!err)
700 *node_guid = cpu_to_be64(tmp);
701
702 return err;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300703}
704
705struct mlx5_reg_node_desc {
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700706 u8 desc[IB_DEVICE_NODE_DESC_MAX];
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300707};
708
709static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
710{
711 struct mlx5_reg_node_desc in;
712
713 if (mlx5_use_mad_ifc(dev))
714 return mlx5_query_mad_ifc_node_desc(dev, node_desc);
715
716 memset(&in, 0, sizeof(in));
717
718 return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
719 sizeof(struct mlx5_reg_node_desc),
720 MLX5_REG_NODE_DESC, 0, 0);
721}
722
Eli Cohene126ba92013-07-07 17:25:49 +0300723static int mlx5_ib_query_device(struct ib_device *ibdev,
Matan Barak2528e332015-06-11 16:35:25 +0300724 struct ib_device_attr *props,
725 struct ib_udata *uhw)
Eli Cohene126ba92013-07-07 17:25:49 +0300726{
727 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300728 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300729 int err = -ENOMEM;
Eli Cohen288c01b2016-10-27 16:36:45 +0300730 int max_sq_desc;
Eli Cohene126ba92013-07-07 17:25:49 +0300731 int max_rq_sg;
732 int max_sq_sg;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300733 u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200734 bool raw_support = !mlx5_core_mp_enabled(mdev);
Bodong Wang402ca532016-06-17 15:02:20 +0300735 struct mlx5_ib_query_device_resp resp = {};
736 size_t resp_len;
737 u64 max_tso;
Eli Cohene126ba92013-07-07 17:25:49 +0300738
Bodong Wang402ca532016-06-17 15:02:20 +0300739 resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
740 if (uhw->outlen && uhw->outlen < resp_len)
741 return -EINVAL;
742 else
743 resp.response_length = resp_len;
744
745 if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
Matan Barak2528e332015-06-11 16:35:25 +0300746 return -EINVAL;
747
Eli Cohene126ba92013-07-07 17:25:49 +0300748 memset(props, 0, sizeof(*props));
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300749 err = mlx5_query_system_image_guid(ibdev,
750 &props->sys_image_guid);
751 if (err)
752 return err;
753
754 err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
755 if (err)
756 return err;
757
758 err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
759 if (err)
760 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300761
Jack Morgenstein9603b612014-07-28 23:30:22 +0300762 props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
763 (fw_rev_min(dev->mdev) << 16) |
764 fw_rev_sub(dev->mdev);
Eli Cohene126ba92013-07-07 17:25:49 +0300765 props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
766 IB_DEVICE_PORT_ACTIVE_EVENT |
767 IB_DEVICE_SYS_IMAGE_GUID |
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200768 IB_DEVICE_RC_RNR_NAK_GEN;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300769
770 if (MLX5_CAP_GEN(mdev, pkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300771 props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300772 if (MLX5_CAP_GEN(mdev, qkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300773 props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300774 if (MLX5_CAP_GEN(mdev, apm))
Eli Cohene126ba92013-07-07 17:25:49 +0300775 props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300776 if (MLX5_CAP_GEN(mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +0300777 props->device_cap_flags |= IB_DEVICE_XRC;
Matan Barakd2370e02016-02-29 18:05:30 +0200778 if (MLX5_CAP_GEN(mdev, imaicl)) {
779 props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
780 IB_DEVICE_MEM_WINDOW_TYPE_2B;
781 props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
Sagi Grimbergb005d312016-02-29 19:07:33 +0200782 /* We support 'Gappy' memory registration too */
783 props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
Matan Barakd2370e02016-02-29 18:05:30 +0200784 }
Eli Cohene126ba92013-07-07 17:25:49 +0300785 props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300786 if (MLX5_CAP_GEN(mdev, sho)) {
Sagi Grimberg2dea9092014-02-23 14:19:13 +0200787 props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
788 /* At this stage no support for signature handover */
789 props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
790 IB_PROT_T10DIF_TYPE_2 |
791 IB_PROT_T10DIF_TYPE_3;
792 props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
793 IB_GUARD_T10DIF_CSUM;
794 }
Saeed Mahameed938fe832015-05-28 22:28:41 +0300795 if (MLX5_CAP_GEN(mdev, block_lb_mc))
Eli Cohenf360d882014-04-02 00:10:16 +0300796 props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
Eli Cohene126ba92013-07-07 17:25:49 +0300797
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200798 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && raw_support) {
Noa Osheroviche8161332017-01-18 15:40:01 +0200799 if (MLX5_CAP_ETH(mdev, csum_cap)) {
800 /* Legacy bit to support old userspace libraries */
Bodong Wang88115fe2015-12-18 13:53:20 +0200801 props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
Noa Osheroviche8161332017-01-18 15:40:01 +0200802 props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
803 }
804
805 if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
806 props->raw_packet_caps |=
807 IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
Bodong Wang88115fe2015-12-18 13:53:20 +0200808
Bodong Wang402ca532016-06-17 15:02:20 +0300809 if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
810 max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
811 if (max_tso) {
812 resp.tso_caps.max_tso = 1 << max_tso;
813 resp.tso_caps.supported_qpts |=
814 1 << IB_QPT_RAW_PACKET;
815 resp.response_length += sizeof(resp.tso_caps);
816 }
817 }
Yishai Hadas31f69a82016-08-28 11:28:45 +0300818
819 if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
820 resp.rss_caps.rx_hash_function =
821 MLX5_RX_HASH_FUNC_TOEPLITZ;
822 resp.rss_caps.rx_hash_fields_mask =
823 MLX5_RX_HASH_SRC_IPV4 |
824 MLX5_RX_HASH_DST_IPV4 |
825 MLX5_RX_HASH_SRC_IPV6 |
826 MLX5_RX_HASH_DST_IPV6 |
827 MLX5_RX_HASH_SRC_PORT_TCP |
828 MLX5_RX_HASH_DST_PORT_TCP |
829 MLX5_RX_HASH_SRC_PORT_UDP |
Maor Gottlieb4e2b53a2017-12-24 14:51:25 +0200830 MLX5_RX_HASH_DST_PORT_UDP |
831 MLX5_RX_HASH_INNER;
Yishai Hadas31f69a82016-08-28 11:28:45 +0300832 resp.response_length += sizeof(resp.rss_caps);
833 }
834 } else {
835 if (field_avail(typeof(resp), tso_caps, uhw->outlen))
836 resp.response_length += sizeof(resp.tso_caps);
837 if (field_avail(typeof(resp), rss_caps, uhw->outlen))
838 resp.response_length += sizeof(resp.rss_caps);
Bodong Wang402ca532016-06-17 15:02:20 +0300839 }
840
Erez Shitritf0313962016-02-21 16:27:17 +0200841 if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
842 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
843 props->device_cap_flags |= IB_DEVICE_UD_TSO;
844 }
845
Maor Gottlieb03404e82017-05-30 10:29:13 +0300846 if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200847 MLX5_CAP_GEN(dev->mdev, general_notification_event) &&
848 raw_support)
Maor Gottlieb03404e82017-05-30 10:29:13 +0300849 props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
850
Yishai Hadas1d54f892017-06-08 16:15:11 +0300851 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
852 MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
853 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
854
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300855 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200856 MLX5_CAP_ETH(dev->mdev, scatter_fcs) &&
857 raw_support) {
Noa Osheroviche8161332017-01-18 15:40:01 +0200858 /* Legacy bit to support old userspace libraries */
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300859 props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
Noa Osheroviche8161332017-01-18 15:40:01 +0200860 props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
861 }
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300862
Maor Gottliebda6d6ba32016-06-04 15:15:28 +0300863 if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
864 props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
865
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200866 if (MLX5_CAP_GEN(mdev, end_pad))
867 props->device_cap_flags |= IB_DEVICE_PCI_WRITE_END_PADDING;
868
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300869 props->vendor_part_id = mdev->pdev->device;
870 props->hw_ver = mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +0300871
872 props->max_mr_size = ~0ull;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300873 props->page_size_cap = ~(min_page_size - 1);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300874 props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
875 props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
876 max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
877 sizeof(struct mlx5_wqe_data_seg);
Eli Cohen288c01b2016-10-27 16:36:45 +0300878 max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
879 max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
880 sizeof(struct mlx5_wqe_raddr_seg)) /
881 sizeof(struct mlx5_wqe_data_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300882 props->max_sge = min(max_rq_sg, max_sq_sg);
Sagi Grimberg986ef952016-03-31 19:03:25 +0300883 props->max_sge_rd = MLX5_MAX_SGE_RD;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300884 props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
Leon Romanovsky9f177682016-01-14 08:11:40 +0200885 props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300886 props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
887 props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
888 props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
889 props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
890 props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
891 props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
892 props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
Eli Cohene126ba92013-07-07 17:25:49 +0300893 props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300894 props->max_srq_sge = max_rq_sg - 1;
Sagi Grimberg911f4332016-03-03 13:37:51 +0200895 props->max_fast_reg_page_list_len =
896 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
Moni Shoua776a3902018-01-02 16:19:33 +0200897 get_atomic_caps_qp(dev, props);
Eli Cohen81bea282013-09-11 16:35:30 +0300898 props->masked_atomic_cap = IB_ATOMIC_NONE;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300899 props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
900 props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
Eli Cohene126ba92013-07-07 17:25:49 +0300901 props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
902 props->max_mcast_grp;
903 props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
Maor Gottlieb86695a62016-10-27 16:36:38 +0300904 props->max_ah = INT_MAX;
Matan Barak7c60bcb2015-12-15 20:30:11 +0200905 props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
906 props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300907
Haggai Eran8cdd3122014-12-11 17:04:20 +0200908#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300909 if (MLX5_CAP_GEN(mdev, pg))
Haggai Eran8cdd3122014-12-11 17:04:20 +0200910 props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
911 props->odp_caps = dev->odp_caps;
912#endif
913
Leon Romanovsky051f2632015-12-20 12:16:11 +0200914 if (MLX5_CAP_GEN(mdev, cd))
915 props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
916
Eli Coheneff901d2016-03-11 22:58:42 +0200917 if (!mlx5_core_is_pf(mdev))
918 props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
919
Yishai Hadas31f69a82016-08-28 11:28:45 +0300920 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200921 IB_LINK_LAYER_ETHERNET && raw_support) {
Yishai Hadas31f69a82016-08-28 11:28:45 +0300922 props->rss_caps.max_rwq_indirection_tables =
923 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
924 props->rss_caps.max_rwq_indirection_table_size =
925 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
926 props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
927 props->max_wq_type_rq =
928 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
929 }
930
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300931 if (MLX5_CAP_GEN(mdev, tag_matching)) {
Leon Romanovsky78b1beb2017-09-24 21:46:29 +0300932 props->tm_caps.max_rndv_hdr_size = MLX5_TM_MAX_RNDV_MSG_SIZE;
933 props->tm_caps.max_num_tags =
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300934 (1 << MLX5_CAP_GEN(mdev, log_tag_matching_list_sz)) - 1;
Leon Romanovsky78b1beb2017-09-24 21:46:29 +0300935 props->tm_caps.flags = IB_TM_CAP_RC;
936 props->tm_caps.max_ops =
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300937 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
Leon Romanovsky78b1beb2017-09-24 21:46:29 +0300938 props->tm_caps.max_sge = MLX5_TM_MAX_SGE;
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300939 }
940
Yonatan Cohen87ab3f52017-11-13 10:51:18 +0200941 if (MLX5_CAP_GEN(dev->mdev, cq_moderation)) {
942 props->cq_caps.max_cq_moderation_count =
943 MLX5_MAX_CQ_COUNT;
944 props->cq_caps.max_cq_moderation_period =
945 MLX5_MAX_CQ_PERIOD;
946 }
947
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200948 if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
949 resp.cqe_comp_caps.max_num =
950 MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
951 MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
952 resp.cqe_comp_caps.supported_format =
953 MLX5_IB_CQE_RES_FORMAT_HASH |
954 MLX5_IB_CQE_RES_FORMAT_CSUM;
955 resp.response_length += sizeof(resp.cqe_comp_caps);
956 }
957
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200958 if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen) &&
959 raw_support) {
Bodong Wangd9491672016-12-01 13:43:13 +0200960 if (MLX5_CAP_QOS(mdev, packet_pacing) &&
961 MLX5_CAP_GEN(mdev, qos)) {
962 resp.packet_pacing_caps.qp_rate_limit_max =
963 MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
964 resp.packet_pacing_caps.qp_rate_limit_min =
965 MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
966 resp.packet_pacing_caps.supported_qpts |=
967 1 << IB_QPT_RAW_PACKET;
968 }
969 resp.response_length += sizeof(resp.packet_pacing_caps);
970 }
971
Leon Romanovsky9f885202017-01-02 11:37:39 +0200972 if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
973 uhw->outlen)) {
Bodong Wang795b6092017-08-17 15:52:34 +0300974 if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe))
975 resp.mlx5_ib_support_multi_pkt_send_wqes =
976 MLX5_IB_ALLOW_MPW;
Bodong Wang050da902017-08-17 15:52:35 +0300977
978 if (MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe))
979 resp.mlx5_ib_support_multi_pkt_send_wqes |=
980 MLX5_IB_SUPPORT_EMPW;
981
Leon Romanovsky9f885202017-01-02 11:37:39 +0200982 resp.response_length +=
983 sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
984 }
985
Guy Levide57f2a2017-10-19 08:25:52 +0300986 if (field_avail(typeof(resp), flags, uhw->outlen)) {
987 resp.response_length += sizeof(resp.flags);
Guy Levi7a0c8f42017-10-19 08:25:53 +0300988
Guy Levide57f2a2017-10-19 08:25:52 +0300989 if (MLX5_CAP_GEN(mdev, cqe_compression_128))
990 resp.flags |=
991 MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300992
993 if (MLX5_CAP_GEN(mdev, cqe_128_always))
994 resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD;
Guy Levide57f2a2017-10-19 08:25:52 +0300995 }
Leon Romanovsky9f885202017-01-02 11:37:39 +0200996
Noa Osherovich96dc3fc2017-08-17 15:52:28 +0300997 if (field_avail(typeof(resp), sw_parsing_caps,
998 uhw->outlen)) {
999 resp.response_length += sizeof(resp.sw_parsing_caps);
1000 if (MLX5_CAP_ETH(mdev, swp)) {
1001 resp.sw_parsing_caps.sw_parsing_offloads |=
1002 MLX5_IB_SW_PARSING;
1003
1004 if (MLX5_CAP_ETH(mdev, swp_csum))
1005 resp.sw_parsing_caps.sw_parsing_offloads |=
1006 MLX5_IB_SW_PARSING_CSUM;
1007
1008 if (MLX5_CAP_ETH(mdev, swp_lso))
1009 resp.sw_parsing_caps.sw_parsing_offloads |=
1010 MLX5_IB_SW_PARSING_LSO;
1011
1012 if (resp.sw_parsing_caps.sw_parsing_offloads)
1013 resp.sw_parsing_caps.supported_qpts =
1014 BIT(IB_QPT_RAW_PACKET);
1015 }
1016 }
1017
Daniel Jurgens85c7c012018-01-04 17:25:43 +02001018 if (field_avail(typeof(resp), striding_rq_caps, uhw->outlen) &&
1019 raw_support) {
Noa Osherovichb4f34592017-10-17 18:01:12 +03001020 resp.response_length += sizeof(resp.striding_rq_caps);
1021 if (MLX5_CAP_GEN(mdev, striding_rq)) {
1022 resp.striding_rq_caps.min_single_stride_log_num_of_bytes =
1023 MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES;
1024 resp.striding_rq_caps.max_single_stride_log_num_of_bytes =
1025 MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES;
1026 resp.striding_rq_caps.min_single_wqe_log_num_of_strides =
1027 MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
1028 resp.striding_rq_caps.max_single_wqe_log_num_of_strides =
1029 MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES;
1030 resp.striding_rq_caps.supported_qpts =
1031 BIT(IB_QPT_RAW_PACKET);
1032 }
1033 }
1034
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001035 if (field_avail(typeof(resp), tunnel_offloads_caps,
1036 uhw->outlen)) {
1037 resp.response_length += sizeof(resp.tunnel_offloads_caps);
1038 if (MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan))
1039 resp.tunnel_offloads_caps |=
1040 MLX5_IB_TUNNELED_OFFLOADS_VXLAN;
1041 if (MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx))
1042 resp.tunnel_offloads_caps |=
1043 MLX5_IB_TUNNELED_OFFLOADS_GENEVE;
1044 if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre))
1045 resp.tunnel_offloads_caps |=
1046 MLX5_IB_TUNNELED_OFFLOADS_GRE;
1047 }
1048
Bodong Wang402ca532016-06-17 15:02:20 +03001049 if (uhw->outlen) {
1050 err = ib_copy_to_udata(uhw, &resp, resp.response_length);
1051
1052 if (err)
1053 return err;
1054 }
1055
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001056 return 0;
1057}
Eli Cohene126ba92013-07-07 17:25:49 +03001058
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001059enum mlx5_ib_width {
1060 MLX5_IB_WIDTH_1X = 1 << 0,
1061 MLX5_IB_WIDTH_2X = 1 << 1,
1062 MLX5_IB_WIDTH_4X = 1 << 2,
1063 MLX5_IB_WIDTH_8X = 1 << 3,
1064 MLX5_IB_WIDTH_12X = 1 << 4
1065};
1066
1067static int translate_active_width(struct ib_device *ibdev, u8 active_width,
1068 u8 *ib_width)
1069{
1070 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1071 int err = 0;
1072
1073 if (active_width & MLX5_IB_WIDTH_1X) {
1074 *ib_width = IB_WIDTH_1X;
1075 } else if (active_width & MLX5_IB_WIDTH_2X) {
1076 mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
1077 (int)active_width);
1078 err = -EINVAL;
1079 } else if (active_width & MLX5_IB_WIDTH_4X) {
1080 *ib_width = IB_WIDTH_4X;
1081 } else if (active_width & MLX5_IB_WIDTH_8X) {
1082 *ib_width = IB_WIDTH_8X;
1083 } else if (active_width & MLX5_IB_WIDTH_12X) {
1084 *ib_width = IB_WIDTH_12X;
1085 } else {
1086 mlx5_ib_dbg(dev, "Invalid active_width %d\n",
1087 (int)active_width);
1088 err = -EINVAL;
1089 }
1090
1091 return err;
1092}
1093
1094static int mlx5_mtu_to_ib_mtu(int mtu)
1095{
1096 switch (mtu) {
1097 case 256: return 1;
1098 case 512: return 2;
1099 case 1024: return 3;
1100 case 2048: return 4;
1101 case 4096: return 5;
1102 default:
1103 pr_warn("invalid mtu\n");
1104 return -1;
1105 }
1106}
1107
1108enum ib_max_vl_num {
1109 __IB_MAX_VL_0 = 1,
1110 __IB_MAX_VL_0_1 = 2,
1111 __IB_MAX_VL_0_3 = 3,
1112 __IB_MAX_VL_0_7 = 4,
1113 __IB_MAX_VL_0_14 = 5,
1114};
1115
1116enum mlx5_vl_hw_cap {
1117 MLX5_VL_HW_0 = 1,
1118 MLX5_VL_HW_0_1 = 2,
1119 MLX5_VL_HW_0_2 = 3,
1120 MLX5_VL_HW_0_3 = 4,
1121 MLX5_VL_HW_0_4 = 5,
1122 MLX5_VL_HW_0_5 = 6,
1123 MLX5_VL_HW_0_6 = 7,
1124 MLX5_VL_HW_0_7 = 8,
1125 MLX5_VL_HW_0_14 = 15
1126};
1127
1128static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
1129 u8 *max_vl_num)
1130{
1131 switch (vl_hw_cap) {
1132 case MLX5_VL_HW_0:
1133 *max_vl_num = __IB_MAX_VL_0;
1134 break;
1135 case MLX5_VL_HW_0_1:
1136 *max_vl_num = __IB_MAX_VL_0_1;
1137 break;
1138 case MLX5_VL_HW_0_3:
1139 *max_vl_num = __IB_MAX_VL_0_3;
1140 break;
1141 case MLX5_VL_HW_0_7:
1142 *max_vl_num = __IB_MAX_VL_0_7;
1143 break;
1144 case MLX5_VL_HW_0_14:
1145 *max_vl_num = __IB_MAX_VL_0_14;
1146 break;
1147
1148 default:
1149 return -EINVAL;
1150 }
1151
1152 return 0;
1153}
1154
1155static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
1156 struct ib_port_attr *props)
1157{
1158 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1159 struct mlx5_core_dev *mdev = dev->mdev;
1160 struct mlx5_hca_vport_context *rep;
Saeed Mahameed046339e2016-04-22 00:33:03 +03001161 u16 max_mtu;
1162 u16 oper_mtu;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001163 int err;
1164 u8 ib_link_width_oper;
1165 u8 vl_hw_cap;
1166
1167 rep = kzalloc(sizeof(*rep), GFP_KERNEL);
1168 if (!rep) {
1169 err = -ENOMEM;
1170 goto out;
1171 }
1172
Or Gerlitzc4550c62017-01-24 13:02:39 +02001173 /* props being zeroed by the caller, avoid zeroing it here */
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001174
1175 err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
1176 if (err)
1177 goto out;
1178
1179 props->lid = rep->lid;
1180 props->lmc = rep->lmc;
1181 props->sm_lid = rep->sm_lid;
1182 props->sm_sl = rep->sm_sl;
1183 props->state = rep->vport_state;
1184 props->phys_state = rep->port_physical_state;
1185 props->port_cap_flags = rep->cap_mask1;
1186 props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
1187 props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
1188 props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
1189 props->bad_pkey_cntr = rep->pkey_violation_counter;
1190 props->qkey_viol_cntr = rep->qkey_violation_counter;
1191 props->subnet_timeout = rep->subnet_timeout;
1192 props->init_type_reply = rep->init_type_reply;
Eli Coheneff901d2016-03-11 22:58:42 +02001193 props->grh_required = rep->grh_required;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001194
1195 err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
1196 if (err)
1197 goto out;
1198
1199 err = translate_active_width(ibdev, ib_link_width_oper,
1200 &props->active_width);
1201 if (err)
1202 goto out;
Noa Osherovichd5beb7f2016-06-02 10:47:53 +03001203 err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001204 if (err)
1205 goto out;
1206
Saeed Mahameedfacc9692015-06-11 14:47:27 +03001207 mlx5_query_port_max_mtu(mdev, &max_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001208
1209 props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
1210
Saeed Mahameedfacc9692015-06-11 14:47:27 +03001211 mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001212
1213 props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
1214
1215 err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
1216 if (err)
1217 goto out;
1218
1219 err = translate_max_vl_num(ibdev, vl_hw_cap,
1220 &props->max_vl_num);
1221out:
1222 kfree(rep);
Eli Cohene126ba92013-07-07 17:25:49 +03001223 return err;
1224}
1225
1226int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1227 struct ib_port_attr *props)
1228{
Ilan Tayari095b0922017-05-14 16:04:30 +03001229 unsigned int count;
1230 int ret;
1231
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001232 switch (mlx5_get_vport_access_method(ibdev)) {
1233 case MLX5_VPORT_ACCESS_METHOD_MAD:
Ilan Tayari095b0922017-05-14 16:04:30 +03001234 ret = mlx5_query_mad_ifc_port(ibdev, port, props);
1235 break;
Eli Cohene126ba92013-07-07 17:25:49 +03001236
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001237 case MLX5_VPORT_ACCESS_METHOD_HCA:
Ilan Tayari095b0922017-05-14 16:04:30 +03001238 ret = mlx5_query_hca_port(ibdev, port, props);
1239 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001240
Achiad Shochat3f89a642015-12-23 18:47:21 +02001241 case MLX5_VPORT_ACCESS_METHOD_NIC:
Ilan Tayari095b0922017-05-14 16:04:30 +03001242 ret = mlx5_query_port_roce(ibdev, port, props);
1243 break;
Achiad Shochat3f89a642015-12-23 18:47:21 +02001244
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001245 default:
Ilan Tayari095b0922017-05-14 16:04:30 +03001246 ret = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +03001247 }
Ilan Tayari095b0922017-05-14 16:04:30 +03001248
1249 if (!ret && props) {
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001250 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1251 struct mlx5_core_dev *mdev;
1252 bool put_mdev = true;
1253
1254 mdev = mlx5_ib_get_native_port_mdev(dev, port, NULL);
1255 if (!mdev) {
1256 /* If the port isn't affiliated yet query the master.
1257 * The master and slave will have the same values.
1258 */
1259 mdev = dev->mdev;
1260 port = 1;
1261 put_mdev = false;
1262 }
1263 count = mlx5_core_reserved_gids_count(mdev);
1264 if (put_mdev)
1265 mlx5_ib_put_native_port_mdev(dev, port);
Ilan Tayari095b0922017-05-14 16:04:30 +03001266 props->gid_tbl_len -= count;
1267 }
1268 return ret;
Eli Cohene126ba92013-07-07 17:25:49 +03001269}
1270
1271static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
1272 union ib_gid *gid)
1273{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001274 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1275 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001276
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001277 switch (mlx5_get_vport_access_method(ibdev)) {
1278 case MLX5_VPORT_ACCESS_METHOD_MAD:
1279 return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +03001280
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001281 case MLX5_VPORT_ACCESS_METHOD_HCA:
1282 return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +03001283
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001284 default:
1285 return -EINVAL;
1286 }
Eli Cohene126ba92013-07-07 17:25:49 +03001287
Eli Cohene126ba92013-07-07 17:25:49 +03001288}
1289
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001290static int mlx5_query_hca_nic_pkey(struct ib_device *ibdev, u8 port,
1291 u16 index, u16 *pkey)
1292{
1293 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1294 struct mlx5_core_dev *mdev;
1295 bool put_mdev = true;
1296 u8 mdev_port_num;
1297 int err;
1298
1299 mdev = mlx5_ib_get_native_port_mdev(dev, port, &mdev_port_num);
1300 if (!mdev) {
1301 /* The port isn't affiliated yet, get the PKey from the master
1302 * port. For RoCE the PKey tables will be the same.
1303 */
1304 put_mdev = false;
1305 mdev = dev->mdev;
1306 mdev_port_num = 1;
1307 }
1308
1309 err = mlx5_query_hca_vport_pkey(mdev, 0, mdev_port_num, 0,
1310 index, pkey);
1311 if (put_mdev)
1312 mlx5_ib_put_native_port_mdev(dev, port);
1313
1314 return err;
1315}
1316
Eli Cohene126ba92013-07-07 17:25:49 +03001317static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
1318 u16 *pkey)
1319{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001320 switch (mlx5_get_vport_access_method(ibdev)) {
1321 case MLX5_VPORT_ACCESS_METHOD_MAD:
1322 return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
Eli Cohene126ba92013-07-07 17:25:49 +03001323
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001324 case MLX5_VPORT_ACCESS_METHOD_HCA:
1325 case MLX5_VPORT_ACCESS_METHOD_NIC:
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001326 return mlx5_query_hca_nic_pkey(ibdev, port, index, pkey);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001327 default:
1328 return -EINVAL;
1329 }
Eli Cohene126ba92013-07-07 17:25:49 +03001330}
1331
Eli Cohene126ba92013-07-07 17:25:49 +03001332static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
1333 struct ib_device_modify *props)
1334{
1335 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1336 struct mlx5_reg_node_desc in;
1337 struct mlx5_reg_node_desc out;
1338 int err;
1339
1340 if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
1341 return -EOPNOTSUPP;
1342
1343 if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
1344 return 0;
1345
1346 /*
1347 * If possible, pass node desc to FW, so it can generate
1348 * a 144 trap. If cmd fails, just ignore.
1349 */
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001350 memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001351 err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
Eli Cohene126ba92013-07-07 17:25:49 +03001352 sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
1353 if (err)
1354 return err;
1355
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001356 memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03001357
1358 return err;
1359}
1360
Eli Cohencdbe33d2017-02-14 07:25:38 +02001361static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
1362 u32 value)
1363{
1364 struct mlx5_hca_vport_context ctx = {};
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001365 struct mlx5_core_dev *mdev;
1366 u8 mdev_port_num;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001367 int err;
1368
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001369 mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
1370 if (!mdev)
1371 return -ENODEV;
1372
1373 err = mlx5_query_hca_vport_context(mdev, 0, mdev_port_num, 0, &ctx);
Eli Cohencdbe33d2017-02-14 07:25:38 +02001374 if (err)
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001375 goto out;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001376
1377 if (~ctx.cap_mask1_perm & mask) {
1378 mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
1379 mask, ctx.cap_mask1_perm);
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001380 err = -EINVAL;
1381 goto out;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001382 }
1383
1384 ctx.cap_mask1 = value;
1385 ctx.cap_mask1_perm = mask;
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001386 err = mlx5_core_modify_hca_vport_context(mdev, 0, mdev_port_num,
1387 0, &ctx);
1388
1389out:
1390 mlx5_ib_put_native_port_mdev(dev, port_num);
Eli Cohencdbe33d2017-02-14 07:25:38 +02001391
1392 return err;
1393}
1394
Eli Cohene126ba92013-07-07 17:25:49 +03001395static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
1396 struct ib_port_modify *props)
1397{
1398 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1399 struct ib_port_attr attr;
1400 u32 tmp;
1401 int err;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001402 u32 change_mask;
1403 u32 value;
1404 bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
1405 IB_LINK_LAYER_INFINIBAND);
1406
Majd Dibbinyec255872017-08-23 08:35:42 +03001407 /* CM layer calls ib_modify_port() regardless of the link layer. For
1408 * Ethernet ports, qkey violation and Port capabilities are meaningless.
1409 */
1410 if (!is_ib)
1411 return 0;
1412
Eli Cohencdbe33d2017-02-14 07:25:38 +02001413 if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
1414 change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
1415 value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
1416 return set_port_caps_atomic(dev, port, change_mask, value);
1417 }
Eli Cohene126ba92013-07-07 17:25:49 +03001418
1419 mutex_lock(&dev->cap_mask_mutex);
1420
Or Gerlitzc4550c62017-01-24 13:02:39 +02001421 err = ib_query_port(ibdev, port, &attr);
Eli Cohene126ba92013-07-07 17:25:49 +03001422 if (err)
1423 goto out;
1424
1425 tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
1426 ~props->clr_port_cap_mask;
1427
Jack Morgenstein9603b612014-07-28 23:30:22 +03001428 err = mlx5_set_port_caps(dev->mdev, port, tmp);
Eli Cohene126ba92013-07-07 17:25:49 +03001429
1430out:
1431 mutex_unlock(&dev->cap_mask_mutex);
1432 return err;
1433}
1434
Eli Cohen30aa60b2017-01-03 23:55:27 +02001435static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
1436{
1437 mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
1438 caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
1439}
1440
Yishai Hadas31a78a52017-12-24 16:31:34 +02001441static u16 calc_dynamic_bfregs(int uars_per_sys_page)
1442{
1443 /* Large page with non 4k uar support might limit the dynamic size */
1444 if (uars_per_sys_page == 1 && PAGE_SIZE > 4096)
1445 return MLX5_MIN_DYN_BFREGS;
1446
1447 return MLX5_MAX_DYN_BFREGS;
1448}
1449
Eli Cohenb037c292017-01-03 23:55:26 +02001450static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
1451 struct mlx5_ib_alloc_ucontext_req_v2 *req,
Yishai Hadas31a78a52017-12-24 16:31:34 +02001452 struct mlx5_bfreg_info *bfregi)
Eli Cohenb037c292017-01-03 23:55:26 +02001453{
1454 int uars_per_sys_page;
1455 int bfregs_per_sys_page;
1456 int ref_bfregs = req->total_num_bfregs;
1457
1458 if (req->total_num_bfregs == 0)
1459 return -EINVAL;
1460
1461 BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
1462 BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
1463
1464 if (req->total_num_bfregs > MLX5_MAX_BFREGS)
1465 return -ENOMEM;
1466
1467 uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
1468 bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
Yishai Hadas31a78a52017-12-24 16:31:34 +02001469 /* This holds the required static allocation asked by the user */
Eli Cohenb037c292017-01-03 23:55:26 +02001470 req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
Eli Cohenb037c292017-01-03 23:55:26 +02001471 if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
1472 return -EINVAL;
1473
Yishai Hadas31a78a52017-12-24 16:31:34 +02001474 bfregi->num_static_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
1475 bfregi->num_dyn_bfregs = ALIGN(calc_dynamic_bfregs(uars_per_sys_page), bfregs_per_sys_page);
1476 bfregi->total_num_bfregs = req->total_num_bfregs + bfregi->num_dyn_bfregs;
1477 bfregi->num_sys_pages = bfregi->total_num_bfregs / bfregs_per_sys_page;
1478
1479 mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, total bfregs %d, using %d sys pages\n",
Eli Cohenb037c292017-01-03 23:55:26 +02001480 MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
1481 lib_uar_4k ? "yes" : "no", ref_bfregs,
Yishai Hadas31a78a52017-12-24 16:31:34 +02001482 req->total_num_bfregs, bfregi->total_num_bfregs,
1483 bfregi->num_sys_pages);
Eli Cohenb037c292017-01-03 23:55:26 +02001484
1485 return 0;
1486}
1487
1488static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1489{
1490 struct mlx5_bfreg_info *bfregi;
1491 int err;
1492 int i;
1493
1494 bfregi = &context->bfregi;
Yishai Hadas31a78a52017-12-24 16:31:34 +02001495 for (i = 0; i < bfregi->num_static_sys_pages; i++) {
Eli Cohenb037c292017-01-03 23:55:26 +02001496 err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
1497 if (err)
1498 goto error;
1499
1500 mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
1501 }
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001502
1503 for (i = bfregi->num_static_sys_pages; i < bfregi->num_sys_pages; i++)
1504 bfregi->sys_pages[i] = MLX5_IB_INVALID_UAR_INDEX;
1505
Eli Cohenb037c292017-01-03 23:55:26 +02001506 return 0;
1507
1508error:
1509 for (--i; i >= 0; i--)
1510 if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
1511 mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1512
1513 return err;
1514}
1515
1516static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1517{
1518 struct mlx5_bfreg_info *bfregi;
1519 int err;
1520 int i;
1521
1522 bfregi = &context->bfregi;
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001523 for (i = 0; i < bfregi->num_sys_pages; i++) {
1524 if (i < bfregi->num_static_sys_pages ||
1525 bfregi->sys_pages[i] != MLX5_IB_INVALID_UAR_INDEX) {
1526 err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
1527 if (err) {
1528 mlx5_ib_warn(dev, "failed to free uar %d, err=%d\n", i, err);
1529 return err;
1530 }
Eli Cohenb037c292017-01-03 23:55:26 +02001531 }
1532 }
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001533
Eli Cohenb037c292017-01-03 23:55:26 +02001534 return 0;
1535}
1536
Huy Nguyenc85023e2017-05-30 09:42:54 +03001537static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
1538{
1539 int err;
1540
1541 err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
1542 if (err)
1543 return err;
1544
1545 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
Eran Ben Elisha8978cc92018-01-09 11:41:10 +02001546 (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
1547 !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001548 return err;
1549
1550 mutex_lock(&dev->lb_mutex);
1551 dev->user_td++;
1552
1553 if (dev->user_td == 2)
1554 err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
1555
1556 mutex_unlock(&dev->lb_mutex);
1557 return err;
1558}
1559
1560static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
1561{
1562 mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
1563
1564 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
Eran Ben Elisha8978cc92018-01-09 11:41:10 +02001565 (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
1566 !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001567 return;
1568
1569 mutex_lock(&dev->lb_mutex);
1570 dev->user_td--;
1571
1572 if (dev->user_td < 2)
1573 mlx5_nic_vport_update_local_lb(dev->mdev, false);
1574
1575 mutex_unlock(&dev->lb_mutex);
1576}
1577
Eli Cohene126ba92013-07-07 17:25:49 +03001578static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
1579 struct ib_udata *udata)
1580{
1581 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Matan Barakb368d7c2015-12-15 20:30:12 +02001582 struct mlx5_ib_alloc_ucontext_req_v2 req = {};
1583 struct mlx5_ib_alloc_ucontext_resp resp = {};
Feras Daoud5c99eae2018-01-16 20:08:41 +02001584 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001585 struct mlx5_ib_ucontext *context;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001586 struct mlx5_bfreg_info *bfregi;
Eli Cohen78c0f982014-01-30 13:49:48 +02001587 int ver;
Eli Cohene126ba92013-07-07 17:25:49 +03001588 int err;
Majd Dibbinya168a41c2016-01-28 17:51:47 +02001589 size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
1590 max_cqe_version);
Eli Cohenb037c292017-01-03 23:55:26 +02001591 bool lib_uar_4k;
Eli Cohene126ba92013-07-07 17:25:49 +03001592
1593 if (!dev->ib_active)
1594 return ERR_PTR(-EAGAIN);
1595
Amrani, Rame0931112017-06-27 17:04:42 +03001596 if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
Eli Cohen78c0f982014-01-30 13:49:48 +02001597 ver = 0;
Amrani, Rame0931112017-06-27 17:04:42 +03001598 else if (udata->inlen >= min_req_v2)
Eli Cohen78c0f982014-01-30 13:49:48 +02001599 ver = 2;
1600 else
1601 return ERR_PTR(-EINVAL);
1602
Amrani, Rame0931112017-06-27 17:04:42 +03001603 err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
Eli Cohene126ba92013-07-07 17:25:49 +03001604 if (err)
1605 return ERR_PTR(err);
1606
Matan Barakb368d7c2015-12-15 20:30:12 +02001607 if (req.flags)
Eli Cohen78c0f982014-01-30 13:49:48 +02001608 return ERR_PTR(-EINVAL);
1609
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001610 if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
Matan Barakb368d7c2015-12-15 20:30:12 +02001611 return ERR_PTR(-EOPNOTSUPP);
1612
Eli Cohen2f5ff262017-01-03 23:55:21 +02001613 req.total_num_bfregs = ALIGN(req.total_num_bfregs,
1614 MLX5_NON_FP_BFREGS_PER_UAR);
1615 if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
Eli Cohene126ba92013-07-07 17:25:49 +03001616 return ERR_PTR(-EINVAL);
1617
Saeed Mahameed938fe832015-05-28 22:28:41 +03001618 resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
Noa Osherovich2cc6ad52016-06-04 15:15:33 +03001619 if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
1620 resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
Daniel Jurgensb47bd6e2016-10-25 18:36:24 +03001621 resp.cache_line_size = cache_line_size();
Saeed Mahameed938fe832015-05-28 22:28:41 +03001622 resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
1623 resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
1624 resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1625 resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1626 resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001627 resp.cqe_version = min_t(__u8,
1628 (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
1629 req.max_cqe_version);
Eli Cohen30aa60b2017-01-03 23:55:27 +02001630 resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1631 MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
1632 resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1633 MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
Matan Barakb368d7c2015-12-15 20:30:12 +02001634 resp.response_length = min(offsetof(typeof(resp), response_length) +
1635 sizeof(resp.response_length), udata->outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001636
1637 context = kzalloc(sizeof(*context), GFP_KERNEL);
1638 if (!context)
1639 return ERR_PTR(-ENOMEM);
1640
Eli Cohen30aa60b2017-01-03 23:55:27 +02001641 lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001642 bfregi = &context->bfregi;
Eli Cohenb037c292017-01-03 23:55:26 +02001643
1644 /* updates req->total_num_bfregs */
Yishai Hadas31a78a52017-12-24 16:31:34 +02001645 err = calc_total_bfregs(dev, lib_uar_4k, &req, bfregi);
Eli Cohenb037c292017-01-03 23:55:26 +02001646 if (err)
1647 goto out_ctx;
1648
Eli Cohen2f5ff262017-01-03 23:55:21 +02001649 mutex_init(&bfregi->lock);
Eli Cohenb037c292017-01-03 23:55:26 +02001650 bfregi->lib_uar_4k = lib_uar_4k;
Yishai Hadas31a78a52017-12-24 16:31:34 +02001651 bfregi->count = kcalloc(bfregi->total_num_bfregs, sizeof(*bfregi->count),
Eli Cohenb037c292017-01-03 23:55:26 +02001652 GFP_KERNEL);
1653 if (!bfregi->count) {
Eli Cohene126ba92013-07-07 17:25:49 +03001654 err = -ENOMEM;
1655 goto out_ctx;
1656 }
1657
Eli Cohenb037c292017-01-03 23:55:26 +02001658 bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
1659 sizeof(*bfregi->sys_pages),
1660 GFP_KERNEL);
1661 if (!bfregi->sys_pages) {
Eli Cohene126ba92013-07-07 17:25:49 +03001662 err = -ENOMEM;
Eli Cohenb037c292017-01-03 23:55:26 +02001663 goto out_count;
Eli Cohene126ba92013-07-07 17:25:49 +03001664 }
1665
Eli Cohenb037c292017-01-03 23:55:26 +02001666 err = allocate_uars(dev, context);
1667 if (err)
1668 goto out_sys_pages;
Eli Cohene126ba92013-07-07 17:25:49 +03001669
Haggai Eranb4cfe442014-12-11 17:04:26 +02001670#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1671 context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
1672#endif
1673
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001674 context->upd_xlt_page = __get_free_page(GFP_KERNEL);
1675 if (!context->upd_xlt_page) {
1676 err = -ENOMEM;
1677 goto out_uars;
1678 }
1679 mutex_init(&context->upd_xlt_page_mutex);
1680
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001681 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
Huy Nguyenc85023e2017-05-30 09:42:54 +03001682 err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001683 if (err)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001684 goto out_page;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001685 }
1686
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001687 INIT_LIST_HEAD(&context->vma_private_list);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001688 mutex_init(&context->vma_private_list_mutex);
Eli Cohene126ba92013-07-07 17:25:49 +03001689 INIT_LIST_HEAD(&context->db_page_list);
1690 mutex_init(&context->db_page_mutex);
1691
Eli Cohen2f5ff262017-01-03 23:55:21 +02001692 resp.tot_bfregs = req.total_num_bfregs;
Daniel Jurgens508562d2018-01-04 17:25:34 +02001693 resp.num_ports = dev->num_ports;
Matan Barakb368d7c2015-12-15 20:30:12 +02001694
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001695 if (field_avail(typeof(resp), cqe_version, udata->outlen))
1696 resp.response_length += sizeof(resp.cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +02001697
Bodong Wang402ca532016-06-17 15:02:20 +03001698 if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
Moni Shoua6ad279c52016-11-23 08:23:23 +02001699 resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
1700 MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
Bodong Wang402ca532016-06-17 15:02:20 +03001701 resp.response_length += sizeof(resp.cmds_supp_uhw);
1702 }
1703
Or Gerlitz78984892016-11-30 20:33:33 +02001704 if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
1705 if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
1706 mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
1707 resp.eth_min_inline++;
1708 }
1709 resp.response_length += sizeof(resp.eth_min_inline);
1710 }
1711
Feras Daoud5c99eae2018-01-16 20:08:41 +02001712 if (field_avail(typeof(resp), clock_info_versions, udata->outlen)) {
1713 if (mdev->clock_info)
1714 resp.clock_info_versions = BIT(MLX5_IB_CLOCK_INFO_V1);
1715 resp.response_length += sizeof(resp.clock_info_versions);
1716 }
1717
Noa Osherovichbc5c6ee2016-06-04 15:15:31 +03001718 /*
1719 * We don't want to expose information from the PCI bar that is located
1720 * after 4096 bytes, so if the arch only supports larger pages, let's
1721 * pretend we don't support reading the HCA's core clock. This is also
1722 * forced by mmap function.
1723 */
Eli Cohende8d6e02017-01-03 23:55:19 +02001724 if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
1725 if (PAGE_SIZE <= 4096) {
1726 resp.comp_mask |=
1727 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
1728 resp.hca_core_clock_offset =
1729 offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
1730 }
Feras Daoud5c99eae2018-01-16 20:08:41 +02001731 resp.response_length += sizeof(resp.hca_core_clock_offset);
Matan Barakb368d7c2015-12-15 20:30:12 +02001732 }
1733
Eli Cohen30aa60b2017-01-03 23:55:27 +02001734 if (field_avail(typeof(resp), log_uar_size, udata->outlen))
1735 resp.response_length += sizeof(resp.log_uar_size);
1736
1737 if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
1738 resp.response_length += sizeof(resp.num_uars_per_page);
1739
Yishai Hadas31a78a52017-12-24 16:31:34 +02001740 if (field_avail(typeof(resp), num_dyn_bfregs, udata->outlen)) {
1741 resp.num_dyn_bfregs = bfregi->num_dyn_bfregs;
1742 resp.response_length += sizeof(resp.num_dyn_bfregs);
1743 }
1744
Matan Barakb368d7c2015-12-15 20:30:12 +02001745 err = ib_copy_to_udata(udata, &resp, resp.response_length);
Eli Cohene126ba92013-07-07 17:25:49 +03001746 if (err)
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001747 goto out_td;
Eli Cohene126ba92013-07-07 17:25:49 +03001748
Eli Cohen2f5ff262017-01-03 23:55:21 +02001749 bfregi->ver = ver;
1750 bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001751 context->cqe_version = resp.cqe_version;
Eli Cohen30aa60b2017-01-03 23:55:27 +02001752 context->lib_caps = req.lib_caps;
1753 print_lib_caps(dev, context->lib_caps);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001754
Eli Cohene126ba92013-07-07 17:25:49 +03001755 return &context->ibucontext;
1756
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001757out_td:
1758 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001759 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001760
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001761out_page:
1762 free_page(context->upd_xlt_page);
1763
Eli Cohene126ba92013-07-07 17:25:49 +03001764out_uars:
Eli Cohenb037c292017-01-03 23:55:26 +02001765 deallocate_uars(dev, context);
1766
1767out_sys_pages:
1768 kfree(bfregi->sys_pages);
1769
Eli Cohene126ba92013-07-07 17:25:49 +03001770out_count:
Eli Cohen2f5ff262017-01-03 23:55:21 +02001771 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001772
Eli Cohene126ba92013-07-07 17:25:49 +03001773out_ctx:
1774 kfree(context);
Eli Cohenb037c292017-01-03 23:55:26 +02001775
Eli Cohene126ba92013-07-07 17:25:49 +03001776 return ERR_PTR(err);
1777}
1778
1779static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
1780{
1781 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1782 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohenb037c292017-01-03 23:55:26 +02001783 struct mlx5_bfreg_info *bfregi;
Eli Cohene126ba92013-07-07 17:25:49 +03001784
Eli Cohenb037c292017-01-03 23:55:26 +02001785 bfregi = &context->bfregi;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001786 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001787 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001788
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001789 free_page(context->upd_xlt_page);
Eli Cohenb037c292017-01-03 23:55:26 +02001790 deallocate_uars(dev, context);
1791 kfree(bfregi->sys_pages);
Eli Cohen2f5ff262017-01-03 23:55:21 +02001792 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001793 kfree(context);
1794
1795 return 0;
1796}
1797
Eli Cohenb037c292017-01-03 23:55:26 +02001798static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001799 int uar_idx)
Eli Cohene126ba92013-07-07 17:25:49 +03001800{
Eli Cohenb037c292017-01-03 23:55:26 +02001801 int fw_uars_per_page;
1802
1803 fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
1804
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001805 return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + uar_idx / fw_uars_per_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001806}
1807
1808static int get_command(unsigned long offset)
1809{
1810 return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
1811}
1812
1813static int get_arg(unsigned long offset)
1814{
1815 return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
1816}
1817
1818static int get_index(unsigned long offset)
1819{
1820 return get_arg(offset);
1821}
1822
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001823/* Index resides in an extra byte to enable larger values than 255 */
1824static int get_extended_index(unsigned long offset)
1825{
1826 return get_arg(offset) | ((offset >> 16) & 0xff) << 8;
1827}
1828
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001829static void mlx5_ib_vma_open(struct vm_area_struct *area)
1830{
1831 /* vma_open is called when a new VMA is created on top of our VMA. This
1832 * is done through either mremap flow or split_vma (usually due to
1833 * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
1834 * as this VMA is strongly hardware related. Therefore we set the
1835 * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
1836 * calling us again and trying to do incorrect actions. We assume that
1837 * the original VMA size is exactly a single page, and therefore all
1838 * "splitting" operation will not happen to it.
1839 */
1840 area->vm_ops = NULL;
1841}
1842
1843static void mlx5_ib_vma_close(struct vm_area_struct *area)
1844{
1845 struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
1846
1847 /* It's guaranteed that all VMAs opened on a FD are closed before the
1848 * file itself is closed, therefore no sync is needed with the regular
1849 * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
1850 * However need a sync with accessing the vma as part of
1851 * mlx5_ib_disassociate_ucontext.
1852 * The close operation is usually called under mm->mmap_sem except when
1853 * process is exiting.
1854 * The exiting case is handled explicitly as part of
1855 * mlx5_ib_disassociate_ucontext.
1856 */
1857 mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
1858
1859 /* setting the vma context pointer to null in the mlx5_ib driver's
1860 * private data, to protect a race condition in
1861 * mlx5_ib_disassociate_ucontext().
1862 */
1863 mlx5_ib_vma_priv_data->vma = NULL;
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001864 mutex_lock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001865 list_del(&mlx5_ib_vma_priv_data->list);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001866 mutex_unlock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001867 kfree(mlx5_ib_vma_priv_data);
1868}
1869
1870static const struct vm_operations_struct mlx5_ib_vm_ops = {
1871 .open = mlx5_ib_vma_open,
1872 .close = mlx5_ib_vma_close
1873};
1874
1875static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
1876 struct mlx5_ib_ucontext *ctx)
1877{
1878 struct mlx5_ib_vma_private_data *vma_prv;
1879 struct list_head *vma_head = &ctx->vma_private_list;
1880
1881 vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
1882 if (!vma_prv)
1883 return -ENOMEM;
1884
1885 vma_prv->vma = vma;
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001886 vma_prv->vma_private_list_mutex = &ctx->vma_private_list_mutex;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001887 vma->vm_private_data = vma_prv;
1888 vma->vm_ops = &mlx5_ib_vm_ops;
1889
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001890 mutex_lock(&ctx->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001891 list_add(&vma_prv->list, vma_head);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001892 mutex_unlock(&ctx->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001893
1894 return 0;
1895}
1896
1897static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
1898{
1899 int ret;
1900 struct vm_area_struct *vma;
1901 struct mlx5_ib_vma_private_data *vma_private, *n;
1902 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1903 struct task_struct *owning_process = NULL;
1904 struct mm_struct *owning_mm = NULL;
1905
1906 owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
1907 if (!owning_process)
1908 return;
1909
1910 owning_mm = get_task_mm(owning_process);
1911 if (!owning_mm) {
1912 pr_info("no mm, disassociate ucontext is pending task termination\n");
1913 while (1) {
1914 put_task_struct(owning_process);
1915 usleep_range(1000, 2000);
1916 owning_process = get_pid_task(ibcontext->tgid,
1917 PIDTYPE_PID);
1918 if (!owning_process ||
1919 owning_process->state == TASK_DEAD) {
1920 pr_info("disassociate ucontext done, task was terminated\n");
1921 /* in case task was dead need to release the
1922 * task struct.
1923 */
1924 if (owning_process)
1925 put_task_struct(owning_process);
1926 return;
1927 }
1928 }
1929 }
1930
1931 /* need to protect from a race on closing the vma as part of
1932 * mlx5_ib_vma_close.
1933 */
Maor Gottliebecc7d832017-03-29 06:03:02 +03001934 down_write(&owning_mm->mmap_sem);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001935 mutex_lock(&context->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001936 list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
1937 list) {
1938 vma = vma_private->vma;
1939 ret = zap_vma_ptes(vma, vma->vm_start,
1940 PAGE_SIZE);
1941 WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
1942 /* context going to be destroyed, should
1943 * not access ops any more.
1944 */
Maor Gottlieb13776612017-03-29 06:03:03 +03001945 vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001946 vma->vm_ops = NULL;
1947 list_del(&vma_private->list);
1948 kfree(vma_private);
1949 }
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001950 mutex_unlock(&context->vma_private_list_mutex);
Maor Gottliebecc7d832017-03-29 06:03:02 +03001951 up_write(&owning_mm->mmap_sem);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001952 mmput(owning_mm);
1953 put_task_struct(owning_process);
1954}
1955
Guy Levi37aa5c32016-04-27 16:49:50 +03001956static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
1957{
1958 switch (cmd) {
1959 case MLX5_IB_MMAP_WC_PAGE:
1960 return "WC";
1961 case MLX5_IB_MMAP_REGULAR_PAGE:
1962 return "best effort WC";
1963 case MLX5_IB_MMAP_NC_PAGE:
1964 return "NC";
1965 default:
1966 return NULL;
1967 }
1968}
1969
Feras Daoud5c99eae2018-01-16 20:08:41 +02001970static int mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev *dev,
1971 struct vm_area_struct *vma,
1972 struct mlx5_ib_ucontext *context)
1973{
1974 phys_addr_t pfn;
1975 int err;
1976
1977 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1978 return -EINVAL;
1979
1980 if (get_index(vma->vm_pgoff) != MLX5_IB_CLOCK_INFO_V1)
1981 return -EOPNOTSUPP;
1982
1983 if (vma->vm_flags & VM_WRITE)
1984 return -EPERM;
1985
1986 if (!dev->mdev->clock_info_page)
1987 return -EOPNOTSUPP;
1988
1989 pfn = page_to_pfn(dev->mdev->clock_info_page);
1990 err = remap_pfn_range(vma, vma->vm_start, pfn, PAGE_SIZE,
1991 vma->vm_page_prot);
1992 if (err)
1993 return err;
1994
1995 mlx5_ib_dbg(dev, "mapped clock info at 0x%lx, PA 0x%llx\n",
1996 vma->vm_start,
1997 (unsigned long long)pfn << PAGE_SHIFT);
1998
1999 return mlx5_ib_set_vma_data(vma, context);
2000}
2001
Guy Levi37aa5c32016-04-27 16:49:50 +03002002static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03002003 struct vm_area_struct *vma,
2004 struct mlx5_ib_ucontext *context)
Guy Levi37aa5c32016-04-27 16:49:50 +03002005{
Eli Cohen2f5ff262017-01-03 23:55:21 +02002006 struct mlx5_bfreg_info *bfregi = &context->bfregi;
Guy Levi37aa5c32016-04-27 16:49:50 +03002007 int err;
2008 unsigned long idx;
2009 phys_addr_t pfn, pa;
2010 pgprot_t prot;
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002011 u32 bfreg_dyn_idx = 0;
2012 u32 uar_index;
2013 int dyn_uar = (cmd == MLX5_IB_MMAP_ALLOC_WC);
2014 int max_valid_idx = dyn_uar ? bfregi->num_sys_pages :
2015 bfregi->num_static_sys_pages;
Eli Cohenb037c292017-01-03 23:55:26 +02002016
2017 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
2018 return -EINVAL;
2019
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002020 if (dyn_uar)
2021 idx = get_extended_index(vma->vm_pgoff) + bfregi->num_static_sys_pages;
2022 else
2023 idx = get_index(vma->vm_pgoff);
2024
2025 if (idx >= max_valid_idx) {
2026 mlx5_ib_warn(dev, "invalid uar index %lu, max=%d\n",
2027 idx, max_valid_idx);
Eli Cohenb037c292017-01-03 23:55:26 +02002028 return -EINVAL;
2029 }
Guy Levi37aa5c32016-04-27 16:49:50 +03002030
2031 switch (cmd) {
2032 case MLX5_IB_MMAP_WC_PAGE:
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002033 case MLX5_IB_MMAP_ALLOC_WC:
Guy Levi37aa5c32016-04-27 16:49:50 +03002034/* Some architectures don't support WC memory */
2035#if defined(CONFIG_X86)
2036 if (!pat_enabled())
2037 return -EPERM;
2038#elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
2039 return -EPERM;
2040#endif
2041 /* fall through */
2042 case MLX5_IB_MMAP_REGULAR_PAGE:
2043 /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
2044 prot = pgprot_writecombine(vma->vm_page_prot);
2045 break;
2046 case MLX5_IB_MMAP_NC_PAGE:
2047 prot = pgprot_noncached(vma->vm_page_prot);
2048 break;
2049 default:
2050 return -EINVAL;
2051 }
2052
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002053 if (dyn_uar) {
2054 int uars_per_page;
2055
2056 uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
2057 bfreg_dyn_idx = idx * (uars_per_page * MLX5_NON_FP_BFREGS_PER_UAR);
2058 if (bfreg_dyn_idx >= bfregi->total_num_bfregs) {
2059 mlx5_ib_warn(dev, "invalid bfreg_dyn_idx %u, max=%u\n",
2060 bfreg_dyn_idx, bfregi->total_num_bfregs);
2061 return -EINVAL;
2062 }
2063
2064 mutex_lock(&bfregi->lock);
2065 /* Fail if uar already allocated, first bfreg index of each
2066 * page holds its count.
2067 */
2068 if (bfregi->count[bfreg_dyn_idx]) {
2069 mlx5_ib_warn(dev, "wrong offset, idx %lu is busy, bfregn=%u\n", idx, bfreg_dyn_idx);
2070 mutex_unlock(&bfregi->lock);
2071 return -EINVAL;
2072 }
2073
2074 bfregi->count[bfreg_dyn_idx]++;
2075 mutex_unlock(&bfregi->lock);
2076
2077 err = mlx5_cmd_alloc_uar(dev->mdev, &uar_index);
2078 if (err) {
2079 mlx5_ib_warn(dev, "UAR alloc failed\n");
2080 goto free_bfreg;
2081 }
2082 } else {
2083 uar_index = bfregi->sys_pages[idx];
2084 }
2085
2086 pfn = uar_index2pfn(dev, uar_index);
Guy Levi37aa5c32016-04-27 16:49:50 +03002087 mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
2088
2089 vma->vm_page_prot = prot;
2090 err = io_remap_pfn_range(vma, vma->vm_start, pfn,
2091 PAGE_SIZE, vma->vm_page_prot);
2092 if (err) {
2093 mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
2094 err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002095 err = -EAGAIN;
2096 goto err;
Guy Levi37aa5c32016-04-27 16:49:50 +03002097 }
2098
2099 pa = pfn << PAGE_SHIFT;
2100 mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
2101 vma->vm_start, &pa);
2102
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002103 err = mlx5_ib_set_vma_data(vma, context);
2104 if (err)
2105 goto err;
2106
2107 if (dyn_uar)
2108 bfregi->sys_pages[idx] = uar_index;
2109 return 0;
2110
2111err:
2112 if (!dyn_uar)
2113 return err;
2114
2115 mlx5_cmd_free_uar(dev->mdev, idx);
2116
2117free_bfreg:
2118 mlx5_ib_free_bfreg(dev, bfregi, bfreg_dyn_idx);
2119
2120 return err;
Guy Levi37aa5c32016-04-27 16:49:50 +03002121}
2122
Eli Cohene126ba92013-07-07 17:25:49 +03002123static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
2124{
2125 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
2126 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohene126ba92013-07-07 17:25:49 +03002127 unsigned long command;
Eli Cohene126ba92013-07-07 17:25:49 +03002128 phys_addr_t pfn;
2129
2130 command = get_command(vma->vm_pgoff);
2131 switch (command) {
Guy Levi37aa5c32016-04-27 16:49:50 +03002132 case MLX5_IB_MMAP_WC_PAGE:
2133 case MLX5_IB_MMAP_NC_PAGE:
Eli Cohene126ba92013-07-07 17:25:49 +03002134 case MLX5_IB_MMAP_REGULAR_PAGE:
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002135 case MLX5_IB_MMAP_ALLOC_WC:
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03002136 return uar_mmap(dev, command, vma, context);
Eli Cohene126ba92013-07-07 17:25:49 +03002137
2138 case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
2139 return -ENOSYS;
2140
Matan Barakd69e3bc2015-12-15 20:30:13 +02002141 case MLX5_IB_MMAP_CORE_CLOCK:
Matan Barakd69e3bc2015-12-15 20:30:13 +02002142 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
2143 return -EINVAL;
2144
Matan Barak6cbac1e2016-04-14 16:52:10 +03002145 if (vma->vm_flags & VM_WRITE)
Matan Barakd69e3bc2015-12-15 20:30:13 +02002146 return -EPERM;
2147
2148 /* Don't expose to user-space information it shouldn't have */
2149 if (PAGE_SIZE > 4096)
2150 return -EOPNOTSUPP;
2151
2152 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
2153 pfn = (dev->mdev->iseg_base +
2154 offsetof(struct mlx5_init_seg, internal_timer_h)) >>
2155 PAGE_SHIFT;
2156 if (io_remap_pfn_range(vma, vma->vm_start, pfn,
2157 PAGE_SIZE, vma->vm_page_prot))
2158 return -EAGAIN;
2159
2160 mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
2161 vma->vm_start,
2162 (unsigned long long)pfn << PAGE_SHIFT);
2163 break;
Feras Daoud5c99eae2018-01-16 20:08:41 +02002164 case MLX5_IB_MMAP_CLOCK_INFO:
2165 return mlx5_ib_mmap_clock_info_page(dev, vma, context);
Matan Barakd69e3bc2015-12-15 20:30:13 +02002166
Eli Cohene126ba92013-07-07 17:25:49 +03002167 default:
2168 return -EINVAL;
2169 }
2170
2171 return 0;
2172}
2173
Eli Cohene126ba92013-07-07 17:25:49 +03002174static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
2175 struct ib_ucontext *context,
2176 struct ib_udata *udata)
2177{
2178 struct mlx5_ib_alloc_pd_resp resp;
2179 struct mlx5_ib_pd *pd;
2180 int err;
2181
2182 pd = kmalloc(sizeof(*pd), GFP_KERNEL);
2183 if (!pd)
2184 return ERR_PTR(-ENOMEM);
2185
Jack Morgenstein9603b612014-07-28 23:30:22 +03002186 err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03002187 if (err) {
2188 kfree(pd);
2189 return ERR_PTR(err);
2190 }
2191
2192 if (context) {
2193 resp.pdn = pd->pdn;
2194 if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03002195 mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03002196 kfree(pd);
2197 return ERR_PTR(-EFAULT);
2198 }
Eli Cohene126ba92013-07-07 17:25:49 +03002199 }
2200
2201 return &pd->ibpd;
2202}
2203
2204static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
2205{
2206 struct mlx5_ib_dev *mdev = to_mdev(pd->device);
2207 struct mlx5_ib_pd *mpd = to_mpd(pd);
2208
Jack Morgenstein9603b612014-07-28 23:30:22 +03002209 mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03002210 kfree(mpd);
2211
2212 return 0;
2213}
2214
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002215enum {
2216 MATCH_CRITERIA_ENABLE_OUTER_BIT,
2217 MATCH_CRITERIA_ENABLE_MISC_BIT,
2218 MATCH_CRITERIA_ENABLE_INNER_BIT
2219};
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002220
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002221#define HEADER_IS_ZERO(match_criteria, headers) \
2222 !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
2223 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
2224
2225static u8 get_match_criteria_enable(u32 *match_criteria)
2226{
2227 u8 match_criteria_enable;
2228
2229 match_criteria_enable =
2230 (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
2231 MATCH_CRITERIA_ENABLE_OUTER_BIT;
2232 match_criteria_enable |=
2233 (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
2234 MATCH_CRITERIA_ENABLE_MISC_BIT;
2235 match_criteria_enable |=
2236 (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
2237 MATCH_CRITERIA_ENABLE_INNER_BIT;
2238
2239 return match_criteria_enable;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002240}
2241
Maor Gottliebca0d4752016-08-30 16:58:35 +03002242static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
2243{
2244 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
2245 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
2246}
2247
Moses Reuben2d1e6972016-11-14 19:04:52 +02002248static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
2249 bool inner)
2250{
2251 if (inner) {
2252 MLX5_SET(fte_match_set_misc,
2253 misc_c, inner_ipv6_flow_label, mask);
2254 MLX5_SET(fte_match_set_misc,
2255 misc_v, inner_ipv6_flow_label, val);
2256 } else {
2257 MLX5_SET(fte_match_set_misc,
2258 misc_c, outer_ipv6_flow_label, mask);
2259 MLX5_SET(fte_match_set_misc,
2260 misc_v, outer_ipv6_flow_label, val);
2261 }
2262}
2263
Maor Gottliebca0d4752016-08-30 16:58:35 +03002264static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
2265{
2266 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
2267 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
2268 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
2269 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
2270}
2271
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002272#define LAST_ETH_FIELD vlan_tag
2273#define LAST_IB_FIELD sl
Maor Gottliebca0d4752016-08-30 16:58:35 +03002274#define LAST_IPV4_FIELD tos
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002275#define LAST_IPV6_FIELD traffic_class
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002276#define LAST_TCP_UDP_FIELD src_port
Moses Reubenffb30d82016-11-14 19:04:50 +02002277#define LAST_TUNNEL_FIELD tunnel_id
Moses Reuben2ac693f2017-01-18 14:59:50 +02002278#define LAST_FLOW_TAG_FIELD tag_id
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002279#define LAST_DROP_FIELD size
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002280
2281/* Field is the last supported field */
2282#define FIELDS_NOT_SUPPORTED(filter, field)\
2283 memchr_inv((void *)&filter.field +\
2284 sizeof(filter.field), 0,\
2285 sizeof(filter) -\
2286 offsetof(typeof(filter), field) -\
2287 sizeof(filter.field))
2288
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002289#define IPV4_VERSION 4
2290#define IPV6_VERSION 6
2291static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
2292 u32 *match_v, const union ib_flow_spec *ib_spec,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002293 u32 *tag_id, bool *is_drop)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002294{
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002295 void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
2296 misc_parameters);
2297 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
2298 misc_parameters);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002299 void *headers_c;
2300 void *headers_v;
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002301 int match_ipv;
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002302
Moses Reuben2d1e6972016-11-14 19:04:52 +02002303 if (ib_spec->type & IB_FLOW_SPEC_INNER) {
2304 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
2305 inner_headers);
2306 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
2307 inner_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002308 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2309 ft_field_support.inner_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002310 } else {
2311 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
2312 outer_headers);
2313 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
2314 outer_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002315 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2316 ft_field_support.outer_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002317 }
2318
2319 switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002320 case IB_FLOW_SPEC_ETH:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002321 if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002322 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002323
Moses Reuben2d1e6972016-11-14 19:04:52 +02002324 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002325 dmac_47_16),
2326 ib_spec->eth.mask.dst_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002327 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002328 dmac_47_16),
2329 ib_spec->eth.val.dst_mac);
2330
Moses Reuben2d1e6972016-11-14 19:04:52 +02002331 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottliebee3da802016-09-12 19:16:24 +03002332 smac_47_16),
2333 ib_spec->eth.mask.src_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002334 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottliebee3da802016-09-12 19:16:24 +03002335 smac_47_16),
2336 ib_spec->eth.val.src_mac);
2337
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002338 if (ib_spec->eth.mask.vlan_tag) {
Moses Reuben2d1e6972016-11-14 19:04:52 +02002339 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03002340 cvlan_tag, 1);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002341 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03002342 cvlan_tag, 1);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002343
Moses Reuben2d1e6972016-11-14 19:04:52 +02002344 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002345 first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002346 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002347 first_vid, ntohs(ib_spec->eth.val.vlan_tag));
2348
Moses Reuben2d1e6972016-11-14 19:04:52 +02002349 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002350 first_cfi,
2351 ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002352 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002353 first_cfi,
2354 ntohs(ib_spec->eth.val.vlan_tag) >> 12);
2355
Moses Reuben2d1e6972016-11-14 19:04:52 +02002356 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002357 first_prio,
2358 ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002359 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002360 first_prio,
2361 ntohs(ib_spec->eth.val.vlan_tag) >> 13);
2362 }
Moses Reuben2d1e6972016-11-14 19:04:52 +02002363 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002364 ethertype, ntohs(ib_spec->eth.mask.ether_type));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002365 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002366 ethertype, ntohs(ib_spec->eth.val.ether_type));
2367 break;
2368 case IB_FLOW_SPEC_IPV4:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002369 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002370 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002371
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002372 if (match_ipv) {
2373 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2374 ip_version, 0xf);
2375 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2376 ip_version, IPV4_VERSION);
2377 } else {
2378 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2379 ethertype, 0xffff);
2380 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2381 ethertype, ETH_P_IP);
2382 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002383
Moses Reuben2d1e6972016-11-14 19:04:52 +02002384 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002385 src_ipv4_src_ipv6.ipv4_layout.ipv4),
2386 &ib_spec->ipv4.mask.src_ip,
2387 sizeof(ib_spec->ipv4.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002388 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002389 src_ipv4_src_ipv6.ipv4_layout.ipv4),
2390 &ib_spec->ipv4.val.src_ip,
2391 sizeof(ib_spec->ipv4.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002392 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002393 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
2394 &ib_spec->ipv4.mask.dst_ip,
2395 sizeof(ib_spec->ipv4.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002396 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002397 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
2398 &ib_spec->ipv4.val.dst_ip,
2399 sizeof(ib_spec->ipv4.val.dst_ip));
Maor Gottliebca0d4752016-08-30 16:58:35 +03002400
Moses Reuben2d1e6972016-11-14 19:04:52 +02002401 set_tos(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03002402 ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
2403
Moses Reuben2d1e6972016-11-14 19:04:52 +02002404 set_proto(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03002405 ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002406 break;
Maor Gottlieb026bae02016-06-17 15:14:51 +03002407 case IB_FLOW_SPEC_IPV6:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002408 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002409 return -EOPNOTSUPP;
Maor Gottlieb026bae02016-06-17 15:14:51 +03002410
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002411 if (match_ipv) {
2412 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2413 ip_version, 0xf);
2414 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2415 ip_version, IPV6_VERSION);
2416 } else {
2417 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2418 ethertype, 0xffff);
2419 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2420 ethertype, ETH_P_IPV6);
2421 }
Maor Gottlieb026bae02016-06-17 15:14:51 +03002422
Moses Reuben2d1e6972016-11-14 19:04:52 +02002423 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002424 src_ipv4_src_ipv6.ipv6_layout.ipv6),
2425 &ib_spec->ipv6.mask.src_ip,
2426 sizeof(ib_spec->ipv6.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002427 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002428 src_ipv4_src_ipv6.ipv6_layout.ipv6),
2429 &ib_spec->ipv6.val.src_ip,
2430 sizeof(ib_spec->ipv6.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002431 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002432 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
2433 &ib_spec->ipv6.mask.dst_ip,
2434 sizeof(ib_spec->ipv6.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002435 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002436 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
2437 &ib_spec->ipv6.val.dst_ip,
2438 sizeof(ib_spec->ipv6.val.dst_ip));
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002439
Moses Reuben2d1e6972016-11-14 19:04:52 +02002440 set_tos(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002441 ib_spec->ipv6.mask.traffic_class,
2442 ib_spec->ipv6.val.traffic_class);
2443
Moses Reuben2d1e6972016-11-14 19:04:52 +02002444 set_proto(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002445 ib_spec->ipv6.mask.next_hdr,
2446 ib_spec->ipv6.val.next_hdr);
2447
Moses Reuben2d1e6972016-11-14 19:04:52 +02002448 set_flow_label(misc_params_c, misc_params_v,
2449 ntohl(ib_spec->ipv6.mask.flow_label),
2450 ntohl(ib_spec->ipv6.val.flow_label),
2451 ib_spec->type & IB_FLOW_SPEC_INNER);
2452
Maor Gottlieb026bae02016-06-17 15:14:51 +03002453 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002454 case IB_FLOW_SPEC_TCP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002455 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2456 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002457 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002458
Moses Reuben2d1e6972016-11-14 19:04:52 +02002459 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002460 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002461 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002462 IPPROTO_TCP);
2463
Moses Reuben2d1e6972016-11-14 19:04:52 +02002464 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002465 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002466 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002467 ntohs(ib_spec->tcp_udp.val.src_port));
2468
Moses Reuben2d1e6972016-11-14 19:04:52 +02002469 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002470 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002471 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002472 ntohs(ib_spec->tcp_udp.val.dst_port));
2473 break;
2474 case IB_FLOW_SPEC_UDP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002475 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2476 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002477 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002478
Moses Reuben2d1e6972016-11-14 19:04:52 +02002479 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002480 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002481 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002482 IPPROTO_UDP);
2483
Moses Reuben2d1e6972016-11-14 19:04:52 +02002484 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002485 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002486 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002487 ntohs(ib_spec->tcp_udp.val.src_port));
2488
Moses Reuben2d1e6972016-11-14 19:04:52 +02002489 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002490 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002491 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002492 ntohs(ib_spec->tcp_udp.val.dst_port));
2493 break;
Moses Reubenffb30d82016-11-14 19:04:50 +02002494 case IB_FLOW_SPEC_VXLAN_TUNNEL:
2495 if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
2496 LAST_TUNNEL_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002497 return -EOPNOTSUPP;
Moses Reubenffb30d82016-11-14 19:04:50 +02002498
2499 MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
2500 ntohl(ib_spec->tunnel.mask.tunnel_id));
2501 MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
2502 ntohl(ib_spec->tunnel.val.tunnel_id));
2503 break;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002504 case IB_FLOW_SPEC_ACTION_TAG:
2505 if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
2506 LAST_FLOW_TAG_FIELD))
2507 return -EOPNOTSUPP;
2508 if (ib_spec->flow_tag.tag_id >= BIT(24))
2509 return -EINVAL;
2510
2511 *tag_id = ib_spec->flow_tag.tag_id;
2512 break;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002513 case IB_FLOW_SPEC_ACTION_DROP:
2514 if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
2515 LAST_DROP_FIELD))
2516 return -EOPNOTSUPP;
2517 *is_drop = true;
2518 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002519 default:
2520 return -EINVAL;
2521 }
2522
2523 return 0;
2524}
2525
2526/* If a flow could catch both multicast and unicast packets,
2527 * it won't fall into the multicast flow steering table and this rule
2528 * could steal other multicast packets.
2529 */
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002530static bool flow_is_multicast_only(const struct ib_flow_attr *ib_attr)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002531{
Yishai Hadas81e30882017-06-08 16:15:09 +03002532 union ib_flow_spec *flow_spec;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002533
2534 if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002535 ib_attr->num_of_specs < 1)
2536 return false;
2537
Yishai Hadas81e30882017-06-08 16:15:09 +03002538 flow_spec = (union ib_flow_spec *)(ib_attr + 1);
2539 if (flow_spec->type == IB_FLOW_SPEC_IPV4) {
2540 struct ib_flow_spec_ipv4 *ipv4_spec;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002541
Yishai Hadas81e30882017-06-08 16:15:09 +03002542 ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec;
2543 if (ipv4_is_multicast(ipv4_spec->val.dst_ip))
2544 return true;
2545
2546 return false;
2547 }
2548
2549 if (flow_spec->type == IB_FLOW_SPEC_ETH) {
2550 struct ib_flow_spec_eth *eth_spec;
2551
2552 eth_spec = (struct ib_flow_spec_eth *)flow_spec;
2553 return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
2554 is_multicast_ether_addr(eth_spec->val.dst_mac);
2555 }
2556
2557 return false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002558}
2559
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002560static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
2561 const struct ib_flow_attr *flow_attr,
Ariel Levkovich0f750962017-04-03 13:11:02 +03002562 bool check_inner)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002563{
2564 union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002565 int match_ipv = check_inner ?
2566 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2567 ft_field_support.inner_ip_version) :
2568 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2569 ft_field_support.outer_ip_version);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002570 int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
2571 bool ipv4_spec_valid, ipv6_spec_valid;
2572 unsigned int ip_spec_type = 0;
2573 bool has_ethertype = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002574 unsigned int spec_index;
Ariel Levkovich0f750962017-04-03 13:11:02 +03002575 bool mask_valid = true;
2576 u16 eth_type = 0;
2577 bool type_valid;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002578
2579 /* Validate that ethertype is correct */
2580 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002581 if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002582 ib_spec->eth.mask.ether_type) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002583 mask_valid = (ib_spec->eth.mask.ether_type ==
2584 htons(0xffff));
2585 has_ethertype = true;
2586 eth_type = ntohs(ib_spec->eth.val.ether_type);
2587 } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
2588 (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
2589 ip_spec_type = ib_spec->type;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002590 }
2591 ib_spec = (void *)ib_spec + ib_spec->size;
2592 }
Ariel Levkovich0f750962017-04-03 13:11:02 +03002593
2594 type_valid = (!has_ethertype) || (!ip_spec_type);
2595 if (!type_valid && mask_valid) {
2596 ipv4_spec_valid = (eth_type == ETH_P_IP) &&
2597 (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
2598 ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
2599 (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002600
2601 type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
2602 (((eth_type == ETH_P_MPLS_UC) ||
2603 (eth_type == ETH_P_MPLS_MC)) && match_ipv);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002604 }
2605
2606 return type_valid;
2607}
2608
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002609static bool is_valid_attr(struct mlx5_core_dev *mdev,
2610 const struct ib_flow_attr *flow_attr)
Ariel Levkovich0f750962017-04-03 13:11:02 +03002611{
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002612 return is_valid_ethertype(mdev, flow_attr, false) &&
2613 is_valid_ethertype(mdev, flow_attr, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002614}
2615
2616static void put_flow_table(struct mlx5_ib_dev *dev,
2617 struct mlx5_ib_flow_prio *prio, bool ft_added)
2618{
2619 prio->refcount -= !!ft_added;
2620 if (!prio->refcount) {
2621 mlx5_destroy_flow_table(prio->flow_table);
2622 prio->flow_table = NULL;
2623 }
2624}
2625
2626static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
2627{
2628 struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
2629 struct mlx5_ib_flow_handler *handler = container_of(flow_id,
2630 struct mlx5_ib_flow_handler,
2631 ibflow);
2632 struct mlx5_ib_flow_handler *iter, *tmp;
2633
2634 mutex_lock(&dev->flow_db.lock);
2635
2636 list_for_each_entry_safe(iter, tmp, &handler->list, list) {
Mark Bloch74491de2016-08-31 11:24:25 +00002637 mlx5_del_flow_rules(iter->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002638 put_flow_table(dev, iter->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002639 list_del(&iter->list);
2640 kfree(iter);
2641 }
2642
Mark Bloch74491de2016-08-31 11:24:25 +00002643 mlx5_del_flow_rules(handler->rule);
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002644 put_flow_table(dev, handler->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002645 mutex_unlock(&dev->flow_db.lock);
2646
2647 kfree(handler);
2648
2649 return 0;
2650}
2651
Maor Gottlieb35d190112016-03-07 18:51:47 +02002652static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
2653{
2654 priority *= 2;
2655 if (!dont_trap)
2656 priority++;
2657 return priority;
2658}
2659
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002660enum flow_table_type {
2661 MLX5_IB_FT_RX,
2662 MLX5_IB_FT_TX
2663};
2664
Maor Gottlieb00b7c2a2017-03-29 06:09:01 +03002665#define MLX5_FS_MAX_TYPES 6
2666#define MLX5_FS_MAX_ENTRIES BIT(16)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002667static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002668 struct ib_flow_attr *flow_attr,
2669 enum flow_table_type ft_type)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002670{
Maor Gottlieb35d190112016-03-07 18:51:47 +02002671 bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002672 struct mlx5_flow_namespace *ns = NULL;
2673 struct mlx5_ib_flow_prio *prio;
2674 struct mlx5_flow_table *ft;
Maor Gottliebdac388e2017-03-29 06:09:00 +03002675 int max_table_size;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002676 int num_entries;
2677 int num_groups;
2678 int priority;
2679 int err = 0;
2680
Maor Gottliebdac388e2017-03-29 06:09:00 +03002681 max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
2682 log_max_ft_size));
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002683 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002684 if (flow_is_multicast_only(flow_attr) &&
2685 !dont_trap)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002686 priority = MLX5_IB_FLOW_MCAST_PRIO;
2687 else
Maor Gottlieb35d190112016-03-07 18:51:47 +02002688 priority = ib_prio_to_core_prio(flow_attr->priority,
2689 dont_trap);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002690 ns = mlx5_get_flow_namespace(dev->mdev,
2691 MLX5_FLOW_NAMESPACE_BYPASS);
2692 num_entries = MLX5_FS_MAX_ENTRIES;
2693 num_groups = MLX5_FS_MAX_TYPES;
2694 prio = &dev->flow_db.prios[priority];
2695 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2696 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2697 ns = mlx5_get_flow_namespace(dev->mdev,
2698 MLX5_FLOW_NAMESPACE_LEFTOVERS);
2699 build_leftovers_ft_param(&priority,
2700 &num_entries,
2701 &num_groups);
2702 prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002703 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2704 if (!MLX5_CAP_FLOWTABLE(dev->mdev,
2705 allow_sniffer_and_nic_rx_shared_tir))
2706 return ERR_PTR(-ENOTSUPP);
2707
2708 ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
2709 MLX5_FLOW_NAMESPACE_SNIFFER_RX :
2710 MLX5_FLOW_NAMESPACE_SNIFFER_TX);
2711
2712 prio = &dev->flow_db.sniffer[ft_type];
2713 priority = 0;
2714 num_entries = 1;
2715 num_groups = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002716 }
2717
2718 if (!ns)
2719 return ERR_PTR(-ENOTSUPP);
2720
Maor Gottliebdac388e2017-03-29 06:09:00 +03002721 if (num_entries > max_table_size)
2722 return ERR_PTR(-ENOMEM);
2723
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002724 ft = prio->flow_table;
2725 if (!ft) {
2726 ft = mlx5_create_auto_grouped_flow_table(ns, priority,
2727 num_entries,
Maor Gottliebd63cd282016-04-29 01:36:35 +03002728 num_groups,
Hadar Hen Zionc9f1b072016-11-07 15:14:44 +02002729 0, 0);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002730
2731 if (!IS_ERR(ft)) {
2732 prio->refcount = 0;
2733 prio->flow_table = ft;
2734 } else {
2735 err = PTR_ERR(ft);
2736 }
2737 }
2738
2739 return err ? ERR_PTR(err) : prio;
2740}
2741
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002742static void set_underlay_qp(struct mlx5_ib_dev *dev,
2743 struct mlx5_flow_spec *spec,
2744 u32 underlay_qpn)
2745{
2746 void *misc_params_c = MLX5_ADDR_OF(fte_match_param,
2747 spec->match_criteria,
2748 misc_parameters);
2749 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, spec->match_value,
2750 misc_parameters);
2751
2752 if (underlay_qpn &&
2753 MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
2754 ft_field_support.bth_dst_qp)) {
2755 MLX5_SET(fte_match_set_misc,
2756 misc_params_v, bth_dst_qp, underlay_qpn);
2757 MLX5_SET(fte_match_set_misc,
2758 misc_params_c, bth_dst_qp, 0xffffff);
2759 }
2760}
2761
2762static struct mlx5_ib_flow_handler *_create_flow_rule(struct mlx5_ib_dev *dev,
2763 struct mlx5_ib_flow_prio *ft_prio,
2764 const struct ib_flow_attr *flow_attr,
2765 struct mlx5_flow_destination *dst,
2766 u32 underlay_qpn)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002767{
2768 struct mlx5_flow_table *ft = ft_prio->flow_table;
2769 struct mlx5_ib_flow_handler *handler;
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002770 struct mlx5_flow_act flow_act = {0};
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002771 struct mlx5_flow_spec *spec;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002772 struct mlx5_flow_destination *rule_dst = dst;
Maor Gottliebdd063d02016-08-28 14:16:32 +03002773 const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002774 unsigned int spec_index;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002775 u32 flow_tag = MLX5_FS_DEFAULT_FLOW_TAG;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002776 bool is_drop = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002777 int err = 0;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002778 int dest_num = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002779
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002780 if (!is_valid_attr(dev->mdev, flow_attr))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002781 return ERR_PTR(-EINVAL);
2782
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002783 spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002784 handler = kzalloc(sizeof(*handler), GFP_KERNEL);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002785 if (!handler || !spec) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002786 err = -ENOMEM;
2787 goto free;
2788 }
2789
2790 INIT_LIST_HEAD(&handler->list);
2791
2792 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002793 err = parse_flow_attr(dev->mdev, spec->match_criteria,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002794 spec->match_value,
2795 ib_flow, &flow_tag, &is_drop);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002796 if (err < 0)
2797 goto free;
2798
2799 ib_flow += ((union ib_flow_spec *)ib_flow)->size;
2800 }
2801
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002802 if (!flow_is_multicast_only(flow_attr))
2803 set_underlay_qp(dev, spec, underlay_qpn);
2804
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002805 spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002806 if (is_drop) {
2807 flow_act.action = MLX5_FLOW_CONTEXT_ACTION_DROP;
2808 rule_dst = NULL;
2809 dest_num = 0;
2810 } else {
2811 flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
2812 MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
2813 }
Moses Reuben2ac693f2017-01-18 14:59:50 +02002814
2815 if (flow_tag != MLX5_FS_DEFAULT_FLOW_TAG &&
2816 (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2817 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
2818 mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
2819 flow_tag, flow_attr->type);
2820 err = -EINVAL;
2821 goto free;
2822 }
2823 flow_act.flow_tag = flow_tag;
Mark Bloch74491de2016-08-31 11:24:25 +00002824 handler->rule = mlx5_add_flow_rules(ft, spec,
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002825 &flow_act,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002826 rule_dst, dest_num);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002827
2828 if (IS_ERR(handler->rule)) {
2829 err = PTR_ERR(handler->rule);
2830 goto free;
2831 }
2832
Maor Gottliebd9d49802016-08-28 14:16:33 +03002833 ft_prio->refcount++;
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002834 handler->prio = ft_prio;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002835
2836 ft_prio->flow_table = ft;
2837free:
2838 if (err)
2839 kfree(handler);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002840 kvfree(spec);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002841 return err ? ERR_PTR(err) : handler;
2842}
2843
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002844static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
2845 struct mlx5_ib_flow_prio *ft_prio,
2846 const struct ib_flow_attr *flow_attr,
2847 struct mlx5_flow_destination *dst)
2848{
2849 return _create_flow_rule(dev, ft_prio, flow_attr, dst, 0);
2850}
2851
Maor Gottlieb35d190112016-03-07 18:51:47 +02002852static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
2853 struct mlx5_ib_flow_prio *ft_prio,
2854 struct ib_flow_attr *flow_attr,
2855 struct mlx5_flow_destination *dst)
2856{
2857 struct mlx5_ib_flow_handler *handler_dst = NULL;
2858 struct mlx5_ib_flow_handler *handler = NULL;
2859
2860 handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
2861 if (!IS_ERR(handler)) {
2862 handler_dst = create_flow_rule(dev, ft_prio,
2863 flow_attr, dst);
2864 if (IS_ERR(handler_dst)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002865 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002866 ft_prio->refcount--;
Maor Gottlieb35d190112016-03-07 18:51:47 +02002867 kfree(handler);
2868 handler = handler_dst;
2869 } else {
2870 list_add(&handler_dst->list, &handler->list);
2871 }
2872 }
2873
2874 return handler;
2875}
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002876enum {
2877 LEFTOVERS_MC,
2878 LEFTOVERS_UC,
2879};
2880
2881static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
2882 struct mlx5_ib_flow_prio *ft_prio,
2883 struct ib_flow_attr *flow_attr,
2884 struct mlx5_flow_destination *dst)
2885{
2886 struct mlx5_ib_flow_handler *handler_ucast = NULL;
2887 struct mlx5_ib_flow_handler *handler = NULL;
2888
2889 static struct {
2890 struct ib_flow_attr flow_attr;
2891 struct ib_flow_spec_eth eth_flow;
2892 } leftovers_specs[] = {
2893 [LEFTOVERS_MC] = {
2894 .flow_attr = {
2895 .num_of_specs = 1,
2896 .size = sizeof(leftovers_specs[0])
2897 },
2898 .eth_flow = {
2899 .type = IB_FLOW_SPEC_ETH,
2900 .size = sizeof(struct ib_flow_spec_eth),
2901 .mask = {.dst_mac = {0x1} },
2902 .val = {.dst_mac = {0x1} }
2903 }
2904 },
2905 [LEFTOVERS_UC] = {
2906 .flow_attr = {
2907 .num_of_specs = 1,
2908 .size = sizeof(leftovers_specs[0])
2909 },
2910 .eth_flow = {
2911 .type = IB_FLOW_SPEC_ETH,
2912 .size = sizeof(struct ib_flow_spec_eth),
2913 .mask = {.dst_mac = {0x1} },
2914 .val = {.dst_mac = {} }
2915 }
2916 }
2917 };
2918
2919 handler = create_flow_rule(dev, ft_prio,
2920 &leftovers_specs[LEFTOVERS_MC].flow_attr,
2921 dst);
2922 if (!IS_ERR(handler) &&
2923 flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
2924 handler_ucast = create_flow_rule(dev, ft_prio,
2925 &leftovers_specs[LEFTOVERS_UC].flow_attr,
2926 dst);
2927 if (IS_ERR(handler_ucast)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002928 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002929 ft_prio->refcount--;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002930 kfree(handler);
2931 handler = handler_ucast;
2932 } else {
2933 list_add(&handler_ucast->list, &handler->list);
2934 }
2935 }
2936
2937 return handler;
2938}
2939
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002940static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
2941 struct mlx5_ib_flow_prio *ft_rx,
2942 struct mlx5_ib_flow_prio *ft_tx,
2943 struct mlx5_flow_destination *dst)
2944{
2945 struct mlx5_ib_flow_handler *handler_rx;
2946 struct mlx5_ib_flow_handler *handler_tx;
2947 int err;
2948 static const struct ib_flow_attr flow_attr = {
2949 .num_of_specs = 0,
2950 .size = sizeof(flow_attr)
2951 };
2952
2953 handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
2954 if (IS_ERR(handler_rx)) {
2955 err = PTR_ERR(handler_rx);
2956 goto err;
2957 }
2958
2959 handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
2960 if (IS_ERR(handler_tx)) {
2961 err = PTR_ERR(handler_tx);
2962 goto err_tx;
2963 }
2964
2965 list_add(&handler_tx->list, &handler_rx->list);
2966
2967 return handler_rx;
2968
2969err_tx:
Mark Bloch74491de2016-08-31 11:24:25 +00002970 mlx5_del_flow_rules(handler_rx->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002971 ft_rx->refcount--;
2972 kfree(handler_rx);
2973err:
2974 return ERR_PTR(err);
2975}
2976
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002977static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
2978 struct ib_flow_attr *flow_attr,
2979 int domain)
2980{
2981 struct mlx5_ib_dev *dev = to_mdev(qp->device);
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002982 struct mlx5_ib_qp *mqp = to_mqp(qp);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002983 struct mlx5_ib_flow_handler *handler = NULL;
2984 struct mlx5_flow_destination *dst = NULL;
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002985 struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002986 struct mlx5_ib_flow_prio *ft_prio;
2987 int err;
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002988 int underlay_qpn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002989
2990 if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
Maor Gottliebdac388e2017-03-29 06:09:00 +03002991 return ERR_PTR(-ENOMEM);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002992
2993 if (domain != IB_FLOW_DOMAIN_USER ||
Daniel Jurgens508562d2018-01-04 17:25:34 +02002994 flow_attr->port > dev->num_ports ||
Maor Gottlieb35d190112016-03-07 18:51:47 +02002995 (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002996 return ERR_PTR(-EINVAL);
2997
2998 dst = kzalloc(sizeof(*dst), GFP_KERNEL);
2999 if (!dst)
3000 return ERR_PTR(-ENOMEM);
3001
3002 mutex_lock(&dev->flow_db.lock);
3003
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003004 ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003005 if (IS_ERR(ft_prio)) {
3006 err = PTR_ERR(ft_prio);
3007 goto unlock;
3008 }
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003009 if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
3010 ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
3011 if (IS_ERR(ft_prio_tx)) {
3012 err = PTR_ERR(ft_prio_tx);
3013 ft_prio_tx = NULL;
3014 goto destroy_ft;
3015 }
3016 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003017
3018 dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03003019 if (mqp->flags & MLX5_IB_QP_RSS)
3020 dst->tir_num = mqp->rss_qp.tirn;
3021 else
3022 dst->tir_num = mqp->raw_packet_qp.rq.tirn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003023
3024 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02003025 if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
3026 handler = create_dont_trap_rule(dev, ft_prio,
3027 flow_attr, dst);
3028 } else {
Yishai Hadasa550ddf2017-08-17 15:52:33 +03003029 underlay_qpn = (mqp->flags & MLX5_IB_QP_UNDERLAY) ?
3030 mqp->underlay_qpn : 0;
3031 handler = _create_flow_rule(dev, ft_prio, flow_attr,
3032 dst, underlay_qpn);
Maor Gottlieb35d190112016-03-07 18:51:47 +02003033 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003034 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
3035 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
3036 handler = create_leftovers_rule(dev, ft_prio, flow_attr,
3037 dst);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003038 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
3039 handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003040 } else {
3041 err = -EINVAL;
3042 goto destroy_ft;
3043 }
3044
3045 if (IS_ERR(handler)) {
3046 err = PTR_ERR(handler);
3047 handler = NULL;
3048 goto destroy_ft;
3049 }
3050
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003051 mutex_unlock(&dev->flow_db.lock);
3052 kfree(dst);
3053
3054 return &handler->ibflow;
3055
3056destroy_ft:
3057 put_flow_table(dev, ft_prio, false);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003058 if (ft_prio_tx)
3059 put_flow_table(dev, ft_prio_tx, false);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003060unlock:
3061 mutex_unlock(&dev->flow_db.lock);
3062 kfree(dst);
3063 kfree(handler);
3064 return ERR_PTR(err);
3065}
3066
Eli Cohene126ba92013-07-07 17:25:49 +03003067static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
3068{
3069 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
Yishai Hadas81e30882017-06-08 16:15:09 +03003070 struct mlx5_ib_qp *mqp = to_mqp(ibqp);
Eli Cohene126ba92013-07-07 17:25:49 +03003071 int err;
3072
Yishai Hadas81e30882017-06-08 16:15:09 +03003073 if (mqp->flags & MLX5_IB_QP_UNDERLAY) {
3074 mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
3075 return -EOPNOTSUPP;
3076 }
3077
Jack Morgenstein9603b612014-07-28 23:30:22 +03003078 err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03003079 if (err)
3080 mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
3081 ibqp->qp_num, gid->raw);
3082
3083 return err;
3084}
3085
3086static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
3087{
3088 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
3089 int err;
3090
Jack Morgenstein9603b612014-07-28 23:30:22 +03003091 err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03003092 if (err)
3093 mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
3094 ibqp->qp_num, gid->raw);
3095
3096 return err;
3097}
3098
3099static int init_node_data(struct mlx5_ib_dev *dev)
3100{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003101 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03003102
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003103 err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
Eli Cohene126ba92013-07-07 17:25:49 +03003104 if (err)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003105 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03003106
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003107 dev->mdev->rev_id = dev->mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +03003108
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003109 return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
Eli Cohene126ba92013-07-07 17:25:49 +03003110}
3111
3112static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
3113 char *buf)
3114{
3115 struct mlx5_ib_dev *dev =
3116 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
3117
Jack Morgenstein9603b612014-07-28 23:30:22 +03003118 return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
Eli Cohene126ba92013-07-07 17:25:49 +03003119}
3120
3121static ssize_t show_reg_pages(struct device *device,
3122 struct device_attribute *attr, char *buf)
3123{
3124 struct mlx5_ib_dev *dev =
3125 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
3126
Haggai Eran6aec21f2014-12-11 17:04:23 +02003127 return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
Eli Cohene126ba92013-07-07 17:25:49 +03003128}
3129
3130static ssize_t show_hca(struct device *device, struct device_attribute *attr,
3131 char *buf)
3132{
3133 struct mlx5_ib_dev *dev =
3134 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03003135 return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
Eli Cohene126ba92013-07-07 17:25:49 +03003136}
3137
Eli Cohene126ba92013-07-07 17:25:49 +03003138static ssize_t show_rev(struct device *device, struct device_attribute *attr,
3139 char *buf)
3140{
3141 struct mlx5_ib_dev *dev =
3142 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03003143 return sprintf(buf, "%x\n", dev->mdev->rev_id);
Eli Cohene126ba92013-07-07 17:25:49 +03003144}
3145
3146static ssize_t show_board(struct device *device, struct device_attribute *attr,
3147 char *buf)
3148{
3149 struct mlx5_ib_dev *dev =
3150 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
3151 return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
Jack Morgenstein9603b612014-07-28 23:30:22 +03003152 dev->mdev->board_id);
Eli Cohene126ba92013-07-07 17:25:49 +03003153}
3154
3155static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03003156static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
3157static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
3158static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
3159static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
3160
3161static struct device_attribute *mlx5_class_attributes[] = {
3162 &dev_attr_hw_rev,
Eli Cohene126ba92013-07-07 17:25:49 +03003163 &dev_attr_hca_type,
3164 &dev_attr_board_id,
3165 &dev_attr_fw_pages,
3166 &dev_attr_reg_pages,
3167};
3168
Haggai Eran7722f472016-02-29 15:45:07 +02003169static void pkey_change_handler(struct work_struct *work)
3170{
3171 struct mlx5_ib_port_resources *ports =
3172 container_of(work, struct mlx5_ib_port_resources,
3173 pkey_change_work);
3174
3175 mutex_lock(&ports->devr->mutex);
3176 mlx5_ib_gsi_pkey_change(ports->gsi);
3177 mutex_unlock(&ports->devr->mutex);
3178}
3179
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003180static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
3181{
3182 struct mlx5_ib_qp *mqp;
3183 struct mlx5_ib_cq *send_mcq, *recv_mcq;
3184 struct mlx5_core_cq *mcq;
3185 struct list_head cq_armed_list;
3186 unsigned long flags_qp;
3187 unsigned long flags_cq;
3188 unsigned long flags;
3189
3190 INIT_LIST_HEAD(&cq_armed_list);
3191
3192 /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
3193 spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
3194 list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
3195 spin_lock_irqsave(&mqp->sq.lock, flags_qp);
3196 if (mqp->sq.tail != mqp->sq.head) {
3197 send_mcq = to_mcq(mqp->ibqp.send_cq);
3198 spin_lock_irqsave(&send_mcq->lock, flags_cq);
3199 if (send_mcq->mcq.comp &&
3200 mqp->ibqp.send_cq->comp_handler) {
3201 if (!send_mcq->mcq.reset_notify_added) {
3202 send_mcq->mcq.reset_notify_added = 1;
3203 list_add_tail(&send_mcq->mcq.reset_notify,
3204 &cq_armed_list);
3205 }
3206 }
3207 spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
3208 }
3209 spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
3210 spin_lock_irqsave(&mqp->rq.lock, flags_qp);
3211 /* no handling is needed for SRQ */
3212 if (!mqp->ibqp.srq) {
3213 if (mqp->rq.tail != mqp->rq.head) {
3214 recv_mcq = to_mcq(mqp->ibqp.recv_cq);
3215 spin_lock_irqsave(&recv_mcq->lock, flags_cq);
3216 if (recv_mcq->mcq.comp &&
3217 mqp->ibqp.recv_cq->comp_handler) {
3218 if (!recv_mcq->mcq.reset_notify_added) {
3219 recv_mcq->mcq.reset_notify_added = 1;
3220 list_add_tail(&recv_mcq->mcq.reset_notify,
3221 &cq_armed_list);
3222 }
3223 }
3224 spin_unlock_irqrestore(&recv_mcq->lock,
3225 flags_cq);
3226 }
3227 }
3228 spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
3229 }
3230 /*At that point all inflight post send were put to be executed as of we
3231 * lock/unlock above locks Now need to arm all involved CQs.
3232 */
3233 list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
3234 mcq->comp(mcq);
3235 }
3236 spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
3237}
3238
Maor Gottlieb03404e82017-05-30 10:29:13 +03003239static void delay_drop_handler(struct work_struct *work)
3240{
3241 int err;
3242 struct mlx5_ib_delay_drop *delay_drop =
3243 container_of(work, struct mlx5_ib_delay_drop,
3244 delay_drop_work);
3245
Maor Gottliebfe248c32017-05-30 10:29:14 +03003246 atomic_inc(&delay_drop->events_cnt);
3247
Maor Gottlieb03404e82017-05-30 10:29:13 +03003248 mutex_lock(&delay_drop->lock);
3249 err = mlx5_core_set_delay_drop(delay_drop->dev->mdev,
3250 delay_drop->timeout);
3251 if (err) {
3252 mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
3253 delay_drop->timeout);
3254 delay_drop->activate = false;
3255 }
3256 mutex_unlock(&delay_drop->lock);
3257}
3258
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003259static void mlx5_ib_handle_event(struct work_struct *_work)
Eli Cohene126ba92013-07-07 17:25:49 +03003260{
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003261 struct mlx5_ib_event_work *work =
3262 container_of(_work, struct mlx5_ib_event_work, work);
3263 struct mlx5_ib_dev *ibdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003264 struct ib_event ibev;
Eli Cohendbaaff22016-10-27 16:36:44 +03003265 bool fatal = false;
Daniel Jurgensaba46212018-02-25 13:39:53 +02003266 u8 port = (u8)work->param;
Eli Cohene126ba92013-07-07 17:25:49 +03003267
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003268 if (mlx5_core_is_mp_slave(work->dev)) {
3269 ibdev = mlx5_ib_get_ibdev_from_mpi(work->context);
3270 if (!ibdev)
3271 goto out;
3272 } else {
3273 ibdev = work->context;
3274 }
3275
3276 switch (work->event) {
Eli Cohene126ba92013-07-07 17:25:49 +03003277 case MLX5_DEV_EVENT_SYS_ERROR:
Eli Cohene126ba92013-07-07 17:25:49 +03003278 ibev.event = IB_EVENT_DEVICE_FATAL;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003279 mlx5_ib_handle_internal_error(ibdev);
Eli Cohendbaaff22016-10-27 16:36:44 +03003280 fatal = true;
Eli Cohene126ba92013-07-07 17:25:49 +03003281 break;
3282
3283 case MLX5_DEV_EVENT_PORT_UP:
Eli Cohene126ba92013-07-07 17:25:49 +03003284 case MLX5_DEV_EVENT_PORT_DOWN:
Noa Osherovich2788cf32016-06-04 15:15:29 +03003285 case MLX5_DEV_EVENT_PORT_INITIALIZED:
Aviv Heller5ec8c832016-09-18 20:48:00 +03003286 /* In RoCE, port up/down events are handled in
3287 * mlx5_netdev_event().
3288 */
3289 if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
3290 IB_LINK_LAYER_ETHERNET)
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003291 goto out;
Aviv Heller5ec8c832016-09-18 20:48:00 +03003292
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003293 ibev.event = (work->event == MLX5_DEV_EVENT_PORT_UP) ?
Aviv Heller5ec8c832016-09-18 20:48:00 +03003294 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
Eli Cohene126ba92013-07-07 17:25:49 +03003295 break;
3296
Eli Cohene126ba92013-07-07 17:25:49 +03003297 case MLX5_DEV_EVENT_LID_CHANGE:
3298 ibev.event = IB_EVENT_LID_CHANGE;
Eli Cohene126ba92013-07-07 17:25:49 +03003299 break;
3300
3301 case MLX5_DEV_EVENT_PKEY_CHANGE:
3302 ibev.event = IB_EVENT_PKEY_CHANGE;
Haggai Eran7722f472016-02-29 15:45:07 +02003303 schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03003304 break;
3305
3306 case MLX5_DEV_EVENT_GUID_CHANGE:
3307 ibev.event = IB_EVENT_GID_CHANGE;
Eli Cohene126ba92013-07-07 17:25:49 +03003308 break;
3309
3310 case MLX5_DEV_EVENT_CLIENT_REREG:
3311 ibev.event = IB_EVENT_CLIENT_REREGISTER;
Eli Cohene126ba92013-07-07 17:25:49 +03003312 break;
Maor Gottlieb03404e82017-05-30 10:29:13 +03003313 case MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT:
3314 schedule_work(&ibdev->delay_drop.delay_drop_work);
3315 goto out;
Saeed Mahameedbdc37922016-09-29 19:35:38 +03003316 default:
Maor Gottlieb03404e82017-05-30 10:29:13 +03003317 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03003318 }
3319
3320 ibev.device = &ibdev->ib_dev;
3321 ibev.element.port_num = port;
3322
Daniel Jurgensaba46212018-02-25 13:39:53 +02003323 if (!rdma_is_port_valid(&ibdev->ib_dev, port)) {
Eli Cohena0c84c32013-09-11 16:35:27 +03003324 mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
Maor Gottlieb03404e82017-05-30 10:29:13 +03003325 goto out;
Eli Cohena0c84c32013-09-11 16:35:27 +03003326 }
3327
Eli Cohene126ba92013-07-07 17:25:49 +03003328 if (ibdev->ib_active)
3329 ib_dispatch_event(&ibev);
Eli Cohendbaaff22016-10-27 16:36:44 +03003330
3331 if (fatal)
3332 ibdev->ib_active = false;
Maor Gottlieb03404e82017-05-30 10:29:13 +03003333out:
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003334 kfree(work);
3335}
3336
3337static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
3338 enum mlx5_dev_event event, unsigned long param)
3339{
3340 struct mlx5_ib_event_work *work;
3341
3342 work = kmalloc(sizeof(*work), GFP_ATOMIC);
Leon Romanovsky10bea9c2018-01-19 13:07:11 +02003343 if (!work)
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003344 return;
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003345
Leon Romanovsky10bea9c2018-01-19 13:07:11 +02003346 INIT_WORK(&work->work, mlx5_ib_handle_event);
3347 work->dev = dev;
3348 work->param = param;
3349 work->context = context;
3350 work->event = event;
3351
3352 queue_work(mlx5_ib_event_wq, &work->work);
Eli Cohene126ba92013-07-07 17:25:49 +03003353}
3354
Maor Gottliebc43f1112017-01-18 14:10:33 +02003355static int set_has_smi_cap(struct mlx5_ib_dev *dev)
3356{
3357 struct mlx5_hca_vport_context vport_ctx;
3358 int err;
3359 int port;
3360
Daniel Jurgens508562d2018-01-04 17:25:34 +02003361 for (port = 1; port <= dev->num_ports; port++) {
Maor Gottliebc43f1112017-01-18 14:10:33 +02003362 dev->mdev->port_caps[port - 1].has_smi = false;
3363 if (MLX5_CAP_GEN(dev->mdev, port_type) ==
3364 MLX5_CAP_PORT_TYPE_IB) {
3365 if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
3366 err = mlx5_query_hca_vport_context(dev->mdev, 0,
3367 port, 0,
3368 &vport_ctx);
3369 if (err) {
3370 mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
3371 port, err);
3372 return err;
3373 }
3374 dev->mdev->port_caps[port - 1].has_smi =
3375 vport_ctx.has_smi;
3376 } else {
3377 dev->mdev->port_caps[port - 1].has_smi = true;
3378 }
3379 }
3380 }
3381 return 0;
3382}
3383
Eli Cohene126ba92013-07-07 17:25:49 +03003384static void get_ext_port_caps(struct mlx5_ib_dev *dev)
3385{
3386 int port;
3387
Daniel Jurgens508562d2018-01-04 17:25:34 +02003388 for (port = 1; port <= dev->num_ports; port++)
Eli Cohene126ba92013-07-07 17:25:49 +03003389 mlx5_query_ext_port_caps(dev, port);
3390}
3391
Daniel Jurgens32f69e42018-01-04 17:25:36 +02003392static int get_port_caps(struct mlx5_ib_dev *dev, u8 port)
Eli Cohene126ba92013-07-07 17:25:49 +03003393{
3394 struct ib_device_attr *dprops = NULL;
3395 struct ib_port_attr *pprops = NULL;
Dan Carpenterf614fc12015-01-12 11:56:58 +03003396 int err = -ENOMEM;
Matan Barak2528e332015-06-11 16:35:25 +03003397 struct ib_udata uhw = {.inlen = 0, .outlen = 0};
Eli Cohene126ba92013-07-07 17:25:49 +03003398
3399 pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
3400 if (!pprops)
3401 goto out;
3402
3403 dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
3404 if (!dprops)
3405 goto out;
3406
Maor Gottliebc43f1112017-01-18 14:10:33 +02003407 err = set_has_smi_cap(dev);
3408 if (err)
3409 goto out;
3410
Matan Barak2528e332015-06-11 16:35:25 +03003411 err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
Eli Cohene126ba92013-07-07 17:25:49 +03003412 if (err) {
3413 mlx5_ib_warn(dev, "query_device failed %d\n", err);
3414 goto out;
3415 }
3416
Daniel Jurgens32f69e42018-01-04 17:25:36 +02003417 memset(pprops, 0, sizeof(*pprops));
3418 err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
3419 if (err) {
3420 mlx5_ib_warn(dev, "query_port %d failed %d\n",
3421 port, err);
3422 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03003423 }
3424
Daniel Jurgens32f69e42018-01-04 17:25:36 +02003425 dev->mdev->port_caps[port - 1].pkey_table_len =
3426 dprops->max_pkeys;
3427 dev->mdev->port_caps[port - 1].gid_table_len =
3428 pprops->gid_tbl_len;
3429 mlx5_ib_dbg(dev, "port %d: pkey_table_len %d, gid_table_len %d\n",
3430 port, dprops->max_pkeys, pprops->gid_tbl_len);
3431
Eli Cohene126ba92013-07-07 17:25:49 +03003432out:
3433 kfree(pprops);
3434 kfree(dprops);
3435
3436 return err;
3437}
3438
3439static void destroy_umrc_res(struct mlx5_ib_dev *dev)
3440{
3441 int err;
3442
3443 err = mlx5_mr_cache_cleanup(dev);
3444 if (err)
3445 mlx5_ib_warn(dev, "mr cache cleanup failed\n");
3446
3447 mlx5_ib_destroy_qp(dev->umrc.qp);
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003448 ib_free_cq(dev->umrc.cq);
Eli Cohene126ba92013-07-07 17:25:49 +03003449 ib_dealloc_pd(dev->umrc.pd);
3450}
3451
3452enum {
3453 MAX_UMR_WR = 128,
3454};
3455
3456static int create_umr_res(struct mlx5_ib_dev *dev)
3457{
3458 struct ib_qp_init_attr *init_attr = NULL;
3459 struct ib_qp_attr *attr = NULL;
3460 struct ib_pd *pd;
3461 struct ib_cq *cq;
3462 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +03003463 int ret;
3464
3465 attr = kzalloc(sizeof(*attr), GFP_KERNEL);
3466 init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
3467 if (!attr || !init_attr) {
3468 ret = -ENOMEM;
3469 goto error_0;
3470 }
3471
Christoph Hellwiged082d32016-09-05 12:56:17 +02003472 pd = ib_alloc_pd(&dev->ib_dev, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03003473 if (IS_ERR(pd)) {
3474 mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
3475 ret = PTR_ERR(pd);
3476 goto error_0;
3477 }
3478
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003479 cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
Eli Cohene126ba92013-07-07 17:25:49 +03003480 if (IS_ERR(cq)) {
3481 mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
3482 ret = PTR_ERR(cq);
3483 goto error_2;
3484 }
Eli Cohene126ba92013-07-07 17:25:49 +03003485
3486 init_attr->send_cq = cq;
3487 init_attr->recv_cq = cq;
3488 init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
3489 init_attr->cap.max_send_wr = MAX_UMR_WR;
3490 init_attr->cap.max_send_sge = 1;
3491 init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
3492 init_attr->port_num = 1;
3493 qp = mlx5_ib_create_qp(pd, init_attr, NULL);
3494 if (IS_ERR(qp)) {
3495 mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
3496 ret = PTR_ERR(qp);
3497 goto error_3;
3498 }
3499 qp->device = &dev->ib_dev;
3500 qp->real_qp = qp;
3501 qp->uobject = NULL;
3502 qp->qp_type = MLX5_IB_QPT_REG_UMR;
Majd Dibbiny31fde032017-10-30 14:23:13 +02003503 qp->send_cq = init_attr->send_cq;
3504 qp->recv_cq = init_attr->recv_cq;
Eli Cohene126ba92013-07-07 17:25:49 +03003505
3506 attr->qp_state = IB_QPS_INIT;
3507 attr->port_num = 1;
3508 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
3509 IB_QP_PORT, NULL);
3510 if (ret) {
3511 mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
3512 goto error_4;
3513 }
3514
3515 memset(attr, 0, sizeof(*attr));
3516 attr->qp_state = IB_QPS_RTR;
3517 attr->path_mtu = IB_MTU_256;
3518
3519 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
3520 if (ret) {
3521 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
3522 goto error_4;
3523 }
3524
3525 memset(attr, 0, sizeof(*attr));
3526 attr->qp_state = IB_QPS_RTS;
3527 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
3528 if (ret) {
3529 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
3530 goto error_4;
3531 }
3532
3533 dev->umrc.qp = qp;
3534 dev->umrc.cq = cq;
Eli Cohene126ba92013-07-07 17:25:49 +03003535 dev->umrc.pd = pd;
3536
3537 sema_init(&dev->umrc.sem, MAX_UMR_WR);
3538 ret = mlx5_mr_cache_init(dev);
3539 if (ret) {
3540 mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
3541 goto error_4;
3542 }
3543
3544 kfree(attr);
3545 kfree(init_attr);
3546
3547 return 0;
3548
3549error_4:
3550 mlx5_ib_destroy_qp(qp);
3551
3552error_3:
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003553 ib_free_cq(cq);
Eli Cohene126ba92013-07-07 17:25:49 +03003554
3555error_2:
Eli Cohene126ba92013-07-07 17:25:49 +03003556 ib_dealloc_pd(pd);
3557
3558error_0:
3559 kfree(attr);
3560 kfree(init_attr);
3561 return ret;
3562}
3563
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003564static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
3565{
3566 switch (umr_fence_cap) {
3567 case MLX5_CAP_UMR_FENCE_NONE:
3568 return MLX5_FENCE_MODE_NONE;
3569 case MLX5_CAP_UMR_FENCE_SMALL:
3570 return MLX5_FENCE_MODE_INITIATOR_SMALL;
3571 default:
3572 return MLX5_FENCE_MODE_STRONG_ORDERING;
3573 }
3574}
3575
Eli Cohene126ba92013-07-07 17:25:49 +03003576static int create_dev_resources(struct mlx5_ib_resources *devr)
3577{
3578 struct ib_srq_init_attr attr;
3579 struct mlx5_ib_dev *dev;
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003580 struct ib_cq_init_attr cq_attr = {.cqe = 1};
Haggai Eran7722f472016-02-29 15:45:07 +02003581 int port;
Eli Cohene126ba92013-07-07 17:25:49 +03003582 int ret = 0;
3583
3584 dev = container_of(devr, struct mlx5_ib_dev, devr);
3585
Haggai Erand16e91d2016-02-29 15:45:05 +02003586 mutex_init(&devr->mutex);
3587
Eli Cohene126ba92013-07-07 17:25:49 +03003588 devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
3589 if (IS_ERR(devr->p0)) {
3590 ret = PTR_ERR(devr->p0);
3591 goto error0;
3592 }
3593 devr->p0->device = &dev->ib_dev;
3594 devr->p0->uobject = NULL;
3595 atomic_set(&devr->p0->usecnt, 0);
3596
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003597 devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03003598 if (IS_ERR(devr->c0)) {
3599 ret = PTR_ERR(devr->c0);
3600 goto error1;
3601 }
3602 devr->c0->device = &dev->ib_dev;
3603 devr->c0->uobject = NULL;
3604 devr->c0->comp_handler = NULL;
3605 devr->c0->event_handler = NULL;
3606 devr->c0->cq_context = NULL;
3607 atomic_set(&devr->c0->usecnt, 0);
3608
3609 devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3610 if (IS_ERR(devr->x0)) {
3611 ret = PTR_ERR(devr->x0);
3612 goto error2;
3613 }
3614 devr->x0->device = &dev->ib_dev;
3615 devr->x0->inode = NULL;
3616 atomic_set(&devr->x0->usecnt, 0);
3617 mutex_init(&devr->x0->tgt_qp_mutex);
3618 INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
3619
3620 devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3621 if (IS_ERR(devr->x1)) {
3622 ret = PTR_ERR(devr->x1);
3623 goto error3;
3624 }
3625 devr->x1->device = &dev->ib_dev;
3626 devr->x1->inode = NULL;
3627 atomic_set(&devr->x1->usecnt, 0);
3628 mutex_init(&devr->x1->tgt_qp_mutex);
3629 INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
3630
3631 memset(&attr, 0, sizeof(attr));
3632 attr.attr.max_sge = 1;
3633 attr.attr.max_wr = 1;
3634 attr.srq_type = IB_SRQT_XRC;
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003635 attr.ext.cq = devr->c0;
Eli Cohene126ba92013-07-07 17:25:49 +03003636 attr.ext.xrc.xrcd = devr->x0;
3637
3638 devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3639 if (IS_ERR(devr->s0)) {
3640 ret = PTR_ERR(devr->s0);
3641 goto error4;
3642 }
3643 devr->s0->device = &dev->ib_dev;
3644 devr->s0->pd = devr->p0;
3645 devr->s0->uobject = NULL;
3646 devr->s0->event_handler = NULL;
3647 devr->s0->srq_context = NULL;
3648 devr->s0->srq_type = IB_SRQT_XRC;
3649 devr->s0->ext.xrc.xrcd = devr->x0;
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003650 devr->s0->ext.cq = devr->c0;
Eli Cohene126ba92013-07-07 17:25:49 +03003651 atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003652 atomic_inc(&devr->s0->ext.cq->usecnt);
Eli Cohene126ba92013-07-07 17:25:49 +03003653 atomic_inc(&devr->p0->usecnt);
3654 atomic_set(&devr->s0->usecnt, 0);
3655
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003656 memset(&attr, 0, sizeof(attr));
3657 attr.attr.max_sge = 1;
3658 attr.attr.max_wr = 1;
3659 attr.srq_type = IB_SRQT_BASIC;
3660 devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3661 if (IS_ERR(devr->s1)) {
3662 ret = PTR_ERR(devr->s1);
3663 goto error5;
3664 }
3665 devr->s1->device = &dev->ib_dev;
3666 devr->s1->pd = devr->p0;
3667 devr->s1->uobject = NULL;
3668 devr->s1->event_handler = NULL;
3669 devr->s1->srq_context = NULL;
3670 devr->s1->srq_type = IB_SRQT_BASIC;
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003671 devr->s1->ext.cq = devr->c0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003672 atomic_inc(&devr->p0->usecnt);
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003673 atomic_set(&devr->s1->usecnt, 0);
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003674
Haggai Eran7722f472016-02-29 15:45:07 +02003675 for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
3676 INIT_WORK(&devr->ports[port].pkey_change_work,
3677 pkey_change_handler);
3678 devr->ports[port].devr = devr;
3679 }
3680
Eli Cohene126ba92013-07-07 17:25:49 +03003681 return 0;
3682
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003683error5:
3684 mlx5_ib_destroy_srq(devr->s0);
Eli Cohene126ba92013-07-07 17:25:49 +03003685error4:
3686 mlx5_ib_dealloc_xrcd(devr->x1);
3687error3:
3688 mlx5_ib_dealloc_xrcd(devr->x0);
3689error2:
3690 mlx5_ib_destroy_cq(devr->c0);
3691error1:
3692 mlx5_ib_dealloc_pd(devr->p0);
3693error0:
3694 return ret;
3695}
3696
3697static void destroy_dev_resources(struct mlx5_ib_resources *devr)
3698{
Haggai Eran7722f472016-02-29 15:45:07 +02003699 struct mlx5_ib_dev *dev =
3700 container_of(devr, struct mlx5_ib_dev, devr);
3701 int port;
3702
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003703 mlx5_ib_destroy_srq(devr->s1);
Eli Cohene126ba92013-07-07 17:25:49 +03003704 mlx5_ib_destroy_srq(devr->s0);
3705 mlx5_ib_dealloc_xrcd(devr->x0);
3706 mlx5_ib_dealloc_xrcd(devr->x1);
3707 mlx5_ib_destroy_cq(devr->c0);
3708 mlx5_ib_dealloc_pd(devr->p0);
Haggai Eran7722f472016-02-29 15:45:07 +02003709
3710 /* Make sure no change P_Key work items are still executing */
3711 for (port = 0; port < dev->num_ports; ++port)
3712 cancel_work_sync(&devr->ports[port].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03003713}
3714
Achiad Shochate53505a2015-12-23 18:47:25 +02003715static u32 get_core_cap_flags(struct ib_device *ibdev)
3716{
3717 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3718 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
3719 u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
3720 u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
Daniel Jurgens85c7c012018-01-04 17:25:43 +02003721 bool raw_support = !mlx5_core_mp_enabled(dev->mdev);
Achiad Shochate53505a2015-12-23 18:47:25 +02003722 u32 ret = 0;
3723
3724 if (ll == IB_LINK_LAYER_INFINIBAND)
3725 return RDMA_CORE_PORT_IBA_IB;
3726
Daniel Jurgens85c7c012018-01-04 17:25:43 +02003727 if (raw_support)
3728 ret = RDMA_CORE_PORT_RAW_PACKET;
Or Gerlitz72cd5712017-01-24 13:02:36 +02003729
Achiad Shochate53505a2015-12-23 18:47:25 +02003730 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003731 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003732
3733 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003734 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003735
3736 if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
3737 ret |= RDMA_CORE_PORT_IBA_ROCE;
3738
3739 if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
3740 ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
3741
3742 return ret;
3743}
3744
Ira Weiny77386132015-05-13 20:02:58 -04003745static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
3746 struct ib_port_immutable *immutable)
3747{
3748 struct ib_port_attr attr;
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003749 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3750 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
Ira Weiny77386132015-05-13 20:02:58 -04003751 int err;
3752
Or Gerlitzc4550c62017-01-24 13:02:39 +02003753 immutable->core_cap_flags = get_core_cap_flags(ibdev);
3754
3755 err = ib_query_port(ibdev, port_num, &attr);
Ira Weiny77386132015-05-13 20:02:58 -04003756 if (err)
3757 return err;
3758
3759 immutable->pkey_tbl_len = attr.pkey_tbl_len;
3760 immutable->gid_tbl_len = attr.gid_tbl_len;
Achiad Shochate53505a2015-12-23 18:47:25 +02003761 immutable->core_cap_flags = get_core_cap_flags(ibdev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003762 if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
3763 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
Ira Weiny77386132015-05-13 20:02:58 -04003764
3765 return 0;
3766}
3767
Leon Romanovsky9abb0d12017-06-27 16:49:53 +03003768static void get_dev_fw_str(struct ib_device *ibdev, char *str)
Ira Weinyc7342822016-06-15 02:22:01 -04003769{
3770 struct mlx5_ib_dev *dev =
3771 container_of(ibdev, struct mlx5_ib_dev, ib_dev);
Leon Romanovsky9abb0d12017-06-27 16:49:53 +03003772 snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
3773 fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
3774 fw_rev_sub(dev->mdev));
Ira Weinyc7342822016-06-15 02:22:01 -04003775}
3776
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003777static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003778{
3779 struct mlx5_core_dev *mdev = dev->mdev;
3780 struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
3781 MLX5_FLOW_NAMESPACE_LAG);
3782 struct mlx5_flow_table *ft;
3783 int err;
3784
3785 if (!ns || !mlx5_lag_is_active(mdev))
3786 return 0;
3787
3788 err = mlx5_cmd_create_vport_lag(mdev);
3789 if (err)
3790 return err;
3791
3792 ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
3793 if (IS_ERR(ft)) {
3794 err = PTR_ERR(ft);
3795 goto err_destroy_vport_lag;
3796 }
3797
3798 dev->flow_db.lag_demux_ft = ft;
3799 return 0;
3800
3801err_destroy_vport_lag:
3802 mlx5_cmd_destroy_vport_lag(mdev);
3803 return err;
3804}
3805
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003806static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003807{
3808 struct mlx5_core_dev *mdev = dev->mdev;
3809
3810 if (dev->flow_db.lag_demux_ft) {
3811 mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
3812 dev->flow_db.lag_demux_ft = NULL;
3813
3814 mlx5_cmd_destroy_vport_lag(mdev);
3815 }
3816}
3817
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003818static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003819{
Achiad Shochate53505a2015-12-23 18:47:25 +02003820 int err;
3821
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003822 dev->roce[port_num].nb.notifier_call = mlx5_netdev_event;
3823 err = register_netdevice_notifier(&dev->roce[port_num].nb);
Aviv Heller5ec8c832016-09-18 20:48:00 +03003824 if (err) {
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003825 dev->roce[port_num].nb.notifier_call = NULL;
Achiad Shochate53505a2015-12-23 18:47:25 +02003826 return err;
Aviv Heller5ec8c832016-09-18 20:48:00 +03003827 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003828
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003829 return 0;
3830}
Achiad Shochate53505a2015-12-23 18:47:25 +02003831
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003832static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
Eli Cohene126ba92013-07-07 17:25:49 +03003833{
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003834 if (dev->roce[port_num].nb.notifier_call) {
3835 unregister_netdevice_notifier(&dev->roce[port_num].nb);
3836 dev->roce[port_num].nb.notifier_call = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03003837 }
3838}
3839
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003840static int mlx5_enable_eth(struct mlx5_ib_dev *dev, u8 port_num)
Eli Cohene126ba92013-07-07 17:25:49 +03003841{
Eli Cohene126ba92013-07-07 17:25:49 +03003842 int err;
3843
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003844 err = mlx5_add_netdev_notifier(dev, port_num);
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003845 if (err)
Achiad Shochate53505a2015-12-23 18:47:25 +02003846 return err;
Achiad Shochate53505a2015-12-23 18:47:25 +02003847
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003848 if (MLX5_CAP_GEN(dev->mdev, roce)) {
3849 err = mlx5_nic_vport_enable_roce(dev->mdev);
3850 if (err)
3851 goto err_unregister_netdevice_notifier;
3852 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003853
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003854 err = mlx5_eth_lag_init(dev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003855 if (err)
3856 goto err_disable_roce;
3857
Achiad Shochate53505a2015-12-23 18:47:25 +02003858 return 0;
3859
Aviv Heller9ef9c642016-09-18 20:48:01 +03003860err_disable_roce:
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003861 if (MLX5_CAP_GEN(dev->mdev, roce))
3862 mlx5_nic_vport_disable_roce(dev->mdev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003863
Achiad Shochate53505a2015-12-23 18:47:25 +02003864err_unregister_netdevice_notifier:
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003865 mlx5_remove_netdev_notifier(dev, port_num);
Achiad Shochate53505a2015-12-23 18:47:25 +02003866 return err;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003867}
3868
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003869static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003870{
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003871 mlx5_eth_lag_cleanup(dev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003872 if (MLX5_CAP_GEN(dev->mdev, roce))
3873 mlx5_nic_vport_disable_roce(dev->mdev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003874}
3875
Parav Pandite1f24a72017-04-16 07:29:29 +03003876struct mlx5_ib_counter {
Kamal Heib7c16f472017-01-18 15:25:09 +02003877 const char *name;
3878 size_t offset;
3879};
3880
3881#define INIT_Q_COUNTER(_name) \
3882 { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
3883
Parav Pandite1f24a72017-04-16 07:29:29 +03003884static const struct mlx5_ib_counter basic_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003885 INIT_Q_COUNTER(rx_write_requests),
3886 INIT_Q_COUNTER(rx_read_requests),
3887 INIT_Q_COUNTER(rx_atomic_requests),
3888 INIT_Q_COUNTER(out_of_buffer),
3889};
3890
Parav Pandite1f24a72017-04-16 07:29:29 +03003891static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003892 INIT_Q_COUNTER(out_of_sequence),
3893};
3894
Parav Pandite1f24a72017-04-16 07:29:29 +03003895static const struct mlx5_ib_counter retrans_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003896 INIT_Q_COUNTER(duplicate_request),
3897 INIT_Q_COUNTER(rnr_nak_retry_err),
3898 INIT_Q_COUNTER(packet_seq_err),
3899 INIT_Q_COUNTER(implied_nak_seq_err),
3900 INIT_Q_COUNTER(local_ack_timeout_err),
3901};
3902
Parav Pandite1f24a72017-04-16 07:29:29 +03003903#define INIT_CONG_COUNTER(_name) \
3904 { .name = #_name, .offset = \
3905 MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
3906
3907static const struct mlx5_ib_counter cong_cnts[] = {
3908 INIT_CONG_COUNTER(rp_cnp_ignored),
3909 INIT_CONG_COUNTER(rp_cnp_handled),
3910 INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
3911 INIT_CONG_COUNTER(np_cnp_sent),
3912};
3913
Parav Pandit58dcb602017-06-19 07:19:37 +03003914static const struct mlx5_ib_counter extended_err_cnts[] = {
3915 INIT_Q_COUNTER(resp_local_length_error),
3916 INIT_Q_COUNTER(resp_cqe_error),
3917 INIT_Q_COUNTER(req_cqe_error),
3918 INIT_Q_COUNTER(req_remote_invalid_request),
3919 INIT_Q_COUNTER(req_remote_access_errors),
3920 INIT_Q_COUNTER(resp_remote_access_errors),
3921 INIT_Q_COUNTER(resp_cqe_flush_error),
3922 INIT_Q_COUNTER(req_cqe_flush_error),
3923};
3924
Parav Pandite1f24a72017-04-16 07:29:29 +03003925static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03003926{
Daniel Jurgensaac44922018-01-04 17:25:40 +02003927 int i;
Mark Bloch0837e862016-06-17 15:10:55 +03003928
Kamal Heib7c16f472017-01-18 15:25:09 +02003929 for (i = 0; i < dev->num_ports; i++) {
Daniel Jurgensaac44922018-01-04 17:25:40 +02003930 if (dev->port[i].cnts.set_id)
3931 mlx5_core_dealloc_q_counter(dev->mdev,
3932 dev->port[i].cnts.set_id);
Parav Pandite1f24a72017-04-16 07:29:29 +03003933 kfree(dev->port[i].cnts.names);
3934 kfree(dev->port[i].cnts.offsets);
Kamal Heib7c16f472017-01-18 15:25:09 +02003935 }
3936}
3937
Parav Pandite1f24a72017-04-16 07:29:29 +03003938static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
3939 struct mlx5_ib_counters *cnts)
Kamal Heib7c16f472017-01-18 15:25:09 +02003940{
3941 u32 num_counters;
3942
3943 num_counters = ARRAY_SIZE(basic_q_cnts);
3944
3945 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
3946 num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
3947
3948 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
3949 num_counters += ARRAY_SIZE(retrans_q_cnts);
Parav Pandit58dcb602017-06-19 07:19:37 +03003950
3951 if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters))
3952 num_counters += ARRAY_SIZE(extended_err_cnts);
3953
Parav Pandite1f24a72017-04-16 07:29:29 +03003954 cnts->num_q_counters = num_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +02003955
Parav Pandite1f24a72017-04-16 07:29:29 +03003956 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3957 cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
3958 num_counters += ARRAY_SIZE(cong_cnts);
3959 }
3960
3961 cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
3962 if (!cnts->names)
Kamal Heib7c16f472017-01-18 15:25:09 +02003963 return -ENOMEM;
3964
Parav Pandite1f24a72017-04-16 07:29:29 +03003965 cnts->offsets = kcalloc(num_counters,
3966 sizeof(cnts->offsets), GFP_KERNEL);
3967 if (!cnts->offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02003968 goto err_names;
3969
Kamal Heib7c16f472017-01-18 15:25:09 +02003970 return 0;
3971
3972err_names:
Parav Pandite1f24a72017-04-16 07:29:29 +03003973 kfree(cnts->names);
Daniel Jurgensaac44922018-01-04 17:25:40 +02003974 cnts->names = NULL;
Kamal Heib7c16f472017-01-18 15:25:09 +02003975 return -ENOMEM;
3976}
3977
Parav Pandite1f24a72017-04-16 07:29:29 +03003978static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
3979 const char **names,
3980 size_t *offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02003981{
3982 int i;
3983 int j = 0;
3984
3985 for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
3986 names[j] = basic_q_cnts[i].name;
3987 offsets[j] = basic_q_cnts[i].offset;
3988 }
3989
3990 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
3991 for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
3992 names[j] = out_of_seq_q_cnts[i].name;
3993 offsets[j] = out_of_seq_q_cnts[i].offset;
3994 }
3995 }
3996
3997 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
3998 for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
3999 names[j] = retrans_q_cnts[i].name;
4000 offsets[j] = retrans_q_cnts[i].offset;
4001 }
4002 }
Parav Pandite1f24a72017-04-16 07:29:29 +03004003
Parav Pandit58dcb602017-06-19 07:19:37 +03004004 if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) {
4005 for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) {
4006 names[j] = extended_err_cnts[i].name;
4007 offsets[j] = extended_err_cnts[i].offset;
4008 }
4009 }
4010
Parav Pandite1f24a72017-04-16 07:29:29 +03004011 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
4012 for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
4013 names[j] = cong_cnts[i].name;
4014 offsets[j] = cong_cnts[i].offset;
4015 }
4016 }
Mark Bloch0837e862016-06-17 15:10:55 +03004017}
4018
Parav Pandite1f24a72017-04-16 07:29:29 +03004019static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03004020{
Daniel Jurgensaac44922018-01-04 17:25:40 +02004021 int err = 0;
Mark Bloch0837e862016-06-17 15:10:55 +03004022 int i;
Mark Bloch0837e862016-06-17 15:10:55 +03004023
4024 for (i = 0; i < dev->num_ports; i++) {
Daniel Jurgensaac44922018-01-04 17:25:40 +02004025 err = __mlx5_ib_alloc_counters(dev, &dev->port[i].cnts);
4026 if (err)
4027 goto err_alloc;
Kamal Heib7c16f472017-01-18 15:25:09 +02004028
Daniel Jurgensaac44922018-01-04 17:25:40 +02004029 mlx5_ib_fill_counters(dev, dev->port[i].cnts.names,
4030 dev->port[i].cnts.offsets);
4031
4032 err = mlx5_core_alloc_q_counter(dev->mdev,
4033 &dev->port[i].cnts.set_id);
4034 if (err) {
Mark Bloch0837e862016-06-17 15:10:55 +03004035 mlx5_ib_warn(dev,
4036 "couldn't allocate queue counter for port %d, err %d\n",
Daniel Jurgensaac44922018-01-04 17:25:40 +02004037 i + 1, err);
4038 goto err_alloc;
Mark Bloch0837e862016-06-17 15:10:55 +03004039 }
Daniel Jurgensaac44922018-01-04 17:25:40 +02004040 dev->port[i].cnts.set_id_valid = true;
Mark Bloch0837e862016-06-17 15:10:55 +03004041 }
4042
4043 return 0;
4044
Daniel Jurgensaac44922018-01-04 17:25:40 +02004045err_alloc:
4046 mlx5_ib_dealloc_counters(dev);
4047 return err;
Mark Bloch0837e862016-06-17 15:10:55 +03004048}
4049
Mark Bloch0ad17a82016-06-17 15:10:56 +03004050static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
4051 u8 port_num)
4052{
Kamal Heib7c16f472017-01-18 15:25:09 +02004053 struct mlx5_ib_dev *dev = to_mdev(ibdev);
4054 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Mark Bloch0ad17a82016-06-17 15:10:56 +03004055
4056 /* We support only per port stats */
4057 if (port_num == 0)
4058 return NULL;
4059
Parav Pandite1f24a72017-04-16 07:29:29 +03004060 return rdma_alloc_hw_stats_struct(port->cnts.names,
4061 port->cnts.num_q_counters +
4062 port->cnts.num_cong_counters,
Mark Bloch0ad17a82016-06-17 15:10:56 +03004063 RDMA_HW_STATS_DEFAULT_LIFESPAN);
4064}
4065
Daniel Jurgensaac44922018-01-04 17:25:40 +02004066static int mlx5_ib_query_q_counters(struct mlx5_core_dev *mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03004067 struct mlx5_ib_port *port,
4068 struct rdma_hw_stats *stats)
4069{
4070 int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
4071 void *out;
4072 __be32 val;
4073 int ret, i;
4074
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004075 out = kvzalloc(outlen, GFP_KERNEL);
Parav Pandite1f24a72017-04-16 07:29:29 +03004076 if (!out)
4077 return -ENOMEM;
4078
Daniel Jurgensaac44922018-01-04 17:25:40 +02004079 ret = mlx5_core_query_q_counter(mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03004080 port->cnts.set_id, 0,
4081 out, outlen);
4082 if (ret)
4083 goto free;
4084
4085 for (i = 0; i < port->cnts.num_q_counters; i++) {
4086 val = *(__be32 *)(out + port->cnts.offsets[i]);
4087 stats->value[i] = (u64)be32_to_cpu(val);
4088 }
4089
4090free:
4091 kvfree(out);
4092 return ret;
4093}
4094
Mark Bloch0ad17a82016-06-17 15:10:56 +03004095static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
4096 struct rdma_hw_stats *stats,
Kamal Heib7c16f472017-01-18 15:25:09 +02004097 u8 port_num, int index)
Mark Bloch0ad17a82016-06-17 15:10:56 +03004098{
4099 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Kamal Heib7c16f472017-01-18 15:25:09 +02004100 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Daniel Jurgensaac44922018-01-04 17:25:40 +02004101 struct mlx5_core_dev *mdev;
Parav Pandite1f24a72017-04-16 07:29:29 +03004102 int ret, num_counters;
Daniel Jurgensaac44922018-01-04 17:25:40 +02004103 u8 mdev_port_num;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004104
Kamal Heib7c16f472017-01-18 15:25:09 +02004105 if (!stats)
Parav Pandite1f24a72017-04-16 07:29:29 +03004106 return -EINVAL;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004107
Daniel Jurgensaac44922018-01-04 17:25:40 +02004108 num_counters = port->cnts.num_q_counters + port->cnts.num_cong_counters;
4109
4110 /* q_counters are per IB device, query the master mdev */
4111 ret = mlx5_ib_query_q_counters(dev->mdev, port, stats);
Mark Bloch0ad17a82016-06-17 15:10:56 +03004112 if (ret)
Parav Pandite1f24a72017-04-16 07:29:29 +03004113 return ret;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004114
Parav Pandite1f24a72017-04-16 07:29:29 +03004115 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
Daniel Jurgensaac44922018-01-04 17:25:40 +02004116 mdev = mlx5_ib_get_native_port_mdev(dev, port_num,
4117 &mdev_port_num);
4118 if (!mdev) {
4119 /* If port is not affiliated yet, its in down state
4120 * which doesn't have any counters yet, so it would be
4121 * zero. So no need to read from the HCA.
4122 */
4123 goto done;
4124 }
Majd Dibbiny71a0ff62017-12-21 17:38:26 +02004125 ret = mlx5_lag_query_cong_counters(dev->mdev,
4126 stats->value +
4127 port->cnts.num_q_counters,
4128 port->cnts.num_cong_counters,
4129 port->cnts.offsets +
4130 port->cnts.num_q_counters);
Daniel Jurgensaac44922018-01-04 17:25:40 +02004131
4132 mlx5_ib_put_native_port_mdev(dev, port_num);
Parav Pandite1f24a72017-04-16 07:29:29 +03004133 if (ret)
4134 return ret;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004135 }
Kamal Heib7c16f472017-01-18 15:25:09 +02004136
Daniel Jurgensaac44922018-01-04 17:25:40 +02004137done:
Parav Pandite1f24a72017-04-16 07:29:29 +03004138 return num_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004139}
4140
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004141static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
4142{
4143 return mlx5_rdma_netdev_free(netdev);
4144}
4145
Erez Shitrit693dfd52017-04-27 17:01:34 +03004146static struct net_device*
4147mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
4148 u8 port_num,
4149 enum rdma_netdev_t type,
4150 const char *name,
4151 unsigned char name_assign_type,
4152 void (*setup)(struct net_device *))
4153{
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004154 struct net_device *netdev;
4155 struct rdma_netdev *rn;
4156
Erez Shitrit693dfd52017-04-27 17:01:34 +03004157 if (type != RDMA_NETDEV_IPOIB)
4158 return ERR_PTR(-EOPNOTSUPP);
4159
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004160 netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
4161 name, setup);
4162 if (likely(!IS_ERR_OR_NULL(netdev))) {
4163 rn = netdev_priv(netdev);
4164 rn->free_rdma_netdev = mlx5_ib_free_rdma_netdev;
4165 }
4166 return netdev;
Erez Shitrit693dfd52017-04-27 17:01:34 +03004167}
4168
Maor Gottliebfe248c32017-05-30 10:29:14 +03004169static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev)
4170{
4171 if (!dev->delay_drop.dbg)
4172 return;
4173 debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs);
4174 kfree(dev->delay_drop.dbg);
4175 dev->delay_drop.dbg = NULL;
4176}
4177
Maor Gottlieb03404e82017-05-30 10:29:13 +03004178static void cancel_delay_drop(struct mlx5_ib_dev *dev)
4179{
4180 if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
4181 return;
4182
4183 cancel_work_sync(&dev->delay_drop.delay_drop_work);
Maor Gottliebfe248c32017-05-30 10:29:14 +03004184 delay_drop_debugfs_cleanup(dev);
4185}
4186
4187static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
4188 size_t count, loff_t *pos)
4189{
4190 struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
4191 char lbuf[20];
4192 int len;
4193
4194 len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
4195 return simple_read_from_buffer(buf, count, pos, lbuf, len);
4196}
4197
4198static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
4199 size_t count, loff_t *pos)
4200{
4201 struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
4202 u32 timeout;
4203 u32 var;
4204
4205 if (kstrtouint_from_user(buf, count, 0, &var))
4206 return -EFAULT;
4207
4208 timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
4209 1000);
4210 if (timeout != var)
4211 mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
4212 timeout);
4213
4214 delay_drop->timeout = timeout;
4215
4216 return count;
4217}
4218
4219static const struct file_operations fops_delay_drop_timeout = {
4220 .owner = THIS_MODULE,
4221 .open = simple_open,
4222 .write = delay_drop_timeout_write,
4223 .read = delay_drop_timeout_read,
4224};
4225
4226static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev)
4227{
4228 struct mlx5_ib_dbg_delay_drop *dbg;
4229
4230 if (!mlx5_debugfs_root)
4231 return 0;
4232
4233 dbg = kzalloc(sizeof(*dbg), GFP_KERNEL);
4234 if (!dbg)
4235 return -ENOMEM;
4236
Sudip Mukherjeecbafad82017-09-18 12:28:48 +01004237 dev->delay_drop.dbg = dbg;
4238
Maor Gottliebfe248c32017-05-30 10:29:14 +03004239 dbg->dir_debugfs =
4240 debugfs_create_dir("delay_drop",
4241 dev->mdev->priv.dbg_root);
4242 if (!dbg->dir_debugfs)
Sudip Mukherjeecbafad82017-09-18 12:28:48 +01004243 goto out_debugfs;
Maor Gottliebfe248c32017-05-30 10:29:14 +03004244
4245 dbg->events_cnt_debugfs =
4246 debugfs_create_atomic_t("num_timeout_events", 0400,
4247 dbg->dir_debugfs,
4248 &dev->delay_drop.events_cnt);
4249 if (!dbg->events_cnt_debugfs)
4250 goto out_debugfs;
4251
4252 dbg->rqs_cnt_debugfs =
4253 debugfs_create_atomic_t("num_rqs", 0400,
4254 dbg->dir_debugfs,
4255 &dev->delay_drop.rqs_cnt);
4256 if (!dbg->rqs_cnt_debugfs)
4257 goto out_debugfs;
4258
4259 dbg->timeout_debugfs =
4260 debugfs_create_file("timeout", 0600,
4261 dbg->dir_debugfs,
4262 &dev->delay_drop,
4263 &fops_delay_drop_timeout);
4264 if (!dbg->timeout_debugfs)
4265 goto out_debugfs;
4266
4267 return 0;
4268
4269out_debugfs:
4270 delay_drop_debugfs_cleanup(dev);
4271 return -ENOMEM;
Maor Gottlieb03404e82017-05-30 10:29:13 +03004272}
4273
4274static void init_delay_drop(struct mlx5_ib_dev *dev)
4275{
4276 if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
4277 return;
4278
4279 mutex_init(&dev->delay_drop.lock);
4280 dev->delay_drop.dev = dev;
4281 dev->delay_drop.activate = false;
4282 dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
4283 INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
Maor Gottliebfe248c32017-05-30 10:29:14 +03004284 atomic_set(&dev->delay_drop.rqs_cnt, 0);
4285 atomic_set(&dev->delay_drop.events_cnt, 0);
4286
4287 if (delay_drop_debugfs_init(dev))
4288 mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n");
Maor Gottlieb03404e82017-05-30 10:29:13 +03004289}
4290
Leon Romanovsky84305d712017-08-17 15:50:53 +03004291static const struct cpumask *
4292mlx5_ib_get_vector_affinity(struct ib_device *ibdev, int comp_vector)
Sagi Grimberg40b24402017-07-13 11:09:42 +03004293{
4294 struct mlx5_ib_dev *dev = to_mdev(ibdev);
4295
4296 return mlx5_get_vector_affinity(dev->mdev, comp_vector);
4297}
4298
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004299/* The mlx5_ib_multiport_mutex should be held when calling this function */
4300static void mlx5_ib_unbind_slave_port(struct mlx5_ib_dev *ibdev,
4301 struct mlx5_ib_multiport_info *mpi)
4302{
4303 u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
4304 struct mlx5_ib_port *port = &ibdev->port[port_num];
4305 int comps;
4306 int err;
4307 int i;
4308
Parav Pandita9e546e2018-01-04 17:25:39 +02004309 mlx5_ib_cleanup_cong_debugfs(ibdev, port_num);
4310
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004311 spin_lock(&port->mp.mpi_lock);
4312 if (!mpi->ibdev) {
4313 spin_unlock(&port->mp.mpi_lock);
4314 return;
4315 }
4316 mpi->ibdev = NULL;
4317
4318 spin_unlock(&port->mp.mpi_lock);
4319 mlx5_remove_netdev_notifier(ibdev, port_num);
4320 spin_lock(&port->mp.mpi_lock);
4321
4322 comps = mpi->mdev_refcnt;
4323 if (comps) {
4324 mpi->unaffiliate = true;
4325 init_completion(&mpi->unref_comp);
4326 spin_unlock(&port->mp.mpi_lock);
4327
4328 for (i = 0; i < comps; i++)
4329 wait_for_completion(&mpi->unref_comp);
4330
4331 spin_lock(&port->mp.mpi_lock);
4332 mpi->unaffiliate = false;
4333 }
4334
4335 port->mp.mpi = NULL;
4336
4337 list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
4338
4339 spin_unlock(&port->mp.mpi_lock);
4340
4341 err = mlx5_nic_vport_unaffiliate_multiport(mpi->mdev);
4342
4343 mlx5_ib_dbg(ibdev, "unaffiliated port %d\n", port_num + 1);
4344 /* Log an error, still needed to cleanup the pointers and add
4345 * it back to the list.
4346 */
4347 if (err)
4348 mlx5_ib_err(ibdev, "Failed to unaffiliate port %u\n",
4349 port_num + 1);
4350
4351 ibdev->roce[port_num].last_port_state = IB_PORT_DOWN;
4352}
4353
4354/* The mlx5_ib_multiport_mutex should be held when calling this function */
4355static bool mlx5_ib_bind_slave_port(struct mlx5_ib_dev *ibdev,
4356 struct mlx5_ib_multiport_info *mpi)
4357{
4358 u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
4359 int err;
4360
4361 spin_lock(&ibdev->port[port_num].mp.mpi_lock);
4362 if (ibdev->port[port_num].mp.mpi) {
4363 mlx5_ib_warn(ibdev, "port %d already affiliated.\n",
4364 port_num + 1);
4365 spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
4366 return false;
4367 }
4368
4369 ibdev->port[port_num].mp.mpi = mpi;
4370 mpi->ibdev = ibdev;
4371 spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
4372
4373 err = mlx5_nic_vport_affiliate_multiport(ibdev->mdev, mpi->mdev);
4374 if (err)
4375 goto unbind;
4376
4377 err = get_port_caps(ibdev, mlx5_core_native_port_num(mpi->mdev));
4378 if (err)
4379 goto unbind;
4380
4381 err = mlx5_add_netdev_notifier(ibdev, port_num);
4382 if (err) {
4383 mlx5_ib_err(ibdev, "failed adding netdev notifier for port %u\n",
4384 port_num + 1);
4385 goto unbind;
4386 }
4387
Parav Pandita9e546e2018-01-04 17:25:39 +02004388 err = mlx5_ib_init_cong_debugfs(ibdev, port_num);
4389 if (err)
4390 goto unbind;
4391
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004392 return true;
4393
4394unbind:
4395 mlx5_ib_unbind_slave_port(ibdev, mpi);
4396 return false;
4397}
4398
4399static int mlx5_ib_init_multiport_master(struct mlx5_ib_dev *dev)
4400{
4401 int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
4402 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
4403 port_num + 1);
4404 struct mlx5_ib_multiport_info *mpi;
4405 int err;
4406 int i;
4407
4408 if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
4409 return 0;
4410
4411 err = mlx5_query_nic_vport_system_image_guid(dev->mdev,
4412 &dev->sys_image_guid);
4413 if (err)
4414 return err;
4415
4416 err = mlx5_nic_vport_enable_roce(dev->mdev);
4417 if (err)
4418 return err;
4419
4420 mutex_lock(&mlx5_ib_multiport_mutex);
4421 for (i = 0; i < dev->num_ports; i++) {
4422 bool bound = false;
4423
4424 /* build a stub multiport info struct for the native port. */
4425 if (i == port_num) {
4426 mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
4427 if (!mpi) {
4428 mutex_unlock(&mlx5_ib_multiport_mutex);
4429 mlx5_nic_vport_disable_roce(dev->mdev);
4430 return -ENOMEM;
4431 }
4432
4433 mpi->is_master = true;
4434 mpi->mdev = dev->mdev;
4435 mpi->sys_image_guid = dev->sys_image_guid;
4436 dev->port[i].mp.mpi = mpi;
4437 mpi->ibdev = dev;
4438 mpi = NULL;
4439 continue;
4440 }
4441
4442 list_for_each_entry(mpi, &mlx5_ib_unaffiliated_port_list,
4443 list) {
4444 if (dev->sys_image_guid == mpi->sys_image_guid &&
4445 (mlx5_core_native_port_num(mpi->mdev) - 1) == i) {
4446 bound = mlx5_ib_bind_slave_port(dev, mpi);
4447 }
4448
4449 if (bound) {
4450 dev_dbg(&mpi->mdev->pdev->dev, "removing port from unaffiliated list.\n");
4451 mlx5_ib_dbg(dev, "port %d bound\n", i + 1);
4452 list_del(&mpi->list);
4453 break;
4454 }
4455 }
4456 if (!bound) {
4457 get_port_caps(dev, i + 1);
4458 mlx5_ib_dbg(dev, "no free port found for port %d\n",
4459 i + 1);
4460 }
4461 }
4462
4463 list_add_tail(&dev->ib_dev_list, &mlx5_ib_dev_list);
4464 mutex_unlock(&mlx5_ib_multiport_mutex);
4465 return err;
4466}
4467
4468static void mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev *dev)
4469{
4470 int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
4471 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
4472 port_num + 1);
4473 int i;
4474
4475 if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
4476 return;
4477
4478 mutex_lock(&mlx5_ib_multiport_mutex);
4479 for (i = 0; i < dev->num_ports; i++) {
4480 if (dev->port[i].mp.mpi) {
4481 /* Destroy the native port stub */
4482 if (i == port_num) {
4483 kfree(dev->port[i].mp.mpi);
4484 dev->port[i].mp.mpi = NULL;
4485 } else {
4486 mlx5_ib_dbg(dev, "unbinding port_num: %d\n", i + 1);
4487 mlx5_ib_unbind_slave_port(dev, dev->port[i].mp.mpi);
4488 }
4489 }
4490 }
4491
4492 mlx5_ib_dbg(dev, "removing from devlist\n");
4493 list_del(&dev->ib_dev_list);
4494 mutex_unlock(&mlx5_ib_multiport_mutex);
4495
4496 mlx5_nic_vport_disable_roce(dev->mdev);
4497}
4498
Mark Bloch16c19752018-01-01 13:06:58 +02004499static void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev)
Eli Cohene126ba92013-07-07 17:25:49 +03004500{
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004501 mlx5_ib_cleanup_multiport_master(dev);
Mark Bloch3cc297d2018-01-01 13:07:03 +02004502#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
4503 cleanup_srcu_struct(&dev->mr_srcu);
4504#endif
Mark Bloch16c19752018-01-01 13:06:58 +02004505 kfree(dev->port);
4506}
4507
4508static int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev)
4509{
4510 struct mlx5_core_dev *mdev = dev->mdev;
Aviv Heller4babcf92016-09-18 20:48:03 +03004511 const char *name;
Eli Cohene126ba92013-07-07 17:25:49 +03004512 int err;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004513 int i;
Eli Cohene126ba92013-07-07 17:25:49 +03004514
Daniel Jurgens508562d2018-01-04 17:25:34 +02004515 dev->port = kcalloc(dev->num_ports, sizeof(*dev->port),
Mark Bloch0837e862016-06-17 15:10:55 +03004516 GFP_KERNEL);
4517 if (!dev->port)
Mark Bloch16c19752018-01-01 13:06:58 +02004518 return -ENOMEM;
Mark Bloch0837e862016-06-17 15:10:55 +03004519
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004520 for (i = 0; i < dev->num_ports; i++) {
4521 spin_lock_init(&dev->port[i].mp.mpi_lock);
4522 rwlock_init(&dev->roce[i].netdev_lock);
4523 }
4524
4525 err = mlx5_ib_init_multiport_master(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004526 if (err)
Mark Bloch0837e862016-06-17 15:10:55 +03004527 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03004528
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004529 if (!mlx5_core_mp_enabled(mdev)) {
4530 int i;
4531
4532 for (i = 1; i <= dev->num_ports; i++) {
4533 err = get_port_caps(dev, i);
4534 if (err)
4535 break;
4536 }
4537 } else {
4538 err = get_port_caps(dev, mlx5_core_native_port_num(mdev));
4539 }
4540 if (err)
4541 goto err_mp;
4542
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03004543 if (mlx5_use_mad_ifc(dev))
4544 get_ext_port_caps(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004545
Aviv Heller4babcf92016-09-18 20:48:03 +03004546 if (!mlx5_lag_is_active(mdev))
4547 name = "mlx5_%d";
4548 else
4549 name = "mlx5_bond_%d";
4550
4551 strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03004552 dev->ib_dev.owner = THIS_MODULE;
4553 dev->ib_dev.node_type = RDMA_NODE_IB_CA;
Sagi Grimbergc6790aa2015-09-24 10:34:23 +03004554 dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
Daniel Jurgens508562d2018-01-04 17:25:34 +02004555 dev->ib_dev.phys_port_cnt = dev->num_ports;
Saeed Mahameed233d05d2015-04-02 17:07:32 +03004556 dev->ib_dev.num_comp_vectors =
4557 dev->mdev->priv.eq_table.num_comp_vectors;
Bart Van Assche9b0c2892017-01-20 13:04:21 -08004558 dev->ib_dev.dev.parent = &mdev->pdev->dev;
Eli Cohene126ba92013-07-07 17:25:49 +03004559
Mark Bloch3cc297d2018-01-01 13:07:03 +02004560 mutex_init(&dev->flow_db.lock);
4561 mutex_init(&dev->cap_mask_mutex);
4562 INIT_LIST_HEAD(&dev->qp_list);
4563 spin_lock_init(&dev->reset_flow_resource_lock);
4564
4565#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
4566 err = init_srcu_struct(&dev->mr_srcu);
4567 if (err)
4568 goto err_free_port;
4569#endif
4570
Mark Bloch16c19752018-01-01 13:06:58 +02004571 return 0;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004572err_mp:
4573 mlx5_ib_cleanup_multiport_master(dev);
Mark Bloch16c19752018-01-01 13:06:58 +02004574
4575err_free_port:
4576 kfree(dev->port);
4577
4578 return -ENOMEM;
4579}
4580
4581static int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev)
4582{
4583 struct mlx5_core_dev *mdev = dev->mdev;
Mark Bloch16c19752018-01-01 13:06:58 +02004584 int err;
4585
Eli Cohene126ba92013-07-07 17:25:49 +03004586 dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
4587 dev->ib_dev.uverbs_cmd_mask =
4588 (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
4589 (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
4590 (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
4591 (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
4592 (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
Moni Shoua41c450f2016-11-23 08:23:26 +02004593 (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
4594 (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
Eli Cohene126ba92013-07-07 17:25:49 +03004595 (1ull << IB_USER_VERBS_CMD_REG_MR) |
Noa Osherovich56e11d62016-02-29 16:46:51 +02004596 (1ull << IB_USER_VERBS_CMD_REREG_MR) |
Eli Cohene126ba92013-07-07 17:25:49 +03004597 (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
4598 (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
4599 (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
4600 (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
4601 (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
4602 (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
4603 (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
4604 (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
4605 (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
4606 (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
4607 (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
4608 (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
4609 (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
4610 (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
4611 (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
4612 (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
4613 (1ull << IB_USER_VERBS_CMD_OPEN_QP);
Haggai Eran1707cb42015-02-08 13:28:52 +02004614 dev->ib_dev.uverbs_ex_cmd_mask =
Matan Barakd4584dd2016-01-28 17:51:46 +02004615 (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
4616 (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
Bodong Wang7d29f342016-12-01 13:43:16 +02004617 (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
Yonatan Cohenb0e9df62017-11-13 10:51:15 +02004618 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP) |
4619 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_CQ);
Eli Cohene126ba92013-07-07 17:25:49 +03004620
4621 dev->ib_dev.query_device = mlx5_ib_query_device;
4622 dev->ib_dev.query_port = mlx5_ib_query_port;
Achiad Shochatebd61f62015-12-23 18:47:16 +02004623 dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
Eli Cohene126ba92013-07-07 17:25:49 +03004624 dev->ib_dev.query_gid = mlx5_ib_query_gid;
Achiad Shochat3cca2602015-12-23 18:47:23 +02004625 dev->ib_dev.add_gid = mlx5_ib_add_gid;
4626 dev->ib_dev.del_gid = mlx5_ib_del_gid;
Eli Cohene126ba92013-07-07 17:25:49 +03004627 dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
4628 dev->ib_dev.modify_device = mlx5_ib_modify_device;
4629 dev->ib_dev.modify_port = mlx5_ib_modify_port;
4630 dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
4631 dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
4632 dev->ib_dev.mmap = mlx5_ib_mmap;
4633 dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
4634 dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
4635 dev->ib_dev.create_ah = mlx5_ib_create_ah;
4636 dev->ib_dev.query_ah = mlx5_ib_query_ah;
4637 dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
4638 dev->ib_dev.create_srq = mlx5_ib_create_srq;
4639 dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
4640 dev->ib_dev.query_srq = mlx5_ib_query_srq;
4641 dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
4642 dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
4643 dev->ib_dev.create_qp = mlx5_ib_create_qp;
4644 dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
4645 dev->ib_dev.query_qp = mlx5_ib_query_qp;
4646 dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
4647 dev->ib_dev.post_send = mlx5_ib_post_send;
4648 dev->ib_dev.post_recv = mlx5_ib_post_recv;
4649 dev->ib_dev.create_cq = mlx5_ib_create_cq;
4650 dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
4651 dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
4652 dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
4653 dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
4654 dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
4655 dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
4656 dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
Noa Osherovich56e11d62016-02-29 16:46:51 +02004657 dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
Eli Cohene126ba92013-07-07 17:25:49 +03004658 dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
4659 dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
4660 dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
4661 dev->ib_dev.process_mad = mlx5_ib_process_mad;
Sagi Grimberg9bee1782015-07-30 10:32:35 +03004662 dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03004663 dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02004664 dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
Ira Weiny77386132015-05-13 20:02:58 -04004665 dev->ib_dev.get_port_immutable = mlx5_port_immutable;
Ira Weinyc7342822016-06-15 02:22:01 -04004666 dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
Sagi Grimberg40b24402017-07-13 11:09:42 +03004667 dev->ib_dev.get_vector_affinity = mlx5_ib_get_vector_affinity;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004668 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
Alex Vesker022d0382017-06-14 09:59:06 +03004669 dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004670
Eli Coheneff901d2016-03-11 22:58:42 +02004671 if (mlx5_core_is_pf(mdev)) {
4672 dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
4673 dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
4674 dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
4675 dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
4676 }
Eli Cohene126ba92013-07-07 17:25:49 +03004677
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03004678 dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
4679
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004680 dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
4681
Matan Barakd2370e02016-02-29 18:05:30 +02004682 if (MLX5_CAP_GEN(mdev, imaicl)) {
4683 dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
4684 dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
4685 dev->ib_dev.uverbs_cmd_mask |=
4686 (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
4687 (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
4688 }
4689
Saeed Mahameed938fe832015-05-28 22:28:41 +03004690 if (MLX5_CAP_GEN(mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03004691 dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
4692 dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
4693 dev->ib_dev.uverbs_cmd_mask |=
4694 (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
4695 (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
4696 }
4697
Yishai Hadas81e30882017-06-08 16:15:09 +03004698 dev->ib_dev.create_flow = mlx5_ib_create_flow;
4699 dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
4700 dev->ib_dev.uverbs_ex_cmd_mask |=
4701 (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
4702 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
4703
Eli Cohene126ba92013-07-07 17:25:49 +03004704 err = init_node_data(dev);
4705 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02004706 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03004707
Mark Blochc8b89922018-01-01 13:07:02 +02004708 if ((MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
Jason Gunthorpee7996a92018-01-29 13:26:40 -07004709 (MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) ||
4710 MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
Mark Blochc8b89922018-01-01 13:07:02 +02004711 mutex_init(&dev->lb_mutex);
4712
Mark Bloch16c19752018-01-01 13:06:58 +02004713 return 0;
4714}
4715
4716static int mlx5_ib_stage_roce_init(struct mlx5_ib_dev *dev)
4717{
4718 struct mlx5_core_dev *mdev = dev->mdev;
4719 enum rdma_link_layer ll;
4720 int port_type_cap;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004721 u8 port_num;
Mark Bloch16c19752018-01-01 13:06:58 +02004722 int err;
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02004723 int i;
Mark Bloch16c19752018-01-01 13:06:58 +02004724
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004725 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
Mark Bloch16c19752018-01-01 13:06:58 +02004726 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
4727 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
4728
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004729 if (ll == IB_LINK_LAYER_ETHERNET) {
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02004730 for (i = 0; i < dev->num_ports; i++) {
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02004731 dev->roce[i].dev = dev;
4732 dev->roce[i].native_port_num = i + 1;
4733 dev->roce[i].last_port_state = IB_PORT_DOWN;
4734 }
4735
Mark Blochc11a2262018-01-01 13:06:59 +02004736 dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
4737 dev->ib_dev.create_wq = mlx5_ib_create_wq;
4738 dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
4739 dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
4740 dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
4741 dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
4742 dev->ib_dev.uverbs_ex_cmd_mask |=
4743 (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
4744 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
4745 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
4746 (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
4747 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02004748 err = mlx5_enable_eth(dev, port_num);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004749 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02004750 return err;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004751 }
4752
Mark Bloch16c19752018-01-01 13:06:58 +02004753 return 0;
4754}
Eli Cohene126ba92013-07-07 17:25:49 +03004755
Mark Bloch16c19752018-01-01 13:06:58 +02004756static void mlx5_ib_stage_roce_cleanup(struct mlx5_ib_dev *dev)
4757{
4758 struct mlx5_core_dev *mdev = dev->mdev;
4759 enum rdma_link_layer ll;
4760 int port_type_cap;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004761 u8 port_num;
Eli Cohene126ba92013-07-07 17:25:49 +03004762
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004763 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
Mark Bloch16c19752018-01-01 13:06:58 +02004764 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
4765 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
4766
4767 if (ll == IB_LINK_LAYER_ETHERNET) {
4768 mlx5_disable_eth(dev);
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02004769 mlx5_remove_netdev_notifier(dev, port_num);
Kamal Heib45bded22017-01-18 14:10:32 +02004770 }
Mark Bloch16c19752018-01-01 13:06:58 +02004771}
Haggai Eran6aec21f2014-12-11 17:04:23 +02004772
Mark Bloch16c19752018-01-01 13:06:58 +02004773static int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev)
4774{
4775 return create_dev_resources(&dev->devr);
4776}
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004777
Mark Bloch16c19752018-01-01 13:06:58 +02004778static void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev)
4779{
4780 destroy_dev_resources(&dev->devr);
4781}
4782
4783static int mlx5_ib_stage_odp_init(struct mlx5_ib_dev *dev)
4784{
Mark Bloch07321b32018-01-01 13:07:00 +02004785 mlx5_ib_internal_fill_odp_caps(dev);
4786
Mark Bloch16c19752018-01-01 13:06:58 +02004787 return mlx5_ib_odp_init_one(dev);
4788}
4789
Mark Bloch16c19752018-01-01 13:06:58 +02004790static int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev)
4791{
Mark Bloch5e1e7612018-01-01 13:07:01 +02004792 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
4793 dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
4794 dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
4795
4796 return mlx5_ib_alloc_counters(dev);
4797 }
Mark Bloch16c19752018-01-01 13:06:58 +02004798
4799 return 0;
4800}
4801
4802static void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev)
4803{
4804 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
4805 mlx5_ib_dealloc_counters(dev);
4806}
4807
4808static int mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev *dev)
4809{
Parav Pandita9e546e2018-01-04 17:25:39 +02004810 return mlx5_ib_init_cong_debugfs(dev,
4811 mlx5_core_native_port_num(dev->mdev) - 1);
Mark Bloch16c19752018-01-01 13:06:58 +02004812}
4813
4814static void mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev *dev)
4815{
Parav Pandita9e546e2018-01-04 17:25:39 +02004816 mlx5_ib_cleanup_cong_debugfs(dev,
4817 mlx5_core_native_port_num(dev->mdev) - 1);
Mark Bloch16c19752018-01-01 13:06:58 +02004818}
4819
4820static int mlx5_ib_stage_uar_init(struct mlx5_ib_dev *dev)
4821{
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004822 dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
4823 if (!dev->mdev->priv.uar)
Mark Bloch16c19752018-01-01 13:06:58 +02004824 return -ENOMEM;
4825 return 0;
4826}
4827
4828static void mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev *dev)
4829{
4830 mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
4831}
4832
4833static int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev)
4834{
4835 int err;
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004836
4837 err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
4838 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02004839 return err;
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004840
4841 err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
4842 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02004843 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004844
Mark Bloch16c19752018-01-01 13:06:58 +02004845 return err;
4846}
Mark Bloch0837e862016-06-17 15:10:55 +03004847
Mark Bloch16c19752018-01-01 13:06:58 +02004848static void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev)
4849{
4850 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
4851 mlx5_free_bfreg(dev->mdev, &dev->bfreg);
4852}
Eli Cohene126ba92013-07-07 17:25:49 +03004853
Mark Bloch16c19752018-01-01 13:06:58 +02004854static int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev)
4855{
4856 return ib_register_device(&dev->ib_dev, NULL);
4857}
4858
4859static void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev)
4860{
4861 ib_unregister_device(&dev->ib_dev);
4862}
4863
4864static int mlx5_ib_stage_umr_res_init(struct mlx5_ib_dev *dev)
4865{
4866 return create_umr_res(dev);
4867}
4868
4869static void mlx5_ib_stage_umr_res_cleanup(struct mlx5_ib_dev *dev)
4870{
4871 destroy_umrc_res(dev);
4872}
4873
4874static int mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev *dev)
4875{
Maor Gottlieb03404e82017-05-30 10:29:13 +03004876 init_delay_drop(dev);
4877
Mark Bloch16c19752018-01-01 13:06:58 +02004878 return 0;
4879}
4880
4881static void mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev *dev)
4882{
4883 cancel_delay_drop(dev);
4884}
4885
4886static int mlx5_ib_stage_class_attr_init(struct mlx5_ib_dev *dev)
4887{
4888 int err;
4889 int i;
4890
Eli Cohene126ba92013-07-07 17:25:49 +03004891 for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
Wei Yongjun281d1a92013-07-30 07:54:26 +08004892 err = device_create_file(&dev->ib_dev.dev,
4893 mlx5_class_attributes[i]);
4894 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02004895 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03004896 }
4897
Mark Bloch16c19752018-01-01 13:06:58 +02004898 return 0;
4899}
4900
Mark Bloch16c19752018-01-01 13:06:58 +02004901static void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
4902 const struct mlx5_ib_profile *profile,
4903 int stage)
4904{
4905 /* Number of stages to cleanup */
4906 while (stage) {
4907 stage--;
4908 if (profile->stage[stage].cleanup)
4909 profile->stage[stage].cleanup(dev);
4910 }
4911
4912 ib_dealloc_device((struct ib_device *)dev);
4913}
4914
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004915static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num);
4916
Mark Bloch16c19752018-01-01 13:06:58 +02004917static void *__mlx5_ib_add(struct mlx5_core_dev *mdev,
4918 const struct mlx5_ib_profile *profile)
4919{
4920 struct mlx5_ib_dev *dev;
4921 int err;
4922 int i;
4923
4924 printk_once(KERN_INFO "%s", mlx5_version);
4925
4926 dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
4927 if (!dev)
4928 return NULL;
4929
4930 dev->mdev = mdev;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004931 dev->num_ports = max(MLX5_CAP_GEN(mdev, num_ports),
4932 MLX5_CAP_GEN(mdev, num_vhca_ports));
Mark Bloch16c19752018-01-01 13:06:58 +02004933
4934 for (i = 0; i < MLX5_IB_STAGE_MAX; i++) {
4935 if (profile->stage[i].init) {
4936 err = profile->stage[i].init(dev);
4937 if (err)
4938 goto err_out;
4939 }
4940 }
4941
4942 dev->profile = profile;
Eli Cohene126ba92013-07-07 17:25:49 +03004943 dev->ib_active = true;
4944
Jack Morgenstein9603b612014-07-28 23:30:22 +03004945 return dev;
Eli Cohene126ba92013-07-07 17:25:49 +03004946
Mark Bloch16c19752018-01-01 13:06:58 +02004947err_out:
4948 __mlx5_ib_remove(dev, profile, i);
Eli Cohene126ba92013-07-07 17:25:49 +03004949
Jack Morgenstein9603b612014-07-28 23:30:22 +03004950 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03004951}
4952
Mark Bloch16c19752018-01-01 13:06:58 +02004953static const struct mlx5_ib_profile pf_profile = {
4954 STAGE_CREATE(MLX5_IB_STAGE_INIT,
4955 mlx5_ib_stage_init_init,
4956 mlx5_ib_stage_init_cleanup),
4957 STAGE_CREATE(MLX5_IB_STAGE_CAPS,
4958 mlx5_ib_stage_caps_init,
4959 NULL),
4960 STAGE_CREATE(MLX5_IB_STAGE_ROCE,
4961 mlx5_ib_stage_roce_init,
4962 mlx5_ib_stage_roce_cleanup),
4963 STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
4964 mlx5_ib_stage_dev_res_init,
4965 mlx5_ib_stage_dev_res_cleanup),
4966 STAGE_CREATE(MLX5_IB_STAGE_ODP,
4967 mlx5_ib_stage_odp_init,
Mark Bloch3cc297d2018-01-01 13:07:03 +02004968 NULL),
Mark Bloch16c19752018-01-01 13:06:58 +02004969 STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
4970 mlx5_ib_stage_counters_init,
4971 mlx5_ib_stage_counters_cleanup),
4972 STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS,
4973 mlx5_ib_stage_cong_debugfs_init,
4974 mlx5_ib_stage_cong_debugfs_cleanup),
4975 STAGE_CREATE(MLX5_IB_STAGE_UAR,
4976 mlx5_ib_stage_uar_init,
4977 mlx5_ib_stage_uar_cleanup),
4978 STAGE_CREATE(MLX5_IB_STAGE_BFREG,
4979 mlx5_ib_stage_bfrag_init,
4980 mlx5_ib_stage_bfrag_cleanup),
4981 STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
4982 mlx5_ib_stage_ib_reg_init,
4983 mlx5_ib_stage_ib_reg_cleanup),
4984 STAGE_CREATE(MLX5_IB_STAGE_UMR_RESOURCES,
4985 mlx5_ib_stage_umr_res_init,
4986 mlx5_ib_stage_umr_res_cleanup),
4987 STAGE_CREATE(MLX5_IB_STAGE_DELAY_DROP,
4988 mlx5_ib_stage_delay_drop_init,
4989 mlx5_ib_stage_delay_drop_cleanup),
4990 STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
4991 mlx5_ib_stage_class_attr_init,
4992 NULL),
Mark Bloch16c19752018-01-01 13:06:58 +02004993};
4994
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004995static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num)
4996{
4997 struct mlx5_ib_multiport_info *mpi;
4998 struct mlx5_ib_dev *dev;
4999 bool bound = false;
5000 int err;
5001
5002 mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
5003 if (!mpi)
5004 return NULL;
5005
5006 mpi->mdev = mdev;
5007
5008 err = mlx5_query_nic_vport_system_image_guid(mdev,
5009 &mpi->sys_image_guid);
5010 if (err) {
5011 kfree(mpi);
5012 return NULL;
5013 }
5014
5015 mutex_lock(&mlx5_ib_multiport_mutex);
5016 list_for_each_entry(dev, &mlx5_ib_dev_list, ib_dev_list) {
5017 if (dev->sys_image_guid == mpi->sys_image_guid)
5018 bound = mlx5_ib_bind_slave_port(dev, mpi);
5019
5020 if (bound) {
5021 rdma_roce_rescan_device(&dev->ib_dev);
5022 break;
5023 }
5024 }
5025
5026 if (!bound) {
5027 list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
5028 dev_dbg(&mdev->pdev->dev, "no suitable IB device found to bind to, added to unaffiliated list.\n");
5029 } else {
5030 mlx5_ib_dbg(dev, "bound port %u\n", port_num + 1);
5031 }
5032 mutex_unlock(&mlx5_ib_multiport_mutex);
5033
5034 return mpi;
5035}
5036
Mark Bloch16c19752018-01-01 13:06:58 +02005037static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
5038{
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005039 enum rdma_link_layer ll;
5040 int port_type_cap;
5041
5042 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
5043 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
5044
5045 if (mlx5_core_is_mp_slave(mdev) && ll == IB_LINK_LAYER_ETHERNET) {
5046 u8 port_num = mlx5_core_native_port_num(mdev) - 1;
5047
5048 return mlx5_ib_add_slave_port(mdev, port_num);
5049 }
5050
Mark Bloch16c19752018-01-01 13:06:58 +02005051 return __mlx5_ib_add(mdev, &pf_profile);
5052}
5053
Jack Morgenstein9603b612014-07-28 23:30:22 +03005054static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
Eli Cohene126ba92013-07-07 17:25:49 +03005055{
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005056 struct mlx5_ib_multiport_info *mpi;
5057 struct mlx5_ib_dev *dev;
Haggai Eran6aec21f2014-12-11 17:04:23 +02005058
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005059 if (mlx5_core_is_mp_slave(mdev)) {
5060 mpi = context;
5061 mutex_lock(&mlx5_ib_multiport_mutex);
5062 if (mpi->ibdev)
5063 mlx5_ib_unbind_slave_port(mpi->ibdev, mpi);
5064 list_del(&mpi->list);
5065 mutex_unlock(&mlx5_ib_multiport_mutex);
5066 return;
5067 }
5068
5069 dev = context;
Mark Bloch16c19752018-01-01 13:06:58 +02005070 __mlx5_ib_remove(dev, dev->profile, MLX5_IB_STAGE_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03005071}
5072
Jack Morgenstein9603b612014-07-28 23:30:22 +03005073static struct mlx5_interface mlx5_ib_interface = {
5074 .add = mlx5_ib_add,
5075 .remove = mlx5_ib_remove,
5076 .event = mlx5_ib_event,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02005077#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
5078 .pfault = mlx5_ib_pfault,
5079#endif
Saeed Mahameed64613d942015-04-02 17:07:34 +03005080 .protocol = MLX5_INTERFACE_PROTOCOL_IB,
Eli Cohene126ba92013-07-07 17:25:49 +03005081};
5082
5083static int __init mlx5_ib_init(void)
5084{
Haggai Eran6aec21f2014-12-11 17:04:23 +02005085 int err;
5086
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02005087 mlx5_ib_event_wq = alloc_ordered_workqueue("mlx5_ib_event_wq", 0);
5088 if (!mlx5_ib_event_wq)
5089 return -ENOMEM;
5090
Artemy Kovalyov81713d32017-01-18 16:58:11 +02005091 mlx5_ib_odp_init();
Jack Morgenstein9603b612014-07-28 23:30:22 +03005092
Haggai Eran6aec21f2014-12-11 17:04:23 +02005093 err = mlx5_register_interface(&mlx5_ib_interface);
Haggai Eran6aec21f2014-12-11 17:04:23 +02005094
5095 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03005096}
5097
5098static void __exit mlx5_ib_cleanup(void)
5099{
Jack Morgenstein9603b612014-07-28 23:30:22 +03005100 mlx5_unregister_interface(&mlx5_ib_interface);
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02005101 destroy_workqueue(mlx5_ib_event_wq);
Eli Cohene126ba92013-07-07 17:25:49 +03005102}
5103
5104module_init(mlx5_ib_init);
5105module_exit(mlx5_ib_cleanup);