Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2012-2014 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eugeni Dodonov <eugeni.dodonov@intel.com> |
| 25 | * Daniel Vetter <daniel.vetter@ffwll.ch> |
| 26 | * |
| 27 | */ |
| 28 | |
| 29 | #include <linux/pm_runtime.h> |
| 30 | #include <linux/vgaarb.h> |
| 31 | |
| 32 | #include "i915_drv.h" |
| 33 | #include "intel_drv.h" |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 34 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 35 | /** |
| 36 | * DOC: runtime pm |
| 37 | * |
| 38 | * The i915 driver supports dynamic enabling and disabling of entire hardware |
| 39 | * blocks at runtime. This is especially important on the display side where |
| 40 | * software is supposed to control many power gates manually on recent hardware, |
| 41 | * since on the GT side a lot of the power management is done by the hardware. |
| 42 | * But even there some manual control at the device level is required. |
| 43 | * |
| 44 | * Since i915 supports a diverse set of platforms with a unified codebase and |
| 45 | * hardware engineers just love to shuffle functionality around between power |
| 46 | * domains there's a sizeable amount of indirection required. This file provides |
| 47 | * generic functions to the driver for grabbing and releasing references for |
| 48 | * abstract power domains. It then maps those to the actual power wells |
| 49 | * present for a given platform. |
| 50 | */ |
| 51 | |
Suketu Shah | 5aefb23 | 2015-04-16 14:22:10 +0530 | [diff] [blame] | 52 | bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv, |
Imre Deak | 438b8dc | 2017-07-11 23:42:30 +0300 | [diff] [blame] | 53 | enum i915_power_well_id power_well_id); |
Suketu Shah | 5aefb23 | 2015-04-16 14:22:10 +0530 | [diff] [blame] | 54 | |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 55 | static struct i915_power_well * |
Imre Deak | 438b8dc | 2017-07-11 23:42:30 +0300 | [diff] [blame] | 56 | lookup_power_well(struct drm_i915_private *dev_priv, |
| 57 | enum i915_power_well_id power_well_id); |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 58 | |
Daniel Stone | 9895ad0 | 2015-11-20 15:55:33 +0000 | [diff] [blame] | 59 | const char * |
| 60 | intel_display_power_domain_str(enum intel_display_power_domain domain) |
| 61 | { |
| 62 | switch (domain) { |
| 63 | case POWER_DOMAIN_PIPE_A: |
| 64 | return "PIPE_A"; |
| 65 | case POWER_DOMAIN_PIPE_B: |
| 66 | return "PIPE_B"; |
| 67 | case POWER_DOMAIN_PIPE_C: |
| 68 | return "PIPE_C"; |
| 69 | case POWER_DOMAIN_PIPE_A_PANEL_FITTER: |
| 70 | return "PIPE_A_PANEL_FITTER"; |
| 71 | case POWER_DOMAIN_PIPE_B_PANEL_FITTER: |
| 72 | return "PIPE_B_PANEL_FITTER"; |
| 73 | case POWER_DOMAIN_PIPE_C_PANEL_FITTER: |
| 74 | return "PIPE_C_PANEL_FITTER"; |
| 75 | case POWER_DOMAIN_TRANSCODER_A: |
| 76 | return "TRANSCODER_A"; |
| 77 | case POWER_DOMAIN_TRANSCODER_B: |
| 78 | return "TRANSCODER_B"; |
| 79 | case POWER_DOMAIN_TRANSCODER_C: |
| 80 | return "TRANSCODER_C"; |
| 81 | case POWER_DOMAIN_TRANSCODER_EDP: |
| 82 | return "TRANSCODER_EDP"; |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 83 | case POWER_DOMAIN_TRANSCODER_DSI_A: |
| 84 | return "TRANSCODER_DSI_A"; |
| 85 | case POWER_DOMAIN_TRANSCODER_DSI_C: |
| 86 | return "TRANSCODER_DSI_C"; |
Daniel Stone | 9895ad0 | 2015-11-20 15:55:33 +0000 | [diff] [blame] | 87 | case POWER_DOMAIN_PORT_DDI_A_LANES: |
| 88 | return "PORT_DDI_A_LANES"; |
| 89 | case POWER_DOMAIN_PORT_DDI_B_LANES: |
| 90 | return "PORT_DDI_B_LANES"; |
| 91 | case POWER_DOMAIN_PORT_DDI_C_LANES: |
| 92 | return "PORT_DDI_C_LANES"; |
| 93 | case POWER_DOMAIN_PORT_DDI_D_LANES: |
| 94 | return "PORT_DDI_D_LANES"; |
| 95 | case POWER_DOMAIN_PORT_DDI_E_LANES: |
| 96 | return "PORT_DDI_E_LANES"; |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 97 | case POWER_DOMAIN_PORT_DDI_A_IO: |
| 98 | return "PORT_DDI_A_IO"; |
| 99 | case POWER_DOMAIN_PORT_DDI_B_IO: |
| 100 | return "PORT_DDI_B_IO"; |
| 101 | case POWER_DOMAIN_PORT_DDI_C_IO: |
| 102 | return "PORT_DDI_C_IO"; |
| 103 | case POWER_DOMAIN_PORT_DDI_D_IO: |
| 104 | return "PORT_DDI_D_IO"; |
| 105 | case POWER_DOMAIN_PORT_DDI_E_IO: |
| 106 | return "PORT_DDI_E_IO"; |
Daniel Stone | 9895ad0 | 2015-11-20 15:55:33 +0000 | [diff] [blame] | 107 | case POWER_DOMAIN_PORT_DSI: |
| 108 | return "PORT_DSI"; |
| 109 | case POWER_DOMAIN_PORT_CRT: |
| 110 | return "PORT_CRT"; |
| 111 | case POWER_DOMAIN_PORT_OTHER: |
| 112 | return "PORT_OTHER"; |
| 113 | case POWER_DOMAIN_VGA: |
| 114 | return "VGA"; |
| 115 | case POWER_DOMAIN_AUDIO: |
| 116 | return "AUDIO"; |
| 117 | case POWER_DOMAIN_PLLS: |
| 118 | return "PLLS"; |
| 119 | case POWER_DOMAIN_AUX_A: |
| 120 | return "AUX_A"; |
| 121 | case POWER_DOMAIN_AUX_B: |
| 122 | return "AUX_B"; |
| 123 | case POWER_DOMAIN_AUX_C: |
| 124 | return "AUX_C"; |
| 125 | case POWER_DOMAIN_AUX_D: |
| 126 | return "AUX_D"; |
| 127 | case POWER_DOMAIN_GMBUS: |
| 128 | return "GMBUS"; |
| 129 | case POWER_DOMAIN_INIT: |
| 130 | return "INIT"; |
| 131 | case POWER_DOMAIN_MODESET: |
| 132 | return "MODESET"; |
| 133 | default: |
| 134 | MISSING_CASE(domain); |
| 135 | return "?"; |
| 136 | } |
| 137 | } |
| 138 | |
Damien Lespiau | e8ca932 | 2015-07-30 18:20:26 -0300 | [diff] [blame] | 139 | static void intel_power_well_enable(struct drm_i915_private *dev_priv, |
| 140 | struct i915_power_well *power_well) |
| 141 | { |
| 142 | DRM_DEBUG_KMS("enabling %s\n", power_well->name); |
| 143 | power_well->ops->enable(dev_priv, power_well); |
| 144 | power_well->hw_enabled = true; |
| 145 | } |
| 146 | |
Damien Lespiau | dcddab3 | 2015-07-30 18:20:27 -0300 | [diff] [blame] | 147 | static void intel_power_well_disable(struct drm_i915_private *dev_priv, |
| 148 | struct i915_power_well *power_well) |
| 149 | { |
| 150 | DRM_DEBUG_KMS("disabling %s\n", power_well->name); |
| 151 | power_well->hw_enabled = false; |
| 152 | power_well->ops->disable(dev_priv, power_well); |
| 153 | } |
| 154 | |
Imre Deak | b409ca9 | 2016-06-13 16:44:33 +0300 | [diff] [blame] | 155 | static void intel_power_well_get(struct drm_i915_private *dev_priv, |
| 156 | struct i915_power_well *power_well) |
| 157 | { |
| 158 | if (!power_well->count++) |
| 159 | intel_power_well_enable(dev_priv, power_well); |
| 160 | } |
| 161 | |
| 162 | static void intel_power_well_put(struct drm_i915_private *dev_priv, |
| 163 | struct i915_power_well *power_well) |
| 164 | { |
| 165 | WARN(!power_well->count, "Use count on power well %s is already zero", |
| 166 | power_well->name); |
| 167 | |
| 168 | if (!--power_well->count) |
| 169 | intel_power_well_disable(dev_priv, power_well); |
| 170 | } |
| 171 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 172 | /** |
| 173 | * __intel_display_power_is_enabled - unlocked check for a power domain |
| 174 | * @dev_priv: i915 device instance |
| 175 | * @domain: power domain to check |
| 176 | * |
| 177 | * This is the unlocked version of intel_display_power_is_enabled() and should |
| 178 | * only be used from error capture and recovery code where deadlocks are |
| 179 | * possible. |
| 180 | * |
| 181 | * Returns: |
| 182 | * True when the power domain is enabled, false otherwise. |
| 183 | */ |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 184 | bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv, |
| 185 | enum intel_display_power_domain domain) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 186 | { |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 187 | struct i915_power_well *power_well; |
| 188 | bool is_enabled; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 189 | |
Sagar Arun Kamble | ad1443f | 2017-10-10 22:30:04 +0100 | [diff] [blame^] | 190 | if (dev_priv->runtime_pm.suspended) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 191 | return false; |
| 192 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 193 | is_enabled = true; |
| 194 | |
Imre Deak | 75ccb2e | 2017-02-17 17:39:43 +0200 | [diff] [blame] | 195 | for_each_power_domain_well_rev(dev_priv, power_well, BIT_ULL(domain)) { |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 196 | if (power_well->always_on) |
| 197 | continue; |
| 198 | |
| 199 | if (!power_well->hw_enabled) { |
| 200 | is_enabled = false; |
| 201 | break; |
| 202 | } |
| 203 | } |
| 204 | |
| 205 | return is_enabled; |
| 206 | } |
| 207 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 208 | /** |
Damien Lespiau | f61ccae | 2014-11-25 13:45:41 +0000 | [diff] [blame] | 209 | * intel_display_power_is_enabled - check for a power domain |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 210 | * @dev_priv: i915 device instance |
| 211 | * @domain: power domain to check |
| 212 | * |
| 213 | * This function can be used to check the hw power domain state. It is mostly |
| 214 | * used in hardware state readout functions. Everywhere else code should rely |
| 215 | * upon explicit power domain reference counting to ensure that the hardware |
| 216 | * block is powered up before accessing it. |
| 217 | * |
| 218 | * Callers must hold the relevant modesetting locks to ensure that concurrent |
| 219 | * threads can't disable the power well while the caller tries to read a few |
| 220 | * registers. |
| 221 | * |
| 222 | * Returns: |
| 223 | * True when the power domain is enabled, false otherwise. |
| 224 | */ |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 225 | bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv, |
| 226 | enum intel_display_power_domain domain) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 227 | { |
| 228 | struct i915_power_domains *power_domains; |
| 229 | bool ret; |
| 230 | |
| 231 | power_domains = &dev_priv->power_domains; |
| 232 | |
| 233 | mutex_lock(&power_domains->lock); |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 234 | ret = __intel_display_power_is_enabled(dev_priv, domain); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 235 | mutex_unlock(&power_domains->lock); |
| 236 | |
| 237 | return ret; |
| 238 | } |
| 239 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 240 | /** |
| 241 | * intel_display_set_init_power - set the initial power domain state |
| 242 | * @dev_priv: i915 device instance |
| 243 | * @enable: whether to enable or disable the initial power domain state |
| 244 | * |
| 245 | * For simplicity our driver load/unload and system suspend/resume code assumes |
| 246 | * that all power domains are always enabled. This functions controls the state |
| 247 | * of this little hack. While the initial power domain state is enabled runtime |
| 248 | * pm is effectively disabled. |
| 249 | */ |
Daniel Vetter | d9bc89d9 | 2014-09-30 10:56:40 +0200 | [diff] [blame] | 250 | void intel_display_set_init_power(struct drm_i915_private *dev_priv, |
| 251 | bool enable) |
| 252 | { |
| 253 | if (dev_priv->power_domains.init_power_on == enable) |
| 254 | return; |
| 255 | |
| 256 | if (enable) |
| 257 | intel_display_power_get(dev_priv, POWER_DOMAIN_INIT); |
| 258 | else |
| 259 | intel_display_power_put(dev_priv, POWER_DOMAIN_INIT); |
| 260 | |
| 261 | dev_priv->power_domains.init_power_on = enable; |
| 262 | } |
| 263 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 264 | /* |
| 265 | * Starting with Haswell, we have a "Power Down Well" that can be turned off |
| 266 | * when not needed anymore. We have 4 registers that can request the power well |
| 267 | * to be enabled, and it will only be disabled if none of the registers is |
| 268 | * requesting it to be enabled. |
| 269 | */ |
Imre Deak | 001bd2c | 2017-07-12 18:54:13 +0300 | [diff] [blame] | 270 | static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv, |
| 271 | u8 irq_pipe_mask, bool has_vga) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 272 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 273 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 274 | |
| 275 | /* |
| 276 | * After we re-enable the power well, if we touch VGA register 0x3d5 |
| 277 | * we'll get unclaimed register interrupts. This stops after we write |
| 278 | * anything to the VGA MSR register. The vgacon module uses this |
| 279 | * register all the time, so if we unbind our driver and, as a |
| 280 | * consequence, bind vgacon, we'll get stuck in an infinite loop at |
| 281 | * console_unlock(). So make here we touch the VGA MSR register, making |
| 282 | * sure vgacon can keep working normally without triggering interrupts |
| 283 | * and error messages. |
| 284 | */ |
Imre Deak | 001bd2c | 2017-07-12 18:54:13 +0300 | [diff] [blame] | 285 | if (has_vga) { |
| 286 | vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO); |
| 287 | outb(inb(VGA_MSR_READ), VGA_MSR_WRITE); |
| 288 | vga_put(pdev, VGA_RSRC_LEGACY_IO); |
| 289 | } |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 290 | |
Imre Deak | 001bd2c | 2017-07-12 18:54:13 +0300 | [diff] [blame] | 291 | if (irq_pipe_mask) |
| 292 | gen8_irq_power_well_post_enable(dev_priv, irq_pipe_mask); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 293 | } |
| 294 | |
Imre Deak | 001bd2c | 2017-07-12 18:54:13 +0300 | [diff] [blame] | 295 | static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv, |
| 296 | u8 irq_pipe_mask) |
Ville Syrjälä | aae8ba8 | 2016-02-19 20:47:30 +0200 | [diff] [blame] | 297 | { |
Imre Deak | 001bd2c | 2017-07-12 18:54:13 +0300 | [diff] [blame] | 298 | if (irq_pipe_mask) |
| 299 | gen8_irq_power_well_pre_disable(dev_priv, irq_pipe_mask); |
Ville Syrjälä | aae8ba8 | 2016-02-19 20:47:30 +0200 | [diff] [blame] | 300 | } |
| 301 | |
Ville Syrjälä | aae8ba8 | 2016-02-19 20:47:30 +0200 | [diff] [blame] | 302 | |
Imre Deak | 76347c0 | 2017-07-06 17:40:36 +0300 | [diff] [blame] | 303 | static void hsw_wait_for_power_well_enable(struct drm_i915_private *dev_priv, |
| 304 | struct i915_power_well *power_well) |
Imre Deak | 42d9366 | 2017-06-29 18:37:01 +0300 | [diff] [blame] | 305 | { |
Imre Deak | 438b8dc | 2017-07-11 23:42:30 +0300 | [diff] [blame] | 306 | enum i915_power_well_id id = power_well->id; |
Imre Deak | 42d9366 | 2017-06-29 18:37:01 +0300 | [diff] [blame] | 307 | |
| 308 | /* Timeout for PW1:10 us, AUX:not specified, other PWs:20 us. */ |
| 309 | WARN_ON(intel_wait_for_register(dev_priv, |
Imre Deak | 9c3a16c | 2017-08-14 18:15:30 +0300 | [diff] [blame] | 310 | HSW_PWR_WELL_CTL_DRIVER(id), |
Imre Deak | 1af474f | 2017-07-06 17:40:34 +0300 | [diff] [blame] | 311 | HSW_PWR_WELL_CTL_STATE(id), |
| 312 | HSW_PWR_WELL_CTL_STATE(id), |
Imre Deak | 42d9366 | 2017-06-29 18:37:01 +0300 | [diff] [blame] | 313 | 1)); |
| 314 | } |
| 315 | |
Imre Deak | 76347c0 | 2017-07-06 17:40:36 +0300 | [diff] [blame] | 316 | static u32 hsw_power_well_requesters(struct drm_i915_private *dev_priv, |
| 317 | enum i915_power_well_id id) |
Imre Deak | 42d9366 | 2017-06-29 18:37:01 +0300 | [diff] [blame] | 318 | { |
Imre Deak | 1af474f | 2017-07-06 17:40:34 +0300 | [diff] [blame] | 319 | u32 req_mask = HSW_PWR_WELL_CTL_REQ(id); |
Imre Deak | 42d9366 | 2017-06-29 18:37:01 +0300 | [diff] [blame] | 320 | u32 ret; |
| 321 | |
Imre Deak | 9c3a16c | 2017-08-14 18:15:30 +0300 | [diff] [blame] | 322 | ret = I915_READ(HSW_PWR_WELL_CTL_BIOS(id)) & req_mask ? 1 : 0; |
| 323 | ret |= I915_READ(HSW_PWR_WELL_CTL_DRIVER(id)) & req_mask ? 2 : 0; |
| 324 | ret |= I915_READ(HSW_PWR_WELL_CTL_KVMR) & req_mask ? 4 : 0; |
| 325 | ret |= I915_READ(HSW_PWR_WELL_CTL_DEBUG(id)) & req_mask ? 8 : 0; |
Imre Deak | 42d9366 | 2017-06-29 18:37:01 +0300 | [diff] [blame] | 326 | |
| 327 | return ret; |
| 328 | } |
| 329 | |
Imre Deak | 76347c0 | 2017-07-06 17:40:36 +0300 | [diff] [blame] | 330 | static void hsw_wait_for_power_well_disable(struct drm_i915_private *dev_priv, |
| 331 | struct i915_power_well *power_well) |
Imre Deak | 42d9366 | 2017-06-29 18:37:01 +0300 | [diff] [blame] | 332 | { |
Imre Deak | 438b8dc | 2017-07-11 23:42:30 +0300 | [diff] [blame] | 333 | enum i915_power_well_id id = power_well->id; |
Imre Deak | 42d9366 | 2017-06-29 18:37:01 +0300 | [diff] [blame] | 334 | bool disabled; |
| 335 | u32 reqs; |
| 336 | |
| 337 | /* |
| 338 | * Bspec doesn't require waiting for PWs to get disabled, but still do |
| 339 | * this for paranoia. The known cases where a PW will be forced on: |
| 340 | * - a KVMR request on any power well via the KVMR request register |
| 341 | * - a DMC request on PW1 and MISC_IO power wells via the BIOS and |
| 342 | * DEBUG request registers |
| 343 | * Skip the wait in case any of the request bits are set and print a |
| 344 | * diagnostic message. |
| 345 | */ |
Imre Deak | 9c3a16c | 2017-08-14 18:15:30 +0300 | [diff] [blame] | 346 | wait_for((disabled = !(I915_READ(HSW_PWR_WELL_CTL_DRIVER(id)) & |
Imre Deak | 1af474f | 2017-07-06 17:40:34 +0300 | [diff] [blame] | 347 | HSW_PWR_WELL_CTL_STATE(id))) || |
Imre Deak | 76347c0 | 2017-07-06 17:40:36 +0300 | [diff] [blame] | 348 | (reqs = hsw_power_well_requesters(dev_priv, id)), 1); |
Imre Deak | 42d9366 | 2017-06-29 18:37:01 +0300 | [diff] [blame] | 349 | if (disabled) |
| 350 | return; |
| 351 | |
| 352 | DRM_DEBUG_KMS("%s forced on (bios:%d driver:%d kvmr:%d debug:%d)\n", |
| 353 | power_well->name, |
| 354 | !!(reqs & 1), !!(reqs & 2), !!(reqs & 4), !!(reqs & 8)); |
| 355 | } |
| 356 | |
Imre Deak | b2891eb | 2017-07-11 23:42:35 +0300 | [diff] [blame] | 357 | static void gen9_wait_for_power_well_fuses(struct drm_i915_private *dev_priv, |
| 358 | enum skl_power_gate pg) |
| 359 | { |
| 360 | /* Timeout 5us for PG#0, for other PGs 1us */ |
| 361 | WARN_ON(intel_wait_for_register(dev_priv, SKL_FUSE_STATUS, |
| 362 | SKL_FUSE_PG_DIST_STATUS(pg), |
| 363 | SKL_FUSE_PG_DIST_STATUS(pg), 1)); |
| 364 | } |
| 365 | |
Imre Deak | ec46d48 | 2017-07-06 17:40:33 +0300 | [diff] [blame] | 366 | static void hsw_power_well_enable(struct drm_i915_private *dev_priv, |
| 367 | struct i915_power_well *power_well) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 368 | { |
Imre Deak | 1af474f | 2017-07-06 17:40:34 +0300 | [diff] [blame] | 369 | enum i915_power_well_id id = power_well->id; |
Imre Deak | b2891eb | 2017-07-11 23:42:35 +0300 | [diff] [blame] | 370 | bool wait_fuses = power_well->hsw.has_fuses; |
Chris Wilson | 320671f | 2017-10-02 11:04:16 +0100 | [diff] [blame] | 371 | enum skl_power_gate uninitialized_var(pg); |
Imre Deak | 1af474f | 2017-07-06 17:40:34 +0300 | [diff] [blame] | 372 | u32 val; |
| 373 | |
Imre Deak | b2891eb | 2017-07-11 23:42:35 +0300 | [diff] [blame] | 374 | if (wait_fuses) { |
| 375 | pg = SKL_PW_TO_PG(id); |
| 376 | /* |
| 377 | * For PW1 we have to wait both for the PW0/PG0 fuse state |
| 378 | * before enabling the power well and PW1/PG1's own fuse |
| 379 | * state after the enabling. For all other power wells with |
| 380 | * fuses we only have to wait for that PW/PG's fuse state |
| 381 | * after the enabling. |
| 382 | */ |
| 383 | if (pg == SKL_PG1) |
| 384 | gen9_wait_for_power_well_fuses(dev_priv, SKL_PG0); |
| 385 | } |
| 386 | |
Imre Deak | 9c3a16c | 2017-08-14 18:15:30 +0300 | [diff] [blame] | 387 | val = I915_READ(HSW_PWR_WELL_CTL_DRIVER(id)); |
| 388 | I915_WRITE(HSW_PWR_WELL_CTL_DRIVER(id), val | HSW_PWR_WELL_CTL_REQ(id)); |
Imre Deak | 76347c0 | 2017-07-06 17:40:36 +0300 | [diff] [blame] | 389 | hsw_wait_for_power_well_enable(dev_priv, power_well); |
Imre Deak | 001bd2c | 2017-07-12 18:54:13 +0300 | [diff] [blame] | 390 | |
Imre Deak | b2891eb | 2017-07-11 23:42:35 +0300 | [diff] [blame] | 391 | if (wait_fuses) |
| 392 | gen9_wait_for_power_well_fuses(dev_priv, pg); |
| 393 | |
Imre Deak | 001bd2c | 2017-07-12 18:54:13 +0300 | [diff] [blame] | 394 | hsw_power_well_post_enable(dev_priv, power_well->hsw.irq_pipe_mask, |
| 395 | power_well->hsw.has_vga); |
Imre Deak | ec46d48 | 2017-07-06 17:40:33 +0300 | [diff] [blame] | 396 | } |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 397 | |
Imre Deak | ec46d48 | 2017-07-06 17:40:33 +0300 | [diff] [blame] | 398 | static void hsw_power_well_disable(struct drm_i915_private *dev_priv, |
| 399 | struct i915_power_well *power_well) |
| 400 | { |
Imre Deak | 1af474f | 2017-07-06 17:40:34 +0300 | [diff] [blame] | 401 | enum i915_power_well_id id = power_well->id; |
| 402 | u32 val; |
| 403 | |
Imre Deak | 001bd2c | 2017-07-12 18:54:13 +0300 | [diff] [blame] | 404 | hsw_power_well_pre_disable(dev_priv, power_well->hsw.irq_pipe_mask); |
| 405 | |
Imre Deak | 9c3a16c | 2017-08-14 18:15:30 +0300 | [diff] [blame] | 406 | val = I915_READ(HSW_PWR_WELL_CTL_DRIVER(id)); |
| 407 | I915_WRITE(HSW_PWR_WELL_CTL_DRIVER(id), |
| 408 | val & ~HSW_PWR_WELL_CTL_REQ(id)); |
Imre Deak | 76347c0 | 2017-07-06 17:40:36 +0300 | [diff] [blame] | 409 | hsw_wait_for_power_well_disable(dev_priv, power_well); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 410 | } |
| 411 | |
Imre Deak | d42539b | 2017-07-06 17:40:39 +0300 | [diff] [blame] | 412 | /* |
| 413 | * We should only use the power well if we explicitly asked the hardware to |
| 414 | * enable it, so check if it's enabled and also check if we've requested it to |
| 415 | * be enabled. |
| 416 | */ |
| 417 | static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv, |
| 418 | struct i915_power_well *power_well) |
| 419 | { |
| 420 | enum i915_power_well_id id = power_well->id; |
| 421 | u32 mask = HSW_PWR_WELL_CTL_REQ(id) | HSW_PWR_WELL_CTL_STATE(id); |
| 422 | |
Imre Deak | 9c3a16c | 2017-08-14 18:15:30 +0300 | [diff] [blame] | 423 | return (I915_READ(HSW_PWR_WELL_CTL_DRIVER(id)) & mask) == mask; |
Imre Deak | d42539b | 2017-07-06 17:40:39 +0300 | [diff] [blame] | 424 | } |
| 425 | |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 426 | static void assert_can_enable_dc9(struct drm_i915_private *dev_priv) |
| 427 | { |
Imre Deak | 9c3a16c | 2017-08-14 18:15:30 +0300 | [diff] [blame] | 428 | enum i915_power_well_id id = SKL_DISP_PW_2; |
| 429 | |
Imre Deak | bfcdabe | 2016-04-01 16:02:37 +0300 | [diff] [blame] | 430 | WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9), |
| 431 | "DC9 already programmed to be enabled.\n"); |
| 432 | WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5, |
| 433 | "DC5 still not disabled to enable DC9.\n"); |
Imre Deak | 9c3a16c | 2017-08-14 18:15:30 +0300 | [diff] [blame] | 434 | WARN_ONCE(I915_READ(HSW_PWR_WELL_CTL_DRIVER(id)) & |
| 435 | HSW_PWR_WELL_CTL_REQ(id), |
Imre Deak | e8a3a2a | 2017-06-29 18:37:00 +0300 | [diff] [blame] | 436 | "Power well 2 on.\n"); |
Imre Deak | bfcdabe | 2016-04-01 16:02:37 +0300 | [diff] [blame] | 437 | WARN_ONCE(intel_irqs_enabled(dev_priv), |
| 438 | "Interrupts not disabled yet.\n"); |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 439 | |
| 440 | /* |
| 441 | * TODO: check for the following to verify the conditions to enter DC9 |
| 442 | * state are satisfied: |
| 443 | * 1] Check relevant display engine registers to verify if mode set |
| 444 | * disable sequence was followed. |
| 445 | * 2] Check if display uninitialize sequence is initialized. |
| 446 | */ |
| 447 | } |
| 448 | |
| 449 | static void assert_can_disable_dc9(struct drm_i915_private *dev_priv) |
| 450 | { |
Imre Deak | bfcdabe | 2016-04-01 16:02:37 +0300 | [diff] [blame] | 451 | WARN_ONCE(intel_irqs_enabled(dev_priv), |
| 452 | "Interrupts not disabled yet.\n"); |
| 453 | WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5, |
| 454 | "DC5 still not disabled.\n"); |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 455 | |
| 456 | /* |
| 457 | * TODO: check for the following to verify DC9 state was indeed |
| 458 | * entered before programming to disable it: |
| 459 | * 1] Check relevant display engine registers to verify if mode |
| 460 | * set disable sequence was followed. |
| 461 | * 2] Check if display uninitialize sequence is initialized. |
| 462 | */ |
| 463 | } |
| 464 | |
Mika Kuoppala | 779cb5d | 2016-02-18 17:58:09 +0200 | [diff] [blame] | 465 | static void gen9_write_dc_state(struct drm_i915_private *dev_priv, |
| 466 | u32 state) |
| 467 | { |
| 468 | int rewrites = 0; |
| 469 | int rereads = 0; |
| 470 | u32 v; |
| 471 | |
| 472 | I915_WRITE(DC_STATE_EN, state); |
| 473 | |
| 474 | /* It has been observed that disabling the dc6 state sometimes |
| 475 | * doesn't stick and dmc keeps returning old value. Make sure |
| 476 | * the write really sticks enough times and also force rewrite until |
| 477 | * we are confident that state is exactly what we want. |
| 478 | */ |
| 479 | do { |
| 480 | v = I915_READ(DC_STATE_EN); |
| 481 | |
| 482 | if (v != state) { |
| 483 | I915_WRITE(DC_STATE_EN, state); |
| 484 | rewrites++; |
| 485 | rereads = 0; |
| 486 | } else if (rereads++ > 5) { |
| 487 | break; |
| 488 | } |
| 489 | |
| 490 | } while (rewrites < 100); |
| 491 | |
| 492 | if (v != state) |
| 493 | DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n", |
| 494 | state, v); |
| 495 | |
| 496 | /* Most of the times we need one retry, avoid spam */ |
| 497 | if (rewrites > 1) |
| 498 | DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n", |
| 499 | state, rewrites); |
| 500 | } |
| 501 | |
Imre Deak | da2f41d | 2016-04-20 20:27:56 +0300 | [diff] [blame] | 502 | static u32 gen9_dc_mask(struct drm_i915_private *dev_priv) |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 503 | { |
Imre Deak | da2f41d | 2016-04-20 20:27:56 +0300 | [diff] [blame] | 504 | u32 mask; |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 505 | |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 506 | mask = DC_STATE_EN_UPTO_DC5; |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 507 | if (IS_GEN9_LP(dev_priv)) |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 508 | mask |= DC_STATE_EN_DC9; |
| 509 | else |
| 510 | mask |= DC_STATE_EN_UPTO_DC6; |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 511 | |
Imre Deak | da2f41d | 2016-04-20 20:27:56 +0300 | [diff] [blame] | 512 | return mask; |
| 513 | } |
| 514 | |
| 515 | void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv) |
| 516 | { |
| 517 | u32 val; |
| 518 | |
| 519 | val = I915_READ(DC_STATE_EN) & gen9_dc_mask(dev_priv); |
| 520 | |
| 521 | DRM_DEBUG_KMS("Resetting DC state tracking from %02x to %02x\n", |
| 522 | dev_priv->csr.dc_state, val); |
| 523 | dev_priv->csr.dc_state = val; |
| 524 | } |
| 525 | |
| 526 | static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state) |
| 527 | { |
| 528 | uint32_t val; |
| 529 | uint32_t mask; |
| 530 | |
Imre Deak | a37baf3 | 2016-02-29 22:49:03 +0200 | [diff] [blame] | 531 | if (WARN_ON_ONCE(state & ~dev_priv->csr.allowed_dc_mask)) |
| 532 | state &= dev_priv->csr.allowed_dc_mask; |
Patrik Jakobsson | 443646c | 2015-11-16 15:01:06 +0100 | [diff] [blame] | 533 | |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 534 | val = I915_READ(DC_STATE_EN); |
Imre Deak | da2f41d | 2016-04-20 20:27:56 +0300 | [diff] [blame] | 535 | mask = gen9_dc_mask(dev_priv); |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 536 | DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n", |
| 537 | val & mask, state); |
Patrik Jakobsson | 832dba8 | 2016-02-18 17:21:11 +0200 | [diff] [blame] | 538 | |
| 539 | /* Check if DMC is ignoring our DC state requests */ |
| 540 | if ((val & mask) != dev_priv->csr.dc_state) |
| 541 | DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n", |
| 542 | dev_priv->csr.dc_state, val & mask); |
| 543 | |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 544 | val &= ~mask; |
| 545 | val |= state; |
Mika Kuoppala | 779cb5d | 2016-02-18 17:58:09 +0200 | [diff] [blame] | 546 | |
| 547 | gen9_write_dc_state(dev_priv, val); |
Patrik Jakobsson | 832dba8 | 2016-02-18 17:21:11 +0200 | [diff] [blame] | 548 | |
| 549 | dev_priv->csr.dc_state = val & mask; |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 550 | } |
| 551 | |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 552 | void bxt_enable_dc9(struct drm_i915_private *dev_priv) |
| 553 | { |
| 554 | assert_can_enable_dc9(dev_priv); |
| 555 | |
| 556 | DRM_DEBUG_KMS("Enabling DC9\n"); |
| 557 | |
Imre Deak | 7859799 | 2016-06-16 16:37:20 +0300 | [diff] [blame] | 558 | intel_power_sequencer_reset(dev_priv); |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 559 | gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9); |
| 560 | } |
| 561 | |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 562 | void bxt_disable_dc9(struct drm_i915_private *dev_priv) |
| 563 | { |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 564 | assert_can_disable_dc9(dev_priv); |
| 565 | |
| 566 | DRM_DEBUG_KMS("Disabling DC9\n"); |
| 567 | |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 568 | gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); |
Imre Deak | 8090ba8 | 2016-08-10 14:07:33 +0300 | [diff] [blame] | 569 | |
| 570 | intel_pps_unlock_regs_wa(dev_priv); |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 571 | } |
| 572 | |
Daniel Vetter | af5fead | 2015-10-28 23:58:57 +0200 | [diff] [blame] | 573 | static void assert_csr_loaded(struct drm_i915_private *dev_priv) |
| 574 | { |
| 575 | WARN_ONCE(!I915_READ(CSR_PROGRAM(0)), |
| 576 | "CSR program storage start is NULL\n"); |
| 577 | WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n"); |
| 578 | WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n"); |
| 579 | } |
| 580 | |
Suketu Shah | 5aefb23 | 2015-04-16 14:22:10 +0530 | [diff] [blame] | 581 | static void assert_can_enable_dc5(struct drm_i915_private *dev_priv) |
Suketu Shah | dc17430 | 2015-04-17 19:46:16 +0530 | [diff] [blame] | 582 | { |
Suketu Shah | 5aefb23 | 2015-04-16 14:22:10 +0530 | [diff] [blame] | 583 | bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv, |
| 584 | SKL_DISP_PW_2); |
| 585 | |
Jesse Barnes | 6ff8ab0 | 2015-09-10 08:20:28 -0700 | [diff] [blame] | 586 | WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n"); |
Suketu Shah | 5aefb23 | 2015-04-16 14:22:10 +0530 | [diff] [blame] | 587 | |
Jesse Barnes | 6ff8ab0 | 2015-09-10 08:20:28 -0700 | [diff] [blame] | 588 | WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5), |
| 589 | "DC5 already programmed to be enabled.\n"); |
Imre Deak | c9b8846 | 2015-12-15 20:10:34 +0200 | [diff] [blame] | 590 | assert_rpm_wakelock_held(dev_priv); |
Suketu Shah | 5aefb23 | 2015-04-16 14:22:10 +0530 | [diff] [blame] | 591 | |
| 592 | assert_csr_loaded(dev_priv); |
| 593 | } |
| 594 | |
Imre Deak | f62c79b | 2016-04-20 20:27:57 +0300 | [diff] [blame] | 595 | void gen9_enable_dc5(struct drm_i915_private *dev_priv) |
Suketu Shah | 5aefb23 | 2015-04-16 14:22:10 +0530 | [diff] [blame] | 596 | { |
Suketu Shah | 5aefb23 | 2015-04-16 14:22:10 +0530 | [diff] [blame] | 597 | assert_can_enable_dc5(dev_priv); |
A.Sunil Kamath | 6b457d3 | 2015-04-16 14:22:09 +0530 | [diff] [blame] | 598 | |
| 599 | DRM_DEBUG_KMS("Enabling DC5\n"); |
| 600 | |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 601 | gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5); |
Suketu Shah | dc17430 | 2015-04-17 19:46:16 +0530 | [diff] [blame] | 602 | } |
| 603 | |
Suketu Shah | 93c7cb6 | 2015-04-16 14:22:13 +0530 | [diff] [blame] | 604 | static void assert_can_enable_dc6(struct drm_i915_private *dev_priv) |
Suketu Shah | f75a198 | 2015-04-16 14:22:11 +0530 | [diff] [blame] | 605 | { |
Jesse Barnes | 6ff8ab0 | 2015-09-10 08:20:28 -0700 | [diff] [blame] | 606 | WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE, |
| 607 | "Backlight is not disabled.\n"); |
| 608 | WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6), |
| 609 | "DC6 already programmed to be enabled.\n"); |
Suketu Shah | 93c7cb6 | 2015-04-16 14:22:13 +0530 | [diff] [blame] | 610 | |
| 611 | assert_csr_loaded(dev_priv); |
| 612 | } |
| 613 | |
Animesh Manna | 0a9d2be | 2015-09-29 11:01:59 +0530 | [diff] [blame] | 614 | void skl_enable_dc6(struct drm_i915_private *dev_priv) |
Suketu Shah | 93c7cb6 | 2015-04-16 14:22:13 +0530 | [diff] [blame] | 615 | { |
Suketu Shah | 93c7cb6 | 2015-04-16 14:22:13 +0530 | [diff] [blame] | 616 | assert_can_enable_dc6(dev_priv); |
A.Sunil Kamath | 74b4f37 | 2015-04-16 14:22:12 +0530 | [diff] [blame] | 617 | |
| 618 | DRM_DEBUG_KMS("Enabling DC6\n"); |
| 619 | |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 620 | gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6); |
| 621 | |
Suketu Shah | f75a198 | 2015-04-16 14:22:11 +0530 | [diff] [blame] | 622 | } |
| 623 | |
Animesh Manna | 0a9d2be | 2015-09-29 11:01:59 +0530 | [diff] [blame] | 624 | void skl_disable_dc6(struct drm_i915_private *dev_priv) |
Suketu Shah | f75a198 | 2015-04-16 14:22:11 +0530 | [diff] [blame] | 625 | { |
A.Sunil Kamath | 74b4f37 | 2015-04-16 14:22:12 +0530 | [diff] [blame] | 626 | DRM_DEBUG_KMS("Disabling DC6\n"); |
| 627 | |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 628 | gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); |
Suketu Shah | f75a198 | 2015-04-16 14:22:11 +0530 | [diff] [blame] | 629 | } |
| 630 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 631 | static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv, |
| 632 | struct i915_power_well *power_well) |
| 633 | { |
Imre Deak | 1af474f | 2017-07-06 17:40:34 +0300 | [diff] [blame] | 634 | enum i915_power_well_id id = power_well->id; |
| 635 | u32 mask = HSW_PWR_WELL_CTL_REQ(id); |
Imre Deak | 9c3a16c | 2017-08-14 18:15:30 +0300 | [diff] [blame] | 636 | u32 bios_req = I915_READ(HSW_PWR_WELL_CTL_BIOS(id)); |
Imre Deak | 1af474f | 2017-07-06 17:40:34 +0300 | [diff] [blame] | 637 | |
Imre Deak | 16e8491 | 2017-02-17 17:39:45 +0200 | [diff] [blame] | 638 | /* Take over the request bit if set by BIOS. */ |
Imre Deak | 1af474f | 2017-07-06 17:40:34 +0300 | [diff] [blame] | 639 | if (bios_req & mask) { |
Imre Deak | 9c3a16c | 2017-08-14 18:15:30 +0300 | [diff] [blame] | 640 | u32 drv_req = I915_READ(HSW_PWR_WELL_CTL_DRIVER(id)); |
Imre Deak | 1af474f | 2017-07-06 17:40:34 +0300 | [diff] [blame] | 641 | |
| 642 | if (!(drv_req & mask)) |
Imre Deak | 9c3a16c | 2017-08-14 18:15:30 +0300 | [diff] [blame] | 643 | I915_WRITE(HSW_PWR_WELL_CTL_DRIVER(id), drv_req | mask); |
| 644 | I915_WRITE(HSW_PWR_WELL_CTL_BIOS(id), bios_req & ~mask); |
Imre Deak | 16e8491 | 2017-02-17 17:39:45 +0200 | [diff] [blame] | 645 | } |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 646 | } |
| 647 | |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 648 | static void bxt_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv, |
| 649 | struct i915_power_well *power_well) |
| 650 | { |
Imre Deak | b5565a2 | 2017-07-06 17:40:29 +0300 | [diff] [blame] | 651 | bxt_ddi_phy_init(dev_priv, power_well->bxt.phy); |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 652 | } |
| 653 | |
| 654 | static void bxt_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv, |
| 655 | struct i915_power_well *power_well) |
| 656 | { |
Imre Deak | b5565a2 | 2017-07-06 17:40:29 +0300 | [diff] [blame] | 657 | bxt_ddi_phy_uninit(dev_priv, power_well->bxt.phy); |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 658 | } |
| 659 | |
| 660 | static bool bxt_dpio_cmn_power_well_enabled(struct drm_i915_private *dev_priv, |
| 661 | struct i915_power_well *power_well) |
| 662 | { |
Imre Deak | b5565a2 | 2017-07-06 17:40:29 +0300 | [diff] [blame] | 663 | return bxt_ddi_phy_is_enabled(dev_priv, power_well->bxt.phy); |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 664 | } |
| 665 | |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 666 | static void bxt_verify_ddi_phy_power_wells(struct drm_i915_private *dev_priv) |
| 667 | { |
| 668 | struct i915_power_well *power_well; |
| 669 | |
| 670 | power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_A); |
| 671 | if (power_well->count > 0) |
Imre Deak | b5565a2 | 2017-07-06 17:40:29 +0300 | [diff] [blame] | 672 | bxt_ddi_phy_verify_state(dev_priv, power_well->bxt.phy); |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 673 | |
| 674 | power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_BC); |
| 675 | if (power_well->count > 0) |
Imre Deak | b5565a2 | 2017-07-06 17:40:29 +0300 | [diff] [blame] | 676 | bxt_ddi_phy_verify_state(dev_priv, power_well->bxt.phy); |
Ander Conselvan de Oliveira | 0a116ce | 2016-12-02 10:23:51 +0200 | [diff] [blame] | 677 | |
| 678 | if (IS_GEMINILAKE(dev_priv)) { |
| 679 | power_well = lookup_power_well(dev_priv, GLK_DPIO_CMN_C); |
| 680 | if (power_well->count > 0) |
Imre Deak | b5565a2 | 2017-07-06 17:40:29 +0300 | [diff] [blame] | 681 | bxt_ddi_phy_verify_state(dev_priv, power_well->bxt.phy); |
Ander Conselvan de Oliveira | 0a116ce | 2016-12-02 10:23:51 +0200 | [diff] [blame] | 682 | } |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 683 | } |
| 684 | |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 685 | static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv, |
| 686 | struct i915_power_well *power_well) |
| 687 | { |
| 688 | return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0; |
| 689 | } |
| 690 | |
Ville Syrjälä | 18a8067 | 2016-05-16 16:59:40 +0300 | [diff] [blame] | 691 | static void gen9_assert_dbuf_enabled(struct drm_i915_private *dev_priv) |
| 692 | { |
| 693 | u32 tmp = I915_READ(DBUF_CTL); |
| 694 | |
| 695 | WARN((tmp & (DBUF_POWER_STATE | DBUF_POWER_REQUEST)) != |
| 696 | (DBUF_POWER_STATE | DBUF_POWER_REQUEST), |
| 697 | "Unexpected DBuf power power state (0x%08x)\n", tmp); |
| 698 | } |
| 699 | |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 700 | static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv, |
| 701 | struct i915_power_well *power_well) |
| 702 | { |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 703 | struct intel_cdclk_state cdclk_state = {}; |
| 704 | |
Imre Deak | 5b773eb | 2016-02-29 22:49:05 +0200 | [diff] [blame] | 705 | gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); |
Imre Deak | adc7f04 | 2016-04-04 17:27:10 +0300 | [diff] [blame] | 706 | |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 707 | dev_priv->display.get_cdclk(dev_priv, &cdclk_state); |
| 708 | WARN_ON(!intel_cdclk_state_compare(&dev_priv->cdclk.hw, &cdclk_state)); |
Ville Syrjälä | 342be92 | 2016-05-13 23:41:39 +0300 | [diff] [blame] | 709 | |
Ville Syrjälä | 18a8067 | 2016-05-16 16:59:40 +0300 | [diff] [blame] | 710 | gen9_assert_dbuf_enabled(dev_priv); |
| 711 | |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 712 | if (IS_GEN9_LP(dev_priv)) |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 713 | bxt_verify_ddi_phy_power_wells(dev_priv); |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 714 | } |
| 715 | |
| 716 | static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv, |
| 717 | struct i915_power_well *power_well) |
| 718 | { |
Imre Deak | f74ed08 | 2016-04-18 14:48:21 +0300 | [diff] [blame] | 719 | if (!dev_priv->csr.dmc_payload) |
| 720 | return; |
| 721 | |
Imre Deak | a37baf3 | 2016-02-29 22:49:03 +0200 | [diff] [blame] | 722 | if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6) |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 723 | skl_enable_dc6(dev_priv); |
Imre Deak | a37baf3 | 2016-02-29 22:49:03 +0200 | [diff] [blame] | 724 | else if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5) |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 725 | gen9_enable_dc5(dev_priv); |
| 726 | } |
| 727 | |
Imre Deak | 3c1b38e | 2017-02-17 17:39:42 +0200 | [diff] [blame] | 728 | static void i9xx_power_well_sync_hw_noop(struct drm_i915_private *dev_priv, |
| 729 | struct i915_power_well *power_well) |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 730 | { |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 731 | } |
| 732 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 733 | static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv, |
| 734 | struct i915_power_well *power_well) |
| 735 | { |
| 736 | } |
| 737 | |
| 738 | static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv, |
| 739 | struct i915_power_well *power_well) |
| 740 | { |
| 741 | return true; |
| 742 | } |
| 743 | |
Ville Syrjälä | 2ee0da1 | 2017-06-01 17:36:16 +0300 | [diff] [blame] | 744 | static void i830_pipes_power_well_enable(struct drm_i915_private *dev_priv, |
| 745 | struct i915_power_well *power_well) |
| 746 | { |
| 747 | if ((I915_READ(PIPECONF(PIPE_A)) & PIPECONF_ENABLE) == 0) |
| 748 | i830_enable_pipe(dev_priv, PIPE_A); |
| 749 | if ((I915_READ(PIPECONF(PIPE_B)) & PIPECONF_ENABLE) == 0) |
| 750 | i830_enable_pipe(dev_priv, PIPE_B); |
| 751 | } |
| 752 | |
| 753 | static void i830_pipes_power_well_disable(struct drm_i915_private *dev_priv, |
| 754 | struct i915_power_well *power_well) |
| 755 | { |
| 756 | i830_disable_pipe(dev_priv, PIPE_B); |
| 757 | i830_disable_pipe(dev_priv, PIPE_A); |
| 758 | } |
| 759 | |
| 760 | static bool i830_pipes_power_well_enabled(struct drm_i915_private *dev_priv, |
| 761 | struct i915_power_well *power_well) |
| 762 | { |
| 763 | return I915_READ(PIPECONF(PIPE_A)) & PIPECONF_ENABLE && |
| 764 | I915_READ(PIPECONF(PIPE_B)) & PIPECONF_ENABLE; |
| 765 | } |
| 766 | |
| 767 | static void i830_pipes_power_well_sync_hw(struct drm_i915_private *dev_priv, |
| 768 | struct i915_power_well *power_well) |
| 769 | { |
| 770 | if (power_well->count > 0) |
| 771 | i830_pipes_power_well_enable(dev_priv, power_well); |
| 772 | else |
| 773 | i830_pipes_power_well_disable(dev_priv, power_well); |
| 774 | } |
| 775 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 776 | static void vlv_set_power_well(struct drm_i915_private *dev_priv, |
| 777 | struct i915_power_well *power_well, bool enable) |
| 778 | { |
Imre Deak | 438b8dc | 2017-07-11 23:42:30 +0300 | [diff] [blame] | 779 | enum i915_power_well_id power_well_id = power_well->id; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 780 | u32 mask; |
| 781 | u32 state; |
| 782 | u32 ctrl; |
| 783 | |
| 784 | mask = PUNIT_PWRGT_MASK(power_well_id); |
| 785 | state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) : |
| 786 | PUNIT_PWRGT_PWR_GATE(power_well_id); |
| 787 | |
| 788 | mutex_lock(&dev_priv->rps.hw_lock); |
| 789 | |
| 790 | #define COND \ |
| 791 | ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state) |
| 792 | |
| 793 | if (COND) |
| 794 | goto out; |
| 795 | |
| 796 | ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL); |
| 797 | ctrl &= ~mask; |
| 798 | ctrl |= state; |
| 799 | vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl); |
| 800 | |
| 801 | if (wait_for(COND, 100)) |
Masanari Iida | 7e35ab8 | 2015-05-10 01:00:23 +0900 | [diff] [blame] | 802 | DRM_ERROR("timeout setting power well state %08x (%08x)\n", |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 803 | state, |
| 804 | vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL)); |
| 805 | |
| 806 | #undef COND |
| 807 | |
| 808 | out: |
| 809 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 810 | } |
| 811 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 812 | static void vlv_power_well_enable(struct drm_i915_private *dev_priv, |
| 813 | struct i915_power_well *power_well) |
| 814 | { |
| 815 | vlv_set_power_well(dev_priv, power_well, true); |
| 816 | } |
| 817 | |
| 818 | static void vlv_power_well_disable(struct drm_i915_private *dev_priv, |
| 819 | struct i915_power_well *power_well) |
| 820 | { |
| 821 | vlv_set_power_well(dev_priv, power_well, false); |
| 822 | } |
| 823 | |
| 824 | static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv, |
| 825 | struct i915_power_well *power_well) |
| 826 | { |
Imre Deak | 438b8dc | 2017-07-11 23:42:30 +0300 | [diff] [blame] | 827 | enum i915_power_well_id power_well_id = power_well->id; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 828 | bool enabled = false; |
| 829 | u32 mask; |
| 830 | u32 state; |
| 831 | u32 ctrl; |
| 832 | |
| 833 | mask = PUNIT_PWRGT_MASK(power_well_id); |
| 834 | ctrl = PUNIT_PWRGT_PWR_ON(power_well_id); |
| 835 | |
| 836 | mutex_lock(&dev_priv->rps.hw_lock); |
| 837 | |
| 838 | state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask; |
| 839 | /* |
| 840 | * We only ever set the power-on and power-gate states, anything |
| 841 | * else is unexpected. |
| 842 | */ |
| 843 | WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) && |
| 844 | state != PUNIT_PWRGT_PWR_GATE(power_well_id)); |
| 845 | if (state == ctrl) |
| 846 | enabled = true; |
| 847 | |
| 848 | /* |
| 849 | * A transient state at this point would mean some unexpected party |
| 850 | * is poking at the power controls too. |
| 851 | */ |
| 852 | ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask; |
| 853 | WARN_ON(ctrl != state); |
| 854 | |
| 855 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 856 | |
| 857 | return enabled; |
| 858 | } |
| 859 | |
Ville Syrjälä | 766078d | 2016-04-11 16:56:30 +0300 | [diff] [blame] | 860 | static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv) |
| 861 | { |
Hans de Goede | 721d484 | 2016-12-02 15:29:04 +0100 | [diff] [blame] | 862 | u32 val; |
| 863 | |
| 864 | /* |
| 865 | * On driver load, a pipe may be active and driving a DSI display. |
| 866 | * Preserve DPOUNIT_CLOCK_GATE_DISABLE to avoid the pipe getting stuck |
| 867 | * (and never recovering) in this case. intel_dsi_post_disable() will |
| 868 | * clear it when we turn off the display. |
| 869 | */ |
| 870 | val = I915_READ(DSPCLK_GATE_D); |
| 871 | val &= DPOUNIT_CLOCK_GATE_DISABLE; |
| 872 | val |= VRHUNIT_CLOCK_GATE_DISABLE; |
| 873 | I915_WRITE(DSPCLK_GATE_D, val); |
Ville Syrjälä | 766078d | 2016-04-11 16:56:30 +0300 | [diff] [blame] | 874 | |
| 875 | /* |
| 876 | * Disable trickle feed and enable pnd deadline calculation |
| 877 | */ |
| 878 | I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE); |
| 879 | I915_WRITE(CBR1_VLV, 0); |
Ville Syrjälä | 19ab4ed | 2016-04-27 17:43:22 +0300 | [diff] [blame] | 880 | |
| 881 | WARN_ON(dev_priv->rawclk_freq == 0); |
| 882 | |
| 883 | I915_WRITE(RAWCLK_FREQ_VLV, |
| 884 | DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 1000)); |
Ville Syrjälä | 766078d | 2016-04-11 16:56:30 +0300 | [diff] [blame] | 885 | } |
| 886 | |
Ville Syrjälä | 2be7d54 | 2015-06-29 15:25:51 +0300 | [diff] [blame] | 887 | static void vlv_display_power_well_init(struct drm_i915_private *dev_priv) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 888 | { |
Lyude | 9504a89 | 2016-06-21 17:03:42 -0400 | [diff] [blame] | 889 | struct intel_encoder *encoder; |
Ville Syrjälä | 5a8fbb7 | 2015-06-29 15:25:53 +0300 | [diff] [blame] | 890 | enum pipe pipe; |
| 891 | |
| 892 | /* |
| 893 | * Enable the CRI clock source so we can get at the |
| 894 | * display and the reference clock for VGA |
| 895 | * hotplug / manual detection. Supposedly DSI also |
| 896 | * needs the ref clock up and running. |
| 897 | * |
| 898 | * CHV DPLL B/C have some issues if VGA mode is enabled. |
| 899 | */ |
Tvrtko Ursulin | 801388c | 2016-11-16 08:55:44 +0000 | [diff] [blame] | 900 | for_each_pipe(dev_priv, pipe) { |
Ville Syrjälä | 5a8fbb7 | 2015-06-29 15:25:53 +0300 | [diff] [blame] | 901 | u32 val = I915_READ(DPLL(pipe)); |
| 902 | |
| 903 | val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; |
| 904 | if (pipe != PIPE_A) |
| 905 | val |= DPLL_INTEGRATED_CRI_CLK_VLV; |
| 906 | |
| 907 | I915_WRITE(DPLL(pipe), val); |
| 908 | } |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 909 | |
Ville Syrjälä | 766078d | 2016-04-11 16:56:30 +0300 | [diff] [blame] | 910 | vlv_init_display_clock_gating(dev_priv); |
| 911 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 912 | spin_lock_irq(&dev_priv->irq_lock); |
| 913 | valleyview_enable_display_irqs(dev_priv); |
| 914 | spin_unlock_irq(&dev_priv->irq_lock); |
| 915 | |
| 916 | /* |
| 917 | * During driver initialization/resume we can avoid restoring the |
| 918 | * part of the HW/SW state that will be inited anyway explicitly. |
| 919 | */ |
| 920 | if (dev_priv->power_domains.initializing) |
| 921 | return; |
| 922 | |
Daniel Vetter | b963291 | 2014-09-30 10:56:44 +0200 | [diff] [blame] | 923 | intel_hpd_init(dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 924 | |
Lyude | 9504a89 | 2016-06-21 17:03:42 -0400 | [diff] [blame] | 925 | /* Re-enable the ADPA, if we have one */ |
| 926 | for_each_intel_encoder(&dev_priv->drm, encoder) { |
| 927 | if (encoder->type == INTEL_OUTPUT_ANALOG) |
| 928 | intel_crt_reset(&encoder->base); |
| 929 | } |
| 930 | |
Tvrtko Ursulin | 29b74b7 | 2016-11-16 08:55:39 +0000 | [diff] [blame] | 931 | i915_redisable_vga_power_on(dev_priv); |
Imre Deak | 8090ba8 | 2016-08-10 14:07:33 +0300 | [diff] [blame] | 932 | |
| 933 | intel_pps_unlock_regs_wa(dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 934 | } |
| 935 | |
Ville Syrjälä | 2be7d54 | 2015-06-29 15:25:51 +0300 | [diff] [blame] | 936 | static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv) |
| 937 | { |
| 938 | spin_lock_irq(&dev_priv->irq_lock); |
| 939 | valleyview_disable_display_irqs(dev_priv); |
| 940 | spin_unlock_irq(&dev_priv->irq_lock); |
| 941 | |
Ville Syrjälä | 2230fde | 2016-02-19 18:41:52 +0200 | [diff] [blame] | 942 | /* make sure we're done processing display irqs */ |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 943 | synchronize_irq(dev_priv->drm.irq); |
Ville Syrjälä | 2230fde | 2016-02-19 18:41:52 +0200 | [diff] [blame] | 944 | |
Imre Deak | 7859799 | 2016-06-16 16:37:20 +0300 | [diff] [blame] | 945 | intel_power_sequencer_reset(dev_priv); |
Lyude | 19625e8 | 2016-06-21 17:03:44 -0400 | [diff] [blame] | 946 | |
Lyude | b64b540 | 2016-10-26 12:36:09 -0400 | [diff] [blame] | 947 | /* Prevent us from re-enabling polling on accident in late suspend */ |
| 948 | if (!dev_priv->drm.dev->power.is_suspended) |
| 949 | intel_hpd_poll_init(dev_priv); |
Ville Syrjälä | 2be7d54 | 2015-06-29 15:25:51 +0300 | [diff] [blame] | 950 | } |
| 951 | |
| 952 | static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv, |
| 953 | struct i915_power_well *power_well) |
| 954 | { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 955 | WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DISP2D); |
Ville Syrjälä | 2be7d54 | 2015-06-29 15:25:51 +0300 | [diff] [blame] | 956 | |
| 957 | vlv_set_power_well(dev_priv, power_well, true); |
| 958 | |
| 959 | vlv_display_power_well_init(dev_priv); |
| 960 | } |
| 961 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 962 | static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv, |
| 963 | struct i915_power_well *power_well) |
| 964 | { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 965 | WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DISP2D); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 966 | |
Ville Syrjälä | 2be7d54 | 2015-06-29 15:25:51 +0300 | [diff] [blame] | 967 | vlv_display_power_well_deinit(dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 968 | |
| 969 | vlv_set_power_well(dev_priv, power_well, false); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 970 | } |
| 971 | |
| 972 | static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv, |
| 973 | struct i915_power_well *power_well) |
| 974 | { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 975 | WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 976 | |
Ville Syrjälä | 5a8fbb7 | 2015-06-29 15:25:53 +0300 | [diff] [blame] | 977 | /* since ref/cri clock was enabled */ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 978 | udelay(1); /* >10ns for cmnreset, >0ns for sidereset */ |
| 979 | |
| 980 | vlv_set_power_well(dev_priv, power_well, true); |
| 981 | |
| 982 | /* |
| 983 | * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx - |
| 984 | * 6. De-assert cmn_reset/side_reset. Same as VLV X0. |
| 985 | * a. GUnit 0x2110 bit[0] set to 1 (def 0) |
| 986 | * b. The other bits such as sfr settings / modesel may all |
| 987 | * be set to 0. |
| 988 | * |
| 989 | * This should only be done on init and resume from S3 with |
| 990 | * both PLLs disabled, or we risk losing DPIO and PLL |
| 991 | * synchronization. |
| 992 | */ |
| 993 | I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST); |
| 994 | } |
| 995 | |
| 996 | static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv, |
| 997 | struct i915_power_well *power_well) |
| 998 | { |
| 999 | enum pipe pipe; |
| 1000 | |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 1001 | WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1002 | |
| 1003 | for_each_pipe(dev_priv, pipe) |
| 1004 | assert_pll_disabled(dev_priv, pipe); |
| 1005 | |
| 1006 | /* Assert common reset */ |
| 1007 | I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST); |
| 1008 | |
| 1009 | vlv_set_power_well(dev_priv, power_well, false); |
| 1010 | } |
| 1011 | |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 1012 | #define POWER_DOMAIN_MASK (GENMASK_ULL(POWER_DOMAIN_NUM - 1, 0)) |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1013 | |
Imre Deak | 438b8dc | 2017-07-11 23:42:30 +0300 | [diff] [blame] | 1014 | static struct i915_power_well * |
| 1015 | lookup_power_well(struct drm_i915_private *dev_priv, |
| 1016 | enum i915_power_well_id power_well_id) |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1017 | { |
| 1018 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1019 | int i; |
| 1020 | |
Imre Deak | fc17f22 | 2015-11-04 19:24:11 +0200 | [diff] [blame] | 1021 | for (i = 0; i < power_domains->power_well_count; i++) { |
| 1022 | struct i915_power_well *power_well; |
| 1023 | |
| 1024 | power_well = &power_domains->power_wells[i]; |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 1025 | if (power_well->id == power_well_id) |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1026 | return power_well; |
| 1027 | } |
| 1028 | |
| 1029 | return NULL; |
| 1030 | } |
| 1031 | |
| 1032 | #define BITS_SET(val, bits) (((val) & (bits)) == (bits)) |
| 1033 | |
| 1034 | static void assert_chv_phy_status(struct drm_i915_private *dev_priv) |
| 1035 | { |
| 1036 | struct i915_power_well *cmn_bc = |
| 1037 | lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC); |
| 1038 | struct i915_power_well *cmn_d = |
| 1039 | lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D); |
| 1040 | u32 phy_control = dev_priv->chv_phy_control; |
| 1041 | u32 phy_status = 0; |
Ville Syrjälä | 3be60de | 2015-09-08 18:05:45 +0300 | [diff] [blame] | 1042 | u32 phy_status_mask = 0xffffffff; |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1043 | |
Ville Syrjälä | 3be60de | 2015-09-08 18:05:45 +0300 | [diff] [blame] | 1044 | /* |
| 1045 | * The BIOS can leave the PHY is some weird state |
| 1046 | * where it doesn't fully power down some parts. |
| 1047 | * Disable the asserts until the PHY has been fully |
| 1048 | * reset (ie. the power well has been disabled at |
| 1049 | * least once). |
| 1050 | */ |
| 1051 | if (!dev_priv->chv_phy_assert[DPIO_PHY0]) |
| 1052 | phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) | |
| 1053 | PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) | |
| 1054 | PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) | |
| 1055 | PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) | |
| 1056 | PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) | |
| 1057 | PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1)); |
| 1058 | |
| 1059 | if (!dev_priv->chv_phy_assert[DPIO_PHY1]) |
| 1060 | phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) | |
| 1061 | PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) | |
| 1062 | PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1)); |
| 1063 | |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1064 | if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) { |
| 1065 | phy_status |= PHY_POWERGOOD(DPIO_PHY0); |
| 1066 | |
| 1067 | /* this assumes override is only used to enable lanes */ |
| 1068 | if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0) |
| 1069 | phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0); |
| 1070 | |
| 1071 | if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0) |
| 1072 | phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1); |
| 1073 | |
| 1074 | /* CL1 is on whenever anything is on in either channel */ |
| 1075 | if (BITS_SET(phy_control, |
| 1076 | PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) | |
| 1077 | PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1))) |
| 1078 | phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0); |
| 1079 | |
| 1080 | /* |
| 1081 | * The DPLLB check accounts for the pipe B + port A usage |
| 1082 | * with CL2 powered up but all the lanes in the second channel |
| 1083 | * powered down. |
| 1084 | */ |
| 1085 | if (BITS_SET(phy_control, |
| 1086 | PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) && |
| 1087 | (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0) |
| 1088 | phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1); |
| 1089 | |
| 1090 | if (BITS_SET(phy_control, |
| 1091 | PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0))) |
| 1092 | phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0); |
| 1093 | if (BITS_SET(phy_control, |
| 1094 | PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0))) |
| 1095 | phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1); |
| 1096 | |
| 1097 | if (BITS_SET(phy_control, |
| 1098 | PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1))) |
| 1099 | phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0); |
| 1100 | if (BITS_SET(phy_control, |
| 1101 | PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1))) |
| 1102 | phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1); |
| 1103 | } |
| 1104 | |
| 1105 | if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) { |
| 1106 | phy_status |= PHY_POWERGOOD(DPIO_PHY1); |
| 1107 | |
| 1108 | /* this assumes override is only used to enable lanes */ |
| 1109 | if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0) |
| 1110 | phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0); |
| 1111 | |
| 1112 | if (BITS_SET(phy_control, |
| 1113 | PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0))) |
| 1114 | phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0); |
| 1115 | |
| 1116 | if (BITS_SET(phy_control, |
| 1117 | PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0))) |
| 1118 | phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0); |
| 1119 | if (BITS_SET(phy_control, |
| 1120 | PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0))) |
| 1121 | phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1); |
| 1122 | } |
| 1123 | |
Ville Syrjälä | 3be60de | 2015-09-08 18:05:45 +0300 | [diff] [blame] | 1124 | phy_status &= phy_status_mask; |
| 1125 | |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1126 | /* |
| 1127 | * The PHY may be busy with some initial calibration and whatnot, |
| 1128 | * so the power state can take a while to actually change. |
| 1129 | */ |
Chris Wilson | 919fcd5 | 2016-06-30 15:33:35 +0100 | [diff] [blame] | 1130 | if (intel_wait_for_register(dev_priv, |
| 1131 | DISPLAY_PHY_STATUS, |
| 1132 | phy_status_mask, |
| 1133 | phy_status, |
| 1134 | 10)) |
| 1135 | DRM_ERROR("Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n", |
| 1136 | I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask, |
| 1137 | phy_status, dev_priv->chv_phy_control); |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1138 | } |
| 1139 | |
| 1140 | #undef BITS_SET |
| 1141 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1142 | static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv, |
| 1143 | struct i915_power_well *power_well) |
| 1144 | { |
| 1145 | enum dpio_phy phy; |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1146 | enum pipe pipe; |
| 1147 | uint32_t tmp; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1148 | |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 1149 | WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC && |
| 1150 | power_well->id != PUNIT_POWER_WELL_DPIO_CMN_D); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1151 | |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 1152 | if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) { |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1153 | pipe = PIPE_A; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1154 | phy = DPIO_PHY0; |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1155 | } else { |
| 1156 | pipe = PIPE_C; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1157 | phy = DPIO_PHY1; |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1158 | } |
Ville Syrjälä | 5a8fbb7 | 2015-06-29 15:25:53 +0300 | [diff] [blame] | 1159 | |
| 1160 | /* since ref/cri clock was enabled */ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1161 | udelay(1); /* >10ns for cmnreset, >0ns for sidereset */ |
| 1162 | vlv_set_power_well(dev_priv, power_well, true); |
| 1163 | |
| 1164 | /* Poll for phypwrgood signal */ |
Chris Wilson | ffebb83 | 2016-06-30 15:33:36 +0100 | [diff] [blame] | 1165 | if (intel_wait_for_register(dev_priv, |
| 1166 | DISPLAY_PHY_STATUS, |
| 1167 | PHY_POWERGOOD(phy), |
| 1168 | PHY_POWERGOOD(phy), |
| 1169 | 1)) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1170 | DRM_ERROR("Display PHY %d is not power up\n", phy); |
| 1171 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1172 | mutex_lock(&dev_priv->sb_lock); |
| 1173 | |
| 1174 | /* Enable dynamic power down */ |
| 1175 | tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28); |
Ville Syrjälä | ee27921 | 2015-07-08 23:45:57 +0300 | [diff] [blame] | 1176 | tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN | |
| 1177 | DPIO_SUS_CLK_CONFIG_GATE_CLKREQ; |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1178 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp); |
| 1179 | |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 1180 | if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) { |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1181 | tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1); |
| 1182 | tmp |= DPIO_DYNPWRDOWNEN_CH1; |
| 1183 | vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp); |
Ville Syrjälä | 3e28878 | 2015-07-08 23:45:58 +0300 | [diff] [blame] | 1184 | } else { |
| 1185 | /* |
| 1186 | * Force the non-existing CL2 off. BXT does this |
| 1187 | * too, so maybe it saves some power even though |
| 1188 | * CL2 doesn't exist? |
| 1189 | */ |
| 1190 | tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30); |
| 1191 | tmp |= DPIO_CL2_LDOFUSE_PWRENB; |
| 1192 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp); |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1193 | } |
| 1194 | |
| 1195 | mutex_unlock(&dev_priv->sb_lock); |
| 1196 | |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 1197 | dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy); |
| 1198 | I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control); |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1199 | |
| 1200 | DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n", |
| 1201 | phy, dev_priv->chv_phy_control); |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1202 | |
| 1203 | assert_chv_phy_status(dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1204 | } |
| 1205 | |
| 1206 | static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv, |
| 1207 | struct i915_power_well *power_well) |
| 1208 | { |
| 1209 | enum dpio_phy phy; |
| 1210 | |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 1211 | WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC && |
| 1212 | power_well->id != PUNIT_POWER_WELL_DPIO_CMN_D); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1213 | |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 1214 | if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) { |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1215 | phy = DPIO_PHY0; |
| 1216 | assert_pll_disabled(dev_priv, PIPE_A); |
| 1217 | assert_pll_disabled(dev_priv, PIPE_B); |
| 1218 | } else { |
| 1219 | phy = DPIO_PHY1; |
| 1220 | assert_pll_disabled(dev_priv, PIPE_C); |
| 1221 | } |
| 1222 | |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 1223 | dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy); |
| 1224 | I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1225 | |
| 1226 | vlv_set_power_well(dev_priv, power_well, false); |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1227 | |
| 1228 | DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n", |
| 1229 | phy, dev_priv->chv_phy_control); |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1230 | |
Ville Syrjälä | 3be60de | 2015-09-08 18:05:45 +0300 | [diff] [blame] | 1231 | /* PHY is fully reset now, so we can enable the PHY state asserts */ |
| 1232 | dev_priv->chv_phy_assert[phy] = true; |
| 1233 | |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1234 | assert_chv_phy_status(dev_priv); |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1235 | } |
| 1236 | |
Ville Syrjälä | 6669e39 | 2015-07-08 23:46:00 +0300 | [diff] [blame] | 1237 | static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy, |
| 1238 | enum dpio_channel ch, bool override, unsigned int mask) |
| 1239 | { |
| 1240 | enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C; |
| 1241 | u32 reg, val, expected, actual; |
| 1242 | |
Ville Syrjälä | 3be60de | 2015-09-08 18:05:45 +0300 | [diff] [blame] | 1243 | /* |
| 1244 | * The BIOS can leave the PHY is some weird state |
| 1245 | * where it doesn't fully power down some parts. |
| 1246 | * Disable the asserts until the PHY has been fully |
| 1247 | * reset (ie. the power well has been disabled at |
| 1248 | * least once). |
| 1249 | */ |
| 1250 | if (!dev_priv->chv_phy_assert[phy]) |
| 1251 | return; |
| 1252 | |
Ville Syrjälä | 6669e39 | 2015-07-08 23:46:00 +0300 | [diff] [blame] | 1253 | if (ch == DPIO_CH0) |
| 1254 | reg = _CHV_CMN_DW0_CH0; |
| 1255 | else |
| 1256 | reg = _CHV_CMN_DW6_CH1; |
| 1257 | |
| 1258 | mutex_lock(&dev_priv->sb_lock); |
| 1259 | val = vlv_dpio_read(dev_priv, pipe, reg); |
| 1260 | mutex_unlock(&dev_priv->sb_lock); |
| 1261 | |
| 1262 | /* |
| 1263 | * This assumes !override is only used when the port is disabled. |
| 1264 | * All lanes should power down even without the override when |
| 1265 | * the port is disabled. |
| 1266 | */ |
| 1267 | if (!override || mask == 0xf) { |
| 1268 | expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN; |
| 1269 | /* |
| 1270 | * If CH1 common lane is not active anymore |
| 1271 | * (eg. for pipe B DPLL) the entire channel will |
| 1272 | * shut down, which causes the common lane registers |
| 1273 | * to read as 0. That means we can't actually check |
| 1274 | * the lane power down status bits, but as the entire |
| 1275 | * register reads as 0 it's a good indication that the |
| 1276 | * channel is indeed entirely powered down. |
| 1277 | */ |
| 1278 | if (ch == DPIO_CH1 && val == 0) |
| 1279 | expected = 0; |
| 1280 | } else if (mask != 0x0) { |
| 1281 | expected = DPIO_ANYDL_POWERDOWN; |
| 1282 | } else { |
| 1283 | expected = 0; |
| 1284 | } |
| 1285 | |
| 1286 | if (ch == DPIO_CH0) |
| 1287 | actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0; |
| 1288 | else |
| 1289 | actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1; |
| 1290 | actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN; |
| 1291 | |
| 1292 | WARN(actual != expected, |
| 1293 | "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n", |
| 1294 | !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN), |
| 1295 | !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN), |
| 1296 | reg, val); |
| 1297 | } |
| 1298 | |
Ville Syrjälä | b0b3384 | 2015-07-08 23:45:55 +0300 | [diff] [blame] | 1299 | bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy, |
| 1300 | enum dpio_channel ch, bool override) |
| 1301 | { |
| 1302 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 1303 | bool was_override; |
| 1304 | |
| 1305 | mutex_lock(&power_domains->lock); |
| 1306 | |
| 1307 | was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch); |
| 1308 | |
| 1309 | if (override == was_override) |
| 1310 | goto out; |
| 1311 | |
| 1312 | if (override) |
| 1313 | dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch); |
| 1314 | else |
| 1315 | dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch); |
| 1316 | |
| 1317 | I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control); |
| 1318 | |
| 1319 | DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n", |
| 1320 | phy, ch, dev_priv->chv_phy_control); |
| 1321 | |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1322 | assert_chv_phy_status(dev_priv); |
| 1323 | |
Ville Syrjälä | b0b3384 | 2015-07-08 23:45:55 +0300 | [diff] [blame] | 1324 | out: |
| 1325 | mutex_unlock(&power_domains->lock); |
| 1326 | |
| 1327 | return was_override; |
| 1328 | } |
| 1329 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1330 | void chv_phy_powergate_lanes(struct intel_encoder *encoder, |
| 1331 | bool override, unsigned int mask) |
| 1332 | { |
| 1333 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 1334 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 1335 | enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base)); |
| 1336 | enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base)); |
| 1337 | |
| 1338 | mutex_lock(&power_domains->lock); |
| 1339 | |
| 1340 | dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch); |
| 1341 | dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch); |
| 1342 | |
| 1343 | if (override) |
| 1344 | dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch); |
| 1345 | else |
| 1346 | dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch); |
| 1347 | |
| 1348 | I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control); |
| 1349 | |
| 1350 | DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n", |
| 1351 | phy, ch, mask, dev_priv->chv_phy_control); |
| 1352 | |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1353 | assert_chv_phy_status(dev_priv); |
| 1354 | |
Ville Syrjälä | 6669e39 | 2015-07-08 23:46:00 +0300 | [diff] [blame] | 1355 | assert_chv_phy_powergate(dev_priv, phy, ch, override, mask); |
| 1356 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1357 | mutex_unlock(&power_domains->lock); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1358 | } |
| 1359 | |
| 1360 | static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv, |
| 1361 | struct i915_power_well *power_well) |
| 1362 | { |
Imre Deak | f49193c | 2017-07-06 17:40:23 +0300 | [diff] [blame] | 1363 | enum pipe pipe = PIPE_A; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1364 | bool enabled; |
| 1365 | u32 state, ctrl; |
| 1366 | |
| 1367 | mutex_lock(&dev_priv->rps.hw_lock); |
| 1368 | |
| 1369 | state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe); |
| 1370 | /* |
| 1371 | * We only ever set the power-on and power-gate states, anything |
| 1372 | * else is unexpected. |
| 1373 | */ |
| 1374 | WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe)); |
| 1375 | enabled = state == DP_SSS_PWR_ON(pipe); |
| 1376 | |
| 1377 | /* |
| 1378 | * A transient state at this point would mean some unexpected party |
| 1379 | * is poking at the power controls too. |
| 1380 | */ |
| 1381 | ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe); |
| 1382 | WARN_ON(ctrl << 16 != state); |
| 1383 | |
| 1384 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 1385 | |
| 1386 | return enabled; |
| 1387 | } |
| 1388 | |
| 1389 | static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv, |
| 1390 | struct i915_power_well *power_well, |
| 1391 | bool enable) |
| 1392 | { |
Imre Deak | f49193c | 2017-07-06 17:40:23 +0300 | [diff] [blame] | 1393 | enum pipe pipe = PIPE_A; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1394 | u32 state; |
| 1395 | u32 ctrl; |
| 1396 | |
| 1397 | state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe); |
| 1398 | |
| 1399 | mutex_lock(&dev_priv->rps.hw_lock); |
| 1400 | |
| 1401 | #define COND \ |
| 1402 | ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state) |
| 1403 | |
| 1404 | if (COND) |
| 1405 | goto out; |
| 1406 | |
| 1407 | ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ); |
| 1408 | ctrl &= ~DP_SSC_MASK(pipe); |
| 1409 | ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe); |
| 1410 | vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl); |
| 1411 | |
| 1412 | if (wait_for(COND, 100)) |
Masanari Iida | 7e35ab8 | 2015-05-10 01:00:23 +0900 | [diff] [blame] | 1413 | DRM_ERROR("timeout setting power well state %08x (%08x)\n", |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1414 | state, |
| 1415 | vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ)); |
| 1416 | |
| 1417 | #undef COND |
| 1418 | |
| 1419 | out: |
| 1420 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 1421 | } |
| 1422 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1423 | static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv, |
| 1424 | struct i915_power_well *power_well) |
| 1425 | { |
Imre Deak | f49193c | 2017-07-06 17:40:23 +0300 | [diff] [blame] | 1426 | WARN_ON_ONCE(power_well->id != CHV_DISP_PW_PIPE_A); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1427 | |
| 1428 | chv_set_pipe_power_well(dev_priv, power_well, true); |
Ville Syrjälä | afd6275 | 2014-10-30 19:43:03 +0200 | [diff] [blame] | 1429 | |
Ville Syrjälä | 2be7d54 | 2015-06-29 15:25:51 +0300 | [diff] [blame] | 1430 | vlv_display_power_well_init(dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1431 | } |
| 1432 | |
| 1433 | static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv, |
| 1434 | struct i915_power_well *power_well) |
| 1435 | { |
Imre Deak | f49193c | 2017-07-06 17:40:23 +0300 | [diff] [blame] | 1436 | WARN_ON_ONCE(power_well->id != CHV_DISP_PW_PIPE_A); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1437 | |
Ville Syrjälä | 2be7d54 | 2015-06-29 15:25:51 +0300 | [diff] [blame] | 1438 | vlv_display_power_well_deinit(dev_priv); |
Ville Syrjälä | afd6275 | 2014-10-30 19:43:03 +0200 | [diff] [blame] | 1439 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1440 | chv_set_pipe_power_well(dev_priv, power_well, false); |
| 1441 | } |
| 1442 | |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 1443 | static void |
| 1444 | __intel_display_power_get_domain(struct drm_i915_private *dev_priv, |
| 1445 | enum intel_display_power_domain domain) |
| 1446 | { |
| 1447 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 1448 | struct i915_power_well *power_well; |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 1449 | |
Imre Deak | 75ccb2e | 2017-02-17 17:39:43 +0200 | [diff] [blame] | 1450 | for_each_power_domain_well(dev_priv, power_well, BIT_ULL(domain)) |
Imre Deak | b409ca9 | 2016-06-13 16:44:33 +0300 | [diff] [blame] | 1451 | intel_power_well_get(dev_priv, power_well); |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 1452 | |
| 1453 | power_domains->domain_use_count[domain]++; |
| 1454 | } |
| 1455 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 1456 | /** |
| 1457 | * intel_display_power_get - grab a power domain reference |
| 1458 | * @dev_priv: i915 device instance |
| 1459 | * @domain: power domain to reference |
| 1460 | * |
| 1461 | * This function grabs a power domain reference for @domain and ensures that the |
| 1462 | * power domain and all its parents are powered up. Therefore users should only |
| 1463 | * grab a reference to the innermost power domain they need. |
| 1464 | * |
| 1465 | * Any power domain reference obtained by this function must have a symmetric |
| 1466 | * call to intel_display_power_put() to release the reference again. |
| 1467 | */ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1468 | void intel_display_power_get(struct drm_i915_private *dev_priv, |
| 1469 | enum intel_display_power_domain domain) |
| 1470 | { |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 1471 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1472 | |
| 1473 | intel_runtime_pm_get(dev_priv); |
| 1474 | |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 1475 | mutex_lock(&power_domains->lock); |
| 1476 | |
| 1477 | __intel_display_power_get_domain(dev_priv, domain); |
| 1478 | |
| 1479 | mutex_unlock(&power_domains->lock); |
| 1480 | } |
| 1481 | |
| 1482 | /** |
| 1483 | * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain |
| 1484 | * @dev_priv: i915 device instance |
| 1485 | * @domain: power domain to reference |
| 1486 | * |
| 1487 | * This function grabs a power domain reference for @domain and ensures that the |
| 1488 | * power domain and all its parents are powered up. Therefore users should only |
| 1489 | * grab a reference to the innermost power domain they need. |
| 1490 | * |
| 1491 | * Any power domain reference obtained by this function must have a symmetric |
| 1492 | * call to intel_display_power_put() to release the reference again. |
| 1493 | */ |
| 1494 | bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv, |
| 1495 | enum intel_display_power_domain domain) |
| 1496 | { |
| 1497 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 1498 | bool is_enabled; |
| 1499 | |
| 1500 | if (!intel_runtime_pm_get_if_in_use(dev_priv)) |
| 1501 | return false; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1502 | |
| 1503 | mutex_lock(&power_domains->lock); |
| 1504 | |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 1505 | if (__intel_display_power_is_enabled(dev_priv, domain)) { |
| 1506 | __intel_display_power_get_domain(dev_priv, domain); |
| 1507 | is_enabled = true; |
| 1508 | } else { |
| 1509 | is_enabled = false; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1510 | } |
| 1511 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1512 | mutex_unlock(&power_domains->lock); |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 1513 | |
| 1514 | if (!is_enabled) |
| 1515 | intel_runtime_pm_put(dev_priv); |
| 1516 | |
| 1517 | return is_enabled; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1518 | } |
| 1519 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 1520 | /** |
| 1521 | * intel_display_power_put - release a power domain reference |
| 1522 | * @dev_priv: i915 device instance |
| 1523 | * @domain: power domain to reference |
| 1524 | * |
| 1525 | * This function drops the power domain reference obtained by |
| 1526 | * intel_display_power_get() and might power down the corresponding hardware |
| 1527 | * block right away if this is the last reference. |
| 1528 | */ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1529 | void intel_display_power_put(struct drm_i915_private *dev_priv, |
| 1530 | enum intel_display_power_domain domain) |
| 1531 | { |
| 1532 | struct i915_power_domains *power_domains; |
| 1533 | struct i915_power_well *power_well; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1534 | |
| 1535 | power_domains = &dev_priv->power_domains; |
| 1536 | |
| 1537 | mutex_lock(&power_domains->lock); |
| 1538 | |
Daniel Stone | 11c86db | 2015-11-20 15:55:34 +0000 | [diff] [blame] | 1539 | WARN(!power_domains->domain_use_count[domain], |
| 1540 | "Use count on domain %s is already zero\n", |
| 1541 | intel_display_power_domain_str(domain)); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1542 | power_domains->domain_use_count[domain]--; |
| 1543 | |
Imre Deak | 75ccb2e | 2017-02-17 17:39:43 +0200 | [diff] [blame] | 1544 | for_each_power_domain_well_rev(dev_priv, power_well, BIT_ULL(domain)) |
Imre Deak | b409ca9 | 2016-06-13 16:44:33 +0300 | [diff] [blame] | 1545 | intel_power_well_put(dev_priv, power_well); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1546 | |
| 1547 | mutex_unlock(&power_domains->lock); |
| 1548 | |
| 1549 | intel_runtime_pm_put(dev_priv); |
| 1550 | } |
| 1551 | |
Imre Deak | 965a79a | 2017-07-06 17:40:40 +0300 | [diff] [blame] | 1552 | #define I830_PIPES_POWER_DOMAINS ( \ |
| 1553 | BIT_ULL(POWER_DOMAIN_PIPE_A) | \ |
| 1554 | BIT_ULL(POWER_DOMAIN_PIPE_B) | \ |
| 1555 | BIT_ULL(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \ |
| 1556 | BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \ |
| 1557 | BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \ |
| 1558 | BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \ |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 1559 | BIT_ULL(POWER_DOMAIN_INIT)) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1560 | |
Ville Syrjälä | 465ac0c | 2016-04-18 14:02:27 +0300 | [diff] [blame] | 1561 | #define VLV_DISPLAY_POWER_DOMAINS ( \ |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 1562 | BIT_ULL(POWER_DOMAIN_PIPE_A) | \ |
| 1563 | BIT_ULL(POWER_DOMAIN_PIPE_B) | \ |
| 1564 | BIT_ULL(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \ |
| 1565 | BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \ |
| 1566 | BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \ |
| 1567 | BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \ |
| 1568 | BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1569 | BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 1570 | BIT_ULL(POWER_DOMAIN_PORT_DSI) | \ |
| 1571 | BIT_ULL(POWER_DOMAIN_PORT_CRT) | \ |
| 1572 | BIT_ULL(POWER_DOMAIN_VGA) | \ |
| 1573 | BIT_ULL(POWER_DOMAIN_AUDIO) | \ |
| 1574 | BIT_ULL(POWER_DOMAIN_AUX_B) | \ |
| 1575 | BIT_ULL(POWER_DOMAIN_AUX_C) | \ |
| 1576 | BIT_ULL(POWER_DOMAIN_GMBUS) | \ |
| 1577 | BIT_ULL(POWER_DOMAIN_INIT)) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1578 | |
| 1579 | #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \ |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 1580 | BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1581 | BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 1582 | BIT_ULL(POWER_DOMAIN_PORT_CRT) | \ |
| 1583 | BIT_ULL(POWER_DOMAIN_AUX_B) | \ |
| 1584 | BIT_ULL(POWER_DOMAIN_AUX_C) | \ |
| 1585 | BIT_ULL(POWER_DOMAIN_INIT)) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1586 | |
| 1587 | #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \ |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 1588 | BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1589 | BIT_ULL(POWER_DOMAIN_AUX_B) | \ |
| 1590 | BIT_ULL(POWER_DOMAIN_INIT)) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1591 | |
| 1592 | #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \ |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 1593 | BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1594 | BIT_ULL(POWER_DOMAIN_AUX_B) | \ |
| 1595 | BIT_ULL(POWER_DOMAIN_INIT)) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1596 | |
| 1597 | #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \ |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 1598 | BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 1599 | BIT_ULL(POWER_DOMAIN_AUX_C) | \ |
| 1600 | BIT_ULL(POWER_DOMAIN_INIT)) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1601 | |
| 1602 | #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \ |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 1603 | BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 1604 | BIT_ULL(POWER_DOMAIN_AUX_C) | \ |
| 1605 | BIT_ULL(POWER_DOMAIN_INIT)) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1606 | |
Ville Syrjälä | 465ac0c | 2016-04-18 14:02:27 +0300 | [diff] [blame] | 1607 | #define CHV_DISPLAY_POWER_DOMAINS ( \ |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 1608 | BIT_ULL(POWER_DOMAIN_PIPE_A) | \ |
| 1609 | BIT_ULL(POWER_DOMAIN_PIPE_B) | \ |
| 1610 | BIT_ULL(POWER_DOMAIN_PIPE_C) | \ |
| 1611 | BIT_ULL(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \ |
| 1612 | BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \ |
| 1613 | BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \ |
| 1614 | BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \ |
| 1615 | BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \ |
| 1616 | BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \ |
| 1617 | BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1618 | BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 1619 | BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \ |
| 1620 | BIT_ULL(POWER_DOMAIN_PORT_DSI) | \ |
| 1621 | BIT_ULL(POWER_DOMAIN_VGA) | \ |
| 1622 | BIT_ULL(POWER_DOMAIN_AUDIO) | \ |
| 1623 | BIT_ULL(POWER_DOMAIN_AUX_B) | \ |
| 1624 | BIT_ULL(POWER_DOMAIN_AUX_C) | \ |
| 1625 | BIT_ULL(POWER_DOMAIN_AUX_D) | \ |
| 1626 | BIT_ULL(POWER_DOMAIN_GMBUS) | \ |
| 1627 | BIT_ULL(POWER_DOMAIN_INIT)) |
Ville Syrjälä | 465ac0c | 2016-04-18 14:02:27 +0300 | [diff] [blame] | 1628 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1629 | #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \ |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 1630 | BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1631 | BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 1632 | BIT_ULL(POWER_DOMAIN_AUX_B) | \ |
| 1633 | BIT_ULL(POWER_DOMAIN_AUX_C) | \ |
| 1634 | BIT_ULL(POWER_DOMAIN_INIT)) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1635 | |
| 1636 | #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \ |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 1637 | BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \ |
| 1638 | BIT_ULL(POWER_DOMAIN_AUX_D) | \ |
| 1639 | BIT_ULL(POWER_DOMAIN_INIT)) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1640 | |
Imre Deak | 965a79a | 2017-07-06 17:40:40 +0300 | [diff] [blame] | 1641 | #define HSW_DISPLAY_POWER_DOMAINS ( \ |
| 1642 | BIT_ULL(POWER_DOMAIN_PIPE_B) | \ |
| 1643 | BIT_ULL(POWER_DOMAIN_PIPE_C) | \ |
| 1644 | BIT_ULL(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \ |
| 1645 | BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \ |
| 1646 | BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \ |
| 1647 | BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \ |
| 1648 | BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \ |
| 1649 | BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \ |
| 1650 | BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1651 | BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 1652 | BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \ |
| 1653 | BIT_ULL(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \ |
| 1654 | BIT_ULL(POWER_DOMAIN_VGA) | \ |
| 1655 | BIT_ULL(POWER_DOMAIN_AUDIO) | \ |
| 1656 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1657 | |
| 1658 | #define BDW_DISPLAY_POWER_DOMAINS ( \ |
| 1659 | BIT_ULL(POWER_DOMAIN_PIPE_B) | \ |
| 1660 | BIT_ULL(POWER_DOMAIN_PIPE_C) | \ |
| 1661 | BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \ |
| 1662 | BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \ |
| 1663 | BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \ |
| 1664 | BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \ |
| 1665 | BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \ |
| 1666 | BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1667 | BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 1668 | BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \ |
| 1669 | BIT_ULL(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \ |
| 1670 | BIT_ULL(POWER_DOMAIN_VGA) | \ |
| 1671 | BIT_ULL(POWER_DOMAIN_AUDIO) | \ |
| 1672 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1673 | |
| 1674 | #define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \ |
| 1675 | BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \ |
| 1676 | BIT_ULL(POWER_DOMAIN_PIPE_B) | \ |
| 1677 | BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \ |
| 1678 | BIT_ULL(POWER_DOMAIN_PIPE_C) | \ |
| 1679 | BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \ |
| 1680 | BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \ |
| 1681 | BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \ |
| 1682 | BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1683 | BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 1684 | BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \ |
| 1685 | BIT_ULL(POWER_DOMAIN_PORT_DDI_E_LANES) | \ |
| 1686 | BIT_ULL(POWER_DOMAIN_AUX_B) | \ |
| 1687 | BIT_ULL(POWER_DOMAIN_AUX_C) | \ |
| 1688 | BIT_ULL(POWER_DOMAIN_AUX_D) | \ |
| 1689 | BIT_ULL(POWER_DOMAIN_AUDIO) | \ |
| 1690 | BIT_ULL(POWER_DOMAIN_VGA) | \ |
| 1691 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1692 | #define SKL_DISPLAY_DDI_IO_A_E_POWER_DOMAINS ( \ |
| 1693 | BIT_ULL(POWER_DOMAIN_PORT_DDI_A_IO) | \ |
| 1694 | BIT_ULL(POWER_DOMAIN_PORT_DDI_E_IO) | \ |
| 1695 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1696 | #define SKL_DISPLAY_DDI_IO_B_POWER_DOMAINS ( \ |
| 1697 | BIT_ULL(POWER_DOMAIN_PORT_DDI_B_IO) | \ |
| 1698 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1699 | #define SKL_DISPLAY_DDI_IO_C_POWER_DOMAINS ( \ |
| 1700 | BIT_ULL(POWER_DOMAIN_PORT_DDI_C_IO) | \ |
| 1701 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1702 | #define SKL_DISPLAY_DDI_IO_D_POWER_DOMAINS ( \ |
| 1703 | BIT_ULL(POWER_DOMAIN_PORT_DDI_D_IO) | \ |
| 1704 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1705 | #define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \ |
| 1706 | SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \ |
| 1707 | BIT_ULL(POWER_DOMAIN_MODESET) | \ |
| 1708 | BIT_ULL(POWER_DOMAIN_AUX_A) | \ |
| 1709 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1710 | |
| 1711 | #define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \ |
| 1712 | BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \ |
| 1713 | BIT_ULL(POWER_DOMAIN_PIPE_B) | \ |
| 1714 | BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \ |
| 1715 | BIT_ULL(POWER_DOMAIN_PIPE_C) | \ |
| 1716 | BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \ |
| 1717 | BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \ |
| 1718 | BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \ |
| 1719 | BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1720 | BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 1721 | BIT_ULL(POWER_DOMAIN_AUX_B) | \ |
| 1722 | BIT_ULL(POWER_DOMAIN_AUX_C) | \ |
| 1723 | BIT_ULL(POWER_DOMAIN_AUDIO) | \ |
| 1724 | BIT_ULL(POWER_DOMAIN_VGA) | \ |
| 1725 | BIT_ULL(POWER_DOMAIN_GMBUS) | \ |
| 1726 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1727 | #define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \ |
| 1728 | BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \ |
| 1729 | BIT_ULL(POWER_DOMAIN_MODESET) | \ |
| 1730 | BIT_ULL(POWER_DOMAIN_AUX_A) | \ |
| 1731 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1732 | #define BXT_DPIO_CMN_A_POWER_DOMAINS ( \ |
| 1733 | BIT_ULL(POWER_DOMAIN_PORT_DDI_A_LANES) | \ |
| 1734 | BIT_ULL(POWER_DOMAIN_AUX_A) | \ |
| 1735 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1736 | #define BXT_DPIO_CMN_BC_POWER_DOMAINS ( \ |
| 1737 | BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1738 | BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 1739 | BIT_ULL(POWER_DOMAIN_AUX_B) | \ |
| 1740 | BIT_ULL(POWER_DOMAIN_AUX_C) | \ |
| 1741 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1742 | |
| 1743 | #define GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \ |
| 1744 | BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \ |
| 1745 | BIT_ULL(POWER_DOMAIN_PIPE_B) | \ |
| 1746 | BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \ |
| 1747 | BIT_ULL(POWER_DOMAIN_PIPE_C) | \ |
| 1748 | BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \ |
| 1749 | BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \ |
| 1750 | BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \ |
| 1751 | BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1752 | BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 1753 | BIT_ULL(POWER_DOMAIN_AUX_B) | \ |
| 1754 | BIT_ULL(POWER_DOMAIN_AUX_C) | \ |
| 1755 | BIT_ULL(POWER_DOMAIN_AUDIO) | \ |
| 1756 | BIT_ULL(POWER_DOMAIN_VGA) | \ |
| 1757 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1758 | #define GLK_DISPLAY_DDI_IO_A_POWER_DOMAINS ( \ |
| 1759 | BIT_ULL(POWER_DOMAIN_PORT_DDI_A_IO)) |
| 1760 | #define GLK_DISPLAY_DDI_IO_B_POWER_DOMAINS ( \ |
| 1761 | BIT_ULL(POWER_DOMAIN_PORT_DDI_B_IO)) |
| 1762 | #define GLK_DISPLAY_DDI_IO_C_POWER_DOMAINS ( \ |
| 1763 | BIT_ULL(POWER_DOMAIN_PORT_DDI_C_IO)) |
| 1764 | #define GLK_DPIO_CMN_A_POWER_DOMAINS ( \ |
| 1765 | BIT_ULL(POWER_DOMAIN_PORT_DDI_A_LANES) | \ |
| 1766 | BIT_ULL(POWER_DOMAIN_AUX_A) | \ |
| 1767 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1768 | #define GLK_DPIO_CMN_B_POWER_DOMAINS ( \ |
| 1769 | BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1770 | BIT_ULL(POWER_DOMAIN_AUX_B) | \ |
| 1771 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1772 | #define GLK_DPIO_CMN_C_POWER_DOMAINS ( \ |
| 1773 | BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 1774 | BIT_ULL(POWER_DOMAIN_AUX_C) | \ |
| 1775 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1776 | #define GLK_DISPLAY_AUX_A_POWER_DOMAINS ( \ |
| 1777 | BIT_ULL(POWER_DOMAIN_AUX_A) | \ |
| 1778 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1779 | #define GLK_DISPLAY_AUX_B_POWER_DOMAINS ( \ |
| 1780 | BIT_ULL(POWER_DOMAIN_AUX_B) | \ |
| 1781 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1782 | #define GLK_DISPLAY_AUX_C_POWER_DOMAINS ( \ |
| 1783 | BIT_ULL(POWER_DOMAIN_AUX_C) | \ |
| 1784 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1785 | #define GLK_DISPLAY_DC_OFF_POWER_DOMAINS ( \ |
| 1786 | GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS | \ |
| 1787 | BIT_ULL(POWER_DOMAIN_MODESET) | \ |
| 1788 | BIT_ULL(POWER_DOMAIN_AUX_A) | \ |
| 1789 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1790 | |
| 1791 | #define CNL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \ |
| 1792 | BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \ |
| 1793 | BIT_ULL(POWER_DOMAIN_PIPE_B) | \ |
| 1794 | BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \ |
| 1795 | BIT_ULL(POWER_DOMAIN_PIPE_C) | \ |
| 1796 | BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \ |
| 1797 | BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \ |
| 1798 | BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \ |
| 1799 | BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1800 | BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 1801 | BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \ |
Imre Deak | 965a79a | 2017-07-06 17:40:40 +0300 | [diff] [blame] | 1802 | BIT_ULL(POWER_DOMAIN_AUX_B) | \ |
| 1803 | BIT_ULL(POWER_DOMAIN_AUX_C) | \ |
| 1804 | BIT_ULL(POWER_DOMAIN_AUX_D) | \ |
| 1805 | BIT_ULL(POWER_DOMAIN_AUDIO) | \ |
| 1806 | BIT_ULL(POWER_DOMAIN_VGA) | \ |
| 1807 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1808 | #define CNL_DISPLAY_DDI_A_IO_POWER_DOMAINS ( \ |
| 1809 | BIT_ULL(POWER_DOMAIN_PORT_DDI_A_IO) | \ |
Imre Deak | 965a79a | 2017-07-06 17:40:40 +0300 | [diff] [blame] | 1810 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1811 | #define CNL_DISPLAY_DDI_B_IO_POWER_DOMAINS ( \ |
| 1812 | BIT_ULL(POWER_DOMAIN_PORT_DDI_B_IO) | \ |
| 1813 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1814 | #define CNL_DISPLAY_DDI_C_IO_POWER_DOMAINS ( \ |
| 1815 | BIT_ULL(POWER_DOMAIN_PORT_DDI_C_IO) | \ |
| 1816 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1817 | #define CNL_DISPLAY_DDI_D_IO_POWER_DOMAINS ( \ |
| 1818 | BIT_ULL(POWER_DOMAIN_PORT_DDI_D_IO) | \ |
| 1819 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1820 | #define CNL_DISPLAY_AUX_A_POWER_DOMAINS ( \ |
| 1821 | BIT_ULL(POWER_DOMAIN_AUX_A) | \ |
| 1822 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1823 | #define CNL_DISPLAY_AUX_B_POWER_DOMAINS ( \ |
| 1824 | BIT_ULL(POWER_DOMAIN_AUX_B) | \ |
| 1825 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1826 | #define CNL_DISPLAY_AUX_C_POWER_DOMAINS ( \ |
| 1827 | BIT_ULL(POWER_DOMAIN_AUX_C) | \ |
| 1828 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1829 | #define CNL_DISPLAY_AUX_D_POWER_DOMAINS ( \ |
| 1830 | BIT_ULL(POWER_DOMAIN_AUX_D) | \ |
| 1831 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1832 | #define CNL_DISPLAY_DC_OFF_POWER_DOMAINS ( \ |
| 1833 | CNL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \ |
| 1834 | BIT_ULL(POWER_DOMAIN_MODESET) | \ |
| 1835 | BIT_ULL(POWER_DOMAIN_AUX_A) | \ |
Ville Syrjälä | 2ee0da1 | 2017-06-01 17:36:16 +0300 | [diff] [blame] | 1836 | BIT_ULL(POWER_DOMAIN_INIT)) |
| 1837 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1838 | static const struct i915_power_well_ops i9xx_always_on_power_well_ops = { |
Imre Deak | 3c1b38e | 2017-02-17 17:39:42 +0200 | [diff] [blame] | 1839 | .sync_hw = i9xx_power_well_sync_hw_noop, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1840 | .enable = i9xx_always_on_power_well_noop, |
| 1841 | .disable = i9xx_always_on_power_well_noop, |
| 1842 | .is_enabled = i9xx_always_on_power_well_enabled, |
| 1843 | }; |
| 1844 | |
| 1845 | static const struct i915_power_well_ops chv_pipe_power_well_ops = { |
Imre Deak | 3c1b38e | 2017-02-17 17:39:42 +0200 | [diff] [blame] | 1846 | .sync_hw = i9xx_power_well_sync_hw_noop, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1847 | .enable = chv_pipe_power_well_enable, |
| 1848 | .disable = chv_pipe_power_well_disable, |
| 1849 | .is_enabled = chv_pipe_power_well_enabled, |
| 1850 | }; |
| 1851 | |
| 1852 | static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = { |
Imre Deak | 3c1b38e | 2017-02-17 17:39:42 +0200 | [diff] [blame] | 1853 | .sync_hw = i9xx_power_well_sync_hw_noop, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1854 | .enable = chv_dpio_cmn_power_well_enable, |
| 1855 | .disable = chv_dpio_cmn_power_well_disable, |
| 1856 | .is_enabled = vlv_power_well_enabled, |
| 1857 | }; |
| 1858 | |
| 1859 | static struct i915_power_well i9xx_always_on_power_well[] = { |
| 1860 | { |
| 1861 | .name = "always-on", |
| 1862 | .always_on = 1, |
| 1863 | .domains = POWER_DOMAIN_MASK, |
| 1864 | .ops = &i9xx_always_on_power_well_ops, |
Imre Deak | 029d80d | 2017-07-06 17:40:25 +0300 | [diff] [blame] | 1865 | .id = I915_DISP_PW_ALWAYS_ON, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1866 | }, |
| 1867 | }; |
| 1868 | |
Ville Syrjälä | 2ee0da1 | 2017-06-01 17:36:16 +0300 | [diff] [blame] | 1869 | static const struct i915_power_well_ops i830_pipes_power_well_ops = { |
| 1870 | .sync_hw = i830_pipes_power_well_sync_hw, |
| 1871 | .enable = i830_pipes_power_well_enable, |
| 1872 | .disable = i830_pipes_power_well_disable, |
| 1873 | .is_enabled = i830_pipes_power_well_enabled, |
| 1874 | }; |
| 1875 | |
| 1876 | static struct i915_power_well i830_power_wells[] = { |
| 1877 | { |
| 1878 | .name = "always-on", |
| 1879 | .always_on = 1, |
| 1880 | .domains = POWER_DOMAIN_MASK, |
| 1881 | .ops = &i9xx_always_on_power_well_ops, |
Imre Deak | 029d80d | 2017-07-06 17:40:25 +0300 | [diff] [blame] | 1882 | .id = I915_DISP_PW_ALWAYS_ON, |
Ville Syrjälä | 2ee0da1 | 2017-06-01 17:36:16 +0300 | [diff] [blame] | 1883 | }, |
| 1884 | { |
| 1885 | .name = "pipes", |
| 1886 | .domains = I830_PIPES_POWER_DOMAINS, |
| 1887 | .ops = &i830_pipes_power_well_ops, |
Imre Deak | 120b56a | 2017-07-11 23:42:31 +0300 | [diff] [blame] | 1888 | .id = I830_DISP_PW_PIPES, |
Ville Syrjälä | 2ee0da1 | 2017-06-01 17:36:16 +0300 | [diff] [blame] | 1889 | }, |
| 1890 | }; |
| 1891 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1892 | static const struct i915_power_well_ops hsw_power_well_ops = { |
| 1893 | .sync_hw = hsw_power_well_sync_hw, |
| 1894 | .enable = hsw_power_well_enable, |
| 1895 | .disable = hsw_power_well_disable, |
| 1896 | .is_enabled = hsw_power_well_enabled, |
| 1897 | }; |
| 1898 | |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 1899 | static const struct i915_power_well_ops gen9_dc_off_power_well_ops = { |
Imre Deak | 3c1b38e | 2017-02-17 17:39:42 +0200 | [diff] [blame] | 1900 | .sync_hw = i9xx_power_well_sync_hw_noop, |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 1901 | .enable = gen9_dc_off_power_well_enable, |
| 1902 | .disable = gen9_dc_off_power_well_disable, |
| 1903 | .is_enabled = gen9_dc_off_power_well_enabled, |
| 1904 | }; |
| 1905 | |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 1906 | static const struct i915_power_well_ops bxt_dpio_cmn_power_well_ops = { |
Imre Deak | 3c1b38e | 2017-02-17 17:39:42 +0200 | [diff] [blame] | 1907 | .sync_hw = i9xx_power_well_sync_hw_noop, |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 1908 | .enable = bxt_dpio_cmn_power_well_enable, |
| 1909 | .disable = bxt_dpio_cmn_power_well_disable, |
| 1910 | .is_enabled = bxt_dpio_cmn_power_well_enabled, |
| 1911 | }; |
| 1912 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1913 | static struct i915_power_well hsw_power_wells[] = { |
| 1914 | { |
| 1915 | .name = "always-on", |
| 1916 | .always_on = 1, |
Ville Syrjälä | 998bd66 | 2016-04-18 14:02:26 +0300 | [diff] [blame] | 1917 | .domains = POWER_DOMAIN_MASK, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1918 | .ops = &i9xx_always_on_power_well_ops, |
Imre Deak | 029d80d | 2017-07-06 17:40:25 +0300 | [diff] [blame] | 1919 | .id = I915_DISP_PW_ALWAYS_ON, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1920 | }, |
| 1921 | { |
| 1922 | .name = "display", |
| 1923 | .domains = HSW_DISPLAY_POWER_DOMAINS, |
| 1924 | .ops = &hsw_power_well_ops, |
Imre Deak | fb9248e | 2017-07-11 23:42:32 +0300 | [diff] [blame] | 1925 | .id = HSW_DISP_PW_GLOBAL, |
Imre Deak | 0a44594 | 2017-08-14 18:15:29 +0300 | [diff] [blame] | 1926 | { |
| 1927 | .hsw.has_vga = true, |
| 1928 | }, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1929 | }, |
| 1930 | }; |
| 1931 | |
| 1932 | static struct i915_power_well bdw_power_wells[] = { |
| 1933 | { |
| 1934 | .name = "always-on", |
| 1935 | .always_on = 1, |
Ville Syrjälä | 998bd66 | 2016-04-18 14:02:26 +0300 | [diff] [blame] | 1936 | .domains = POWER_DOMAIN_MASK, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1937 | .ops = &i9xx_always_on_power_well_ops, |
Imre Deak | 029d80d | 2017-07-06 17:40:25 +0300 | [diff] [blame] | 1938 | .id = I915_DISP_PW_ALWAYS_ON, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1939 | }, |
| 1940 | { |
| 1941 | .name = "display", |
| 1942 | .domains = BDW_DISPLAY_POWER_DOMAINS, |
| 1943 | .ops = &hsw_power_well_ops, |
Imre Deak | fb9248e | 2017-07-11 23:42:32 +0300 | [diff] [blame] | 1944 | .id = HSW_DISP_PW_GLOBAL, |
Imre Deak | 0a44594 | 2017-08-14 18:15:29 +0300 | [diff] [blame] | 1945 | { |
| 1946 | .hsw.irq_pipe_mask = BIT(PIPE_B) | BIT(PIPE_C), |
| 1947 | .hsw.has_vga = true, |
| 1948 | }, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1949 | }, |
| 1950 | }; |
| 1951 | |
| 1952 | static const struct i915_power_well_ops vlv_display_power_well_ops = { |
Imre Deak | 3c1b38e | 2017-02-17 17:39:42 +0200 | [diff] [blame] | 1953 | .sync_hw = i9xx_power_well_sync_hw_noop, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1954 | .enable = vlv_display_power_well_enable, |
| 1955 | .disable = vlv_display_power_well_disable, |
| 1956 | .is_enabled = vlv_power_well_enabled, |
| 1957 | }; |
| 1958 | |
| 1959 | static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = { |
Imre Deak | 3c1b38e | 2017-02-17 17:39:42 +0200 | [diff] [blame] | 1960 | .sync_hw = i9xx_power_well_sync_hw_noop, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1961 | .enable = vlv_dpio_cmn_power_well_enable, |
| 1962 | .disable = vlv_dpio_cmn_power_well_disable, |
| 1963 | .is_enabled = vlv_power_well_enabled, |
| 1964 | }; |
| 1965 | |
| 1966 | static const struct i915_power_well_ops vlv_dpio_power_well_ops = { |
Imre Deak | 3c1b38e | 2017-02-17 17:39:42 +0200 | [diff] [blame] | 1967 | .sync_hw = i9xx_power_well_sync_hw_noop, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1968 | .enable = vlv_power_well_enable, |
| 1969 | .disable = vlv_power_well_disable, |
| 1970 | .is_enabled = vlv_power_well_enabled, |
| 1971 | }; |
| 1972 | |
| 1973 | static struct i915_power_well vlv_power_wells[] = { |
| 1974 | { |
| 1975 | .name = "always-on", |
| 1976 | .always_on = 1, |
Ville Syrjälä | 998bd66 | 2016-04-18 14:02:26 +0300 | [diff] [blame] | 1977 | .domains = POWER_DOMAIN_MASK, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1978 | .ops = &i9xx_always_on_power_well_ops, |
Imre Deak | 438b8dc | 2017-07-11 23:42:30 +0300 | [diff] [blame] | 1979 | .id = I915_DISP_PW_ALWAYS_ON, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1980 | }, |
| 1981 | { |
| 1982 | .name = "display", |
| 1983 | .domains = VLV_DISPLAY_POWER_DOMAINS, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 1984 | .id = PUNIT_POWER_WELL_DISP2D, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1985 | .ops = &vlv_display_power_well_ops, |
| 1986 | }, |
| 1987 | { |
| 1988 | .name = "dpio-tx-b-01", |
| 1989 | .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS | |
| 1990 | VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS | |
| 1991 | VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS | |
| 1992 | VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS, |
| 1993 | .ops = &vlv_dpio_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 1994 | .id = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1995 | }, |
| 1996 | { |
| 1997 | .name = "dpio-tx-b-23", |
| 1998 | .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS | |
| 1999 | VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS | |
| 2000 | VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS | |
| 2001 | VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS, |
| 2002 | .ops = &vlv_dpio_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2003 | .id = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2004 | }, |
| 2005 | { |
| 2006 | .name = "dpio-tx-c-01", |
| 2007 | .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS | |
| 2008 | VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS | |
| 2009 | VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS | |
| 2010 | VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS, |
| 2011 | .ops = &vlv_dpio_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2012 | .id = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2013 | }, |
| 2014 | { |
| 2015 | .name = "dpio-tx-c-23", |
| 2016 | .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS | |
| 2017 | VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS | |
| 2018 | VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS | |
| 2019 | VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS, |
| 2020 | .ops = &vlv_dpio_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2021 | .id = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2022 | }, |
| 2023 | { |
| 2024 | .name = "dpio-common", |
| 2025 | .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2026 | .id = PUNIT_POWER_WELL_DPIO_CMN_BC, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2027 | .ops = &vlv_dpio_cmn_power_well_ops, |
| 2028 | }, |
| 2029 | }; |
| 2030 | |
| 2031 | static struct i915_power_well chv_power_wells[] = { |
| 2032 | { |
| 2033 | .name = "always-on", |
| 2034 | .always_on = 1, |
Ville Syrjälä | 998bd66 | 2016-04-18 14:02:26 +0300 | [diff] [blame] | 2035 | .domains = POWER_DOMAIN_MASK, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2036 | .ops = &i9xx_always_on_power_well_ops, |
Imre Deak | 029d80d | 2017-07-06 17:40:25 +0300 | [diff] [blame] | 2037 | .id = I915_DISP_PW_ALWAYS_ON, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2038 | }, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2039 | { |
| 2040 | .name = "display", |
Ville Syrjälä | baa4e57 | 2014-10-27 16:07:32 +0200 | [diff] [blame] | 2041 | /* |
Ville Syrjälä | fde61e4 | 2015-05-26 20:22:39 +0300 | [diff] [blame] | 2042 | * Pipe A power well is the new disp2d well. Pipe B and C |
| 2043 | * power wells don't actually exist. Pipe A power well is |
| 2044 | * required for any pipe to work. |
Ville Syrjälä | baa4e57 | 2014-10-27 16:07:32 +0200 | [diff] [blame] | 2045 | */ |
Ville Syrjälä | 465ac0c | 2016-04-18 14:02:27 +0300 | [diff] [blame] | 2046 | .domains = CHV_DISPLAY_POWER_DOMAINS, |
Imre Deak | f49193c | 2017-07-06 17:40:23 +0300 | [diff] [blame] | 2047 | .id = CHV_DISP_PW_PIPE_A, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2048 | .ops = &chv_pipe_power_well_ops, |
| 2049 | }, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2050 | { |
| 2051 | .name = "dpio-common-bc", |
Ville Syrjälä | 71849b6 | 2015-04-10 18:21:29 +0300 | [diff] [blame] | 2052 | .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2053 | .id = PUNIT_POWER_WELL_DPIO_CMN_BC, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2054 | .ops = &chv_dpio_cmn_power_well_ops, |
| 2055 | }, |
| 2056 | { |
| 2057 | .name = "dpio-common-d", |
Ville Syrjälä | 71849b6 | 2015-04-10 18:21:29 +0300 | [diff] [blame] | 2058 | .domains = CHV_DPIO_CMN_D_POWER_DOMAINS, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2059 | .id = PUNIT_POWER_WELL_DPIO_CMN_D, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2060 | .ops = &chv_dpio_cmn_power_well_ops, |
| 2061 | }, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2062 | }; |
| 2063 | |
Suketu Shah | 5aefb23 | 2015-04-16 14:22:10 +0530 | [diff] [blame] | 2064 | bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv, |
Imre Deak | 438b8dc | 2017-07-11 23:42:30 +0300 | [diff] [blame] | 2065 | enum i915_power_well_id power_well_id) |
Suketu Shah | 5aefb23 | 2015-04-16 14:22:10 +0530 | [diff] [blame] | 2066 | { |
| 2067 | struct i915_power_well *power_well; |
| 2068 | bool ret; |
| 2069 | |
| 2070 | power_well = lookup_power_well(dev_priv, power_well_id); |
| 2071 | ret = power_well->ops->is_enabled(dev_priv, power_well); |
| 2072 | |
| 2073 | return ret; |
| 2074 | } |
| 2075 | |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2076 | static struct i915_power_well skl_power_wells[] = { |
| 2077 | { |
| 2078 | .name = "always-on", |
| 2079 | .always_on = 1, |
Ville Syrjälä | 998bd66 | 2016-04-18 14:02:26 +0300 | [diff] [blame] | 2080 | .domains = POWER_DOMAIN_MASK, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2081 | .ops = &i9xx_always_on_power_well_ops, |
Imre Deak | 438b8dc | 2017-07-11 23:42:30 +0300 | [diff] [blame] | 2082 | .id = I915_DISP_PW_ALWAYS_ON, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2083 | }, |
| 2084 | { |
| 2085 | .name = "power well 1", |
Imre Deak | 4a76f29 | 2015-11-04 19:24:15 +0200 | [diff] [blame] | 2086 | /* Handled by the DMC firmware */ |
| 2087 | .domains = 0, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2088 | .ops = &hsw_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2089 | .id = SKL_DISP_PW_1, |
Imre Deak | 0a44594 | 2017-08-14 18:15:29 +0300 | [diff] [blame] | 2090 | { |
| 2091 | .hsw.has_fuses = true, |
| 2092 | }, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2093 | }, |
| 2094 | { |
| 2095 | .name = "MISC IO power well", |
Imre Deak | 4a76f29 | 2015-11-04 19:24:15 +0200 | [diff] [blame] | 2096 | /* Handled by the DMC firmware */ |
| 2097 | .domains = 0, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2098 | .ops = &hsw_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2099 | .id = SKL_DISP_PW_MISC_IO, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2100 | }, |
| 2101 | { |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 2102 | .name = "DC off", |
| 2103 | .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS, |
| 2104 | .ops = &gen9_dc_off_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2105 | .id = SKL_DISP_PW_DC_OFF, |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 2106 | }, |
| 2107 | { |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2108 | .name = "power well 2", |
| 2109 | .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2110 | .ops = &hsw_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2111 | .id = SKL_DISP_PW_2, |
Imre Deak | 0a44594 | 2017-08-14 18:15:29 +0300 | [diff] [blame] | 2112 | { |
| 2113 | .hsw.irq_pipe_mask = BIT(PIPE_B) | BIT(PIPE_C), |
| 2114 | .hsw.has_vga = true, |
| 2115 | .hsw.has_fuses = true, |
| 2116 | }, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2117 | }, |
| 2118 | { |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 2119 | .name = "DDI A/E IO power well", |
| 2120 | .domains = SKL_DISPLAY_DDI_IO_A_E_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2121 | .ops = &hsw_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2122 | .id = SKL_DISP_PW_DDI_A_E, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2123 | }, |
| 2124 | { |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 2125 | .name = "DDI B IO power well", |
| 2126 | .domains = SKL_DISPLAY_DDI_IO_B_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2127 | .ops = &hsw_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2128 | .id = SKL_DISP_PW_DDI_B, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2129 | }, |
| 2130 | { |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 2131 | .name = "DDI C IO power well", |
| 2132 | .domains = SKL_DISPLAY_DDI_IO_C_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2133 | .ops = &hsw_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2134 | .id = SKL_DISP_PW_DDI_C, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2135 | }, |
| 2136 | { |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 2137 | .name = "DDI D IO power well", |
| 2138 | .domains = SKL_DISPLAY_DDI_IO_D_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2139 | .ops = &hsw_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2140 | .id = SKL_DISP_PW_DDI_D, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2141 | }, |
| 2142 | }; |
| 2143 | |
Satheeshakrishna M | 0b4a2a3 | 2014-07-11 14:51:13 +0530 | [diff] [blame] | 2144 | static struct i915_power_well bxt_power_wells[] = { |
| 2145 | { |
| 2146 | .name = "always-on", |
| 2147 | .always_on = 1, |
Ville Syrjälä | 998bd66 | 2016-04-18 14:02:26 +0300 | [diff] [blame] | 2148 | .domains = POWER_DOMAIN_MASK, |
Satheeshakrishna M | 0b4a2a3 | 2014-07-11 14:51:13 +0530 | [diff] [blame] | 2149 | .ops = &i9xx_always_on_power_well_ops, |
Imre Deak | 029d80d | 2017-07-06 17:40:25 +0300 | [diff] [blame] | 2150 | .id = I915_DISP_PW_ALWAYS_ON, |
Satheeshakrishna M | 0b4a2a3 | 2014-07-11 14:51:13 +0530 | [diff] [blame] | 2151 | }, |
| 2152 | { |
| 2153 | .name = "power well 1", |
Imre Deak | d7d7c9e | 2016-04-01 16:02:42 +0300 | [diff] [blame] | 2154 | .domains = 0, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2155 | .ops = &hsw_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2156 | .id = SKL_DISP_PW_1, |
Imre Deak | 0a44594 | 2017-08-14 18:15:29 +0300 | [diff] [blame] | 2157 | { |
| 2158 | .hsw.has_fuses = true, |
| 2159 | }, |
Satheeshakrishna M | 0b4a2a3 | 2014-07-11 14:51:13 +0530 | [diff] [blame] | 2160 | }, |
| 2161 | { |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 2162 | .name = "DC off", |
| 2163 | .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS, |
| 2164 | .ops = &gen9_dc_off_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2165 | .id = SKL_DISP_PW_DC_OFF, |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 2166 | }, |
| 2167 | { |
Satheeshakrishna M | 0b4a2a3 | 2014-07-11 14:51:13 +0530 | [diff] [blame] | 2168 | .name = "power well 2", |
| 2169 | .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2170 | .ops = &hsw_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2171 | .id = SKL_DISP_PW_2, |
Imre Deak | 0a44594 | 2017-08-14 18:15:29 +0300 | [diff] [blame] | 2172 | { |
| 2173 | .hsw.irq_pipe_mask = BIT(PIPE_B) | BIT(PIPE_C), |
| 2174 | .hsw.has_vga = true, |
| 2175 | .hsw.has_fuses = true, |
| 2176 | }, |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 2177 | }, |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 2178 | { |
| 2179 | .name = "dpio-common-a", |
| 2180 | .domains = BXT_DPIO_CMN_A_POWER_DOMAINS, |
| 2181 | .ops = &bxt_dpio_cmn_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2182 | .id = BXT_DPIO_CMN_A, |
Imre Deak | 0a44594 | 2017-08-14 18:15:29 +0300 | [diff] [blame] | 2183 | { |
| 2184 | .bxt.phy = DPIO_PHY1, |
| 2185 | }, |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 2186 | }, |
| 2187 | { |
| 2188 | .name = "dpio-common-bc", |
| 2189 | .domains = BXT_DPIO_CMN_BC_POWER_DOMAINS, |
| 2190 | .ops = &bxt_dpio_cmn_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 2191 | .id = BXT_DPIO_CMN_BC, |
Imre Deak | 0a44594 | 2017-08-14 18:15:29 +0300 | [diff] [blame] | 2192 | { |
| 2193 | .bxt.phy = DPIO_PHY0, |
| 2194 | }, |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 2195 | }, |
Satheeshakrishna M | 0b4a2a3 | 2014-07-11 14:51:13 +0530 | [diff] [blame] | 2196 | }; |
| 2197 | |
Ander Conselvan de Oliveira | 0d03926 | 2016-12-02 10:23:50 +0200 | [diff] [blame] | 2198 | static struct i915_power_well glk_power_wells[] = { |
| 2199 | { |
| 2200 | .name = "always-on", |
| 2201 | .always_on = 1, |
| 2202 | .domains = POWER_DOMAIN_MASK, |
| 2203 | .ops = &i9xx_always_on_power_well_ops, |
Imre Deak | 029d80d | 2017-07-06 17:40:25 +0300 | [diff] [blame] | 2204 | .id = I915_DISP_PW_ALWAYS_ON, |
Ander Conselvan de Oliveira | 0d03926 | 2016-12-02 10:23:50 +0200 | [diff] [blame] | 2205 | }, |
| 2206 | { |
| 2207 | .name = "power well 1", |
| 2208 | /* Handled by the DMC firmware */ |
| 2209 | .domains = 0, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2210 | .ops = &hsw_power_well_ops, |
Ander Conselvan de Oliveira | 0d03926 | 2016-12-02 10:23:50 +0200 | [diff] [blame] | 2211 | .id = SKL_DISP_PW_1, |
Imre Deak | 0a44594 | 2017-08-14 18:15:29 +0300 | [diff] [blame] | 2212 | { |
| 2213 | .hsw.has_fuses = true, |
| 2214 | }, |
Ander Conselvan de Oliveira | 0d03926 | 2016-12-02 10:23:50 +0200 | [diff] [blame] | 2215 | }, |
| 2216 | { |
| 2217 | .name = "DC off", |
| 2218 | .domains = GLK_DISPLAY_DC_OFF_POWER_DOMAINS, |
| 2219 | .ops = &gen9_dc_off_power_well_ops, |
| 2220 | .id = SKL_DISP_PW_DC_OFF, |
| 2221 | }, |
| 2222 | { |
| 2223 | .name = "power well 2", |
| 2224 | .domains = GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2225 | .ops = &hsw_power_well_ops, |
Ander Conselvan de Oliveira | 0d03926 | 2016-12-02 10:23:50 +0200 | [diff] [blame] | 2226 | .id = SKL_DISP_PW_2, |
Imre Deak | 0a44594 | 2017-08-14 18:15:29 +0300 | [diff] [blame] | 2227 | { |
| 2228 | .hsw.irq_pipe_mask = BIT(PIPE_B) | BIT(PIPE_C), |
| 2229 | .hsw.has_vga = true, |
| 2230 | .hsw.has_fuses = true, |
| 2231 | }, |
Ander Conselvan de Oliveira | 0d03926 | 2016-12-02 10:23:50 +0200 | [diff] [blame] | 2232 | }, |
| 2233 | { |
Ander Conselvan de Oliveira | 0a116ce | 2016-12-02 10:23:51 +0200 | [diff] [blame] | 2234 | .name = "dpio-common-a", |
| 2235 | .domains = GLK_DPIO_CMN_A_POWER_DOMAINS, |
| 2236 | .ops = &bxt_dpio_cmn_power_well_ops, |
| 2237 | .id = BXT_DPIO_CMN_A, |
Imre Deak | 0a44594 | 2017-08-14 18:15:29 +0300 | [diff] [blame] | 2238 | { |
| 2239 | .bxt.phy = DPIO_PHY1, |
| 2240 | }, |
Ander Conselvan de Oliveira | 0a116ce | 2016-12-02 10:23:51 +0200 | [diff] [blame] | 2241 | }, |
| 2242 | { |
| 2243 | .name = "dpio-common-b", |
| 2244 | .domains = GLK_DPIO_CMN_B_POWER_DOMAINS, |
| 2245 | .ops = &bxt_dpio_cmn_power_well_ops, |
| 2246 | .id = BXT_DPIO_CMN_BC, |
Imre Deak | 0a44594 | 2017-08-14 18:15:29 +0300 | [diff] [blame] | 2247 | { |
| 2248 | .bxt.phy = DPIO_PHY0, |
| 2249 | }, |
Ander Conselvan de Oliveira | 0a116ce | 2016-12-02 10:23:51 +0200 | [diff] [blame] | 2250 | }, |
| 2251 | { |
| 2252 | .name = "dpio-common-c", |
| 2253 | .domains = GLK_DPIO_CMN_C_POWER_DOMAINS, |
| 2254 | .ops = &bxt_dpio_cmn_power_well_ops, |
| 2255 | .id = GLK_DPIO_CMN_C, |
Imre Deak | 0a44594 | 2017-08-14 18:15:29 +0300 | [diff] [blame] | 2256 | { |
| 2257 | .bxt.phy = DPIO_PHY2, |
| 2258 | }, |
Ander Conselvan de Oliveira | 0a116ce | 2016-12-02 10:23:51 +0200 | [diff] [blame] | 2259 | }, |
| 2260 | { |
Ander Conselvan de Oliveira | 0d03926 | 2016-12-02 10:23:50 +0200 | [diff] [blame] | 2261 | .name = "AUX A", |
| 2262 | .domains = GLK_DISPLAY_AUX_A_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2263 | .ops = &hsw_power_well_ops, |
Ander Conselvan de Oliveira | 0d03926 | 2016-12-02 10:23:50 +0200 | [diff] [blame] | 2264 | .id = GLK_DISP_PW_AUX_A, |
| 2265 | }, |
| 2266 | { |
| 2267 | .name = "AUX B", |
| 2268 | .domains = GLK_DISPLAY_AUX_B_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2269 | .ops = &hsw_power_well_ops, |
Ander Conselvan de Oliveira | 0d03926 | 2016-12-02 10:23:50 +0200 | [diff] [blame] | 2270 | .id = GLK_DISP_PW_AUX_B, |
| 2271 | }, |
| 2272 | { |
| 2273 | .name = "AUX C", |
| 2274 | .domains = GLK_DISPLAY_AUX_C_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2275 | .ops = &hsw_power_well_ops, |
Ander Conselvan de Oliveira | 0d03926 | 2016-12-02 10:23:50 +0200 | [diff] [blame] | 2276 | .id = GLK_DISP_PW_AUX_C, |
| 2277 | }, |
| 2278 | { |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 2279 | .name = "DDI A IO power well", |
| 2280 | .domains = GLK_DISPLAY_DDI_IO_A_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2281 | .ops = &hsw_power_well_ops, |
Ander Conselvan de Oliveira | 0d03926 | 2016-12-02 10:23:50 +0200 | [diff] [blame] | 2282 | .id = GLK_DISP_PW_DDI_A, |
| 2283 | }, |
| 2284 | { |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 2285 | .name = "DDI B IO power well", |
| 2286 | .domains = GLK_DISPLAY_DDI_IO_B_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2287 | .ops = &hsw_power_well_ops, |
Ander Conselvan de Oliveira | 0d03926 | 2016-12-02 10:23:50 +0200 | [diff] [blame] | 2288 | .id = SKL_DISP_PW_DDI_B, |
| 2289 | }, |
| 2290 | { |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 2291 | .name = "DDI C IO power well", |
| 2292 | .domains = GLK_DISPLAY_DDI_IO_C_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2293 | .ops = &hsw_power_well_ops, |
Ander Conselvan de Oliveira | 0d03926 | 2016-12-02 10:23:50 +0200 | [diff] [blame] | 2294 | .id = SKL_DISP_PW_DDI_C, |
| 2295 | }, |
| 2296 | }; |
| 2297 | |
Ville Syrjälä | 8bcd3dd | 2017-06-06 13:30:39 -0700 | [diff] [blame] | 2298 | static struct i915_power_well cnl_power_wells[] = { |
| 2299 | { |
| 2300 | .name = "always-on", |
| 2301 | .always_on = 1, |
| 2302 | .domains = POWER_DOMAIN_MASK, |
| 2303 | .ops = &i9xx_always_on_power_well_ops, |
Imre Deak | 029d80d | 2017-07-06 17:40:25 +0300 | [diff] [blame] | 2304 | .id = I915_DISP_PW_ALWAYS_ON, |
Ville Syrjälä | 8bcd3dd | 2017-06-06 13:30:39 -0700 | [diff] [blame] | 2305 | }, |
| 2306 | { |
| 2307 | .name = "power well 1", |
| 2308 | /* Handled by the DMC firmware */ |
| 2309 | .domains = 0, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2310 | .ops = &hsw_power_well_ops, |
Ville Syrjälä | 8bcd3dd | 2017-06-06 13:30:39 -0700 | [diff] [blame] | 2311 | .id = SKL_DISP_PW_1, |
Imre Deak | 0a44594 | 2017-08-14 18:15:29 +0300 | [diff] [blame] | 2312 | { |
| 2313 | .hsw.has_fuses = true, |
| 2314 | }, |
Ville Syrjälä | 8bcd3dd | 2017-06-06 13:30:39 -0700 | [diff] [blame] | 2315 | }, |
| 2316 | { |
| 2317 | .name = "AUX A", |
| 2318 | .domains = CNL_DISPLAY_AUX_A_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2319 | .ops = &hsw_power_well_ops, |
Ville Syrjälä | 8bcd3dd | 2017-06-06 13:30:39 -0700 | [diff] [blame] | 2320 | .id = CNL_DISP_PW_AUX_A, |
| 2321 | }, |
| 2322 | { |
| 2323 | .name = "AUX B", |
| 2324 | .domains = CNL_DISPLAY_AUX_B_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2325 | .ops = &hsw_power_well_ops, |
Ville Syrjälä | 8bcd3dd | 2017-06-06 13:30:39 -0700 | [diff] [blame] | 2326 | .id = CNL_DISP_PW_AUX_B, |
| 2327 | }, |
| 2328 | { |
| 2329 | .name = "AUX C", |
| 2330 | .domains = CNL_DISPLAY_AUX_C_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2331 | .ops = &hsw_power_well_ops, |
Ville Syrjälä | 8bcd3dd | 2017-06-06 13:30:39 -0700 | [diff] [blame] | 2332 | .id = CNL_DISP_PW_AUX_C, |
| 2333 | }, |
| 2334 | { |
| 2335 | .name = "AUX D", |
| 2336 | .domains = CNL_DISPLAY_AUX_D_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2337 | .ops = &hsw_power_well_ops, |
Ville Syrjälä | 8bcd3dd | 2017-06-06 13:30:39 -0700 | [diff] [blame] | 2338 | .id = CNL_DISP_PW_AUX_D, |
| 2339 | }, |
| 2340 | { |
| 2341 | .name = "DC off", |
| 2342 | .domains = CNL_DISPLAY_DC_OFF_POWER_DOMAINS, |
| 2343 | .ops = &gen9_dc_off_power_well_ops, |
| 2344 | .id = SKL_DISP_PW_DC_OFF, |
| 2345 | }, |
| 2346 | { |
| 2347 | .name = "power well 2", |
| 2348 | .domains = CNL_DISPLAY_POWERWELL_2_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2349 | .ops = &hsw_power_well_ops, |
Ville Syrjälä | 8bcd3dd | 2017-06-06 13:30:39 -0700 | [diff] [blame] | 2350 | .id = SKL_DISP_PW_2, |
Imre Deak | 0a44594 | 2017-08-14 18:15:29 +0300 | [diff] [blame] | 2351 | { |
| 2352 | .hsw.irq_pipe_mask = BIT(PIPE_B) | BIT(PIPE_C), |
| 2353 | .hsw.has_vga = true, |
| 2354 | .hsw.has_fuses = true, |
| 2355 | }, |
Ville Syrjälä | 8bcd3dd | 2017-06-06 13:30:39 -0700 | [diff] [blame] | 2356 | }, |
| 2357 | { |
| 2358 | .name = "DDI A IO power well", |
| 2359 | .domains = CNL_DISPLAY_DDI_A_IO_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2360 | .ops = &hsw_power_well_ops, |
Ville Syrjälä | 8bcd3dd | 2017-06-06 13:30:39 -0700 | [diff] [blame] | 2361 | .id = CNL_DISP_PW_DDI_A, |
| 2362 | }, |
| 2363 | { |
| 2364 | .name = "DDI B IO power well", |
| 2365 | .domains = CNL_DISPLAY_DDI_B_IO_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2366 | .ops = &hsw_power_well_ops, |
Ville Syrjälä | 8bcd3dd | 2017-06-06 13:30:39 -0700 | [diff] [blame] | 2367 | .id = SKL_DISP_PW_DDI_B, |
| 2368 | }, |
| 2369 | { |
| 2370 | .name = "DDI C IO power well", |
| 2371 | .domains = CNL_DISPLAY_DDI_C_IO_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2372 | .ops = &hsw_power_well_ops, |
Ville Syrjälä | 8bcd3dd | 2017-06-06 13:30:39 -0700 | [diff] [blame] | 2373 | .id = SKL_DISP_PW_DDI_C, |
| 2374 | }, |
| 2375 | { |
| 2376 | .name = "DDI D IO power well", |
| 2377 | .domains = CNL_DISPLAY_DDI_D_IO_POWER_DOMAINS, |
Imre Deak | 4196b91 | 2017-07-11 23:42:36 +0300 | [diff] [blame] | 2378 | .ops = &hsw_power_well_ops, |
Ville Syrjälä | 8bcd3dd | 2017-06-06 13:30:39 -0700 | [diff] [blame] | 2379 | .id = SKL_DISP_PW_DDI_D, |
| 2380 | }, |
| 2381 | }; |
| 2382 | |
Imre Deak | 1b0e3a0 | 2015-11-05 23:04:11 +0200 | [diff] [blame] | 2383 | static int |
| 2384 | sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv, |
| 2385 | int disable_power_well) |
| 2386 | { |
| 2387 | if (disable_power_well >= 0) |
| 2388 | return !!disable_power_well; |
| 2389 | |
Imre Deak | 1b0e3a0 | 2015-11-05 23:04:11 +0200 | [diff] [blame] | 2390 | return 1; |
| 2391 | } |
| 2392 | |
Imre Deak | a37baf3 | 2016-02-29 22:49:03 +0200 | [diff] [blame] | 2393 | static uint32_t get_allowed_dc_mask(const struct drm_i915_private *dev_priv, |
| 2394 | int enable_dc) |
| 2395 | { |
| 2396 | uint32_t mask; |
| 2397 | int requested_dc; |
| 2398 | int max_dc; |
| 2399 | |
Rodrigo Vivi | 6d6a897 | 2017-07-06 13:45:08 -0700 | [diff] [blame] | 2400 | if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) { |
Imre Deak | a37baf3 | 2016-02-29 22:49:03 +0200 | [diff] [blame] | 2401 | max_dc = 2; |
| 2402 | mask = 0; |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 2403 | } else if (IS_GEN9_LP(dev_priv)) { |
Imre Deak | a37baf3 | 2016-02-29 22:49:03 +0200 | [diff] [blame] | 2404 | max_dc = 1; |
| 2405 | /* |
| 2406 | * DC9 has a separate HW flow from the rest of the DC states, |
| 2407 | * not depending on the DMC firmware. It's needed by system |
| 2408 | * suspend/resume, so allow it unconditionally. |
| 2409 | */ |
| 2410 | mask = DC_STATE_EN_DC9; |
| 2411 | } else { |
| 2412 | max_dc = 0; |
| 2413 | mask = 0; |
| 2414 | } |
| 2415 | |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 2416 | if (!i915_modparams.disable_power_well) |
Imre Deak | 66e2c4c | 2016-02-29 22:49:04 +0200 | [diff] [blame] | 2417 | max_dc = 0; |
| 2418 | |
Imre Deak | a37baf3 | 2016-02-29 22:49:03 +0200 | [diff] [blame] | 2419 | if (enable_dc >= 0 && enable_dc <= max_dc) { |
| 2420 | requested_dc = enable_dc; |
| 2421 | } else if (enable_dc == -1) { |
| 2422 | requested_dc = max_dc; |
| 2423 | } else if (enable_dc > max_dc && enable_dc <= 2) { |
| 2424 | DRM_DEBUG_KMS("Adjusting requested max DC state (%d->%d)\n", |
| 2425 | enable_dc, max_dc); |
| 2426 | requested_dc = max_dc; |
| 2427 | } else { |
| 2428 | DRM_ERROR("Unexpected value for enable_dc (%d)\n", enable_dc); |
| 2429 | requested_dc = max_dc; |
| 2430 | } |
| 2431 | |
| 2432 | if (requested_dc > 1) |
| 2433 | mask |= DC_STATE_EN_UPTO_DC6; |
| 2434 | if (requested_dc > 0) |
| 2435 | mask |= DC_STATE_EN_UPTO_DC5; |
| 2436 | |
| 2437 | DRM_DEBUG_KMS("Allowed DC state mask %02x\n", mask); |
| 2438 | |
| 2439 | return mask; |
| 2440 | } |
| 2441 | |
Imre Deak | 21792c6 | 2017-07-11 23:42:33 +0300 | [diff] [blame] | 2442 | static void assert_power_well_ids_unique(struct drm_i915_private *dev_priv) |
| 2443 | { |
| 2444 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 2445 | u64 power_well_ids; |
| 2446 | int i; |
| 2447 | |
| 2448 | power_well_ids = 0; |
| 2449 | for (i = 0; i < power_domains->power_well_count; i++) { |
| 2450 | enum i915_power_well_id id = power_domains->power_wells[i].id; |
| 2451 | |
| 2452 | WARN_ON(id >= sizeof(power_well_ids) * 8); |
| 2453 | WARN_ON(power_well_ids & BIT_ULL(id)); |
| 2454 | power_well_ids |= BIT_ULL(id); |
| 2455 | } |
| 2456 | } |
| 2457 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2458 | #define set_power_wells(power_domains, __power_wells) ({ \ |
| 2459 | (power_domains)->power_wells = (__power_wells); \ |
| 2460 | (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \ |
| 2461 | }) |
| 2462 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 2463 | /** |
| 2464 | * intel_power_domains_init - initializes the power domain structures |
| 2465 | * @dev_priv: i915 device instance |
| 2466 | * |
| 2467 | * Initializes the power domain structures for @dev_priv depending upon the |
| 2468 | * supported platform. |
| 2469 | */ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2470 | int intel_power_domains_init(struct drm_i915_private *dev_priv) |
| 2471 | { |
| 2472 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 2473 | |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 2474 | i915_modparams.disable_power_well = |
| 2475 | sanitize_disable_power_well_option(dev_priv, |
| 2476 | i915_modparams.disable_power_well); |
| 2477 | dev_priv->csr.allowed_dc_mask = |
| 2478 | get_allowed_dc_mask(dev_priv, i915_modparams.enable_dc); |
Imre Deak | 1b0e3a0 | 2015-11-05 23:04:11 +0200 | [diff] [blame] | 2479 | |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 2480 | BUILD_BUG_ON(POWER_DOMAIN_NUM > 64); |
Ville Syrjälä | f0ab43e | 2015-11-09 16:48:19 +0100 | [diff] [blame] | 2481 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2482 | mutex_init(&power_domains->lock); |
| 2483 | |
| 2484 | /* |
| 2485 | * The enabling order will be from lower to higher indexed wells, |
| 2486 | * the disabling order is reversed. |
| 2487 | */ |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 2488 | if (IS_HASWELL(dev_priv)) { |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2489 | set_power_wells(power_domains, hsw_power_wells); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 2490 | } else if (IS_BROADWELL(dev_priv)) { |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2491 | set_power_wells(power_domains, bdw_power_wells); |
Rodrigo Vivi | b976dc5 | 2017-01-23 10:32:37 -0800 | [diff] [blame] | 2492 | } else if (IS_GEN9_BC(dev_priv)) { |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2493 | set_power_wells(power_domains, skl_power_wells); |
Ville Syrjälä | 8bcd3dd | 2017-06-06 13:30:39 -0700 | [diff] [blame] | 2494 | } else if (IS_CANNONLAKE(dev_priv)) { |
| 2495 | set_power_wells(power_domains, cnl_power_wells); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 2496 | } else if (IS_BROXTON(dev_priv)) { |
Satheeshakrishna M | 0b4a2a3 | 2014-07-11 14:51:13 +0530 | [diff] [blame] | 2497 | set_power_wells(power_domains, bxt_power_wells); |
Ander Conselvan de Oliveira | 0d03926 | 2016-12-02 10:23:50 +0200 | [diff] [blame] | 2498 | } else if (IS_GEMINILAKE(dev_priv)) { |
| 2499 | set_power_wells(power_domains, glk_power_wells); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 2500 | } else if (IS_CHERRYVIEW(dev_priv)) { |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2501 | set_power_wells(power_domains, chv_power_wells); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 2502 | } else if (IS_VALLEYVIEW(dev_priv)) { |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2503 | set_power_wells(power_domains, vlv_power_wells); |
Ville Syrjälä | 2ee0da1 | 2017-06-01 17:36:16 +0300 | [diff] [blame] | 2504 | } else if (IS_I830(dev_priv)) { |
| 2505 | set_power_wells(power_domains, i830_power_wells); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2506 | } else { |
| 2507 | set_power_wells(power_domains, i9xx_always_on_power_well); |
| 2508 | } |
| 2509 | |
Imre Deak | 21792c6 | 2017-07-11 23:42:33 +0300 | [diff] [blame] | 2510 | assert_power_well_ids_unique(dev_priv); |
| 2511 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2512 | return 0; |
| 2513 | } |
| 2514 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 2515 | /** |
| 2516 | * intel_power_domains_fini - finalizes the power domain structures |
| 2517 | * @dev_priv: i915 device instance |
| 2518 | * |
| 2519 | * Finalizes the power domain structures for @dev_priv depending upon the |
| 2520 | * supported platform. This function also disables runtime pm and ensures that |
| 2521 | * the device stays powered up so that the driver can be reloaded. |
| 2522 | */ |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 2523 | void intel_power_domains_fini(struct drm_i915_private *dev_priv) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2524 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2525 | struct device *kdev = &dev_priv->drm.pdev->dev; |
Imre Deak | 25b181b | 2015-12-17 13:44:56 +0200 | [diff] [blame] | 2526 | |
Imre Deak | aabee1b | 2015-12-15 20:10:29 +0200 | [diff] [blame] | 2527 | /* |
| 2528 | * The i915.ko module is still not prepared to be loaded when |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 2529 | * the power well is not enabled, so just enable it in case |
Imre Deak | aabee1b | 2015-12-15 20:10:29 +0200 | [diff] [blame] | 2530 | * we're going to unload/reload. |
| 2531 | * The following also reacquires the RPM reference the core passed |
| 2532 | * to the driver during loading, which is dropped in |
| 2533 | * intel_runtime_pm_enable(). We have to hand back the control of the |
| 2534 | * device to the core with this reference held. |
| 2535 | */ |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 2536 | intel_display_set_init_power(dev_priv, true); |
Imre Deak | d314cd4 | 2015-11-17 17:44:23 +0200 | [diff] [blame] | 2537 | |
| 2538 | /* Remove the refcount we took to keep power well support disabled. */ |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 2539 | if (!i915_modparams.disable_power_well) |
Imre Deak | d314cd4 | 2015-11-17 17:44:23 +0200 | [diff] [blame] | 2540 | intel_display_power_put(dev_priv, POWER_DOMAIN_INIT); |
Imre Deak | 25b181b | 2015-12-17 13:44:56 +0200 | [diff] [blame] | 2541 | |
| 2542 | /* |
| 2543 | * Remove the refcount we took in intel_runtime_pm_enable() in case |
| 2544 | * the platform doesn't support runtime PM. |
| 2545 | */ |
| 2546 | if (!HAS_RUNTIME_PM(dev_priv)) |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2547 | pm_runtime_put(kdev); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2548 | } |
| 2549 | |
Imre Deak | 30eade1 | 2015-11-04 19:24:13 +0200 | [diff] [blame] | 2550 | static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2551 | { |
| 2552 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 2553 | struct i915_power_well *power_well; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2554 | |
| 2555 | mutex_lock(&power_domains->lock); |
Imre Deak | 75ccb2e | 2017-02-17 17:39:43 +0200 | [diff] [blame] | 2556 | for_each_power_well(dev_priv, power_well) { |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2557 | power_well->ops->sync_hw(dev_priv, power_well); |
| 2558 | power_well->hw_enabled = power_well->ops->is_enabled(dev_priv, |
| 2559 | power_well); |
| 2560 | } |
| 2561 | mutex_unlock(&power_domains->lock); |
| 2562 | } |
| 2563 | |
Ville Syrjälä | 70c2c18 | 2016-05-13 23:41:30 +0300 | [diff] [blame] | 2564 | static void gen9_dbuf_enable(struct drm_i915_private *dev_priv) |
| 2565 | { |
| 2566 | I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST); |
| 2567 | POSTING_READ(DBUF_CTL); |
| 2568 | |
| 2569 | udelay(10); |
| 2570 | |
| 2571 | if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE)) |
| 2572 | DRM_ERROR("DBuf power enable timeout\n"); |
| 2573 | } |
| 2574 | |
| 2575 | static void gen9_dbuf_disable(struct drm_i915_private *dev_priv) |
| 2576 | { |
| 2577 | I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST); |
| 2578 | POSTING_READ(DBUF_CTL); |
| 2579 | |
| 2580 | udelay(10); |
| 2581 | |
| 2582 | if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE) |
| 2583 | DRM_ERROR("DBuf power disable timeout!\n"); |
| 2584 | } |
| 2585 | |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2586 | static void skl_display_core_init(struct drm_i915_private *dev_priv, |
Imre Deak | 443a93a | 2016-04-04 15:42:57 +0300 | [diff] [blame] | 2587 | bool resume) |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2588 | { |
| 2589 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
Imre Deak | 443a93a | 2016-04-04 15:42:57 +0300 | [diff] [blame] | 2590 | struct i915_power_well *well; |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2591 | uint32_t val; |
| 2592 | |
Imre Deak | d26fa1d | 2015-11-04 19:24:17 +0200 | [diff] [blame] | 2593 | gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); |
| 2594 | |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2595 | /* enable PCH reset handshake */ |
| 2596 | val = I915_READ(HSW_NDE_RSTWRN_OPT); |
| 2597 | I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE); |
| 2598 | |
| 2599 | /* enable PG1 and Misc I/O */ |
| 2600 | mutex_lock(&power_domains->lock); |
Imre Deak | 443a93a | 2016-04-04 15:42:57 +0300 | [diff] [blame] | 2601 | |
| 2602 | well = lookup_power_well(dev_priv, SKL_DISP_PW_1); |
| 2603 | intel_power_well_enable(dev_priv, well); |
| 2604 | |
| 2605 | well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO); |
| 2606 | intel_power_well_enable(dev_priv, well); |
| 2607 | |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2608 | mutex_unlock(&power_domains->lock); |
| 2609 | |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2610 | skl_init_cdclk(dev_priv); |
| 2611 | |
Ville Syrjälä | 70c2c18 | 2016-05-13 23:41:30 +0300 | [diff] [blame] | 2612 | gen9_dbuf_enable(dev_priv); |
| 2613 | |
Ville Syrjälä | 9f7eb31 | 2016-05-13 23:41:29 +0300 | [diff] [blame] | 2614 | if (resume && dev_priv->csr.dmc_payload) |
Imre Deak | 2abc525 | 2016-03-04 21:57:41 +0200 | [diff] [blame] | 2615 | intel_csr_load_program(dev_priv); |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2616 | } |
| 2617 | |
| 2618 | static void skl_display_core_uninit(struct drm_i915_private *dev_priv) |
| 2619 | { |
| 2620 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
Imre Deak | 443a93a | 2016-04-04 15:42:57 +0300 | [diff] [blame] | 2621 | struct i915_power_well *well; |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2622 | |
Imre Deak | d26fa1d | 2015-11-04 19:24:17 +0200 | [diff] [blame] | 2623 | gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); |
| 2624 | |
Ville Syrjälä | 70c2c18 | 2016-05-13 23:41:30 +0300 | [diff] [blame] | 2625 | gen9_dbuf_disable(dev_priv); |
| 2626 | |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2627 | skl_uninit_cdclk(dev_priv); |
| 2628 | |
| 2629 | /* The spec doesn't call for removing the reset handshake flag */ |
| 2630 | /* disable PG1 and Misc I/O */ |
Imre Deak | 443a93a | 2016-04-04 15:42:57 +0300 | [diff] [blame] | 2631 | |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2632 | mutex_lock(&power_domains->lock); |
Imre Deak | 443a93a | 2016-04-04 15:42:57 +0300 | [diff] [blame] | 2633 | |
Imre Deak | edfda8e | 2017-06-29 18:36:59 +0300 | [diff] [blame] | 2634 | /* |
| 2635 | * BSpec says to keep the MISC IO power well enabled here, only |
| 2636 | * remove our request for power well 1. |
Imre Deak | 42d9366 | 2017-06-29 18:37:01 +0300 | [diff] [blame] | 2637 | * Note that even though the driver's request is removed power well 1 |
| 2638 | * may stay enabled after this due to DMC's own request on it. |
Imre Deak | edfda8e | 2017-06-29 18:36:59 +0300 | [diff] [blame] | 2639 | */ |
Imre Deak | 443a93a | 2016-04-04 15:42:57 +0300 | [diff] [blame] | 2640 | well = lookup_power_well(dev_priv, SKL_DISP_PW_1); |
| 2641 | intel_power_well_disable(dev_priv, well); |
| 2642 | |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2643 | mutex_unlock(&power_domains->lock); |
Imre Deak | 846c6b2 | 2017-06-29 18:36:58 +0300 | [diff] [blame] | 2644 | |
| 2645 | usleep_range(10, 30); /* 10 us delay per Bspec */ |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2646 | } |
| 2647 | |
Imre Deak | d7d7c9e | 2016-04-01 16:02:42 +0300 | [diff] [blame] | 2648 | void bxt_display_core_init(struct drm_i915_private *dev_priv, |
| 2649 | bool resume) |
| 2650 | { |
| 2651 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 2652 | struct i915_power_well *well; |
| 2653 | uint32_t val; |
| 2654 | |
| 2655 | gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); |
| 2656 | |
| 2657 | /* |
| 2658 | * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT |
| 2659 | * or else the reset will hang because there is no PCH to respond. |
| 2660 | * Move the handshake programming to initialization sequence. |
| 2661 | * Previously was left up to BIOS. |
| 2662 | */ |
| 2663 | val = I915_READ(HSW_NDE_RSTWRN_OPT); |
| 2664 | val &= ~RESET_PCH_HANDSHAKE_ENABLE; |
| 2665 | I915_WRITE(HSW_NDE_RSTWRN_OPT, val); |
| 2666 | |
| 2667 | /* Enable PG1 */ |
| 2668 | mutex_lock(&power_domains->lock); |
| 2669 | |
| 2670 | well = lookup_power_well(dev_priv, SKL_DISP_PW_1); |
| 2671 | intel_power_well_enable(dev_priv, well); |
| 2672 | |
| 2673 | mutex_unlock(&power_domains->lock); |
| 2674 | |
Imre Deak | 324513c | 2016-06-13 16:44:36 +0300 | [diff] [blame] | 2675 | bxt_init_cdclk(dev_priv); |
Ville Syrjälä | 70c2c18 | 2016-05-13 23:41:30 +0300 | [diff] [blame] | 2676 | |
| 2677 | gen9_dbuf_enable(dev_priv); |
| 2678 | |
Imre Deak | d7d7c9e | 2016-04-01 16:02:42 +0300 | [diff] [blame] | 2679 | if (resume && dev_priv->csr.dmc_payload) |
| 2680 | intel_csr_load_program(dev_priv); |
| 2681 | } |
| 2682 | |
| 2683 | void bxt_display_core_uninit(struct drm_i915_private *dev_priv) |
| 2684 | { |
| 2685 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 2686 | struct i915_power_well *well; |
| 2687 | |
| 2688 | gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); |
| 2689 | |
Ville Syrjälä | 70c2c18 | 2016-05-13 23:41:30 +0300 | [diff] [blame] | 2690 | gen9_dbuf_disable(dev_priv); |
| 2691 | |
Imre Deak | 324513c | 2016-06-13 16:44:36 +0300 | [diff] [blame] | 2692 | bxt_uninit_cdclk(dev_priv); |
Imre Deak | d7d7c9e | 2016-04-01 16:02:42 +0300 | [diff] [blame] | 2693 | |
| 2694 | /* The spec doesn't call for removing the reset handshake flag */ |
| 2695 | |
Imre Deak | 42d9366 | 2017-06-29 18:37:01 +0300 | [diff] [blame] | 2696 | /* |
| 2697 | * Disable PW1 (PG1). |
| 2698 | * Note that even though the driver's request is removed power well 1 |
| 2699 | * may stay enabled after this due to DMC's own request on it. |
| 2700 | */ |
Imre Deak | d7d7c9e | 2016-04-01 16:02:42 +0300 | [diff] [blame] | 2701 | mutex_lock(&power_domains->lock); |
| 2702 | |
| 2703 | well = lookup_power_well(dev_priv, SKL_DISP_PW_1); |
| 2704 | intel_power_well_disable(dev_priv, well); |
| 2705 | |
| 2706 | mutex_unlock(&power_domains->lock); |
Imre Deak | 846c6b2 | 2017-06-29 18:36:58 +0300 | [diff] [blame] | 2707 | |
| 2708 | usleep_range(10, 30); /* 10 us delay per Bspec */ |
Imre Deak | d7d7c9e | 2016-04-01 16:02:42 +0300 | [diff] [blame] | 2709 | } |
| 2710 | |
Paulo Zanoni | e0b8acf | 2017-08-21 17:03:55 -0700 | [diff] [blame] | 2711 | enum { |
| 2712 | PROCMON_0_85V_DOT_0, |
| 2713 | PROCMON_0_95V_DOT_0, |
| 2714 | PROCMON_0_95V_DOT_1, |
| 2715 | PROCMON_1_05V_DOT_0, |
| 2716 | PROCMON_1_05V_DOT_1, |
| 2717 | }; |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 2718 | |
| 2719 | static const struct cnl_procmon { |
| 2720 | u32 dw1, dw9, dw10; |
Paulo Zanoni | e0b8acf | 2017-08-21 17:03:55 -0700 | [diff] [blame] | 2721 | } cnl_procmon_values[] = { |
| 2722 | [PROCMON_0_85V_DOT_0] = |
| 2723 | { .dw1 = 0x00000000, .dw9 = 0x62AB67BB, .dw10 = 0x51914F96, }, |
| 2724 | [PROCMON_0_95V_DOT_0] = |
| 2725 | { .dw1 = 0x00000000, .dw9 = 0x86E172C7, .dw10 = 0x77CA5EAB, }, |
| 2726 | [PROCMON_0_95V_DOT_1] = |
| 2727 | { .dw1 = 0x00000000, .dw9 = 0x93F87FE1, .dw10 = 0x8AE871C5, }, |
| 2728 | [PROCMON_1_05V_DOT_0] = |
| 2729 | { .dw1 = 0x00000000, .dw9 = 0x98FA82DD, .dw10 = 0x89E46DC1, }, |
| 2730 | [PROCMON_1_05V_DOT_1] = |
| 2731 | { .dw1 = 0x00440000, .dw9 = 0x9A00AB25, .dw10 = 0x8AE38FF1, }, |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 2732 | }; |
| 2733 | |
Paulo Zanoni | ade5ee7 | 2017-08-21 17:03:56 -0700 | [diff] [blame] | 2734 | static void cnl_set_procmon_ref_values(struct drm_i915_private *dev_priv) |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 2735 | { |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 2736 | const struct cnl_procmon *procmon; |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 2737 | u32 val; |
| 2738 | |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 2739 | val = I915_READ(CNL_PORT_COMP_DW3); |
Paulo Zanoni | e0b8acf | 2017-08-21 17:03:55 -0700 | [diff] [blame] | 2740 | switch (val & (PROCESS_INFO_MASK | VOLTAGE_INFO_MASK)) { |
| 2741 | default: |
| 2742 | MISSING_CASE(val); |
| 2743 | case VOLTAGE_INFO_0_85V | PROCESS_INFO_DOT_0: |
| 2744 | procmon = &cnl_procmon_values[PROCMON_0_85V_DOT_0]; |
| 2745 | break; |
| 2746 | case VOLTAGE_INFO_0_95V | PROCESS_INFO_DOT_0: |
| 2747 | procmon = &cnl_procmon_values[PROCMON_0_95V_DOT_0]; |
| 2748 | break; |
| 2749 | case VOLTAGE_INFO_0_95V | PROCESS_INFO_DOT_1: |
| 2750 | procmon = &cnl_procmon_values[PROCMON_0_95V_DOT_1]; |
| 2751 | break; |
| 2752 | case VOLTAGE_INFO_1_05V | PROCESS_INFO_DOT_0: |
| 2753 | procmon = &cnl_procmon_values[PROCMON_1_05V_DOT_0]; |
| 2754 | break; |
| 2755 | case VOLTAGE_INFO_1_05V | PROCESS_INFO_DOT_1: |
| 2756 | procmon = &cnl_procmon_values[PROCMON_1_05V_DOT_1]; |
| 2757 | break; |
| 2758 | } |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 2759 | |
| 2760 | val = I915_READ(CNL_PORT_COMP_DW1); |
| 2761 | val &= ~((0xff << 16) | 0xff); |
| 2762 | val |= procmon->dw1; |
| 2763 | I915_WRITE(CNL_PORT_COMP_DW1, val); |
| 2764 | |
| 2765 | I915_WRITE(CNL_PORT_COMP_DW9, procmon->dw9); |
| 2766 | I915_WRITE(CNL_PORT_COMP_DW10, procmon->dw10); |
Paulo Zanoni | ade5ee7 | 2017-08-21 17:03:56 -0700 | [diff] [blame] | 2767 | } |
| 2768 | |
| 2769 | static void cnl_display_core_init(struct drm_i915_private *dev_priv, bool resume) |
| 2770 | { |
| 2771 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 2772 | struct i915_power_well *well; |
| 2773 | u32 val; |
| 2774 | |
| 2775 | gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); |
| 2776 | |
| 2777 | /* 1. Enable PCH Reset Handshake */ |
| 2778 | val = I915_READ(HSW_NDE_RSTWRN_OPT); |
| 2779 | val |= RESET_PCH_HANDSHAKE_ENABLE; |
| 2780 | I915_WRITE(HSW_NDE_RSTWRN_OPT, val); |
| 2781 | |
| 2782 | /* 2. Enable Comp */ |
| 2783 | val = I915_READ(CHICKEN_MISC_2); |
| 2784 | val &= ~CNL_COMP_PWR_DOWN; |
| 2785 | I915_WRITE(CHICKEN_MISC_2, val); |
| 2786 | |
| 2787 | cnl_set_procmon_ref_values(dev_priv); |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 2788 | |
| 2789 | val = I915_READ(CNL_PORT_COMP_DW0); |
| 2790 | val |= COMP_INIT; |
| 2791 | I915_WRITE(CNL_PORT_COMP_DW0, val); |
| 2792 | |
| 2793 | /* 3. */ |
| 2794 | val = I915_READ(CNL_PORT_CL1CM_DW5); |
| 2795 | val |= CL_POWER_DOWN_ENABLE; |
| 2796 | I915_WRITE(CNL_PORT_CL1CM_DW5, val); |
| 2797 | |
Imre Deak | b38131f | 2017-06-29 18:37:02 +0300 | [diff] [blame] | 2798 | /* |
| 2799 | * 4. Enable Power Well 1 (PG1). |
| 2800 | * The AUX IO power wells will be enabled on demand. |
| 2801 | */ |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 2802 | mutex_lock(&power_domains->lock); |
| 2803 | well = lookup_power_well(dev_priv, SKL_DISP_PW_1); |
| 2804 | intel_power_well_enable(dev_priv, well); |
| 2805 | mutex_unlock(&power_domains->lock); |
| 2806 | |
| 2807 | /* 5. Enable CD clock */ |
| 2808 | cnl_init_cdclk(dev_priv); |
| 2809 | |
| 2810 | /* 6. Enable DBUF */ |
| 2811 | gen9_dbuf_enable(dev_priv); |
Imre Deak | 57522c4 | 2017-10-03 12:51:58 +0300 | [diff] [blame] | 2812 | |
| 2813 | if (resume && dev_priv->csr.dmc_payload) |
| 2814 | intel_csr_load_program(dev_priv); |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 2815 | } |
| 2816 | |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 2817 | static void cnl_display_core_uninit(struct drm_i915_private *dev_priv) |
| 2818 | { |
| 2819 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 2820 | struct i915_power_well *well; |
| 2821 | u32 val; |
| 2822 | |
| 2823 | gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); |
| 2824 | |
| 2825 | /* 1. Disable all display engine functions -> aready done */ |
| 2826 | |
| 2827 | /* 2. Disable DBUF */ |
| 2828 | gen9_dbuf_disable(dev_priv); |
| 2829 | |
| 2830 | /* 3. Disable CD clock */ |
| 2831 | cnl_uninit_cdclk(dev_priv); |
| 2832 | |
Imre Deak | b38131f | 2017-06-29 18:37:02 +0300 | [diff] [blame] | 2833 | /* |
| 2834 | * 4. Disable Power Well 1 (PG1). |
| 2835 | * The AUX IO power wells are toggled on demand, so they are already |
| 2836 | * disabled at this point. |
| 2837 | */ |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 2838 | mutex_lock(&power_domains->lock); |
| 2839 | well = lookup_power_well(dev_priv, SKL_DISP_PW_1); |
| 2840 | intel_power_well_disable(dev_priv, well); |
| 2841 | mutex_unlock(&power_domains->lock); |
| 2842 | |
Imre Deak | 846c6b2 | 2017-06-29 18:36:58 +0300 | [diff] [blame] | 2843 | usleep_range(10, 30); /* 10 us delay per Bspec */ |
| 2844 | |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 2845 | /* 5. Disable Comp */ |
| 2846 | val = I915_READ(CHICKEN_MISC_2); |
Paulo Zanoni | 746a517 | 2017-07-14 14:52:28 -0300 | [diff] [blame] | 2847 | val |= CNL_COMP_PWR_DOWN; |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 2848 | I915_WRITE(CHICKEN_MISC_2, val); |
| 2849 | } |
| 2850 | |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 2851 | static void chv_phy_control_init(struct drm_i915_private *dev_priv) |
| 2852 | { |
| 2853 | struct i915_power_well *cmn_bc = |
| 2854 | lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC); |
| 2855 | struct i915_power_well *cmn_d = |
| 2856 | lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D); |
| 2857 | |
| 2858 | /* |
| 2859 | * DISPLAY_PHY_CONTROL can get corrupted if read. As a |
| 2860 | * workaround never ever read DISPLAY_PHY_CONTROL, and |
| 2861 | * instead maintain a shadow copy ourselves. Use the actual |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 2862 | * power well state and lane status to reconstruct the |
| 2863 | * expected initial value. |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 2864 | */ |
| 2865 | dev_priv->chv_phy_control = |
Ville Syrjälä | bc28454 | 2015-05-26 20:22:38 +0300 | [diff] [blame] | 2866 | PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) | |
| 2867 | PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 2868 | PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) | |
| 2869 | PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) | |
| 2870 | PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0); |
| 2871 | |
| 2872 | /* |
| 2873 | * If all lanes are disabled we leave the override disabled |
| 2874 | * with all power down bits cleared to match the state we |
| 2875 | * would use after disabling the port. Otherwise enable the |
| 2876 | * override and set the lane powerdown bits accding to the |
| 2877 | * current lane status. |
| 2878 | */ |
| 2879 | if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) { |
| 2880 | uint32_t status = I915_READ(DPLL(PIPE_A)); |
| 2881 | unsigned int mask; |
| 2882 | |
| 2883 | mask = status & DPLL_PORTB_READY_MASK; |
| 2884 | if (mask == 0xf) |
| 2885 | mask = 0x0; |
| 2886 | else |
| 2887 | dev_priv->chv_phy_control |= |
| 2888 | PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0); |
| 2889 | |
| 2890 | dev_priv->chv_phy_control |= |
| 2891 | PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0); |
| 2892 | |
| 2893 | mask = (status & DPLL_PORTC_READY_MASK) >> 4; |
| 2894 | if (mask == 0xf) |
| 2895 | mask = 0x0; |
| 2896 | else |
| 2897 | dev_priv->chv_phy_control |= |
| 2898 | PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1); |
| 2899 | |
| 2900 | dev_priv->chv_phy_control |= |
| 2901 | PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1); |
| 2902 | |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 2903 | dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0); |
Ville Syrjälä | 3be60de | 2015-09-08 18:05:45 +0300 | [diff] [blame] | 2904 | |
| 2905 | dev_priv->chv_phy_assert[DPIO_PHY0] = false; |
| 2906 | } else { |
| 2907 | dev_priv->chv_phy_assert[DPIO_PHY0] = true; |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 2908 | } |
| 2909 | |
| 2910 | if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) { |
| 2911 | uint32_t status = I915_READ(DPIO_PHY_STATUS); |
| 2912 | unsigned int mask; |
| 2913 | |
| 2914 | mask = status & DPLL_PORTD_READY_MASK; |
| 2915 | |
| 2916 | if (mask == 0xf) |
| 2917 | mask = 0x0; |
| 2918 | else |
| 2919 | dev_priv->chv_phy_control |= |
| 2920 | PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0); |
| 2921 | |
| 2922 | dev_priv->chv_phy_control |= |
| 2923 | PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0); |
| 2924 | |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 2925 | dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1); |
Ville Syrjälä | 3be60de | 2015-09-08 18:05:45 +0300 | [diff] [blame] | 2926 | |
| 2927 | dev_priv->chv_phy_assert[DPIO_PHY1] = false; |
| 2928 | } else { |
| 2929 | dev_priv->chv_phy_assert[DPIO_PHY1] = true; |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 2930 | } |
| 2931 | |
| 2932 | I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control); |
| 2933 | |
| 2934 | DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n", |
| 2935 | dev_priv->chv_phy_control); |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 2936 | } |
| 2937 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2938 | static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv) |
| 2939 | { |
| 2940 | struct i915_power_well *cmn = |
| 2941 | lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC); |
| 2942 | struct i915_power_well *disp2d = |
| 2943 | lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D); |
| 2944 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2945 | /* If the display might be already active skip this */ |
Ville Syrjälä | 5d93a6e | 2014-10-16 20:52:33 +0300 | [diff] [blame] | 2946 | if (cmn->ops->is_enabled(dev_priv, cmn) && |
| 2947 | disp2d->ops->is_enabled(dev_priv, disp2d) && |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2948 | I915_READ(DPIO_CTL) & DPIO_CMNRST) |
| 2949 | return; |
| 2950 | |
| 2951 | DRM_DEBUG_KMS("toggling display PHY side reset\n"); |
| 2952 | |
| 2953 | /* cmnlane needs DPLL registers */ |
| 2954 | disp2d->ops->enable(dev_priv, disp2d); |
| 2955 | |
| 2956 | /* |
| 2957 | * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx: |
| 2958 | * Need to assert and de-assert PHY SB reset by gating the |
| 2959 | * common lane power, then un-gating it. |
| 2960 | * Simply ungating isn't enough to reset the PHY enough to get |
| 2961 | * ports and lanes running. |
| 2962 | */ |
| 2963 | cmn->ops->disable(dev_priv, cmn); |
| 2964 | } |
| 2965 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 2966 | /** |
| 2967 | * intel_power_domains_init_hw - initialize hardware power domain state |
| 2968 | * @dev_priv: i915 device instance |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 2969 | * @resume: Called from resume code paths or not |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 2970 | * |
| 2971 | * This function initializes the hardware power domain state and enables all |
Imre Deak | 8d8c386 | 2017-02-17 17:39:46 +0200 | [diff] [blame] | 2972 | * power wells belonging to the INIT power domain. Power wells in other |
| 2973 | * domains (and not in the INIT domain) are referenced or disabled during the |
| 2974 | * modeset state HW readout. After that the reference count of each power well |
| 2975 | * must match its HW enabled state, see intel_power_domains_verify_state(). |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 2976 | */ |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2977 | void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2978 | { |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2979 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 2980 | |
| 2981 | power_domains->initializing = true; |
| 2982 | |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 2983 | if (IS_CANNONLAKE(dev_priv)) { |
| 2984 | cnl_display_core_init(dev_priv, resume); |
| 2985 | } else if (IS_GEN9_BC(dev_priv)) { |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2986 | skl_display_core_init(dev_priv, resume); |
Ander Conselvan de Oliveira | b817c44 | 2016-12-02 10:23:56 +0200 | [diff] [blame] | 2987 | } else if (IS_GEN9_LP(dev_priv)) { |
Imre Deak | d7d7c9e | 2016-04-01 16:02:42 +0300 | [diff] [blame] | 2988 | bxt_display_core_init(dev_priv, resume); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 2989 | } else if (IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 770effb | 2015-07-08 23:45:51 +0300 | [diff] [blame] | 2990 | mutex_lock(&power_domains->lock); |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 2991 | chv_phy_control_init(dev_priv); |
Ville Syrjälä | 770effb | 2015-07-08 23:45:51 +0300 | [diff] [blame] | 2992 | mutex_unlock(&power_domains->lock); |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 2993 | } else if (IS_VALLEYVIEW(dev_priv)) { |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2994 | mutex_lock(&power_domains->lock); |
| 2995 | vlv_cmnlane_wa(dev_priv); |
| 2996 | mutex_unlock(&power_domains->lock); |
| 2997 | } |
| 2998 | |
| 2999 | /* For now, we need the power well to be always enabled. */ |
| 3000 | intel_display_set_init_power(dev_priv, true); |
Imre Deak | d314cd4 | 2015-11-17 17:44:23 +0200 | [diff] [blame] | 3001 | /* Disable power support if the user asked so. */ |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 3002 | if (!i915_modparams.disable_power_well) |
Imre Deak | d314cd4 | 2015-11-17 17:44:23 +0200 | [diff] [blame] | 3003 | intel_display_power_get(dev_priv, POWER_DOMAIN_INIT); |
Imre Deak | 30eade1 | 2015-11-04 19:24:13 +0200 | [diff] [blame] | 3004 | intel_power_domains_sync_hw(dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 3005 | power_domains->initializing = false; |
| 3006 | } |
| 3007 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 3008 | /** |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 3009 | * intel_power_domains_suspend - suspend power domain state |
| 3010 | * @dev_priv: i915 device instance |
| 3011 | * |
| 3012 | * This function prepares the hardware power domain state before entering |
| 3013 | * system suspend. It must be paired with intel_power_domains_init_hw(). |
| 3014 | */ |
| 3015 | void intel_power_domains_suspend(struct drm_i915_private *dev_priv) |
| 3016 | { |
Imre Deak | d314cd4 | 2015-11-17 17:44:23 +0200 | [diff] [blame] | 3017 | /* |
| 3018 | * Even if power well support was disabled we still want to disable |
| 3019 | * power wells while we are system suspended. |
| 3020 | */ |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 3021 | if (!i915_modparams.disable_power_well) |
Imre Deak | d314cd4 | 2015-11-17 17:44:23 +0200 | [diff] [blame] | 3022 | intel_display_power_put(dev_priv, POWER_DOMAIN_INIT); |
Imre Deak | 2622d79 | 2016-02-29 22:49:02 +0200 | [diff] [blame] | 3023 | |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 3024 | if (IS_CANNONLAKE(dev_priv)) |
| 3025 | cnl_display_core_uninit(dev_priv); |
| 3026 | else if (IS_GEN9_BC(dev_priv)) |
Imre Deak | 2622d79 | 2016-02-29 22:49:02 +0200 | [diff] [blame] | 3027 | skl_display_core_uninit(dev_priv); |
Ander Conselvan de Oliveira | b817c44 | 2016-12-02 10:23:56 +0200 | [diff] [blame] | 3028 | else if (IS_GEN9_LP(dev_priv)) |
Imre Deak | d7d7c9e | 2016-04-01 16:02:42 +0300 | [diff] [blame] | 3029 | bxt_display_core_uninit(dev_priv); |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 3030 | } |
| 3031 | |
Imre Deak | 8d8c386 | 2017-02-17 17:39:46 +0200 | [diff] [blame] | 3032 | static void intel_power_domains_dump_info(struct drm_i915_private *dev_priv) |
| 3033 | { |
| 3034 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 3035 | struct i915_power_well *power_well; |
| 3036 | |
| 3037 | for_each_power_well(dev_priv, power_well) { |
| 3038 | enum intel_display_power_domain domain; |
| 3039 | |
| 3040 | DRM_DEBUG_DRIVER("%-25s %d\n", |
| 3041 | power_well->name, power_well->count); |
| 3042 | |
| 3043 | for_each_power_domain(domain, power_well->domains) |
| 3044 | DRM_DEBUG_DRIVER(" %-23s %d\n", |
| 3045 | intel_display_power_domain_str(domain), |
| 3046 | power_domains->domain_use_count[domain]); |
| 3047 | } |
| 3048 | } |
| 3049 | |
| 3050 | /** |
| 3051 | * intel_power_domains_verify_state - verify the HW/SW state for all power wells |
| 3052 | * @dev_priv: i915 device instance |
| 3053 | * |
| 3054 | * Verify if the reference count of each power well matches its HW enabled |
| 3055 | * state and the total refcount of the domains it belongs to. This must be |
| 3056 | * called after modeset HW state sanitization, which is responsible for |
| 3057 | * acquiring reference counts for any power wells in use and disabling the |
| 3058 | * ones left on by BIOS but not required by any active output. |
| 3059 | */ |
| 3060 | void intel_power_domains_verify_state(struct drm_i915_private *dev_priv) |
| 3061 | { |
| 3062 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 3063 | struct i915_power_well *power_well; |
| 3064 | bool dump_domain_info; |
| 3065 | |
| 3066 | mutex_lock(&power_domains->lock); |
| 3067 | |
| 3068 | dump_domain_info = false; |
| 3069 | for_each_power_well(dev_priv, power_well) { |
| 3070 | enum intel_display_power_domain domain; |
| 3071 | int domains_count; |
| 3072 | bool enabled; |
| 3073 | |
| 3074 | /* |
| 3075 | * Power wells not belonging to any domain (like the MISC_IO |
| 3076 | * and PW1 power wells) are under FW control, so ignore them, |
| 3077 | * since their state can change asynchronously. |
| 3078 | */ |
| 3079 | if (!power_well->domains) |
| 3080 | continue; |
| 3081 | |
| 3082 | enabled = power_well->ops->is_enabled(dev_priv, power_well); |
| 3083 | if ((power_well->count || power_well->always_on) != enabled) |
| 3084 | DRM_ERROR("power well %s state mismatch (refcount %d/enabled %d)", |
| 3085 | power_well->name, power_well->count, enabled); |
| 3086 | |
| 3087 | domains_count = 0; |
| 3088 | for_each_power_domain(domain, power_well->domains) |
| 3089 | domains_count += power_domains->domain_use_count[domain]; |
| 3090 | |
| 3091 | if (power_well->count != domains_count) { |
| 3092 | DRM_ERROR("power well %s refcount/domain refcount mismatch " |
| 3093 | "(refcount %d/domains refcount %d)\n", |
| 3094 | power_well->name, power_well->count, |
| 3095 | domains_count); |
| 3096 | dump_domain_info = true; |
| 3097 | } |
| 3098 | } |
| 3099 | |
| 3100 | if (dump_domain_info) { |
| 3101 | static bool dumped; |
| 3102 | |
| 3103 | if (!dumped) { |
| 3104 | intel_power_domains_dump_info(dev_priv); |
| 3105 | dumped = true; |
| 3106 | } |
| 3107 | } |
| 3108 | |
| 3109 | mutex_unlock(&power_domains->lock); |
| 3110 | } |
| 3111 | |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 3112 | /** |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 3113 | * intel_runtime_pm_get - grab a runtime pm reference |
| 3114 | * @dev_priv: i915 device instance |
| 3115 | * |
| 3116 | * This function grabs a device-level runtime pm reference (mostly used for GEM |
| 3117 | * code to ensure the GTT or GT is on) and ensures that it is powered up. |
| 3118 | * |
| 3119 | * Any runtime pm reference obtained by this function must have a symmetric |
| 3120 | * call to intel_runtime_pm_put() to release the reference again. |
| 3121 | */ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 3122 | void intel_runtime_pm_get(struct drm_i915_private *dev_priv) |
| 3123 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 3124 | struct pci_dev *pdev = dev_priv->drm.pdev; |
| 3125 | struct device *kdev = &pdev->dev; |
Imre Deak | f507382 | 2017-03-28 12:38:55 +0300 | [diff] [blame] | 3126 | int ret; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 3127 | |
Imre Deak | f507382 | 2017-03-28 12:38:55 +0300 | [diff] [blame] | 3128 | ret = pm_runtime_get_sync(kdev); |
| 3129 | WARN_ONCE(ret < 0, "pm_runtime_get_sync() failed: %d\n", ret); |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 3130 | |
Sagar Arun Kamble | ad1443f | 2017-10-10 22:30:04 +0100 | [diff] [blame^] | 3131 | atomic_inc(&dev_priv->runtime_pm.wakeref_count); |
Imre Deak | c9b8846 | 2015-12-15 20:10:34 +0200 | [diff] [blame] | 3132 | assert_rpm_wakelock_held(dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 3133 | } |
| 3134 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 3135 | /** |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 3136 | * intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use |
| 3137 | * @dev_priv: i915 device instance |
| 3138 | * |
| 3139 | * This function grabs a device-level runtime pm reference if the device is |
| 3140 | * already in use and ensures that it is powered up. |
| 3141 | * |
| 3142 | * Any runtime pm reference obtained by this function must have a symmetric |
| 3143 | * call to intel_runtime_pm_put() to release the reference again. |
| 3144 | */ |
| 3145 | bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv) |
| 3146 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 3147 | struct pci_dev *pdev = dev_priv->drm.pdev; |
| 3148 | struct device *kdev = &pdev->dev; |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 3149 | |
Chris Wilson | 135dc79 | 2016-02-25 21:10:28 +0000 | [diff] [blame] | 3150 | if (IS_ENABLED(CONFIG_PM)) { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 3151 | int ret = pm_runtime_get_if_in_use(kdev); |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 3152 | |
Chris Wilson | 135dc79 | 2016-02-25 21:10:28 +0000 | [diff] [blame] | 3153 | /* |
| 3154 | * In cases runtime PM is disabled by the RPM core and we get |
| 3155 | * an -EINVAL return value we are not supposed to call this |
| 3156 | * function, since the power state is undefined. This applies |
| 3157 | * atm to the late/early system suspend/resume handlers. |
| 3158 | */ |
Imre Deak | f507382 | 2017-03-28 12:38:55 +0300 | [diff] [blame] | 3159 | WARN_ONCE(ret < 0, |
| 3160 | "pm_runtime_get_if_in_use() failed: %d\n", ret); |
Chris Wilson | 135dc79 | 2016-02-25 21:10:28 +0000 | [diff] [blame] | 3161 | if (ret <= 0) |
| 3162 | return false; |
| 3163 | } |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 3164 | |
Sagar Arun Kamble | ad1443f | 2017-10-10 22:30:04 +0100 | [diff] [blame^] | 3165 | atomic_inc(&dev_priv->runtime_pm.wakeref_count); |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 3166 | assert_rpm_wakelock_held(dev_priv); |
| 3167 | |
| 3168 | return true; |
| 3169 | } |
| 3170 | |
| 3171 | /** |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 3172 | * intel_runtime_pm_get_noresume - grab a runtime pm reference |
| 3173 | * @dev_priv: i915 device instance |
| 3174 | * |
| 3175 | * This function grabs a device-level runtime pm reference (mostly used for GEM |
| 3176 | * code to ensure the GTT or GT is on). |
| 3177 | * |
| 3178 | * It will _not_ power up the device but instead only check that it's powered |
| 3179 | * on. Therefore it is only valid to call this functions from contexts where |
| 3180 | * the device is known to be powered up and where trying to power it up would |
| 3181 | * result in hilarity and deadlocks. That pretty much means only the system |
| 3182 | * suspend/resume code where this is used to grab runtime pm references for |
| 3183 | * delayed setup down in work items. |
| 3184 | * |
| 3185 | * Any runtime pm reference obtained by this function must have a symmetric |
| 3186 | * call to intel_runtime_pm_put() to release the reference again. |
| 3187 | */ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 3188 | void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv) |
| 3189 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 3190 | struct pci_dev *pdev = dev_priv->drm.pdev; |
| 3191 | struct device *kdev = &pdev->dev; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 3192 | |
Imre Deak | c9b8846 | 2015-12-15 20:10:34 +0200 | [diff] [blame] | 3193 | assert_rpm_wakelock_held(dev_priv); |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 3194 | pm_runtime_get_noresume(kdev); |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 3195 | |
Sagar Arun Kamble | ad1443f | 2017-10-10 22:30:04 +0100 | [diff] [blame^] | 3196 | atomic_inc(&dev_priv->runtime_pm.wakeref_count); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 3197 | } |
| 3198 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 3199 | /** |
| 3200 | * intel_runtime_pm_put - release a runtime pm reference |
| 3201 | * @dev_priv: i915 device instance |
| 3202 | * |
| 3203 | * This function drops the device-level runtime pm reference obtained by |
| 3204 | * intel_runtime_pm_get() and might power down the corresponding |
| 3205 | * hardware block right away if this is the last reference. |
| 3206 | */ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 3207 | void intel_runtime_pm_put(struct drm_i915_private *dev_priv) |
| 3208 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 3209 | struct pci_dev *pdev = dev_priv->drm.pdev; |
| 3210 | struct device *kdev = &pdev->dev; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 3211 | |
Imre Deak | 542db3c | 2015-12-15 20:10:36 +0200 | [diff] [blame] | 3212 | assert_rpm_wakelock_held(dev_priv); |
Sagar Arun Kamble | ad1443f | 2017-10-10 22:30:04 +0100 | [diff] [blame^] | 3213 | atomic_dec(&dev_priv->runtime_pm.wakeref_count); |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 3214 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 3215 | pm_runtime_mark_last_busy(kdev); |
| 3216 | pm_runtime_put_autosuspend(kdev); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 3217 | } |
| 3218 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 3219 | /** |
| 3220 | * intel_runtime_pm_enable - enable runtime pm |
| 3221 | * @dev_priv: i915 device instance |
| 3222 | * |
| 3223 | * This function enables runtime pm at the end of the driver load sequence. |
| 3224 | * |
| 3225 | * Note that this function does currently not enable runtime pm for the |
| 3226 | * subordinate display power domains. That is only done on the first modeset |
| 3227 | * using intel_display_set_init_power(). |
| 3228 | */ |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 3229 | void intel_runtime_pm_enable(struct drm_i915_private *dev_priv) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 3230 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 3231 | struct pci_dev *pdev = dev_priv->drm.pdev; |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 3232 | struct device *kdev = &pdev->dev; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 3233 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 3234 | pm_runtime_set_autosuspend_delay(kdev, 10000); /* 10s */ |
| 3235 | pm_runtime_mark_last_busy(kdev); |
Imre Deak | cbc68dc | 2015-12-17 19:04:33 +0200 | [diff] [blame] | 3236 | |
Imre Deak | 25b181b | 2015-12-17 13:44:56 +0200 | [diff] [blame] | 3237 | /* |
| 3238 | * Take a permanent reference to disable the RPM functionality and drop |
| 3239 | * it only when unloading the driver. Use the low level get/put helpers, |
| 3240 | * so the driver's own RPM reference tracking asserts also work on |
| 3241 | * platforms without RPM support. |
| 3242 | */ |
Tvrtko Ursulin | 6772ffe | 2016-10-13 11:02:55 +0100 | [diff] [blame] | 3243 | if (!HAS_RUNTIME_PM(dev_priv)) { |
Imre Deak | f507382 | 2017-03-28 12:38:55 +0300 | [diff] [blame] | 3244 | int ret; |
| 3245 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 3246 | pm_runtime_dont_use_autosuspend(kdev); |
Imre Deak | f507382 | 2017-03-28 12:38:55 +0300 | [diff] [blame] | 3247 | ret = pm_runtime_get_sync(kdev); |
| 3248 | WARN(ret < 0, "pm_runtime_get_sync() failed: %d\n", ret); |
Imre Deak | cbc68dc | 2015-12-17 19:04:33 +0200 | [diff] [blame] | 3249 | } else { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 3250 | pm_runtime_use_autosuspend(kdev); |
Imre Deak | cbc68dc | 2015-12-17 19:04:33 +0200 | [diff] [blame] | 3251 | } |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 3252 | |
Imre Deak | aabee1b | 2015-12-15 20:10:29 +0200 | [diff] [blame] | 3253 | /* |
| 3254 | * The core calls the driver load handler with an RPM reference held. |
| 3255 | * We drop that here and will reacquire it during unloading in |
| 3256 | * intel_power_domains_fini(). |
| 3257 | */ |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 3258 | pm_runtime_put_autosuspend(kdev); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 3259 | } |