blob: c5ff203e42d6a8627d3c6bb18c589a103311d0c3 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002#ifndef _INTEL_RINGBUFFER_H_
3#define _INTEL_RINGBUFFER_H_
4
Brad Volkin44e895a2014-05-10 14:10:43 -07005#include <linux/hashtable.h>
Chris Wilson06fbca72015-04-07 16:20:36 +01006#include "i915_gem_batch_pool.h"
Chris Wilsondcff85c2016-08-05 10:14:11 +01007#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +01008#include "i915_gem_timeline.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00009#include "i915_pmu.h"
Chris Wilsonf97fbf92017-02-13 17:15:14 +000010#include "i915_selftest.h"
Brad Volkin44e895a2014-05-10 14:10:43 -070011
Chris Wilsonf636edb2017-10-09 12:02:57 +010012struct drm_printer;
13
Brad Volkin44e895a2014-05-10 14:10:43 -070014#define I915_CMD_HASH_ORDER 9
15
Oscar Mateo47122742014-07-24 17:04:28 +010016/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
17 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
18 * to give some inclination as to some of the magic values used in the various
19 * workarounds!
20 */
21#define CACHELINE_BYTES 64
Arun Siluvery17ee9502015-06-19 19:07:01 +010022#define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
Oscar Mateo47122742014-07-24 17:04:28 +010023
Chris Wilson57e88532016-08-15 10:48:57 +010024struct intel_hw_status_page {
25 struct i915_vma *vma;
26 u32 *page_addr;
27 u32 ggtt_offset;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080028};
29
Dave Gordonbbdc070a2016-07-20 18:16:05 +010030#define I915_READ_TAIL(engine) I915_READ(RING_TAIL((engine)->mmio_base))
31#define I915_WRITE_TAIL(engine, val) I915_WRITE(RING_TAIL((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080032
Dave Gordonbbdc070a2016-07-20 18:16:05 +010033#define I915_READ_START(engine) I915_READ(RING_START((engine)->mmio_base))
34#define I915_WRITE_START(engine, val) I915_WRITE(RING_START((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080035
Dave Gordonbbdc070a2016-07-20 18:16:05 +010036#define I915_READ_HEAD(engine) I915_READ(RING_HEAD((engine)->mmio_base))
37#define I915_WRITE_HEAD(engine, val) I915_WRITE(RING_HEAD((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080038
Dave Gordonbbdc070a2016-07-20 18:16:05 +010039#define I915_READ_CTL(engine) I915_READ(RING_CTL((engine)->mmio_base))
40#define I915_WRITE_CTL(engine, val) I915_WRITE(RING_CTL((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080041
Dave Gordonbbdc070a2016-07-20 18:16:05 +010042#define I915_READ_IMR(engine) I915_READ(RING_IMR((engine)->mmio_base))
43#define I915_WRITE_IMR(engine, val) I915_WRITE(RING_IMR((engine)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020044
Dave Gordonbbdc070a2016-07-20 18:16:05 +010045#define I915_READ_MODE(engine) I915_READ(RING_MI_MODE((engine)->mmio_base))
46#define I915_WRITE_MODE(engine, val) I915_WRITE(RING_MI_MODE((engine)->mmio_base), val)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053047
Ben Widawsky3e789982014-06-30 09:53:37 -070048/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
49 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
50 */
Chris Wilson7e37f882016-08-02 22:50:21 +010051enum intel_engine_hangcheck_action {
Mika Kuoppala3fe3b032016-11-18 15:09:04 +020052 ENGINE_IDLE = 0,
53 ENGINE_WAIT,
54 ENGINE_ACTIVE_SEQNO,
55 ENGINE_ACTIVE_HEAD,
56 ENGINE_ACTIVE_SUBUNITS,
57 ENGINE_WAIT_KICK,
58 ENGINE_DEAD,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030059};
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030060
Mika Kuoppala3fe3b032016-11-18 15:09:04 +020061static inline const char *
62hangcheck_action_to_str(const enum intel_engine_hangcheck_action a)
63{
64 switch (a) {
65 case ENGINE_IDLE:
66 return "idle";
67 case ENGINE_WAIT:
68 return "wait";
69 case ENGINE_ACTIVE_SEQNO:
70 return "active seqno";
71 case ENGINE_ACTIVE_HEAD:
72 return "active head";
73 case ENGINE_ACTIVE_SUBUNITS:
74 return "active subunits";
75 case ENGINE_WAIT_KICK:
76 return "wait kick";
77 case ENGINE_DEAD:
78 return "dead";
79 }
80
81 return "unknown";
82}
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +020083
Ben Widawskyf9e61372016-09-20 16:54:33 +030084#define I915_MAX_SLICES 3
85#define I915_MAX_SUBSLICES 3
86
87#define instdone_slice_mask(dev_priv__) \
88 (INTEL_GEN(dev_priv__) == 7 ? \
89 1 : INTEL_INFO(dev_priv__)->sseu.slice_mask)
90
91#define instdone_subslice_mask(dev_priv__) \
92 (INTEL_GEN(dev_priv__) == 7 ? \
93 1 : INTEL_INFO(dev_priv__)->sseu.subslice_mask)
94
95#define for_each_instdone_slice_subslice(dev_priv__, slice__, subslice__) \
96 for ((slice__) = 0, (subslice__) = 0; \
97 (slice__) < I915_MAX_SLICES; \
98 (subslice__) = ((subslice__) + 1) < I915_MAX_SUBSLICES ? (subslice__) + 1 : 0, \
99 (slice__) += ((subslice__) == 0)) \
100 for_each_if((BIT(slice__) & instdone_slice_mask(dev_priv__)) && \
101 (BIT(subslice__) & instdone_subslice_mask(dev_priv__)))
102
Ben Widawskyd6369512016-09-20 16:54:32 +0300103struct intel_instdone {
104 u32 instdone;
105 /* The following exist only in the RCS engine */
106 u32 slice_common;
Ben Widawskyf9e61372016-09-20 16:54:33 +0300107 u32 sampler[I915_MAX_SLICES][I915_MAX_SUBSLICES];
108 u32 row[I915_MAX_SLICES][I915_MAX_SUBSLICES];
Ben Widawskyd6369512016-09-20 16:54:32 +0300109};
110
Chris Wilson7e37f882016-08-02 22:50:21 +0100111struct intel_engine_hangcheck {
Chris Wilson50877442014-03-21 12:41:53 +0000112 u64 acthd;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300113 u32 seqno;
Chris Wilson7e37f882016-08-02 22:50:21 +0100114 enum intel_engine_hangcheck_action action;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200115 unsigned long action_timestamp;
Chris Wilson4be17382014-06-06 10:22:29 +0100116 int deadlock;
Ben Widawskyd6369512016-09-20 16:54:32 +0300117 struct intel_instdone instdone;
Michel Thierryc64992e2017-06-20 10:57:44 +0100118 struct drm_i915_gem_request *active_request;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200119 bool stalled;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300120};
121
Chris Wilson7e37f882016-08-02 22:50:21 +0100122struct intel_ring {
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +0000123 struct i915_vma *vma;
Chris Wilson57e88532016-08-15 10:48:57 +0100124 void *vaddr;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100125
Chris Wilson675d9ad2016-08-04 07:52:36 +0100126 struct list_head request_list;
127
Oscar Mateo8ee14972014-05-22 14:13:34 +0100128 u32 head;
129 u32 tail;
Chris Wilsone6ba9992017-04-25 14:00:49 +0100130 u32 emit;
Chris Wilsoneca56a32017-02-06 17:05:01 +0000131
Chris Wilson605d5b32017-05-04 14:08:44 +0100132 u32 space;
133 u32 size;
134 u32 effective_size;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100135};
136
Chris Wilsone2efd132016-05-24 14:53:34 +0100137struct i915_gem_context;
Jordan Justen361b0272016-03-06 23:30:27 -0800138struct drm_i915_reg_table;
Nick Hoath21076372015-01-15 13:10:38 +0000139
Arun Siluvery17ee9502015-06-19 19:07:01 +0100140/*
141 * we use a single page to load ctx workarounds so all of these
142 * values are referred in terms of dwords
143 *
144 * struct i915_wa_ctx_bb:
145 * offset: specifies batch starting position, also helpful in case
146 * if we want to have multiple batches at different offsets based on
147 * some criteria. It is not a requirement at the moment but provides
148 * an option for future use.
149 * size: size of the batch in DWORDS
150 */
Chris Wilson48bb74e2016-08-15 10:49:04 +0100151struct i915_ctx_workarounds {
Arun Siluvery17ee9502015-06-19 19:07:01 +0100152 struct i915_wa_ctx_bb {
153 u32 offset;
154 u32 size;
155 } indirect_ctx, per_ctx;
Chris Wilson48bb74e2016-08-15 10:49:04 +0100156 struct i915_vma *vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100157};
158
Chris Wilsonc81d4612016-07-01 17:23:25 +0100159struct drm_i915_gem_request;
160
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000161/*
162 * Engine IDs definitions.
163 * Keep instances of the same type engine together.
164 */
165enum intel_engine_id {
166 RCS = 0,
167 BCS,
168 VCS,
169 VCS2,
170#define _VCS(n) (VCS + (n))
171 VECS
172};
173
Chris Wilson6c067572017-05-17 13:10:03 +0100174struct i915_priolist {
175 struct rb_node node;
176 struct list_head requests;
177 int priority;
178};
179
Mika Kuoppalab620e872017-09-22 15:43:03 +0300180/**
181 * struct intel_engine_execlists - execlist submission queue and port state
182 *
183 * The struct intel_engine_execlists represents the combined logical state of
184 * driver and the hardware state for execlist mode of submission.
185 */
186struct intel_engine_execlists {
187 /**
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +0530188 * @tasklet: softirq tasklet for bottom handler
Mika Kuoppalab620e872017-09-22 15:43:03 +0300189 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +0530190 struct tasklet_struct tasklet;
Mika Kuoppalab620e872017-09-22 15:43:03 +0300191
192 /**
193 * @default_priolist: priority list for I915_PRIORITY_NORMAL
194 */
195 struct i915_priolist default_priolist;
196
197 /**
198 * @no_priolist: priority lists disabled
199 */
200 bool no_priolist;
201
202 /**
Chris Wilson2fc7a062017-12-07 22:24:34 +0000203 * @elsp: the ExecList Submission Port register
204 */
205 u32 __iomem *elsp;
206
207 /**
Mika Kuoppalab620e872017-09-22 15:43:03 +0300208 * @port: execlist port states
209 *
210 * For each hardware ELSP (ExecList Submission Port) we keep
211 * track of the last request and the number of times we submitted
212 * that port to hw. We then count the number of times the hw reports
213 * a context completion or preemption. As only one context can
214 * be active on hw, we limit resubmission of context to port[0]. This
215 * is called Lite Restore, of the context.
216 */
217 struct execlist_port {
218 /**
219 * @request_count: combined request and submission count
220 */
221 struct drm_i915_gem_request *request_count;
222#define EXECLIST_COUNT_BITS 2
223#define port_request(p) ptr_mask_bits((p)->request_count, EXECLIST_COUNT_BITS)
224#define port_count(p) ptr_unmask_bits((p)->request_count, EXECLIST_COUNT_BITS)
225#define port_pack(rq, count) ptr_pack_bits(rq, count, EXECLIST_COUNT_BITS)
226#define port_unpack(p, count) ptr_unpack_bits((p)->request_count, count, EXECLIST_COUNT_BITS)
227#define port_set(p, packed) ((p)->request_count = (packed))
228#define port_isset(p) ((p)->request_count)
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300229#define port_index(p, execlists) ((p) - (execlists)->port)
Mika Kuoppalab620e872017-09-22 15:43:03 +0300230
231 /**
232 * @context_id: context ID for port
233 */
234 GEM_DEBUG_DECL(u32 context_id);
Mika Kuoppala76e70082017-09-22 15:43:07 +0300235
236#define EXECLIST_MAX_PORTS 2
237 } port[EXECLIST_MAX_PORTS];
238
239 /**
Chris Wilson4a118ec2017-10-23 22:32:36 +0100240 * @active: is the HW active? We consider the HW as active after
241 * submitting any context for execution and until we have seen the
242 * last context completion event. After that, we do not expect any
243 * more events until we submit, and so can park the HW.
244 *
245 * As we have a small number of different sources from which we feed
246 * the HW, we track the state of each inside a single bitfield.
Chris Wilsonbeecec92017-10-03 21:34:52 +0100247 */
Chris Wilson4a118ec2017-10-23 22:32:36 +0100248 unsigned int active;
249#define EXECLISTS_ACTIVE_USER 0
250#define EXECLISTS_ACTIVE_PREEMPT 1
Michel Thierryba74cb12017-11-20 12:34:58 +0000251#define EXECLISTS_ACTIVE_HWACK 2
Chris Wilsonbeecec92017-10-03 21:34:52 +0100252
253 /**
Mika Kuoppala76e70082017-09-22 15:43:07 +0300254 * @port_mask: number of execlist ports - 1
255 */
256 unsigned int port_mask;
Mika Kuoppalab620e872017-09-22 15:43:03 +0300257
258 /**
259 * @queue: queue of requests, in priority lists
260 */
261 struct rb_root queue;
262
263 /**
264 * @first: leftmost level in priority @queue
265 */
266 struct rb_node *first;
267
268 /**
269 * @fw_domains: forcewake domains for irq tasklet
270 */
271 unsigned int fw_domains;
272
273 /**
274 * @csb_head: context status buffer head
275 */
276 unsigned int csb_head;
277
278 /**
279 * @csb_use_mmio: access csb through mmio, instead of hwsp
280 */
281 bool csb_use_mmio;
282};
283
Oscar Mateo6e516142017-04-10 07:34:31 -0700284#define INTEL_ENGINE_CS_MAX_NAME 8
285
Chris Wilsonc0336662016-05-06 15:40:21 +0100286struct intel_engine_cs {
287 struct drm_i915_private *i915;
Oscar Mateo6e516142017-04-10 07:34:31 -0700288 char name[INTEL_ENGINE_CS_MAX_NAME];
Tvrtko Ursulin1803fcbc2017-11-10 14:26:27 +0000289
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000290 enum intel_engine_id id;
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000291 unsigned int hw_id;
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300292 unsigned int guc_id;
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700293
Tvrtko Ursulin1803fcbc2017-11-10 14:26:27 +0000294 u8 uabi_id;
295 u8 uabi_class;
296
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700297 u8 class;
298 u8 instance;
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300299 u32 context_size;
300 u32 mmio_base;
Dave Gordonc2c7f242016-07-13 16:03:35 +0100301 unsigned int irq_shift;
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300302
Chris Wilson7e37f882016-08-02 22:50:21 +0100303 struct intel_ring *buffer;
Chris Wilson73cb9702016-10-28 13:58:46 +0100304 struct intel_timeline *timeline;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800305
Chris Wilsond2b4b972017-11-10 14:26:33 +0000306 struct drm_i915_gem_object *default_state;
Chris Wilson4e50f082016-10-28 13:58:31 +0100307
Chris Wilson2246bea2017-02-17 15:13:00 +0000308 atomic_t irq_count;
Chris Wilson538b2572017-01-24 15:18:05 +0000309 unsigned long irq_posted;
310#define ENGINE_IRQ_BREADCRUMB 0
Chris Wilsonf7470262017-01-24 15:20:21 +0000311#define ENGINE_IRQ_EXECLIST 1
Chris Wilson538b2572017-01-24 15:18:05 +0000312
Chris Wilson688e6c72016-07-01 17:23:15 +0100313 /* Rather than have every client wait upon all user interrupts,
314 * with the herd waking after every interrupt and each doing the
315 * heavyweight seqno dance, we delegate the task (of being the
316 * bottom-half of the user interrupt) to the first client. After
317 * every interrupt, we wake up one client, who does the heavyweight
318 * coherent seqno read and either goes back to sleep (if incomplete),
319 * or wakes up all the completed clients in parallel, before then
320 * transferring the bottom-half status to the next client in the queue.
321 *
322 * Compared to walking the entire list of waiters in a single dedicated
323 * bottom-half, we reduce the latency of the first waiter by avoiding
324 * a context switch, but incur additional coherent seqno reads when
325 * following the chain of request breadcrumbs. Since it is most likely
326 * that we have a single client waiting on each seqno, then reducing
327 * the overhead of waking that client is much preferred.
328 */
329 struct intel_breadcrumbs {
Chris Wilson61d3dc72017-03-03 19:08:24 +0000330 spinlock_t irq_lock; /* protects irq_*; irqsafe */
331 struct intel_wait *irq_wait; /* oldest waiter by retirement */
332
333 spinlock_t rb_lock; /* protects the rb and wraps irq_lock */
Chris Wilson688e6c72016-07-01 17:23:15 +0100334 struct rb_root waiters; /* sorted by retirement, priority */
Chris Wilsonc81d4612016-07-01 17:23:25 +0100335 struct rb_root signals; /* sorted by retirement */
Chris Wilsonc81d4612016-07-01 17:23:25 +0100336 struct task_struct *signaler; /* used for fence signalling */
Chris Wilsoncced5e22017-02-23 07:44:15 +0000337 struct drm_i915_gem_request __rcu *first_signal;
Chris Wilson688e6c72016-07-01 17:23:15 +0100338 struct timer_list fake_irq; /* used after a missed interrupt */
Chris Wilson83348ba2016-08-09 17:47:51 +0100339 struct timer_list hangcheck; /* detect missed interrupts */
340
Chris Wilson2246bea2017-02-17 15:13:00 +0000341 unsigned int hangcheck_interrupts;
Chris Wilsonbcbd5c32017-10-25 15:39:42 +0100342 unsigned int irq_enabled;
Chris Wilsonaca34b62016-07-06 12:39:02 +0100343
Chris Wilson67b807a82017-02-27 20:58:50 +0000344 bool irq_armed : 1;
Chris Wilsonf97fbf92017-02-13 17:15:14 +0000345 I915_SELFTEST_DECLARE(bool mock : 1);
Chris Wilson688e6c72016-07-01 17:23:15 +0100346 } breadcrumbs;
347
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000348 struct {
349 /**
350 * @enable: Bitmask of enable sample events on this engine.
351 *
352 * Bits correspond to sample event types, for instance
353 * I915_SAMPLE_QUEUED is bit 0 etc.
354 */
355 u32 enable;
356 /**
357 * @enable_count: Reference count for the enabled samplers.
358 *
359 * Index number corresponds to the bit number from @enable.
360 */
361 unsigned int enable_count[I915_PMU_SAMPLE_BITS];
362 /**
363 * @sample: Counter values for sampling events.
364 *
365 * Our internal timer stores the current counters in this field.
366 */
Tvrtko Ursulinb552ae42017-11-23 10:07:01 +0000367#define I915_ENGINE_SAMPLE_MAX (I915_SAMPLE_SEMA + 1)
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000368 struct i915_pmu_sample sample[I915_ENGINE_SAMPLE_MAX];
Tvrtko Ursulinb3add012017-11-21 18:18:49 +0000369 /**
370 * @busy_stats: Has enablement of engine stats tracking been
371 * requested.
372 */
373 bool busy_stats;
374 /**
375 * @disable_busy_stats: Work item for busy stats disabling.
376 *
377 * Same as with @enable_busy_stats action, with the difference
378 * that we delay it in case there are rapid enable-disable
379 * actions, which can happen during tool startup (like perf
380 * stat).
381 */
382 struct delayed_work disable_busy_stats;
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000383 } pmu;
384
Chris Wilson06fbca72015-04-07 16:20:36 +0100385 /*
386 * A pool of objects to use as shadow copies of client batch buffers
387 * when the command parser is enabled. Prevents the client from
388 * modifying the batch contents after software parsing.
389 */
390 struct i915_gem_batch_pool batch_pool;
391
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800392 struct intel_hw_status_page status_page;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100393 struct i915_ctx_workarounds wa_ctx;
Chris Wilson56c0f1a2016-08-15 10:48:58 +0100394 struct i915_vma *scratch;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800395
Chris Wilson61ff75a2016-07-01 17:23:28 +0100396 u32 irq_keep_mask; /* always keep these interrupts */
397 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100398 void (*irq_enable)(struct intel_engine_cs *engine);
399 void (*irq_disable)(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800400
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100401 int (*init_hw)(struct intel_engine_cs *engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +0100402 void (*reset_hw)(struct intel_engine_cs *engine,
403 struct drm_i915_gem_request *req);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800404
Chris Wilsonaba5e272017-10-25 15:39:41 +0100405 void (*park)(struct intel_engine_cs *engine);
406 void (*unpark)(struct intel_engine_cs *engine);
407
Chris Wilsonff44ad52017-03-16 17:13:03 +0000408 void (*set_default_submission)(struct intel_engine_cs *engine);
409
Chris Wilson266a2402017-05-04 10:33:08 +0100410 struct intel_ring *(*context_pin)(struct intel_engine_cs *engine,
411 struct i915_gem_context *ctx);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000412 void (*context_unpin)(struct intel_engine_cs *engine,
413 struct i915_gem_context *ctx);
Chris Wilsonf73e7392016-12-18 15:37:24 +0000414 int (*request_alloc)(struct drm_i915_gem_request *req);
John Harrison87531812015-05-29 17:43:44 +0100415 int (*init_context)(struct drm_i915_gem_request *req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100416
Chris Wilsonddd66c52016-08-02 22:50:31 +0100417 int (*emit_flush)(struct drm_i915_gem_request *request,
418 u32 mode);
419#define EMIT_INVALIDATE BIT(0)
420#define EMIT_FLUSH BIT(1)
421#define EMIT_BARRIER (EMIT_INVALIDATE | EMIT_FLUSH)
422 int (*emit_bb_start)(struct drm_i915_gem_request *req,
423 u64 offset, u32 length,
424 unsigned int dispatch_flags);
425#define I915_DISPATCH_SECURE BIT(0)
426#define I915_DISPATCH_PINNED BIT(1)
427#define I915_DISPATCH_RS BIT(2)
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100428 void (*emit_breadcrumb)(struct drm_i915_gem_request *req,
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000429 u32 *cs);
Chris Wilson98f29e82016-10-28 13:58:51 +0100430 int emit_breadcrumb_sz;
Chris Wilson5590af32016-09-09 14:11:54 +0100431
432 /* Pass the request to the hardware queue (e.g. directly into
433 * the legacy ringbuffer or to the end of an execlist).
434 *
435 * This is called from an atomic context with irqs disabled; must
436 * be irq safe.
437 */
Chris Wilsonddd66c52016-08-02 22:50:31 +0100438 void (*submit_request)(struct drm_i915_gem_request *req);
Chris Wilson5590af32016-09-09 14:11:54 +0100439
Chris Wilson0de91362016-11-14 20:41:01 +0000440 /* Call when the priority on a request has changed and it and its
441 * dependencies may need rescheduling. Note the request itself may
442 * not be ready to run!
443 *
444 * Called under the struct_mutex.
445 */
446 void (*schedule)(struct drm_i915_gem_request *request,
447 int priority);
448
Chris Wilson27a5f612017-09-15 18:31:00 +0100449 /*
450 * Cancel all requests on the hardware, or queued for execution.
451 * This should only cancel the ready requests that have been
452 * submitted to the engine (via the engine->submit_request callback).
453 * This is called when marking the device as wedged.
454 */
455 void (*cancel_requests)(struct intel_engine_cs *engine);
456
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100457 /* Some chipsets are not quite as coherent as advertised and need
458 * an expensive kick to force a true read of the up-to-date seqno.
459 * However, the up-to-date seqno is not always required and the last
460 * seen value is good enough. Note that the seqno will always be
461 * monotonic, even if not coherent.
462 */
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100463 void (*irq_seqno_barrier)(struct intel_engine_cs *engine);
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100464 void (*cleanup)(struct intel_engine_cs *engine);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700465
Ben Widawsky3e789982014-06-30 09:53:37 -0700466 /* GEN8 signal/wait table - never trust comments!
467 * signal to signal to signal to signal to signal to
468 * RCS VCS BCS VECS VCS2
469 * --------------------------------------------------------------------
470 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
471 * |-------------------------------------------------------------------
472 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
473 * |-------------------------------------------------------------------
474 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
475 * |-------------------------------------------------------------------
476 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
477 * |-------------------------------------------------------------------
478 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
479 * |-------------------------------------------------------------------
480 *
481 * Generalization:
482 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
483 * ie. transpose of g(x, y)
484 *
485 * sync from sync from sync from sync from sync from
486 * RCS VCS BCS VECS VCS2
487 * --------------------------------------------------------------------
488 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
489 * |-------------------------------------------------------------------
490 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
491 * |-------------------------------------------------------------------
492 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
493 * |-------------------------------------------------------------------
494 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
495 * |-------------------------------------------------------------------
496 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
497 * |-------------------------------------------------------------------
498 *
499 * Generalization:
500 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
501 * ie. transpose of f(x, y)
502 */
Ben Widawskyebc348b2014-04-29 14:52:28 -0700503 struct {
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100504#define GEN6_SEMAPHORE_LAST VECS_HW
505#define GEN6_NUM_SEMAPHORES (GEN6_SEMAPHORE_LAST + 1)
506#define GEN6_SEMAPHORES_MASK GENMASK(GEN6_SEMAPHORE_LAST, 0)
Chris Wilson79e67702017-11-20 20:55:01 +0000507 struct {
508 /* our mbox written by others */
509 u32 wait[GEN6_NUM_SEMAPHORES];
510 /* mboxes this ring signals to */
511 i915_reg_t signal[GEN6_NUM_SEMAPHORES];
512 } mbox;
Ben Widawsky78325f22014-04-29 14:52:29 -0700513
514 /* AKA wait() */
Chris Wilsonad7bdb22016-08-02 22:50:40 +0100515 int (*sync_to)(struct drm_i915_gem_request *req,
516 struct drm_i915_gem_request *signal);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000517 u32 *(*signal)(struct drm_i915_gem_request *req, u32 *cs);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700518 } semaphore;
Ben Widawskyad776f82013-05-28 19:22:18 -0700519
Mika Kuoppalab620e872017-09-22 15:43:03 +0300520 struct intel_engine_execlists execlists;
Oscar Mateo4da46e12014-07-24 17:04:27 +0100521
Chris Wilsone8a9c582016-12-18 15:37:20 +0000522 /* Contexts are pinned whilst they are active on the GPU. The last
523 * context executed remains active whilst the GPU is idle - the
524 * switch away and write to the context object only occurs on the
525 * next execution. Contexts are only unpinned on retirement of the
526 * following request ensuring that we can always write to the object
527 * on the context switch even after idling. Across suspend, we switch
528 * to the kernel context and trash it as the save may not happen
529 * before the hardware is powered down.
530 */
531 struct i915_gem_context *last_retired_context;
532
533 /* We track the current MI_SET_CONTEXT in order to eliminate
534 * redudant context switches. This presumes that requests are not
535 * reordered! Or when they are the tracking is updated along with
536 * the emission of individual requests into the legacy command
537 * stream (ring).
538 */
539 struct i915_gem_context *legacy_active_context;
Chris Wilsonb1c24a62017-11-23 15:26:30 +0000540 struct i915_hw_ppgtt *legacy_active_ppgtt;
Ben Widawsky40521052012-06-04 14:42:43 -0700541
Changbin Du3fc03062017-03-13 10:47:11 +0800542 /* status_notifier: list of callbacks for context-switch changes */
543 struct atomic_notifier_head context_status_notifier;
544
Chris Wilson7e37f882016-08-02 22:50:21 +0100545 struct intel_engine_hangcheck hangcheck;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300546
Tvrtko Ursulin439e2ee2017-11-29 08:24:09 +0000547#define I915_ENGINE_NEEDS_CMD_PARSER BIT(0)
Tvrtko Ursulincf669b42017-11-29 10:28:05 +0000548#define I915_ENGINE_SUPPORTS_STATS BIT(1)
Tvrtko Ursulin439e2ee2017-11-29 08:24:09 +0000549 unsigned int flags;
Brad Volkin44e895a2014-05-10 14:10:43 -0700550
Brad Volkin351e3db2014-02-18 10:15:46 -0800551 /*
Brad Volkin44e895a2014-05-10 14:10:43 -0700552 * Table of commands the command parser needs to know about
Chris Wilson33a051a2016-07-27 09:07:26 +0100553 * for this engine.
Brad Volkin351e3db2014-02-18 10:15:46 -0800554 */
Brad Volkin44e895a2014-05-10 14:10:43 -0700555 DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
Brad Volkin351e3db2014-02-18 10:15:46 -0800556
557 /*
558 * Table of registers allowed in commands that read/write registers.
559 */
Jordan Justen361b0272016-03-06 23:30:27 -0800560 const struct drm_i915_reg_table *reg_tables;
561 int reg_table_count;
Brad Volkin351e3db2014-02-18 10:15:46 -0800562
563 /*
564 * Returns the bitmask for the length field of the specified command.
565 * Return 0 for an unrecognized/invalid command.
566 *
Chris Wilson33a051a2016-07-27 09:07:26 +0100567 * If the command parser finds an entry for a command in the engine's
Brad Volkin351e3db2014-02-18 10:15:46 -0800568 * cmd_tables, it gets the command's length based on the table entry.
Chris Wilson33a051a2016-07-27 09:07:26 +0100569 * If not, it calls this function to determine the per-engine length
570 * field encoding for the command (i.e. different opcode ranges use
571 * certain bits to encode the command length in the header).
Brad Volkin351e3db2014-02-18 10:15:46 -0800572 */
573 u32 (*get_cmd_length_mask)(u32 cmd_header);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000574
575 struct {
576 /**
577 * @lock: Lock protecting the below fields.
578 */
579 spinlock_t lock;
580 /**
581 * @enabled: Reference count indicating number of listeners.
582 */
583 unsigned int enabled;
584 /**
585 * @active: Number of contexts currently scheduled in.
586 */
587 unsigned int active;
588 /**
589 * @enabled_at: Timestamp when busy stats were enabled.
590 */
591 ktime_t enabled_at;
592 /**
593 * @start: Timestamp of the last idle to active transition.
594 *
595 * Idle is defined as active == 0, active is active > 0.
596 */
597 ktime_t start;
598 /**
599 * @total: Total time this engine was busy.
600 *
601 * Accumulated time not counting the most recent block in cases
602 * where engine is currently busy (active > 0).
603 */
604 ktime_t total;
605 } stats;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800606};
607
Tvrtko Ursulin439e2ee2017-11-29 08:24:09 +0000608static inline bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine)
609{
610 return engine->flags & I915_ENGINE_NEEDS_CMD_PARSER;
611}
612
Tvrtko Ursulincf669b42017-11-29 10:28:05 +0000613static inline bool intel_engine_supports_stats(struct intel_engine_cs *engine)
614{
615 return engine->flags & I915_ENGINE_SUPPORTS_STATS;
616}
617
Chris Wilson4a118ec2017-10-23 22:32:36 +0100618static inline void
619execlists_set_active(struct intel_engine_execlists *execlists,
620 unsigned int bit)
621{
622 __set_bit(bit, (unsigned long *)&execlists->active);
623}
624
625static inline void
626execlists_clear_active(struct intel_engine_execlists *execlists,
627 unsigned int bit)
628{
629 __clear_bit(bit, (unsigned long *)&execlists->active);
630}
631
632static inline bool
633execlists_is_active(const struct intel_engine_execlists *execlists,
634 unsigned int bit)
635{
636 return test_bit(bit, (unsigned long *)&execlists->active);
637}
638
MichaƂ Winiarskic41937f2017-10-26 15:35:58 +0200639void
640execlists_cancel_port_requests(struct intel_engine_execlists * const execlists);
641
642void
643execlists_unwind_incomplete_requests(struct intel_engine_execlists *execlists);
644
Mika Kuoppala76e70082017-09-22 15:43:07 +0300645static inline unsigned int
646execlists_num_ports(const struct intel_engine_execlists * const execlists)
647{
648 return execlists->port_mask + 1;
649}
650
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300651static inline void
652execlists_port_complete(struct intel_engine_execlists * const execlists,
653 struct execlist_port * const port)
654{
Mika Kuoppala76e70082017-09-22 15:43:07 +0300655 const unsigned int m = execlists->port_mask;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300656
657 GEM_BUG_ON(port_index(port, execlists) != 0);
Chris Wilson4a118ec2017-10-23 22:32:36 +0100658 GEM_BUG_ON(!execlists_is_active(execlists, EXECLISTS_ACTIVE_USER));
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300659
Mika Kuoppala76e70082017-09-22 15:43:07 +0300660 memmove(port, port + 1, m * sizeof(struct execlist_port));
661 memset(port + m, 0, sizeof(struct execlist_port));
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300662}
663
Chris Wilson59ce1312017-03-24 16:35:40 +0000664static inline unsigned int
Chris Wilson67d97da2016-07-04 08:08:31 +0100665intel_engine_flag(const struct intel_engine_cs *engine)
Daniel Vetter96154f22011-12-14 13:57:00 +0100666{
Chris Wilson59ce1312017-03-24 16:35:40 +0000667 return BIT(engine->id);
Daniel Vetter96154f22011-12-14 13:57:00 +0100668}
669
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000670static inline u32
Chris Wilson5dd8e502016-04-09 10:57:57 +0100671intel_read_status_page(struct intel_engine_cs *engine, int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800672{
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200673 /* Ensure that the compiler doesn't optimize away the load. */
Chris Wilson5dd8e502016-04-09 10:57:57 +0100674 return READ_ONCE(engine->status_page.page_addr[reg]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800675}
676
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200677static inline void
Chris Wilson9a29dd82017-03-24 16:35:38 +0000678intel_write_status_page(struct intel_engine_cs *engine, int reg, u32 value)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200679{
Chris Wilson9a29dd82017-03-24 16:35:38 +0000680 /* Writing into the status page should be done sparingly. Since
681 * we do when we are uncertain of the device state, we take a bit
682 * of extra paranoia to try and ensure that the HWS takes the value
683 * we give and that it doesn't end up trapped inside the CPU!
684 */
685 if (static_cpu_has(X86_FEATURE_CLFLUSH)) {
686 mb();
687 clflush(&engine->status_page.page_addr[reg]);
688 engine->status_page.page_addr[reg] = value;
689 clflush(&engine->status_page.page_addr[reg]);
690 mb();
691 } else {
692 WRITE_ONCE(engine->status_page.page_addr[reg], value);
693 }
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200694}
695
Jani Nikulae2828912016-01-18 09:19:47 +0200696/*
Chris Wilson311bd682011-01-13 19:06:50 +0000697 * Reads a dword out of the status page, which is written to from the command
698 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
699 * MI_STORE_DATA_IMM.
700 *
701 * The following dwords have a reserved meaning:
702 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
703 * 0x04: ring 0 head pointer
704 * 0x05: ring 1 head pointer (915-class)
705 * 0x06: ring 2 head pointer (915-class)
706 * 0x10-0x1b: Context status DWords (GM45)
707 * 0x1f: Last written status offset. (GM45)
Thomas Danielb07da532015-02-18 11:48:21 +0000708 * 0x20-0x2f: Reserved (Gen6+)
Chris Wilson311bd682011-01-13 19:06:50 +0000709 *
Thomas Danielb07da532015-02-18 11:48:21 +0000710 * The area from dword 0x30 to 0x3ff is available for driver usage.
Chris Wilson311bd682011-01-13 19:06:50 +0000711 */
Thomas Danielb07da532015-02-18 11:48:21 +0000712#define I915_GEM_HWS_INDEX 0x30
Chris Wilson7c17d372016-01-20 15:43:35 +0200713#define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
MichaƂ Winiarski3b8a8a32017-10-25 22:00:16 +0200714#define I915_GEM_HWS_PREEMPT_INDEX 0x32
715#define I915_GEM_HWS_PREEMPT_ADDR (I915_GEM_HWS_PREEMPT_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Thomas Danielb07da532015-02-18 11:48:21 +0000716#define I915_GEM_HWS_SCRATCH_INDEX 0x40
Jesse Barnes9a289772012-10-26 09:42:42 -0700717#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Chris Wilson311bd682011-01-13 19:06:50 +0000718
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100719#define I915_HWS_CSB_BUF0_INDEX 0x10
Chris Wilson767a9832017-09-13 09:56:05 +0100720#define I915_HWS_CSB_WRITE_INDEX 0x1f
721#define CNL_HWS_CSB_WRITE_INDEX 0x2f
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100722
Chris Wilson7e37f882016-08-02 22:50:21 +0100723struct intel_ring *
724intel_engine_create_ring(struct intel_engine_cs *engine, int size);
Chris Wilsond822bb12017-04-03 12:34:25 +0100725int intel_ring_pin(struct intel_ring *ring,
726 struct drm_i915_private *i915,
727 unsigned int offset_bias);
Chris Wilsone6ba9992017-04-25 14:00:49 +0100728void intel_ring_reset(struct intel_ring *ring, u32 tail);
Chris Wilson95aebcb2017-05-04 14:08:45 +0100729unsigned int intel_ring_update_space(struct intel_ring *ring);
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100730void intel_ring_unpin(struct intel_ring *ring);
Chris Wilson7e37f882016-08-02 22:50:21 +0100731void intel_ring_free(struct intel_ring *ring);
Oscar Mateo84c23772014-07-24 17:04:15 +0100732
Chris Wilson7e37f882016-08-02 22:50:21 +0100733void intel_engine_stop(struct intel_engine_cs *engine);
734void intel_engine_cleanup(struct intel_engine_cs *engine);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700735
Chris Wilson821ed7d2016-09-09 14:11:53 +0100736void intel_legacy_submission_resume(struct drm_i915_private *dev_priv);
737
John Harrisonbba09b12015-05-29 17:44:06 +0100738int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req);
Chris Wilson406ea8d2016-07-20 13:31:55 +0100739
Chris Wilsonfd138212017-11-15 15:12:04 +0000740int intel_ring_wait_for_space(struct intel_ring *ring, unsigned int bytes);
Chris Wilson5e5655c2017-05-04 14:08:46 +0100741u32 __must_check *intel_ring_begin(struct drm_i915_gem_request *req,
742 unsigned int n);
Chris Wilson406ea8d2016-07-20 13:31:55 +0100743
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000744static inline void
745intel_ring_advance(struct drm_i915_gem_request *req, u32 *cs)
Chris Wilson09246732013-08-10 22:16:32 +0100746{
Chris Wilson8f942012016-08-02 22:50:30 +0100747 /* Dummy function.
748 *
749 * This serves as a placeholder in the code so that the reader
750 * can compare against the preceding intel_ring_begin() and
751 * check that the number of dwords emitted matches the space
752 * reserved for the command packet (i.e. the value passed to
753 * intel_ring_begin()).
Chris Wilsonc5efa1a2016-08-02 22:50:29 +0100754 */
Chris Wilsone6ba9992017-04-25 14:00:49 +0100755 GEM_BUG_ON((req->ring->vaddr + req->ring->emit) != cs);
Chris Wilson8f942012016-08-02 22:50:30 +0100756}
757
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000758static inline u32
Chris Wilson450362d2017-03-27 14:00:07 +0100759intel_ring_wrap(const struct intel_ring *ring, u32 pos)
760{
761 return pos & (ring->size - 1);
762}
763
764static inline u32
765intel_ring_offset(const struct drm_i915_gem_request *req, void *addr)
Chris Wilson8f942012016-08-02 22:50:30 +0100766{
767 /* Don't write ring->size (equivalent to 0) as that hangs some GPUs. */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000768 u32 offset = addr - req->ring->vaddr;
769 GEM_BUG_ON(offset > req->ring->size);
Chris Wilson450362d2017-03-27 14:00:07 +0100770 return intel_ring_wrap(req->ring, offset);
Chris Wilson09246732013-08-10 22:16:32 +0100771}
Chris Wilson406ea8d2016-07-20 13:31:55 +0100772
Chris Wilsoned1501d2017-03-27 14:14:12 +0100773static inline void
774assert_ring_tail_valid(const struct intel_ring *ring, unsigned int tail)
775{
776 /* We could combine these into a single tail operation, but keeping
777 * them as seperate tests will help identify the cause should one
778 * ever fire.
779 */
780 GEM_BUG_ON(!IS_ALIGNED(tail, 8));
781 GEM_BUG_ON(tail >= ring->size);
Chris Wilson605d5b32017-05-04 14:08:44 +0100782
783 /*
784 * "Ring Buffer Use"
785 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6
786 * Gen3 BSpec "1c Memory Interface Functions" / 2.3.4.5
787 * Gen4+ BSpec "1c Memory Interface and Command Stream" / 5.3.4.5
788 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the
789 * same cacheline, the Head Pointer must not be greater than the Tail
790 * Pointer."
791 *
792 * We use ring->head as the last known location of the actual RING_HEAD,
793 * it may have advanced but in the worst case it is equally the same
794 * as ring->head and so we should never program RING_TAIL to advance
795 * into the same cacheline as ring->head.
796 */
797#define cacheline(a) round_down(a, CACHELINE_BYTES)
798 GEM_BUG_ON(cacheline(tail) == cacheline(ring->head) &&
799 tail < ring->head);
800#undef cacheline
Chris Wilsoned1501d2017-03-27 14:14:12 +0100801}
802
Chris Wilsone6ba9992017-04-25 14:00:49 +0100803static inline unsigned int
804intel_ring_set_tail(struct intel_ring *ring, unsigned int tail)
805{
806 /* Whilst writes to the tail are strictly order, there is no
807 * serialisation between readers and the writers. The tail may be
808 * read by i915_gem_request_retire() just as it is being updated
809 * by execlists, as although the breadcrumb is complete, the context
810 * switch hasn't been seen.
811 */
812 assert_ring_tail_valid(ring, tail);
813 ring->tail = tail;
814 return tail;
815}
Chris Wilson09246732013-08-10 22:16:32 +0100816
Chris Wilson73cb9702016-10-28 13:58:46 +0100817void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800818
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100819void intel_engine_setup_common(struct intel_engine_cs *engine);
820int intel_engine_init_common(struct intel_engine_cs *engine);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100821int intel_engine_create_scratch(struct intel_engine_cs *engine, int size);
Chris Wilson96a945a2016-08-03 13:19:16 +0100822void intel_engine_cleanup_common(struct intel_engine_cs *engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100823
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +0100824int intel_init_render_ring_buffer(struct intel_engine_cs *engine);
825int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine);
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +0100826int intel_init_blt_ring_buffer(struct intel_engine_cs *engine);
827int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800828
Chris Wilson7e37f882016-08-02 22:50:21 +0100829u64 intel_engine_get_active_head(struct intel_engine_cs *engine);
Chris Wilson1b365952016-10-04 21:11:31 +0100830u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine);
831
Chris Wilson1b7744e2016-07-01 17:23:17 +0100832static inline u32 intel_engine_get_seqno(struct intel_engine_cs *engine)
833{
834 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
835}
Daniel Vetter79f321b2010-09-24 21:20:10 +0200836
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000837static inline u32 intel_engine_last_submit(struct intel_engine_cs *engine)
838{
839 /* We are only peeking at the tail of the submit queue (and not the
840 * queue itself) in order to gain a hint as to the current active
841 * state of the engine. Callers are not expected to be taking
842 * engine->timeline->lock, nor are they expected to be concerned
843 * wtih serialising this hint with anything, so document it as
844 * a hint and nothing more.
845 */
Chris Wilson9b6586a2017-02-23 07:44:08 +0000846 return READ_ONCE(engine->timeline->seqno);
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000847}
848
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000849int init_workarounds_ring(struct intel_engine_cs *engine);
Tvrtko Ursulin4ac96592017-02-14 15:00:17 +0000850int intel_ring_workarounds_emit(struct drm_i915_gem_request *req);
Michel Thierry771b9a52014-11-11 16:47:33 +0000851
Chris Wilson0e704472016-10-12 10:05:17 +0100852void intel_engine_get_instdone(struct intel_engine_cs *engine,
853 struct intel_instdone *instdone);
854
John Harrison29b1b412015-06-18 13:10:09 +0100855/*
856 * Arbitrary size for largest possible 'add request' sequence. The code paths
857 * are complex and variable. Empirical measurement shows that the worst case
Chris Wilson596e5ef2016-04-29 09:07:04 +0100858 * is BDW at 192 bytes (6 + 6 + 36 dwords), then ILK at 136 bytes. However,
859 * we need to allocate double the largest single packet within that emission
860 * to account for tail wraparound (so 6 + 6 + 72 dwords for BDW).
John Harrison29b1b412015-06-18 13:10:09 +0100861 */
Chris Wilson596e5ef2016-04-29 09:07:04 +0100862#define MIN_SPACE_FOR_ADD_REQUEST 336
John Harrison29b1b412015-06-18 13:10:09 +0100863
Chris Wilsona58c01a2016-04-29 13:18:21 +0100864static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine)
865{
Chris Wilson57e88532016-08-15 10:48:57 +0100866 return engine->status_page.ggtt_offset + I915_GEM_HWS_INDEX_ADDR;
Chris Wilsona58c01a2016-04-29 13:18:21 +0100867}
868
MichaƂ Winiarski3b8a8a32017-10-25 22:00:16 +0200869static inline u32 intel_hws_preempt_done_address(struct intel_engine_cs *engine)
870{
871 return engine->status_page.ggtt_offset + I915_GEM_HWS_PREEMPT_ADDR;
872}
873
Chris Wilson688e6c72016-07-01 17:23:15 +0100874/* intel_breadcrumbs.c -- user interrupt bottom-half for waiters */
Chris Wilson688e6c72016-07-01 17:23:15 +0100875int intel_engine_init_breadcrumbs(struct intel_engine_cs *engine);
876
Chris Wilson56299fb2017-02-27 20:58:48 +0000877static inline void intel_wait_init(struct intel_wait *wait,
878 struct drm_i915_gem_request *rq)
Chris Wilson754c9fd2017-02-23 07:44:14 +0000879{
880 wait->tsk = current;
Chris Wilson56299fb2017-02-27 20:58:48 +0000881 wait->request = rq;
Chris Wilson754c9fd2017-02-23 07:44:14 +0000882}
883
884static inline void intel_wait_init_for_seqno(struct intel_wait *wait, u32 seqno)
Chris Wilson688e6c72016-07-01 17:23:15 +0100885{
886 wait->tsk = current;
887 wait->seqno = seqno;
888}
889
Chris Wilson754c9fd2017-02-23 07:44:14 +0000890static inline bool intel_wait_has_seqno(const struct intel_wait *wait)
891{
892 return wait->seqno;
893}
894
895static inline bool
896intel_wait_update_seqno(struct intel_wait *wait, u32 seqno)
897{
898 wait->seqno = seqno;
899 return intel_wait_has_seqno(wait);
900}
901
902static inline bool
903intel_wait_update_request(struct intel_wait *wait,
904 const struct drm_i915_gem_request *rq)
905{
906 return intel_wait_update_seqno(wait, i915_gem_request_global_seqno(rq));
907}
908
909static inline bool
910intel_wait_check_seqno(const struct intel_wait *wait, u32 seqno)
911{
912 return wait->seqno == seqno;
913}
914
915static inline bool
916intel_wait_check_request(const struct intel_wait *wait,
917 const struct drm_i915_gem_request *rq)
918{
919 return intel_wait_check_seqno(wait, i915_gem_request_global_seqno(rq));
920}
921
Chris Wilson688e6c72016-07-01 17:23:15 +0100922static inline bool intel_wait_complete(const struct intel_wait *wait)
923{
924 return RB_EMPTY_NODE(&wait->node);
925}
926
927bool intel_engine_add_wait(struct intel_engine_cs *engine,
928 struct intel_wait *wait);
929void intel_engine_remove_wait(struct intel_engine_cs *engine,
930 struct intel_wait *wait);
Chris Wilsonf7b02a52017-04-26 09:06:59 +0100931void intel_engine_enable_signaling(struct drm_i915_gem_request *request,
932 bool wakeup);
Chris Wilson9eb143b2017-02-23 07:44:16 +0000933void intel_engine_cancel_signaling(struct drm_i915_gem_request *request);
Chris Wilson688e6c72016-07-01 17:23:15 +0100934
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100935static inline bool intel_engine_has_waiter(const struct intel_engine_cs *engine)
Chris Wilson688e6c72016-07-01 17:23:15 +0100936{
Chris Wilson61d3dc72017-03-03 19:08:24 +0000937 return READ_ONCE(engine->breadcrumbs.irq_wait);
Chris Wilson688e6c72016-07-01 17:23:15 +0100938}
939
Chris Wilson8d769ea2017-02-27 20:58:47 +0000940unsigned int intel_engine_wakeup(struct intel_engine_cs *engine);
941#define ENGINE_WAKEUP_WAITER BIT(0)
Chris Wilson67b807a82017-02-27 20:58:50 +0000942#define ENGINE_WAKEUP_ASLEEP BIT(1)
943
Chris Wilsonbcbd5c32017-10-25 15:39:42 +0100944void intel_engine_pin_breadcrumbs_irq(struct intel_engine_cs *engine);
945void intel_engine_unpin_breadcrumbs_irq(struct intel_engine_cs *engine);
946
Chris Wilson67b807a82017-02-27 20:58:50 +0000947void __intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine);
948void intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100949
Chris Wilsonad07dfc2016-10-07 07:53:26 +0100950void intel_engine_reset_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100951void intel_engine_fini_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson9b6586a2017-02-23 07:44:08 +0000952bool intel_breadcrumbs_busy(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100953
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000954static inline u32 *gen8_emit_pipe_control(u32 *batch, u32 flags, u32 offset)
955{
956 memset(batch, 0, 6 * sizeof(u32));
957
958 batch[0] = GFX_OP_PIPE_CONTROL(6);
959 batch[1] = flags;
960 batch[2] = offset;
961
962 return batch + 6;
963}
964
MichaƂ Winiarskidf77cd82017-10-25 22:00:15 +0200965static inline u32 *
966gen8_emit_ggtt_write_rcs(u32 *cs, u32 value, u32 gtt_offset)
967{
968 /* We're using qword write, offset should be aligned to 8 bytes. */
969 GEM_BUG_ON(!IS_ALIGNED(gtt_offset, 8));
970
971 /* w/a for post sync ops following a GPGPU operation we
972 * need a prior CS_STALL, which is emitted by the flush
973 * following the batch.
974 */
975 *cs++ = GFX_OP_PIPE_CONTROL(6);
976 *cs++ = PIPE_CONTROL_GLOBAL_GTT_IVB | PIPE_CONTROL_CS_STALL |
977 PIPE_CONTROL_QW_WRITE;
978 *cs++ = gtt_offset;
979 *cs++ = 0;
980 *cs++ = value;
981 /* We're thrashing one dword of HWS. */
982 *cs++ = 0;
983
984 return cs;
985}
986
987static inline u32 *
988gen8_emit_ggtt_write(u32 *cs, u32 value, u32 gtt_offset)
989{
990 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
991 GEM_BUG_ON(gtt_offset & (1 << 5));
992 /* Offset should be aligned to 8 bytes for both (QW/DW) write types */
993 GEM_BUG_ON(!IS_ALIGNED(gtt_offset, 8));
994
995 *cs++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
996 *cs++ = gtt_offset | MI_FLUSH_DW_USE_GTT;
997 *cs++ = 0;
998 *cs++ = value;
999
1000 return cs;
1001}
1002
Chris Wilson54003672017-03-03 12:19:46 +00001003bool intel_engine_is_idle(struct intel_engine_cs *engine);
Chris Wilson05425242017-03-03 12:19:47 +00001004bool intel_engines_are_idle(struct drm_i915_private *dev_priv);
Chris Wilson54003672017-03-03 12:19:46 +00001005
Chris Wilson20ccd4d2017-10-24 23:08:55 +01001006bool intel_engine_has_kernel_context(const struct intel_engine_cs *engine);
1007
Chris Wilsonaba5e272017-10-25 15:39:41 +01001008void intel_engines_park(struct drm_i915_private *i915);
1009void intel_engines_unpark(struct drm_i915_private *i915);
1010
Chris Wilsonff44ad52017-03-16 17:13:03 +00001011void intel_engines_reset_default_submission(struct drm_i915_private *i915);
Chris Wilsond2b4b972017-11-10 14:26:33 +00001012unsigned int intel_engines_has_context_isolation(struct drm_i915_private *i915);
Chris Wilsonff44ad52017-03-16 17:13:03 +00001013
Chris Wilson90cad092017-09-06 16:28:59 +01001014bool intel_engine_can_store_dword(struct intel_engine_cs *engine);
Chris Wilsonf2f5c062017-08-16 09:52:04 +01001015
Chris Wilson0db18b12017-12-08 01:23:00 +00001016__printf(3, 4)
1017void intel_engine_dump(struct intel_engine_cs *engine,
1018 struct drm_printer *m,
1019 const char *header, ...);
Chris Wilsonf636edb2017-10-09 12:02:57 +01001020
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001021struct intel_engine_cs *
1022intel_engine_lookup_user(struct drm_i915_private *i915, u8 class, u8 instance);
1023
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +00001024static inline void intel_engine_context_in(struct intel_engine_cs *engine)
1025{
1026 unsigned long flags;
1027
1028 if (READ_ONCE(engine->stats.enabled) == 0)
1029 return;
1030
1031 spin_lock_irqsave(&engine->stats.lock, flags);
1032
1033 if (engine->stats.enabled > 0) {
1034 if (engine->stats.active++ == 0)
1035 engine->stats.start = ktime_get();
1036 GEM_BUG_ON(engine->stats.active == 0);
1037 }
1038
1039 spin_unlock_irqrestore(&engine->stats.lock, flags);
1040}
1041
1042static inline void intel_engine_context_out(struct intel_engine_cs *engine)
1043{
1044 unsigned long flags;
1045
1046 if (READ_ONCE(engine->stats.enabled) == 0)
1047 return;
1048
1049 spin_lock_irqsave(&engine->stats.lock, flags);
1050
1051 if (engine->stats.enabled > 0) {
1052 ktime_t last;
1053
1054 if (engine->stats.active && --engine->stats.active == 0) {
1055 /*
1056 * Decrement the active context count and in case GPU
1057 * is now idle add up to the running total.
1058 */
1059 last = ktime_sub(ktime_get(), engine->stats.start);
1060
1061 engine->stats.total = ktime_add(engine->stats.total,
1062 last);
1063 } else if (engine->stats.active == 0) {
1064 /*
1065 * After turning on engine stats, context out might be
1066 * the first event in which case we account from the
1067 * time stats gathering was turned on.
1068 */
1069 last = ktime_sub(ktime_get(), engine->stats.enabled_at);
1070
1071 engine->stats.total = ktime_add(engine->stats.total,
1072 last);
1073 }
1074 }
1075
1076 spin_unlock_irqrestore(&engine->stats.lock, flags);
1077}
1078
1079int intel_enable_engine_stats(struct intel_engine_cs *engine);
1080void intel_disable_engine_stats(struct intel_engine_cs *engine);
1081
1082ktime_t intel_engine_get_busy_time(struct intel_engine_cs *engine);
1083
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001084#endif /* _INTEL_RINGBUFFER_H_ */