blob: 5c4bed7778d95aa2895bd5a7f2e4c8145fbe1a76 [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
Christian Königa9f87f62017-03-30 14:03:59 +020035#include <linux/rbtree.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040036#include <linux/hashtable.h>
Chris Wilsonf54d1862016-10-25 13:00:45 +010037#include <linux/dma-fence.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040038
Masahiro Yamada248a1d62017-04-24 13:50:21 +090039#include <drm/ttm/ttm_bo_api.h>
40#include <drm/ttm/ttm_bo_driver.h>
41#include <drm/ttm/ttm_placement.h>
42#include <drm/ttm/ttm_module.h>
43#include <drm/ttm/ttm_execbuf_util.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040044
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
Andres Rodriguez78c16832017-02-02 00:38:22 -050049#include <kgd_kfd_interface.h>
50
yanyang15fc3aee2015-05-22 14:39:35 -040051#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040052#include "amdgpu_mode.h"
53#include "amdgpu_ih.h"
54#include "amdgpu_irq.h"
55#include "amdgpu_ucode.h"
Flora Cuic632d792016-08-02 11:32:41 +080056#include "amdgpu_ttm.h"
Huang Rui0e5ca0d2017-03-03 18:37:23 -050057#include "amdgpu_psp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040058#include "amdgpu_gds.h"
Christian König56113502016-09-28 12:36:44 +020059#include "amdgpu_sync.h"
Christian König78023012016-09-28 15:33:18 +020060#include "amdgpu_ring.h"
Christian König073440d2016-09-28 15:41:50 +020061#include "amdgpu_vm.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050062#include "amd_powerplay.h"
Alex Deuchercf0978812016-10-07 11:40:09 -040063#include "amdgpu_dpm.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040064#include "amdgpu_acp.h"
Leo Liu4df654d2017-01-02 10:07:33 -050065#include "amdgpu_uvd.h"
Leo Liu5e568172017-01-10 11:02:58 -050066#include "amdgpu_vce.h"
Leo Liu95aa13f2017-05-11 16:27:33 -040067#include "amdgpu_vcn.h"
Christian König9a189992017-09-12 14:29:07 -040068#include "amdgpu_mn.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040069
Alex Deucherb80d8472015-08-16 22:55:02 -040070#include "gpu_scheduler.h"
Monk Liuceeb50e2016-09-19 12:13:58 +080071#include "amdgpu_virt.h"
Christian König3490bdb2017-07-06 22:02:41 +020072#include "amdgpu_gart.h"
Alex Deucherb80d8472015-08-16 22:55:02 -040073
Alex Deucher97b2e202015-04-20 16:51:00 -040074/*
75 * Modules parameters.
76 */
77extern int amdgpu_modeset;
78extern int amdgpu_vram_limit;
John Brooks218b5dc2017-06-27 22:33:17 -040079extern int amdgpu_vis_vram_limit;
Alex Deucher83e74db2017-08-21 11:58:25 -040080extern int amdgpu_gart_size;
Christian König36d38372017-07-07 13:17:45 +020081extern int amdgpu_gtt_size;
Marek Olšák95844d22016-08-17 23:49:27 +020082extern int amdgpu_moverate;
Alex Deucher97b2e202015-04-20 16:51:00 -040083extern int amdgpu_benchmarking;
84extern int amdgpu_testing;
85extern int amdgpu_audio;
86extern int amdgpu_disp_priority;
87extern int amdgpu_hw_i2c;
88extern int amdgpu_pcie_gen2;
89extern int amdgpu_msi;
90extern int amdgpu_lockup_timeout;
91extern int amdgpu_dpm;
Huang Ruie635ee02016-11-01 15:35:38 +080092extern int amdgpu_fw_load_type;
Alex Deucher97b2e202015-04-20 16:51:00 -040093extern int amdgpu_aspm;
94extern int amdgpu_runtime_pm;
Rex Zhu0b693f02017-09-19 14:36:08 +080095extern uint amdgpu_ip_block_mask;
Alex Deucher97b2e202015-04-20 16:51:00 -040096extern int amdgpu_bapm;
97extern int amdgpu_deep_color;
98extern int amdgpu_vm_size;
99extern int amdgpu_vm_block_size;
Roger Hed07f14b2017-08-15 16:05:59 +0800100extern int amdgpu_vm_fragment_size;
Christian Königd9c13152015-09-28 12:31:26 +0200101extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +0200102extern int amdgpu_vm_debug;
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400103extern int amdgpu_vm_update_mode;
Jammy Zhou1333f722015-07-30 16:36:58 +0800104extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +0800105extern int amdgpu_sched_hw_submission;
Rex Zhu3ca67302016-11-02 13:38:37 +0800106extern int amdgpu_no_evict;
107extern int amdgpu_direct_gma_size;
Rex Zhu0b693f02017-09-19 14:36:08 +0800108extern uint amdgpu_pcie_gen_cap;
109extern uint amdgpu_pcie_lane_cap;
110extern uint amdgpu_cg_mask;
111extern uint amdgpu_pg_mask;
112extern uint amdgpu_sdma_phase_quantum;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200113extern char *amdgpu_disable_cu;
Emily Deng9accf2f2016-08-10 16:01:25 +0800114extern char *amdgpu_virtual_display;
Rex Zhu0b693f02017-09-19 14:36:08 +0800115extern uint amdgpu_pp_feature_mask;
Christian König6a7f76e2016-08-24 15:51:49 +0200116extern int amdgpu_vram_page_split;
Alex Deucherbce23e02017-03-28 12:52:08 -0400117extern int amdgpu_ngg;
118extern int amdgpu_prim_buf_per_se;
119extern int amdgpu_pos_buf_per_se;
120extern int amdgpu_cntl_sb_buf_per_se;
121extern int amdgpu_param_buf_per_se;
Monk Liu65781c72017-05-11 13:36:44 +0800122extern int amdgpu_job_hang_limit;
Hawking Zhange8835e02017-05-26 14:40:36 +0800123extern int amdgpu_lbpw;
Andres Rodriguez4a75aef2017-09-26 12:22:46 -0400124extern int amdgpu_compute_multipipe;
Alex Deucher97b2e202015-04-20 16:51:00 -0400125
Felix Kuehling6dd13092017-06-05 18:53:55 +0900126#ifdef CONFIG_DRM_AMDGPU_SI
127extern int amdgpu_si_support;
128#endif
Felix Kuehling7df28982017-06-05 18:43:27 +0900129#ifdef CONFIG_DRM_AMDGPU_CIK
130extern int amdgpu_cik_support;
131#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400132
Chunming Zhou55ed8caf2017-04-21 16:40:00 +0800133#define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
Chunming Zhou4b559c92015-07-21 15:53:04 +0800134#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -0400135#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
136#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
137/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
138#define AMDGPU_IB_POOL_SIZE 16
139#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
140#define AMDGPUFB_CONN_LIMIT 4
Alex Deuchera5bde2f2016-09-23 16:23:41 -0400141#define AMDGPU_BIOS_NUM_SCRATCH 16
Alex Deucher97b2e202015-04-20 16:51:00 -0400142
Jammy Zhou36f523a2015-09-01 12:54:27 +0800143/* max number of IP instances */
144#define AMDGPU_MAX_SDMA_INSTANCES 2
145
Alex Deucher97b2e202015-04-20 16:51:00 -0400146/* hard reset data */
147#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
148
149/* reset flags */
150#define AMDGPU_RESET_GFX (1 << 0)
151#define AMDGPU_RESET_COMPUTE (1 << 1)
152#define AMDGPU_RESET_DMA (1 << 2)
153#define AMDGPU_RESET_CP (1 << 3)
154#define AMDGPU_RESET_GRBM (1 << 4)
155#define AMDGPU_RESET_DMA1 (1 << 5)
156#define AMDGPU_RESET_RLC (1 << 6)
157#define AMDGPU_RESET_SEM (1 << 7)
158#define AMDGPU_RESET_IH (1 << 8)
159#define AMDGPU_RESET_VMC (1 << 9)
160#define AMDGPU_RESET_MC (1 << 10)
161#define AMDGPU_RESET_DISPLAY (1 << 11)
162#define AMDGPU_RESET_UVD (1 << 12)
163#define AMDGPU_RESET_VCE (1 << 13)
164#define AMDGPU_RESET_VCE1 (1 << 14)
165
Alex Deucher97b2e202015-04-20 16:51:00 -0400166/* GFX current status */
167#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
168#define AMDGPU_GFX_SAFE_MODE 0x00000001L
169#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
170#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
171#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
172
173/* max cursor sizes (in pixels) */
174#define CIK_CURSOR_WIDTH 128
175#define CIK_CURSOR_HEIGHT 128
176
177struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400178struct amdgpu_ib;
Alex Deucher97b2e202015-04-20 16:51:00 -0400179struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800180struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400181struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400182struct amdgpu_fpriv;
Christian König9cca0b82017-09-06 16:15:28 +0200183struct amdgpu_bo_va_mapping;
Alex Deucher97b2e202015-04-20 16:51:00 -0400184
185enum amdgpu_cp_irq {
186 AMDGPU_CP_IRQ_GFX_EOP = 0,
187 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
188 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
189 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
190 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
191 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
192 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
193 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
194 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
195
196 AMDGPU_CP_IRQ_LAST
197};
198
199enum amdgpu_sdma_irq {
200 AMDGPU_SDMA_IRQ_TRAP0 = 0,
201 AMDGPU_SDMA_IRQ_TRAP1,
202
203 AMDGPU_SDMA_IRQ_LAST
204};
205
206enum amdgpu_thermal_irq {
207 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
208 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
209
210 AMDGPU_THERMAL_IRQ_LAST
211};
212
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800213enum amdgpu_kiq_irq {
214 AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
215 AMDGPU_CP_KIQ_IRQ_LAST
216};
217
Alex Deucher97b2e202015-04-20 16:51:00 -0400218int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400219 enum amd_ip_block_type block_type,
220 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400221int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400222 enum amd_ip_block_type block_type,
223 enum amd_powergating_state state);
Huang Rui6cb2d4e2017-01-05 18:44:41 +0800224void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
Alex Deucher5dbbb602016-06-23 11:41:04 -0400225int amdgpu_wait_for_idle(struct amdgpu_device *adev,
226 enum amd_ip_block_type block_type);
227bool amdgpu_is_idle(struct amdgpu_device *adev,
228 enum amd_ip_block_type block_type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400229
Alex Deuchera1255102016-10-13 17:41:13 -0400230#define AMDGPU_MAX_IP_NUM 16
231
232struct amdgpu_ip_block_status {
233 bool valid;
234 bool sw;
235 bool hw;
236 bool late_initialized;
237 bool hang;
238};
239
Alex Deucher97b2e202015-04-20 16:51:00 -0400240struct amdgpu_ip_block_version {
Alex Deuchera1255102016-10-13 17:41:13 -0400241 const enum amd_ip_block_type type;
242 const u32 major;
243 const u32 minor;
244 const u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400245 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400246};
247
Alex Deuchera1255102016-10-13 17:41:13 -0400248struct amdgpu_ip_block {
249 struct amdgpu_ip_block_status status;
250 const struct amdgpu_ip_block_version *version;
251};
252
Alex Deucher97b2e202015-04-20 16:51:00 -0400253int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400254 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400255 u32 major, u32 minor);
256
Alex Deuchera1255102016-10-13 17:41:13 -0400257struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
258 enum amd_ip_block_type type);
259
260int amdgpu_ip_block_add(struct amdgpu_device *adev,
261 const struct amdgpu_ip_block_version *ip_block_version);
Alex Deucher97b2e202015-04-20 16:51:00 -0400262
263/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
264struct amdgpu_buffer_funcs {
265 /* maximum bytes in a single operation */
266 uint32_t copy_max_bytes;
267
268 /* number of dw to reserve per operation */
269 unsigned copy_num_dw;
270
271 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800272 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400273 /* src addr in bytes */
274 uint64_t src_offset,
275 /* dst addr in bytes */
276 uint64_t dst_offset,
277 /* number of byte to transfer */
278 uint32_t byte_count);
279
280 /* maximum bytes in a single operation */
281 uint32_t fill_max_bytes;
282
283 /* number of dw to reserve per operation */
284 unsigned fill_num_dw;
285
286 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800287 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400288 /* value to write to memory */
289 uint32_t src_data,
290 /* dst addr in bytes */
291 uint64_t dst_offset,
292 /* number of byte to fill */
293 uint32_t byte_count);
294};
295
296/* provided by hw blocks that can write ptes, e.g., sdma */
297struct amdgpu_vm_pte_funcs {
Yong Zhaoe6d92192017-09-19 12:58:15 -0400298 /* number of dw to reserve per operation */
299 unsigned copy_pte_num_dw;
300
Alex Deucher97b2e202015-04-20 16:51:00 -0400301 /* copy pte entries from GART */
302 void (*copy_pte)(struct amdgpu_ib *ib,
303 uint64_t pe, uint64_t src,
304 unsigned count);
Yong Zhaoe6d92192017-09-19 12:58:15 -0400305
Alex Deucher97b2e202015-04-20 16:51:00 -0400306 /* write pte one entry at a time with addr mapping */
Christian Königde9ea7b2016-08-12 11:33:30 +0200307 void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
308 uint64_t value, unsigned count,
309 uint32_t incr);
Yong Zhao7bdc53f2017-09-15 18:20:37 -0400310
311 /* maximum nums of PTEs/PDEs in a single operation */
312 uint32_t set_max_nums_pte_pde;
313
314 /* number of dw to reserve per operation */
315 unsigned set_pte_pde_num_dw;
316
Alex Deucher97b2e202015-04-20 16:51:00 -0400317 /* for linear pte/pde updates without addr mapping */
318 void (*set_pte_pde)(struct amdgpu_ib *ib,
319 uint64_t pe,
320 uint64_t addr, unsigned count,
Chunming Zhou6b777602016-09-21 16:19:19 +0800321 uint32_t incr, uint64_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400322};
323
324/* provided by the gmc block */
325struct amdgpu_gart_funcs {
326 /* flush the vm tlb via mmio */
327 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
328 uint32_t vmid);
329 /* write pte/pde updates using the cpu */
330 int (*set_pte_pde)(struct amdgpu_device *adev,
331 void *cpu_pt_addr, /* cpu addr of page table */
332 uint32_t gpu_page_idx, /* pte/pde to update */
333 uint64_t addr, /* addr to write into pte/pde */
Chunming Zhou6b777602016-09-21 16:19:19 +0800334 uint64_t flags); /* access flags */
Christian König284710f2017-01-30 11:09:31 +0100335 /* enable/disable PRT support */
336 void (*set_prt)(struct amdgpu_device *adev, bool enable);
Alex Xie54635452017-02-14 12:22:57 -0500337 /* set pte flags based per asic */
338 uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
339 uint32_t flags);
Christian Königb1166322017-05-12 15:39:39 +0200340 /* get the pde for a given mc addr */
341 u64 (*get_vm_pde)(struct amdgpu_device *adev, u64 addr);
Christian König03f89fe2017-04-04 16:07:45 +0200342 uint32_t (*get_invalidate_req)(unsigned int vm_id);
Alex Xiee60f8db2017-03-09 11:36:26 -0500343};
344
Alex Deucher97b2e202015-04-20 16:51:00 -0400345/* provided by the ih block */
346struct amdgpu_ih_funcs {
347 /* ring read/write ptr handling, called from interrupt context */
348 u32 (*get_wptr)(struct amdgpu_device *adev);
Felix Kuehling00ecd8a2017-08-26 02:40:45 -0400349 bool (*prescreen_iv)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400350 void (*decode_iv)(struct amdgpu_device *adev,
351 struct amdgpu_iv_entry *entry);
352 void (*set_rptr)(struct amdgpu_device *adev);
353};
354
Alex Deucher97b2e202015-04-20 16:51:00 -0400355/*
356 * BIOS.
357 */
358bool amdgpu_get_bios(struct amdgpu_device *adev);
359bool amdgpu_read_bios(struct amdgpu_device *adev);
360
361/*
362 * Dummy page
363 */
364struct amdgpu_dummy_page {
365 struct page *page;
366 dma_addr_t addr;
367};
368int amdgpu_dummy_page_init(struct amdgpu_device *adev);
369void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
370
371
372/*
373 * Clocks
374 */
375
376#define AMDGPU_MAX_PPLL 3
377
378struct amdgpu_clock {
379 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
380 struct amdgpu_pll spll;
381 struct amdgpu_pll mpll;
382 /* 10 Khz units */
383 uint32_t default_mclk;
384 uint32_t default_sclk;
385 uint32_t default_dispclk;
386 uint32_t current_dispclk;
387 uint32_t dp_extclk;
388 uint32_t max_pixel_clock;
389};
390
391/*
Christian König9124a392017-07-21 00:16:21 +0200392 * GEM.
Alex Deucher97b2e202015-04-20 16:51:00 -0400393 */
Alex Deucher97b2e202015-04-20 16:51:00 -0400394
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800395#define AMDGPU_GEM_DOMAIN_MAX 0x3
Alex Deucher97b2e202015-04-20 16:51:00 -0400396#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
397
398void amdgpu_gem_object_free(struct drm_gem_object *obj);
399int amdgpu_gem_object_open(struct drm_gem_object *obj,
400 struct drm_file *file_priv);
401void amdgpu_gem_object_close(struct drm_gem_object *obj,
402 struct drm_file *file_priv);
403unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
404struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
Christian König4d9c5142016-05-03 18:46:19 +0200405struct drm_gem_object *
406amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
407 struct dma_buf_attachment *attach,
408 struct sg_table *sg);
Alex Deucher97b2e202015-04-20 16:51:00 -0400409struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
410 struct drm_gem_object *gobj,
411 int flags);
412int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
413void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
414struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
415void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
416void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Samuel Lidfced2e2017-08-22 15:25:33 -0400417int amdgpu_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Alex Deucher97b2e202015-04-20 16:51:00 -0400418int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
419
420/* sub-allocation manager, it has to be protected by another lock.
421 * By conception this is an helper for other part of the driver
422 * like the indirect buffer or semaphore, which both have their
423 * locking.
424 *
425 * Principe is simple, we keep a list of sub allocation in offset
426 * order (first entry has offset == 0, last entry has the highest
427 * offset).
428 *
429 * When allocating new object we first check if there is room at
430 * the end total_size - (last_object_offset + last_object_size) >=
431 * alloc_size. If so we allocate new object there.
432 *
433 * When there is not enough room at the end, we start waiting for
434 * each sub object until we reach object_offset+object_size >=
435 * alloc_size, this object then become the sub object we return.
436 *
437 * Alignment can't be bigger than page size.
438 *
439 * Hole are not considered for allocation to keep things simple.
440 * Assumption is that there won't be hole (all object on same
441 * alignment).
442 */
Christian König6ba60b82016-03-11 14:50:08 +0100443
444#define AMDGPU_SA_NUM_FENCE_LISTS 32
445
Alex Deucher97b2e202015-04-20 16:51:00 -0400446struct amdgpu_sa_manager {
447 wait_queue_head_t wq;
448 struct amdgpu_bo *bo;
449 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100450 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400451 struct list_head olist;
452 unsigned size;
453 uint64_t gpu_addr;
454 void *cpu_ptr;
455 uint32_t domain;
456 uint32_t align;
457};
458
Alex Deucher97b2e202015-04-20 16:51:00 -0400459/* sub-allocation buffer */
460struct amdgpu_sa_bo {
461 struct list_head olist;
462 struct list_head flist;
463 struct amdgpu_sa_manager *manager;
464 unsigned soffset;
465 unsigned eoffset;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100466 struct dma_fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400467};
468
469/*
470 * GEM objects.
471 */
Christian König418aa0c2016-02-15 16:59:57 +0100472void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400473int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
Christian Könige1eb899b42017-08-25 09:14:43 +0200474 int alignment, u32 initial_domain,
475 u64 flags, bool kernel,
476 struct reservation_object *resv,
477 struct drm_gem_object **obj);
Alex Deucher97b2e202015-04-20 16:51:00 -0400478
479int amdgpu_mode_dumb_create(struct drm_file *file_priv,
480 struct drm_device *dev,
481 struct drm_mode_create_dumb *args);
482int amdgpu_mode_dumb_mmap(struct drm_file *filp,
483 struct drm_device *dev,
484 uint32_t handle, uint64_t *offset_p);
Rex Zhud573de22016-05-12 13:27:28 +0800485int amdgpu_fence_slab_init(void);
486void amdgpu_fence_slab_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400487
488/*
Alex Xiee60f8db2017-03-09 11:36:26 -0500489 * VMHUB structures, functions & helpers
490 */
491struct amdgpu_vmhub {
492 uint32_t ctx0_ptb_addr_lo32;
493 uint32_t ctx0_ptb_addr_hi32;
494 uint32_t vm_inv_eng0_req;
495 uint32_t vm_inv_eng0_ack;
496 uint32_t vm_context0_cntl;
497 uint32_t vm_l2_pro_fault_status;
498 uint32_t vm_l2_pro_fault_cntl;
Alex Xiee60f8db2017-03-09 11:36:26 -0500499};
500
501/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400502 * GPU MC structures, functions & helpers
503 */
504struct amdgpu_mc {
505 resource_size_t aper_size;
506 resource_size_t aper_base;
507 resource_size_t agp_base;
508 /* for some chips with <= 32MB we need to lie
509 * about vram size near mc fb location */
510 u64 mc_vram_size;
511 u64 visible_vram_size;
Christian König6f02a692017-07-07 11:56:59 +0200512 u64 gart_size;
513 u64 gart_start;
514 u64 gart_end;
Alex Deucher97b2e202015-04-20 16:51:00 -0400515 u64 vram_start;
516 u64 vram_end;
517 unsigned vram_width;
518 u64 real_vram_size;
519 int vram_mtrr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400520 u64 mc_mask;
521 const struct firmware *fw; /* MC firmware */
522 uint32_t fw_version;
523 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800524 uint32_t vram_type;
Chunming Zhou50b01972016-07-18 16:59:24 +0800525 uint32_t srbm_soft_reset;
Christian Königf7c35ab2017-01-27 11:56:05 +0100526 bool prt_warning;
Huang Rui916910a2017-05-31 10:35:42 +0800527 uint64_t stolen_size;
Junwei Zhang8fe73322016-03-10 14:20:39 +0800528 /* apertures */
529 u64 shared_aperture_start;
530 u64 shared_aperture_end;
531 u64 private_aperture_start;
532 u64 private_aperture_end;
Alex Xiee60f8db2017-03-09 11:36:26 -0500533 /* protects concurrent invalidation */
534 spinlock_t invalidate_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400535};
536
537/*
538 * GPU doorbell structures, functions & helpers
539 */
540typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
541{
542 AMDGPU_DOORBELL_KIQ = 0x000,
543 AMDGPU_DOORBELL_HIQ = 0x001,
544 AMDGPU_DOORBELL_DIQ = 0x002,
545 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
546 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
547 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
548 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
549 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
550 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
551 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
552 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
553 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
554 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
555 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
556 AMDGPU_DOORBELL_IH = 0x1E8,
557 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
558 AMDGPU_DOORBELL_INVALID = 0xFFFF
559} AMDGPU_DOORBELL_ASSIGNMENT;
560
561struct amdgpu_doorbell {
562 /* doorbell mmio */
563 resource_size_t base;
564 resource_size_t size;
565 u32 __iomem *ptr;
566 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
567};
568
Ken Wang39807b92016-03-18 15:41:42 +0800569/*
570 * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
571 */
572typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
573{
574 /*
575 * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
576 * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
577 * Compute related doorbells are allocated from 0x00 to 0x8a
578 */
579
580
581 /* kernel scheduling */
582 AMDGPU_DOORBELL64_KIQ = 0x00,
583
584 /* HSA interface queue and debug queue */
585 AMDGPU_DOORBELL64_HIQ = 0x01,
586 AMDGPU_DOORBELL64_DIQ = 0x02,
587
588 /* Compute engines */
589 AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
590 AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
591 AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
592 AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
593 AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
594 AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
595 AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
596 AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
597
598 /* User queue doorbell range (128 doorbells) */
599 AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
600 AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
601
602 /* Graphics engine */
603 AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
604
605 /*
606 * Other graphics doorbells can be allocated here: from 0x8c to 0xef
607 * Graphics voltage island aperture 1
608 * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
609 */
610
611 /* sDMA engines */
612 AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
613 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
614 AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
615 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
616
617 /* Interrupt handler */
618 AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
619 AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
620 AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
621
Monk Liue6b3ecb2016-12-30 16:18:56 +0800622 /* VCN engine use 32 bits doorbell */
623 AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
624 AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
625 AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
626 AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
627
628 /* overlap the doorbell assignment with VCN as they are mutually exclusive
629 * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
630 */
Frank Min4ed11d72017-06-12 10:57:43 +0800631 AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8,
632 AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9,
633 AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA,
634 AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB,
Monk Liue6b3ecb2016-12-30 16:18:56 +0800635
Frank Min4ed11d72017-06-12 10:57:43 +0800636 AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC,
637 AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD,
638 AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE,
639 AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF,
Ken Wang39807b92016-03-18 15:41:42 +0800640
641 AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
642 AMDGPU_DOORBELL64_INVALID = 0xFFFF
643} AMDGPU_DOORBELL64_ASSIGNMENT;
644
645
Alex Deucher97b2e202015-04-20 16:51:00 -0400646void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
647 phys_addr_t *aperture_base,
648 size_t *aperture_size,
649 size_t *start_offset);
650
651/*
652 * IRQS.
653 */
654
655struct amdgpu_flip_work {
Michel Dänzer325cbba2016-08-04 12:39:37 +0900656 struct delayed_work flip_work;
Alex Deucher97b2e202015-04-20 16:51:00 -0400657 struct work_struct unpin_work;
658 struct amdgpu_device *adev;
659 int crtc_id;
Michel Dänzer325cbba2016-08-04 12:39:37 +0900660 u32 target_vblank;
Alex Deucher97b2e202015-04-20 16:51:00 -0400661 uint64_t base;
662 struct drm_pending_vblank_event *event;
Christian König765e7fb2016-09-15 15:06:50 +0200663 struct amdgpu_bo *old_abo;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100664 struct dma_fence *excl;
Christian König1ffd2652015-08-11 17:29:52 +0200665 unsigned shared_count;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100666 struct dma_fence **shared;
667 struct dma_fence_cb cb;
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400668 bool async;
Alex Deucher97b2e202015-04-20 16:51:00 -0400669};
670
671
672/*
673 * CP & rings.
674 */
675
676struct amdgpu_ib {
677 struct amdgpu_sa_bo *sa_bo;
678 uint32_t length_dw;
679 uint64_t gpu_addr;
680 uint32_t *ptr;
Jammy Zhoude807f82015-05-11 23:41:41 +0800681 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400682};
683
Nils Wallménius62250a92016-04-10 16:30:00 +0200684extern const struct amd_sched_backend_ops amdgpu_sched_ops;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800685
Christian König50838c82016-02-03 13:44:52 +0100686int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
Monk Liuc5637832016-04-19 20:11:32 +0800687 struct amdgpu_job **job, struct amdgpu_vm *vm);
Christian Königd71518b2016-02-01 12:20:25 +0100688int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
689 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800690
Christian Königa5fb4ec2016-06-29 15:10:31 +0200691void amdgpu_job_free_resources(struct amdgpu_job *job);
Christian König50838c82016-02-03 13:44:52 +0100692void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100693int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100694 struct amd_sched_entity *entity, void *owner,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100695 struct dma_fence **f);
Christian König8b4fb002015-11-15 16:04:16 +0100696
Alex Deucher97b2e202015-04-20 16:51:00 -0400697/*
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500698 * Queue manager
699 */
700struct amdgpu_queue_mapper {
701 int hw_ip;
702 struct mutex lock;
703 /* protected by lock */
704 struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
705};
706
707struct amdgpu_queue_mgr {
708 struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
709};
710
711int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
712 struct amdgpu_queue_mgr *mgr);
713int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
714 struct amdgpu_queue_mgr *mgr);
715int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
716 struct amdgpu_queue_mgr *mgr,
717 int hw_ip, int instance, int ring,
718 struct amdgpu_ring **out_ring);
719
720/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400721 * context related structures
722 */
723
Christian König21c16bf2015-07-07 17:24:49 +0200724struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200725 uint64_t sequence;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100726 struct dma_fence **fences;
Christian König91404fb2015-08-05 18:33:21 +0200727 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200728};
729
Alex Deucher97b2e202015-04-20 16:51:00 -0400730struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400731 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800732 struct amdgpu_device *adev;
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500733 struct amdgpu_queue_mgr queue_mgr;
Alex Deucher0b492a42015-08-16 22:48:26 -0400734 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +0200735 spinlock_t ring_lock;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100736 struct dma_fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +0200737 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Monk Liu753ad492016-08-26 13:28:28 +0800738 bool preamble_presented;
Alex Deucher97b2e202015-04-20 16:51:00 -0400739};
740
741struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -0400742 struct amdgpu_device *adev;
743 struct mutex lock;
744 /* protected by lock */
745 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -0400746};
747
Alex Deucher0b492a42015-08-16 22:48:26 -0400748struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
749int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
750
Monk Liueb01abc2017-09-15 13:40:31 +0800751int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
752 struct dma_fence *fence, uint64_t *seq);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100753struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
Christian König21c16bf2015-07-07 17:24:49 +0200754 struct amdgpu_ring *ring, uint64_t seq);
755
Alex Deucher0b492a42015-08-16 22:48:26 -0400756int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
757 struct drm_file *filp);
758
Christian Königefd4ccb2015-08-04 16:20:31 +0200759void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
760void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -0400761
Alex Deucher97b2e202015-04-20 16:51:00 -0400762/*
763 * file private structure
764 */
765
766struct amdgpu_fpriv {
767 struct amdgpu_vm vm;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800768 struct amdgpu_bo_va *prt_va;
Christian König0f4b3c62017-07-31 15:32:40 +0200769 struct amdgpu_bo_va *csa_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400770 struct mutex bo_list_lock;
771 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -0400772 struct amdgpu_ctx_mgr ctx_mgr;
Chunming Zhouf1892132017-05-15 16:48:27 +0800773 u32 vram_lost_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -0400774};
775
776/*
777 * residency list
778 */
Christian König9124a392017-07-21 00:16:21 +0200779struct amdgpu_bo_list_entry {
780 struct amdgpu_bo *robj;
781 struct ttm_validate_buffer tv;
782 struct amdgpu_bo_va *bo_va;
783 uint32_t priority;
784 struct page **user_pages;
785 int user_invalidated;
786};
Alex Deucher97b2e202015-04-20 16:51:00 -0400787
788struct amdgpu_bo_list {
789 struct mutex lock;
Alex Xie5ac55622017-06-16 09:07:29 -0400790 struct rcu_head rhead;
791 struct kref refcount;
Alex Deucher97b2e202015-04-20 16:51:00 -0400792 struct amdgpu_bo *gds_obj;
793 struct amdgpu_bo *gws_obj;
794 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +0100795 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400796 unsigned num_entries;
797 struct amdgpu_bo_list_entry *array;
798};
799
800struct amdgpu_bo_list *
801amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +0100802void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
803 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -0400804void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
805void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
806
807/*
808 * GFX stuff
809 */
810#include "clearstate_defs.h"
811
Alex Deucher79e54122016-04-08 15:45:13 -0400812struct amdgpu_rlc_funcs {
813 void (*enter_safe_mode)(struct amdgpu_device *adev);
814 void (*exit_safe_mode)(struct amdgpu_device *adev);
815};
816
Alex Deucher97b2e202015-04-20 16:51:00 -0400817struct amdgpu_rlc {
818 /* for power gating */
819 struct amdgpu_bo *save_restore_obj;
820 uint64_t save_restore_gpu_addr;
821 volatile uint32_t *sr_ptr;
822 const u32 *reg_list;
823 u32 reg_list_size;
824 /* for clear state */
825 struct amdgpu_bo *clear_state_obj;
826 uint64_t clear_state_gpu_addr;
827 volatile uint32_t *cs_ptr;
828 const struct cs_section_def *cs_data;
829 u32 clear_state_size;
830 /* for cp tables */
831 struct amdgpu_bo *cp_table_obj;
832 uint64_t cp_table_gpu_addr;
833 volatile uint32_t *cp_table_ptr;
834 u32 cp_table_size;
Alex Deucher79e54122016-04-08 15:45:13 -0400835
836 /* safe mode for updating CG/PG state */
837 bool in_safe_mode;
838 const struct amdgpu_rlc_funcs *funcs;
Eric Huang2b6cd972016-04-14 17:26:07 -0400839
840 /* for firmware data */
841 u32 save_and_restore_offset;
842 u32 clear_state_descriptor_offset;
843 u32 avail_scratch_ram_locations;
844 u32 reg_restore_list_size;
845 u32 reg_list_format_start;
846 u32 reg_list_format_separate_start;
847 u32 starting_offsets_start;
848 u32 reg_list_format_size_bytes;
849 u32 reg_list_size_bytes;
850
851 u32 *register_list_format;
852 u32 *register_restore;
Alex Deucher97b2e202015-04-20 16:51:00 -0400853};
854
Andres Rodriguez78c16832017-02-02 00:38:22 -0500855#define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
856
Alex Deucher97b2e202015-04-20 16:51:00 -0400857struct amdgpu_mec {
858 struct amdgpu_bo *hpd_eop_obj;
859 u64 hpd_eop_gpu_addr;
Ken Wangb1023572017-03-03 17:59:39 -0500860 struct amdgpu_bo *mec_fw_obj;
861 u64 mec_fw_gpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400862 u32 num_mec;
Andres Rodriguez42794b22017-02-01 19:08:23 -0500863 u32 num_pipe_per_mec;
864 u32 num_queue_per_pipe;
Xiangliang Yu59a82d72017-02-17 16:03:10 +0800865 void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
Andres Rodriguez78c16832017-02-02 00:38:22 -0500866
867 /* These are the resources for which amdgpu takes ownership */
868 DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
Alex Deucher97b2e202015-04-20 16:51:00 -0400869};
870
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800871struct amdgpu_kiq {
872 u64 eop_gpu_addr;
873 struct amdgpu_bo *eop_obj;
Shaoyun Liucdf6adb2017-04-28 17:18:26 -0400874 struct mutex ring_mutex;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800875 struct amdgpu_ring ring;
876 struct amdgpu_irq_src irq;
877};
878
Alex Deucher97b2e202015-04-20 16:51:00 -0400879/*
880 * GPU scratch registers structures, functions & helpers
881 */
882struct amdgpu_scratch {
883 unsigned num_reg;
884 uint32_t reg_base;
Nils Wallménius50261152017-01-16 21:56:48 +0100885 uint32_t free_mask;
Alex Deucher97b2e202015-04-20 16:51:00 -0400886};
887
888/*
889 * GFX configurations
890 */
Alex Deuchere3fa7632016-10-10 10:56:21 -0400891#define AMDGPU_GFX_MAX_SE 4
892#define AMDGPU_GFX_MAX_SH_PER_SE 2
893
894struct amdgpu_rb_config {
895 uint32_t rb_backend_disable;
896 uint32_t user_rb_backend_disable;
897 uint32_t raster_config;
898 uint32_t raster_config_1;
899};
900
Andrey Grodzovskyd0e95752016-12-12 13:40:37 -0500901struct gb_addr_config {
902 uint16_t pipe_interleave_size;
903 uint8_t num_pipes;
904 uint8_t max_compress_frags;
905 uint8_t num_banks;
906 uint8_t num_se;
907 uint8_t num_rb_per_se;
908};
909
Junwei Zhangea323f82017-02-21 10:32:37 +0800910struct amdgpu_gfx_config {
Alex Deucher97b2e202015-04-20 16:51:00 -0400911 unsigned max_shader_engines;
912 unsigned max_tile_pipes;
913 unsigned max_cu_per_sh;
914 unsigned max_sh_per_se;
915 unsigned max_backends_per_se;
916 unsigned max_texture_channel_caches;
917 unsigned max_gprs;
918 unsigned max_gs_threads;
919 unsigned max_hw_contexts;
920 unsigned sc_prim_fifo_size_frontend;
921 unsigned sc_prim_fifo_size_backend;
922 unsigned sc_hiz_tile_fifo_size;
923 unsigned sc_earlyz_tile_fifo_size;
924
925 unsigned num_tile_pipes;
926 unsigned backend_enable_mask;
927 unsigned mem_max_burst_length_bytes;
928 unsigned mem_row_size_in_kb;
929 unsigned shader_engine_tile_size;
930 unsigned num_gpus;
931 unsigned multi_gpu_tile_size;
932 unsigned mc_arb_ramcfg;
933 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -0500934 unsigned num_rbs;
Junwei Zhang408bfe72017-04-27 11:12:07 +0800935 unsigned gs_vgt_table_depth;
936 unsigned gs_prim_buffer_depth;
Alex Deucher97b2e202015-04-20 16:51:00 -0400937
938 uint32_t tile_mode_array[32];
939 uint32_t macrotile_mode_array[16];
Alex Deuchere3fa7632016-10-10 10:56:21 -0400940
Andrey Grodzovskyd0e95752016-12-12 13:40:37 -0500941 struct gb_addr_config gb_addr_config_fields;
Alex Deuchere3fa7632016-10-10 10:56:21 -0400942 struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
Junwei Zhangdf6e2c42017-02-17 11:05:49 +0800943
944 /* gfx configure feature */
945 uint32_t double_offchip_lds_buf;
Alex Deucher97b2e202015-04-20 16:51:00 -0400946};
947
Alex Deucher7dae69a2016-05-03 16:25:53 -0400948struct amdgpu_cu_info {
Hawking Zhang51fd0372017-06-09 22:30:52 +0800949 uint32_t max_waves_per_simd;
Junwei Zhang408bfe72017-04-27 11:12:07 +0800950 uint32_t wave_front_size;
Hawking Zhang51fd0372017-06-09 22:30:52 +0800951 uint32_t max_scratch_slots_per_cu;
952 uint32_t lds_size;
Flora Cuidbfe85e2017-06-20 11:08:35 +0800953
954 /* total active CU number */
955 uint32_t number;
956 uint32_t ao_cu_mask;
957 uint32_t ao_cu_bitmap[4][4];
Alex Deucher7dae69a2016-05-03 16:25:53 -0400958 uint32_t bitmap[4][4];
959};
960
Alex Deucherb95e31f2016-07-07 15:01:42 -0400961struct amdgpu_gfx_funcs {
962 /* get the gpu clock counter */
963 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
Tom St Denis9559ef52016-06-28 10:26:48 -0400964 void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
Tom St Denis472259f2016-10-14 09:49:09 -0400965 void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
Tom St Denisc5a60ce2016-12-05 11:39:19 -0500966 void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
967 void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
Alex Deucherb95e31f2016-07-07 15:01:42 -0400968};
969
Alex Deucherbce23e02017-03-28 12:52:08 -0400970struct amdgpu_ngg_buf {
971 struct amdgpu_bo *bo;
972 uint64_t gpu_addr;
973 uint32_t size;
974 uint32_t bo_size;
975};
976
977enum {
Guenter Roeckaf8baf12017-05-03 23:49:18 -0700978 NGG_PRIM = 0,
979 NGG_POS,
980 NGG_CNTL,
981 NGG_PARAM,
Alex Deucherbce23e02017-03-28 12:52:08 -0400982 NGG_BUF_MAX
983};
984
985struct amdgpu_ngg {
986 struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
987 uint32_t gds_reserve_addr;
988 uint32_t gds_reserve_size;
989 bool init;
990};
991
Alex Deucher97b2e202015-04-20 16:51:00 -0400992struct amdgpu_gfx {
993 struct mutex gpu_clock_mutex;
Junwei Zhangea323f82017-02-21 10:32:37 +0800994 struct amdgpu_gfx_config config;
Alex Deucher97b2e202015-04-20 16:51:00 -0400995 struct amdgpu_rlc rlc;
996 struct amdgpu_mec mec;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800997 struct amdgpu_kiq kiq;
Alex Deucher97b2e202015-04-20 16:51:00 -0400998 struct amdgpu_scratch scratch;
999 const struct firmware *me_fw; /* ME firmware */
1000 uint32_t me_fw_version;
1001 const struct firmware *pfp_fw; /* PFP firmware */
1002 uint32_t pfp_fw_version;
1003 const struct firmware *ce_fw; /* CE firmware */
1004 uint32_t ce_fw_version;
1005 const struct firmware *rlc_fw; /* RLC firmware */
1006 uint32_t rlc_fw_version;
1007 const struct firmware *mec_fw; /* MEC firmware */
1008 uint32_t mec_fw_version;
1009 const struct firmware *mec2_fw; /* MEC2 firmware */
1010 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001011 uint32_t me_feature_version;
1012 uint32_t ce_feature_version;
1013 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001014 uint32_t rlc_feature_version;
1015 uint32_t mec_feature_version;
1016 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001017 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1018 unsigned num_gfx_rings;
1019 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1020 unsigned num_compute_rings;
1021 struct amdgpu_irq_src eop_irq;
1022 struct amdgpu_irq_src priv_reg_irq;
1023 struct amdgpu_irq_src priv_inst_irq;
1024 /* gfx status */
Alex Deucher7dae69a2016-05-03 16:25:53 -04001025 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001026 /* ce ram size*/
Alex Deucher7dae69a2016-05-03 16:25:53 -04001027 unsigned ce_ram_size;
1028 struct amdgpu_cu_info cu_info;
Alex Deucherb95e31f2016-07-07 15:01:42 -04001029 const struct amdgpu_gfx_funcs *funcs;
Chunming Zhou3d7c6382016-07-15 11:28:30 +08001030
1031 /* reset mask */
1032 uint32_t grbm_soft_reset;
1033 uint32_t srbm_soft_reset;
David Panaritib4e40672017-03-28 12:57:31 -04001034 /* s3/s4 mask */
1035 bool in_suspend;
Alex Deucherbce23e02017-03-28 12:52:08 -04001036 /* NGG */
1037 struct amdgpu_ngg ngg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001038};
1039
Christian Königb07c60c2016-01-31 12:29:04 +01001040int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001041 unsigned size, struct amdgpu_ib *ib);
Christian König4d9c5142016-05-03 18:46:19 +02001042void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001043 struct dma_fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +01001044int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001045 struct amdgpu_ib *ibs, struct amdgpu_job *job,
1046 struct dma_fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001047int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1048void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1049int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001050
1051/*
1052 * CS.
1053 */
1054struct amdgpu_cs_chunk {
1055 uint32_t chunk_id;
1056 uint32_t length_dw;
Christian König758ac172016-05-06 22:14:00 +02001057 void *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -04001058};
1059
1060struct amdgpu_cs_parser {
1061 struct amdgpu_device *adev;
1062 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001063 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +01001064
Alex Deucher97b2e202015-04-20 16:51:00 -04001065 /* chunks */
1066 unsigned nchunks;
1067 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001068
Christian König50838c82016-02-03 13:44:52 +01001069 /* scheduler job object */
1070 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001071
Christian Königc3cca412015-12-15 14:41:33 +01001072 /* buffer objects */
1073 struct ww_acquire_ctx ticket;
1074 struct amdgpu_bo_list *bo_list;
Christian König3fe89772017-09-12 14:25:14 -04001075 struct amdgpu_mn *mn;
Christian Königc3cca412015-12-15 14:41:33 +01001076 struct amdgpu_bo_list_entry vm_pd;
1077 struct list_head validated;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001078 struct dma_fence *fence;
Christian Königc3cca412015-12-15 14:41:33 +01001079 uint64_t bytes_moved_threshold;
John Brooks00f06b22017-06-27 22:33:18 -04001080 uint64_t bytes_moved_vis_threshold;
Christian Königc3cca412015-12-15 14:41:33 +01001081 uint64_t bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -04001082 uint64_t bytes_moved_vis;
Christian König662bfa62016-09-01 12:13:18 +02001083 struct amdgpu_bo_list_entry *evictable;
Alex Deucher97b2e202015-04-20 16:51:00 -04001084
1085 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001086 struct amdgpu_bo_list_entry uf_entry;
Dave Airlie660e8552017-03-13 22:18:15 +00001087
1088 unsigned num_post_dep_syncobjs;
1089 struct drm_syncobj **post_dep_syncobjs;
Alex Deucher97b2e202015-04-20 16:51:00 -04001090};
1091
Monk Liu753ad492016-08-26 13:28:28 +08001092#define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
1093#define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
1094#define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
1095
Chunming Zhoubb977d32015-08-18 15:16:40 +08001096struct amdgpu_job {
1097 struct amd_sched_job base;
1098 struct amdgpu_device *adev;
Christian Königedf600d2016-05-03 15:54:54 +02001099 struct amdgpu_vm *vm;
Christian Königb07c60c2016-01-31 12:29:04 +01001100 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001101 struct amdgpu_sync sync;
Chunming Zhoua340c7b2017-05-18 15:19:03 +08001102 struct amdgpu_sync dep_sync;
Chunming Zhoudf83d1e2017-05-09 15:50:22 +08001103 struct amdgpu_sync sched_sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001104 struct amdgpu_ib *ibs;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001105 struct dma_fence *fence; /* the hw fence */
Monk Liu753ad492016-08-26 13:28:28 +08001106 uint32_t preamble_status;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001107 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001108 void *owner;
Monk Liu3aecd242016-08-25 15:40:48 +08001109 uint64_t fence_ctx; /* the fence_context this job uses */
Chunming Zhoufd53be32016-07-01 17:59:01 +08001110 bool vm_needs_flush;
Christian Königd88bf582016-05-06 17:50:03 +02001111 unsigned vm_id;
1112 uint64_t vm_pd_addr;
1113 uint32_t gds_base, gds_size;
1114 uint32_t gws_base, gws_size;
1115 uint32_t oa_base, oa_size;
Christian König758ac172016-05-06 22:14:00 +02001116
1117 /* user fence handling */
Christian Königb5f5acb2016-06-29 13:26:41 +02001118 uint64_t uf_addr;
Christian König758ac172016-05-06 22:14:00 +02001119 uint64_t uf_sequence;
1120
Chunming Zhoubb977d32015-08-18 15:16:40 +08001121};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001122#define to_amdgpu_job(sched_job) \
1123 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001124
Christian König7270f832016-01-31 11:00:41 +01001125static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1126 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001127{
Christian König50838c82016-02-03 13:44:52 +01001128 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001129}
1130
Christian König7270f832016-01-31 11:00:41 +01001131static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1132 uint32_t ib_idx, int idx,
1133 uint32_t value)
1134{
Christian König50838c82016-02-03 13:44:52 +01001135 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001136}
1137
Alex Deucher97b2e202015-04-20 16:51:00 -04001138/*
1139 * Writeback
1140 */
1141#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1142
1143struct amdgpu_wb {
1144 struct amdgpu_bo *wb_obj;
1145 volatile uint32_t *wb;
1146 uint64_t gpu_addr;
1147 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1148 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1149};
1150
1151int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1152void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1153
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001154void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1155
Alex Deucher97b2e202015-04-20 16:51:00 -04001156/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001157 * SDMA
1158 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001159struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001160 /* SDMA firmware */
1161 const struct firmware *fw;
1162 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001163 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001164
1165 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001166 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001167};
1168
Alex Deucherc113ea12015-10-08 16:30:37 -04001169struct amdgpu_sdma {
1170 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
Ken Wang30d15742016-01-19 14:05:23 +08001171#ifdef CONFIG_DRM_AMDGPU_SI
1172 //SI DMA has a difference trap irq number for the second engine
1173 struct amdgpu_irq_src trap_irq_1;
1174#endif
Alex Deucherc113ea12015-10-08 16:30:37 -04001175 struct amdgpu_irq_src trap_irq;
1176 struct amdgpu_irq_src illegal_inst_irq;
Christian Königedf600d2016-05-03 15:54:54 +02001177 int num_instances;
Chunming Zhoue702a682016-07-13 10:28:56 +08001178 uint32_t srbm_soft_reset;
Alex Deucherc113ea12015-10-08 16:30:37 -04001179};
1180
Alex Deucher97b2e202015-04-20 16:51:00 -04001181/*
1182 * Firmware
1183 */
Huang Ruie635ee02016-11-01 15:35:38 +08001184enum amdgpu_firmware_load_type {
1185 AMDGPU_FW_LOAD_DIRECT = 0,
1186 AMDGPU_FW_LOAD_SMU,
1187 AMDGPU_FW_LOAD_PSP,
1188};
1189
Alex Deucher97b2e202015-04-20 16:51:00 -04001190struct amdgpu_firmware {
1191 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
Huang Ruie635ee02016-11-01 15:35:38 +08001192 enum amdgpu_firmware_load_type load_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001193 struct amdgpu_bo *fw_buf;
1194 unsigned int fw_size;
Huang Rui2445b222017-03-03 16:20:35 -05001195 unsigned int max_ucodes;
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001196 /* firmwares are loaded by psp instead of smu from vega10 */
1197 const struct amdgpu_psp_funcs *funcs;
1198 struct amdgpu_bo *rbuf;
1199 struct mutex mutex;
Huang Ruiab4fe3e2017-06-05 22:11:59 +08001200
1201 /* gpu info firmware data pointer */
1202 const struct firmware *gpu_info_fw;
Monk Liud59c0262017-09-15 14:35:09 +08001203
1204 void *fw_buf_ptr;
1205 uint64_t fw_buf_mc;
Alex Deucher97b2e202015-04-20 16:51:00 -04001206};
1207
1208/*
1209 * Benchmarking
1210 */
1211void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1212
1213
1214/*
1215 * Testing
1216 */
1217void amdgpu_test_moves(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001218
1219/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001220 * Debugfs
1221 */
1222struct amdgpu_debugfs {
Nils Wallménius06ab6832016-05-02 12:46:15 -04001223 const struct drm_info_list *files;
Alex Deucher97b2e202015-04-20 16:51:00 -04001224 unsigned num_files;
1225};
1226
1227int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04001228 const struct drm_info_list *files,
Alex Deucher97b2e202015-04-20 16:51:00 -04001229 unsigned nfiles);
1230int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1231
1232#if defined(CONFIG_DEBUG_FS)
1233int amdgpu_debugfs_init(struct drm_minor *minor);
Alex Deucher97b2e202015-04-20 16:51:00 -04001234#endif
1235
Huang Rui50ab2532016-06-12 15:51:09 +08001236int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
1237
Alex Deucher97b2e202015-04-20 16:51:00 -04001238/*
1239 * amdgpu smumgr functions
1240 */
1241struct amdgpu_smumgr_funcs {
1242 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1243 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1244 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1245};
1246
1247/*
1248 * amdgpu smumgr
1249 */
1250struct amdgpu_smumgr {
1251 struct amdgpu_bo *toc_buf;
1252 struct amdgpu_bo *smu_buf;
1253 /* asic priv smu data */
1254 void *priv;
1255 spinlock_t smu_lock;
1256 /* smumgr functions */
1257 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1258 /* ucode loading complete flag */
1259 uint32_t fw_flags;
1260};
1261
1262/*
1263 * ASIC specific register table accessible by UMD
1264 */
1265struct amdgpu_allowed_register_entry {
1266 uint32_t reg_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001267 bool grbm_indexed;
1268};
1269
Alex Deucher97b2e202015-04-20 16:51:00 -04001270/*
1271 * ASIC specific functions.
1272 */
1273struct amdgpu_asic_funcs {
1274 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001275 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1276 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001277 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1278 u32 sh_num, u32 reg_offset, u32 *value);
1279 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1280 int (*reset)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001281 /* get the reference clock */
1282 u32 (*get_xclk)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001283 /* MM block clocks */
1284 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1285 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001286 /* static power management */
1287 int (*get_pcie_lanes)(struct amdgpu_device *adev);
1288 void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
Alex Deucherbbf282d2017-03-03 17:26:10 -05001289 /* get config memsize register */
1290 u32 (*get_config_memsize)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001291};
1292
1293/*
1294 * IOCTL.
1295 */
1296int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1297 struct drm_file *filp);
1298int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1299 struct drm_file *filp);
1300
1301int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1302 struct drm_file *filp);
1303int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1304 struct drm_file *filp);
1305int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1306 struct drm_file *filp);
1307int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1308 struct drm_file *filp);
1309int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1310 struct drm_file *filp);
1311int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1312 struct drm_file *filp);
1313int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001314int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
1315 struct drm_file *filp);
Alex Deucher97b2e202015-04-20 16:51:00 -04001316int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001317int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1318 struct drm_file *filp);
Alex Deucher97b2e202015-04-20 16:51:00 -04001319
1320int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1321 struct drm_file *filp);
1322
1323/* VRAM scratch page for HDP bug, default vram page */
1324struct amdgpu_vram_scratch {
1325 struct amdgpu_bo *robj;
1326 volatile uint32_t *ptr;
1327 u64 gpu_addr;
1328};
1329
1330/*
1331 * ACPI
1332 */
1333struct amdgpu_atif_notification_cfg {
1334 bool enabled;
1335 int command_code;
1336};
1337
1338struct amdgpu_atif_notifications {
1339 bool display_switch;
1340 bool expansion_mode_change;
1341 bool thermal_state;
1342 bool forced_power_state;
1343 bool system_power_state;
1344 bool display_conf_change;
1345 bool px_gfx_switch;
1346 bool brightness_change;
1347 bool dgpu_display_event;
1348};
1349
1350struct amdgpu_atif_functions {
1351 bool system_params;
1352 bool sbios_requests;
1353 bool select_active_disp;
1354 bool lid_state;
1355 bool get_tv_standard;
1356 bool set_tv_standard;
1357 bool get_panel_expansion_mode;
1358 bool set_panel_expansion_mode;
1359 bool temperature_change;
1360 bool graphics_device_types;
1361};
1362
1363struct amdgpu_atif {
1364 struct amdgpu_atif_notifications notifications;
1365 struct amdgpu_atif_functions functions;
1366 struct amdgpu_atif_notification_cfg notification_cfg;
1367 struct amdgpu_encoder *encoder_for_bl;
1368};
1369
1370struct amdgpu_atcs_functions {
1371 bool get_ext_state;
1372 bool pcie_perf_req;
1373 bool pcie_dev_rdy;
1374 bool pcie_bus_width;
1375};
1376
1377struct amdgpu_atcs {
1378 struct amdgpu_atcs_functions functions;
1379};
1380
Alex Deucher97b2e202015-04-20 16:51:00 -04001381/*
Horace Chena05502e2017-09-29 14:41:57 +08001382 * Firmware VRAM reservation
1383 */
1384struct amdgpu_fw_vram_usage {
1385 u64 start_offset;
1386 u64 size;
1387 struct amdgpu_bo *reserved_bo;
1388 void *va;
1389};
1390
1391int amdgpu_fw_reserve_vram_init(struct amdgpu_device *adev);
1392
1393/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001394 * CGS
1395 */
Dave Airlie110e6f22016-04-12 13:25:48 +10001396struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1397void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001398
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001399/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001400 * Core structure, functions and helpers.
1401 */
1402typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1403typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1404
1405typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1406typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1407
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001408#define AMDGPU_RESET_MAGIC_NUM 64
Alex Deucher97b2e202015-04-20 16:51:00 -04001409struct amdgpu_device {
1410 struct device *dev;
1411 struct drm_device *ddev;
1412 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001413
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001414#ifdef CONFIG_DRM_AMD_ACP
1415 struct amdgpu_acp acp;
1416#endif
1417
Alex Deucher97b2e202015-04-20 16:51:00 -04001418 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001419 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001420 uint32_t family;
1421 uint32_t rev_id;
1422 uint32_t external_rev_id;
1423 unsigned long flags;
1424 int usec_timeout;
1425 const struct amdgpu_asic_funcs *asic_funcs;
1426 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001427 bool need_dma32;
1428 bool accel_working;
Christian Königedf600d2016-05-03 15:54:54 +02001429 struct work_struct reset_work;
Alex Deucher97b2e202015-04-20 16:51:00 -04001430 struct notifier_block acpi_nb;
1431 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1432 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Christian Königedf600d2016-05-03 15:54:54 +02001433 unsigned debugfs_count;
Alex Deucher97b2e202015-04-20 16:51:00 -04001434#if defined(CONFIG_DEBUG_FS)
Tom St Denisadcec282016-04-15 13:08:44 -04001435 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001436#endif
1437 struct amdgpu_atif atif;
1438 struct amdgpu_atcs atcs;
1439 struct mutex srbm_mutex;
1440 /* GRBM index mutex. Protects concurrent access to GRBM index */
1441 struct mutex grbm_idx_mutex;
1442 struct dev_pm_domain vga_pm_domain;
1443 bool have_disp_power_ref;
1444
1445 /* BIOS */
Alex Deucher0cdd5002017-02-13 16:01:58 -05001446 bool is_atom_fw;
Alex Deucher97b2e202015-04-20 16:51:00 -04001447 uint8_t *bios;
Evan Quana9f5db92016-12-07 09:56:46 +08001448 uint32_t bios_size;
Kent Russell5af2c102017-08-08 07:48:01 -04001449 struct amdgpu_bo *stolen_vga_memory;
Alex Deuchera5bde2f2016-09-23 16:23:41 -04001450 uint32_t bios_scratch_reg_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001451 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1452
1453 /* Register/doorbell mmio */
1454 resource_size_t rmmio_base;
1455 resource_size_t rmmio_size;
1456 void __iomem *rmmio;
1457 /* protects concurrent MM_INDEX/DATA based register access */
1458 spinlock_t mmio_idx_lock;
1459 /* protects concurrent SMC based register access */
1460 spinlock_t smc_idx_lock;
1461 amdgpu_rreg_t smc_rreg;
1462 amdgpu_wreg_t smc_wreg;
1463 /* protects concurrent PCIE register access */
1464 spinlock_t pcie_idx_lock;
1465 amdgpu_rreg_t pcie_rreg;
1466 amdgpu_wreg_t pcie_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08001467 amdgpu_rreg_t pciep_rreg;
1468 amdgpu_wreg_t pciep_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001469 /* protects concurrent UVD register access */
1470 spinlock_t uvd_ctx_idx_lock;
1471 amdgpu_rreg_t uvd_ctx_rreg;
1472 amdgpu_wreg_t uvd_ctx_wreg;
1473 /* protects concurrent DIDT register access */
1474 spinlock_t didt_idx_lock;
1475 amdgpu_rreg_t didt_rreg;
1476 amdgpu_wreg_t didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001477 /* protects concurrent gc_cac register access */
1478 spinlock_t gc_cac_idx_lock;
1479 amdgpu_rreg_t gc_cac_rreg;
1480 amdgpu_wreg_t gc_cac_wreg;
Evan Quan16abb5d2017-07-04 09:21:50 +08001481 /* protects concurrent se_cac register access */
1482 spinlock_t se_cac_idx_lock;
1483 amdgpu_rreg_t se_cac_rreg;
1484 amdgpu_wreg_t se_cac_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001485 /* protects concurrent ENDPOINT (audio) register access */
1486 spinlock_t audio_endpt_idx_lock;
1487 amdgpu_block_rreg_t audio_endpt_rreg;
1488 amdgpu_block_wreg_t audio_endpt_wreg;
1489 void __iomem *rio_mem;
1490 resource_size_t rio_mem_size;
1491 struct amdgpu_doorbell doorbell;
1492
1493 /* clock/pll info */
1494 struct amdgpu_clock clock;
1495
1496 /* MC */
1497 struct amdgpu_mc mc;
1498 struct amdgpu_gart gart;
1499 struct amdgpu_dummy_page dummy_page;
1500 struct amdgpu_vm_manager vm_manager;
Alex Xiee60f8db2017-03-09 11:36:26 -05001501 struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001502
1503 /* memory management */
1504 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04001505 struct amdgpu_vram_scratch vram_scratch;
1506 struct amdgpu_wb wb;
Alex Deucher97b2e202015-04-20 16:51:00 -04001507 atomic64_t num_bytes_moved;
Christian Königdbd5ed62016-06-21 16:28:14 +02001508 atomic64_t num_evictions;
Marek Olšák68e2c5f2017-05-17 20:05:08 +02001509 atomic64_t num_vram_cpu_page_faults;
Marek Olšákd94aed52015-05-05 21:13:49 +02001510 atomic_t gpu_reset_counter;
Chunming Zhouf1892132017-05-15 16:48:27 +08001511 atomic_t vram_lost_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04001512
Marek Olšák95844d22016-08-17 23:49:27 +02001513 /* data for buffer migration throttling */
1514 struct {
1515 spinlock_t lock;
1516 s64 last_update_us;
1517 s64 accum_us; /* accumulated microseconds */
John Brooks00f06b22017-06-27 22:33:18 -04001518 s64 accum_us_vis; /* for visible VRAM */
Marek Olšák95844d22016-08-17 23:49:27 +02001519 u32 log2_max_MBps;
1520 } mm_stats;
1521
Alex Deucher97b2e202015-04-20 16:51:00 -04001522 /* display */
Emily Deng9accf2f2016-08-10 16:01:25 +08001523 bool enable_virtual_display;
Alex Deucher97b2e202015-04-20 16:51:00 -04001524 struct amdgpu_mode_info mode_info;
1525 struct work_struct hotplug_work;
1526 struct amdgpu_irq_src crtc_irq;
1527 struct amdgpu_irq_src pageflip_irq;
1528 struct amdgpu_irq_src hpd_irq;
1529
1530 /* rings */
Christian König76bf0db2016-06-01 15:10:02 +02001531 u64 fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04001532 unsigned num_rings;
1533 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
1534 bool ib_pool_ready;
1535 struct amdgpu_sa_manager ring_tmp_bo;
1536
1537 /* interrupts */
1538 struct amdgpu_irq irq;
1539
Alex Deucher1f7371b2015-12-02 17:46:21 -05001540 /* powerplay */
1541 struct amd_powerplay powerplay;
Eric Huangf3898ea2015-12-11 16:24:34 -05001542 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05001543
Alex Deucher97b2e202015-04-20 16:51:00 -04001544 /* dpm */
1545 struct amdgpu_pm pm;
1546 u32 cg_flags;
1547 u32 pg_flags;
1548
1549 /* amdgpu smumgr */
1550 struct amdgpu_smumgr smu;
1551
1552 /* gfx */
1553 struct amdgpu_gfx gfx;
1554
1555 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04001556 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04001557
Leo Liu95d09062016-12-21 13:21:52 -05001558 union {
1559 struct {
1560 /* uvd */
1561 struct amdgpu_uvd uvd;
Alex Deucher97b2e202015-04-20 16:51:00 -04001562
Leo Liu95d09062016-12-21 13:21:52 -05001563 /* vce */
1564 struct amdgpu_vce vce;
1565 };
1566
1567 /* vcn */
1568 struct amdgpu_vcn vcn;
1569 };
Alex Deucher97b2e202015-04-20 16:51:00 -04001570
1571 /* firmwares */
1572 struct amdgpu_firmware firmware;
1573
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001574 /* PSP */
1575 struct psp_context psp;
1576
Alex Deucher97b2e202015-04-20 16:51:00 -04001577 /* GDS */
1578 struct amdgpu_gds gds;
1579
Alex Deuchera1255102016-10-13 17:41:13 -04001580 struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
Alex Deucher97b2e202015-04-20 16:51:00 -04001581 int num_ip_blocks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001582 struct mutex mn_lock;
1583 DECLARE_HASHTABLE(mn_hash, 7);
1584
1585 /* tracking pinned memory */
1586 u64 vram_pin_size;
Chunming Zhoue131b912016-04-05 10:48:48 +08001587 u64 invisible_pin_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001588 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03001589
1590 /* amdkfd interface */
1591 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08001592
Shirish S2dc80b02017-05-25 10:05:25 +05301593 /* delayed work_func for deferring clockgating during resume */
1594 struct delayed_work late_init_work;
1595
Xiangliang Yu5a5099c2017-01-09 18:06:57 -05001596 struct amdgpu_virt virt;
Horace Chena05502e2017-09-29 14:41:57 +08001597 /* firmware VRAM reservation */
1598 struct amdgpu_fw_vram_usage fw_vram_usage;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08001599
1600 /* link all shadow bo */
1601 struct list_head shadow_list;
1602 struct mutex shadow_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001603 /* link all gtt */
1604 spinlock_t gtt_list_lock;
1605 struct list_head gtt_list;
Andres Rodriguez795f2812017-03-06 16:27:55 -05001606 /* keep an lru list of rings by HW IP */
1607 struct list_head ring_lru_list;
1608 spinlock_t ring_lru_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001609
Jim Quc836fec2017-02-10 15:59:59 +08001610 /* record hw reset is performed */
1611 bool has_hw_reset;
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001612 u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
Jim Quc836fec2017-02-10 15:59:59 +08001613
Ken Wang47ed4e12017-07-04 13:11:52 +08001614 /* record last mm index being written through WREG32*/
1615 unsigned long last_mm_index;
Monk Liu3224a12b2017-09-15 18:57:12 +08001616 bool in_sriov_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001617};
1618
Christian Königa7d64de2016-09-15 14:58:48 +02001619static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
1620{
1621 return container_of(bdev, struct amdgpu_device, mman.bdev);
1622}
1623
Alex Deucher97b2e202015-04-20 16:51:00 -04001624int amdgpu_device_init(struct amdgpu_device *adev,
1625 struct drm_device *ddev,
1626 struct pci_dev *pdev,
1627 uint32_t flags);
1628void amdgpu_device_fini(struct amdgpu_device *adev);
1629int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1630
1631uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
Monk Liu15d72fd2017-01-25 15:07:40 +08001632 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001633void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
Monk Liu15d72fd2017-01-25 15:07:40 +08001634 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001635u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
1636void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
1637
1638u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
1639void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
Ken Wang832be402016-03-18 15:23:08 +08001640u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
1641void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
Alex Deucher97b2e202015-04-20 16:51:00 -04001642
1643/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001644 * Registers read & write functions.
1645 */
Monk Liu15d72fd2017-01-25 15:07:40 +08001646
1647#define AMDGPU_REGS_IDX (1<<0)
1648#define AMDGPU_REGS_NO_KIQ (1<<1)
1649
1650#define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1651#define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
1652
1653#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
1654#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
1655#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
1656#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
1657#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
Alex Deucher97b2e202015-04-20 16:51:00 -04001658#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1659#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1660#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1661#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
Huang Rui36b9a952016-08-31 13:23:25 +08001662#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1663#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001664#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1665#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1666#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1667#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1668#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1669#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
Rex Zhuccdbb202016-06-08 12:47:41 +08001670#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1671#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
Evan Quan16abb5d2017-07-04 09:21:50 +08001672#define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
1673#define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001674#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1675#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1676#define WREG32_P(reg, val, mask) \
1677 do { \
1678 uint32_t tmp_ = RREG32(reg); \
1679 tmp_ &= (mask); \
1680 tmp_ |= ((val) & ~(mask)); \
1681 WREG32(reg, tmp_); \
1682 } while (0)
1683#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1684#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1685#define WREG32_PLL_P(reg, val, mask) \
1686 do { \
1687 uint32_t tmp_ = RREG32_PLL(reg); \
1688 tmp_ &= (mask); \
1689 tmp_ |= ((val) & ~(mask)); \
1690 WREG32_PLL(reg, tmp_); \
1691 } while (0)
1692#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
1693#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
1694#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
1695
1696#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
1697#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
Ken Wang832be402016-03-18 15:23:08 +08001698#define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
1699#define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001700
1701#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1702#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1703
1704#define REG_SET_FIELD(orig_val, reg, field, field_val) \
1705 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
1706 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1707
1708#define REG_GET_FIELD(value, reg, field) \
1709 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1710
Tom St Denis61cb8ce2016-08-09 10:13:21 -04001711#define WREG32_FIELD(reg, field, val) \
1712 WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1713
Tom St Denisccaf3572017-04-04 09:14:13 -04001714#define WREG32_FIELD_OFFSET(reg, offset, field, val) \
1715 WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1716
Alex Deucher97b2e202015-04-20 16:51:00 -04001717/*
1718 * BIOS helpers.
1719 */
1720#define RBIOS8(i) (adev->bios[i])
1721#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1722#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1723
Alex Deucherc113ea12015-10-08 16:30:37 -04001724static inline struct amdgpu_sdma_instance *
1725amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001726{
1727 struct amdgpu_device *adev = ring->adev;
1728 int i;
1729
Alex Deucherc113ea12015-10-08 16:30:37 -04001730 for (i = 0; i < adev->sdma.num_instances; i++)
1731 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001732 break;
1733
1734 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04001735 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001736 else
1737 return NULL;
1738}
1739
Alex Deucher97b2e202015-04-20 16:51:00 -04001740/*
1741 * ASICs macro.
1742 */
1743#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
1744#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001745#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1746#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1747#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001748#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1749#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1750#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001751#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05001752#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04001753#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
Alex Deucherbbf282d2017-03-03 17:26:10 -05001754#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001755#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
1756#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
Christian Königb1166322017-05-12 15:39:39 +02001757#define amdgpu_gart_get_vm_pde(adev, addr) (adev)->gart.gart_funcs->get_vm_pde((adev), (addr))
Alex Deucher97b2e202015-04-20 16:51:00 -04001758#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königde9ea7b2016-08-12 11:33:30 +02001759#define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
Alex Deucher97b2e202015-04-20 16:51:00 -04001760#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Xie54635452017-02-14 12:22:57 -05001761#define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001762#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
1763#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
Christian Königbbec97a2016-07-05 21:07:17 +02001764#define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
Alex Deucher97b2e202015-04-20 16:51:00 -04001765#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
1766#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
1767#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
Christian Königd88bf582016-05-06 17:50:03 +02001768#define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
Christian Königb8c7b392016-03-01 15:42:52 +01001769#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04001770#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08001771#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001772#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02001773#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08001774#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Monk Liuc2167a62016-08-26 14:12:37 +08001775#define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
Monk Liu753ad492016-08-26 13:28:28 +08001776#define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
Xiangliang Yub6091c12017-01-10 12:53:52 +08001777#define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
1778#define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
Monk Liu3b4d68e2017-05-01 18:09:22 +08001779#define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
Christian König9e5d53092016-01-31 12:20:55 +01001780#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08001781#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
1782#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04001783#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
Felix Kuehling00ecd8a2017-08-26 02:40:45 -04001784#define amdgpu_ih_prescreen_iv(adev) (adev)->irq.ih_funcs->prescreen_iv((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001785#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
1786#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001787#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
1788#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
Alex Deucher97b2e202015-04-20 16:51:00 -04001789#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
1790#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
1791#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
1792#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
1793#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
1794#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
Alex Deuchercb9e59d2016-05-05 16:03:57 -04001795#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
Alex Deucher97b2e202015-04-20 16:51:00 -04001796#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
1797#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
1798#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001799#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001800#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucherb95e31f2016-07-07 15:01:42 -04001801#define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
Tom St Denis9559ef52016-06-28 10:26:48 -04001802#define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
Alex Deucher97b2e202015-04-20 16:51:00 -04001803#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001804#define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
Alex Deucher97b2e202015-04-20 16:51:00 -04001805
1806/* Common functions */
1807int amdgpu_gpu_reset(struct amdgpu_device *adev);
Chunming Zhou3ad81f12016-08-05 17:30:17 +08001808bool amdgpu_need_backup(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001809void amdgpu_pci_config_reset(struct amdgpu_device *adev);
Jim Quc836fec2017-02-10 15:59:59 +08001810bool amdgpu_need_post(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001811void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001812
John Brooks00f06b22017-06-27 22:33:18 -04001813void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
1814 u64 num_vis_bytes);
Christian König765e7fb2016-09-15 15:06:50 +02001815void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
Alex Deucher97b2e202015-04-20 16:51:00 -04001816bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Alex Deucher97b2e202015-04-20 16:51:00 -04001817void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
Christian König6f02a692017-07-07 11:56:59 +02001818void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
Alex Deucher97b2e202015-04-20 16:51:00 -04001819void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
Baoyou Xie9f31a0b02016-09-15 21:43:26 +08001820int amdgpu_ttm_init(struct amdgpu_device *adev);
1821void amdgpu_ttm_fini(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001822void amdgpu_program_register_sequence(struct amdgpu_device *adev,
1823 const u32 *registers,
1824 const u32 array_size);
1825
1826bool amdgpu_device_is_px(struct drm_device *dev);
1827/* atpx handler */
1828#if defined(CONFIG_VGA_SWITCHEROO)
1829void amdgpu_register_atpx_handler(void);
1830void amdgpu_unregister_atpx_handler(void);
Alex Deuchera78fe132016-06-01 13:08:21 -04001831bool amdgpu_has_atpx_dgpu_power_cntl(void);
Alex Deucher2f5af822016-06-02 09:04:01 -04001832bool amdgpu_is_atpx_hybrid(void);
Alex Deucherefc83cf2016-09-14 14:01:41 -04001833bool amdgpu_atpx_dgpu_req_power_for_displays(void);
Alex Xie714f88e2017-04-05 11:07:13 -04001834bool amdgpu_has_atpx(void);
Alex Deucher97b2e202015-04-20 16:51:00 -04001835#else
1836static inline void amdgpu_register_atpx_handler(void) {}
1837static inline void amdgpu_unregister_atpx_handler(void) {}
Alex Deuchera78fe132016-06-01 13:08:21 -04001838static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
Alex Deucher2f5af822016-06-02 09:04:01 -04001839static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
Alex Deucherefc83cf2016-09-14 14:01:41 -04001840static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
Alex Xie714f88e2017-04-05 11:07:13 -04001841static inline bool amdgpu_has_atpx(void) { return false; }
Alex Deucher97b2e202015-04-20 16:51:00 -04001842#endif
1843
1844/*
1845 * KMS
1846 */
1847extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02001848extern const int amdgpu_max_kms_ioctl;
Alex Deucher97b2e202015-04-20 16:51:00 -04001849
Chunming Zhouf1892132017-05-15 16:48:27 +08001850bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
1851 struct amdgpu_fpriv *fpriv);
Alex Deucher97b2e202015-04-20 16:51:00 -04001852int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -02001853void amdgpu_driver_unload_kms(struct drm_device *dev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001854void amdgpu_driver_lastclose_kms(struct drm_device *dev);
1855int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1856void amdgpu_driver_postclose_kms(struct drm_device *dev,
1857 struct drm_file *file_priv);
Alex Deucherfaefba92016-12-06 10:38:29 -05001858int amdgpu_suspend(struct amdgpu_device *adev);
Alex Deucher810ddc32016-08-23 13:25:49 -04001859int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
1860int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02001861u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
1862int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
1863void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
Alex Deucher97b2e202015-04-20 16:51:00 -04001864long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
1865 unsigned long arg);
1866
1867/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001868 * functions used by amdgpu_encoder.c
1869 */
1870struct amdgpu_afmt_acr {
1871 u32 clock;
1872
1873 int n_32khz;
1874 int cts_32khz;
1875
1876 int n_44_1khz;
1877 int cts_44_1khz;
1878
1879 int n_48khz;
1880 int cts_48khz;
1881
1882};
1883
1884struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1885
1886/* amdgpu_acpi.c */
1887#if defined(CONFIG_ACPI)
1888int amdgpu_acpi_init(struct amdgpu_device *adev);
1889void amdgpu_acpi_fini(struct amdgpu_device *adev);
1890bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
1891int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
1892 u8 perf_req, bool advertise);
1893int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1894#else
1895static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
1896static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1897#endif
1898
Christian König9cca0b82017-09-06 16:15:28 +02001899int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1900 uint64_t addr, struct amdgpu_bo **bo,
1901 struct amdgpu_bo_va_mapping **mapping);
Alex Deucher97b2e202015-04-20 16:51:00 -04001902
1903#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04001904#endif