blob: 8106a700681a3e0cde015efd6f17b932733f7443 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Oscar Mateo82e104c2014-07-24 17:04:26 +010037int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010038{
Dave Gordon4f547412014-11-27 11:22:48 +000039 int space = head - tail;
40 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010041 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000042 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043}
44
Dave Gordonebd0fd42014-11-27 11:22:49 +000045void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
46{
47 if (ringbuf->last_retired_head != -1) {
48 ringbuf->head = ringbuf->last_retired_head;
49 ringbuf->last_retired_head = -1;
50 }
51
52 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
53 ringbuf->tail, ringbuf->size);
54}
55
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000056bool intel_engine_stopped(struct intel_engine_cs *engine)
Chris Wilson09246732013-08-10 22:16:32 +010057{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000058 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000059 return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020060}
Chris Wilson09246732013-08-10 22:16:32 +010061
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000062static void __intel_ring_advance(struct intel_engine_cs *engine)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020063{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000064 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010065 ringbuf->tail &= ringbuf->size - 1;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000066 if (intel_engine_stopped(engine))
Chris Wilson09246732013-08-10 22:16:32 +010067 return;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000068 engine->write_tail(engine, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010069}
70
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000071static int
John Harrisona84c3ae2015-05-29 17:43:57 +010072gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010073 u32 invalidate_domains,
74 u32 flush_domains)
75{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000076 struct intel_engine_cs *engine = req->engine;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010077 u32 cmd;
78 int ret;
79
80 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020081 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010082 cmd |= MI_NO_WRITE_FLUSH;
83
84 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
85 cmd |= MI_READ_FLUSH;
86
John Harrison5fb9de12015-05-29 17:44:07 +010087 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010088 if (ret)
89 return ret;
90
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000091 intel_ring_emit(engine, cmd);
92 intel_ring_emit(engine, MI_NOOP);
93 intel_ring_advance(engine);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010094
95 return 0;
96}
97
98static int
John Harrisona84c3ae2015-05-29 17:43:57 +010099gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100100 u32 invalidate_domains,
101 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700102{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000103 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000104 struct drm_device *dev = engine->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100105 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000106 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100107
Chris Wilson36d527d2011-03-19 22:26:49 +0000108 /*
109 * read/write caches:
110 *
111 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
112 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
113 * also flushed at 2d versus 3d pipeline switches.
114 *
115 * read-only caches:
116 *
117 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
118 * MI_READ_FLUSH is set, and is always flushed on 965.
119 *
120 * I915_GEM_DOMAIN_COMMAND may not exist?
121 *
122 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
123 * invalidated when MI_EXE_FLUSH is set.
124 *
125 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
126 * invalidated with every MI_FLUSH.
127 *
128 * TLBs:
129 *
130 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
131 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
132 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
133 * are flushed at any MI_FLUSH.
134 */
135
136 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100137 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000138 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000139 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
140 cmd |= MI_EXE_FLUSH;
141
142 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
143 (IS_G4X(dev) || IS_GEN5(dev)))
144 cmd |= MI_INVALIDATE_ISP;
145
John Harrison5fb9de12015-05-29 17:44:07 +0100146 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000147 if (ret)
148 return ret;
149
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000150 intel_ring_emit(engine, cmd);
151 intel_ring_emit(engine, MI_NOOP);
152 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000153
154 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800155}
156
Jesse Barnes8d315282011-10-16 10:23:31 +0200157/**
158 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
159 * implementing two workarounds on gen6. From section 1.4.7.1
160 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
161 *
162 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
163 * produced by non-pipelined state commands), software needs to first
164 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
165 * 0.
166 *
167 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
168 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
169 *
170 * And the workaround for these two requires this workaround first:
171 *
172 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
173 * BEFORE the pipe-control with a post-sync op and no write-cache
174 * flushes.
175 *
176 * And this last workaround is tricky because of the requirements on
177 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
178 * volume 2 part 1:
179 *
180 * "1 of the following must also be set:
181 * - Render Target Cache Flush Enable ([12] of DW1)
182 * - Depth Cache Flush Enable ([0] of DW1)
183 * - Stall at Pixel Scoreboard ([1] of DW1)
184 * - Depth Stall ([13] of DW1)
185 * - Post-Sync Operation ([13] of DW1)
186 * - Notify Enable ([8] of DW1)"
187 *
188 * The cache flushes require the workaround flush that triggered this
189 * one, so we can't use it. Depth stall would trigger the same.
190 * Post-sync nonzero is what triggered this second workaround, so we
191 * can't use that one either. Notify enable is IRQs, which aren't
192 * really our business. That leaves only stall at scoreboard.
193 */
194static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100195intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200196{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000197 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000198 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200199 int ret;
200
John Harrison5fb9de12015-05-29 17:44:07 +0100201 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200202 if (ret)
203 return ret;
204
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000205 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
206 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000208 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
209 intel_ring_emit(engine, 0); /* low dword */
210 intel_ring_emit(engine, 0); /* high dword */
211 intel_ring_emit(engine, MI_NOOP);
212 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200213
John Harrison5fb9de12015-05-29 17:44:07 +0100214 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200215 if (ret)
216 return ret;
217
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000218 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
219 intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
220 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
221 intel_ring_emit(engine, 0);
222 intel_ring_emit(engine, 0);
223 intel_ring_emit(engine, MI_NOOP);
224 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200225
226 return 0;
227}
228
229static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100230gen6_render_ring_flush(struct drm_i915_gem_request *req,
231 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200232{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000233 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8d315282011-10-16 10:23:31 +0200234 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000235 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200236 int ret;
237
Paulo Zanonib3111502012-08-17 18:35:42 -0300238 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100239 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300240 if (ret)
241 return ret;
242
Jesse Barnes8d315282011-10-16 10:23:31 +0200243 /* Just flush everything. Experiments have shown that reducing the
244 * number of bits based on the write domains has little performance
245 * impact.
246 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100247 if (flush_domains) {
248 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
249 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
250 /*
251 * Ensure that any following seqno writes only happen
252 * when the render cache is indeed flushed.
253 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200254 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100255 }
256 if (invalidate_domains) {
257 flags |= PIPE_CONTROL_TLB_INVALIDATE;
258 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
259 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
260 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
261 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
262 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
263 /*
264 * TLB invalidate requires a post-sync write.
265 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700266 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100267 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200268
John Harrison5fb9de12015-05-29 17:44:07 +0100269 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200270 if (ret)
271 return ret;
272
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000273 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(engine, flags);
275 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
276 intel_ring_emit(engine, 0);
277 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200278
279 return 0;
280}
281
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100282static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100283gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300284{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000285 struct intel_engine_cs *engine = req->engine;
Paulo Zanonif3987632012-08-17 18:35:43 -0300286 int ret;
287
John Harrison5fb9de12015-05-29 17:44:07 +0100288 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300289 if (ret)
290 return ret;
291
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000292 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
293 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Paulo Zanonif3987632012-08-17 18:35:43 -0300294 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000295 intel_ring_emit(engine, 0);
296 intel_ring_emit(engine, 0);
297 intel_ring_advance(engine);
Paulo Zanonif3987632012-08-17 18:35:43 -0300298
299 return 0;
300}
301
302static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100303gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300304 u32 invalidate_domains, u32 flush_domains)
305{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000306 struct intel_engine_cs *engine = req->engine;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300307 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000308 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300309 int ret;
310
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 /*
312 * Ensure that any following seqno writes only happen when the render
313 * cache is indeed flushed.
314 *
315 * Workaround: 4th PIPE_CONTROL command (except the ones with only
316 * read-cache invalidate bits set) must have the CS_STALL bit set. We
317 * don't try to be clever and just set it unconditionally.
318 */
319 flags |= PIPE_CONTROL_CS_STALL;
320
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300321 /* Just flush everything. Experiments have shown that reducing the
322 * number of bits based on the write domains has little performance
323 * impact.
324 */
325 if (flush_domains) {
326 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
327 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800328 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100329 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300330 }
331 if (invalidate_domains) {
332 flags |= PIPE_CONTROL_TLB_INVALIDATE;
333 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
335 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
336 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
337 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000338 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300339 /*
340 * TLB invalidate requires a post-sync write.
341 */
342 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200343 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300344
Chris Wilsonadd284a2014-12-16 08:44:32 +0000345 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
346
Paulo Zanonif3987632012-08-17 18:35:43 -0300347 /* Workaround: we must issue a pipe_control with CS-stall bit
348 * set before a pipe_control command that has the state cache
349 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100350 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300351 }
352
John Harrison5fb9de12015-05-29 17:44:07 +0100353 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 if (ret)
355 return ret;
356
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000357 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
358 intel_ring_emit(engine, flags);
359 intel_ring_emit(engine, scratch_addr);
360 intel_ring_emit(engine, 0);
361 intel_ring_advance(engine);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300362
363 return 0;
364}
365
Ben Widawskya5f3d682013-11-02 21:07:27 -0700366static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100367gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300368 u32 flags, u32 scratch_addr)
369{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000370 struct intel_engine_cs *engine = req->engine;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300371 int ret;
372
John Harrison5fb9de12015-05-29 17:44:07 +0100373 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300374 if (ret)
375 return ret;
376
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000377 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
378 intel_ring_emit(engine, flags);
379 intel_ring_emit(engine, scratch_addr);
380 intel_ring_emit(engine, 0);
381 intel_ring_emit(engine, 0);
382 intel_ring_emit(engine, 0);
383 intel_ring_advance(engine);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300384
385 return 0;
386}
387
388static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100389gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700390 u32 invalidate_domains, u32 flush_domains)
391{
392 u32 flags = 0;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000393 u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800394 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700395
396 flags |= PIPE_CONTROL_CS_STALL;
397
398 if (flush_domains) {
399 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
400 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800401 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100402 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700403 }
404 if (invalidate_domains) {
405 flags |= PIPE_CONTROL_TLB_INVALIDATE;
406 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
407 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
408 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
409 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
410 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
411 flags |= PIPE_CONTROL_QW_WRITE;
412 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800413
414 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100415 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800416 PIPE_CONTROL_CS_STALL |
417 PIPE_CONTROL_STALL_AT_SCOREBOARD,
418 0);
419 if (ret)
420 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700421 }
422
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100423 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700424}
425
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000426static void ring_write_tail(struct intel_engine_cs *engine,
Chris Wilson297b0c52010-10-22 17:02:41 +0100427 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800428{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000429 struct drm_i915_private *dev_priv = engine->dev->dev_private;
430 I915_WRITE_TAIL(engine, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800431}
432
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000433u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000435 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000436 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800437
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000438 if (INTEL_INFO(engine->dev)->gen >= 8)
439 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
440 RING_ACTHD_UDW(engine->mmio_base));
441 else if (INTEL_INFO(engine->dev)->gen >= 4)
442 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +0000443 else
444 acthd = I915_READ(ACTHD);
445
446 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800447}
448
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000449static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200450{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000451 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200452 u32 addr;
453
454 addr = dev_priv->status_page_dmah->busaddr;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000455 if (INTEL_INFO(engine->dev)->gen >= 4)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200456 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
457 I915_WRITE(HWS_PGA, addr);
458}
459
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000460static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
Damien Lespiauaf75f262015-02-10 19:32:17 +0000461{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000462 struct drm_device *dev = engine->dev;
463 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200464 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000465
466 /* The ring status page addresses are no longer next to the rest of
467 * the ring registers as of gen7.
468 */
469 if (IS_GEN7(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000470 switch (engine->id) {
Damien Lespiauaf75f262015-02-10 19:32:17 +0000471 case RCS:
472 mmio = RENDER_HWS_PGA_GEN7;
473 break;
474 case BCS:
475 mmio = BLT_HWS_PGA_GEN7;
476 break;
477 /*
478 * VCS2 actually doesn't exist on Gen7. Only shut up
479 * gcc switch check warning
480 */
481 case VCS2:
482 case VCS:
483 mmio = BSD_HWS_PGA_GEN7;
484 break;
485 case VECS:
486 mmio = VEBOX_HWS_PGA_GEN7;
487 break;
488 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000489 } else if (IS_GEN6(engine->dev)) {
490 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000491 } else {
492 /* XXX: gen8 returns to sanity */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000493 mmio = RING_HWS_PGA(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000494 }
495
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000496 I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000497 POSTING_READ(mmio);
498
499 /*
500 * Flush the TLB for this page
501 *
502 * FIXME: These two bits have disappeared on gen8, so a question
503 * arises: do we still need this and if so how should we go about
504 * invalidating the TLB?
505 */
506 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000507 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000508
509 /* ring should be idle before issuing a sync flush*/
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000510 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000511
512 I915_WRITE(reg,
513 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
514 INSTPM_SYNC_FLUSH));
515 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
516 1000))
517 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000518 engine->name);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000519 }
520}
521
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000522static bool stop_ring(struct intel_engine_cs *engine)
Chris Wilson9991ae72014-04-02 16:36:07 +0100523{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000524 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Chris Wilson9991ae72014-04-02 16:36:07 +0100525
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000526 if (!IS_GEN2(engine->dev)) {
527 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
528 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
529 DRM_ERROR("%s : timed out trying to stop ring\n",
530 engine->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100531 /* Sometimes we observe that the idle flag is not
532 * set even though the ring is empty. So double
533 * check before giving up.
534 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000535 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
Chris Wilson9bec9b12014-08-11 09:21:35 +0100536 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100537 }
538 }
539
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000540 I915_WRITE_CTL(engine, 0);
541 I915_WRITE_HEAD(engine, 0);
542 engine->write_tail(engine, 0);
Chris Wilson9991ae72014-04-02 16:36:07 +0100543
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000544 if (!IS_GEN2(engine->dev)) {
545 (void)I915_READ_CTL(engine);
546 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Chris Wilson9991ae72014-04-02 16:36:07 +0100547 }
548
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000549 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
Chris Wilson9991ae72014-04-02 16:36:07 +0100550}
551
Tomas Elffc0768c2016-03-21 16:26:59 +0000552void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
553{
554 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
555}
556
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000557static int init_ring_common(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800558{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000559 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300560 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000561 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100562 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200563 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564
Mika Kuoppala59bad942015-01-16 11:34:40 +0200565 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200566
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000567 if (!stop_ring(engine)) {
Chris Wilson9991ae72014-04-02 16:36:07 +0100568 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000569 DRM_DEBUG_KMS("%s head not reset to zero "
570 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000571 engine->name,
572 I915_READ_CTL(engine),
573 I915_READ_HEAD(engine),
574 I915_READ_TAIL(engine),
575 I915_READ_START(engine));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000577 if (!stop_ring(engine)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000578 DRM_ERROR("failed to set %s head to zero "
579 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000580 engine->name,
581 I915_READ_CTL(engine),
582 I915_READ_HEAD(engine),
583 I915_READ_TAIL(engine),
584 I915_READ_START(engine));
Chris Wilson9991ae72014-04-02 16:36:07 +0100585 ret = -EIO;
586 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000587 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700588 }
589
Chris Wilson9991ae72014-04-02 16:36:07 +0100590 if (I915_NEED_GFX_HWS(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000591 intel_ring_setup_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100592 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000593 ring_setup_phys_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100594
Jiri Kosinaece4a172014-08-07 16:29:53 +0200595 /* Enforce ordering by reading HEAD register back */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000596 I915_READ_HEAD(engine);
Jiri Kosinaece4a172014-08-07 16:29:53 +0200597
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200598 /* Initialize the ring. This must happen _after_ we've cleared the ring
599 * registers with the above sequence (the readback of the HEAD registers
600 * also enforces ordering), otherwise the hw might lose the new ring
601 * register values. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000602 I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100603
604 /* WaClearRingBufHeadRegAtInit:ctg,elk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000605 if (I915_READ_HEAD(engine))
Chris Wilson95468892014-08-07 15:39:54 +0100606 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000607 engine->name, I915_READ_HEAD(engine));
608 I915_WRITE_HEAD(engine, 0);
609 (void)I915_READ_HEAD(engine);
Chris Wilson95468892014-08-07 15:39:54 +0100610
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000611 I915_WRITE_CTL(engine,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100612 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000613 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800614
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615 /* If the head is still not zero, the ring is dead */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000616 if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
617 I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
618 (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000619 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100620 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000621 engine->name,
622 I915_READ_CTL(engine),
623 I915_READ_CTL(engine) & RING_VALID,
624 I915_READ_HEAD(engine), I915_READ_TAIL(engine),
625 I915_READ_START(engine),
626 (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200627 ret = -EIO;
628 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800629 }
630
Dave Gordonebd0fd42014-11-27 11:22:49 +0000631 ringbuf->last_retired_head = -1;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000632 ringbuf->head = I915_READ_HEAD(engine);
633 ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000634 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000635
Tomas Elffc0768c2016-03-21 16:26:59 +0000636 intel_engine_init_hangcheck(engine);
Chris Wilson50f018d2013-06-10 11:20:19 +0100637
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200638out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200639 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200640
641 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700642}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800643
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100644void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000645intel_fini_pipe_control(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100646{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000647 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100648
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000649 if (engine->scratch.obj == NULL)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100650 return;
651
652 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000653 kunmap(sg_page(engine->scratch.obj->pages->sgl));
654 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100655 }
656
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000657 drm_gem_object_unreference(&engine->scratch.obj->base);
658 engine->scratch.obj = NULL;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100659}
660
661int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000662intel_init_pipe_control(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000663{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664 int ret;
665
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000666 WARN_ON(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000668 engine->scratch.obj = i915_gem_alloc_object(engine->dev, 4096);
669 if (engine->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000670 DRM_ERROR("Failed to allocate seqno page\n");
671 ret = -ENOMEM;
672 goto err;
673 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100674
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000675 ret = i915_gem_object_set_cache_level(engine->scratch.obj,
676 I915_CACHE_LLC);
Daniel Vettera9cc7262014-02-14 14:01:13 +0100677 if (ret)
678 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000679
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000680 ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000681 if (ret)
682 goto err_unref;
683
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000684 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
685 engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
686 if (engine->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800687 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800689 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200691 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000692 engine->name, engine->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000693 return 0;
694
695err_unpin:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000696 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697err_unref:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000698 drm_gem_object_unreference(&engine->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700 return ret;
701}
702
John Harrisone2be4fa2015-05-29 17:43:54 +0100703static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100704{
Mika Kuoppala72253422014-10-07 17:21:26 +0300705 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000706 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000707 struct drm_device *dev = engine->dev;
Arun Siluvery888b5992014-08-26 14:44:51 +0100708 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300709 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100710
Francisco Jerez02235802015-10-07 14:44:01 +0300711 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300712 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100713
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000714 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100715 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100716 if (ret)
717 return ret;
718
John Harrison5fb9de12015-05-29 17:44:07 +0100719 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300720 if (ret)
721 return ret;
722
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000723 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300724 for (i = 0; i < w->count; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000725 intel_ring_emit_reg(engine, w->reg[i].addr);
726 intel_ring_emit(engine, w->reg[i].value);
Mika Kuoppala72253422014-10-07 17:21:26 +0300727 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000728 intel_ring_emit(engine, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300729
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000730 intel_ring_advance(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +0300731
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000732 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100733 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300734 if (ret)
735 return ret;
736
737 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
738
739 return 0;
740}
741
John Harrison87531812015-05-29 17:43:44 +0100742static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100743{
744 int ret;
745
John Harrisone2be4fa2015-05-29 17:43:54 +0100746 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100747 if (ret != 0)
748 return ret;
749
John Harrisonbe013632015-05-29 17:43:45 +0100750 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100751 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000752 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100753
Chris Wilsone26e1b92016-01-29 16:49:05 +0000754 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100755}
756
Mika Kuoppala72253422014-10-07 17:21:26 +0300757static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200758 i915_reg_t addr,
759 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300760{
761 const u32 idx = dev_priv->workarounds.count;
762
763 if (WARN_ON(idx >= I915_MAX_WA_REGS))
764 return -ENOSPC;
765
766 dev_priv->workarounds.reg[idx].addr = addr;
767 dev_priv->workarounds.reg[idx].value = val;
768 dev_priv->workarounds.reg[idx].mask = mask;
769
770 dev_priv->workarounds.count++;
771
772 return 0;
773}
774
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100775#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000776 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300777 if (r) \
778 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100779 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300780
781#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000782 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300783
784#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000785 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
Damien Lespiau98533252014-12-08 17:33:51 +0000787#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000788 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000790#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
791#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300792
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000793#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300794
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000795static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
796 i915_reg_t reg)
Arun Siluvery33136b02016-01-21 21:43:47 +0000797{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000798 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Arun Siluvery33136b02016-01-21 21:43:47 +0000799 struct i915_workarounds *wa = &dev_priv->workarounds;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000800 const uint32_t index = wa->hw_whitelist_count[engine->id];
Arun Siluvery33136b02016-01-21 21:43:47 +0000801
802 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
803 return -EINVAL;
804
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000805 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
Arun Siluvery33136b02016-01-21 21:43:47 +0000806 i915_mmio_reg_offset(reg));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000807 wa->hw_whitelist_count[engine->id]++;
Arun Siluvery33136b02016-01-21 21:43:47 +0000808
809 return 0;
810}
811
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000812static int gen8_init_workarounds(struct intel_engine_cs *engine)
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100813{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000814 struct drm_device *dev = engine->dev;
Arun Siluvery68c61982015-09-25 17:40:38 +0100815 struct drm_i915_private *dev_priv = dev->dev_private;
816
817 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100818
Arun Siluvery717d84d2015-09-25 17:40:39 +0100819 /* WaDisableAsyncFlipPerfMode:bdw,chv */
820 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
821
Arun Siluveryd0581192015-09-25 17:40:40 +0100822 /* WaDisablePartialInstShootdown:bdw,chv */
823 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
824 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
825
Arun Siluverya340af52015-09-25 17:40:45 +0100826 /* Use Force Non-Coherent whenever executing a 3D context. This is a
827 * workaround for for a possible hang in the unlikely event a TLB
828 * invalidation occurs during a PSD flush.
829 */
830 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100831 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100832 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100833 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100834 HDC_FORCE_NON_COHERENT);
835
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100836 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
837 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
838 * polygons in the same 8x4 pixel/sample area to be processed without
839 * stalling waiting for the earlier ones to write to Hierarchical Z
840 * buffer."
841 *
842 * This optimization is off by default for BDW and CHV; turn it on.
843 */
844 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
845
Arun Siluvery48404632015-09-25 17:40:43 +0100846 /* Wa4x4STCOptimizationDisable:bdw,chv */
847 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
848
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100849 /*
850 * BSpec recommends 8x4 when MSAA is used,
851 * however in practice 16x4 seems fastest.
852 *
853 * Note that PS/WM thread counts depend on the WIZ hashing
854 * disable bit, which we don't touch here, but it's good
855 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
856 */
857 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
858 GEN6_WIZ_HASHING_MASK,
859 GEN6_WIZ_HASHING_16x4);
860
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100861 return 0;
862}
863
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000864static int bdw_init_workarounds(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +0300865{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100866 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000867 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +0300868 struct drm_i915_private *dev_priv = dev->dev_private;
869
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000870 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100871 if (ret)
872 return ret;
873
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700874 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100875 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100876
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700877 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300878 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
879 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100880
Mika Kuoppala72253422014-10-07 17:21:26 +0300881 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
882 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100883
Mika Kuoppala72253422014-10-07 17:21:26 +0300884 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000885 /* WaForceContextSaveRestoreNonCoherent:bdw */
886 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000887 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300888 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100889
Arun Siluvery86d7f232014-08-26 14:44:50 +0100890 return 0;
891}
892
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000893static int chv_init_workarounds(struct intel_engine_cs *engine)
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300894{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100895 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000896 struct drm_device *dev = engine->dev;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300897 struct drm_i915_private *dev_priv = dev->dev_private;
898
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000899 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100900 if (ret)
901 return ret;
902
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300903 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100904 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300905
Kenneth Graunked60de812015-01-10 18:02:22 -0800906 /* Improve HiZ throughput on CHV. */
907 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
908
Mika Kuoppala72253422014-10-07 17:21:26 +0300909 return 0;
910}
911
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000912static int gen9_init_workarounds(struct intel_engine_cs *engine)
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000913{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000914 struct drm_device *dev = engine->dev;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000915 struct drm_i915_private *dev_priv = dev->dev_private;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000916 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000917
Mika Kuoppala68370e02016-06-07 17:18:54 +0300918 /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300919 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
920 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
921
Mika Kuoppala68370e02016-06-07 17:18:54 +0300922 /* WaDisableKillLogic:bxt,skl,kbl */
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300923 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
924 ECOCHK_DIS_TLB);
925
Mika Kuoppala68370e02016-06-07 17:18:54 +0300926 /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
927 /* WaDisablePartialInstShootdown:skl,bxt,kbl */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000928 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Tim Gore950b2aa2016-03-16 16:13:46 +0000929 FLOW_CONTROL_ENABLE |
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000930 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
931
Mika Kuoppala68370e02016-06-07 17:18:54 +0300932 /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
Nick Hoath84241712015-02-05 10:47:20 +0000933 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
934 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
935
Jani Nikulae87a0052015-10-20 15:22:02 +0300936 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
937 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
938 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000939 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
940 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000941
Jani Nikulae87a0052015-10-20 15:22:02 +0300942 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
943 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
944 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000945 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
946 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100947 /*
948 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
949 * but we do that in per ctx batchbuffer as there is an issue
950 * with this register not getting restored on ctx restore
951 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000952 }
953
Mika Kuoppala68370e02016-06-07 17:18:54 +0300954 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl */
955 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
Tim Gorebfd8ad42016-04-19 15:45:52 +0100956 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
957 GEN9_ENABLE_YV12_BUGFIX |
958 GEN9_ENABLE_GPGPU_PREEMPTION);
Nick Hoathcac23df2015-02-05 10:47:22 +0000959
Mika Kuoppala68370e02016-06-07 17:18:54 +0300960 /* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
961 /* WaDisablePartialResolveInVc:skl,bxt,kbl */
Arun Siluvery60294682015-09-25 14:33:37 +0100962 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
963 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000964
Mika Kuoppala68370e02016-06-07 17:18:54 +0300965 /* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000966 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
967 GEN9_CCS_TLB_PREFETCH_ENABLE);
968
Imre Deak5a2ae952015-05-19 15:04:59 +0300969 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300970 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
971 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200972 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
973 PIXEL_MASK_CAMMING_DISABLE);
974
Mika Kuoppala6fd72492016-06-07 17:18:57 +0300975 /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
976 WA_SET_BIT_MASKED(HDC_CHICKEN0,
977 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
978 HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
Imre Deak8ea6f892015-05-19 17:05:42 +0300979
Mika Kuoppala60f452e2016-06-07 17:18:58 +0300980 /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
981 * both tied to WaForceContextSaveRestoreNonCoherent
982 * in some hsds for skl. We keep the tie for all gen9. The
983 * documentation is a bit hazy and so we want to get common behaviour,
984 * even though there is no clear evidence we would need both on kbl/bxt.
985 * This area has been source of system hangs so we play it safe
986 * and mimic the skl regardless of what bspec says.
987 *
988 * Use Force Non-Coherent whenever executing a 3D context. This
989 * is a workaround for a possible hang in the unlikely event
990 * a TLB invalidation occurs during a PSD flush.
991 */
992
993 /* WaForceEnableNonCoherent:skl,bxt,kbl */
994 WA_SET_BIT_MASKED(HDC_CHICKEN0,
995 HDC_FORCE_NON_COHERENT);
996
997 /* WaDisableHDCInvalidation:skl,bxt,kbl */
998 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
999 BDW_DISABLE_HDC_INVALIDATION);
1000
Mika Kuoppala68370e02016-06-07 17:18:54 +03001001 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
1002 if (IS_SKYLAKE(dev_priv) ||
1003 IS_KABYLAKE(dev_priv) ||
1004 IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +01001005 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
1006 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +01001007
Mika Kuoppala68370e02016-06-07 17:18:54 +03001008 /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
Robert Beckett6b6d5622015-09-08 10:31:52 +01001009 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
1010
Mika Kuoppala68370e02016-06-07 17:18:54 +03001011 /* WaOCLCoherentLineFlush:skl,bxt,kbl */
Arun Siluvery6ecf56a2016-01-21 21:43:54 +00001012 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
1013 GEN8_LQSC_FLUSH_COHERENT_LINES));
1014
arun.siluvery@linux.intel.comf98edb22016-06-06 09:52:49 +01001015 /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
1016 ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
1017 if (ret)
1018 return ret;
1019
Mika Kuoppala68370e02016-06-07 17:18:54 +03001020 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001021 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Arun Siluverye0f3fa02016-01-21 21:43:48 +00001022 if (ret)
1023 return ret;
1024
Mika Kuoppala68370e02016-06-07 17:18:54 +03001025 /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001026 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
Arun Siluvery3669ab62016-01-21 21:43:49 +00001027 if (ret)
1028 return ret;
1029
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001030 return 0;
1031}
1032
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001033static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001034{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001035 struct drm_device *dev = engine->dev;
Damien Lespiaub7668792015-02-14 18:30:29 +00001036 struct drm_i915_private *dev_priv = dev->dev_private;
1037 u8 vals[3] = { 0, 0, 0 };
1038 unsigned int i;
1039
1040 for (i = 0; i < 3; i++) {
1041 u8 ss;
1042
1043 /*
1044 * Only consider slices where one, and only one, subslice has 7
1045 * EUs
1046 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +08001047 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +00001048 continue;
1049
1050 /*
1051 * subslice_7eu[i] != 0 (because of the check above) and
1052 * ss_max == 4 (maximum number of subslices possible per slice)
1053 *
1054 * -> 0 <= ss <= 3;
1055 */
1056 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1057 vals[i] = 3 - ss;
1058 }
1059
1060 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1061 return 0;
1062
1063 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1064 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1065 GEN9_IZ_HASHING_MASK(2) |
1066 GEN9_IZ_HASHING_MASK(1) |
1067 GEN9_IZ_HASHING_MASK(0),
1068 GEN9_IZ_HASHING(2, vals[2]) |
1069 GEN9_IZ_HASHING(1, vals[1]) |
1070 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001071
Mika Kuoppala72253422014-10-07 17:21:26 +03001072 return 0;
1073}
1074
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001075static int skl_init_workarounds(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001076{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001077 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001078 struct drm_device *dev = engine->dev;
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001079 struct drm_i915_private *dev_priv = dev->dev_private;
1080
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001081 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001082 if (ret)
1083 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001084
Arun Siluverya78536e2016-01-21 21:43:53 +00001085 /*
1086 * Actual WA is to disable percontext preemption granularity control
1087 * until D0 which is the default case so this is equivalent to
1088 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1089 */
1090 if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
1091 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1092 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1093 }
1094
Jani Nikulae87a0052015-10-20 15:22:02 +03001095 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001096 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1097 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1098 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1099 }
1100
1101 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1102 * involving this register should also be added to WA batch as required.
1103 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001104 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001105 /* WaDisableLSQCROPERFforOCL:skl */
1106 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1107 GEN8_LQSC_RO_PERF_DIS);
1108
1109 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001110 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001111 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1112 GEN9_GAPS_TSV_CREDIT_DISABLE));
1113 }
1114
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001115 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001116 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001117 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1118 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1119
Jani Nikulae87a0052015-10-20 15:22:02 +03001120 /* WaBarrierPerformanceFixDisable:skl */
1121 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001122 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1123 HDC_FENCE_DEST_SLM_DISABLE |
1124 HDC_BARRIER_PERFORMANCE_DISABLE);
1125
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001126 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001127 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001128 WA_SET_BIT_MASKED(
1129 GEN7_HALF_SLICE_CHICKEN1,
1130 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001131
Mika Kuoppalac0004562016-06-07 17:18:53 +03001132 /* WaDisableGafsUnitClkGating:skl */
1133 WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1134
Arun Siluvery61074972016-01-21 21:43:52 +00001135 /* WaDisableLSQCROPERFforOCL:skl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001136 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluvery61074972016-01-21 21:43:52 +00001137 if (ret)
1138 return ret;
1139
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001140 return skl_tune_iz_hashing(engine);
Damien Lespiau8d205492015-02-09 19:33:15 +00001141}
1142
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001143static int bxt_init_workarounds(struct intel_engine_cs *engine)
Nick Hoathcae04372015-03-17 11:39:38 +02001144{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001145 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001146 struct drm_device *dev = engine->dev;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001147 struct drm_i915_private *dev_priv = dev->dev_private;
1148
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001149 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001150 if (ret)
1151 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001152
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001153 /* WaStoreMultiplePTEenable:bxt */
1154 /* This is a requirement according to Hardware specification */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001155 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001156 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1157
1158 /* WaSetClckGatingDisableMedia:bxt */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001159 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001160 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1161 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1162 }
1163
Nick Hoathdfb601e2015-04-10 13:12:24 +01001164 /* WaDisableThreadStallDopClockGating:bxt */
1165 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1166 STALL_DOP_GATING_DISABLE);
1167
Nick Hoath983b4b92015-04-10 13:12:25 +01001168 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001169 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001170 WA_SET_BIT_MASKED(
1171 GEN7_HALF_SLICE_CHICKEN1,
1172 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1173 }
1174
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001175 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1176 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1177 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
Arun Siluverya786d532016-01-21 21:43:51 +00001178 /* WaDisableLSQCROPERFforOCL:bxt */
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001179 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001180 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001181 if (ret)
1182 return ret;
Arun Siluverya786d532016-01-21 21:43:51 +00001183
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001184 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluverya786d532016-01-21 21:43:51 +00001185 if (ret)
1186 return ret;
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001187 }
1188
Nick Hoathcae04372015-03-17 11:39:38 +02001189 return 0;
1190}
1191
Mika Kuoppala68370e02016-06-07 17:18:54 +03001192static int kbl_init_workarounds(struct intel_engine_cs *engine)
1193{
Mika Kuoppala79164502016-06-07 17:18:59 +03001194 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Mika Kuoppala68370e02016-06-07 17:18:54 +03001195 int ret;
1196
1197 ret = gen9_init_workarounds(engine);
1198 if (ret)
1199 return ret;
1200
Mika Kuoppala79164502016-06-07 17:18:59 +03001201 /* WaEnableGapsTsvCreditFix:kbl */
1202 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1203 GEN9_GAPS_TSV_CREDIT_DISABLE));
1204
Mika Kuoppalab9042042016-06-07 17:19:06 +03001205 /* WaDisableDynamicCreditSharing:kbl */
1206 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
1207 WA_SET_BIT(GAMT_CHKN_BIT_REG,
1208 GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);
1209
Mika Kuoppala3d042d42016-06-07 17:19:00 +03001210 /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
1211 if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
1212 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1213 HDC_FENCE_DEST_SLM_DISABLE);
1214
Mika Kuoppala738fa1b2016-06-07 17:19:03 +03001215 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1216 * involving this register should also be added to WA batch as required.
1217 */
1218 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
1219 /* WaDisableLSQCROPERFforOCL:kbl */
1220 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1221 GEN8_LQSC_RO_PERF_DIS);
1222
1223 /* WaDisableLSQCROPERFforOCL:kbl */
1224 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1225 if (ret)
1226 return ret;
1227
Mika Kuoppala68370e02016-06-07 17:18:54 +03001228 return 0;
1229}
1230
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001231int init_workarounds_ring(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +03001232{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001233 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +03001234 struct drm_i915_private *dev_priv = dev->dev_private;
1235
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001236 WARN_ON(engine->id != RCS);
Mika Kuoppala72253422014-10-07 17:21:26 +03001237
1238 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001239 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001240
1241 if (IS_BROADWELL(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001242 return bdw_init_workarounds(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +03001243
1244 if (IS_CHERRYVIEW(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001245 return chv_init_workarounds(engine);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001246
Damien Lespiau8d205492015-02-09 19:33:15 +00001247 if (IS_SKYLAKE(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001248 return skl_init_workarounds(engine);
Nick Hoathcae04372015-03-17 11:39:38 +02001249
1250 if (IS_BROXTON(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001251 return bxt_init_workarounds(engine);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001252
Mika Kuoppala68370e02016-06-07 17:18:54 +03001253 if (IS_KABYLAKE(dev_priv))
1254 return kbl_init_workarounds(engine);
1255
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001256 return 0;
1257}
1258
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001259static int init_render_ring(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001260{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001261 struct drm_device *dev = engine->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001262 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001263 int ret = init_ring_common(engine);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001264 if (ret)
1265 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001266
Akash Goel61a563a2014-03-25 18:01:50 +05301267 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1268 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001269 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001270
1271 /* We need to disable the AsyncFlip performance optimisations in order
1272 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1273 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001274 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001275 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001276 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001277 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001278 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1279
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001280 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301281 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001282 if (INTEL_INFO(dev)->gen == 6)
1283 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001284 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001285
Akash Goel01fa0302014-03-24 23:00:04 +05301286 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001287 if (IS_GEN7(dev))
1288 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301289 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001290 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001291
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001292 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001293 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1294 * "If this bit is set, STCunit will have LRA as replacement
1295 * policy. [...] This bit must be reset. LRA replacement
1296 * policy is not supported."
1297 */
1298 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001299 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001300 }
1301
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001302 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001303 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001304
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001305 if (HAS_L3_DPF(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001306 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001307
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001308 return init_workarounds_ring(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001309}
1310
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001311static void render_ring_cleanup(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001312{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001313 struct drm_device *dev = engine->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001314 struct drm_i915_private *dev_priv = dev->dev_private;
1315
1316 if (dev_priv->semaphore_obj) {
1317 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1318 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1319 dev_priv->semaphore_obj = NULL;
1320 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001321
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001322 intel_fini_pipe_control(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001323}
1324
John Harrisonf7169682015-05-29 17:44:05 +01001325static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001326 unsigned int num_dwords)
1327{
1328#define MBOX_UPDATE_DWORDS 8
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001329 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001330 struct drm_device *dev = signaller->dev;
1331 struct drm_i915_private *dev_priv = dev->dev_private;
1332 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001333 enum intel_engine_id id;
1334 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001335
1336 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1337 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1338#undef MBOX_UPDATE_DWORDS
1339
John Harrison5fb9de12015-05-29 17:44:07 +01001340 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001341 if (ret)
1342 return ret;
1343
Dave Gordonc3232b12016-03-23 18:19:53 +00001344 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001345 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001346 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001347 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1348 continue;
1349
John Harrisonf7169682015-05-29 17:44:05 +01001350 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001351 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1352 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1353 PIPE_CONTROL_QW_WRITE |
1354 PIPE_CONTROL_FLUSH_ENABLE);
1355 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1356 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001357 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001358 intel_ring_emit(signaller, 0);
1359 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
Chris Wilson83e53802016-04-29 13:18:23 +01001360 MI_SEMAPHORE_TARGET(waiter->hw_id));
Ben Widawsky3e789982014-06-30 09:53:37 -07001361 intel_ring_emit(signaller, 0);
1362 }
1363
1364 return 0;
1365}
1366
John Harrisonf7169682015-05-29 17:44:05 +01001367static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001368 unsigned int num_dwords)
1369{
1370#define MBOX_UPDATE_DWORDS 6
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001371 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001372 struct drm_device *dev = signaller->dev;
1373 struct drm_i915_private *dev_priv = dev->dev_private;
1374 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001375 enum intel_engine_id id;
1376 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001377
1378 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1379 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1380#undef MBOX_UPDATE_DWORDS
1381
John Harrison5fb9de12015-05-29 17:44:07 +01001382 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001383 if (ret)
1384 return ret;
1385
Dave Gordonc3232b12016-03-23 18:19:53 +00001386 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001387 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001388 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001389 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1390 continue;
1391
John Harrisonf7169682015-05-29 17:44:05 +01001392 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001393 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1394 MI_FLUSH_DW_OP_STOREDW);
1395 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1396 MI_FLUSH_DW_USE_GTT);
1397 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001398 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001399 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
Chris Wilson83e53802016-04-29 13:18:23 +01001400 MI_SEMAPHORE_TARGET(waiter->hw_id));
Ben Widawsky3e789982014-06-30 09:53:37 -07001401 intel_ring_emit(signaller, 0);
1402 }
1403
1404 return 0;
1405}
1406
John Harrisonf7169682015-05-29 17:44:05 +01001407static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001408 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001409{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001410 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001411 struct drm_device *dev = signaller->dev;
1412 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001413 struct intel_engine_cs *useless;
Dave Gordonc3232b12016-03-23 18:19:53 +00001414 enum intel_engine_id id;
1415 int ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001416
Ben Widawskya1444b72014-06-30 09:53:35 -07001417#define MBOX_UPDATE_DWORDS 3
1418 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1419 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1420#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001421
John Harrison5fb9de12015-05-29 17:44:07 +01001422 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001423 if (ret)
1424 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001425
Dave Gordonc3232b12016-03-23 18:19:53 +00001426 for_each_engine_id(useless, dev_priv, id) {
1427 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001428
1429 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001430 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001431
Ben Widawsky78325f22014-04-29 14:52:29 -07001432 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001433 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001434 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001435 }
1436 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001437
Ben Widawskya1444b72014-06-30 09:53:35 -07001438 /* If num_dwords was rounded, make sure the tail pointer is correct */
1439 if (num_rings % 2 == 0)
1440 intel_ring_emit(signaller, MI_NOOP);
1441
Ben Widawsky024a43e2014-04-29 14:52:30 -07001442 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001443}
1444
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001445/**
1446 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001447 *
1448 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001449 *
1450 * Update the mailbox registers in the *other* rings with the current seqno.
1451 * This acts like a signal in the canonical semaphore.
1452 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001453static int
John Harrisonee044a82015-05-29 17:44:00 +01001454gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001455{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001456 struct intel_engine_cs *engine = req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001457 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001458
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001459 if (engine->semaphore.signal)
1460 ret = engine->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001461 else
John Harrison5fb9de12015-05-29 17:44:07 +01001462 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001463
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001464 if (ret)
1465 return ret;
1466
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001467 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1468 intel_ring_emit(engine,
1469 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1470 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1471 intel_ring_emit(engine, MI_USER_INTERRUPT);
1472 __intel_ring_advance(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001473
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001474 return 0;
1475}
1476
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001477static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1478 u32 seqno)
1479{
1480 struct drm_i915_private *dev_priv = dev->dev_private;
1481 return dev_priv->last_seqno < seqno;
1482}
1483
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001484/**
1485 * intel_ring_sync - sync the waiter to the signaller on seqno
1486 *
1487 * @waiter - ring that is waiting
1488 * @signaller - ring which has, or will signal
1489 * @seqno - seqno which the waiter will block on
1490 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001491
1492static int
John Harrison599d9242015-05-29 17:44:04 +01001493gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001494 struct intel_engine_cs *signaller,
1495 u32 seqno)
1496{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001497 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001498 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1499 int ret;
1500
John Harrison5fb9de12015-05-29 17:44:07 +01001501 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001502 if (ret)
1503 return ret;
1504
1505 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1506 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001507 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001508 MI_SEMAPHORE_SAD_GTE_SDD);
1509 intel_ring_emit(waiter, seqno);
1510 intel_ring_emit(waiter,
1511 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1512 intel_ring_emit(waiter,
1513 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1514 intel_ring_advance(waiter);
1515 return 0;
1516}
1517
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001518static int
John Harrison599d9242015-05-29 17:44:04 +01001519gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001520 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001521 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001522{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001523 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001524 u32 dw1 = MI_SEMAPHORE_MBOX |
1525 MI_SEMAPHORE_COMPARE |
1526 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001527 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1528 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001529
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001530 /* Throughout all of the GEM code, seqno passed implies our current
1531 * seqno is >= the last seqno executed. However for hardware the
1532 * comparison is strictly greater than.
1533 */
1534 seqno -= 1;
1535
Ben Widawskyebc348b2014-04-29 14:52:28 -07001536 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001537
John Harrison5fb9de12015-05-29 17:44:07 +01001538 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001539 if (ret)
1540 return ret;
1541
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001542 /* If seqno wrap happened, omit the wait with no-ops */
1543 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001544 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001545 intel_ring_emit(waiter, seqno);
1546 intel_ring_emit(waiter, 0);
1547 intel_ring_emit(waiter, MI_NOOP);
1548 } else {
1549 intel_ring_emit(waiter, MI_NOOP);
1550 intel_ring_emit(waiter, MI_NOOP);
1551 intel_ring_emit(waiter, MI_NOOP);
1552 intel_ring_emit(waiter, MI_NOOP);
1553 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001554 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001555
1556 return 0;
1557}
1558
Chris Wilsonc6df5412010-12-15 09:56:50 +00001559#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1560do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001561 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1562 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001563 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1564 intel_ring_emit(ring__, 0); \
1565 intel_ring_emit(ring__, 0); \
1566} while (0)
1567
1568static int
John Harrisonee044a82015-05-29 17:44:00 +01001569pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001570{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001571 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001572 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001573 int ret;
1574
1575 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1576 * incoherent with writes to memory, i.e. completely fubar,
1577 * so we need to use PIPE_NOTIFY instead.
1578 *
1579 * However, we also need to workaround the qword write
1580 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1581 * memory before requesting an interrupt.
1582 */
John Harrison5fb9de12015-05-29 17:44:07 +01001583 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001584 if (ret)
1585 return ret;
1586
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001587 intel_ring_emit(engine,
1588 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001589 PIPE_CONTROL_WRITE_FLUSH |
1590 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001591 intel_ring_emit(engine,
1592 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1593 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1594 intel_ring_emit(engine, 0);
1595 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001596 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001597 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001598 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001599 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001600 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001601 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001602 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001603 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001604 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001605 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001606
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001607 intel_ring_emit(engine,
1608 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001609 PIPE_CONTROL_WRITE_FLUSH |
1610 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001611 PIPE_CONTROL_NOTIFY);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001612 intel_ring_emit(engine,
1613 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1614 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1615 intel_ring_emit(engine, 0);
1616 __intel_ring_advance(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001617
Chris Wilsonc6df5412010-12-15 09:56:50 +00001618 return 0;
1619}
1620
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001621static void
1622gen6_seqno_barrier(struct intel_engine_cs *engine)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001623{
Chris Wilsone32da7a2016-04-27 09:02:01 +01001624 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1625
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001626 /* Workaround to force correct ordering between irq and seqno writes on
1627 * ivb (and maybe also on snb) by reading from a CS register (like
Chris Wilson9b9ed302016-04-09 10:57:53 +01001628 * ACTHD) before reading the status page.
1629 *
1630 * Note that this effectively stalls the read by the time it takes to
1631 * do a memory transaction, which more or less ensures that the write
1632 * from the GPU has sufficient time to invalidate the CPU cacheline.
1633 * Alternatively we could delay the interrupt from the CS ring to give
1634 * the write time to land, but that would incur a delay after every
1635 * batch i.e. much more frequent than a delay when waiting for the
1636 * interrupt (with the same net latency).
Chris Wilsone32da7a2016-04-27 09:02:01 +01001637 *
1638 * Also note that to prevent whole machine hangs on gen7, we have to
1639 * take the spinlock to guard against concurrent cacheline access.
Chris Wilson9b9ed302016-04-09 10:57:53 +01001640 */
Chris Wilsone32da7a2016-04-27 09:02:01 +01001641 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001642 POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
Chris Wilsone32da7a2016-04-27 09:02:01 +01001643 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001644}
1645
1646static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001647ring_get_seqno(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001648{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001649 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001650}
1651
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001652static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001653ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001654{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001655 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001656}
1657
Chris Wilsonc6df5412010-12-15 09:56:50 +00001658static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001659pc_render_get_seqno(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001660{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001661 return engine->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001662}
1663
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001664static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001665pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001666{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001667 engine->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001668}
1669
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001670static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001671gen5_ring_get_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001672{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001673 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001674 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001675 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001676
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001677 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001678 return false;
1679
Chris Wilson7338aef2012-04-24 21:48:47 +01001680 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001681 if (engine->irq_refcount++ == 0)
1682 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001683 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001684
1685 return true;
1686}
1687
1688static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001689gen5_ring_put_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001690{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001691 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001692 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001693 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001694
Chris Wilson7338aef2012-04-24 21:48:47 +01001695 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001696 if (--engine->irq_refcount == 0)
1697 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001698 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001699}
1700
1701static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001702i9xx_ring_get_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001703{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001704 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001705 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001706 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001707
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001708 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001709 return false;
1710
Chris Wilson7338aef2012-04-24 21:48:47 +01001711 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001712 if (engine->irq_refcount++ == 0) {
1713 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001714 I915_WRITE(IMR, dev_priv->irq_mask);
1715 POSTING_READ(IMR);
1716 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001717 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001718
1719 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001720}
1721
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001722static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001723i9xx_ring_put_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001724{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001725 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001726 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001727 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001728
Chris Wilson7338aef2012-04-24 21:48:47 +01001729 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001730 if (--engine->irq_refcount == 0) {
1731 dev_priv->irq_mask |= engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001732 I915_WRITE(IMR, dev_priv->irq_mask);
1733 POSTING_READ(IMR);
1734 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001735 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001736}
1737
Chris Wilsonc2798b12012-04-22 21:13:57 +01001738static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001739i8xx_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001740{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001741 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001742 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001743 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001744
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001745 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001746 return false;
1747
Chris Wilson7338aef2012-04-24 21:48:47 +01001748 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001749 if (engine->irq_refcount++ == 0) {
1750 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001751 I915_WRITE16(IMR, dev_priv->irq_mask);
1752 POSTING_READ16(IMR);
1753 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001754 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001755
1756 return true;
1757}
1758
1759static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001760i8xx_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001761{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001762 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001763 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001764 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001765
Chris Wilson7338aef2012-04-24 21:48:47 +01001766 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001767 if (--engine->irq_refcount == 0) {
1768 dev_priv->irq_mask |= engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001769 I915_WRITE16(IMR, dev_priv->irq_mask);
1770 POSTING_READ16(IMR);
1771 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001772 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001773}
1774
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001775static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001776bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001777 u32 invalidate_domains,
1778 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001779{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001780 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001781 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001782
John Harrison5fb9de12015-05-29 17:44:07 +01001783 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001784 if (ret)
1785 return ret;
1786
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001787 intel_ring_emit(engine, MI_FLUSH);
1788 intel_ring_emit(engine, MI_NOOP);
1789 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001790 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001791}
1792
Chris Wilson3cce4692010-10-27 16:11:02 +01001793static int
John Harrisonee044a82015-05-29 17:44:00 +01001794i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001795{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001796 struct intel_engine_cs *engine = req->engine;
Chris Wilson3cce4692010-10-27 16:11:02 +01001797 int ret;
1798
John Harrison5fb9de12015-05-29 17:44:07 +01001799 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001800 if (ret)
1801 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001802
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001803 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1804 intel_ring_emit(engine,
1805 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1806 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1807 intel_ring_emit(engine, MI_USER_INTERRUPT);
1808 __intel_ring_advance(engine);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001809
Chris Wilson3cce4692010-10-27 16:11:02 +01001810 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001811}
1812
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001813static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001814gen6_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001815{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001816 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001817 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001818 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001819
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001820 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1821 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001822
Chris Wilson7338aef2012-04-24 21:48:47 +01001823 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001824 if (engine->irq_refcount++ == 0) {
1825 if (HAS_L3_DPF(dev) && engine->id == RCS)
1826 I915_WRITE_IMR(engine,
1827 ~(engine->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001828 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001829 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001830 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1831 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001832 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001833 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001834
1835 return true;
1836}
1837
1838static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001839gen6_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001840{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001841 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001842 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001843 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001844
Chris Wilson7338aef2012-04-24 21:48:47 +01001845 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001846 if (--engine->irq_refcount == 0) {
1847 if (HAS_L3_DPF(dev) && engine->id == RCS)
1848 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001849 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001850 I915_WRITE_IMR(engine, ~0);
1851 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001852 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001853 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001854}
1855
Ben Widawskya19d2932013-05-28 19:22:30 -07001856static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001857hsw_vebox_get_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001858{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001859 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001860 struct drm_i915_private *dev_priv = dev->dev_private;
1861 unsigned long flags;
1862
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001863 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001864 return false;
1865
Daniel Vetter59cdb632013-07-04 23:35:28 +02001866 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001867 if (engine->irq_refcount++ == 0) {
1868 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1869 gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001870 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001871 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001872
1873 return true;
1874}
1875
1876static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001877hsw_vebox_put_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001878{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001879 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001880 struct drm_i915_private *dev_priv = dev->dev_private;
1881 unsigned long flags;
1882
Daniel Vetter59cdb632013-07-04 23:35:28 +02001883 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001884 if (--engine->irq_refcount == 0) {
1885 I915_WRITE_IMR(engine, ~0);
1886 gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001887 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001888 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001889}
1890
Ben Widawskyabd58f02013-11-02 21:07:09 -07001891static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001892gen8_ring_get_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001893{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001894 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001895 struct drm_i915_private *dev_priv = dev->dev_private;
1896 unsigned long flags;
1897
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001898 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001899 return false;
1900
1901 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001902 if (engine->irq_refcount++ == 0) {
1903 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1904 I915_WRITE_IMR(engine,
1905 ~(engine->irq_enable_mask |
Ben Widawskyabd58f02013-11-02 21:07:09 -07001906 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1907 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001908 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001909 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001910 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001911 }
1912 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1913
1914 return true;
1915}
1916
1917static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001918gen8_ring_put_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001919{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001920 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001921 struct drm_i915_private *dev_priv = dev->dev_private;
1922 unsigned long flags;
1923
1924 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001925 if (--engine->irq_refcount == 0) {
1926 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1927 I915_WRITE_IMR(engine,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001928 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1929 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001930 I915_WRITE_IMR(engine, ~0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001931 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001932 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001933 }
1934 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1935}
1936
Zou Nan haid1b851f2010-05-21 09:08:57 +08001937static int
John Harrison53fddaf2015-05-29 17:44:02 +01001938i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001939 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001940 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001941{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001942 struct intel_engine_cs *engine = req->engine;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001943 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001944
John Harrison5fb9de12015-05-29 17:44:07 +01001945 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001946 if (ret)
1947 return ret;
1948
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001949 intel_ring_emit(engine,
Chris Wilson65f56872012-04-17 16:38:12 +01001950 MI_BATCH_BUFFER_START |
1951 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001952 (dispatch_flags & I915_DISPATCH_SECURE ?
1953 0 : MI_BATCH_NON_SECURE_I965));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001954 intel_ring_emit(engine, offset);
1955 intel_ring_advance(engine);
Chris Wilson78501ea2010-10-27 12:18:21 +01001956
Zou Nan haid1b851f2010-05-21 09:08:57 +08001957 return 0;
1958}
1959
Daniel Vetterb45305f2012-12-17 16:21:27 +01001960/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1961#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001962#define I830_TLB_ENTRIES (2)
1963#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001964static int
John Harrison53fddaf2015-05-29 17:44:02 +01001965i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001966 u64 offset, u32 len,
1967 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001968{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001969 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001970 u32 cs_offset = engine->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001971 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001972
John Harrison5fb9de12015-05-29 17:44:07 +01001973 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001974 if (ret)
1975 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001976
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001977 /* Evict the invalid PTE TLBs */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001978 intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1979 intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1980 intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1981 intel_ring_emit(engine, cs_offset);
1982 intel_ring_emit(engine, 0xdeadbeef);
1983 intel_ring_emit(engine, MI_NOOP);
1984 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001985
John Harrison8e004ef2015-02-13 11:48:10 +00001986 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001987 if (len > I830_BATCH_LIMIT)
1988 return -ENOSPC;
1989
John Harrison5fb9de12015-05-29 17:44:07 +01001990 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001991 if (ret)
1992 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001993
1994 /* Blit the batch (which has now all relocs applied) to the
1995 * stable batch scratch bo area (so that the CS never
1996 * stumbles over its tlb invalidation bug) ...
1997 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001998 intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1999 intel_ring_emit(engine,
2000 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
2001 intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
2002 intel_ring_emit(engine, cs_offset);
2003 intel_ring_emit(engine, 4096);
2004 intel_ring_emit(engine, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002005
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002006 intel_ring_emit(engine, MI_FLUSH);
2007 intel_ring_emit(engine, MI_NOOP);
2008 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002009
2010 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002011 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01002012 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002013
Ville Syrjälä9d611c02015-12-14 18:23:49 +02002014 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002015 if (ret)
2016 return ret;
2017
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002018 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
2019 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
2020 0 : MI_BATCH_NON_SECURE));
2021 intel_ring_advance(engine);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002022
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002023 return 0;
2024}
2025
2026static int
John Harrison53fddaf2015-05-29 17:44:02 +01002027i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002028 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002029 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002030{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002031 struct intel_engine_cs *engine = req->engine;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002032 int ret;
2033
John Harrison5fb9de12015-05-29 17:44:07 +01002034 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002035 if (ret)
2036 return ret;
2037
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002038 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
2039 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
2040 0 : MI_BATCH_NON_SECURE));
2041 intel_ring_advance(engine);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002042
Eric Anholt62fdfea2010-05-21 13:26:39 -07002043 return 0;
2044}
2045
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002046static void cleanup_phys_status_page(struct intel_engine_cs *engine)
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002047{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002048 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002049
2050 if (!dev_priv->status_page_dmah)
2051 return;
2052
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002053 drm_pci_free(engine->dev, dev_priv->status_page_dmah);
2054 engine->status_page.page_addr = NULL;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002055}
2056
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002057static void cleanup_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002058{
Chris Wilson05394f32010-11-08 19:18:58 +00002059 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002060
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002061 obj = engine->status_page.obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002062 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002063 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002064
Chris Wilson9da3da62012-06-01 15:20:22 +01002065 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002066 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002067 drm_gem_object_unreference(&obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002068 engine->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002069}
2070
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002071static int init_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002072{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002073 struct drm_i915_gem_object *obj = engine->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002074
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002075 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04002076 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01002077 int ret;
2078
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002079 obj = i915_gem_alloc_object(engine->dev, 4096);
Chris Wilsone3efda42014-04-09 09:19:41 +01002080 if (obj == NULL) {
2081 DRM_ERROR("Failed to allocate status page\n");
2082 return -ENOMEM;
2083 }
2084
2085 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2086 if (ret)
2087 goto err_unref;
2088
Chris Wilson1f767e02014-07-03 17:33:03 -04002089 flags = 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002090 if (!HAS_LLC(engine->dev))
Chris Wilson1f767e02014-07-03 17:33:03 -04002091 /* On g33, we cannot place HWS above 256MiB, so
2092 * restrict its pinning to the low mappable arena.
2093 * Though this restriction is not documented for
2094 * gen4, gen5, or byt, they also behave similarly
2095 * and hang if the HWS is placed at the top of the
2096 * GTT. To generalise, it appears that all !llc
2097 * platforms have issues with us placing the HWS
2098 * above the mappable region (even though we never
2099 * actualy map it).
2100 */
2101 flags |= PIN_MAPPABLE;
2102 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01002103 if (ret) {
2104err_unref:
2105 drm_gem_object_unreference(&obj->base);
2106 return ret;
2107 }
2108
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002109 engine->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002110 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01002111
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002112 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
2113 engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
2114 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002115
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002116 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002117 engine->name, engine->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002118
2119 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002120}
2121
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002122static int init_phys_status_page(struct intel_engine_cs *engine)
Chris Wilson6b8294a2012-11-16 11:43:20 +00002123{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002124 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002125
2126 if (!dev_priv->status_page_dmah) {
2127 dev_priv->status_page_dmah =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002128 drm_pci_alloc(engine->dev, PAGE_SIZE, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002129 if (!dev_priv->status_page_dmah)
2130 return -ENOMEM;
2131 }
2132
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002133 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
2134 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002135
2136 return 0;
2137}
2138
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002139void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2140{
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002141 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002142 i915_gem_object_unpin_map(ringbuf->obj);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002143 else
2144 iounmap(ringbuf->virtual_start);
Dave Gordon83052162016-04-12 14:46:16 +01002145 ringbuf->virtual_start = NULL;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002146 ringbuf->vma = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002147 i915_gem_object_ggtt_unpin(ringbuf->obj);
2148}
2149
2150int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2151 struct intel_ringbuffer *ringbuf)
2152{
2153 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002154 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002155 struct drm_i915_gem_object *obj = ringbuf->obj;
Chris Wilsona687a432016-04-13 17:35:11 +01002156 /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
2157 unsigned flags = PIN_OFFSET_BIAS | 4096;
Dave Gordon83052162016-04-12 14:46:16 +01002158 void *addr;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002159 int ret;
2160
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002161 if (HAS_LLC(dev_priv) && !obj->stolen) {
Chris Wilsona687a432016-04-13 17:35:11 +01002162 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002163 if (ret)
2164 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002165
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002166 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002167 if (ret)
2168 goto err_unpin;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002169
Dave Gordon83052162016-04-12 14:46:16 +01002170 addr = i915_gem_object_pin_map(obj);
2171 if (IS_ERR(addr)) {
2172 ret = PTR_ERR(addr);
Chris Wilsond2cad532016-04-08 12:11:10 +01002173 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002174 }
2175 } else {
Chris Wilsona687a432016-04-13 17:35:11 +01002176 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
2177 flags | PIN_MAPPABLE);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002178 if (ret)
2179 return ret;
2180
2181 ret = i915_gem_object_set_to_gtt_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002182 if (ret)
2183 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002184
Daniele Ceraolo Spurioff3dc082016-01-27 15:43:49 +00002185 /* Access through the GTT requires the device to be awake. */
2186 assert_rpm_wakelock_held(dev_priv);
2187
Dave Gordon83052162016-04-12 14:46:16 +01002188 addr = ioremap_wc(ggtt->mappable_base +
2189 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2190 if (addr == NULL) {
Chris Wilsond2cad532016-04-08 12:11:10 +01002191 ret = -ENOMEM;
2192 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002193 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002194 }
2195
Dave Gordon83052162016-04-12 14:46:16 +01002196 ringbuf->virtual_start = addr;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002197 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002198 return 0;
Chris Wilsond2cad532016-04-08 12:11:10 +01002199
2200err_unpin:
2201 i915_gem_object_ggtt_unpin(obj);
2202 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002203}
2204
Chris Wilson01101fa2015-09-03 13:01:39 +01002205static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002206{
Oscar Mateo2919d292014-07-03 16:28:02 +01002207 drm_gem_object_unreference(&ringbuf->obj->base);
2208 ringbuf->obj = NULL;
2209}
2210
Chris Wilson01101fa2015-09-03 13:01:39 +01002211static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2212 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002213{
Chris Wilsone3efda42014-04-09 09:19:41 +01002214 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002215
2216 obj = NULL;
2217 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002218 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002219 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002220 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002221 if (obj == NULL)
2222 return -ENOMEM;
2223
Akash Goel24f3a8c2014-06-17 10:59:42 +05302224 /* mark ring buffers as read-only from GPU side by default */
2225 obj->gt_ro = 1;
2226
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002227 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002228
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002229 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002230}
2231
Chris Wilson01101fa2015-09-03 13:01:39 +01002232struct intel_ringbuffer *
2233intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2234{
2235 struct intel_ringbuffer *ring;
2236 int ret;
2237
2238 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002239 if (ring == NULL) {
2240 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2241 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002242 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002243 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002244
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002245 ring->engine = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002246 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002247
2248 ring->size = size;
2249 /* Workaround an erratum on the i830 which causes a hang if
2250 * the TAIL pointer points to within the last 2 cachelines
2251 * of the buffer.
2252 */
2253 ring->effective_size = size;
2254 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2255 ring->effective_size -= 2 * CACHELINE_BYTES;
2256
2257 ring->last_retired_head = -1;
2258 intel_ring_update_space(ring);
2259
2260 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2261 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002262 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2263 engine->name, ret);
2264 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002265 kfree(ring);
2266 return ERR_PTR(ret);
2267 }
2268
2269 return ring;
2270}
2271
2272void
2273intel_ringbuffer_free(struct intel_ringbuffer *ring)
2274{
2275 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002276 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002277 kfree(ring);
2278}
2279
Ben Widawskyc43b5632012-04-16 14:07:40 -07002280static int intel_init_ring_buffer(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002281 struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002282{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002283 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002284 int ret;
2285
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002286 WARN_ON(engine->buffer);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002287
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002288 engine->dev = dev;
2289 INIT_LIST_HEAD(&engine->active_list);
2290 INIT_LIST_HEAD(&engine->request_list);
2291 INIT_LIST_HEAD(&engine->execlist_queue);
2292 INIT_LIST_HEAD(&engine->buffers);
2293 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2294 memset(engine->semaphore.sync_seqno, 0,
2295 sizeof(engine->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002296
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002297 init_waitqueue_head(&engine->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002298
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002299 ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002300 if (IS_ERR(ringbuf)) {
2301 ret = PTR_ERR(ringbuf);
2302 goto error;
2303 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002304 engine->buffer = ringbuf;
Chris Wilson01101fa2015-09-03 13:01:39 +01002305
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002306 if (I915_NEED_GFX_HWS(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002307 ret = init_status_page(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002308 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002309 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002310 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002311 WARN_ON(engine->id != RCS);
2312 ret = init_phys_status_page(engine);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002313 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002314 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002315 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002316
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002317 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2318 if (ret) {
2319 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002320 engine->name, ret);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002321 intel_destroy_ringbuffer_obj(ringbuf);
2322 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002323 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002324
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002325 ret = i915_cmd_parser_init_ring(engine);
Brad Volkin44e895a2014-05-10 14:10:43 -07002326 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002327 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002328
Oscar Mateo8ee14972014-05-22 14:13:34 +01002329 return 0;
2330
2331error:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002332 intel_cleanup_engine(engine);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002333 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002334}
2335
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002336void intel_cleanup_engine(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002337{
John Harrison6402c332014-10-31 12:00:26 +00002338 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002339
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002340 if (!intel_engine_initialized(engine))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002341 return;
2342
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002343 dev_priv = to_i915(engine->dev);
John Harrison6402c332014-10-31 12:00:26 +00002344
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002345 if (engine->buffer) {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002346 intel_stop_engine(engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002347 WARN_ON(!IS_GEN2(engine->dev) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002348
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002349 intel_unpin_ringbuffer_obj(engine->buffer);
2350 intel_ringbuffer_free(engine->buffer);
2351 engine->buffer = NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +00002352 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002353
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002354 if (engine->cleanup)
2355 engine->cleanup(engine);
Zou Nan hai8d192152010-11-02 16:31:01 +08002356
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002357 if (I915_NEED_GFX_HWS(engine->dev)) {
2358 cleanup_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002359 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002360 WARN_ON(engine->id != RCS);
2361 cleanup_phys_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002362 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002363
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002364 i915_cmd_parser_fini_ring(engine);
2365 i915_gem_batch_pool_fini(&engine->batch_pool);
2366 engine->dev = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002367}
2368
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002369int intel_engine_idle(struct intel_engine_cs *engine)
Chris Wilson3e960502012-11-27 16:22:54 +00002370{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002371 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002372
Chris Wilson3e960502012-11-27 16:22:54 +00002373 /* Wait upon the last request to be completed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002374 if (list_empty(&engine->request_list))
Chris Wilson3e960502012-11-27 16:22:54 +00002375 return 0;
2376
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002377 req = list_entry(engine->request_list.prev,
2378 struct drm_i915_gem_request,
2379 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002380
Chris Wilsonb4716182015-04-27 13:41:17 +01002381 /* Make sure we do not trigger any retires */
2382 return __i915_wait_request(req,
Chris Wilsonc19ae982016-04-13 17:35:03 +01002383 req->i915->mm.interruptible,
Chris Wilsonb4716182015-04-27 13:41:17 +01002384 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002385}
2386
John Harrison6689cb22015-03-19 12:30:08 +00002387int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002388{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002389 request->ringbuf = request->engine->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002390 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002391}
2392
John Harrisonccd98fe2015-05-29 17:44:09 +01002393int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2394{
2395 /*
2396 * The first call merely notes the reserve request and is common for
2397 * all back ends. The subsequent localised _begin() call actually
2398 * ensures that the reservation is available. Without the begin, if
2399 * the request creator immediately submitted the request without
2400 * adding any commands to it then there might not actually be
2401 * sufficient room for the submission commands.
2402 */
2403 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2404
2405 return intel_ring_begin(request, 0);
2406}
2407
John Harrison29b1b412015-06-18 13:10:09 +01002408void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2409{
Chris Wilson92dcc672016-04-28 09:56:46 +01002410 GEM_BUG_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002411 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002412}
2413
2414void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2415{
Chris Wilson92dcc672016-04-28 09:56:46 +01002416 GEM_BUG_ON(!ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002417 ringbuf->reserved_size = 0;
John Harrison29b1b412015-06-18 13:10:09 +01002418}
2419
2420void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2421{
Chris Wilson92dcc672016-04-28 09:56:46 +01002422 GEM_BUG_ON(!ringbuf->reserved_size);
2423 ringbuf->reserved_size = 0;
John Harrison29b1b412015-06-18 13:10:09 +01002424}
2425
2426void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2427{
Chris Wilson92dcc672016-04-28 09:56:46 +01002428 GEM_BUG_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002429}
2430
Chris Wilson92dcc672016-04-28 09:56:46 +01002431static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002432{
Chris Wilson92dcc672016-04-28 09:56:46 +01002433 struct intel_ringbuffer *ringbuf = req->ringbuf;
2434 struct intel_engine_cs *engine = req->engine;
2435 struct drm_i915_gem_request *target;
2436
2437 intel_ring_update_space(ringbuf);
2438 if (ringbuf->space >= bytes)
2439 return 0;
2440
2441 /*
2442 * Space is reserved in the ringbuffer for finalising the request,
2443 * as that cannot be allowed to fail. During request finalisation,
2444 * reserved_space is set to 0 to stop the overallocation and the
2445 * assumption is that then we never need to wait (which has the
2446 * risk of failing with EINTR).
2447 *
2448 * See also i915_gem_request_alloc() and i915_add_request().
2449 */
2450 GEM_BUG_ON(!ringbuf->reserved_size);
2451
2452 list_for_each_entry(target, &engine->request_list, list) {
2453 unsigned space;
2454
2455 /*
2456 * The request queue is per-engine, so can contain requests
2457 * from multiple ringbuffers. Here, we must ignore any that
2458 * aren't from the ringbuffer we're considering.
2459 */
2460 if (target->ringbuf != ringbuf)
2461 continue;
2462
2463 /* Would completion of this request free enough space? */
2464 space = __intel_ring_space(target->postfix, ringbuf->tail,
2465 ringbuf->size);
2466 if (space >= bytes)
2467 break;
2468 }
2469
2470 if (WARN_ON(&target->list == &engine->request_list))
2471 return -ENOSPC;
2472
2473 return i915_wait_request(target);
2474}
2475
2476int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
2477{
2478 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +01002479 int remain_actual = ringbuf->size - ringbuf->tail;
Chris Wilson92dcc672016-04-28 09:56:46 +01002480 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2481 int bytes = num_dwords * sizeof(u32);
2482 int total_bytes, wait_bytes;
John Harrison79bbcc22015-06-30 12:40:55 +01002483 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002484
Chris Wilson92dcc672016-04-28 09:56:46 +01002485 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002486
John Harrison79bbcc22015-06-30 12:40:55 +01002487 if (unlikely(bytes > remain_usable)) {
2488 /*
2489 * Not enough space for the basic request. So need to flush
2490 * out the remainder and then wait for base + reserved.
2491 */
2492 wait_bytes = remain_actual + total_bytes;
2493 need_wrap = true;
Chris Wilson92dcc672016-04-28 09:56:46 +01002494 } else if (unlikely(total_bytes > remain_usable)) {
2495 /*
2496 * The base request will fit but the reserved space
2497 * falls off the end. So we don't need an immediate wrap
2498 * and only need to effectively wait for the reserved
2499 * size space from the start of ringbuffer.
2500 */
2501 wait_bytes = remain_actual + ringbuf->reserved_size;
John Harrison79bbcc22015-06-30 12:40:55 +01002502 } else {
Chris Wilson92dcc672016-04-28 09:56:46 +01002503 /* No wrapping required, just waiting. */
2504 wait_bytes = total_bytes;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002505 }
2506
Chris Wilson92dcc672016-04-28 09:56:46 +01002507 if (wait_bytes > ringbuf->space) {
2508 int ret = wait_for_space(req, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002509 if (unlikely(ret))
2510 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002511
Chris Wilson92dcc672016-04-28 09:56:46 +01002512 intel_ring_update_space(ringbuf);
Chris Wilson157d2c72016-05-13 11:57:22 +01002513 if (unlikely(ringbuf->space < wait_bytes))
2514 return -EAGAIN;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002515 }
2516
Chris Wilson92dcc672016-04-28 09:56:46 +01002517 if (unlikely(need_wrap)) {
2518 GEM_BUG_ON(remain_actual > ringbuf->space);
2519 GEM_BUG_ON(ringbuf->tail + remain_actual > ringbuf->size);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002520
Chris Wilson92dcc672016-04-28 09:56:46 +01002521 /* Fill the tail with MI_NOOP */
2522 memset(ringbuf->virtual_start + ringbuf->tail,
2523 0, remain_actual);
2524 ringbuf->tail = 0;
2525 ringbuf->space -= remain_actual;
2526 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002527
Chris Wilson92dcc672016-04-28 09:56:46 +01002528 ringbuf->space -= bytes;
2529 GEM_BUG_ON(ringbuf->space < 0);
Chris Wilson304d6952014-01-02 14:32:35 +00002530 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002531}
2532
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002533/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002534int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002535{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002536 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002537 int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002538 int ret;
2539
2540 if (num_dwords == 0)
2541 return 0;
2542
Chris Wilson18393f62014-04-09 09:19:40 +01002543 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002544 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002545 if (ret)
2546 return ret;
2547
2548 while (num_dwords--)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002549 intel_ring_emit(engine, MI_NOOP);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002550
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002551 intel_ring_advance(engine);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002552
2553 return 0;
2554}
2555
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002556void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002557{
Chris Wilsond04bce42016-04-07 07:29:12 +01002558 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002559
Chris Wilson29dcb572016-04-07 07:29:13 +01002560 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
2561 * so long as the semaphore value in the register/page is greater
2562 * than the sync value), so whenever we reset the seqno,
2563 * so long as we reset the tracking semaphore value to 0, it will
2564 * always be before the next request's seqno. If we don't reset
2565 * the semaphore value, then when the seqno moves backwards all
2566 * future waits will complete instantly (causing rendering corruption).
2567 */
Chris Wilsond04bce42016-04-07 07:29:12 +01002568 if (INTEL_INFO(dev_priv)->gen == 6 || INTEL_INFO(dev_priv)->gen == 7) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002569 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
2570 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
Chris Wilsond04bce42016-04-07 07:29:12 +01002571 if (HAS_VEBOX(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002572 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002573 }
Chris Wilsona058d932016-04-07 07:29:15 +01002574 if (dev_priv->semaphore_obj) {
2575 struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
2576 struct page *page = i915_gem_object_get_dirty_page(obj, 0);
2577 void *semaphores = kmap(page);
2578 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
2579 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
2580 kunmap(page);
2581 }
Chris Wilson29dcb572016-04-07 07:29:13 +01002582 memset(engine->semaphore.sync_seqno, 0,
2583 sizeof(engine->semaphore.sync_seqno));
Chris Wilson297b0c52010-10-22 17:02:41 +01002584
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002585 engine->set_seqno(engine, seqno);
Chris Wilson01347122016-04-07 07:29:16 +01002586 engine->last_submitted_seqno = seqno;
Chris Wilson29dcb572016-04-07 07:29:13 +01002587
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002588 engine->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002589}
2590
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002591static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002592 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002593{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002594 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002595
2596 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002597
Chris Wilson12f55812012-07-05 17:14:01 +01002598 /* Disable notification that the ring is IDLE. The GT
2599 * will then assume that it is busy and bring it out of rc6.
2600 */
2601 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2602 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2603
2604 /* Clear the context id. Here be magic! */
2605 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2606
2607 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002608 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002609 GEN6_BSD_SLEEP_INDICATOR) == 0,
2610 50))
2611 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002612
Chris Wilson12f55812012-07-05 17:14:01 +01002613 /* Now that the ring is fully powered up, update the tail */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002614 I915_WRITE_TAIL(engine, value);
2615 POSTING_READ(RING_TAIL(engine->mmio_base));
Chris Wilson12f55812012-07-05 17:14:01 +01002616
2617 /* Let the ring send IDLE messages to the GT again,
2618 * and so let it sleep to conserve power when idle.
2619 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002620 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002621 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002622}
2623
John Harrisona84c3ae2015-05-29 17:43:57 +01002624static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002625 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002626{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002627 struct intel_engine_cs *engine = req->engine;
Chris Wilson71a77e02011-02-02 12:13:49 +00002628 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002629 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002630
John Harrison5fb9de12015-05-29 17:44:07 +01002631 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002632 if (ret)
2633 return ret;
2634
Chris Wilson71a77e02011-02-02 12:13:49 +00002635 cmd = MI_FLUSH_DW;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002636 if (INTEL_INFO(engine->dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002637 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002638
2639 /* We always require a command barrier so that subsequent
2640 * commands, such as breadcrumb interrupts, are strictly ordered
2641 * wrt the contents of the write cache being flushed to memory
2642 * (and thus being coherent from the CPU).
2643 */
2644 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2645
Jesse Barnes9a289772012-10-26 09:42:42 -07002646 /*
2647 * Bspec vol 1c.5 - video engine command streamer:
2648 * "If ENABLED, all TLBs will be invalidated once the flush
2649 * operation is complete. This bit is only valid when the
2650 * Post-Sync Operation field is a value of 1h or 3h."
2651 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002652 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002653 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2654
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002655 intel_ring_emit(engine, cmd);
2656 intel_ring_emit(engine,
2657 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2658 if (INTEL_INFO(engine->dev)->gen >= 8) {
2659 intel_ring_emit(engine, 0); /* upper addr */
2660 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002661 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002662 intel_ring_emit(engine, 0);
2663 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002664 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002665 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002666 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002667}
2668
2669static int
John Harrison53fddaf2015-05-29 17:44:02 +01002670gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002671 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002672 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002673{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002674 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002675 bool ppgtt = USES_PPGTT(engine->dev) &&
John Harrison8e004ef2015-02-13 11:48:10 +00002676 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002677 int ret;
2678
John Harrison5fb9de12015-05-29 17:44:07 +01002679 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002680 if (ret)
2681 return ret;
2682
2683 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002684 intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002685 (dispatch_flags & I915_DISPATCH_RS ?
2686 MI_BATCH_RESOURCE_STREAMER : 0));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002687 intel_ring_emit(engine, lower_32_bits(offset));
2688 intel_ring_emit(engine, upper_32_bits(offset));
2689 intel_ring_emit(engine, MI_NOOP);
2690 intel_ring_advance(engine);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002691
2692 return 0;
2693}
2694
2695static int
John Harrison53fddaf2015-05-29 17:44:02 +01002696hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002697 u64 offset, u32 len,
2698 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002699{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002700 struct intel_engine_cs *engine = req->engine;
Akshay Joshi0206e352011-08-16 15:34:10 -04002701 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002702
John Harrison5fb9de12015-05-29 17:44:07 +01002703 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002704 if (ret)
2705 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002706
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002707 intel_ring_emit(engine,
Chris Wilson77072252014-09-10 12:18:27 +01002708 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002709 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002710 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2711 (dispatch_flags & I915_DISPATCH_RS ?
2712 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002713 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002714 intel_ring_emit(engine, offset);
2715 intel_ring_advance(engine);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002716
2717 return 0;
2718}
2719
2720static int
John Harrison53fddaf2015-05-29 17:44:02 +01002721gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002722 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002723 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002724{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002725 struct intel_engine_cs *engine = req->engine;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002726 int ret;
2727
John Harrison5fb9de12015-05-29 17:44:07 +01002728 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002729 if (ret)
2730 return ret;
2731
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002732 intel_ring_emit(engine,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002733 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002734 (dispatch_flags & I915_DISPATCH_SECURE ?
2735 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002736 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002737 intel_ring_emit(engine, offset);
2738 intel_ring_advance(engine);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002739
Akshay Joshi0206e352011-08-16 15:34:10 -04002740 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002741}
2742
Chris Wilson549f7362010-10-19 11:19:32 +01002743/* Blitter support (SandyBridge+) */
2744
John Harrisona84c3ae2015-05-29 17:43:57 +01002745static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002746 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002747{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002748 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002749 struct drm_device *dev = engine->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002750 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002751 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002752
John Harrison5fb9de12015-05-29 17:44:07 +01002753 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002754 if (ret)
2755 return ret;
2756
Chris Wilson71a77e02011-02-02 12:13:49 +00002757 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002758 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002759 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002760
2761 /* We always require a command barrier so that subsequent
2762 * commands, such as breadcrumb interrupts, are strictly ordered
2763 * wrt the contents of the write cache being flushed to memory
2764 * (and thus being coherent from the CPU).
2765 */
2766 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2767
Jesse Barnes9a289772012-10-26 09:42:42 -07002768 /*
2769 * Bspec vol 1c.3 - blitter engine command streamer:
2770 * "If ENABLED, all TLBs will be invalidated once the flush
2771 * operation is complete. This bit is only valid when the
2772 * Post-Sync Operation field is a value of 1h or 3h."
2773 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002774 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002775 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002776 intel_ring_emit(engine, cmd);
2777 intel_ring_emit(engine,
2778 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002779 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002780 intel_ring_emit(engine, 0); /* upper addr */
2781 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002782 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002783 intel_ring_emit(engine, 0);
2784 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002785 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002786 intel_ring_advance(engine);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002787
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002788 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002789}
2790
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002791int intel_init_render_ring_buffer(struct drm_device *dev)
2792{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002793 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002794 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002795 struct drm_i915_gem_object *obj;
2796 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002797
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002798 engine->name = "render ring";
2799 engine->id = RCS;
2800 engine->exec_id = I915_EXEC_RENDER;
Chris Wilson83e53802016-04-29 13:18:23 +01002801 engine->hw_id = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002802 engine->mmio_base = RENDER_RING_BASE;
Daniel Vetter59465b52012-04-11 22:12:48 +02002803
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002804 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002805 if (i915_semaphore_is_enabled(dev)) {
2806 obj = i915_gem_alloc_object(dev, 4096);
2807 if (obj == NULL) {
2808 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2809 i915.semaphores = 0;
2810 } else {
2811 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2812 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2813 if (ret != 0) {
2814 drm_gem_object_unreference(&obj->base);
2815 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2816 i915.semaphores = 0;
2817 } else
2818 dev_priv->semaphore_obj = obj;
2819 }
2820 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002821
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002822 engine->init_context = intel_rcs_ctx_init;
2823 engine->add_request = gen6_add_request;
2824 engine->flush = gen8_render_ring_flush;
2825 engine->irq_get = gen8_ring_get_irq;
2826 engine->irq_put = gen8_ring_put_irq;
2827 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002828 engine->irq_seqno_barrier = gen6_seqno_barrier;
2829 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002830 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002831 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002832 WARN_ON(!dev_priv->semaphore_obj);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002833 engine->semaphore.sync_to = gen8_ring_sync;
2834 engine->semaphore.signal = gen8_rcs_signal;
2835 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002836 }
2837 } else if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002838 engine->init_context = intel_rcs_ctx_init;
2839 engine->add_request = gen6_add_request;
2840 engine->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002841 if (INTEL_INFO(dev)->gen == 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002842 engine->flush = gen6_render_ring_flush;
2843 engine->irq_get = gen6_ring_get_irq;
2844 engine->irq_put = gen6_ring_put_irq;
2845 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002846 engine->irq_seqno_barrier = gen6_seqno_barrier;
2847 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002848 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002849 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002850 engine->semaphore.sync_to = gen6_ring_sync;
2851 engine->semaphore.signal = gen6_signal;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002852 /*
2853 * The current semaphore is only applied on pre-gen8
2854 * platform. And there is no VCS2 ring on the pre-gen8
2855 * platform. So the semaphore between RCS and VCS2 is
2856 * initialized as INVALID. Gen8 will initialize the
2857 * sema between VCS2 and RCS later.
2858 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002859 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2860 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2861 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2862 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2863 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2864 engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2865 engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2866 engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2867 engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2868 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002869 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002870 } else if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002871 engine->add_request = pc_render_add_request;
2872 engine->flush = gen4_render_ring_flush;
2873 engine->get_seqno = pc_render_get_seqno;
2874 engine->set_seqno = pc_render_set_seqno;
2875 engine->irq_get = gen5_ring_get_irq;
2876 engine->irq_put = gen5_ring_put_irq;
2877 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
Ben Widawskycc609d52013-05-28 19:22:29 -07002878 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002879 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002880 engine->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002881 if (INTEL_INFO(dev)->gen < 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002882 engine->flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002883 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002884 engine->flush = gen4_render_ring_flush;
2885 engine->get_seqno = ring_get_seqno;
2886 engine->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002887 if (IS_GEN2(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002888 engine->irq_get = i8xx_ring_get_irq;
2889 engine->irq_put = i8xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002890 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002891 engine->irq_get = i9xx_ring_get_irq;
2892 engine->irq_put = i9xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002893 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002894 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002895 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002896 engine->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002897
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002898 if (IS_HASWELL(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002899 engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002900 else if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002901 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002902 else if (INTEL_INFO(dev)->gen >= 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002903 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002904 else if (INTEL_INFO(dev)->gen >= 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002905 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002906 else if (IS_I830(dev) || IS_845G(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002907 engine->dispatch_execbuffer = i830_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002908 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002909 engine->dispatch_execbuffer = i915_dispatch_execbuffer;
2910 engine->init_hw = init_render_ring;
2911 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002912
Daniel Vetterb45305f2012-12-17 16:21:27 +01002913 /* Workaround batchbuffer to combat CS tlb bug. */
2914 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002915 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002916 if (obj == NULL) {
2917 DRM_ERROR("Failed to allocate batch bo\n");
2918 return -ENOMEM;
2919 }
2920
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002921 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002922 if (ret != 0) {
2923 drm_gem_object_unreference(&obj->base);
2924 DRM_ERROR("Failed to ping batch bo\n");
2925 return ret;
2926 }
2927
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002928 engine->scratch.obj = obj;
2929 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002930 }
2931
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002932 ret = intel_init_ring_buffer(dev, engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002933 if (ret)
2934 return ret;
2935
2936 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002937 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002938 if (ret)
2939 return ret;
2940 }
2941
2942 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002943}
2944
2945int intel_init_bsd_ring_buffer(struct drm_device *dev)
2946{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002947 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002948 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002949
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002950 engine->name = "bsd ring";
2951 engine->id = VCS;
2952 engine->exec_id = I915_EXEC_BSD;
Chris Wilson83e53802016-04-29 13:18:23 +01002953 engine->hw_id = 1;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002954
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002955 engine->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002956 if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002957 engine->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002958 /* gen6 bsd needs a special wa for tail updates */
2959 if (IS_GEN6(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002960 engine->write_tail = gen6_bsd_ring_write_tail;
2961 engine->flush = gen6_bsd_ring_flush;
2962 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002963 engine->irq_seqno_barrier = gen6_seqno_barrier;
2964 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002965 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002966 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002967 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07002968 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002969 engine->irq_get = gen8_ring_get_irq;
2970 engine->irq_put = gen8_ring_put_irq;
2971 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002972 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002973 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002974 engine->semaphore.sync_to = gen8_ring_sync;
2975 engine->semaphore.signal = gen8_xcs_signal;
2976 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002977 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002978 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002979 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2980 engine->irq_get = gen6_ring_get_irq;
2981 engine->irq_put = gen6_ring_put_irq;
2982 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002983 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002984 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002985 engine->semaphore.sync_to = gen6_ring_sync;
2986 engine->semaphore.signal = gen6_signal;
2987 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2988 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2989 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2990 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2991 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2992 engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2993 engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2994 engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2995 engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2996 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002997 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002998 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002999 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003000 engine->mmio_base = BSD_RING_BASE;
3001 engine->flush = bsd_ring_flush;
3002 engine->add_request = i9xx_add_request;
3003 engine->get_seqno = ring_get_seqno;
3004 engine->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02003005 if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003006 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
3007 engine->irq_get = gen5_ring_get_irq;
3008 engine->irq_put = gen5_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02003009 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003010 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
3011 engine->irq_get = i9xx_ring_get_irq;
3012 engine->irq_put = i9xx_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02003013 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003014 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02003015 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003016 engine->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02003017
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003018 return intel_init_ring_buffer(dev, engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003019}
Chris Wilson549f7362010-10-19 11:19:32 +01003020
Zhao Yakui845f74a2014-04-17 10:37:37 +08003021/**
Damien Lespiau62659922015-01-29 14:13:40 +00003022 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08003023 */
3024int intel_init_bsd2_ring_buffer(struct drm_device *dev)
3025{
3026 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003027 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08003028
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003029 engine->name = "bsd2 ring";
3030 engine->id = VCS2;
3031 engine->exec_id = I915_EXEC_BSD;
Chris Wilson83e53802016-04-29 13:18:23 +01003032 engine->hw_id = 4;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003033
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003034 engine->write_tail = ring_write_tail;
3035 engine->mmio_base = GEN8_BSD2_RING_BASE;
3036 engine->flush = gen6_bsd_ring_flush;
3037 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003038 engine->irq_seqno_barrier = gen6_seqno_barrier;
3039 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003040 engine->set_seqno = ring_set_seqno;
3041 engine->irq_enable_mask =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003042 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003043 engine->irq_get = gen8_ring_get_irq;
3044 engine->irq_put = gen8_ring_put_irq;
3045 engine->dispatch_execbuffer =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003046 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07003047 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003048 engine->semaphore.sync_to = gen8_ring_sync;
3049 engine->semaphore.signal = gen8_xcs_signal;
3050 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky3e789982014-06-30 09:53:37 -07003051 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003052 engine->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003053
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003054 return intel_init_ring_buffer(dev, engine);
Zhao Yakui845f74a2014-04-17 10:37:37 +08003055}
3056
Chris Wilson549f7362010-10-19 11:19:32 +01003057int intel_init_blt_ring_buffer(struct drm_device *dev)
3058{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003059 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003060 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01003061
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003062 engine->name = "blitter ring";
3063 engine->id = BCS;
3064 engine->exec_id = I915_EXEC_BLT;
Chris Wilson83e53802016-04-29 13:18:23 +01003065 engine->hw_id = 2;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02003066
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003067 engine->mmio_base = BLT_RING_BASE;
3068 engine->write_tail = ring_write_tail;
3069 engine->flush = gen6_ring_flush;
3070 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003071 engine->irq_seqno_barrier = gen6_seqno_barrier;
3072 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003073 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003074 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003075 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07003076 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003077 engine->irq_get = gen8_ring_get_irq;
3078 engine->irq_put = gen8_ring_put_irq;
3079 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003080 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003081 engine->semaphore.sync_to = gen8_ring_sync;
3082 engine->semaphore.signal = gen8_xcs_signal;
3083 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003084 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003085 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003086 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
3087 engine->irq_get = gen6_ring_get_irq;
3088 engine->irq_put = gen6_ring_put_irq;
3089 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003090 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003091 engine->semaphore.signal = gen6_signal;
3092 engine->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003093 /*
3094 * The current semaphore is only applied on pre-gen8
3095 * platform. And there is no VCS2 ring on the pre-gen8
3096 * platform. So the semaphore between BCS and VCS2 is
3097 * initialized as INVALID. Gen8 will initialize the
3098 * sema between BCS and VCS2 later.
3099 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003100 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
3101 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
3102 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
3103 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
3104 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3105 engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
3106 engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
3107 engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
3108 engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
3109 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003110 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003111 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003112 engine->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01003113
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003114 return intel_init_ring_buffer(dev, engine);
Chris Wilson549f7362010-10-19 11:19:32 +01003115}
Chris Wilsona7b97612012-07-20 12:41:08 +01003116
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003117int intel_init_vebox_ring_buffer(struct drm_device *dev)
3118{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003119 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003120 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003121
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003122 engine->name = "video enhancement ring";
3123 engine->id = VECS;
3124 engine->exec_id = I915_EXEC_VEBOX;
Chris Wilson83e53802016-04-29 13:18:23 +01003125 engine->hw_id = 3;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003126
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003127 engine->mmio_base = VEBOX_RING_BASE;
3128 engine->write_tail = ring_write_tail;
3129 engine->flush = gen6_ring_flush;
3130 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003131 engine->irq_seqno_barrier = gen6_seqno_barrier;
3132 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003133 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003134
3135 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003136 engine->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003137 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003138 engine->irq_get = gen8_ring_get_irq;
3139 engine->irq_put = gen8_ring_put_irq;
3140 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003141 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003142 engine->semaphore.sync_to = gen8_ring_sync;
3143 engine->semaphore.signal = gen8_xcs_signal;
3144 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003145 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003146 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003147 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3148 engine->irq_get = hsw_vebox_get_irq;
3149 engine->irq_put = hsw_vebox_put_irq;
3150 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003151 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003152 engine->semaphore.sync_to = gen6_ring_sync;
3153 engine->semaphore.signal = gen6_signal;
3154 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3155 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3156 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3157 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3158 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3159 engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3160 engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3161 engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3162 engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3163 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003164 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003165 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003166 engine->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003167
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003168 return intel_init_ring_buffer(dev, engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003169}
3170
Chris Wilsona7b97612012-07-20 12:41:08 +01003171int
John Harrison4866d722015-05-29 17:43:55 +01003172intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003173{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003174 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003175 int ret;
3176
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003177 if (!engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003178 return 0;
3179
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003180 ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003181 if (ret)
3182 return ret;
3183
John Harrisona84c3ae2015-05-29 17:43:57 +01003184 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003185
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003186 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003187 return 0;
3188}
3189
3190int
John Harrison2f200552015-05-29 17:43:53 +01003191intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003192{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003193 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003194 uint32_t flush_domains;
3195 int ret;
3196
3197 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003198 if (engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003199 flush_domains = I915_GEM_GPU_DOMAINS;
3200
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003201 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003202 if (ret)
3203 return ret;
3204
John Harrisona84c3ae2015-05-29 17:43:57 +01003205 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003206
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003207 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003208 return 0;
3209}
Chris Wilsone3efda42014-04-09 09:19:41 +01003210
3211void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003212intel_stop_engine(struct intel_engine_cs *engine)
Chris Wilsone3efda42014-04-09 09:19:41 +01003213{
3214 int ret;
3215
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003216 if (!intel_engine_initialized(engine))
Chris Wilsone3efda42014-04-09 09:19:41 +01003217 return;
3218
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003219 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003220 if (ret)
Chris Wilsone3efda42014-04-09 09:19:41 +01003221 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003222 engine->name, ret);
Chris Wilsone3efda42014-04-09 09:19:41 +01003223
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003224 stop_ring(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01003225}