blob: 020ca7c9c75f90d676d3661e9186d8429587f091 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Thomas Daniele981e7b2014-07-24 17:04:39 +0100141#define RING_EXECLIST_QFULL (1 << 0x2)
142#define RING_EXECLIST1_VALID (1 << 0x3)
143#define RING_EXECLIST0_VALID (1 << 0x4)
144#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
145#define RING_EXECLIST1_ACTIVE (1 << 0x11)
146#define RING_EXECLIST0_ACTIVE (1 << 0x12)
147
148#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
149#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
150#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
151#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
152#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
153#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100154
Chris Wilson70c2a242016-09-09 14:11:46 +0100155#define GEN8_CTX_STATUS_COMPLETED_MASK \
156 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
157 GEN8_CTX_STATUS_PREEMPTED | \
158 GEN8_CTX_STATUS_ELEMENT_SWITCH)
159
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100160#define CTX_LRI_HEADER_0 0x01
161#define CTX_CONTEXT_CONTROL 0x02
162#define CTX_RING_HEAD 0x04
163#define CTX_RING_TAIL 0x06
164#define CTX_RING_BUFFER_START 0x08
165#define CTX_RING_BUFFER_CONTROL 0x0a
166#define CTX_BB_HEAD_U 0x0c
167#define CTX_BB_HEAD_L 0x0e
168#define CTX_BB_STATE 0x10
169#define CTX_SECOND_BB_HEAD_U 0x12
170#define CTX_SECOND_BB_HEAD_L 0x14
171#define CTX_SECOND_BB_STATE 0x16
172#define CTX_BB_PER_CTX_PTR 0x18
173#define CTX_RCS_INDIRECT_CTX 0x1a
174#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
175#define CTX_LRI_HEADER_1 0x21
176#define CTX_CTX_TIMESTAMP 0x22
177#define CTX_PDP3_UDW 0x24
178#define CTX_PDP3_LDW 0x26
179#define CTX_PDP2_UDW 0x28
180#define CTX_PDP2_LDW 0x2a
181#define CTX_PDP1_UDW 0x2c
182#define CTX_PDP1_LDW 0x2e
183#define CTX_PDP0_UDW 0x30
184#define CTX_PDP0_LDW 0x32
185#define CTX_LRI_HEADER_2 0x41
186#define CTX_R_PWR_CLK_STATE 0x42
187#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
188
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +0000189#define CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200190 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200191 (reg_state)[(pos)+1] = (val); \
192} while (0)
193
194#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300195 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100196 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
197 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200198} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100199
Ville Syrjälä9244a812015-11-04 23:20:09 +0200200#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100201 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
202 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200203} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100204
Michel Thierry71562912016-02-23 10:31:49 +0000205#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
206#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Michel Thierry7bd0a2c2017-06-06 13:30:38 -0700207#define GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x19
Ben Widawsky84b790f2014-07-24 17:04:36 +0100208
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100209/* Typical size of the average request (2 pipecontrols and a MI_BB) */
210#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
Chris Wilsona3aabe82016-10-04 21:11:26 +0100211#define WA_TAIL_DWORDS 2
Chris Wilson7e4992a2017-09-28 20:38:59 +0100212#define WA_TAIL_BYTES (sizeof(u32) * WA_TAIL_DWORDS)
Chris Wilsonbeecec92017-10-03 21:34:52 +0100213#define PREEMPT_ID 0x1
Chris Wilsona3aabe82016-10-04 21:11:26 +0100214
Chris Wilsone2efd132016-05-24 14:53:34 +0100215static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100216 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100217static void execlists_init_reg_state(u32 *reg_state,
218 struct i915_gem_context *ctx,
219 struct intel_engine_cs *engine,
220 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000221
Oscar Mateo73e4d072014-07-24 17:04:48 +0100222/**
223 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100224 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100225 * @enable_execlists: value of i915.enable_execlists module parameter.
226 *
227 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000228 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100229 *
230 * Return: 1 if Execlists is supported and has to be enabled.
231 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100232int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100233{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800234 /* On platforms with execlist available, vGPU will only
235 * support execlist mode, no ring buffer mode.
236 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100237 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800238 return 1;
239
Chris Wilsonc0336662016-05-06 15:40:21 +0100240 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000241 return 1;
242
Oscar Mateo127f1002014-07-24 17:04:11 +0100243 if (enable_execlists == 0)
244 return 0;
245
Daniel Vetter5a21b662016-05-24 17:13:53 +0200246 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
Maarten Lankhorst8279aaf2017-10-04 11:44:16 +0200247 USES_PPGTT(dev_priv))
Oscar Mateo127f1002014-07-24 17:04:11 +0100248 return 1;
249
250 return 0;
251}
Oscar Mateoede7d422014-07-24 17:04:12 +0100252
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000253/**
254 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
255 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000256 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100257 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000258 *
259 * The context descriptor encodes various attributes of a context,
260 * including its GTT address and some flags. Because it's fairly
261 * expensive to calculate, we'll just do it once and cache the result,
262 * which remains valid until the context is unpinned.
263 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200264 * This is what a descriptor looks like, from LSB to MSB::
265 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200266 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200267 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
268 * bits 32-52: ctx ID, a globally unique tag
269 * bits 53-54: mbz, reserved for use by hardware
270 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000271 */
272static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100273intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000274 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000275{
Chris Wilson9021ad02016-05-24 14:53:37 +0100276 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100277 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000278
Chris Wilson7069b142016-04-28 09:56:52 +0100279 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
280
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200281 desc = ctx->desc_template; /* bits 0-11 */
Michel Thierry0b29c752017-09-13 09:56:00 +0100282 desc |= i915_ggtt_offset(ce->state) + LRC_HEADER_PAGES * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100283 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100284 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000285
Chris Wilson9021ad02016-05-24 14:53:37 +0100286 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000287}
288
Chris Wilson27606fd2017-09-16 21:44:13 +0100289static struct i915_priolist *
290lookup_priolist(struct intel_engine_cs *engine,
291 struct i915_priotree *pt,
292 int prio)
Chris Wilson08dd3e12017-09-16 21:44:12 +0100293{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300294 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100295 struct i915_priolist *p;
296 struct rb_node **parent, *rb;
297 bool first = true;
298
Mika Kuoppalab620e872017-09-22 15:43:03 +0300299 if (unlikely(execlists->no_priolist))
Chris Wilson08dd3e12017-09-16 21:44:12 +0100300 prio = I915_PRIORITY_NORMAL;
301
302find_priolist:
303 /* most positive priority is scheduled first, equal priorities fifo */
304 rb = NULL;
Mika Kuoppalab620e872017-09-22 15:43:03 +0300305 parent = &execlists->queue.rb_node;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100306 while (*parent) {
307 rb = *parent;
308 p = rb_entry(rb, typeof(*p), node);
309 if (prio > p->priority) {
310 parent = &rb->rb_left;
311 } else if (prio < p->priority) {
312 parent = &rb->rb_right;
313 first = false;
314 } else {
Chris Wilson27606fd2017-09-16 21:44:13 +0100315 return p;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100316 }
317 }
318
319 if (prio == I915_PRIORITY_NORMAL) {
Mika Kuoppalab620e872017-09-22 15:43:03 +0300320 p = &execlists->default_priolist;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100321 } else {
322 p = kmem_cache_alloc(engine->i915->priorities, GFP_ATOMIC);
323 /* Convert an allocation failure to a priority bump */
324 if (unlikely(!p)) {
325 prio = I915_PRIORITY_NORMAL; /* recurses just once */
326
327 /* To maintain ordering with all rendering, after an
328 * allocation failure we have to disable all scheduling.
329 * Requests will then be executed in fifo, and schedule
330 * will ensure that dependencies are emitted in fifo.
331 * There will be still some reordering with existing
332 * requests, so if userspace lied about their
333 * dependencies that reordering may be visible.
334 */
Mika Kuoppalab620e872017-09-22 15:43:03 +0300335 execlists->no_priolist = true;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100336 goto find_priolist;
337 }
338 }
339
340 p->priority = prio;
Chris Wilson27606fd2017-09-16 21:44:13 +0100341 INIT_LIST_HEAD(&p->requests);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100342 rb_link_node(&p->node, rb, parent);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300343 rb_insert_color(&p->node, &execlists->queue);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100344
Chris Wilson08dd3e12017-09-16 21:44:12 +0100345 if (first)
Mika Kuoppalab620e872017-09-22 15:43:03 +0300346 execlists->first = &p->node;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100347
Chris Wilson27606fd2017-09-16 21:44:13 +0100348 return ptr_pack_bits(p, first, 1);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100349}
350
Chris Wilson7e4992a2017-09-28 20:38:59 +0100351static void unwind_wa_tail(struct drm_i915_gem_request *rq)
352{
353 rq->tail = intel_ring_wrap(rq->ring, rq->wa_tail - WA_TAIL_BYTES);
354 assert_ring_tail_valid(rq->ring, rq->tail);
355}
356
Michał Winiarskia4598d12017-10-25 22:00:18 +0200357static void __unwind_incomplete_requests(struct intel_engine_cs *engine)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100358{
359 struct drm_i915_gem_request *rq, *rn;
Michał Winiarski097a9482017-09-28 20:39:01 +0100360 struct i915_priolist *uninitialized_var(p);
361 int last_prio = I915_PRIORITY_INVALID;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100362
363 lockdep_assert_held(&engine->timeline->lock);
364
365 list_for_each_entry_safe_reverse(rq, rn,
366 &engine->timeline->requests,
367 link) {
Chris Wilson7e4992a2017-09-28 20:38:59 +0100368 if (i915_gem_request_completed(rq))
369 return;
370
371 __i915_gem_request_unsubmit(rq);
372 unwind_wa_tail(rq);
373
Michał Winiarski097a9482017-09-28 20:39:01 +0100374 GEM_BUG_ON(rq->priotree.priority == I915_PRIORITY_INVALID);
375 if (rq->priotree.priority != last_prio) {
376 p = lookup_priolist(engine,
377 &rq->priotree,
378 rq->priotree.priority);
379 p = ptr_mask_bits(p, 1);
380
381 last_prio = rq->priotree.priority;
382 }
383
384 list_add(&rq->priotree.link, &p->requests);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100385 }
386}
387
Michał Winiarskic41937f2017-10-26 15:35:58 +0200388void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200389execlists_unwind_incomplete_requests(struct intel_engine_execlists *execlists)
390{
391 struct intel_engine_cs *engine =
392 container_of(execlists, typeof(*engine), execlists);
393
394 spin_lock_irq(&engine->timeline->lock);
395 __unwind_incomplete_requests(engine);
396 spin_unlock_irq(&engine->timeline->lock);
397}
398
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100399static inline void
400execlists_context_status_change(struct drm_i915_gem_request *rq,
401 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100402{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100403 /*
404 * Only used when GVT-g is enabled now. When GVT-g is disabled,
405 * The compiler should eliminate this function as dead-code.
406 */
407 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
408 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100409
Changbin Du3fc03062017-03-13 10:47:11 +0800410 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
411 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100412}
413
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000414static void
415execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
416{
417 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
418 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
419 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
420 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
421}
422
Chris Wilson70c2a242016-09-09 14:11:46 +0100423static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100424{
Chris Wilson70c2a242016-09-09 14:11:46 +0100425 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Zhi Wang04da8112017-02-06 18:37:16 +0800426 struct i915_hw_ppgtt *ppgtt =
427 rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100428 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100429
Chris Wilsone6ba9992017-04-25 14:00:49 +0100430 reg_state[CTX_RING_TAIL+1] = intel_ring_set_tail(rq->ring, rq->tail);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100431
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000432 /* True 32b PPGTT with dynamic page allocation: update PDP
433 * registers and point the unallocated PDPs to scratch page.
434 * PML4 is allocated during ppgtt init, so this is not needed
435 * in 48-bit mode.
436 */
Chris Wilson949e8ab2017-02-09 14:40:36 +0000437 if (ppgtt && !i915_vm_is_48bit(&ppgtt->base))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000438 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100439
440 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100441}
442
Chris Wilsonbeecec92017-10-03 21:34:52 +0100443static inline void elsp_write(u64 desc, u32 __iomem *elsp)
444{
445 writel(upper_32_bits(desc), elsp);
446 writel(lower_32_bits(desc), elsp);
447}
448
Chris Wilson70c2a242016-09-09 14:11:46 +0100449static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100450{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300451 struct execlist_port *port = engine->execlists.port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100452 u32 __iomem *elsp =
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100453 engine->i915->regs + i915_mmio_reg_offset(RING_ELSP(engine));
454 unsigned int n;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100455
Mika Kuoppala76e70082017-09-22 15:43:07 +0300456 for (n = execlists_num_ports(&engine->execlists); n--; ) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100457 struct drm_i915_gem_request *rq;
458 unsigned int count;
459 u64 desc;
Chris Wilson70c2a242016-09-09 14:11:46 +0100460
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100461 rq = port_unpack(&port[n], &count);
462 if (rq) {
463 GEM_BUG_ON(count > !n);
464 if (!count++)
465 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_IN);
466 port_set(&port[n], port_pack(rq, count));
467 desc = execlists_update_context(rq);
468 GEM_DEBUG_EXEC(port[n].context_id = upper_32_bits(desc));
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000469
470 GEM_TRACE("%s in[%d]: ctx=%d.%d, seqno=%x\n",
471 engine->name, n,
472 rq->ctx->hw_id, count,
473 rq->global_seqno);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100474 } else {
475 GEM_BUG_ON(!n);
476 desc = 0;
477 }
478
Chris Wilsonbeecec92017-10-03 21:34:52 +0100479 elsp_write(desc, elsp);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100480 }
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100481}
482
Chris Wilson70c2a242016-09-09 14:11:46 +0100483static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100484{
Chris Wilson70c2a242016-09-09 14:11:46 +0100485 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson60958682016-12-31 11:20:11 +0000486 i915_gem_context_force_single_submission(ctx));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100487}
488
Chris Wilson70c2a242016-09-09 14:11:46 +0100489static bool can_merge_ctx(const struct i915_gem_context *prev,
490 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100491{
Chris Wilson70c2a242016-09-09 14:11:46 +0100492 if (prev != next)
493 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100494
Chris Wilson70c2a242016-09-09 14:11:46 +0100495 if (ctx_single_port_submission(prev))
496 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100497
Chris Wilson70c2a242016-09-09 14:11:46 +0100498 return true;
499}
Peter Antoine779949f2015-05-11 16:03:27 +0100500
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100501static void port_assign(struct execlist_port *port,
502 struct drm_i915_gem_request *rq)
503{
504 GEM_BUG_ON(rq == port_request(port));
505
506 if (port_isset(port))
507 i915_gem_request_put(port_request(port));
508
509 port_set(port, port_pack(i915_gem_request_get(rq), port_count(port)));
510}
511
Chris Wilsonbeecec92017-10-03 21:34:52 +0100512static void inject_preempt_context(struct intel_engine_cs *engine)
513{
514 struct intel_context *ce =
515 &engine->i915->preempt_context->engine[engine->id];
516 u32 __iomem *elsp =
517 engine->i915->regs + i915_mmio_reg_offset(RING_ELSP(engine));
518 unsigned int n;
519
520 GEM_BUG_ON(engine->i915->preempt_context->hw_id != PREEMPT_ID);
521 GEM_BUG_ON(!IS_ALIGNED(ce->ring->size, WA_TAIL_BYTES));
522
523 memset(ce->ring->vaddr + ce->ring->tail, 0, WA_TAIL_BYTES);
524 ce->ring->tail += WA_TAIL_BYTES;
525 ce->ring->tail &= (ce->ring->size - 1);
526 ce->lrc_reg_state[CTX_RING_TAIL+1] = ce->ring->tail;
527
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000528 GEM_TRACE("\n");
Chris Wilsonbeecec92017-10-03 21:34:52 +0100529 for (n = execlists_num_ports(&engine->execlists); --n; )
530 elsp_write(0, elsp);
531
532 elsp_write(ce->lrc_desc, elsp);
533}
534
Chris Wilson70c2a242016-09-09 14:11:46 +0100535static void execlists_dequeue(struct intel_engine_cs *engine)
536{
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300537 struct intel_engine_execlists * const execlists = &engine->execlists;
538 struct execlist_port *port = execlists->port;
Mika Kuoppala76e70082017-09-22 15:43:07 +0300539 const struct execlist_port * const last_port =
540 &execlists->port[execlists->port_mask];
Chris Wilsonbeecec92017-10-03 21:34:52 +0100541 struct drm_i915_gem_request *last = port_request(port);
Chris Wilson20311bd2016-11-14 20:41:03 +0000542 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100543 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100544
Chris Wilson70c2a242016-09-09 14:11:46 +0100545 /* Hardware submission is through 2 ports. Conceptually each port
546 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
547 * static for a context, and unique to each, so we only execute
548 * requests belonging to a single context from each ring. RING_HEAD
549 * is maintained by the CS in the context image, it marks the place
550 * where it got up to last time, and through RING_TAIL we tell the CS
551 * where we want to execute up to this time.
552 *
553 * In this list the requests are in order of execution. Consecutive
554 * requests from the same context are adjacent in the ringbuffer. We
555 * can combine these requests into a single RING_TAIL update:
556 *
557 * RING_HEAD...req1...req2
558 * ^- RING_TAIL
559 * since to execute req2 the CS must first execute req1.
560 *
561 * Our goal then is to point each port to the end of a consecutive
562 * sequence of requests as being the most optimal (fewest wake ups
563 * and context switches) submission.
564 */
565
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000566 spin_lock_irq(&engine->timeline->lock);
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300567 rb = execlists->first;
568 GEM_BUG_ON(rb_first(&execlists->queue) != rb);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100569 if (!rb)
570 goto unlock;
571
572 if (last) {
573 /*
574 * Don't resubmit or switch until all outstanding
575 * preemptions (lite-restore) are seen. Then we
576 * know the next preemption status we see corresponds
577 * to this ELSP update.
578 */
579 if (port_count(&port[0]) > 1)
580 goto unlock;
581
Michał Winiarskia4598d12017-10-25 22:00:18 +0200582 if (HAS_LOGICAL_RING_PREEMPTION(engine->i915) &&
Chris Wilsonbeecec92017-10-03 21:34:52 +0100583 rb_entry(rb, struct i915_priolist, node)->priority >
584 max(last->priotree.priority, 0)) {
585 /*
586 * Switch to our empty preempt context so
587 * the state of the GPU is known (idle).
588 */
589 inject_preempt_context(engine);
Chris Wilson4a118ec2017-10-23 22:32:36 +0100590 execlists_set_active(execlists,
591 EXECLISTS_ACTIVE_PREEMPT);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100592 goto unlock;
593 } else {
594 /*
595 * In theory, we could coalesce more requests onto
596 * the second port (the first port is active, with
597 * no preemptions pending). However, that means we
598 * then have to deal with the possible lite-restore
599 * of the second port (as we submit the ELSP, there
600 * may be a context-switch) but also we may complete
601 * the resubmission before the context-switch. Ergo,
602 * coalescing onto the second port will cause a
603 * preemption event, but we cannot predict whether
604 * that will affect port[0] or port[1].
605 *
606 * If the second port is already active, we can wait
607 * until the next context-switch before contemplating
608 * new requests. The GPU will be busy and we should be
609 * able to resubmit the new ELSP before it idles,
610 * avoiding pipeline bubbles (momentary pauses where
611 * the driver is unable to keep up the supply of new
612 * work).
613 */
614 if (port_count(&port[1]))
615 goto unlock;
616
617 /* WaIdleLiteRestore:bdw,skl
618 * Apply the wa NOOPs to prevent
619 * ring:HEAD == req:TAIL as we resubmit the
620 * request. See gen8_emit_breadcrumb() for
621 * where we prepare the padding after the
622 * end of the request.
623 */
624 last->tail = last->wa_tail;
625 }
626 }
627
628 do {
Chris Wilson6c067572017-05-17 13:10:03 +0100629 struct i915_priolist *p = rb_entry(rb, typeof(*p), node);
630 struct drm_i915_gem_request *rq, *rn;
Chris Wilson20311bd2016-11-14 20:41:03 +0000631
Chris Wilson6c067572017-05-17 13:10:03 +0100632 list_for_each_entry_safe(rq, rn, &p->requests, priotree.link) {
633 /*
634 * Can we combine this request with the current port?
635 * It has to be the same context/ringbuffer and not
636 * have any exceptions (e.g. GVT saying never to
637 * combine contexts).
638 *
639 * If we can combine the requests, we can execute both
640 * by updating the RING_TAIL to point to the end of the
641 * second request, and so we never need to tell the
642 * hardware about the first.
Chris Wilson70c2a242016-09-09 14:11:46 +0100643 */
Chris Wilson6c067572017-05-17 13:10:03 +0100644 if (last && !can_merge_ctx(rq->ctx, last->ctx)) {
645 /*
646 * If we are on the second port and cannot
647 * combine this request with the last, then we
648 * are done.
649 */
Mika Kuoppala76e70082017-09-22 15:43:07 +0300650 if (port == last_port) {
Chris Wilson6c067572017-05-17 13:10:03 +0100651 __list_del_many(&p->requests,
652 &rq->priotree.link);
653 goto done;
654 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100655
Chris Wilson6c067572017-05-17 13:10:03 +0100656 /*
657 * If GVT overrides us we only ever submit
658 * port[0], leaving port[1] empty. Note that we
659 * also have to be careful that we don't queue
660 * the same context (even though a different
661 * request) to the second port.
662 */
663 if (ctx_single_port_submission(last->ctx) ||
664 ctx_single_port_submission(rq->ctx)) {
665 __list_del_many(&p->requests,
666 &rq->priotree.link);
667 goto done;
668 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100669
Chris Wilson6c067572017-05-17 13:10:03 +0100670 GEM_BUG_ON(last->ctx == rq->ctx);
Chris Wilson70c2a242016-09-09 14:11:46 +0100671
Chris Wilson6c067572017-05-17 13:10:03 +0100672 if (submit)
673 port_assign(port, last);
674 port++;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300675
676 GEM_BUG_ON(port_isset(port));
Chris Wilson6c067572017-05-17 13:10:03 +0100677 }
678
679 INIT_LIST_HEAD(&rq->priotree.link);
Chris Wilson6c067572017-05-17 13:10:03 +0100680 __i915_gem_request_submit(rq);
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300681 trace_i915_gem_request_in(rq, port_index(port, execlists));
Chris Wilson6c067572017-05-17 13:10:03 +0100682 last = rq;
683 submit = true;
Chris Wilson70c2a242016-09-09 14:11:46 +0100684 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000685
Chris Wilson20311bd2016-11-14 20:41:03 +0000686 rb = rb_next(rb);
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300687 rb_erase(&p->node, &execlists->queue);
Chris Wilson6c067572017-05-17 13:10:03 +0100688 INIT_LIST_HEAD(&p->requests);
689 if (p->priority != I915_PRIORITY_NORMAL)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +0100690 kmem_cache_free(engine->i915->priorities, p);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100691 } while (rb);
Chris Wilson6c067572017-05-17 13:10:03 +0100692done:
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300693 execlists->first = rb;
Chris Wilson6c067572017-05-17 13:10:03 +0100694 if (submit)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100695 port_assign(port, last);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100696unlock:
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000697 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson70c2a242016-09-09 14:11:46 +0100698
Chris Wilson4a118ec2017-10-23 22:32:36 +0100699 if (submit) {
700 execlists_set_active(execlists, EXECLISTS_ACTIVE_USER);
Chris Wilson70c2a242016-09-09 14:11:46 +0100701 execlists_submit_ports(engine);
Chris Wilson4a118ec2017-10-23 22:32:36 +0100702 }
Michel Thierryacdd8842014-07-24 17:04:38 +0100703}
704
Michał Winiarskic41937f2017-10-26 15:35:58 +0200705void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200706execlists_cancel_port_requests(struct intel_engine_execlists * const execlists)
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300707{
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100708 struct execlist_port *port = execlists->port;
Mika Kuoppaladc2279e2017-10-10 14:48:57 +0300709 unsigned int num_ports = execlists_num_ports(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300710
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100711 while (num_ports-- && port_isset(port)) {
Chris Wilson7e44fc22017-09-26 11:17:19 +0100712 struct drm_i915_gem_request *rq = port_request(port);
713
Chris Wilson4a118ec2017-10-23 22:32:36 +0100714 GEM_BUG_ON(!execlists->active);
Chris Wilsond6c05112017-10-03 21:34:47 +0100715 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_PREEMPTED);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100716 i915_gem_request_put(rq);
717
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100718 memset(port, 0, sizeof(*port));
719 port++;
720 }
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300721}
722
Chris Wilson27a5f612017-09-15 18:31:00 +0100723static void execlists_cancel_requests(struct intel_engine_cs *engine)
724{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300725 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson27a5f612017-09-15 18:31:00 +0100726 struct drm_i915_gem_request *rq, *rn;
727 struct rb_node *rb;
728 unsigned long flags;
Chris Wilson27a5f612017-09-15 18:31:00 +0100729
730 spin_lock_irqsave(&engine->timeline->lock, flags);
731
732 /* Cancel the requests on the HW and clear the ELSP tracker. */
Michał Winiarskia4598d12017-10-25 22:00:18 +0200733 execlists_cancel_port_requests(execlists);
Chris Wilson27a5f612017-09-15 18:31:00 +0100734
735 /* Mark all executing requests as skipped. */
736 list_for_each_entry(rq, &engine->timeline->requests, link) {
737 GEM_BUG_ON(!rq->global_seqno);
738 if (!i915_gem_request_completed(rq))
739 dma_fence_set_error(&rq->fence, -EIO);
740 }
741
742 /* Flush the queued requests to the timeline list (for retiring). */
Mika Kuoppalab620e872017-09-22 15:43:03 +0300743 rb = execlists->first;
Chris Wilson27a5f612017-09-15 18:31:00 +0100744 while (rb) {
745 struct i915_priolist *p = rb_entry(rb, typeof(*p), node);
746
747 list_for_each_entry_safe(rq, rn, &p->requests, priotree.link) {
748 INIT_LIST_HEAD(&rq->priotree.link);
Chris Wilson27a5f612017-09-15 18:31:00 +0100749
750 dma_fence_set_error(&rq->fence, -EIO);
751 __i915_gem_request_submit(rq);
752 }
753
754 rb = rb_next(rb);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300755 rb_erase(&p->node, &execlists->queue);
Chris Wilson27a5f612017-09-15 18:31:00 +0100756 INIT_LIST_HEAD(&p->requests);
757 if (p->priority != I915_PRIORITY_NORMAL)
758 kmem_cache_free(engine->i915->priorities, p);
759 }
760
761 /* Remaining _unready_ requests will be nop'ed when submitted */
762
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300763
Mika Kuoppalab620e872017-09-22 15:43:03 +0300764 execlists->queue = RB_ROOT;
765 execlists->first = NULL;
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100766 GEM_BUG_ON(port_isset(execlists->port));
Chris Wilson27a5f612017-09-15 18:31:00 +0100767
768 /*
769 * The port is checked prior to scheduling a tasklet, but
770 * just in case we have suspended the tasklet to do the
771 * wedging make sure that when it wakes, it decides there
772 * is no work to do by clearing the irq_posted bit.
773 */
774 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
775
776 spin_unlock_irqrestore(&engine->timeline->lock, flags);
777}
778
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200779/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100780 * Check the unread Context Status Buffers and manage the submission of new
781 * contexts to the ELSP accordingly.
782 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100783static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100784{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300785 struct intel_engine_cs * const engine = (struct intel_engine_cs *)data;
786 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100787 struct execlist_port * const port = execlists->port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100788 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100789
Chris Wilson48921262017-04-11 18:58:50 +0100790 /* We can skip acquiring intel_runtime_pm_get() here as it was taken
791 * on our behalf by the request (see i915_gem_mark_busy()) and it will
792 * not be relinquished until the device is idle (see
793 * i915_gem_idle_work_handler()). As a precaution, we make sure
794 * that all ELSP are drained i.e. we have processed the CSB,
795 * before allowing ourselves to idle and calling intel_runtime_pm_put().
796 */
797 GEM_BUG_ON(!dev_priv->gt.awake);
798
Mika Kuoppalab620e872017-09-22 15:43:03 +0300799 intel_uncore_forcewake_get(dev_priv, execlists->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000800
Chris Wilson899f6202017-03-21 11:33:20 +0000801 /* Prefer doing test_and_clear_bit() as a two stage operation to avoid
802 * imposing the cost of a locked atomic transaction when submitting a
803 * new request (outside of the context-switch interrupt).
804 */
805 while (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100806 /* The HWSP contains a (cacheable) mirror of the CSB */
807 const u32 *buf =
808 &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
Chris Wilson4af0d722017-03-25 20:10:53 +0000809 unsigned int head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100810
Mika Kuoppalab620e872017-09-22 15:43:03 +0300811 if (unlikely(execlists->csb_use_mmio)) {
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100812 buf = (u32 * __force)
813 (dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0)));
Mika Kuoppalab620e872017-09-22 15:43:03 +0300814 execlists->csb_head = -1; /* force mmio read of CSB ptrs */
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100815 }
816
Chris Wilson2e70b8c2017-03-23 13:48:03 +0000817 /* The write will be ordered by the uncached read (itself
818 * a memory barrier), so we do not need another in the form
819 * of a locked instruction. The race between the interrupt
820 * handler and the split test/clear is harmless as we order
821 * our clear before the CSB read. If the interrupt arrived
822 * first between the test and the clear, we read the updated
823 * CSB and clear the bit. If the interrupt arrives as we read
824 * the CSB or later (i.e. after we had cleared the bit) the bit
825 * is set and we do a new loop.
826 */
827 __clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300828 if (unlikely(execlists->csb_head == -1)) { /* following a reset */
Chris Wilson767a9832017-09-13 09:56:05 +0100829 head = readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)));
830 tail = GEN8_CSB_WRITE_PTR(head);
831 head = GEN8_CSB_READ_PTR(head);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300832 execlists->csb_head = head;
Chris Wilson767a9832017-09-13 09:56:05 +0100833 } else {
834 const int write_idx =
835 intel_hws_csb_write_index(dev_priv) -
836 I915_HWS_CSB_BUF0_INDEX;
837
Mika Kuoppalab620e872017-09-22 15:43:03 +0300838 head = execlists->csb_head;
Chris Wilson767a9832017-09-13 09:56:05 +0100839 tail = READ_ONCE(buf[write_idx]);
840 }
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000841 GEM_TRACE("%s cs-irq head=%d [%d], tail=%d [%d]\n",
842 engine->name,
843 head, GEN8_CSB_READ_PTR(readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)))),
844 tail, GEN8_CSB_WRITE_PTR(readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)))));
Mika Kuoppalab620e872017-09-22 15:43:03 +0300845
Chris Wilson4af0d722017-03-25 20:10:53 +0000846 while (head != tail) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100847 struct drm_i915_gem_request *rq;
Chris Wilson4af0d722017-03-25 20:10:53 +0000848 unsigned int status;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100849 unsigned int count;
Chris Wilsona37951a2017-01-24 11:00:06 +0000850
Chris Wilson4af0d722017-03-25 20:10:53 +0000851 if (++head == GEN8_CSB_ENTRIES)
852 head = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100853
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000854 /* We are flying near dragons again.
855 *
856 * We hold a reference to the request in execlist_port[]
857 * but no more than that. We are operating in softirq
858 * context and so cannot hold any mutex or sleep. That
859 * prevents us stopping the requests we are processing
860 * in port[] from being retired simultaneously (the
861 * breadcrumb will be complete before we see the
862 * context-switch). As we only hold the reference to the
863 * request, any pointer chasing underneath the request
864 * is subject to a potential use-after-free. Thus we
865 * store all of the bookkeeping within port[] as
866 * required, and avoid using unguarded pointers beneath
867 * request itself. The same applies to the atomic
868 * status notifier.
869 */
870
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100871 status = READ_ONCE(buf[2 * head]); /* maybe mmio! */
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000872 GEM_TRACE("%s csb[%dd]: status=0x%08x:0x%08x\n",
873 engine->name, head,
874 status, buf[2*head + 1]);
Chris Wilson70c2a242016-09-09 14:11:46 +0100875 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
876 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100877
Chris Wilsonbeecec92017-10-03 21:34:52 +0100878 if (status & GEN8_CTX_STATUS_ACTIVE_IDLE &&
879 buf[2*head + 1] == PREEMPT_ID) {
Michał Winiarskia4598d12017-10-25 22:00:18 +0200880 execlists_cancel_port_requests(execlists);
881 execlists_unwind_incomplete_requests(execlists);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100882
Chris Wilson4a118ec2017-10-23 22:32:36 +0100883 GEM_BUG_ON(!execlists_is_active(execlists,
884 EXECLISTS_ACTIVE_PREEMPT));
885 execlists_clear_active(execlists,
886 EXECLISTS_ACTIVE_PREEMPT);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100887 continue;
888 }
889
890 if (status & GEN8_CTX_STATUS_PREEMPTED &&
Chris Wilson4a118ec2017-10-23 22:32:36 +0100891 execlists_is_active(execlists,
892 EXECLISTS_ACTIVE_PREEMPT))
Chris Wilsonbeecec92017-10-03 21:34:52 +0100893 continue;
894
Chris Wilson4a118ec2017-10-23 22:32:36 +0100895 GEM_BUG_ON(!execlists_is_active(execlists,
896 EXECLISTS_ACTIVE_USER));
897
Chris Wilson86aa7e72017-01-23 11:31:32 +0000898 /* Check the context/desc id for this event matches */
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100899 GEM_DEBUG_BUG_ON(buf[2 * head + 1] != port->context_id);
Chris Wilson86aa7e72017-01-23 11:31:32 +0000900
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100901 rq = port_unpack(port, &count);
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000902 GEM_TRACE("%s out[0]: ctx=%d.%d, seqno=%x\n",
903 engine->name,
904 rq->ctx->hw_id, count,
905 rq->global_seqno);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100906 GEM_BUG_ON(count == 0);
907 if (--count == 0) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100908 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100909 GEM_BUG_ON(!i915_gem_request_completed(rq));
910 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100911
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100912 trace_i915_gem_request_out(rq);
913 i915_gem_request_put(rq);
914
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300915 execlists_port_complete(execlists, port);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100916 } else {
917 port_set(port, port_pack(rq, count));
Chris Wilson70c2a242016-09-09 14:11:46 +0100918 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000919
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100920 /* After the final element, the hw should be idle */
921 GEM_BUG_ON(port_count(port) == 0 &&
Chris Wilson70c2a242016-09-09 14:11:46 +0100922 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Chris Wilson4a118ec2017-10-23 22:32:36 +0100923 if (port_count(port) == 0)
924 execlists_clear_active(execlists,
925 EXECLISTS_ACTIVE_USER);
Chris Wilson4af0d722017-03-25 20:10:53 +0000926 }
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000927
Mika Kuoppalab620e872017-09-22 15:43:03 +0300928 if (head != execlists->csb_head) {
929 execlists->csb_head = head;
Chris Wilson767a9832017-09-13 09:56:05 +0100930 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK, head << 8),
931 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)));
932 }
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000933 }
934
Chris Wilson4a118ec2017-10-23 22:32:36 +0100935 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT))
Chris Wilson70c2a242016-09-09 14:11:46 +0100936 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000937
Mika Kuoppalab620e872017-09-22 15:43:03 +0300938 intel_uncore_forcewake_put(dev_priv, execlists->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100939}
940
Chris Wilson27606fd2017-09-16 21:44:13 +0100941static void insert_request(struct intel_engine_cs *engine,
942 struct i915_priotree *pt,
943 int prio)
944{
945 struct i915_priolist *p = lookup_priolist(engine, pt, prio);
946
947 list_add_tail(&pt->link, &ptr_mask_bits(p, 1)->requests);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100948 if (ptr_unmask_bits(p, 1))
Mika Kuoppalab620e872017-09-22 15:43:03 +0300949 tasklet_hi_schedule(&engine->execlists.irq_tasklet);
Chris Wilson27606fd2017-09-16 21:44:13 +0100950}
951
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100952static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100953{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000954 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100955 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100956
Chris Wilson663f71e2016-11-14 20:41:00 +0000957 /* Will be called from irq-context when using foreign fences. */
958 spin_lock_irqsave(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100959
Chris Wilson27606fd2017-09-16 21:44:13 +0100960 insert_request(engine, &request->priotree, request->priotree.priority);
Michel Thierryacdd8842014-07-24 17:04:38 +0100961
Mika Kuoppalab620e872017-09-22 15:43:03 +0300962 GEM_BUG_ON(!engine->execlists.first);
Chris Wilson6c067572017-05-17 13:10:03 +0100963 GEM_BUG_ON(list_empty(&request->priotree.link));
964
Chris Wilson663f71e2016-11-14 20:41:00 +0000965 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100966}
967
Chris Wilson1f181222017-10-03 21:34:50 +0100968static struct drm_i915_gem_request *pt_to_request(struct i915_priotree *pt)
969{
970 return container_of(pt, struct drm_i915_gem_request, priotree);
971}
972
Chris Wilson20311bd2016-11-14 20:41:03 +0000973static struct intel_engine_cs *
974pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
975{
Chris Wilson1f181222017-10-03 21:34:50 +0100976 struct intel_engine_cs *engine = pt_to_request(pt)->engine;
Chris Wilson20311bd2016-11-14 20:41:03 +0000977
Chris Wilsona79a5242017-03-27 21:21:43 +0100978 GEM_BUG_ON(!locked);
979
Chris Wilson20311bd2016-11-14 20:41:03 +0000980 if (engine != locked) {
Chris Wilsona79a5242017-03-27 21:21:43 +0100981 spin_unlock(&locked->timeline->lock);
982 spin_lock(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +0000983 }
984
985 return engine;
986}
987
988static void execlists_schedule(struct drm_i915_gem_request *request, int prio)
989{
Chris Wilsona79a5242017-03-27 21:21:43 +0100990 struct intel_engine_cs *engine;
Chris Wilson20311bd2016-11-14 20:41:03 +0000991 struct i915_dependency *dep, *p;
992 struct i915_dependency stack;
993 LIST_HEAD(dfs);
994
Chris Wilson7d1ea602017-09-28 20:39:00 +0100995 GEM_BUG_ON(prio == I915_PRIORITY_INVALID);
996
Chris Wilson20311bd2016-11-14 20:41:03 +0000997 if (prio <= READ_ONCE(request->priotree.priority))
998 return;
999
Chris Wilson70cd1472016-11-28 14:36:49 +00001000 /* Need BKL in order to use the temporary link inside i915_dependency */
1001 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +00001002
1003 stack.signaler = &request->priotree;
1004 list_add(&stack.dfs_link, &dfs);
1005
1006 /* Recursively bump all dependent priorities to match the new request.
1007 *
1008 * A naive approach would be to use recursion:
1009 * static void update_priorities(struct i915_priotree *pt, prio) {
1010 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
1011 * update_priorities(dep->signal, prio)
1012 * insert_request(pt);
1013 * }
1014 * but that may have unlimited recursion depth and so runs a very
1015 * real risk of overunning the kernel stack. Instead, we build
1016 * a flat list of all dependencies starting with the current request.
1017 * As we walk the list of dependencies, we add all of its dependencies
1018 * to the end of the list (this may include an already visited
1019 * request) and continue to walk onwards onto the new dependencies. The
1020 * end result is a topological list of requests in reverse order, the
1021 * last element in the list is the request we must execute first.
1022 */
1023 list_for_each_entry_safe(dep, p, &dfs, dfs_link) {
1024 struct i915_priotree *pt = dep->signaler;
1025
Chris Wilsona79a5242017-03-27 21:21:43 +01001026 /* Within an engine, there can be no cycle, but we may
1027 * refer to the same dependency chain multiple times
1028 * (redundant dependencies are not eliminated) and across
1029 * engines.
1030 */
1031 list_for_each_entry(p, &pt->signalers_list, signal_link) {
Chris Wilson1f181222017-10-03 21:34:50 +01001032 if (i915_gem_request_completed(pt_to_request(p->signaler)))
1033 continue;
1034
Chris Wilsona79a5242017-03-27 21:21:43 +01001035 GEM_BUG_ON(p->signaler->priority < pt->priority);
Chris Wilson20311bd2016-11-14 20:41:03 +00001036 if (prio > READ_ONCE(p->signaler->priority))
1037 list_move_tail(&p->dfs_link, &dfs);
Chris Wilsona79a5242017-03-27 21:21:43 +01001038 }
Chris Wilson20311bd2016-11-14 20:41:03 +00001039
Chris Wilson0798cff2016-12-05 14:29:41 +00001040 list_safe_reset_next(dep, p, dfs_link);
Chris Wilson20311bd2016-11-14 20:41:03 +00001041 }
1042
Chris Wilson349bdb62017-05-17 13:10:05 +01001043 /* If we didn't need to bump any existing priorities, and we haven't
1044 * yet submitted this request (i.e. there is no potential race with
1045 * execlists_submit_request()), we can set our own priority and skip
1046 * acquiring the engine locks.
1047 */
Chris Wilson7d1ea602017-09-28 20:39:00 +01001048 if (request->priotree.priority == I915_PRIORITY_INVALID) {
Chris Wilson349bdb62017-05-17 13:10:05 +01001049 GEM_BUG_ON(!list_empty(&request->priotree.link));
1050 request->priotree.priority = prio;
1051 if (stack.dfs_link.next == stack.dfs_link.prev)
1052 return;
1053 __list_del_entry(&stack.dfs_link);
1054 }
1055
Chris Wilsona79a5242017-03-27 21:21:43 +01001056 engine = request->engine;
1057 spin_lock_irq(&engine->timeline->lock);
1058
Chris Wilson20311bd2016-11-14 20:41:03 +00001059 /* Fifo and depth-first replacement ensure our deps execute before us */
1060 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
1061 struct i915_priotree *pt = dep->signaler;
1062
1063 INIT_LIST_HEAD(&dep->dfs_link);
1064
1065 engine = pt_lock_engine(pt, engine);
1066
1067 if (prio <= pt->priority)
1068 continue;
1069
Chris Wilson20311bd2016-11-14 20:41:03 +00001070 pt->priority = prio;
Chris Wilson6c067572017-05-17 13:10:03 +01001071 if (!list_empty(&pt->link)) {
1072 __list_del_entry(&pt->link);
1073 insert_request(engine, pt, prio);
Chris Wilsona79a5242017-03-27 21:21:43 +01001074 }
Chris Wilson20311bd2016-11-14 20:41:03 +00001075 }
1076
Chris Wilsona79a5242017-03-27 21:21:43 +01001077 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00001078}
1079
Chris Wilson266a2402017-05-04 10:33:08 +01001080static struct intel_ring *
1081execlists_context_pin(struct intel_engine_cs *engine,
1082 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001083{
Chris Wilson9021ad02016-05-24 14:53:37 +01001084 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson2947e402016-12-18 15:37:23 +00001085 unsigned int flags;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001086 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001087 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001088
Chris Wilson91c8a322016-07-05 10:40:23 +01001089 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001090
Chris Wilson266a2402017-05-04 10:33:08 +01001091 if (likely(ce->pin_count++))
1092 goto out;
Chris Wilsona533b4b2017-03-16 17:16:28 +00001093 GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001094
Chris Wilsone8a9c582016-12-18 15:37:20 +00001095 if (!ce->state) {
1096 ret = execlists_context_deferred_alloc(ctx, engine);
1097 if (ret)
1098 goto err;
1099 }
Chris Wilson56f6e0a2017-01-05 15:30:20 +00001100 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001101
Chris Wilson72b72ae2017-02-10 10:14:22 +00001102 flags = PIN_GLOBAL | PIN_HIGH;
Daniele Ceraolo Spuriofeef2a72016-12-23 15:56:22 -08001103 if (ctx->ggtt_offset_bias)
1104 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
Chris Wilson2947e402016-12-18 15:37:23 +00001105
1106 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN, flags);
Nick Hoathe84fe802015-09-11 12:53:46 +01001107 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001108 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001109
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001110 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001111 if (IS_ERR(vaddr)) {
1112 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001113 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001114 }
1115
Chris Wilsond822bb12017-04-03 12:34:25 +01001116 ret = intel_ring_pin(ce->ring, ctx->i915, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +01001117 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001118 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +01001119
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001120 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +01001121
Chris Wilsona3aabe82016-10-04 21:11:26 +01001122 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
1123 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001124 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001125
Chris Wilsona4f5ea62016-10-28 13:58:35 +01001126 ce->state->obj->mm.dirty = true;
Chris Wilson3d574a62017-10-13 21:26:16 +01001127 ce->state->obj->pin_global++;
Daniel Vettere93c28f2015-09-02 14:33:42 +02001128
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001129 i915_gem_context_get(ctx);
Chris Wilson266a2402017-05-04 10:33:08 +01001130out:
1131 return ce->ring;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001132
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001133unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001134 i915_gem_object_unpin_map(ce->state->obj);
1135unpin_vma:
1136 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001137err:
Chris Wilson9021ad02016-05-24 14:53:37 +01001138 ce->pin_count = 0;
Chris Wilson266a2402017-05-04 10:33:08 +01001139 return ERR_PTR(ret);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001140}
1141
Chris Wilsone8a9c582016-12-18 15:37:20 +00001142static void execlists_context_unpin(struct intel_engine_cs *engine,
1143 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001144{
Chris Wilson9021ad02016-05-24 14:53:37 +01001145 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001146
Chris Wilson91c8a322016-07-05 10:40:23 +01001147 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +01001148 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001149
Chris Wilson9021ad02016-05-24 14:53:37 +01001150 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001151 return;
1152
Chris Wilsonaad29fb2016-08-02 22:50:23 +01001153 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001154
Chris Wilson3d574a62017-10-13 21:26:16 +01001155 ce->state->obj->pin_global--;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001156 i915_gem_object_unpin_map(ce->state->obj);
1157 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001158
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001159 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001160}
1161
Chris Wilsonf73e7392016-12-18 15:37:24 +00001162static int execlists_request_alloc(struct drm_i915_gem_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +00001163{
1164 struct intel_engine_cs *engine = request->engine;
1165 struct intel_context *ce = &request->ctx->engine[engine->id];
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001166 u32 *cs;
Chris Wilsonef11c012016-12-18 15:37:19 +00001167 int ret;
1168
Chris Wilsone8a9c582016-12-18 15:37:20 +00001169 GEM_BUG_ON(!ce->pin_count);
1170
Chris Wilsonef11c012016-12-18 15:37:19 +00001171 /* Flush enough space to reduce the likelihood of waiting after
1172 * we start building the request - in which case we will just
1173 * have to repeat work.
1174 */
1175 request->reserved_space += EXECLISTS_REQUEST_SIZE;
1176
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001177 cs = intel_ring_begin(request, 0);
Michał Winiarski85e2fe62017-09-14 10:32:13 +02001178 if (IS_ERR(cs))
1179 return PTR_ERR(cs);
Chris Wilsonef11c012016-12-18 15:37:19 +00001180
1181 if (!ce->initialised) {
1182 ret = engine->init_context(request);
1183 if (ret)
Michał Winiarski85e2fe62017-09-14 10:32:13 +02001184 return ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001185
1186 ce->initialised = true;
1187 }
1188
1189 /* Note that after this point, we have committed to using
1190 * this request as it is being used to both track the
1191 * state of engine initialisation and liveness of the
1192 * golden renderstate above. Think twice before you try
1193 * to cancel/unwind this request now.
1194 */
1195
1196 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
1197 return 0;
Chris Wilsonef11c012016-12-18 15:37:19 +00001198}
1199
Arun Siluvery9e000842015-07-03 14:27:31 +01001200/*
1201 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1202 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1203 * but there is a slight complication as this is applied in WA batch where the
1204 * values are only initialized once so we cannot take register value at the
1205 * beginning and reuse it further; hence we save its value to memory, upload a
1206 * constant value with bit21 set and then we restore it back with the saved value.
1207 * To simplify the WA, a constant value is formed by using the default value
1208 * of this register. This shouldn't be a problem because we are only modifying
1209 * it for a short period and this batch in non-premptible. We can ofcourse
1210 * use additional instructions that read the actual value of the register
1211 * at that time and set our bit of interest but it makes the WA complicated.
1212 *
1213 * This WA is also required for Gen9 so extracting as a function avoids
1214 * code duplication.
1215 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001216static u32 *
1217gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +01001218{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001219 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1220 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1221 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1222 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001223
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001224 *batch++ = MI_LOAD_REGISTER_IMM(1);
1225 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1226 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +01001227
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001228 batch = gen8_emit_pipe_control(batch,
1229 PIPE_CONTROL_CS_STALL |
1230 PIPE_CONTROL_DC_FLUSH_ENABLE,
1231 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001232
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001233 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1234 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1235 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1236 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001237
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001238 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001239}
1240
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001241/*
1242 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1243 * initialized at the beginning and shared across all contexts but this field
1244 * helps us to have multiple batches at different offsets and select them based
1245 * on a criteria. At the moment this batch always start at the beginning of the page
1246 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001247 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001248 * The number of WA applied are not known at the beginning; we use this field
1249 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001250 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001251 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1252 * so it adds NOOPs as padding to make it cacheline aligned.
1253 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1254 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001255 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001256static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001257{
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001258 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001259 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001260
Arun Siluveryc82435b2015-06-19 18:37:13 +01001261 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001262 if (IS_BROADWELL(engine->i915))
1263 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +01001264
Arun Siluvery0160f052015-06-23 15:46:57 +01001265 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1266 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001267 batch = gen8_emit_pipe_control(batch,
1268 PIPE_CONTROL_FLUSH_L3 |
1269 PIPE_CONTROL_GLOBAL_GTT_IVB |
1270 PIPE_CONTROL_CS_STALL |
1271 PIPE_CONTROL_QW_WRITE,
1272 i915_ggtt_offset(engine->scratch) +
1273 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +01001274
Chris Wilsonbeecec92017-10-03 21:34:52 +01001275 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1276
Arun Siluvery17ee9502015-06-19 19:07:01 +01001277 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001278 while ((unsigned long)batch % CACHELINE_BYTES)
1279 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001280
1281 /*
1282 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1283 * execution depends on the length specified in terms of cache lines
1284 * in the register CTX_RCS_INDIRECT_CTX
1285 */
1286
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001287 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001288}
1289
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001290static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001291{
Chris Wilsonbeecec92017-10-03 21:34:52 +01001292 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1293
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001294 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001295 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +01001296
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001297 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001298 *batch++ = MI_LOAD_REGISTER_IMM(1);
1299 *batch++ = i915_mmio_reg_offset(COMMON_SLICE_CHICKEN2);
1300 *batch++ = _MASKED_BIT_DISABLE(
1301 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE);
1302 *batch++ = MI_NOOP;
Mika Kuoppala873e8172016-07-20 14:26:13 +03001303
Mika Kuoppala066d4622016-06-07 17:19:15 +03001304 /* WaClearSlmSpaceAtContextSwitch:kbl */
1305 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001306 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001307 batch = gen8_emit_pipe_control(batch,
1308 PIPE_CONTROL_FLUSH_L3 |
1309 PIPE_CONTROL_GLOBAL_GTT_IVB |
1310 PIPE_CONTROL_CS_STALL |
1311 PIPE_CONTROL_QW_WRITE,
1312 i915_ggtt_offset(engine->scratch)
1313 + 2 * CACHELINE_BYTES);
Mika Kuoppala066d4622016-06-07 17:19:15 +03001314 }
Tim Gore3485d992016-07-05 10:01:30 +01001315
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001316 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001317 if (HAS_POOLED_EU(engine->i915)) {
1318 /*
1319 * EU pool configuration is setup along with golden context
1320 * during context initialization. This value depends on
1321 * device type (2x6 or 3x6) and needs to be updated based
1322 * on which subslice is disabled especially for 2x6
1323 * devices, however it is safe to load default
1324 * configuration of 3x6 device instead of masking off
1325 * corresponding bits because HW ignores bits of a disabled
1326 * subslice and drops down to appropriate config. Please
1327 * see render_state_setup() in i915_gem_render_state.c for
1328 * possible configurations, to avoid duplication they are
1329 * not shown here again.
1330 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001331 *batch++ = GEN9_MEDIA_POOL_STATE;
1332 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1333 *batch++ = 0x00777000;
1334 *batch++ = 0;
1335 *batch++ = 0;
1336 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001337 }
1338
Chris Wilsonbeecec92017-10-03 21:34:52 +01001339 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1340
Arun Siluvery0504cff2015-07-14 15:01:27 +01001341 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001342 while ((unsigned long)batch % CACHELINE_BYTES)
1343 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001344
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001345 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001346}
1347
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001348#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1349
1350static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001351{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001352 struct drm_i915_gem_object *obj;
1353 struct i915_vma *vma;
1354 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001355
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001356 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001357 if (IS_ERR(obj))
1358 return PTR_ERR(obj);
1359
Chris Wilsona01cb372017-01-16 15:21:30 +00001360 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001361 if (IS_ERR(vma)) {
1362 err = PTR_ERR(vma);
1363 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001364 }
1365
Chris Wilson48bb74e2016-08-15 10:49:04 +01001366 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1367 if (err)
1368 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001369
Chris Wilson48bb74e2016-08-15 10:49:04 +01001370 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001371 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001372
1373err:
1374 i915_gem_object_put(obj);
1375 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001376}
1377
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001378static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001379{
Chris Wilson19880c42016-08-15 10:49:05 +01001380 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001381}
1382
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001383typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1384
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001385static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001386{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001387 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001388 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1389 &wa_ctx->per_ctx };
1390 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001391 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001392 void *batch, *batch_ptr;
1393 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001394 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001395
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001396 if (WARN_ON(engine->id != RCS || !engine->scratch))
1397 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001398
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001399 switch (INTEL_GEN(engine->i915)) {
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001400 case 10:
1401 return 0;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001402 case 9:
1403 wa_bb_fn[0] = gen9_init_indirectctx_bb;
Chris Wilsonb8aa2232017-09-21 14:54:44 +01001404 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001405 break;
1406 case 8:
1407 wa_bb_fn[0] = gen8_init_indirectctx_bb;
Chris Wilson3ad7b522017-10-03 21:34:49 +01001408 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001409 break;
1410 default:
1411 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001412 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001413 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001414
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001415 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001416 if (ret) {
1417 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1418 return ret;
1419 }
1420
Chris Wilson48bb74e2016-08-15 10:49:04 +01001421 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001422 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001423
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001424 /*
1425 * Emit the two workaround batch buffers, recording the offset from the
1426 * start of the workaround batch buffer object for each and their
1427 * respective sizes.
1428 */
1429 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1430 wa_bb[i]->offset = batch_ptr - batch;
1431 if (WARN_ON(!IS_ALIGNED(wa_bb[i]->offset, CACHELINE_BYTES))) {
1432 ret = -EINVAL;
1433 break;
1434 }
Chris Wilson604a8f62017-09-21 14:54:43 +01001435 if (wa_bb_fn[i])
1436 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001437 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001438 }
1439
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001440 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1441
Arun Siluvery17ee9502015-06-19 19:07:01 +01001442 kunmap_atomic(batch);
1443 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001444 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001445
1446 return ret;
1447}
1448
Chris Wilson64f09f02017-08-07 13:19:19 +01001449static u8 gtiir[] = {
1450 [RCS] = 0,
1451 [BCS] = 0,
1452 [VCS] = 1,
1453 [VCS2] = 1,
1454 [VECS] = 3,
1455};
1456
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001457static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001458{
Chris Wilsonc0336662016-05-06 15:40:21 +01001459 struct drm_i915_private *dev_priv = engine->i915;
Mika Kuoppalab620e872017-09-22 15:43:03 +03001460 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001461 int ret;
1462
1463 ret = intel_mocs_init_engine(engine);
1464 if (ret)
1465 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001466
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001467 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001468 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001469
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001470 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001471 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001472 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001473 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1474 engine->status_page.ggtt_offset);
1475 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001476
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001477 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001478
Chris Wilson64f09f02017-08-07 13:19:19 +01001479 GEM_BUG_ON(engine->id >= ARRAY_SIZE(gtiir));
1480
1481 /*
1482 * Clear any pending interrupt state.
1483 *
1484 * We do it twice out of paranoia that some of the IIR are double
1485 * buffered, and if we only reset it once there may still be
1486 * an interrupt pending.
1487 */
1488 I915_WRITE(GEN8_GT_IIR(gtiir[engine->id]),
1489 GT_CONTEXT_SWITCH_INTERRUPT << engine->irq_shift);
1490 I915_WRITE(GEN8_GT_IIR(gtiir[engine->id]),
1491 GT_CONTEXT_SWITCH_INTERRUPT << engine->irq_shift);
Chris Wilsonf7470262017-01-24 15:20:21 +00001492 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Mika Kuoppalab620e872017-09-22 15:43:03 +03001493 execlists->csb_head = -1;
Chris Wilson4a118ec2017-10-23 22:32:36 +01001494 execlists->active = 0;
Chris Wilson6b764a52017-04-25 11:38:35 +01001495
Chris Wilson64f09f02017-08-07 13:19:19 +01001496 /* After a GPU reset, we may have requests to replay */
Michał Winiarski9bdc3572017-10-25 18:25:19 +01001497 if (execlists->first)
Mika Kuoppalab620e872017-09-22 15:43:03 +03001498 tasklet_schedule(&execlists->irq_tasklet);
Chris Wilson6b764a52017-04-25 11:38:35 +01001499
Chris Wilson821ed7d2016-09-09 14:11:53 +01001500 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001501}
1502
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001503static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001504{
Chris Wilsonc0336662016-05-06 15:40:21 +01001505 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001506 int ret;
1507
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001508 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001509 if (ret)
1510 return ret;
1511
1512 /* We need to disable the AsyncFlip performance optimisations in order
1513 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1514 * programmed to '1' on all products.
1515 *
1516 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1517 */
1518 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1519
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001520 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1521
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001522 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001523}
1524
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001525static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001526{
1527 int ret;
1528
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001529 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001530 if (ret)
1531 return ret;
1532
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001533 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001534}
1535
Chris Wilson821ed7d2016-09-09 14:11:53 +01001536static void reset_common_ring(struct intel_engine_cs *engine,
1537 struct drm_i915_gem_request *request)
1538{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001539 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001540 struct intel_context *ce;
Chris Wilson221ab97192017-09-16 21:44:14 +01001541 unsigned long flags;
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001542
Chris Wilson221ab97192017-09-16 21:44:14 +01001543 spin_lock_irqsave(&engine->timeline->lock, flags);
1544
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001545 /*
1546 * Catch up with any missed context-switch interrupts.
1547 *
1548 * Ideally we would just read the remaining CSB entries now that we
1549 * know the gpu is idle. However, the CSB registers are sometimes^W
1550 * often trashed across a GPU reset! Instead we have to rely on
1551 * guessing the missed context-switch events by looking at what
1552 * requests were completed.
1553 */
Michał Winiarskia4598d12017-10-25 22:00:18 +02001554 execlists_cancel_port_requests(execlists);
Chris Wilson221ab97192017-09-16 21:44:14 +01001555
1556 /* Push back any incomplete requests for replay after the reset. */
Michał Winiarskia4598d12017-10-25 22:00:18 +02001557 __unwind_incomplete_requests(engine);
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001558
Chris Wilson221ab97192017-09-16 21:44:14 +01001559 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001560
1561 /* If the request was innocent, we leave the request in the ELSP
1562 * and will try to replay it on restarting. The context image may
1563 * have been corrupted by the reset, in which case we may have
1564 * to service a new GPU hang, but more likely we can continue on
1565 * without impact.
1566 *
1567 * If the request was guilty, we presume the context is corrupt
1568 * and have to at least restore the RING register in the context
1569 * image back to the expected values to skip over the guilty request.
1570 */
Chris Wilson221ab97192017-09-16 21:44:14 +01001571 if (!request || request->fence.error != -EIO)
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001572 return;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001573
Chris Wilsona3aabe82016-10-04 21:11:26 +01001574 /* We want a simple context + ring to execute the breadcrumb update.
1575 * We cannot rely on the context being intact across the GPU hang,
1576 * so clear it and rebuild just what we need for the breadcrumb.
1577 * All pending requests for this context will be zapped, and any
1578 * future request will be after userspace has had the opportunity
1579 * to recreate its own state.
1580 */
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001581 ce = &request->ctx->engine[engine->id];
Chris Wilsona3aabe82016-10-04 21:11:26 +01001582 execlists_init_reg_state(ce->lrc_reg_state,
1583 request->ctx, engine, ce->ring);
1584
Chris Wilson821ed7d2016-09-09 14:11:53 +01001585 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001586 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1587 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001588 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001589
Chris Wilson821ed7d2016-09-09 14:11:53 +01001590 request->ring->head = request->postfix;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001591 intel_ring_update_space(request->ring);
1592
Chris Wilsona3aabe82016-10-04 21:11:26 +01001593 /* Reset WaIdleLiteRestore:bdw,skl as well */
Chris Wilson7e4992a2017-09-28 20:38:59 +01001594 unwind_wa_tail(request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001595}
1596
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001597static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1598{
1599 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001600 struct intel_engine_cs *engine = req->engine;
Mika Kuoppalae7167762017-02-28 17:28:10 +02001601 const int num_lri_cmds = GEN8_3LVL_PDPES * 2;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001602 u32 *cs;
1603 int i;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001604
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001605 cs = intel_ring_begin(req, num_lri_cmds * 2 + 2);
1606 if (IS_ERR(cs))
1607 return PTR_ERR(cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001608
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001609 *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds);
Mika Kuoppalae7167762017-02-28 17:28:10 +02001610 for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001611 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1612
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001613 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1614 *cs++ = upper_32_bits(pd_daddr);
1615 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1616 *cs++ = lower_32_bits(pd_daddr);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001617 }
1618
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001619 *cs++ = MI_NOOP;
1620 intel_ring_advance(req, cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001621
1622 return 0;
1623}
1624
John Harrisonbe795fc2015-05-29 17:44:03 +01001625static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001626 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001627 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001628{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001629 u32 *cs;
Oscar Mateo15648582014-07-24 17:04:32 +01001630 int ret;
1631
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001632 /* Don't rely in hw updating PDPs, specially in lite-restore.
1633 * Ideally, we should set Force PD Restore in ctx descriptor,
1634 * but we can't. Force Restore would be a second option, but
1635 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001636 * not idle). PML4 is allocated during ppgtt init so this is
1637 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001638 if (req->ctx->ppgtt &&
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001639 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings) &&
1640 !i915_vm_is_48bit(&req->ctx->ppgtt->base) &&
1641 !intel_vgpu_active(req->i915)) {
1642 ret = intel_logical_ring_emit_pdps(req);
1643 if (ret)
1644 return ret;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001645
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001646 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001647 }
1648
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001649 cs = intel_ring_begin(req, 4);
1650 if (IS_ERR(cs))
1651 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001652
Chris Wilson279f5a02017-10-05 20:10:05 +01001653 /*
1654 * WaDisableCtxRestoreArbitration:bdw,chv
1655 *
1656 * We don't need to perform MI_ARB_ENABLE as often as we do (in
1657 * particular all the gen that do not need the w/a at all!), if we
1658 * took care to make sure that on every switch into this context
1659 * (both ordinary and for preemption) that arbitrartion was enabled
1660 * we would be fine. However, there doesn't seem to be a downside to
1661 * being paranoid and making sure it is set before each batch and
1662 * every context-switch.
1663 *
1664 * Note that if we fail to enable arbitration before the request
1665 * is complete, then we do not see the context-switch interrupt and
1666 * the engine hangs (with RING_HEAD == RING_TAIL).
1667 *
1668 * That satisfies both the GPGPU w/a and our heavy-handed paranoia.
1669 */
Chris Wilson3ad7b522017-10-03 21:34:49 +01001670 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1671
Oscar Mateo15648582014-07-24 17:04:32 +01001672 /* FIXME(BDW): Address space and security selectors. */
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001673 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
1674 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8)) |
1675 (flags & I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001676 *cs++ = lower_32_bits(offset);
1677 *cs++ = upper_32_bits(offset);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001678 intel_ring_advance(req, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001679
1680 return 0;
1681}
1682
Chris Wilson31bb59c2016-07-01 17:23:27 +01001683static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001684{
Chris Wilsonc0336662016-05-06 15:40:21 +01001685 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001686 I915_WRITE_IMR(engine,
1687 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1688 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001689}
1690
Chris Wilson31bb59c2016-07-01 17:23:27 +01001691static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001692{
Chris Wilsonc0336662016-05-06 15:40:21 +01001693 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001694 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001695}
1696
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001697static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001698{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001699 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01001700
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001701 cs = intel_ring_begin(request, 4);
1702 if (IS_ERR(cs))
1703 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001704
1705 cmd = MI_FLUSH_DW + 1;
1706
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001707 /* We always require a command barrier so that subsequent
1708 * commands, such as breadcrumb interrupts, are strictly ordered
1709 * wrt the contents of the write cache being flushed to memory
1710 * (and thus being coherent from the CPU).
1711 */
1712 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1713
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001714 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001715 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001716 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001717 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001718 }
1719
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001720 *cs++ = cmd;
1721 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1722 *cs++ = 0; /* upper addr */
1723 *cs++ = 0; /* value */
1724 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001725
1726 return 0;
1727}
1728
John Harrison7deb4d32015-05-29 17:43:59 +01001729static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001730 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001731{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001732 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001733 u32 scratch_addr =
1734 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001735 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001736 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001737 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001738
1739 flags |= PIPE_CONTROL_CS_STALL;
1740
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001741 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001742 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1743 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001744 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001745 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001746 }
1747
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001748 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001749 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1750 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1751 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1752 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1753 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1754 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1755 flags |= PIPE_CONTROL_QW_WRITE;
1756 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001757
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001758 /*
1759 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1760 * pipe control.
1761 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001762 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001763 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001764
1765 /* WaForGAMHang:kbl */
1766 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1767 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001768 }
Imre Deak9647ff32015-01-25 13:27:11 -08001769
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001770 len = 6;
1771
1772 if (vf_flush_wa)
1773 len += 6;
1774
1775 if (dc_flush_wa)
1776 len += 12;
1777
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001778 cs = intel_ring_begin(request, len);
1779 if (IS_ERR(cs))
1780 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001781
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001782 if (vf_flush_wa)
1783 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001784
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001785 if (dc_flush_wa)
1786 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
1787 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001788
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001789 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001790
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001791 if (dc_flush_wa)
1792 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001793
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001794 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001795
1796 return 0;
1797}
1798
Chris Wilson7c17d372016-01-20 15:43:35 +02001799/*
1800 * Reserve space for 2 NOOPs at the end of each request to be
1801 * used as a workaround for not being allowed to do lite
1802 * restore with HEAD==TAIL (WaIdleLiteRestore).
1803 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001804static void gen8_emit_wa_tail(struct drm_i915_gem_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001805{
Chris Wilsonbeecec92017-10-03 21:34:52 +01001806 /* Ensure there's always at least one preemption point per-request. */
1807 *cs++ = MI_ARB_CHECK;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001808 *cs++ = MI_NOOP;
1809 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001810}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001811
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001812static void gen8_emit_breadcrumb(struct drm_i915_gem_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001813{
Chris Wilson7c17d372016-01-20 15:43:35 +02001814 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1815 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001816
Michał Winiarskidf77cd82017-10-25 22:00:15 +02001817 cs = gen8_emit_ggtt_write(cs, request->global_seqno,
1818 intel_hws_seqno_address(request->engine));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001819 *cs++ = MI_USER_INTERRUPT;
1820 *cs++ = MI_NOOP;
1821 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01001822 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001823
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001824 gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02001825}
Chris Wilson98f29e82016-10-28 13:58:51 +01001826static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1827
Michał Winiarskidf77cd82017-10-25 22:00:15 +02001828static void gen8_emit_breadcrumb_rcs(struct drm_i915_gem_request *request,
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001829 u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02001830{
Michał Winiarskice81a652016-04-12 15:51:55 +02001831 /* We're using qword write, seqno should be aligned to 8 bytes. */
1832 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1833
Michał Winiarskidf77cd82017-10-25 22:00:15 +02001834 cs = gen8_emit_ggtt_write_rcs(cs, request->global_seqno,
1835 intel_hws_seqno_address(request->engine));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001836 *cs++ = MI_USER_INTERRUPT;
1837 *cs++ = MI_NOOP;
1838 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01001839 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001840
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001841 gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001842}
Michał Winiarskidf77cd82017-10-25 22:00:15 +02001843static const int gen8_emit_breadcrumb_rcs_sz = 8 + WA_TAIL_DWORDS;
Chris Wilson98f29e82016-10-28 13:58:51 +01001844
John Harrison87531812015-05-29 17:43:44 +01001845static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001846{
1847 int ret;
1848
Tvrtko Ursulin4ac96592017-02-14 15:00:17 +00001849 ret = intel_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001850 if (ret)
1851 return ret;
1852
Peter Antoine3bbaba02015-07-10 20:13:11 +03001853 ret = intel_rcs_context_init_mocs(req);
1854 /*
1855 * Failing to program the MOCS is non-fatal.The system will not
1856 * run at peak performance. So generate an error and carry on.
1857 */
1858 if (ret)
1859 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1860
Chris Wilson4e50f082016-10-28 13:58:31 +01001861 return i915_gem_render_state_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001862}
1863
Oscar Mateo73e4d072014-07-24 17:04:48 +01001864/**
1865 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001866 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001867 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001868void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001869{
John Harrison6402c332014-10-31 12:00:26 +00001870 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001871
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001872 /*
1873 * Tasklet cannot be active at this point due intel_mark_active/idle
1874 * so this is just for documentation.
1875 */
Mika Kuoppalab620e872017-09-22 15:43:03 +03001876 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->execlists.irq_tasklet.state)))
1877 tasklet_kill(&engine->execlists.irq_tasklet);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001878
Chris Wilsonc0336662016-05-06 15:40:21 +01001879 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001880
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001881 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001882 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001883 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001884
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001885 if (engine->cleanup)
1886 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001887
Chris Wilsone8a9c582016-12-18 15:37:20 +00001888 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001889
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001890 lrc_destroy_wa_ctx(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001891 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05301892 dev_priv->engine[engine->id] = NULL;
1893 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001894}
1895
Chris Wilsonff44ad52017-03-16 17:13:03 +00001896static void execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01001897{
Chris Wilsonff44ad52017-03-16 17:13:03 +00001898 engine->submit_request = execlists_submit_request;
Chris Wilson27a5f612017-09-15 18:31:00 +01001899 engine->cancel_requests = execlists_cancel_requests;
Chris Wilsonff44ad52017-03-16 17:13:03 +00001900 engine->schedule = execlists_schedule;
Mika Kuoppalab620e872017-09-22 15:43:03 +03001901 engine->execlists.irq_tasklet.func = intel_lrc_irq_handler;
Chris Wilsonaba5e272017-10-25 15:39:41 +01001902
1903 engine->park = NULL;
1904 engine->unpark = NULL;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001905}
1906
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001907static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001908logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001909{
1910 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001911 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001912 engine->reset_hw = reset_common_ring;
Chris Wilsone8a9c582016-12-18 15:37:20 +00001913
1914 engine->context_pin = execlists_context_pin;
1915 engine->context_unpin = execlists_context_unpin;
1916
Chris Wilsonf73e7392016-12-18 15:37:24 +00001917 engine->request_alloc = execlists_request_alloc;
1918
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001919 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01001920 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01001921 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonff44ad52017-03-16 17:13:03 +00001922
1923 engine->set_default_submission = execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001924
Chris Wilson31bb59c2016-07-01 17:23:27 +01001925 engine->irq_enable = gen8_logical_ring_enable_irq;
1926 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001927 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001928}
1929
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001930static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001931logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001932{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001933 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001934 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1935 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001936}
1937
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001938static void
1939logical_ring_setup(struct intel_engine_cs *engine)
1940{
1941 struct drm_i915_private *dev_priv = engine->i915;
1942 enum forcewake_domains fw_domains;
1943
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001944 intel_engine_setup_common(engine);
1945
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001946 /* Intentionally left blank. */
1947 engine->buffer = NULL;
1948
1949 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1950 RING_ELSP(engine),
1951 FW_REG_WRITE);
1952
1953 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1954 RING_CONTEXT_STATUS_PTR(engine),
1955 FW_REG_READ | FW_REG_WRITE);
1956
1957 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1958 RING_CONTEXT_STATUS_BUF_BASE(engine),
1959 FW_REG_READ);
1960
Mika Kuoppalab620e872017-09-22 15:43:03 +03001961 engine->execlists.fw_domains = fw_domains;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001962
Mika Kuoppalab620e872017-09-22 15:43:03 +03001963 tasklet_init(&engine->execlists.irq_tasklet,
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001964 intel_lrc_irq_handler, (unsigned long)engine);
1965
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001966 logical_ring_default_vfuncs(engine);
1967 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001968}
1969
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +01001970static int logical_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001971{
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001972 int ret;
1973
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001974 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001975 if (ret)
1976 goto error;
1977
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001978 return 0;
1979
1980error:
1981 intel_logical_ring_cleanup(engine);
1982 return ret;
1983}
1984
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001985int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001986{
1987 struct drm_i915_private *dev_priv = engine->i915;
1988 int ret;
1989
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001990 logical_ring_setup(engine);
1991
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001992 if (HAS_L3_DPF(dev_priv))
1993 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1994
1995 /* Override some for render ring. */
1996 if (INTEL_GEN(dev_priv) >= 9)
1997 engine->init_hw = gen9_init_render_ring;
1998 else
1999 engine->init_hw = gen8_init_render_ring;
2000 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002001 engine->emit_flush = gen8_emit_flush_render;
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002002 engine->emit_breadcrumb = gen8_emit_breadcrumb_rcs;
2003 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_rcs_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002004
Chris Wilsonf51455d2017-01-10 14:47:34 +00002005 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002006 if (ret)
2007 return ret;
2008
2009 ret = intel_init_workaround_bb(engine);
2010 if (ret) {
2011 /*
2012 * We continue even if we fail to initialize WA batch
2013 * because we only expect rare glitches but nothing
2014 * critical to prevent us from using GPU
2015 */
2016 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2017 ret);
2018 }
2019
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00002020 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002021}
2022
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002023int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002024{
2025 logical_ring_setup(engine);
2026
2027 return logical_ring_init(engine);
2028}
2029
Jeff McGee0cea6502015-02-13 10:27:56 -06002030static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01002031make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06002032{
2033 u32 rpcs = 0;
2034
2035 /*
2036 * No explicit RPCS request is needed to ensure full
2037 * slice/subslice/EU enablement prior to Gen9.
2038 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002039 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06002040 return 0;
2041
2042 /*
2043 * Starting in Gen9, render power gating can leave
2044 * slice/subslice/EU in a partially enabled state. We
2045 * must make an explicit request through RPCS for full
2046 * enablement.
2047 */
Imre Deak43b67992016-08-31 19:13:02 +03002048 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002049 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03002050 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002051 GEN8_RPCS_S_CNT_SHIFT;
2052 rpcs |= GEN8_RPCS_ENABLE;
2053 }
2054
Imre Deak43b67992016-08-31 19:13:02 +03002055 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002056 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03002057 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002058 GEN8_RPCS_SS_CNT_SHIFT;
2059 rpcs |= GEN8_RPCS_ENABLE;
2060 }
2061
Imre Deak43b67992016-08-31 19:13:02 +03002062 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
2063 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002064 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03002065 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002066 GEN8_RPCS_EU_MAX_SHIFT;
2067 rpcs |= GEN8_RPCS_ENABLE;
2068 }
2069
2070 return rpcs;
2071}
2072
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002073static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002074{
2075 u32 indirect_ctx_offset;
2076
Chris Wilsonc0336662016-05-06 15:40:21 +01002077 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002078 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002079 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002080 /* fall through */
Michel Thierry7bd0a2c2017-06-06 13:30:38 -07002081 case 10:
2082 indirect_ctx_offset =
2083 GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2084 break;
Michel Thierry71562912016-02-23 10:31:49 +00002085 case 9:
2086 indirect_ctx_offset =
2087 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2088 break;
2089 case 8:
2090 indirect_ctx_offset =
2091 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2092 break;
2093 }
2094
2095 return indirect_ctx_offset;
2096}
2097
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002098static void execlists_init_reg_state(u32 *regs,
Chris Wilsona3aabe82016-10-04 21:11:26 +01002099 struct i915_gem_context *ctx,
2100 struct intel_engine_cs *engine,
2101 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002102{
Chris Wilsona3aabe82016-10-04 21:11:26 +01002103 struct drm_i915_private *dev_priv = engine->i915;
2104 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002105 u32 base = engine->mmio_base;
2106 bool rcs = engine->id == RCS;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002107
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002108 /* A context is actually a big batch buffer with several
2109 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
2110 * values we are setting here are only for the first context restore:
2111 * on a subsequent save, the GPU will recreate this batchbuffer with new
2112 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
2113 * we are not initializing here).
2114 */
2115 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
2116 MI_LRI_FORCE_POSTED;
2117
2118 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
2119 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2120 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2121 (HAS_RESOURCE_STREAMER(dev_priv) ?
2122 CTX_CTRL_RS_CTX_ENABLE : 0)));
2123 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
2124 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
2125 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
2126 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
2127 RING_CTL_SIZE(ring->size) | RING_VALID);
2128 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
2129 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
2130 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
2131 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
2132 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
2133 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
2134 if (rcs) {
Chris Wilson604a8f62017-09-21 14:54:43 +01002135 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
2136
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002137 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
2138 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
2139 RING_INDIRECT_CTX_OFFSET(base), 0);
Chris Wilson604a8f62017-09-21 14:54:43 +01002140 if (wa_ctx->indirect_ctx.size) {
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002141 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002142
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002143 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002144 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
2145 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002146
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002147 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002148 intel_lr_indirect_ctx_offset(engine) << 6;
Chris Wilson604a8f62017-09-21 14:54:43 +01002149 }
2150
2151 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
2152 if (wa_ctx->per_ctx.size) {
2153 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002154
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002155 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002156 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002157 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002158 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002159
2160 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2161
2162 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002163 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002164 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
2165 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
2166 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
2167 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
2168 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
2169 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
2170 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
2171 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002172
Chris Wilson949e8ab2017-02-09 14:40:36 +00002173 if (ppgtt && i915_vm_is_48bit(&ppgtt->base)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01002174 /* 64b PPGTT (48bit canonical)
2175 * PDP0_DESCRIPTOR contains the base address to PML4 and
2176 * other PDP Descriptors are ignored.
2177 */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002178 ASSIGN_CTX_PML4(ppgtt, regs);
Michel Thierry2dba3232015-07-30 11:06:23 +01002179 }
2180
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002181 if (rcs) {
2182 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
2183 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2184 make_rpcs(dev_priv));
Robert Bragg19f81df2017-06-13 12:23:03 +01002185
2186 i915_oa_init_reg_state(engine, ctx, regs);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002187 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002188}
2189
2190static int
2191populate_lr_context(struct i915_gem_context *ctx,
2192 struct drm_i915_gem_object *ctx_obj,
2193 struct intel_engine_cs *engine,
2194 struct intel_ring *ring)
2195{
2196 void *vaddr;
2197 int ret;
2198
2199 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2200 if (ret) {
2201 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2202 return ret;
2203 }
2204
2205 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2206 if (IS_ERR(vaddr)) {
2207 ret = PTR_ERR(vaddr);
2208 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2209 return ret;
2210 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002211 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002212
2213 /* The second page of the context object contains some fields which must
2214 * be set up prior to the first execution. */
2215
2216 execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE,
2217 ctx, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002218
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002219 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002220
2221 return 0;
2222}
2223
Chris Wilsone2efd132016-05-24 14:53:34 +01002224static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002225 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002226{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002227 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002228 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002229 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002230 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002231 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002232 int ret;
2233
Chris Wilson9021ad02016-05-24 14:53:37 +01002234 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002235
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002236 context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002237
Michel Thierry0b29c752017-09-13 09:56:00 +01002238 /*
2239 * Before the actual start of the context image, we insert a few pages
2240 * for our own use and for sharing with the GuC.
2241 */
2242 context_size += LRC_HEADER_PAGES * PAGE_SIZE;
Alex Daid1675192015-08-12 15:43:43 +01002243
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002244 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002245 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002246 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002247 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002248 }
2249
Chris Wilsona01cb372017-01-16 15:21:30 +00002250 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002251 if (IS_ERR(vma)) {
2252 ret = PTR_ERR(vma);
2253 goto error_deref_obj;
2254 }
2255
Chris Wilson7e37f882016-08-02 22:50:21 +01002256 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002257 if (IS_ERR(ring)) {
2258 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002259 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002260 }
2261
Chris Wilsondca33ec2016-08-02 22:50:20 +01002262 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002263 if (ret) {
2264 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002265 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002266 }
2267
Chris Wilsondca33ec2016-08-02 22:50:20 +01002268 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002269 ce->state = vma;
Chuanxiao Dong0d402a22017-05-11 18:07:42 +08002270 ce->initialised |= engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002271
2272 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002273
Chris Wilsondca33ec2016-08-02 22:50:20 +01002274error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002275 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002276error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002277 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002278 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002279}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002280
Chris Wilson821ed7d2016-09-09 14:11:53 +01002281void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002282{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002283 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002284 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302285 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002286
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002287 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2288 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2289 * that stored in context. As we only write new commands from
2290 * ce->ring->tail onwards, everything before that is junk. If the GPU
2291 * starts reading from its RING_HEAD from the context, it may try to
2292 * execute that junk and die.
2293 *
2294 * So to avoid that we reset the context images upon resume. For
2295 * simplicity, we just zero everything out.
2296 */
Chris Wilson829a0af2017-06-20 12:05:45 +01002297 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302298 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002299 struct intel_context *ce = &ctx->engine[engine->id];
2300 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002301
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002302 if (!ce->state)
2303 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002304
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002305 reg = i915_gem_object_pin_map(ce->state->obj,
2306 I915_MAP_WB);
2307 if (WARN_ON(IS_ERR(reg)))
2308 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002309
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002310 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2311 reg[CTX_RING_HEAD+1] = 0;
2312 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002313
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002314 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002315 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002316
Chris Wilsone6ba9992017-04-25 14:00:49 +01002317 intel_ring_reset(ce->ring, 0);
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002318 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002319 }
2320}