blob: 8ba4c71221d9a5194f925561a28ad5acd8ec0433 [file] [log] [blame]
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +02001/*
2 * at91sam9g45.dtsi - Device Tree Include file for AT91SAM9G45 family SoC
3 * applies to AT91SAM9G45, AT91SAM9M10,
4 * AT91SAM9G46, AT91SAM9M11 SoC
5 *
6 * Copyright (C) 2011 Atmel,
7 * 2011 Nicolas Ferre <nicolas.ferre@atmel.com>
8 *
9 * Licensed under GPLv2 or later.
10 */
11
Jean-Christophe PLAGNIOL-VILLARD6db64d22013-05-15 01:21:50 +080012#include "skeleton.dtsi"
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +080013#include <dt-bindings/pinctrl/at91.h>
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +080014#include <dt-bindings/gpio/gpio.h>
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020015
16/ {
17 model = "Atmel AT91SAM9G45 family SoC";
18 compatible = "atmel,at91sam9g45";
19 interrupt-parent = <&aic>;
20
21 aliases {
22 serial0 = &dbgu;
23 serial1 = &usart0;
24 serial2 = &usart1;
25 serial3 = &usart2;
26 serial4 = &usart3;
Nicolas Ferre21f81872012-02-11 15:41:40 +010027 gpio0 = &pioA;
28 gpio1 = &pioB;
29 gpio2 = &pioC;
30 gpio3 = &pioD;
31 gpio4 = &pioE;
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +010032 tcb0 = &tcb0;
33 tcb1 = &tcb1;
Ludovic Desroches05dcd362012-09-12 08:42:16 +020034 i2c0 = &i2c0;
35 i2c1 = &i2c1;
Bo Shen099343c2012-11-07 11:41:41 +080036 ssc0 = &ssc0;
37 ssc1 = &ssc1;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020038 };
39 cpus {
40 cpu@0 {
41 compatible = "arm,arm926ejs";
42 };
43 };
44
Ludovic Desrochesdcce6ce2012-04-02 20:44:20 +020045 memory {
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020046 reg = <0x70000000 0x10000000>;
47 };
48
49 ahb {
50 compatible = "simple-bus";
51 #address-cells = <1>;
52 #size-cells = <1>;
53 ranges;
54
55 apb {
56 compatible = "simple-bus";
57 #address-cells = <1>;
58 #size-cells = <1>;
59 ranges;
60
61 aic: interrupt-controller@fffff000 {
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +020062 #interrupt-cells = <3>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020063 compatible = "atmel,at91rm9200-aic";
64 interrupt-controller;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020065 reg = <0xfffff000 0x200>;
Jean-Christophe PLAGNIOL-VILLARDc6573942012-04-09 19:36:36 +080066 atmel,external-irqs = <31>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020067 };
68
Jean-Christophe PLAGNIOL-VILLARDa7776ec2012-03-02 20:54:37 +080069 ramc0: ramc@ffffe400 {
70 compatible = "atmel,at91sam9g45-ddramc";
71 reg = <0xffffe400 0x200
72 0xffffe600 0x200>;
73 };
74
Jean-Christophe PLAGNIOL-VILLARDeb5e76f2012-03-02 20:44:23 +080075 pmc: pmc@fffffc00 {
76 compatible = "atmel,at91rm9200-pmc";
77 reg = <0xfffffc00 0x100>;
78 };
79
Jean-Christophe PLAGNIOL-VILLARDc8082d32012-03-03 03:16:27 +080080 rstc@fffffd00 {
81 compatible = "atmel,at91sam9g45-rstc";
82 reg = <0xfffffd00 0x10>;
83 };
84
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +010085 pit: timer@fffffd30 {
86 compatible = "atmel,at91sam9260-pit";
87 reg = <0xfffffd30 0xf>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +020088 interrupts = <1 4 7>;
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +010089 };
90
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +010091
Jean-Christophe PLAGNIOL-VILLARD82015c42012-03-02 21:01:00 +080092 shdwc@fffffd10 {
93 compatible = "atmel,at91sam9rl-shdwc";
94 reg = <0xfffffd10 0x10>;
95 };
96
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +010097 tcb0: timer@fff7c000 {
98 compatible = "atmel,at91rm9200-tcb";
99 reg = <0xfff7c000 0x100>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200100 interrupts = <18 4 0>;
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100101 };
102
103 tcb1: timer@fffd4000 {
104 compatible = "atmel,at91rm9200-tcb";
105 reg = <0xfffd4000 0x100>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200106 interrupts = <18 4 0>;
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100107 };
108
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200109 dma: dma-controller@ffffec00 {
110 compatible = "atmel,at91sam9g45-dma";
111 reg = <0xffffec00 0x200>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200112 interrupts = <21 4 0>;
Ludovic Desroches980ce7d2013-04-16 15:03:06 +0200113 #dma-cells = <2>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200114 };
115
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800116 pinctrl@fffff200 {
117 #address-cells = <1>;
118 #size-cells = <1>;
119 compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
120 ranges = <0xfffff200 0xfffff200 0xa00>;
Nicolas Ferre21f81872012-02-11 15:41:40 +0100121
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800122 atmel,mux-mask = <
123 /* A B */
124 0xffffffff 0xffc003ff /* pioA */
125 0xffffffff 0x800f8f00 /* pioB */
126 0xffffffff 0x00000e00 /* pioC */
127 0xffffffff 0xff0c1381 /* pioD */
128 0xffffffff 0x81ffff81 /* pioE */
129 >;
130
131 /* shared pinctrl settings */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800132 dbgu {
133 pinctrl_dbgu: dbgu-0 {
134 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800135 <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
136 AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB13 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800137 };
138 };
139
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800140 usart0 {
141 pinctrl_usart0: usart0-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800142 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800143 <AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A with pullup */
144 AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800145 };
146
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800147 pinctrl_usart0_rts: usart0_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800148 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800149 <AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB17 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800150 };
151
152 pinctrl_usart0_cts: usart0_cts-0 {
153 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800154 <AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800155 };
156 };
157
158 uart1 {
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800159 pinctrl_usart1: usart1-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800160 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800161 <AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB4 periph A with pullup */
162 AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB5 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800163 };
164
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800165 pinctrl_usart1_rts: usart1_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800166 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800167 <AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800168 };
169
170 pinctrl_usart1_cts: usart1_cts-0 {
171 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800172 <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD17 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800173 };
174 };
175
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800176 usart2 {
177 pinctrl_usart2: usart2-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800178 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800179 <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB6 periph A with pullup */
180 AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800181 };
182
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800183 pinctrl_usart2_rts: usart2_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800184 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800185 <AT91_PIOC 9 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC9 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800186 };
187
188 pinctrl_usart2_cts: usart2_cts-0 {
189 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800190 <AT91_PIOC 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC11 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800191 };
192 };
193
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800194 usart3 {
195 pinctrl_usart3: usart3-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800196 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800197 <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB9 periph A with pullup */
198 AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800199 };
200
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800201 pinctrl_usart3_rts: usart3_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800202 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800203 <AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800204 };
205
206 pinctrl_usart3_cts: usart3_cts-0 {
207 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800208 <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA24 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800209 };
210 };
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800211
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800212 nand {
213 pinctrl_nand: nand-0 {
214 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800215 <AT91_PIOC 8 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PC8 gpio RDY pin pull_up*/
216 AT91_PIOC 14 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PC14 gpio enable pin pull_up */
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800217 };
218 };
219
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800220 macb {
221 pinctrl_macb_rmii: macb_rmii-0 {
222 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800223 <AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A */
224 AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A */
225 AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A */
226 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A */
227 AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A */
228 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A */
229 AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA16 periph A */
230 AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
231 AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA18 periph A */
232 AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA19 periph A */
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800233 };
234
235 pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
236 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800237 <AT91_PIOA 6 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA6 periph B */
238 AT91_PIOA 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA7 periph B */
239 AT91_PIOA 8 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA8 periph B */
240 AT91_PIOA 9 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA9 periph B */
241 AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
242 AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
243 AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA29 periph B */
244 AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA30 periph B */
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800245 };
246 };
247
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800248 mmc0 {
249 pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
250 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800251 <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A */
252 AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */
253 AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA2 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800254 };
255
256 pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
257 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800258 <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA3 periph A with pullup */
259 AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA4 periph A with pullup */
260 AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA5 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800261 };
262
263 pinctrl_mmc0_slot0_dat4_7: mmc0_slot0_dat4_7-0 {
264 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800265 <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA6 periph A with pullup */
266 AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
267 AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA8 periph A with pullup */
268 AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA9 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800269 };
270 };
271
272 mmc1 {
273 pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 {
274 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800275 <AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA31 periph A */
276 AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA22 periph A with pullup */
277 AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA23 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800278 };
279
280 pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
281 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800282 <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA24 periph A with pullup */
283 AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA25 periph A with pullup */
284 AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA26 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800285 };
286
287 pinctrl_mmc1_slot0_dat4_7: mmc1_slot0_dat4_7-0 {
288 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800289 <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA27 periph A with pullup */
290 AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA28 periph A with pullup */
291 AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA29 periph A with pullup */
292 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA30 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800293 };
294 };
295
Bo Shen544ae6b2013-01-11 15:08:30 +0100296 ssc0 {
297 pinctrl_ssc0_tx: ssc0_tx-0 {
298 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800299 <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD0 periph A */
300 AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD1 periph A */
301 AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD2 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100302 };
303
304 pinctrl_ssc0_rx: ssc0_rx-0 {
305 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800306 <AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD3 periph A */
307 AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD4 periph A */
308 AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD5 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100309 };
310 };
311
312 ssc1 {
313 pinctrl_ssc1_tx: ssc1_tx-0 {
314 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800315 <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A */
316 AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A */
317 AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100318 };
319
320 pinctrl_ssc1_rx: ssc1_rx-0 {
321 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800322 <AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD13 periph A */
323 AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD14 periph A */
324 AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD15 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100325 };
326 };
327
Wenyou Yanga68b7282013-04-03 14:03:52 +0800328 spi0 {
329 pinctrl_spi0: spi0-0 {
330 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800331 <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A SPI0_MISO pin */
332 AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A SPI0_MOSI pin */
333 AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB2 periph A SPI0_SPCK pin */
Wenyou Yanga68b7282013-04-03 14:03:52 +0800334 };
335 };
336
337 spi1 {
338 pinctrl_spi1: spi1-0 {
339 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800340 <AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A SPI1_MISO pin */
341 AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A SPI1_MOSI pin */
342 AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB16 periph A SPI1_SPCK pin */
Wenyou Yanga68b7282013-04-03 14:03:52 +0800343 };
344 };
345
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800346 pioA: gpio@fffff200 {
347 compatible = "atmel,at91rm9200-gpio";
348 reg = <0xfffff200 0x200>;
349 interrupts = <2 4 1>;
350 #gpio-cells = <2>;
351 gpio-controller;
352 interrupt-controller;
353 #interrupt-cells = <2>;
354 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100355
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800356 pioB: gpio@fffff400 {
357 compatible = "atmel,at91rm9200-gpio";
358 reg = <0xfffff400 0x200>;
359 interrupts = <3 4 1>;
360 #gpio-cells = <2>;
361 gpio-controller;
362 interrupt-controller;
363 #interrupt-cells = <2>;
364 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100365
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800366 pioC: gpio@fffff600 {
367 compatible = "atmel,at91rm9200-gpio";
368 reg = <0xfffff600 0x200>;
369 interrupts = <4 4 1>;
370 #gpio-cells = <2>;
371 gpio-controller;
372 interrupt-controller;
373 #interrupt-cells = <2>;
374 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100375
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800376 pioD: gpio@fffff800 {
377 compatible = "atmel,at91rm9200-gpio";
378 reg = <0xfffff800 0x200>;
379 interrupts = <5 4 1>;
380 #gpio-cells = <2>;
381 gpio-controller;
382 interrupt-controller;
383 #interrupt-cells = <2>;
384 };
385
386 pioE: gpio@fffffa00 {
387 compatible = "atmel,at91rm9200-gpio";
388 reg = <0xfffffa00 0x200>;
389 interrupts = <5 4 1>;
390 #gpio-cells = <2>;
391 gpio-controller;
392 interrupt-controller;
393 #interrupt-cells = <2>;
394 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100395 };
396
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200397 dbgu: serial@ffffee00 {
398 compatible = "atmel,at91sam9260-usart";
399 reg = <0xffffee00 0x200>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200400 interrupts = <1 4 7>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800401 pinctrl-names = "default";
402 pinctrl-0 = <&pinctrl_dbgu>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200403 status = "disabled";
404 };
405
406 usart0: serial@fff8c000 {
407 compatible = "atmel,at91sam9260-usart";
408 reg = <0xfff8c000 0x200>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200409 interrupts = <7 4 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200410 atmel,use-dma-rx;
411 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800412 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800413 pinctrl-0 = <&pinctrl_usart0>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200414 status = "disabled";
415 };
416
417 usart1: serial@fff90000 {
418 compatible = "atmel,at91sam9260-usart";
419 reg = <0xfff90000 0x200>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200420 interrupts = <8 4 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200421 atmel,use-dma-rx;
422 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800423 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800424 pinctrl-0 = <&pinctrl_usart1>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200425 status = "disabled";
426 };
427
428 usart2: serial@fff94000 {
429 compatible = "atmel,at91sam9260-usart";
430 reg = <0xfff94000 0x200>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200431 interrupts = <9 4 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200432 atmel,use-dma-rx;
433 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800434 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800435 pinctrl-0 = <&pinctrl_usart2>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200436 status = "disabled";
437 };
438
439 usart3: serial@fff98000 {
440 compatible = "atmel,at91sam9260-usart";
441 reg = <0xfff98000 0x200>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200442 interrupts = <10 4 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200443 atmel,use-dma-rx;
444 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800445 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800446 pinctrl-0 = <&pinctrl_usart3>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200447 status = "disabled";
448 };
Nicolas Ferre0d4f99d2011-12-05 18:03:05 +0100449
450 macb0: ethernet@fffbc000 {
451 compatible = "cdns,at32ap7000-macb", "cdns,macb";
452 reg = <0xfffbc000 0x100>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200453 interrupts = <25 4 3>;
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800454 pinctrl-names = "default";
455 pinctrl-0 = <&pinctrl_macb_rmii>;
Nicolas Ferre0d4f99d2011-12-05 18:03:05 +0100456 status = "disabled";
457 };
Maxime Ripard93b298b2012-05-11 15:35:38 +0200458
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200459 i2c0: i2c@fff84000 {
460 compatible = "atmel,at91sam9g10-i2c";
461 reg = <0xfff84000 0x100>;
462 interrupts = <12 4 6>;
463 #address-cells = <1>;
464 #size-cells = <0>;
465 status = "disabled";
466 };
467
468 i2c1: i2c@fff88000 {
469 compatible = "atmel,at91sam9g10-i2c";
470 reg = <0xfff88000 0x100>;
471 interrupts = <13 4 6>;
472 #address-cells = <1>;
473 #size-cells = <0>;
474 status = "disabled";
475 };
476
Bo Shen099343c2012-11-07 11:41:41 +0800477 ssc0: ssc@fff9c000 {
478 compatible = "atmel,at91sam9g45-ssc";
479 reg = <0xfff9c000 0x4000>;
480 interrupts = <16 4 5>;
Bo Shen544ae6b2013-01-11 15:08:30 +0100481 pinctrl-names = "default";
482 pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
Bo Shen315656b2012-12-13 10:05:07 +0800483 status = "disabled";
Bo Shen099343c2012-11-07 11:41:41 +0800484 };
485
486 ssc1: ssc@fffa0000 {
487 compatible = "atmel,at91sam9g45-ssc";
488 reg = <0xfffa0000 0x4000>;
489 interrupts = <17 4 5>;
Bo Shen544ae6b2013-01-11 15:08:30 +0100490 pinctrl-names = "default";
491 pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
Bo Shen315656b2012-12-13 10:05:07 +0800492 status = "disabled";
Bo Shen099343c2012-11-07 11:41:41 +0800493 };
494
Maxime Ripard93b298b2012-05-11 15:35:38 +0200495 adc0: adc@fffb0000 {
496 compatible = "atmel,at91sam9260-adc";
497 reg = <0xfffb0000 0x100>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200498 interrupts = <20 4 0>;
Maxime Ripard93b298b2012-05-11 15:35:38 +0200499 atmel,adc-use-external-triggers;
500 atmel,adc-channels-used = <0xff>;
501 atmel,adc-vref = <3300>;
502 atmel,adc-num-channels = <8>;
503 atmel,adc-startup-time = <40>;
504 atmel,adc-channel-base = <0x30>;
505 atmel,adc-drdy-mask = <0x10000>;
506 atmel,adc-status-register = <0x1c>;
507 atmel,adc-trigger-register = <0x08>;
Ludovic Desroches4b50da652013-03-29 10:13:19 +0100508 atmel,adc-res = <8 10>;
509 atmel,adc-res-names = "lowres", "highres";
510 atmel,adc-use-res = "highres";
Maxime Ripard93b298b2012-05-11 15:35:38 +0200511
512 trigger@0 {
513 trigger-name = "external-rising";
514 trigger-value = <0x1>;
515 trigger-external;
516 };
517 trigger@1 {
518 trigger-name = "external-falling";
519 trigger-value = <0x2>;
520 trigger-external;
521 };
522
523 trigger@2 {
524 trigger-name = "external-any";
525 trigger-value = <0x3>;
526 trigger-external;
527 };
528
529 trigger@3 {
530 trigger-name = "continuous";
531 trigger-value = <0x6>;
532 };
533 };
Ludovic Desroches98731372012-11-19 12:23:36 +0100534
535 mmc0: mmc@fff80000 {
536 compatible = "atmel,hsmci";
537 reg = <0xfff80000 0x600>;
538 interrupts = <11 4 0>;
Ludovic Desroches05c1bc92013-04-16 15:03:10 +0200539 dmas = <&dma 1 0>;
540 dma-names = "rxtx";
Ludovic Desroches98731372012-11-19 12:23:36 +0100541 #address-cells = <1>;
542 #size-cells = <0>;
543 status = "disabled";
544 };
545
546 mmc1: mmc@fffd0000 {
547 compatible = "atmel,hsmci";
548 reg = <0xfffd0000 0x600>;
549 interrupts = <29 4 0>;
Ludovic Desroches05c1bc92013-04-16 15:03:10 +0200550 dmas = <&dma 1 13>;
551 dma-names = "rxtx";
Ludovic Desroches98731372012-11-19 12:23:36 +0100552 #address-cells = <1>;
553 #size-cells = <0>;
554 status = "disabled";
555 };
Linus Torvaldsdb5b0ae2012-12-13 10:39:26 -0800556
Fabio Porcedda7492e7c2012-11-12 09:37:26 +0100557 watchdog@fffffd40 {
558 compatible = "atmel,at91sam9260-wdt";
559 reg = <0xfffffd40 0x10>;
560 status = "disabled";
561 };
Richard Genoudd50f88a2013-04-03 14:02:18 +0800562
563 spi0: spi@fffa4000 {
564 #address-cells = <1>;
565 #size-cells = <0>;
566 compatible = "atmel,at91rm9200-spi";
567 reg = <0xfffa4000 0x200>;
568 interrupts = <14 4 3>;
Wenyou Yanga68b7282013-04-03 14:03:52 +0800569 pinctrl-names = "default";
570 pinctrl-0 = <&pinctrl_spi0>;
Richard Genoudd50f88a2013-04-03 14:02:18 +0800571 status = "disabled";
572 };
573
574 spi1: spi@fffa8000 {
575 #address-cells = <1>;
576 #size-cells = <0>;
577 compatible = "atmel,at91rm9200-spi";
578 reg = <0xfffa8000 0x200>;
579 interrupts = <15 4 3>;
Wenyou Yanga68b7282013-04-03 14:03:52 +0800580 pinctrl-names = "default";
581 pinctrl-0 = <&pinctrl_spi1>;
Richard Genoudd50f88a2013-04-03 14:02:18 +0800582 status = "disabled";
583 };
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200584 };
Jean-Christophe PLAGNIOL-VILLARDd6a01662012-01-26 02:11:06 +0800585
586 nand0: nand@40000000 {
587 compatible = "atmel,at91rm9200-nand";
588 #address-cells = <1>;
589 #size-cells = <1>;
590 reg = <0x40000000 0x10000000
591 0xffffe200 0x200
592 >;
593 atmel,nand-addr-offset = <21>;
594 atmel,nand-cmd-offset = <22>;
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800595 pinctrl-names = "default";
596 pinctrl-0 = <&pinctrl_nand>;
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +0800597 gpios = <&pioC 8 GPIO_ACTIVE_HIGH
598 &pioC 14 GPIO_ACTIVE_HIGH
Jean-Christophe PLAGNIOL-VILLARDd6a01662012-01-26 02:11:06 +0800599 0
600 >;
601 status = "disabled";
602 };
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +0800603
604 usb0: ohci@00700000 {
605 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
606 reg = <0x00700000 0x100000>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200607 interrupts = <22 4 2>;
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +0800608 status = "disabled";
609 };
Jean-Christophe PLAGNIOL-VILLARD62c55532011-11-22 12:11:13 +0800610
611 usb1: ehci@00800000 {
612 compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
613 reg = <0x00800000 0x100000>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200614 interrupts = <22 4 2>;
Jean-Christophe PLAGNIOL-VILLARD62c55532011-11-22 12:11:13 +0800615 status = "disabled";
616 };
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200617 };
Jean-Christophe PLAGNIOL-VILLARD8f24bda2012-02-05 18:32:37 +0800618
619 i2c@0 {
620 compatible = "i2c-gpio";
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +0800621 gpios = <&pioA 20 GPIO_ACTIVE_HIGH /* sda */
622 &pioA 21 GPIO_ACTIVE_HIGH /* scl */
Jean-Christophe PLAGNIOL-VILLARD8f24bda2012-02-05 18:32:37 +0800623 >;
624 i2c-gpio,sda-open-drain;
625 i2c-gpio,scl-open-drain;
626 i2c-gpio,delay-us = <5>; /* ~100 kHz */
627 #address-cells = <1>;
628 #size-cells = <0>;
629 status = "disabled";
630 };
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200631};