blob: 9214c9d7171823b97a7cb0039196ec2d5cd6edf4 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Auke Kok9a799d72007-09-15 14:07:45 -070024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#ifndef _IXGBE_H_
30#define _IXGBE_H_
31
Jesse Grossf62bbb52010-10-20 13:56:10 +000032#include <linux/bitops.h>
Auke Kok9a799d72007-09-15 14:07:45 -070033#include <linux/types.h>
34#include <linux/pci.h>
35#include <linux/netdevice.h>
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +000036#include <linux/cpumask.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080037#include <linux/aer.h>
Jesse Grossf62bbb52010-10-20 13:56:10 +000038#include <linux/if_vlan.h>
Jacob Keller6cb562d2012-12-05 07:24:41 +000039#include <linux/jiffies.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040
Richard Cochran74d23cc2014-12-21 19:46:56 +010041#include <linux/timecounter.h>
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000042#include <linux/net_tstamp.h>
43#include <linux/ptp_clock_kernel.h>
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000044
Auke Kok9a799d72007-09-15 14:07:45 -070045#include "ixgbe_type.h"
46#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080047#include "ixgbe_dcb.h"
Yi Zoueacd73f2009-05-13 13:11:06 +000048#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
49#define IXGBE_FCOE
50#include "ixgbe_fcoe.h"
51#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
Jeff Garzik5dd2d332008-10-16 05:09:31 -040052#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080053#include <linux/dca.h>
54#endif
Auke Kok9a799d72007-09-15 14:07:45 -070055
Eliezer Tamir076bb0c2013-07-10 17:13:17 +030056#include <net/busy_poll.h>
Eliezer Tamir5a85e732013-06-10 11:40:20 +030057
Cong Wange0d10952013-08-01 11:10:25 +080058#ifdef CONFIG_NET_RX_BUSY_POLL
Jacob Kellerb4640032013-10-01 04:33:54 -070059#define BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +030060#endif
Emil Tantilov849c4542010-06-03 16:53:41 +000061/* common prefix used by pr_<> macros */
62#undef pr_fmt
63#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Auke Kok9a799d72007-09-15 14:07:45 -070064
65/* TX/RX descriptor defines */
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000066#define IXGBE_DEFAULT_TXD 512
Alexander Duyck59224552011-08-31 00:01:06 +000067#define IXGBE_DEFAULT_TX_WORK 256
Auke Kok9a799d72007-09-15 14:07:45 -070068#define IXGBE_MAX_TXD 4096
69#define IXGBE_MIN_TXD 64
70
Anton Blanchardfb445192013-10-22 18:34:01 +000071#if (PAGE_SIZE < 8192)
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000072#define IXGBE_DEFAULT_RXD 512
Anton Blanchardfb445192013-10-22 18:34:01 +000073#else
74#define IXGBE_DEFAULT_RXD 128
75#endif
Auke Kok9a799d72007-09-15 14:07:45 -070076#define IXGBE_MAX_RXD 4096
77#define IXGBE_MIN_RXD 64
78
Don Skidmore5b7f0002015-01-28 07:03:38 +000079#define IXGBE_ETH_P_LLDP 0x88CC
80
Auke Kok9a799d72007-09-15 14:07:45 -070081/* flow control */
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070082#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070083#define IXGBE_MAX_FCRTL 0x7FF80
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070084#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070085#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070086#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070087#define IXGBE_MIN_FCPAUSE 0
88#define IXGBE_MAX_FCPAUSE 0xFFFF
89
90/* Supported Rx Buffer Sizes */
Alexander Duyck252562c2012-05-24 01:59:27 +000091#define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */
Alexander Duyck09816fb2012-07-20 08:08:23 +000092#define IXGBE_RXBUFFER_2K 2048
93#define IXGBE_RXBUFFER_3K 3072
94#define IXGBE_RXBUFFER_4K 4096
Alexander Duyck919e78a2011-08-26 09:52:38 +000095#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070096
Alexander Duyck13958072010-08-19 13:37:21 +000097/*
Alexander Duyck252562c2012-05-24 01:59:27 +000098 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
99 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
100 * this adds up to 448 bytes of extra data.
101 *
102 * Since netdev_alloc_skb now allocates a page fragment we can use a value
103 * of 256 and the resultant skb will have a truesize of 960 or less.
Alexander Duyck13958072010-08-19 13:37:21 +0000104 */
Alexander Duyck252562c2012-05-24 01:59:27 +0000105#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
Auke Kok9a799d72007-09-15 14:07:45 -0700106
Auke Kok9a799d72007-09-15 14:07:45 -0700107/* How many Rx Buffers do we bundle into one write to the hardware ? */
108#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
109
Alexander Duyck472148c2012-11-07 02:34:28 +0000110enum ixgbe_tx_flags {
111 /* cmd_type flags */
112 IXGBE_TX_FLAGS_HW_VLAN = 0x01,
113 IXGBE_TX_FLAGS_TSO = 0x02,
114 IXGBE_TX_FLAGS_TSTAMP = 0x04,
115
116 /* olinfo flags */
117 IXGBE_TX_FLAGS_CC = 0x08,
118 IXGBE_TX_FLAGS_IPV4 = 0x10,
119 IXGBE_TX_FLAGS_CSUM = 0x20,
120
121 /* software defined flags */
122 IXGBE_TX_FLAGS_SW_VLAN = 0x40,
123 IXGBE_TX_FLAGS_FCOE = 0x80,
124};
125
126/* VLAN info */
Auke Kok9a799d72007-09-15 14:07:45 -0700127#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck66f32a82011-06-29 05:43:22 +0000128#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
129#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
Auke Kok9a799d72007-09-15 14:07:45 -0700130#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
131
Greg Rose7f870472010-01-09 02:25:29 +0000132#define IXGBE_MAX_VF_MC_ENTRIES 30
133#define IXGBE_MAX_VF_FUNCTIONS 64
134#define IXGBE_MAX_VFTA_ENTRIES 128
135#define MAX_EMULATION_MAC_ADDRS 16
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000136#define IXGBE_MAX_PF_MACVLANS 15
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +0000137#define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
Greg Rose83c61fa2011-09-07 05:59:35 +0000138#define IXGBE_82599_VF_DEVICE_ID 0x10ED
139#define IXGBE_X540_VF_DEVICE_ID 0x1515
Greg Rose7f870472010-01-09 02:25:29 +0000140
141struct vf_data_storage {
142 unsigned char vf_mac_addresses[ETH_ALEN];
143 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
144 u16 num_vf_mc_hashes;
145 u16 default_vf_vlan_id;
146 u16 vlans_enabled;
Greg Rose7f870472010-01-09 02:25:29 +0000147 bool clear_to_send;
Greg Rose7f016482010-05-04 22:12:06 +0000148 bool pf_set_mac;
Greg Rose7f016482010-05-04 22:12:06 +0000149 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
150 u16 pf_qos;
Lior Levyff4ab202011-03-11 02:03:07 +0000151 u16 tx_rate;
Greg Rosede4c7f62011-09-29 05:57:33 +0000152 u16 vlan_count;
153 u8 spoofchk_enabled;
Vlad Zolotarove65ce0d2015-03-30 21:35:24 +0300154 bool rss_query_enabled;
Hiroshi Shimamoto54011e42015-08-28 06:58:33 +0000155 u8 trusted;
Hiroshi Shimamoto8443c1a42015-08-28 06:59:03 +0000156 int xcast_mode;
Alexander Duyck374c65d2012-07-20 08:09:22 +0000157 unsigned int vf_api;
Greg Rose7f870472010-01-09 02:25:29 +0000158};
159
Hiroshi Shimamoto8443c1a42015-08-28 06:59:03 +0000160enum ixgbevf_xcast_modes {
161 IXGBEVF_XCAST_MODE_NONE = 0,
162 IXGBEVF_XCAST_MODE_MULTI,
163 IXGBEVF_XCAST_MODE_ALLMULTI,
164};
165
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000166struct vf_macvlans {
167 struct list_head l;
168 int vf;
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000169 bool free;
170 bool is_macvlan;
171 u8 vf_macvlan[ETH_ALEN];
172};
173
Alexander Duycka535c302011-05-27 05:31:52 +0000174#define IXGBE_MAX_TXD_PWR 14
175#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
176
177/* Tx Descriptors needed, worst case */
178#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
Alexander Duyck990a3152013-01-26 02:08:14 +0000179#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
Alexander Duycka535c302011-05-27 05:31:52 +0000180
Auke Kok9a799d72007-09-15 14:07:45 -0700181/* wrapper around a pointer to a socket buffer,
182 * so a DMA handle can be stored along with the buffer */
183struct ixgbe_tx_buffer {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000184 union ixgbe_adv_tx_desc *next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700185 unsigned long time_stamp;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000186 struct sk_buff *skb;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000187 unsigned int bytecount;
188 unsigned short gso_segs;
Alexander Duyck244e27a2012-02-08 07:51:11 +0000189 __be16 protocol;
Alexander Duyck729739b2012-02-08 07:51:06 +0000190 DEFINE_DMA_UNMAP_ADDR(dma);
191 DEFINE_DMA_UNMAP_LEN(len);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000192 u32 tx_flags;
Auke Kok9a799d72007-09-15 14:07:45 -0700193};
194
195struct ixgbe_rx_buffer {
196 struct sk_buff *skb;
197 dma_addr_t dma;
198 struct page *page;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700199 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700200};
201
202struct ixgbe_queue_stats {
203 u64 packets;
204 u64 bytes;
Jacob Kellerb4640032013-10-01 04:33:54 -0700205#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +0300206 u64 yields;
207 u64 misses;
208 u64 cleaned;
Jacob Kellerb4640032013-10-01 04:33:54 -0700209#endif /* BP_EXTENDED_STATS */
Auke Kok9a799d72007-09-15 14:07:45 -0700210};
211
Alexander Duyck5b7da512010-11-16 19:26:50 -0800212struct ixgbe_tx_queue_stats {
213 u64 restart_queue;
214 u64 tx_busy;
John Fastabendc84d3242010-11-16 19:27:12 -0800215 u64 tx_done_old;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800216};
217
218struct ixgbe_rx_queue_stats {
219 u64 rsc_count;
220 u64 rsc_flush;
221 u64 non_eop_descs;
222 u64 alloc_rx_page_failed;
223 u64 alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +0000224 u64 csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800225};
226
Alexander Duyckf8003262012-03-03 02:35:52 +0000227enum ixgbe_ring_state_t {
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800228 __IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckfd786b72013-01-12 06:33:31 +0000229 __IXGBE_TX_XPS_INIT_DONE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800230 __IXGBE_TX_DETECT_HANG,
John Fastabendc84d3242010-11-16 19:27:12 -0800231 __IXGBE_HANG_CHECK_ARMED,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800232 __IXGBE_RX_RSC_ENABLED,
Alexander Duyck8a0da212012-01-31 02:59:49 +0000233 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
Alexander Duyck57efd442012-06-25 21:54:46 +0000234 __IXGBE_RX_FCOE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800235};
236
John Fastabend2a47fa42013-11-06 09:54:52 -0800237struct ixgbe_fwd_adapter {
238 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
239 struct net_device *netdev;
240 struct ixgbe_adapter *real_adapter;
241 unsigned int tx_base_queue;
242 unsigned int rx_base_queue;
243 int pool;
244};
245
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800246#define check_for_tx_hang(ring) \
247 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
248#define set_check_for_tx_hang(ring) \
249 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
250#define clear_check_for_tx_hang(ring) \
251 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
252#define ring_is_rsc_enabled(ring) \
253 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
254#define set_ring_rsc_enabled(ring) \
255 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
256#define clear_ring_rsc_enabled(ring) \
257 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
Auke Kok9a799d72007-09-15 14:07:45 -0700258struct ixgbe_ring {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000259 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000260 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
261 struct net_device *netdev; /* netdev ring belongs to */
262 struct device *dev; /* device for DMA mapping */
John Fastabend2a47fa42013-11-06 09:54:52 -0800263 struct ixgbe_fwd_adapter *l2_accel_priv;
Auke Kok9a799d72007-09-15 14:07:45 -0700264 void *desc; /* descriptor ring memory */
Auke Kok9a799d72007-09-15 14:07:45 -0700265 union {
266 struct ixgbe_tx_buffer *tx_buffer_info;
267 struct ixgbe_rx_buffer *rx_buffer_info;
268 };
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800269 unsigned long state;
Alexander Duyckbd198052011-06-11 01:45:08 +0000270 u8 __iomem *tail;
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000271 dma_addr_t dma; /* phys. address of descriptor ring */
272 unsigned int size; /* length in bytes */
Alexander Duyckbd198052011-06-11 01:45:08 +0000273
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000274 u16 count; /* amount of descriptors */
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000275
276 u8 queue_index; /* needed for multiqueue queue management */
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800277 u8 reg_idx; /* holds the special value that gets
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000278 * the hardware register offset
279 * associated with this ring, which is
280 * different for DCB and RSS modes
281 */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000282 u16 next_to_use;
283 u16 next_to_clean;
284
Alexander Duyckf8003262012-03-03 02:35:52 +0000285 union {
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000286 u16 next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +0000287 struct {
288 u8 atr_sample_rate;
289 u8 atr_count;
290 };
Alexander Duyckf8003262012-03-03 02:35:52 +0000291 };
Alexander Duyckbd198052011-06-11 01:45:08 +0000292
John Fastabende5b64632011-03-08 03:44:52 +0000293 u8 dcb_tc;
Auke Kok9a799d72007-09-15 14:07:45 -0700294 struct ixgbe_queue_stats stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000295 struct u64_stats_sync syncp;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800296 union {
297 struct ixgbe_tx_queue_stats tx_stats;
298 struct ixgbe_rx_queue_stats rx_stats;
299 };
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000300} ____cacheline_internodealigned_in_smp;
Auke Kok9a799d72007-09-15 14:07:45 -0700301
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800302enum ixgbe_ring_f_enum {
303 RING_F_NONE = 0,
Greg Rose7f870472010-01-09 02:25:29 +0000304 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800305 RING_F_RSS,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000306 RING_F_FDIR,
Yi Zou0331a832009-05-17 12:33:52 +0000307#ifdef IXGBE_FCOE
308 RING_F_FCOE,
309#endif /* IXGBE_FCOE */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800310
311 RING_F_ARRAY_SIZE /* must be last in enum set */
312};
313
Don Skidmore0f9b2322014-11-18 09:35:08 +0000314#define IXGBE_MAX_RSS_INDICES 16
315#define IXGBE_MAX_RSS_INDICES_X550 64
316#define IXGBE_MAX_VMDQ_INDICES 64
317#define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */
318#define IXGBE_MAX_FCOE_INDICES 8
319#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
320#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
321#define IXGBE_MAX_L2A_QUEUES 4
322#define IXGBE_BAD_L2A_QUEUE 3
323#define IXGBE_MAX_MACVLANS 31
324#define IXGBE_MAX_DCBMACVLANS 8
John Fastabend2a47fa42013-11-06 09:54:52 -0800325
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800326struct ixgbe_ring_feature {
Alexander Duyckc0876632012-05-10 00:01:46 +0000327 u16 limit; /* upper limit on feature indices */
328 u16 indices; /* current value of indices */
Alexander Duycke4b317e2012-05-05 05:30:53 +0000329 u16 mask; /* Mask used for feature to ring mapping */
330 u16 offset; /* offset to start of feature */
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000331} ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800332
Alexander Duyck73079ea2012-07-14 06:48:49 +0000333#define IXGBE_82599_VMDQ_8Q_MASK 0x78
334#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
335#define IXGBE_82599_VMDQ_2Q_MASK 0x7E
336
Alexander Duyckf8003262012-03-03 02:35:52 +0000337/*
338 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
339 * this is twice the size of a half page we need to double the page order
340 * for FCoE enabled Rx queues.
341 */
Alexander Duyck09816fb2012-07-20 08:08:23 +0000342static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
343{
344#ifdef IXGBE_FCOE
345 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
346 return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
347 IXGBE_RXBUFFER_3K;
348#endif
349 return IXGBE_RXBUFFER_2K;
350}
351
Alexander Duyckf8003262012-03-03 02:35:52 +0000352static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
353{
Alexander Duyck09816fb2012-07-20 08:08:23 +0000354#ifdef IXGBE_FCOE
355 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
356 return (PAGE_SIZE < 8192) ? 1 : 0;
Alexander Duyckf8003262012-03-03 02:35:52 +0000357#endif
Alexander Duyck09816fb2012-07-20 08:08:23 +0000358 return 0;
359}
Alexander Duyckf8003262012-03-03 02:35:52 +0000360#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
Alexander Duyckf8003262012-03-03 02:35:52 +0000361
Alexander Duyck08c88332011-06-11 01:45:03 +0000362struct ixgbe_ring_container {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000363 struct ixgbe_ring *ring; /* pointer to linked list of rings */
Alexander Duyckbd198052011-06-11 01:45:08 +0000364 unsigned int total_bytes; /* total bytes processed this int */
365 unsigned int total_packets; /* total packets processed this int */
366 u16 work_limit; /* total work allowed per interrupt */
Alexander Duyck08c88332011-06-11 01:45:03 +0000367 u8 count; /* total number of rings in vector */
368 u8 itr; /* current ITR setting for ring */
369};
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800370
Alexander Duycka5579282012-02-08 07:50:04 +0000371/* iterator for handling rings in ring container */
372#define ixgbe_for_each_ring(pos, head) \
373 for (pos = (head).ring; pos != NULL; pos = pos->next)
374
Alexander Duyck2f90b862008-11-20 20:52:10 -0800375#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
Jacob Kellere7cf7452014-04-09 06:03:10 +0000376 ? 8 : 1)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800377#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
378
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000379/* MAX_Q_VECTORS of these are allocated,
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800380 * but we only use one per queue-specific vector.
381 */
382struct ixgbe_q_vector {
383 struct ixgbe_adapter *adapter;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800384#ifdef CONFIG_IXGBE_DCA
385 int cpu; /* CPU for DCA */
386#endif
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000387 u16 v_idx; /* index of q_vector within array, also used for
388 * finding the bit in EICR and friends that
389 * represents the vector for this ring */
390 u16 itr; /* Interrupt throttle rate written to EITR */
Alexander Duyck08c88332011-06-11 01:45:03 +0000391 struct ixgbe_ring_container rx, tx;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000392
393 struct napi_struct napi;
Alexander Duyckde88eee2012-02-08 07:49:59 +0000394 cpumask_t affinity_mask;
395 int numa_node;
396 struct rcu_head rcu; /* to avoid race with update stats on free */
Alexander Duyckd0759eb2010-11-16 19:27:09 -0800397 char name[IFNAMSIZ + 9];
Alexander Duyckde88eee2012-02-08 07:49:59 +0000398
Cong Wange0d10952013-08-01 11:10:25 +0800399#ifdef CONFIG_NET_RX_BUSY_POLL
Alexander Duyckadc810902014-07-26 02:42:44 +0000400 atomic_t state;
Cong Wange0d10952013-08-01 11:10:25 +0800401#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300402
Alexander Duyckde88eee2012-02-08 07:49:59 +0000403 /* for dynamic allocation of rings associated with this q_vector */
404 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800405};
Alexander Duyckadc810902014-07-26 02:42:44 +0000406
Cong Wange0d10952013-08-01 11:10:25 +0800407#ifdef CONFIG_NET_RX_BUSY_POLL
Alexander Duyckadc810902014-07-26 02:42:44 +0000408enum ixgbe_qv_state_t {
409 IXGBE_QV_STATE_IDLE = 0,
410 IXGBE_QV_STATE_NAPI,
411 IXGBE_QV_STATE_POLL,
412 IXGBE_QV_STATE_DISABLE
413};
414
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300415static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
416{
Alexander Duyckadc810902014-07-26 02:42:44 +0000417 /* reset state to idle */
418 atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300419}
420
421/* called from the device poll routine to get ownership of a q_vector */
422static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
423{
Alexander Duyckadc810902014-07-26 02:42:44 +0000424 int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
425 IXGBE_QV_STATE_NAPI);
Jacob Kellerb4640032013-10-01 04:33:54 -0700426#ifdef BP_EXTENDED_STATS
Alexander Duyckadc810902014-07-26 02:42:44 +0000427 if (rc != IXGBE_QV_STATE_IDLE)
Eliezer Tamir7e15b902013-06-10 11:40:31 +0300428 q_vector->tx.ring->stats.yields++;
429#endif
Alexander Duyckadc810902014-07-26 02:42:44 +0000430
431 return rc == IXGBE_QV_STATE_IDLE;
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300432}
433
434/* returns true is someone tried to get the qv while napi had it */
Alexander Duyckadc810902014-07-26 02:42:44 +0000435static inline void ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300436{
Alexander Duyckadc810902014-07-26 02:42:44 +0000437 WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_NAPI);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300438
Alexander Duyckadc810902014-07-26 02:42:44 +0000439 /* flush any outstanding Rx frames */
440 if (q_vector->napi.gro_list)
441 napi_gro_flush(&q_vector->napi, false);
442
443 /* reset state to idle */
444 atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300445}
446
447/* called from ixgbe_low_latency_poll() */
448static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
449{
Alexander Duyckadc810902014-07-26 02:42:44 +0000450 int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
451 IXGBE_QV_STATE_POLL);
Jacob Kellerb4640032013-10-01 04:33:54 -0700452#ifdef BP_EXTENDED_STATS
Alexander Duyckadc810902014-07-26 02:42:44 +0000453 if (rc != IXGBE_QV_STATE_IDLE)
454 q_vector->tx.ring->stats.yields++;
Eliezer Tamir7e15b902013-06-10 11:40:31 +0300455#endif
Alexander Duyckadc810902014-07-26 02:42:44 +0000456 return rc == IXGBE_QV_STATE_IDLE;
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300457}
458
459/* returns true if someone tried to get the qv while it was locked */
Alexander Duyckadc810902014-07-26 02:42:44 +0000460static inline void ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300461{
Alexander Duyckadc810902014-07-26 02:42:44 +0000462 WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_POLL);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300463
Alexander Duyckadc810902014-07-26 02:42:44 +0000464 /* reset state to idle */
465 atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300466}
467
468/* true if a socket is polling, even if it did not get the lock */
Jacob Kellerb4640032013-10-01 04:33:54 -0700469static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300470{
Alexander Duyckadc810902014-07-26 02:42:44 +0000471 return atomic_read(&q_vector->state) == IXGBE_QV_STATE_POLL;
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300472}
Jacob Keller27d9ce42013-09-21 05:05:44 +0000473
474/* false if QV is currently owned */
475static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
476{
Alexander Duyckadc810902014-07-26 02:42:44 +0000477 int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
478 IXGBE_QV_STATE_DISABLE);
Jacob Keller27d9ce42013-09-21 05:05:44 +0000479
Alexander Duyckadc810902014-07-26 02:42:44 +0000480 return rc == IXGBE_QV_STATE_IDLE;
Jacob Keller27d9ce42013-09-21 05:05:44 +0000481}
482
Cong Wange0d10952013-08-01 11:10:25 +0800483#else /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300484static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
485{
486}
487
488static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
489{
490 return true;
491}
492
493static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
494{
495 return false;
496}
497
498static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
499{
500 return false;
501}
502
503static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
504{
505 return false;
506}
507
Jacob Kellerb4640032013-10-01 04:33:54 -0700508static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300509{
510 return false;
511}
Jacob Keller27d9ce42013-09-21 05:05:44 +0000512
513static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
514{
515 return true;
516}
517
Cong Wange0d10952013-08-01 11:10:25 +0800518#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300519
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000520#ifdef CONFIG_IXGBE_HWMON
521
522#define IXGBE_HWMON_TYPE_LOC 0
523#define IXGBE_HWMON_TYPE_TEMP 1
524#define IXGBE_HWMON_TYPE_CAUTION 2
525#define IXGBE_HWMON_TYPE_MAX 3
526
527struct hwmon_attr {
528 struct device_attribute dev_attr;
529 struct ixgbe_hw *hw;
530 struct ixgbe_thermal_diode_data *sensor;
531 char name[12];
532};
533
534struct hwmon_buff {
Guenter Roeck03b77d82013-11-26 07:15:28 +0000535 struct attribute_group group;
536 const struct attribute_group *groups[2];
537 struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1];
538 struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4];
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000539 unsigned int n_hwmon;
540};
541#endif /* CONFIG_IXGBE_HWMON */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800542
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000543/*
544 * microsecond values for various ITR rates shifted by 2 to fit itr register
545 * with the first 3 bits reserved 0
Auke Kok9a799d72007-09-15 14:07:45 -0700546 */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000547#define IXGBE_MIN_RSC_ITR 24
548#define IXGBE_100K_ITR 40
549#define IXGBE_20K_ITR 200
Alexander Duyck8ac34f12015-07-30 15:19:28 -0700550#define IXGBE_12K_ITR 336
Auke Kok9a799d72007-09-15 14:07:45 -0700551
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000552/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
553static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
554 const u32 stat_err_bits)
555{
556 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
557}
558
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000559static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
560{
561 u16 ntc = ring->next_to_clean;
562 u16 ntu = ring->next_to_use;
563
564 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
565}
Auke Kok9a799d72007-09-15 14:07:45 -0700566
Alexander Duycke4f74022012-01-31 02:59:44 +0000567#define IXGBE_RX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000568 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000569#define IXGBE_TX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000570 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000571#define IXGBE_TX_CTXTDESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000572 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700573
Alexander Duyckc88887e2012-08-22 02:04:37 +0000574#define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */
Yi Zou63f39bd2009-05-17 12:34:35 +0000575#ifdef IXGBE_FCOE
576/* Use 3K as the baby jumbo frame size for FCoE */
577#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
578#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700579
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800580#define OTHER_VECTOR 1
581#define NON_Q_VECTORS (OTHER_VECTOR)
582
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000583#define MAX_MSIX_VECTORS_82599 64
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000584#define MAX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800585#define MAX_MSIX_VECTORS_82598 18
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000586#define MAX_Q_VECTORS_82598 16
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800587
Jacob Keller5d7daa32014-03-29 06:51:25 +0000588struct ixgbe_mac_addr {
589 u8 addr[ETH_ALEN];
Alexander Duyckc9f53e62015-10-22 16:26:30 -0700590 u16 pool;
Jacob Keller5d7daa32014-03-29 06:51:25 +0000591 u16 state; /* bitmask */
592};
Alexander Duyckc9f53e62015-10-22 16:26:30 -0700593
Jacob Keller5d7daa32014-03-29 06:51:25 +0000594#define IXGBE_MAC_STATE_DEFAULT 0x1
595#define IXGBE_MAC_STATE_MODIFIED 0x2
596#define IXGBE_MAC_STATE_IN_USE 0x4
597
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000598#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000599#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800600
Alexander Duyck8f154862012-02-10 02:08:37 +0000601#define MIN_MSIX_Q_VECTORS 1
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800602#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
603
Alexander Duyck46646e62012-02-08 07:49:28 +0000604/* default to trying for four seconds */
605#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
Mark Rustad58e7cd22015-08-08 16:18:48 -0700606#define IXGBE_SFP_POLL_JIFFIES (2 * HZ) /* SFP poll every 2 seconds */
Alexander Duyck46646e62012-02-08 07:49:28 +0000607
Auke Kok9a799d72007-09-15 14:07:45 -0700608/* board specific private data structure */
609struct ixgbe_adapter {
Alexander Duyck46646e62012-02-08 07:49:28 +0000610 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
611 /* OS defined structs */
612 struct net_device *netdev;
613 struct pci_dev *pdev;
614
Alexander Duycke606bfe2011-04-22 04:07:43 +0000615 unsigned long state;
616
617 /* Some features need tri-state capability,
618 * thus the additional *_CAPABLE flags.
619 */
620 u32 flags;
Alexander Duycka16a0d22012-05-19 01:10:50 +0000621#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1)
Alexander Duycka16a0d22012-05-19 01:10:50 +0000622#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3)
623#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4)
624#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5)
625#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6)
Alexander Duycka16a0d22012-05-19 01:10:50 +0000626#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8)
627#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9)
628#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10)
629#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11)
630#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12)
631#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13)
632#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14)
633#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15)
634#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16)
635#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17)
636#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18)
637#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19)
638#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20)
639#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21)
640#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22)
641#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23)
Mark Rustad67359c32015-06-15 11:33:25 -0700642#define IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE BIT(24)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000643
644 u32 flags2;
Alexander Duycka16a0d22012-05-19 01:10:50 +0000645#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000646#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
647#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
Alexander Duyckf0f97782011-04-22 04:08:09 +0000648#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
Alexander Duyck70864002011-04-27 09:13:56 +0000649#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
650#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000651#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
Alexander Duyckd034acf2011-04-27 09:25:34 +0000652#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
Alexander Duyckef6afc02012-02-08 07:51:53 +0000653#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8)
654#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9)
Jacob Keller8fecf672013-06-21 08:14:32 +0000655#define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 10)
Don Skidmore597f22d2015-06-09 16:52:02 -0700656#define IXGBE_FLAG2_PHY_INTERRUPT (u32)(1 << 11)
Mark Rustad67359c32015-06-15 11:33:25 -0700657#ifdef CONFIG_IXGBE_VXLAN
658#define IXGBE_FLAG2_VXLAN_REREG_NEEDED BIT(12)
659#endif
Alexander Duyck46646e62012-02-08 07:49:28 +0000660
661 /* Tx fast path data */
662 int num_tx_queues;
663 u16 tx_itr_setting;
664 u16 tx_work_limit;
665
666 /* Rx fast path data */
667 int num_rx_queues;
668 u16 rx_itr_setting;
669
670 /* TX */
671 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
672
673 u64 restart_queue;
674 u64 lsc_int;
675 u32 tx_timeout_count;
676
677 /* RX */
678 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
679 int num_rx_pools; /* == num_rx_queues in 82598 */
680 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
681 u64 hw_csum_rx_error;
682 u64 hw_rx_no_dma_resources;
683 u64 rsc_total_count;
684 u64 rsc_total_flush;
685 u64 non_eop_descs;
686 u32 alloc_rx_page_failed;
687 u32 alloc_rx_buff_failed;
688
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000689 struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
John Fastabendd033d522011-02-10 14:40:01 +0000690
691 /* DCB parameters */
692 struct ieee_pfc *ixgbe_ieee_pfc;
693 struct ieee_ets *ixgbe_ieee_ets;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800694 struct ixgbe_dcb_config dcb_cfg;
695 struct ixgbe_dcb_config temp_dcb_cfg;
696 u8 dcb_set_bitmap;
John Fastabend30323092011-03-01 05:25:35 +0000697 u8 dcbx_cap;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000698 enum ixgbe_fc_mode last_lfc_mode;
Auke Kok9a799d72007-09-15 14:07:45 -0700699
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000700 int num_q_vectors; /* current number of q_vectors for device */
701 int max_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800702 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700703 struct msix_entry *msix_entries;
704
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000705 u32 test_icr;
706 struct ixgbe_ring test_tx_ring;
707 struct ixgbe_ring test_rx_ring;
708
Auke Kok9a799d72007-09-15 14:07:45 -0700709 /* structs defined in ixgbe_hw.h */
710 struct ixgbe_hw hw;
711 u16 msg_enable;
712 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800713
Auke Kok9a799d72007-09-15 14:07:45 -0700714 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700715 unsigned int tx_ring_count;
716 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700717
718 u32 link_speed;
719 bool link_up;
Mark Rustad58e7cd22015-08-08 16:18:48 -0700720 unsigned long sfp_poll_time;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700721 unsigned long link_check_timeout;
722
Alexander Duyck70864002011-04-27 09:13:56 +0000723 struct timer_list service_timer;
Alexander Duyck46646e62012-02-08 07:49:28 +0000724 struct work_struct service_task;
725
726 struct hlist_head fdir_filter_list;
727 unsigned long fdir_overflow; /* number of times ATR was backed off */
728 union ixgbe_atr_input fdir_mask;
729 int fdir_filter_count;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000730 u32 fdir_pballoc;
731 u32 atr_sample_rate;
732 spinlock_t fdir_perfect_lock;
Alexander Duyck46646e62012-02-08 07:49:28 +0000733
Yi Zoud0ed8932009-05-13 13:11:29 +0000734#ifdef IXGBE_FCOE
735 struct ixgbe_fcoe fcoe;
736#endif /* IXGBE_FCOE */
Mark Rustad2a1a0912014-01-14 18:53:15 -0800737 u8 __iomem *io_addr; /* Mainly for iounmap use */
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000738 u32 wol;
Alexander Duyck46646e62012-02-08 07:49:28 +0000739
Don Skidmoreaa2bacb2015-04-09 22:03:22 -0700740 u16 bridge_mode;
741
Emil Tantilov15e52092011-09-29 05:01:29 +0000742 u16 eeprom_verh;
743 u16 eeprom_verl;
Emil Tantilovc23f5b62011-08-16 07:34:18 +0000744 u16 eeprom_cap;
Greg Rose7f870472010-01-09 02:25:29 +0000745
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700746 u32 interrupt_event;
Alexander Duyck46646e62012-02-08 07:49:28 +0000747 u32 led_reg;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000748
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000749 struct ptp_clock *ptp_clock;
750 struct ptp_clock_info ptp_caps;
Jacob Keller891dc082012-12-05 07:24:46 +0000751 struct work_struct ptp_tx_work;
752 struct sk_buff *ptp_tx_skb;
Jacob Keller93501d42014-02-28 15:48:58 -0800753 struct hwtstamp_config tstamp_config;
Jacob Keller891dc082012-12-05 07:24:46 +0000754 unsigned long ptp_tx_start;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000755 unsigned long last_overflow_check;
Jacob Keller6cb562d2012-12-05 07:24:41 +0000756 unsigned long last_rx_ptp_check;
Jakub Kicinskieda183c2014-04-02 10:33:28 +0000757 unsigned long last_rx_timestamp;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000758 spinlock_t tmreg_lock;
759 struct cyclecounter cc;
760 struct timecounter tc;
761 u32 base_incval;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000762
Greg Rose7f870472010-01-09 02:25:29 +0000763 /* SR-IOV */
764 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
765 unsigned int num_vfs;
766 struct vf_data_storage *vfinfo;
Lior Levyff4ab202011-03-11 02:03:07 +0000767 int vf_rate_link_speed;
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000768 struct vf_macvlans vf_mvs;
769 struct vf_macvlans *mv_list;
Alexander Duyck3e053342011-05-11 07:18:47 +0000770
Greg Rose83c61fa2011-09-07 05:59:35 +0000771 u32 timer_event_accumulator;
772 u32 vferr_refcount;
Jacob Keller5d7daa32014-03-29 06:51:25 +0000773 struct ixgbe_mac_addr *mac_table;
Mark Rustad67359c32015-06-15 11:33:25 -0700774#ifdef CONFIG_IXGBE_VXLAN
Don Skidmore3f207802014-12-23 07:40:34 +0000775 u16 vxlan_port;
Mark Rustad67359c32015-06-15 11:33:25 -0700776#endif
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000777 struct kobject *info_kobj;
778#ifdef CONFIG_IXGBE_HWMON
Guenter Roeck03b77d82013-11-26 07:15:28 +0000779 struct hwmon_buff *ixgbe_hwmon_buff;
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000780#endif /* CONFIG_IXGBE_HWMON */
Catherine Sullivan00949162012-08-10 01:59:10 +0000781#ifdef CONFIG_DEBUG_FS
782 struct dentry *ixgbe_dbg_adapter;
783#endif /*CONFIG_DEBUG_FS*/
Alexander Duyck107d3012012-10-02 00:17:03 +0000784
785 u8 default_up;
John Fastabend2a47fa42013-11-06 09:54:52 -0800786 unsigned long fwd_bitmask; /* Bitmask indicating in use pools */
Vlad Zolotarovdfaf8912015-03-30 21:18:57 +0300787
788/* maximum number of RETA entries among all devices supported by ixgbe
789 * driver: currently it's x550 device in non-SRIOV mode
790 */
791#define IXGBE_MAX_RETA_ENTRIES 512
792 u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES];
793
794#define IXGBE_RSS_KEY_SIZE 40 /* size of RSS Hash Key in bytes */
795 u32 rss_key[IXGBE_RSS_KEY_SIZE / sizeof(u32)];
Alexander Duyck3e053342011-05-11 07:18:47 +0000796};
797
Don Skidmore0f9b2322014-11-18 09:35:08 +0000798static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter)
799{
800 switch (adapter->hw.mac.type) {
801 case ixgbe_mac_82598EB:
802 case ixgbe_mac_82599EB:
803 case ixgbe_mac_X540:
804 return IXGBE_MAX_RSS_INDICES;
805 case ixgbe_mac_X550:
806 case ixgbe_mac_X550EM_x:
807 return IXGBE_MAX_RSS_INDICES_X550;
808 default:
809 return 0;
810 }
811}
812
Alexander Duyck3e053342011-05-11 07:18:47 +0000813struct ixgbe_fdir_filter {
814 struct hlist_node fdir_node;
815 union ixgbe_atr_input filter;
816 u16 sw_idx;
817 u16 action;
Auke Kok9a799d72007-09-15 14:07:45 -0700818};
819
Don Skidmore70e55762012-03-15 04:55:59 +0000820enum ixgbe_state_t {
Auke Kok9a799d72007-09-15 14:07:45 -0700821 __IXGBE_TESTING,
822 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800823 __IXGBE_DOWN,
Mark Rustad41c62842014-03-12 00:38:35 +0000824 __IXGBE_DISABLED,
Mark Rustad09f40ae2014-01-14 18:53:11 -0800825 __IXGBE_REMOVING,
Alexander Duyck70864002011-04-27 09:13:56 +0000826 __IXGBE_SERVICE_SCHED,
Mark Rustad58cf6632014-03-12 00:38:40 +0000827 __IXGBE_SERVICE_INITED,
Alexander Duyck70864002011-04-27 09:13:56 +0000828 __IXGBE_IN_SFP_INIT,
Jacob Keller8fecf672013-06-21 08:14:32 +0000829 __IXGBE_PTP_RUNNING,
Jakub Kicinski151b260c2014-03-15 14:55:21 +0000830 __IXGBE_PTP_TX_IN_PROGRESS,
Auke Kok9a799d72007-09-15 14:07:45 -0700831};
832
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000833struct ixgbe_cb {
834 union { /* Union defining head/tail partner */
835 struct sk_buff *head;
836 struct sk_buff *tail;
837 };
Alexander Duyckaa801752010-11-16 19:27:02 -0800838 dma_addr_t dma;
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000839 u16 append_cnt;
Alexander Duyckf8003262012-03-03 02:35:52 +0000840 bool page_released;
Alexander Duyckaa801752010-11-16 19:27:02 -0800841};
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000842#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
Alexander Duyckaa801752010-11-16 19:27:02 -0800843
Auke Kok9a799d72007-09-15 14:07:45 -0700844enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700845 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000846 board_82599,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800847 board_X540,
Don Skidmore6a14ee02014-12-05 03:59:50 +0000848 board_X550,
849 board_X550EM_x,
Auke Kok9a799d72007-09-15 14:07:45 -0700850};
851
Auke Kok3957d632007-10-31 15:22:10 -0700852extern struct ixgbe_info ixgbe_82598_info;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000853extern struct ixgbe_info ixgbe_82599_info;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800854extern struct ixgbe_info ixgbe_X540_info;
Don Skidmore6a14ee02014-12-05 03:59:50 +0000855extern struct ixgbe_info ixgbe_X550_info;
856extern struct ixgbe_info ixgbe_X550EM_x_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800857#ifdef CONFIG_IXGBE_DCB
Stephen Hemminger32953542009-10-05 06:01:03 +0000858extern const struct dcbnl_rtnl_ops dcbnl_ops;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800859#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700860
861extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700862extern const char ixgbe_driver_version[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000863#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +0000864extern char ixgbe_default_device_descr[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000865#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700866
Joe Perches5ccc9212013-09-23 11:37:59 -0700867void ixgbe_up(struct ixgbe_adapter *adapter);
868void ixgbe_down(struct ixgbe_adapter *adapter);
869void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
870void ixgbe_reset(struct ixgbe_adapter *adapter);
871void ixgbe_set_ethtool_ops(struct net_device *netdev);
872int ixgbe_setup_rx_resources(struct ixgbe_ring *);
873int ixgbe_setup_tx_resources(struct ixgbe_ring *);
874void ixgbe_free_rx_resources(struct ixgbe_ring *);
875void ixgbe_free_tx_resources(struct ixgbe_ring *);
876void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
877void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
878void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *);
879void ixgbe_update_stats(struct ixgbe_adapter *adapter);
880int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
881int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
Jacob Keller8e2813f2012-04-21 06:05:40 +0000882 u16 subdevice_id);
Jacob Keller5d7daa32014-03-29 06:51:25 +0000883#ifdef CONFIG_PCI_IOV
884void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter);
885#endif
886int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
Alexander Duyckc9f53e62015-10-22 16:26:30 -0700887 const u8 *addr, u16 queue);
Jacob Keller5d7daa32014-03-29 06:51:25 +0000888int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
Alexander Duyckc9f53e62015-10-22 16:26:30 -0700889 const u8 *addr, u16 queue);
Joe Perches5ccc9212013-09-23 11:37:59 -0700890void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
891netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
892 struct ixgbe_ring *);
893void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
894 struct ixgbe_tx_buffer *);
895void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
896void ixgbe_write_eitr(struct ixgbe_q_vector *);
897int ixgbe_poll(struct napi_struct *napi, int budget);
898int ethtool_ioctl(struct ifreq *ifr);
899s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
900s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
901s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
902s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
903 union ixgbe_atr_hash_dword input,
904 union ixgbe_atr_hash_dword common,
905 u8 queue);
906s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
907 union ixgbe_atr_input *input_mask);
908s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
909 union ixgbe_atr_input *input,
910 u16 soft_id, u8 queue);
911s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
912 union ixgbe_atr_input *input,
913 u16 soft_id);
914void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
915 union ixgbe_atr_input *mask);
Joe Perches5ccc9212013-09-23 11:37:59 -0700916void ixgbe_set_rx_mode(struct net_device *netdev);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000917#ifdef CONFIG_IXGBE_DCB
Joe Perches5ccc9212013-09-23 11:37:59 -0700918void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000919#endif
Joe Perches5ccc9212013-09-23 11:37:59 -0700920int ixgbe_setup_tc(struct net_device *dev, u8 tc);
921void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
922void ixgbe_do_reset(struct net_device *netdev);
Don Skidmore12109822012-05-04 06:07:08 +0000923#ifdef CONFIG_IXGBE_HWMON
Joe Perches5ccc9212013-09-23 11:37:59 -0700924void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
925int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
Don Skidmore12109822012-05-04 06:07:08 +0000926#endif /* CONFIG_IXGBE_HWMON */
Yi Zoueacd73f2009-05-13 13:11:06 +0000927#ifdef IXGBE_FCOE
Joe Perches5ccc9212013-09-23 11:37:59 -0700928void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
929int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
930 u8 *hdr_len);
931int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
932 union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
933int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
934 struct scatterlist *sgl, unsigned int sgc);
935int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
936 struct scatterlist *sgl, unsigned int sgc);
937int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
938int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
939void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
940int ixgbe_fcoe_enable(struct net_device *netdev);
941int ixgbe_fcoe_disable(struct net_device *netdev);
Yi Zou6ee16522009-08-31 12:34:28 +0000942#ifdef CONFIG_IXGBE_DCB
Joe Perches5ccc9212013-09-23 11:37:59 -0700943u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
944u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
Yi Zou6ee16522009-08-31 12:34:28 +0000945#endif /* CONFIG_IXGBE_DCB */
Joe Perches5ccc9212013-09-23 11:37:59 -0700946int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
947int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
948 struct netdev_fcoe_hbainfo *info);
949u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
Yi Zoueacd73f2009-05-13 13:11:06 +0000950#endif /* IXGBE_FCOE */
Catherine Sullivan00949162012-08-10 01:59:10 +0000951#ifdef CONFIG_DEBUG_FS
Joe Perches5ccc9212013-09-23 11:37:59 -0700952void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
953void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
954void ixgbe_dbg_init(void);
955void ixgbe_dbg_exit(void);
Joe Perches33243fb2013-04-12 17:12:54 +0000956#else
957static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
958static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
959static inline void ixgbe_dbg_init(void) {}
960static inline void ixgbe_dbg_exit(void) {}
Catherine Sullivan00949162012-08-10 01:59:10 +0000961#endif /* CONFIG_DEBUG_FS */
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000962static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
963{
964 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
965}
966
Joe Perches5ccc9212013-09-23 11:37:59 -0700967void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
Jacob Keller9966d1e2014-05-16 05:12:28 +0000968void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter);
Joe Perches5ccc9212013-09-23 11:37:59 -0700969void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
970void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
971void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
Jakub Kicinskieda183c2014-04-02 10:33:28 +0000972void ixgbe_ptp_rx_hwtstamp(struct ixgbe_adapter *adapter, struct sk_buff *skb);
Jacob Keller93501d42014-02-28 15:48:58 -0800973int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
974int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
Joe Perches5ccc9212013-09-23 11:37:59 -0700975void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
976void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
977void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
Greg Roseda36b642012-12-11 08:26:43 +0000978#ifdef CONFIG_PCI_IOV
979void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
980#endif
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000981
John Fastabend2a47fa42013-11-06 09:54:52 -0800982netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
983 struct ixgbe_adapter *adapter,
984 struct ixgbe_ring *tx_ring);
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +0300985u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter);
Tom Barbette1c7cf072015-06-26 15:40:18 +0200986void ixgbe_store_reta(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700987#endif /* _IXGBE_H_ */