blob: f7dfd6d5865977fe23c156e47c3c5f49775362b6 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02006 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03007 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -05008 select ARCH_CLOCKSOURCE_DATA
Dan Williams21266be2015-11-19 18:19:29 -08009 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030010 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070011 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -080012 select ARCH_HAS_GCOV_PROFILE_ALL
Yisheng Xie14f09912016-10-07 17:01:49 -070013 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020014 select ARCH_HAS_KCOV
Laura Abbott308c09f2014-08-08 14:23:25 -070015 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010016 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010017 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020018 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070019 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000020 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000021 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080022 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000023 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000024 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000025 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010026 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -050027 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010028 select ARM_GIC_V3
Arnd Bergmann3ee80362016-06-15 15:47:33 -050029 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010030 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010031 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000032 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070033 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000034 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000035 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010036 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080037 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070038 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010039 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010040 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000041 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070042 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010043 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010044 select GENERIC_IRQ_PROBE
45 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010046 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010047 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070048 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010049 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000050 select GENERIC_STRNCPY_FROM_USER
51 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010052 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010053 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010054 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +080055 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +010056 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010057 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010058 select HAVE_ARCH_BITREVERSE
Kees Cookfaf5b632016-06-23 15:59:42 -070059 select HAVE_ARCH_HARDENED_USERCOPY
Ard Biesheuvel324420b2016-02-16 13:52:35 +010060 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080061 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030062 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000063 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080064 select HAVE_ARCH_MMAP_RND_BITS
65 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000066 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010067 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070068 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
69 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020070 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010071 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010072 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010073 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010074 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070075 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070076 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070077 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010078 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000079 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010080 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000081 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010082 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090083 select HAVE_FUNCTION_TRACER
84 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020085 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010086 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010087 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000088 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010089 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070090 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000091 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010092 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010093 select HAVE_PERF_REGS
94 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -040095 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -070096 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010097 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -040098 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +090099 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100100 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100101 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200102 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100103 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100104 select NO_BOOTMEM
105 select OF
106 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100107 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200108 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000109 select POWER_RESET
110 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100111 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700112 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000113 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100114 help
115 ARM 64-bit (AArch64) Linux support.
116
117config 64BIT
118 def_bool y
119
120config ARCH_PHYS_ADDR_T_64BIT
121 def_bool y
122
123config MMU
124 def_bool y
125
Mark Rutland40982fd2016-08-25 17:23:23 +0100126config DEBUG_RODATA
127 def_bool y
128
Mark Rutland030c4d22016-05-31 15:57:59 +0100129config ARM64_PAGE_SHIFT
130 int
131 default 16 if ARM64_64K_PAGES
132 default 14 if ARM64_16K_PAGES
133 default 12
134
135config ARM64_CONT_SHIFT
136 int
137 default 5 if ARM64_64K_PAGES
138 default 7 if ARM64_16K_PAGES
139 default 4
140
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800141config ARCH_MMAP_RND_BITS_MIN
142 default 14 if ARM64_64K_PAGES
143 default 16 if ARM64_16K_PAGES
144 default 18
145
146# max bits determined by the following formula:
147# VA_BITS - PAGE_SHIFT - 3
148config ARCH_MMAP_RND_BITS_MAX
149 default 19 if ARM64_VA_BITS=36
150 default 24 if ARM64_VA_BITS=39
151 default 27 if ARM64_VA_BITS=42
152 default 30 if ARM64_VA_BITS=47
153 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
154 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
155 default 33 if ARM64_VA_BITS=48
156 default 14 if ARM64_64K_PAGES
157 default 16 if ARM64_16K_PAGES
158 default 18
159
160config ARCH_MMAP_RND_COMPAT_BITS_MIN
161 default 7 if ARM64_64K_PAGES
162 default 9 if ARM64_16K_PAGES
163 default 11
164
165config ARCH_MMAP_RND_COMPAT_BITS_MAX
166 default 16
167
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700168config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100169 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100170
171config STACKTRACE_SUPPORT
172 def_bool y
173
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100174config ILLEGAL_POINTER_VALUE
175 hex
176 default 0xdead000000000000
177
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100178config LOCKDEP_SUPPORT
179 def_bool y
180
181config TRACE_IRQFLAGS_SUPPORT
182 def_bool y
183
Will Deaconc209f792014-03-14 17:47:05 +0000184config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100185 def_bool y
186
Dave P Martin9fb74102015-07-24 16:37:48 +0100187config GENERIC_BUG
188 def_bool y
189 depends on BUG
190
191config GENERIC_BUG_RELATIVE_POINTERS
192 def_bool y
193 depends on GENERIC_BUG
194
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100195config GENERIC_HWEIGHT
196 def_bool y
197
198config GENERIC_CSUM
199 def_bool y
200
201config GENERIC_CALIBRATE_DELAY
202 def_bool y
203
Catalin Marinas19e76402014-02-27 12:09:22 +0000204config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100205 def_bool y
206
Steve Capper29e56942014-10-09 15:29:25 -0700207config HAVE_GENERIC_RCU_GUP
208 def_bool y
209
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100210config ARCH_DMA_ADDR_T_64BIT
211 def_bool y
212
213config NEED_DMA_MAP_STATE
214 def_bool y
215
216config NEED_SG_DMA_LENGTH
217 def_bool y
218
Will Deacon4b3dc962015-05-29 18:28:44 +0100219config SMP
220 def_bool y
221
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100222config SWIOTLB
223 def_bool y
224
225config IOMMU_HELPER
226 def_bool SWIOTLB
227
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100228config KERNEL_MODE_NEON
229 def_bool y
230
Rob Herring92cc15f2014-04-18 17:19:59 -0500231config FIX_EARLYCON_MEM
232 def_bool y
233
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700234config PGTABLE_LEVELS
235 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100236 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700237 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
238 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
239 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100240 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
241 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700242
Pratyush Anand9842cea2016-11-02 14:40:46 +0530243config ARCH_SUPPORTS_UPROBES
244 def_bool y
245
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100246source "init/Kconfig"
247
248source "kernel/Kconfig.freezer"
249
Olof Johansson6a377492015-07-20 12:09:16 -0700250source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100251
252menu "Bus support"
253
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100254config PCI
255 bool "PCI support"
256 help
257 This feature enables support for PCI bus system. If you say Y
258 here, the kernel will include drivers and infrastructure code
259 to support PCI bus devices.
260
261config PCI_DOMAINS
262 def_bool PCI
263
264config PCI_DOMAINS_GENERIC
265 def_bool PCI
266
267config PCI_SYSCALL
268 def_bool PCI
269
270source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100271
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100272endmenu
273
274menu "Kernel Features"
275
Andre Przywarac0a01b82014-11-14 15:54:12 +0000276menu "ARM errata workarounds via the alternatives framework"
277
278config ARM64_ERRATUM_826319
279 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
280 default y
281 help
282 This option adds an alternative code sequence to work around ARM
283 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
284 AXI master interface and an L2 cache.
285
286 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
287 and is unable to accept a certain write via this interface, it will
288 not progress on read data presented on the read data channel and the
289 system can deadlock.
290
291 The workaround promotes data cache clean instructions to
292 data cache clean-and-invalidate.
293 Please note that this does not necessarily enable the workaround,
294 as it depends on the alternative framework, which will only patch
295 the kernel if an affected CPU is detected.
296
297 If unsure, say Y.
298
299config ARM64_ERRATUM_827319
300 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
301 default y
302 help
303 This option adds an alternative code sequence to work around ARM
304 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
305 master interface and an L2 cache.
306
307 Under certain conditions this erratum can cause a clean line eviction
308 to occur at the same time as another transaction to the same address
309 on the AMBA 5 CHI interface, which can cause data corruption if the
310 interconnect reorders the two transactions.
311
312 The workaround promotes data cache clean instructions to
313 data cache clean-and-invalidate.
314 Please note that this does not necessarily enable the workaround,
315 as it depends on the alternative framework, which will only patch
316 the kernel if an affected CPU is detected.
317
318 If unsure, say Y.
319
320config ARM64_ERRATUM_824069
321 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
322 default y
323 help
324 This option adds an alternative code sequence to work around ARM
325 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
326 to a coherent interconnect.
327
328 If a Cortex-A53 processor is executing a store or prefetch for
329 write instruction at the same time as a processor in another
330 cluster is executing a cache maintenance operation to the same
331 address, then this erratum might cause a clean cache line to be
332 incorrectly marked as dirty.
333
334 The workaround promotes data cache clean instructions to
335 data cache clean-and-invalidate.
336 Please note that this option does not necessarily enable the
337 workaround, as it depends on the alternative framework, which will
338 only patch the kernel if an affected CPU is detected.
339
340 If unsure, say Y.
341
342config ARM64_ERRATUM_819472
343 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
344 default y
345 help
346 This option adds an alternative code sequence to work around ARM
347 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
348 present when it is connected to a coherent interconnect.
349
350 If the processor is executing a load and store exclusive sequence at
351 the same time as a processor in another cluster is executing a cache
352 maintenance operation to the same address, then this erratum might
353 cause data corruption.
354
355 The workaround promotes data cache clean instructions to
356 data cache clean-and-invalidate.
357 Please note that this does not necessarily enable the workaround,
358 as it depends on the alternative framework, which will only patch
359 the kernel if an affected CPU is detected.
360
361 If unsure, say Y.
362
363config ARM64_ERRATUM_832075
364 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
365 default y
366 help
367 This option adds an alternative code sequence to work around ARM
368 erratum 832075 on Cortex-A57 parts up to r1p2.
369
370 Affected Cortex-A57 parts might deadlock when exclusive load/store
371 instructions to Write-Back memory are mixed with Device loads.
372
373 The workaround is to promote device loads to use Load-Acquire
374 semantics.
375 Please note that this does not necessarily enable the workaround,
376 as it depends on the alternative framework, which will only patch
377 the kernel if an affected CPU is detected.
378
379 If unsure, say Y.
380
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000381config ARM64_ERRATUM_834220
382 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
383 depends on KVM
384 default y
385 help
386 This option adds an alternative code sequence to work around ARM
387 erratum 834220 on Cortex-A57 parts up to r1p2.
388
389 Affected Cortex-A57 parts might report a Stage 2 translation
390 fault as the result of a Stage 1 fault for load crossing a
391 page boundary when there is a permission or device memory
392 alignment fault at Stage 1 and a translation fault at Stage 2.
393
394 The workaround is to verify that the Stage 1 translation
395 doesn't generate a fault before handling the Stage 2 fault.
396 Please note that this does not necessarily enable the workaround,
397 as it depends on the alternative framework, which will only patch
398 the kernel if an affected CPU is detected.
399
400 If unsure, say Y.
401
Will Deacon905e8c52015-03-23 19:07:02 +0000402config ARM64_ERRATUM_845719
403 bool "Cortex-A53: 845719: a load might read incorrect data"
404 depends on COMPAT
405 default y
406 help
407 This option adds an alternative code sequence to work around ARM
408 erratum 845719 on Cortex-A53 parts up to r0p4.
409
410 When running a compat (AArch32) userspace on an affected Cortex-A53
411 part, a load at EL0 from a virtual address that matches the bottom 32
412 bits of the virtual address used by a recent load at (AArch64) EL1
413 might return incorrect data.
414
415 The workaround is to write the contextidr_el1 register on exception
416 return to a 32-bit task.
417 Please note that this does not necessarily enable the workaround,
418 as it depends on the alternative framework, which will only patch
419 the kernel if an affected CPU is detected.
420
421 If unsure, say Y.
422
Will Deacondf057cc2015-03-17 12:15:02 +0000423config ARM64_ERRATUM_843419
424 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000425 default y
Will Deacon6ffe9922016-08-22 11:58:36 +0100426 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000427 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100428 This option links the kernel with '--fix-cortex-a53-843419' and
429 builds modules using the large memory model in order to avoid the use
430 of the ADRP instruction, which can cause a subsequent memory access
431 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000432
433 If unsure, say Y.
434
Robert Richter94100972015-09-21 22:58:38 +0200435config CAVIUM_ERRATUM_22375
436 bool "Cavium erratum 22375, 24313"
437 default y
438 help
439 Enable workaround for erratum 22375, 24313.
440
441 This implements two gicv3-its errata workarounds for ThunderX. Both
442 with small impact affecting only ITS table allocation.
443
444 erratum 22375: only alloc 8MB table size
445 erratum 24313: ignore memory access type
446
447 The fixes are in ITS initialization and basically ignore memory access
448 type and table size provided by the TYPER and BASER registers.
449
450 If unsure, say Y.
451
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200452config CAVIUM_ERRATUM_23144
453 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
454 depends on NUMA
455 default y
456 help
457 ITS SYNC command hang for cross node io and collections/cpu mapping.
458
459 If unsure, say Y.
460
Robert Richter6d4e11c2015-09-21 22:58:35 +0200461config CAVIUM_ERRATUM_23154
462 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
463 default y
464 help
465 The gicv3 of ThunderX requires a modified version for
466 reading the IAR status to ensure data synchronization
467 (access to icc_iar1_el1 is not sync'ed before and after).
468
469 If unsure, say Y.
470
Andrew Pinski104a0c02016-02-24 17:44:57 -0800471config CAVIUM_ERRATUM_27456
472 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
473 default y
474 help
475 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
476 instructions may cause the icache to become corrupted if it
477 contains data for a non-current ASID. The fix is to
478 invalidate the icache when changing the mm context.
479
480 If unsure, say Y.
481
Andre Przywarac0a01b82014-11-14 15:54:12 +0000482endmenu
483
484
Jungseok Leee41ceed2014-05-12 10:40:38 +0100485choice
486 prompt "Page size"
487 default ARM64_4K_PAGES
488 help
489 Page size (translation granule) configuration.
490
491config ARM64_4K_PAGES
492 bool "4KB"
493 help
494 This feature enables 4KB pages support.
495
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100496config ARM64_16K_PAGES
497 bool "16KB"
498 help
499 The system will use 16KB pages support. AArch32 emulation
500 requires applications compiled with 16K (or a multiple of 16K)
501 aligned segments.
502
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100503config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100504 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100505 help
506 This feature enables 64KB pages support (4KB by default)
507 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100508 look-up. AArch32 emulation requires applications compiled
509 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100510
Jungseok Leee41ceed2014-05-12 10:40:38 +0100511endchoice
512
513choice
514 prompt "Virtual address space size"
515 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100516 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100517 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
518 help
519 Allows choosing one of multiple possible virtual address
520 space sizes. The level of translation table is determined by
521 a combination of page size and virtual address space size.
522
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100523config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100524 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100525 depends on ARM64_16K_PAGES
526
Jungseok Leee41ceed2014-05-12 10:40:38 +0100527config ARM64_VA_BITS_39
528 bool "39-bit"
529 depends on ARM64_4K_PAGES
530
531config ARM64_VA_BITS_42
532 bool "42-bit"
533 depends on ARM64_64K_PAGES
534
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100535config ARM64_VA_BITS_47
536 bool "47-bit"
537 depends on ARM64_16K_PAGES
538
Jungseok Leec79b954b2014-05-12 18:40:51 +0900539config ARM64_VA_BITS_48
540 bool "48-bit"
Jungseok Leec79b954b2014-05-12 18:40:51 +0900541
Jungseok Leee41ceed2014-05-12 10:40:38 +0100542endchoice
543
544config ARM64_VA_BITS
545 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100546 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100547 default 39 if ARM64_VA_BITS_39
548 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100549 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b954b2014-05-12 18:40:51 +0900550 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100551
Will Deacona8720132013-10-11 14:52:19 +0100552config CPU_BIG_ENDIAN
553 bool "Build big-endian kernel"
554 help
555 Say Y if you plan on running a kernel in big-endian mode.
556
Mark Brownf6e763b2014-03-04 07:51:17 +0000557config SCHED_MC
558 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000559 help
560 Multi-core scheduler support improves the CPU scheduler's decision
561 making when dealing with multi-core CPU chips at a cost of slightly
562 increased overhead in some places. If unsure say N here.
563
564config SCHED_SMT
565 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000566 help
567 Improves the CPU scheduler's decision making when dealing with
568 MultiThreading at a cost of slightly increased overhead in some
569 places. If unsure say N here.
570
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100571config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000572 int "Maximum number of CPUs (2-4096)"
573 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100574 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100575 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100576
Mark Rutland9327e2c2013-10-24 20:30:18 +0100577config HOTPLUG_CPU
578 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800579 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100580 help
581 Say Y here to experiment with turning CPUs off and on. CPUs
582 can be controlled through /sys/devices/system/cpu.
583
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700584# Common NUMA Features
585config NUMA
586 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800587 select ACPI_NUMA if ACPI
588 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700589 help
590 Enable NUMA (Non Uniform Memory Access) support.
591
592 The kernel will try to allocate memory used by a CPU on the
593 local memory of the CPU and add some more
594 NUMA awareness to the kernel.
595
596config NODES_SHIFT
597 int "Maximum NUMA Nodes (as a power of 2)"
598 range 1 10
599 default "2"
600 depends on NEED_MULTIPLE_NODES
601 help
602 Specify the maximum number of NUMA Nodes available on the target
603 system. Increases memory reserved to accommodate various tables.
604
605config USE_PERCPU_NUMA_NODE_ID
606 def_bool y
607 depends on NUMA
608
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800609config HAVE_SETUP_PER_CPU_AREA
610 def_bool y
611 depends on NUMA
612
613config NEED_PER_CPU_EMBED_FIRST_CHUNK
614 def_bool y
615 depends on NUMA
616
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100617source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800618source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100619
Laura Abbott83863f22016-02-05 16:24:47 -0800620config ARCH_SUPPORTS_DEBUG_PAGEALLOC
621 def_bool y
622
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100623config ARCH_HAS_HOLES_MEMORYMODEL
624 def_bool y if SPARSEMEM
625
626config ARCH_SPARSEMEM_ENABLE
627 def_bool y
628 select SPARSEMEM_VMEMMAP_ENABLE
629
630config ARCH_SPARSEMEM_DEFAULT
631 def_bool ARCH_SPARSEMEM_ENABLE
632
633config ARCH_SELECT_MEMORY_MODEL
634 def_bool ARCH_SPARSEMEM_ENABLE
635
636config HAVE_ARCH_PFN_VALID
637 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
638
639config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100640 def_bool y
641 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100642
Steve Capper084bd292013-04-10 13:48:00 +0100643config SYS_SUPPORTS_HUGETLBFS
644 def_bool y
645
Steve Capper084bd292013-04-10 13:48:00 +0100646config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100647 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100648
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100649config ARCH_HAS_CACHE_LINE_SIZE
650 def_bool y
651
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100652source "mm/Kconfig"
653
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000654config SECCOMP
655 bool "Enable seccomp to safely compute untrusted bytecode"
656 ---help---
657 This kernel feature is useful for number crunching applications
658 that may need to compute untrusted bytecode during their
659 execution. By using pipes or other transports made available to
660 the process as file descriptors supporting the read/write
661 syscalls, it's possible to isolate those applications in
662 their own address space using seccomp. Once seccomp is
663 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
664 and the task is only allowed to execute a few safe syscalls
665 defined by each seccomp mode.
666
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000667config PARAVIRT
668 bool "Enable paravirtualization code"
669 help
670 This changes the kernel so it can modify itself when it is run
671 under a hypervisor, potentially improving performance significantly
672 over full virtualization.
673
674config PARAVIRT_TIME_ACCOUNTING
675 bool "Paravirtual steal time accounting"
676 select PARAVIRT
677 default n
678 help
679 Select this option to enable fine granularity task steal time
680 accounting. Time spent executing other tasks in parallel with
681 the current vCPU is discounted from the vCPU power. To account for
682 that, there can be a small performance impact.
683
684 If in doubt, say N here.
685
Geoff Levandd28f6df2016-06-23 17:54:48 +0000686config KEXEC
687 depends on PM_SLEEP_SMP
688 select KEXEC_CORE
689 bool "kexec system call"
690 ---help---
691 kexec is a system call that implements the ability to shutdown your
692 current kernel, and to start another kernel. It is like a reboot
693 but it is independent of the system firmware. And like a reboot
694 you can start any kernel with it, not just Linux.
695
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000696config XEN_DOM0
697 def_bool y
698 depends on XEN
699
700config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700701 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000702 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000703 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000704 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000705 help
706 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
707
Steve Capperd03bb142013-04-25 15:19:21 +0100708config FORCE_MAX_ZONEORDER
709 int
710 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100711 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100712 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100713 help
714 The kernel memory allocator divides physically contiguous memory
715 blocks into "zones", where each zone is a power of two number of
716 pages. This option selects the largest power of two that the kernel
717 keeps in the memory allocator. If you need to allocate very large
718 blocks of physically contiguous memory, then you may need to
719 increase this value.
720
721 This config option is actually maximum order plus one. For example,
722 a value of 11 means that the largest free memory block is 2^10 pages.
723
724 We make sure that we can allocate upto a HugePage size for each configuration.
725 Hence we have :
726 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
727
728 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
729 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100730
Will Deacon1b907f42014-11-20 16:51:10 +0000731menuconfig ARMV8_DEPRECATED
732 bool "Emulate deprecated/obsolete ARMv8 instructions"
733 depends on COMPAT
734 help
735 Legacy software support may require certain instructions
736 that have been deprecated or obsoleted in the architecture.
737
738 Enable this config to enable selective emulation of these
739 features.
740
741 If unsure, say Y
742
743if ARMV8_DEPRECATED
744
745config SWP_EMULATION
746 bool "Emulate SWP/SWPB instructions"
747 help
748 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
749 they are always undefined. Say Y here to enable software
750 emulation of these instructions for userspace using LDXR/STXR.
751
752 In some older versions of glibc [<=2.8] SWP is used during futex
753 trylock() operations with the assumption that the code will not
754 be preempted. This invalid assumption may be more likely to fail
755 with SWP emulation enabled, leading to deadlock of the user
756 application.
757
758 NOTE: when accessing uncached shared regions, LDXR/STXR rely
759 on an external transaction monitoring block called a global
760 monitor to maintain update atomicity. If your system does not
761 implement a global monitor, this option can cause programs that
762 perform SWP operations to uncached memory to deadlock.
763
764 If unsure, say Y
765
766config CP15_BARRIER_EMULATION
767 bool "Emulate CP15 Barrier instructions"
768 help
769 The CP15 barrier instructions - CP15ISB, CP15DSB, and
770 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
771 strongly recommended to use the ISB, DSB, and DMB
772 instructions instead.
773
774 Say Y here to enable software emulation of these
775 instructions for AArch32 userspace code. When this option is
776 enabled, CP15 barrier usage is traced which can help
777 identify software that needs updating.
778
779 If unsure, say Y
780
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000781config SETEND_EMULATION
782 bool "Emulate SETEND instruction"
783 help
784 The SETEND instruction alters the data-endianness of the
785 AArch32 EL0, and is deprecated in ARMv8.
786
787 Say Y here to enable software emulation of the instruction
788 for AArch32 userspace code.
789
790 Note: All the cpus on the system must have mixed endian support at EL0
791 for this feature to be enabled. If a new CPU - which doesn't support mixed
792 endian - is hotplugged in after this feature has been enabled, there could
793 be unexpected results in the applications.
794
795 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000796endif
797
Catalin Marinasba428222016-07-01 18:25:31 +0100798config ARM64_SW_TTBR0_PAN
799 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
800 help
801 Enabling this option prevents the kernel from accessing
802 user-space memory directly by pointing TTBR0_EL1 to a reserved
803 zeroed area and reserved ASID. The user access routines
804 restore the valid TTBR0_EL1 temporarily.
805
Will Deacon0e4a0702015-07-27 15:54:13 +0100806menu "ARMv8.1 architectural features"
807
808config ARM64_HW_AFDBM
809 bool "Support for hardware updates of the Access and Dirty page flags"
810 default y
811 help
812 The ARMv8.1 architecture extensions introduce support for
813 hardware updates of the access and dirty information in page
814 table entries. When enabled in TCR_EL1 (HA and HD bits) on
815 capable processors, accesses to pages with PTE_AF cleared will
816 set this bit instead of raising an access flag fault.
817 Similarly, writes to read-only pages with the DBM bit set will
818 clear the read-only bit (AP[2]) instead of raising a
819 permission fault.
820
821 Kernels built with this configuration option enabled continue
822 to work on pre-ARMv8.1 hardware and the performance impact is
823 minimal. If unsure, say Y.
824
825config ARM64_PAN
826 bool "Enable support for Privileged Access Never (PAN)"
827 default y
828 help
829 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
830 prevents the kernel or hypervisor from accessing user-space (EL0)
831 memory directly.
832
833 Choosing this option will cause any unprotected (not using
834 copy_to_user et al) memory access to fail with a permission fault.
835
836 The feature is detected at runtime, and will remain as a 'nop'
837 instruction if the cpu does not implement the feature.
838
839config ARM64_LSE_ATOMICS
840 bool "Atomic instructions"
841 help
842 As part of the Large System Extensions, ARMv8.1 introduces new
843 atomic instructions that are designed specifically to scale in
844 very large systems.
845
846 Say Y here to make use of these instructions for the in-kernel
847 atomic routines. This incurs a small overhead on CPUs that do
848 not support these instructions and requires the kernel to be
849 built with binutils >= 2.25.
850
Marc Zyngier1f364c82014-02-19 09:33:14 +0000851config ARM64_VHE
852 bool "Enable support for Virtualization Host Extensions (VHE)"
853 default y
854 help
855 Virtualization Host Extensions (VHE) allow the kernel to run
856 directly at EL2 (instead of EL1) on processors that support
857 it. This leads to better performance for KVM, as they reduce
858 the cost of the world switch.
859
860 Selecting this option allows the VHE feature to be detected
861 at runtime, and does not affect processors that do not
862 implement this feature.
863
Will Deacon0e4a0702015-07-27 15:54:13 +0100864endmenu
865
Will Deaconf9933182016-02-26 16:30:14 +0000866menu "ARMv8.2 architectural features"
867
James Morse57f49592016-02-05 14:58:48 +0000868config ARM64_UAO
869 bool "Enable support for User Access Override (UAO)"
870 default y
871 help
872 User Access Override (UAO; part of the ARMv8.2 Extensions)
873 causes the 'unprivileged' variant of the load/store instructions to
874 be overriden to be privileged.
875
876 This option changes get_user() and friends to use the 'unprivileged'
877 variant of the load/store instructions. This ensures that user-space
878 really did have access to the supplied memory. When addr_limit is
879 set to kernel memory the UAO bit will be set, allowing privileged
880 access to kernel memory.
881
882 Choosing this option will cause copy_to_user() et al to use user-space
883 memory permissions.
884
885 The feature is detected at runtime, the kernel will use the
886 regular load/store instructions if the cpu does not implement the
887 feature.
888
Will Deaconf9933182016-02-26 16:30:14 +0000889endmenu
890
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100891config ARM64_MODULE_CMODEL_LARGE
892 bool
893
894config ARM64_MODULE_PLTS
895 bool
896 select ARM64_MODULE_CMODEL_LARGE
897 select HAVE_MOD_ARCH_SPECIFIC
898
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100899config RELOCATABLE
900 bool
901 help
902 This builds the kernel as a Position Independent Executable (PIE),
903 which retains all relocation metadata required to relocate the
904 kernel binary at runtime to a different virtual address than the
905 address it was linked at.
906 Since AArch64 uses the RELA relocation format, this requires a
907 relocation pass at runtime even if the kernel is loaded at the
908 same address it was linked at.
909
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100910config RANDOMIZE_BASE
911 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -0700912 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100913 select RELOCATABLE
914 help
915 Randomizes the virtual address at which the kernel image is
916 loaded, as a security feature that deters exploit attempts
917 relying on knowledge of the location of kernel internals.
918
919 It is the bootloader's job to provide entropy, by passing a
920 random u64 value in /chosen/kaslr-seed at kernel entry.
921
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100922 When booting via the UEFI stub, it will invoke the firmware's
923 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
924 to the kernel proper. In addition, it will randomise the physical
925 location of the kernel Image as well.
926
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100927 If unsure, say N.
928
929config RANDOMIZE_MODULE_REGION_FULL
930 bool "Randomize the module region independently from the core kernel"
Ard Biesheuvel8fe88a42016-10-17 16:18:39 +0100931 depends on RANDOMIZE_BASE && !DYNAMIC_FTRACE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100932 default y
933 help
934 Randomizes the location of the module region without considering the
935 location of the core kernel. This way, it is impossible for modules
936 to leak information about the location of core kernel data structures
937 but it does imply that function calls between modules and the core
938 kernel will need to be resolved via veneers in the module PLT.
939
940 When this option is not set, the module region will be randomized over
941 a limited range that contains the [_stext, _etext] interval of the
942 core kernel, so branch relocations are always in range.
943
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100944endmenu
945
946menu "Boot options"
947
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +0000948config ARM64_ACPI_PARKING_PROTOCOL
949 bool "Enable support for the ARM64 ACPI parking protocol"
950 depends on ACPI
951 help
952 Enable support for the ARM64 ACPI parking protocol. If disabled
953 the kernel will not allow booting through the ARM64 ACPI parking
954 protocol even if the corresponding data is present in the ACPI
955 MADT table.
956
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100957config CMDLINE
958 string "Default kernel command string"
959 default ""
960 help
961 Provide a set of default command-line options at build time by
962 entering them here. As a minimum, you should specify the the
963 root device (e.g. root=/dev/nfs).
964
965config CMDLINE_FORCE
966 bool "Always use the default kernel command string"
967 help
968 Always use the default kernel command string, even if the boot
969 loader passes other arguments to the kernel.
970 This is useful if you cannot or don't want to change the
971 command-line options your boot loader passes to the kernel.
972
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200973config EFI_STUB
974 bool
975
Mark Salterf84d0272014-04-15 21:59:30 -0400976config EFI
977 bool "UEFI runtime support"
978 depends on OF && !CPU_BIG_ENDIAN
979 select LIBFDT
980 select UCS2_STRING
981 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200982 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200983 select EFI_STUB
984 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400985 default y
986 help
987 This option provides support for runtime services provided
988 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400989 clock, and platform reset). A UEFI stub is also provided to
990 allow the kernel to be booted as an EFI application. This
991 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400992
Yi Lid1ae8c02014-10-04 23:46:43 +0800993config DMI
994 bool "Enable support for SMBIOS (DMI) tables"
995 depends on EFI
996 default y
997 help
998 This enables SMBIOS/DMI feature for systems.
999
1000 This option is only useful on systems that have UEFI firmware.
1001 However, even with this option, the resultant kernel should
1002 continue to boot on existing non-UEFI platforms.
1003
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001004endmenu
1005
1006menu "Userspace binary formats"
1007
1008source "fs/Kconfig.binfmt"
1009
1010config COMPAT
1011 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001012 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001013 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001014 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001015 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001016 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001017 help
1018 This option enables support for a 32-bit EL0 running under a 64-bit
1019 kernel at EL1. AArch32-specific components such as system calls,
1020 the user helper functions, VFP support and the ptrace interface are
1021 handled appropriately by the kernel.
1022
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001023 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1024 that you will only be able to execute AArch32 binaries that were compiled
1025 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001026
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001027 If you want to execute 32-bit userspace applications, say Y.
1028
1029config SYSVIPC_COMPAT
1030 def_bool y
1031 depends on COMPAT && SYSVIPC
1032
1033endmenu
1034
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001035menu "Power management options"
1036
1037source "kernel/power/Kconfig"
1038
James Morse82869ac2016-04-27 17:47:12 +01001039config ARCH_HIBERNATION_POSSIBLE
1040 def_bool y
1041 depends on CPU_PM
1042
1043config ARCH_HIBERNATION_HEADER
1044 def_bool y
1045 depends on HIBERNATION
1046
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001047config ARCH_SUSPEND_POSSIBLE
1048 def_bool y
1049
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001050endmenu
1051
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001052menu "CPU Power Management"
1053
1054source "drivers/cpuidle/Kconfig"
1055
Rob Herring52e7e812014-02-24 11:27:57 +09001056source "drivers/cpufreq/Kconfig"
1057
1058endmenu
1059
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001060source "net/Kconfig"
1061
1062source "drivers/Kconfig"
1063
Mark Salterf84d0272014-04-15 21:59:30 -04001064source "drivers/firmware/Kconfig"
1065
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001066source "drivers/acpi/Kconfig"
1067
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001068source "fs/Kconfig"
1069
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001070source "arch/arm64/kvm/Kconfig"
1071
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001072source "arch/arm64/Kconfig.debug"
1073
1074source "security/Kconfig"
1075
1076source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001077if CRYPTO
1078source "arch/arm64/crypto/Kconfig"
1079endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001080
1081source "lib/Kconfig"