blob: 63b1aeae2c037cd585b1473db97134644e188e03 [file] [log] [blame]
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -07001/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
34#ifndef _MLX4_EN_H_
35#define _MLX4_EN_H_
36
Jiri Pirkof1b553f2011-07-20 04:54:22 +000037#include <linux/bitops.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070038#include <linux/compiler.h>
39#include <linux/list.h>
40#include <linux/mutex.h>
41#include <linux/netdevice.h>
Jiri Pirkof1b553f2011-07-20 04:54:22 +000042#include <linux/if_vlan.h>
Amir Vadaiec693d42013-04-23 06:06:49 +000043#include <linux/net_tstamp.h>
Amir Vadai564c2742012-04-04 21:33:26 +000044#ifdef CONFIG_MLX4_EN_DCB
45#include <linux/dcbnl.h>
46#endif
Amir Vadai1eb8c692012-07-18 22:33:52 +000047#include <linux/cpu_rmap.h>
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -060048#include <linux/ptp_clock_kernel.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070049
50#include <linux/mlx4/device.h>
51#include <linux/mlx4/qp.h>
52#include <linux/mlx4/cq.h>
53#include <linux/mlx4/srq.h>
54#include <linux/mlx4/doorbell.h>
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +000055#include <linux/mlx4/cmd.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070056
57#include "en_port.h"
Eran Ben Elishab4b6e842015-03-30 17:45:21 +030058#include "mlx4_stats.h"
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070059
60#define DRV_NAME "mlx4_en"
Amir Vadai169a1d82014-02-19 17:47:31 +020061#define DRV_VERSION "2.2-1"
62#define DRV_RELDATE "Feb 2014"
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070063
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070064#define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
65
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070066/*
67 * Device constants
68 */
69
70
71#define MLX4_EN_PAGE_SHIFT 12
72#define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
Amir Vadaid3179662012-12-02 03:49:23 +000073#define DEF_RX_RINGS 16
74#define MAX_RX_RINGS 128
Yevgeny Petrilin1fb98762011-03-22 22:37:52 +000075#define MIN_RX_RINGS 4
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070076#define TXBB_SIZE 64
77#define HEADROOM (2048 / TXBB_SIZE + 1)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070078#define STAMP_STRIDE 64
79#define STAMP_DWORDS (STAMP_STRIDE / 4)
80#define STAMP_SHIFT 31
81#define STAMP_VAL 0x7fffffff
82#define STATS_DELAY (HZ / 4)
Amir Vadaib6c39bf2013-04-23 06:06:51 +000083#define SERVICE_TASK_DELAY (HZ / 4)
Hadar Hen Zion82067282012-07-05 04:03:49 +000084#define MAX_NUM_OF_FS_RULES 256
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070085
Amir Vadai1eb8c692012-07-18 22:33:52 +000086#define MLX4_EN_FILTER_HASH_SHIFT 4
87#define MLX4_EN_FILTER_EXPIRY_QUOTA 60
88
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070089/* Typical TSO descriptor with 16 gather entries is 352 bytes... */
90#define MAX_DESC_SIZE 512
91#define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
92
93/*
94 * OS related constants and tunables
95 */
96
Amir Vadai0fef9d02014-07-22 15:44:10 +030097#define MLX4_EN_PRIV_FLAGS_BLUEFLAME 1
Hadar Hen Zione38af4f2015-07-27 14:46:34 +030098#define MLX4_EN_PRIV_FLAGS_PHV 2
Amir Vadai0fef9d02014-07-22 15:44:10 +030099
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700100#define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
101
Thadeu Lima de Souza Cascardo117980c2012-04-04 09:40:40 +0000102/* Use the maximum between 16384 and a single page */
103#define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384)
Eric Dumazet51151a12013-06-23 08:17:56 -0700104
105#define MLX4_EN_ALLOC_PREFER_ORDER PAGE_ALLOC_COSTLY_ORDER
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700106
Eric Dumazete6309cf2013-06-03 07:54:55 +0000107/* Receive fragment sizes; we use at most 3 fragments (for 9600 byte MTU
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700108 * and 4K allocations) */
109enum {
Eric Dumazete6309cf2013-06-03 07:54:55 +0000110 FRAG_SZ0 = 1536 - NET_IP_ALIGN,
111 FRAG_SZ1 = 4096,
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700112 FRAG_SZ2 = 4096,
113 FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
114};
115#define MLX4_EN_MAX_RX_FRAGS 4
116
Yevgeny Petrilinbd531e32009-01-08 10:57:37 -0800117/* Maximum ring sizes */
118#define MLX4_EN_MAX_TX_SIZE 8192
119#define MLX4_EN_MAX_RX_SIZE 8192
120
Thadeu Lima de Souza Cascardo4cce66c2012-07-16 07:01:53 +0000121/* Minimum ring size for our page-allocation scheme to work */
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700122#define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
123#define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
124
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000125#define MLX4_EN_SMALL_PKT_SIZE 64
Amir Vadaiea1c1af2014-07-22 15:44:12 +0300126#define MLX4_EN_MIN_TX_RING_P_UP 1
Amir Vadaibc6a4742012-05-17 00:58:10 +0000127#define MLX4_EN_MAX_TX_RING_P_UP 32
Amir Vadai564c2742012-04-04 21:33:26 +0000128#define MLX4_EN_NUM_UP 8
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000129#define MLX4_EN_DEF_TX_RING_SIZE 512
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700130#define MLX4_EN_DEF_RX_RING_SIZE 1024
Amir Vadaid3179662012-12-02 03:49:23 +0000131#define MAX_TX_RINGS (MLX4_EN_MAX_TX_RING_P_UP * \
132 MLX4_EN_NUM_UP)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700133
Amir Vadaifbc6daf2014-07-08 11:28:12 +0300134#define MLX4_EN_DEFAULT_TX_WORK 256
135
Yevgeny Petrilin3db36fb2009-06-01 23:23:13 +0000136/* Target number of packets to coalesce with interrupt moderation */
137#define MLX4_EN_RX_COAL_TARGET 44
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700138#define MLX4_EN_RX_COAL_TIME 0x10
139
Yevgeny Petriline22979d2012-04-23 02:18:39 +0000140#define MLX4_EN_TX_COAL_PKTS 16
Eric Dumazetecfd2ce2012-11-05 16:20:42 +0000141#define MLX4_EN_TX_COAL_TIME 0x10
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700142
143#define MLX4_EN_RX_RATE_LOW 400000
144#define MLX4_EN_RX_COAL_TIME_LOW 0
145#define MLX4_EN_RX_RATE_HIGH 450000
146#define MLX4_EN_RX_COAL_TIME_HIGH 128
147#define MLX4_EN_RX_SIZE_THRESH 1024
148#define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
149#define MLX4_EN_SAMPLE_INTERVAL 0
Yevgeny Petrilin46afd0f2011-03-22 22:37:36 +0000150#define MLX4_EN_AVG_PKT_SMALL 256
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700151
152#define MLX4_EN_AUTO_CONF 0xffff
153
154#define MLX4_EN_DEF_RX_PAUSE 1
155#define MLX4_EN_DEF_TX_PAUSE 1
156
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200157/* Interval between successive polls in the Tx routine when polling is used
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700158 instead of interrupts (in per-core Tx rings) - should be power of 2 */
159#define MLX4_EN_TX_POLL_MODER 16
160#define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
161
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700162#define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
163#define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000164#define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700165
166#define MLX4_EN_MIN_MTU 46
167#define ETH_BCAST 0xffffffffffffULL
168
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000169#define MLX4_EN_LOOPBACK_RETRIES 5
170#define MLX4_EN_LOOPBACK_TIMEOUT 100
171
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700172#ifdef MLX4_EN_PERF_STAT
173/* Number of samples to 'average' */
174#define AVG_SIZE 128
175#define AVG_FACTOR 1024
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700176
177#define INC_PERF_COUNTER(cnt) (++(cnt))
178#define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
179#define AVG_PERF_COUNTER(cnt, sample) \
180 ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
181#define GET_PERF_COUNTER(cnt) (cnt)
182#define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
183
184#else
185
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700186#define INC_PERF_COUNTER(cnt) do {} while (0)
187#define ADD_PERF_COUNTER(cnt, add) do {} while (0)
188#define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
189#define GET_PERF_COUNTER(cnt) (0)
190#define GET_AVG_PERF_COUNTER(cnt) (0)
191#endif /* MLX4_EN_PERF_STAT */
192
Eugenia Emantayevb97b33a2014-03-02 10:24:58 +0200193/* Constants for TX flow */
194enum {
195 MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */
196 MAX_BF = 256,
197 MIN_PKT_LEN = 17,
198};
199
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700200/*
201 * Configurables
202 */
203
204enum cq_type {
205 RX = 0,
206 TX = 1,
207};
208
209
210/*
211 * Useful macros
212 */
213#define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
214#define XNOR(x, y) (!(x) == !(y))
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700215
216
217struct mlx4_en_tx_info {
218 struct sk_buff *skb;
Eric Dumazet3d036412014-10-05 12:35:13 +0300219 dma_addr_t map0_dma;
220 u32 map0_byte_count;
Eric Dumazet98b16342014-10-05 12:35:10 +0300221 u32 nr_txbb;
222 u32 nr_bytes;
223 u8 linear;
224 u8 data_offset;
225 u8 inl;
226 u8 ts_requested;
Eric Dumazet3d036412014-10-05 12:35:13 +0300227 u8 nr_maps;
Eric Dumazet98b16342014-10-05 12:35:10 +0300228} ____cacheline_aligned_in_smp;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700229
230
231#define MLX4_EN_BIT_DESC_OWN 0x80000000
232#define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
233#define MLX4_EN_MEMTYPE_PAD 0x100
234#define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
235
236
237struct mlx4_en_tx_desc {
238 struct mlx4_wqe_ctrl_seg ctrl;
239 union {
240 struct mlx4_wqe_data_seg data; /* at least one data segment */
241 struct mlx4_wqe_lso_seg lso;
242 struct mlx4_wqe_inline_seg inl;
243 };
244};
245
246#define MLX4_EN_USE_SRQ 0x01000000
247
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000248#define MLX4_EN_CX3_LOW_ID 0x1000
249#define MLX4_EN_CX3_HIGH_ID 0x1005
250
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700251struct mlx4_en_rx_alloc {
Eric Dumazet51151a12013-06-23 08:17:56 -0700252 struct page *page;
253 dma_addr_t dma;
Amir Vadai70fbe072013-10-07 13:38:12 +0200254 u32 page_offset;
255 u32 page_size;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700256};
257
258struct mlx4_en_tx_ring {
Eric Dumazet98b16342014-10-05 12:35:10 +0300259 /* cache line used and dirtied in tx completion
260 * (mlx4_en_free_tx_buf())
261 */
262 u32 last_nr_txbb;
263 u32 cons;
264 unsigned long wake_queue;
265
266 /* cache line used and dirtied in mlx4_en_xmit() */
267 u32 prod ____cacheline_aligned_in_smp;
268 unsigned long bytes;
269 unsigned long packets;
270 unsigned long tx_csum;
271 unsigned long tso_packets;
272 unsigned long xmit_more;
273 struct mlx4_bf bf;
274 unsigned long queue_stopped;
275
276 /* Following part should be mostly read */
277 cpumask_t affinity_mask;
278 struct mlx4_qp qp;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700279 struct mlx4_hwq_resources wqres;
Eric Dumazet98b16342014-10-05 12:35:10 +0300280 u32 size; /* number of TXBBs */
281 u32 size_mask;
282 u16 stride;
Ido Shamay488a9b42015-06-25 11:29:42 +0300283 u32 full_size;
Eric Dumazet98b16342014-10-05 12:35:10 +0300284 u16 cqn; /* index of port CQ associated with this ring */
285 u32 buf_size;
Eric Dumazet6a4e8122014-10-05 12:35:11 +0300286 __be32 doorbell_qpn;
287 __be32 mr_key;
Eric Dumazet98b16342014-10-05 12:35:10 +0300288 void *buf;
289 struct mlx4_en_tx_info *tx_info;
290 u8 *bounce_buf;
291 struct mlx4_qp_context context;
292 int qpn;
293 enum mlx4_qp_state qp_state;
294 u8 queue_index;
295 bool bf_enabled;
296 bool bf_alloced;
297 struct netdev_queue *tx_queue;
298 int hwtstamp_tx_type;
Eric Dumazet98b16342014-10-05 12:35:10 +0300299} ____cacheline_aligned_in_smp;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700300
301struct mlx4_en_rx_desc {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700302 /* actual number of entries depends on rx ring stride */
303 struct mlx4_wqe_data_seg data[0];
304};
305
306struct mlx4_en_rx_ring {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700307 struct mlx4_hwq_resources wqres;
308 struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700309 u32 size ; /* number of Rx descs*/
310 u32 actual_size;
311 u32 size_mask;
312 u16 stride;
313 u16 log_stride;
314 u16 cqn; /* index of port CQ associated with this ring */
315 u32 prod;
316 u32 cons;
317 u32 buf_size;
Yevgeny Petrilin4a5f4dd2011-11-14 14:25:36 -0500318 u8 fcs_del;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700319 void *buf;
320 void *rx_info;
321 unsigned long bytes;
322 unsigned long packets;
Yevgeny Petrilinad043782011-10-18 01:50:56 +0000323 unsigned long csum_ok;
324 unsigned long csum_none;
Shani Michaelif8c64552014-11-09 13:51:53 +0200325 unsigned long csum_complete;
Eran Ben Elishad21ed3a2016-04-20 16:01:18 +0300326 unsigned long dropped;
Amir Vadaiec693d42013-04-23 06:06:49 +0000327 int hwtstamp_rx_filter;
Yuval Atias9e311e72014-06-09 10:24:39 +0300328 cpumask_var_t affinity_mask;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700329};
330
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700331struct mlx4_en_cq {
332 struct mlx4_cq mcq;
333 struct mlx4_hwq_resources wqres;
334 int ring;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700335 struct net_device *dev;
336 struct napi_struct napi;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700337 int size;
338 int buf_size;
Matan Barakc66fa192015-05-31 09:30:16 +0300339 int vector;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700340 enum cq_type is_tx;
341 u16 moder_time;
342 u16 moder_cnt;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700343 struct mlx4_cqe *buf;
344#define MLX4_EN_OPCODE_ERROR 0x1e
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300345
Amir Vadai35f6f452014-06-29 11:54:55 +0300346 struct irq_desc *irq_desc;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700347};
348
349struct mlx4_en_port_profile {
350 u32 flags;
351 u32 tx_ring_num;
352 u32 rx_ring_num;
353 u32 tx_ring_size;
354 u32 rx_ring_size;
Yevgeny Petrilind53b93f2008-11-05 04:48:36 +0000355 u8 rx_pause;
356 u8 rx_ppp;
357 u8 tx_pause;
358 u8 tx_ppp;
Yevgeny Petrilin93d3e362012-01-17 22:54:55 +0000359 int rss_rings;
Eugenia Emantayevb97b33a2014-03-02 10:24:58 +0200360 int inline_thold;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700361};
362
363struct mlx4_en_profile {
Yevgeny Petrilin05339432010-08-24 03:46:42 +0000364 int udp_rss;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700365 u8 rss_mask;
366 u32 active_ports;
367 u32 small_pkt_int;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700368 u8 no_reset;
Amir Vadaibc6a4742012-05-17 00:58:10 +0000369 u8 num_tx_rings_p_up;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700370 struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
371};
372
373struct mlx4_en_dev {
374 struct mlx4_dev *dev;
375 struct pci_dev *pdev;
376 struct mutex state_lock;
377 struct net_device *pndev[MLX4_MAX_PORTS + 1];
Moni Shoua5da03542015-02-03 16:48:34 +0200378 struct net_device *upper[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700379 u32 port_cnt;
380 bool device_up;
381 struct mlx4_en_profile profile;
382 u32 LSO_support;
383 struct workqueue_struct *workqueue;
384 struct device *dma_device;
385 void __iomem *uar_map;
386 struct mlx4_uar priv_uar;
387 struct mlx4_mr mr;
388 u32 priv_pdn;
389 spinlock_t uar_lock;
Yevgeny Petrilind7e1a482010-08-24 03:46:38 +0000390 u8 mac_removed[MLX4_MAX_PORTS + 1];
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -0600391 rwlock_t clock_lock;
392 u32 nominal_c_mult;
Amir Vadaiec693d42013-04-23 06:06:49 +0000393 struct cyclecounter cycles;
394 struct timecounter clock;
395 unsigned long last_overflow_check;
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000396 unsigned long overflow_period;
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -0600397 struct ptp_clock *ptp_clock;
398 struct ptp_clock_info ptp_clock_info;
Moni Shoua5da03542015-02-03 16:48:34 +0200399 struct notifier_block nb;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700400};
401
402
403struct mlx4_en_rss_map {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700404 int base_qpn;
Yevgeny Petrilinb6b912e2009-08-06 19:27:51 -0700405 struct mlx4_qp qps[MAX_RX_RINGS];
406 enum mlx4_qp_state state[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700407 struct mlx4_qp indir_qp;
408 enum mlx4_qp_state indir_state;
409};
410
Saeed Mahameed2c762672014-10-27 11:37:40 +0200411enum mlx4_en_port_flag {
412 MLX4_EN_PORT_ANC = 1<<0, /* Auto-negotiation complete */
413 MLX4_EN_PORT_ANE = 1<<1, /* Auto-negotiation enabled */
414};
415
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000416struct mlx4_en_port_state {
417 int link_state;
418 int link_speed;
Saeed Mahameed2c762672014-10-27 11:37:40 +0200419 int transceiver;
420 u32 flags;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000421};
422
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000423enum mlx4_en_mclist_act {
424 MCLIST_NONE,
425 MCLIST_REM,
426 MCLIST_ADD,
427};
428
429struct mlx4_en_mc_list {
430 struct list_head list;
431 enum mlx4_en_mclist_act action;
432 u8 addr[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000433 u64 reg_id;
Or Gerlitz837052d2013-12-23 16:09:44 +0200434 u64 tunnel_reg_id;
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000435};
436
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700437struct mlx4_en_frag_info {
438 u16 frag_size;
439 u16 frag_prefix_size;
440 u16 frag_stride;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700441};
442
Amir Vadai564c2742012-04-04 21:33:26 +0000443#ifdef CONFIG_MLX4_EN_DCB
444/* Minimal TC BW - setting to 0 will block traffic */
445#define MLX4_EN_BW_MIN 1
446#define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
447
448#define MLX4_EN_TC_ETS 7
449
450#endif
451
Hadar Hen Zion82067282012-07-05 04:03:49 +0000452struct ethtool_flow_id {
Hadar Hen Zion0d256c02013-01-30 23:07:08 +0000453 struct list_head list;
Hadar Hen Zion82067282012-07-05 04:03:49 +0000454 struct ethtool_rx_flow_spec flow_spec;
455 u64 id;
456};
457
Yan Burman79aeacc2013-02-07 02:25:19 +0000458enum {
459 MLX4_EN_FLAG_PROMISC = (1 << 0),
460 MLX4_EN_FLAG_MC_PROMISC = (1 << 1),
461 /* whether we need to enable hardware loopback by putting dmac
462 * in Tx WQE
463 */
464 MLX4_EN_FLAG_ENABLE_HW_LOOPBACK = (1 << 2),
465 /* whether we need to drop packets that hardware loopback-ed */
Yan Burmancc5387f2013-02-07 02:25:26 +0000466 MLX4_EN_FLAG_RX_FILTER_NEEDED = (1 << 3),
Shani Michaelif8c64552014-11-09 13:51:53 +0200467 MLX4_EN_FLAG_FORCE_PROMISC = (1 << 4),
468 MLX4_EN_FLAG_RX_CSUM_NON_TCP_UDP = (1 << 5),
Yan Burman79aeacc2013-02-07 02:25:19 +0000469};
470
Ido Shamay51af33c2015-04-02 16:31:20 +0300471#define PORT_BEACON_MAX_LIMIT (65535)
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000472#define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE)
473#define MLX4_EN_MAC_HASH_IDX 5
474
Eran Ben Elisha3da8a362015-03-30 17:45:24 +0300475struct mlx4_en_stats_bitmap {
476 DECLARE_BITMAP(bitmap, NUM_ALL_STATS);
477 struct mutex mutex; /* for mutual access to stats bitmap */
478};
479
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700480struct mlx4_en_priv {
481 struct mlx4_en_dev *mdev;
482 struct mlx4_en_port_profile *prof;
483 struct net_device *dev;
Jiri Pirkof1b553f2011-07-20 04:54:22 +0000484 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700485 struct net_device_stats stats;
486 struct net_device_stats ret_stats;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000487 struct mlx4_en_port_state port_state;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700488 spinlock_t stats_lock;
Hadar Hen Zion82067282012-07-05 04:03:49 +0000489 struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES];
Hadar Hen Zion0d256c02013-01-30 23:07:08 +0000490 /* To allow rules removal while port is going down */
491 struct list_head ethtool_list;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700492
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000493 unsigned long last_moder_packets[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700494 unsigned long last_moder_tx_packets;
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000495 unsigned long last_moder_bytes[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700496 unsigned long last_moder_jiffies;
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000497 int last_moder_time[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700498 u16 rx_usecs;
499 u16 rx_frames;
500 u16 tx_usecs;
501 u16 tx_frames;
502 u32 pkt_rate_low;
503 u16 rx_usecs_low;
504 u32 pkt_rate_high;
505 u16 rx_usecs_high;
506 u16 sample_interval;
507 u16 adaptive_rx_coal;
508 u32 msg_enable;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000509 u32 loopback_ok;
510 u32 validate_loopback;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700511
512 struct mlx4_hwq_resources res;
513 int link_state;
514 int last_link_state;
515 bool port_up;
516 int port;
517 int registered;
518 int allocated;
519 int stride;
Noa Osherovich2695bab2014-07-08 11:25:24 +0300520 unsigned char current_mac[ETH_ALEN + 2];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700521 int mac_index;
522 unsigned max_mtu;
523 int base_qpn;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000524 int cqe_factor;
Ido Shamayb1b6b4d2014-09-18 11:51:01 +0300525 int cqe_size;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700526
527 struct mlx4_en_rss_map rss_map;
Or Gerlitz4ef2a432012-03-06 04:03:41 +0000528 __be32 ctrl_flags;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700529 u32 flags;
Amir Vadaid3179662012-12-02 03:49:23 +0000530 u8 num_tx_rings_p_up;
Amir Vadaifbc6daf2014-07-08 11:28:12 +0300531 u32 tx_work_limit;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700532 u32 tx_ring_num;
533 u32 rx_ring_num;
534 u32 rx_skb_size;
535 struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
536 u16 num_frags;
537 u16 log_rx_info;
538
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200539 struct mlx4_en_tx_ring **tx_ring;
540 struct mlx4_en_rx_ring *rx_ring[MAX_RX_RINGS];
541 struct mlx4_en_cq **tx_cq;
542 struct mlx4_en_cq *rx_cq[MAX_RX_RINGS];
Hadar Hen Zioncabdc8ee2012-07-05 04:03:50 +0000543 struct mlx4_qp drop_qp;
Yan Burman0eb74fd2013-02-07 02:25:23 +0000544 struct work_struct rx_mode_task;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700545 struct work_struct watchdog_task;
546 struct work_struct linkstate_task;
547 struct delayed_work stats_task;
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000548 struct delayed_work service_task;
Or Gerlitza66132f2014-04-01 11:27:13 +0300549#ifdef CONFIG_MLX4_EN_VXLAN
Or Gerlitz1b136de2014-03-27 14:02:04 +0200550 struct work_struct vxlan_add_task;
551 struct work_struct vxlan_del_task;
Or Gerlitza66132f2014-04-01 11:27:13 +0300552#endif
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700553 struct mlx4_en_perf_stats pstats;
554 struct mlx4_en_pkt_stats pkstats;
Eran Ben Elishab42de4d2015-06-15 17:59:06 +0300555 struct mlx4_en_counter_stats pf_stats;
Matan Barak0b131562015-03-30 17:45:25 +0300556 struct mlx4_en_flow_stats_rx rx_priority_flowstats[MLX4_NUM_PRIORITIES];
557 struct mlx4_en_flow_stats_tx tx_priority_flowstats[MLX4_NUM_PRIORITIES];
558 struct mlx4_en_flow_stats_rx rx_flowstats;
559 struct mlx4_en_flow_stats_tx tx_flowstats;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700560 struct mlx4_en_port_stats port_stats;
Eran Ben Elisha3da8a362015-03-30 17:45:24 +0300561 struct mlx4_en_stats_bitmap stats_bitmap;
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000562 struct list_head mc_list;
563 struct list_head curr_list;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000564 u64 broadcast_id;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700565 struct mlx4_en_stat_out_mbox hw_stats;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300566 int vids[128];
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000567 bool wol;
Yevgeny Petrilinebf8c9a2012-03-06 04:03:34 +0000568 struct device *ddev;
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000569 struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE];
Amir Vadaiec693d42013-04-23 06:06:49 +0000570 struct hwtstamp_config hwtstamp_config;
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +0300571 u32 counter_index;
Amir Vadai564c2742012-04-04 21:33:26 +0000572
573#ifdef CONFIG_MLX4_EN_DCB
574 struct ieee_ets ets;
Amir Vadai109d2442012-04-04 21:33:31 +0000575 u16 maxrate[IEEE_8021QAZ_MAX_TCS];
Shani Michaeli708b8692015-03-05 20:16:13 +0200576 enum dcbnl_cndd_states cndd_state[IEEE_8021QAZ_MAX_TCS];
Amir Vadai564c2742012-04-04 21:33:26 +0000577#endif
Amir Vadai1eb8c692012-07-18 22:33:52 +0000578#ifdef CONFIG_RFS_ACCEL
579 spinlock_t filters_lock;
580 int last_filter_id;
581 struct list_head filters;
582 struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
583#endif
Or Gerlitz837052d2013-12-23 16:09:44 +0200584 u64 tunnel_reg_id;
Or Gerlitz1b136de2014-03-27 14:02:04 +0200585 __be16 vxlan_port;
Amir Vadai0fef9d02014-07-22 15:44:10 +0300586
587 u32 pflags;
Eric Dumazetbd635c32014-11-22 17:24:19 -0800588 u8 rss_key[MLX4_EN_RSS_KEY_SIZE];
Eyal Perry947cbb02014-12-02 18:12:11 +0200589 u8 rss_hash_fn;
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000590};
591
592enum mlx4_en_wol {
593 MLX4_EN_WOL_MAGIC = (1ULL << 61),
594 MLX4_EN_WOL_ENABLED = (1ULL << 62),
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700595};
596
Yan Burman16a10ff2013-02-07 02:25:22 +0000597struct mlx4_mac_entry {
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000598 struct hlist_node hlist;
Yan Burman16a10ff2013-02-07 02:25:22 +0000599 unsigned char mac[ETH_ALEN + 2];
600 u64 reg_id;
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000601 struct rcu_head rcu;
Yan Burman16a10ff2013-02-07 02:25:22 +0000602};
603
Ido Shamayb1b6b4d2014-09-18 11:51:01 +0300604static inline struct mlx4_cqe *mlx4_en_get_cqe(void *buf, int idx, int cqe_sz)
605{
606 return buf + idx * cqe_sz;
607}
608
Or Gerlitz0d9fdaa2011-11-26 19:55:06 +0000609#define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700610
David Decotigny3d8f7cc2016-02-24 10:58:12 -0800611void mlx4_en_init_ptys2ethtool_map(void);
Yan Burman79aeacc2013-02-07 02:25:19 +0000612void mlx4_en_update_loopback_state(struct net_device *dev,
613 netdev_features_t features);
614
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700615void mlx4_en_destroy_netdev(struct net_device *dev);
616int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
617 struct mlx4_en_port_profile *prof);
618
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800619int mlx4_en_start_port(struct net_device *dev);
Amir Vadai3484aac2013-01-30 23:07:11 +0000620void mlx4_en_stop_port(struct net_device *dev, int detach);
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800621
Eran Ben Elisha6fcd2732015-03-30 17:45:23 +0300622void mlx4_en_set_stats_bitmap(struct mlx4_dev *dev,
Matan Barak0b131562015-03-30 17:45:25 +0300623 struct mlx4_en_stats_bitmap *stats_bitmap,
624 u8 rx_ppp, u8 rx_pause,
625 u8 tx_ppp, u8 tx_pause);
Eran Ben Elishaffa88f32015-03-30 17:45:22 +0300626
Alexander Gullerfe0af032011-10-09 05:26:46 +0000627void mlx4_en_free_resources(struct mlx4_en_priv *priv);
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800628int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
629
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200630int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq,
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200631 int entries, int ring, enum cq_type mode, int node);
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200632void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq);
Alexander Guller76532d02011-10-09 05:26:31 +0000633int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
634 int cq_idx);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700635void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
636int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
637int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
638
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700639void mlx4_en_tx_irq(struct mlx4_cq *mcq);
Jason Wangf663dd92014-01-10 16:18:26 +0800640u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb,
Daniel Borkmann99932d42014-02-16 15:55:20 +0100641 void *accel_priv, select_queue_fallback_t fallback);
Stephen Hemminger613573252009-08-31 19:50:58 +0000642netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700643
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200644int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
645 struct mlx4_en_tx_ring **pring,
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200646 u32 size, u16 stride,
Ido Shamayd03a68f2013-12-19 21:20:14 +0200647 int node, int queue_index);
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200648void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
649 struct mlx4_en_tx_ring **pring);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700650int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
651 struct mlx4_en_tx_ring *ring,
Amir Vadai0e98b522012-04-04 21:33:24 +0000652 int cq, int user_prio);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700653void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
654 struct mlx4_en_tx_ring *ring);
Ido Shamay02512482014-02-21 12:39:17 +0200655void mlx4_en_set_num_rx_rings(struct mlx4_en_dev *mdev);
Ido Shamay07841f92015-04-30 17:32:46 +0300656void mlx4_en_recover_from_oom(struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700657int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200658 struct mlx4_en_rx_ring **pring,
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200659 u32 size, u16 stride, int node);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700660void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200661 struct mlx4_en_rx_ring **pring,
Thadeu Lima de Souza Cascardo68355f72012-02-06 08:39:49 +0000662 u32 size, u16 stride);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700663int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
664void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
665 struct mlx4_en_rx_ring *ring);
666int mlx4_en_process_rx_cq(struct net_device *dev,
667 struct mlx4_en_cq *cq,
668 int budget);
669int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
Eugenia Emantayev0276a332013-12-19 21:20:17 +0200670int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700671void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
Amir Vadai0e98b522012-04-04 21:33:24 +0000672 int is_tx, int rss, int qpn, int cqn, int user_prio,
673 struct mlx4_qp_context *context);
Yevgeny Petrilin966508f2009-04-20 04:30:03 +0000674void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700675int mlx4_en_map_buffer(struct mlx4_buf *buf);
676void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
Maor Gottlieb74194fb2015-10-15 14:44:39 +0300677int mlx4_en_change_mcast_lb(struct mlx4_en_priv *priv, struct mlx4_qp *qp,
678 int loopback);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700679void mlx4_en_calc_rx_buf(struct net_device *dev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700680int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
681void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
Hadar Hen Zioncabdc8ee2012-07-05 04:03:50 +0000682int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
683void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700684int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700685void mlx4_en_rx_irq(struct mlx4_cq *mcq);
686
687int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Jiri Pirkof1b553f2011-07-20 04:54:22 +0000688int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700689
690int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000691int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
692
Amir Vadai564c2742012-04-04 21:33:26 +0000693#ifdef CONFIG_MLX4_EN_DCB
694extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
Or Gerlitz540b3a32013-04-07 03:44:07 +0000695extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops;
Amir Vadai564c2742012-04-04 21:33:26 +0000696#endif
697
Amir Vadaid3179662012-12-02 03:49:23 +0000698int mlx4_en_setup_tc(struct net_device *dev, u8 up);
699
Amir Vadai1eb8c692012-07-18 22:33:52 +0000700#ifdef CONFIG_RFS_ACCEL
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200701void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv);
Amir Vadai1eb8c692012-07-18 22:33:52 +0000702#endif
703
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000704#define MLX4_EN_NUM_SELF_TEST 5
705void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000706void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700707
Saeed Mahameed7787fa62014-10-27 11:37:42 +0200708#define DEV_FEATURE_CHANGED(dev, new_features, feature) \
709 ((dev->features & feature) ^ (new_features & feature))
710
711int mlx4_en_reset_config(struct net_device *dev,
712 struct hwtstamp_config ts_config,
713 netdev_features_t new_features);
Matan Barak0b131562015-03-30 17:45:25 +0300714void mlx4_en_update_pfc_stats_bitmap(struct mlx4_dev *dev,
715 struct mlx4_en_stats_bitmap *stats_bitmap,
716 u8 rx_ppp, u8 rx_pause,
717 u8 tx_ppp, u8 tx_pause);
Moni Shoua5da03542015-02-03 16:48:34 +0200718int mlx4_en_netdev_event(struct notifier_block *this,
719 unsigned long event, void *ptr);
720
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700721/*
Amir Vadaiec693d42013-04-23 06:06:49 +0000722 * Functions for time stamping
723 */
724u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe);
725void mlx4_en_fill_hwtstamps(struct mlx4_en_dev *mdev,
726 struct skb_shared_hwtstamps *hwts,
727 u64 timestamp);
728void mlx4_en_init_timestamp(struct mlx4_en_dev *mdev);
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -0600729void mlx4_en_remove_timestamp(struct mlx4_en_dev *mdev);
Amir Vadaiec693d42013-04-23 06:06:49 +0000730
731/* Globals
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700732 */
733extern const struct ethtool_ops mlx4_en_ethtool_ops;
Joe Perches0a645e82010-07-10 07:22:46 +0000734
735
736
737/*
738 * printk / logging functions
739 */
740
Joe Perchesb9075fa2011-10-31 17:11:33 -0700741__printf(3, 4)
Joe Perches0c87b292014-09-22 10:40:22 -0700742void en_print(const char *level, const struct mlx4_en_priv *priv,
743 const char *format, ...);
Joe Perches0a645e82010-07-10 07:22:46 +0000744
Joe Perches1a91de22014-05-07 12:52:57 -0700745#define en_dbg(mlevel, priv, format, ...) \
746do { \
747 if (NETIF_MSG_##mlevel & (priv)->msg_enable) \
748 en_print(KERN_DEBUG, priv, format, ##__VA_ARGS__); \
Joe Perches0a645e82010-07-10 07:22:46 +0000749} while (0)
Joe Perches1a91de22014-05-07 12:52:57 -0700750#define en_warn(priv, format, ...) \
751 en_print(KERN_WARNING, priv, format, ##__VA_ARGS__)
752#define en_err(priv, format, ...) \
753 en_print(KERN_ERR, priv, format, ##__VA_ARGS__)
754#define en_info(priv, format, ...) \
755 en_print(KERN_INFO, priv, format, ##__VA_ARGS__)
Joe Perches0a645e82010-07-10 07:22:46 +0000756
Joe Perches1a91de22014-05-07 12:52:57 -0700757#define mlx4_err(mdev, format, ...) \
758 pr_err(DRV_NAME " %s: " format, \
759 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
760#define mlx4_info(mdev, format, ...) \
761 pr_info(DRV_NAME " %s: " format, \
762 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
763#define mlx4_warn(mdev, format, ...) \
764 pr_warn(DRV_NAME " %s: " format, \
765 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
Joe Perches0a645e82010-07-10 07:22:46 +0000766
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700767#endif