blob: e7a26f59438659b0957612551a1723eb0086792e [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Liad Kaufman553452e2015-04-16 17:21:12 +03008 * Copyright(c) 2007 - 2015 Intel Corporation. All rights reserved.
9 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Emmanuel Grumbach62d74762016-01-05 15:25:43 +020010 * Copyright(c) 2016 Intel Deutschland GmbH
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of version 2 of the GNU General Public License as
14 * published by the Free Software Foundation.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
24 * USA
25 *
26 * The full GNU General Public License is included in this distribution
Emmanuel Grumbach410dc5a2013-02-18 09:22:28 +020027 * in the file called COPYING.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030028 *
29 * Contact Information:
Emmanuel Grumbachcb2f8272015-11-17 15:39:56 +020030 * Intel Linux Wireless <linuxwifi@intel.com>
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030031 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
32 *
33 * BSD LICENSE
34 *
Liad Kaufman553452e2015-04-16 17:21:12 +030035 * Copyright(c) 2005 - 2015 Intel Corporation. All rights reserved.
36 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Emmanuel Grumbach62d74762016-01-05 15:25:43 +020037 * Copyright(c) 2016 Intel Deutschland GmbH
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030038 * All rights reserved.
39 *
40 * Redistribution and use in source and binary forms, with or without
41 * modification, are permitted provided that the following conditions
42 * are met:
43 *
44 * * Redistributions of source code must retain the above copyright
45 * notice, this list of conditions and the following disclaimer.
46 * * Redistributions in binary form must reproduce the above copyright
47 * notice, this list of conditions and the following disclaimer in
48 * the documentation and/or other materials provided with the
49 * distribution.
50 * * Neither the name Intel Corporation nor the names of its
51 * contributors may be used to endorse or promote products derived
52 * from this software without specific prior written permission.
53 *
54 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
55 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
56 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
57 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
58 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
59 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
60 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
61 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
62 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
63 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
64 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65 *
66 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080067#include <linux/pci.h>
68#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070069#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070070#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020071#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070072#include <linux/bitops.h>
73#include <linux/gfp.h>
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +030074#include <linux/vmalloc.h>
Luca Coelhob3ff1272016-01-06 18:40:38 -020075#include <linux/pm_runtime.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070076
Johannes Berg82575102012-04-03 16:44:37 -070077#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030078#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070079#include "iwl-csr.h"
80#include "iwl-prph.h"
Emmanuel Grumbachcb6bb122015-01-25 10:36:31 +020081#include "iwl-scd.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070082#include "iwl-agn-hw.h"
Johannes Berg4d075002014-04-24 10:41:31 +020083#include "iwl-fw-error-dump.h"
Johannes Berg6468a012012-05-16 19:13:54 +020084#include "internal.h"
Liad Kaufman06d51e02014-11-23 13:56:21 +020085#include "iwl-fh.h"
Johannes Berg0439bb62012-03-05 11:24:45 -080086
Arik Nemtsovfe457732014-11-17 15:46:37 +020087/* extended range in FW SRAM */
88#define IWL_FW_MEM_EXTENDED_START 0x40000
89#define IWL_FW_MEM_EXTENDED_END 0x57FFF
90
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +030091static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans)
92{
93 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
94
95 if (!trans_pcie->fw_mon_page)
96 return;
97
98 dma_unmap_page(trans->dev, trans_pcie->fw_mon_phys,
99 trans_pcie->fw_mon_size, DMA_FROM_DEVICE);
100 __free_pages(trans_pcie->fw_mon_page,
101 get_order(trans_pcie->fw_mon_size));
102 trans_pcie->fw_mon_page = NULL;
103 trans_pcie->fw_mon_phys = 0;
104 trans_pcie->fw_mon_size = 0;
105}
106
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300107static void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans, u8 max_power)
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300108{
109 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Liad Kaufman553452e2015-04-16 17:21:12 +0300110 struct page *page = NULL;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300111 dma_addr_t phys;
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300112 u32 size = 0;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300113 u8 power;
114
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300115 if (!max_power) {
116 /* default max_power is maximum */
117 max_power = 26;
118 } else {
119 max_power += 11;
120 }
121
122 if (WARN(max_power > 26,
123 "External buffer size for monitor is too big %d, check the FW TLV\n",
124 max_power))
125 return;
126
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300127 if (trans_pcie->fw_mon_page) {
128 dma_sync_single_for_device(trans->dev, trans_pcie->fw_mon_phys,
129 trans_pcie->fw_mon_size,
130 DMA_FROM_DEVICE);
131 return;
132 }
133
134 phys = 0;
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300135 for (power = max_power; power >= 11; power--) {
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300136 int order;
137
138 size = BIT(power);
139 order = get_order(size);
140 page = alloc_pages(__GFP_COMP | __GFP_NOWARN | __GFP_ZERO,
141 order);
142 if (!page)
143 continue;
144
145 phys = dma_map_page(trans->dev, page, 0, PAGE_SIZE << order,
146 DMA_FROM_DEVICE);
147 if (dma_mapping_error(trans->dev, phys)) {
148 __free_pages(page, order);
Liad Kaufman553452e2015-04-16 17:21:12 +0300149 page = NULL;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300150 continue;
151 }
152 IWL_INFO(trans,
153 "Allocated 0x%08x bytes (order %d) for firmware monitor.\n",
154 size, order);
155 break;
156 }
157
Emmanuel Grumbach40a76902014-09-18 15:44:04 +0300158 if (WARN_ON_ONCE(!page))
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300159 return;
160
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300161 if (power != max_power)
162 IWL_ERR(trans,
163 "Sorry - debug buffer is only %luK while you requested %luK\n",
164 (unsigned long)BIT(power - 10),
165 (unsigned long)BIT(max_power - 10));
166
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300167 trans_pcie->fw_mon_page = page;
168 trans_pcie->fw_mon_phys = phys;
169 trans_pcie->fw_mon_size = size;
170}
171
Alexander Bondara812cba2014-02-18 16:45:00 +0100172static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
173{
174 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
175 ((reg & 0x0000ffff) | (2 << 28)));
176 return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
177}
178
179static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
180{
181 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
182 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
183 ((reg & 0x0000ffff) | (3 << 28)));
184}
185
Johannes Bergddaf5a52013-01-08 11:25:44 +0100186static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300187{
Dreyfuss, Haim66337b72015-06-04 11:45:33 +0300188 if (trans->cfg->apmg_not_supported)
Avri Altman95411d02015-05-11 11:04:34 +0300189 return;
190
Johannes Bergddaf5a52013-01-08 11:25:44 +0100191 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
192 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
193 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
194 ~APMG_PS_CTRL_MSK_PWR_SRC);
195 else
196 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
197 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
198 ~APMG_PS_CTRL_MSK_PWR_SRC);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300199}
200
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200201/* PCI registers */
202#define PCI_CFG_RETRY_TIMEOUT 0x041
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200203
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200204static void iwl_pcie_apm_config(struct iwl_trans *trans)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200205{
Johannes Berg20d3b642012-05-16 22:54:29 +0200206 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200207 u16 lctl;
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300208 u16 cap;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200209
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200210 /*
211 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
212 * Check if BIOS (or OS) enabled L1-ASPM on this device.
213 * If so (likely), disable L0S, so device moves directly L0->L1;
214 * costs negligible amount of power savings.
215 * If not (unlikely), enable L0S, so there is at least some
216 * power savings, even without L1.
217 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200218 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300219 if (lctl & PCI_EXP_LNKCTL_ASPM_L1)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200220 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300221 else
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200222 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700223 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300224
225 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_DEVCTL2, &cap);
226 trans->ltr_enabled = cap & PCI_EXP_DEVCTL2_LTR_EN;
227 dev_info(trans->dev, "L1 %sabled - LTR %sabled\n",
228 (lctl & PCI_EXP_LNKCTL_ASPM_L1) ? "En" : "Dis",
229 trans->ltr_enabled ? "En" : "Dis");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200230}
231
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200232/*
233 * Start up NIC's basic functionality after it has been reset
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200234 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200235 * NOTE: This does not load uCode nor start the embedded processor
236 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200237static int iwl_pcie_apm_init(struct iwl_trans *trans)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200238{
239 int ret = 0;
240 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
241
242 /*
243 * Use "set_bit" below rather than "write", to preserve any hardware
244 * bits already set by default after reset.
245 */
246
247 /* Disable L0S exit timer (platform NMI Work/Around) */
Eran Hararye4a9f8c2013-12-22 08:06:34 +0200248 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
249 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
250 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200251
252 /*
253 * Disable L0s without affecting L1;
254 * don't wait for ICH L0s (ICH bug W/A)
255 */
256 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200257 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200258
259 /* Set FH wait threshold to maximum (HW error during stress W/A) */
260 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
261
262 /*
263 * Enable HAP INTA (interrupt from management bus) to
264 * wake device's PCI Express link L1a -> L0s
265 */
266 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200267 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200268
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200269 iwl_pcie_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200270
271 /* Configure analog phase-lock-loop before activating to D0A */
Johannes Berg77d76932016-04-12 12:36:01 +0200272 if (trans->cfg->base_params->pll_cfg)
273 iwl_set_bit(trans, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200274
275 /*
276 * Set "initialization complete" bit to move adapter from
277 * D0U* --> D0A* (powered-up active) state.
278 */
279 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
280
281 /*
282 * Wait for clock stabilization; once stabilized, access to
283 * device-internal resources is supported, e.g. iwl_write_prph()
284 * and accesses to uCode SRAM.
285 */
286 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200287 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
288 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200289 if (ret < 0) {
290 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
291 goto out;
292 }
293
Emmanuel Grumbach2d93aee2013-12-24 14:15:41 +0200294 if (trans->cfg->host_interrupt_operation_mode) {
295 /*
296 * This is a bit of an abuse - This is needed for 7260 / 3160
297 * only check host_interrupt_operation_mode even if this is
298 * not related to host_interrupt_operation_mode.
299 *
300 * Enable the oscillator to count wake up time for L1 exit. This
301 * consumes slightly more power (100uA) - but allows to be sure
302 * that we wake up from L1 on time.
303 *
304 * This looks weird: read twice the same register, discard the
305 * value, set a bit, and yet again, read that same register
306 * just to discard the value. But that's the way the hardware
307 * seems to like it.
308 */
309 iwl_read_prph(trans, OSC_CLK);
310 iwl_read_prph(trans, OSC_CLK);
311 iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
312 iwl_read_prph(trans, OSC_CLK);
313 iwl_read_prph(trans, OSC_CLK);
314 }
315
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200316 /*
317 * Enable DMA clock and wait for it to stabilize.
318 *
Eran Harary3073d8c2013-12-29 14:09:59 +0200319 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
320 * bits do not disable clocks. This preserves any hardware
321 * bits already set by default in "CLK_CTRL_REG" after reset.
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200322 */
Avri Altman95411d02015-05-11 11:04:34 +0300323 if (!trans->cfg->apmg_not_supported) {
Eran Harary3073d8c2013-12-29 14:09:59 +0200324 iwl_write_prph(trans, APMG_CLK_EN_REG,
325 APMG_CLK_VAL_DMA_CLK_RQT);
326 udelay(20);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200327
Eran Harary3073d8c2013-12-29 14:09:59 +0200328 /* Disable L1-Active */
329 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
330 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200331
Eran Harary3073d8c2013-12-29 14:09:59 +0200332 /* Clear the interrupt in APMG if the NIC is in RFKILL */
333 iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
334 APMG_RTC_INT_STT_RFKILL);
335 }
Emmanuel Grumbach889b1692013-07-25 13:14:34 +0300336
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200337 set_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200338
339out:
340 return ret;
341}
342
Alexander Bondara812cba2014-02-18 16:45:00 +0100343/*
344 * Enable LP XTAL to avoid HW bug where device may consume much power if
345 * FW is not loaded after device reset. LP XTAL is disabled by default
346 * after device HW reset. Do it only if XTAL is fed by internal source.
347 * Configure device's "persistence" mode to avoid resetting XTAL again when
348 * SHRD_HW_RST occurs in S3.
349 */
350static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
351{
352 int ret;
353 u32 apmg_gp1_reg;
354 u32 apmg_xtal_cfg_reg;
355 u32 dl_cfg_reg;
356
357 /* Force XTAL ON */
358 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
359 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
360
361 /* Reset entire device - do controller reset (results in SHRD_HW_RST) */
362 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Johannes Bergb7a08b22016-04-13 10:24:59 +0200363 usleep_range(1000, 2000);
Alexander Bondara812cba2014-02-18 16:45:00 +0100364
365 /*
366 * Set "initialization complete" bit to move adapter from
367 * D0U* --> D0A* (powered-up active) state.
368 */
369 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
370
371 /*
372 * Wait for clock stabilization; once stabilized, access to
373 * device-internal resources is possible.
374 */
375 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
376 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
377 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
378 25000);
379 if (WARN_ON(ret < 0)) {
380 IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n");
381 /* Release XTAL ON request */
382 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
383 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
384 return;
385 }
386
387 /*
388 * Clear "disable persistence" to avoid LP XTAL resetting when
389 * SHRD_HW_RST is applied in S3.
390 */
391 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
392 APMG_PCIDEV_STT_VAL_PERSIST_DIS);
393
394 /*
395 * Force APMG XTAL to be active to prevent its disabling by HW
396 * caused by APMG idle state.
397 */
398 apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
399 SHR_APMG_XTAL_CFG_REG);
400 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
401 apmg_xtal_cfg_reg |
402 SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
403
404 /*
405 * Reset entire device again - do controller reset (results in
406 * SHRD_HW_RST). Turn MAC off before proceeding.
407 */
408 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Johannes Bergb7a08b22016-04-13 10:24:59 +0200409 usleep_range(1000, 2000);
Alexander Bondara812cba2014-02-18 16:45:00 +0100410
411 /* Enable LP XTAL by indirect access through CSR */
412 apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
413 iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
414 SHR_APMG_GP1_WF_XTAL_LP_EN |
415 SHR_APMG_GP1_CHICKEN_BIT_SELECT);
416
417 /* Clear delay line clock power up */
418 dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
419 iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
420 ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);
421
422 /*
423 * Enable persistence mode to avoid LP XTAL resetting when
424 * SHRD_HW_RST is applied in S3.
425 */
426 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
427 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
428
429 /*
430 * Clear "initialization complete" bit to move adapter from
431 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
432 */
433 iwl_clear_bit(trans, CSR_GP_CNTRL,
434 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
435
436 /* Activates XTAL resources monitor */
437 __iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
438 CSR_MONITOR_XTAL_RESOURCES);
439
440 /* Release XTAL ON request */
441 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
442 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
443 udelay(10);
444
445 /* Release APMG XTAL */
446 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
447 apmg_xtal_cfg_reg &
448 ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
449}
450
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200451static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200452{
453 int ret = 0;
454
455 /* stop device's busmaster DMA activity */
456 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
457
458 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200459 CSR_RESET_REG_FLAG_MASTER_DISABLED,
460 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +0300461 if (ret < 0)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200462 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
463
464 IWL_DEBUG_INFO(trans, "stop master\n");
465
466 return ret;
467}
468
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200469static void iwl_pcie_apm_stop(struct iwl_trans *trans, bool op_mode_leave)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200470{
471 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
472
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200473 if (op_mode_leave) {
474 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
475 iwl_pcie_apm_init(trans);
476
477 /* inform ME that we are leaving */
478 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_7000)
479 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
480 APMG_PCIDEV_STT_VAL_WAKE_ME);
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300481 else if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) {
482 iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
483 CSR_RESET_LINK_PWR_MGMT_DISABLED);
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200484 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
485 CSR_HW_IF_CONFIG_REG_PREPARE |
486 CSR_HW_IF_CONFIG_REG_ENABLE_PME);
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300487 mdelay(1);
488 iwl_clear_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
489 CSR_RESET_LINK_PWR_MGMT_DISABLED);
490 }
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200491 mdelay(5);
492 }
493
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200494 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200495
496 /* Stop device's DMA activity */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200497 iwl_pcie_apm_stop_master(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200498
Alexander Bondara812cba2014-02-18 16:45:00 +0100499 if (trans->cfg->lp_xtal_workaround) {
500 iwl_pcie_apm_lp_xtal_enable(trans);
501 return;
502 }
503
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200504 /* Reset the entire device */
505 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Johannes Bergb7a08b22016-04-13 10:24:59 +0200506 usleep_range(1000, 2000);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200507
508 /*
509 * Clear "initialization complete" bit to move adapter from
510 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
511 */
512 iwl_clear_bit(trans, CSR_GP_CNTRL,
513 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
514}
515
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200516static int iwl_pcie_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300517{
Johannes Berg7b114882012-02-05 13:55:11 -0800518 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300519
520 /* nic_init */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200521 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200522 iwl_pcie_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300523
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200524 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300525
Avri Altman95411d02015-05-11 11:04:34 +0300526 iwl_pcie_set_pwr(trans, false);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300527
Johannes Bergecdb9752012-03-06 13:31:03 -0800528 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300529
530 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200531 iwl_pcie_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300532
533 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200534 if (iwl_pcie_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300535 return -ENOMEM;
536
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700537 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300538 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200539 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200540 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300541 }
542
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300543 return 0;
544}
545
546#define HW_READY_TIMEOUT (50)
547
548/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200549static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300550{
551 int ret;
552
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200553 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200554 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300555
556 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200557 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200558 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
559 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
560 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300561
Emmanuel Grumbach6a08f512014-11-04 20:16:00 +0200562 if (ret >= 0)
563 iwl_set_bit(trans, CSR_MBOX_SET_REG, CSR_MBOX_SET_REG_OS_ALIVE);
564
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700565 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300566 return ret;
567}
568
569/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200570static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300571{
572 int ret;
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300573 int t = 0;
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300574 int iter;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300575
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700576 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300577
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200578 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200579 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300580 if (ret >= 0)
581 return 0;
582
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300583 iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
584 CSR_RESET_LINK_PWR_MGMT_DISABLED);
Johannes Berg192185d2016-04-13 10:31:14 +0200585 usleep_range(1000, 2000);
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300586
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300587 for (iter = 0; iter < 10; iter++) {
588 /* If HW is not ready, prepare the conditions to check again */
589 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
590 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300591
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300592 do {
593 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbach03a19cb2015-10-21 19:55:32 +0300594 if (ret >= 0)
595 return 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300596
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300597 usleep_range(200, 1000);
598 t += 200;
599 } while (t < 150000);
600 msleep(25);
601 }
602
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +0300603 IWL_ERR(trans, "Couldn't prepare the card\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300604
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300605 return ret;
606}
607
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200608/*
609 * ucode
610 */
Sara Sharon564cdce2016-06-22 19:25:46 +0300611static void iwl_pcie_load_firmware_chunk_fh(struct iwl_trans *trans,
612 u32 dst_addr, dma_addr_t phy_addr,
613 u32 byte_cnt)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200614{
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200615 iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
616 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200617
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200618 iwl_write32(trans, FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
619 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200620
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200621 iwl_write32(trans, FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
622 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200623
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200624 iwl_write32(trans, FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
625 (iwl_get_dma_hi_addr(phy_addr)
626 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200627
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200628 iwl_write32(trans, FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
629 BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM) |
630 BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX) |
631 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
632
633 iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
634 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
635 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
636 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Sara Sharon564cdce2016-06-22 19:25:46 +0300637}
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200638
Sara Sharon564cdce2016-06-22 19:25:46 +0300639static void iwl_pcie_load_firmware_chunk_tfh(struct iwl_trans *trans,
640 u32 dst_addr, dma_addr_t phy_addr,
641 u32 byte_cnt)
642{
643 /* Stop DMA channel */
644 iwl_write32(trans, TFH_SRV_DMA_CHNL0_CTRL, 0);
645
646 /* Configure SRAM address */
647 iwl_write32(trans, TFH_SRV_DMA_CHNL0_SRAM_ADDR,
648 dst_addr);
649
650 /* Configure DRAM address - 64 bit */
651 iwl_write64(trans, TFH_SRV_DMA_CHNL0_DRAM_ADDR, phy_addr);
652
653 /* Configure byte count to transfer */
654 iwl_write32(trans, TFH_SRV_DMA_CHNL0_BC, byte_cnt);
655
656 /* Enable the DRAM2SRAM to start */
657 iwl_write32(trans, TFH_SRV_DMA_CHNL0_CTRL, TFH_SRV_DMA_SNOOP |
658 TFH_SRV_DMA_TO_DRIVER |
659 TFH_SRV_DMA_START);
660}
661
662static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans,
663 u32 dst_addr, dma_addr_t phy_addr,
664 u32 byte_cnt)
665{
666 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
667 unsigned long flags;
668 int ret;
669
670 trans_pcie->ucode_write_complete = false;
671
672 if (!iwl_trans_grab_nic_access(trans, &flags))
673 return -EIO;
674
675 if (trans->cfg->use_tfh)
676 iwl_pcie_load_firmware_chunk_tfh(trans, dst_addr, phy_addr,
677 byte_cnt);
678 else
679 iwl_pcie_load_firmware_chunk_fh(trans, dst_addr, phy_addr,
680 byte_cnt);
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200681 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200682
Johannes Berg13df1aa2012-03-06 13:31:00 -0800683 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
684 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200685 if (!ret) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200686 IWL_ERR(trans, "Failed to load firmware chunk!\n");
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200687 return -ETIMEDOUT;
688 }
689
690 return 0;
691}
692
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200693static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
Johannes Berg83f84d72012-09-10 11:50:18 +0200694 const struct fw_desc *section)
695{
696 u8 *v_addr;
697 dma_addr_t p_addr;
Liad Kaufmanbaa21e82014-12-02 14:28:45 +0200698 u32 offset, chunk_sz = min_t(u32, FH_MEM_TB_MAX_LENGTH, section->len);
Johannes Berg83f84d72012-09-10 11:50:18 +0200699 int ret = 0;
700
701 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
702 section_num);
703
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300704 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
705 GFP_KERNEL | __GFP_NOWARN);
706 if (!v_addr) {
707 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
708 chunk_sz = PAGE_SIZE;
709 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
710 &p_addr, GFP_KERNEL);
711 if (!v_addr)
712 return -ENOMEM;
713 }
Johannes Berg83f84d72012-09-10 11:50:18 +0200714
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300715 for (offset = 0; offset < section->len; offset += chunk_sz) {
Arik Nemtsovfe457732014-11-17 15:46:37 +0200716 u32 copy_size, dst_addr;
717 bool extended_addr = false;
Johannes Berg83f84d72012-09-10 11:50:18 +0200718
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300719 copy_size = min_t(u32, chunk_sz, section->len - offset);
Arik Nemtsovfe457732014-11-17 15:46:37 +0200720 dst_addr = section->offset + offset;
721
722 if (dst_addr >= IWL_FW_MEM_EXTENDED_START &&
723 dst_addr <= IWL_FW_MEM_EXTENDED_END)
724 extended_addr = true;
725
726 if (extended_addr)
727 iwl_set_bits_prph(trans, LMPM_CHICK,
728 LMPM_CHICK_EXTENDED_ADDR_SPACE);
Johannes Berg83f84d72012-09-10 11:50:18 +0200729
730 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
Arik Nemtsovfe457732014-11-17 15:46:37 +0200731 ret = iwl_pcie_load_firmware_chunk(trans, dst_addr, p_addr,
732 copy_size);
733
734 if (extended_addr)
735 iwl_clear_bits_prph(trans, LMPM_CHICK,
736 LMPM_CHICK_EXTENDED_ADDR_SPACE);
737
Johannes Berg83f84d72012-09-10 11:50:18 +0200738 if (ret) {
739 IWL_ERR(trans,
740 "Could not load the [%d] uCode section\n",
741 section_num);
742 break;
743 }
744 }
745
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300746 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
Johannes Berg83f84d72012-09-10 11:50:18 +0200747 return ret;
748}
749
Eran Harary16bc1192015-03-03 13:53:28 +0200750/*
751 * Driver Takes the ownership on secure machine before FW load
752 * and prevent race with the BT load.
753 * W/A for ROM bug. (should be remove in the next Si step)
754 */
755static int iwl_pcie_rsa_race_bug_wa(struct iwl_trans *trans)
756{
757 u32 val, loop = 1000;
758
Eran Harary1e167072015-03-19 13:01:07 +0200759 /*
760 * Check the RSA semaphore is accessible.
761 * If the HW isn't locked and the rsa semaphore isn't accessible,
762 * we are in trouble.
763 */
Eran Harary16bc1192015-03-03 13:53:28 +0200764 val = iwl_read_prph(trans, PREG_AUX_BUS_WPROT_0);
765 if (val & (BIT(1) | BIT(17))) {
Emmanuel Grumbach9fc515b2016-03-10 13:07:17 +0200766 IWL_DEBUG_INFO(trans,
767 "can't access the RSA semaphore it is write protected\n");
Eran Harary16bc1192015-03-03 13:53:28 +0200768 return 0;
769 }
770
771 /* take ownership on the AUX IF */
772 iwl_write_prph(trans, WFPM_CTRL_REG, WFPM_AUX_CTL_AUX_IF_MAC_OWNER_MSK);
773 iwl_write_prph(trans, AUX_MISC_MASTER1_EN, AUX_MISC_MASTER1_EN_SBE_MSK);
774
775 do {
776 iwl_write_prph(trans, AUX_MISC_MASTER1_SMPHR_STATUS, 0x1);
777 val = iwl_read_prph(trans, AUX_MISC_MASTER1_SMPHR_STATUS);
778 if (val == 0x1) {
779 iwl_write_prph(trans, RSA_ENABLE, 0);
780 return 0;
781 }
782
783 udelay(10);
784 loop--;
785 } while (loop > 0);
786
787 IWL_ERR(trans, "Failed to take ownership on secure machine\n");
788 return -EIO;
789}
790
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200791static int iwl_pcie_load_cpu_sections_8000(struct iwl_trans *trans,
792 const struct fw_img *image,
793 int cpu,
794 int *first_ucode_section)
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300795{
796 int shift_param;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200797 int i, ret = 0, sec_num = 0x1;
798 u32 val, last_read_idx = 0;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300799
800 if (cpu == 1) {
801 shift_param = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200802 *first_ucode_section = 0;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300803 } else {
804 shift_param = 16;
Eran Harary034846c2014-01-29 08:10:17 +0200805 (*first_ucode_section)++;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300806 }
807
Sara Sharoneef187a2016-10-25 11:38:31 +0300808 for (i = *first_ucode_section; i < image->num_sec; i++) {
Eran Harary034846c2014-01-29 08:10:17 +0200809 last_read_idx = i;
810
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300811 /*
812 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
813 * CPU1 to CPU2.
814 * PAGING_SEPARATOR_SECTION delimiter - separate between
815 * CPU2 non paged to CPU2 paging sec.
816 */
Eran Harary034846c2014-01-29 08:10:17 +0200817 if (!image->sec[i].data ||
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300818 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
819 image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
Eran Harary034846c2014-01-29 08:10:17 +0200820 IWL_DEBUG_FW(trans,
821 "Break since Data not valid or Empty section, sec = %d\n",
822 i);
Eran Harary189fa2f2014-01-23 16:26:32 +0200823 break;
Eran Harary034846c2014-01-29 08:10:17 +0200824 }
825
Eran Harary189fa2f2014-01-23 16:26:32 +0200826 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
827 if (ret)
828 return ret;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200829
Sara Sharond6a2c5c2016-06-29 12:08:48 +0300830 /* Notify ucode of loaded section number and status */
831 if (trans->cfg->use_tfh) {
832 val = iwl_read_prph(trans, UREG_UCODE_LOAD_STATUS);
833 val = val | (sec_num << shift_param);
834 iwl_write_prph(trans, UREG_UCODE_LOAD_STATUS, val);
835 } else {
836 val = iwl_read_direct32(trans, FH_UCODE_LOAD_STATUS);
837 val = val | (sec_num << shift_param);
838 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, val);
839 }
Eran Hararydcab8ec2014-10-19 12:20:14 +0200840 sec_num = (sec_num << 1) | 0x1;
Eran Harary189fa2f2014-01-23 16:26:32 +0200841 }
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300842
Eran Harary034846c2014-01-29 08:10:17 +0200843 *first_ucode_section = last_read_idx;
844
Emmanuel Grumbach2aabdbd2016-06-08 23:07:31 +0300845 iwl_enable_interrupts(trans);
846
Sara Sharond6a2c5c2016-06-29 12:08:48 +0300847 if (trans->cfg->use_tfh) {
848 if (cpu == 1)
849 iwl_write_prph(trans, UREG_UCODE_LOAD_STATUS,
850 0xFFFF);
851 else
852 iwl_write_prph(trans, UREG_UCODE_LOAD_STATUS,
853 0xFFFFFFFF);
854 } else {
855 if (cpu == 1)
856 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS,
857 0xFFFF);
858 else
859 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS,
860 0xFFFFFFFF);
861 }
Eran Hararyafb88912015-01-20 15:37:34 +0200862
Eran Harary189fa2f2014-01-23 16:26:32 +0200863 return 0;
864}
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300865
Eran Harary189fa2f2014-01-23 16:26:32 +0200866static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
867 const struct fw_img *image,
Eran Harary034846c2014-01-29 08:10:17 +0200868 int cpu,
869 int *first_ucode_section)
Eran Harary189fa2f2014-01-23 16:26:32 +0200870{
Eran Harary189fa2f2014-01-23 16:26:32 +0200871 int i, ret = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200872 u32 last_read_idx = 0;
Eran Harary189fa2f2014-01-23 16:26:32 +0200873
Kirtika Ruchandani3ce4a032016-11-08 21:50:48 -0800874 if (cpu == 1)
Eran Harary034846c2014-01-29 08:10:17 +0200875 *first_ucode_section = 0;
Kirtika Ruchandani3ce4a032016-11-08 21:50:48 -0800876 else
Eran Harary034846c2014-01-29 08:10:17 +0200877 (*first_ucode_section)++;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300878
Sara Sharoneef187a2016-10-25 11:38:31 +0300879 for (i = *first_ucode_section; i < image->num_sec; i++) {
Eran Harary034846c2014-01-29 08:10:17 +0200880 last_read_idx = i;
881
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300882 /*
883 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
884 * CPU1 to CPU2.
885 * PAGING_SEPARATOR_SECTION delimiter - separate between
886 * CPU2 non paged to CPU2 paging sec.
887 */
Eran Harary034846c2014-01-29 08:10:17 +0200888 if (!image->sec[i].data ||
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300889 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
890 image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
Eran Harary034846c2014-01-29 08:10:17 +0200891 IWL_DEBUG_FW(trans,
892 "Break since Data not valid or Empty section, sec = %d\n",
893 i);
Eran Harary189fa2f2014-01-23 16:26:32 +0200894 break;
Eran Harary034846c2014-01-29 08:10:17 +0200895 }
896
Eran Harary189fa2f2014-01-23 16:26:32 +0200897 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
898 if (ret)
899 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300900 }
901
Eran Harary034846c2014-01-29 08:10:17 +0200902 *first_ucode_section = last_read_idx;
903
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300904 return 0;
905}
906
Liad Kaufman09e350f2014-11-17 11:41:07 +0200907static void iwl_pcie_apply_destination(struct iwl_trans *trans)
908{
909 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
910 const struct iwl_fw_dbg_dest_tlv *dest = trans->dbg_dest_tlv;
911 int i;
912
913 if (dest->version)
914 IWL_ERR(trans,
915 "DBG DEST version is %d - expect issues\n",
916 dest->version);
917
918 IWL_INFO(trans, "Applying debug destination %s\n",
919 get_fw_dbg_mode_string(dest->monitor_mode));
920
921 if (dest->monitor_mode == EXTERNAL_MODE)
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300922 iwl_pcie_alloc_fw_monitor(trans, dest->size_power);
Liad Kaufman09e350f2014-11-17 11:41:07 +0200923 else
924 IWL_WARN(trans, "PCI should have external buffer debug\n");
925
926 for (i = 0; i < trans->dbg_dest_reg_num; i++) {
927 u32 addr = le32_to_cpu(dest->reg_ops[i].addr);
928 u32 val = le32_to_cpu(dest->reg_ops[i].val);
929
930 switch (dest->reg_ops[i].op) {
931 case CSR_ASSIGN:
932 iwl_write32(trans, addr, val);
933 break;
934 case CSR_SETBIT:
935 iwl_set_bit(trans, addr, BIT(val));
936 break;
937 case CSR_CLEARBIT:
938 iwl_clear_bit(trans, addr, BIT(val));
939 break;
940 case PRPH_ASSIGN:
941 iwl_write_prph(trans, addr, val);
942 break;
943 case PRPH_SETBIT:
944 iwl_set_bits_prph(trans, addr, BIT(val));
945 break;
946 case PRPH_CLEARBIT:
947 iwl_clear_bits_prph(trans, addr, BIT(val));
948 break;
Haim Dreyfuss869f3b12015-07-20 14:16:21 +0300949 case PRPH_BLOCKBIT:
950 if (iwl_read_prph(trans, addr) & BIT(val)) {
951 IWL_ERR(trans,
952 "BIT(%u) in address 0x%x is 1, stopping FW configuration\n",
953 val, addr);
954 goto monitor;
955 }
956 break;
Liad Kaufman09e350f2014-11-17 11:41:07 +0200957 default:
958 IWL_ERR(trans, "FW debug - unknown OP %d\n",
959 dest->reg_ops[i].op);
960 break;
961 }
962 }
963
Haim Dreyfuss869f3b12015-07-20 14:16:21 +0300964monitor:
Liad Kaufman09e350f2014-11-17 11:41:07 +0200965 if (dest->monitor_mode == EXTERNAL_MODE && trans_pcie->fw_mon_size) {
966 iwl_write_prph(trans, le32_to_cpu(dest->base_reg),
967 trans_pcie->fw_mon_phys >> dest->base_shift);
Emmanuel Grumbach62d74762016-01-05 15:25:43 +0200968 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
969 iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
970 (trans_pcie->fw_mon_phys +
971 trans_pcie->fw_mon_size - 256) >>
972 dest->end_shift);
973 else
974 iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
975 (trans_pcie->fw_mon_phys +
976 trans_pcie->fw_mon_size) >>
977 dest->end_shift);
Liad Kaufman09e350f2014-11-17 11:41:07 +0200978 }
979}
980
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200981static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
Johannes Berg0692fe42012-03-06 13:30:37 -0800982 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200983{
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300984 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Eran Harary189fa2f2014-01-23 16:26:32 +0200985 int ret = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200986 int first_ucode_section;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200987
Eran Hararydcab8ec2014-10-19 12:20:14 +0200988 IWL_DEBUG_FW(trans, "working with %s CPU\n",
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300989 image->is_dual_cpus ? "Dual" : "Single");
990
Eran Hararydcab8ec2014-10-19 12:20:14 +0200991 /* load to FW the binary non secured sections of CPU1 */
992 ret = iwl_pcie_load_cpu_sections(trans, image, 1, &first_ucode_section);
993 if (ret)
994 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300995
996 if (image->is_dual_cpus) {
Eran Harary189fa2f2014-01-23 16:26:32 +0200997 /* set CPU2 header address */
998 iwl_write_prph(trans,
999 LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
1000 LMPM_SECURE_CPU2_HDR_MEM_SPACE);
Eran Hararye2d6f4e2013-10-02 13:53:40 +03001001
Eran Harary189fa2f2014-01-23 16:26:32 +02001002 /* load to FW the binary sections of CPU2 */
Eran Hararydcab8ec2014-10-19 12:20:14 +02001003 ret = iwl_pcie_load_cpu_sections(trans, image, 2,
1004 &first_ucode_section);
Eran Harary189fa2f2014-01-23 16:26:32 +02001005 if (ret)
1006 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +03001007 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001008
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03001009 /* supported for 7000 only for the moment */
1010 if (iwlwifi_mod_params.fw_monitor &&
1011 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) {
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +03001012 iwl_pcie_alloc_fw_monitor(trans, 0);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03001013
1014 if (trans_pcie->fw_mon_size) {
1015 iwl_write_prph(trans, MON_BUFF_BASE_ADDR,
1016 trans_pcie->fw_mon_phys >> 4);
1017 iwl_write_prph(trans, MON_BUFF_END_ADDR,
1018 (trans_pcie->fw_mon_phys +
1019 trans_pcie->fw_mon_size) >> 4);
1020 }
Liad Kaufman09e350f2014-11-17 11:41:07 +02001021 } else if (trans->dbg_dest_tlv) {
1022 iwl_pcie_apply_destination(trans);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03001023 }
1024
Emmanuel Grumbach2aabdbd2016-06-08 23:07:31 +03001025 iwl_enable_interrupts(trans);
1026
Eran Hararye12ba842013-12-02 12:18:10 +02001027 /* release CPU reset */
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +02001028 iwl_write32(trans, CSR_RESET, 0);
Eran Hararye12ba842013-12-02 12:18:10 +02001029
Eran Hararydcab8ec2014-10-19 12:20:14 +02001030 return 0;
1031}
Eran Harary189fa2f2014-01-23 16:26:32 +02001032
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +02001033static int iwl_pcie_load_given_ucode_8000(struct iwl_trans *trans,
1034 const struct fw_img *image)
Eran Hararydcab8ec2014-10-19 12:20:14 +02001035{
1036 int ret = 0;
1037 int first_ucode_section;
Eran Hararydcab8ec2014-10-19 12:20:14 +02001038
1039 IWL_DEBUG_FW(trans, "working with %s CPU\n",
1040 image->is_dual_cpus ? "Dual" : "Single");
1041
Emmanuel Grumbacha2227ce2015-02-04 16:35:03 +02001042 if (trans->dbg_dest_tlv)
1043 iwl_pcie_apply_destination(trans);
1044
Eran Harary16bc1192015-03-03 13:53:28 +02001045 /* TODO: remove in the next Si step */
1046 ret = iwl_pcie_rsa_race_bug_wa(trans);
1047 if (ret)
1048 return ret;
1049
Eran Hararydcab8ec2014-10-19 12:20:14 +02001050 /* configure the ucode to be ready to get the secured image */
1051 /* release CPU reset */
1052 iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
1053
1054 /* load to FW the binary Secured sections of CPU1 */
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +02001055 ret = iwl_pcie_load_cpu_sections_8000(trans, image, 1,
1056 &first_ucode_section);
Eran Hararydcab8ec2014-10-19 12:20:14 +02001057 if (ret)
1058 return ret;
1059
1060 /* load to FW the binary sections of CPU2 */
Emmanuel Grumbach47dbab22015-04-28 21:32:47 +03001061 return iwl_pcie_load_cpu_sections_8000(trans, image, 2,
1062 &first_ucode_section);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001063}
1064
Sara Sharon727c02d2016-10-26 14:28:23 +03001065static bool iwl_trans_check_hw_rf_kill(struct iwl_trans *trans)
1066{
1067 bool hw_rfkill = iwl_is_rfkill_set(trans);
1068
1069 if (hw_rfkill)
1070 set_bit(STATUS_RFKILL, &trans->status);
1071 else
1072 clear_bit(STATUS_RFKILL, &trans->status);
1073
1074 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1075
1076 return hw_rfkill;
1077}
1078
Haim Dreyfuss7ca00402016-12-12 13:57:02 +02001079struct iwl_causes_list {
1080 u32 cause_num;
1081 u32 mask_reg;
1082 u8 addr;
1083};
1084
1085static struct iwl_causes_list causes_list[] = {
1086 {MSIX_FH_INT_CAUSES_D2S_CH0_NUM, CSR_MSIX_FH_INT_MASK_AD, 0},
1087 {MSIX_FH_INT_CAUSES_D2S_CH1_NUM, CSR_MSIX_FH_INT_MASK_AD, 0x1},
1088 {MSIX_FH_INT_CAUSES_S2D, CSR_MSIX_FH_INT_MASK_AD, 0x3},
1089 {MSIX_FH_INT_CAUSES_FH_ERR, CSR_MSIX_FH_INT_MASK_AD, 0x5},
1090 {MSIX_HW_INT_CAUSES_REG_ALIVE, CSR_MSIX_HW_INT_MASK_AD, 0x10},
1091 {MSIX_HW_INT_CAUSES_REG_WAKEUP, CSR_MSIX_HW_INT_MASK_AD, 0x11},
1092 {MSIX_HW_INT_CAUSES_REG_CT_KILL, CSR_MSIX_HW_INT_MASK_AD, 0x16},
1093 {MSIX_HW_INT_CAUSES_REG_RF_KILL, CSR_MSIX_HW_INT_MASK_AD, 0x17},
1094 {MSIX_HW_INT_CAUSES_REG_PERIODIC, CSR_MSIX_HW_INT_MASK_AD, 0x18},
1095 {MSIX_HW_INT_CAUSES_REG_SW_ERR, CSR_MSIX_HW_INT_MASK_AD, 0x29},
1096 {MSIX_HW_INT_CAUSES_REG_SCD, CSR_MSIX_HW_INT_MASK_AD, 0x2A},
1097 {MSIX_HW_INT_CAUSES_REG_FH_TX, CSR_MSIX_HW_INT_MASK_AD, 0x2B},
1098 {MSIX_HW_INT_CAUSES_REG_HW_ERR, CSR_MSIX_HW_INT_MASK_AD, 0x2D},
1099 {MSIX_HW_INT_CAUSES_REG_HAP, CSR_MSIX_HW_INT_MASK_AD, 0x2E},
1100};
1101
1102static void iwl_pcie_map_non_rx_causes(struct iwl_trans *trans)
1103{
1104 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1105 int val = trans_pcie->def_irq | MSIX_NON_AUTO_CLEAR_CAUSE;
1106 int i;
1107
1108 /*
1109 * Access all non RX causes and map them to the default irq.
1110 * In case we are missing at least one interrupt vector,
1111 * the first interrupt vector will serve non-RX and FBQ causes.
1112 */
1113 for (i = 0; i < ARRAY_SIZE(causes_list); i++) {
1114 iwl_write8(trans, CSR_MSIX_IVAR(causes_list[i].addr), val);
1115 iwl_clear_bit(trans, causes_list[i].mask_reg,
1116 causes_list[i].cause_num);
1117 }
1118}
1119
1120static void iwl_pcie_map_rx_causes(struct iwl_trans *trans)
1121{
1122 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1123 u32 offset =
1124 trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS ? 1 : 0;
1125 u32 val, idx;
1126
1127 /*
1128 * The first RX queue - fallback queue, which is designated for
1129 * management frame, command responses etc, is always mapped to the
1130 * first interrupt vector. The other RX queues are mapped to
1131 * the other (N - 2) interrupt vectors.
1132 */
1133 val = BIT(MSIX_FH_INT_CAUSES_Q(0));
1134 for (idx = 1; idx < trans->num_rx_queues; idx++) {
1135 iwl_write8(trans, CSR_MSIX_RX_IVAR(idx),
1136 MSIX_FH_INT_CAUSES_Q(idx - offset));
1137 val |= BIT(MSIX_FH_INT_CAUSES_Q(idx));
1138 }
1139 iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD, ~val);
1140
1141 val = MSIX_FH_INT_CAUSES_Q(0);
1142 if (trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_NON_RX)
1143 val |= MSIX_NON_AUTO_CLEAR_CAUSE;
1144 iwl_write8(trans, CSR_MSIX_RX_IVAR(0), val);
1145
1146 if (trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS)
1147 iwl_write8(trans, CSR_MSIX_RX_IVAR(1), val);
1148}
1149
Haim Dreyfuss83730052016-12-13 12:40:34 +02001150static void iwl_pcie_conf_msix_hw(struct iwl_trans_pcie *trans_pcie)
Haim Dreyfuss7ca00402016-12-12 13:57:02 +02001151{
1152 struct iwl_trans *trans = trans_pcie->trans;
1153
1154 if (!trans_pcie->msix_enabled) {
1155 if (trans->cfg->mq_rx_supported)
1156 iwl_write_prph(trans, UREG_CHICK,
1157 UREG_CHICK_MSI_ENABLE);
1158 return;
1159 }
1160
1161 iwl_write_prph(trans, UREG_CHICK, UREG_CHICK_MSIX_ENABLE);
1162
1163 /*
1164 * Each cause from the causes list above and the RX causes is
1165 * represented as a byte in the IVAR table. The first nibble
1166 * represents the bound interrupt vector of the cause, the second
1167 * represents no auto clear for this cause. This will be set if its
1168 * interrupt vector is bound to serve other causes.
1169 */
1170 iwl_pcie_map_rx_causes(trans);
1171
1172 iwl_pcie_map_non_rx_causes(trans);
Haim Dreyfuss83730052016-12-13 12:40:34 +02001173}
Haim Dreyfuss7ca00402016-12-12 13:57:02 +02001174
Haim Dreyfuss83730052016-12-13 12:40:34 +02001175static void iwl_pcie_init_msix(struct iwl_trans_pcie *trans_pcie)
1176{
1177 struct iwl_trans *trans = trans_pcie->trans;
1178
1179 iwl_pcie_conf_msix_hw(trans_pcie);
1180
1181 if (!trans_pcie->msix_enabled)
1182 return;
1183
1184 trans_pcie->fh_init_mask = ~iwl_read32(trans, CSR_MSIX_FH_INT_MASK_AD);
Haim Dreyfuss7ca00402016-12-12 13:57:02 +02001185 trans_pcie->fh_mask = trans_pcie->fh_init_mask;
Haim Dreyfuss83730052016-12-13 12:40:34 +02001186 trans_pcie->hw_init_mask = ~iwl_read32(trans, CSR_MSIX_HW_INT_MASK_AD);
Haim Dreyfuss7ca00402016-12-12 13:57:02 +02001187 trans_pcie->hw_mask = trans_pcie->hw_init_mask;
1188}
1189
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001190static void _iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001191{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001192 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001193 bool hw_rfkill, was_hw_rfkill;
1194
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001195 lockdep_assert_held(&trans_pcie->mutex);
1196
1197 if (trans_pcie->is_down)
1198 return;
1199
1200 trans_pcie->is_down = true;
1201
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001202 was_hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001203
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001204 /* tell the device to stop sending interrupts */
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001205 iwl_disable_interrupts(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001206
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001207 /* device going down, Stop using ICT table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001208 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001209
1210 /*
1211 * If a HW restart happens during firmware loading,
1212 * then the firmware loading might call this function
1213 * and later it might be called again due to the
1214 * restart. So don't process again if the device is
1215 * already dead.
1216 */
Emmanuel Grumbach31b8b342014-11-02 15:48:09 +02001217 if (test_and_clear_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001218 IWL_DEBUG_INFO(trans,
1219 "DEVICE_ENABLED bit was set and is now cleared\n");
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001220 iwl_pcie_tx_stop(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001221 iwl_pcie_rx_stop(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001222
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001223 /* Power-down device's busmaster DMA clocks */
Avri Altman95411d02015-05-11 11:04:34 +03001224 if (!trans->cfg->apmg_not_supported) {
Avri Altman1aa02b52015-04-29 05:11:10 +03001225 iwl_write_prph(trans, APMG_CLK_DIS_REG,
1226 APMG_CLK_VAL_DMA_CLK_RQT);
1227 udelay(5);
1228 }
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001229 }
1230
1231 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001232 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +02001233 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001234
1235 /* Stop the device, and put it in low power state */
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +02001236 iwl_pcie_apm_stop(trans, false);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001237
Emmanuel Grumbach03d6c3b2014-12-03 10:39:07 +02001238 /* stop and reset the on-board processor */
1239 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Johannes Bergb7a08b22016-04-13 10:24:59 +02001240 usleep_range(1000, 2000);
Emmanuel Grumbach03d6c3b2014-12-03 10:39:07 +02001241
1242 /*
1243 * Upon stop, the APM issues an interrupt if HW RF kill is set.
1244 * This is a bug in certain verions of the hardware.
1245 * Certain devices also keep sending HW RF kill interrupt all
1246 * the time, unless the interrupt is ACKed even if the interrupt
1247 * should be masked. Re-ACK all the interrupts here.
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001248 */
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001249 iwl_disable_interrupts(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001250
Don Fry74fda972012-03-20 16:36:54 -07001251 /* clear all status bits */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001252 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1253 clear_bit(STATUS_INT_ENABLED, &trans->status);
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001254 clear_bit(STATUS_TPOWER_PMI, &trans->status);
1255 clear_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +02001256
1257 /*
1258 * Even if we stop the HW, we still want the RF kill
1259 * interrupt
1260 */
1261 iwl_enable_rfkill_int(trans);
1262
1263 /*
1264 * Check again since the RF kill state may have changed while
1265 * all the interrupts were disabled, in this case we couldn't
1266 * receive the RF kill interrupt and update the state in the
1267 * op_mode.
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001268 * Don't call the op_mode if the rkfill state hasn't changed.
1269 * This allows the op_mode to call stop_device from the rfkill
1270 * notification without endless recursion. Under very rare
1271 * circumstances, we might have a small recursion if the rfkill
1272 * state changed exactly now while we were called from stop_device.
1273 * This is very unlikely but can happen and is supported.
Arik Nemtsova4082842013-11-24 19:10:46 +02001274 */
1275 hw_rfkill = iwl_is_rfkill_set(trans);
1276 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001277 set_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +02001278 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001279 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001280 if (hw_rfkill != was_hw_rfkill)
Johannes Berg14cfca72014-02-25 20:50:53 +01001281 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbach655e5cf2014-11-30 17:06:11 +02001282
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001283 /* re-take ownership to prevent other users from stealing the device */
Emmanuel Grumbach655e5cf2014-11-30 17:06:11 +02001284 iwl_pcie_prepare_card_hw(trans);
Johannes Berg14cfca72014-02-25 20:50:53 +01001285}
1286
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001287static void iwl_pcie_synchronize_irqs(struct iwl_trans *trans)
1288{
1289 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1290
1291 if (trans_pcie->msix_enabled) {
1292 int i;
1293
Haim Dreyfuss496d83c2016-03-20 17:57:22 +02001294 for (i = 0; i < trans_pcie->alloc_vecs; i++)
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001295 synchronize_irq(trans_pcie->msix_entries[i].vector);
1296 } else {
1297 synchronize_irq(trans_pcie->pci_dev->irq);
1298 }
1299}
1300
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001301static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
1302 const struct fw_img *fw, bool run_in_rfkill)
1303{
1304 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1305 bool hw_rfkill;
1306 int ret;
1307
1308 /* This may fail if AMT took ownership of the device */
1309 if (iwl_pcie_prepare_card_hw(trans)) {
1310 IWL_WARN(trans, "Exit HW not ready\n");
1311 ret = -EIO;
1312 goto out;
1313 }
1314
1315 iwl_enable_rfkill_int(trans);
1316
1317 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1318
1319 /*
1320 * We enabled the RF-Kill interrupt and the handler may very
1321 * well be running. Disable the interrupts to make sure no other
1322 * interrupt can be fired.
1323 */
1324 iwl_disable_interrupts(trans);
1325
1326 /* Make sure it finished running */
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001327 iwl_pcie_synchronize_irqs(trans);
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001328
1329 mutex_lock(&trans_pcie->mutex);
1330
1331 /* If platform's RF_KILL switch is NOT set to KILL */
Sara Sharon727c02d2016-10-26 14:28:23 +03001332 hw_rfkill = iwl_trans_check_hw_rf_kill(trans);
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001333 if (hw_rfkill && !run_in_rfkill) {
1334 ret = -ERFKILL;
1335 goto out;
1336 }
1337
1338 /* Someone called stop_device, don't try to start_fw */
1339 if (trans_pcie->is_down) {
1340 IWL_WARN(trans,
1341 "Can't start_fw since the HW hasn't been started\n");
Anton Protopopov20aa99b2016-02-11 08:35:15 +02001342 ret = -EIO;
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001343 goto out;
1344 }
1345
1346 /* make sure rfkill handshake bits are cleared */
1347 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1348 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
1349 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1350
1351 /* clear (again), then enable host interrupts */
1352 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1353
1354 ret = iwl_pcie_nic_init(trans);
1355 if (ret) {
1356 IWL_ERR(trans, "Unable to init nic\n");
1357 goto out;
1358 }
1359
1360 /*
1361 * Now, we load the firmware and don't want to be interrupted, even
1362 * by the RF-Kill interrupt (hence mask all the interrupt besides the
1363 * FH_TX interrupt which is needed to load the firmware). If the
1364 * RF-Kill switch is toggled, we will find out after having loaded
1365 * the firmware and return the proper value to the caller.
1366 */
1367 iwl_enable_fw_load_int(trans);
1368
1369 /* really make sure rfkill handshake bits are cleared */
1370 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1371 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1372
1373 /* Load the given image to the HW */
1374 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1375 ret = iwl_pcie_load_given_ucode_8000(trans, fw);
1376 else
1377 ret = iwl_pcie_load_given_ucode(trans, fw);
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001378
1379 /* re-check RF-Kill state since we may have missed the interrupt */
Sara Sharon727c02d2016-10-26 14:28:23 +03001380 hw_rfkill = iwl_trans_check_hw_rf_kill(trans);
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001381 if (hw_rfkill && !run_in_rfkill)
1382 ret = -ERFKILL;
1383
1384out:
1385 mutex_unlock(&trans_pcie->mutex);
1386 return ret;
1387}
1388
1389static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
1390{
1391 iwl_pcie_reset_ict(trans);
1392 iwl_pcie_tx_start(trans, scd_addr);
1393}
1394
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001395static void iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power)
1396{
1397 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1398
1399 mutex_lock(&trans_pcie->mutex);
1400 _iwl_trans_pcie_stop_device(trans, low_power);
1401 mutex_unlock(&trans_pcie->mutex);
1402}
1403
Johannes Berg14cfca72014-02-25 20:50:53 +01001404void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state)
1405{
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001406 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1407 IWL_TRANS_GET_PCIE_TRANS(trans);
1408
1409 lockdep_assert_held(&trans_pcie->mutex);
1410
Johannes Berg14cfca72014-02-25 20:50:53 +01001411 if (iwl_op_mode_hw_rf_kill(trans->op_mode, state))
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001412 _iwl_trans_pcie_stop_device(trans, true);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001413}
1414
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001415static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test,
1416 bool reset)
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001417{
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001418 if (!reset) {
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001419 /* Enable persistence mode to avoid reset */
1420 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
1421 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
1422 }
1423
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001424 iwl_disable_interrupts(trans);
Johannes Bergdebff612013-05-14 13:53:45 +02001425
1426 /*
1427 * in testing mode, the host stays awake and the
1428 * hardware won't be reset (not even partially)
1429 */
1430 if (test)
1431 return;
1432
Johannes Bergddaf5a52013-01-08 11:25:44 +01001433 iwl_pcie_disable_ict(trans);
1434
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001435 iwl_pcie_synchronize_irqs(trans);
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001436
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001437 iwl_clear_bit(trans, CSR_GP_CNTRL,
1438 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Bergddaf5a52013-01-08 11:25:44 +01001439 iwl_clear_bit(trans, CSR_GP_CNTRL,
1440 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1441
Sara Sharon1316d592016-04-17 16:28:18 +03001442 iwl_pcie_enable_rx_wake(trans, false);
1443
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001444 if (reset) {
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001445 /*
1446 * reset TX queues -- some of their registers reset during S3
1447 * so if we don't reset everything here the D3 image would try
1448 * to execute some invalid memory upon resume
1449 */
1450 iwl_trans_pcie_tx_reset(trans);
1451 }
Johannes Bergddaf5a52013-01-08 11:25:44 +01001452
1453 iwl_pcie_set_pwr(trans, true);
1454}
1455
1456static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
Johannes Bergdebff612013-05-14 13:53:45 +02001457 enum iwl_d3_status *status,
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001458 bool test, bool reset)
Johannes Bergddaf5a52013-01-08 11:25:44 +01001459{
1460 u32 val;
1461 int ret;
1462
Johannes Bergdebff612013-05-14 13:53:45 +02001463 if (test) {
1464 iwl_enable_interrupts(trans);
1465 *status = IWL_D3_STATUS_ALIVE;
1466 return 0;
1467 }
1468
Sara Sharon1316d592016-04-17 16:28:18 +03001469 iwl_pcie_enable_rx_wake(trans, true);
1470
Johannes Bergddaf5a52013-01-08 11:25:44 +01001471 /*
1472 * Also enables interrupts - none will happen as the device doesn't
1473 * know we're waking it up, only when the opmode actually tells it
1474 * after this call.
1475 */
1476 iwl_pcie_reset_ict(trans);
Sara Sharon18dcb9a2016-03-13 21:48:35 +02001477 iwl_enable_interrupts(trans);
Johannes Bergddaf5a52013-01-08 11:25:44 +01001478
1479 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1480 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1481
Emmanuel Grumbach01e58a22014-10-27 09:14:32 +02001482 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1483 udelay(2);
1484
Johannes Bergddaf5a52013-01-08 11:25:44 +01001485 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1486 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1487 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1488 25000);
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +03001489 if (ret < 0) {
Johannes Bergddaf5a52013-01-08 11:25:44 +01001490 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
1491 return ret;
1492 }
1493
Emmanuel Grumbacha3ead652014-10-12 13:23:40 +03001494 iwl_pcie_set_pwr(trans, false);
1495
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001496 if (!reset) {
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001497 iwl_clear_bit(trans, CSR_GP_CNTRL,
1498 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1499 } else {
1500 iwl_trans_pcie_tx_reset(trans);
Johannes Bergddaf5a52013-01-08 11:25:44 +01001501
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001502 ret = iwl_pcie_rx_init(trans);
1503 if (ret) {
1504 IWL_ERR(trans,
1505 "Failed to resume the device (RX reset)\n");
1506 return ret;
1507 }
Johannes Bergddaf5a52013-01-08 11:25:44 +01001508 }
1509
Emmanuel Grumbacha3ead652014-10-12 13:23:40 +03001510 val = iwl_read32(trans, CSR_RESET);
1511 if (val & CSR_RESET_REG_FLAG_NEVO_RESET)
1512 *status = IWL_D3_STATUS_RESET;
1513 else
1514 *status = IWL_D3_STATUS_ALIVE;
1515
Johannes Bergddaf5a52013-01-08 11:25:44 +01001516 return 0;
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001517}
1518
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001519static void iwl_pcie_set_interrupt_capa(struct pci_dev *pdev,
1520 struct iwl_trans *trans)
1521{
1522 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Haim Dreyfuss9fb064d2016-07-26 18:03:07 +03001523 int max_irqs, num_irqs, i, ret, nr_online_cpus;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001524 u16 pci_cmd;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001525
Sara Sharon06f4b082016-07-21 15:39:29 +03001526 if (!trans->cfg->mq_rx_supported)
1527 goto enable_msi;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001528
Haim Dreyfuss9fb064d2016-07-26 18:03:07 +03001529 nr_online_cpus = num_online_cpus();
1530 max_irqs = min_t(u32, nr_online_cpus + 2, IWL_MAX_RX_HW_QUEUES);
Sara Sharon06f4b082016-07-21 15:39:29 +03001531 for (i = 0; i < max_irqs; i++)
1532 trans_pcie->msix_entries[i].entry = i;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001533
Sara Sharon06f4b082016-07-21 15:39:29 +03001534 num_irqs = pci_enable_msix_range(pdev, trans_pcie->msix_entries,
1535 MSIX_MIN_INTERRUPT_VECTORS,
1536 max_irqs);
1537 if (num_irqs < 0) {
Haim Dreyfuss496d83c2016-03-20 17:57:22 +02001538 IWL_DEBUG_INFO(trans,
Sara Sharon06f4b082016-07-21 15:39:29 +03001539 "Failed to enable msi-x mode (ret %d). Moving to msi mode.\n",
1540 num_irqs);
1541 goto enable_msi;
Haim Dreyfuss496d83c2016-03-20 17:57:22 +02001542 }
Sara Sharon06f4b082016-07-21 15:39:29 +03001543 trans_pcie->def_irq = (num_irqs == max_irqs) ? num_irqs - 1 : 0;
Haim Dreyfuss496d83c2016-03-20 17:57:22 +02001544
Sara Sharon06f4b082016-07-21 15:39:29 +03001545 IWL_DEBUG_INFO(trans,
1546 "MSI-X enabled. %d interrupt vectors were allocated\n",
1547 num_irqs);
1548
1549 /*
1550 * In case the OS provides fewer interrupts than requested, different
1551 * causes will share the same interrupt vector as follows:
1552 * One interrupt less: non rx causes shared with FBQ.
1553 * Two interrupts less: non rx causes shared with FBQ and RSS.
1554 * More than two interrupts: we will use fewer RSS queues.
1555 */
Haim Dreyfuss9fb064d2016-07-26 18:03:07 +03001556 if (num_irqs <= nr_online_cpus) {
Sara Sharon06f4b082016-07-21 15:39:29 +03001557 trans_pcie->trans->num_rx_queues = num_irqs + 1;
1558 trans_pcie->shared_vec_mask = IWL_SHARED_IRQ_NON_RX |
1559 IWL_SHARED_IRQ_FIRST_RSS;
Haim Dreyfuss9fb064d2016-07-26 18:03:07 +03001560 } else if (num_irqs == nr_online_cpus + 1) {
Sara Sharon06f4b082016-07-21 15:39:29 +03001561 trans_pcie->trans->num_rx_queues = num_irqs;
1562 trans_pcie->shared_vec_mask = IWL_SHARED_IRQ_NON_RX;
1563 } else {
1564 trans_pcie->trans->num_rx_queues = num_irqs - 1;
1565 }
1566
1567 trans_pcie->alloc_vecs = num_irqs;
1568 trans_pcie->msix_enabled = true;
1569 return;
1570
1571enable_msi:
1572 ret = pci_enable_msi(pdev);
1573 if (ret) {
1574 dev_err(&pdev->dev, "pci_enable_msi failed - %d\n", ret);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001575 /* enable rfkill interrupt: hw bug w/a */
1576 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1577 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1578 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1579 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1580 }
1581 }
1582}
1583
Haim Dreyfuss7c8d91e2016-03-13 17:51:59 +02001584static void iwl_pcie_irq_set_affinity(struct iwl_trans *trans)
1585{
1586 int iter_rx_q, i, ret, cpu, offset;
1587 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1588
1589 i = trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS ? 0 : 1;
1590 iter_rx_q = trans_pcie->trans->num_rx_queues - 1 + i;
1591 offset = 1 + i;
1592 for (; i < iter_rx_q ; i++) {
1593 /*
1594 * Get the cpu prior to the place to search
1595 * (i.e. return will be > i - 1).
1596 */
1597 cpu = cpumask_next(i - offset, cpu_online_mask);
1598 cpumask_set_cpu(cpu, &trans_pcie->affinity_mask[i]);
1599 ret = irq_set_affinity_hint(trans_pcie->msix_entries[i].vector,
1600 &trans_pcie->affinity_mask[i]);
1601 if (ret)
1602 IWL_ERR(trans_pcie->trans,
1603 "Failed to set affinity mask for IRQ %d\n",
1604 i);
1605 }
1606}
1607
Sharon Dvir64fa3af2016-08-17 15:35:09 +03001608static const char *queue_name(struct device *dev,
1609 struct iwl_trans_pcie *trans_p, int i)
1610{
1611 if (trans_p->shared_vec_mask) {
1612 int vec = trans_p->shared_vec_mask &
1613 IWL_SHARED_IRQ_FIRST_RSS ? 1 : 0;
1614
1615 if (i == 0)
1616 return DRV_NAME ": shared IRQ";
1617
1618 return devm_kasprintf(dev, GFP_KERNEL,
1619 DRV_NAME ": queue %d", i + vec);
1620 }
1621 if (i == 0)
1622 return DRV_NAME ": default queue";
1623
1624 if (i == trans_p->alloc_vecs - 1)
1625 return DRV_NAME ": exception";
1626
1627 return devm_kasprintf(dev, GFP_KERNEL,
1628 DRV_NAME ": queue %d", i);
1629}
1630
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001631static int iwl_pcie_init_msix_handler(struct pci_dev *pdev,
1632 struct iwl_trans_pcie *trans_pcie)
1633{
Haim Dreyfuss496d83c2016-03-20 17:57:22 +02001634 int i;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001635
Haim Dreyfuss496d83c2016-03-20 17:57:22 +02001636 for (i = 0; i < trans_pcie->alloc_vecs; i++) {
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001637 int ret;
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03001638 struct msix_entry *msix_entry;
Sharon Dvir64fa3af2016-08-17 15:35:09 +03001639 const char *qname = queue_name(&pdev->dev, trans_pcie, i);
1640
1641 if (!qname)
1642 return -ENOMEM;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001643
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03001644 msix_entry = &trans_pcie->msix_entries[i];
1645 ret = devm_request_threaded_irq(&pdev->dev,
1646 msix_entry->vector,
1647 iwl_pcie_msix_isr,
1648 (i == trans_pcie->def_irq) ?
1649 iwl_pcie_irq_msix_handler :
1650 iwl_pcie_irq_rx_msix_handler,
1651 IRQF_SHARED,
Sharon Dvir64fa3af2016-08-17 15:35:09 +03001652 qname,
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03001653 msix_entry);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001654 if (ret) {
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001655 IWL_ERR(trans_pcie->trans,
1656 "Error allocating IRQ %d\n", i);
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03001657
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001658 return ret;
1659 }
1660 }
Haim Dreyfuss7c8d91e2016-03-13 17:51:59 +02001661 iwl_pcie_irq_set_affinity(trans_pcie->trans);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001662
1663 return 0;
1664}
1665
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001666static int _iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001667{
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001668 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berga8b691e2012-12-27 23:08:06 +01001669 int err;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001670
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001671 lockdep_assert_held(&trans_pcie->mutex);
1672
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001673 err = iwl_pcie_prepare_card_hw(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001674 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +02001675 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
Johannes Berga8b691e2012-12-27 23:08:06 +01001676 return err;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001677 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001678
Emmanuel Grumbach29974942013-07-24 10:19:06 +03001679 /* Reset the entire device */
Eran Hararyce836c72013-12-11 08:13:50 +02001680 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Johannes Bergb7a08b22016-04-13 10:24:59 +02001681 usleep_range(1000, 2000);
Emmanuel Grumbach29974942013-07-24 10:19:06 +03001682
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001683 iwl_pcie_apm_init(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001684
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001685 iwl_pcie_init_msix(trans_pcie);
Haim Dreyfuss83730052016-12-13 12:40:34 +02001686
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +02001687 /* From now on, the op_mode will be kept updated about RF kill state */
1688 iwl_enable_rfkill_int(trans);
1689
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001690 /* Set is_down to false here so that...*/
1691 trans_pcie->is_down = false;
1692
Sara Sharon727c02d2016-10-26 14:28:23 +03001693 /* ...rfkill can call stop_device and set it false if needed */
1694 iwl_trans_check_hw_rf_kill(trans);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001695
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03001696 /* Make sure we sync here, because we'll need full access later */
1697 if (low_power)
1698 pm_runtime_resume(trans->dev);
1699
Johannes Berga8b691e2012-12-27 23:08:06 +01001700 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001701}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001702
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001703static int iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power)
1704{
1705 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1706 int ret;
1707
1708 mutex_lock(&trans_pcie->mutex);
1709 ret = _iwl_trans_pcie_start_hw(trans, low_power);
1710 mutex_unlock(&trans_pcie->mutex);
1711
1712 return ret;
1713}
1714
Arik Nemtsova4082842013-11-24 19:10:46 +02001715static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001716{
Johannes Berg20d3b642012-05-16 22:54:29 +02001717 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001718
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001719 mutex_lock(&trans_pcie->mutex);
1720
Arik Nemtsova4082842013-11-24 19:10:46 +02001721 /* disable interrupts - don't enable HW RF kill interrupt */
David Spinadelee7d7372012-08-12 08:14:04 +03001722 iwl_disable_interrupts(trans);
David Spinadelee7d7372012-08-12 08:14:04 +03001723
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +02001724 iwl_pcie_apm_stop(trans, true);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001725
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001726 iwl_disable_interrupts(trans);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001727
Emmanuel Grumbach8d96bb62012-12-04 22:53:30 +02001728 iwl_pcie_disable_ict(trans);
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001729
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001730 mutex_unlock(&trans_pcie->mutex);
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001731
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001732 iwl_pcie_synchronize_irqs(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001733}
1734
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001735static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1736{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001737 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001738}
1739
1740static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1741{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001742 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001743}
1744
1745static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1746{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001747 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001748}
1749
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001750static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
1751{
Amnon Pazf9477c12013-02-27 11:28:16 +02001752 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
1753 ((reg & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001754 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
1755}
1756
1757static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
1758 u32 val)
1759{
1760 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
Amnon Pazf9477c12013-02-27 11:28:16 +02001761 ((addr & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001762 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
1763}
1764
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001765static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001766 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001767{
1768 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1769
1770 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +03001771 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001772 trans_pcie->cmd_q_wdg_timeout = trans_cfg->cmd_q_wdg_timeout;
Johannes Bergd663ee72012-03-10 13:00:07 -08001773 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1774 trans_pcie->n_no_reclaim_cmds = 0;
1775 else
1776 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1777 if (trans_pcie->n_no_reclaim_cmds)
1778 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1779 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -07001780
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +02001781 trans_pcie->rx_buf_size = trans_cfg->rx_buf_size;
1782 trans_pcie->rx_page_order =
1783 iwl_trans_get_rb_size_order(trans_pcie->rx_buf_size);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001784
Emmanuel Grumbach046db342012-12-05 15:07:54 +02001785 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +03001786 trans_pcie->scd_set_active = trans_cfg->scd_set_active;
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +03001787 trans_pcie->sw_csum_tx = trans_cfg->sw_csum_tx;
Johannes Bergf14d6b32014-03-21 13:30:03 +01001788
Johannes Berg21cb3222016-06-21 13:11:48 +02001789 trans_pcie->page_offs = trans_cfg->cb_data_offs;
1790 trans_pcie->dev_cmd_offs = trans_cfg->cb_data_offs + sizeof(void *);
1791
Sharon Dvir39bdb172015-10-15 18:18:09 +03001792 trans->command_groups = trans_cfg->command_groups;
1793 trans->command_groups_size = trans_cfg->command_groups_size;
1794
Johannes Bergf14d6b32014-03-21 13:30:03 +01001795 /* Initialize NAPI here - it should be before registering to mac80211
1796 * in the opmode but after the HW struct is allocated.
1797 * As this function may be called again in some corner cases don't
1798 * do anything if NAPI was already initialized.
1799 */
Sara Sharonbce97732016-01-25 18:14:49 +02001800 if (trans_pcie->napi_dev.reg_state != NETREG_DUMMY)
Johannes Bergf14d6b32014-03-21 13:30:03 +01001801 init_dummy_netdev(&trans_pcie->napi_dev);
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001802}
1803
Johannes Bergd1ff5252012-04-12 06:24:30 -07001804void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001805{
Johannes Berg20d3b642012-05-16 22:54:29 +02001806 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03001807 int i;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001808
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001809 iwl_pcie_synchronize_irqs(trans);
Johannes Berg0aa86df2012-12-27 22:58:21 +01001810
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001811 iwl_pcie_tx_free(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001812 iwl_pcie_rx_free(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001813
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001814 if (trans_pcie->msix_enabled) {
Haim Dreyfuss7c8d91e2016-03-13 17:51:59 +02001815 for (i = 0; i < trans_pcie->alloc_vecs; i++) {
1816 irq_set_affinity_hint(
1817 trans_pcie->msix_entries[i].vector,
1818 NULL);
Haim Dreyfuss7c8d91e2016-03-13 17:51:59 +02001819 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001820
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001821 trans_pcie->msix_enabled = false;
1822 } else {
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001823 iwl_pcie_free_ict(trans);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001824 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001825
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03001826 iwl_pcie_free_fw_monitor(trans);
1827
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03001828 for_each_possible_cpu(i) {
1829 struct iwl_tso_hdr_page *p =
1830 per_cpu_ptr(trans_pcie->tso_hdr_page, i);
1831
1832 if (p->page)
1833 __free_page(p->page);
1834 }
1835
1836 free_percpu(trans_pcie->tso_hdr_page);
Emmanuel Grumbacha2a57a32016-03-15 15:36:36 +02001837 mutex_destroy(&trans_pcie->mutex);
Johannes Berg7b501d12015-05-22 11:28:58 +02001838 iwl_trans_free(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001839}
1840
Don Fry47107e82012-03-15 13:27:06 -07001841static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1842{
Don Fry47107e82012-03-15 13:27:06 -07001843 if (state)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001844 set_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -07001845 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001846 clear_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -07001847}
1848
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001849static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans,
1850 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001851{
1852 int ret;
Johannes Bergcfb4e622013-06-20 22:02:05 +02001853 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1854
1855 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001856
Ilan Peerfc8a3502015-05-13 14:34:07 +03001857 if (trans_pcie->cmd_hold_nic_awake)
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001858 goto out;
1859
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001860 /* this bit wakes up the NIC */
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001861 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1862 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach01e58a22014-10-27 09:14:32 +02001863 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1864 udelay(2);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001865
1866 /*
1867 * These bits say the device is running, and should keep running for
1868 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
1869 * but they do not indicate that embedded SRAM is restored yet;
1870 * 3945 and 4965 have volatile SRAM, and must save/restore contents
1871 * to/from host DRAM when sleeping/waking for power-saving.
1872 * Each direction takes approximately 1/4 millisecond; with this
1873 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
1874 * series of register accesses are expected (e.g. reading Event Log),
1875 * to keep device from sleeping.
1876 *
1877 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
1878 * SRAM is okay/restored. We don't check that here because this call
1879 * is just for hardware register access; but GP1 MAC_SLEEP check is a
1880 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
1881 *
1882 * 5000 series and later (including 1000 series) have non-volatile SRAM,
1883 * and do not save/restore SRAM when power cycling.
1884 */
1885 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1886 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1887 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1888 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
1889 if (unlikely(ret < 0)) {
1890 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001891 WARN_ONCE(1,
1892 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
1893 iwl_read32(trans, CSR_GP_CNTRL));
1894 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
1895 return false;
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001896 }
1897
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001898out:
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001899 /*
1900 * Fool sparse by faking we release the lock - sparse will
1901 * track nic_access anyway.
1902 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001903 __release(&trans_pcie->reg_lock);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001904 return true;
1905}
1906
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001907static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
1908 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001909{
Johannes Bergcfb4e622013-06-20 22:02:05 +02001910 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001911
Johannes Bergcfb4e622013-06-20 22:02:05 +02001912 lockdep_assert_held(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001913
1914 /*
1915 * Fool sparse by faking we acquiring the lock - sparse will
1916 * track nic_access anyway.
1917 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001918 __acquire(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001919
Ilan Peerfc8a3502015-05-13 14:34:07 +03001920 if (trans_pcie->cmd_hold_nic_awake)
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001921 goto out;
1922
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001923 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1924 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001925 /*
1926 * Above we read the CSR_GP_CNTRL register, which will flush
1927 * any previous writes, but we need the write that clears the
1928 * MAC_ACCESS_REQ bit to be performed before any other writes
1929 * scheduled on different CPUs (after we drop reg_lock).
1930 */
1931 mmiowb();
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001932out:
Johannes Bergcfb4e622013-06-20 22:02:05 +02001933 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001934}
1935
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001936static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1937 void *buf, int dwords)
1938{
1939 unsigned long flags;
1940 int offs, ret = 0;
1941 u32 *vals = buf;
1942
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001943 if (iwl_trans_grab_nic_access(trans, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001944 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1945 for (offs = 0; offs < dwords; offs++)
1946 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001947 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001948 } else {
1949 ret = -EBUSY;
1950 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001951 return ret;
1952}
1953
1954static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001955 const void *buf, int dwords)
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001956{
1957 unsigned long flags;
1958 int offs, ret = 0;
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001959 const u32 *vals = buf;
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001960
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001961 if (iwl_trans_grab_nic_access(trans, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001962 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1963 for (offs = 0; offs < dwords; offs++)
Emmanuel Grumbach01387ff2013-01-09 11:37:59 +02001964 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1965 vals ? vals[offs] : 0);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001966 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001967 } else {
1968 ret = -EBUSY;
1969 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001970 return ret;
1971}
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001972
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02001973static void iwl_trans_pcie_freeze_txq_timer(struct iwl_trans *trans,
1974 unsigned long txqs,
1975 bool freeze)
1976{
1977 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1978 int queue;
1979
1980 for_each_set_bit(queue, &txqs, BITS_PER_LONG) {
1981 struct iwl_txq *txq = &trans_pcie->txq[queue];
1982 unsigned long now;
1983
1984 spin_lock_bh(&txq->lock);
1985
1986 now = jiffies;
1987
1988 if (txq->frozen == freeze)
1989 goto next_queue;
1990
1991 IWL_DEBUG_TX_QUEUES(trans, "%s TXQ %d\n",
1992 freeze ? "Freezing" : "Waking", queue);
1993
1994 txq->frozen = freeze;
1995
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001996 if (txq->read_ptr == txq->write_ptr)
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02001997 goto next_queue;
1998
1999 if (freeze) {
2000 if (unlikely(time_after(now,
2001 txq->stuck_timer.expires))) {
2002 /*
2003 * The timer should have fired, maybe it is
2004 * spinning right now on the lock.
2005 */
2006 goto next_queue;
2007 }
2008 /* remember how long until the timer fires */
2009 txq->frozen_expiry_remainder =
2010 txq->stuck_timer.expires - now;
2011 del_timer(&txq->stuck_timer);
2012 goto next_queue;
2013 }
2014
2015 /*
2016 * Wake a non-empty queue -> arm timer with the
2017 * remainder before it froze
2018 */
2019 mod_timer(&txq->stuck_timer,
2020 now + txq->frozen_expiry_remainder);
2021
2022next_queue:
2023 spin_unlock_bh(&txq->lock);
2024 }
2025}
2026
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +02002027static void iwl_trans_pcie_block_txq_ptrs(struct iwl_trans *trans, bool block)
2028{
2029 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2030 int i;
2031
2032 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
2033 struct iwl_txq *txq = &trans_pcie->txq[i];
2034
2035 if (i == trans_pcie->cmd_queue)
2036 continue;
2037
2038 spin_lock_bh(&txq->lock);
2039
2040 if (!block && !(WARN_ON_ONCE(!txq->block))) {
2041 txq->block--;
2042 if (!txq->block) {
2043 iwl_write32(trans, HBUS_TARG_WRPTR,
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002044 txq->write_ptr | (i << 8));
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +02002045 }
2046 } else if (block) {
2047 txq->block++;
2048 }
2049
2050 spin_unlock_bh(&txq->lock);
2051 }
2052}
2053
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002054#define IWL_FLUSH_WAIT_MS 2000
2055
Sara Sharon38398ef2016-06-30 11:48:30 +03002056void iwl_trans_pcie_log_scd_error(struct iwl_trans *trans, struct iwl_txq *txq)
2057{
2058 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2059 u32 scd_sram_addr;
2060 u8 buf[16];
2061 int cnt;
2062
2063 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002064 txq->read_ptr, txq->write_ptr);
Sara Sharon38398ef2016-06-30 11:48:30 +03002065
Sara Sharonae797852016-06-30 16:36:24 +03002066 if (trans->cfg->use_tfh)
2067 /* TODO: access new SCD registers and dump them */
2068 return;
2069
Sara Sharon38398ef2016-06-30 11:48:30 +03002070 scd_sram_addr = trans_pcie->scd_base_addr +
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002071 SCD_TX_STTS_QUEUE_OFFSET(txq->id);
Sara Sharon38398ef2016-06-30 11:48:30 +03002072 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
2073
2074 iwl_print_hex_error(trans, buf, sizeof(buf));
2075
2076 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
2077 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
2078 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
2079
2080 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
2081 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
2082 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
2083 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
2084 u32 tbl_dw =
2085 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
2086 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
2087
2088 if (cnt & 0x1)
2089 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
2090 else
2091 tbl_dw = tbl_dw & 0x0000FFFF;
2092
2093 IWL_ERR(trans,
2094 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
2095 cnt, active ? "" : "in", fifo, tbl_dw,
2096 iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt)) &
2097 (TFD_QUEUE_SIZE_MAX - 1),
2098 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
2099 }
2100}
2101
Emmanuel Grumbach3cafdbe2014-03-24 11:23:51 +02002102static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, u32 txq_bm)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002103{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07002104 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002105 struct iwl_txq *txq;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002106 int cnt;
2107 unsigned long now = jiffies;
2108 int ret = 0;
2109
2110 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002111 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02002112 u8 wr_ptr;
2113
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08002114 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002115 continue;
Emmanuel Grumbach3cafdbe2014-03-24 11:23:51 +02002116 if (!test_bit(cnt, trans_pcie->queue_used))
2117 continue;
2118 if (!(BIT(cnt) & txq_bm))
2119 continue;
Emmanuel Grumbach748fa67c2014-03-27 10:06:29 +02002120
2121 IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", cnt);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07002122 txq = &trans_pcie->txq[cnt];
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002123 wr_ptr = ACCESS_ONCE(txq->write_ptr);
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02002124
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002125 while (txq->read_ptr != ACCESS_ONCE(txq->write_ptr) &&
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02002126 !time_after(jiffies,
2127 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) {
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002128 u8 write_ptr = ACCESS_ONCE(txq->write_ptr);
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02002129
2130 if (WARN_ONCE(wr_ptr != write_ptr,
2131 "WR pointer moved while flushing %d -> %d\n",
2132 wr_ptr, write_ptr))
2133 return -ETIMEDOUT;
Johannes Berg192185d2016-04-13 10:31:14 +02002134 usleep_range(1000, 2000);
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02002135 }
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002136
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002137 if (txq->read_ptr != txq->write_ptr) {
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02002138 IWL_ERR(trans,
2139 "fail to flush all tx fifo queues Q %d\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002140 ret = -ETIMEDOUT;
2141 break;
2142 }
Emmanuel Grumbach748fa67c2014-03-27 10:06:29 +02002143 IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002144 }
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02002145
Sara Sharon38398ef2016-06-30 11:48:30 +03002146 if (ret)
2147 iwl_trans_pcie_log_scd_error(trans, txq);
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02002148
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002149 return ret;
2150}
2151
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002152static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
2153 u32 mask, u32 value)
2154{
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002155 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002156 unsigned long flags;
2157
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002158 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002159 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002160 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002161}
2162
Luca Coelhoc24c7f52016-03-30 20:59:27 +03002163static void iwl_trans_pcie_ref(struct iwl_trans *trans)
Eliad Peller7616f332014-11-20 17:33:43 +02002164{
2165 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Eliad Peller7616f332014-11-20 17:33:43 +02002166
2167 if (iwlwifi_mod_params.d0i3_disable)
2168 return;
2169
Luca Coelhob3ff1272016-01-06 18:40:38 -02002170 pm_runtime_get(&trans_pcie->pci_dev->dev);
Luca Coelho5d93f3a2016-03-04 15:25:47 +02002171
2172#ifdef CONFIG_PM
2173 IWL_DEBUG_RPM(trans, "runtime usage count: %d\n",
2174 atomic_read(&trans_pcie->pci_dev->dev.power.usage_count));
2175#endif /* CONFIG_PM */
Eliad Peller7616f332014-11-20 17:33:43 +02002176}
2177
Luca Coelhoc24c7f52016-03-30 20:59:27 +03002178static void iwl_trans_pcie_unref(struct iwl_trans *trans)
Eliad Peller7616f332014-11-20 17:33:43 +02002179{
2180 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Eliad Peller7616f332014-11-20 17:33:43 +02002181
2182 if (iwlwifi_mod_params.d0i3_disable)
2183 return;
2184
Luca Coelhob3ff1272016-01-06 18:40:38 -02002185 pm_runtime_mark_last_busy(&trans_pcie->pci_dev->dev);
2186 pm_runtime_put_autosuspend(&trans_pcie->pci_dev->dev);
Luca Coelhob3ff1272016-01-06 18:40:38 -02002187
Luca Coelho5d93f3a2016-03-04 15:25:47 +02002188#ifdef CONFIG_PM
2189 IWL_DEBUG_RPM(trans, "runtime usage count: %d\n",
2190 atomic_read(&trans_pcie->pci_dev->dev.power.usage_count));
2191#endif /* CONFIG_PM */
Eliad Peller7616f332014-11-20 17:33:43 +02002192}
2193
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002194static const char *get_csr_string(int cmd)
2195{
Johannes Bergd9fb6462012-03-26 08:23:39 -07002196#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002197 switch (cmd) {
2198 IWL_CMD(CSR_HW_IF_CONFIG_REG);
2199 IWL_CMD(CSR_INT_COALESCING);
2200 IWL_CMD(CSR_INT);
2201 IWL_CMD(CSR_INT_MASK);
2202 IWL_CMD(CSR_FH_INT_STATUS);
2203 IWL_CMD(CSR_GPIO_IN);
2204 IWL_CMD(CSR_RESET);
2205 IWL_CMD(CSR_GP_CNTRL);
2206 IWL_CMD(CSR_HW_REV);
2207 IWL_CMD(CSR_EEPROM_REG);
2208 IWL_CMD(CSR_EEPROM_GP);
2209 IWL_CMD(CSR_OTP_GP_REG);
2210 IWL_CMD(CSR_GIO_REG);
2211 IWL_CMD(CSR_GP_UCODE_REG);
2212 IWL_CMD(CSR_GP_DRIVER_REG);
2213 IWL_CMD(CSR_UCODE_DRV_GP1);
2214 IWL_CMD(CSR_UCODE_DRV_GP2);
2215 IWL_CMD(CSR_LED_REG);
2216 IWL_CMD(CSR_DRAM_INT_TBL_REG);
2217 IWL_CMD(CSR_GIO_CHICKEN_BITS);
2218 IWL_CMD(CSR_ANA_PLL_CFG);
2219 IWL_CMD(CSR_HW_REV_WA_REG);
Alexander Bondara812cba2014-02-18 16:45:00 +01002220 IWL_CMD(CSR_MONITOR_STATUS_REG);
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002221 IWL_CMD(CSR_DBG_HPET_MEM_REG);
2222 default:
2223 return "UNKNOWN";
2224 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07002225#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002226}
2227
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002228void iwl_pcie_dump_csr(struct iwl_trans *trans)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002229{
2230 int i;
2231 static const u32 csr_tbl[] = {
2232 CSR_HW_IF_CONFIG_REG,
2233 CSR_INT_COALESCING,
2234 CSR_INT,
2235 CSR_INT_MASK,
2236 CSR_FH_INT_STATUS,
2237 CSR_GPIO_IN,
2238 CSR_RESET,
2239 CSR_GP_CNTRL,
2240 CSR_HW_REV,
2241 CSR_EEPROM_REG,
2242 CSR_EEPROM_GP,
2243 CSR_OTP_GP_REG,
2244 CSR_GIO_REG,
2245 CSR_GP_UCODE_REG,
2246 CSR_GP_DRIVER_REG,
2247 CSR_UCODE_DRV_GP1,
2248 CSR_UCODE_DRV_GP2,
2249 CSR_LED_REG,
2250 CSR_DRAM_INT_TBL_REG,
2251 CSR_GIO_CHICKEN_BITS,
2252 CSR_ANA_PLL_CFG,
Alexander Bondara812cba2014-02-18 16:45:00 +01002253 CSR_MONITOR_STATUS_REG,
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002254 CSR_HW_REV_WA_REG,
2255 CSR_DBG_HPET_MEM_REG
2256 };
2257 IWL_ERR(trans, "CSR values:\n");
2258 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
2259 "CSR_INT_PERIODIC_REG)\n");
2260 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
2261 IWL_ERR(trans, " %25s: 0X%08x\n",
2262 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02002263 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002264 }
2265}
2266
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002267#ifdef CONFIG_IWLWIFI_DEBUGFS
2268/* create and remove of files */
2269#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07002270 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002271 &iwl_dbgfs_##name##_ops)) \
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07002272 goto err; \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002273} while (0)
2274
2275/* file operation */
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002276#define DEBUGFS_READ_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002277static const struct file_operations iwl_dbgfs_##name##_ops = { \
2278 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07002279 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002280 .llseek = generic_file_llseek, \
2281};
2282
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002283#define DEBUGFS_WRITE_FILE_OPS(name) \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002284static const struct file_operations iwl_dbgfs_##name##_ops = { \
2285 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07002286 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002287 .llseek = generic_file_llseek, \
2288};
2289
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002290#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002291static const struct file_operations iwl_dbgfs_##name##_ops = { \
2292 .write = iwl_dbgfs_##name##_write, \
2293 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07002294 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002295 .llseek = generic_file_llseek, \
2296};
2297
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002298static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002299 char __user *user_buf,
2300 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07002301{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07002302 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07002303 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002304 struct iwl_txq *txq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002305 char *buf;
2306 int pos = 0;
2307 int cnt;
2308 int ret;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08002309 size_t bufsz;
2310
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02002311 bufsz = sizeof(char) * 75 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002312
Johannes Bergf9e75442012-03-30 09:37:39 +02002313 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002314 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02002315
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002316 buf = kzalloc(bufsz, GFP_KERNEL);
2317 if (!buf)
2318 return -ENOMEM;
2319
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002320 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07002321 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002322 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02002323 "hwq %.2d: read=%u write=%u use=%d stop=%d need_update=%d frozen=%d%s\n",
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002324 cnt, txq->read_ptr, txq->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07002325 !!test_bit(cnt, trans_pcie->queue_used),
Andy Lutomirskif40faf62014-06-07 09:13:44 -07002326 !!test_bit(cnt, trans_pcie->queue_stopped),
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02002327 txq->need_update, txq->frozen,
Andy Lutomirskif40faf62014-06-07 09:13:44 -07002328 (cnt == trans_pcie->cmd_queue ? " HCMD" : ""));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002329 }
2330 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2331 kfree(buf);
2332 return ret;
2333}
2334
2335static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002336 char __user *user_buf,
2337 size_t count, loff_t *ppos)
2338{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07002339 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02002340 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon78485052015-12-14 17:44:11 +02002341 char *buf;
2342 int pos = 0, i, ret;
2343 size_t bufsz = sizeof(buf);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002344
Sara Sharon78485052015-12-14 17:44:11 +02002345 bufsz = sizeof(char) * 121 * trans->num_rx_queues;
2346
2347 if (!trans_pcie->rxq)
2348 return -EAGAIN;
2349
2350 buf = kzalloc(bufsz, GFP_KERNEL);
2351 if (!buf)
2352 return -ENOMEM;
2353
2354 for (i = 0; i < trans->num_rx_queues && pos < bufsz; i++) {
2355 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
2356
2357 pos += scnprintf(buf + pos, bufsz - pos, "queue#: %2d\n",
2358 i);
2359 pos += scnprintf(buf + pos, bufsz - pos, "\tread: %u\n",
2360 rxq->read);
2361 pos += scnprintf(buf + pos, bufsz - pos, "\twrite: %u\n",
2362 rxq->write);
2363 pos += scnprintf(buf + pos, bufsz - pos, "\twrite_actual: %u\n",
2364 rxq->write_actual);
2365 pos += scnprintf(buf + pos, bufsz - pos, "\tneed_update: %2d\n",
2366 rxq->need_update);
2367 pos += scnprintf(buf + pos, bufsz - pos, "\tfree_count: %u\n",
2368 rxq->free_count);
2369 if (rxq->rb_stts) {
2370 pos += scnprintf(buf + pos, bufsz - pos,
2371 "\tclosed_rb_num: %u\n",
2372 le16_to_cpu(rxq->rb_stts->closed_rb_num) &
2373 0x0FFF);
2374 } else {
2375 pos += scnprintf(buf + pos, bufsz - pos,
2376 "\tclosed_rb_num: Not Allocated\n");
Emmanuel Grumbach60c0a882016-02-07 10:28:13 +02002377 }
Sara Sharon78485052015-12-14 17:44:11 +02002378 }
2379 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2380 kfree(buf);
2381
2382 return ret;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002383}
2384
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002385static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
2386 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02002387 size_t count, loff_t *ppos)
2388{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002389 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02002390 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002391 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2392
2393 int pos = 0;
2394 char *buf;
2395 int bufsz = 24 * 64; /* 24 items * 64 char per item */
2396 ssize_t ret;
2397
2398 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02002399 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002400 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002401
2402 pos += scnprintf(buf + pos, bufsz - pos,
2403 "Interrupt Statistics Report:\n");
2404
2405 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
2406 isr_stats->hw);
2407 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
2408 isr_stats->sw);
2409 if (isr_stats->sw || isr_stats->hw) {
2410 pos += scnprintf(buf + pos, bufsz - pos,
2411 "\tLast Restarting Code: 0x%X\n",
2412 isr_stats->err_code);
2413 }
2414#ifdef CONFIG_IWLWIFI_DEBUG
2415 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
2416 isr_stats->sch);
2417 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
2418 isr_stats->alive);
2419#endif
2420 pos += scnprintf(buf + pos, bufsz - pos,
2421 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
2422
2423 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
2424 isr_stats->ctkill);
2425
2426 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
2427 isr_stats->wakeup);
2428
2429 pos += scnprintf(buf + pos, bufsz - pos,
2430 "Rx command responses:\t\t %u\n", isr_stats->rx);
2431
2432 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
2433 isr_stats->tx);
2434
2435 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
2436 isr_stats->unhandled);
2437
2438 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2439 kfree(buf);
2440 return ret;
2441}
2442
2443static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
2444 const char __user *user_buf,
2445 size_t count, loff_t *ppos)
2446{
2447 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02002448 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002449 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2450
2451 char buf[8];
2452 int buf_size;
2453 u32 reset_flag;
2454
2455 memset(buf, 0, sizeof(buf));
2456 buf_size = min(count, sizeof(buf) - 1);
2457 if (copy_from_user(buf, user_buf, buf_size))
2458 return -EFAULT;
2459 if (sscanf(buf, "%x", &reset_flag) != 1)
2460 return -EFAULT;
2461 if (reset_flag == 0)
2462 memset(isr_stats, 0, sizeof(*isr_stats));
2463
2464 return count;
2465}
2466
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002467static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002468 const char __user *user_buf,
2469 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002470{
2471 struct iwl_trans *trans = file->private_data;
2472 char buf[8];
2473 int buf_size;
2474 int csr;
2475
2476 memset(buf, 0, sizeof(buf));
2477 buf_size = min(count, sizeof(buf) - 1);
2478 if (copy_from_user(buf, user_buf, buf_size))
2479 return -EFAULT;
2480 if (sscanf(buf, "%d", &csr) != 1)
2481 return -EFAULT;
2482
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002483 iwl_pcie_dump_csr(trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002484
2485 return count;
2486}
2487
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002488static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002489 char __user *user_buf,
2490 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002491{
2492 struct iwl_trans *trans = file->private_data;
Johannes Berg94543a82012-08-21 18:57:10 +02002493 char *buf = NULL;
Johannes Berg56c24772014-01-21 21:19:18 +01002494 ssize_t ret;
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002495
Johannes Berg56c24772014-01-21 21:19:18 +01002496 ret = iwl_dump_fh(trans, &buf);
2497 if (ret < 0)
2498 return ret;
2499 if (!buf)
2500 return -EINVAL;
2501 ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
2502 kfree(buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002503 return ret;
2504}
2505
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002506DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002507DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002508DEBUGFS_READ_FILE_OPS(rx_queue);
2509DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002510DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002511
Johannes Bergf8a1edb2015-11-11 11:53:32 +01002512/* Create the debugfs files and directories */
2513int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002514{
Johannes Bergf8a1edb2015-11-11 11:53:32 +01002515 struct dentry *dir = trans->dbgfs_dir;
2516
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002517 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2518 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002519 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002520 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2521 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002522 return 0;
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07002523
2524err:
2525 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
2526 return -ENOMEM;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002527}
Johannes Bergaadede62014-10-09 17:01:36 +02002528#endif /*CONFIG_IWLWIFI_DEBUGFS */
Johannes Berg4d075002014-04-24 10:41:31 +02002529
Sara Sharon6983ba62016-06-26 13:17:56 +03002530static u32 iwl_trans_pcie_get_cmdlen(struct iwl_trans *trans, void *tfd)
Johannes Berg4d075002014-04-24 10:41:31 +02002531{
Sara Sharon3cd19802016-06-23 16:31:40 +03002532 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg4d075002014-04-24 10:41:31 +02002533 u32 cmdlen = 0;
2534 int i;
2535
Sara Sharon3cd19802016-06-23 16:31:40 +03002536 for (i = 0; i < trans_pcie->max_tbs; i++)
Sara Sharon6983ba62016-06-26 13:17:56 +03002537 cmdlen += iwl_pcie_tfd_tb_get_len(trans, tfd, i);
Johannes Berg4d075002014-04-24 10:41:31 +02002538
2539 return cmdlen;
2540}
2541
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002542static u32 iwl_trans_pcie_dump_rbs(struct iwl_trans *trans,
2543 struct iwl_fw_error_dump_data **data,
2544 int allocated_rb_nums)
2545{
2546 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2547 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Sara Sharon78485052015-12-14 17:44:11 +02002548 /* Dump RBs is supported only for pre-9000 devices (1 queue) */
2549 struct iwl_rxq *rxq = &trans_pcie->rxq[0];
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002550 u32 i, r, j, rb_len = 0;
2551
2552 spin_lock(&rxq->lock);
2553
2554 r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
2555
2556 for (i = rxq->read, j = 0;
2557 i != r && j < allocated_rb_nums;
2558 i = (i + 1) & RX_QUEUE_MASK, j++) {
2559 struct iwl_rx_mem_buffer *rxb = rxq->queue[i];
2560 struct iwl_fw_error_dump_rb *rb;
2561
2562 dma_unmap_page(trans->dev, rxb->page_dma, max_len,
2563 DMA_FROM_DEVICE);
2564
2565 rb_len += sizeof(**data) + sizeof(*rb) + max_len;
2566
2567 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RB);
2568 (*data)->len = cpu_to_le32(sizeof(*rb) + max_len);
2569 rb = (void *)(*data)->data;
2570 rb->index = cpu_to_le32(i);
2571 memcpy(rb->data, page_address(rxb->page), max_len);
2572 /* remap the page for the free benefit */
2573 rxb->page_dma = dma_map_page(trans->dev, rxb->page, 0,
2574 max_len,
2575 DMA_FROM_DEVICE);
2576
2577 *data = iwl_fw_error_next_data(*data);
2578 }
2579
2580 spin_unlock(&rxq->lock);
2581
2582 return rb_len;
2583}
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002584#define IWL_CSR_TO_DUMP (0x250)
2585
2586static u32 iwl_trans_pcie_dump_csr(struct iwl_trans *trans,
2587 struct iwl_fw_error_dump_data **data)
2588{
2589 u32 csr_len = sizeof(**data) + IWL_CSR_TO_DUMP;
2590 __le32 *val;
2591 int i;
2592
2593 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_CSR);
2594 (*data)->len = cpu_to_le32(IWL_CSR_TO_DUMP);
2595 val = (void *)(*data)->data;
2596
2597 for (i = 0; i < IWL_CSR_TO_DUMP; i += 4)
2598 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2599
2600 *data = iwl_fw_error_next_data(*data);
2601
2602 return csr_len;
2603}
2604
Liad Kaufman06d51e02014-11-23 13:56:21 +02002605static u32 iwl_trans_pcie_fh_regs_dump(struct iwl_trans *trans,
2606 struct iwl_fw_error_dump_data **data)
2607{
2608 u32 fh_regs_len = FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND;
2609 unsigned long flags;
2610 __le32 *val;
2611 int i;
2612
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02002613 if (!iwl_trans_grab_nic_access(trans, &flags))
Liad Kaufman06d51e02014-11-23 13:56:21 +02002614 return 0;
2615
2616 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FH_REGS);
2617 (*data)->len = cpu_to_le32(fh_regs_len);
2618 val = (void *)(*data)->data;
2619
2620 for (i = FH_MEM_LOWER_BOUND; i < FH_MEM_UPPER_BOUND; i += sizeof(u32))
2621 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2622
2623 iwl_trans_release_nic_access(trans, &flags);
2624
2625 *data = iwl_fw_error_next_data(*data);
2626
2627 return sizeof(**data) + fh_regs_len;
2628}
2629
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002630static u32
2631iwl_trans_pci_dump_marbh_monitor(struct iwl_trans *trans,
2632 struct iwl_fw_error_dump_fw_mon *fw_mon_data,
2633 u32 monitor_len)
2634{
2635 u32 buf_size_in_dwords = (monitor_len >> 2);
2636 u32 *buffer = (u32 *)fw_mon_data->data;
2637 unsigned long flags;
2638 u32 i;
2639
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02002640 if (!iwl_trans_grab_nic_access(trans, &flags))
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002641 return 0;
2642
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03002643 iwl_write_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x1);
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002644 for (i = 0; i < buf_size_in_dwords; i++)
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03002645 buffer[i] = iwl_read_prph_no_grab(trans,
2646 MON_DMARB_RD_DATA_ADDR);
2647 iwl_write_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x0);
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002648
2649 iwl_trans_release_nic_access(trans, &flags);
2650
2651 return monitor_len;
2652}
2653
Oren Givon36fb9012015-07-15 15:47:28 +03002654static u32
2655iwl_trans_pcie_dump_monitor(struct iwl_trans *trans,
2656 struct iwl_fw_error_dump_data **data,
2657 u32 monitor_len)
2658{
2659 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2660 u32 len = 0;
2661
2662 if ((trans_pcie->fw_mon_page &&
2663 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) ||
2664 trans->dbg_dest_tlv) {
2665 struct iwl_fw_error_dump_fw_mon *fw_mon_data;
2666 u32 base, write_ptr, wrap_cnt;
2667
2668 /* If there was a dest TLV - use the values from there */
2669 if (trans->dbg_dest_tlv) {
2670 write_ptr =
2671 le32_to_cpu(trans->dbg_dest_tlv->write_ptr_reg);
2672 wrap_cnt = le32_to_cpu(trans->dbg_dest_tlv->wrap_count);
2673 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2674 } else {
2675 base = MON_BUFF_BASE_ADDR;
2676 write_ptr = MON_BUFF_WRPTR;
2677 wrap_cnt = MON_BUFF_CYCLE_CNT;
2678 }
2679
2680 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR);
2681 fw_mon_data = (void *)(*data)->data;
2682 fw_mon_data->fw_mon_wr_ptr =
2683 cpu_to_le32(iwl_read_prph(trans, write_ptr));
2684 fw_mon_data->fw_mon_cycle_cnt =
2685 cpu_to_le32(iwl_read_prph(trans, wrap_cnt));
2686 fw_mon_data->fw_mon_base_ptr =
2687 cpu_to_le32(iwl_read_prph(trans, base));
2688
2689 len += sizeof(**data) + sizeof(*fw_mon_data);
2690 if (trans_pcie->fw_mon_page) {
2691 /*
2692 * The firmware is now asserted, it won't write anything
2693 * to the buffer. CPU can take ownership to fetch the
2694 * data. The buffer will be handed back to the device
2695 * before the firmware will be restarted.
2696 */
2697 dma_sync_single_for_cpu(trans->dev,
2698 trans_pcie->fw_mon_phys,
2699 trans_pcie->fw_mon_size,
2700 DMA_FROM_DEVICE);
2701 memcpy(fw_mon_data->data,
2702 page_address(trans_pcie->fw_mon_page),
2703 trans_pcie->fw_mon_size);
2704
2705 monitor_len = trans_pcie->fw_mon_size;
2706 } else if (trans->dbg_dest_tlv->monitor_mode == SMEM_MODE) {
2707 /*
2708 * Update pointers to reflect actual values after
2709 * shifting
2710 */
2711 base = iwl_read_prph(trans, base) <<
2712 trans->dbg_dest_tlv->base_shift;
2713 iwl_trans_read_mem(trans, base, fw_mon_data->data,
2714 monitor_len / sizeof(u32));
2715 } else if (trans->dbg_dest_tlv->monitor_mode == MARBH_MODE) {
2716 monitor_len =
2717 iwl_trans_pci_dump_marbh_monitor(trans,
2718 fw_mon_data,
2719 monitor_len);
2720 } else {
2721 /* Didn't match anything - output no monitor data */
2722 monitor_len = 0;
2723 }
2724
2725 len += monitor_len;
2726 (*data)->len = cpu_to_le32(monitor_len + sizeof(*fw_mon_data));
2727 }
2728
2729 return len;
2730}
2731
2732static struct iwl_trans_dump_data
2733*iwl_trans_pcie_dump_data(struct iwl_trans *trans,
Emmanuel Grumbacha80c7a62016-01-05 09:14:08 +02002734 const struct iwl_fw_dbg_trigger_tlv *trigger)
Johannes Berg4d075002014-04-24 10:41:31 +02002735{
2736 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2737 struct iwl_fw_error_dump_data *data;
2738 struct iwl_txq *cmdq = &trans_pcie->txq[trans_pcie->cmd_queue];
2739 struct iwl_fw_error_dump_txcmd *txcmd;
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002740 struct iwl_trans_dump_data *dump_data;
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002741 u32 len, num_rbs;
Liad Kaufman99684ae2014-11-17 11:44:03 +02002742 u32 monitor_len;
Johannes Berg4d075002014-04-24 10:41:31 +02002743 int i, ptr;
Sara Sharon96a64972015-12-23 15:10:03 +02002744 bool dump_rbs = test_bit(STATUS_FW_ERROR, &trans->status) &&
2745 !trans->cfg->mq_rx_supported;
Johannes Berg4d075002014-04-24 10:41:31 +02002746
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002747 /* transport dump header */
2748 len = sizeof(*dump_data);
2749
2750 /* host commands */
2751 len += sizeof(*data) +
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002752 cmdq->n_window * (sizeof(*txcmd) + TFD_MAX_PAYLOAD_SIZE);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002753
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002754 /* FW monitor */
Liad Kaufman99684ae2014-11-17 11:44:03 +02002755 if (trans_pcie->fw_mon_page) {
Emmanuel Grumbachc544e9c2014-06-26 09:54:23 +03002756 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
Liad Kaufman99684ae2014-11-17 11:44:03 +02002757 trans_pcie->fw_mon_size;
2758 monitor_len = trans_pcie->fw_mon_size;
2759 } else if (trans->dbg_dest_tlv) {
2760 u32 base, end;
2761
2762 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2763 end = le32_to_cpu(trans->dbg_dest_tlv->end_reg);
2764
2765 base = iwl_read_prph(trans, base) <<
2766 trans->dbg_dest_tlv->base_shift;
2767 end = iwl_read_prph(trans, end) <<
2768 trans->dbg_dest_tlv->end_shift;
2769
2770 /* Make "end" point to the actual end */
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002771 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000 ||
2772 trans->dbg_dest_tlv->monitor_mode == MARBH_MODE)
Liad Kaufman99684ae2014-11-17 11:44:03 +02002773 end += (1 << trans->dbg_dest_tlv->end_shift);
2774 monitor_len = end - base;
2775 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
2776 monitor_len;
2777 } else {
2778 monitor_len = 0;
2779 }
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002780
Oren Givon36fb9012015-07-15 15:47:28 +03002781 if (trigger && (trigger->mode & IWL_FW_DBG_TRIGGER_MONITOR_ONLY)) {
2782 dump_data = vzalloc(len);
2783 if (!dump_data)
2784 return NULL;
2785
2786 data = (void *)dump_data->data;
2787 len = iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
2788 dump_data->len = len;
2789
2790 return dump_data;
2791 }
2792
2793 /* CSR registers */
2794 len += sizeof(*data) + IWL_CSR_TO_DUMP;
2795
Oren Givon36fb9012015-07-15 15:47:28 +03002796 /* FH registers */
2797 len += sizeof(*data) + (FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND);
2798
2799 if (dump_rbs) {
Sara Sharon78485052015-12-14 17:44:11 +02002800 /* Dump RBs is supported only for pre-9000 devices (1 queue) */
2801 struct iwl_rxq *rxq = &trans_pcie->rxq[0];
Oren Givon36fb9012015-07-15 15:47:28 +03002802 /* RBs */
Sara Sharon78485052015-12-14 17:44:11 +02002803 num_rbs = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num))
Oren Givon36fb9012015-07-15 15:47:28 +03002804 & 0x0FFF;
Sara Sharon78485052015-12-14 17:44:11 +02002805 num_rbs = (num_rbs - rxq->read) & RX_QUEUE_MASK;
Oren Givon36fb9012015-07-15 15:47:28 +03002806 len += num_rbs * (sizeof(*data) +
2807 sizeof(struct iwl_fw_error_dump_rb) +
2808 (PAGE_SIZE << trans_pcie->rx_page_order));
2809 }
2810
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002811 dump_data = vzalloc(len);
2812 if (!dump_data)
2813 return NULL;
Johannes Berg4d075002014-04-24 10:41:31 +02002814
2815 len = 0;
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002816 data = (void *)dump_data->data;
Johannes Berg4d075002014-04-24 10:41:31 +02002817 data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD);
2818 txcmd = (void *)data->data;
2819 spin_lock_bh(&cmdq->lock);
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002820 ptr = cmdq->write_ptr;
2821 for (i = 0; i < cmdq->n_window; i++) {
2822 u8 idx = get_cmd_index(cmdq, ptr);
Johannes Berg4d075002014-04-24 10:41:31 +02002823 u32 caplen, cmdlen;
2824
Sara Sharon6983ba62016-06-26 13:17:56 +03002825 cmdlen = iwl_trans_pcie_get_cmdlen(trans, cmdq->tfds +
2826 trans_pcie->tfd_size * ptr);
Johannes Berg4d075002014-04-24 10:41:31 +02002827 caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen);
2828
2829 if (cmdlen) {
2830 len += sizeof(*txcmd) + caplen;
2831 txcmd->cmdlen = cpu_to_le32(cmdlen);
2832 txcmd->caplen = cpu_to_le32(caplen);
2833 memcpy(txcmd->data, cmdq->entries[idx].cmd, caplen);
2834 txcmd = (void *)((u8 *)txcmd->data + caplen);
2835 }
2836
2837 ptr = iwl_queue_dec_wrap(ptr);
2838 }
2839 spin_unlock_bh(&cmdq->lock);
2840
2841 data->len = cpu_to_le32(len);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002842 len += sizeof(*data);
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002843 data = iwl_fw_error_next_data(data);
2844
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002845 len += iwl_trans_pcie_dump_csr(trans, &data);
Liad Kaufman06d51e02014-11-23 13:56:21 +02002846 len += iwl_trans_pcie_fh_regs_dump(trans, &data);
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002847 if (dump_rbs)
2848 len += iwl_trans_pcie_dump_rbs(trans, &data, num_rbs);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002849
Oren Givon36fb9012015-07-15 15:47:28 +03002850 len += iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002851
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002852 dump_data->len = len;
2853
2854 return dump_data;
Johannes Berg4d075002014-04-24 10:41:31 +02002855}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002856
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03002857#ifdef CONFIG_PM_SLEEP
2858static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
2859{
2860 if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3)
2861 return iwl_pci_fw_enter_d0i3(trans);
2862
2863 return 0;
2864}
2865
2866static void iwl_trans_pcie_resume(struct iwl_trans *trans)
2867{
2868 if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3)
2869 iwl_pci_fw_exit_d0i3(trans);
2870}
2871#endif /* CONFIG_PM_SLEEP */
2872
Johannes Bergd1ff5252012-04-12 06:24:30 -07002873static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002874 .start_hw = iwl_trans_pcie_start_hw,
Arik Nemtsova4082842013-11-24 19:10:46 +02002875 .op_mode_leave = iwl_trans_pcie_op_mode_leave,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002876 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002877 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002878 .stop_device = iwl_trans_pcie_stop_device,
2879
Johannes Bergddaf5a52013-01-08 11:25:44 +01002880 .d3_suspend = iwl_trans_pcie_d3_suspend,
2881 .d3_resume = iwl_trans_pcie_d3_resume,
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08002882
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03002883#ifdef CONFIG_PM_SLEEP
2884 .suspend = iwl_trans_pcie_suspend,
2885 .resume = iwl_trans_pcie_resume,
2886#endif /* CONFIG_PM_SLEEP */
2887
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002888 .send_cmd = iwl_trans_pcie_send_hcmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002889
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002890 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002891 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002892
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03002893 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03002894 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002895
Sara Sharon8aacf4b2016-07-04 15:40:11 +03002896 .get_txq_byte_table = iwl_trans_pcie_get_txq_byte_table,
2897
Liad Kaufman42db09c2016-05-02 14:01:14 +03002898 .txq_set_shared_mode = iwl_trans_pcie_txq_set_shared_mode,
2899
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002900 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02002901 .freeze_txq_timer = iwl_trans_pcie_freeze_txq_timer,
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +02002902 .block_txq_ptrs = iwl_trans_pcie_block_txq_ptrs,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002903
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002904 .write8 = iwl_trans_pcie_write8,
2905 .write32 = iwl_trans_pcie_write32,
2906 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02002907 .read_prph = iwl_trans_pcie_read_prph,
2908 .write_prph = iwl_trans_pcie_write_prph,
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02002909 .read_mem = iwl_trans_pcie_read_mem,
2910 .write_mem = iwl_trans_pcie_write_mem,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08002911 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07002912 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02002913 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002914 .release_nic_access = iwl_trans_pcie_release_nic_access,
2915 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
Johannes Berg4d075002014-04-24 10:41:31 +02002916
Eliad Peller7616f332014-11-20 17:33:43 +02002917 .ref = iwl_trans_pcie_ref,
2918 .unref = iwl_trans_pcie_unref,
2919
Johannes Berg4d075002014-04-24 10:41:31 +02002920 .dump_data = iwl_trans_pcie_dump_data,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002921};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002922
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07002923struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002924 const struct pci_device_id *ent,
2925 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002926{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002927 struct iwl_trans_pcie *trans_pcie;
2928 struct iwl_trans *trans;
Sara Sharon96a64972015-12-23 15:10:03 +02002929 int ret, addr_size;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002930
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03002931 ret = pcim_enable_device(pdev);
2932 if (ret)
2933 return ERR_PTR(ret);
2934
Johannes Berg7b501d12015-05-22 11:28:58 +02002935 trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie),
2936 &pdev->dev, cfg, &trans_ops_pcie, 0);
2937 if (!trans)
2938 return ERR_PTR(-ENOMEM);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002939
2940 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2941
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002942 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002943 spin_lock_init(&trans_pcie->irq_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002944 spin_lock_init(&trans_pcie->reg_lock);
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03002945 mutex_init(&trans_pcie->mutex);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002946 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002947 trans_pcie->tso_hdr_page = alloc_percpu(struct iwl_tso_hdr_page);
2948 if (!trans_pcie->tso_hdr_page) {
2949 ret = -ENOMEM;
2950 goto out_no_pci;
2951 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002952
Johannes Bergd819c6c2013-09-30 11:02:46 +02002953
Emmanuel Grumbachf2532b02013-07-02 15:47:29 +03002954 if (!cfg->base_params->pcie_l1_allowed) {
2955 /*
2956 * W/A - seems to solve weird behavior. We need to remove this
2957 * if we don't want to stay in L1 all the time. This wastes a
2958 * lot of power.
2959 */
2960 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
2961 PCIE_LINK_STATE_L1 |
2962 PCIE_LINK_STATE_CLKPM);
2963 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002964
Sara Sharon6983ba62016-06-26 13:17:56 +03002965 if (cfg->use_tfh) {
Sara Sharon2c6262b2016-12-07 12:22:11 +02002966 addr_size = 64;
Sara Sharon3cd19802016-06-23 16:31:40 +03002967 trans_pcie->max_tbs = IWL_TFH_NUM_TBS;
Sara Sharon8352e622016-08-04 10:56:53 +03002968 trans_pcie->tfd_size = sizeof(struct iwl_tfh_tfd);
Sara Sharon6983ba62016-06-26 13:17:56 +03002969 } else {
Sara Sharon2c6262b2016-12-07 12:22:11 +02002970 addr_size = 36;
Sara Sharon3cd19802016-06-23 16:31:40 +03002971 trans_pcie->max_tbs = IWL_NUM_OF_TBS;
Sara Sharon6983ba62016-06-26 13:17:56 +03002972 trans_pcie->tfd_size = sizeof(struct iwl_tfd);
2973 }
Sara Sharon3cd19802016-06-23 16:31:40 +03002974 trans->max_skb_frags = IWL_PCIE_MAX_FRAGS(trans_pcie);
2975
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002976 pci_set_master(pdev);
2977
Sara Sharon96a64972015-12-23 15:10:03 +02002978 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(addr_size));
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002979 if (!ret)
Sara Sharon96a64972015-12-23 15:10:03 +02002980 ret = pci_set_consistent_dma_mask(pdev,
2981 DMA_BIT_MASK(addr_size));
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002982 if (ret) {
2983 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2984 if (!ret)
2985 ret = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002986 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002987 /* both attempts failed: */
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002988 if (ret) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07002989 dev_err(&pdev->dev, "No suitable DMA available\n");
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03002990 goto out_no_pci;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002991 }
2992 }
2993
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03002994 ret = pcim_iomap_regions_request_all(pdev, BIT(0), DRV_NAME);
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002995 if (ret) {
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03002996 dev_err(&pdev->dev, "pcim_iomap_regions_request_all failed\n");
2997 goto out_no_pci;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002998 }
2999
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003000 trans_pcie->hw_base = pcim_iomap_table(pdev)[0];
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08003001 if (!trans_pcie->hw_base) {
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003002 dev_err(&pdev->dev, "pcim_iomap_table failed\n");
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03003003 ret = -ENODEV;
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003004 goto out_no_pci;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08003005 }
3006
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08003007 /* We disable the RETRY_TIMEOUT register (0x41) to keep
3008 * PCI Tx retries from interfering with C3 CPU state */
3009 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
3010
Emmanuel Grumbach83f7a852014-04-13 16:03:11 +03003011 trans->dev = &pdev->dev;
3012 trans_pcie->pci_dev = pdev;
3013 iwl_disable_interrupts(trans);
3014
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02003015 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Liad Kaufmanb513ee72014-06-01 17:21:33 +03003016 /*
3017 * In the 8000 HW family the format of the 4 bytes of CSR_HW_REV have
3018 * changed, and now the revision step also includes bit 0-1 (no more
3019 * "dash" value). To keep hw_rev backwards compatible - we'll store it
3020 * in the old format.
3021 */
Eran Harary7a42baa2015-02-25 14:24:51 +02003022 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) {
3023 unsigned long flags;
Eran Harary7a42baa2015-02-25 14:24:51 +02003024
Liad Kaufmanb513ee72014-06-01 17:21:33 +03003025 trans->hw_rev = (trans->hw_rev & 0xfff0) |
Liad Kaufman1fc0e222014-09-17 13:28:50 +03003026 (CSR_HW_REV_STEP(trans->hw_rev << 2) << 2);
Liad Kaufmanb513ee72014-06-01 17:21:33 +03003027
Emmanuel Grumbachf9e55542015-06-04 11:09:47 +03003028 ret = iwl_pcie_prepare_card_hw(trans);
3029 if (ret) {
3030 IWL_WARN(trans, "Exit HW not ready\n");
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003031 goto out_no_pci;
Emmanuel Grumbachf9e55542015-06-04 11:09:47 +03003032 }
3033
Eran Harary7a42baa2015-02-25 14:24:51 +02003034 /*
3035 * in-order to recognize C step driver should read chip version
3036 * id located at the AUX bus MISC address space.
3037 */
3038 iwl_set_bit(trans, CSR_GP_CNTRL,
3039 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
3040 udelay(2);
3041
3042 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
3043 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
3044 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
3045 25000);
3046 if (ret < 0) {
3047 IWL_DEBUG_INFO(trans, "Failed to wake up the nic\n");
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003048 goto out_no_pci;
Eran Harary7a42baa2015-02-25 14:24:51 +02003049 }
3050
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02003051 if (iwl_trans_grab_nic_access(trans, &flags)) {
Eran Harary7a42baa2015-02-25 14:24:51 +02003052 u32 hw_step;
3053
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03003054 hw_step = iwl_read_prph_no_grab(trans, WFPM_CTRL_REG);
Eran Harary7a42baa2015-02-25 14:24:51 +02003055 hw_step |= ENABLE_WFPM;
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03003056 iwl_write_prph_no_grab(trans, WFPM_CTRL_REG, hw_step);
3057 hw_step = iwl_read_prph_no_grab(trans, AUX_MISC_REG);
Eran Harary7a42baa2015-02-25 14:24:51 +02003058 hw_step = (hw_step >> HW_STEP_LOCATION_BITS) & 0xF;
3059 if (hw_step == 0x3)
3060 trans->hw_rev = (trans->hw_rev & 0xFFFFFFF3) |
3061 (SILICON_C_STEP << 2);
3062 iwl_trans_release_nic_access(trans, &flags);
3063 }
3064 }
3065
Haim Dreyfuss1afb0ae2016-04-03 19:55:59 +03003066 trans->hw_rf_id = iwl_read32(trans, CSR_HW_RF_ID);
3067
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02003068 iwl_pcie_set_interrupt_capa(pdev, trans);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02003069 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02003070 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
3071 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08003072
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08003073 /* Initialize the wait queue for commands */
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02003074 init_waitqueue_head(&trans_pcie->wait_command_queue);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08003075
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03003076 init_waitqueue_head(&trans_pcie->d0i3_waitq);
3077
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02003078 if (trans_pcie->msix_enabled) {
3079 if (iwl_pcie_init_msix_handler(pdev, trans_pcie))
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003080 goto out_no_pci;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02003081 } else {
3082 ret = iwl_pcie_alloc_ict(trans);
3083 if (ret)
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003084 goto out_no_pci;
Johannes Berga8b691e2012-12-27 23:08:06 +01003085
Sharon Dvir5a41a86c2016-08-10 09:05:48 +03003086 ret = devm_request_threaded_irq(&pdev->dev, pdev->irq,
3087 iwl_pcie_isr,
3088 iwl_pcie_irq_handler,
3089 IRQF_SHARED, DRV_NAME, trans);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02003090 if (ret) {
3091 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
3092 goto out_free_ict;
3093 }
3094 trans_pcie->inta_mask = CSR_INI_SET_MASK;
3095 }
Emmanuel Grumbach83f7a852014-04-13 16:03:11 +03003096
Luca Coelhob3ff1272016-01-06 18:40:38 -02003097#ifdef CONFIG_IWLWIFI_PCIE_RTPM
3098 trans->runtime_pm_mode = IWL_PLAT_PM_MODE_D0I3;
3099#else
3100 trans->runtime_pm_mode = IWL_PLAT_PM_MODE_DISABLED;
3101#endif /* CONFIG_IWLWIFI_PCIE_RTPM */
3102
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08003103 return trans;
3104
Johannes Berga8b691e2012-12-27 23:08:06 +01003105out_free_ict:
3106 iwl_pcie_free_ict(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08003107out_no_pci:
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03003108 free_percpu(trans_pcie->tso_hdr_page);
Johannes Berg7b501d12015-05-22 11:28:58 +02003109 iwl_trans_free(trans);
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03003110 return ERR_PTR(ret);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08003111}