blob: dc23d042790beb517a5652f1f9bd2f51f93ff197 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Vivien Didelotb8fee952015-08-13 12:52:19 -04006 * Copyright (c) 2015 CMC Electronics, Inc.
7 * Added support for VLAN Table Unit operations
8 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02009 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040035#include <net/switchdev.h>
Vivien Didelotec561272016-09-02 14:45:33 -040036
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000037#include "mv88e6xxx.h"
Vivien Didelota935c052016-09-29 12:21:53 -040038#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040039#include "global2.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000041
Vivien Didelotfad09c72016-06-21 12:28:20 -040042static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040043{
Vivien Didelotfad09c72016-06-21 12:28:20 -040044 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
45 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046 dump_stack();
47 }
48}
49
Vivien Didelot914b32f2016-06-20 13:14:11 -040050/* The switch ADDR[4:1] configuration pins define the chip SMI device address
51 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
52 *
53 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
54 * is the only device connected to the SMI master. In this mode it responds to
55 * all 32 possible SMI addresses, and thus maps directly the internal devices.
56 *
57 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
58 * multiple devices to share the SMI interface. In this mode it responds to only
59 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000060 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040061
Vivien Didelotfad09c72016-06-21 12:28:20 -040062static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 int addr, int reg, u16 *val)
64{
Vivien Didelotfad09c72016-06-21 12:28:20 -040065 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 return -EOPNOTSUPP;
67
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040069}
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040072 int addr, int reg, u16 val)
73{
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 return -EOPNOTSUPP;
76
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040078}
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040081 int addr, int reg, u16 *val)
82{
83 int ret;
84
Vivien Didelotfad09c72016-06-21 12:28:20 -040085 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040086 if (ret < 0)
87 return ret;
88
89 *val = ret & 0xffff;
90
91 return 0;
92}
93
Vivien Didelotfad09c72016-06-21 12:28:20 -040094static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040095 int addr, int reg, u16 val)
96{
97 int ret;
98
Vivien Didelotfad09c72016-06-21 12:28:20 -040099 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400100 if (ret < 0)
101 return ret;
102
103 return 0;
104}
105
Vivien Didelotc08026a2016-09-29 12:21:59 -0400106static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400107 .read = mv88e6xxx_smi_single_chip_read,
108 .write = mv88e6xxx_smi_single_chip_write,
109};
110
Vivien Didelotfad09c72016-06-21 12:28:20 -0400111static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000112{
113 int ret;
114 int i;
115
116 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400117 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000118 if (ret < 0)
119 return ret;
120
Andrew Lunncca8b132015-04-02 04:06:39 +0200121 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122 return 0;
123 }
124
125 return -ETIMEDOUT;
126}
127
Vivien Didelotfad09c72016-06-21 12:28:20 -0400128static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400129 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000130{
131 int ret;
132
Barry Grussling3675c8d2013-01-08 16:05:53 +0000133 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400134 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000135 if (ret < 0)
136 return ret;
137
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400139 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200140 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000141 if (ret < 0)
142 return ret;
143
Barry Grussling3675c8d2013-01-08 16:05:53 +0000144 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400145 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000146 if (ret < 0)
147 return ret;
148
Barry Grussling3675c8d2013-01-08 16:05:53 +0000149 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400150 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000151 if (ret < 0)
152 return ret;
153
Vivien Didelot914b32f2016-06-20 13:14:11 -0400154 *val = ret & 0xffff;
155
156 return 0;
157}
158
Vivien Didelotfad09c72016-06-21 12:28:20 -0400159static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400160 int addr, int reg, u16 val)
161{
162 int ret;
163
164 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400165 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400166 if (ret < 0)
167 return ret;
168
169 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400170 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400171 if (ret < 0)
172 return ret;
173
174 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400175 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400176 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 if (ret < 0)
178 return ret;
179
180 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400181 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400182 if (ret < 0)
183 return ret;
184
185 return 0;
186}
187
Vivien Didelotc08026a2016-09-29 12:21:59 -0400188static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400189 .read = mv88e6xxx_smi_multi_chip_read,
190 .write = mv88e6xxx_smi_multi_chip_write,
191};
192
Vivien Didelotec561272016-09-02 14:45:33 -0400193int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400194{
195 int err;
196
Vivien Didelotfad09c72016-06-21 12:28:20 -0400197 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400198
Vivien Didelotfad09c72016-06-21 12:28:20 -0400199 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400200 if (err)
201 return err;
202
Vivien Didelotfad09c72016-06-21 12:28:20 -0400203 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400204 addr, reg, *val);
205
206 return 0;
207}
208
Vivien Didelotec561272016-09-02 14:45:33 -0400209int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210{
211 int err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214
Vivien Didelotfad09c72016-06-21 12:28:20 -0400215 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400216 if (err)
217 return err;
218
Vivien Didelotfad09c72016-06-21 12:28:20 -0400219 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400220 addr, reg, val);
221
222 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000223}
224
Vivien Didelote57e5e72016-08-15 17:19:00 -0400225static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
226 int reg, u16 *val)
227{
228 int addr = phy; /* PHY devices addresses start at 0x0 */
229
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400230 if (!chip->info->ops->phy_read)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400231 return -EOPNOTSUPP;
232
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400233 return chip->info->ops->phy_read(chip, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400234}
235
236static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
237 int reg, u16 val)
238{
239 int addr = phy; /* PHY devices addresses start at 0x0 */
240
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400241 if (!chip->info->ops->phy_write)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400242 return -EOPNOTSUPP;
243
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400244 return chip->info->ops->phy_write(chip, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400245}
246
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400247static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
248{
249 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
250 return -EOPNOTSUPP;
251
252 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
253}
254
255static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
256{
257 int err;
258
259 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
260 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
261 if (unlikely(err)) {
262 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
263 phy, err);
264 }
265}
266
267static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
268 u8 page, int reg, u16 *val)
269{
270 int err;
271
272 /* There is no paging for registers 22 */
273 if (reg == PHY_PAGE)
274 return -EINVAL;
275
276 err = mv88e6xxx_phy_page_get(chip, phy, page);
277 if (!err) {
278 err = mv88e6xxx_phy_read(chip, phy, reg, val);
279 mv88e6xxx_phy_page_put(chip, phy);
280 }
281
282 return err;
283}
284
285static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
286 u8 page, int reg, u16 val)
287{
288 int err;
289
290 /* There is no paging for registers 22 */
291 if (reg == PHY_PAGE)
292 return -EINVAL;
293
294 err = mv88e6xxx_phy_page_get(chip, phy, page);
295 if (!err) {
296 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
297 mv88e6xxx_phy_page_put(chip, phy);
298 }
299
300 return err;
301}
302
303static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
304{
305 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
306 reg, val);
307}
308
309static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
310{
311 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
312 reg, val);
313}
314
Andrew Lunndc30c352016-10-16 19:56:49 +0200315static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
316{
317 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
318 unsigned int n = d->hwirq;
319
320 chip->g1_irq.masked |= (1 << n);
321}
322
323static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
324{
325 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
326 unsigned int n = d->hwirq;
327
328 chip->g1_irq.masked &= ~(1 << n);
329}
330
331static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
332{
333 struct mv88e6xxx_chip *chip = dev_id;
334 unsigned int nhandled = 0;
335 unsigned int sub_irq;
336 unsigned int n;
337 u16 reg;
338 int err;
339
340 mutex_lock(&chip->reg_lock);
341 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
342 mutex_unlock(&chip->reg_lock);
343
344 if (err)
345 goto out;
346
347 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
348 if (reg & (1 << n)) {
349 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
350 handle_nested_irq(sub_irq);
351 ++nhandled;
352 }
353 }
354out:
355 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
356}
357
358static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
359{
360 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
361
362 mutex_lock(&chip->reg_lock);
363}
364
365static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
366{
367 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
368 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
369 u16 reg;
370 int err;
371
372 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
373 if (err)
374 goto out;
375
376 reg &= ~mask;
377 reg |= (~chip->g1_irq.masked & mask);
378
379 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
380 if (err)
381 goto out;
382
383out:
384 mutex_unlock(&chip->reg_lock);
385}
386
387static struct irq_chip mv88e6xxx_g1_irq_chip = {
388 .name = "mv88e6xxx-g1",
389 .irq_mask = mv88e6xxx_g1_irq_mask,
390 .irq_unmask = mv88e6xxx_g1_irq_unmask,
391 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
392 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
393};
394
395static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
396 unsigned int irq,
397 irq_hw_number_t hwirq)
398{
399 struct mv88e6xxx_chip *chip = d->host_data;
400
401 irq_set_chip_data(irq, d->host_data);
402 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
403 irq_set_noprobe(irq);
404
405 return 0;
406}
407
408static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
409 .map = mv88e6xxx_g1_irq_domain_map,
410 .xlate = irq_domain_xlate_twocell,
411};
412
413static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
414{
415 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100416 u16 mask;
417
418 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
419 mask |= GENMASK(chip->g1_irq.nirqs, 0);
420 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
421
422 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200423
424 for (irq = 0; irq < 16; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100425 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200426 irq_dispose_mapping(virq);
427 }
428
Andrew Lunna3db3d32016-11-20 20:14:14 +0100429 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200430}
431
432static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
433{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100434 int err, irq, virq;
435 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200436
437 chip->g1_irq.nirqs = chip->info->g1_irqs;
438 chip->g1_irq.domain = irq_domain_add_simple(
439 NULL, chip->g1_irq.nirqs, 0,
440 &mv88e6xxx_g1_irq_domain_ops, chip);
441 if (!chip->g1_irq.domain)
442 return -ENOMEM;
443
444 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
445 irq_create_mapping(chip->g1_irq.domain, irq);
446
447 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
448 chip->g1_irq.masked = ~0;
449
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100450 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200451 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100452 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200453
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100454 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200455
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100456 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200457 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100458 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200459
460 /* Reading the interrupt status clears (most of) them */
461 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
462 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100463 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200464
465 err = request_threaded_irq(chip->irq, NULL,
466 mv88e6xxx_g1_irq_thread_fn,
467 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
468 dev_name(chip->dev), chip);
469 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100470 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200471
472 return 0;
473
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100474out_disable:
475 mask |= GENMASK(chip->g1_irq.nirqs, 0);
476 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
477
478out_mapping:
479 for (irq = 0; irq < 16; irq++) {
480 virq = irq_find_mapping(chip->g1_irq.domain, irq);
481 irq_dispose_mapping(virq);
482 }
483
484 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200485
486 return err;
487}
488
Vivien Didelotec561272016-09-02 14:45:33 -0400489int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400490{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200491 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400492
Andrew Lunn6441e6692016-08-19 00:01:55 +0200493 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400494 u16 val;
495 int err;
496
497 err = mv88e6xxx_read(chip, addr, reg, &val);
498 if (err)
499 return err;
500
501 if (!(val & mask))
502 return 0;
503
504 usleep_range(1000, 2000);
505 }
506
Andrew Lunn30853552016-08-19 00:01:57 +0200507 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400508 return -ETIMEDOUT;
509}
510
Vivien Didelotf22ab642016-07-18 20:45:31 -0400511/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400512int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400513{
514 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200515 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400516
517 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200518 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
519 if (err)
520 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400521
522 /* Set the Update bit to trigger a write operation */
523 val = BIT(15) | update;
524
525 return mv88e6xxx_write(chip, addr, reg, val);
526}
527
Vivien Didelota935c052016-09-29 12:21:53 -0400528static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000529{
Vivien Didelot914b32f2016-06-20 13:14:11 -0400530 u16 val;
Vivien Didelota935c052016-09-29 12:21:53 -0400531 int i, err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000532
Vivien Didelota935c052016-09-29 12:21:53 -0400533 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400534 if (err)
535 return err;
Vivien Didelot3996a4f2015-10-30 18:56:45 -0400536
Vivien Didelota935c052016-09-29 12:21:53 -0400537 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
538 val & ~GLOBAL_CONTROL_PPU_ENABLE);
539 if (err)
540 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000541
Andrew Lunn6441e6692016-08-19 00:01:55 +0200542 for (i = 0; i < 16; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -0400543 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
544 if (err)
545 return err;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200546
Barry Grussling19b2f972013-01-08 16:05:54 +0000547 usleep_range(1000, 2000);
Vivien Didelota935c052016-09-29 12:21:53 -0400548 if ((val & GLOBAL_STATUS_PPU_MASK) != GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000549 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000550 }
551
552 return -ETIMEDOUT;
553}
554
Vivien Didelotfad09c72016-06-21 12:28:20 -0400555static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000556{
Vivien Didelota935c052016-09-29 12:21:53 -0400557 u16 val;
558 int i, err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000559
Vivien Didelota935c052016-09-29 12:21:53 -0400560 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
561 if (err)
562 return err;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200563
Vivien Didelota935c052016-09-29 12:21:53 -0400564 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
565 val | GLOBAL_CONTROL_PPU_ENABLE);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200566 if (err)
567 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000568
Andrew Lunn6441e6692016-08-19 00:01:55 +0200569 for (i = 0; i < 16; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -0400570 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
571 if (err)
572 return err;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200573
Barry Grussling19b2f972013-01-08 16:05:54 +0000574 usleep_range(1000, 2000);
Vivien Didelota935c052016-09-29 12:21:53 -0400575 if ((val & GLOBAL_STATUS_PPU_MASK) == GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000576 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000577 }
578
579 return -ETIMEDOUT;
580}
581
582static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
583{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400584 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000585
Vivien Didelotfad09c72016-06-21 12:28:20 -0400586 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200587
Vivien Didelotfad09c72016-06-21 12:28:20 -0400588 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200589
Vivien Didelotfad09c72016-06-21 12:28:20 -0400590 if (mutex_trylock(&chip->ppu_mutex)) {
591 if (mv88e6xxx_ppu_enable(chip) == 0)
592 chip->ppu_disabled = 0;
593 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000594 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200595
Vivien Didelotfad09c72016-06-21 12:28:20 -0400596 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000597}
598
599static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
600{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400601 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000602
Vivien Didelotfad09c72016-06-21 12:28:20 -0400603 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000604}
605
Vivien Didelotfad09c72016-06-21 12:28:20 -0400606static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000607{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000608 int ret;
609
Vivien Didelotfad09c72016-06-21 12:28:20 -0400610 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000611
Barry Grussling3675c8d2013-01-08 16:05:53 +0000612 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000613 * we can access the PHY registers. If it was already
614 * disabled, cancel the timer that is going to re-enable
615 * it.
616 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400617 if (!chip->ppu_disabled) {
618 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000619 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400620 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000621 return ret;
622 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400623 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000624 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400625 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000626 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000627 }
628
629 return ret;
630}
631
Vivien Didelotfad09c72016-06-21 12:28:20 -0400632static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000633{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000634 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400635 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
636 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000637}
638
Vivien Didelotfad09c72016-06-21 12:28:20 -0400639static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000640{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400641 mutex_init(&chip->ppu_mutex);
642 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
Wei Yongjun68497a82016-10-22 14:28:00 +0000643 setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
644 (unsigned long)chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000645}
646
Andrew Lunn930188c2016-08-22 16:01:03 +0200647static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
648{
649 del_timer_sync(&chip->ppu_timer);
650}
651
Vivien Didelote57e5e72016-08-15 17:19:00 -0400652static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
653 int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000654{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400655 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000656
Vivien Didelote57e5e72016-08-15 17:19:00 -0400657 err = mv88e6xxx_ppu_access_get(chip);
658 if (!err) {
659 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400660 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000661 }
662
Vivien Didelote57e5e72016-08-15 17:19:00 -0400663 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000664}
665
Vivien Didelote57e5e72016-08-15 17:19:00 -0400666static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
667 int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000668{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400669 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000670
Vivien Didelote57e5e72016-08-15 17:19:00 -0400671 err = mv88e6xxx_ppu_access_get(chip);
672 if (!err) {
673 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400674 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000675 }
676
Vivien Didelote57e5e72016-08-15 17:19:00 -0400677 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000678}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000679
Vivien Didelotfad09c72016-06-21 12:28:20 -0400680static bool mv88e6xxx_6065_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200681{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400682 return chip->info->family == MV88E6XXX_FAMILY_6065;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200683}
684
Vivien Didelotfad09c72016-06-21 12:28:20 -0400685static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200686{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400687 return chip->info->family == MV88E6XXX_FAMILY_6095;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200688}
689
Vivien Didelotfad09c72016-06-21 12:28:20 -0400690static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200691{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400692 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200693}
694
Vivien Didelotfad09c72016-06-21 12:28:20 -0400695static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200696{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400697 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200698}
699
Vivien Didelotfad09c72016-06-21 12:28:20 -0400700static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200701{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400702 return chip->info->family == MV88E6XXX_FAMILY_6185;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200703}
704
Vivien Didelotfad09c72016-06-21 12:28:20 -0400705static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700706{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400707 return chip->info->family == MV88E6XXX_FAMILY_6320;
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700708}
709
Vivien Didelotfad09c72016-06-21 12:28:20 -0400710static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200711{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400712 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200713}
714
Vivien Didelotfad09c72016-06-21 12:28:20 -0400715static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200716{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400717 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200718}
719
Vivien Didelotd78343d2016-11-04 03:23:36 +0100720static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
721 int link, int speed, int duplex,
722 phy_interface_t mode)
723{
724 int err;
725
726 if (!chip->info->ops->port_set_link)
727 return 0;
728
729 /* Port's MAC control must not be changed unless the link is down */
730 err = chip->info->ops->port_set_link(chip, port, 0);
731 if (err)
732 return err;
733
734 if (chip->info->ops->port_set_speed) {
735 err = chip->info->ops->port_set_speed(chip, port, speed);
736 if (err && err != -EOPNOTSUPP)
737 goto restore_link;
738 }
739
740 if (chip->info->ops->port_set_duplex) {
741 err = chip->info->ops->port_set_duplex(chip, port, duplex);
742 if (err && err != -EOPNOTSUPP)
743 goto restore_link;
744 }
745
746 if (chip->info->ops->port_set_rgmii_delay) {
747 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
748 if (err && err != -EOPNOTSUPP)
749 goto restore_link;
750 }
751
752 err = 0;
753restore_link:
754 if (chip->info->ops->port_set_link(chip, port, link))
755 netdev_err(chip->ds->ports[port].netdev,
756 "failed to restore MAC's link\n");
757
758 return err;
759}
760
Andrew Lunndea87022015-08-31 15:56:47 +0200761/* We expect the switch to perform auto negotiation if there is a real
762 * phy. However, in the case of a fixed link phy, we force the port
763 * settings from the fixed link settings.
764 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400765static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
766 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200767{
Vivien Didelot04bed142016-08-31 18:06:13 -0400768 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200769 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200770
771 if (!phy_is_pseudo_fixed_link(phydev))
772 return;
773
Vivien Didelotfad09c72016-06-21 12:28:20 -0400774 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100775 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
776 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400777 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100778
779 if (err && err != -EOPNOTSUPP)
780 netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
Andrew Lunndea87022015-08-31 15:56:47 +0200781}
782
Vivien Didelotfad09c72016-06-21 12:28:20 -0400783static int _mv88e6xxx_stats_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000784{
Vivien Didelota935c052016-09-29 12:21:53 -0400785 u16 val;
786 int i, err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000787
788 for (i = 0; i < 10; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -0400789 err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_OP, &val);
Andrew Lunn096eea02016-11-21 23:26:56 +0100790 if (err)
791 return err;
792
Vivien Didelota935c052016-09-29 12:21:53 -0400793 if ((val & GLOBAL_STATS_OP_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000794 return 0;
795 }
796
797 return -ETIMEDOUT;
798}
799
Andrew Lunna605a0f2016-11-21 23:26:58 +0100800static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000801{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100802 if (!chip->info->ops->stats_snapshot)
803 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000804
Andrew Lunna605a0f2016-11-21 23:26:58 +0100805 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000806}
807
Vivien Didelotfad09c72016-06-21 12:28:20 -0400808static void _mv88e6xxx_stats_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -0400809 int stat, u32 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000810{
Vivien Didelota935c052016-09-29 12:21:53 -0400811 u32 value;
812 u16 reg;
813 int err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000814
815 *val = 0;
816
Vivien Didelota935c052016-09-29 12:21:53 -0400817 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
818 GLOBAL_STATS_OP_READ_CAPTURED |
819 GLOBAL_STATS_OP_HIST_RX_TX | stat);
820 if (err)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000821 return;
822
Vivien Didelota935c052016-09-29 12:21:53 -0400823 err = _mv88e6xxx_stats_wait(chip);
824 if (err)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000825 return;
826
Vivien Didelota935c052016-09-29 12:21:53 -0400827 err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_COUNTER_32, &reg);
828 if (err)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000829 return;
830
Vivien Didelota935c052016-09-29 12:21:53 -0400831 value = reg << 16;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000832
Vivien Didelota935c052016-09-29 12:21:53 -0400833 err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_COUNTER_01, &reg);
834 if (err)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000835 return;
836
Vivien Didelota935c052016-09-29 12:21:53 -0400837 *val = value | reg;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000838}
839
Andrew Lunne413e7e2015-04-02 04:06:38 +0200840static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100841 { "in_good_octets", 8, 0x00, BANK0, },
842 { "in_bad_octets", 4, 0x02, BANK0, },
843 { "in_unicast", 4, 0x04, BANK0, },
844 { "in_broadcasts", 4, 0x06, BANK0, },
845 { "in_multicasts", 4, 0x07, BANK0, },
846 { "in_pause", 4, 0x16, BANK0, },
847 { "in_undersize", 4, 0x18, BANK0, },
848 { "in_fragments", 4, 0x19, BANK0, },
849 { "in_oversize", 4, 0x1a, BANK0, },
850 { "in_jabber", 4, 0x1b, BANK0, },
851 { "in_rx_error", 4, 0x1c, BANK0, },
852 { "in_fcs_error", 4, 0x1d, BANK0, },
853 { "out_octets", 8, 0x0e, BANK0, },
854 { "out_unicast", 4, 0x10, BANK0, },
855 { "out_broadcasts", 4, 0x13, BANK0, },
856 { "out_multicasts", 4, 0x12, BANK0, },
857 { "out_pause", 4, 0x15, BANK0, },
858 { "excessive", 4, 0x11, BANK0, },
859 { "collisions", 4, 0x1e, BANK0, },
860 { "deferred", 4, 0x05, BANK0, },
861 { "single", 4, 0x14, BANK0, },
862 { "multiple", 4, 0x17, BANK0, },
863 { "out_fcs_error", 4, 0x03, BANK0, },
864 { "late", 4, 0x1f, BANK0, },
865 { "hist_64bytes", 4, 0x08, BANK0, },
866 { "hist_65_127bytes", 4, 0x09, BANK0, },
867 { "hist_128_255bytes", 4, 0x0a, BANK0, },
868 { "hist_256_511bytes", 4, 0x0b, BANK0, },
869 { "hist_512_1023bytes", 4, 0x0c, BANK0, },
870 { "hist_1024_max_bytes", 4, 0x0d, BANK0, },
871 { "sw_in_discards", 4, 0x10, PORT, },
872 { "sw_in_filtered", 2, 0x12, PORT, },
873 { "sw_out_filtered", 2, 0x13, PORT, },
874 { "in_discards", 4, 0x00 | GLOBAL_STATS_OP_BANK_1, BANK1, },
875 { "in_filtered", 4, 0x01 | GLOBAL_STATS_OP_BANK_1, BANK1, },
876 { "in_accepted", 4, 0x02 | GLOBAL_STATS_OP_BANK_1, BANK1, },
877 { "in_bad_accepted", 4, 0x03 | GLOBAL_STATS_OP_BANK_1, BANK1, },
878 { "in_good_avb_class_a", 4, 0x04 | GLOBAL_STATS_OP_BANK_1, BANK1, },
879 { "in_good_avb_class_b", 4, 0x05 | GLOBAL_STATS_OP_BANK_1, BANK1, },
880 { "in_bad_avb_class_a", 4, 0x06 | GLOBAL_STATS_OP_BANK_1, BANK1, },
881 { "in_bad_avb_class_b", 4, 0x07 | GLOBAL_STATS_OP_BANK_1, BANK1, },
882 { "tcam_counter_0", 4, 0x08 | GLOBAL_STATS_OP_BANK_1, BANK1, },
883 { "tcam_counter_1", 4, 0x09 | GLOBAL_STATS_OP_BANK_1, BANK1, },
884 { "tcam_counter_2", 4, 0x0a | GLOBAL_STATS_OP_BANK_1, BANK1, },
885 { "tcam_counter_3", 4, 0x0b | GLOBAL_STATS_OP_BANK_1, BANK1, },
886 { "in_da_unknown", 4, 0x0e | GLOBAL_STATS_OP_BANK_1, BANK1, },
887 { "in_management", 4, 0x0f | GLOBAL_STATS_OP_BANK_1, BANK1, },
888 { "out_queue_0", 4, 0x10 | GLOBAL_STATS_OP_BANK_1, BANK1, },
889 { "out_queue_1", 4, 0x11 | GLOBAL_STATS_OP_BANK_1, BANK1, },
890 { "out_queue_2", 4, 0x12 | GLOBAL_STATS_OP_BANK_1, BANK1, },
891 { "out_queue_3", 4, 0x13 | GLOBAL_STATS_OP_BANK_1, BANK1, },
892 { "out_queue_4", 4, 0x14 | GLOBAL_STATS_OP_BANK_1, BANK1, },
893 { "out_queue_5", 4, 0x15 | GLOBAL_STATS_OP_BANK_1, BANK1, },
894 { "out_queue_6", 4, 0x16 | GLOBAL_STATS_OP_BANK_1, BANK1, },
895 { "out_queue_7", 4, 0x17 | GLOBAL_STATS_OP_BANK_1, BANK1, },
896 { "out_cut_through", 4, 0x18 | GLOBAL_STATS_OP_BANK_1, BANK1, },
897 { "out_octets_a", 4, 0x1a | GLOBAL_STATS_OP_BANK_1, BANK1, },
898 { "out_octets_b", 4, 0x1b | GLOBAL_STATS_OP_BANK_1, BANK1, },
899 { "out_management", 4, 0x1f | GLOBAL_STATS_OP_BANK_1, BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200900};
901
Vivien Didelotfad09c72016-06-21 12:28:20 -0400902static bool mv88e6xxx_has_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100903 struct mv88e6xxx_hw_stat *stat)
Andrew Lunne413e7e2015-04-02 04:06:38 +0200904{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100905 switch (stat->type) {
906 case BANK0:
Andrew Lunne413e7e2015-04-02 04:06:38 +0200907 return true;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100908 case BANK1:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400909 return mv88e6xxx_6320_family(chip);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100910 case PORT:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400911 return mv88e6xxx_6095_family(chip) ||
912 mv88e6xxx_6185_family(chip) ||
913 mv88e6xxx_6097_family(chip) ||
914 mv88e6xxx_6165_family(chip) ||
915 mv88e6xxx_6351_family(chip) ||
916 mv88e6xxx_6352_family(chip);
Andrew Lunne413e7e2015-04-02 04:06:38 +0200917 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100918 return false;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000919}
920
Vivien Didelotfad09c72016-06-21 12:28:20 -0400921static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100922 struct mv88e6xxx_hw_stat *s,
Andrew Lunn80c46272015-06-20 18:42:30 +0200923 int port)
924{
Andrew Lunn80c46272015-06-20 18:42:30 +0200925 u32 low;
926 u32 high = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200927 int err;
928 u16 reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200929 u64 value;
930
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100931 switch (s->type) {
932 case PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200933 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
934 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200935 return UINT64_MAX;
936
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200937 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200938 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200939 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
940 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200941 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200942 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200943 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100944 break;
945 case BANK0:
946 case BANK1:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400947 _mv88e6xxx_stats_read(chip, s->reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200948 if (s->sizeof_stat == 8)
Vivien Didelotfad09c72016-06-21 12:28:20 -0400949 _mv88e6xxx_stats_read(chip, s->reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200950 }
951 value = (((u64)high) << 16) | low;
952 return value;
953}
954
Vivien Didelotf81ec902016-05-09 13:22:58 -0400955static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
956 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100957{
Vivien Didelot04bed142016-08-31 18:06:13 -0400958 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100959 struct mv88e6xxx_hw_stat *stat;
960 int i, j;
961
962 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
963 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400964 if (mv88e6xxx_has_stat(chip, stat)) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100965 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
966 ETH_GSTRING_LEN);
967 j++;
968 }
969 }
970}
971
Vivien Didelotf81ec902016-05-09 13:22:58 -0400972static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100973{
Vivien Didelot04bed142016-08-31 18:06:13 -0400974 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100975 struct mv88e6xxx_hw_stat *stat;
976 int i, j;
977
978 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
979 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400980 if (mv88e6xxx_has_stat(chip, stat))
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100981 j++;
982 }
983 return j;
984}
985
Vivien Didelotf81ec902016-05-09 13:22:58 -0400986static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
987 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000988{
Vivien Didelot04bed142016-08-31 18:06:13 -0400989 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100990 struct mv88e6xxx_hw_stat *stat;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000991 int ret;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100992 int i, j;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000993
Vivien Didelotfad09c72016-06-21 12:28:20 -0400994 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000995
Andrew Lunna605a0f2016-11-21 23:26:58 +0100996 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000997 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400998 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000999 return;
1000 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001001 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1002 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -04001003 if (mv88e6xxx_has_stat(chip, stat)) {
1004 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001005 j++;
1006 }
1007 }
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001008
Vivien Didelotfad09c72016-06-21 12:28:20 -04001009 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001010}
Ben Hutchings98e67302011-11-25 14:36:19 +00001011
Andrew Lunnde2273872016-11-21 23:27:01 +01001012static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
1013{
1014 if (chip->info->ops->stats_set_histogram)
1015 return chip->info->ops->stats_set_histogram(chip);
1016
1017 return 0;
1018}
1019
Vivien Didelotf81ec902016-05-09 13:22:58 -04001020static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001021{
1022 return 32 * sizeof(u16);
1023}
1024
Vivien Didelotf81ec902016-05-09 13:22:58 -04001025static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1026 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001027{
Vivien Didelot04bed142016-08-31 18:06:13 -04001028 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001029 int err;
1030 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001031 u16 *p = _p;
1032 int i;
1033
1034 regs->version = 0;
1035
1036 memset(p, 0xff, 32 * sizeof(u16));
1037
Vivien Didelotfad09c72016-06-21 12:28:20 -04001038 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -04001039
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001040 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001041
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001042 err = mv88e6xxx_port_read(chip, port, i, &reg);
1043 if (!err)
1044 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001045 }
Vivien Didelot23062512016-05-09 13:22:45 -04001046
Vivien Didelotfad09c72016-06-21 12:28:20 -04001047 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001048}
1049
Vivien Didelotfad09c72016-06-21 12:28:20 -04001050static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001051{
Vivien Didelota935c052016-09-29 12:21:53 -04001052 return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001053}
1054
Vivien Didelotf81ec902016-05-09 13:22:58 -04001055static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
1056 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001057{
Vivien Didelot04bed142016-08-31 18:06:13 -04001058 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001059 u16 reg;
1060 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001061
Vivien Didelotfad09c72016-06-21 12:28:20 -04001062 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001063 return -EOPNOTSUPP;
1064
Vivien Didelotfad09c72016-06-21 12:28:20 -04001065 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001066
Vivien Didelot9c938292016-08-15 17:19:02 -04001067 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1068 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001069 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001070
1071 e->eee_enabled = !!(reg & 0x0200);
1072 e->tx_lpi_enabled = !!(reg & 0x0100);
1073
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001074 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -04001075 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001076 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001077
Andrew Lunncca8b132015-04-02 04:06:39 +02001078 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001079out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001080 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -04001081
1082 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001083}
1084
Vivien Didelotf81ec902016-05-09 13:22:58 -04001085static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1086 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001087{
Vivien Didelot04bed142016-08-31 18:06:13 -04001088 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001089 u16 reg;
1090 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001091
Vivien Didelotfad09c72016-06-21 12:28:20 -04001092 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001093 return -EOPNOTSUPP;
1094
Vivien Didelotfad09c72016-06-21 12:28:20 -04001095 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001096
Vivien Didelot9c938292016-08-15 17:19:02 -04001097 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1098 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001099 goto out;
1100
Vivien Didelot9c938292016-08-15 17:19:02 -04001101 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +02001102 if (e->eee_enabled)
1103 reg |= 0x0200;
1104 if (e->tx_lpi_enabled)
1105 reg |= 0x0100;
1106
Vivien Didelot9c938292016-08-15 17:19:02 -04001107 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001108out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001109 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001110
Vivien Didelot9c938292016-08-15 17:19:02 -04001111 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001112}
1113
Vivien Didelotfad09c72016-06-21 12:28:20 -04001114static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001115{
Vivien Didelota935c052016-09-29 12:21:53 -04001116 u16 val;
1117 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001118
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001119 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001120 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
1121 if (err)
1122 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001123 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001124 /* ATU DBNum[7:4] are located in ATU Control 15:12 */
Vivien Didelota935c052016-09-29 12:21:53 -04001125 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
1126 if (err)
1127 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001128
Vivien Didelota935c052016-09-29 12:21:53 -04001129 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
1130 (val & 0xfff) | ((fid << 8) & 0xf000));
1131 if (err)
1132 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001133
1134 /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
1135 cmd |= fid & 0xf;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001136 }
1137
Vivien Didelota935c052016-09-29 12:21:53 -04001138 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
1139 if (err)
1140 return err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001141
Vivien Didelotfad09c72016-06-21 12:28:20 -04001142 return _mv88e6xxx_atu_wait(chip);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001143}
1144
Vivien Didelotfad09c72016-06-21 12:28:20 -04001145static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot37705b72015-09-04 14:34:11 -04001146 struct mv88e6xxx_atu_entry *entry)
1147{
1148 u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;
1149
1150 if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
1151 unsigned int mask, shift;
1152
1153 if (entry->trunk) {
1154 data |= GLOBAL_ATU_DATA_TRUNK;
1155 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
1156 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
1157 } else {
1158 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
1159 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
1160 }
1161
1162 data |= (entry->portv_trunkid << shift) & mask;
1163 }
1164
Vivien Didelota935c052016-09-29 12:21:53 -04001165 return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
Vivien Didelot37705b72015-09-04 14:34:11 -04001166}
1167
Vivien Didelotfad09c72016-06-21 12:28:20 -04001168static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001169 struct mv88e6xxx_atu_entry *entry,
1170 bool static_too)
1171{
1172 int op;
1173 int err;
1174
Vivien Didelotfad09c72016-06-21 12:28:20 -04001175 err = _mv88e6xxx_atu_wait(chip);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001176 if (err)
1177 return err;
1178
Vivien Didelotfad09c72016-06-21 12:28:20 -04001179 err = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001180 if (err)
1181 return err;
1182
1183 if (entry->fid) {
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001184 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
1185 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
1186 } else {
1187 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
1188 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
1189 }
1190
Vivien Didelotfad09c72016-06-21 12:28:20 -04001191 return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001192}
1193
Vivien Didelotfad09c72016-06-21 12:28:20 -04001194static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001195 u16 fid, bool static_too)
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001196{
1197 struct mv88e6xxx_atu_entry entry = {
1198 .fid = fid,
1199 .state = 0, /* EntryState bits must be 0 */
1200 };
1201
Vivien Didelotfad09c72016-06-21 12:28:20 -04001202 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001203}
1204
Vivien Didelotfad09c72016-06-21 12:28:20 -04001205static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001206 int from_port, int to_port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001207{
1208 struct mv88e6xxx_atu_entry entry = {
1209 .trunk = false,
1210 .fid = fid,
1211 };
1212
1213 /* EntryState bits must be 0xF */
1214 entry.state = GLOBAL_ATU_DATA_STATE_MASK;
1215
1216 /* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
1217 entry.portv_trunkid = (to_port & 0x0f) << 4;
1218 entry.portv_trunkid |= from_port & 0x0f;
1219
Vivien Didelotfad09c72016-06-21 12:28:20 -04001220 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001221}
1222
Vivien Didelotfad09c72016-06-21 12:28:20 -04001223static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001224 int port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001225{
1226 /* Destination port 0xF means remove the entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001227 return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001228}
1229
Vivien Didelotfad09c72016-06-21 12:28:20 -04001230static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001231{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001232 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001233 struct dsa_switch *ds = chip->ds;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001234 u16 output_ports = 0;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001235 int i;
1236
1237 /* allow CPU port or DSA link(s) to send frames to every port */
1238 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001239 output_ports = ~0;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001240 } else {
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001241 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001242 /* allow sending frames to every group member */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001243 if (bridge && chip->ports[i].bridge_dev == bridge)
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001244 output_ports |= BIT(i);
1245
1246 /* allow sending frames to CPU port and DSA link(s) */
1247 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1248 output_ports |= BIT(i);
1249 }
1250 }
1251
1252 /* prevent frames from going back out of the port they came in on */
1253 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001254
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001255 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001256}
1257
Vivien Didelotf81ec902016-05-09 13:22:58 -04001258static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1259 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001260{
Vivien Didelot04bed142016-08-31 18:06:13 -04001261 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001262 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001263 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001264
1265 switch (state) {
1266 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001267 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001268 break;
1269 case BR_STATE_BLOCKING:
1270 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001271 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001272 break;
1273 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001274 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001275 break;
1276 case BR_STATE_FORWARDING:
1277 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001278 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001279 break;
1280 }
1281
Vivien Didelotfad09c72016-06-21 12:28:20 -04001282 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +01001283 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001284 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001285
1286 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +01001287 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001288}
1289
Vivien Didelot749efcb2016-09-22 16:49:24 -04001290static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1291{
1292 struct mv88e6xxx_chip *chip = ds->priv;
1293 int err;
1294
1295 mutex_lock(&chip->reg_lock);
1296 err = _mv88e6xxx_atu_remove(chip, 0, port, false);
1297 mutex_unlock(&chip->reg_lock);
1298
1299 if (err)
1300 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1301}
1302
Vivien Didelotfad09c72016-06-21 12:28:20 -04001303static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001304{
Vivien Didelota935c052016-09-29 12:21:53 -04001305 return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001306}
1307
Vivien Didelotfad09c72016-06-21 12:28:20 -04001308static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001309{
Vivien Didelota935c052016-09-29 12:21:53 -04001310 int err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001311
Vivien Didelota935c052016-09-29 12:21:53 -04001312 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
1313 if (err)
1314 return err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001315
Vivien Didelotfad09c72016-06-21 12:28:20 -04001316 return _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001317}
1318
Vivien Didelotfad09c72016-06-21 12:28:20 -04001319static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001320{
1321 int ret;
1322
Vivien Didelotfad09c72016-06-21 12:28:20 -04001323 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001324 if (ret < 0)
1325 return ret;
1326
Vivien Didelotfad09c72016-06-21 12:28:20 -04001327 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001328}
1329
Vivien Didelotfad09c72016-06-21 12:28:20 -04001330static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001331 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001332 unsigned int nibble_offset)
1333{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001334 u16 regs[3];
Vivien Didelota935c052016-09-29 12:21:53 -04001335 int i, err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001336
1337 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001338 u16 *reg = &regs[i];
Vivien Didelotb8fee952015-08-13 12:52:19 -04001339
Vivien Didelota935c052016-09-29 12:21:53 -04001340 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1341 if (err)
1342 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001343 }
1344
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001345 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001346 unsigned int shift = (i % 4) * 4 + nibble_offset;
1347 u16 reg = regs[i / 4];
1348
1349 entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
1350 }
1351
1352 return 0;
1353}
1354
Vivien Didelotfad09c72016-06-21 12:28:20 -04001355static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001356 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001357{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001358 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001359}
1360
Vivien Didelotfad09c72016-06-21 12:28:20 -04001361static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001362 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001363{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001364 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001365}
1366
Vivien Didelotfad09c72016-06-21 12:28:20 -04001367static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001368 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001369 unsigned int nibble_offset)
1370{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001371 u16 regs[3] = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001372 int i, err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001373
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001374 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001375 unsigned int shift = (i % 4) * 4 + nibble_offset;
1376 u8 data = entry->data[i];
1377
1378 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1379 }
1380
1381 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001382 u16 reg = regs[i];
1383
1384 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1385 if (err)
1386 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001387 }
1388
1389 return 0;
1390}
1391
Vivien Didelotfad09c72016-06-21 12:28:20 -04001392static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001393 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001394{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001395 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001396}
1397
Vivien Didelotfad09c72016-06-21 12:28:20 -04001398static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001399 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001400{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001401 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001402}
1403
Vivien Didelotfad09c72016-06-21 12:28:20 -04001404static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001405{
Vivien Didelota935c052016-09-29 12:21:53 -04001406 return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
1407 vid & GLOBAL_VTU_VID_MASK);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001408}
1409
Vivien Didelotfad09c72016-06-21 12:28:20 -04001410static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001411 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotb8fee952015-08-13 12:52:19 -04001412{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001413 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001414 u16 val;
1415 int err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001416
Vivien Didelota935c052016-09-29 12:21:53 -04001417 err = _mv88e6xxx_vtu_wait(chip);
1418 if (err)
1419 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001420
Vivien Didelota935c052016-09-29 12:21:53 -04001421 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
1422 if (err)
1423 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001424
Vivien Didelota935c052016-09-29 12:21:53 -04001425 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1426 if (err)
1427 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001428
Vivien Didelota935c052016-09-29 12:21:53 -04001429 next.vid = val & GLOBAL_VTU_VID_MASK;
1430 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001431
1432 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001433 err = mv88e6xxx_vtu_data_read(chip, &next);
1434 if (err)
1435 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001436
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001437 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001438 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
1439 if (err)
1440 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001441
Vivien Didelota935c052016-09-29 12:21:53 -04001442 next.fid = val & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001443 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001444 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1445 * VTU DBNum[3:0] are located in VTU Operation 3:0
1446 */
Vivien Didelota935c052016-09-29 12:21:53 -04001447 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
1448 if (err)
1449 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001450
Vivien Didelota935c052016-09-29 12:21:53 -04001451 next.fid = (val & 0xf00) >> 4;
1452 next.fid |= val & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001453 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001454
Vivien Didelotfad09c72016-06-21 12:28:20 -04001455 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001456 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1457 if (err)
1458 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001459
Vivien Didelota935c052016-09-29 12:21:53 -04001460 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001461 }
1462 }
1463
1464 *entry = next;
1465 return 0;
1466}
1467
Vivien Didelotf81ec902016-05-09 13:22:58 -04001468static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1469 struct switchdev_obj_port_vlan *vlan,
1470 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001471{
Vivien Didelot04bed142016-08-31 18:06:13 -04001472 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001473 struct mv88e6xxx_vtu_entry next;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001474 u16 pvid;
1475 int err;
1476
Vivien Didelotfad09c72016-06-21 12:28:20 -04001477 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001478 return -EOPNOTSUPP;
1479
Vivien Didelotfad09c72016-06-21 12:28:20 -04001480 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001481
Vivien Didelot77064f32016-11-04 03:23:30 +01001482 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001483 if (err)
1484 goto unlock;
1485
Vivien Didelotfad09c72016-06-21 12:28:20 -04001486 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001487 if (err)
1488 goto unlock;
1489
1490 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001491 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001492 if (err)
1493 break;
1494
1495 if (!next.valid)
1496 break;
1497
1498 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1499 continue;
1500
1501 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001502 vlan->vid_begin = next.vid;
1503 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001504 vlan->flags = 0;
1505
1506 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1507 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1508
1509 if (next.vid == pvid)
1510 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1511
1512 err = cb(&vlan->obj);
1513 if (err)
1514 break;
1515 } while (next.vid < GLOBAL_VTU_VID_MASK);
1516
1517unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001518 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001519
1520 return err;
1521}
1522
Vivien Didelotfad09c72016-06-21 12:28:20 -04001523static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001524 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001525{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001526 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001527 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001528 int err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001529
Vivien Didelota935c052016-09-29 12:21:53 -04001530 err = _mv88e6xxx_vtu_wait(chip);
1531 if (err)
1532 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001533
1534 if (!entry->valid)
1535 goto loadpurge;
1536
1537 /* Write port member tags */
Vivien Didelota935c052016-09-29 12:21:53 -04001538 err = mv88e6xxx_vtu_data_write(chip, entry);
1539 if (err)
1540 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001541
Vivien Didelotfad09c72016-06-21 12:28:20 -04001542 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001543 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001544 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1545 if (err)
1546 return err;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001547 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001548
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001549 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001550 reg = entry->fid & GLOBAL_VTU_FID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001551 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
1552 if (err)
1553 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001554 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001555 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1556 * VTU DBNum[3:0] are located in VTU Operation 3:0
1557 */
1558 op |= (entry->fid & 0xf0) << 8;
1559 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001560 }
1561
1562 reg = GLOBAL_VTU_VID_VALID;
1563loadpurge:
1564 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001565 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1566 if (err)
1567 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001568
Vivien Didelotfad09c72016-06-21 12:28:20 -04001569 return _mv88e6xxx_vtu_cmd(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001570}
1571
Vivien Didelotfad09c72016-06-21 12:28:20 -04001572static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001573 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001574{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001575 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001576 u16 val;
1577 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001578
Vivien Didelota935c052016-09-29 12:21:53 -04001579 err = _mv88e6xxx_vtu_wait(chip);
1580 if (err)
1581 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001582
Vivien Didelota935c052016-09-29 12:21:53 -04001583 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
1584 sid & GLOBAL_VTU_SID_MASK);
1585 if (err)
1586 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001587
Vivien Didelota935c052016-09-29 12:21:53 -04001588 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
1589 if (err)
1590 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001591
Vivien Didelota935c052016-09-29 12:21:53 -04001592 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1593 if (err)
1594 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001595
Vivien Didelota935c052016-09-29 12:21:53 -04001596 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001597
Vivien Didelota935c052016-09-29 12:21:53 -04001598 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1599 if (err)
1600 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001601
Vivien Didelota935c052016-09-29 12:21:53 -04001602 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001603
1604 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001605 err = mv88e6xxx_stu_data_read(chip, &next);
1606 if (err)
1607 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001608 }
1609
1610 *entry = next;
1611 return 0;
1612}
1613
Vivien Didelotfad09c72016-06-21 12:28:20 -04001614static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001615 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001616{
1617 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001618 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001619
Vivien Didelota935c052016-09-29 12:21:53 -04001620 err = _mv88e6xxx_vtu_wait(chip);
1621 if (err)
1622 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001623
1624 if (!entry->valid)
1625 goto loadpurge;
1626
1627 /* Write port states */
Vivien Didelota935c052016-09-29 12:21:53 -04001628 err = mv88e6xxx_stu_data_write(chip, entry);
1629 if (err)
1630 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001631
1632 reg = GLOBAL_VTU_VID_VALID;
1633loadpurge:
Vivien Didelota935c052016-09-29 12:21:53 -04001634 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1635 if (err)
1636 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001637
1638 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001639 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1640 if (err)
1641 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001642
Vivien Didelotfad09c72016-06-21 12:28:20 -04001643 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001644}
1645
Vivien Didelotfad09c72016-06-21 12:28:20 -04001646static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001647{
1648 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001649 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001650 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001651
1652 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1653
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001654 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001655 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001656 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001657 if (err)
1658 return err;
1659
1660 set_bit(*fid, fid_bitmap);
1661 }
1662
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001663 /* Set every FID bit used by the VLAN entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001664 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001665 if (err)
1666 return err;
1667
1668 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001669 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001670 if (err)
1671 return err;
1672
1673 if (!vlan.valid)
1674 break;
1675
1676 set_bit(vlan.fid, fid_bitmap);
1677 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
1678
1679 /* The reset value 0x000 is used to indicate that multiple address
1680 * databases are not needed. Return the next positive available.
1681 */
1682 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001683 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001684 return -ENOSPC;
1685
1686 /* Clear the database */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001687 return _mv88e6xxx_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001688}
1689
Vivien Didelotfad09c72016-06-21 12:28:20 -04001690static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001691 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001692{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001693 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001694 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001695 .valid = true,
1696 .vid = vid,
1697 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001698 int i, err;
1699
Vivien Didelotfad09c72016-06-21 12:28:20 -04001700 err = _mv88e6xxx_fid_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001701 if (err)
1702 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001703
Vivien Didelot3d131f02015-11-03 10:52:52 -05001704 /* exclude all ports except the CPU and DSA ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001705 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001706 vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
1707 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1708 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001709
Vivien Didelotfad09c72016-06-21 12:28:20 -04001710 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
1711 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001712 struct mv88e6xxx_vtu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001713
1714 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1715 * implemented, only one STU entry is needed to cover all VTU
1716 * entries. Thus, validate the SID 0.
1717 */
1718 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001719 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001720 if (err)
1721 return err;
1722
1723 if (vstp.sid != vlan.sid || !vstp.valid) {
1724 memset(&vstp, 0, sizeof(vstp));
1725 vstp.valid = true;
1726 vstp.sid = vlan.sid;
1727
Vivien Didelotfad09c72016-06-21 12:28:20 -04001728 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001729 if (err)
1730 return err;
1731 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001732 }
1733
1734 *entry = vlan;
1735 return 0;
1736}
1737
Vivien Didelotfad09c72016-06-21 12:28:20 -04001738static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001739 struct mv88e6xxx_vtu_entry *entry, bool creat)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001740{
1741 int err;
1742
1743 if (!vid)
1744 return -EINVAL;
1745
Vivien Didelotfad09c72016-06-21 12:28:20 -04001746 err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001747 if (err)
1748 return err;
1749
Vivien Didelotfad09c72016-06-21 12:28:20 -04001750 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001751 if (err)
1752 return err;
1753
1754 if (entry->vid != vid || !entry->valid) {
1755 if (!creat)
1756 return -EOPNOTSUPP;
1757 /* -ENOENT would've been more appropriate, but switchdev expects
1758 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1759 */
1760
Vivien Didelotfad09c72016-06-21 12:28:20 -04001761 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001762 }
1763
1764 return err;
1765}
1766
Vivien Didelotda9c3592016-02-12 12:09:40 -05001767static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1768 u16 vid_begin, u16 vid_end)
1769{
Vivien Didelot04bed142016-08-31 18:06:13 -04001770 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001771 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001772 int i, err;
1773
1774 if (!vid_begin)
1775 return -EOPNOTSUPP;
1776
Vivien Didelotfad09c72016-06-21 12:28:20 -04001777 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001778
Vivien Didelotfad09c72016-06-21 12:28:20 -04001779 err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001780 if (err)
1781 goto unlock;
1782
1783 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001784 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001785 if (err)
1786 goto unlock;
1787
1788 if (!vlan.valid)
1789 break;
1790
1791 if (vlan.vid > vid_end)
1792 break;
1793
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001794 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001795 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1796 continue;
1797
1798 if (vlan.data[i] ==
1799 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1800 continue;
1801
Vivien Didelotfad09c72016-06-21 12:28:20 -04001802 if (chip->ports[i].bridge_dev ==
1803 chip->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001804 break; /* same bridge, check next VLAN */
1805
Andrew Lunnc8b09802016-06-04 21:16:57 +02001806 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001807 "hardware VLAN %d already used by %s\n",
1808 vlan.vid,
Vivien Didelotfad09c72016-06-21 12:28:20 -04001809 netdev_name(chip->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001810 err = -EOPNOTSUPP;
1811 goto unlock;
1812 }
1813 } while (vlan.vid < vid_end);
1814
1815unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001816 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001817
1818 return err;
1819}
1820
Vivien Didelotf81ec902016-05-09 13:22:58 -04001821static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1822 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001823{
Vivien Didelot04bed142016-08-31 18:06:13 -04001824 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot385a0992016-11-04 03:23:31 +01001825 u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
Vivien Didelot214cdb92016-02-26 13:16:08 -05001826 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001827 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001828
Vivien Didelotfad09c72016-06-21 12:28:20 -04001829 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001830 return -EOPNOTSUPP;
1831
Vivien Didelotfad09c72016-06-21 12:28:20 -04001832 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001833 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001834 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001835
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001836 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001837}
1838
Vivien Didelot57d32312016-06-20 13:13:58 -04001839static int
1840mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1841 const struct switchdev_obj_port_vlan *vlan,
1842 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001843{
Vivien Didelot04bed142016-08-31 18:06:13 -04001844 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001845 int err;
1846
Vivien Didelotfad09c72016-06-21 12:28:20 -04001847 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001848 return -EOPNOTSUPP;
1849
Vivien Didelotda9c3592016-02-12 12:09:40 -05001850 /* If the requested port doesn't belong to the same bridge as the VLAN
1851 * members, do not support it (yet) and fallback to software VLAN.
1852 */
1853 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1854 vlan->vid_end);
1855 if (err)
1856 return err;
1857
Vivien Didelot76e398a2015-11-01 12:33:55 -05001858 /* We don't need any dynamic resource from the kernel (yet),
1859 * so skip the prepare phase.
1860 */
1861 return 0;
1862}
1863
Vivien Didelotfad09c72016-06-21 12:28:20 -04001864static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001865 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001866{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001867 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001868 int err;
1869
Vivien Didelotfad09c72016-06-21 12:28:20 -04001870 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001871 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001872 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001873
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001874 vlan.data[port] = untagged ?
1875 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1876 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1877
Vivien Didelotfad09c72016-06-21 12:28:20 -04001878 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001879}
1880
Vivien Didelotf81ec902016-05-09 13:22:58 -04001881static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1882 const struct switchdev_obj_port_vlan *vlan,
1883 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001884{
Vivien Didelot04bed142016-08-31 18:06:13 -04001885 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001886 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1887 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1888 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001889
Vivien Didelotfad09c72016-06-21 12:28:20 -04001890 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001891 return;
1892
Vivien Didelotfad09c72016-06-21 12:28:20 -04001893 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001894
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001895 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001896 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001897 netdev_err(ds->ports[port].netdev,
1898 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001899 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001900
Vivien Didelot77064f32016-11-04 03:23:30 +01001901 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001902 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001903 vlan->vid_end);
1904
Vivien Didelotfad09c72016-06-21 12:28:20 -04001905 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001906}
1907
Vivien Didelotfad09c72016-06-21 12:28:20 -04001908static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001909 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001910{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001911 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001912 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001913 int i, err;
1914
Vivien Didelotfad09c72016-06-21 12:28:20 -04001915 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001916 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001917 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001918
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001919 /* Tell switchdev if this VLAN is handled in software */
1920 if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001921 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001922
1923 vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1924
1925 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001926 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001927 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001928 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001929 continue;
1930
1931 if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001932 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001933 break;
1934 }
1935 }
1936
Vivien Didelotfad09c72016-06-21 12:28:20 -04001937 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001938 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001939 return err;
1940
Vivien Didelotfad09c72016-06-21 12:28:20 -04001941 return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001942}
1943
Vivien Didelotf81ec902016-05-09 13:22:58 -04001944static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1945 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001946{
Vivien Didelot04bed142016-08-31 18:06:13 -04001947 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001948 u16 pvid, vid;
1949 int err = 0;
1950
Vivien Didelotfad09c72016-06-21 12:28:20 -04001951 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001952 return -EOPNOTSUPP;
1953
Vivien Didelotfad09c72016-06-21 12:28:20 -04001954 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001955
Vivien Didelot77064f32016-11-04 03:23:30 +01001956 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001957 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001958 goto unlock;
1959
Vivien Didelot76e398a2015-11-01 12:33:55 -05001960 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001961 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001962 if (err)
1963 goto unlock;
1964
1965 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001966 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001967 if (err)
1968 goto unlock;
1969 }
1970 }
1971
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001972unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001973 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001974
1975 return err;
1976}
1977
Vivien Didelotfad09c72016-06-21 12:28:20 -04001978static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
Vivien Didelotc5723ac2015-08-10 09:09:48 -04001979 const unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001980{
Vivien Didelota935c052016-09-29 12:21:53 -04001981 int i, err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001982
1983 for (i = 0; i < 3; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -04001984 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
1985 (addr[i * 2] << 8) | addr[i * 2 + 1]);
1986 if (err)
1987 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001988 }
1989
1990 return 0;
1991}
1992
Vivien Didelotfad09c72016-06-21 12:28:20 -04001993static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001994 unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001995{
Vivien Didelota935c052016-09-29 12:21:53 -04001996 u16 val;
1997 int i, err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001998
1999 for (i = 0; i < 3; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -04002000 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
2001 if (err)
2002 return err;
2003
2004 addr[i * 2] = val >> 8;
2005 addr[i * 2 + 1] = val & 0xff;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002006 }
2007
2008 return 0;
2009}
2010
Vivien Didelotfad09c72016-06-21 12:28:20 -04002011static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
Vivien Didelotfd231c82015-08-10 09:09:50 -04002012 struct mv88e6xxx_atu_entry *entry)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002013{
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002014 int ret;
2015
Vivien Didelotfad09c72016-06-21 12:28:20 -04002016 ret = _mv88e6xxx_atu_wait(chip);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002017 if (ret < 0)
2018 return ret;
2019
Vivien Didelotfad09c72016-06-21 12:28:20 -04002020 ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002021 if (ret < 0)
2022 return ret;
2023
Vivien Didelotfad09c72016-06-21 12:28:20 -04002024 ret = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002025 if (ret < 0)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002026 return ret;
2027
Vivien Didelotfad09c72016-06-21 12:28:20 -04002028 return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002029}
David S. Millercdf09692015-08-11 12:00:37 -07002030
Vivien Didelot88472932016-09-19 19:56:11 -04002031static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2032 struct mv88e6xxx_atu_entry *entry);
2033
2034static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
2035 const u8 *addr, struct mv88e6xxx_atu_entry *entry)
2036{
2037 struct mv88e6xxx_atu_entry next;
2038 int err;
2039
2040 eth_broadcast_addr(next.mac);
2041
2042 err = _mv88e6xxx_atu_mac_write(chip, next.mac);
2043 if (err)
2044 return err;
2045
2046 do {
2047 err = _mv88e6xxx_atu_getnext(chip, fid, &next);
2048 if (err)
2049 return err;
2050
2051 if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2052 break;
2053
2054 if (ether_addr_equal(next.mac, addr)) {
2055 *entry = next;
2056 return 0;
2057 }
2058 } while (!is_broadcast_ether_addr(next.mac));
2059
2060 memset(entry, 0, sizeof(*entry));
2061 entry->fid = fid;
2062 ether_addr_copy(entry->mac, addr);
2063
2064 return 0;
2065}
2066
Vivien Didelot83dabd12016-08-31 11:50:04 -04002067static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
2068 const unsigned char *addr, u16 vid,
2069 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04002070{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002071 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04002072 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002073 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002074
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002075 /* Null VLAN ID corresponds to the port private database */
2076 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002077 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002078 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04002079 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002080 if (err)
2081 return err;
2082
Vivien Didelot88472932016-09-19 19:56:11 -04002083 err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
2084 if (err)
2085 return err;
2086
2087 /* Purge the ATU entry only if no port is using it anymore */
2088 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
2089 entry.portv_trunkid &= ~BIT(port);
2090 if (!entry.portv_trunkid)
2091 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
2092 } else {
2093 entry.portv_trunkid |= BIT(port);
2094 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002095 }
2096
Vivien Didelotfad09c72016-06-21 12:28:20 -04002097 return _mv88e6xxx_atu_load(chip, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002098}
2099
Vivien Didelotf81ec902016-05-09 13:22:58 -04002100static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
2101 const struct switchdev_obj_port_fdb *fdb,
2102 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04002103{
2104 /* We don't need any dynamic resource from the kernel (yet),
2105 * so skip the prepare phase.
2106 */
2107 return 0;
2108}
2109
Vivien Didelotf81ec902016-05-09 13:22:58 -04002110static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2111 const struct switchdev_obj_port_fdb *fdb,
2112 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002113{
Vivien Didelot04bed142016-08-31 18:06:13 -04002114 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04002115
Vivien Didelotfad09c72016-06-21 12:28:20 -04002116 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002117 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2118 GLOBAL_ATU_DATA_STATE_UC_STATIC))
2119 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002120 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002121}
2122
Vivien Didelotf81ec902016-05-09 13:22:58 -04002123static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2124 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07002125{
Vivien Didelot04bed142016-08-31 18:06:13 -04002126 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002127 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002128
Vivien Didelotfad09c72016-06-21 12:28:20 -04002129 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002130 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2131 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002132 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002133
Vivien Didelot83dabd12016-08-31 11:50:04 -04002134 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002135}
2136
Vivien Didelotfad09c72016-06-21 12:28:20 -04002137static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
Vivien Didelot1d194042015-08-10 09:09:51 -04002138 struct mv88e6xxx_atu_entry *entry)
David S. Millercdf09692015-08-11 12:00:37 -07002139{
Vivien Didelot1d194042015-08-10 09:09:51 -04002140 struct mv88e6xxx_atu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04002141 u16 val;
2142 int err;
Vivien Didelot1d194042015-08-10 09:09:51 -04002143
2144 next.fid = fid;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002145
Vivien Didelota935c052016-09-29 12:21:53 -04002146 err = _mv88e6xxx_atu_wait(chip);
2147 if (err)
2148 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002149
Vivien Didelota935c052016-09-29 12:21:53 -04002150 err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
2151 if (err)
2152 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002153
Vivien Didelota935c052016-09-29 12:21:53 -04002154 err = _mv88e6xxx_atu_mac_read(chip, next.mac);
2155 if (err)
2156 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002157
Vivien Didelota935c052016-09-29 12:21:53 -04002158 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
2159 if (err)
2160 return err;
Vivien Didelot1d194042015-08-10 09:09:51 -04002161
Vivien Didelota935c052016-09-29 12:21:53 -04002162 next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
Vivien Didelot1d194042015-08-10 09:09:51 -04002163 if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2164 unsigned int mask, shift;
2165
Vivien Didelota935c052016-09-29 12:21:53 -04002166 if (val & GLOBAL_ATU_DATA_TRUNK) {
Vivien Didelot1d194042015-08-10 09:09:51 -04002167 next.trunk = true;
2168 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
2169 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
2170 } else {
2171 next.trunk = false;
2172 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
2173 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
2174 }
2175
Vivien Didelota935c052016-09-29 12:21:53 -04002176 next.portv_trunkid = (val & mask) >> shift;
Vivien Didelot1d194042015-08-10 09:09:51 -04002177 }
2178
2179 *entry = next;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002180 return 0;
2181}
2182
Vivien Didelot83dabd12016-08-31 11:50:04 -04002183static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2184 u16 fid, u16 vid, int port,
2185 struct switchdev_obj *obj,
2186 int (*cb)(struct switchdev_obj *obj))
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002187{
2188 struct mv88e6xxx_atu_entry addr = {
2189 .mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
2190 };
2191 int err;
2192
Vivien Didelotfad09c72016-06-21 12:28:20 -04002193 err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002194 if (err)
2195 return err;
2196
2197 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002198 err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002199 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002200 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002201
2202 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2203 break;
2204
Vivien Didelot83dabd12016-08-31 11:50:04 -04002205 if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
2206 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002207
Vivien Didelot83dabd12016-08-31 11:50:04 -04002208 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
2209 struct switchdev_obj_port_fdb *fdb;
2210
2211 if (!is_unicast_ether_addr(addr.mac))
2212 continue;
2213
2214 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002215 fdb->vid = vid;
2216 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002217 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
2218 fdb->ndm_state = NUD_NOARP;
2219 else
2220 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04002221 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
2222 struct switchdev_obj_port_mdb *mdb;
2223
2224 if (!is_multicast_ether_addr(addr.mac))
2225 continue;
2226
2227 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
2228 mdb->vid = vid;
2229 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002230 } else {
2231 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002232 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04002233
2234 err = cb(obj);
2235 if (err)
2236 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002237 } while (!is_broadcast_ether_addr(addr.mac));
2238
2239 return err;
2240}
2241
Vivien Didelot83dabd12016-08-31 11:50:04 -04002242static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
2243 struct switchdev_obj *obj,
2244 int (*cb)(struct switchdev_obj *obj))
2245{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002246 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot83dabd12016-08-31 11:50:04 -04002247 .vid = GLOBAL_VTU_VID_MASK, /* all ones */
2248 };
2249 u16 fid;
2250 int err;
2251
2252 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002253 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002254 if (err)
2255 return err;
2256
2257 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2258 if (err)
2259 return err;
2260
2261 /* Dump VLANs' Filtering Information Databases */
2262 err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2263 if (err)
2264 return err;
2265
2266 do {
2267 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2268 if (err)
2269 return err;
2270
2271 if (!vlan.valid)
2272 break;
2273
2274 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
2275 obj, cb);
2276 if (err)
2277 return err;
2278 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
2279
2280 return err;
2281}
2282
Vivien Didelotf81ec902016-05-09 13:22:58 -04002283static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2284 struct switchdev_obj_port_fdb *fdb,
2285 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002286{
Vivien Didelot04bed142016-08-31 18:06:13 -04002287 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002288 int err;
2289
Vivien Didelotfad09c72016-06-21 12:28:20 -04002290 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002291 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002292 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002293
2294 return err;
2295}
2296
Vivien Didelotf81ec902016-05-09 13:22:58 -04002297static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2298 struct net_device *bridge)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002299{
Vivien Didelot04bed142016-08-31 18:06:13 -04002300 struct mv88e6xxx_chip *chip = ds->priv;
Colin Ian King1d9619d2016-04-25 23:11:22 +01002301 int i, err = 0;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002302
Vivien Didelotfad09c72016-06-21 12:28:20 -04002303 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002304
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002305 /* Assign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002306 chip->ports[port].bridge_dev = bridge;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002307
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002308 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002309 if (chip->ports[i].bridge_dev == bridge) {
2310 err = _mv88e6xxx_port_based_vlan_map(chip, i);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002311 if (err)
2312 break;
2313 }
2314 }
2315
Vivien Didelotfad09c72016-06-21 12:28:20 -04002316 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002317
Vivien Didelot466dfa02016-02-26 13:16:05 -05002318 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002319}
2320
Vivien Didelotf81ec902016-05-09 13:22:58 -04002321static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002322{
Vivien Didelot04bed142016-08-31 18:06:13 -04002323 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002324 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelot16bfa702016-03-13 16:21:33 -04002325 int i;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002326
Vivien Didelotfad09c72016-06-21 12:28:20 -04002327 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002328
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002329 /* Unassign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002330 chip->ports[port].bridge_dev = NULL;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002331
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002332 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002333 if (i == port || chip->ports[i].bridge_dev == bridge)
2334 if (_mv88e6xxx_port_based_vlan_map(chip, i))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002335 netdev_warn(ds->ports[i].netdev,
2336 "failed to remap\n");
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002337
Vivien Didelotfad09c72016-06-21 12:28:20 -04002338 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002339}
2340
Vivien Didelotfad09c72016-06-21 12:28:20 -04002341static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002342{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002343 bool ppu_active = mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE);
Vivien Didelot552238b2016-05-09 13:22:49 -04002344 u16 is_reset = (ppu_active ? 0x8800 : 0xc800);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002345 struct gpio_desc *gpiod = chip->reset;
Vivien Didelot552238b2016-05-09 13:22:49 -04002346 unsigned long timeout;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002347 u16 reg;
Vivien Didelota935c052016-09-29 12:21:53 -04002348 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002349 int i;
2350
2351 /* Set all ports to the disabled state. */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002352 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelote28def332016-11-04 03:23:27 +01002353 err = mv88e6xxx_port_set_state(chip, i,
2354 PORT_CONTROL_STATE_DISABLED);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002355 if (err)
2356 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002357 }
2358
2359 /* Wait for transmit queues to drain. */
2360 usleep_range(2000, 4000);
2361
2362 /* If there is a gpio connected to the reset pin, toggle it */
2363 if (gpiod) {
2364 gpiod_set_value_cansleep(gpiod, 1);
2365 usleep_range(10000, 20000);
2366 gpiod_set_value_cansleep(gpiod, 0);
2367 usleep_range(10000, 20000);
2368 }
2369
2370 /* Reset the switch. Keep the PPU active if requested. The PPU
2371 * needs to be active to support indirect phy register access
2372 * through global registers 0x18 and 0x19.
2373 */
2374 if (ppu_active)
Vivien Didelota935c052016-09-29 12:21:53 -04002375 err = mv88e6xxx_g1_write(chip, 0x04, 0xc000);
Vivien Didelot552238b2016-05-09 13:22:49 -04002376 else
Vivien Didelota935c052016-09-29 12:21:53 -04002377 err = mv88e6xxx_g1_write(chip, 0x04, 0xc400);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002378 if (err)
2379 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002380
2381 /* Wait up to one second for reset to complete. */
2382 timeout = jiffies + 1 * HZ;
2383 while (time_before(jiffies, timeout)) {
Vivien Didelota935c052016-09-29 12:21:53 -04002384 err = mv88e6xxx_g1_read(chip, 0x00, &reg);
2385 if (err)
2386 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002387
Vivien Didelota935c052016-09-29 12:21:53 -04002388 if ((reg & is_reset) == is_reset)
Vivien Didelot552238b2016-05-09 13:22:49 -04002389 break;
2390 usleep_range(1000, 2000);
2391 }
2392 if (time_after(jiffies, timeout))
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002393 err = -ETIMEDOUT;
Vivien Didelot552238b2016-05-09 13:22:49 -04002394 else
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002395 err = 0;
Vivien Didelot552238b2016-05-09 13:22:49 -04002396
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002397 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002398}
2399
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002400static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002401{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002402 u16 val;
2403 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002404
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002405 /* Clear Power Down bit */
2406 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2407 if (err)
2408 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002409
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002410 if (val & BMCR_PDOWN) {
2411 val &= ~BMCR_PDOWN;
2412 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002413 }
2414
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002415 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002416}
2417
Vivien Didelotfad09c72016-06-21 12:28:20 -04002418static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002419{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002420 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002421 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002422 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002423
Vivien Didelotd78343d2016-11-04 03:23:36 +01002424 /* MAC Forcing register: don't force link, speed, duplex or flow control
2425 * state to any particular values on physical ports, but force the CPU
2426 * port and all DSA ports to their maximum bandwidth and full duplex.
2427 */
2428 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2429 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2430 SPEED_MAX, DUPLEX_FULL,
2431 PHY_INTERFACE_MODE_NA);
2432 else
2433 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2434 SPEED_UNFORCED, DUPLEX_UNFORCED,
2435 PHY_INTERFACE_MODE_NA);
2436 if (err)
2437 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002438
2439 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2440 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2441 * tunneling, determine priority by looking at 802.1p and IP
2442 * priority fields (IP prio has precedence), and set STP state
2443 * to Forwarding.
2444 *
2445 * If this is the CPU link, use DSA or EDSA tagging depending
2446 * on which tagging mode was configured.
2447 *
2448 * If this is a link to another switch, use DSA tagging mode.
2449 *
2450 * If this is the upstream port for this switch, enable
2451 * forwarding of unknown unicasts and multicasts.
2452 */
2453 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002454 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2455 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2456 mv88e6xxx_6095_family(chip) || mv88e6xxx_6065_family(chip) ||
2457 mv88e6xxx_6185_family(chip) || mv88e6xxx_6320_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002458 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2459 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2460 PORT_CONTROL_STATE_FORWARDING;
2461 if (dsa_is_cpu_port(ds, port)) {
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002462 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA))
Andrew Lunn5377b802016-06-04 21:17:02 +02002463 reg |= PORT_CONTROL_FRAME_ETHER_TYPE_DSA |
Andrew Lunnc047a1f2015-09-29 01:50:56 +02002464 PORT_CONTROL_FORWARD_UNKNOWN_MC;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002465 else
2466 reg |= PORT_CONTROL_DSA_TAG;
Jamie Lentinf027e0c2016-08-22 16:01:04 +02002467 reg |= PORT_CONTROL_EGRESS_ADD_TAG |
2468 PORT_CONTROL_FORWARD_UNKNOWN;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002469 }
Andrew Lunn6083ce72015-08-17 23:52:52 +02002470 if (dsa_is_dsa_port(ds, port)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002471 if (mv88e6xxx_6095_family(chip) ||
2472 mv88e6xxx_6185_family(chip))
Andrew Lunn6083ce72015-08-17 23:52:52 +02002473 reg |= PORT_CONTROL_DSA_TAG;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002474 if (mv88e6xxx_6352_family(chip) ||
2475 mv88e6xxx_6351_family(chip) ||
2476 mv88e6xxx_6165_family(chip) ||
2477 mv88e6xxx_6097_family(chip) ||
2478 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002479 reg |= PORT_CONTROL_FRAME_MODE_DSA;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002480 }
2481
Andrew Lunn54d792f2015-05-06 01:09:47 +02002482 if (port == dsa_upstream_port(ds))
2483 reg |= PORT_CONTROL_FORWARD_UNKNOWN |
2484 PORT_CONTROL_FORWARD_UNKNOWN_MC;
2485 }
2486 if (reg) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002487 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
2488 if (err)
2489 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002490 }
2491
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002492 /* If this port is connected to a SerDes, make sure the SerDes is not
2493 * powered down.
2494 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002495 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002496 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
2497 if (err)
2498 return err;
2499 reg &= PORT_STATUS_CMODE_MASK;
2500 if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
2501 (reg == PORT_STATUS_CMODE_1000BASE_X) ||
2502 (reg == PORT_STATUS_CMODE_SGMII)) {
2503 err = mv88e6xxx_serdes_power_on(chip);
2504 if (err < 0)
2505 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002506 }
2507 }
2508
Vivien Didelot8efdda42015-08-13 12:52:23 -04002509 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002510 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002511 * untagged frames on this port, do a destination address lookup on all
2512 * received packets as usual, disable ARP mirroring and don't send a
2513 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002514 */
2515 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002516 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2517 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2518 mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
2519 mv88e6xxx_6185_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002520 reg = PORT_CONTROL_2_MAP_DA;
2521
Vivien Didelotfad09c72016-06-21 12:28:20 -04002522 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2523 mv88e6xxx_6165_family(chip) || mv88e6xxx_6320_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002524 reg |= PORT_CONTROL_2_JUMBO_10240;
2525
Vivien Didelotfad09c72016-06-21 12:28:20 -04002526 if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002527 /* Set the upstream port this port should use */
2528 reg |= dsa_upstream_port(ds);
2529 /* enable forwarding of unknown multicast addresses to
2530 * the upstream port
2531 */
2532 if (port == dsa_upstream_port(ds))
2533 reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
2534 }
2535
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002536 reg |= PORT_CONTROL_2_8021Q_DISABLED;
Vivien Didelot8efdda42015-08-13 12:52:23 -04002537
Andrew Lunn54d792f2015-05-06 01:09:47 +02002538 if (reg) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002539 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
2540 if (err)
2541 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002542 }
2543
2544 /* Port Association Vector: when learning source addresses
2545 * of packets, add the address to the address database using
2546 * a port bitmap that has only the bit for this port set and
2547 * the other bits clear.
2548 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002549 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002550 /* Disable learning for CPU port */
2551 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002552 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002553
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002554 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
2555 if (err)
2556 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002557
2558 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002559 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
2560 if (err)
2561 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002562
Vivien Didelotfad09c72016-06-21 12:28:20 -04002563 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2564 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2565 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002566 /* Do not limit the period of time that this port can
2567 * be paused for by the remote end or the period of
2568 * time that this port can pause the remote end.
2569 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002570 err = mv88e6xxx_port_write(chip, port, PORT_PAUSE_CTRL, 0x0000);
2571 if (err)
2572 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002573
2574 /* Port ATU control: disable limiting the number of
2575 * address database entries that this port is allowed
2576 * to use.
2577 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002578 err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
2579 0x0000);
Andrew Lunn54d792f2015-05-06 01:09:47 +02002580 /* Priority Override: disable DA, SA and VTU priority
2581 * override.
2582 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002583 err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
2584 0x0000);
2585 if (err)
2586 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002587
2588 /* Port Ethertype: use the Ethertype DSA Ethertype
2589 * value.
2590 */
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002591 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002592 err = mv88e6xxx_port_write(chip, port, PORT_ETH_TYPE,
2593 ETH_P_EDSA);
2594 if (err)
2595 return err;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002596 }
2597
Andrew Lunn54d792f2015-05-06 01:09:47 +02002598 /* Tag Remap: use an identity 802.1p prio -> switch
2599 * prio mapping.
2600 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002601 err = mv88e6xxx_port_write(chip, port, PORT_TAG_REGMAP_0123,
2602 0x3210);
2603 if (err)
2604 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002605
2606 /* Tag Remap 2: use an identity 802.1p prio -> switch
2607 * prio mapping.
2608 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002609 err = mv88e6xxx_port_write(chip, port, PORT_TAG_REGMAP_4567,
2610 0x7654);
2611 if (err)
2612 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002613 }
2614
Jamie Lentin1bc261f2016-08-22 22:47:08 +01002615 /* Rate Control: disable ingress rate limiting. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002616 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2617 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
Vivien Didelotfad09c72016-06-21 12:28:20 -04002618 mv88e6xxx_6320_family(chip)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002619 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL,
2620 0x0001);
2621 if (err)
2622 return err;
Jamie Lentin1bc261f2016-08-22 22:47:08 +01002623 } else if (mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002624 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL,
2625 0x0000);
2626 if (err)
2627 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002628 }
2629
Guenter Roeck366f0a02015-03-26 18:36:30 -07002630 /* Port Control 1: disable trunking, disable sending
2631 * learning messages to this port.
Guenter Roeckd827e882015-03-26 18:36:29 -07002632 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002633 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
2634 if (err)
2635 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002636
Vivien Didelot207afda2016-04-14 14:42:09 -04002637 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002638 * database, and allow bidirectional communication between the
2639 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002640 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002641 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002642 if (err)
2643 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002644
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002645 err = _mv88e6xxx_port_based_vlan_map(chip, port);
2646 if (err)
2647 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002648
2649 /* Default VLAN ID and priority: don't set a default VLAN
2650 * ID, and set the default packet priority to zero.
2651 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002652 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002653}
2654
Wei Yongjunaa0938c2016-10-18 15:53:37 +00002655static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002656{
2657 int err;
2658
Vivien Didelota935c052016-09-29 12:21:53 -04002659 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002660 if (err)
2661 return err;
2662
Vivien Didelota935c052016-09-29 12:21:53 -04002663 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002664 if (err)
2665 return err;
2666
Vivien Didelota935c052016-09-29 12:21:53 -04002667 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2668 if (err)
2669 return err;
2670
2671 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002672}
2673
Vivien Didelotacddbd22016-07-18 20:45:39 -04002674static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
2675 unsigned int msecs)
2676{
2677 const unsigned int coeff = chip->info->age_time_coeff;
2678 const unsigned int min = 0x01 * coeff;
2679 const unsigned int max = 0xff * coeff;
2680 u8 age_time;
2681 u16 val;
2682 int err;
2683
2684 if (msecs < min || msecs > max)
2685 return -ERANGE;
2686
2687 /* Round to nearest multiple of coeff */
2688 age_time = (msecs + coeff / 2) / coeff;
2689
Vivien Didelota935c052016-09-29 12:21:53 -04002690 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
Vivien Didelotacddbd22016-07-18 20:45:39 -04002691 if (err)
2692 return err;
2693
2694 /* AgeTime is 11:4 bits */
2695 val &= ~0xff0;
2696 val |= age_time << 4;
2697
Vivien Didelota935c052016-09-29 12:21:53 -04002698 return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
Vivien Didelotacddbd22016-07-18 20:45:39 -04002699}
2700
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002701static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2702 unsigned int ageing_time)
2703{
Vivien Didelot04bed142016-08-31 18:06:13 -04002704 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002705 int err;
2706
2707 mutex_lock(&chip->reg_lock);
2708 err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
2709 mutex_unlock(&chip->reg_lock);
2710
2711 return err;
2712}
2713
Vivien Didelot97299342016-07-18 20:45:30 -04002714static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002715{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002716 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002717 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot119477b2016-05-09 13:22:51 -04002718 u16 reg;
Vivien Didelot08a01262016-05-09 13:22:50 -04002719 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002720
Vivien Didelot119477b2016-05-09 13:22:51 -04002721 /* Enable the PHY Polling Unit if present, don't discard any packets,
2722 * and mask all interrupt sources.
2723 */
Andrew Lunndc30c352016-10-16 19:56:49 +02002724 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
2725 if (err < 0)
2726 return err;
2727
2728 reg &= ~GLOBAL_CONTROL_PPU_ENABLE;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002729 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU) ||
2730 mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE))
Vivien Didelot119477b2016-05-09 13:22:51 -04002731 reg |= GLOBAL_CONTROL_PPU_ENABLE;
2732
Vivien Didelota935c052016-09-29 12:21:53 -04002733 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
Vivien Didelot119477b2016-05-09 13:22:51 -04002734 if (err)
2735 return err;
2736
Vivien Didelotb0745e872016-05-09 13:22:53 -04002737 /* Configure the upstream port, and configure it as the port to which
2738 * ingress and egress and ARP monitor frames are to be sent.
2739 */
2740 reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
2741 upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT |
2742 upstream_port << GLOBAL_MONITOR_CONTROL_ARP_SHIFT;
Vivien Didelota935c052016-09-29 12:21:53 -04002743 err = mv88e6xxx_g1_write(chip, GLOBAL_MONITOR_CONTROL, reg);
Vivien Didelotb0745e872016-05-09 13:22:53 -04002744 if (err)
2745 return err;
2746
Vivien Didelot50484ff2016-05-09 13:22:54 -04002747 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002748 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2749 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2750 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002751 if (err)
2752 return err;
2753
Vivien Didelotacddbd22016-07-18 20:45:39 -04002754 /* Clear all the VTU and STU entries */
2755 err = _mv88e6xxx_vtu_stu_flush(chip);
2756 if (err < 0)
2757 return err;
2758
Vivien Didelot08a01262016-05-09 13:22:50 -04002759 /* Set the default address aging time to 5 minutes, and
2760 * enable address learn messages to be sent to all message
2761 * ports.
2762 */
Vivien Didelota935c052016-09-29 12:21:53 -04002763 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
2764 GLOBAL_ATU_CONTROL_LEARN2ALL);
Vivien Didelot08a01262016-05-09 13:22:50 -04002765 if (err)
2766 return err;
2767
Vivien Didelotacddbd22016-07-18 20:45:39 -04002768 err = mv88e6xxx_g1_set_age_time(chip, 300000);
2769 if (err)
Vivien Didelot97299342016-07-18 20:45:30 -04002770 return err;
2771
2772 /* Clear all ATU entries */
2773 err = _mv88e6xxx_atu_flush(chip, 0, true);
2774 if (err)
2775 return err;
2776
Vivien Didelot08a01262016-05-09 13:22:50 -04002777 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002778 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002779 if (err)
2780 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002781 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002782 if (err)
2783 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002784 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002785 if (err)
2786 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002787 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002788 if (err)
2789 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002790 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002791 if (err)
2792 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002793 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002794 if (err)
2795 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002796 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002797 if (err)
2798 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002799 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002800 if (err)
2801 return err;
2802
2803 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002804 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002805 if (err)
2806 return err;
2807
Andrew Lunnde2273872016-11-21 23:27:01 +01002808 /* Initialize the statistics unit */
2809 err = mv88e6xxx_stats_set_histogram(chip);
2810 if (err)
2811 return err;
2812
Vivien Didelot97299342016-07-18 20:45:30 -04002813 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002814 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2815 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002816 if (err)
2817 return err;
2818
2819 /* Wait for the flush to complete. */
2820 err = _mv88e6xxx_stats_wait(chip);
2821 if (err)
2822 return err;
2823
2824 return 0;
2825}
2826
Vivien Didelotf81ec902016-05-09 13:22:58 -04002827static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002828{
Vivien Didelot04bed142016-08-31 18:06:13 -04002829 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002830 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002831 int i;
2832
Vivien Didelotfad09c72016-06-21 12:28:20 -04002833 chip->ds = ds;
2834 ds->slave_mii_bus = chip->mdio_bus;
Vivien Didelot552238b2016-05-09 13:22:49 -04002835
Vivien Didelotfad09c72016-06-21 12:28:20 -04002836 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002837
Vivien Didelot97299342016-07-18 20:45:30 -04002838 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002839 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002840 err = mv88e6xxx_setup_port(chip, i);
2841 if (err)
2842 goto unlock;
2843 }
2844
2845 /* Setup Switch Global 1 Registers */
2846 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002847 if (err)
2848 goto unlock;
2849
Vivien Didelot97299342016-07-18 20:45:30 -04002850 /* Setup Switch Global 2 Registers */
2851 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2852 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002853 if (err)
2854 goto unlock;
2855 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002856
Vivien Didelot6b17e862015-08-13 12:52:18 -04002857unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002858 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002859
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002860 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002861}
2862
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002863static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2864{
Vivien Didelot04bed142016-08-31 18:06:13 -04002865 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002866 int err;
2867
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002868 if (!chip->info->ops->set_switch_mac)
2869 return -EOPNOTSUPP;
2870
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002871 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002872 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002873 mutex_unlock(&chip->reg_lock);
2874
2875 return err;
2876}
2877
Vivien Didelote57e5e72016-08-15 17:19:00 -04002878static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002879{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002880 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002881 u16 val;
2882 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002883
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002884 if (phy >= mv88e6xxx_num_ports(chip))
Andrew Lunn158bc062016-04-28 21:24:06 -04002885 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002886
Vivien Didelotfad09c72016-06-21 12:28:20 -04002887 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002888 err = mv88e6xxx_phy_read(chip, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002889 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002890
2891 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002892}
2893
Vivien Didelote57e5e72016-08-15 17:19:00 -04002894static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002895{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002896 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002897 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002898
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002899 if (phy >= mv88e6xxx_num_ports(chip))
Andrew Lunn158bc062016-04-28 21:24:06 -04002900 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002901
Vivien Didelotfad09c72016-06-21 12:28:20 -04002902 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002903 err = mv88e6xxx_phy_write(chip, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002904 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002905
2906 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002907}
2908
Vivien Didelotfad09c72016-06-21 12:28:20 -04002909static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunnb516d452016-06-04 21:17:06 +02002910 struct device_node *np)
2911{
2912 static int index;
2913 struct mii_bus *bus;
2914 int err;
2915
Andrew Lunnb516d452016-06-04 21:17:06 +02002916 if (np)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002917 chip->mdio_np = of_get_child_by_name(np, "mdio");
Andrew Lunnb516d452016-06-04 21:17:06 +02002918
Vivien Didelotfad09c72016-06-21 12:28:20 -04002919 bus = devm_mdiobus_alloc(chip->dev);
Andrew Lunnb516d452016-06-04 21:17:06 +02002920 if (!bus)
2921 return -ENOMEM;
2922
Vivien Didelotfad09c72016-06-21 12:28:20 -04002923 bus->priv = (void *)chip;
Andrew Lunnb516d452016-06-04 21:17:06 +02002924 if (np) {
2925 bus->name = np->full_name;
2926 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2927 } else {
2928 bus->name = "mv88e6xxx SMI";
2929 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2930 }
2931
2932 bus->read = mv88e6xxx_mdio_read;
2933 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002934 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002935
Vivien Didelotfad09c72016-06-21 12:28:20 -04002936 if (chip->mdio_np)
2937 err = of_mdiobus_register(bus, chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002938 else
2939 err = mdiobus_register(bus);
2940 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002941 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunnb516d452016-06-04 21:17:06 +02002942 goto out;
2943 }
Vivien Didelotfad09c72016-06-21 12:28:20 -04002944 chip->mdio_bus = bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002945
2946 return 0;
2947
2948out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002949 if (chip->mdio_np)
2950 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002951
2952 return err;
2953}
2954
Vivien Didelotfad09c72016-06-21 12:28:20 -04002955static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002956
2957{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002958 struct mii_bus *bus = chip->mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002959
2960 mdiobus_unregister(bus);
2961
Vivien Didelotfad09c72016-06-21 12:28:20 -04002962 if (chip->mdio_np)
2963 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002964}
2965
Guenter Roeckc22995c2015-07-25 09:42:28 -07002966#ifdef CONFIG_NET_DSA_HWMON
2967
2968static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
2969{
Vivien Didelot04bed142016-08-31 18:06:13 -04002970 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04002971 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07002972 int ret;
Guenter Roeckc22995c2015-07-25 09:42:28 -07002973
2974 *temp = 0;
2975
Vivien Didelotfad09c72016-06-21 12:28:20 -04002976 mutex_lock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07002977
Vivien Didelot9c938292016-08-15 17:19:02 -04002978 ret = mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x6);
Guenter Roeckc22995c2015-07-25 09:42:28 -07002979 if (ret < 0)
2980 goto error;
2981
2982 /* Enable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04002983 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
Guenter Roeckc22995c2015-07-25 09:42:28 -07002984 if (ret < 0)
2985 goto error;
2986
Vivien Didelot9c938292016-08-15 17:19:02 -04002987 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val | (1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07002988 if (ret < 0)
2989 goto error;
2990
2991 /* Wait for temperature to stabilize */
2992 usleep_range(10000, 12000);
2993
Vivien Didelot9c938292016-08-15 17:19:02 -04002994 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
2995 if (ret < 0)
Guenter Roeckc22995c2015-07-25 09:42:28 -07002996 goto error;
Guenter Roeckc22995c2015-07-25 09:42:28 -07002997
2998 /* Disable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04002999 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val & ~(1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003000 if (ret < 0)
3001 goto error;
3002
3003 *temp = ((val & 0x1f) - 5) * 5;
3004
3005error:
Vivien Didelot9c938292016-08-15 17:19:02 -04003006 mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x0);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003007 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003008 return ret;
3009}
3010
3011static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
3012{
Vivien Didelot04bed142016-08-31 18:06:13 -04003013 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003014 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003015 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003016 int ret;
3017
3018 *temp = 0;
3019
Vivien Didelot9c938292016-08-15 17:19:02 -04003020 mutex_lock(&chip->reg_lock);
3021 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 27, &val);
3022 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003023 if (ret < 0)
3024 return ret;
3025
Vivien Didelot9c938292016-08-15 17:19:02 -04003026 *temp = (val & 0xff) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003027
3028 return 0;
3029}
3030
Vivien Didelotf81ec902016-05-09 13:22:58 -04003031static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003032{
Vivien Didelot04bed142016-08-31 18:06:13 -04003033 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn158bc062016-04-28 21:24:06 -04003034
Vivien Didelotfad09c72016-06-21 12:28:20 -04003035 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP))
Vivien Didelot6594f612016-05-09 13:22:42 -04003036 return -EOPNOTSUPP;
3037
Vivien Didelotfad09c72016-06-21 12:28:20 -04003038 if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003039 return mv88e63xx_get_temp(ds, temp);
3040
3041 return mv88e61xx_get_temp(ds, temp);
3042}
3043
Vivien Didelotf81ec902016-05-09 13:22:58 -04003044static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003045{
Vivien Didelot04bed142016-08-31 18:06:13 -04003046 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003047 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003048 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003049 int ret;
3050
Vivien Didelotfad09c72016-06-21 12:28:20 -04003051 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003052 return -EOPNOTSUPP;
3053
3054 *temp = 0;
3055
Vivien Didelot9c938292016-08-15 17:19:02 -04003056 mutex_lock(&chip->reg_lock);
3057 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3058 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003059 if (ret < 0)
3060 return ret;
3061
Vivien Didelot9c938292016-08-15 17:19:02 -04003062 *temp = (((val >> 8) & 0x1f) * 5) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003063
3064 return 0;
3065}
3066
Vivien Didelotf81ec902016-05-09 13:22:58 -04003067static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003068{
Vivien Didelot04bed142016-08-31 18:06:13 -04003069 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003070 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003071 u16 val;
3072 int err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003073
Vivien Didelotfad09c72016-06-21 12:28:20 -04003074 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003075 return -EOPNOTSUPP;
3076
Vivien Didelot9c938292016-08-15 17:19:02 -04003077 mutex_lock(&chip->reg_lock);
3078 err = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3079 if (err)
3080 goto unlock;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003081 temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
Vivien Didelot9c938292016-08-15 17:19:02 -04003082 err = mv88e6xxx_phy_page_write(chip, phy, 6, 26,
3083 (val & 0xe0ff) | (temp << 8));
3084unlock:
3085 mutex_unlock(&chip->reg_lock);
3086
3087 return err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003088}
3089
Vivien Didelotf81ec902016-05-09 13:22:58 -04003090static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003091{
Vivien Didelot04bed142016-08-31 18:06:13 -04003092 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003093 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003094 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003095 int ret;
3096
Vivien Didelotfad09c72016-06-21 12:28:20 -04003097 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003098 return -EOPNOTSUPP;
3099
3100 *alarm = false;
3101
Vivien Didelot9c938292016-08-15 17:19:02 -04003102 mutex_lock(&chip->reg_lock);
3103 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3104 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003105 if (ret < 0)
3106 return ret;
3107
Vivien Didelot9c938292016-08-15 17:19:02 -04003108 *alarm = !!(val & 0x40);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003109
3110 return 0;
3111}
3112#endif /* CONFIG_NET_DSA_HWMON */
3113
Vivien Didelot855b1932016-07-20 18:18:35 -04003114static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3115{
Vivien Didelot04bed142016-08-31 18:06:13 -04003116 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003117
3118 return chip->eeprom_len;
3119}
3120
Vivien Didelot855b1932016-07-20 18:18:35 -04003121static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3122 struct ethtool_eeprom *eeprom, u8 *data)
3123{
Vivien Didelot04bed142016-08-31 18:06:13 -04003124 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003125 int err;
3126
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003127 if (!chip->info->ops->get_eeprom)
3128 return -EOPNOTSUPP;
3129
Vivien Didelot855b1932016-07-20 18:18:35 -04003130 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003131 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04003132 mutex_unlock(&chip->reg_lock);
3133
3134 if (err)
3135 return err;
3136
3137 eeprom->magic = 0xc3ec4951;
3138
3139 return 0;
3140}
3141
Vivien Didelot855b1932016-07-20 18:18:35 -04003142static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3143 struct ethtool_eeprom *eeprom, u8 *data)
3144{
Vivien Didelot04bed142016-08-31 18:06:13 -04003145 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003146 int err;
3147
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003148 if (!chip->info->ops->set_eeprom)
3149 return -EOPNOTSUPP;
3150
Vivien Didelot855b1932016-07-20 18:18:35 -04003151 if (eeprom->magic != 0xc3ec4951)
3152 return -EINVAL;
3153
3154 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003155 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04003156 mutex_unlock(&chip->reg_lock);
3157
3158 return err;
3159}
3160
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003161static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003162 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003163 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003164 .phy_read = mv88e6xxx_phy_ppu_read,
3165 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003166 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003167 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003168 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003169 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003170};
3171
3172static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003173 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003174 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003175 .phy_read = mv88e6xxx_phy_ppu_read,
3176 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003177 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003178 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003179 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003180 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003181};
3182
3183static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003184 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003185 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003186 .phy_read = mv88e6xxx_read,
3187 .phy_write = mv88e6xxx_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003188 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003189 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003190 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003191 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003192};
3193
3194static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003195 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003196 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003197 .phy_read = mv88e6xxx_phy_ppu_read,
3198 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003199 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003200 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003201 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003202 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003203};
3204
3205static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003206 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003207 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003208 .phy_read = mv88e6xxx_read,
3209 .phy_write = mv88e6xxx_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003210 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003211 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003212 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003213 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003214};
3215
3216static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003217 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003218 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003219 .phy_read = mv88e6xxx_read,
3220 .phy_write = mv88e6xxx_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003221 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003222 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003223 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003224 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003225};
3226
3227static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003228 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003229 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003230 .phy_read = mv88e6xxx_g2_smi_phy_read,
3231 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003232 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003233 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003234 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003235 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003236 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003237};
3238
3239static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003240 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003241 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3242 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003243 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003244 .phy_read = mv88e6xxx_g2_smi_phy_read,
3245 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003246 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003247 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003248 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003249 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003250 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003251};
3252
3253static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003254 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003255 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003256 .phy_read = mv88e6xxx_g2_smi_phy_read,
3257 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003258 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003259 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003260 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003261 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003262 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003263};
3264
3265static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003266 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003267 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3268 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003269 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003270 .phy_read = mv88e6xxx_g2_smi_phy_read,
3271 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003272 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003273 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003274 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003275 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003276 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003277};
3278
3279static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003280 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003281 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003282 .phy_read = mv88e6xxx_phy_ppu_read,
3283 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003284 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003285 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003286 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003287 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003288};
3289
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003290static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003291 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003292 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3293 .phy_read = mv88e6xxx_g2_smi_phy_read,
3294 .phy_write = mv88e6xxx_g2_smi_phy_write,
3295 .port_set_link = mv88e6xxx_port_set_link,
3296 .port_set_duplex = mv88e6xxx_port_set_duplex,
3297 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3298 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn79523472016-11-21 23:27:00 +01003299 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003300 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003301};
3302
3303static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003304 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003305 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3306 .phy_read = mv88e6xxx_g2_smi_phy_read,
3307 .phy_write = mv88e6xxx_g2_smi_phy_write,
3308 .port_set_link = mv88e6xxx_port_set_link,
3309 .port_set_duplex = mv88e6xxx_port_set_duplex,
3310 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3311 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunn79523472016-11-21 23:27:00 +01003312 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003313 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003314};
3315
3316static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003317 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003318 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3319 .phy_read = mv88e6xxx_g2_smi_phy_read,
3320 .phy_write = mv88e6xxx_g2_smi_phy_write,
3321 .port_set_link = mv88e6xxx_port_set_link,
3322 .port_set_duplex = mv88e6xxx_port_set_duplex,
3323 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3324 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn79523472016-11-21 23:27:00 +01003325 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003326 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003327};
3328
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003329static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003330 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003331 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3332 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003333 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003334 .phy_read = mv88e6xxx_g2_smi_phy_read,
3335 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003336 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003337 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003338 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003339 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003340 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003341};
3342
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003343static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003344 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003345 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3346 .phy_read = mv88e6xxx_g2_smi_phy_read,
3347 .phy_write = mv88e6xxx_g2_smi_phy_write,
3348 .port_set_link = mv88e6xxx_port_set_link,
3349 .port_set_duplex = mv88e6xxx_port_set_duplex,
3350 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3351 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn79523472016-11-21 23:27:00 +01003352 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003353 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003354};
3355
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003356static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003357 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003358 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3359 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003360 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003361 .phy_read = mv88e6xxx_g2_smi_phy_read,
3362 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003363 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003364 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003365 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003366 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003367};
3368
3369static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003370 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003371 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3372 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003373 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003374 .phy_read = mv88e6xxx_g2_smi_phy_read,
3375 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003376 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003377 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003378 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003379 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003380};
3381
3382static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003383 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003384 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003385 .phy_read = mv88e6xxx_g2_smi_phy_read,
3386 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003387 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003388 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003389 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003390 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003391 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003392};
3393
3394static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003395 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003396 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003397 .phy_read = mv88e6xxx_g2_smi_phy_read,
3398 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003399 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003400 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003401 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003402 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003403 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003404};
3405
3406static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003407 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003408 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3409 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003410 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003411 .phy_read = mv88e6xxx_g2_smi_phy_read,
3412 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003413 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003414 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003415 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003416 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003417 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003418};
3419
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003420static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003421 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003422 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3423 .phy_read = mv88e6xxx_g2_smi_phy_read,
3424 .phy_write = mv88e6xxx_g2_smi_phy_write,
3425 .port_set_link = mv88e6xxx_port_set_link,
3426 .port_set_duplex = mv88e6xxx_port_set_duplex,
3427 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3428 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn79523472016-11-21 23:27:00 +01003429 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003430 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003431};
3432
3433static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003434 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003435 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3436 .phy_read = mv88e6xxx_g2_smi_phy_read,
3437 .phy_write = mv88e6xxx_g2_smi_phy_write,
3438 .port_set_link = mv88e6xxx_port_set_link,
3439 .port_set_duplex = mv88e6xxx_port_set_duplex,
3440 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3441 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunn79523472016-11-21 23:27:00 +01003442 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003443 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003444};
3445
3446static const struct mv88e6xxx_ops mv88e6391_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003447 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003448 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3449 .phy_read = mv88e6xxx_g2_smi_phy_read,
3450 .phy_write = mv88e6xxx_g2_smi_phy_write,
3451 .port_set_link = mv88e6xxx_port_set_link,
3452 .port_set_duplex = mv88e6xxx_port_set_duplex,
3453 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3454 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn79523472016-11-21 23:27:00 +01003455 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003456 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003457};
3458
Vivien Didelotf81ec902016-05-09 13:22:58 -04003459static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3460 [MV88E6085] = {
3461 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3462 .family = MV88E6XXX_FAMILY_6097,
3463 .name = "Marvell 88E6085",
3464 .num_databases = 4096,
3465 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003466 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003467 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003468 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003469 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003470 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003471 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003472 },
3473
3474 [MV88E6095] = {
3475 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3476 .family = MV88E6XXX_FAMILY_6095,
3477 .name = "Marvell 88E6095/88E6095F",
3478 .num_databases = 256,
3479 .num_ports = 11,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003480 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003481 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003482 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003483 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003484 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003485 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003486 },
3487
3488 [MV88E6123] = {
3489 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3490 .family = MV88E6XXX_FAMILY_6165,
3491 .name = "Marvell 88E6123",
3492 .num_databases = 4096,
3493 .num_ports = 3,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003494 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003495 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003496 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003497 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003498 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003499 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003500 },
3501
3502 [MV88E6131] = {
3503 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3504 .family = MV88E6XXX_FAMILY_6185,
3505 .name = "Marvell 88E6131",
3506 .num_databases = 256,
3507 .num_ports = 8,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003508 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003509 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003510 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003511 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003512 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003513 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003514 },
3515
3516 [MV88E6161] = {
3517 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3518 .family = MV88E6XXX_FAMILY_6165,
3519 .name = "Marvell 88E6161",
3520 .num_databases = 4096,
3521 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003522 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003523 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003524 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003525 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003526 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003527 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003528 },
3529
3530 [MV88E6165] = {
3531 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3532 .family = MV88E6XXX_FAMILY_6165,
3533 .name = "Marvell 88E6165",
3534 .num_databases = 4096,
3535 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003536 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003537 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003538 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003539 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003540 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003541 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003542 },
3543
3544 [MV88E6171] = {
3545 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3546 .family = MV88E6XXX_FAMILY_6351,
3547 .name = "Marvell 88E6171",
3548 .num_databases = 4096,
3549 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003550 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003551 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003552 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003553 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003554 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003555 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003556 },
3557
3558 [MV88E6172] = {
3559 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3560 .family = MV88E6XXX_FAMILY_6352,
3561 .name = "Marvell 88E6172",
3562 .num_databases = 4096,
3563 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003564 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003565 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003566 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003567 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003568 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003569 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003570 },
3571
3572 [MV88E6175] = {
3573 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3574 .family = MV88E6XXX_FAMILY_6351,
3575 .name = "Marvell 88E6175",
3576 .num_databases = 4096,
3577 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003578 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003579 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003580 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003581 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003582 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003583 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003584 },
3585
3586 [MV88E6176] = {
3587 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3588 .family = MV88E6XXX_FAMILY_6352,
3589 .name = "Marvell 88E6176",
3590 .num_databases = 4096,
3591 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003592 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003593 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003594 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003595 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003596 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003597 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003598 },
3599
3600 [MV88E6185] = {
3601 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3602 .family = MV88E6XXX_FAMILY_6185,
3603 .name = "Marvell 88E6185",
3604 .num_databases = 256,
3605 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003606 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003607 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003608 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003609 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003610 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003611 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003612 },
3613
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003614 [MV88E6190] = {
3615 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
3616 .family = MV88E6XXX_FAMILY_6390,
3617 .name = "Marvell 88E6190",
3618 .num_databases = 4096,
3619 .num_ports = 11, /* 10 + Z80 */
3620 .port_base_addr = 0x0,
3621 .global1_addr = 0x1b,
3622 .age_time_coeff = 15000,
3623 .g1_irqs = 9,
3624 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3625 .ops = &mv88e6190_ops,
3626 },
3627
3628 [MV88E6190X] = {
3629 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
3630 .family = MV88E6XXX_FAMILY_6390,
3631 .name = "Marvell 88E6190X",
3632 .num_databases = 4096,
3633 .num_ports = 11, /* 10 + Z80 */
3634 .port_base_addr = 0x0,
3635 .global1_addr = 0x1b,
3636 .age_time_coeff = 15000,
3637 .g1_irqs = 9,
3638 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3639 .ops = &mv88e6190x_ops,
3640 },
3641
3642 [MV88E6191] = {
3643 .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
3644 .family = MV88E6XXX_FAMILY_6390,
3645 .name = "Marvell 88E6191",
3646 .num_databases = 4096,
3647 .num_ports = 11, /* 10 + Z80 */
3648 .port_base_addr = 0x0,
3649 .global1_addr = 0x1b,
3650 .age_time_coeff = 15000,
3651 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3652 .ops = &mv88e6391_ops,
3653 },
3654
Vivien Didelotf81ec902016-05-09 13:22:58 -04003655 [MV88E6240] = {
3656 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3657 .family = MV88E6XXX_FAMILY_6352,
3658 .name = "Marvell 88E6240",
3659 .num_databases = 4096,
3660 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003661 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003662 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003663 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003664 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003665 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003666 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003667 },
3668
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003669 [MV88E6290] = {
3670 .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
3671 .family = MV88E6XXX_FAMILY_6390,
3672 .name = "Marvell 88E6290",
3673 .num_databases = 4096,
3674 .num_ports = 11, /* 10 + Z80 */
3675 .port_base_addr = 0x0,
3676 .global1_addr = 0x1b,
3677 .age_time_coeff = 15000,
3678 .g1_irqs = 9,
3679 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3680 .ops = &mv88e6290_ops,
3681 },
3682
Vivien Didelotf81ec902016-05-09 13:22:58 -04003683 [MV88E6320] = {
3684 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3685 .family = MV88E6XXX_FAMILY_6320,
3686 .name = "Marvell 88E6320",
3687 .num_databases = 4096,
3688 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003689 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003690 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003691 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003692 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003693 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003694 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003695 },
3696
3697 [MV88E6321] = {
3698 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3699 .family = MV88E6XXX_FAMILY_6320,
3700 .name = "Marvell 88E6321",
3701 .num_databases = 4096,
3702 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003703 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003704 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003705 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003706 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003707 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003708 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003709 },
3710
3711 [MV88E6350] = {
3712 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
3713 .family = MV88E6XXX_FAMILY_6351,
3714 .name = "Marvell 88E6350",
3715 .num_databases = 4096,
3716 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003717 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003718 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003719 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003720 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003721 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003722 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003723 },
3724
3725 [MV88E6351] = {
3726 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
3727 .family = MV88E6XXX_FAMILY_6351,
3728 .name = "Marvell 88E6351",
3729 .num_databases = 4096,
3730 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003731 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003732 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003733 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003734 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003735 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003736 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003737 },
3738
3739 [MV88E6352] = {
3740 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
3741 .family = MV88E6XXX_FAMILY_6352,
3742 .name = "Marvell 88E6352",
3743 .num_databases = 4096,
3744 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003745 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003746 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003747 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003748 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003749 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003750 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003751 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003752 [MV88E6390] = {
3753 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
3754 .family = MV88E6XXX_FAMILY_6390,
3755 .name = "Marvell 88E6390",
3756 .num_databases = 4096,
3757 .num_ports = 11, /* 10 + Z80 */
3758 .port_base_addr = 0x0,
3759 .global1_addr = 0x1b,
3760 .age_time_coeff = 15000,
3761 .g1_irqs = 9,
3762 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3763 .ops = &mv88e6390_ops,
3764 },
3765 [MV88E6390X] = {
3766 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
3767 .family = MV88E6XXX_FAMILY_6390,
3768 .name = "Marvell 88E6390X",
3769 .num_databases = 4096,
3770 .num_ports = 11, /* 10 + Z80 */
3771 .port_base_addr = 0x0,
3772 .global1_addr = 0x1b,
3773 .age_time_coeff = 15000,
3774 .g1_irqs = 9,
3775 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3776 .ops = &mv88e6390x_ops,
3777 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04003778};
3779
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003780static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003781{
Vivien Didelota439c062016-04-17 13:23:58 -04003782 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003783
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003784 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3785 if (mv88e6xxx_table[i].prod_num == prod_num)
3786 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003787
Vivien Didelotb9b37712015-10-30 19:39:48 -04003788 return NULL;
3789}
3790
Vivien Didelotfad09c72016-06-21 12:28:20 -04003791static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003792{
3793 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003794 unsigned int prod_num, rev;
3795 u16 id;
3796 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003797
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003798 mutex_lock(&chip->reg_lock);
3799 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
3800 mutex_unlock(&chip->reg_lock);
3801 if (err)
3802 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003803
3804 prod_num = (id & 0xfff0) >> 4;
3805 rev = id & 0x000f;
3806
3807 info = mv88e6xxx_lookup_info(prod_num);
3808 if (!info)
3809 return -ENODEV;
3810
Vivien Didelotcaac8542016-06-20 13:14:09 -04003811 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003812 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003813
Vivien Didelotca070c12016-09-02 14:45:34 -04003814 err = mv88e6xxx_g2_require(chip);
3815 if (err)
3816 return err;
3817
Vivien Didelotfad09c72016-06-21 12:28:20 -04003818 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3819 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003820
3821 return 0;
3822}
3823
Vivien Didelotfad09c72016-06-21 12:28:20 -04003824static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003825{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003826 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003827
Vivien Didelotfad09c72016-06-21 12:28:20 -04003828 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3829 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003830 return NULL;
3831
Vivien Didelotfad09c72016-06-21 12:28:20 -04003832 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003833
Vivien Didelotfad09c72016-06-21 12:28:20 -04003834 mutex_init(&chip->reg_lock);
Vivien Didelot469d7292016-06-20 13:14:06 -04003835
Vivien Didelotfad09c72016-06-21 12:28:20 -04003836 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003837}
3838
Vivien Didelote57e5e72016-08-15 17:19:00 -04003839static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
3840{
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003841 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
Vivien Didelote57e5e72016-08-15 17:19:00 -04003842 mv88e6xxx_ppu_state_init(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003843}
3844
Andrew Lunn930188c2016-08-22 16:01:03 +02003845static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
3846{
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003847 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
Andrew Lunn930188c2016-08-22 16:01:03 +02003848 mv88e6xxx_ppu_state_destroy(chip);
Andrew Lunn930188c2016-08-22 16:01:03 +02003849}
3850
Vivien Didelotfad09c72016-06-21 12:28:20 -04003851static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003852 struct mii_bus *bus, int sw_addr)
3853{
3854 /* ADDR[0] pin is unavailable externally and considered zero */
3855 if (sw_addr & 0x1)
3856 return -EINVAL;
3857
Vivien Didelot914b32f2016-06-20 13:14:11 -04003858 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003859 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04003860 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003861 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003862 else
3863 return -EINVAL;
3864
Vivien Didelotfad09c72016-06-21 12:28:20 -04003865 chip->bus = bus;
3866 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003867
3868 return 0;
3869}
3870
Andrew Lunn7b314362016-08-22 16:01:01 +02003871static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
3872{
Vivien Didelot04bed142016-08-31 18:06:13 -04003873 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003874
3875 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA))
3876 return DSA_TAG_PROTO_EDSA;
3877
3878 return DSA_TAG_PROTO_DSA;
Andrew Lunn7b314362016-08-22 16:01:01 +02003879}
3880
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003881static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3882 struct device *host_dev, int sw_addr,
3883 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003884{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003885 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003886 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003887 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003888
Vivien Didelota439c062016-04-17 13:23:58 -04003889 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003890 if (!bus)
3891 return NULL;
3892
Vivien Didelotfad09c72016-06-21 12:28:20 -04003893 chip = mv88e6xxx_alloc_chip(dsa_dev);
3894 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003895 return NULL;
3896
Vivien Didelotcaac8542016-06-20 13:14:09 -04003897 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003898 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003899
Vivien Didelotfad09c72016-06-21 12:28:20 -04003900 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003901 if (err)
3902 goto free;
3903
Vivien Didelotfad09c72016-06-21 12:28:20 -04003904 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003905 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003906 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003907
Andrew Lunndc30c352016-10-16 19:56:49 +02003908 mutex_lock(&chip->reg_lock);
3909 err = mv88e6xxx_switch_reset(chip);
3910 mutex_unlock(&chip->reg_lock);
3911 if (err)
3912 goto free;
3913
Vivien Didelote57e5e72016-08-15 17:19:00 -04003914 mv88e6xxx_phy_init(chip);
3915
Vivien Didelotfad09c72016-06-21 12:28:20 -04003916 err = mv88e6xxx_mdio_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003917 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003918 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003919
Vivien Didelotfad09c72016-06-21 12:28:20 -04003920 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003921
Vivien Didelotfad09c72016-06-21 12:28:20 -04003922 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003923free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003924 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003925
3926 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003927}
3928
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003929static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
3930 const struct switchdev_obj_port_mdb *mdb,
3931 struct switchdev_trans *trans)
3932{
3933 /* We don't need any dynamic resource from the kernel (yet),
3934 * so skip the prepare phase.
3935 */
3936
3937 return 0;
3938}
3939
3940static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
3941 const struct switchdev_obj_port_mdb *mdb,
3942 struct switchdev_trans *trans)
3943{
Vivien Didelot04bed142016-08-31 18:06:13 -04003944 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003945
3946 mutex_lock(&chip->reg_lock);
3947 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3948 GLOBAL_ATU_DATA_STATE_MC_STATIC))
3949 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
3950 mutex_unlock(&chip->reg_lock);
3951}
3952
3953static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
3954 const struct switchdev_obj_port_mdb *mdb)
3955{
Vivien Didelot04bed142016-08-31 18:06:13 -04003956 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003957 int err;
3958
3959 mutex_lock(&chip->reg_lock);
3960 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3961 GLOBAL_ATU_DATA_STATE_UNUSED);
3962 mutex_unlock(&chip->reg_lock);
3963
3964 return err;
3965}
3966
3967static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
3968 struct switchdev_obj_port_mdb *mdb,
3969 int (*cb)(struct switchdev_obj *obj))
3970{
Vivien Didelot04bed142016-08-31 18:06:13 -04003971 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003972 int err;
3973
3974 mutex_lock(&chip->reg_lock);
3975 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
3976 mutex_unlock(&chip->reg_lock);
3977
3978 return err;
3979}
3980
Vivien Didelot9d490b42016-08-23 12:38:56 -04003981static struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003982 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02003983 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003984 .setup = mv88e6xxx_setup,
3985 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003986 .adjust_link = mv88e6xxx_adjust_link,
3987 .get_strings = mv88e6xxx_get_strings,
3988 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3989 .get_sset_count = mv88e6xxx_get_sset_count,
3990 .set_eee = mv88e6xxx_set_eee,
3991 .get_eee = mv88e6xxx_get_eee,
3992#ifdef CONFIG_NET_DSA_HWMON
3993 .get_temp = mv88e6xxx_get_temp,
3994 .get_temp_limit = mv88e6xxx_get_temp_limit,
3995 .set_temp_limit = mv88e6xxx_set_temp_limit,
3996 .get_temp_alarm = mv88e6xxx_get_temp_alarm,
3997#endif
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003998 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003999 .get_eeprom = mv88e6xxx_get_eeprom,
4000 .set_eeprom = mv88e6xxx_set_eeprom,
4001 .get_regs_len = mv88e6xxx_get_regs_len,
4002 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004003 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004004 .port_bridge_join = mv88e6xxx_port_bridge_join,
4005 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
4006 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004007 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004008 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4009 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4010 .port_vlan_add = mv88e6xxx_port_vlan_add,
4011 .port_vlan_del = mv88e6xxx_port_vlan_del,
4012 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
4013 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
4014 .port_fdb_add = mv88e6xxx_port_fdb_add,
4015 .port_fdb_del = mv88e6xxx_port_fdb_del,
4016 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004017 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4018 .port_mdb_add = mv88e6xxx_port_mdb_add,
4019 .port_mdb_del = mv88e6xxx_port_mdb_del,
4020 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004021};
4022
Vivien Didelotfad09c72016-06-21 12:28:20 -04004023static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004024 struct device_node *np)
4025{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004026 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004027 struct dsa_switch *ds;
4028
4029 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
4030 if (!ds)
4031 return -ENOMEM;
4032
4033 ds->dev = dev;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004034 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004035 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004036
4037 dev_set_drvdata(dev, ds);
4038
4039 return dsa_register_switch(ds, np);
4040}
4041
Vivien Didelotfad09c72016-06-21 12:28:20 -04004042static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004043{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004044 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004045}
4046
Vivien Didelot57d32312016-06-20 13:13:58 -04004047static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004048{
4049 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004050 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004051 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004052 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004053 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004054 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004055
Vivien Didelotcaac8542016-06-20 13:14:09 -04004056 compat_info = of_device_get_match_data(dev);
4057 if (!compat_info)
4058 return -EINVAL;
4059
Vivien Didelotfad09c72016-06-21 12:28:20 -04004060 chip = mv88e6xxx_alloc_chip(dev);
4061 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004062 return -ENOMEM;
4063
Vivien Didelotfad09c72016-06-21 12:28:20 -04004064 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004065
Vivien Didelotfad09c72016-06-21 12:28:20 -04004066 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004067 if (err)
4068 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004069
Andrew Lunnb4308f02016-11-21 23:26:55 +01004070 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4071 if (IS_ERR(chip->reset))
4072 return PTR_ERR(chip->reset);
4073
Vivien Didelotfad09c72016-06-21 12:28:20 -04004074 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004075 if (err)
4076 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004077
Vivien Didelote57e5e72016-08-15 17:19:00 -04004078 mv88e6xxx_phy_init(chip);
4079
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004080 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004081 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004082 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004083
Andrew Lunndc30c352016-10-16 19:56:49 +02004084 mutex_lock(&chip->reg_lock);
4085 err = mv88e6xxx_switch_reset(chip);
4086 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02004087 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004088 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004089
Andrew Lunndc30c352016-10-16 19:56:49 +02004090 chip->irq = of_irq_get(np, 0);
4091 if (chip->irq == -EPROBE_DEFER) {
4092 err = chip->irq;
4093 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004094 }
4095
Andrew Lunndc30c352016-10-16 19:56:49 +02004096 if (chip->irq > 0) {
4097 /* Has to be performed before the MDIO bus is created,
4098 * because the PHYs will link there interrupts to these
4099 * interrupt controllers
4100 */
4101 mutex_lock(&chip->reg_lock);
4102 err = mv88e6xxx_g1_irq_setup(chip);
4103 mutex_unlock(&chip->reg_lock);
4104
4105 if (err)
4106 goto out;
4107
4108 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
4109 err = mv88e6xxx_g2_irq_setup(chip);
4110 if (err)
4111 goto out_g1_irq;
4112 }
4113 }
4114
4115 err = mv88e6xxx_mdio_register(chip, np);
4116 if (err)
4117 goto out_g2_irq;
4118
4119 err = mv88e6xxx_register_switch(chip, np);
4120 if (err)
4121 goto out_mdio;
4122
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004123 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004124
4125out_mdio:
4126 mv88e6xxx_mdio_unregister(chip);
4127out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01004128 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004129 mv88e6xxx_g2_irq_free(chip);
4130out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004131 if (chip->irq > 0) {
4132 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004133 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004134 mutex_unlock(&chip->reg_lock);
4135 }
Andrew Lunndc30c352016-10-16 19:56:49 +02004136out:
4137 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004138}
4139
4140static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4141{
4142 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004143 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004144
Andrew Lunn930188c2016-08-22 16:01:03 +02004145 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004146 mv88e6xxx_unregister_switch(chip);
4147 mv88e6xxx_mdio_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004148
Andrew Lunn467126442016-11-20 20:14:15 +01004149 if (chip->irq > 0) {
4150 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
4151 mv88e6xxx_g2_irq_free(chip);
4152 mv88e6xxx_g1_irq_free(chip);
4153 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004154}
4155
4156static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004157 {
4158 .compatible = "marvell,mv88e6085",
4159 .data = &mv88e6xxx_table[MV88E6085],
4160 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004161 {
4162 .compatible = "marvell,mv88e6190",
4163 .data = &mv88e6xxx_table[MV88E6190],
4164 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004165 { /* sentinel */ },
4166};
4167
4168MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4169
4170static struct mdio_driver mv88e6xxx_driver = {
4171 .probe = mv88e6xxx_probe,
4172 .remove = mv88e6xxx_remove,
4173 .mdiodrv.driver = {
4174 .name = "mv88e6085",
4175 .of_match_table = mv88e6xxx_of_match,
4176 },
4177};
4178
Ben Hutchings98e67302011-11-25 14:36:19 +00004179static int __init mv88e6xxx_init(void)
4180{
Vivien Didelot9d490b42016-08-23 12:38:56 -04004181 register_switch_driver(&mv88e6xxx_switch_ops);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004182 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004183}
4184module_init(mv88e6xxx_init);
4185
4186static void __exit mv88e6xxx_cleanup(void)
4187{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004188 mdio_driver_unregister(&mv88e6xxx_driver);
Vivien Didelot9d490b42016-08-23 12:38:56 -04004189 unregister_switch_driver(&mv88e6xxx_switch_ops);
Ben Hutchings98e67302011-11-25 14:36:19 +00004190}
4191module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004192
4193MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4194MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4195MODULE_LICENSE("GPL");