blob: 20e4ef4db3eabb6c117bb4594dd36452edf5483f [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020050#include <linux/ethtool.h>
51#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090052#include <linux/slab.h>
Ben Greearb1ae1ed2010-09-30 12:22:58 -070053#include <linux/etherdevice.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020054
55#include <net/ieee80211_radiotap.h>
56
57#include <asm/unaligned.h>
58
59#include "base.h"
60#include "reg.h"
61#include "debug.h"
Bruno Randolf2111ac02010-04-02 18:44:08 +090062#include "ani.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020063
Bob Copeland0e472252011-01-24 23:32:55 -050064#define CREATE_TRACE_POINTS
65#include "trace.h"
66
John W. Linville18cb6e32011-01-05 09:39:59 -050067int ath5k_modparam_nohwcrypt;
68module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040069MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020070
Bob Copeland42639fc2009-03-30 08:05:29 -040071static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040072module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040073MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
74
Nick Kossifidisa99168e2011-06-02 03:09:48 +030075static int modparam_fastchanswitch;
76module_param_named(fastchanswitch, modparam_fastchanswitch, bool, S_IRUGO);
77MODULE_PARM_DESC(fastchanswitch, "Enable fast channel switching for AR2413/AR5413 radios.");
78
79
Jiri Slabyfa1c1142007-08-12 17:33:16 +020080/* Module info */
81MODULE_AUTHOR("Jiri Slaby");
82MODULE_AUTHOR("Nick Kossifidis");
83MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
84MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
85MODULE_LICENSE("Dual BSD/GPL");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020086
Felix Fietkau132b1c32010-12-02 10:26:56 +010087static int ath5k_init(struct ieee80211_hw *hw);
Pavel Roskine0d687b2011-07-14 20:21:55 -040088static int ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
Nick Kossifidis8aec7af2010-11-23 21:39:28 +020089 bool skip_pcu);
Jiri Slabyfa1c1142007-08-12 17:33:16 +020090
Jiri Slabyfa1c1142007-08-12 17:33:16 +020091/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010092static const struct ath5k_srev_name srev_names[] = {
Felix Fietkaua0b907e2010-12-02 10:27:16 +010093#ifdef CONFIG_ATHEROS_AR231X
94 { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R2 },
95 { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R7 },
96 { "2313", AR5K_VERSION_MAC, AR5K_SREV_AR2313_R8 },
97 { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R6 },
98 { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R7 },
99 { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R1 },
100 { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R2 },
101#else
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300102 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
103 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
104 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
105 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
106 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
107 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
108 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
109 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
110 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
111 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
112 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
113 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
114 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
115 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
116 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
117 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
118 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
119 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100120#endif
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300121 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200122 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
123 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300124 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200125 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
126 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
127 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300128 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200129 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
130 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300131 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
132 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
133 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300134 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200135 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100136#ifdef CONFIG_ATHEROS_AR231X
137 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
138 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
139#endif
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200140 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
141};
142
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100143static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200144 { .bitrate = 10,
145 .hw_value = ATH5K_RATE_CODE_1M, },
146 { .bitrate = 20,
147 .hw_value = ATH5K_RATE_CODE_2M,
148 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
149 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
150 { .bitrate = 55,
151 .hw_value = ATH5K_RATE_CODE_5_5M,
152 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
153 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
154 { .bitrate = 110,
155 .hw_value = ATH5K_RATE_CODE_11M,
156 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
157 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
158 { .bitrate = 60,
159 .hw_value = ATH5K_RATE_CODE_6M,
160 .flags = 0 },
161 { .bitrate = 90,
162 .hw_value = ATH5K_RATE_CODE_9M,
163 .flags = 0 },
164 { .bitrate = 120,
165 .hw_value = ATH5K_RATE_CODE_12M,
166 .flags = 0 },
167 { .bitrate = 180,
168 .hw_value = ATH5K_RATE_CODE_18M,
169 .flags = 0 },
170 { .bitrate = 240,
171 .hw_value = ATH5K_RATE_CODE_24M,
172 .flags = 0 },
173 { .bitrate = 360,
174 .hw_value = ATH5K_RATE_CODE_36M,
175 .flags = 0 },
176 { .bitrate = 480,
177 .hw_value = ATH5K_RATE_CODE_48M,
178 .flags = 0 },
179 { .bitrate = 540,
180 .hw_value = ATH5K_RATE_CODE_54M,
181 .flags = 0 },
182 /* XR missing */
183};
184
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200185static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
186{
187 u64 tsf = ath5k_hw_get_tsf64(ah);
188
189 if ((tsf & 0x7fff) < rstamp)
190 tsf -= 0x8000;
191
192 return (tsf & ~0x7fff) | rstamp;
193}
194
Felix Fietkaue5b046d2010-12-02 10:27:01 +0100195const char *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200196ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
197{
198 const char *name = "xxxxx";
199 unsigned int i;
200
201 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
202 if (srev_names[i].sr_type != type)
203 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300204
205 if ((val & 0xf0) == srev_names[i].sr_val)
206 name = srev_names[i].sr_name;
207
208 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200209 name = srev_names[i].sr_name;
210 break;
211 }
212 }
213
214 return name;
215}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700216static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
217{
218 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
219 return ath5k_hw_reg_read(ah, reg_offset);
220}
221
222static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
223{
224 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
225 ath5k_hw_reg_write(ah, val, reg_offset);
226}
227
228static const struct ath_ops ath5k_common_ops = {
229 .read = ath5k_ioread32,
230 .write = ath5k_iowrite32,
231};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200232
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200233/***********************\
234* Driver Initialization *
235\***********************/
236
Bob Copelandf769c362009-03-30 22:30:31 -0400237static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
238{
239 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Pavel Roskine0d687b2011-07-14 20:21:55 -0400240 struct ath5k_hw *ah = hw->priv;
241 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400242
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700243 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400244}
245
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200246/********************\
247* Channel/mode setup *
248\********************/
249
250/*
Bob Copeland42639fc2009-03-30 08:05:29 -0400251 * Returns true for the channel numbers used without all_channels modparam.
252 */
Bruno Randolf410e6122011-01-19 18:20:57 +0900253static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
Bob Copeland42639fc2009-03-30 08:05:29 -0400254{
Bruno Randolf410e6122011-01-19 18:20:57 +0900255 if (band == IEEE80211_BAND_2GHZ && chan <= 14)
256 return true;
257
258 return /* UNII 1,2 */
259 (((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
Bob Copeland42639fc2009-03-30 08:05:29 -0400260 /* midband */
261 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
262 /* UNII-3 */
Bruno Randolf410e6122011-01-19 18:20:57 +0900263 ((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
264 /* 802.11j 5.030-5.080 GHz (20MHz) */
265 (chan == 8 || chan == 12 || chan == 16) ||
266 /* 802.11j 4.9GHz (20MHz) */
267 (chan == 184 || chan == 188 || chan == 192 || chan == 196));
Bob Copeland42639fc2009-03-30 08:05:29 -0400268}
269
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200270static unsigned int
Bruno Randolf97d9c3a2011-01-19 18:20:52 +0900271ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
272 unsigned int mode, unsigned int max)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200273{
Bruno Randolf2b1351a2011-01-21 12:19:52 +0900274 unsigned int count, size, chfreq, freq, ch;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900275 enum ieee80211_band band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200276
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200277 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500278 case AR5K_MODE_11A:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200279 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Bruno Randolf97d9c3a2011-01-19 18:20:52 +0900280 size = 220;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200281 chfreq = CHANNEL_5GHZ;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900282 band = IEEE80211_BAND_5GHZ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200283 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500284 case AR5K_MODE_11B:
285 case AR5K_MODE_11G:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500286 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200287 chfreq = CHANNEL_2GHZ;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900288 band = IEEE80211_BAND_2GHZ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200289 break;
290 default:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400291 ATH5K_WARN(ah, "bad mode, not copying channels\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200292 return 0;
293 }
294
Bruno Randolf2b1351a2011-01-21 12:19:52 +0900295 count = 0;
296 for (ch = 1; ch <= size && count < max; ch++) {
Bruno Randolf90c02d72011-01-19 18:20:36 +0900297 freq = ieee80211_channel_to_frequency(ch, band);
298
299 if (freq == 0) /* mapping failed - not a standard channel */
300 continue;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500301
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200302 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500303 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200304 continue;
305
Bruno Randolf410e6122011-01-19 18:20:57 +0900306 if (!modparam_all_channels &&
307 !ath5k_is_standard_channel(ch, band))
Bob Copeland42639fc2009-03-30 08:05:29 -0400308 continue;
309
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500310 /* Write channel info and increment counter */
311 channels[count].center_freq = freq;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900312 channels[count].band = band;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500313 switch (mode) {
314 case AR5K_MODE_11A:
315 case AR5K_MODE_11G:
316 channels[count].hw_value = chfreq | CHANNEL_OFDM;
317 break;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500318 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500319 channels[count].hw_value = CHANNEL_B;
320 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200321
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200322 count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200323 }
324
325 return count;
326}
327
Bruno Randolf63266a62008-07-30 17:12:58 +0200328static void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400329ath5k_setup_rate_idx(struct ath5k_hw *ah, struct ieee80211_supported_band *b)
Bruno Randolf63266a62008-07-30 17:12:58 +0200330{
331 u8 i;
332
333 for (i = 0; i < AR5K_MAX_RATES; i++)
Pavel Roskine0d687b2011-07-14 20:21:55 -0400334 ah->rate_idx[b->band][i] = -1;
Bruno Randolf63266a62008-07-30 17:12:58 +0200335
336 for (i = 0; i < b->n_bitrates; i++) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400337 ah->rate_idx[b->band][b->bitrates[i].hw_value] = i;
Bruno Randolf63266a62008-07-30 17:12:58 +0200338 if (b->bitrates[i].hw_value_short)
Pavel Roskine0d687b2011-07-14 20:21:55 -0400339 ah->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
Bruno Randolf63266a62008-07-30 17:12:58 +0200340 }
341}
342
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200343static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200344ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200345{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400346 struct ath5k_hw *ah = hw->priv;
Bruno Randolf63266a62008-07-30 17:12:58 +0200347 struct ieee80211_supported_band *sband;
348 int max_c, count_c = 0;
349 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200350
Pavel Roskine0d687b2011-07-14 20:21:55 -0400351 BUILD_BUG_ON(ARRAY_SIZE(ah->sbands) < IEEE80211_NUM_BANDS);
352 max_c = ARRAY_SIZE(ah->channels);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200353
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500354 /* 2GHz band */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400355 sband = &ah->sbands[IEEE80211_BAND_2GHZ];
Bruno Randolf63266a62008-07-30 17:12:58 +0200356 sband->band = IEEE80211_BAND_2GHZ;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400357 sband->bitrates = &ah->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200358
Pavel Roskine0d687b2011-07-14 20:21:55 -0400359 if (test_bit(AR5K_MODE_11G, ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +0200360 /* G mode */
361 memcpy(sband->bitrates, &ath5k_rates[0],
362 sizeof(struct ieee80211_rate) * 12);
363 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200364
Pavel Roskine0d687b2011-07-14 20:21:55 -0400365 sband->channels = ah->channels;
Bruno Randolf08105692011-01-19 18:20:47 +0900366 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200367 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500368
369 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +0200370 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500371 max_c -= count_c;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400372 } else if (test_bit(AR5K_MODE_11B, ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +0200373 /* B mode */
374 memcpy(sband->bitrates, &ath5k_rates[0],
375 sizeof(struct ieee80211_rate) * 4);
376 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500377
Bruno Randolf63266a62008-07-30 17:12:58 +0200378 /* 5211 only supports B rates and uses 4bit rate codes
379 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
380 * fix them up here:
381 */
382 if (ah->ah_version == AR5K_AR5211) {
383 for (i = 0; i < 4; i++) {
384 sband->bitrates[i].hw_value =
385 sband->bitrates[i].hw_value & 0xF;
386 sband->bitrates[i].hw_value_short =
387 sband->bitrates[i].hw_value_short & 0xF;
388 }
389 }
390
Pavel Roskine0d687b2011-07-14 20:21:55 -0400391 sband->channels = ah->channels;
Bruno Randolf08105692011-01-19 18:20:47 +0900392 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200393 AR5K_MODE_11B, max_c);
394
395 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
396 count_c = sband->n_channels;
397 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500398 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400399 ath5k_setup_rate_idx(ah, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500400
Bruno Randolf63266a62008-07-30 17:12:58 +0200401 /* 5GHz band, A mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400402 if (test_bit(AR5K_MODE_11A, ah->ah_capabilities.cap_mode)) {
403 sband = &ah->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500404 sband->band = IEEE80211_BAND_5GHZ;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400405 sband->bitrates = &ah->rates[IEEE80211_BAND_5GHZ][0];
Bruno Randolf63266a62008-07-30 17:12:58 +0200406
407 memcpy(sband->bitrates, &ath5k_rates[4],
408 sizeof(struct ieee80211_rate) * 8);
409 sband->n_bitrates = 8;
410
Pavel Roskine0d687b2011-07-14 20:21:55 -0400411 sband->channels = &ah->channels[count_c];
Bruno Randolf08105692011-01-19 18:20:47 +0900412 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500413 AR5K_MODE_11A, max_c);
414
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500415 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
416 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400417 ath5k_setup_rate_idx(ah, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500418
Pavel Roskine0d687b2011-07-14 20:21:55 -0400419 ath5k_debug_dump_bands(ah);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500420
421 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200422}
423
424/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200425 * Set/change channels. We always reset the chip.
426 * To accomplish this we must first cleanup any pending DMA,
427 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -0500428 *
Pavel Roskine0d687b2011-07-14 20:21:55 -0400429 * Called with ah->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200430 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900431int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400432ath5k_chan_set(struct ath5k_hw *ah, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200433{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400434 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +0900435 "channel set, resetting (%u -> %u MHz)\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -0400436 ah->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200437
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200438 /*
439 * To switch channels clear any pending DMA operations;
440 * wait long enough for the RX fifo to drain, reset the
441 * hardware at the new frequency, and then re-enable
442 * the relevant bits of the h/w.
443 */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400444 return ath5k_reset(ah, chan, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200445}
446
Ben Greeare4b0b322011-03-03 14:39:05 -0800447void ath5k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700448{
Ben Greeare4b0b322011-03-03 14:39:05 -0800449 struct ath5k_vif_iter_data *iter_data = data;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700450 int i;
Ben Greear62c58fb2010-10-08 12:01:15 -0700451 struct ath5k_vif *avf = (void *)vif->drv_priv;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700452
453 if (iter_data->hw_macaddr)
454 for (i = 0; i < ETH_ALEN; i++)
455 iter_data->mask[i] &=
456 ~(iter_data->hw_macaddr[i] ^ mac[i]);
457
458 if (!iter_data->found_active) {
459 iter_data->found_active = true;
460 memcpy(iter_data->active_mac, mac, ETH_ALEN);
461 }
462
463 if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
464 if (compare_ether_addr(iter_data->hw_macaddr, mac) == 0)
465 iter_data->need_set_hw_addr = false;
466
467 if (!iter_data->any_assoc) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700468 if (avf->assoc)
469 iter_data->any_assoc = true;
470 }
Ben Greear62c58fb2010-10-08 12:01:15 -0700471
472 /* Calculate combined mode - when APs are active, operate in AP mode.
473 * Otherwise use the mode of the new interface. This can currently
474 * only deal with combinations of APs and STAs. Only one ad-hoc
Ben Greear7afbb2f2010-11-10 11:43:51 -0800475 * interfaces is allowed.
Ben Greear62c58fb2010-10-08 12:01:15 -0700476 */
477 if (avf->opmode == NL80211_IFTYPE_AP)
478 iter_data->opmode = NL80211_IFTYPE_AP;
Ben Greeare4b0b322011-03-03 14:39:05 -0800479 else {
480 if (avf->opmode == NL80211_IFTYPE_STATION)
481 iter_data->n_stas++;
Ben Greear62c58fb2010-10-08 12:01:15 -0700482 if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
483 iter_data->opmode = avf->opmode;
Ben Greeare4b0b322011-03-03 14:39:05 -0800484 }
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700485}
486
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900487void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400488ath5k_update_bssid_mask_and_opmode(struct ath5k_hw *ah,
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900489 struct ieee80211_vif *vif)
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700490{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400491 struct ath_common *common = ath5k_hw_common(ah);
Ben Greeare4b0b322011-03-03 14:39:05 -0800492 struct ath5k_vif_iter_data iter_data;
493 u32 rfilt;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700494
495 /*
496 * Use the hardware MAC address as reference, the hardware uses it
497 * together with the BSSID mask when matching addresses.
498 */
499 iter_data.hw_macaddr = common->macaddr;
500 memset(&iter_data.mask, 0xff, ETH_ALEN);
501 iter_data.found_active = false;
502 iter_data.need_set_hw_addr = true;
Ben Greear62c58fb2010-10-08 12:01:15 -0700503 iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
Ben Greeare4b0b322011-03-03 14:39:05 -0800504 iter_data.n_stas = 0;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700505
506 if (vif)
Ben Greeare4b0b322011-03-03 14:39:05 -0800507 ath5k_vif_iter(&iter_data, vif->addr, vif);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700508
509 /* Get list of all active MAC addresses */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400510 ieee80211_iterate_active_interfaces_atomic(ah->hw, ath5k_vif_iter,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700511 &iter_data);
Pavel Roskine0d687b2011-07-14 20:21:55 -0400512 memcpy(ah->bssidmask, iter_data.mask, ETH_ALEN);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700513
Pavel Roskine0d687b2011-07-14 20:21:55 -0400514 ah->opmode = iter_data.opmode;
515 if (ah->opmode == NL80211_IFTYPE_UNSPECIFIED)
Ben Greear62c58fb2010-10-08 12:01:15 -0700516 /* Nothing active, default to station mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400517 ah->opmode = NL80211_IFTYPE_STATION;
Ben Greear62c58fb2010-10-08 12:01:15 -0700518
Pavel Roskine0d687b2011-07-14 20:21:55 -0400519 ath5k_hw_set_opmode(ah, ah->opmode);
520 ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
521 ah->opmode, ath_opmode_to_string(ah->opmode));
Ben Greear62c58fb2010-10-08 12:01:15 -0700522
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700523 if (iter_data.need_set_hw_addr && iter_data.found_active)
Pavel Roskine0d687b2011-07-14 20:21:55 -0400524 ath5k_hw_set_lladdr(ah, iter_data.active_mac);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700525
Pavel Roskine0d687b2011-07-14 20:21:55 -0400526 if (ath5k_hw_hasbssidmask(ah))
527 ath5k_hw_set_bssid_mask(ah, ah->bssidmask);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700528
Ben Greeare4b0b322011-03-03 14:39:05 -0800529 /* Set up RX Filter */
530 if (iter_data.n_stas > 1) {
531 /* If you have multiple STA interfaces connected to
532 * different APs, ARPs are not received (most of the time?)
Pavel Roskin6a2a0e72011-07-09 00:17:51 -0400533 * Enabling PROMISC appears to fix that problem.
Ben Greeare4b0b322011-03-03 14:39:05 -0800534 */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400535 ah->filter_flags |= AR5K_RX_FILTER_PROM;
Ben Greeare4b0b322011-03-03 14:39:05 -0800536 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200537
Pavel Roskine0d687b2011-07-14 20:21:55 -0400538 rfilt = ah->filter_flags;
539 ath5k_hw_set_rx_filter(ah, rfilt);
540 ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200541}
542
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500543static inline int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400544ath5k_hw_to_driver_rix(struct ath5k_hw *ah, int hw_rix)
Bruno Randolf63266a62008-07-30 17:12:58 +0200545{
Bob Copelandb7266042009-03-02 21:55:18 -0500546 int rix;
547
548 /* return base rate on errors */
549 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
550 "hw_rix out of bounds: %x\n", hw_rix))
551 return 0;
552
Pavel Roskine0d687b2011-07-14 20:21:55 -0400553 rix = ah->rate_idx[ah->curchan->band][hw_rix];
Bob Copelandb7266042009-03-02 21:55:18 -0500554 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
555 rix = 0;
556
557 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500558}
559
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200560/***************\
561* Buffers setup *
562\***************/
563
Bob Copelandb6ea0352009-01-10 14:42:54 -0500564static
Pavel Roskine0d687b2011-07-14 20:21:55 -0400565struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_hw *ah, dma_addr_t *skb_addr)
Bob Copelandb6ea0352009-01-10 14:42:54 -0500566{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400567 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500568 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -0500569
570 /*
571 * Allocate buffer with headroom_needed space for the
572 * fake physical layer header at the start.
573 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700574 skb = ath_rxbuf_alloc(common,
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800575 common->rx_bufsize,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -0700576 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500577
578 if (!skb) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400579 ATH5K_ERR(ah, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800580 common->rx_bufsize);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500581 return NULL;
582 }
Bob Copelandb6ea0352009-01-10 14:42:54 -0500583
Pavel Roskine0d687b2011-07-14 20:21:55 -0400584 *skb_addr = dma_map_single(ah->dev,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800585 skb->data, common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100586 DMA_FROM_DEVICE);
587
Pavel Roskine0d687b2011-07-14 20:21:55 -0400588 if (unlikely(dma_mapping_error(ah->dev, *skb_addr))) {
589 ATH5K_ERR(ah, "%s: DMA mapping failed\n", __func__);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500590 dev_kfree_skb(skb);
591 return NULL;
592 }
593 return skb;
594}
595
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200596static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400597ath5k_rxbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200598{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200599 struct sk_buff *skb = bf->skb;
600 struct ath5k_desc *ds;
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900601 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200602
Bob Copelandb6ea0352009-01-10 14:42:54 -0500603 if (!skb) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400604 skb = ath5k_rx_skb_alloc(ah, &bf->skbaddr);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500605 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200606 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200607 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200608 }
609
610 /*
611 * Setup descriptors. For receive we always terminate
612 * the descriptor list with a self-linked entry so we'll
613 * not get overrun under high load (as can happen with a
614 * 5212 when ANI processing enables PHY error frames).
615 *
Bruno Randolfbeade632010-06-16 19:11:25 +0900616 * To ensure the last descriptor is self-linked we create
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200617 * each descriptor as self-linked and add it to the end. As
618 * each additional descriptor is added the previous self-linked
Bruno Randolfbeade632010-06-16 19:11:25 +0900619 * entry is "fixed" naturally. This should be safe even
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200620 * if DMA is happening. When processing RX interrupts we
621 * never remove/process the last, self-linked, entry on the
Bruno Randolfbeade632010-06-16 19:11:25 +0900622 * descriptor list. This ensures the hardware always has
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200623 * someplace to write a new frame.
624 */
625 ds = bf->desc;
626 ds->ds_link = bf->daddr; /* link to self */
627 ds->ds_data = bf->skbaddr;
Bruno Randolfa6668192010-06-16 19:12:01 +0900628 ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900629 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400630 ATH5K_ERR(ah, "%s: could not setup RX desc\n", __func__);
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900631 return ret;
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900632 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200633
Pavel Roskine0d687b2011-07-14 20:21:55 -0400634 if (ah->rxlink != NULL)
635 *ah->rxlink = bf->daddr;
636 ah->rxlink = &ds->ds_link;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200637 return 0;
638}
639
Bob Copeland2ac29272010-02-09 13:06:54 -0500640static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
641{
642 struct ieee80211_hdr *hdr;
643 enum ath5k_pkt_type htype;
644 __le16 fc;
645
646 hdr = (struct ieee80211_hdr *)skb->data;
647 fc = hdr->frame_control;
648
649 if (ieee80211_is_beacon(fc))
650 htype = AR5K_PKT_TYPE_BEACON;
651 else if (ieee80211_is_probe_resp(fc))
652 htype = AR5K_PKT_TYPE_PROBE_RESP;
653 else if (ieee80211_is_atim(fc))
654 htype = AR5K_PKT_TYPE_ATIM;
655 else if (ieee80211_is_pspoll(fc))
656 htype = AR5K_PKT_TYPE_PSPOLL;
657 else
658 htype = AR5K_PKT_TYPE_NORMAL;
659
660 return htype;
661}
662
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200663static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400664ath5k_txbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100665 struct ath5k_txq *txq, int padsize)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200666{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200667 struct ath5k_desc *ds = bf->desc;
668 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +0200669 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200670 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200671 struct ieee80211_rate *rate;
672 unsigned int mrr_rate[3], mrr_tries[3];
673 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -0500674 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -0500675 u16 cts_rate = 0;
676 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -0500677 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200678
679 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +0200680
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200681 /* XXX endianness */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400682 bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100683 DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200684
Pavel Roskine0d687b2011-07-14 20:21:55 -0400685 rate = ieee80211_get_tx_rate(ah->hw, info);
John W. Linvilled8e1ba72010-08-24 15:27:34 -0400686 if (!rate) {
687 ret = -EINVAL;
688 goto err_unmap;
689 }
Bob Copeland8902ff42009-01-22 08:44:20 -0500690
Johannes Berge039fa42008-05-15 12:55:29 +0200691 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200692 flags |= AR5K_TXDESC_NOACK;
693
Bob Copeland8902ff42009-01-22 08:44:20 -0500694 rc_flags = info->control.rates[0].flags;
695 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
696 rate->hw_value_short : rate->hw_value;
697
Bruno Randolf281c56d2008-02-05 18:44:55 +0900698 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200699
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200700 /* FIXME: If we are in g mode and rate is a CCK rate
701 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
702 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -0500703 if (info->control.hw_key) {
704 keyidx = info->control.hw_key->hw_key_idx;
705 pktlen += info->control.hw_key->icv_len;
706 }
Bob Copeland07c1e852009-01-22 08:44:21 -0500707 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
708 flags |= AR5K_TXDESC_RTSENA;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400709 cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
710 duration = le16_to_cpu(ieee80211_rts_duration(ah->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700711 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500712 }
713 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
714 flags |= AR5K_TXDESC_CTSENA;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400715 cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
716 duration = le16_to_cpu(ieee80211_ctstoself_duration(ah->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700717 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500718 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200719 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100720 ieee80211_get_hdrlen_from_skb(skb), padsize,
Bob Copeland2ac29272010-02-09 13:06:54 -0500721 get_hw_packet_type(skb),
Pavel Roskine0d687b2011-07-14 20:21:55 -0400722 (ah->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -0500723 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400724 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -0500725 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200726 if (ret)
727 goto err_unmap;
728
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200729 memset(mrr_rate, 0, sizeof(mrr_rate));
730 memset(mrr_tries, 0, sizeof(mrr_tries));
731 for (i = 0; i < 3; i++) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400732 rate = ieee80211_get_alt_retry_rate(ah->hw, info, i);
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200733 if (!rate)
734 break;
735
736 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +0200737 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200738 }
739
Bruno Randolfa6668192010-06-16 19:12:01 +0900740 ath5k_hw_setup_mrr_tx_desc(ah, ds,
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200741 mrr_rate[0], mrr_tries[0],
742 mrr_rate[1], mrr_tries[1],
743 mrr_rate[2], mrr_tries[2]);
744
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200745 ds->ds_link = 0;
746 ds->ds_data = bf->skbaddr;
747
748 spin_lock_bh(&txq->lock);
749 list_add_tail(&bf->list, &txq->q);
Bruno Randolf925e0b02010-09-17 11:36:35 +0900750 txq->txq_len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200751 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300752 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200753 else /* no, so only link it */
754 *txq->link = bf->daddr;
755
756 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300757 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +0200758 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200759 spin_unlock_bh(&txq->lock);
760
761 return 0;
762err_unmap:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400763 dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200764 return ret;
765}
766
767/*******************\
768* Descriptors setup *
769\*******************/
770
771static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400772ath5k_desc_alloc(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200773{
774 struct ath5k_desc *ds;
775 struct ath5k_buf *bf;
776 dma_addr_t da;
777 unsigned int i;
778 int ret;
779
780 /* allocate descriptors */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400781 ah->desc_len = sizeof(struct ath5k_desc) *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200782 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100783
Pavel Roskine0d687b2011-07-14 20:21:55 -0400784 ah->desc = dma_alloc_coherent(ah->dev, ah->desc_len,
785 &ah->desc_daddr, GFP_KERNEL);
786 if (ah->desc == NULL) {
787 ATH5K_ERR(ah, "can't allocate descriptors\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200788 ret = -ENOMEM;
789 goto err;
790 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400791 ds = ah->desc;
792 da = ah->desc_daddr;
793 ATH5K_DBG(ah, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
794 ds, ah->desc_len, (unsigned long long)ah->desc_daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200795
796 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
797 sizeof(struct ath5k_buf), GFP_KERNEL);
798 if (bf == NULL) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400799 ATH5K_ERR(ah, "can't allocate bufptr\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200800 ret = -ENOMEM;
801 goto err_free;
802 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400803 ah->bufptr = bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200804
Pavel Roskine0d687b2011-07-14 20:21:55 -0400805 INIT_LIST_HEAD(&ah->rxbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200806 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
807 bf->desc = ds;
808 bf->daddr = da;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400809 list_add_tail(&bf->list, &ah->rxbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200810 }
811
Pavel Roskine0d687b2011-07-14 20:21:55 -0400812 INIT_LIST_HEAD(&ah->txbuf);
813 ah->txbuf_len = ATH_TXBUF;
Pavel Roskine4bbf2f2011-07-07 18:14:13 -0400814 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200815 bf->desc = ds;
816 bf->daddr = da;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400817 list_add_tail(&bf->list, &ah->txbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200818 }
819
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700820 /* beacon buffers */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400821 INIT_LIST_HEAD(&ah->bcbuf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700822 for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
823 bf->desc = ds;
824 bf->daddr = da;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400825 list_add_tail(&bf->list, &ah->bcbuf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700826 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200827
828 return 0;
829err_free:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400830 dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200831err:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400832 ah->desc = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200833 return ret;
834}
835
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900836void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400837ath5k_txbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900838{
839 BUG_ON(!bf);
840 if (!bf->skb)
841 return;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400842 dma_unmap_single(ah->dev, bf->skbaddr, bf->skb->len,
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900843 DMA_TO_DEVICE);
844 dev_kfree_skb_any(bf->skb);
845 bf->skb = NULL;
846 bf->skbaddr = 0;
847 bf->desc->ds_data = 0;
848}
849
850void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400851ath5k_rxbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900852{
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900853 struct ath_common *common = ath5k_hw_common(ah);
854
855 BUG_ON(!bf);
856 if (!bf->skb)
857 return;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400858 dma_unmap_single(ah->dev, bf->skbaddr, common->rx_bufsize,
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900859 DMA_FROM_DEVICE);
860 dev_kfree_skb_any(bf->skb);
861 bf->skb = NULL;
862 bf->skbaddr = 0;
863 bf->desc->ds_data = 0;
864}
865
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200866static void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400867ath5k_desc_free(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200868{
869 struct ath5k_buf *bf;
870
Pavel Roskine0d687b2011-07-14 20:21:55 -0400871 list_for_each_entry(bf, &ah->txbuf, list)
872 ath5k_txbuf_free_skb(ah, bf);
873 list_for_each_entry(bf, &ah->rxbuf, list)
874 ath5k_rxbuf_free_skb(ah, bf);
875 list_for_each_entry(bf, &ah->bcbuf, list)
876 ath5k_txbuf_free_skb(ah, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200877
878 /* Free memory associated with all descriptors */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400879 dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
880 ah->desc = NULL;
881 ah->desc_daddr = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200882
Pavel Roskine0d687b2011-07-14 20:21:55 -0400883 kfree(ah->bufptr);
884 ah->bufptr = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200885}
886
887
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200888/**************\
889* Queues setup *
890\**************/
891
892static struct ath5k_txq *
Pavel Roskine0d687b2011-07-14 20:21:55 -0400893ath5k_txq_setup(struct ath5k_hw *ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200894 int qtype, int subtype)
895{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200896 struct ath5k_txq *txq;
897 struct ath5k_txq_info qi = {
898 .tqi_subtype = subtype,
Bruno Randolfde8af452010-09-17 11:37:12 +0900899 /* XXX: default values not correct for B and XR channels,
900 * but who cares? */
901 .tqi_aifs = AR5K_TUNE_AIFS,
902 .tqi_cw_min = AR5K_TUNE_CWMIN,
903 .tqi_cw_max = AR5K_TUNE_CWMAX
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200904 };
905 int qnum;
906
907 /*
908 * Enable interrupts only for EOL and DESC conditions.
909 * We mark tx descriptors to receive a DESC interrupt
Bob Copelanda180a132010-08-15 13:03:12 -0400910 * when a tx queue gets deep; otherwise we wait for the
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200911 * EOL to reap descriptors. Note that this is done to
912 * reduce interrupt load and this only defers reaping
913 * descriptors, never transmitting frames. Aside from
914 * reducing interrupts this also permits more concurrency.
915 * The only potential downside is if the tx queue backs
916 * up in which case the top half of the kernel may backup
917 * due to a lack of tx descriptors.
918 */
919 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
920 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
921 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
922 if (qnum < 0) {
923 /*
924 * NB: don't print a message, this happens
925 * normally on parts with too few tx queues
926 */
927 return ERR_PTR(qnum);
928 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400929 if (qnum >= ARRAY_SIZE(ah->txqs)) {
930 ATH5K_ERR(ah, "hw qnum %u out of range, max %tu!\n",
931 qnum, ARRAY_SIZE(ah->txqs));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200932 ath5k_hw_release_tx_queue(ah, qnum);
933 return ERR_PTR(-EINVAL);
934 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400935 txq = &ah->txqs[qnum];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200936 if (!txq->setup) {
937 txq->qnum = qnum;
938 txq->link = NULL;
939 INIT_LIST_HEAD(&txq->q);
940 spin_lock_init(&txq->lock);
941 txq->setup = true;
Bruno Randolf925e0b02010-09-17 11:36:35 +0900942 txq->txq_len = 0;
John W. Linville81266ba2011-03-07 16:32:59 -0500943 txq->txq_max = ATH5K_TXQ_LEN_MAX;
Bruno Randolf4edd7612010-09-17 11:36:56 +0900944 txq->txq_poll_mark = false;
Bruno Randolf923e5b32010-09-17 11:37:02 +0900945 txq->txq_stuck = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200946 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400947 return &ah->txqs[qnum];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200948}
949
950static int
951ath5k_beaconq_setup(struct ath5k_hw *ah)
952{
953 struct ath5k_txq_info qi = {
Bruno Randolfde8af452010-09-17 11:37:12 +0900954 /* XXX: default values not correct for B and XR channels,
955 * but who cares? */
956 .tqi_aifs = AR5K_TUNE_AIFS,
957 .tqi_cw_min = AR5K_TUNE_CWMIN,
958 .tqi_cw_max = AR5K_TUNE_CWMAX,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200959 /* NB: for dynamic turbo, don't enable any other interrupts */
960 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
961 };
962
963 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
964}
965
966static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400967ath5k_beaconq_config(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200968{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200969 struct ath5k_txq_info qi;
970 int ret;
971
Pavel Roskine0d687b2011-07-14 20:21:55 -0400972 ret = ath5k_hw_get_tx_queueprops(ah, ah->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200973 if (ret)
Bob Copelanda951ae22010-01-20 23:51:04 -0500974 goto err;
975
Pavel Roskine0d687b2011-07-14 20:21:55 -0400976 if (ah->opmode == NL80211_IFTYPE_AP ||
977 ah->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200978 /*
979 * Always burst out beacon and CAB traffic
980 * (aifs = cwmin = cwmax = 0)
981 */
982 qi.tqi_aifs = 0;
983 qi.tqi_cw_min = 0;
984 qi.tqi_cw_max = 0;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400985 } else if (ah->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +0900986 /*
987 * Adhoc mode; backoff between 0 and (2 * cw_min).
988 */
989 qi.tqi_aifs = 0;
990 qi.tqi_cw_min = 0;
Bruno Randolfde8af452010-09-17 11:37:12 +0900991 qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200992 }
993
Pavel Roskine0d687b2011-07-14 20:21:55 -0400994 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf6d91e1d2008-01-19 18:18:41 +0900995 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
996 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
997
Pavel Roskine0d687b2011-07-14 20:21:55 -0400998 ret = ath5k_hw_set_tx_queueprops(ah, ah->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200999 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001000 ATH5K_ERR(ah, "%s: unable to update parameters for beacon "
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001001 "hardware queue!\n", __func__);
Bob Copelanda951ae22010-01-20 23:51:04 -05001002 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001003 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001004 ret = ath5k_hw_reset_tx_queue(ah, ah->bhalq); /* push to h/w */
Bob Copelanda951ae22010-01-20 23:51:04 -05001005 if (ret)
1006 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001007
Bob Copelanda951ae22010-01-20 23:51:04 -05001008 /* reconfigure cabq with ready time to 80% of beacon_interval */
1009 ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1010 if (ret)
1011 goto err;
1012
Pavel Roskine0d687b2011-07-14 20:21:55 -04001013 qi.tqi_ready_time = (ah->bintval * 80) / 100;
Bob Copelanda951ae22010-01-20 23:51:04 -05001014 ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1015 if (ret)
1016 goto err;
1017
1018 ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
1019err:
1020 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001021}
1022
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001023/**
1024 * ath5k_drain_tx_buffs - Empty tx buffers
1025 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04001026 * @ah The &struct ath5k_hw
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001027 *
1028 * Empty tx buffers from all queues in preparation
1029 * of a reset or during shutdown.
1030 *
1031 * NB: this assumes output has been stopped and
1032 * we do not need to block ath5k_tx_tasklet
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001033 */
1034static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001035ath5k_drain_tx_buffs(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001036{
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001037 struct ath5k_txq *txq;
1038 struct ath5k_buf *bf, *bf0;
1039 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001040
Pavel Roskine0d687b2011-07-14 20:21:55 -04001041 for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
1042 if (ah->txqs[i].setup) {
1043 txq = &ah->txqs[i];
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001044 spin_lock_bh(&txq->lock);
1045 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001046 ath5k_debug_printtxbuf(ah, bf);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001047
Pavel Roskine0d687b2011-07-14 20:21:55 -04001048 ath5k_txbuf_free_skb(ah, bf);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001049
Pavel Roskine0d687b2011-07-14 20:21:55 -04001050 spin_lock_bh(&ah->txbuflock);
1051 list_move_tail(&bf->list, &ah->txbuf);
1052 ah->txbuf_len++;
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001053 txq->txq_len--;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001054 spin_unlock_bh(&ah->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001055 }
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001056 txq->link = NULL;
1057 txq->txq_poll_mark = false;
1058 spin_unlock_bh(&txq->lock);
1059 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001060 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001061}
1062
1063static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001064ath5k_txq_release(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001065{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001066 struct ath5k_txq *txq = ah->txqs;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001067 unsigned int i;
1068
Pavel Roskine0d687b2011-07-14 20:21:55 -04001069 for (i = 0; i < ARRAY_SIZE(ah->txqs); i++, txq++)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001070 if (txq->setup) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001071 ath5k_hw_release_tx_queue(ah, txq->qnum);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001072 txq->setup = false;
1073 }
1074}
1075
1076
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001077/*************\
1078* RX Handling *
1079\*************/
1080
1081/*
1082 * Enable the receive h/w following a reset.
1083 */
1084static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001085ath5k_rx_start(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001086{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001087 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001088 struct ath5k_buf *bf;
1089 int ret;
1090
Nick Kossifidisb6127982010-08-15 13:03:11 -04001091 common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001092
Pavel Roskine0d687b2011-07-14 20:21:55 -04001093 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001094 common->cachelsz, common->rx_bufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001095
Pavel Roskine0d687b2011-07-14 20:21:55 -04001096 spin_lock_bh(&ah->rxbuflock);
1097 ah->rxlink = NULL;
1098 list_for_each_entry(bf, &ah->rxbuf, list) {
1099 ret = ath5k_rxbuf_setup(ah, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001100 if (ret != 0) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001101 spin_unlock_bh(&ah->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001102 goto err;
1103 }
1104 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001105 bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001106 ath5k_hw_set_rxdp(ah, bf->daddr);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001107 spin_unlock_bh(&ah->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001108
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001109 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001110 ath5k_update_bssid_mask_and_opmode(ah, NULL); /* set filters, etc. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001111 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1112
1113 return 0;
1114err:
1115 return ret;
1116}
1117
1118/*
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001119 * Disable the receive logic on PCU (DRU)
1120 * In preparation for a shutdown.
1121 *
1122 * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
1123 * does.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001124 */
1125static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001126ath5k_rx_stop(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001127{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001128
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001129 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001130 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001131
Pavel Roskine0d687b2011-07-14 20:21:55 -04001132 ath5k_debug_printrxbuffs(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001133}
1134
1135static unsigned int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001136ath5k_rx_decrypted(struct ath5k_hw *ah, struct sk_buff *skb,
Bruno Randolf8a89f062010-06-16 19:11:51 +09001137 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001138{
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001139 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001140 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001141 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001142
Bruno Randolfb47f4072008-03-05 18:35:45 +09001143 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1144 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001145 return RX_FLAG_DECRYPTED;
1146
1147 /* Apparently when a default key is used to decrypt the packet
1148 the hw does not set the index used to decrypt. In such cases
1149 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001150 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001151 if (ieee80211_has_protected(hdr->frame_control) &&
1152 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1153 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001154 keyix = skb->data[hlen + 3] >> 6;
1155
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001156 if (test_bit(keyix, common->keymap))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001157 return RX_FLAG_DECRYPTED;
1158 }
1159
1160 return 0;
1161}
1162
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001163
1164static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001165ath5k_check_ibss_tsf(struct ath5k_hw *ah, struct sk_buff *skb,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001166 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001167{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001168 struct ath_common *common = ath5k_hw_common(ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001169 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001170 u32 hw_tu;
1171 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1172
Harvey Harrison24b56e72008-06-14 23:33:38 -07001173 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001174 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001175 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001176 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001177 * Received an IBSS beacon with the same BSSID. Hardware *must*
1178 * have updated the local TSF. We have to work around various
1179 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001180 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001181 tsf = ath5k_hw_get_tsf64(ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001182 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1183 hw_tu = TSF_TO_TU(tsf);
1184
Pavel Roskine0d687b2011-07-14 20:21:55 -04001185 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001186 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001187 (unsigned long long)bc_tstamp,
1188 (unsigned long long)rxs->mactime,
1189 (unsigned long long)(rxs->mactime - bc_tstamp),
1190 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001191
1192 /*
1193 * Sometimes the HW will give us a wrong tstamp in the rx
1194 * status, causing the timestamp extension to go wrong.
1195 * (This seems to happen especially with beacon frames bigger
1196 * than 78 byte (incl. FCS))
1197 * But we know that the receive timestamp must be later than the
1198 * timestamp of the beacon since HW must have synced to that.
1199 *
1200 * NOTE: here we assume mactime to be after the frame was
1201 * received, not like mac80211 which defines it at the start.
1202 */
1203 if (bc_tstamp > rxs->mactime) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001204 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001205 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001206 (unsigned long long)rxs->mactime,
1207 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001208 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001209 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001210
1211 /*
1212 * Local TSF might have moved higher than our beacon timers,
1213 * in that case we have to update them to continue sending
1214 * beacons. This also takes care of synchronizing beacon sending
1215 * times with other stations.
1216 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001217 if (hw_tu >= ah->nexttbtt)
1218 ath5k_beacon_update_timers(ah, bc_tstamp);
Bruno Randolf7f896122010-09-27 12:22:21 +09001219
1220 /* Check if the beacon timers are still correct, because a TSF
1221 * update might have created a window between them - for a
1222 * longer description see the comment of this function: */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001223 if (!ath5k_hw_check_beacon_timers(ah, ah->bintval)) {
1224 ath5k_beacon_update_timers(ah, bc_tstamp);
1225 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf7f896122010-09-27 12:22:21 +09001226 "fixed beacon timers after beacon receive\n");
1227 }
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001228 }
1229}
1230
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001231static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001232ath5k_update_beacon_rssi(struct ath5k_hw *ah, struct sk_buff *skb, int rssi)
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001233{
1234 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001235 struct ath_common *common = ath5k_hw_common(ah);
1236
1237 /* only beacons from our BSSID */
1238 if (!ieee80211_is_beacon(mgmt->frame_control) ||
1239 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
1240 return;
1241
Bruno Randolfeef39be2010-11-16 10:58:43 +09001242 ewma_add(&ah->ah_beacon_rssi_avg, rssi);
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001243
1244 /* in IBSS mode we should keep RSSI statistics per neighbour */
1245 /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
1246}
1247
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001248/*
Bob Copelanda180a132010-08-15 13:03:12 -04001249 * Compute padding position. skb must contain an IEEE 802.11 frame
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001250 */
1251static int ath5k_common_padpos(struct sk_buff *skb)
1252{
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001253 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001254 __le16 frame_control = hdr->frame_control;
1255 int padpos = 24;
1256
Pavel Roskind2c7f772011-07-07 18:14:07 -04001257 if (ieee80211_has_a4(frame_control))
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001258 padpos += ETH_ALEN;
Pavel Roskind2c7f772011-07-07 18:14:07 -04001259
1260 if (ieee80211_is_data_qos(frame_control))
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001261 padpos += IEEE80211_QOS_CTL_LEN;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001262
1263 return padpos;
1264}
1265
1266/*
Bob Copelanda180a132010-08-15 13:03:12 -04001267 * This function expects an 802.11 frame and returns the number of
1268 * bytes added, or -1 if we don't have enough header room.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001269 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001270static int ath5k_add_padding(struct sk_buff *skb)
1271{
1272 int padpos = ath5k_common_padpos(skb);
1273 int padsize = padpos & 3;
1274
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001275 if (padsize && skb->len > padpos) {
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001276
1277 if (skb_headroom(skb) < padsize)
1278 return -1;
1279
1280 skb_push(skb, padsize);
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001281 memmove(skb->data, skb->data + padsize, padpos);
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001282 return padsize;
1283 }
1284
1285 return 0;
1286}
1287
1288/*
Bob Copelanda180a132010-08-15 13:03:12 -04001289 * The MAC header is padded to have 32-bit boundary if the
1290 * packet payload is non-zero. The general calculation for
1291 * padsize would take into account odd header lengths:
1292 * padsize = 4 - (hdrlen & 3); however, since only
1293 * even-length headers are used, padding can only be 0 or 2
1294 * bytes and we can optimize this a bit. We must not try to
1295 * remove padding from short control frames that do not have a
1296 * payload.
1297 *
1298 * This function expects an 802.11 frame and returns the number of
1299 * bytes removed.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001300 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001301static int ath5k_remove_padding(struct sk_buff *skb)
1302{
1303 int padpos = ath5k_common_padpos(skb);
1304 int padsize = padpos & 3;
1305
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001306 if (padsize && skb->len >= padpos + padsize) {
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001307 memmove(skb->data + padsize, skb->data, padpos);
1308 skb_pull(skb, padsize);
1309 return padsize;
1310 }
1311
1312 return 0;
1313}
1314
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001315static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001316ath5k_receive_frame(struct ath5k_hw *ah, struct sk_buff *skb,
Bruno Randolf8a89f062010-06-16 19:11:51 +09001317 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001318{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001319 struct ieee80211_rx_status *rxs;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001320
Bruno Randolf8a89f062010-06-16 19:11:51 +09001321 ath5k_remove_padding(skb);
1322
1323 rxs = IEEE80211_SKB_RXCB(skb);
1324
1325 rxs->flag = 0;
1326 if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
1327 rxs->flag |= RX_FLAG_MMIC_ERROR;
1328
1329 /*
1330 * always extend the mac timestamp, since this information is
1331 * also needed for proper IBSS merging.
1332 *
1333 * XXX: it might be too late to do it here, since rs_tstamp is
1334 * 15bit only. that means TSF extension has to be done within
1335 * 32768usec (about 32ms). it might be necessary to move this to
1336 * the interrupt handler, like it is done in madwifi.
1337 *
1338 * Unfortunately we don't know when the hardware takes the rx
1339 * timestamp (beginning of phy frame, data frame, end of rx?).
1340 * The only thing we know is that it is hardware specific...
1341 * On AR5213 it seems the rx timestamp is at the end of the
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04001342 * frame, but I'm not sure.
Bruno Randolf8a89f062010-06-16 19:11:51 +09001343 *
1344 * NOTE: mac80211 defines mactime at the beginning of the first
1345 * data symbol. Since we don't have any time references it's
1346 * impossible to comply to that. This affects IBSS merge only
1347 * right now, so it's not too bad...
1348 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001349 rxs->mactime = ath5k_extend_tsf(ah, rs->rs_tstamp);
Johannes Berg6ebacbb2011-02-23 15:06:08 +01001350 rxs->flag |= RX_FLAG_MACTIME_MPDU;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001351
Pavel Roskine0d687b2011-07-14 20:21:55 -04001352 rxs->freq = ah->curchan->center_freq;
1353 rxs->band = ah->curchan->band;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001354
Pavel Roskine0d687b2011-07-14 20:21:55 -04001355 rxs->signal = ah->ah_noise_floor + rs->rs_rssi;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001356
1357 rxs->antenna = rs->rs_antenna;
1358
1359 if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001360 ah->stats.antenna_rx[rs->rs_antenna]++;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001361 else
Pavel Roskine0d687b2011-07-14 20:21:55 -04001362 ah->stats.antenna_rx[0]++; /* invalid */
Bruno Randolf8a89f062010-06-16 19:11:51 +09001363
Pavel Roskine0d687b2011-07-14 20:21:55 -04001364 rxs->rate_idx = ath5k_hw_to_driver_rix(ah, rs->rs_rate);
1365 rxs->flag |= ath5k_rx_decrypted(ah, skb, rs);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001366
1367 if (rxs->rate_idx >= 0 && rs->rs_rate ==
Pavel Roskine0d687b2011-07-14 20:21:55 -04001368 ah->sbands[ah->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
Bruno Randolf8a89f062010-06-16 19:11:51 +09001369 rxs->flag |= RX_FLAG_SHORTPRE;
1370
Pavel Roskine0d687b2011-07-14 20:21:55 -04001371 trace_ath5k_rx(ah, skb);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001372
Pavel Roskine0d687b2011-07-14 20:21:55 -04001373 ath5k_update_beacon_rssi(ah, skb, rs->rs_rssi);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001374
1375 /* check beacons in IBSS mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001376 if (ah->opmode == NL80211_IFTYPE_ADHOC)
1377 ath5k_check_ibss_tsf(ah, skb, rxs);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001378
Pavel Roskine0d687b2011-07-14 20:21:55 -04001379 ieee80211_rx(ah->hw, skb);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001380}
1381
Bruno Randolf02a78b42010-06-16 19:11:56 +09001382/** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
1383 *
1384 * Check if we want to further process this frame or not. Also update
1385 * statistics. Return true if we want this frame, false if not.
1386 */
1387static bool
Pavel Roskine0d687b2011-07-14 20:21:55 -04001388ath5k_receive_frame_ok(struct ath5k_hw *ah, struct ath5k_rx_status *rs)
Bruno Randolf02a78b42010-06-16 19:11:56 +09001389{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001390 ah->stats.rx_all_count++;
1391 ah->stats.rx_bytes_count += rs->rs_datalen;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001392
1393 if (unlikely(rs->rs_status)) {
1394 if (rs->rs_status & AR5K_RXERR_CRC)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001395 ah->stats.rxerr_crc++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001396 if (rs->rs_status & AR5K_RXERR_FIFO)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001397 ah->stats.rxerr_fifo++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001398 if (rs->rs_status & AR5K_RXERR_PHY) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001399 ah->stats.rxerr_phy++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001400 if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001401 ah->stats.rxerr_phy_code[rs->rs_phyerr]++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001402 return false;
1403 }
1404 if (rs->rs_status & AR5K_RXERR_DECRYPT) {
1405 /*
1406 * Decrypt error. If the error occurred
1407 * because there was no hardware key, then
1408 * let the frame through so the upper layers
1409 * can process it. This is necessary for 5210
1410 * parts which have no way to setup a ``clear''
1411 * key cache entry.
1412 *
1413 * XXX do key cache faulting
1414 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001415 ah->stats.rxerr_decrypt++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001416 if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
1417 !(rs->rs_status & AR5K_RXERR_CRC))
1418 return true;
1419 }
1420 if (rs->rs_status & AR5K_RXERR_MIC) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001421 ah->stats.rxerr_mic++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001422 return true;
1423 }
1424
Bob Copeland23538c22010-08-15 13:03:13 -04001425 /* reject any frames with non-crypto errors */
1426 if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
Bruno Randolf02a78b42010-06-16 19:11:56 +09001427 return false;
1428 }
1429
1430 if (unlikely(rs->rs_more)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001431 ah->stats.rxerr_jumbo++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001432 return false;
1433 }
1434 return true;
1435}
1436
Bruno Randolf8a89f062010-06-16 19:11:51 +09001437static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001438ath5k_set_current_imask(struct ath5k_hw *ah)
Felix Fietkauc266c712011-04-10 18:32:19 +02001439{
Pavel Roskin4fc54012011-07-07 18:14:25 -04001440 enum ath5k_int imask;
Felix Fietkauc266c712011-04-10 18:32:19 +02001441 unsigned long flags;
1442
Pavel Roskine0d687b2011-07-14 20:21:55 -04001443 spin_lock_irqsave(&ah->irqlock, flags);
1444 imask = ah->imask;
1445 if (ah->rx_pending)
Felix Fietkauc266c712011-04-10 18:32:19 +02001446 imask &= ~AR5K_INT_RX_ALL;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001447 if (ah->tx_pending)
Felix Fietkauc266c712011-04-10 18:32:19 +02001448 imask &= ~AR5K_INT_TX_ALL;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001449 ath5k_hw_set_imr(ah, imask);
1450 spin_unlock_irqrestore(&ah->irqlock, flags);
Felix Fietkauc266c712011-04-10 18:32:19 +02001451}
1452
1453static void
Bruno Randolf8a89f062010-06-16 19:11:51 +09001454ath5k_tasklet_rx(unsigned long data)
1455{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001456 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001457 struct sk_buff *skb, *next_skb;
1458 dma_addr_t next_skb_addr;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001459 struct ath5k_hw *ah = (void *)data;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001460 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandc57ca812009-04-15 07:57:35 -04001461 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001462 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001463 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001464
Pavel Roskine0d687b2011-07-14 20:21:55 -04001465 spin_lock(&ah->rxbuflock);
1466 if (list_empty(&ah->rxbuf)) {
1467 ATH5K_WARN(ah, "empty rx buf pool\n");
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001468 goto unlock;
1469 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001470 do {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001471 bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001472 BUG_ON(bf->skb == NULL);
1473 skb = bf->skb;
1474 ds = bf->desc;
1475
Bob Copelandc57ca812009-04-15 07:57:35 -04001476 /* bail if HW is still using self-linked descriptor */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001477 if (ath5k_hw_get_rxdp(ah) == bf->daddr)
Bob Copelandc57ca812009-04-15 07:57:35 -04001478 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001479
Pavel Roskine0d687b2011-07-14 20:21:55 -04001480 ret = ah->ah_proc_rx_desc(ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001481 if (unlikely(ret == -EINPROGRESS))
1482 break;
1483 else if (unlikely(ret)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001484 ATH5K_ERR(ah, "error in processing rx descriptor\n");
1485 ah->stats.rxerr_proc++;
Bruno Randolfb16062f2010-06-16 19:11:46 +09001486 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001487 }
1488
Pavel Roskine0d687b2011-07-14 20:21:55 -04001489 if (ath5k_receive_frame_ok(ah, &rs)) {
1490 next_skb = ath5k_rx_skb_alloc(ah, &next_skb_addr);
Bruno Randolf76443952010-03-09 16:56:00 +09001491
Bruno Randolf02a78b42010-06-16 19:11:56 +09001492 /*
1493 * If we can't replace bf->skb with a new skb under
1494 * memory pressure, just skip this packet
1495 */
1496 if (!next_skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001497 goto next;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001498
Pavel Roskine0d687b2011-07-14 20:21:55 -04001499 dma_unmap_single(ah->dev, bf->skbaddr,
Bruno Randolf02a78b42010-06-16 19:11:56 +09001500 common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001501 DMA_FROM_DEVICE);
Bruno Randolf02a78b42010-06-16 19:11:56 +09001502
1503 skb_put(skb, rs.rs_datalen);
1504
Pavel Roskine0d687b2011-07-14 20:21:55 -04001505 ath5k_receive_frame(ah, skb, &rs);
Bruno Randolf02a78b42010-06-16 19:11:56 +09001506
1507 bf->skb = next_skb;
1508 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001509 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001510next:
Pavel Roskine0d687b2011-07-14 20:21:55 -04001511 list_move_tail(&bf->list, &ah->rxbuf);
1512 } while (ath5k_rxbuf_setup(ah, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001513unlock:
Pavel Roskine0d687b2011-07-14 20:21:55 -04001514 spin_unlock(&ah->rxbuflock);
1515 ah->rx_pending = false;
1516 ath5k_set_current_imask(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001517}
1518
1519
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001520/*************\
1521* TX Handling *
1522\*************/
1523
Johannes Berg7bb45682011-02-24 14:42:06 +01001524void
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001525ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
1526 struct ath5k_txq *txq)
Bob Copeland8a63fac2010-09-17 12:45:07 +09001527{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001528 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001529 struct ath5k_buf *bf;
1530 unsigned long flags;
1531 int padsize;
1532
Pavel Roskine0d687b2011-07-14 20:21:55 -04001533 trace_ath5k_tx(ah, skb, txq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001534
1535 /*
1536 * The hardware expects the header padded to 4 byte boundaries.
1537 * If this is not the case, we add the padding after the header.
1538 */
1539 padsize = ath5k_add_padding(skb);
1540 if (padsize < 0) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001541 ATH5K_ERR(ah, "tx hdrlen not %%4: not enough"
Bob Copeland8a63fac2010-09-17 12:45:07 +09001542 " headroom to pad");
1543 goto drop_packet;
1544 }
1545
Felix Fietkau4e868792011-07-12 09:02:05 +08001546 if (txq->txq_len >= txq->txq_max &&
1547 txq->qnum <= AR5K_TX_QUEUE_ID_DATA_MAX)
Bruno Randolf925e0b02010-09-17 11:36:35 +09001548 ieee80211_stop_queue(hw, txq->qnum);
1549
Pavel Roskine0d687b2011-07-14 20:21:55 -04001550 spin_lock_irqsave(&ah->txbuflock, flags);
1551 if (list_empty(&ah->txbuf)) {
1552 ATH5K_ERR(ah, "no further txbuf available, dropping packet\n");
1553 spin_unlock_irqrestore(&ah->txbuflock, flags);
Bruno Randolf651d9372010-09-17 11:36:46 +09001554 ieee80211_stop_queues(hw);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001555 goto drop_packet;
1556 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001557 bf = list_first_entry(&ah->txbuf, struct ath5k_buf, list);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001558 list_del(&bf->list);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001559 ah->txbuf_len--;
1560 if (list_empty(&ah->txbuf))
Bob Copeland8a63fac2010-09-17 12:45:07 +09001561 ieee80211_stop_queues(hw);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001562 spin_unlock_irqrestore(&ah->txbuflock, flags);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001563
1564 bf->skb = skb;
1565
Pavel Roskine0d687b2011-07-14 20:21:55 -04001566 if (ath5k_txbuf_setup(ah, bf, txq, padsize)) {
Bob Copeland8a63fac2010-09-17 12:45:07 +09001567 bf->skb = NULL;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001568 spin_lock_irqsave(&ah->txbuflock, flags);
1569 list_add_tail(&bf->list, &ah->txbuf);
1570 ah->txbuf_len++;
1571 spin_unlock_irqrestore(&ah->txbuflock, flags);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001572 goto drop_packet;
1573 }
Johannes Berg7bb45682011-02-24 14:42:06 +01001574 return;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001575
1576drop_packet:
1577 dev_kfree_skb_any(skb);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001578}
1579
Bruno Randolf14404012010-09-17 11:36:51 +09001580static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001581ath5k_tx_frame_completed(struct ath5k_hw *ah, struct sk_buff *skb,
Bob Copeland0e472252011-01-24 23:32:55 -05001582 struct ath5k_txq *txq, struct ath5k_tx_status *ts)
Bruno Randolf14404012010-09-17 11:36:51 +09001583{
1584 struct ieee80211_tx_info *info;
Felix Fietkaued895082011-04-10 18:32:17 +02001585 u8 tries[3];
Bruno Randolf14404012010-09-17 11:36:51 +09001586 int i;
1587
Pavel Roskine0d687b2011-07-14 20:21:55 -04001588 ah->stats.tx_all_count++;
1589 ah->stats.tx_bytes_count += skb->len;
Bruno Randolf14404012010-09-17 11:36:51 +09001590 info = IEEE80211_SKB_CB(skb);
1591
Felix Fietkaued895082011-04-10 18:32:17 +02001592 tries[0] = info->status.rates[0].count;
1593 tries[1] = info->status.rates[1].count;
1594 tries[2] = info->status.rates[2].count;
1595
Bruno Randolf14404012010-09-17 11:36:51 +09001596 ieee80211_tx_info_clear_status(info);
Felix Fietkaued895082011-04-10 18:32:17 +02001597
1598 for (i = 0; i < ts->ts_final_idx; i++) {
Bruno Randolf14404012010-09-17 11:36:51 +09001599 struct ieee80211_tx_rate *r =
1600 &info->status.rates[i];
1601
Felix Fietkaued895082011-04-10 18:32:17 +02001602 r->count = tries[i];
Bruno Randolf14404012010-09-17 11:36:51 +09001603 }
1604
Felix Fietkaued895082011-04-10 18:32:17 +02001605 info->status.rates[ts->ts_final_idx].count = ts->ts_final_retry;
Felix Fietkau6d7b97b2011-04-09 21:37:14 +02001606 info->status.rates[ts->ts_final_idx + 1].idx = -1;
Bruno Randolf14404012010-09-17 11:36:51 +09001607
1608 if (unlikely(ts->ts_status)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001609 ah->stats.ack_fail++;
Bruno Randolf14404012010-09-17 11:36:51 +09001610 if (ts->ts_status & AR5K_TXERR_FILT) {
1611 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001612 ah->stats.txerr_filt++;
Bruno Randolf14404012010-09-17 11:36:51 +09001613 }
1614 if (ts->ts_status & AR5K_TXERR_XRETRY)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001615 ah->stats.txerr_retry++;
Bruno Randolf14404012010-09-17 11:36:51 +09001616 if (ts->ts_status & AR5K_TXERR_FIFO)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001617 ah->stats.txerr_fifo++;
Bruno Randolf14404012010-09-17 11:36:51 +09001618 } else {
1619 info->flags |= IEEE80211_TX_STAT_ACK;
1620 info->status.ack_signal = ts->ts_rssi;
Felix Fietkau6d7b97b2011-04-09 21:37:14 +02001621
1622 /* count the successful attempt as well */
1623 info->status.rates[ts->ts_final_idx].count++;
Bruno Randolf14404012010-09-17 11:36:51 +09001624 }
1625
1626 /*
1627 * Remove MAC header padding before giving the frame
1628 * back to mac80211.
1629 */
1630 ath5k_remove_padding(skb);
1631
1632 if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001633 ah->stats.antenna_tx[ts->ts_antenna]++;
Bruno Randolf14404012010-09-17 11:36:51 +09001634 else
Pavel Roskine0d687b2011-07-14 20:21:55 -04001635 ah->stats.antenna_tx[0]++; /* invalid */
Bruno Randolf14404012010-09-17 11:36:51 +09001636
Pavel Roskine0d687b2011-07-14 20:21:55 -04001637 trace_ath5k_tx_complete(ah, skb, txq, ts);
1638 ieee80211_tx_status(ah->hw, skb);
Bruno Randolf14404012010-09-17 11:36:51 +09001639}
Bob Copeland8a63fac2010-09-17 12:45:07 +09001640
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001641static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001642ath5k_tx_processq(struct ath5k_hw *ah, struct ath5k_txq *txq)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001643{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001644 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001645 struct ath5k_buf *bf, *bf0;
1646 struct ath5k_desc *ds;
1647 struct sk_buff *skb;
Bruno Randolf14404012010-09-17 11:36:51 +09001648 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001649
1650 spin_lock(&txq->lock);
1651 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolf23413292010-09-17 11:37:07 +09001652
1653 txq->txq_poll_mark = false;
1654
1655 /* skb might already have been processed last time. */
1656 if (bf->skb != NULL) {
1657 ds = bf->desc;
1658
Pavel Roskine0d687b2011-07-14 20:21:55 -04001659 ret = ah->ah_proc_tx_desc(ah, ds, &ts);
Bruno Randolf23413292010-09-17 11:37:07 +09001660 if (unlikely(ret == -EINPROGRESS))
1661 break;
1662 else if (unlikely(ret)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001663 ATH5K_ERR(ah,
Bruno Randolf23413292010-09-17 11:37:07 +09001664 "error %d while processing "
1665 "queue %u\n", ret, txq->qnum);
1666 break;
1667 }
1668
1669 skb = bf->skb;
1670 bf->skb = NULL;
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001671
Pavel Roskine0d687b2011-07-14 20:21:55 -04001672 dma_unmap_single(ah->dev, bf->skbaddr, skb->len,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001673 DMA_TO_DEVICE);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001674 ath5k_tx_frame_completed(ah, skb, txq, &ts);
Bruno Randolf23413292010-09-17 11:37:07 +09001675 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001676
Bob Copelanda05988b2010-04-07 23:55:58 -04001677 /*
1678 * It's possible that the hardware can say the buffer is
1679 * completed when it hasn't yet loaded the ds_link from
Bruno Randolf23413292010-09-17 11:37:07 +09001680 * host memory and moved on.
1681 * Always keep the last descriptor to avoid HW races...
Bob Copelanda05988b2010-04-07 23:55:58 -04001682 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001683 if (ath5k_hw_get_txdp(ah, txq->qnum) != bf->daddr) {
1684 spin_lock(&ah->txbuflock);
1685 list_move_tail(&bf->list, &ah->txbuf);
1686 ah->txbuf_len++;
Bruno Randolf23413292010-09-17 11:37:07 +09001687 txq->txq_len--;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001688 spin_unlock(&ah->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001689 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001690 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001691 spin_unlock(&txq->lock);
Bruno Randolf4198a8d2010-10-05 13:27:17 +09001692 if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001693 ieee80211_wake_queue(ah->hw, txq->qnum);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001694}
1695
1696static void
1697ath5k_tasklet_tx(unsigned long data)
1698{
Bob Copeland8784d2e2009-07-29 17:32:28 -04001699 int i;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001700 struct ath5k_hw *ah = (void *)data;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001701
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001702 for (i = 0; i < AR5K_NUM_TX_QUEUES; i++)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001703 if (ah->txqs[i].setup && (ah->ah_txq_isr & BIT(i)))
1704 ath5k_tx_processq(ah, &ah->txqs[i]);
Felix Fietkauc266c712011-04-10 18:32:19 +02001705
Pavel Roskine0d687b2011-07-14 20:21:55 -04001706 ah->tx_pending = false;
1707 ath5k_set_current_imask(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001708}
1709
1710
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001711/*****************\
1712* Beacon handling *
1713\*****************/
1714
1715/*
1716 * Setup the beacon frame for transmit.
1717 */
1718static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001719ath5k_beacon_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001720{
1721 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001722 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001723 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001724 int ret = 0;
1725 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001726 u32 flags;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001727 const int padsize = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001728
Pavel Roskine0d687b2011-07-14 20:21:55 -04001729 bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001730 DMA_TO_DEVICE);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001731 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001732 "skbaddr %llx\n", skb, skb->data, skb->len,
1733 (unsigned long long)bf->skbaddr);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001734
Pavel Roskine0d687b2011-07-14 20:21:55 -04001735 if (dma_mapping_error(ah->dev, bf->skbaddr)) {
1736 ATH5K_ERR(ah, "beacon DMA mapping failed\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001737 return -EIO;
1738 }
1739
1740 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001741 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001742
1743 flags = AR5K_TXDESC_NOACK;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001744 if (ah->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001745 ds->ds_link = bf->daddr; /* self-linked */
1746 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001747 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001748 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001749
1750 /*
1751 * If we use multiple antennas on AP and use
1752 * the Sectored AP scenario, switch antenna every
1753 * 4 beacons to make sure everybody hears our AP.
1754 * When a client tries to associate, hw will keep
1755 * track of the tx antenna to be used for this client
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04001756 * automatically, based on ACKed packets.
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001757 *
1758 * Note: AP still listens and transmits RTS on the
1759 * default antenna which is supposed to be an omni.
1760 *
1761 * Note2: On sectored scenarios it's possible to have
Bob Copelanda180a132010-08-15 13:03:12 -04001762 * multiple antennas (1 omni -- the default -- and 14
1763 * sectors), so if we choose to actually support this
1764 * mode, we need to allow the user to set how many antennas
1765 * we have and tweak the code below to send beacons
1766 * on all of them.
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001767 */
1768 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001769 antenna = ah->bsent & 4 ? 2 : 1;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001770
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001771
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001772 /* FIXME: If we are in g mode and rate is a CCK rate
1773 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1774 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001775 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09001776 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001777 ieee80211_get_hdrlen_from_skb(skb), padsize,
Pavel Roskine0d687b2011-07-14 20:21:55 -04001778 AR5K_PKT_TYPE_BEACON, (ah->power_level * 2),
1779 ieee80211_get_tx_rate(ah->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001780 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001781 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001782 if (ret)
1783 goto err_unmap;
1784
1785 return 0;
1786err_unmap:
Pavel Roskine0d687b2011-07-14 20:21:55 -04001787 dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001788 return ret;
1789}
1790
1791/*
Bob Copeland8a63fac2010-09-17 12:45:07 +09001792 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
1793 * this is called only once at config_bss time, for AP we do it every
1794 * SWBA interrupt so that the TIM will reflect buffered frames.
1795 *
1796 * Called with the beacon lock.
1797 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001798int
Bob Copeland8a63fac2010-09-17 12:45:07 +09001799ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
1800{
1801 int ret;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001802 struct ath5k_hw *ah = hw->priv;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001803 struct ath5k_vif *avf = (void *)vif->drv_priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001804 struct sk_buff *skb;
1805
1806 if (WARN_ON(!vif)) {
1807 ret = -EINVAL;
1808 goto out;
1809 }
1810
1811 skb = ieee80211_beacon_get(hw, vif);
1812
1813 if (!skb) {
1814 ret = -ENOMEM;
1815 goto out;
1816 }
1817
Pavel Roskine0d687b2011-07-14 20:21:55 -04001818 ath5k_txbuf_free_skb(ah, avf->bbuf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001819 avf->bbuf->skb = skb;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001820 ret = ath5k_beacon_setup(ah, avf->bbuf);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001821 if (ret)
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001822 avf->bbuf->skb = NULL;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001823out:
1824 return ret;
1825}
1826
1827/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001828 * Transmit a beacon frame at SWBA. Dynamic updates to the
1829 * frame contents are done as needed and the slot time is
1830 * also adjusted based on current state.
1831 *
Bob Copeland5faaff72010-07-13 11:32:40 -04001832 * This is called from software irq context (beacontq tasklets)
1833 * or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001834 */
1835static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001836ath5k_beacon_send(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001837{
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001838 struct ieee80211_vif *vif;
1839 struct ath5k_vif *avf;
1840 struct ath5k_buf *bf;
Bob Copelandcec8db22009-07-04 12:59:51 -04001841 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001842
Pavel Roskine0d687b2011-07-14 20:21:55 -04001843 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001844
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001845 /*
1846 * Check if the previous beacon has gone out. If
Bob Copelanda180a132010-08-15 13:03:12 -04001847 * not, don't don't try to post another: skip this
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001848 * period and wait for the next. Missed beacons
1849 * indicate a problem and should not occur. If we
1850 * miss too many consecutive beacons reset the device.
1851 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001852 if (unlikely(ath5k_hw_num_tx_pending(ah, ah->bhalq) != 0)) {
1853 ah->bmisscount++;
1854 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1855 "missed %u consecutive beacons\n", ah->bmisscount);
1856 if (ah->bmisscount > 10) { /* NB: 10 is a guess */
1857 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001858 "stuck beacon time (%u missed)\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04001859 ah->bmisscount);
1860 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +09001861 "stuck beacon, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04001862 ieee80211_queue_work(ah->hw, &ah->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001863 }
1864 return;
1865 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001866 if (unlikely(ah->bmisscount != 0)) {
1867 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001868 "resume beacon xmit after %u misses\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04001869 ah->bmisscount);
1870 ah->bmisscount = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001871 }
1872
Pavel Roskine0d687b2011-07-14 20:21:55 -04001873 if ((ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs > 1) ||
1874 ah->opmode == NL80211_IFTYPE_MESH_POINT) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001875 u64 tsf = ath5k_hw_get_tsf64(ah);
1876 u32 tsftu = TSF_TO_TU(tsf);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001877 int slot = ((tsftu % ah->bintval) * ATH_BCBUF) / ah->bintval;
1878 vif = ah->bslot[(slot + 1) % ATH_BCBUF];
1879 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001880 "tsf %llx tsftu %x intval %u slot %u vif %p\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04001881 (unsigned long long)tsf, tsftu, ah->bintval, slot, vif);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001882 } else /* only one interface */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001883 vif = ah->bslot[0];
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001884
1885 if (!vif)
1886 return;
1887
1888 avf = (void *)vif->drv_priv;
1889 bf = avf->bbuf;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001890 if (unlikely(bf->skb == NULL || ah->opmode == NL80211_IFTYPE_STATION ||
1891 ah->opmode == NL80211_IFTYPE_MONITOR)) {
1892 ATH5K_WARN(ah, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001893 return;
1894 }
1895
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001896 /*
1897 * Stop any current dma and put the new frame on the queue.
1898 * This should never fail since we check above that no frames
1899 * are still pending on the queue.
1900 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001901 if (unlikely(ath5k_hw_stop_beacon_queue(ah, ah->bhalq))) {
1902 ATH5K_WARN(ah, "beacon queue %u didn't start/stop ?\n", ah->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001903 /* NB: hw still stops DMA, so proceed */
1904 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001905
Javier Cardonad82b5772010-12-07 13:35:55 -08001906 /* refresh the beacon for AP or MESH mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001907 if (ah->opmode == NL80211_IFTYPE_AP ||
1908 ah->opmode == NL80211_IFTYPE_MESH_POINT)
1909 ath5k_beacon_update(ah->hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04001910
Pavel Roskine0d687b2011-07-14 20:21:55 -04001911 trace_ath5k_tx(ah, bf->skb, &ah->txqs[ah->bhalq]);
Bob Copeland0e472252011-01-24 23:32:55 -05001912
Pavel Roskine0d687b2011-07-14 20:21:55 -04001913 ath5k_hw_set_txdp(ah, ah->bhalq, bf->daddr);
1914 ath5k_hw_start_tx_dma(ah, ah->bhalq);
1915 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
1916 ah->bhalq, (unsigned long long)bf->daddr, bf->desc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001917
Pavel Roskine0d687b2011-07-14 20:21:55 -04001918 skb = ieee80211_get_buffered_bc(ah->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04001919 while (skb) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001920 ath5k_tx_queue(ah->hw, skb, ah->cabq);
Felix Fietkau4e868792011-07-12 09:02:05 +08001921
Pavel Roskine0d687b2011-07-14 20:21:55 -04001922 if (ah->cabq->txq_len >= ah->cabq->txq_max)
Felix Fietkau4e868792011-07-12 09:02:05 +08001923 break;
1924
Pavel Roskine0d687b2011-07-14 20:21:55 -04001925 skb = ieee80211_get_buffered_bc(ah->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04001926 }
1927
Pavel Roskine0d687b2011-07-14 20:21:55 -04001928 ah->bsent++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001929}
1930
Bruno Randolf9804b982008-01-19 18:17:59 +09001931/**
1932 * ath5k_beacon_update_timers - update beacon timers
1933 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04001934 * @ah: struct ath5k_hw pointer we are operating on
Bruno Randolf9804b982008-01-19 18:17:59 +09001935 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
1936 * beacon timer update based on the current HW TSF.
1937 *
1938 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
1939 * of a received beacon or the current local hardware TSF and write it to the
1940 * beacon timer registers.
1941 *
1942 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001943 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09001944 * when we otherwise know we have to update the timers, but we keep it in this
1945 * function to have it all together in one place.
1946 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001947void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001948ath5k_beacon_update_timers(struct ath5k_hw *ah, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001949{
Bruno Randolf9804b982008-01-19 18:17:59 +09001950 u32 nexttbtt, intval, hw_tu, bc_tu;
1951 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001952
Pavel Roskine0d687b2011-07-14 20:21:55 -04001953 intval = ah->bintval & AR5K_BEACON_PERIOD;
1954 if (ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs > 1) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001955 intval /= ATH_BCBUF; /* staggered multi-bss beacons */
1956 if (intval < 15)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001957 ATH5K_WARN(ah, "intval %u is too low, min 15\n",
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001958 intval);
1959 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001960 if (WARN_ON(!intval))
1961 return;
1962
Bruno Randolf9804b982008-01-19 18:17:59 +09001963 /* beacon TSF converted to TU */
1964 bc_tu = TSF_TO_TU(bc_tsf);
1965
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001966 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09001967 hw_tsf = ath5k_hw_get_tsf64(ah);
1968 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001969
Pavel Roskin633d0062011-07-07 18:14:01 -04001970#define FUDGE (AR5K_TUNE_SW_BEACON_RESP + 3)
Bruno Randolf11f21df2010-09-27 12:22:26 +09001971 /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001972 * Since we later subtract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
Bruno Randolf11f21df2010-09-27 12:22:26 +09001973 * configuration we need to make sure it is bigger than that. */
1974
Bruno Randolf9804b982008-01-19 18:17:59 +09001975 if (bc_tsf == -1) {
1976 /*
1977 * no beacons received, called internally.
1978 * just need to refresh timers based on HW TSF.
1979 */
1980 nexttbtt = roundup(hw_tu + FUDGE, intval);
1981 } else if (bc_tsf == 0) {
1982 /*
1983 * no beacon received, probably called by ath5k_reset_tsf().
1984 * reset TSF to start with 0.
1985 */
1986 nexttbtt = intval;
1987 intval |= AR5K_BEACON_RESET_TSF;
1988 } else if (bc_tsf > hw_tsf) {
1989 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001990 * beacon received, SW merge happened but HW TSF not yet updated.
Bruno Randolf9804b982008-01-19 18:17:59 +09001991 * not possible to reconfigure timers yet, but next time we
1992 * receive a beacon with the same BSSID, the hardware will
1993 * automatically update the TSF and then we need to reconfigure
1994 * the timers.
1995 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001996 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09001997 "need to wait for HW TSF sync\n");
1998 return;
1999 } else {
2000 /*
2001 * most important case for beacon synchronization between STA.
2002 *
2003 * beacon received and HW TSF has been already updated by HW.
2004 * update next TBTT based on the TSF of the beacon, but make
2005 * sure it is ahead of our local TSF timer.
2006 */
2007 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2008 }
2009#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002010
Pavel Roskine0d687b2011-07-14 20:21:55 -04002011 ah->nexttbtt = nexttbtt;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002012
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002013 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002014 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002015
2016 /*
2017 * debugging output last in order to preserve the time critical aspect
2018 * of this function
2019 */
2020 if (bc_tsf == -1)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002021 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002022 "reconfigured timers based on HW TSF\n");
2023 else if (bc_tsf == 0)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002024 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002025 "reset HW TSF and timers\n");
2026 else
Pavel Roskine0d687b2011-07-14 20:21:55 -04002027 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002028 "updated timers based on beacon TSF\n");
2029
Pavel Roskine0d687b2011-07-14 20:21:55 -04002030 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002031 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2032 (unsigned long long) bc_tsf,
2033 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002034 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
Bruno Randolf9804b982008-01-19 18:17:59 +09002035 intval & AR5K_BEACON_PERIOD,
2036 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2037 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002038}
2039
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002040/**
2041 * ath5k_beacon_config - Configure the beacon queues and interrupts
2042 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04002043 * @ah: struct ath5k_hw pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002044 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002045 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002046 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002047 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002048void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002049ath5k_beacon_config(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002050{
Bob Copelandb5f03952009-02-15 12:06:10 -05002051 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002052
Pavel Roskine0d687b2011-07-14 20:21:55 -04002053 spin_lock_irqsave(&ah->block, flags);
2054 ah->bmisscount = 0;
2055 ah->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002056
Pavel Roskine0d687b2011-07-14 20:21:55 -04002057 if (ah->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002058 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002059 * In IBSS mode we use a self-linked tx descriptor and let the
2060 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002061 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002062 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002063 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002064 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002065 ath5k_beaconq_config(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002066
Pavel Roskine0d687b2011-07-14 20:21:55 -04002067 ah->imask |= AR5K_INT_SWBA;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002068
Pavel Roskine0d687b2011-07-14 20:21:55 -04002069 if (ah->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002070 if (ath5k_hw_hasveol(ah))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002071 ath5k_beacon_send(ah);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002072 } else
Pavel Roskine0d687b2011-07-14 20:21:55 -04002073 ath5k_beacon_update_timers(ah, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002074 } else {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002075 ath5k_hw_stop_beacon_queue(ah, ah->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002076 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002077
Pavel Roskine0d687b2011-07-14 20:21:55 -04002078 ath5k_hw_set_imr(ah, ah->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002079 mmiowb();
Pavel Roskine0d687b2011-07-14 20:21:55 -04002080 spin_unlock_irqrestore(&ah->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002081}
2082
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002083static void ath5k_tasklet_beacon(unsigned long data)
2084{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002085 struct ath5k_hw *ah = (struct ath5k_hw *) data;
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002086
2087 /*
2088 * Software beacon alert--time to send a beacon.
2089 *
2090 * In IBSS mode we use this interrupt just to
2091 * keep track of the next TBTT (target beacon
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002092 * transmission time) in order to detect whether
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002093 * automatic TSF updates happened.
2094 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002095 if (ah->opmode == NL80211_IFTYPE_ADHOC) {
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002096 /* XXX: only if VEOL supported */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002097 u64 tsf = ath5k_hw_get_tsf64(ah);
2098 ah->nexttbtt += ah->bintval;
2099 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002100 "SWBA nexttbtt: %x hw_tu: %x "
2101 "TSF: %llx\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04002102 ah->nexttbtt,
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002103 TSF_TO_TU(tsf),
2104 (unsigned long long) tsf);
2105 } else {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002106 spin_lock(&ah->block);
2107 ath5k_beacon_send(ah);
2108 spin_unlock(&ah->block);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002109 }
2110}
2111
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002112
2113/********************\
2114* Interrupt handling *
2115\********************/
2116
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002117static void
2118ath5k_intr_calibration_poll(struct ath5k_hw *ah)
2119{
Bruno Randolf2111ac02010-04-02 18:44:08 +09002120 if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
2121 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
2122 /* run ANI only when full calibration is not active */
2123 ah->ah_cal_next_ani = jiffies +
2124 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002125 tasklet_schedule(&ah->ani_tasklet);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002126
2127 } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002128 ah->ah_cal_next_full = jiffies +
2129 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002130 tasklet_schedule(&ah->calib);
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002131 }
2132 /* we could use SWI to generate enough interrupts to meet our
2133 * calibration interval requirements, if necessary:
2134 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
2135}
2136
Felix Fietkauc266c712011-04-10 18:32:19 +02002137static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002138ath5k_schedule_rx(struct ath5k_hw *ah)
Felix Fietkauc266c712011-04-10 18:32:19 +02002139{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002140 ah->rx_pending = true;
2141 tasklet_schedule(&ah->rxtq);
Felix Fietkauc266c712011-04-10 18:32:19 +02002142}
2143
2144static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002145ath5k_schedule_tx(struct ath5k_hw *ah)
Felix Fietkauc266c712011-04-10 18:32:19 +02002146{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002147 ah->tx_pending = true;
2148 tasklet_schedule(&ah->txtq);
Felix Fietkauc266c712011-04-10 18:32:19 +02002149}
2150
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -04002151static irqreturn_t
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002152ath5k_intr(int irq, void *dev_id)
2153{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002154 struct ath5k_hw *ah = dev_id;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002155 enum ath5k_int status;
2156 unsigned int counter = 1000;
2157
Pavel Roskine0d687b2011-07-14 20:21:55 -04002158 if (unlikely(test_bit(ATH_STAT_INVALID, ah->status) ||
Felix Fietkau4cebb342010-12-02 10:27:21 +01002159 ((ath5k_get_bus_type(ah) != ATH_AHB) &&
2160 !ath5k_hw_is_intr_pending(ah))))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002161 return IRQ_NONE;
2162
2163 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002164 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002165 ATH5K_DBG(ah, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2166 status, ah->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002167 if (unlikely(status & AR5K_INT_FATAL)) {
2168 /*
2169 * Fatal errors are unrecoverable.
2170 * Typically these are caused by DMA errors.
2171 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002172 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +09002173 "fatal int, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04002174 ieee80211_queue_work(ah->hw, &ah->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002175 } else if (unlikely(status & AR5K_INT_RXORN)) {
Bruno Randolf87d77c42010-04-12 16:38:52 +09002176 /*
2177 * Receive buffers are full. Either the bus is busy or
2178 * the CPU is not fast enough to process all received
2179 * frames.
2180 * Older chipsets need a reset to come out of this
2181 * condition, but we treat it as RX for newer chips.
2182 * We don't know exactly which versions need a reset -
2183 * this guess is copied from the HAL.
2184 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002185 ah->stats.rxorn_intr++;
Bruno Randolf8d67a032010-06-16 19:11:12 +09002186 if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002187 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +09002188 "rx overrun, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04002189 ieee80211_queue_work(ah->hw, &ah->reset_work);
Pavel Roskind2c7f772011-07-07 18:14:07 -04002190 } else
Pavel Roskine0d687b2011-07-14 20:21:55 -04002191 ath5k_schedule_rx(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002192 } else {
Pavel Roskind2c7f772011-07-07 18:14:07 -04002193 if (status & AR5K_INT_SWBA)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002194 tasklet_hi_schedule(&ah->beacontq);
Pavel Roskind2c7f772011-07-07 18:14:07 -04002195
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002196 if (status & AR5K_INT_RXEOL) {
2197 /*
2198 * NB: the hardware should re-read the link when
2199 * RXE bit is written, but it doesn't work at
2200 * least on older hardware revs.
2201 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002202 ah->stats.rxeol_intr++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002203 }
2204 if (status & AR5K_INT_TXURN) {
2205 /* bump tx trigger level */
2206 ath5k_hw_update_tx_triglevel(ah, true);
2207 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002208 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002209 ath5k_schedule_rx(ah);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002210 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2211 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002212 ath5k_schedule_tx(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002213 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002214 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002215 }
2216 if (status & AR5K_INT_MIB) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002217 ah->stats.mib_intr++;
Bruno Randolf495391d2010-03-25 14:49:36 +09002218 ath5k_hw_update_mib_counters(ah);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002219 ath5k_ani_mib_intr(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002220 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002221 if (status & AR5K_INT_GPIO)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002222 tasklet_schedule(&ah->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002223
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002224 }
Felix Fietkau4cebb342010-12-02 10:27:21 +01002225
2226 if (ath5k_get_bus_type(ah) == ATH_AHB)
2227 break;
2228
Bob Copeland2516baa2009-04-27 22:18:10 -04002229 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002230
Pavel Roskine0d687b2011-07-14 20:21:55 -04002231 if (ah->rx_pending || ah->tx_pending)
2232 ath5k_set_current_imask(ah);
Felix Fietkauc266c712011-04-10 18:32:19 +02002233
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002234 if (unlikely(!counter))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002235 ATH5K_WARN(ah, "too many interrupts, giving up for now\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002236
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002237 ath5k_intr_calibration_poll(ah);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002238
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002239 return IRQ_HANDLED;
2240}
2241
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002242/*
2243 * Periodically recalibrate the PHY to account
2244 * for temperature/environment changes.
2245 */
2246static void
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002247ath5k_tasklet_calibrate(unsigned long data)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002248{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002249 struct ath5k_hw *ah = (void *)data;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002250
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002251 /* Only full calibration for now */
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002252 ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002253
Pavel Roskine0d687b2011-07-14 20:21:55 -04002254 ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
2255 ieee80211_frequency_to_channel(ah->curchan->center_freq),
2256 ah->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002257
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002258 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002259 /*
2260 * Rfgain is out of bounds, reset the chip
2261 * to load new gain values.
2262 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002263 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "calibration, resetting\n");
2264 ieee80211_queue_work(ah->hw, &ah->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002265 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002266 if (ath5k_hw_phy_calibrate(ah, ah->curchan))
2267 ATH5K_ERR(ah, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002268 ieee80211_frequency_to_channel(
Pavel Roskine0d687b2011-07-14 20:21:55 -04002269 ah->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002270
Bruno Randolf0e8e02d2010-05-19 10:31:05 +09002271 /* Noise floor calibration interrupts rx/tx path while I/Q calibration
Bruno Randolf651d9372010-09-17 11:36:46 +09002272 * doesn't.
2273 * TODO: We should stop TX here, so that it doesn't interfere.
2274 * Note that stopping the queues is not enough to stop TX! */
Bruno Randolfafe86282010-05-19 10:31:10 +09002275 if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
2276 ah->ah_cal_next_nf = jiffies +
2277 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
Bruno Randolfafe86282010-05-19 10:31:10 +09002278 ath5k_hw_update_noise_floor(ah);
Bruno Randolfafe86282010-05-19 10:31:10 +09002279 }
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002280
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002281 ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002282}
2283
2284
Bruno Randolf2111ac02010-04-02 18:44:08 +09002285static void
2286ath5k_tasklet_ani(unsigned long data)
2287{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002288 struct ath5k_hw *ah = (void *)data;
Bruno Randolf2111ac02010-04-02 18:44:08 +09002289
2290 ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
2291 ath5k_ani_calibration(ah);
2292 ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002293}
2294
2295
Bruno Randolf4edd7612010-09-17 11:36:56 +09002296static void
2297ath5k_tx_complete_poll_work(struct work_struct *work)
2298{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002299 struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002300 tx_complete_work.work);
2301 struct ath5k_txq *txq;
2302 int i;
2303 bool needreset = false;
2304
Pavel Roskine0d687b2011-07-14 20:21:55 -04002305 mutex_lock(&ah->lock);
Bob Copeland599b13a2011-01-18 08:06:43 -05002306
Pavel Roskine0d687b2011-07-14 20:21:55 -04002307 for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
2308 if (ah->txqs[i].setup) {
2309 txq = &ah->txqs[i];
Bruno Randolf4edd7612010-09-17 11:36:56 +09002310 spin_lock_bh(&txq->lock);
Bruno Randolf23413292010-09-17 11:37:07 +09002311 if (txq->txq_len > 1) {
Bruno Randolf4edd7612010-09-17 11:36:56 +09002312 if (txq->txq_poll_mark) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002313 ATH5K_DBG(ah, ATH5K_DEBUG_XMIT,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002314 "TX queue stuck %d\n",
2315 txq->qnum);
2316 needreset = true;
Bruno Randolf923e5b32010-09-17 11:37:02 +09002317 txq->txq_stuck++;
Bruno Randolf4edd7612010-09-17 11:36:56 +09002318 spin_unlock_bh(&txq->lock);
2319 break;
2320 } else {
2321 txq->txq_poll_mark = true;
2322 }
2323 }
2324 spin_unlock_bh(&txq->lock);
2325 }
2326 }
2327
2328 if (needreset) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002329 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002330 "TX queues stuck, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04002331 ath5k_reset(ah, NULL, true);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002332 }
2333
Pavel Roskine0d687b2011-07-14 20:21:55 -04002334 mutex_unlock(&ah->lock);
Bob Copeland599b13a2011-01-18 08:06:43 -05002335
Pavel Roskine0d687b2011-07-14 20:21:55 -04002336 ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002337 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2338}
2339
2340
Bob Copeland8a63fac2010-09-17 12:45:07 +09002341/*************************\
2342* Initialization routines *
2343\*************************/
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002344
Pavel Roskin25380d82011-07-07 18:13:42 -04002345int __devinit
Pavel Roskine0d687b2011-07-14 20:21:55 -04002346ath5k_init_softc(struct ath5k_hw *ah, const struct ath_bus_ops *bus_ops)
Felix Fietkau132b1c32010-12-02 10:26:56 +01002347{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002348 struct ieee80211_hw *hw = ah->hw;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002349 struct ath_common *common;
2350 int ret;
2351 int csz;
2352
2353 /* Initialize driver private data */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002354 SET_IEEE80211_DEV(hw, ah->dev);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002355 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Nick Kossifidisb9e61f12010-12-03 06:12:39 +02002356 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2357 IEEE80211_HW_SIGNAL_DBM |
2358 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002359
2360 hw->wiphy->interface_modes =
2361 BIT(NL80211_IFTYPE_AP) |
2362 BIT(NL80211_IFTYPE_STATION) |
2363 BIT(NL80211_IFTYPE_ADHOC) |
2364 BIT(NL80211_IFTYPE_MESH_POINT);
2365
Bruno Randolf3de135d2010-12-16 11:30:33 +09002366 /* both antennas can be configured as RX or TX */
2367 hw->wiphy->available_antennas_tx = 0x3;
2368 hw->wiphy->available_antennas_rx = 0x3;
2369
Felix Fietkau132b1c32010-12-02 10:26:56 +01002370 hw->extra_tx_headroom = 2;
2371 hw->channel_change_time = 5000;
2372
2373 /*
2374 * Mark the device as detached to avoid processing
2375 * interrupts until setup is complete.
2376 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002377 __set_bit(ATH_STAT_INVALID, ah->status);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002378
Pavel Roskine0d687b2011-07-14 20:21:55 -04002379 ah->opmode = NL80211_IFTYPE_STATION;
2380 ah->bintval = 1000;
2381 mutex_init(&ah->lock);
2382 spin_lock_init(&ah->rxbuflock);
2383 spin_lock_init(&ah->txbuflock);
2384 spin_lock_init(&ah->block);
2385 spin_lock_init(&ah->irqlock);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002386
2387 /* Setup interrupt handler */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002388 ret = request_irq(ah->irq, ath5k_intr, IRQF_SHARED, "ath", ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002389 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002390 ATH5K_ERR(ah, "request_irq failed\n");
Felix Fietkau132b1c32010-12-02 10:26:56 +01002391 goto err;
2392 }
2393
Pavel Roskine0d687b2011-07-14 20:21:55 -04002394 common = ath5k_hw_common(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002395 common->ops = &ath5k_common_ops;
2396 common->bus_ops = bus_ops;
Pavel Roskine0d687b2011-07-14 20:21:55 -04002397 common->ah = ah;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002398 common->hw = hw;
Pavel Roskine0d687b2011-07-14 20:21:55 -04002399 common->priv = ah;
Felix Fietkau26d16d22011-07-12 09:02:01 +08002400 common->clockrate = 40;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002401
2402 /*
2403 * Cache line size is used to size and align various
2404 * structures used to communicate with the hardware.
2405 */
2406 ath5k_read_cachesize(common, &csz);
2407 common->cachelsz = csz << 2; /* convert to bytes */
2408
2409 spin_lock_init(&common->cc_lock);
2410
2411 /* Initialize device */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002412 ret = ath5k_hw_init(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002413 if (ret)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002414 goto err_irq;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002415
2416 /* set up multi-rate retry capabilities */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002417 if (ah->ah_version == AR5K_AR5212) {
Felix Fietkau132b1c32010-12-02 10:26:56 +01002418 hw->max_rates = 4;
Bruno Randolf76a9f6f2011-01-28 16:52:11 +09002419 hw->max_rate_tries = max(AR5K_INIT_RETRY_SHORT,
2420 AR5K_INIT_RETRY_LONG);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002421 }
2422
2423 hw->vif_data_size = sizeof(struct ath5k_vif);
2424
2425 /* Finish private driver data initialization */
2426 ret = ath5k_init(hw);
2427 if (ret)
2428 goto err_ah;
2429
Pavel Roskine0d687b2011-07-14 20:21:55 -04002430 ATH5K_INFO(ah, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
2431 ath5k_chip_name(AR5K_VERSION_MAC, ah->ah_mac_srev),
2432 ah->ah_mac_srev,
2433 ah->ah_phy_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002434
Pavel Roskine0d687b2011-07-14 20:21:55 -04002435 if (!ah->ah_single_chip) {
Felix Fietkau132b1c32010-12-02 10:26:56 +01002436 /* Single chip radio (!RF5111) */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002437 if (ah->ah_radio_5ghz_revision &&
2438 !ah->ah_radio_2ghz_revision) {
Felix Fietkau132b1c32010-12-02 10:26:56 +01002439 /* No 5GHz support -> report 2GHz radio */
2440 if (!test_bit(AR5K_MODE_11A,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002441 ah->ah_capabilities.cap_mode)) {
2442 ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002443 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002444 ah->ah_radio_5ghz_revision),
2445 ah->ah_radio_5ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002446 /* No 2GHz support (5110 and some
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002447 * 5GHz only cards) -> report 5GHz radio */
Felix Fietkau132b1c32010-12-02 10:26:56 +01002448 } else if (!test_bit(AR5K_MODE_11B,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002449 ah->ah_capabilities.cap_mode)) {
2450 ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002451 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002452 ah->ah_radio_5ghz_revision),
2453 ah->ah_radio_5ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002454 /* Multiband radio */
2455 } else {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002456 ATH5K_INFO(ah, "RF%s multiband radio found"
Felix Fietkau132b1c32010-12-02 10:26:56 +01002457 " (0x%x)\n",
2458 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002459 ah->ah_radio_5ghz_revision),
2460 ah->ah_radio_5ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002461 }
2462 }
2463 /* Multi chip radio (RF5111 - RF2111) ->
2464 * report both 2GHz/5GHz radios */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002465 else if (ah->ah_radio_5ghz_revision &&
2466 ah->ah_radio_2ghz_revision) {
2467 ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002468 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002469 ah->ah_radio_5ghz_revision),
2470 ah->ah_radio_5ghz_revision);
2471 ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002472 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002473 ah->ah_radio_2ghz_revision),
2474 ah->ah_radio_2ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002475 }
2476 }
2477
Pavel Roskine0d687b2011-07-14 20:21:55 -04002478 ath5k_debug_init_device(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002479
2480 /* ready to process interrupts */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002481 __clear_bit(ATH_STAT_INVALID, ah->status);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002482
2483 return 0;
2484err_ah:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002485 ath5k_hw_deinit(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002486err_irq:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002487 free_irq(ah->irq, ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002488err:
2489 return ret;
2490}
2491
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002492static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04002493ath5k_stop_locked(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002494{
Bob Copelandcec8db22009-07-04 12:59:51 -04002495
Pavel Roskine0d687b2011-07-14 20:21:55 -04002496 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "invalid %u\n",
2497 test_bit(ATH_STAT_INVALID, ah->status));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002498
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002499 /*
Bob Copeland8a63fac2010-09-17 12:45:07 +09002500 * Shutdown the hardware and driver:
2501 * stop output from above
2502 * disable interrupts
2503 * turn off timers
2504 * turn off the radio
2505 * clear transmit machinery
2506 * clear receive machinery
2507 * drain and release tx queues
2508 * reclaim beacon resources
2509 * power down hardware
2510 *
2511 * Note that some of this work is not possible if the
2512 * hardware is gone (invalid).
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002513 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002514 ieee80211_stop_queues(ah->hw);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002515
Pavel Roskine0d687b2011-07-14 20:21:55 -04002516 if (!test_bit(ATH_STAT_INVALID, ah->status)) {
2517 ath5k_led_off(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002518 ath5k_hw_set_imr(ah, 0);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002519 synchronize_irq(ah->irq);
2520 ath5k_rx_stop(ah);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02002521 ath5k_hw_dma_stop(ah);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002522 ath5k_drain_tx_buffs(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002523 ath5k_hw_phy_disable(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002524 }
2525
Bob Copeland8a63fac2010-09-17 12:45:07 +09002526 return 0;
2527}
2528
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002529int
Pavel Roskine0d687b2011-07-14 20:21:55 -04002530ath5k_init_hw(struct ath5k_hw *ah)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002531{
Bob Copeland8a63fac2010-09-17 12:45:07 +09002532 struct ath_common *common = ath5k_hw_common(ah);
2533 int ret, i;
2534
Pavel Roskine0d687b2011-07-14 20:21:55 -04002535 mutex_lock(&ah->lock);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002536
Pavel Roskine0d687b2011-07-14 20:21:55 -04002537 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "mode %d\n", ah->opmode);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002538
2539 /*
2540 * Stop anything previously setup. This is safe
2541 * no matter this is the first time through or not.
2542 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002543 ath5k_stop_locked(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002544
2545 /*
2546 * The basic interface to setting the hardware in a good
2547 * state is ``reset''. On return the hardware is known to
2548 * be powered up and with interrupts disabled. This must
2549 * be followed by initialization of the appropriate bits
2550 * and then setup of the interrupt mask.
2551 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002552 ah->curchan = ah->hw->conf.channel;
2553 ah->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
Bob Copeland8a63fac2010-09-17 12:45:07 +09002554 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
2555 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
2556
Pavel Roskine0d687b2011-07-14 20:21:55 -04002557 ret = ath5k_reset(ah, NULL, false);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002558 if (ret)
2559 goto done;
2560
2561 ath5k_rfkill_hw_start(ah);
2562
2563 /*
2564 * Reset the key cache since some parts do not reset the
2565 * contents on initial power up or resume from suspend.
2566 */
2567 for (i = 0; i < common->keymax; i++)
2568 ath_hw_keyreset(common, (u16) i);
2569
Nick Kossifidis61cde032010-11-23 21:12:23 +02002570 /* Use higher rates for acks instead of base
2571 * rate */
2572 ah->ah_ack_bitrate_high = true;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002573
Pavel Roskine0d687b2011-07-14 20:21:55 -04002574 for (i = 0; i < ARRAY_SIZE(ah->bslot); i++)
2575 ah->bslot[i] = NULL;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002576
Bob Copeland8a63fac2010-09-17 12:45:07 +09002577 ret = 0;
2578done:
2579 mmiowb();
Pavel Roskine0d687b2011-07-14 20:21:55 -04002580 mutex_unlock(&ah->lock);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002581
Pavel Roskine0d687b2011-07-14 20:21:55 -04002582 ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002583 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2584
Bob Copeland8a63fac2010-09-17 12:45:07 +09002585 return ret;
2586}
2587
Pavel Roskine0d687b2011-07-14 20:21:55 -04002588static void ath5k_stop_tasklets(struct ath5k_hw *ah)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002589{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002590 ah->rx_pending = false;
2591 ah->tx_pending = false;
2592 tasklet_kill(&ah->rxtq);
2593 tasklet_kill(&ah->txtq);
2594 tasklet_kill(&ah->calib);
2595 tasklet_kill(&ah->beacontq);
2596 tasklet_kill(&ah->ani_tasklet);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002597}
2598
2599/*
2600 * Stop the device, grabbing the top-level lock to protect
2601 * against concurrent entry through ath5k_init (which can happen
2602 * if another thread does a system call and the thread doing the
2603 * stop is preempted).
2604 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002605int
Pavel Roskine0d687b2011-07-14 20:21:55 -04002606ath5k_stop_hw(struct ath5k_hw *ah)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002607{
2608 int ret;
2609
Pavel Roskine0d687b2011-07-14 20:21:55 -04002610 mutex_lock(&ah->lock);
2611 ret = ath5k_stop_locked(ah);
2612 if (ret == 0 && !test_bit(ATH_STAT_INVALID, ah->status)) {
Bob Copeland8a63fac2010-09-17 12:45:07 +09002613 /*
2614 * Don't set the card in full sleep mode!
2615 *
2616 * a) When the device is in this state it must be carefully
2617 * woken up or references to registers in the PCI clock
2618 * domain may freeze the bus (and system). This varies
2619 * by chip and is mostly an issue with newer parts
2620 * (madwifi sources mentioned srev >= 0x78) that go to
2621 * sleep more quickly.
2622 *
2623 * b) On older chips full sleep results a weird behaviour
2624 * during wakeup. I tested various cards with srev < 0x78
2625 * and they don't wake up after module reload, a second
2626 * module reload is needed to bring the card up again.
2627 *
2628 * Until we figure out what's going on don't enable
2629 * full chip reset on any chip (this is what Legacy HAL
2630 * and Sam's HAL do anyway). Instead Perform a full reset
2631 * on the device (same as initial state after attach) and
2632 * leave it idle (keep MAC/BB on warm reset) */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002633 ret = ath5k_hw_on_hold(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002634
Pavel Roskine0d687b2011-07-14 20:21:55 -04002635 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bob Copeland8a63fac2010-09-17 12:45:07 +09002636 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002637 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002638
Bob Copeland8a63fac2010-09-17 12:45:07 +09002639 mmiowb();
Pavel Roskine0d687b2011-07-14 20:21:55 -04002640 mutex_unlock(&ah->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002641
Pavel Roskine0d687b2011-07-14 20:21:55 -04002642 ath5k_stop_tasklets(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002643
Pavel Roskine0d687b2011-07-14 20:21:55 -04002644 cancel_delayed_work_sync(&ah->tx_complete_work);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002645
Pavel Roskine0d687b2011-07-14 20:21:55 -04002646 ath5k_rfkill_hw_stop(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002647
2648 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002649}
2650
Bob Copeland209d889b2009-05-07 08:09:08 -04002651/*
2652 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2653 * and change to the given channel.
Bob Copeland5faaff72010-07-13 11:32:40 -04002654 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04002655 * This should be called with ah->lock.
Bob Copeland209d889b2009-05-07 08:09:08 -04002656 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002657static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04002658ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002659 bool skip_pcu)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002660{
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002661 struct ath_common *common = ath5k_hw_common(ah);
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002662 int ret, ani_mode;
Nick Kossifidisa99168e2011-06-02 03:09:48 +03002663 bool fast;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002664
Pavel Roskine0d687b2011-07-14 20:21:55 -04002665 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002666
Bob Copeland450464d2010-07-13 11:32:41 -04002667 ath5k_hw_set_imr(ah, 0);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002668 synchronize_irq(ah->irq);
2669 ath5k_stop_tasklets(ah);
Bob Copeland450464d2010-07-13 11:32:41 -04002670
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002671 /* Save ani mode and disable ANI during
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002672 * reset. If we don't we might get false
2673 * PHY error interrupts. */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002674 ani_mode = ah->ani_state.ani_mode;
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002675 ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);
2676
Nick Kossifidis19252ec2010-12-03 06:05:19 +02002677 /* We are going to empty hw queues
2678 * so we should also free any remaining
2679 * tx buffers */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002680 ath5k_drain_tx_buffs(ah);
Bruno Randolf930a7622011-01-19 18:21:13 +09002681 if (chan)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002682 ah->curchan = chan;
Nick Kossifidisa99168e2011-06-02 03:09:48 +03002683
2684 fast = ((chan != NULL) && modparam_fastchanswitch) ? 1 : 0;
2685
Pavel Roskine0d687b2011-07-14 20:21:55 -04002686 ret = ath5k_hw_reset(ah, ah->opmode, ah->curchan, fast, skip_pcu);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002687 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002688 ATH5K_ERR(ah, "can't reset hardware (%d)\n", ret);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002689 goto err;
2690 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002691
Pavel Roskine0d687b2011-07-14 20:21:55 -04002692 ret = ath5k_rx_start(ah);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002693 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002694 ATH5K_ERR(ah, "can't start recv logic\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002695 goto err;
2696 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002697
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002698 ath5k_ani_init(ah, ani_mode);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002699
Felix Fietkaufe00deb2011-07-12 09:02:02 +08002700 ah->ah_cal_next_full = jiffies + msecs_to_jiffies(100);
Bruno Randolfac559522010-05-19 10:30:55 +09002701 ah->ah_cal_next_ani = jiffies;
Bruno Randolfafe86282010-05-19 10:31:10 +09002702 ah->ah_cal_next_nf = jiffies;
Bruno Randolf5dcc03f2010-12-02 19:12:31 +09002703 ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
Bruno Randolfafe86282010-05-19 10:31:10 +09002704
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002705 /* clear survey data and cycle counters */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002706 memset(&ah->survey, 0, sizeof(ah->survey));
Bob Copelandbb007552010-12-26 12:10:05 -05002707 spin_lock_bh(&common->cc_lock);
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002708 ath_hw_cycle_counters_update(common);
2709 memset(&common->cc_survey, 0, sizeof(common->cc_survey));
2710 memset(&common->cc_ani, 0, sizeof(common->cc_ani));
Bob Copelandbb007552010-12-26 12:10:05 -05002711 spin_unlock_bh(&common->cc_lock);
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002712
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002713 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002714 * Change channels and update the h/w rate map if we're switching;
2715 * e.g. 11a to 11b/g.
2716 *
2717 * We may be doing a reset in response to an ioctl that changes the
2718 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002719 *
2720 * XXX needed?
2721 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002722/* ath5k_chan_change(ah, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002723
Pavel Roskine0d687b2011-07-14 20:21:55 -04002724 ath5k_beacon_config(ah);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002725 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002726
Pavel Roskine0d687b2011-07-14 20:21:55 -04002727 ieee80211_wake_queues(ah->hw);
Bruno Randolf397f3852010-05-19 10:30:49 +09002728
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002729 return 0;
2730err:
2731 return ret;
2732}
2733
Bob Copeland5faaff72010-07-13 11:32:40 -04002734static void ath5k_reset_work(struct work_struct *work)
2735{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002736 struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
Bob Copeland5faaff72010-07-13 11:32:40 -04002737 reset_work);
2738
Pavel Roskine0d687b2011-07-14 20:21:55 -04002739 mutex_lock(&ah->lock);
2740 ath5k_reset(ah, NULL, true);
2741 mutex_unlock(&ah->lock);
Bob Copeland5faaff72010-07-13 11:32:40 -04002742}
2743
Pavel Roskin25380d82011-07-07 18:13:42 -04002744static int __devinit
Felix Fietkau132b1c32010-12-02 10:26:56 +01002745ath5k_init(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002746{
Felix Fietkau132b1c32010-12-02 10:26:56 +01002747
Pavel Roskine0d687b2011-07-14 20:21:55 -04002748 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002749 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bruno Randolf925e0b02010-09-17 11:36:35 +09002750 struct ath5k_txq *txq;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002751 u8 mac[ETH_ALEN] = {};
2752 int ret;
2753
Bob Copeland8a63fac2010-09-17 12:45:07 +09002754
2755 /*
2756 * Check if the MAC has multi-rate retry support.
2757 * We do this by trying to setup a fake extended
2758 * descriptor. MACs that don't have support will
2759 * return false w/o doing anything. MACs that do
2760 * support it will return true w/o doing anything.
2761 */
2762 ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
2763
2764 if (ret < 0)
2765 goto err;
2766 if (ret > 0)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002767 __set_bit(ATH_STAT_MRRETRY, ah->status);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002768
2769 /*
2770 * Collect the channel list. The 802.11 layer
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002771 * is responsible for filtering this list based
Bob Copeland8a63fac2010-09-17 12:45:07 +09002772 * on settings like the phy mode and regulatory
2773 * domain restrictions.
2774 */
2775 ret = ath5k_setup_bands(hw);
2776 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002777 ATH5K_ERR(ah, "can't get channels\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002778 goto err;
2779 }
2780
Bob Copeland8a63fac2010-09-17 12:45:07 +09002781 /*
2782 * Allocate tx+rx descriptors and populate the lists.
2783 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002784 ret = ath5k_desc_alloc(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002785 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002786 ATH5K_ERR(ah, "can't allocate descriptors\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002787 goto err;
2788 }
2789
2790 /*
2791 * Allocate hardware transmit queues: one queue for
2792 * beacon frames and one data queue for each QoS
2793 * priority. Note that hw functions handle resetting
2794 * these queues at the needed time.
2795 */
2796 ret = ath5k_beaconq_setup(ah);
2797 if (ret < 0) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002798 ATH5K_ERR(ah, "can't setup a beacon xmit queue\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002799 goto err_desc;
2800 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002801 ah->bhalq = ret;
2802 ah->cabq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_CAB, 0);
2803 if (IS_ERR(ah->cabq)) {
2804 ATH5K_ERR(ah, "can't setup cab queue\n");
2805 ret = PTR_ERR(ah->cabq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002806 goto err_bhal;
2807 }
2808
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002809 /* 5211 and 5212 usually support 10 queues but we better rely on the
2810 * capability information */
2811 if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
2812 /* This order matches mac80211's queue priority, so we can
2813 * directly use the mac80211 queue number without any mapping */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002814 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002815 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002816 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002817 ret = PTR_ERR(txq);
2818 goto err_queues;
2819 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002820 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002821 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002822 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002823 ret = PTR_ERR(txq);
2824 goto err_queues;
2825 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002826 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002827 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002828 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002829 ret = PTR_ERR(txq);
2830 goto err_queues;
2831 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002832 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002833 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002834 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002835 ret = PTR_ERR(txq);
2836 goto err_queues;
2837 }
2838 hw->queues = 4;
2839 } else {
2840 /* older hardware (5210) can only support one data queue */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002841 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002842 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002843 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002844 ret = PTR_ERR(txq);
2845 goto err_queues;
2846 }
2847 hw->queues = 1;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002848 }
2849
Pavel Roskine0d687b2011-07-14 20:21:55 -04002850 tasklet_init(&ah->rxtq, ath5k_tasklet_rx, (unsigned long)ah);
2851 tasklet_init(&ah->txtq, ath5k_tasklet_tx, (unsigned long)ah);
2852 tasklet_init(&ah->calib, ath5k_tasklet_calibrate, (unsigned long)ah);
2853 tasklet_init(&ah->beacontq, ath5k_tasklet_beacon, (unsigned long)ah);
2854 tasklet_init(&ah->ani_tasklet, ath5k_tasklet_ani, (unsigned long)ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002855
Pavel Roskine0d687b2011-07-14 20:21:55 -04002856 INIT_WORK(&ah->reset_work, ath5k_reset_work);
2857 INIT_DELAYED_WORK(&ah->tx_complete_work, ath5k_tx_complete_poll_work);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002858
Felix Fietkaufa9bfd62011-04-13 21:56:44 +02002859 ret = ath5k_hw_common(ah)->bus_ops->eeprom_read_mac(ah, mac);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002860 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002861 ATH5K_ERR(ah, "unable to read address from EEPROM\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002862 goto err_queues;
2863 }
2864
2865 SET_IEEE80211_PERM_ADDR(hw, mac);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002866 memcpy(&ah->lladdr, mac, ETH_ALEN);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002867 /* All MAC address bits matter for ACKs */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002868 ath5k_update_bssid_mask_and_opmode(ah, NULL);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002869
2870 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
2871 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
2872 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002873 ATH5K_ERR(ah, "can't initialize regulatory system\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002874 goto err_queues;
2875 }
2876
2877 ret = ieee80211_register_hw(hw);
2878 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002879 ATH5K_ERR(ah, "can't register ieee80211 hw\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002880 goto err_queues;
2881 }
2882
2883 if (!ath_is_world_regd(regulatory))
2884 regulatory_hint(hw->wiphy, regulatory->alpha2);
2885
Pavel Roskine0d687b2011-07-14 20:21:55 -04002886 ath5k_init_leds(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002887
Pavel Roskine0d687b2011-07-14 20:21:55 -04002888 ath5k_sysfs_register(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002889
2890 return 0;
2891err_queues:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002892 ath5k_txq_release(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002893err_bhal:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002894 ath5k_hw_release_tx_queue(ah, ah->bhalq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002895err_desc:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002896 ath5k_desc_free(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002897err:
2898 return ret;
2899}
2900
Felix Fietkau132b1c32010-12-02 10:26:56 +01002901void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002902ath5k_deinit_softc(struct ath5k_hw *ah)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002903{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002904 struct ieee80211_hw *hw = ah->hw;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002905
2906 /*
2907 * NB: the order of these is important:
2908 * o call the 802.11 layer before detaching ath5k_hw to
2909 * ensure callbacks into the driver to delete global
2910 * key cache entries can be handled
2911 * o reclaim the tx queue data structures after calling
2912 * the 802.11 layer as we'll get called back to reclaim
2913 * node state and potentially want to use them
2914 * o to cleanup the tx queues the hal is called, so detach
2915 * it last
2916 * XXX: ??? detach ath5k_hw ???
2917 * Other than that, it's straightforward...
2918 */
2919 ieee80211_unregister_hw(hw);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002920 ath5k_desc_free(ah);
2921 ath5k_txq_release(ah);
2922 ath5k_hw_release_tx_queue(ah, ah->bhalq);
2923 ath5k_unregister_leds(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002924
Pavel Roskine0d687b2011-07-14 20:21:55 -04002925 ath5k_sysfs_unregister(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002926 /*
2927 * NB: can't reclaim these until after ieee80211_ifdetach
2928 * returns because we'll get called back to reclaim node
2929 * state and potentially want to use them.
2930 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002931 ath5k_hw_deinit(ah);
2932 free_irq(ah->irq, ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002933}
2934
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002935bool
Pavel Roskine0d687b2011-07-14 20:21:55 -04002936ath5k_any_vif_assoc(struct ath5k_hw *ah)
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002937{
Ben Greeare4b0b322011-03-03 14:39:05 -08002938 struct ath5k_vif_iter_data iter_data;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002939 iter_data.hw_macaddr = NULL;
2940 iter_data.any_assoc = false;
2941 iter_data.need_set_hw_addr = false;
2942 iter_data.found_active = true;
2943
Pavel Roskine0d687b2011-07-14 20:21:55 -04002944 ieee80211_iterate_active_interfaces_atomic(ah->hw, ath5k_vif_iter,
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002945 &iter_data);
2946 return iter_data.any_assoc;
2947}
2948
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002949void
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -04002950ath5k_set_beacon_filter(struct ieee80211_hw *hw, bool enable)
Martin Xu02969b32008-11-24 10:49:27 +08002951{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002952 struct ath5k_hw *ah = hw->priv;
Martin Xu02969b32008-11-24 10:49:27 +08002953 u32 rfilt;
2954 rfilt = ath5k_hw_get_rx_filter(ah);
2955 if (enable)
2956 rfilt |= AR5K_RX_FILTER_BEACON;
2957 else
2958 rfilt &= ~AR5K_RX_FILTER_BEACON;
2959 ath5k_hw_set_rx_filter(ah, rfilt);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002960 ah->filter_flags = rfilt;
Martin Xu02969b32008-11-24 10:49:27 +08002961}