blob: 9e19cf0e70750c3c4d22e44e9df6895b97e3d6fc [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Damien Lespiau497666d2013-10-15 18:55:39 +010049/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
Chris Wilson70d39fe2010-08-25 16:03:34 +010075static int i915_capabilities(struct seq_file *m, void *data)
76{
Damien Lespiau9f25d002014-05-13 15:30:28 +010077 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010078 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030082 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010083#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010088
89 return 0;
90}
Ben Gamari433e12f2009-02-17 20:08:51 -050091
Chris Wilson05394f32010-11-08 19:18:58 +000092static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000093{
Chris Wilsonbaaa5cf2015-04-15 16:42:46 +010094 if (obj->pin_display)
Chris Wilsona6172a82009-02-11 14:26:38 +000095 return "p";
96 else
97 return " ";
98}
99
Chris Wilson05394f32010-11-08 19:18:58 +0000100static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000101{
Akshay Joshi0206e352011-08-16 15:34:10 -0400102 switch (obj->tiling_mode) {
103 default:
104 case I915_TILING_NONE: return " ";
105 case I915_TILING_X: return "X";
106 case I915_TILING_Y: return "Y";
107 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000108}
109
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700110static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
111{
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100112 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700113}
114
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100115static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
116{
117 u64 size = 0;
118 struct i915_vma *vma;
119
120 list_for_each_entry(vma, &obj->vma_list, vma_link) {
121 if (i915_is_ggtt(vma->vm) &&
122 drm_mm_node_allocated(&vma->node))
123 size += vma->node.size;
124 }
125
126 return size;
127}
128
Chris Wilson37811fc2010-08-25 22:45:57 +0100129static void
130describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
131{
Chris Wilsonb4716182015-04-27 13:41:17 +0100132 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
133 struct intel_engine_cs *ring;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700134 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800135 int pin_count = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +0100136 int i;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800137
Chris Wilsonb4716182015-04-27 13:41:17 +0100138 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100139 &obj->base,
Chris Wilson481a3d42015-04-07 16:20:39 +0100140 obj->active ? "*" : " ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100141 get_pin_flag(obj),
142 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700143 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800144 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100145 obj->base.read_domains,
Chris Wilsonb4716182015-04-27 13:41:17 +0100146 obj->base.write_domain);
147 for_each_ring(ring, dev_priv, i)
148 seq_printf(m, "%x ",
149 i915_gem_request_get_seqno(obj->last_read_req[i]));
150 seq_printf(m, "] %x %x%s%s%s",
John Harrison97b2a6a2014-11-24 18:49:26 +0000151 i915_gem_request_get_seqno(obj->last_write_req),
152 i915_gem_request_get_seqno(obj->last_fenced_req),
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100153 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100154 obj->dirty ? " dirty" : "",
155 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
156 if (obj->base.name)
157 seq_printf(m, " (name: %d)", obj->base.name);
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300158 list_for_each_entry(vma, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800159 if (vma->pin_count > 0)
160 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300161 }
162 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100163 if (obj->pin_display)
164 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100165 if (obj->fence_reg != I915_FENCE_REG_NONE)
166 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700167 list_for_each_entry(vma, &obj->vma_list, vma_link) {
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100168 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
169 i915_is_ggtt(vma->vm) ? "g" : "pp",
170 vma->node.start, vma->node.size);
171 if (i915_is_ggtt(vma->vm))
172 seq_printf(m, ", type: %u)", vma->ggtt_view.type);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700173 else
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100174 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700175 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000176 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100177 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson30154652015-04-07 17:28:24 +0100178 if (obj->pin_display || obj->fault_mappable) {
Chris Wilson6299f992010-11-24 12:23:44 +0000179 char s[3], *t = s;
Chris Wilson30154652015-04-07 17:28:24 +0100180 if (obj->pin_display)
Chris Wilson6299f992010-11-24 12:23:44 +0000181 *t++ = 'p';
182 if (obj->fault_mappable)
183 *t++ = 'f';
184 *t = '\0';
185 seq_printf(m, " (%s mappable)", s);
186 }
Chris Wilsonb4716182015-04-27 13:41:17 +0100187 if (obj->last_write_req != NULL)
John Harrison41c52412014-11-24 18:49:43 +0000188 seq_printf(m, " (%s)",
Chris Wilsonb4716182015-04-27 13:41:17 +0100189 i915_gem_request_get_ring(obj->last_write_req)->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200190 if (obj->frontbuffer_bits)
191 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100192}
193
Oscar Mateo273497e2014-05-22 14:13:37 +0100194static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700195{
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100196 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700197 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
198 seq_putc(m, ' ');
199}
200
Ben Gamari433e12f2009-02-17 20:08:51 -0500201static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500202{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100203 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500204 uintptr_t list = (uintptr_t) node->info_ent->data;
205 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500206 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700207 struct drm_i915_private *dev_priv = dev->dev_private;
208 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700209 struct i915_vma *vma;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300210 u64 total_obj_size, total_gtt_size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100211 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100212
213 ret = mutex_lock_interruptible(&dev->struct_mutex);
214 if (ret)
215 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500216
Ben Widawskyca191b12013-07-31 17:00:14 -0700217 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500218 switch (list) {
219 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100220 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700221 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500222 break;
223 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100224 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700225 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500226 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500227 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100228 mutex_unlock(&dev->struct_mutex);
229 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500230 }
231
Chris Wilson8f2480f2010-09-26 11:44:19 +0100232 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700233 list_for_each_entry(vma, head, mm_list) {
234 seq_printf(m, " ");
235 describe_obj(m, vma->obj);
236 seq_printf(m, "\n");
237 total_obj_size += vma->obj->base.size;
238 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100239 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500240 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100241 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700242
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300243 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson8f2480f2010-09-26 11:44:19 +0100244 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500245 return 0;
246}
247
Chris Wilson6d2b88852013-08-07 18:30:54 +0100248static int obj_rank_by_stolen(void *priv,
249 struct list_head *A, struct list_head *B)
250{
251 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200252 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100253 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200254 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100255
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200256 if (a->stolen->start < b->stolen->start)
257 return -1;
258 if (a->stolen->start > b->stolen->start)
259 return 1;
260 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100261}
262
263static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
264{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100265 struct drm_info_node *node = m->private;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100266 struct drm_device *dev = node->minor->dev;
267 struct drm_i915_private *dev_priv = dev->dev_private;
268 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300269 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100270 LIST_HEAD(stolen);
271 int count, ret;
272
273 ret = mutex_lock_interruptible(&dev->struct_mutex);
274 if (ret)
275 return ret;
276
277 total_obj_size = total_gtt_size = count = 0;
278 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
279 if (obj->stolen == NULL)
280 continue;
281
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200282 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100283
284 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100285 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100286 count++;
287 }
288 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
289 if (obj->stolen == NULL)
290 continue;
291
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200292 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100293
294 total_obj_size += obj->base.size;
295 count++;
296 }
297 list_sort(NULL, &stolen, obj_rank_by_stolen);
298 seq_puts(m, "Stolen:\n");
299 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200300 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100301 seq_puts(m, " ");
302 describe_obj(m, obj);
303 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200304 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100305 }
306 mutex_unlock(&dev->struct_mutex);
307
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300308 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100309 count, total_obj_size, total_gtt_size);
310 return 0;
311}
312
Chris Wilson6299f992010-11-24 12:23:44 +0000313#define count_objects(list, member) do { \
314 list_for_each_entry(obj, list, member) { \
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100315 size += i915_gem_obj_total_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000316 ++count; \
317 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700318 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000319 ++mappable_count; \
320 } \
321 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400322} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000323
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100324struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000325 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300326 unsigned long count;
327 u64 total, unbound;
328 u64 global, shared;
329 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100330};
331
332static int per_file_stats(int id, void *ptr, void *data)
333{
334 struct drm_i915_gem_object *obj = ptr;
335 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000336 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100337
338 stats->count++;
339 stats->total += obj->base.size;
340
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000341 if (obj->base.name || obj->base.dma_buf)
342 stats->shared += obj->base.size;
343
Chris Wilson6313c202014-03-19 13:45:45 +0000344 if (USES_FULL_PPGTT(obj->base.dev)) {
345 list_for_each_entry(vma, &obj->vma_list, vma_link) {
346 struct i915_hw_ppgtt *ppgtt;
347
348 if (!drm_mm_node_allocated(&vma->node))
349 continue;
350
351 if (i915_is_ggtt(vma->vm)) {
352 stats->global += obj->base.size;
353 continue;
354 }
355
356 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
Daniel Vetter4d884702014-08-06 15:04:47 +0200357 if (ppgtt->file_priv != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000358 continue;
359
John Harrison41c52412014-11-24 18:49:43 +0000360 if (obj->active) /* XXX per-vma statistic */
Chris Wilson6313c202014-03-19 13:45:45 +0000361 stats->active += obj->base.size;
362 else
363 stats->inactive += obj->base.size;
364
365 return 0;
366 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100367 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000368 if (i915_gem_obj_ggtt_bound(obj)) {
369 stats->global += obj->base.size;
John Harrison41c52412014-11-24 18:49:43 +0000370 if (obj->active)
Chris Wilson6313c202014-03-19 13:45:45 +0000371 stats->active += obj->base.size;
372 else
373 stats->inactive += obj->base.size;
374 return 0;
375 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100376 }
377
Chris Wilson6313c202014-03-19 13:45:45 +0000378 if (!list_empty(&obj->global_list))
379 stats->unbound += obj->base.size;
380
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100381 return 0;
382}
383
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100384#define print_file_stats(m, name, stats) do { \
385 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300386 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100387 name, \
388 stats.count, \
389 stats.total, \
390 stats.active, \
391 stats.inactive, \
392 stats.global, \
393 stats.shared, \
394 stats.unbound); \
395} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800396
397static void print_batch_pool_stats(struct seq_file *m,
398 struct drm_i915_private *dev_priv)
399{
400 struct drm_i915_gem_object *obj;
401 struct file_stats stats;
Chris Wilson06fbca72015-04-07 16:20:36 +0100402 struct intel_engine_cs *ring;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100403 int i, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800404
405 memset(&stats, 0, sizeof(stats));
406
Chris Wilson06fbca72015-04-07 16:20:36 +0100407 for_each_ring(ring, dev_priv, i) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100408 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
409 list_for_each_entry(obj,
410 &ring->batch_pool.cache_list[j],
411 batch_pool_link)
412 per_file_stats(0, obj, &stats);
413 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100414 }
Brad Volkin493018d2014-12-11 12:13:08 -0800415
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100416 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800417}
418
Ben Widawskyca191b12013-07-31 17:00:14 -0700419#define count_vmas(list, member) do { \
420 list_for_each_entry(vma, list, member) { \
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100421 size += i915_gem_obj_total_ggtt_size(vma->obj); \
Ben Widawskyca191b12013-07-31 17:00:14 -0700422 ++count; \
423 if (vma->obj->map_and_fenceable) { \
424 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
425 ++mappable_count; \
426 } \
427 } \
428} while (0)
429
430static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100431{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100432 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100433 struct drm_device *dev = node->minor->dev;
434 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200435 u32 count, mappable_count, purgeable_count;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300436 u64 size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000437 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700438 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100439 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700440 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100441 int ret;
442
443 ret = mutex_lock_interruptible(&dev->struct_mutex);
444 if (ret)
445 return ret;
446
Chris Wilson6299f992010-11-24 12:23:44 +0000447 seq_printf(m, "%u objects, %zu bytes\n",
448 dev_priv->mm.object_count,
449 dev_priv->mm.object_memory);
450
451 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700452 count_objects(&dev_priv->mm.bound_list, global_list);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300453 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000454 count, mappable_count, size, mappable_size);
455
456 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700457 count_vmas(&vm->active_list, mm_list);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300458 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000459 count, mappable_count, size, mappable_size);
460
461 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700462 count_vmas(&vm->inactive_list, mm_list);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300463 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000464 count, mappable_count, size, mappable_size);
465
Chris Wilsonb7abb712012-08-20 11:33:30 +0200466 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700467 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200468 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200469 if (obj->madv == I915_MADV_DONTNEED)
470 purgeable_size += obj->base.size, ++purgeable_count;
471 }
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300472 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
Chris Wilson6c085a72012-08-20 11:40:46 +0200473
Chris Wilson6299f992010-11-24 12:23:44 +0000474 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700475 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000476 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700477 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000478 ++count;
479 }
Chris Wilson30154652015-04-07 17:28:24 +0100480 if (obj->pin_display) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700481 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000482 ++mappable_count;
483 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200484 if (obj->madv == I915_MADV_DONTNEED) {
485 purgeable_size += obj->base.size;
486 ++purgeable_count;
487 }
Chris Wilson6299f992010-11-24 12:23:44 +0000488 }
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300489 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200490 purgeable_count, purgeable_size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300491 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000492 mappable_count, mappable_size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300493 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000494 count, size);
495
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300496 seq_printf(m, "%llu [%llu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700497 dev_priv->gtt.base.total,
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300498 (u64)dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100499
Damien Lespiau267f0c92013-06-24 22:59:48 +0100500 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800501 print_batch_pool_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100502 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
503 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900504 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100505
506 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000507 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100508 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100509 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100510 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900511 /*
512 * Although we have a valid reference on file->pid, that does
513 * not guarantee that the task_struct who called get_pid() is
514 * still alive (e.g. get_pid(current) => fork() => exit()).
515 * Therefore, we need to protect this ->comm access using RCU.
516 */
517 rcu_read_lock();
518 task = pid_task(file->pid, PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800519 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900520 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100521 }
522
Chris Wilson73aa8082010-09-30 11:46:12 +0100523 mutex_unlock(&dev->struct_mutex);
524
525 return 0;
526}
527
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100528static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000529{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100530 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000531 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100532 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000533 struct drm_i915_private *dev_priv = dev->dev_private;
534 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300535 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000536 int count, ret;
537
538 ret = mutex_lock_interruptible(&dev->struct_mutex);
539 if (ret)
540 return ret;
541
542 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700543 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800544 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100545 continue;
546
Damien Lespiau267f0c92013-06-24 22:59:48 +0100547 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000548 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100549 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000550 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100551 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000552 count++;
553 }
554
555 mutex_unlock(&dev->struct_mutex);
556
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300557 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000558 count, total_obj_size, total_gtt_size);
559
560 return 0;
561}
562
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100563static int i915_gem_pageflip_info(struct seq_file *m, void *data)
564{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100565 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100566 struct drm_device *dev = node->minor->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100567 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100568 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200569 int ret;
570
571 ret = mutex_lock_interruptible(&dev->struct_mutex);
572 if (ret)
573 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100574
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100575 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800576 const char pipe = pipe_name(crtc->pipe);
577 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100578 struct intel_unpin_work *work;
579
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200580 spin_lock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100581 work = crtc->unpin_work;
582 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800583 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100584 pipe, plane);
585 } else {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100586 u32 addr;
587
Chris Wilsone7d841c2012-12-03 11:36:30 +0000588 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800589 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100590 pipe, plane);
591 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800592 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100593 pipe, plane);
594 }
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100595 if (work->flip_queued_req) {
596 struct intel_engine_cs *ring =
597 i915_gem_request_get_ring(work->flip_queued_req);
598
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200599 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100600 ring->name,
John Harrisonf06cc1b2014-11-24 18:49:37 +0000601 i915_gem_request_get_seqno(work->flip_queued_req),
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100602 dev_priv->next_seqno,
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100603 ring->get_seqno(ring, true),
John Harrison1b5a4332014-11-24 18:49:42 +0000604 i915_gem_request_completed(work->flip_queued_req, true));
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100605 } else
606 seq_printf(m, "Flip not associated with any ring\n");
607 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
608 work->flip_queued_vblank,
609 work->flip_ready_vblank,
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100610 drm_crtc_vblank_count(&crtc->base));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100611 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100612 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100613 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100614 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000615 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100616
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100617 if (INTEL_INFO(dev)->gen >= 4)
618 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
619 else
620 addr = I915_READ(DSPADDR(crtc->plane));
621 seq_printf(m, "Current scanout address 0x%08x\n", addr);
622
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100623 if (work->pending_flip_obj) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100624 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
625 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100626 }
627 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200628 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100629 }
630
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200631 mutex_unlock(&dev->struct_mutex);
632
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100633 return 0;
634}
635
Brad Volkin493018d2014-12-11 12:13:08 -0800636static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
637{
638 struct drm_info_node *node = m->private;
639 struct drm_device *dev = node->minor->dev;
640 struct drm_i915_private *dev_priv = dev->dev_private;
641 struct drm_i915_gem_object *obj;
Chris Wilson06fbca72015-04-07 16:20:36 +0100642 struct intel_engine_cs *ring;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100643 int total = 0;
644 int ret, i, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800645
646 ret = mutex_lock_interruptible(&dev->struct_mutex);
647 if (ret)
648 return ret;
649
Chris Wilson06fbca72015-04-07 16:20:36 +0100650 for_each_ring(ring, dev_priv, i) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100651 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
652 int count;
653
654 count = 0;
655 list_for_each_entry(obj,
656 &ring->batch_pool.cache_list[j],
657 batch_pool_link)
658 count++;
659 seq_printf(m, "%s cache[%d]: %d objects\n",
660 ring->name, j, count);
661
662 list_for_each_entry(obj,
663 &ring->batch_pool.cache_list[j],
664 batch_pool_link) {
665 seq_puts(m, " ");
666 describe_obj(m, obj);
667 seq_putc(m, '\n');
668 }
669
670 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100671 }
Brad Volkin493018d2014-12-11 12:13:08 -0800672 }
673
Chris Wilson8d9d5742015-04-07 16:20:38 +0100674 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800675
676 mutex_unlock(&dev->struct_mutex);
677
678 return 0;
679}
680
Ben Gamari20172632009-02-17 20:08:50 -0500681static int i915_gem_request_info(struct seq_file *m, void *data)
682{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100683 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500684 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300685 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100686 struct intel_engine_cs *ring;
Daniel Vettereed29a52015-05-21 14:21:25 +0200687 struct drm_i915_gem_request *req;
Chris Wilson2d1070b2015-04-01 10:36:56 +0100688 int ret, any, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100689
690 ret = mutex_lock_interruptible(&dev->struct_mutex);
691 if (ret)
692 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500693
Chris Wilson2d1070b2015-04-01 10:36:56 +0100694 any = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100695 for_each_ring(ring, dev_priv, i) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100696 int count;
697
698 count = 0;
Daniel Vettereed29a52015-05-21 14:21:25 +0200699 list_for_each_entry(req, &ring->request_list, list)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100700 count++;
701 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100702 continue;
703
Chris Wilson2d1070b2015-04-01 10:36:56 +0100704 seq_printf(m, "%s requests: %d\n", ring->name, count);
Daniel Vettereed29a52015-05-21 14:21:25 +0200705 list_for_each_entry(req, &ring->request_list, list) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100706 struct task_struct *task;
707
708 rcu_read_lock();
709 task = NULL;
Daniel Vettereed29a52015-05-21 14:21:25 +0200710 if (req->pid)
711 task = pid_task(req->pid, PIDTYPE_PID);
Chris Wilson2d1070b2015-04-01 10:36:56 +0100712 seq_printf(m, " %x @ %d: %s [%d]\n",
Daniel Vettereed29a52015-05-21 14:21:25 +0200713 req->seqno,
714 (int) (jiffies - req->emitted_jiffies),
Chris Wilson2d1070b2015-04-01 10:36:56 +0100715 task ? task->comm : "<unknown>",
716 task ? task->pid : -1);
717 rcu_read_unlock();
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100718 }
Chris Wilson2d1070b2015-04-01 10:36:56 +0100719
720 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500721 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100722 mutex_unlock(&dev->struct_mutex);
723
Chris Wilson2d1070b2015-04-01 10:36:56 +0100724 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100725 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100726
Ben Gamari20172632009-02-17 20:08:50 -0500727 return 0;
728}
729
Chris Wilsonb2223492010-10-27 15:27:33 +0100730static void i915_ring_seqno_info(struct seq_file *m,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100731 struct intel_engine_cs *ring)
Chris Wilsonb2223492010-10-27 15:27:33 +0100732{
733 if (ring->get_seqno) {
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200734 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100735 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100736 }
737}
738
Ben Gamari20172632009-02-17 20:08:50 -0500739static int i915_gem_seqno_info(struct seq_file *m, void *data)
740{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100741 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500742 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300743 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100744 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000745 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100746
747 ret = mutex_lock_interruptible(&dev->struct_mutex);
748 if (ret)
749 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200750 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500751
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100752 for_each_ring(ring, dev_priv, i)
753 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100754
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200755 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100756 mutex_unlock(&dev->struct_mutex);
757
Ben Gamari20172632009-02-17 20:08:50 -0500758 return 0;
759}
760
761
762static int i915_interrupt_info(struct seq_file *m, void *data)
763{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100764 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500765 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300766 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100767 struct intel_engine_cs *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800768 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100769
770 ret = mutex_lock_interruptible(&dev->struct_mutex);
771 if (ret)
772 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200773 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500774
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300775 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300776 seq_printf(m, "Master Interrupt Control:\t%08x\n",
777 I915_READ(GEN8_MASTER_IRQ));
778
779 seq_printf(m, "Display IER:\t%08x\n",
780 I915_READ(VLV_IER));
781 seq_printf(m, "Display IIR:\t%08x\n",
782 I915_READ(VLV_IIR));
783 seq_printf(m, "Display IIR_RW:\t%08x\n",
784 I915_READ(VLV_IIR_RW));
785 seq_printf(m, "Display IMR:\t%08x\n",
786 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100787 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300788 seq_printf(m, "Pipe %c stat:\t%08x\n",
789 pipe_name(pipe),
790 I915_READ(PIPESTAT(pipe)));
791
792 seq_printf(m, "Port hotplug:\t%08x\n",
793 I915_READ(PORT_HOTPLUG_EN));
794 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
795 I915_READ(VLV_DPFLIPSTAT));
796 seq_printf(m, "DPINVGTT:\t%08x\n",
797 I915_READ(DPINVGTT));
798
799 for (i = 0; i < 4; i++) {
800 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
801 i, I915_READ(GEN8_GT_IMR(i)));
802 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
803 i, I915_READ(GEN8_GT_IIR(i)));
804 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
805 i, I915_READ(GEN8_GT_IER(i)));
806 }
807
808 seq_printf(m, "PCU interrupt mask:\t%08x\n",
809 I915_READ(GEN8_PCU_IMR));
810 seq_printf(m, "PCU interrupt identity:\t%08x\n",
811 I915_READ(GEN8_PCU_IIR));
812 seq_printf(m, "PCU interrupt enable:\t%08x\n",
813 I915_READ(GEN8_PCU_IER));
814 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700815 seq_printf(m, "Master Interrupt Control:\t%08x\n",
816 I915_READ(GEN8_MASTER_IRQ));
817
818 for (i = 0; i < 4; i++) {
819 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
820 i, I915_READ(GEN8_GT_IMR(i)));
821 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
822 i, I915_READ(GEN8_GT_IIR(i)));
823 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
824 i, I915_READ(GEN8_GT_IER(i)));
825 }
826
Damien Lespiau055e3932014-08-18 13:49:10 +0100827 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200828 enum intel_display_power_domain power_domain;
829
830 power_domain = POWER_DOMAIN_PIPE(pipe);
831 if (!intel_display_power_get_if_enabled(dev_priv,
832 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300833 seq_printf(m, "Pipe %c power disabled\n",
834 pipe_name(pipe));
835 continue;
836 }
Ben Widawskya123f152013-11-02 21:07:10 -0700837 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000838 pipe_name(pipe),
839 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700840 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000841 pipe_name(pipe),
842 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700843 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000844 pipe_name(pipe),
845 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200846
847 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700848 }
849
850 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
851 I915_READ(GEN8_DE_PORT_IMR));
852 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
853 I915_READ(GEN8_DE_PORT_IIR));
854 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
855 I915_READ(GEN8_DE_PORT_IER));
856
857 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
858 I915_READ(GEN8_DE_MISC_IMR));
859 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
860 I915_READ(GEN8_DE_MISC_IIR));
861 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
862 I915_READ(GEN8_DE_MISC_IER));
863
864 seq_printf(m, "PCU interrupt mask:\t%08x\n",
865 I915_READ(GEN8_PCU_IMR));
866 seq_printf(m, "PCU interrupt identity:\t%08x\n",
867 I915_READ(GEN8_PCU_IIR));
868 seq_printf(m, "PCU interrupt enable:\t%08x\n",
869 I915_READ(GEN8_PCU_IER));
870 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700871 seq_printf(m, "Display IER:\t%08x\n",
872 I915_READ(VLV_IER));
873 seq_printf(m, "Display IIR:\t%08x\n",
874 I915_READ(VLV_IIR));
875 seq_printf(m, "Display IIR_RW:\t%08x\n",
876 I915_READ(VLV_IIR_RW));
877 seq_printf(m, "Display IMR:\t%08x\n",
878 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100879 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700880 seq_printf(m, "Pipe %c stat:\t%08x\n",
881 pipe_name(pipe),
882 I915_READ(PIPESTAT(pipe)));
883
884 seq_printf(m, "Master IER:\t%08x\n",
885 I915_READ(VLV_MASTER_IER));
886
887 seq_printf(m, "Render IER:\t%08x\n",
888 I915_READ(GTIER));
889 seq_printf(m, "Render IIR:\t%08x\n",
890 I915_READ(GTIIR));
891 seq_printf(m, "Render IMR:\t%08x\n",
892 I915_READ(GTIMR));
893
894 seq_printf(m, "PM IER:\t\t%08x\n",
895 I915_READ(GEN6_PMIER));
896 seq_printf(m, "PM IIR:\t\t%08x\n",
897 I915_READ(GEN6_PMIIR));
898 seq_printf(m, "PM IMR:\t\t%08x\n",
899 I915_READ(GEN6_PMIMR));
900
901 seq_printf(m, "Port hotplug:\t%08x\n",
902 I915_READ(PORT_HOTPLUG_EN));
903 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
904 I915_READ(VLV_DPFLIPSTAT));
905 seq_printf(m, "DPINVGTT:\t%08x\n",
906 I915_READ(DPINVGTT));
907
908 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800909 seq_printf(m, "Interrupt enable: %08x\n",
910 I915_READ(IER));
911 seq_printf(m, "Interrupt identity: %08x\n",
912 I915_READ(IIR));
913 seq_printf(m, "Interrupt mask: %08x\n",
914 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100915 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800916 seq_printf(m, "Pipe %c stat: %08x\n",
917 pipe_name(pipe),
918 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800919 } else {
920 seq_printf(m, "North Display Interrupt enable: %08x\n",
921 I915_READ(DEIER));
922 seq_printf(m, "North Display Interrupt identity: %08x\n",
923 I915_READ(DEIIR));
924 seq_printf(m, "North Display Interrupt mask: %08x\n",
925 I915_READ(DEIMR));
926 seq_printf(m, "South Display Interrupt enable: %08x\n",
927 I915_READ(SDEIER));
928 seq_printf(m, "South Display Interrupt identity: %08x\n",
929 I915_READ(SDEIIR));
930 seq_printf(m, "South Display Interrupt mask: %08x\n",
931 I915_READ(SDEIMR));
932 seq_printf(m, "Graphics Interrupt enable: %08x\n",
933 I915_READ(GTIER));
934 seq_printf(m, "Graphics Interrupt identity: %08x\n",
935 I915_READ(GTIIR));
936 seq_printf(m, "Graphics Interrupt mask: %08x\n",
937 I915_READ(GTIMR));
938 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100939 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700940 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100941 seq_printf(m,
942 "Graphics Interrupt mask (%s): %08x\n",
943 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000944 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100945 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000946 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200947 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100948 mutex_unlock(&dev->struct_mutex);
949
Ben Gamari20172632009-02-17 20:08:50 -0500950 return 0;
951}
952
Chris Wilsona6172a82009-02-11 14:26:38 +0000953static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
954{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100955 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000956 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300957 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100958 int i, ret;
959
960 ret = mutex_lock_interruptible(&dev->struct_mutex);
961 if (ret)
962 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000963
Chris Wilsona6172a82009-02-11 14:26:38 +0000964 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
965 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000966 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000967
Chris Wilson6c085a72012-08-20 11:40:46 +0200968 seq_printf(m, "Fence %d, pin count = %d, object = ",
969 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100970 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100971 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100972 else
Chris Wilson05394f32010-11-08 19:18:58 +0000973 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100974 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000975 }
976
Chris Wilson05394f32010-11-08 19:18:58 +0000977 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000978 return 0;
979}
980
Ben Gamari20172632009-02-17 20:08:50 -0500981static int i915_hws_info(struct seq_file *m, void *data)
982{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100983 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500984 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300985 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100986 struct intel_engine_cs *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100987 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100988 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500989
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000990 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100991 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500992 if (hws == NULL)
993 return 0;
994
995 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
996 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
997 i * 4,
998 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
999 }
1000 return 0;
1001}
1002
Daniel Vetterd5442302012-04-27 15:17:40 +02001003static ssize_t
1004i915_error_state_write(struct file *filp,
1005 const char __user *ubuf,
1006 size_t cnt,
1007 loff_t *ppos)
1008{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001009 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001010 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001011 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +02001012
1013 DRM_DEBUG_DRIVER("Resetting error state\n");
1014
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001015 ret = mutex_lock_interruptible(&dev->struct_mutex);
1016 if (ret)
1017 return ret;
1018
Daniel Vetterd5442302012-04-27 15:17:40 +02001019 i915_destroy_error_state(dev);
1020 mutex_unlock(&dev->struct_mutex);
1021
1022 return cnt;
1023}
1024
1025static int i915_error_state_open(struct inode *inode, struct file *file)
1026{
1027 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +02001028 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +02001029
1030 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1031 if (!error_priv)
1032 return -ENOMEM;
1033
1034 error_priv->dev = dev;
1035
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001036 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001037
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001038 file->private_data = error_priv;
1039
1040 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001041}
1042
1043static int i915_error_state_release(struct inode *inode, struct file *file)
1044{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001045 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001046
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001047 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001048 kfree(error_priv);
1049
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001050 return 0;
1051}
1052
1053static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1054 size_t count, loff_t *pos)
1055{
1056 struct i915_error_state_file_priv *error_priv = file->private_data;
1057 struct drm_i915_error_state_buf error_str;
1058 loff_t tmp_pos = 0;
1059 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001060 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001061
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001062 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001063 if (ret)
1064 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001065
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001066 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001067 if (ret)
1068 goto out;
1069
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001070 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1071 error_str.buf,
1072 error_str.bytes);
1073
1074 if (ret_count < 0)
1075 ret = ret_count;
1076 else
1077 *pos = error_str.start + ret_count;
1078out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001079 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001080 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001081}
1082
1083static const struct file_operations i915_error_state_fops = {
1084 .owner = THIS_MODULE,
1085 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001086 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001087 .write = i915_error_state_write,
1088 .llseek = default_llseek,
1089 .release = i915_error_state_release,
1090};
1091
Kees Cook647416f2013-03-10 14:10:06 -07001092static int
1093i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001094{
Kees Cook647416f2013-03-10 14:10:06 -07001095 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001096 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +02001097 int ret;
1098
1099 ret = mutex_lock_interruptible(&dev->struct_mutex);
1100 if (ret)
1101 return ret;
1102
Kees Cook647416f2013-03-10 14:10:06 -07001103 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +02001104 mutex_unlock(&dev->struct_mutex);
1105
Kees Cook647416f2013-03-10 14:10:06 -07001106 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001107}
1108
Kees Cook647416f2013-03-10 14:10:06 -07001109static int
1110i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001111{
Kees Cook647416f2013-03-10 14:10:06 -07001112 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001113 int ret;
1114
Mika Kuoppala40633212012-12-04 15:12:00 +02001115 ret = mutex_lock_interruptible(&dev->struct_mutex);
1116 if (ret)
1117 return ret;
1118
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001119 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001120 mutex_unlock(&dev->struct_mutex);
1121
Kees Cook647416f2013-03-10 14:10:06 -07001122 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001123}
1124
Kees Cook647416f2013-03-10 14:10:06 -07001125DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1126 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001127 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001128
Deepak Sadb4bd12014-03-31 11:30:02 +05301129static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001130{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001131 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001132 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001133 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001134 int ret = 0;
1135
1136 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001137
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001138 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1139
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001140 if (IS_GEN5(dev)) {
1141 u16 rgvswctl = I915_READ16(MEMSWCTL);
1142 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1143
1144 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1145 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1146 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1147 MEMSTAT_VID_SHIFT);
1148 seq_printf(m, "Current P-state: %d\n",
1149 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Wayne Boyer666a4532015-12-09 12:29:35 -08001150 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1151 u32 freq_sts;
1152
1153 mutex_lock(&dev_priv->rps.hw_lock);
1154 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1155 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1156 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1157
1158 seq_printf(m, "actual GPU freq: %d MHz\n",
1159 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1160
1161 seq_printf(m, "current GPU freq: %d MHz\n",
1162 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1163
1164 seq_printf(m, "max GPU freq: %d MHz\n",
1165 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1166
1167 seq_printf(m, "min GPU freq: %d MHz\n",
1168 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1169
1170 seq_printf(m, "idle GPU freq: %d MHz\n",
1171 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1172
1173 seq_printf(m,
1174 "efficient (RPe) frequency: %d MHz\n",
1175 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1176 mutex_unlock(&dev_priv->rps.hw_lock);
1177 } else if (INTEL_INFO(dev)->gen >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001178 u32 rp_state_limits;
1179 u32 gt_perf_status;
1180 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001181 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001182 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001183 u32 rpupei, rpcurup, rpprevup;
1184 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001185 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001186 int max_freq;
1187
Bob Paauwe35040562015-06-25 14:54:07 -07001188 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1189 if (IS_BROXTON(dev)) {
1190 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1191 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1192 } else {
1193 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1194 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1195 }
1196
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001197 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001198 ret = mutex_lock_interruptible(&dev->struct_mutex);
1199 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001200 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001201
Mika Kuoppala59bad942015-01-16 11:34:40 +02001202 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001203
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001204 reqf = I915_READ(GEN6_RPNSWREQ);
Akash Goel60260a52015-03-06 11:07:21 +05301205 if (IS_GEN9(dev))
1206 reqf >>= 23;
1207 else {
1208 reqf &= ~GEN6_TURBO_DISABLE;
1209 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1210 reqf >>= 24;
1211 else
1212 reqf >>= 25;
1213 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001214 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001215
Chris Wilson0d8f9492014-03-27 09:06:14 +00001216 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1217 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1218 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1219
Jesse Barnesccab5c82011-01-18 15:49:25 -08001220 rpstat = I915_READ(GEN6_RPSTAT1);
1221 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1222 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1223 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1224 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1225 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1226 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Akash Goel60260a52015-03-06 11:07:21 +05301227 if (IS_GEN9(dev))
1228 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1229 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001230 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1231 else
1232 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001233 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001234
Mika Kuoppala59bad942015-01-16 11:34:40 +02001235 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001236 mutex_unlock(&dev->struct_mutex);
1237
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001238 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1239 pm_ier = I915_READ(GEN6_PMIER);
1240 pm_imr = I915_READ(GEN6_PMIMR);
1241 pm_isr = I915_READ(GEN6_PMISR);
1242 pm_iir = I915_READ(GEN6_PMIIR);
1243 pm_mask = I915_READ(GEN6_PMINTRMSK);
1244 } else {
1245 pm_ier = I915_READ(GEN8_GT_IER(2));
1246 pm_imr = I915_READ(GEN8_GT_IMR(2));
1247 pm_isr = I915_READ(GEN8_GT_ISR(2));
1248 pm_iir = I915_READ(GEN8_GT_IIR(2));
1249 pm_mask = I915_READ(GEN6_PMINTRMSK);
1250 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001251 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001252 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001253 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001254 seq_printf(m, "Render p-state ratio: %d\n",
Akash Goel60260a52015-03-06 11:07:21 +05301255 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001256 seq_printf(m, "Render p-state VID: %d\n",
1257 gt_perf_status & 0xff);
1258 seq_printf(m, "Render p-state limit: %d\n",
1259 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001260 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1261 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1262 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1263 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001264 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001265 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001266 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1267 GEN6_CURICONT_MASK);
1268 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1269 GEN6_CURBSYTAVG_MASK);
1270 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1271 GEN6_CURBSYTAVG_MASK);
Chris Wilsond86ed342015-04-27 13:41:19 +01001272 seq_printf(m, "Up threshold: %d%%\n",
1273 dev_priv->rps.up_threshold);
1274
Jesse Barnesccab5c82011-01-18 15:49:25 -08001275 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1276 GEN6_CURIAVG_MASK);
1277 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1278 GEN6_CURBSYTAVG_MASK);
1279 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1280 GEN6_CURBSYTAVG_MASK);
Chris Wilsond86ed342015-04-27 13:41:19 +01001281 seq_printf(m, "Down threshold: %d%%\n",
1282 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001283
Bob Paauwe35040562015-06-25 14:54:07 -07001284 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1285 rp_state_cap >> 16) & 0xff;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001286 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1287 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001288 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001289 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001290
1291 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001292 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1293 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001294 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001295 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001296
Bob Paauwe35040562015-06-25 14:54:07 -07001297 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1298 rp_state_cap >> 0) & 0xff;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001299 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1300 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001301 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001302 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001303 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001304 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001305
Chris Wilsond86ed342015-04-27 13:41:19 +01001306 seq_printf(m, "Current freq: %d MHz\n",
1307 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1308 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001309 seq_printf(m, "Idle freq: %d MHz\n",
1310 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001311 seq_printf(m, "Min freq: %d MHz\n",
1312 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1313 seq_printf(m, "Max freq: %d MHz\n",
1314 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1315 seq_printf(m,
1316 "efficient (RPe) frequency: %d MHz\n",
1317 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001318 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001319 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001320 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001321
Mika Kahola1170f282015-09-25 14:00:32 +03001322 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1323 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1324 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1325
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001326out:
1327 intel_runtime_pm_put(dev_priv);
1328 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001329}
1330
Chris Wilsonf6544492015-01-26 18:03:04 +02001331static int i915_hangcheck_info(struct seq_file *m, void *unused)
1332{
1333 struct drm_info_node *node = m->private;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001334 struct drm_device *dev = node->minor->dev;
1335 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf6544492015-01-26 18:03:04 +02001336 struct intel_engine_cs *ring;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001337 u64 acthd[I915_NUM_RINGS];
1338 u32 seqno[I915_NUM_RINGS];
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001339 u32 instdone[I915_NUM_INSTDONE_REG];
1340 int i, j;
Chris Wilsonf6544492015-01-26 18:03:04 +02001341
1342 if (!i915.enable_hangcheck) {
1343 seq_printf(m, "Hangcheck disabled\n");
1344 return 0;
1345 }
1346
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001347 intel_runtime_pm_get(dev_priv);
1348
1349 for_each_ring(ring, dev_priv, i) {
1350 seqno[i] = ring->get_seqno(ring, false);
1351 acthd[i] = intel_ring_get_active_head(ring);
1352 }
1353
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001354 i915_get_extra_instdone(dev, instdone);
1355
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001356 intel_runtime_pm_put(dev_priv);
1357
Chris Wilsonf6544492015-01-26 18:03:04 +02001358 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1359 seq_printf(m, "Hangcheck active, fires in %dms\n",
1360 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1361 jiffies));
1362 } else
1363 seq_printf(m, "Hangcheck inactive\n");
1364
1365 for_each_ring(ring, dev_priv, i) {
1366 seq_printf(m, "%s:\n", ring->name);
1367 seq_printf(m, "\tseqno = %x [current %x]\n",
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001368 ring->hangcheck.seqno, seqno[i]);
Chris Wilsonf6544492015-01-26 18:03:04 +02001369 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1370 (long long)ring->hangcheck.acthd,
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001371 (long long)acthd[i]);
Chris Wilsonf6544492015-01-26 18:03:04 +02001372 seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
1373 (long long)ring->hangcheck.max_acthd);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001374 seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
1375 seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001376
1377 if (ring->id == RCS) {
1378 seq_puts(m, "\tinstdone read =");
1379
1380 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1381 seq_printf(m, " 0x%08x", instdone[j]);
1382
1383 seq_puts(m, "\n\tinstdone accu =");
1384
1385 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1386 seq_printf(m, " 0x%08x",
1387 ring->hangcheck.instdone[j]);
1388
1389 seq_puts(m, "\n");
1390 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001391 }
1392
1393 return 0;
1394}
1395
Ben Widawsky4d855292011-12-12 19:34:16 -08001396static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001397{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001398 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001399 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001400 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001401 u32 rgvmodectl, rstdbyctl;
1402 u16 crstandvid;
1403 int ret;
1404
1405 ret = mutex_lock_interruptible(&dev->struct_mutex);
1406 if (ret)
1407 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001408 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001409
1410 rgvmodectl = I915_READ(MEMMODECTL);
1411 rstdbyctl = I915_READ(RSTDBYCTL);
1412 crstandvid = I915_READ16(CRSTANDVID);
1413
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001414 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001415 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001416
Jani Nikula742f4912015-09-03 11:16:09 +03001417 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001418 seq_printf(m, "Boost freq: %d\n",
1419 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1420 MEMMODE_BOOST_FREQ_SHIFT);
1421 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001422 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001423 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001424 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001425 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001426 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001427 seq_printf(m, "Starting frequency: P%d\n",
1428 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001429 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001430 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001431 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1432 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1433 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1434 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001435 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001436 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001437 switch (rstdbyctl & RSX_STATUS_MASK) {
1438 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001439 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001440 break;
1441 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001442 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001443 break;
1444 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001445 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001446 break;
1447 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001448 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001449 break;
1450 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001451 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001452 break;
1453 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001454 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001455 break;
1456 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001457 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001458 break;
1459 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001460
1461 return 0;
1462}
1463
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001464static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001465{
1466 struct drm_info_node *node = m->private;
1467 struct drm_device *dev = node->minor->dev;
1468 struct drm_i915_private *dev_priv = dev->dev_private;
1469 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001470 int i;
1471
1472 spin_lock_irq(&dev_priv->uncore.lock);
1473 for_each_fw_domain(fw_domain, dev_priv, i) {
1474 seq_printf(m, "%s.wake_count = %u\n",
Mika Kuoppala05a2fb12015-01-19 16:20:43 +02001475 intel_uncore_forcewake_domain_to_str(i),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001476 fw_domain->wake_count);
1477 }
1478 spin_unlock_irq(&dev_priv->uncore.lock);
1479
1480 return 0;
1481}
1482
Deepak S669ab5a2014-01-10 15:18:26 +05301483static int vlv_drpc_info(struct seq_file *m)
1484{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001485 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301486 struct drm_device *dev = node->minor->dev;
1487 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001488 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301489
Imre Deakd46c0512014-04-14 20:24:27 +03001490 intel_runtime_pm_get(dev_priv);
1491
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001492 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301493 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1494 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1495
Imre Deakd46c0512014-04-14 20:24:27 +03001496 intel_runtime_pm_put(dev_priv);
1497
Deepak S669ab5a2014-01-10 15:18:26 +05301498 seq_printf(m, "Video Turbo Mode: %s\n",
1499 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1500 seq_printf(m, "Turbo enabled: %s\n",
1501 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1502 seq_printf(m, "HW control enabled: %s\n",
1503 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1504 seq_printf(m, "SW control enabled: %s\n",
1505 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1506 GEN6_RP_MEDIA_SW_MODE));
1507 seq_printf(m, "RC6 Enabled: %s\n",
1508 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1509 GEN6_RC_CTL_EI_MODE(1))));
1510 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001511 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301512 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001513 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301514
Imre Deak9cc19be2014-04-14 20:24:24 +03001515 seq_printf(m, "Render RC6 residency since boot: %u\n",
1516 I915_READ(VLV_GT_RENDER_RC6));
1517 seq_printf(m, "Media RC6 residency since boot: %u\n",
1518 I915_READ(VLV_GT_MEDIA_RC6));
1519
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001520 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301521}
1522
Ben Widawsky4d855292011-12-12 19:34:16 -08001523static int gen6_drpc_info(struct seq_file *m)
1524{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001525 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001526 struct drm_device *dev = node->minor->dev;
1527 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001528 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001529 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001530 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001531
1532 ret = mutex_lock_interruptible(&dev->struct_mutex);
1533 if (ret)
1534 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001535 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001536
Chris Wilson907b28c2013-07-19 20:36:52 +01001537 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001538 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001539 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001540
1541 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001542 seq_puts(m, "RC information inaccurate because somebody "
1543 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001544 } else {
1545 /* NB: we cannot use forcewake, else we read the wrong values */
1546 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1547 udelay(10);
1548 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1549 }
1550
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001551 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001552 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001553
1554 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1555 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1556 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001557 mutex_lock(&dev_priv->rps.hw_lock);
1558 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1559 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001560
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001561 intel_runtime_pm_put(dev_priv);
1562
Ben Widawsky4d855292011-12-12 19:34:16 -08001563 seq_printf(m, "Video Turbo Mode: %s\n",
1564 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1565 seq_printf(m, "HW control enabled: %s\n",
1566 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1567 seq_printf(m, "SW control enabled: %s\n",
1568 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1569 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001570 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001571 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1572 seq_printf(m, "RC6 Enabled: %s\n",
1573 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1574 seq_printf(m, "Deep RC6 Enabled: %s\n",
1575 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1576 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1577 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001578 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001579 switch (gt_core_status & GEN6_RCn_MASK) {
1580 case GEN6_RC0:
1581 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001582 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001583 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001584 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001585 break;
1586 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001587 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001588 break;
1589 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001590 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001591 break;
1592 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001593 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001594 break;
1595 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001596 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001597 break;
1598 }
1599
1600 seq_printf(m, "Core Power Down: %s\n",
1601 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001602
1603 /* Not exactly sure what this is */
1604 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1605 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1606 seq_printf(m, "RC6 residency since boot: %u\n",
1607 I915_READ(GEN6_GT_GFX_RC6));
1608 seq_printf(m, "RC6+ residency since boot: %u\n",
1609 I915_READ(GEN6_GT_GFX_RC6p));
1610 seq_printf(m, "RC6++ residency since boot: %u\n",
1611 I915_READ(GEN6_GT_GFX_RC6pp));
1612
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001613 seq_printf(m, "RC6 voltage: %dmV\n",
1614 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1615 seq_printf(m, "RC6+ voltage: %dmV\n",
1616 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1617 seq_printf(m, "RC6++ voltage: %dmV\n",
1618 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001619 return 0;
1620}
1621
1622static int i915_drpc_info(struct seq_file *m, void *unused)
1623{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001624 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001625 struct drm_device *dev = node->minor->dev;
1626
Wayne Boyer666a4532015-12-09 12:29:35 -08001627 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Deepak S669ab5a2014-01-10 15:18:26 +05301628 return vlv_drpc_info(m);
Vedang Patelac66cf42014-08-26 10:42:51 -07001629 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001630 return gen6_drpc_info(m);
1631 else
1632 return ironlake_drpc_info(m);
1633}
1634
Daniel Vetter9a851782015-06-18 10:30:22 +02001635static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1636{
1637 struct drm_info_node *node = m->private;
1638 struct drm_device *dev = node->minor->dev;
1639 struct drm_i915_private *dev_priv = dev->dev_private;
1640
1641 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1642 dev_priv->fb_tracking.busy_bits);
1643
1644 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1645 dev_priv->fb_tracking.flip_bits);
1646
1647 return 0;
1648}
1649
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001650static int i915_fbc_status(struct seq_file *m, void *unused)
1651{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001652 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001653 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001654 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001655
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001656 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001657 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001658 return 0;
1659 }
1660
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001661 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001662 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001663
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001664 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001665 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001666 else
1667 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001668 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001669
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001670 if (INTEL_INFO(dev_priv)->gen >= 7)
1671 seq_printf(m, "Compressing: %s\n",
1672 yesno(I915_READ(FBC_STATUS2) &
1673 FBC_COMPRESSION_MASK));
1674
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001675 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001676 intel_runtime_pm_put(dev_priv);
1677
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001678 return 0;
1679}
1680
Rodrigo Vivida46f932014-08-01 02:04:45 -07001681static int i915_fbc_fc_get(void *data, u64 *val)
1682{
1683 struct drm_device *dev = data;
1684 struct drm_i915_private *dev_priv = dev->dev_private;
1685
1686 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1687 return -ENODEV;
1688
Rodrigo Vivida46f932014-08-01 02:04:45 -07001689 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001690
1691 return 0;
1692}
1693
1694static int i915_fbc_fc_set(void *data, u64 val)
1695{
1696 struct drm_device *dev = data;
1697 struct drm_i915_private *dev_priv = dev->dev_private;
1698 u32 reg;
1699
1700 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1701 return -ENODEV;
1702
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001703 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001704
1705 reg = I915_READ(ILK_DPFC_CONTROL);
1706 dev_priv->fbc.false_color = val;
1707
1708 I915_WRITE(ILK_DPFC_CONTROL, val ?
1709 (reg | FBC_CTL_FALSE_COLOR) :
1710 (reg & ~FBC_CTL_FALSE_COLOR));
1711
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001712 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001713 return 0;
1714}
1715
1716DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1717 i915_fbc_fc_get, i915_fbc_fc_set,
1718 "%llu\n");
1719
Paulo Zanoni92d44622013-05-31 16:33:24 -03001720static int i915_ips_status(struct seq_file *m, void *unused)
1721{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001722 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001723 struct drm_device *dev = node->minor->dev;
1724 struct drm_i915_private *dev_priv = dev->dev_private;
1725
Damien Lespiauf5adf942013-06-24 18:29:34 +01001726 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001727 seq_puts(m, "not supported\n");
1728 return 0;
1729 }
1730
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001731 intel_runtime_pm_get(dev_priv);
1732
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001733 seq_printf(m, "Enabled by kernel parameter: %s\n",
1734 yesno(i915.enable_ips));
1735
1736 if (INTEL_INFO(dev)->gen >= 8) {
1737 seq_puts(m, "Currently: unknown\n");
1738 } else {
1739 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1740 seq_puts(m, "Currently: enabled\n");
1741 else
1742 seq_puts(m, "Currently: disabled\n");
1743 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001744
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001745 intel_runtime_pm_put(dev_priv);
1746
Paulo Zanoni92d44622013-05-31 16:33:24 -03001747 return 0;
1748}
1749
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001750static int i915_sr_status(struct seq_file *m, void *unused)
1751{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001752 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001753 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001754 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001755 bool sr_enabled = false;
1756
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001757 intel_runtime_pm_get(dev_priv);
1758
Yuanhan Liu13982612010-12-15 15:42:31 +08001759 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001760 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001761 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1762 IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001763 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1764 else if (IS_I915GM(dev))
1765 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1766 else if (IS_PINEVIEW(dev))
1767 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
Wayne Boyer666a4532015-12-09 12:29:35 -08001768 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001769 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001770
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001771 intel_runtime_pm_put(dev_priv);
1772
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001773 seq_printf(m, "self-refresh: %s\n",
1774 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001775
1776 return 0;
1777}
1778
Jesse Barnes7648fa92010-05-20 14:28:11 -07001779static int i915_emon_status(struct seq_file *m, void *unused)
1780{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001781 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001782 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001783 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001784 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001785 int ret;
1786
Chris Wilson582be6b2012-04-30 19:35:02 +01001787 if (!IS_GEN5(dev))
1788 return -ENODEV;
1789
Chris Wilsonde227ef2010-07-03 07:58:38 +01001790 ret = mutex_lock_interruptible(&dev->struct_mutex);
1791 if (ret)
1792 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001793
1794 temp = i915_mch_val(dev_priv);
1795 chipset = i915_chipset_val(dev_priv);
1796 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001797 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001798
1799 seq_printf(m, "GMCH temp: %ld\n", temp);
1800 seq_printf(m, "Chipset power: %ld\n", chipset);
1801 seq_printf(m, "GFX power: %ld\n", gfx);
1802 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1803
1804 return 0;
1805}
1806
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001807static int i915_ring_freq_table(struct seq_file *m, void *unused)
1808{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001809 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001810 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001811 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001812 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001813 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301814 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001815
Akash Goel97d33082015-06-29 14:50:23 +05301816 if (!HAS_CORE_RING_FREQ(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001817 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001818 return 0;
1819 }
1820
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001821 intel_runtime_pm_get(dev_priv);
1822
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001823 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1824
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001825 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001826 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001827 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001828
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001829 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301830 /* Convert GT frequency to 50 HZ units */
1831 min_gpu_freq =
1832 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1833 max_gpu_freq =
1834 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1835 } else {
1836 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1837 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1838 }
1839
Damien Lespiau267f0c92013-06-24 22:59:48 +01001840 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001841
Akash Goelf936ec32015-06-29 14:50:22 +05301842 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001843 ia_freq = gpu_freq;
1844 sandybridge_pcode_read(dev_priv,
1845 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1846 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001847 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301848 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001849 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1850 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001851 ((ia_freq >> 0) & 0xff) * 100,
1852 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001853 }
1854
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001855 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001856
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001857out:
1858 intel_runtime_pm_put(dev_priv);
1859 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001860}
1861
Chris Wilson44834a62010-08-19 16:09:23 +01001862static int i915_opregion(struct seq_file *m, void *unused)
1863{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001864 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001865 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001866 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001867 struct intel_opregion *opregion = &dev_priv->opregion;
1868 int ret;
1869
1870 ret = mutex_lock_interruptible(&dev->struct_mutex);
1871 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001872 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001873
Jani Nikula2455a8e2015-12-14 12:50:53 +02001874 if (opregion->header)
1875 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001876
1877 mutex_unlock(&dev->struct_mutex);
1878
Daniel Vetter0d38f002012-04-21 22:49:10 +02001879out:
Chris Wilson44834a62010-08-19 16:09:23 +01001880 return 0;
1881}
1882
Jani Nikulaada8f952015-12-15 13:17:12 +02001883static int i915_vbt(struct seq_file *m, void *unused)
1884{
1885 struct drm_info_node *node = m->private;
1886 struct drm_device *dev = node->minor->dev;
1887 struct drm_i915_private *dev_priv = dev->dev_private;
1888 struct intel_opregion *opregion = &dev_priv->opregion;
1889
1890 if (opregion->vbt)
1891 seq_write(m, opregion->vbt, opregion->vbt_size);
1892
1893 return 0;
1894}
1895
Chris Wilson37811fc2010-08-25 22:45:57 +01001896static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1897{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001898 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001899 struct drm_device *dev = node->minor->dev;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301900 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001901 struct drm_framebuffer *drm_fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001902
Daniel Vetter06957262015-08-10 13:34:08 +02001903#ifdef CONFIG_DRM_FBDEV_EMULATION
Namrta Salonieb13b8402015-11-27 13:43:11 +05301904 if (to_i915(dev)->fbdev) {
1905 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001906
Namrta Salonieb13b8402015-11-27 13:43:11 +05301907 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1908 fbdev_fb->base.width,
1909 fbdev_fb->base.height,
1910 fbdev_fb->base.depth,
1911 fbdev_fb->base.bits_per_pixel,
1912 fbdev_fb->base.modifier[0],
1913 atomic_read(&fbdev_fb->base.refcount.refcount));
1914 describe_obj(m, fbdev_fb->obj);
1915 seq_putc(m, '\n');
1916 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001917#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001918
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001919 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001920 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301921 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1922 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001923 continue;
1924
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001925 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001926 fb->base.width,
1927 fb->base.height,
1928 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001929 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001930 fb->base.modifier[0],
Daniel Vetter623f9782012-12-11 16:21:38 +01001931 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001932 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001933 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001934 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001935 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001936
1937 return 0;
1938}
1939
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001940static void describe_ctx_ringbuf(struct seq_file *m,
1941 struct intel_ringbuffer *ringbuf)
1942{
1943 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1944 ringbuf->space, ringbuf->head, ringbuf->tail,
1945 ringbuf->last_retired_head);
1946}
1947
Ben Widawskye76d3632011-03-19 18:14:29 -07001948static int i915_context_status(struct seq_file *m, void *unused)
1949{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001950 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001951 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001952 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001953 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001954 struct intel_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001955 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001956
Daniel Vetterf3d28872014-05-29 23:23:08 +02001957 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001958 if (ret)
1959 return ret;
1960
Ben Widawskya33afea2013-09-17 21:12:45 -07001961 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001962 if (!i915.enable_execlists &&
1963 ctx->legacy_hw_ctx.rcs_state == NULL)
Chris Wilsonb77f6992014-04-30 08:30:00 +01001964 continue;
1965
Ben Widawskya33afea2013-09-17 21:12:45 -07001966 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001967 describe_ctx(m, ctx);
Dave Gordone28e4042016-01-19 19:02:55 +00001968 if (ctx == dev_priv->kernel_context)
1969 seq_printf(m, "(kernel context) ");
Ben Widawskya33afea2013-09-17 21:12:45 -07001970
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001971 if (i915.enable_execlists) {
1972 seq_putc(m, '\n');
1973 for_each_ring(ring, dev_priv, i) {
1974 struct drm_i915_gem_object *ctx_obj =
1975 ctx->engine[i].state;
1976 struct intel_ringbuffer *ringbuf =
1977 ctx->engine[i].ringbuf;
1978
1979 seq_printf(m, "%s: ", ring->name);
1980 if (ctx_obj)
1981 describe_obj(m, ctx_obj);
1982 if (ringbuf)
1983 describe_ctx_ringbuf(m, ringbuf);
1984 seq_putc(m, '\n');
1985 }
1986 } else {
1987 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1988 }
1989
Ben Widawskya33afea2013-09-17 21:12:45 -07001990 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001991 }
1992
Daniel Vetterf3d28872014-05-29 23:23:08 +02001993 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001994
1995 return 0;
1996}
1997
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001998static void i915_dump_lrc_obj(struct seq_file *m,
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001999 struct intel_context *ctx,
2000 struct intel_engine_cs *ring)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002001{
2002 struct page *page;
2003 uint32_t *reg_state;
2004 int j;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002005 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002006 unsigned long ggtt_offset = 0;
2007
2008 if (ctx_obj == NULL) {
2009 seq_printf(m, "Context on %s with no gem object\n",
2010 ring->name);
2011 return;
2012 }
2013
2014 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002015 intel_execlists_ctx_id(ctx, ring));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002016
2017 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2018 seq_puts(m, "\tNot bound in GGTT\n");
2019 else
2020 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2021
2022 if (i915_gem_object_get_pages(ctx_obj)) {
2023 seq_puts(m, "\tFailed to get pages for context object\n");
2024 return;
2025 }
2026
Alex Daid1675192015-08-12 15:43:43 +01002027 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002028 if (!WARN_ON(page == NULL)) {
2029 reg_state = kmap_atomic(page);
2030
2031 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2032 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2033 ggtt_offset + 4096 + (j * 4),
2034 reg_state[j], reg_state[j + 1],
2035 reg_state[j + 2], reg_state[j + 3]);
2036 }
2037 kunmap_atomic(reg_state);
2038 }
2039
2040 seq_putc(m, '\n');
2041}
2042
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002043static int i915_dump_lrc(struct seq_file *m, void *unused)
2044{
2045 struct drm_info_node *node = (struct drm_info_node *) m->private;
2046 struct drm_device *dev = node->minor->dev;
2047 struct drm_i915_private *dev_priv = dev->dev_private;
2048 struct intel_engine_cs *ring;
2049 struct intel_context *ctx;
2050 int ret, i;
2051
2052 if (!i915.enable_execlists) {
2053 seq_printf(m, "Logical Ring Contexts are disabled\n");
2054 return 0;
2055 }
2056
2057 ret = mutex_lock_interruptible(&dev->struct_mutex);
2058 if (ret)
2059 return ret;
2060
Dave Gordone28e4042016-01-19 19:02:55 +00002061 list_for_each_entry(ctx, &dev_priv->context_list, link)
2062 if (ctx != dev_priv->kernel_context)
2063 for_each_ring(ring, dev_priv, i)
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002064 i915_dump_lrc_obj(m, ctx, ring);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002065
2066 mutex_unlock(&dev->struct_mutex);
2067
2068 return 0;
2069}
2070
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002071static int i915_execlists(struct seq_file *m, void *data)
2072{
2073 struct drm_info_node *node = (struct drm_info_node *)m->private;
2074 struct drm_device *dev = node->minor->dev;
2075 struct drm_i915_private *dev_priv = dev->dev_private;
2076 struct intel_engine_cs *ring;
2077 u32 status_pointer;
2078 u8 read_pointer;
2079 u8 write_pointer;
2080 u32 status;
2081 u32 ctx_id;
2082 struct list_head *cursor;
2083 int ring_id, i;
2084 int ret;
2085
2086 if (!i915.enable_execlists) {
2087 seq_puts(m, "Logical Ring Contexts are disabled\n");
2088 return 0;
2089 }
2090
2091 ret = mutex_lock_interruptible(&dev->struct_mutex);
2092 if (ret)
2093 return ret;
2094
Michel Thierryfc0412e2014-10-16 16:13:38 +01002095 intel_runtime_pm_get(dev_priv);
2096
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002097 for_each_ring(ring, dev_priv, ring_id) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002098 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002099 int count = 0;
2100 unsigned long flags;
2101
2102 seq_printf(m, "%s\n", ring->name);
2103
Ville Syrjälä83843d82015-09-18 20:03:15 +03002104 status = I915_READ(RING_EXECLIST_STATUS_LO(ring));
2105 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(ring));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002106 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2107 status, ctx_id);
2108
2109 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
2110 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2111
2112 read_pointer = ring->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002113 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002114 if (read_pointer > write_pointer)
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002115 write_pointer += GEN8_CSB_ENTRIES;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002116 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2117 read_pointer, write_pointer);
2118
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002119 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
Ville Syrjälä83843d82015-09-18 20:03:15 +03002120 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(ring, i));
2121 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(ring, i));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002122
2123 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2124 i, status, ctx_id);
2125 }
2126
2127 spin_lock_irqsave(&ring->execlist_lock, flags);
2128 list_for_each(cursor, &ring->execlist_queue)
2129 count++;
2130 head_req = list_first_entry_or_null(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002131 struct drm_i915_gem_request, execlist_link);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002132 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2133
2134 seq_printf(m, "\t%d requests in queue\n", count);
2135 if (head_req) {
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002136 seq_printf(m, "\tHead request id: %u\n",
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002137 intel_execlists_ctx_id(head_req->ctx, ring));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002138 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00002139 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002140 }
2141
2142 seq_putc(m, '\n');
2143 }
2144
Michel Thierryfc0412e2014-10-16 16:13:38 +01002145 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002146 mutex_unlock(&dev->struct_mutex);
2147
2148 return 0;
2149}
2150
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002151static const char *swizzle_string(unsigned swizzle)
2152{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002153 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002154 case I915_BIT_6_SWIZZLE_NONE:
2155 return "none";
2156 case I915_BIT_6_SWIZZLE_9:
2157 return "bit9";
2158 case I915_BIT_6_SWIZZLE_9_10:
2159 return "bit9/bit10";
2160 case I915_BIT_6_SWIZZLE_9_11:
2161 return "bit9/bit11";
2162 case I915_BIT_6_SWIZZLE_9_10_11:
2163 return "bit9/bit10/bit11";
2164 case I915_BIT_6_SWIZZLE_9_17:
2165 return "bit9/bit17";
2166 case I915_BIT_6_SWIZZLE_9_10_17:
2167 return "bit9/bit10/bit17";
2168 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002169 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002170 }
2171
2172 return "bug";
2173}
2174
2175static int i915_swizzle_info(struct seq_file *m, void *data)
2176{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002177 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002178 struct drm_device *dev = node->minor->dev;
2179 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002180 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002181
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002182 ret = mutex_lock_interruptible(&dev->struct_mutex);
2183 if (ret)
2184 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002185 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002186
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002187 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2188 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2189 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2190 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2191
2192 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2193 seq_printf(m, "DDC = 0x%08x\n",
2194 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002195 seq_printf(m, "DDC2 = 0x%08x\n",
2196 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002197 seq_printf(m, "C0DRB3 = 0x%04x\n",
2198 I915_READ16(C0DRB3));
2199 seq_printf(m, "C1DRB3 = 0x%04x\n",
2200 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002201 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002202 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2203 I915_READ(MAD_DIMM_C0));
2204 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2205 I915_READ(MAD_DIMM_C1));
2206 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2207 I915_READ(MAD_DIMM_C2));
2208 seq_printf(m, "TILECTL = 0x%08x\n",
2209 I915_READ(TILECTL));
Robert Beckett5907f5f2014-01-23 14:23:14 +00002210 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002211 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2212 I915_READ(GAMTARBMODE));
2213 else
2214 seq_printf(m, "ARB_MODE = 0x%08x\n",
2215 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002216 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2217 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002218 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002219
2220 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2221 seq_puts(m, "L-shaped memory detected\n");
2222
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002223 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002224 mutex_unlock(&dev->struct_mutex);
2225
2226 return 0;
2227}
2228
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002229static int per_file_ctx(int id, void *ptr, void *data)
2230{
Oscar Mateo273497e2014-05-22 14:13:37 +01002231 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002232 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002233 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2234
2235 if (!ppgtt) {
2236 seq_printf(m, " no ppgtt for context %d\n",
2237 ctx->user_handle);
2238 return 0;
2239 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002240
Oscar Mateof83d6512014-05-22 14:13:38 +01002241 if (i915_gem_context_is_default(ctx))
2242 seq_puts(m, " default context:\n");
2243 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002244 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002245 ppgtt->debug_dump(ppgtt, m);
2246
2247 return 0;
2248}
2249
Ben Widawsky77df6772013-11-02 21:07:30 -07002250static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002251{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002252 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002253 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07002254 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2255 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002256
Ben Widawsky77df6772013-11-02 21:07:30 -07002257 if (!ppgtt)
2258 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002259
Ben Widawsky77df6772013-11-02 21:07:30 -07002260 for_each_ring(ring, dev_priv, unused) {
2261 seq_printf(m, "%s\n", ring->name);
2262 for (i = 0; i < 4; i++) {
Ville Syrjäläd3a93cb2015-09-18 20:03:26 +03002263 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(ring, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002264 pdp <<= 32;
Ville Syrjäläd3a93cb2015-09-18 20:03:26 +03002265 pdp |= I915_READ(GEN8_RING_PDP_LDW(ring, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002266 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002267 }
2268 }
2269}
2270
2271static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2272{
2273 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002274 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07002275 int i;
2276
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002277 if (INTEL_INFO(dev)->gen == 6)
2278 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2279
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01002280 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002281 seq_printf(m, "%s\n", ring->name);
2282 if (INTEL_INFO(dev)->gen == 7)
2283 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2284 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2285 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2286 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2287 }
2288 if (dev_priv->mm.aliasing_ppgtt) {
2289 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2290
Damien Lespiau267f0c92013-06-24 22:59:48 +01002291 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002292 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002293
Ben Widawsky87d60b62013-12-06 14:11:29 -08002294 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002295 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002296
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002297 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002298}
2299
2300static int i915_ppgtt_info(struct seq_file *m, void *data)
2301{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002302 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002303 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002304 struct drm_i915_private *dev_priv = dev->dev_private;
Michel Thierryea91e402015-07-29 17:23:57 +01002305 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002306
2307 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2308 if (ret)
2309 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002310 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002311
2312 if (INTEL_INFO(dev)->gen >= 8)
2313 gen8_ppgtt_info(m, dev);
2314 else if (INTEL_INFO(dev)->gen >= 6)
2315 gen6_ppgtt_info(m, dev);
2316
Michel Thierryea91e402015-07-29 17:23:57 +01002317 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2318 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002319 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002320
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002321 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002322 if (!task) {
2323 ret = -ESRCH;
2324 goto out_put;
2325 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002326 seq_printf(m, "\nproc: %s\n", task->comm);
2327 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002328 idr_for_each(&file_priv->context_idr, per_file_ctx,
2329 (void *)(unsigned long)m);
2330 }
2331
Dan Carpenter06812762015-10-02 18:14:22 +03002332out_put:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002333 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002334 mutex_unlock(&dev->struct_mutex);
2335
Dan Carpenter06812762015-10-02 18:14:22 +03002336 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002337}
2338
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002339static int count_irq_waiters(struct drm_i915_private *i915)
2340{
2341 struct intel_engine_cs *ring;
2342 int count = 0;
2343 int i;
2344
2345 for_each_ring(ring, i915, i)
2346 count += ring->irq_refcount;
2347
2348 return count;
2349}
2350
Chris Wilson1854d5c2015-04-07 16:20:32 +01002351static int i915_rps_boost_info(struct seq_file *m, void *data)
2352{
2353 struct drm_info_node *node = m->private;
2354 struct drm_device *dev = node->minor->dev;
2355 struct drm_i915_private *dev_priv = dev->dev_private;
2356 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002357
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002358 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2359 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2360 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2361 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2362 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2363 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2364 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2365 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2366 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson8d3afd72015-05-21 21:01:47 +01002367 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002368 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2369 struct drm_i915_file_private *file_priv = file->driver_priv;
2370 struct task_struct *task;
2371
2372 rcu_read_lock();
2373 task = pid_task(file->pid, PIDTYPE_PID);
2374 seq_printf(m, "%s [%d]: %d boosts%s\n",
2375 task ? task->comm : "<unknown>",
2376 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002377 file_priv->rps.boosts,
2378 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002379 rcu_read_unlock();
2380 }
Chris Wilson2e1b8732015-04-27 13:41:22 +01002381 seq_printf(m, "Semaphore boosts: %d%s\n",
2382 dev_priv->rps.semaphores.boosts,
2383 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2384 seq_printf(m, "MMIO flip boosts: %d%s\n",
2385 dev_priv->rps.mmioflips.boosts,
2386 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002387 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002388 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002389
Chris Wilson8d3afd72015-05-21 21:01:47 +01002390 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002391}
2392
Ben Widawsky63573eb2013-07-04 11:02:07 -07002393static int i915_llc(struct seq_file *m, void *data)
2394{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002395 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002396 struct drm_device *dev = node->minor->dev;
2397 struct drm_i915_private *dev_priv = dev->dev_private;
2398
2399 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2400 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2401 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2402
2403 return 0;
2404}
2405
Alex Daifdf5d352015-08-12 15:43:37 +01002406static int i915_guc_load_status_info(struct seq_file *m, void *data)
2407{
2408 struct drm_info_node *node = m->private;
2409 struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
2410 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2411 u32 tmp, i;
2412
2413 if (!HAS_GUC_UCODE(dev_priv->dev))
2414 return 0;
2415
2416 seq_printf(m, "GuC firmware status:\n");
2417 seq_printf(m, "\tpath: %s\n",
2418 guc_fw->guc_fw_path);
2419 seq_printf(m, "\tfetch: %s\n",
2420 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2421 seq_printf(m, "\tload: %s\n",
2422 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2423 seq_printf(m, "\tversion wanted: %d.%d\n",
2424 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2425 seq_printf(m, "\tversion found: %d.%d\n",
2426 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002427 seq_printf(m, "\theader: offset is %d; size = %d\n",
2428 guc_fw->header_offset, guc_fw->header_size);
2429 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2430 guc_fw->ucode_offset, guc_fw->ucode_size);
2431 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2432 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002433
2434 tmp = I915_READ(GUC_STATUS);
2435
2436 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2437 seq_printf(m, "\tBootrom status = 0x%x\n",
2438 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2439 seq_printf(m, "\tuKernel status = 0x%x\n",
2440 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2441 seq_printf(m, "\tMIA Core status = 0x%x\n",
2442 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2443 seq_puts(m, "\nScratch registers:\n");
2444 for (i = 0; i < 16; i++)
2445 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2446
2447 return 0;
2448}
2449
Dave Gordon8b417c22015-08-12 15:43:44 +01002450static void i915_guc_client_info(struct seq_file *m,
2451 struct drm_i915_private *dev_priv,
2452 struct i915_guc_client *client)
2453{
2454 struct intel_engine_cs *ring;
2455 uint64_t tot = 0;
2456 uint32_t i;
2457
2458 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2459 client->priority, client->ctx_index, client->proc_desc_offset);
2460 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2461 client->doorbell_id, client->doorbell_offset, client->cookie);
2462 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2463 client->wq_size, client->wq_offset, client->wq_tail);
2464
2465 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2466 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2467 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2468
2469 for_each_ring(ring, dev_priv, i) {
2470 seq_printf(m, "\tSubmissions: %llu %s\n",
Alex Dai397097b2016-01-23 11:58:14 -08002471 client->submissions[ring->guc_id],
Dave Gordon8b417c22015-08-12 15:43:44 +01002472 ring->name);
Alex Dai397097b2016-01-23 11:58:14 -08002473 tot += client->submissions[ring->guc_id];
Dave Gordon8b417c22015-08-12 15:43:44 +01002474 }
2475 seq_printf(m, "\tTotal: %llu\n", tot);
2476}
2477
2478static int i915_guc_info(struct seq_file *m, void *data)
2479{
2480 struct drm_info_node *node = m->private;
2481 struct drm_device *dev = node->minor->dev;
2482 struct drm_i915_private *dev_priv = dev->dev_private;
2483 struct intel_guc guc;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03002484 struct i915_guc_client client = {};
Dave Gordon8b417c22015-08-12 15:43:44 +01002485 struct intel_engine_cs *ring;
2486 enum intel_ring_id i;
2487 u64 total = 0;
2488
2489 if (!HAS_GUC_SCHED(dev_priv->dev))
2490 return 0;
2491
Alex Dai5a843302015-12-02 16:56:29 -08002492 if (mutex_lock_interruptible(&dev->struct_mutex))
2493 return 0;
2494
Dave Gordon8b417c22015-08-12 15:43:44 +01002495 /* Take a local copy of the GuC data, so we can dump it at leisure */
Dave Gordon8b417c22015-08-12 15:43:44 +01002496 guc = dev_priv->guc;
Alex Dai5a843302015-12-02 16:56:29 -08002497 if (guc.execbuf_client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002498 client = *guc.execbuf_client;
Alex Dai5a843302015-12-02 16:56:29 -08002499
2500 mutex_unlock(&dev->struct_mutex);
Dave Gordon8b417c22015-08-12 15:43:44 +01002501
2502 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2503 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2504 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2505 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2506 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2507
2508 seq_printf(m, "\nGuC submissions:\n");
2509 for_each_ring(ring, dev_priv, i) {
Alex Dai397097b2016-01-23 11:58:14 -08002510 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2511 ring->name, guc.submissions[ring->guc_id],
2512 guc.last_seqno[ring->guc_id]);
2513 total += guc.submissions[ring->guc_id];
Dave Gordon8b417c22015-08-12 15:43:44 +01002514 }
2515 seq_printf(m, "\t%s: %llu\n", "Total", total);
2516
2517 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2518 i915_guc_client_info(m, dev_priv, &client);
2519
2520 /* Add more as required ... */
2521
2522 return 0;
2523}
2524
Alex Dai4c7e77f2015-08-12 15:43:40 +01002525static int i915_guc_log_dump(struct seq_file *m, void *data)
2526{
2527 struct drm_info_node *node = m->private;
2528 struct drm_device *dev = node->minor->dev;
2529 struct drm_i915_private *dev_priv = dev->dev_private;
2530 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2531 u32 *log;
2532 int i = 0, pg;
2533
2534 if (!log_obj)
2535 return 0;
2536
2537 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2538 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2539
2540 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2541 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2542 *(log + i), *(log + i + 1),
2543 *(log + i + 2), *(log + i + 3));
2544
2545 kunmap_atomic(log);
2546 }
2547
2548 seq_putc(m, '\n');
2549
2550 return 0;
2551}
2552
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002553static int i915_edp_psr_status(struct seq_file *m, void *data)
2554{
2555 struct drm_info_node *node = m->private;
2556 struct drm_device *dev = node->minor->dev;
2557 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002558 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002559 u32 stat[3];
2560 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002561 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002562
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002563 if (!HAS_PSR(dev)) {
2564 seq_puts(m, "PSR not supported\n");
2565 return 0;
2566 }
2567
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002568 intel_runtime_pm_get(dev_priv);
2569
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002570 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002571 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2572 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002573 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002574 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002575 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2576 dev_priv->psr.busy_frontbuffer_bits);
2577 seq_printf(m, "Re-enable work scheduled: %s\n",
2578 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002579
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002580 if (HAS_DDI(dev))
Ville Syrjälä443a3892015-11-11 20:34:15 +02002581 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002582 else {
2583 for_each_pipe(dev_priv, pipe) {
2584 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2585 VLV_EDP_PSR_CURR_STATE_MASK;
2586 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2587 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2588 enabled = true;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002589 }
2590 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002591
2592 seq_printf(m, "Main link in standby mode: %s\n",
2593 yesno(dev_priv->psr.link_standby));
2594
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002595 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002596
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002597 if (!HAS_DDI(dev))
2598 for_each_pipe(dev_priv, pipe) {
2599 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2600 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2601 seq_printf(m, " pipe %c", pipe_name(pipe));
2602 }
2603 seq_puts(m, "\n");
2604
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002605 /*
2606 * VLV/CHV PSR has no kind of performance counter
2607 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2608 */
2609 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002610 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002611 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002612
2613 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2614 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002615 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002616
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002617 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002618 return 0;
2619}
2620
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002621static int i915_sink_crc(struct seq_file *m, void *data)
2622{
2623 struct drm_info_node *node = m->private;
2624 struct drm_device *dev = node->minor->dev;
2625 struct intel_encoder *encoder;
2626 struct intel_connector *connector;
2627 struct intel_dp *intel_dp = NULL;
2628 int ret;
2629 u8 crc[6];
2630
2631 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002632 for_each_intel_connector(dev, connector) {
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002633
2634 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2635 continue;
2636
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002637 if (!connector->base.encoder)
2638 continue;
2639
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002640 encoder = to_intel_encoder(connector->base.encoder);
2641 if (encoder->type != INTEL_OUTPUT_EDP)
2642 continue;
2643
2644 intel_dp = enc_to_intel_dp(&encoder->base);
2645
2646 ret = intel_dp_sink_crc(intel_dp, crc);
2647 if (ret)
2648 goto out;
2649
2650 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2651 crc[0], crc[1], crc[2],
2652 crc[3], crc[4], crc[5]);
2653 goto out;
2654 }
2655 ret = -ENODEV;
2656out:
2657 drm_modeset_unlock_all(dev);
2658 return ret;
2659}
2660
Jesse Barnesec013e72013-08-20 10:29:23 +01002661static int i915_energy_uJ(struct seq_file *m, void *data)
2662{
2663 struct drm_info_node *node = m->private;
2664 struct drm_device *dev = node->minor->dev;
2665 struct drm_i915_private *dev_priv = dev->dev_private;
2666 u64 power;
2667 u32 units;
2668
2669 if (INTEL_INFO(dev)->gen < 6)
2670 return -ENODEV;
2671
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002672 intel_runtime_pm_get(dev_priv);
2673
Jesse Barnesec013e72013-08-20 10:29:23 +01002674 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2675 power = (power & 0x1f00) >> 8;
2676 units = 1000000 / (1 << power); /* convert to uJ */
2677 power = I915_READ(MCH_SECP_NRG_STTS);
2678 power *= units;
2679
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002680 intel_runtime_pm_put(dev_priv);
2681
Jesse Barnesec013e72013-08-20 10:29:23 +01002682 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002683
2684 return 0;
2685}
2686
Damien Lespiau6455c872015-06-04 18:23:57 +01002687static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002688{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002689 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002690 struct drm_device *dev = node->minor->dev;
2691 struct drm_i915_private *dev_priv = dev->dev_private;
2692
Damien Lespiau6455c872015-06-04 18:23:57 +01002693 if (!HAS_RUNTIME_PM(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03002694 seq_puts(m, "not supported\n");
2695 return 0;
2696 }
2697
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002698 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002699 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002700 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002701#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002702 seq_printf(m, "Usage count: %d\n",
2703 atomic_read(&dev->dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002704#else
2705 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2706#endif
Paulo Zanoni371db662013-08-19 13:18:10 -03002707
Jesse Barnesec013e72013-08-20 10:29:23 +01002708 return 0;
2709}
2710
Imre Deak1da51582013-11-25 17:15:35 +02002711static int i915_power_domain_info(struct seq_file *m, void *unused)
2712{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002713 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002714 struct drm_device *dev = node->minor->dev;
2715 struct drm_i915_private *dev_priv = dev->dev_private;
2716 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2717 int i;
2718
2719 mutex_lock(&power_domains->lock);
2720
2721 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2722 for (i = 0; i < power_domains->power_well_count; i++) {
2723 struct i915_power_well *power_well;
2724 enum intel_display_power_domain power_domain;
2725
2726 power_well = &power_domains->power_wells[i];
2727 seq_printf(m, "%-25s %d\n", power_well->name,
2728 power_well->count);
2729
2730 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2731 power_domain++) {
2732 if (!(BIT(power_domain) & power_well->domains))
2733 continue;
2734
2735 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002736 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002737 power_domains->domain_use_count[power_domain]);
2738 }
2739 }
2740
2741 mutex_unlock(&power_domains->lock);
2742
2743 return 0;
2744}
2745
Damien Lespiaub7cec662015-10-27 14:47:01 +02002746static int i915_dmc_info(struct seq_file *m, void *unused)
2747{
2748 struct drm_info_node *node = m->private;
2749 struct drm_device *dev = node->minor->dev;
2750 struct drm_i915_private *dev_priv = dev->dev_private;
2751 struct intel_csr *csr;
2752
2753 if (!HAS_CSR(dev)) {
2754 seq_puts(m, "not supported\n");
2755 return 0;
2756 }
2757
2758 csr = &dev_priv->csr;
2759
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002760 intel_runtime_pm_get(dev_priv);
2761
Damien Lespiaub7cec662015-10-27 14:47:01 +02002762 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2763 seq_printf(m, "path: %s\n", csr->fw_path);
2764
2765 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002766 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002767
2768 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2769 CSR_VERSION_MINOR(csr->version));
2770
Damien Lespiau83372062015-10-30 17:53:32 +02002771 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2772 seq_printf(m, "DC3 -> DC5 count: %d\n",
2773 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2774 seq_printf(m, "DC5 -> DC6 count: %d\n",
2775 I915_READ(SKL_CSR_DC5_DC6_COUNT));
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002776 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2777 seq_printf(m, "DC3 -> DC5 count: %d\n",
2778 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002779 }
2780
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002781out:
2782 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2783 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2784 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2785
Damien Lespiau83372062015-10-30 17:53:32 +02002786 intel_runtime_pm_put(dev_priv);
2787
Damien Lespiaub7cec662015-10-27 14:47:01 +02002788 return 0;
2789}
2790
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002791static void intel_seq_print_mode(struct seq_file *m, int tabs,
2792 struct drm_display_mode *mode)
2793{
2794 int i;
2795
2796 for (i = 0; i < tabs; i++)
2797 seq_putc(m, '\t');
2798
2799 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2800 mode->base.id, mode->name,
2801 mode->vrefresh, mode->clock,
2802 mode->hdisplay, mode->hsync_start,
2803 mode->hsync_end, mode->htotal,
2804 mode->vdisplay, mode->vsync_start,
2805 mode->vsync_end, mode->vtotal,
2806 mode->type, mode->flags);
2807}
2808
2809static void intel_encoder_info(struct seq_file *m,
2810 struct intel_crtc *intel_crtc,
2811 struct intel_encoder *intel_encoder)
2812{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002813 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002814 struct drm_device *dev = node->minor->dev;
2815 struct drm_crtc *crtc = &intel_crtc->base;
2816 struct intel_connector *intel_connector;
2817 struct drm_encoder *encoder;
2818
2819 encoder = &intel_encoder->base;
2820 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002821 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002822 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2823 struct drm_connector *connector = &intel_connector->base;
2824 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2825 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002826 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002827 drm_get_connector_status_name(connector->status));
2828 if (connector->status == connector_status_connected) {
2829 struct drm_display_mode *mode = &crtc->mode;
2830 seq_printf(m, ", mode:\n");
2831 intel_seq_print_mode(m, 2, mode);
2832 } else {
2833 seq_putc(m, '\n');
2834 }
2835 }
2836}
2837
2838static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2839{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002840 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002841 struct drm_device *dev = node->minor->dev;
2842 struct drm_crtc *crtc = &intel_crtc->base;
2843 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002844 struct drm_plane_state *plane_state = crtc->primary->state;
2845 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002846
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002847 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002848 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002849 fb->base.id, plane_state->src_x >> 16,
2850 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002851 else
2852 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002853 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2854 intel_encoder_info(m, intel_crtc, intel_encoder);
2855}
2856
2857static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2858{
2859 struct drm_display_mode *mode = panel->fixed_mode;
2860
2861 seq_printf(m, "\tfixed mode:\n");
2862 intel_seq_print_mode(m, 2, mode);
2863}
2864
2865static void intel_dp_info(struct seq_file *m,
2866 struct intel_connector *intel_connector)
2867{
2868 struct intel_encoder *intel_encoder = intel_connector->encoder;
2869 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2870
2871 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002872 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002873 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2874 intel_panel_info(m, &intel_connector->panel);
2875}
2876
Libin Yang3d52ccf2015-12-02 14:09:44 +08002877static void intel_dp_mst_info(struct seq_file *m,
2878 struct intel_connector *intel_connector)
2879{
2880 struct intel_encoder *intel_encoder = intel_connector->encoder;
2881 struct intel_dp_mst_encoder *intel_mst =
2882 enc_to_mst(&intel_encoder->base);
2883 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2884 struct intel_dp *intel_dp = &intel_dig_port->dp;
2885 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2886 intel_connector->port);
2887
2888 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2889}
2890
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002891static void intel_hdmi_info(struct seq_file *m,
2892 struct intel_connector *intel_connector)
2893{
2894 struct intel_encoder *intel_encoder = intel_connector->encoder;
2895 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2896
Jani Nikula742f4912015-09-03 11:16:09 +03002897 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002898}
2899
2900static void intel_lvds_info(struct seq_file *m,
2901 struct intel_connector *intel_connector)
2902{
2903 intel_panel_info(m, &intel_connector->panel);
2904}
2905
2906static void intel_connector_info(struct seq_file *m,
2907 struct drm_connector *connector)
2908{
2909 struct intel_connector *intel_connector = to_intel_connector(connector);
2910 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002911 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002912
2913 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002914 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002915 drm_get_connector_status_name(connector->status));
2916 if (connector->status == connector_status_connected) {
2917 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2918 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2919 connector->display_info.width_mm,
2920 connector->display_info.height_mm);
2921 seq_printf(m, "\tsubpixel order: %s\n",
2922 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2923 seq_printf(m, "\tCEA rev: %d\n",
2924 connector->display_info.cea_rev);
2925 }
Dave Airlie36cd7442014-05-02 13:44:18 +10002926 if (intel_encoder) {
2927 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2928 intel_encoder->type == INTEL_OUTPUT_EDP)
2929 intel_dp_info(m, intel_connector);
2930 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2931 intel_hdmi_info(m, intel_connector);
2932 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2933 intel_lvds_info(m, intel_connector);
Libin Yang3d52ccf2015-12-02 14:09:44 +08002934 else if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
2935 intel_dp_mst_info(m, intel_connector);
Dave Airlie36cd7442014-05-02 13:44:18 +10002936 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002937
Jesse Barnesf103fc72014-02-20 12:39:57 -08002938 seq_printf(m, "\tmodes:\n");
2939 list_for_each_entry(mode, &connector->modes, head)
2940 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002941}
2942
Chris Wilson065f2ec2014-03-12 09:13:13 +00002943static bool cursor_active(struct drm_device *dev, int pipe)
2944{
2945 struct drm_i915_private *dev_priv = dev->dev_private;
2946 u32 state;
2947
2948 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03002949 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002950 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002951 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002952
2953 return state;
2954}
2955
2956static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2957{
2958 struct drm_i915_private *dev_priv = dev->dev_private;
2959 u32 pos;
2960
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002961 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002962
2963 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2964 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2965 *x = -*x;
2966
2967 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2968 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2969 *y = -*y;
2970
2971 return cursor_active(dev, pipe);
2972}
2973
Robert Fekete3abc4e02015-10-27 16:58:32 +01002974static const char *plane_type(enum drm_plane_type type)
2975{
2976 switch (type) {
2977 case DRM_PLANE_TYPE_OVERLAY:
2978 return "OVL";
2979 case DRM_PLANE_TYPE_PRIMARY:
2980 return "PRI";
2981 case DRM_PLANE_TYPE_CURSOR:
2982 return "CUR";
2983 /*
2984 * Deliberately omitting default: to generate compiler warnings
2985 * when a new drm_plane_type gets added.
2986 */
2987 }
2988
2989 return "unknown";
2990}
2991
2992static const char *plane_rotation(unsigned int rotation)
2993{
2994 static char buf[48];
2995 /*
2996 * According to doc only one DRM_ROTATE_ is allowed but this
2997 * will print them all to visualize if the values are misused
2998 */
2999 snprintf(buf, sizeof(buf),
3000 "%s%s%s%s%s%s(0x%08x)",
3001 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
3002 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
3003 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3004 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3005 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3006 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3007 rotation);
3008
3009 return buf;
3010}
3011
3012static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3013{
3014 struct drm_info_node *node = m->private;
3015 struct drm_device *dev = node->minor->dev;
3016 struct intel_plane *intel_plane;
3017
3018 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3019 struct drm_plane_state *state;
3020 struct drm_plane *plane = &intel_plane->base;
3021
3022 if (!plane->state) {
3023 seq_puts(m, "plane->state is NULL!\n");
3024 continue;
3025 }
3026
3027 state = plane->state;
3028
3029 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3030 plane->base.id,
3031 plane_type(intel_plane->base.type),
3032 state->crtc_x, state->crtc_y,
3033 state->crtc_w, state->crtc_h,
3034 (state->src_x >> 16),
3035 ((state->src_x & 0xffff) * 15625) >> 10,
3036 (state->src_y >> 16),
3037 ((state->src_y & 0xffff) * 15625) >> 10,
3038 (state->src_w >> 16),
3039 ((state->src_w & 0xffff) * 15625) >> 10,
3040 (state->src_h >> 16),
3041 ((state->src_h & 0xffff) * 15625) >> 10,
3042 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3043 plane_rotation(state->rotation));
3044 }
3045}
3046
3047static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3048{
3049 struct intel_crtc_state *pipe_config;
3050 int num_scalers = intel_crtc->num_scalers;
3051 int i;
3052
3053 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3054
3055 /* Not all platformas have a scaler */
3056 if (num_scalers) {
3057 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3058 num_scalers,
3059 pipe_config->scaler_state.scaler_users,
3060 pipe_config->scaler_state.scaler_id);
3061
3062 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3063 struct intel_scaler *sc =
3064 &pipe_config->scaler_state.scalers[i];
3065
3066 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3067 i, yesno(sc->in_use), sc->mode);
3068 }
3069 seq_puts(m, "\n");
3070 } else {
3071 seq_puts(m, "\tNo scalers available on this platform\n");
3072 }
3073}
3074
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003075static int i915_display_info(struct seq_file *m, void *unused)
3076{
Damien Lespiau9f25d002014-05-13 15:30:28 +01003077 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003078 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003079 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003080 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003081 struct drm_connector *connector;
3082
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003083 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003084 drm_modeset_lock_all(dev);
3085 seq_printf(m, "CRTC info\n");
3086 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003087 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003088 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003089 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003090 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003091
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003092 pipe_config = to_intel_crtc_state(crtc->base.state);
3093
Robert Fekete3abc4e02015-10-27 16:58:32 +01003094 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003095 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003096 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003097 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3098 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3099
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003100 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003101 intel_crtc_info(m, crtc);
3102
Paulo Zanonia23dc652014-04-01 14:55:11 -03003103 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003104 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003105 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003106 x, y, crtc->base.cursor->state->crtc_w,
3107 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003108 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003109 intel_scaler_info(m, crtc);
3110 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003111 }
Daniel Vettercace8412014-05-22 17:56:31 +02003112
3113 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3114 yesno(!crtc->cpu_fifo_underrun_disabled),
3115 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003116 }
3117
3118 seq_printf(m, "\n");
3119 seq_printf(m, "Connector info\n");
3120 seq_printf(m, "--------------\n");
3121 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3122 intel_connector_info(m, connector);
3123 }
3124 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003125 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003126
3127 return 0;
3128}
3129
Ben Widawskye04934c2014-06-30 09:53:42 -07003130static int i915_semaphore_status(struct seq_file *m, void *unused)
3131{
3132 struct drm_info_node *node = (struct drm_info_node *) m->private;
3133 struct drm_device *dev = node->minor->dev;
3134 struct drm_i915_private *dev_priv = dev->dev_private;
3135 struct intel_engine_cs *ring;
3136 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
3137 int i, j, ret;
3138
3139 if (!i915_semaphore_is_enabled(dev)) {
3140 seq_puts(m, "Semaphores are disabled\n");
3141 return 0;
3142 }
3143
3144 ret = mutex_lock_interruptible(&dev->struct_mutex);
3145 if (ret)
3146 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003147 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003148
3149 if (IS_BROADWELL(dev)) {
3150 struct page *page;
3151 uint64_t *seqno;
3152
3153 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3154
3155 seqno = (uint64_t *)kmap_atomic(page);
3156 for_each_ring(ring, dev_priv, i) {
3157 uint64_t offset;
3158
3159 seq_printf(m, "%s\n", ring->name);
3160
3161 seq_puts(m, " Last signal:");
3162 for (j = 0; j < num_rings; j++) {
3163 offset = i * I915_NUM_RINGS + j;
3164 seq_printf(m, "0x%08llx (0x%02llx) ",
3165 seqno[offset], offset * 8);
3166 }
3167 seq_putc(m, '\n');
3168
3169 seq_puts(m, " Last wait: ");
3170 for (j = 0; j < num_rings; j++) {
3171 offset = i + (j * I915_NUM_RINGS);
3172 seq_printf(m, "0x%08llx (0x%02llx) ",
3173 seqno[offset], offset * 8);
3174 }
3175 seq_putc(m, '\n');
3176
3177 }
3178 kunmap_atomic(seqno);
3179 } else {
3180 seq_puts(m, " Last signal:");
3181 for_each_ring(ring, dev_priv, i)
3182 for (j = 0; j < num_rings; j++)
3183 seq_printf(m, "0x%08x\n",
3184 I915_READ(ring->semaphore.mbox.signal[j]));
3185 seq_putc(m, '\n');
3186 }
3187
3188 seq_puts(m, "\nSync seqno:\n");
3189 for_each_ring(ring, dev_priv, i) {
3190 for (j = 0; j < num_rings; j++) {
3191 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
3192 }
3193 seq_putc(m, '\n');
3194 }
3195 seq_putc(m, '\n');
3196
Paulo Zanoni03872062014-07-09 14:31:57 -03003197 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003198 mutex_unlock(&dev->struct_mutex);
3199 return 0;
3200}
3201
Daniel Vetter728e29d2014-06-25 22:01:53 +03003202static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3203{
3204 struct drm_info_node *node = (struct drm_info_node *) m->private;
3205 struct drm_device *dev = node->minor->dev;
3206 struct drm_i915_private *dev_priv = dev->dev_private;
3207 int i;
3208
3209 drm_modeset_lock_all(dev);
3210 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3211 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3212
3213 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003214 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003215 pll->config.crtc_mask, pll->active, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003216 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003217 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3218 seq_printf(m, " dpll_md: 0x%08x\n",
3219 pll->config.hw_state.dpll_md);
3220 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3221 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3222 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003223 }
3224 drm_modeset_unlock_all(dev);
3225
3226 return 0;
3227}
3228
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003229static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003230{
3231 int i;
3232 int ret;
Arun Siluvery33136b02016-01-21 21:43:47 +00003233 struct intel_engine_cs *ring;
Arun Siluvery888b5992014-08-26 14:44:51 +01003234 struct drm_info_node *node = (struct drm_info_node *) m->private;
3235 struct drm_device *dev = node->minor->dev;
3236 struct drm_i915_private *dev_priv = dev->dev_private;
Arun Siluvery33136b02016-01-21 21:43:47 +00003237 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01003238
Arun Siluvery888b5992014-08-26 14:44:51 +01003239 ret = mutex_lock_interruptible(&dev->struct_mutex);
3240 if (ret)
3241 return ret;
3242
3243 intel_runtime_pm_get(dev_priv);
3244
Arun Siluvery33136b02016-01-21 21:43:47 +00003245 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3246 for_each_ring(ring, dev_priv, i)
3247 seq_printf(m, "HW whitelist count for %s: %d\n",
3248 ring->name, workarounds->hw_whitelist_count[i]);
3249 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003250 i915_reg_t addr;
3251 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003252 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003253
Arun Siluvery33136b02016-01-21 21:43:47 +00003254 addr = workarounds->reg[i].addr;
3255 mask = workarounds->reg[i].mask;
3256 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003257 read = I915_READ(addr);
3258 ok = (value & mask) == (read & mask);
3259 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003260 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003261 }
3262
3263 intel_runtime_pm_put(dev_priv);
3264 mutex_unlock(&dev->struct_mutex);
3265
3266 return 0;
3267}
3268
Damien Lespiauc5511e42014-11-04 17:06:51 +00003269static int i915_ddb_info(struct seq_file *m, void *unused)
3270{
3271 struct drm_info_node *node = m->private;
3272 struct drm_device *dev = node->minor->dev;
3273 struct drm_i915_private *dev_priv = dev->dev_private;
3274 struct skl_ddb_allocation *ddb;
3275 struct skl_ddb_entry *entry;
3276 enum pipe pipe;
3277 int plane;
3278
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003279 if (INTEL_INFO(dev)->gen < 9)
3280 return 0;
3281
Damien Lespiauc5511e42014-11-04 17:06:51 +00003282 drm_modeset_lock_all(dev);
3283
3284 ddb = &dev_priv->wm.skl_hw.ddb;
3285
3286 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3287
3288 for_each_pipe(dev_priv, pipe) {
3289 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3290
Damien Lespiaudd740782015-02-28 14:54:08 +00003291 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003292 entry = &ddb->plane[pipe][plane];
3293 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3294 entry->start, entry->end,
3295 skl_ddb_entry_size(entry));
3296 }
3297
Matt Roper4969d332015-09-24 15:53:10 -07003298 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003299 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3300 entry->end, skl_ddb_entry_size(entry));
3301 }
3302
3303 drm_modeset_unlock_all(dev);
3304
3305 return 0;
3306}
3307
Vandana Kannana54746e2015-03-03 20:53:10 +05303308static void drrs_status_per_crtc(struct seq_file *m,
3309 struct drm_device *dev, struct intel_crtc *intel_crtc)
3310{
3311 struct intel_encoder *intel_encoder;
3312 struct drm_i915_private *dev_priv = dev->dev_private;
3313 struct i915_drrs *drrs = &dev_priv->drrs;
3314 int vrefresh = 0;
3315
3316 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3317 /* Encoder connected on this CRTC */
3318 switch (intel_encoder->type) {
3319 case INTEL_OUTPUT_EDP:
3320 seq_puts(m, "eDP:\n");
3321 break;
3322 case INTEL_OUTPUT_DSI:
3323 seq_puts(m, "DSI:\n");
3324 break;
3325 case INTEL_OUTPUT_HDMI:
3326 seq_puts(m, "HDMI:\n");
3327 break;
3328 case INTEL_OUTPUT_DISPLAYPORT:
3329 seq_puts(m, "DP:\n");
3330 break;
3331 default:
3332 seq_printf(m, "Other encoder (id=%d).\n",
3333 intel_encoder->type);
3334 return;
3335 }
3336 }
3337
3338 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3339 seq_puts(m, "\tVBT: DRRS_type: Static");
3340 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3341 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3342 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3343 seq_puts(m, "\tVBT: DRRS_type: None");
3344 else
3345 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3346
3347 seq_puts(m, "\n\n");
3348
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003349 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303350 struct intel_panel *panel;
3351
3352 mutex_lock(&drrs->mutex);
3353 /* DRRS Supported */
3354 seq_puts(m, "\tDRRS Supported: Yes\n");
3355
3356 /* disable_drrs() will make drrs->dp NULL */
3357 if (!drrs->dp) {
3358 seq_puts(m, "Idleness DRRS: Disabled");
3359 mutex_unlock(&drrs->mutex);
3360 return;
3361 }
3362
3363 panel = &drrs->dp->attached_connector->panel;
3364 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3365 drrs->busy_frontbuffer_bits);
3366
3367 seq_puts(m, "\n\t\t");
3368 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3369 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3370 vrefresh = panel->fixed_mode->vrefresh;
3371 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3372 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3373 vrefresh = panel->downclock_mode->vrefresh;
3374 } else {
3375 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3376 drrs->refresh_rate_type);
3377 mutex_unlock(&drrs->mutex);
3378 return;
3379 }
3380 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3381
3382 seq_puts(m, "\n\t\t");
3383 mutex_unlock(&drrs->mutex);
3384 } else {
3385 /* DRRS not supported. Print the VBT parameter*/
3386 seq_puts(m, "\tDRRS Supported : No");
3387 }
3388 seq_puts(m, "\n");
3389}
3390
3391static int i915_drrs_status(struct seq_file *m, void *unused)
3392{
3393 struct drm_info_node *node = m->private;
3394 struct drm_device *dev = node->minor->dev;
3395 struct intel_crtc *intel_crtc;
3396 int active_crtc_cnt = 0;
3397
3398 for_each_intel_crtc(dev, intel_crtc) {
3399 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3400
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003401 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303402 active_crtc_cnt++;
3403 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3404
3405 drrs_status_per_crtc(m, dev, intel_crtc);
3406 }
3407
3408 drm_modeset_unlock(&intel_crtc->base.mutex);
3409 }
3410
3411 if (!active_crtc_cnt)
3412 seq_puts(m, "No active crtc found\n");
3413
3414 return 0;
3415}
3416
Damien Lespiau07144422013-10-15 18:55:40 +01003417struct pipe_crc_info {
3418 const char *name;
3419 struct drm_device *dev;
3420 enum pipe pipe;
3421};
3422
Dave Airlie11bed952014-05-12 15:22:27 +10003423static int i915_dp_mst_info(struct seq_file *m, void *unused)
3424{
3425 struct drm_info_node *node = (struct drm_info_node *) m->private;
3426 struct drm_device *dev = node->minor->dev;
3427 struct drm_encoder *encoder;
3428 struct intel_encoder *intel_encoder;
3429 struct intel_digital_port *intel_dig_port;
3430 drm_modeset_lock_all(dev);
3431 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3432 intel_encoder = to_intel_encoder(encoder);
3433 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3434 continue;
3435 intel_dig_port = enc_to_dig_port(encoder);
3436 if (!intel_dig_port->dp.can_mst)
3437 continue;
3438
3439 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3440 }
3441 drm_modeset_unlock_all(dev);
3442 return 0;
3443}
3444
Damien Lespiau07144422013-10-15 18:55:40 +01003445static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003446{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003447 struct pipe_crc_info *info = inode->i_private;
3448 struct drm_i915_private *dev_priv = info->dev->dev_private;
3449 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3450
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003451 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3452 return -ENODEV;
3453
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003454 spin_lock_irq(&pipe_crc->lock);
3455
3456 if (pipe_crc->opened) {
3457 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003458 return -EBUSY; /* already open */
3459 }
3460
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003461 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003462 filep->private_data = inode->i_private;
3463
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003464 spin_unlock_irq(&pipe_crc->lock);
3465
Damien Lespiau07144422013-10-15 18:55:40 +01003466 return 0;
3467}
3468
3469static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3470{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003471 struct pipe_crc_info *info = inode->i_private;
3472 struct drm_i915_private *dev_priv = info->dev->dev_private;
3473 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3474
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003475 spin_lock_irq(&pipe_crc->lock);
3476 pipe_crc->opened = false;
3477 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003478
Damien Lespiau07144422013-10-15 18:55:40 +01003479 return 0;
3480}
3481
3482/* (6 fields, 8 chars each, space separated (5) + '\n') */
3483#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3484/* account for \'0' */
3485#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3486
3487static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3488{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003489 assert_spin_locked(&pipe_crc->lock);
3490 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3491 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003492}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003493
Damien Lespiau07144422013-10-15 18:55:40 +01003494static ssize_t
3495i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3496 loff_t *pos)
3497{
3498 struct pipe_crc_info *info = filep->private_data;
3499 struct drm_device *dev = info->dev;
3500 struct drm_i915_private *dev_priv = dev->dev_private;
3501 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3502 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003503 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003504 ssize_t bytes_read;
3505
3506 /*
3507 * Don't allow user space to provide buffers not big enough to hold
3508 * a line of data.
3509 */
3510 if (count < PIPE_CRC_LINE_LEN)
3511 return -EINVAL;
3512
3513 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3514 return 0;
3515
3516 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003517 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003518 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003519 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003520
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003521 if (filep->f_flags & O_NONBLOCK) {
3522 spin_unlock_irq(&pipe_crc->lock);
3523 return -EAGAIN;
3524 }
3525
3526 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3527 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3528 if (ret) {
3529 spin_unlock_irq(&pipe_crc->lock);
3530 return ret;
3531 }
Damien Lespiau07144422013-10-15 18:55:40 +01003532 }
3533
3534 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003535 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003536
Damien Lespiau07144422013-10-15 18:55:40 +01003537 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003538 while (n_entries > 0) {
3539 struct intel_pipe_crc_entry *entry =
3540 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003541 int ret;
3542
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003543 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3544 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3545 break;
3546
3547 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3548 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3549
Damien Lespiau07144422013-10-15 18:55:40 +01003550 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3551 "%8u %8x %8x %8x %8x %8x\n",
3552 entry->frame, entry->crc[0],
3553 entry->crc[1], entry->crc[2],
3554 entry->crc[3], entry->crc[4]);
3555
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003556 spin_unlock_irq(&pipe_crc->lock);
3557
3558 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
Damien Lespiau07144422013-10-15 18:55:40 +01003559 if (ret == PIPE_CRC_LINE_LEN)
3560 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003561
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003562 user_buf += PIPE_CRC_LINE_LEN;
3563 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003564
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003565 spin_lock_irq(&pipe_crc->lock);
3566 }
3567
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003568 spin_unlock_irq(&pipe_crc->lock);
3569
Damien Lespiau07144422013-10-15 18:55:40 +01003570 return bytes_read;
3571}
3572
3573static const struct file_operations i915_pipe_crc_fops = {
3574 .owner = THIS_MODULE,
3575 .open = i915_pipe_crc_open,
3576 .read = i915_pipe_crc_read,
3577 .release = i915_pipe_crc_release,
3578};
3579
3580static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3581 {
3582 .name = "i915_pipe_A_crc",
3583 .pipe = PIPE_A,
3584 },
3585 {
3586 .name = "i915_pipe_B_crc",
3587 .pipe = PIPE_B,
3588 },
3589 {
3590 .name = "i915_pipe_C_crc",
3591 .pipe = PIPE_C,
3592 },
3593};
3594
3595static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3596 enum pipe pipe)
3597{
3598 struct drm_device *dev = minor->dev;
3599 struct dentry *ent;
3600 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3601
3602 info->dev = dev;
3603 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3604 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003605 if (!ent)
3606 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003607
3608 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003609}
3610
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003611static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003612 "none",
3613 "plane1",
3614 "plane2",
3615 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003616 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003617 "TV",
3618 "DP-B",
3619 "DP-C",
3620 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003621 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003622};
3623
3624static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3625{
3626 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3627 return pipe_crc_sources[source];
3628}
3629
Damien Lespiaubd9db022013-10-15 18:55:36 +01003630static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003631{
3632 struct drm_device *dev = m->private;
3633 struct drm_i915_private *dev_priv = dev->dev_private;
3634 int i;
3635
3636 for (i = 0; i < I915_MAX_PIPES; i++)
3637 seq_printf(m, "%c %s\n", pipe_name(i),
3638 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3639
3640 return 0;
3641}
3642
Damien Lespiaubd9db022013-10-15 18:55:36 +01003643static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003644{
3645 struct drm_device *dev = inode->i_private;
3646
Damien Lespiaubd9db022013-10-15 18:55:36 +01003647 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003648}
3649
Daniel Vetter46a19182013-11-01 10:50:20 +01003650static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003651 uint32_t *val)
3652{
Daniel Vetter46a19182013-11-01 10:50:20 +01003653 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3654 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3655
3656 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003657 case INTEL_PIPE_CRC_SOURCE_PIPE:
3658 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3659 break;
3660 case INTEL_PIPE_CRC_SOURCE_NONE:
3661 *val = 0;
3662 break;
3663 default:
3664 return -EINVAL;
3665 }
3666
3667 return 0;
3668}
3669
Daniel Vetter46a19182013-11-01 10:50:20 +01003670static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3671 enum intel_pipe_crc_source *source)
3672{
3673 struct intel_encoder *encoder;
3674 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003675 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003676 int ret = 0;
3677
3678 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3679
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003680 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003681 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003682 if (!encoder->base.crtc)
3683 continue;
3684
3685 crtc = to_intel_crtc(encoder->base.crtc);
3686
3687 if (crtc->pipe != pipe)
3688 continue;
3689
3690 switch (encoder->type) {
3691 case INTEL_OUTPUT_TVOUT:
3692 *source = INTEL_PIPE_CRC_SOURCE_TV;
3693 break;
3694 case INTEL_OUTPUT_DISPLAYPORT:
3695 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003696 dig_port = enc_to_dig_port(&encoder->base);
3697 switch (dig_port->port) {
3698 case PORT_B:
3699 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3700 break;
3701 case PORT_C:
3702 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3703 break;
3704 case PORT_D:
3705 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3706 break;
3707 default:
3708 WARN(1, "nonexisting DP port %c\n",
3709 port_name(dig_port->port));
3710 break;
3711 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003712 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003713 default:
3714 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003715 }
3716 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003717 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003718
3719 return ret;
3720}
3721
3722static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3723 enum pipe pipe,
3724 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003725 uint32_t *val)
3726{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003727 struct drm_i915_private *dev_priv = dev->dev_private;
3728 bool need_stable_symbols = false;
3729
Daniel Vetter46a19182013-11-01 10:50:20 +01003730 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3731 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3732 if (ret)
3733 return ret;
3734 }
3735
3736 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003737 case INTEL_PIPE_CRC_SOURCE_PIPE:
3738 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3739 break;
3740 case INTEL_PIPE_CRC_SOURCE_DP_B:
3741 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003742 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003743 break;
3744 case INTEL_PIPE_CRC_SOURCE_DP_C:
3745 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003746 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003747 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003748 case INTEL_PIPE_CRC_SOURCE_DP_D:
3749 if (!IS_CHERRYVIEW(dev))
3750 return -EINVAL;
3751 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3752 need_stable_symbols = true;
3753 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003754 case INTEL_PIPE_CRC_SOURCE_NONE:
3755 *val = 0;
3756 break;
3757 default:
3758 return -EINVAL;
3759 }
3760
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003761 /*
3762 * When the pipe CRC tap point is after the transcoders we need
3763 * to tweak symbol-level features to produce a deterministic series of
3764 * symbols for a given frame. We need to reset those features only once
3765 * a frame (instead of every nth symbol):
3766 * - DC-balance: used to ensure a better clock recovery from the data
3767 * link (SDVO)
3768 * - DisplayPort scrambling: used for EMI reduction
3769 */
3770 if (need_stable_symbols) {
3771 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3772
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003773 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003774 switch (pipe) {
3775 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003776 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003777 break;
3778 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003779 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003780 break;
3781 case PIPE_C:
3782 tmp |= PIPE_C_SCRAMBLE_RESET;
3783 break;
3784 default:
3785 return -EINVAL;
3786 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003787 I915_WRITE(PORT_DFT2_G4X, tmp);
3788 }
3789
Daniel Vetter7ac01292013-10-18 16:37:06 +02003790 return 0;
3791}
3792
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003793static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01003794 enum pipe pipe,
3795 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003796 uint32_t *val)
3797{
Daniel Vetter84093602013-11-01 10:50:21 +01003798 struct drm_i915_private *dev_priv = dev->dev_private;
3799 bool need_stable_symbols = false;
3800
Daniel Vetter46a19182013-11-01 10:50:20 +01003801 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3802 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3803 if (ret)
3804 return ret;
3805 }
3806
3807 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003808 case INTEL_PIPE_CRC_SOURCE_PIPE:
3809 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3810 break;
3811 case INTEL_PIPE_CRC_SOURCE_TV:
3812 if (!SUPPORTS_TV(dev))
3813 return -EINVAL;
3814 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3815 break;
3816 case INTEL_PIPE_CRC_SOURCE_DP_B:
3817 if (!IS_G4X(dev))
3818 return -EINVAL;
3819 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003820 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003821 break;
3822 case INTEL_PIPE_CRC_SOURCE_DP_C:
3823 if (!IS_G4X(dev))
3824 return -EINVAL;
3825 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003826 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003827 break;
3828 case INTEL_PIPE_CRC_SOURCE_DP_D:
3829 if (!IS_G4X(dev))
3830 return -EINVAL;
3831 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003832 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003833 break;
3834 case INTEL_PIPE_CRC_SOURCE_NONE:
3835 *val = 0;
3836 break;
3837 default:
3838 return -EINVAL;
3839 }
3840
Daniel Vetter84093602013-11-01 10:50:21 +01003841 /*
3842 * When the pipe CRC tap point is after the transcoders we need
3843 * to tweak symbol-level features to produce a deterministic series of
3844 * symbols for a given frame. We need to reset those features only once
3845 * a frame (instead of every nth symbol):
3846 * - DC-balance: used to ensure a better clock recovery from the data
3847 * link (SDVO)
3848 * - DisplayPort scrambling: used for EMI reduction
3849 */
3850 if (need_stable_symbols) {
3851 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3852
3853 WARN_ON(!IS_G4X(dev));
3854
3855 I915_WRITE(PORT_DFT_I9XX,
3856 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3857
3858 if (pipe == PIPE_A)
3859 tmp |= PIPE_A_SCRAMBLE_RESET;
3860 else
3861 tmp |= PIPE_B_SCRAMBLE_RESET;
3862
3863 I915_WRITE(PORT_DFT2_G4X, tmp);
3864 }
3865
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003866 return 0;
3867}
3868
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003869static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3870 enum pipe pipe)
3871{
3872 struct drm_i915_private *dev_priv = dev->dev_private;
3873 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3874
Ville Syrjäläeb736672014-12-09 21:28:28 +02003875 switch (pipe) {
3876 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003877 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003878 break;
3879 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003880 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003881 break;
3882 case PIPE_C:
3883 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3884 break;
3885 default:
3886 return;
3887 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003888 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3889 tmp &= ~DC_BALANCE_RESET_VLV;
3890 I915_WRITE(PORT_DFT2_G4X, tmp);
3891
3892}
3893
Daniel Vetter84093602013-11-01 10:50:21 +01003894static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3895 enum pipe pipe)
3896{
3897 struct drm_i915_private *dev_priv = dev->dev_private;
3898 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3899
3900 if (pipe == PIPE_A)
3901 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3902 else
3903 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3904 I915_WRITE(PORT_DFT2_G4X, tmp);
3905
3906 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3907 I915_WRITE(PORT_DFT_I9XX,
3908 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3909 }
3910}
3911
Daniel Vetter46a19182013-11-01 10:50:20 +01003912static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003913 uint32_t *val)
3914{
Daniel Vetter46a19182013-11-01 10:50:20 +01003915 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3916 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3917
3918 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003919 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3920 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3921 break;
3922 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3923 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3924 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003925 case INTEL_PIPE_CRC_SOURCE_PIPE:
3926 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3927 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003928 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003929 *val = 0;
3930 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003931 default:
3932 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003933 }
3934
3935 return 0;
3936}
3937
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003938static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003939{
3940 struct drm_i915_private *dev_priv = dev->dev_private;
3941 struct intel_crtc *crtc =
3942 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003943 struct intel_crtc_state *pipe_config;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003944 struct drm_atomic_state *state;
3945 int ret = 0;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003946
3947 drm_modeset_lock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003948 state = drm_atomic_state_alloc(dev);
3949 if (!state) {
3950 ret = -ENOMEM;
3951 goto out;
3952 }
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003953
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003954 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
3955 pipe_config = intel_atomic_get_crtc_state(state, crtc);
3956 if (IS_ERR(pipe_config)) {
3957 ret = PTR_ERR(pipe_config);
3958 goto out;
3959 }
3960
3961 pipe_config->pch_pfit.force_thru = enable;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003962 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003963 pipe_config->pch_pfit.enabled != enable)
3964 pipe_config->base.connectors_changed = true;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003965
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003966 ret = drm_atomic_commit(state);
3967out:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003968 drm_modeset_unlock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003969 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
3970 if (ret)
3971 drm_atomic_state_free(state);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003972}
3973
3974static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3975 enum pipe pipe,
3976 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003977 uint32_t *val)
3978{
Daniel Vetter46a19182013-11-01 10:50:20 +01003979 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3980 *source = INTEL_PIPE_CRC_SOURCE_PF;
3981
3982 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003983 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3984 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3985 break;
3986 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3987 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3988 break;
3989 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003990 if (IS_HASWELL(dev) && pipe == PIPE_A)
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003991 hsw_trans_edp_pipe_A_crc_wa(dev, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003992
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003993 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3994 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003995 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003996 *val = 0;
3997 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003998 default:
3999 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004000 }
4001
4002 return 0;
4003}
4004
Daniel Vetter926321d2013-10-16 13:30:34 +02004005static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4006 enum intel_pipe_crc_source source)
4007{
4008 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01004009 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004010 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4011 pipe));
Imre Deake1296492016-02-12 18:55:17 +02004012 enum intel_display_power_domain power_domain;
Borislav Petkov432f3342013-11-21 16:49:46 +01004013 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004014 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004015
Damien Lespiaucc3da172013-10-15 18:55:31 +01004016 if (pipe_crc->source == source)
4017 return 0;
4018
Damien Lespiauae676fc2013-10-15 18:55:32 +01004019 /* forbid changing the source without going back to 'none' */
4020 if (pipe_crc->source && source)
4021 return -EINVAL;
4022
Imre Deake1296492016-02-12 18:55:17 +02004023 power_domain = POWER_DOMAIN_PIPE(pipe);
4024 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Daniel Vetter9d8b0582014-11-25 14:00:40 +01004025 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4026 return -EIO;
4027 }
4028
Daniel Vetter52f843f2013-10-21 17:26:38 +02004029 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01004030 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02004031 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01004032 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Wayne Boyer666a4532015-12-09 12:29:35 -08004033 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004034 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02004035 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01004036 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004037 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004038 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004039
4040 if (ret != 0)
Imre Deake1296492016-02-12 18:55:17 +02004041 goto out;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004042
Damien Lespiau4b584362013-10-15 18:55:33 +01004043 /* none -> real source transition */
4044 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004045 struct intel_pipe_crc_entry *entries;
4046
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004047 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4048 pipe_name(pipe), pipe_crc_source_name(source));
4049
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02004050 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4051 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004052 GFP_KERNEL);
Imre Deake1296492016-02-12 18:55:17 +02004053 if (!entries) {
4054 ret = -ENOMEM;
4055 goto out;
4056 }
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004057
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004058 /*
4059 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4060 * enabled and disabled dynamically based on package C states,
4061 * user space can't make reliable use of the CRCs, so let's just
4062 * completely disable it.
4063 */
4064 hsw_disable_ips(crtc);
4065
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004066 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01004067 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004068 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004069 pipe_crc->head = 0;
4070 pipe_crc->tail = 0;
4071 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01004072 }
4073
Damien Lespiaucc3da172013-10-15 18:55:31 +01004074 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02004075
Daniel Vetter926321d2013-10-16 13:30:34 +02004076 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4077 POSTING_READ(PIPE_CRC_CTL(pipe));
4078
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004079 /* real source -> none transition */
4080 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004081 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02004082 struct intel_crtc *crtc =
4083 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004084
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004085 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4086 pipe_name(pipe));
4087
Daniel Vettera33d7102014-06-06 08:22:08 +02004088 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004089 if (crtc->base.state->active)
Daniel Vettera33d7102014-06-06 08:22:08 +02004090 intel_wait_for_vblank(dev, pipe);
4091 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02004092
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004093 spin_lock_irq(&pipe_crc->lock);
4094 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004095 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02004096 pipe_crc->head = 0;
4097 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004098 spin_unlock_irq(&pipe_crc->lock);
4099
4100 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01004101
4102 if (IS_G4X(dev))
4103 g4x_undo_pipe_scramble_reset(dev, pipe);
Wayne Boyer666a4532015-12-09 12:29:35 -08004104 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004105 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004106 else if (IS_HASWELL(dev) && pipe == PIPE_A)
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004107 hsw_trans_edp_pipe_A_crc_wa(dev, false);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004108
4109 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004110 }
4111
Imre Deake1296492016-02-12 18:55:17 +02004112 ret = 0;
4113
4114out:
4115 intel_display_power_put(dev_priv, power_domain);
4116
4117 return ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004118}
4119
4120/*
4121 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004122 * command: wsp* object wsp+ name wsp+ source wsp*
4123 * object: 'pipe'
4124 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02004125 * source: (none | plane1 | plane2 | pf)
4126 * wsp: (#0x20 | #0x9 | #0xA)+
4127 *
4128 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004129 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4130 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02004131 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01004132static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02004133{
4134 int n_words = 0;
4135
4136 while (*buf) {
4137 char *end;
4138
4139 /* skip leading white space */
4140 buf = skip_spaces(buf);
4141 if (!*buf)
4142 break; /* end of buffer */
4143
4144 /* find end of word */
4145 for (end = buf; *end && !isspace(*end); end++)
4146 ;
4147
4148 if (n_words == max_words) {
4149 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4150 max_words);
4151 return -EINVAL; /* ran out of words[] before bytes */
4152 }
4153
4154 if (*end)
4155 *end++ = '\0';
4156 words[n_words++] = buf;
4157 buf = end;
4158 }
4159
4160 return n_words;
4161}
4162
Damien Lespiaub94dec82013-10-15 18:55:35 +01004163enum intel_pipe_crc_object {
4164 PIPE_CRC_OBJECT_PIPE,
4165};
4166
Daniel Vettere8dfcf72013-10-16 11:51:54 +02004167static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004168 "pipe",
4169};
4170
4171static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004172display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01004173{
4174 int i;
4175
4176 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4177 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004178 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004179 return 0;
4180 }
4181
4182 return -EINVAL;
4183}
4184
Damien Lespiaubd9db022013-10-15 18:55:36 +01004185static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02004186{
4187 const char name = buf[0];
4188
4189 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4190 return -EINVAL;
4191
4192 *pipe = name - 'A';
4193
4194 return 0;
4195}
4196
4197static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004198display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02004199{
4200 int i;
4201
4202 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4203 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004204 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02004205 return 0;
4206 }
4207
4208 return -EINVAL;
4209}
4210
Damien Lespiaubd9db022013-10-15 18:55:36 +01004211static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02004212{
Damien Lespiaub94dec82013-10-15 18:55:35 +01004213#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02004214 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004215 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02004216 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004217 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02004218 enum intel_pipe_crc_source source;
4219
Damien Lespiaubd9db022013-10-15 18:55:36 +01004220 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01004221 if (n_words != N_WORDS) {
4222 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4223 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02004224 return -EINVAL;
4225 }
4226
Damien Lespiaubd9db022013-10-15 18:55:36 +01004227 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004228 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004229 return -EINVAL;
4230 }
4231
Damien Lespiaubd9db022013-10-15 18:55:36 +01004232 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004233 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4234 return -EINVAL;
4235 }
4236
Damien Lespiaubd9db022013-10-15 18:55:36 +01004237 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004238 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004239 return -EINVAL;
4240 }
4241
4242 return pipe_crc_set_source(dev, pipe, source);
4243}
4244
Damien Lespiaubd9db022013-10-15 18:55:36 +01004245static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4246 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02004247{
4248 struct seq_file *m = file->private_data;
4249 struct drm_device *dev = m->private;
4250 char *tmpbuf;
4251 int ret;
4252
4253 if (len == 0)
4254 return 0;
4255
4256 if (len > PAGE_SIZE - 1) {
4257 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4258 PAGE_SIZE);
4259 return -E2BIG;
4260 }
4261
4262 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4263 if (!tmpbuf)
4264 return -ENOMEM;
4265
4266 if (copy_from_user(tmpbuf, ubuf, len)) {
4267 ret = -EFAULT;
4268 goto out;
4269 }
4270 tmpbuf[len] = '\0';
4271
Damien Lespiaubd9db022013-10-15 18:55:36 +01004272 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02004273
4274out:
4275 kfree(tmpbuf);
4276 if (ret < 0)
4277 return ret;
4278
4279 *offp += len;
4280 return len;
4281}
4282
Damien Lespiaubd9db022013-10-15 18:55:36 +01004283static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02004284 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004285 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02004286 .read = seq_read,
4287 .llseek = seq_lseek,
4288 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004289 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02004290};
4291
Todd Previteeb3394fa2015-04-18 00:04:19 -07004292static ssize_t i915_displayport_test_active_write(struct file *file,
4293 const char __user *ubuf,
4294 size_t len, loff_t *offp)
4295{
4296 char *input_buffer;
4297 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004298 struct drm_device *dev;
4299 struct drm_connector *connector;
4300 struct list_head *connector_list;
4301 struct intel_dp *intel_dp;
4302 int val = 0;
4303
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05304304 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004305
Todd Previteeb3394fa2015-04-18 00:04:19 -07004306 connector_list = &dev->mode_config.connector_list;
4307
4308 if (len == 0)
4309 return 0;
4310
4311 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4312 if (!input_buffer)
4313 return -ENOMEM;
4314
4315 if (copy_from_user(input_buffer, ubuf, len)) {
4316 status = -EFAULT;
4317 goto out;
4318 }
4319
4320 input_buffer[len] = '\0';
4321 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4322
4323 list_for_each_entry(connector, connector_list, head) {
4324
4325 if (connector->connector_type !=
4326 DRM_MODE_CONNECTOR_DisplayPort)
4327 continue;
4328
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05304329 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07004330 connector->encoder != NULL) {
4331 intel_dp = enc_to_intel_dp(connector->encoder);
4332 status = kstrtoint(input_buffer, 10, &val);
4333 if (status < 0)
4334 goto out;
4335 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4336 /* To prevent erroneous activation of the compliance
4337 * testing code, only accept an actual value of 1 here
4338 */
4339 if (val == 1)
4340 intel_dp->compliance_test_active = 1;
4341 else
4342 intel_dp->compliance_test_active = 0;
4343 }
4344 }
4345out:
4346 kfree(input_buffer);
4347 if (status < 0)
4348 return status;
4349
4350 *offp += len;
4351 return len;
4352}
4353
4354static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4355{
4356 struct drm_device *dev = m->private;
4357 struct drm_connector *connector;
4358 struct list_head *connector_list = &dev->mode_config.connector_list;
4359 struct intel_dp *intel_dp;
4360
Todd Previteeb3394fa2015-04-18 00:04:19 -07004361 list_for_each_entry(connector, connector_list, head) {
4362
4363 if (connector->connector_type !=
4364 DRM_MODE_CONNECTOR_DisplayPort)
4365 continue;
4366
4367 if (connector->status == connector_status_connected &&
4368 connector->encoder != NULL) {
4369 intel_dp = enc_to_intel_dp(connector->encoder);
4370 if (intel_dp->compliance_test_active)
4371 seq_puts(m, "1");
4372 else
4373 seq_puts(m, "0");
4374 } else
4375 seq_puts(m, "0");
4376 }
4377
4378 return 0;
4379}
4380
4381static int i915_displayport_test_active_open(struct inode *inode,
4382 struct file *file)
4383{
4384 struct drm_device *dev = inode->i_private;
4385
4386 return single_open(file, i915_displayport_test_active_show, dev);
4387}
4388
4389static const struct file_operations i915_displayport_test_active_fops = {
4390 .owner = THIS_MODULE,
4391 .open = i915_displayport_test_active_open,
4392 .read = seq_read,
4393 .llseek = seq_lseek,
4394 .release = single_release,
4395 .write = i915_displayport_test_active_write
4396};
4397
4398static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4399{
4400 struct drm_device *dev = m->private;
4401 struct drm_connector *connector;
4402 struct list_head *connector_list = &dev->mode_config.connector_list;
4403 struct intel_dp *intel_dp;
4404
Todd Previteeb3394fa2015-04-18 00:04:19 -07004405 list_for_each_entry(connector, connector_list, head) {
4406
4407 if (connector->connector_type !=
4408 DRM_MODE_CONNECTOR_DisplayPort)
4409 continue;
4410
4411 if (connector->status == connector_status_connected &&
4412 connector->encoder != NULL) {
4413 intel_dp = enc_to_intel_dp(connector->encoder);
4414 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4415 } else
4416 seq_puts(m, "0");
4417 }
4418
4419 return 0;
4420}
4421static int i915_displayport_test_data_open(struct inode *inode,
4422 struct file *file)
4423{
4424 struct drm_device *dev = inode->i_private;
4425
4426 return single_open(file, i915_displayport_test_data_show, dev);
4427}
4428
4429static const struct file_operations i915_displayport_test_data_fops = {
4430 .owner = THIS_MODULE,
4431 .open = i915_displayport_test_data_open,
4432 .read = seq_read,
4433 .llseek = seq_lseek,
4434 .release = single_release
4435};
4436
4437static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4438{
4439 struct drm_device *dev = m->private;
4440 struct drm_connector *connector;
4441 struct list_head *connector_list = &dev->mode_config.connector_list;
4442 struct intel_dp *intel_dp;
4443
Todd Previteeb3394fa2015-04-18 00:04:19 -07004444 list_for_each_entry(connector, connector_list, head) {
4445
4446 if (connector->connector_type !=
4447 DRM_MODE_CONNECTOR_DisplayPort)
4448 continue;
4449
4450 if (connector->status == connector_status_connected &&
4451 connector->encoder != NULL) {
4452 intel_dp = enc_to_intel_dp(connector->encoder);
4453 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4454 } else
4455 seq_puts(m, "0");
4456 }
4457
4458 return 0;
4459}
4460
4461static int i915_displayport_test_type_open(struct inode *inode,
4462 struct file *file)
4463{
4464 struct drm_device *dev = inode->i_private;
4465
4466 return single_open(file, i915_displayport_test_type_show, dev);
4467}
4468
4469static const struct file_operations i915_displayport_test_type_fops = {
4470 .owner = THIS_MODULE,
4471 .open = i915_displayport_test_type_open,
4472 .read = seq_read,
4473 .llseek = seq_lseek,
4474 .release = single_release
4475};
4476
Damien Lespiau97e94b22014-11-04 17:06:50 +00004477static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004478{
4479 struct drm_device *dev = m->private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004480 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004481 int num_levels;
4482
4483 if (IS_CHERRYVIEW(dev))
4484 num_levels = 3;
4485 else if (IS_VALLEYVIEW(dev))
4486 num_levels = 1;
4487 else
4488 num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004489
4490 drm_modeset_lock_all(dev);
4491
4492 for (level = 0; level < num_levels; level++) {
4493 unsigned int latency = wm[level];
4494
Damien Lespiau97e94b22014-11-04 17:06:50 +00004495 /*
4496 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03004497 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00004498 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004499 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4500 IS_CHERRYVIEW(dev))
Damien Lespiau97e94b22014-11-04 17:06:50 +00004501 latency *= 10;
4502 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004503 latency *= 5;
4504
4505 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004506 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004507 }
4508
4509 drm_modeset_unlock_all(dev);
4510}
4511
4512static int pri_wm_latency_show(struct seq_file *m, void *data)
4513{
4514 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004515 struct drm_i915_private *dev_priv = dev->dev_private;
4516 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004517
Damien Lespiau97e94b22014-11-04 17:06:50 +00004518 if (INTEL_INFO(dev)->gen >= 9)
4519 latencies = dev_priv->wm.skl_latency;
4520 else
4521 latencies = to_i915(dev)->wm.pri_latency;
4522
4523 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004524
4525 return 0;
4526}
4527
4528static int spr_wm_latency_show(struct seq_file *m, void *data)
4529{
4530 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004531 struct drm_i915_private *dev_priv = dev->dev_private;
4532 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004533
Damien Lespiau97e94b22014-11-04 17:06:50 +00004534 if (INTEL_INFO(dev)->gen >= 9)
4535 latencies = dev_priv->wm.skl_latency;
4536 else
4537 latencies = to_i915(dev)->wm.spr_latency;
4538
4539 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004540
4541 return 0;
4542}
4543
4544static int cur_wm_latency_show(struct seq_file *m, void *data)
4545{
4546 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004547 struct drm_i915_private *dev_priv = dev->dev_private;
4548 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004549
Damien Lespiau97e94b22014-11-04 17:06:50 +00004550 if (INTEL_INFO(dev)->gen >= 9)
4551 latencies = dev_priv->wm.skl_latency;
4552 else
4553 latencies = to_i915(dev)->wm.cur_latency;
4554
4555 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004556
4557 return 0;
4558}
4559
4560static int pri_wm_latency_open(struct inode *inode, struct file *file)
4561{
4562 struct drm_device *dev = inode->i_private;
4563
Ville Syrjäläde38b952015-06-24 22:00:09 +03004564 if (INTEL_INFO(dev)->gen < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004565 return -ENODEV;
4566
4567 return single_open(file, pri_wm_latency_show, dev);
4568}
4569
4570static int spr_wm_latency_open(struct inode *inode, struct file *file)
4571{
4572 struct drm_device *dev = inode->i_private;
4573
Sonika Jindal9ad02572014-07-21 15:23:39 +05304574 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004575 return -ENODEV;
4576
4577 return single_open(file, spr_wm_latency_show, dev);
4578}
4579
4580static int cur_wm_latency_open(struct inode *inode, struct file *file)
4581{
4582 struct drm_device *dev = inode->i_private;
4583
Sonika Jindal9ad02572014-07-21 15:23:39 +05304584 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004585 return -ENODEV;
4586
4587 return single_open(file, cur_wm_latency_show, dev);
4588}
4589
4590static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004591 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004592{
4593 struct seq_file *m = file->private_data;
4594 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004595 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004596 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004597 int level;
4598 int ret;
4599 char tmp[32];
4600
Ville Syrjäläde38b952015-06-24 22:00:09 +03004601 if (IS_CHERRYVIEW(dev))
4602 num_levels = 3;
4603 else if (IS_VALLEYVIEW(dev))
4604 num_levels = 1;
4605 else
4606 num_levels = ilk_wm_max_level(dev) + 1;
4607
Ville Syrjälä369a1342014-01-22 14:36:08 +02004608 if (len >= sizeof(tmp))
4609 return -EINVAL;
4610
4611 if (copy_from_user(tmp, ubuf, len))
4612 return -EFAULT;
4613
4614 tmp[len] = '\0';
4615
Damien Lespiau97e94b22014-11-04 17:06:50 +00004616 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4617 &new[0], &new[1], &new[2], &new[3],
4618 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004619 if (ret != num_levels)
4620 return -EINVAL;
4621
4622 drm_modeset_lock_all(dev);
4623
4624 for (level = 0; level < num_levels; level++)
4625 wm[level] = new[level];
4626
4627 drm_modeset_unlock_all(dev);
4628
4629 return len;
4630}
4631
4632
4633static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4634 size_t len, loff_t *offp)
4635{
4636 struct seq_file *m = file->private_data;
4637 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004638 struct drm_i915_private *dev_priv = dev->dev_private;
4639 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004640
Damien Lespiau97e94b22014-11-04 17:06:50 +00004641 if (INTEL_INFO(dev)->gen >= 9)
4642 latencies = dev_priv->wm.skl_latency;
4643 else
4644 latencies = to_i915(dev)->wm.pri_latency;
4645
4646 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004647}
4648
4649static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4650 size_t len, loff_t *offp)
4651{
4652 struct seq_file *m = file->private_data;
4653 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004654 struct drm_i915_private *dev_priv = dev->dev_private;
4655 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004656
Damien Lespiau97e94b22014-11-04 17:06:50 +00004657 if (INTEL_INFO(dev)->gen >= 9)
4658 latencies = dev_priv->wm.skl_latency;
4659 else
4660 latencies = to_i915(dev)->wm.spr_latency;
4661
4662 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004663}
4664
4665static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4666 size_t len, loff_t *offp)
4667{
4668 struct seq_file *m = file->private_data;
4669 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004670 struct drm_i915_private *dev_priv = dev->dev_private;
4671 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004672
Damien Lespiau97e94b22014-11-04 17:06:50 +00004673 if (INTEL_INFO(dev)->gen >= 9)
4674 latencies = dev_priv->wm.skl_latency;
4675 else
4676 latencies = to_i915(dev)->wm.cur_latency;
4677
4678 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004679}
4680
4681static const struct file_operations i915_pri_wm_latency_fops = {
4682 .owner = THIS_MODULE,
4683 .open = pri_wm_latency_open,
4684 .read = seq_read,
4685 .llseek = seq_lseek,
4686 .release = single_release,
4687 .write = pri_wm_latency_write
4688};
4689
4690static const struct file_operations i915_spr_wm_latency_fops = {
4691 .owner = THIS_MODULE,
4692 .open = spr_wm_latency_open,
4693 .read = seq_read,
4694 .llseek = seq_lseek,
4695 .release = single_release,
4696 .write = spr_wm_latency_write
4697};
4698
4699static const struct file_operations i915_cur_wm_latency_fops = {
4700 .owner = THIS_MODULE,
4701 .open = cur_wm_latency_open,
4702 .read = seq_read,
4703 .llseek = seq_lseek,
4704 .release = single_release,
4705 .write = cur_wm_latency_write
4706};
4707
Kees Cook647416f2013-03-10 14:10:06 -07004708static int
4709i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004710{
Kees Cook647416f2013-03-10 14:10:06 -07004711 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004712 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004713
Kees Cook647416f2013-03-10 14:10:06 -07004714 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004715
Kees Cook647416f2013-03-10 14:10:06 -07004716 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004717}
4718
Kees Cook647416f2013-03-10 14:10:06 -07004719static int
4720i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004721{
Kees Cook647416f2013-03-10 14:10:06 -07004722 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004723 struct drm_i915_private *dev_priv = dev->dev_private;
4724
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004725 /*
4726 * There is no safeguard against this debugfs entry colliding
4727 * with the hangcheck calling same i915_handle_error() in
4728 * parallel, causing an explosion. For now we assume that the
4729 * test harness is responsible enough not to inject gpu hangs
4730 * while it is writing to 'i915_wedged'
4731 */
4732
4733 if (i915_reset_in_progress(&dev_priv->gpu_error))
4734 return -EAGAIN;
4735
Imre Deakd46c0512014-04-14 20:24:27 +03004736 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004737
Mika Kuoppala58174462014-02-25 17:11:26 +02004738 i915_handle_error(dev, val,
4739 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004740
4741 intel_runtime_pm_put(dev_priv);
4742
Kees Cook647416f2013-03-10 14:10:06 -07004743 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004744}
4745
Kees Cook647416f2013-03-10 14:10:06 -07004746DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4747 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004748 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004749
Kees Cook647416f2013-03-10 14:10:06 -07004750static int
4751i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004752{
Kees Cook647416f2013-03-10 14:10:06 -07004753 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004754 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004755
Kees Cook647416f2013-03-10 14:10:06 -07004756 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004757
Kees Cook647416f2013-03-10 14:10:06 -07004758 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004759}
4760
Kees Cook647416f2013-03-10 14:10:06 -07004761static int
4762i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004763{
Kees Cook647416f2013-03-10 14:10:06 -07004764 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004765 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004766 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004767
Kees Cook647416f2013-03-10 14:10:06 -07004768 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004769
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004770 ret = mutex_lock_interruptible(&dev->struct_mutex);
4771 if (ret)
4772 return ret;
4773
Daniel Vetter99584db2012-11-14 17:14:04 +01004774 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004775 mutex_unlock(&dev->struct_mutex);
4776
Kees Cook647416f2013-03-10 14:10:06 -07004777 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004778}
4779
Kees Cook647416f2013-03-10 14:10:06 -07004780DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4781 i915_ring_stop_get, i915_ring_stop_set,
4782 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02004783
Chris Wilson094f9a52013-09-25 17:34:55 +01004784static int
4785i915_ring_missed_irq_get(void *data, u64 *val)
4786{
4787 struct drm_device *dev = data;
4788 struct drm_i915_private *dev_priv = dev->dev_private;
4789
4790 *val = dev_priv->gpu_error.missed_irq_rings;
4791 return 0;
4792}
4793
4794static int
4795i915_ring_missed_irq_set(void *data, u64 val)
4796{
4797 struct drm_device *dev = data;
4798 struct drm_i915_private *dev_priv = dev->dev_private;
4799 int ret;
4800
4801 /* Lock against concurrent debugfs callers */
4802 ret = mutex_lock_interruptible(&dev->struct_mutex);
4803 if (ret)
4804 return ret;
4805 dev_priv->gpu_error.missed_irq_rings = val;
4806 mutex_unlock(&dev->struct_mutex);
4807
4808 return 0;
4809}
4810
4811DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4812 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4813 "0x%08llx\n");
4814
4815static int
4816i915_ring_test_irq_get(void *data, u64 *val)
4817{
4818 struct drm_device *dev = data;
4819 struct drm_i915_private *dev_priv = dev->dev_private;
4820
4821 *val = dev_priv->gpu_error.test_irq_rings;
4822
4823 return 0;
4824}
4825
4826static int
4827i915_ring_test_irq_set(void *data, u64 val)
4828{
4829 struct drm_device *dev = data;
4830 struct drm_i915_private *dev_priv = dev->dev_private;
4831 int ret;
4832
4833 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4834
4835 /* Lock against concurrent debugfs callers */
4836 ret = mutex_lock_interruptible(&dev->struct_mutex);
4837 if (ret)
4838 return ret;
4839
4840 dev_priv->gpu_error.test_irq_rings = val;
4841 mutex_unlock(&dev->struct_mutex);
4842
4843 return 0;
4844}
4845
4846DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4847 i915_ring_test_irq_get, i915_ring_test_irq_set,
4848 "0x%08llx\n");
4849
Chris Wilsondd624af2013-01-15 12:39:35 +00004850#define DROP_UNBOUND 0x1
4851#define DROP_BOUND 0x2
4852#define DROP_RETIRE 0x4
4853#define DROP_ACTIVE 0x8
4854#define DROP_ALL (DROP_UNBOUND | \
4855 DROP_BOUND | \
4856 DROP_RETIRE | \
4857 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004858static int
4859i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004860{
Kees Cook647416f2013-03-10 14:10:06 -07004861 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004862
Kees Cook647416f2013-03-10 14:10:06 -07004863 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004864}
4865
Kees Cook647416f2013-03-10 14:10:06 -07004866static int
4867i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004868{
Kees Cook647416f2013-03-10 14:10:06 -07004869 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00004870 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004871 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004872
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004873 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004874
4875 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4876 * on ioctls on -EAGAIN. */
4877 ret = mutex_lock_interruptible(&dev->struct_mutex);
4878 if (ret)
4879 return ret;
4880
4881 if (val & DROP_ACTIVE) {
4882 ret = i915_gpu_idle(dev);
4883 if (ret)
4884 goto unlock;
4885 }
4886
4887 if (val & (DROP_RETIRE | DROP_ACTIVE))
4888 i915_gem_retire_requests(dev);
4889
Chris Wilson21ab4e72014-09-09 11:16:08 +01004890 if (val & DROP_BOUND)
4891 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004892
Chris Wilson21ab4e72014-09-09 11:16:08 +01004893 if (val & DROP_UNBOUND)
4894 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004895
4896unlock:
4897 mutex_unlock(&dev->struct_mutex);
4898
Kees Cook647416f2013-03-10 14:10:06 -07004899 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004900}
4901
Kees Cook647416f2013-03-10 14:10:06 -07004902DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4903 i915_drop_caches_get, i915_drop_caches_set,
4904 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004905
Kees Cook647416f2013-03-10 14:10:06 -07004906static int
4907i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004908{
Kees Cook647416f2013-03-10 14:10:06 -07004909 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004910 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004911 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004912
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004913 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004914 return -ENODEV;
4915
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004916 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4917
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004918 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004919 if (ret)
4920 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07004921
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004922 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004923 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004924
Kees Cook647416f2013-03-10 14:10:06 -07004925 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004926}
4927
Kees Cook647416f2013-03-10 14:10:06 -07004928static int
4929i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004930{
Kees Cook647416f2013-03-10 14:10:06 -07004931 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07004932 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304933 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004934 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004935
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004936 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004937 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004938
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004939 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4940
Kees Cook647416f2013-03-10 14:10:06 -07004941 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004942
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004943 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004944 if (ret)
4945 return ret;
4946
Jesse Barnes358733e2011-07-27 11:53:01 -07004947 /*
4948 * Turbo will still be enabled, but won't go above the set value.
4949 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304950 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004951
Akash Goelbc4d91f2015-02-26 16:09:47 +05304952 hw_max = dev_priv->rps.max_freq;
4953 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004954
Ben Widawskyb39fb292014-03-19 18:31:11 -07004955 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004956 mutex_unlock(&dev_priv->rps.hw_lock);
4957 return -EINVAL;
4958 }
4959
Ben Widawskyb39fb292014-03-19 18:31:11 -07004960 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004961
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004962 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004963
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004964 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004965
Kees Cook647416f2013-03-10 14:10:06 -07004966 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004967}
4968
Kees Cook647416f2013-03-10 14:10:06 -07004969DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4970 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004971 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004972
Kees Cook647416f2013-03-10 14:10:06 -07004973static int
4974i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004975{
Kees Cook647416f2013-03-10 14:10:06 -07004976 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004977 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004978 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004979
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004980 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004981 return -ENODEV;
4982
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004983 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4984
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004985 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004986 if (ret)
4987 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07004988
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004989 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004990 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004991
Kees Cook647416f2013-03-10 14:10:06 -07004992 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004993}
4994
Kees Cook647416f2013-03-10 14:10:06 -07004995static int
4996i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004997{
Kees Cook647416f2013-03-10 14:10:06 -07004998 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07004999 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05305000 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07005001 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02005002
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07005003 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02005004 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07005005
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07005006 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5007
Kees Cook647416f2013-03-10 14:10:06 -07005008 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07005009
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005010 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02005011 if (ret)
5012 return ret;
5013
Jesse Barnes1523c312012-05-25 12:34:54 -07005014 /*
5015 * Turbo will still be enabled, but won't go below the set value.
5016 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05305017 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005018
Akash Goelbc4d91f2015-02-26 16:09:47 +05305019 hw_max = dev_priv->rps.max_freq;
5020 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005021
Ben Widawskyb39fb292014-03-19 18:31:11 -07005022 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005023 mutex_unlock(&dev_priv->rps.hw_lock);
5024 return -EINVAL;
5025 }
5026
Ben Widawskyb39fb292014-03-19 18:31:11 -07005027 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005028
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005029 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005030
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005031 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07005032
Kees Cook647416f2013-03-10 14:10:06 -07005033 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07005034}
5035
Kees Cook647416f2013-03-10 14:10:06 -07005036DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5037 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03005038 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07005039
Kees Cook647416f2013-03-10 14:10:06 -07005040static int
5041i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005042{
Kees Cook647416f2013-03-10 14:10:06 -07005043 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03005044 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005045 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07005046 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005047
Daniel Vetter004777c2012-08-09 15:07:01 +02005048 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5049 return -ENODEV;
5050
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005051 ret = mutex_lock_interruptible(&dev->struct_mutex);
5052 if (ret)
5053 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005054 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005055
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005056 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005057
5058 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005059 mutex_unlock(&dev_priv->dev->struct_mutex);
5060
Kees Cook647416f2013-03-10 14:10:06 -07005061 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005062
Kees Cook647416f2013-03-10 14:10:06 -07005063 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005064}
5065
Kees Cook647416f2013-03-10 14:10:06 -07005066static int
5067i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005068{
Kees Cook647416f2013-03-10 14:10:06 -07005069 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005070 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005071 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005072
Daniel Vetter004777c2012-08-09 15:07:01 +02005073 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5074 return -ENODEV;
5075
Kees Cook647416f2013-03-10 14:10:06 -07005076 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005077 return -EINVAL;
5078
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005079 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005080 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005081
5082 /* Update the cache sharing policy here as well */
5083 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5084 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5085 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5086 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5087
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005088 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005089 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005090}
5091
Kees Cook647416f2013-03-10 14:10:06 -07005092DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5093 i915_cache_sharing_get, i915_cache_sharing_set,
5094 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005095
Jeff McGee5d395252015-04-03 18:13:17 -07005096struct sseu_dev_status {
5097 unsigned int slice_total;
5098 unsigned int subslice_total;
5099 unsigned int subslice_per_slice;
5100 unsigned int eu_total;
5101 unsigned int eu_per_subslice;
5102};
5103
5104static void cherryview_sseu_device_status(struct drm_device *dev,
5105 struct sseu_dev_status *stat)
5106{
5107 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03005108 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07005109 int ss;
5110 u32 sig1[ss_max], sig2[ss_max];
5111
5112 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5113 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5114 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5115 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5116
5117 for (ss = 0; ss < ss_max; ss++) {
5118 unsigned int eu_cnt;
5119
5120 if (sig1[ss] & CHV_SS_PG_ENABLE)
5121 /* skip disabled subslice */
5122 continue;
5123
5124 stat->slice_total = 1;
5125 stat->subslice_per_slice++;
5126 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5127 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5128 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5129 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5130 stat->eu_total += eu_cnt;
5131 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5132 }
5133 stat->subslice_total = stat->subslice_per_slice;
5134}
5135
5136static void gen9_sseu_device_status(struct drm_device *dev,
5137 struct sseu_dev_status *stat)
5138{
5139 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005140 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07005141 int s, ss;
5142 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5143
Jeff McGee1c046bc2015-04-03 18:13:18 -07005144 /* BXT has a single slice and at most 3 subslices. */
5145 if (IS_BROXTON(dev)) {
5146 s_max = 1;
5147 ss_max = 3;
5148 }
5149
5150 for (s = 0; s < s_max; s++) {
5151 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5152 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5153 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5154 }
5155
Jeff McGee5d395252015-04-03 18:13:17 -07005156 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5157 GEN9_PGCTL_SSA_EU19_ACK |
5158 GEN9_PGCTL_SSA_EU210_ACK |
5159 GEN9_PGCTL_SSA_EU311_ACK;
5160 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5161 GEN9_PGCTL_SSB_EU19_ACK |
5162 GEN9_PGCTL_SSB_EU210_ACK |
5163 GEN9_PGCTL_SSB_EU311_ACK;
5164
5165 for (s = 0; s < s_max; s++) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07005166 unsigned int ss_cnt = 0;
5167
Jeff McGee5d395252015-04-03 18:13:17 -07005168 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5169 /* skip disabled slice */
5170 continue;
5171
5172 stat->slice_total++;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005173
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005174 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Jeff McGee1c046bc2015-04-03 18:13:18 -07005175 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5176
Jeff McGee5d395252015-04-03 18:13:17 -07005177 for (ss = 0; ss < ss_max; ss++) {
5178 unsigned int eu_cnt;
5179
Jeff McGee1c046bc2015-04-03 18:13:18 -07005180 if (IS_BROXTON(dev) &&
5181 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5182 /* skip disabled subslice */
5183 continue;
5184
5185 if (IS_BROXTON(dev))
5186 ss_cnt++;
5187
Jeff McGee5d395252015-04-03 18:13:17 -07005188 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5189 eu_mask[ss%2]);
5190 stat->eu_total += eu_cnt;
5191 stat->eu_per_subslice = max(stat->eu_per_subslice,
5192 eu_cnt);
5193 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07005194
5195 stat->subslice_total += ss_cnt;
5196 stat->subslice_per_slice = max(stat->subslice_per_slice,
5197 ss_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005198 }
5199}
5200
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005201static void broadwell_sseu_device_status(struct drm_device *dev,
5202 struct sseu_dev_status *stat)
5203{
5204 struct drm_i915_private *dev_priv = dev->dev_private;
5205 int s;
5206 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5207
5208 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5209
5210 if (stat->slice_total) {
5211 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5212 stat->subslice_total = stat->slice_total *
5213 stat->subslice_per_slice;
5214 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5215 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5216
5217 /* subtract fused off EU(s) from enabled slice(s) */
5218 for (s = 0; s < stat->slice_total; s++) {
5219 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5220
5221 stat->eu_total -= hweight8(subslice_7eu);
5222 }
5223 }
5224}
5225
Jeff McGee38732182015-02-13 10:27:54 -06005226static int i915_sseu_status(struct seq_file *m, void *unused)
5227{
5228 struct drm_info_node *node = (struct drm_info_node *) m->private;
5229 struct drm_device *dev = node->minor->dev;
Jeff McGee5d395252015-04-03 18:13:17 -07005230 struct sseu_dev_status stat;
Jeff McGee38732182015-02-13 10:27:54 -06005231
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005232 if (INTEL_INFO(dev)->gen < 8)
Jeff McGee38732182015-02-13 10:27:54 -06005233 return -ENODEV;
5234
5235 seq_puts(m, "SSEU Device Info\n");
5236 seq_printf(m, " Available Slice Total: %u\n",
5237 INTEL_INFO(dev)->slice_total);
5238 seq_printf(m, " Available Subslice Total: %u\n",
5239 INTEL_INFO(dev)->subslice_total);
5240 seq_printf(m, " Available Subslice Per Slice: %u\n",
5241 INTEL_INFO(dev)->subslice_per_slice);
5242 seq_printf(m, " Available EU Total: %u\n",
5243 INTEL_INFO(dev)->eu_total);
5244 seq_printf(m, " Available EU Per Subslice: %u\n",
5245 INTEL_INFO(dev)->eu_per_subslice);
5246 seq_printf(m, " Has Slice Power Gating: %s\n",
5247 yesno(INTEL_INFO(dev)->has_slice_pg));
5248 seq_printf(m, " Has Subslice Power Gating: %s\n",
5249 yesno(INTEL_INFO(dev)->has_subslice_pg));
5250 seq_printf(m, " Has EU Power Gating: %s\n",
5251 yesno(INTEL_INFO(dev)->has_eu_pg));
5252
Jeff McGee7f992ab2015-02-13 10:27:55 -06005253 seq_puts(m, "SSEU Device Status\n");
Jeff McGee5d395252015-04-03 18:13:17 -07005254 memset(&stat, 0, sizeof(stat));
Jeff McGee5575f032015-02-27 10:22:32 -08005255 if (IS_CHERRYVIEW(dev)) {
Jeff McGee5d395252015-04-03 18:13:17 -07005256 cherryview_sseu_device_status(dev, &stat);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005257 } else if (IS_BROADWELL(dev)) {
5258 broadwell_sseu_device_status(dev, &stat);
Jeff McGee1c046bc2015-04-03 18:13:18 -07005259 } else if (INTEL_INFO(dev)->gen >= 9) {
Jeff McGee5d395252015-04-03 18:13:17 -07005260 gen9_sseu_device_status(dev, &stat);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005261 }
Jeff McGee5d395252015-04-03 18:13:17 -07005262 seq_printf(m, " Enabled Slice Total: %u\n",
5263 stat.slice_total);
5264 seq_printf(m, " Enabled Subslice Total: %u\n",
5265 stat.subslice_total);
5266 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5267 stat.subslice_per_slice);
5268 seq_printf(m, " Enabled EU Total: %u\n",
5269 stat.eu_total);
5270 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5271 stat.eu_per_subslice);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005272
Jeff McGee38732182015-02-13 10:27:54 -06005273 return 0;
5274}
5275
Ben Widawsky6d794d42011-04-25 11:25:56 -07005276static int i915_forcewake_open(struct inode *inode, struct file *file)
5277{
5278 struct drm_device *dev = inode->i_private;
5279 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005280
Daniel Vetter075edca2012-01-24 09:44:28 +01005281 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005282 return 0;
5283
Chris Wilson6daccb02015-01-16 11:34:35 +02005284 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02005285 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005286
5287 return 0;
5288}
5289
Ben Widawskyc43b5632012-04-16 14:07:40 -07005290static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005291{
5292 struct drm_device *dev = inode->i_private;
5293 struct drm_i915_private *dev_priv = dev->dev_private;
5294
Daniel Vetter075edca2012-01-24 09:44:28 +01005295 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005296 return 0;
5297
Mika Kuoppala59bad942015-01-16 11:34:40 +02005298 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02005299 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005300
5301 return 0;
5302}
5303
5304static const struct file_operations i915_forcewake_fops = {
5305 .owner = THIS_MODULE,
5306 .open = i915_forcewake_open,
5307 .release = i915_forcewake_release,
5308};
5309
5310static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5311{
5312 struct drm_device *dev = minor->dev;
5313 struct dentry *ent;
5314
5315 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07005316 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07005317 root, dev,
5318 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005319 if (!ent)
5320 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005321
Ben Widawsky8eb57292011-05-11 15:10:58 -07005322 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005323}
5324
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005325static int i915_debugfs_create(struct dentry *root,
5326 struct drm_minor *minor,
5327 const char *name,
5328 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07005329{
5330 struct drm_device *dev = minor->dev;
5331 struct dentry *ent;
5332
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005333 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07005334 S_IRUGO | S_IWUSR,
5335 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005336 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005337 if (!ent)
5338 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07005339
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005340 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005341}
5342
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005343static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00005344 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01005345 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00005346 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01005347 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005348 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005349 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b88852013-08-07 18:30:54 +01005350 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005351 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005352 {"i915_gem_request", i915_gem_request_info, 0},
5353 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005354 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005355 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005356 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5357 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5358 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07005359 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08005360 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01005361 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01005362 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01005363 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305364 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02005365 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005366 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005367 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005368 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02005369 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005370 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005371 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005372 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005373 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02005374 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005375 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005376 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01005377 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01005378 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005379 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005380 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005381 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005382 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005383 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005384 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005385 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01005386 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005387 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02005388 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005389 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005390 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005391 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10005392 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005393 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005394 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005395 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305396 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005397 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005398};
Ben Gamari27c202a2009-07-01 22:26:52 -04005399#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005400
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005401static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005402 const char *name;
5403 const struct file_operations *fops;
5404} i915_debugfs_files[] = {
5405 {"i915_wedged", &i915_wedged_fops},
5406 {"i915_max_freq", &i915_max_freq_fops},
5407 {"i915_min_freq", &i915_min_freq_fops},
5408 {"i915_cache_sharing", &i915_cache_sharing_fops},
5409 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005410 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5411 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005412 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5413 {"i915_error_state", &i915_error_state_fops},
5414 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005415 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005416 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5417 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5418 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005419 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005420 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5421 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5422 {"i915_dp_test_active", &i915_displayport_test_active_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005423};
5424
Damien Lespiau07144422013-10-15 18:55:40 +01005425void intel_display_crc_init(struct drm_device *dev)
5426{
5427 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01005428 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005429
Damien Lespiau055e3932014-08-18 13:49:10 +01005430 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005431 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005432
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005433 pipe_crc->opened = false;
5434 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005435 init_waitqueue_head(&pipe_crc->wq);
5436 }
5437}
5438
Ben Gamari27c202a2009-07-01 22:26:52 -04005439int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005440{
Daniel Vetter34b96742013-07-04 20:49:44 +02005441 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005442
Ben Widawsky6d794d42011-04-25 11:25:56 -07005443 ret = i915_forcewake_create(minor->debugfs_root, minor);
5444 if (ret)
5445 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005446
Damien Lespiau07144422013-10-15 18:55:40 +01005447 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5448 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5449 if (ret)
5450 return ret;
5451 }
5452
Daniel Vetter34b96742013-07-04 20:49:44 +02005453 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5454 ret = i915_debugfs_create(minor->debugfs_root, minor,
5455 i915_debugfs_files[i].name,
5456 i915_debugfs_files[i].fops);
5457 if (ret)
5458 return ret;
5459 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005460
Ben Gamari27c202a2009-07-01 22:26:52 -04005461 return drm_debugfs_create_files(i915_debugfs_list,
5462 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005463 minor->debugfs_root, minor);
5464}
5465
Ben Gamari27c202a2009-07-01 22:26:52 -04005466void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005467{
Daniel Vetter34b96742013-07-04 20:49:44 +02005468 int i;
5469
Ben Gamari27c202a2009-07-01 22:26:52 -04005470 drm_debugfs_remove_files(i915_debugfs_list,
5471 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005472
Ben Widawsky6d794d42011-04-25 11:25:56 -07005473 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5474 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005475
Daniel Vettere309a992013-10-16 22:55:51 +02005476 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005477 struct drm_info_list *info_list =
5478 (struct drm_info_list *)&i915_pipe_crc_data[i];
5479
5480 drm_debugfs_remove_files(info_list, 1, minor);
5481 }
5482
Daniel Vetter34b96742013-07-04 20:49:44 +02005483 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5484 struct drm_info_list *info_list =
5485 (struct drm_info_list *) i915_debugfs_files[i].fops;
5486
5487 drm_debugfs_remove_files(info_list, 1, minor);
5488 }
Ben Gamari20172632009-02-17 20:08:50 -05005489}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005490
5491struct dpcd_block {
5492 /* DPCD dump start address. */
5493 unsigned int offset;
5494 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5495 unsigned int end;
5496 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5497 size_t size;
5498 /* Only valid for eDP. */
5499 bool edp;
5500};
5501
5502static const struct dpcd_block i915_dpcd_debug[] = {
5503 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5504 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5505 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5506 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5507 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5508 { .offset = DP_SET_POWER },
5509 { .offset = DP_EDP_DPCD_REV },
5510 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5511 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5512 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5513};
5514
5515static int i915_dpcd_show(struct seq_file *m, void *data)
5516{
5517 struct drm_connector *connector = m->private;
5518 struct intel_dp *intel_dp =
5519 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5520 uint8_t buf[16];
5521 ssize_t err;
5522 int i;
5523
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005524 if (connector->status != connector_status_connected)
5525 return -ENODEV;
5526
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005527 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5528 const struct dpcd_block *b = &i915_dpcd_debug[i];
5529 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5530
5531 if (b->edp &&
5532 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5533 continue;
5534
5535 /* low tech for now */
5536 if (WARN_ON(size > sizeof(buf)))
5537 continue;
5538
5539 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5540 if (err <= 0) {
5541 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5542 size, b->offset, err);
5543 continue;
5544 }
5545
5546 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005547 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005548
5549 return 0;
5550}
5551
5552static int i915_dpcd_open(struct inode *inode, struct file *file)
5553{
5554 return single_open(file, i915_dpcd_show, inode->i_private);
5555}
5556
5557static const struct file_operations i915_dpcd_fops = {
5558 .owner = THIS_MODULE,
5559 .open = i915_dpcd_open,
5560 .read = seq_read,
5561 .llseek = seq_lseek,
5562 .release = single_release,
5563};
5564
5565/**
5566 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5567 * @connector: pointer to a registered drm_connector
5568 *
5569 * Cleanup will be done by drm_connector_unregister() through a call to
5570 * drm_debugfs_connector_remove().
5571 *
5572 * Returns 0 on success, negative error codes on error.
5573 */
5574int i915_debugfs_connector_add(struct drm_connector *connector)
5575{
5576 struct dentry *root = connector->debugfs_entry;
5577
5578 /* The connector must have been registered beforehands. */
5579 if (!root)
5580 return -ENODEV;
5581
5582 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5583 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5584 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5585 &i915_dpcd_fops);
5586
5587 return 0;
5588}