blob: 1e49b8f9c66ecf5f427f444ffda867029e9e3416 [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
Harry Wentlandd0778eb2017-07-22 20:05:20 -040034#include "grph_object_ctrl_defs.h"
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -040035#include <inc/hw/opp.h>
Harry Wentland45622362017-09-12 15:58:20 -040036
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040037#include "inc/hw_sequencer.h"
Roman Libe7c97f2017-08-14 17:35:08 -040038#include "inc/compressor.h"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040039#include "dml/display_mode_lib.h"
40
Tony Cheng7fb77c52017-08-19 08:55:58 -040041#define DC_VER "3.1.01"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040042
Harry Wentland091a97e2016-12-06 12:25:52 -050043#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050044#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040045#define MAX_SINKS_PER_LINK 4
46
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040047
Harry Wentland45622362017-09-12 15:58:20 -040048/*******************************************************************************
49 * Display Core Interfaces
50 ******************************************************************************/
Harry Wentland45622362017-09-12 15:58:20 -040051struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050052 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040053 uint32_t max_links;
54 uint32_t max_audios;
55 uint32_t max_slave_planes;
Harry Wentland3be5262e2017-07-27 09:55:38 -040056 uint32_t max_planes;
Harry Wentland45622362017-09-12 15:58:20 -040057 uint32_t max_downscale_ratio;
58 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050059
60 unsigned int max_cursor_size;
Harry Wentland45622362017-09-12 15:58:20 -040061};
62
63
64struct dc_dcc_surface_param {
Harry Wentland45622362017-09-12 15:58:20 -040065 struct dc_size surface_size;
Anthony Kooebf055f2017-06-14 10:19:57 -040066 enum surface_pixel_format format;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040067 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040068 enum dc_scan_direction scan;
69};
70
71struct dc_dcc_setting {
72 unsigned int max_compressed_blk_size;
73 unsigned int max_uncompressed_blk_size;
74 bool independent_64b_blks;
75};
76
77struct dc_surface_dcc_cap {
Harry Wentland45622362017-09-12 15:58:20 -040078 union {
79 struct {
80 struct dc_dcc_setting rgb;
81 } grph;
82
83 struct {
84 struct dc_dcc_setting luma;
85 struct dc_dcc_setting chroma;
86 } video;
87 };
Anthony Kooebf055f2017-06-14 10:19:57 -040088
89 bool capable;
90 bool const_color_support;
Harry Wentland45622362017-09-12 15:58:20 -040091};
92
Sylvia Tsai94267b32017-04-21 15:29:55 -040093struct dc_static_screen_events {
94 bool cursor_update;
95 bool surface_update;
96 bool overlay_update;
97};
98
Harry Wentland45622362017-09-12 15:58:20 -040099/* Forward declaration*/
100struct dc;
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400101struct dc_plane_state;
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400102struct dc_state;
Harry Wentland45622362017-09-12 15:58:20 -0400103
104struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -0400105 bool (*get_dcc_compression_cap)(const struct dc *dc,
106 const struct dc_dcc_surface_param *input,
107 struct dc_surface_dcc_cap *output);
Harry Wentland45622362017-09-12 15:58:20 -0400108};
109
Harry Wentland0971c402017-07-27 09:33:33 -0400110struct dc_stream_state_funcs {
Harry Wentland45622362017-09-12 15:58:20 -0400111 bool (*adjust_vmin_vmax)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400112 struct dc_stream_state **stream,
Harry Wentland45622362017-09-12 15:58:20 -0400113 int num_streams,
114 int vmin,
115 int vmax);
Eric Cook72ada5f2017-04-18 15:24:50 -0400116 bool (*get_crtc_position)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400117 struct dc_stream_state **stream,
Eric Cook72ada5f2017-04-18 15:24:50 -0400118 int num_streams,
119 unsigned int *v_pos,
120 unsigned int *nom_v_pos);
121
Harry Wentland45622362017-09-12 15:58:20 -0400122 bool (*set_gamut_remap)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400123 const struct dc_stream_state *stream);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400124
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400125 bool (*program_csc_matrix)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400126 struct dc_stream_state *stream);
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400127
Sylvia Tsai94267b32017-04-21 15:29:55 -0400128 void (*set_static_screen_events)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400129 struct dc_stream_state **stream,
Sylvia Tsai94267b32017-04-21 15:29:55 -0400130 int num_streams,
131 const struct dc_static_screen_events *events);
Ding Wang529cad02017-04-25 10:03:27 -0400132
Harry Wentland0971c402017-07-27 09:33:33 -0400133 void (*set_dither_option)(struct dc_stream_state *stream,
Ding Wang529cad02017-04-25 10:03:27 -0400134 enum dc_dither_option option);
Harry Wentland45622362017-09-12 15:58:20 -0400135};
136
137struct link_training_settings;
138
139struct dc_link_funcs {
140 void (*set_drive_settings)(struct dc *dc,
Hersen Wubf5cda32017-01-04 10:22:35 -0500141 struct link_training_settings *lt_settings,
142 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400143 void (*perform_link_training)(struct dc *dc,
144 struct dc_link_settings *link_setting,
145 bool skip_video_pattern);
146 void (*set_preferred_link_settings)(struct dc *dc,
Zeyu Fan88639162016-12-23 16:53:12 -0500147 struct dc_link_settings *link_setting,
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400148 struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400149 void (*enable_hpd)(const struct dc_link *link);
150 void (*disable_hpd)(const struct dc_link *link);
151 void (*set_test_pattern)(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400152 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400153 enum dp_test_pattern test_pattern,
154 const struct link_training_settings *p_link_settings,
155 const unsigned char *p_custom_pattern,
156 unsigned int cust_pattern_size);
157};
158
159/* Structure to hold configuration flags set by dm at dc creation. */
160struct dc_config {
161 bool gpu_vm_support;
162 bool disable_disp_pll_sharing;
163};
164
165struct dc_debug {
166 bool surface_visual_confirm;
Tony Cheng2b13d7d2017-07-14 14:07:16 -0400167 bool sanity_checks;
Harry Wentland45622362017-09-12 15:58:20 -0400168 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400169 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500170 bool timing_trace;
Dmytro Laktyushkinc9742682017-06-07 13:53:30 -0400171 bool clock_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400172 bool validation_trace;
173 bool disable_stutter;
174 bool disable_dcc;
175 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400176 bool disable_dpp_power_gate;
177 bool disable_hubp_power_gate;
178 bool disable_pplib_wm_range;
179 bool use_dml_wm;
Dmytro Laktyushkin90f095c2017-06-16 11:27:59 -0400180 bool disable_pipe_split;
Dmytro Laktyushkin139cb652017-06-21 09:35:35 -0400181 int sr_exit_time_dpm0_ns;
182 int sr_enter_plus_exit_time_dpm0_ns;
Alex Deucherff5ef992017-06-15 16:27:42 -0400183 int sr_exit_time_ns;
184 int sr_enter_plus_exit_time_ns;
185 int urgent_latency_ns;
186 int percent_of_ideal_drambw;
187 int dram_clock_change_latency_ns;
Dmytro Laktyushkine73b59b2017-05-19 13:01:35 -0400188 int always_scale;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400189 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400190 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500191 bool disable_dmcu;
Charlene Liu29eba8e2017-05-23 17:15:54 -0400192 bool disable_psr;
Anthony Koo70814f62017-01-27 17:50:03 -0500193 bool force_abm_enable;
Charlene Liu6d732e72017-09-20 16:15:18 -0400194 bool disable_hbup_pg;
195 bool disable_dpp_pg;
Harry Wentland45622362017-09-12 15:58:20 -0400196};
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400197struct dc_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400198struct resource_pool;
199struct dce_hwseq;
Harry Wentland45622362017-09-12 15:58:20 -0400200struct dc {
201 struct dc_caps caps;
202 struct dc_cap_funcs cap_funcs;
Harry Wentland0971c402017-07-27 09:33:33 -0400203 struct dc_stream_state_funcs stream_funcs;
Harry Wentland45622362017-09-12 15:58:20 -0400204 struct dc_link_funcs link_funcs;
205 struct dc_config config;
206 struct dc_debug debug;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400207
208 struct dc_context *ctx;
209
210 uint8_t link_count;
211 struct dc_link *links[MAX_PIPES * 2];
212
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400213 struct dc_state *current_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400214 struct resource_pool *res_pool;
215
216 /* Display Engine Clock levels */
217 struct dm_pp_clock_levels sclk_lvls;
218
219 /* Inputs into BW and WM calculations. */
220 struct bw_calcs_dceip *bw_dceip;
221 struct bw_calcs_vbios *bw_vbios;
222#ifdef CONFIG_DRM_AMD_DC_DCN1_0
223 struct dcn_soc_bounding_box *dcn_soc;
224 struct dcn_ip_params *dcn_ip;
225 struct display_mode_lib dml;
226#endif
227
228 /* HW functions */
229 struct hw_sequencer_funcs hwss;
230 struct dce_hwseq *hwseq;
231
232 /* temp store of dm_pp_display_configuration
233 * to compare to see if display config changed
234 */
235 struct dm_pp_display_configuration prev_display_config;
236
237 /* FBC compressor */
238#ifdef ENABLE_FBC
239 struct compressor *fbc_compressor;
240#endif
Harry Wentland45622362017-09-12 15:58:20 -0400241};
242
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400243enum frame_buffer_mode {
244 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
245 FRAME_BUFFER_MODE_ZFB_ONLY,
246 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
247} ;
248
249struct dchub_init_data {
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400250 int64_t zfb_phys_addr_base;
251 int64_t zfb_mc_base_addr;
252 uint64_t zfb_size_in_byte;
253 enum frame_buffer_mode fb_mode;
Anthony Kooebf055f2017-06-14 10:19:57 -0400254 bool dchub_initialzied;
255 bool dchub_info_valid;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400256};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400257
Harry Wentland45622362017-09-12 15:58:20 -0400258struct dc_init_data {
259 struct hw_asic_id asic_id;
260 void *driver; /* ctx */
261 struct cgs_device *cgs_device;
262
263 int num_virtual_links;
264 /*
265 * If 'vbios_override' not NULL, it will be called instead
266 * of the real VBIOS. Intended use is Diagnostics on FPGA.
267 */
268 struct dc_bios *vbios_override;
269 enum dce_environment dce_environment;
270
271 struct dc_config flags;
Harry Wentland01a526f2017-09-12 19:33:40 -0400272 uint32_t log_mask;
Roman Li690b5e32017-07-27 20:00:06 -0400273#ifdef ENABLE_FBC
274 uint64_t fbc_gpu_addr;
275#endif
Harry Wentland45622362017-09-12 15:58:20 -0400276};
277
278struct dc *dc_create(const struct dc_init_data *init_params);
279
280void dc_destroy(struct dc **dc);
281
Harry Wentland45622362017-09-12 15:58:20 -0400282/*******************************************************************************
283 * Surface Interfaces
284 ******************************************************************************/
285
286enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500287 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400288};
289
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500290struct dc_hdr_static_metadata {
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500291 /* display chromaticities and white point in units of 0.00001 */
292 unsigned int chromaticity_green_x;
293 unsigned int chromaticity_green_y;
294 unsigned int chromaticity_blue_x;
295 unsigned int chromaticity_blue_y;
296 unsigned int chromaticity_red_x;
297 unsigned int chromaticity_red_y;
298 unsigned int chromaticity_white_point_x;
299 unsigned int chromaticity_white_point_y;
300
301 uint32_t min_luminance;
302 uint32_t max_luminance;
303 uint32_t maximum_content_light_level;
304 uint32_t maximum_frame_average_light_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400305
306 bool hdr_supported;
307 bool is_hdr;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500308};
309
Anthony Koofb735a92016-12-13 13:59:41 -0500310enum dc_transfer_func_type {
311 TF_TYPE_PREDEFINED,
312 TF_TYPE_DISTRIBUTED_POINTS,
Dmytro Laktyushkin7950f0f2017-06-13 17:08:22 -0400313 TF_TYPE_BYPASS
Anthony Koofb735a92016-12-13 13:59:41 -0500314};
315
316struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500317 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
318 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
319 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
320
Anthony Koofb735a92016-12-13 13:59:41 -0500321 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500322 uint16_t x_point_at_y1_red;
323 uint16_t x_point_at_y1_green;
324 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500325};
326
327enum dc_transfer_func_predefined {
328 TRANSFER_FUNCTION_SRGB,
329 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500330 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500331 TRANSFER_FUNCTION_LINEAR,
332};
333
334struct dc_transfer_func {
Dave Airlie93052132017-10-03 12:38:57 +1000335 struct kref refcount;
Anthony Kooebf055f2017-06-14 10:19:57 -0400336 struct dc_transfer_func_distributed_points tf_pts;
Anthony Koofb735a92016-12-13 13:59:41 -0500337 enum dc_transfer_func_type type;
338 enum dc_transfer_func_predefined tf;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400339 struct dc_context *ctx;
Anthony Koofb735a92016-12-13 13:59:41 -0500340};
341
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400342/*
343 * This structure is filled in by dc_surface_get_status and contains
344 * the last requested address and the currently active address so the called
345 * can determine if there are any outstanding flips
346 */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400347struct dc_plane_status {
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400348 struct dc_plane_address requested_address;
349 struct dc_plane_address current_address;
350 bool is_flip_pending;
351 bool is_right_eye;
352};
353
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400354struct dc_plane_state {
Harry Wentland45622362017-09-12 15:58:20 -0400355 struct dc_plane_address address;
Harry Wentland45622362017-09-12 15:58:20 -0400356 struct scaling_taps scaling_quality;
357 struct rect src_rect;
358 struct rect dst_rect;
359 struct rect clip_rect;
360
361 union plane_size plane_size;
362 union dc_tiling_info tiling_info;
Anthony Kooebf055f2017-06-14 10:19:57 -0400363
Harry Wentland45622362017-09-12 15:58:20 -0400364 struct dc_plane_dcc_param dcc;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500365 struct dc_hdr_static_metadata hdr_static_ctx;
366
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400367 struct dc_gamma *gamma_correction;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400368 struct dc_transfer_func *in_transfer_func;
Anthony Kooebf055f2017-06-14 10:19:57 -0400369
370 enum dc_color_space color_space;
371 enum surface_pixel_format format;
372 enum dc_rotation_angle rotation;
373 enum plane_stereo_format stereo_format;
374
375 bool per_pixel_alpha;
376 bool visible;
377 bool flip_immediate;
378 bool horizontal_mirror;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400379
380 /* private to DC core */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400381 struct dc_plane_status status;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400382 struct dc_context *ctx;
383
384 /* private to dc_surface.c */
385 enum dc_irq_source irq_source;
Dave Airlie4d090f02017-10-03 12:38:59 +1000386 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400387};
388
389struct dc_plane_info {
390 union plane_size plane_size;
391 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500392 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400393 enum surface_pixel_format format;
394 enum dc_rotation_angle rotation;
Harry Wentland45622362017-09-12 15:58:20 -0400395 enum plane_stereo_format stereo_format;
396 enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
Anthony Kooebf055f2017-06-14 10:19:57 -0400397 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400398 bool visible;
Anthony Kooebf055f2017-06-14 10:19:57 -0400399 bool per_pixel_alpha;
Harry Wentland45622362017-09-12 15:58:20 -0400400};
401
402struct dc_scaling_info {
Anthony Kooebf055f2017-06-14 10:19:57 -0400403 struct rect src_rect;
404 struct rect dst_rect;
405 struct rect clip_rect;
406 struct scaling_taps scaling_quality;
Harry Wentland45622362017-09-12 15:58:20 -0400407};
408
409struct dc_surface_update {
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400410 struct dc_plane_state *surface;
Harry Wentland45622362017-09-12 15:58:20 -0400411
412 /* isr safe update parameters. null means no updates */
413 struct dc_flip_addrs *flip_addr;
414 struct dc_plane_info *plane_info;
415 struct dc_scaling_info *scaling_info;
416 /* following updates require alloc/sleep/spin that is not isr safe,
417 * null means no updates
418 */
Anthony Koofb735a92016-12-13 13:59:41 -0500419 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400420 struct dc_gamma *gamma;
Anthony Koofb735a92016-12-13 13:59:41 -0500421 struct dc_transfer_func *in_transfer_func;
Amy Zhangf46661d2017-05-09 14:45:54 -0400422 struct dc_hdr_static_metadata *hdr_static_metadata;
Harry Wentland45622362017-09-12 15:58:20 -0400423};
Harry Wentland45622362017-09-12 15:58:20 -0400424
425/*
426 * Create a new surface with default parameters;
427 */
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400428struct dc_plane_state *dc_create_plane_state(struct dc *dc);
Harry Wentland3be5262e2017-07-27 09:55:38 -0400429const struct dc_plane_status *dc_plane_get_status(
430 const struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400431
Harry Wentland3be5262e2017-07-27 09:55:38 -0400432void dc_plane_state_retain(struct dc_plane_state *plane_state);
433void dc_plane_state_release(struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400434
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400435void dc_gamma_retain(struct dc_gamma *dc_gamma);
436void dc_gamma_release(struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400437struct dc_gamma *dc_create_gamma(void);
438
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400439void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
440void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500441struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500442
Harry Wentland45622362017-09-12 15:58:20 -0400443/*
444 * This structure holds a surface address. There could be multiple addresses
445 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
446 * as frame durations and DCC format can also be set.
447 */
448struct dc_flip_addrs {
449 struct dc_plane_address address;
450 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400451 /* TODO: add flip duration for FreeSync */
452};
453
Aric Cyrab2541b2016-12-29 15:27:12 -0500454bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400455 struct dc *dc);
456
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400457/* Surface update type is used by dc_update_surfaces_and_stream
458 * The update type is determined at the very beginning of the function based
459 * on parameters passed in and decides how much programming (or updating) is
460 * going to be done during the call.
461 *
462 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
463 * logical calculations or hardware register programming. This update MUST be
464 * ISR safe on windows. Currently fast update will only be used to flip surface
465 * address.
466 *
467 * UPDATE_TYPE_MED is used for slower updates which require significant hw
468 * re-programming however do not affect bandwidth consumption or clock
469 * requirements. At present, this is the level at which front end updates
470 * that do not require us to run bw_calcs happen. These are in/out transfer func
471 * updates, viewport offset changes, recout size changes and pixel depth changes.
472 * This update can be done at ISR, but we want to minimize how often this happens.
473 *
474 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
475 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
476 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
477 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
478 * a full update. This cannot be done at ISR level and should be a rare event.
479 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
480 * underscan we don't expect to see this call at all.
481 */
482
Leon Elazar5869b0f2017-03-01 12:30:11 -0500483enum surface_update_type {
484 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400485 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
Leon Elazar5869b0f2017-03-01 12:30:11 -0500486 UPDATE_TYPE_FULL, /* may need to shuffle resources */
487};
488
Harry Wentland45622362017-09-12 15:58:20 -0400489/*******************************************************************************
490 * Stream Interfaces
491 ******************************************************************************/
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400492
493struct dc_stream_status {
494 int primary_otg_inst;
Wenjing Liu0f0bdca2017-08-22 18:42:51 -0400495 int stream_enc_inst;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400496 int plane_count;
497 struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400498
499 /*
500 * link this stream passes through
501 */
502 struct dc_link *link;
503};
504
Harry Wentland0971c402017-07-27 09:33:33 -0400505struct dc_stream_state {
Harry Wentlandb3d6c3f2017-07-24 14:04:27 -0400506 struct dc_sink *sink;
Harry Wentland45622362017-09-12 15:58:20 -0400507 struct dc_crtc_timing timing;
Harry Wentland45622362017-09-12 15:58:20 -0400508
Aric Cyrab2541b2016-12-29 15:27:12 -0500509 struct rect src; /* composition area */
Harry Wentland45622362017-09-12 15:58:20 -0400510 struct rect dst; /* stream addressable area */
511
512 struct audio_info audio_info;
513
Harry Wentland45622362017-09-12 15:58:20 -0400514 struct freesync_context freesync_ctx;
515
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400516 struct dc_transfer_func *out_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400517 struct colorspace_transform gamut_remap_matrix;
518 struct csc_transform csc_color_matrix;
Anthony Kooebf055f2017-06-14 10:19:57 -0400519
520 enum signal_type output_signal;
521
522 enum dc_color_space output_color_space;
523 enum dc_dither_option dither_option;
524
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500525 enum view_3d_format view_format;
Anthony Kooebf055f2017-06-14 10:19:57 -0400526
527 bool ignore_msa_timing_param;
Harry Wentland45622362017-09-12 15:58:20 -0400528 /* TODO: custom INFO packets */
529 /* TODO: ABM info (DMCU) */
530 /* TODO: PSR info */
531 /* TODO: CEA VIC */
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400532
533 /* from core_stream struct */
534 struct dc_context *ctx;
535
536 /* used by DCP and FMT */
537 struct bit_depth_reduction_params bit_depth_params;
538 struct clamping_and_pixel_encoding_params clamping;
539
540 int phy_pix_clk;
541 enum signal_type signal;
542
543 struct dc_stream_status status;
544
545 /* from stream struct */
Dave Airliebfe0feb2017-10-03 12:39:00 +1000546 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400547};
548
Leon Elazara783e7b2017-03-09 14:38:15 -0500549struct dc_stream_update {
Leon Elazara783e7b2017-03-09 14:38:15 -0500550 struct rect src;
Leon Elazara783e7b2017-03-09 14:38:15 -0500551 struct rect dst;
Amy Zhangf46661d2017-05-09 14:45:54 -0400552 struct dc_transfer_func *out_transfer_func;
Leon Elazara783e7b2017-03-09 14:38:15 -0500553};
554
Bhawanpreet Lakhad54d29d2017-07-28 12:07:38 -0400555bool dc_is_stream_unchanged(
Harry Wentland0971c402017-07-27 09:33:33 -0400556 struct dc_stream_state *old_stream, struct dc_stream_state *stream);
Leon Elazara783e7b2017-03-09 14:38:15 -0500557
558/*
Leon Elazara783e7b2017-03-09 14:38:15 -0500559 * Set up surface attributes and associate to a stream
560 * The surfaces parameter is an absolute set of all surface active for the stream.
561 * If no surfaces are provided, the stream will be blanked; no memory read.
562 * Any flip related attribute changes must be done through this interface.
563 *
564 * After this call:
565 * Surfaces attributes are programmed and configured to be composed into stream.
566 * This does not trigger a flip. No surface address is programmed.
Leon Elazara783e7b2017-03-09 14:38:15 -0500567 */
568
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400569bool dc_commit_planes_to_stream(
570 struct dc *dc,
571 struct dc_plane_state **plane_states,
572 uint8_t new_plane_count,
Harry Wentland0971c402017-07-27 09:33:33 -0400573 struct dc_stream_state *dc_stream,
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400574 struct dc_state *state);
Leon Elazara783e7b2017-03-09 14:38:15 -0500575
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400576void dc_commit_updates_for_stream(struct dc *dc,
577 struct dc_surface_update *srf_updates,
578 int surface_count,
579 struct dc_stream_state *stream,
580 struct dc_stream_update *stream_update,
581 struct dc_plane_state **plane_states,
582 struct dc_state *state);
Aric Cyrab2541b2016-12-29 15:27:12 -0500583/*
584 * Log the current stream state.
585 */
586void dc_stream_log(
Harry Wentland0971c402017-07-27 09:33:33 -0400587 const struct dc_stream_state *stream,
Aric Cyrab2541b2016-12-29 15:27:12 -0500588 struct dal_logger *dc_logger,
589 enum dc_log_type log_type);
590
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400591uint8_t dc_get_current_stream_count(struct dc *dc);
592struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i);
Aric Cyrab2541b2016-12-29 15:27:12 -0500593
594/*
595 * Return the current frame counter.
596 */
Harry Wentland0971c402017-07-27 09:33:33 -0400597uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
Aric Cyrab2541b2016-12-29 15:27:12 -0500598
599/* TODO: Return parsed values rather than direct register read
600 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
601 * being refactored properly to be dce-specific
602 */
Harry Wentland0971c402017-07-27 09:33:33 -0400603bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
Sylvia Tsai81c50962017-04-11 15:15:28 -0400604 uint32_t *v_blank_start,
605 uint32_t *v_blank_end,
606 uint32_t *h_position,
607 uint32_t *v_position);
Aric Cyrab2541b2016-12-29 15:27:12 -0500608
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400609bool dc_add_stream_to_ctx(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400610 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400611 struct dc_state *new_ctx,
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400612 struct dc_stream_state *stream);
613
614bool dc_remove_stream_from_ctx(
615 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400616 struct dc_state *new_ctx,
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400617 struct dc_stream_state *stream);
618
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400619
620bool dc_add_plane_to_context(
621 const struct dc *dc,
622 struct dc_stream_state *stream,
623 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400624 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400625
626bool dc_remove_plane_from_context(
627 const struct dc *dc,
628 struct dc_stream_state *stream,
629 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400630 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400631
632bool dc_rem_all_planes_for_stream(
633 const struct dc *dc,
634 struct dc_stream_state *stream,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400635 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400636
637bool dc_add_all_planes_for_stream(
638 const struct dc *dc,
639 struct dc_stream_state *stream,
640 struct dc_plane_state * const *plane_states,
641 int plane_count,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400642 struct dc_state *context);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400643
Aric Cyrab2541b2016-12-29 15:27:12 -0500644/*
645 * Structure to store surface/stream associations for validation
646 */
647struct dc_validation_set {
Harry Wentland0971c402017-07-27 09:33:33 -0400648 struct dc_stream_state *stream;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400649 struct dc_plane_state *plane_states[MAX_SURFACES];
650 uint8_t plane_count;
Aric Cyrab2541b2016-12-29 15:27:12 -0500651};
652
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400653bool dc_validate_stream(struct dc *dc, struct dc_stream_state *stream);
Andrey Grodzovsky9345d982017-07-21 16:34:36 -0400654
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400655bool dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400656
Yongqiang Sune750d562017-09-20 17:06:18 -0400657enum dc_status dc_validate_global_state(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400658 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400659 struct dc_state *new_ctx);
Harry Wentland07d72b32017-03-29 11:22:05 -0400660
Aric Cyrab2541b2016-12-29 15:27:12 -0500661/*
662 * This function takes a stream and checks if it is guaranteed to be supported.
663 * Guaranteed means that MAX_COFUNC similar streams are supported.
664 *
665 * After this call:
666 * No hardware is programmed for call. Only validation is done.
667 */
668
Andrey Grodzovskyab8db3e2017-08-28 14:25:01 -0400669
670void dc_resource_state_construct(
671 const struct dc *dc,
672 struct dc_state *dst_ctx);
673
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400674void dc_resource_state_copy_construct(
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400675 const struct dc_state *src_ctx,
676 struct dc_state *dst_ctx);
Harry Wentland8122a252017-03-29 11:15:14 -0400677
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400678void dc_resource_state_copy_construct_current(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400679 const struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400680 struct dc_state *dst_ctx);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400681
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400682void dc_resource_state_destruct(struct dc_state *context);
Harry Wentland8122a252017-03-29 11:15:14 -0400683
Aric Cyrab2541b2016-12-29 15:27:12 -0500684/*
Harry Wentland7cf2c842017-03-06 09:43:30 -0500685 * TODO update to make it about validation sets
686 * Set up streams and links associated to drive sinks
687 * The streams parameter is an absolute set of all active streams.
688 *
689 * After this call:
690 * Phy, Encoder, Timing Generator are programmed and enabled.
691 * New streams are enabled with blank stream; no memory read.
692 */
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400693bool dc_commit_state(struct dc *dc, struct dc_state *context);
Harry Wentland7cf2c842017-03-06 09:43:30 -0500694
695/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500696 * Set up streams and links associated to drive sinks
697 * The streams parameter is an absolute set of all active streams.
698 *
699 * After this call:
700 * Phy, Encoder, Timing Generator are programmed and enabled.
701 * New streams are enabled with blank stream; no memory read.
702 */
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500703/*
704 * Enable stereo when commit_streams is not required,
705 * for example, frame alternate.
706 */
707bool dc_enable_stereo(
708 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400709 struct dc_state *context,
Harry Wentland0971c402017-07-27 09:33:33 -0400710 struct dc_stream_state *streams[],
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500711 uint8_t stream_count);
Aric Cyrab2541b2016-12-29 15:27:12 -0500712
Harry Wentland45622362017-09-12 15:58:20 -0400713/**
714 * Create a new default stream for the requested sink
715 */
Harry Wentland0971c402017-07-27 09:33:33 -0400716struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
Harry Wentland45622362017-09-12 15:58:20 -0400717
Harry Wentland0971c402017-07-27 09:33:33 -0400718void dc_stream_retain(struct dc_stream_state *dc_stream);
719void dc_stream_release(struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400720
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400721struct dc_stream_status *dc_stream_get_status(
Harry Wentland0971c402017-07-27 09:33:33 -0400722 struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400723
Leon Elazar5869b0f2017-03-01 12:30:11 -0500724enum surface_update_type dc_check_update_surfaces_for_stream(
725 struct dc *dc,
726 struct dc_surface_update *updates,
727 int surface_count,
Leon Elazaree8f63e2017-03-14 11:54:31 -0400728 struct dc_stream_update *stream_update,
Leon Elazar5869b0f2017-03-01 12:30:11 -0500729 const struct dc_stream_status *stream_status);
730
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400731
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400732struct dc_state *dc_create_state(void);
733void dc_retain_state(struct dc_state *context);
734void dc_release_state(struct dc_state *context);
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400735
Harry Wentland45622362017-09-12 15:58:20 -0400736/*******************************************************************************
737 * Link Interfaces
738 ******************************************************************************/
739
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400740struct dpcd_caps {
741 union dpcd_rev dpcd_rev;
742 union max_lane_count max_ln_count;
743 union max_down_spread max_down_spread;
744
745 /* dongle type (DP converter, CV smart dongle) */
746 enum display_dongle_type dongle_type;
747 /* Dongle's downstream count. */
748 union sink_count sink_count;
749 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
750 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
751 struct dc_dongle_caps dongle_caps;
752
753 uint32_t sink_dev_id;
754 uint32_t branch_dev_id;
755 int8_t branch_dev_name[6];
756 int8_t branch_hw_revision;
757
758 bool allow_invalid_MSA_timing_param;
759 bool panel_mode_edp;
Wenjing Liu9799624a2017-08-15 19:10:14 -0400760 bool dpcd_display_control_capable;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400761};
762
763struct dc_link_status {
764 struct dpcd_caps *dpcd_caps;
765};
766
767/* DP MST stream allocation (payload bandwidth number) */
768struct link_mst_stream_allocation {
769 /* DIG front */
770 const struct stream_encoder *stream_enc;
771 /* associate DRM payload table with DC stream encoder */
772 uint8_t vcp_id;
773 /* number of slots required for the DP stream in transport packet */
774 uint8_t slot_count;
775};
776
777/* DP MST stream allocation table */
778struct link_mst_stream_allocation_table {
779 /* number of DP video streams */
780 int stream_count;
781 /* array of stream allocations */
782 struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
783};
784
Harry Wentland45622362017-09-12 15:58:20 -0400785/*
786 * A link contains one or more sinks and their connected status.
787 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
788 */
789struct dc_link {
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400790 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
Harry Wentland45622362017-09-12 15:58:20 -0400791 unsigned int sink_count;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400792 struct dc_sink *local_sink;
Harry Wentland45622362017-09-12 15:58:20 -0400793 unsigned int link_index;
794 enum dc_connection_type type;
795 enum signal_type connector_signal;
796 enum dc_irq_source irq_source_hpd;
797 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
798 /* caps is the same as reported_link_cap. link_traing use
799 * reported_link_cap. Will clean up. TODO
800 */
801 struct dc_link_settings reported_link_cap;
802 struct dc_link_settings verified_link_cap;
Harry Wentland45622362017-09-12 15:58:20 -0400803 struct dc_link_settings cur_link_settings;
804 struct dc_lane_settings cur_lane_setting;
Ding Wang8c4abe02017-07-18 17:18:11 -0400805 struct dc_link_settings preferred_link_setting;
Harry Wentland45622362017-09-12 15:58:20 -0400806
807 uint8_t ddc_hw_inst;
Zeyu Fan7a096332017-06-13 11:54:10 -0400808
809 uint8_t hpd_src;
810
Harry Wentland45622362017-09-12 15:58:20 -0400811 uint8_t link_enc_hw_inst;
812
Harry Wentland45622362017-09-12 15:58:20 -0400813 bool test_pattern_enabled;
814 union compliance_test_state compliance_test_state;
Andrey Grodzovsky9fb8de72017-02-14 13:50:17 -0500815
816 void *priv;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400817
818 struct ddc_service *ddc;
Anthony Kooebf055f2017-06-14 10:19:57 -0400819
820 bool aux_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400821
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400822 /* Private to DC core */
Harry Wentland45622362017-09-12 15:58:20 -0400823
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400824 const struct dc *dc;
Harry Wentland45622362017-09-12 15:58:20 -0400825
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400826 struct dc_context *ctx;
Anthony Kooebf055f2017-06-14 10:19:57 -0400827
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400828 struct link_encoder *link_enc;
829 struct graphics_object_id link_id;
830 union ddi_channel_mapping ddi_channel_mapping;
831 struct connector_device_tag_info device_tag;
832 struct dpcd_caps dpcd_caps;
Zeyu Fan1e8635e2017-08-14 18:43:11 -0400833 unsigned short chip_caps;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400834 unsigned int dpcd_sink_count;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400835 enum edp_revision edp_revision;
836 bool psr_enabled;
837
838 /* MST record stream using this link */
839 struct link_flags {
840 bool dp_keep_receiver_powered;
841 } wa_flags;
842 struct link_mst_stream_allocation_table mst_stream_alloc_table;
843
844 struct dc_link_status link_status;
845
Harry Wentland45622362017-09-12 15:58:20 -0400846};
847
848const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
849
850/*
851 * Return an enumerated dc_link. dc_link order is constant and determined at
852 * boot time. They cannot be created or destroyed.
853 * Use dc_get_caps() to get number of links.
854 */
Dave Airliec6fa5312017-10-03 15:11:00 +1000855static inline struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index)
856{
857 return dc->links[link_index];
858}
Harry Wentland45622362017-09-12 15:58:20 -0400859
Harry Wentland45622362017-09-12 15:58:20 -0400860/* Set backlight level of an embedded panel (eDP, LVDS). */
861bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
Harry Wentland0971c402017-07-27 09:33:33 -0400862 uint32_t frame_ramp, const struct dc_stream_state *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400863
Charlene Liuc7299702017-08-28 16:28:34 -0400864bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable, bool wait);
Harry Wentland45622362017-09-12 15:58:20 -0400865
Amy Zhang7db4ded2017-05-30 16:16:57 -0400866bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
867
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400868bool dc_link_setup_psr(struct dc_link *dc_link,
Harry Wentland0971c402017-07-27 09:33:33 -0400869 const struct dc_stream_state *stream, struct psr_config *psr_config,
Amy Zhang9f72f512017-05-31 16:53:01 -0400870 struct psr_context *psr_context);
Harry Wentland45622362017-09-12 15:58:20 -0400871
872/* Request DC to detect if there is a Panel connected.
873 * boot - If this call is during initial boot.
874 * Return false for any type of detection failure or MST detection
875 * true otherwise. True meaning further action is required (status update
876 * and OS notification).
877 */
Hersen Wu8f38b66c2017-09-11 16:42:14 -0400878enum dc_detect_reason {
879 DETECT_REASON_BOOT,
880 DETECT_REASON_HPD,
881 DETECT_REASON_HPDRX,
882};
883
884bool dc_link_detect(struct dc_link *dc_link, enum dc_detect_reason reason);
Harry Wentland45622362017-09-12 15:58:20 -0400885
886/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
887 * Return:
888 * true - Downstream port status changed. DM should call DC to do the
889 * detection.
890 * false - no change in Downstream port status. No further action required
891 * from DM. */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400892bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
Wenjing Liu8ee65d72017-07-19 13:18:26 -0400893 union hpd_irq_data *hpd_irq_dpcd_data);
Harry Wentland45622362017-09-12 15:58:20 -0400894
895struct dc_sink_init_data;
896
897struct dc_sink *dc_link_add_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400898 struct dc_link *dc_link,
Harry Wentland45622362017-09-12 15:58:20 -0400899 const uint8_t *edid,
900 int len,
901 struct dc_sink_init_data *init_data);
902
903void dc_link_remove_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400904 struct dc_link *link,
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400905 struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400906
907/* Used by diagnostics for virtual link at the moment */
Harry Wentland45622362017-09-12 15:58:20 -0400908
909void dc_link_dp_set_drive_settings(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400910 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400911 struct link_training_settings *lt_settings);
912
Ding Wang820e3932017-07-13 12:09:57 -0400913enum link_training_result dc_link_dp_perform_link_training(
Harry Wentland45622362017-09-12 15:58:20 -0400914 struct dc_link *link,
915 const struct dc_link_settings *link_setting,
916 bool skip_video_pattern);
917
918void dc_link_dp_enable_hpd(const struct dc_link *link);
919
920void dc_link_dp_disable_hpd(const struct dc_link *link);
921
922bool dc_link_dp_set_test_pattern(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400923 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400924 enum dp_test_pattern test_pattern,
925 const struct link_training_settings *p_link_settings,
926 const unsigned char *p_custom_pattern,
927 unsigned int cust_pattern_size);
928
929/*******************************************************************************
930 * Sink Interfaces - A sink corresponds to a display output device
931 ******************************************************************************/
932
xhdu8c895312017-03-21 11:05:32 -0400933struct dc_container_id {
934 // 128bit GUID in binary form
935 unsigned char guid[16];
936 // 8 byte port ID -> ELD.PortID
937 unsigned int portId[2];
938 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
939 unsigned short manufacturerName;
940 // 2 byte product code -> ELD.ProductCode
941 unsigned short productCode;
942};
943
Vitaly Prosyakb6d61032017-06-12 11:03:26 -0500944
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500945
Harry Wentland45622362017-09-12 15:58:20 -0400946/*
947 * The sink structure contains EDID and other display device properties
948 */
949struct dc_sink {
950 enum signal_type sink_signal;
951 struct dc_edid dc_edid; /* raw edid */
952 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -0400953 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -0500954 uint32_t dongle_max_pix_clk;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -0500955 void *priv;
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500956 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
Anthony Kooebf055f2017-06-14 10:19:57 -0400957 bool converter_disable_audio;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400958
959 /* private to DC core */
960 struct dc_link *link;
961 struct dc_context *ctx;
962
963 /* private to dc_sink.c */
Dave Airliecb56ace2017-10-03 12:39:01 +1000964 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400965};
966
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400967void dc_sink_retain(struct dc_sink *sink);
968void dc_sink_release(struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400969
Harry Wentland45622362017-09-12 15:58:20 -0400970struct dc_sink_init_data {
971 enum signal_type sink_signal;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400972 struct dc_link *link;
Harry Wentland45622362017-09-12 15:58:20 -0400973 uint32_t dongle_max_pix_clk;
974 bool converter_disable_audio;
975};
976
977struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
978
979/*******************************************************************************
Aric Cyrab2541b2016-12-29 15:27:12 -0500980 * Cursor interfaces - To manages the cursor within a stream
Harry Wentland45622362017-09-12 15:58:20 -0400981 ******************************************************************************/
982/* TODO: Deprecated once we switch to dc_set_cursor_position */
Aric Cyrab2541b2016-12-29 15:27:12 -0500983bool dc_stream_set_cursor_attributes(
Harry Wentland0971c402017-07-27 09:33:33 -0400984 const struct dc_stream_state *stream,
Harry Wentland45622362017-09-12 15:58:20 -0400985 const struct dc_cursor_attributes *attributes);
986
Aric Cyrab2541b2016-12-29 15:27:12 -0500987bool dc_stream_set_cursor_position(
Harry Wentland0971c402017-07-27 09:33:33 -0400988 struct dc_stream_state *stream,
Dmytro Laktyushkinbeb16b62017-04-21 09:34:09 -0400989 const struct dc_cursor_position *position);
Harry Wentland45622362017-09-12 15:58:20 -0400990
991/* Newer interfaces */
992struct dc_cursor {
993 struct dc_plane_address address;
994 struct dc_cursor_attributes attributes;
995};
996
Harry Wentland45622362017-09-12 15:58:20 -0400997/*******************************************************************************
998 * Interrupt interfaces
999 ******************************************************************************/
1000enum dc_irq_source dc_interrupt_to_irq_source(
1001 struct dc *dc,
1002 uint32_t src_id,
1003 uint32_t ext_id);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001004void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
Harry Wentland45622362017-09-12 15:58:20 -04001005void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
1006enum dc_irq_source dc_get_hpd_irq_source_at_index(
1007 struct dc *dc, uint32_t link_index);
1008
1009/*******************************************************************************
1010 * Power Interfaces
1011 ******************************************************************************/
1012
1013void dc_set_power_state(
1014 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -04001015 enum dc_acpi_cm_power_state power_state);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001016void dc_resume(struct dc *dc);
Harry Wentland45622362017-09-12 15:58:20 -04001017
Harry Wentland45622362017-09-12 15:58:20 -04001018/*
1019 * DPCD access interfaces
1020 */
1021
Harry Wentland45622362017-09-12 15:58:20 -04001022bool dc_submit_i2c(
1023 struct dc *dc,
1024 uint32_t link_index,
1025 struct i2c_command *cmd);
1026
Anthony Koo5e7773a2017-01-23 16:55:20 -05001027
Harry Wentland45622362017-09-12 15:58:20 -04001028#endif /* DC_INTERFACE_H_ */