blob: a049e30639a13d75cd66185aa225bb3d15847d8e [file] [log] [blame]
David Ertmane78b80b2014-02-04 01:56:06 +00001/* Intel PRO/1000 Linux driver
Yanir Lubetkin529498c2015-06-02 17:05:50 +03002 * Copyright(c) 1999 - 2015 Intel Corporation.
David Ertmane78b80b2014-02-04 01:56:06 +00003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * The full GNU General Public License is included in this distribution in
14 * the file called "COPYING".
15 *
16 * Contact Information:
17 * Linux NICS <linux.nics@intel.com>
18 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
19 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
20 */
Auke Kokbc7f75f2007-09-17 12:30:59 -070021
Bruce Allane921eb12012-11-28 09:28:37 +000022/* 82562G 10/100 Network Connection
Auke Kokbc7f75f2007-09-17 12:30:59 -070023 * 82562G-2 10/100 Network Connection
24 * 82562GT 10/100 Network Connection
25 * 82562GT-2 10/100 Network Connection
26 * 82562V 10/100 Network Connection
27 * 82562V-2 10/100 Network Connection
28 * 82566DC-2 Gigabit Network Connection
29 * 82566DC Gigabit Network Connection
30 * 82566DM-2 Gigabit Network Connection
31 * 82566DM Gigabit Network Connection
32 * 82566MC Gigabit Network Connection
33 * 82566MM Gigabit Network Connection
Bruce Allan97ac8ca2008-04-29 09:16:05 -070034 * 82567LM Gigabit Network Connection
35 * 82567LF Gigabit Network Connection
Bruce Allan16059272008-11-21 16:51:06 -080036 * 82567V Gigabit Network Connection
Bruce Allan97ac8ca2008-04-29 09:16:05 -070037 * 82567LM-2 Gigabit Network Connection
38 * 82567LF-2 Gigabit Network Connection
39 * 82567V-2 Gigabit Network Connection
Bruce Allanf4187b52008-08-26 18:36:50 -070040 * 82567LF-3 Gigabit Network Connection
41 * 82567LM-3 Gigabit Network Connection
Bruce Allan2f15f9d2008-08-26 18:36:36 -070042 * 82567LM-4 Gigabit Network Connection
Bruce Allana4f58f52009-06-02 11:29:18 +000043 * 82577LM Gigabit Network Connection
44 * 82577LC Gigabit Network Connection
45 * 82578DM Gigabit Network Connection
46 * 82578DC Gigabit Network Connection
Bruce Alland3738bb2010-06-16 13:27:28 +000047 * 82579LM Gigabit Network Connection
48 * 82579V Gigabit Network Connection
David Ertman3b70d4f2014-02-05 01:09:54 +000049 * Ethernet Connection I217-LM
50 * Ethernet Connection I217-V
51 * Ethernet Connection I218-V
52 * Ethernet Connection I218-LM
53 * Ethernet Connection (2) I218-LM
54 * Ethernet Connection (2) I218-V
55 * Ethernet Connection (3) I218-LM
56 * Ethernet Connection (3) I218-V
Auke Kokbc7f75f2007-09-17 12:30:59 -070057 */
58
Auke Kokbc7f75f2007-09-17 12:30:59 -070059#include "e1000.h"
60
Auke Kokbc7f75f2007-09-17 12:30:59 -070061/* ICH GbE Flash Hardware Sequencing Flash Status Register bit breakdown */
62/* Offset 04h HSFSTS */
63union ich8_hws_flash_status {
64 struct ich8_hsfsts {
Bruce Allan362e20c2013-02-20 04:05:45 +000065 u16 flcdone:1; /* bit 0 Flash Cycle Done */
66 u16 flcerr:1; /* bit 1 Flash Cycle Error */
67 u16 dael:1; /* bit 2 Direct Access error Log */
68 u16 berasesz:2; /* bit 4:3 Sector Erase Size */
69 u16 flcinprog:1; /* bit 5 flash cycle in Progress */
70 u16 reserved1:2; /* bit 13:6 Reserved */
71 u16 reserved2:6; /* bit 13:6 Reserved */
72 u16 fldesvalid:1; /* bit 14 Flash Descriptor Valid */
73 u16 flockdn:1; /* bit 15 Flash Config Lock-Down */
Auke Kokbc7f75f2007-09-17 12:30:59 -070074 } hsf_status;
75 u16 regval;
76};
77
78/* ICH GbE Flash Hardware Sequencing Flash control Register bit breakdown */
79/* Offset 06h FLCTL */
80union ich8_hws_flash_ctrl {
81 struct ich8_hsflctl {
Bruce Allan362e20c2013-02-20 04:05:45 +000082 u16 flcgo:1; /* 0 Flash Cycle Go */
83 u16 flcycle:2; /* 2:1 Flash Cycle */
84 u16 reserved:5; /* 7:3 Reserved */
85 u16 fldbcount:2; /* 9:8 Flash Data Byte Count */
86 u16 flockdn:6; /* 15:10 Reserved */
Auke Kokbc7f75f2007-09-17 12:30:59 -070087 } hsf_ctrl;
88 u16 regval;
89};
90
91/* ICH Flash Region Access Permissions */
92union ich8_hws_flash_regacc {
93 struct ich8_flracc {
Bruce Allan362e20c2013-02-20 04:05:45 +000094 u32 grra:8; /* 0:7 GbE region Read Access */
95 u32 grwa:8; /* 8:15 GbE region Write Access */
96 u32 gmrag:8; /* 23:16 GbE Master Read Access Grant */
97 u32 gmwag:8; /* 31:24 GbE Master Write Access Grant */
Auke Kokbc7f75f2007-09-17 12:30:59 -070098 } hsf_flregacc;
99 u16 regval;
100};
101
Bruce Allan4a770352008-10-01 17:18:35 -0700102/* ICH Flash Protected Region */
103union ich8_flash_protected_range {
104 struct ich8_pr {
Bruce Allane80bd1d2013-05-01 01:19:46 +0000105 u32 base:13; /* 0:12 Protected Range Base */
106 u32 reserved1:2; /* 13:14 Reserved */
107 u32 rpe:1; /* 15 Read Protection Enable */
108 u32 limit:13; /* 16:28 Protected Range Limit */
109 u32 reserved2:2; /* 29:30 Reserved */
110 u32 wpe:1; /* 31 Write Protection Enable */
Bruce Allan4a770352008-10-01 17:18:35 -0700111 } range;
112 u32 regval;
113};
114
Auke Kokbc7f75f2007-09-17 12:30:59 -0700115static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw);
116static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700117static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank);
118static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
119 u32 offset, u8 byte);
Bruce Allanf4187b52008-08-26 18:36:50 -0700120static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
121 u8 *data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700122static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
123 u16 *data);
124static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
125 u8 size, u16 *data);
David Ertman79849eb2015-02-10 09:10:43 +0000126static s32 e1000_read_flash_data32_ich8lan(struct e1000_hw *hw, u32 offset,
127 u32 *data);
128static s32 e1000_read_flash_dword_ich8lan(struct e1000_hw *hw,
129 u32 offset, u32 *data);
130static s32 e1000_write_flash_data32_ich8lan(struct e1000_hw *hw,
131 u32 offset, u32 data);
132static s32 e1000_retry_write_flash_dword_ich8lan(struct e1000_hw *hw,
133 u32 offset, u32 dword);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700134static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw);
Bruce Allana4f58f52009-06-02 11:29:18 +0000135static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw);
136static s32 e1000_led_on_ich8lan(struct e1000_hw *hw);
137static s32 e1000_led_off_ich8lan(struct e1000_hw *hw);
138static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw);
139static s32 e1000_setup_led_pchlan(struct e1000_hw *hw);
140static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw);
141static s32 e1000_led_on_pchlan(struct e1000_hw *hw);
142static s32 e1000_led_off_pchlan(struct e1000_hw *hw);
Bruce Allanfa2ce132009-10-26 11:23:25 +0000143static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active);
Bruce Allan17f208d2009-12-01 15:47:22 +0000144static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw);
Bruce Allanf523d212009-10-29 13:45:45 +0000145static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw);
Bruce Allan1f96012d2013-01-05 03:06:54 +0000146static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link);
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000147static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw);
Bruce Allaneb7700d2010-06-16 13:27:05 +0000148static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw);
149static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw);
David Ertmanb3e5bf12014-05-06 03:50:17 +0000150static int e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index);
151static int e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index);
152static u32 e1000_rar_get_count_pch_lpt(struct e1000_hw *hw);
Bruce Allan831bd2e2010-09-22 17:16:18 +0000153static s32 e1000_k1_workaround_lv(struct e1000_hw *hw);
Bruce Allan605c82b2010-09-22 17:17:01 +0000154static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate);
David Ertman74f350e2014-02-22 03:15:17 +0000155static s32 e1000_disable_ulp_lpt_lp(struct e1000_hw *hw, bool force);
Bruce Allanea8179a2013-03-06 09:02:47 +0000156static s32 e1000_setup_copper_link_pch_lpt(struct e1000_hw *hw);
David Ertman74f350e2014-02-22 03:15:17 +0000157static s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700158
159static inline u16 __er16flash(struct e1000_hw *hw, unsigned long reg)
160{
161 return readw(hw->flash_address + reg);
162}
163
164static inline u32 __er32flash(struct e1000_hw *hw, unsigned long reg)
165{
166 return readl(hw->flash_address + reg);
167}
168
169static inline void __ew16flash(struct e1000_hw *hw, unsigned long reg, u16 val)
170{
171 writew(val, hw->flash_address + reg);
172}
173
174static inline void __ew32flash(struct e1000_hw *hw, unsigned long reg, u32 val)
175{
176 writel(val, hw->flash_address + reg);
177}
178
179#define er16flash(reg) __er16flash(hw, (reg))
180#define er32flash(reg) __er32flash(hw, (reg))
Bruce Allan0e15df42012-01-31 06:37:11 +0000181#define ew16flash(reg, val) __ew16flash(hw, (reg), (val))
182#define ew32flash(reg, val) __ew32flash(hw, (reg), (val))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700183
Bruce Allancb17aab2012-04-13 03:16:22 +0000184/**
185 * e1000_phy_is_accessible_pchlan - Check if able to access PHY registers
186 * @hw: pointer to the HW structure
187 *
188 * Test access to the PHY registers by reading the PHY ID registers. If
189 * the PHY ID is already known (e.g. resume path) compare it with known ID,
190 * otherwise assume the read PHY ID is correct if it is valid.
191 *
192 * Assumes the sw/fw/hw semaphore is already acquired.
193 **/
194static bool e1000_phy_is_accessible_pchlan(struct e1000_hw *hw)
Bruce Allan99730e42011-05-13 07:19:48 +0000195{
Bruce Allana52359b2012-07-14 04:23:58 +0000196 u16 phy_reg = 0;
197 u32 phy_id = 0;
David Ertman2c982622014-05-01 02:19:03 +0000198 s32 ret_val = 0;
Bruce Allana52359b2012-07-14 04:23:58 +0000199 u16 retry_count;
Bruce Allan16b095a2013-06-29 07:42:39 +0000200 u32 mac_reg = 0;
Bruce Allan99730e42011-05-13 07:19:48 +0000201
Bruce Allana52359b2012-07-14 04:23:58 +0000202 for (retry_count = 0; retry_count < 2; retry_count++) {
Bruce Allanc2ade1a2013-01-16 08:54:35 +0000203 ret_val = e1e_rphy_locked(hw, MII_PHYSID1, &phy_reg);
Bruce Allana52359b2012-07-14 04:23:58 +0000204 if (ret_val || (phy_reg == 0xFFFF))
205 continue;
206 phy_id = (u32)(phy_reg << 16);
207
Bruce Allanc2ade1a2013-01-16 08:54:35 +0000208 ret_val = e1e_rphy_locked(hw, MII_PHYSID2, &phy_reg);
Bruce Allana52359b2012-07-14 04:23:58 +0000209 if (ret_val || (phy_reg == 0xFFFF)) {
210 phy_id = 0;
211 continue;
212 }
213 phy_id |= (u32)(phy_reg & PHY_REVISION_MASK);
214 break;
215 }
Bruce Allan62bc8132012-03-20 03:47:57 +0000216
Bruce Allancb17aab2012-04-13 03:16:22 +0000217 if (hw->phy.id) {
218 if (hw->phy.id == phy_id)
Bruce Allan16b095a2013-06-29 07:42:39 +0000219 goto out;
Bruce Allana52359b2012-07-14 04:23:58 +0000220 } else if (phy_id) {
221 hw->phy.id = phy_id;
222 hw->phy.revision = (u32)(phy_reg & ~PHY_REVISION_MASK);
Bruce Allan16b095a2013-06-29 07:42:39 +0000223 goto out;
Bruce Allancb17aab2012-04-13 03:16:22 +0000224 }
225
Bruce Allane921eb12012-11-28 09:28:37 +0000226 /* In case the PHY needs to be in mdio slow mode,
Bruce Allana52359b2012-07-14 04:23:58 +0000227 * set slow mode and try to get the PHY id again.
228 */
David Ertman2c982622014-05-01 02:19:03 +0000229 if (hw->mac.type < e1000_pch_lpt) {
230 hw->phy.ops.release(hw);
231 ret_val = e1000_set_mdio_slow_mode_hv(hw);
232 if (!ret_val)
233 ret_val = e1000e_get_phy_id(hw);
234 hw->phy.ops.acquire(hw);
235 }
Bruce Allana52359b2012-07-14 04:23:58 +0000236
Bruce Allan16b095a2013-06-29 07:42:39 +0000237 if (ret_val)
238 return false;
239out:
Yanir Lubetkinbeee8072015-06-10 01:15:51 +0300240 if ((hw->mac.type == e1000_pch_lpt) || (hw->mac.type == e1000_pch_spt)) {
241 /* Only unforce SMBus if ME is not active */
242 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
243 /* Unforce SMBus mode in PHY */
244 e1e_rphy_locked(hw, CV_SMB_CTRL, &phy_reg);
245 phy_reg &= ~CV_SMB_CTRL_FORCE_SMBUS;
246 e1e_wphy_locked(hw, CV_SMB_CTRL, phy_reg);
Bruce Allan16b095a2013-06-29 07:42:39 +0000247
Yanir Lubetkinbeee8072015-06-10 01:15:51 +0300248 /* Unforce SMBus mode in MAC */
249 mac_reg = er32(CTRL_EXT);
250 mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
251 ew32(CTRL_EXT, mac_reg);
252 }
Bruce Allan16b095a2013-06-29 07:42:39 +0000253 }
254
255 return true;
Bruce Allancb17aab2012-04-13 03:16:22 +0000256}
257
258/**
David Ertman74f350e2014-02-22 03:15:17 +0000259 * e1000_toggle_lanphypc_pch_lpt - toggle the LANPHYPC pin value
260 * @hw: pointer to the HW structure
261 *
262 * Toggling the LANPHYPC pin value fully power-cycles the PHY and is
263 * used to reset the PHY to a quiescent state when necessary.
264 **/
265static void e1000_toggle_lanphypc_pch_lpt(struct e1000_hw *hw)
266{
267 u32 mac_reg;
268
269 /* Set Phy Config Counter to 50msec */
270 mac_reg = er32(FEXTNVM3);
271 mac_reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK;
272 mac_reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC;
273 ew32(FEXTNVM3, mac_reg);
274
275 /* Toggle LANPHYPC Value bit */
276 mac_reg = er32(CTRL);
277 mac_reg |= E1000_CTRL_LANPHYPC_OVERRIDE;
278 mac_reg &= ~E1000_CTRL_LANPHYPC_VALUE;
279 ew32(CTRL, mac_reg);
280 e1e_flush();
281 usleep_range(10, 20);
282 mac_reg &= ~E1000_CTRL_LANPHYPC_OVERRIDE;
283 ew32(CTRL, mac_reg);
284 e1e_flush();
285
286 if (hw->mac.type < e1000_pch_lpt) {
287 msleep(50);
288 } else {
289 u16 count = 20;
290
291 do {
292 usleep_range(5000, 10000);
293 } while (!(er32(CTRL_EXT) & E1000_CTRL_EXT_LPCD) && count--);
294
295 msleep(30);
296 }
297}
298
299/**
Bruce Allancb17aab2012-04-13 03:16:22 +0000300 * e1000_init_phy_workarounds_pchlan - PHY initialization workarounds
301 * @hw: pointer to the HW structure
302 *
303 * Workarounds/flow necessary for PHY initialization during driver load
304 * and resume paths.
305 **/
306static s32 e1000_init_phy_workarounds_pchlan(struct e1000_hw *hw)
307{
David Ertmanf7235ef2014-01-23 06:29:13 +0000308 struct e1000_adapter *adapter = hw->adapter;
Bruce Allancb17aab2012-04-13 03:16:22 +0000309 u32 mac_reg, fwsm = er32(FWSM);
310 s32 ret_val;
311
Bruce Allan6e928b72012-12-12 04:45:51 +0000312 /* Gate automatic PHY configuration by hardware on managed and
313 * non-managed 82579 and newer adapters.
314 */
315 e1000_gate_hw_phy_config_ich8lan(hw, true);
316
David Ertman74f350e2014-02-22 03:15:17 +0000317 /* It is not possible to be certain of the current state of ULP
318 * so forcibly disable it.
319 */
320 hw->dev_spec.ich8lan.ulp_state = e1000_ulp_state_unknown;
321 e1000_disable_ulp_lpt_lp(hw, true);
322
Bruce Allancb17aab2012-04-13 03:16:22 +0000323 ret_val = hw->phy.ops.acquire(hw);
324 if (ret_val) {
325 e_dbg("Failed to initialize PHY flow\n");
Bruce Allan6e928b72012-12-12 04:45:51 +0000326 goto out;
Bruce Allancb17aab2012-04-13 03:16:22 +0000327 }
328
Bruce Allane921eb12012-11-28 09:28:37 +0000329 /* The MAC-PHY interconnect may be in SMBus mode. If the PHY is
Bruce Allancb17aab2012-04-13 03:16:22 +0000330 * inaccessible and resetting the PHY is not blocked, toggle the
331 * LANPHYPC Value bit to force the interconnect to PCIe mode.
332 */
333 switch (hw->mac.type) {
Bruce Allan2fbe4522012-04-19 03:21:47 +0000334 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +0000335 case e1000_pch_spt:
Bruce Allan2fbe4522012-04-19 03:21:47 +0000336 if (e1000_phy_is_accessible_pchlan(hw))
337 break;
338
Bruce Allane921eb12012-11-28 09:28:37 +0000339 /* Before toggling LANPHYPC, see if PHY is accessible by
Bruce Allan2fbe4522012-04-19 03:21:47 +0000340 * forcing MAC to SMBus mode first.
341 */
342 mac_reg = er32(CTRL_EXT);
343 mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS;
344 ew32(CTRL_EXT, mac_reg);
345
Bruce Allan16b095a2013-06-29 07:42:39 +0000346 /* Wait 50 milliseconds for MAC to finish any retries
347 * that it might be trying to perform from previous
348 * attempts to acknowledge any phy read requests.
349 */
350 msleep(50);
351
Bruce Allan2fbe4522012-04-19 03:21:47 +0000352 /* fall-through */
Bruce Allancb17aab2012-04-13 03:16:22 +0000353 case e1000_pch2lan:
Bruce Allan16b095a2013-06-29 07:42:39 +0000354 if (e1000_phy_is_accessible_pchlan(hw))
Bruce Allancb17aab2012-04-13 03:16:22 +0000355 break;
356
357 /* fall-through */
358 case e1000_pchlan:
359 if ((hw->mac.type == e1000_pchlan) &&
360 (fwsm & E1000_ICH_FWSM_FW_VALID))
361 break;
362
363 if (hw->phy.ops.check_reset_block(hw)) {
364 e_dbg("Required LANPHYPC toggle blocked by ME\n");
Bruce Allan16b095a2013-06-29 07:42:39 +0000365 ret_val = -E1000_ERR_PHY;
Bruce Allancb17aab2012-04-13 03:16:22 +0000366 break;
367 }
368
Bruce Allancb17aab2012-04-13 03:16:22 +0000369 /* Toggle LANPHYPC Value bit */
David Ertman74f350e2014-02-22 03:15:17 +0000370 e1000_toggle_lanphypc_pch_lpt(hw);
371 if (hw->mac.type >= e1000_pch_lpt) {
Bruce Allan16b095a2013-06-29 07:42:39 +0000372 if (e1000_phy_is_accessible_pchlan(hw))
373 break;
374
375 /* Toggling LANPHYPC brings the PHY out of SMBus mode
376 * so ensure that the MAC is also out of SMBus mode
377 */
378 mac_reg = er32(CTRL_EXT);
379 mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
380 ew32(CTRL_EXT, mac_reg);
381
382 if (e1000_phy_is_accessible_pchlan(hw))
383 break;
384
385 ret_val = -E1000_ERR_PHY;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000386 }
Bruce Allancb17aab2012-04-13 03:16:22 +0000387 break;
388 default:
389 break;
390 }
391
392 hw->phy.ops.release(hw);
Bruce Allan16b095a2013-06-29 07:42:39 +0000393 if (!ret_val) {
David Ertmanf7235ef2014-01-23 06:29:13 +0000394
395 /* Check to see if able to reset PHY. Print error if not */
396 if (hw->phy.ops.check_reset_block(hw)) {
397 e_err("Reset blocked by ME\n");
398 goto out;
399 }
400
Bruce Allan16b095a2013-06-29 07:42:39 +0000401 /* Reset the PHY before any access to it. Doing so, ensures
402 * that the PHY is in a known good state before we read/write
403 * PHY registers. The generic reset is sufficient here,
404 * because we haven't determined the PHY type yet.
405 */
406 ret_val = e1000e_phy_hw_reset_generic(hw);
David Ertmanf7235ef2014-01-23 06:29:13 +0000407 if (ret_val)
408 goto out;
409
410 /* On a successful reset, possibly need to wait for the PHY
411 * to quiesce to an accessible state before returning control
412 * to the calling function. If the PHY does not quiesce, then
413 * return E1000E_BLK_PHY_RESET, as this is the condition that
414 * the PHY is in.
415 */
416 ret_val = hw->phy.ops.check_reset_block(hw);
417 if (ret_val)
418 e_err("ME blocked access to PHY after reset\n");
Bruce Allan16b095a2013-06-29 07:42:39 +0000419 }
Bruce Allancb17aab2012-04-13 03:16:22 +0000420
Bruce Allan6e928b72012-12-12 04:45:51 +0000421out:
Bruce Allancb17aab2012-04-13 03:16:22 +0000422 /* Ungate automatic PHY configuration on non-managed 82579 */
423 if ((hw->mac.type == e1000_pch2lan) &&
424 !(fwsm & E1000_ICH_FWSM_FW_VALID)) {
425 usleep_range(10000, 20000);
426 e1000_gate_hw_phy_config_ich8lan(hw, false);
427 }
428
429 return ret_val;
Bruce Allan99730e42011-05-13 07:19:48 +0000430}
431
Auke Kokbc7f75f2007-09-17 12:30:59 -0700432/**
Bruce Allana4f58f52009-06-02 11:29:18 +0000433 * e1000_init_phy_params_pchlan - Initialize PHY function pointers
434 * @hw: pointer to the HW structure
435 *
436 * Initialize family-specific PHY parameters and function pointers.
437 **/
438static s32 e1000_init_phy_params_pchlan(struct e1000_hw *hw)
439{
440 struct e1000_phy_info *phy = &hw->phy;
Bruce Allan70806a72013-01-05 05:08:37 +0000441 s32 ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +0000442
Bruce Allane80bd1d2013-05-01 01:19:46 +0000443 phy->addr = 1;
444 phy->reset_delay_us = 100;
Bruce Allana4f58f52009-06-02 11:29:18 +0000445
Bruce Allane80bd1d2013-05-01 01:19:46 +0000446 phy->ops.set_page = e1000_set_page_igp;
447 phy->ops.read_reg = e1000_read_phy_reg_hv;
448 phy->ops.read_reg_locked = e1000_read_phy_reg_hv_locked;
449 phy->ops.read_reg_page = e1000_read_phy_reg_page_hv;
450 phy->ops.set_d0_lplu_state = e1000_set_lplu_state_pchlan;
451 phy->ops.set_d3_lplu_state = e1000_set_lplu_state_pchlan;
452 phy->ops.write_reg = e1000_write_phy_reg_hv;
453 phy->ops.write_reg_locked = e1000_write_phy_reg_hv_locked;
454 phy->ops.write_reg_page = e1000_write_phy_reg_page_hv;
455 phy->ops.power_up = e1000_power_up_phy_copper;
456 phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
457 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allana4f58f52009-06-02 11:29:18 +0000458
459 phy->id = e1000_phy_unknown;
Bruce Allancb17aab2012-04-13 03:16:22 +0000460
461 ret_val = e1000_init_phy_workarounds_pchlan(hw);
462 if (ret_val)
463 return ret_val;
464
465 if (phy->id == e1000_phy_unknown)
466 switch (hw->mac.type) {
467 default:
468 ret_val = e1000e_get_phy_id(hw);
469 if (ret_val)
470 return ret_val;
471 if ((phy->id != 0) && (phy->id != PHY_REVISION_MASK))
472 break;
473 /* fall-through */
474 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +0000475 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +0000476 case e1000_pch_spt:
Bruce Allane921eb12012-11-28 09:28:37 +0000477 /* In case the PHY needs to be in mdio slow mode,
Bruce Allancb17aab2012-04-13 03:16:22 +0000478 * set slow mode and try to get the PHY id again.
479 */
480 ret_val = e1000_set_mdio_slow_mode_hv(hw);
481 if (ret_val)
482 return ret_val;
483 ret_val = e1000e_get_phy_id(hw);
484 if (ret_val)
485 return ret_val;
Bruce Allan664dc872010-11-24 06:01:46 +0000486 break;
Bruce Allancb17aab2012-04-13 03:16:22 +0000487 }
Bruce Allana4f58f52009-06-02 11:29:18 +0000488 phy->type = e1000e_get_phy_type_from_id(phy->id);
489
Bruce Allan0be84012009-12-02 17:03:18 +0000490 switch (phy->type) {
491 case e1000_phy_82577:
Bruce Alland3738bb2010-06-16 13:27:28 +0000492 case e1000_phy_82579:
Bruce Allan2fbe4522012-04-19 03:21:47 +0000493 case e1000_phy_i217:
Bruce Allana4f58f52009-06-02 11:29:18 +0000494 phy->ops.check_polarity = e1000_check_polarity_82577;
495 phy->ops.force_speed_duplex =
Bruce Allan6cc7aae2011-02-25 06:25:18 +0000496 e1000_phy_force_speed_duplex_82577;
Bruce Allan0be84012009-12-02 17:03:18 +0000497 phy->ops.get_cable_length = e1000_get_cable_length_82577;
Bruce Allan94d81862009-11-20 23:25:26 +0000498 phy->ops.get_info = e1000_get_phy_info_82577;
499 phy->ops.commit = e1000e_phy_sw_reset;
Bruce Allaneab50ff2010-05-10 15:01:30 +0000500 break;
Bruce Allan0be84012009-12-02 17:03:18 +0000501 case e1000_phy_82578:
502 phy->ops.check_polarity = e1000_check_polarity_m88;
503 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
504 phy->ops.get_cable_length = e1000e_get_cable_length_m88;
505 phy->ops.get_info = e1000e_get_phy_info_m88;
506 break;
507 default:
508 ret_val = -E1000_ERR_PHY;
509 break;
Bruce Allana4f58f52009-06-02 11:29:18 +0000510 }
511
512 return ret_val;
513}
514
515/**
Auke Kokbc7f75f2007-09-17 12:30:59 -0700516 * e1000_init_phy_params_ich8lan - Initialize PHY function pointers
517 * @hw: pointer to the HW structure
518 *
519 * Initialize family-specific PHY parameters and function pointers.
520 **/
521static s32 e1000_init_phy_params_ich8lan(struct e1000_hw *hw)
522{
523 struct e1000_phy_info *phy = &hw->phy;
524 s32 ret_val;
525 u16 i = 0;
526
Bruce Allane80bd1d2013-05-01 01:19:46 +0000527 phy->addr = 1;
528 phy->reset_delay_us = 100;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700529
Bruce Allane80bd1d2013-05-01 01:19:46 +0000530 phy->ops.power_up = e1000_power_up_phy_copper;
531 phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
Bruce Allan17f208d2009-12-01 15:47:22 +0000532
Bruce Allane921eb12012-11-28 09:28:37 +0000533 /* We may need to do this twice - once for IGP and if that fails,
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700534 * we'll set BM func pointers and try again
535 */
536 ret_val = e1000e_determine_phy_address(hw);
537 if (ret_val) {
Bruce Allan94d81862009-11-20 23:25:26 +0000538 phy->ops.write_reg = e1000e_write_phy_reg_bm;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000539 phy->ops.read_reg = e1000e_read_phy_reg_bm;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700540 ret_val = e1000e_determine_phy_address(hw);
Bruce Allan9b71b412009-12-01 15:53:07 +0000541 if (ret_val) {
542 e_dbg("Cannot determine PHY addr. Erroring out\n");
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700543 return ret_val;
Bruce Allan9b71b412009-12-01 15:53:07 +0000544 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700545 }
546
Auke Kokbc7f75f2007-09-17 12:30:59 -0700547 phy->id = 0;
548 while ((e1000_phy_unknown == e1000e_get_phy_type_from_id(phy->id)) &&
549 (i++ < 100)) {
Bruce Allan1bba4382011-03-19 00:27:20 +0000550 usleep_range(1000, 2000);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700551 ret_val = e1000e_get_phy_id(hw);
552 if (ret_val)
553 return ret_val;
554 }
555
556 /* Verify phy id */
557 switch (phy->id) {
558 case IGP03E1000_E_PHY_ID:
559 phy->type = e1000_phy_igp_3;
560 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allan94d81862009-11-20 23:25:26 +0000561 phy->ops.read_reg_locked = e1000e_read_phy_reg_igp_locked;
562 phy->ops.write_reg_locked = e1000e_write_phy_reg_igp_locked;
Bruce Allan0be84012009-12-02 17:03:18 +0000563 phy->ops.get_info = e1000e_get_phy_info_igp;
564 phy->ops.check_polarity = e1000_check_polarity_igp;
565 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_igp;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700566 break;
567 case IFE_E_PHY_ID:
568 case IFE_PLUS_E_PHY_ID:
569 case IFE_C_E_PHY_ID:
570 phy->type = e1000_phy_ife;
571 phy->autoneg_mask = E1000_ALL_NOT_GIG;
Bruce Allan0be84012009-12-02 17:03:18 +0000572 phy->ops.get_info = e1000_get_phy_info_ife;
573 phy->ops.check_polarity = e1000_check_polarity_ife;
574 phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_ife;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700575 break;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700576 case BME1000_E_PHY_ID:
577 phy->type = e1000_phy_bm;
578 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allan94d81862009-11-20 23:25:26 +0000579 phy->ops.read_reg = e1000e_read_phy_reg_bm;
580 phy->ops.write_reg = e1000e_write_phy_reg_bm;
581 phy->ops.commit = e1000e_phy_sw_reset;
Bruce Allan0be84012009-12-02 17:03:18 +0000582 phy->ops.get_info = e1000e_get_phy_info_m88;
583 phy->ops.check_polarity = e1000_check_polarity_m88;
584 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700585 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700586 default:
587 return -E1000_ERR_PHY;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700588 }
589
590 return 0;
591}
592
593/**
594 * e1000_init_nvm_params_ich8lan - Initialize NVM function pointers
595 * @hw: pointer to the HW structure
596 *
597 * Initialize family-specific NVM parameters and function
598 * pointers.
599 **/
600static s32 e1000_init_nvm_params_ich8lan(struct e1000_hw *hw)
601{
602 struct e1000_nvm_info *nvm = &hw->nvm;
603 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan148675a2009-08-07 07:41:56 +0000604 u32 gfpreg, sector_base_addr, sector_end_addr;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700605 u16 i;
David Ertman79849eb2015-02-10 09:10:43 +0000606 u32 nvm_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700607
Auke Kokbc7f75f2007-09-17 12:30:59 -0700608 nvm->type = e1000_nvm_flash_sw;
Yanir Lubetkin9d17ce42015-02-28 10:09:34 +0000609
David Ertman79849eb2015-02-10 09:10:43 +0000610 if (hw->mac.type == e1000_pch_spt) {
Yanir Lubetkin9d17ce42015-02-28 10:09:34 +0000611 /* in SPT, gfpreg doesn't exist. NVM size is taken from the
612 * STRAP register. This is because in SPT the GbE Flash region
613 * is no longer accessed through the flash registers. Instead,
614 * the mechanism has changed, and the Flash region access
615 * registers are now implemented in GbE memory space.
616 */
David Ertman79849eb2015-02-10 09:10:43 +0000617 nvm->flash_base_addr = 0;
618 nvm_size = (((er32(STRAP) >> 1) & 0x1F) + 1)
619 * NVM_SIZE_MULTIPLIER;
620 nvm->flash_bank_size = nvm_size / 2;
621 /* Adjust to word count */
622 nvm->flash_bank_size /= sizeof(u16);
623 /* Set the base address for flash register access */
624 hw->flash_address = hw->hw_addr + E1000_FLASH_BASE_ADDR;
625 } else {
Yanir Lubetkin9d17ce42015-02-28 10:09:34 +0000626 /* Can't read flash registers if register set isn't mapped. */
David Ertman79849eb2015-02-10 09:10:43 +0000627 if (!hw->flash_address) {
628 e_dbg("ERROR: Flash registers not mapped\n");
629 return -E1000_ERR_CONFIG;
630 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700631
David Ertman79849eb2015-02-10 09:10:43 +0000632 gfpreg = er32flash(ICH_FLASH_GFPREG);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700633
David Ertman79849eb2015-02-10 09:10:43 +0000634 /* sector_X_addr is a "sector"-aligned address (4096 bytes)
635 * Add 1 to sector_end_addr since this sector is included in
636 * the overall size.
637 */
638 sector_base_addr = gfpreg & FLASH_GFPREG_BASE_MASK;
639 sector_end_addr = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK) + 1;
640
641 /* flash_base_addr is byte-aligned */
642 nvm->flash_base_addr = sector_base_addr
643 << FLASH_SECTOR_ADDR_SHIFT;
644
645 /* find total size of the NVM, then cut in half since the total
646 * size represents two separate NVM banks.
647 */
648 nvm->flash_bank_size = ((sector_end_addr - sector_base_addr)
649 << FLASH_SECTOR_ADDR_SHIFT);
650 nvm->flash_bank_size /= 2;
651 /* Adjust to word count */
652 nvm->flash_bank_size /= sizeof(u16);
653 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700654
655 nvm->word_size = E1000_ICH8_SHADOW_RAM_WORDS;
656
657 /* Clear shadow ram */
658 for (i = 0; i < nvm->word_size; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +0000659 dev_spec->shadow_ram[i].modified = false;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000660 dev_spec->shadow_ram[i].value = 0xFFFF;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700661 }
662
663 return 0;
664}
665
666/**
667 * e1000_init_mac_params_ich8lan - Initialize MAC function pointers
668 * @hw: pointer to the HW structure
669 *
670 * Initialize family-specific MAC parameters and function
671 * pointers.
672 **/
Bruce Allanec34c172012-02-01 10:53:05 +0000673static s32 e1000_init_mac_params_ich8lan(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700674{
Auke Kokbc7f75f2007-09-17 12:30:59 -0700675 struct e1000_mac_info *mac = &hw->mac;
676
677 /* Set media type function pointer */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700678 hw->phy.media_type = e1000_media_type_copper;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700679
680 /* Set mta register count */
681 mac->mta_reg_count = 32;
682 /* Set rar entry count */
683 mac->rar_entry_count = E1000_ICH_RAR_ENTRIES;
684 if (mac->type == e1000_ich8lan)
685 mac->rar_entry_count--;
Bruce Allana65a4a02010-05-10 15:01:51 +0000686 /* FWSM register */
687 mac->has_fwsm = true;
688 /* ARC subsystem not supported */
689 mac->arc_subsystem_valid = false;
Bruce Allanf464ba82010-01-07 16:31:35 +0000690 /* Adaptive IFS supported */
691 mac->adaptive_ifs = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700692
Bruce Allan2fbe4522012-04-19 03:21:47 +0000693 /* LED and other operations */
Bruce Allana4f58f52009-06-02 11:29:18 +0000694 switch (mac->type) {
695 case e1000_ich8lan:
696 case e1000_ich9lan:
697 case e1000_ich10lan:
Bruce Allaneb7700d2010-06-16 13:27:05 +0000698 /* check management mode */
699 mac->ops.check_mng_mode = e1000_check_mng_mode_ich8lan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000700 /* ID LED init */
Bruce Alland1964eb2012-02-22 09:02:21 +0000701 mac->ops.id_led_init = e1000e_id_led_init_generic;
Bruce Allandbf80dc2011-04-16 00:34:40 +0000702 /* blink LED */
703 mac->ops.blink_led = e1000e_blink_led_generic;
Bruce Allana4f58f52009-06-02 11:29:18 +0000704 /* setup LED */
705 mac->ops.setup_led = e1000e_setup_led_generic;
706 /* cleanup LED */
707 mac->ops.cleanup_led = e1000_cleanup_led_ich8lan;
708 /* turn on/off LED */
709 mac->ops.led_on = e1000_led_on_ich8lan;
710 mac->ops.led_off = e1000_led_off_ich8lan;
711 break;
Bruce Alland3738bb2010-06-16 13:27:28 +0000712 case e1000_pch2lan:
Bruce Allan69e1e012012-04-14 03:28:50 +0000713 mac->rar_entry_count = E1000_PCH2_RAR_ENTRIES;
714 mac->ops.rar_set = e1000_rar_set_pch2lan;
715 /* fall-through */
Bruce Allan2fbe4522012-04-19 03:21:47 +0000716 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +0000717 case e1000_pch_spt:
Bruce Allan69e1e012012-04-14 03:28:50 +0000718 case e1000_pchlan:
Bruce Allaneb7700d2010-06-16 13:27:05 +0000719 /* check management mode */
720 mac->ops.check_mng_mode = e1000_check_mng_mode_pchlan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000721 /* ID LED init */
722 mac->ops.id_led_init = e1000_id_led_init_pchlan;
723 /* setup LED */
724 mac->ops.setup_led = e1000_setup_led_pchlan;
725 /* cleanup LED */
726 mac->ops.cleanup_led = e1000_cleanup_led_pchlan;
727 /* turn on/off LED */
728 mac->ops.led_on = e1000_led_on_pchlan;
729 mac->ops.led_off = e1000_led_off_pchlan;
730 break;
731 default:
732 break;
733 }
734
David Ertman79849eb2015-02-10 09:10:43 +0000735 if ((mac->type == e1000_pch_lpt) || (mac->type == e1000_pch_spt)) {
Bruce Allan2fbe4522012-04-19 03:21:47 +0000736 mac->rar_entry_count = E1000_PCH_LPT_RAR_ENTRIES;
737 mac->ops.rar_set = e1000_rar_set_pch_lpt;
Bruce Allanea8179a2013-03-06 09:02:47 +0000738 mac->ops.setup_physical_interface =
739 e1000_setup_copper_link_pch_lpt;
David Ertmanb3e5bf12014-05-06 03:50:17 +0000740 mac->ops.rar_get_count = e1000_rar_get_count_pch_lpt;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000741 }
742
Auke Kokbc7f75f2007-09-17 12:30:59 -0700743 /* Enable PCS Lock-loss workaround for ICH8 */
744 if (mac->type == e1000_ich8lan)
Bruce Allan564ea9b2009-11-20 23:26:44 +0000745 e1000e_set_kmrn_lock_loss_workaround_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700746
747 return 0;
748}
749
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000750/**
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000751 * __e1000_access_emi_reg_locked - Read/write EMI register
752 * @hw: pointer to the HW structure
753 * @addr: EMI address to program
754 * @data: pointer to value to read/write from/to the EMI address
755 * @read: boolean flag to indicate read or write
756 *
757 * This helper function assumes the SW/FW/HW Semaphore is already acquired.
758 **/
759static s32 __e1000_access_emi_reg_locked(struct e1000_hw *hw, u16 address,
760 u16 *data, bool read)
761{
Bruce Allan70806a72013-01-05 05:08:37 +0000762 s32 ret_val;
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000763
764 ret_val = e1e_wphy_locked(hw, I82579_EMI_ADDR, address);
765 if (ret_val)
766 return ret_val;
767
768 if (read)
769 ret_val = e1e_rphy_locked(hw, I82579_EMI_DATA, data);
770 else
771 ret_val = e1e_wphy_locked(hw, I82579_EMI_DATA, *data);
772
773 return ret_val;
774}
775
776/**
777 * e1000_read_emi_reg_locked - Read Extended Management Interface register
778 * @hw: pointer to the HW structure
779 * @addr: EMI address to program
780 * @data: value to be read from the EMI address
781 *
782 * Assumes the SW/FW/HW Semaphore is already acquired.
783 **/
Bruce Allan203e4152012-12-05 08:40:59 +0000784s32 e1000_read_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 *data)
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000785{
786 return __e1000_access_emi_reg_locked(hw, addr, data, true);
787}
788
789/**
790 * e1000_write_emi_reg_locked - Write Extended Management Interface register
791 * @hw: pointer to the HW structure
792 * @addr: EMI address to program
793 * @data: value to be written to the EMI address
794 *
795 * Assumes the SW/FW/HW Semaphore is already acquired.
796 **/
Bruce Alland495bcb2013-03-20 07:23:11 +0000797s32 e1000_write_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 data)
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000798{
799 return __e1000_access_emi_reg_locked(hw, addr, &data, false);
800}
801
802/**
Bruce Allane52997f2010-06-16 13:27:49 +0000803 * e1000_set_eee_pchlan - Enable/disable EEE support
804 * @hw: pointer to the HW structure
805 *
Bruce Allan3d4d5752012-12-05 06:26:08 +0000806 * Enable/disable EEE based on setting in dev_spec structure, the duplex of
807 * the link and the EEE capabilities of the link partner. The LPI Control
808 * register bits will remain set only if/when link is up.
David Ertmana03206e2014-01-24 23:07:48 +0000809 *
810 * EEE LPI must not be asserted earlier than one second after link is up.
811 * On 82579, EEE LPI should not be enabled until such time otherwise there
812 * can be link issues with some switches. Other devices can have EEE LPI
813 * enabled immediately upon link up since they have a timer in hardware which
814 * prevents LPI from being asserted too early.
Bruce Allane52997f2010-06-16 13:27:49 +0000815 **/
David Ertmana03206e2014-01-24 23:07:48 +0000816s32 e1000_set_eee_pchlan(struct e1000_hw *hw)
Bruce Allane52997f2010-06-16 13:27:49 +0000817{
Bruce Allan2fbe4522012-04-19 03:21:47 +0000818 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan3d4d5752012-12-05 06:26:08 +0000819 s32 ret_val;
Bruce Alland495bcb2013-03-20 07:23:11 +0000820 u16 lpa, pcs_status, adv, adv_addr, lpi_ctrl, data;
Bruce Allane52997f2010-06-16 13:27:49 +0000821
Bruce Alland495bcb2013-03-20 07:23:11 +0000822 switch (hw->phy.type) {
823 case e1000_phy_82579:
824 lpa = I82579_EEE_LP_ABILITY;
825 pcs_status = I82579_EEE_PCS_STATUS;
826 adv_addr = I82579_EEE_ADVERTISEMENT;
827 break;
828 case e1000_phy_i217:
829 lpa = I217_EEE_LP_ABILITY;
830 pcs_status = I217_EEE_PCS_STATUS;
831 adv_addr = I217_EEE_ADVERTISEMENT;
832 break;
833 default:
Bruce Allan5015e532012-02-08 02:55:56 +0000834 return 0;
Bruce Alland495bcb2013-03-20 07:23:11 +0000835 }
Bruce Allane52997f2010-06-16 13:27:49 +0000836
Bruce Allan3d4d5752012-12-05 06:26:08 +0000837 ret_val = hw->phy.ops.acquire(hw);
Bruce Allane52997f2010-06-16 13:27:49 +0000838 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +0000839 return ret_val;
Bruce Allane52997f2010-06-16 13:27:49 +0000840
Bruce Allan3d4d5752012-12-05 06:26:08 +0000841 ret_val = e1e_rphy_locked(hw, I82579_LPI_CTRL, &lpi_ctrl);
Bruce Allan2fbe4522012-04-19 03:21:47 +0000842 if (ret_val)
Bruce Allan3d4d5752012-12-05 06:26:08 +0000843 goto release;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000844
Bruce Allan3d4d5752012-12-05 06:26:08 +0000845 /* Clear bits that enable EEE in various speeds */
846 lpi_ctrl &= ~I82579_LPI_CTRL_ENABLE_MASK;
847
848 /* Enable EEE if not disabled by user */
849 if (!dev_spec->eee_disable) {
Bruce Allan2fbe4522012-04-19 03:21:47 +0000850 /* Save off link partner's EEE ability */
Bruce Allan3d4d5752012-12-05 06:26:08 +0000851 ret_val = e1000_read_emi_reg_locked(hw, lpa,
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000852 &dev_spec->eee_lp_ability);
Bruce Allan2fbe4522012-04-19 03:21:47 +0000853 if (ret_val)
854 goto release;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000855
Bruce Alland495bcb2013-03-20 07:23:11 +0000856 /* Read EEE advertisement */
857 ret_val = e1000_read_emi_reg_locked(hw, adv_addr, &adv);
858 if (ret_val)
859 goto release;
860
Bruce Allan3d4d5752012-12-05 06:26:08 +0000861 /* Enable EEE only for speeds in which the link partner is
Bruce Alland495bcb2013-03-20 07:23:11 +0000862 * EEE capable and for which we advertise EEE.
Bruce Allan2fbe4522012-04-19 03:21:47 +0000863 */
Bruce Alland495bcb2013-03-20 07:23:11 +0000864 if (adv & dev_spec->eee_lp_ability & I82579_EEE_1000_SUPPORTED)
Bruce Allan3d4d5752012-12-05 06:26:08 +0000865 lpi_ctrl |= I82579_LPI_CTRL_1000_ENABLE;
866
Bruce Alland495bcb2013-03-20 07:23:11 +0000867 if (adv & dev_spec->eee_lp_ability & I82579_EEE_100_SUPPORTED) {
Bruce Allanc2ade1a2013-01-16 08:54:35 +0000868 e1e_rphy_locked(hw, MII_LPA, &data);
869 if (data & LPA_100FULL)
Bruce Allan3d4d5752012-12-05 06:26:08 +0000870 lpi_ctrl |= I82579_LPI_CTRL_100_ENABLE;
871 else
872 /* EEE is not supported in 100Half, so ignore
873 * partner's EEE in 100 ability if full-duplex
874 * is not advertised.
875 */
876 dev_spec->eee_lp_ability &=
877 ~I82579_EEE_100_SUPPORTED;
878 }
Bruce Allan2fbe4522012-04-19 03:21:47 +0000879 }
880
David Ertman7142a552014-05-01 01:22:26 +0000881 if (hw->phy.type == e1000_phy_82579) {
882 ret_val = e1000_read_emi_reg_locked(hw, I82579_LPI_PLL_SHUT,
883 &data);
884 if (ret_val)
885 goto release;
886
887 data &= ~I82579_LPI_100_PLL_SHUT;
888 ret_val = e1000_write_emi_reg_locked(hw, I82579_LPI_PLL_SHUT,
889 data);
890 }
891
Bruce Alland495bcb2013-03-20 07:23:11 +0000892 /* R/Clr IEEE MMD 3.1 bits 11:10 - Tx/Rx LPI Received */
893 ret_val = e1000_read_emi_reg_locked(hw, pcs_status, &data);
894 if (ret_val)
895 goto release;
896
Bruce Allan3d4d5752012-12-05 06:26:08 +0000897 ret_val = e1e_wphy_locked(hw, I82579_LPI_CTRL, lpi_ctrl);
898release:
899 hw->phy.ops.release(hw);
900
901 return ret_val;
Bruce Allane52997f2010-06-16 13:27:49 +0000902}
903
904/**
Bruce Allane08f6262013-02-20 03:06:34 +0000905 * e1000_k1_workaround_lpt_lp - K1 workaround on Lynxpoint-LP
906 * @hw: pointer to the HW structure
907 * @link: link up bool flag
908 *
909 * When K1 is enabled for 1Gbps, the MAC can miss 2 DMA completion indications
910 * preventing further DMA write requests. Workaround the issue by disabling
911 * the de-assertion of the clock request when in 1Gpbs mode.
Bruce Allane0236ad2013-06-21 09:07:13 +0000912 * Also, set appropriate Tx re-transmission timeouts for 10 and 100Half link
913 * speeds in order to avoid Tx hangs.
Bruce Allane08f6262013-02-20 03:06:34 +0000914 **/
915static s32 e1000_k1_workaround_lpt_lp(struct e1000_hw *hw, bool link)
916{
917 u32 fextnvm6 = er32(FEXTNVM6);
Bruce Allane0236ad2013-06-21 09:07:13 +0000918 u32 status = er32(STATUS);
Bruce Allane08f6262013-02-20 03:06:34 +0000919 s32 ret_val = 0;
Bruce Allane0236ad2013-06-21 09:07:13 +0000920 u16 reg;
Bruce Allane08f6262013-02-20 03:06:34 +0000921
Bruce Allane0236ad2013-06-21 09:07:13 +0000922 if (link && (status & E1000_STATUS_SPEED_1000)) {
Bruce Allane08f6262013-02-20 03:06:34 +0000923 ret_val = hw->phy.ops.acquire(hw);
924 if (ret_val)
925 return ret_val;
926
927 ret_val =
928 e1000e_read_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
Bruce Allane0236ad2013-06-21 09:07:13 +0000929 &reg);
Bruce Allane08f6262013-02-20 03:06:34 +0000930 if (ret_val)
931 goto release;
932
933 ret_val =
934 e1000e_write_kmrn_reg_locked(hw,
935 E1000_KMRNCTRLSTA_K1_CONFIG,
Bruce Allane0236ad2013-06-21 09:07:13 +0000936 reg &
Bruce Allane08f6262013-02-20 03:06:34 +0000937 ~E1000_KMRNCTRLSTA_K1_ENABLE);
938 if (ret_val)
939 goto release;
940
941 usleep_range(10, 20);
942
943 ew32(FEXTNVM6, fextnvm6 | E1000_FEXTNVM6_REQ_PLL_CLK);
944
945 ret_val =
946 e1000e_write_kmrn_reg_locked(hw,
947 E1000_KMRNCTRLSTA_K1_CONFIG,
Bruce Allane0236ad2013-06-21 09:07:13 +0000948 reg);
Bruce Allane08f6262013-02-20 03:06:34 +0000949release:
950 hw->phy.ops.release(hw);
951 } else {
952 /* clear FEXTNVM6 bit 8 on link down or 10/100 */
Bruce Allane0236ad2013-06-21 09:07:13 +0000953 fextnvm6 &= ~E1000_FEXTNVM6_REQ_PLL_CLK;
954
David Ertman79849eb2015-02-10 09:10:43 +0000955 if ((hw->phy.revision > 5) || !link ||
956 ((status & E1000_STATUS_SPEED_100) &&
957 (status & E1000_STATUS_FD)))
Bruce Allane0236ad2013-06-21 09:07:13 +0000958 goto update_fextnvm6;
959
960 ret_val = e1e_rphy(hw, I217_INBAND_CTRL, &reg);
961 if (ret_val)
962 return ret_val;
963
964 /* Clear link status transmit timeout */
965 reg &= ~I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_MASK;
966
967 if (status & E1000_STATUS_SPEED_100) {
968 /* Set inband Tx timeout to 5x10us for 100Half */
969 reg |= 5 << I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT;
970
971 /* Do not extend the K1 entry latency for 100Half */
972 fextnvm6 &= ~E1000_FEXTNVM6_ENABLE_K1_ENTRY_CONDITION;
973 } else {
974 /* Set inband Tx timeout to 50x10us for 10Full/Half */
975 reg |= 50 <<
976 I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT;
977
978 /* Extend the K1 entry latency for 10 Mbps */
979 fextnvm6 |= E1000_FEXTNVM6_ENABLE_K1_ENTRY_CONDITION;
980 }
981
982 ret_val = e1e_wphy(hw, I217_INBAND_CTRL, reg);
983 if (ret_val)
984 return ret_val;
985
986update_fextnvm6:
987 ew32(FEXTNVM6, fextnvm6);
Bruce Allane08f6262013-02-20 03:06:34 +0000988 }
989
990 return ret_val;
991}
992
993/**
Bruce Allancf8fb732013-03-06 09:03:02 +0000994 * e1000_platform_pm_pch_lpt - Set platform power management values
995 * @hw: pointer to the HW structure
996 * @link: bool indicating link status
997 *
998 * Set the Latency Tolerance Reporting (LTR) values for the "PCIe-like"
999 * GbE MAC in the Lynx Point PCH based on Rx buffer size and link speed
1000 * when link is up (which must not exceed the maximum latency supported
1001 * by the platform), otherwise specify there is no LTR requirement.
1002 * Unlike true-PCIe devices which set the LTR maximum snoop/no-snoop
1003 * latencies in the LTR Extended Capability Structure in the PCIe Extended
1004 * Capability register set, on this device LTR is set by writing the
1005 * equivalent snoop/no-snoop latencies in the LTRV register in the MAC and
1006 * set the SEND bit to send an Intel On-chip System Fabric sideband (IOSF-SB)
1007 * message to the PMC.
1008 **/
1009static s32 e1000_platform_pm_pch_lpt(struct e1000_hw *hw, bool link)
1010{
1011 u32 reg = link << (E1000_LTRV_REQ_SHIFT + E1000_LTRV_NOSNOOP_SHIFT) |
1012 link << E1000_LTRV_REQ_SHIFT | E1000_LTRV_SEND;
1013 u16 lat_enc = 0; /* latency encoded */
1014
1015 if (link) {
1016 u16 speed, duplex, scale = 0;
1017 u16 max_snoop, max_nosnoop;
1018 u16 max_ltr_enc; /* max LTR latency encoded */
Jeff Kirsher30544af2015-05-02 01:20:04 -07001019 u64 value;
Bruce Allancf8fb732013-03-06 09:03:02 +00001020 u32 rxa;
1021
1022 if (!hw->adapter->max_frame_size) {
1023 e_dbg("max_frame_size not set.\n");
1024 return -E1000_ERR_CONFIG;
1025 }
1026
1027 hw->mac.ops.get_link_up_info(hw, &speed, &duplex);
1028 if (!speed) {
1029 e_dbg("Speed not set.\n");
1030 return -E1000_ERR_CONFIG;
1031 }
1032
1033 /* Rx Packet Buffer Allocation size (KB) */
1034 rxa = er32(PBA) & E1000_PBA_RXA_MASK;
1035
1036 /* Determine the maximum latency tolerated by the device.
1037 *
1038 * Per the PCIe spec, the tolerated latencies are encoded as
1039 * a 3-bit encoded scale (only 0-5 are valid) multiplied by
1040 * a 10-bit value (0-1023) to provide a range from 1 ns to
1041 * 2^25*(2^10-1) ns. The scale is encoded as 0=2^0ns,
1042 * 1=2^5ns, 2=2^10ns,...5=2^25ns.
1043 */
Yanir Lubetkinbfc94732015-04-22 05:55:43 +03001044 rxa *= 512;
1045 value = (rxa > hw->adapter->max_frame_size) ?
1046 (rxa - hw->adapter->max_frame_size) * (16000 / speed) :
1047 0;
Bruce Allancf8fb732013-03-06 09:03:02 +00001048
Bruce Allancf8fb732013-03-06 09:03:02 +00001049 while (value > PCI_LTR_VALUE_MASK) {
1050 scale++;
1051 value = DIV_ROUND_UP(value, (1 << 5));
1052 }
1053 if (scale > E1000_LTRV_SCALE_MAX) {
1054 e_dbg("Invalid LTR latency scale %d\n", scale);
1055 return -E1000_ERR_CONFIG;
1056 }
1057 lat_enc = (u16)((scale << PCI_LTR_SCALE_SHIFT) | value);
1058
1059 /* Determine the maximum latency tolerated by the platform */
1060 pci_read_config_word(hw->adapter->pdev, E1000_PCI_LTR_CAP_LPT,
1061 &max_snoop);
1062 pci_read_config_word(hw->adapter->pdev,
1063 E1000_PCI_LTR_CAP_LPT + 2, &max_nosnoop);
1064 max_ltr_enc = max_t(u16, max_snoop, max_nosnoop);
1065
1066 if (lat_enc > max_ltr_enc)
1067 lat_enc = max_ltr_enc;
1068 }
1069
1070 /* Set Snoop and No-Snoop latencies the same */
1071 reg |= lat_enc | (lat_enc << E1000_LTRV_NOSNOOP_SHIFT);
1072 ew32(LTRV, reg);
1073
1074 return 0;
1075}
1076
1077/**
David Ertman74f350e2014-02-22 03:15:17 +00001078 * e1000_enable_ulp_lpt_lp - configure Ultra Low Power mode for LynxPoint-LP
1079 * @hw: pointer to the HW structure
1080 * @to_sx: boolean indicating a system power state transition to Sx
1081 *
1082 * When link is down, configure ULP mode to significantly reduce the power
1083 * to the PHY. If on a Manageability Engine (ME) enabled system, tell the
1084 * ME firmware to start the ULP configuration. If not on an ME enabled
1085 * system, configure the ULP mode by software.
1086 */
1087s32 e1000_enable_ulp_lpt_lp(struct e1000_hw *hw, bool to_sx)
1088{
1089 u32 mac_reg;
1090 s32 ret_val = 0;
1091 u16 phy_reg;
Yanir Lubetkin6607c992015-06-10 01:15:55 +03001092 u16 oem_reg = 0;
David Ertman74f350e2014-02-22 03:15:17 +00001093
1094 if ((hw->mac.type < e1000_pch_lpt) ||
1095 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPT_I217_LM) ||
1096 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPT_I217_V) ||
1097 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_LM2) ||
1098 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_V2) ||
1099 (hw->dev_spec.ich8lan.ulp_state == e1000_ulp_state_on))
1100 return 0;
1101
1102 if (er32(FWSM) & E1000_ICH_FWSM_FW_VALID) {
1103 /* Request ME configure ULP mode in the PHY */
1104 mac_reg = er32(H2ME);
1105 mac_reg |= E1000_H2ME_ULP | E1000_H2ME_ENFORCE_SETTINGS;
1106 ew32(H2ME, mac_reg);
1107
1108 goto out;
1109 }
1110
1111 if (!to_sx) {
1112 int i = 0;
1113
1114 /* Poll up to 5 seconds for Cable Disconnected indication */
1115 while (!(er32(FEXT) & E1000_FEXT_PHY_CABLE_DISCONNECTED)) {
1116 /* Bail if link is re-acquired */
1117 if (er32(STATUS) & E1000_STATUS_LU)
1118 return -E1000_ERR_PHY;
1119
1120 if (i++ == 100)
1121 break;
1122
1123 msleep(50);
1124 }
1125 e_dbg("CABLE_DISCONNECTED %s set after %dmsec\n",
1126 (er32(FEXT) &
1127 E1000_FEXT_PHY_CABLE_DISCONNECTED) ? "" : "not", i * 50);
1128 }
1129
1130 ret_val = hw->phy.ops.acquire(hw);
1131 if (ret_val)
1132 goto out;
1133
1134 /* Force SMBus mode in PHY */
1135 ret_val = e1000_read_phy_reg_hv_locked(hw, CV_SMB_CTRL, &phy_reg);
1136 if (ret_val)
1137 goto release;
1138 phy_reg |= CV_SMB_CTRL_FORCE_SMBUS;
1139 e1000_write_phy_reg_hv_locked(hw, CV_SMB_CTRL, phy_reg);
1140
1141 /* Force SMBus mode in MAC */
1142 mac_reg = er32(CTRL_EXT);
1143 mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS;
1144 ew32(CTRL_EXT, mac_reg);
1145
Yanir Lubetkin6607c992015-06-10 01:15:55 +03001146 /* Si workaround for ULP entry flow on i127/rev6 h/w. Enable
1147 * LPLU and disable Gig speed when entering ULP
1148 */
1149 if ((hw->phy.type == e1000_phy_i217) && (hw->phy.revision == 6)) {
1150 ret_val = e1000_read_phy_reg_hv_locked(hw, HV_OEM_BITS,
1151 &oem_reg);
1152 if (ret_val)
1153 goto release;
1154
1155 phy_reg = oem_reg;
1156 phy_reg |= HV_OEM_BITS_LPLU | HV_OEM_BITS_GBE_DIS;
1157
1158 ret_val = e1000_write_phy_reg_hv_locked(hw, HV_OEM_BITS,
1159 phy_reg);
1160
1161 if (ret_val)
1162 goto release;
1163 }
1164
David Ertman74f350e2014-02-22 03:15:17 +00001165 /* Set Inband ULP Exit, Reset to SMBus mode and
1166 * Disable SMBus Release on PERST# in PHY
1167 */
1168 ret_val = e1000_read_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, &phy_reg);
1169 if (ret_val)
1170 goto release;
1171 phy_reg |= (I218_ULP_CONFIG1_RESET_TO_SMBUS |
1172 I218_ULP_CONFIG1_DISABLE_SMB_PERST);
1173 if (to_sx) {
1174 if (er32(WUFC) & E1000_WUFC_LNKC)
1175 phy_reg |= I218_ULP_CONFIG1_WOL_HOST;
Yanir Lubetkin6607c992015-06-10 01:15:55 +03001176 else
1177 phy_reg &= ~I218_ULP_CONFIG1_WOL_HOST;
David Ertman74f350e2014-02-22 03:15:17 +00001178
1179 phy_reg |= I218_ULP_CONFIG1_STICKY_ULP;
Yanir Lubetkin6607c992015-06-10 01:15:55 +03001180 phy_reg &= ~I218_ULP_CONFIG1_INBAND_EXIT;
David Ertman74f350e2014-02-22 03:15:17 +00001181 } else {
1182 phy_reg |= I218_ULP_CONFIG1_INBAND_EXIT;
Yanir Lubetkin6607c992015-06-10 01:15:55 +03001183 phy_reg &= ~I218_ULP_CONFIG1_STICKY_ULP;
1184 phy_reg &= ~I218_ULP_CONFIG1_WOL_HOST;
David Ertman74f350e2014-02-22 03:15:17 +00001185 }
1186 e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg);
1187
1188 /* Set Disable SMBus Release on PERST# in MAC */
1189 mac_reg = er32(FEXTNVM7);
1190 mac_reg |= E1000_FEXTNVM7_DISABLE_SMB_PERST;
1191 ew32(FEXTNVM7, mac_reg);
1192
1193 /* Commit ULP changes in PHY by starting auto ULP configuration */
1194 phy_reg |= I218_ULP_CONFIG1_START;
1195 e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg);
Yanir Lubetkin6607c992015-06-10 01:15:55 +03001196
1197 if ((hw->phy.type == e1000_phy_i217) && (hw->phy.revision == 6) &&
1198 to_sx && (er32(STATUS) & E1000_STATUS_LU)) {
1199 ret_val = e1000_write_phy_reg_hv_locked(hw, HV_OEM_BITS,
1200 oem_reg);
1201 if (ret_val)
1202 goto release;
1203 }
1204
David Ertman74f350e2014-02-22 03:15:17 +00001205release:
1206 hw->phy.ops.release(hw);
1207out:
1208 if (ret_val)
1209 e_dbg("Error in ULP enable flow: %d\n", ret_val);
1210 else
1211 hw->dev_spec.ich8lan.ulp_state = e1000_ulp_state_on;
1212
1213 return ret_val;
1214}
1215
1216/**
1217 * e1000_disable_ulp_lpt_lp - unconfigure Ultra Low Power mode for LynxPoint-LP
1218 * @hw: pointer to the HW structure
1219 * @force: boolean indicating whether or not to force disabling ULP
1220 *
1221 * Un-configure ULP mode when link is up, the system is transitioned from
1222 * Sx or the driver is unloaded. If on a Manageability Engine (ME) enabled
1223 * system, poll for an indication from ME that ULP has been un-configured.
1224 * If not on an ME enabled system, un-configure the ULP mode by software.
1225 *
1226 * During nominal operation, this function is called when link is acquired
1227 * to disable ULP mode (force=false); otherwise, for example when unloading
1228 * the driver or during Sx->S0 transitions, this is called with force=true
1229 * to forcibly disable ULP.
1230 */
1231static s32 e1000_disable_ulp_lpt_lp(struct e1000_hw *hw, bool force)
1232{
1233 s32 ret_val = 0;
1234 u32 mac_reg;
1235 u16 phy_reg;
1236 int i = 0;
1237
1238 if ((hw->mac.type < e1000_pch_lpt) ||
1239 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPT_I217_LM) ||
1240 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPT_I217_V) ||
1241 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_LM2) ||
1242 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_V2) ||
1243 (hw->dev_spec.ich8lan.ulp_state == e1000_ulp_state_off))
1244 return 0;
1245
1246 if (er32(FWSM) & E1000_ICH_FWSM_FW_VALID) {
1247 if (force) {
1248 /* Request ME un-configure ULP mode in the PHY */
1249 mac_reg = er32(H2ME);
1250 mac_reg &= ~E1000_H2ME_ULP;
1251 mac_reg |= E1000_H2ME_ENFORCE_SETTINGS;
1252 ew32(H2ME, mac_reg);
1253 }
1254
1255 /* Poll up to 100msec for ME to clear ULP_CFG_DONE */
1256 while (er32(FWSM) & E1000_FWSM_ULP_CFG_DONE) {
1257 if (i++ == 10) {
1258 ret_val = -E1000_ERR_PHY;
1259 goto out;
1260 }
1261
1262 usleep_range(10000, 20000);
1263 }
1264 e_dbg("ULP_CONFIG_DONE cleared after %dmsec\n", i * 10);
1265
1266 if (force) {
1267 mac_reg = er32(H2ME);
1268 mac_reg &= ~E1000_H2ME_ENFORCE_SETTINGS;
1269 ew32(H2ME, mac_reg);
1270 } else {
1271 /* Clear H2ME.ULP after ME ULP configuration */
1272 mac_reg = er32(H2ME);
1273 mac_reg &= ~E1000_H2ME_ULP;
1274 ew32(H2ME, mac_reg);
1275 }
1276
1277 goto out;
1278 }
1279
1280 ret_val = hw->phy.ops.acquire(hw);
1281 if (ret_val)
1282 goto out;
1283
1284 if (force)
1285 /* Toggle LANPHYPC Value bit */
1286 e1000_toggle_lanphypc_pch_lpt(hw);
1287
1288 /* Unforce SMBus mode in PHY */
1289 ret_val = e1000_read_phy_reg_hv_locked(hw, CV_SMB_CTRL, &phy_reg);
1290 if (ret_val) {
1291 /* The MAC might be in PCIe mode, so temporarily force to
1292 * SMBus mode in order to access the PHY.
1293 */
1294 mac_reg = er32(CTRL_EXT);
1295 mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS;
1296 ew32(CTRL_EXT, mac_reg);
1297
1298 msleep(50);
1299
1300 ret_val = e1000_read_phy_reg_hv_locked(hw, CV_SMB_CTRL,
1301 &phy_reg);
1302 if (ret_val)
1303 goto release;
1304 }
1305 phy_reg &= ~CV_SMB_CTRL_FORCE_SMBUS;
1306 e1000_write_phy_reg_hv_locked(hw, CV_SMB_CTRL, phy_reg);
1307
1308 /* Unforce SMBus mode in MAC */
1309 mac_reg = er32(CTRL_EXT);
1310 mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
1311 ew32(CTRL_EXT, mac_reg);
1312
1313 /* When ULP mode was previously entered, K1 was disabled by the
1314 * hardware. Re-Enable K1 in the PHY when exiting ULP.
1315 */
1316 ret_val = e1000_read_phy_reg_hv_locked(hw, HV_PM_CTRL, &phy_reg);
1317 if (ret_val)
1318 goto release;
1319 phy_reg |= HV_PM_CTRL_K1_ENABLE;
1320 e1000_write_phy_reg_hv_locked(hw, HV_PM_CTRL, phy_reg);
1321
1322 /* Clear ULP enabled configuration */
1323 ret_val = e1000_read_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, &phy_reg);
1324 if (ret_val)
1325 goto release;
1326 phy_reg &= ~(I218_ULP_CONFIG1_IND |
1327 I218_ULP_CONFIG1_STICKY_ULP |
1328 I218_ULP_CONFIG1_RESET_TO_SMBUS |
1329 I218_ULP_CONFIG1_WOL_HOST |
1330 I218_ULP_CONFIG1_INBAND_EXIT |
1331 I218_ULP_CONFIG1_DISABLE_SMB_PERST);
1332 e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg);
1333
1334 /* Commit ULP changes by starting auto ULP configuration */
1335 phy_reg |= I218_ULP_CONFIG1_START;
1336 e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg);
1337
1338 /* Clear Disable SMBus Release on PERST# in MAC */
1339 mac_reg = er32(FEXTNVM7);
1340 mac_reg &= ~E1000_FEXTNVM7_DISABLE_SMB_PERST;
1341 ew32(FEXTNVM7, mac_reg);
1342
1343release:
1344 hw->phy.ops.release(hw);
1345 if (force) {
1346 e1000_phy_hw_reset(hw);
1347 msleep(50);
1348 }
1349out:
1350 if (ret_val)
1351 e_dbg("Error in ULP disable flow: %d\n", ret_val);
1352 else
1353 hw->dev_spec.ich8lan.ulp_state = e1000_ulp_state_off;
1354
1355 return ret_val;
1356}
1357
1358/**
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001359 * e1000_check_for_copper_link_ich8lan - Check for link (Copper)
1360 * @hw: pointer to the HW structure
1361 *
1362 * Checks to see of the link status of the hardware has changed. If a
1363 * change in link status has been detected, then we read the PHY registers
1364 * to get the current speed/duplex if link exists.
1365 **/
1366static s32 e1000_check_for_copper_link_ich8lan(struct e1000_hw *hw)
1367{
1368 struct e1000_mac_info *mac = &hw->mac;
David Ertman79849eb2015-02-10 09:10:43 +00001369 s32 ret_val, tipg_reg = 0;
1370 u16 emi_addr, emi_val = 0;
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001371 bool link;
Bruce Allan1d2101a72011-07-22 06:21:56 +00001372 u16 phy_reg;
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001373
Bruce Allane921eb12012-11-28 09:28:37 +00001374 /* We only want to go out to the PHY registers to see if Auto-Neg
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001375 * has completed and/or if our link status has changed. The
1376 * get_link_status flag is set upon receiving a Link Status
1377 * Change or Rx Sequence Error interrupt.
1378 */
Bruce Allan5015e532012-02-08 02:55:56 +00001379 if (!mac->get_link_status)
1380 return 0;
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001381
Bruce Allane921eb12012-11-28 09:28:37 +00001382 /* First we want to see if the MII Status Register reports
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001383 * link. If so, then we want to get the current speed/duplex
1384 * of the PHY.
1385 */
1386 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
1387 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001388 return ret_val;
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001389
Bruce Allan1d5846b2009-10-29 13:46:05 +00001390 if (hw->mac.type == e1000_pchlan) {
1391 ret_val = e1000_k1_gig_workaround_hv(hw, link);
1392 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001393 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001394 }
1395
David Ertmanfbb9ab12014-04-22 05:48:54 +00001396 /* When connected at 10Mbps half-duplex, some parts are excessively
Bruce Allan772d05c2013-03-06 09:02:36 +00001397 * aggressive resulting in many collisions. To avoid this, increase
1398 * the IPG and reduce Rx latency in the PHY.
1399 */
David Ertmanfbb9ab12014-04-22 05:48:54 +00001400 if (((hw->mac.type == e1000_pch2lan) ||
David Ertman79849eb2015-02-10 09:10:43 +00001401 (hw->mac.type == e1000_pch_lpt) ||
1402 (hw->mac.type == e1000_pch_spt)) && link) {
Yanir Lubetkin69cfbc92015-06-10 01:15:57 +03001403 u16 speed, duplex;
David Ertman6cf08d12014-04-05 06:07:00 +00001404
Yanir Lubetkin69cfbc92015-06-10 01:15:57 +03001405 e1000e_get_speed_and_duplex_copper(hw, &speed, &duplex);
David Ertman79849eb2015-02-10 09:10:43 +00001406 tipg_reg = er32(TIPG);
1407 tipg_reg &= ~E1000_TIPG_IPGT_MASK;
1408
Yanir Lubetkin69cfbc92015-06-10 01:15:57 +03001409 if (duplex == HALF_DUPLEX && speed == SPEED_10) {
David Ertman79849eb2015-02-10 09:10:43 +00001410 tipg_reg |= 0xFF;
Bruce Allan772d05c2013-03-06 09:02:36 +00001411 /* Reduce Rx latency in analog PHY */
David Ertman79849eb2015-02-10 09:10:43 +00001412 emi_val = 0;
Yanir Lubetkin69cfbc92015-06-10 01:15:57 +03001413 } else if (hw->mac.type == e1000_pch_spt &&
1414 duplex == FULL_DUPLEX && speed != SPEED_1000) {
1415 tipg_reg |= 0xC;
1416 emi_val = 1;
David Ertman79849eb2015-02-10 09:10:43 +00001417 } else {
Bruce Allan772d05c2013-03-06 09:02:36 +00001418
David Ertman79849eb2015-02-10 09:10:43 +00001419 /* Roll back the default values */
1420 tipg_reg |= 0x08;
1421 emi_val = 1;
Bruce Allan772d05c2013-03-06 09:02:36 +00001422 }
David Ertman79849eb2015-02-10 09:10:43 +00001423
1424 ew32(TIPG, tipg_reg);
1425
1426 ret_val = hw->phy.ops.acquire(hw);
1427 if (ret_val)
1428 return ret_val;
1429
1430 if (hw->mac.type == e1000_pch2lan)
1431 emi_addr = I82579_RX_CONFIG;
1432 else
1433 emi_addr = I217_RX_CONFIG;
1434 ret_val = e1000_write_emi_reg_locked(hw, emi_addr, emi_val);
1435
1436 hw->phy.ops.release(hw);
1437
1438 if (ret_val)
1439 return ret_val;
Yanir Lubetkin93cbfc72015-06-10 01:16:01 +03001440
1441 if (hw->mac.type == e1000_pch_spt) {
1442 u16 data;
1443 u16 ptr_gap;
1444
1445 if (speed == SPEED_1000) {
1446 ret_val = hw->phy.ops.acquire(hw);
1447 if (ret_val)
1448 return ret_val;
1449
1450 ret_val = e1e_rphy_locked(hw,
1451 PHY_REG(776, 20),
1452 &data);
1453 if (ret_val) {
1454 hw->phy.ops.release(hw);
1455 return ret_val;
1456 }
1457
1458 ptr_gap = (data & (0x3FF << 2)) >> 2;
1459 if (ptr_gap < 0x18) {
1460 data &= ~(0x3FF << 2);
1461 data |= (0x18 << 2);
1462 ret_val =
1463 e1e_wphy_locked(hw,
1464 PHY_REG(776, 20),
1465 data);
1466 }
1467 hw->phy.ops.release(hw);
1468 if (ret_val)
1469 return ret_val;
1470 }
1471 }
1472 }
1473
1474 /* I217 Packet Loss issue:
1475 * ensure that FEXTNVM4 Beacon Duration is set correctly
1476 * on power up.
1477 * Set the Beacon Duration for I217 to 8 usec
1478 */
1479 if ((hw->mac.type == e1000_pch_lpt) || (hw->mac.type == e1000_pch_spt)) {
1480 u32 mac_reg;
1481
1482 mac_reg = er32(FEXTNVM4);
1483 mac_reg &= ~E1000_FEXTNVM4_BEACON_DURATION_MASK;
1484 mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_8USEC;
1485 ew32(FEXTNVM4, mac_reg);
Bruce Allan772d05c2013-03-06 09:02:36 +00001486 }
1487
Bruce Allane08f6262013-02-20 03:06:34 +00001488 /* Work-around I218 hang issue */
1489 if ((hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPTLP_I218_LM) ||
Bruce Allan91a3d822013-06-29 01:15:16 +00001490 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPTLP_I218_V) ||
1491 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_LM3) ||
Yanir Lubetkin352f8ea2015-06-10 01:16:03 +03001492 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_V3)) {
Bruce Allane08f6262013-02-20 03:06:34 +00001493 ret_val = e1000_k1_workaround_lpt_lp(hw, link);
1494 if (ret_val)
1495 return ret_val;
1496 }
David Ertman79849eb2015-02-10 09:10:43 +00001497 if ((hw->mac.type == e1000_pch_lpt) ||
1498 (hw->mac.type == e1000_pch_spt)) {
Bruce Allancf8fb732013-03-06 09:03:02 +00001499 /* Set platform power management values for
1500 * Latency Tolerance Reporting (LTR)
1501 */
1502 ret_val = e1000_platform_pm_pch_lpt(hw, link);
1503 if (ret_val)
1504 return ret_val;
1505 }
1506
Bruce Allan2fbe4522012-04-19 03:21:47 +00001507 /* Clear link partner's EEE ability */
1508 hw->dev_spec.ich8lan.eee_lp_ability = 0;
1509
David Ertman79849eb2015-02-10 09:10:43 +00001510 /* FEXTNVM6 K1-off workaround */
1511 if (hw->mac.type == e1000_pch_spt) {
1512 u32 pcieanacfg = er32(PCIEANACFG);
1513 u32 fextnvm6 = er32(FEXTNVM6);
1514
1515 if (pcieanacfg & E1000_FEXTNVM6_K1_OFF_ENABLE)
1516 fextnvm6 |= E1000_FEXTNVM6_K1_OFF_ENABLE;
1517 else
1518 fextnvm6 &= ~E1000_FEXTNVM6_K1_OFF_ENABLE;
1519
1520 ew32(FEXTNVM6, fextnvm6);
1521 }
1522
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001523 if (!link)
Bruce Allane80bd1d2013-05-01 01:19:46 +00001524 return 0; /* No link detected */
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001525
1526 mac->get_link_status = false;
1527
Bruce Allan1d2101a72011-07-22 06:21:56 +00001528 switch (hw->mac.type) {
1529 case e1000_pch2lan:
Bruce Allan831bd2e2010-09-22 17:16:18 +00001530 ret_val = e1000_k1_workaround_lv(hw);
1531 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001532 return ret_val;
Bruce Allan1d2101a72011-07-22 06:21:56 +00001533 /* fall-thru */
1534 case e1000_pchlan:
1535 if (hw->phy.type == e1000_phy_82578) {
1536 ret_val = e1000_link_stall_workaround_hv(hw);
1537 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001538 return ret_val;
Bruce Allan1d2101a72011-07-22 06:21:56 +00001539 }
1540
Bruce Allane921eb12012-11-28 09:28:37 +00001541 /* Workaround for PCHx parts in half-duplex:
Bruce Allan1d2101a72011-07-22 06:21:56 +00001542 * Set the number of preambles removed from the packet
1543 * when it is passed from the PHY to the MAC to prevent
1544 * the MAC from misinterpreting the packet type.
1545 */
1546 e1e_rphy(hw, HV_KMRN_FIFO_CTRLSTA, &phy_reg);
1547 phy_reg &= ~HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK;
1548
1549 if ((er32(STATUS) & E1000_STATUS_FD) != E1000_STATUS_FD)
1550 phy_reg |= (1 << HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT);
1551
1552 e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, phy_reg);
1553 break;
1554 default:
1555 break;
Bruce Allan831bd2e2010-09-22 17:16:18 +00001556 }
1557
Bruce Allane921eb12012-11-28 09:28:37 +00001558 /* Check if there was DownShift, must be checked
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001559 * immediately after link-up
1560 */
1561 e1000e_check_downshift(hw);
1562
Bruce Allane52997f2010-06-16 13:27:49 +00001563 /* Enable/Disable EEE after link up */
David Ertmana03206e2014-01-24 23:07:48 +00001564 if (hw->phy.type > e1000_phy_82579) {
1565 ret_val = e1000_set_eee_pchlan(hw);
1566 if (ret_val)
1567 return ret_val;
1568 }
Bruce Allane52997f2010-06-16 13:27:49 +00001569
Bruce Allane921eb12012-11-28 09:28:37 +00001570 /* If we are forcing speed/duplex, then we simply return since
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001571 * we have already determined whether we have link or not.
1572 */
Bruce Allan5015e532012-02-08 02:55:56 +00001573 if (!mac->autoneg)
1574 return -E1000_ERR_CONFIG;
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001575
Bruce Allane921eb12012-11-28 09:28:37 +00001576 /* Auto-Neg is enabled. Auto Speed Detection takes care
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001577 * of MAC speed/duplex configuration. So we only need to
1578 * configure Collision Distance in the MAC.
1579 */
Bruce Allan57cde762012-02-22 09:02:58 +00001580 mac->ops.config_collision_dist(hw);
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001581
Bruce Allane921eb12012-11-28 09:28:37 +00001582 /* Configure Flow Control now that Auto-Neg has completed.
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001583 * First, we need to restore the desired flow control
1584 * settings because we may have had to re-autoneg with a
1585 * different link partner.
1586 */
1587 ret_val = e1000e_config_fc_after_link_up(hw);
1588 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001589 e_dbg("Error configuring flow control\n");
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001590
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001591 return ret_val;
1592}
1593
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07001594static s32 e1000_get_variants_ich8lan(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001595{
1596 struct e1000_hw *hw = &adapter->hw;
1597 s32 rc;
1598
Bruce Allanec34c172012-02-01 10:53:05 +00001599 rc = e1000_init_mac_params_ich8lan(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001600 if (rc)
1601 return rc;
1602
1603 rc = e1000_init_nvm_params_ich8lan(hw);
1604 if (rc)
1605 return rc;
1606
Bruce Alland3738bb2010-06-16 13:27:28 +00001607 switch (hw->mac.type) {
1608 case e1000_ich8lan:
1609 case e1000_ich9lan:
1610 case e1000_ich10lan:
Bruce Allana4f58f52009-06-02 11:29:18 +00001611 rc = e1000_init_phy_params_ich8lan(hw);
Bruce Alland3738bb2010-06-16 13:27:28 +00001612 break;
1613 case e1000_pchlan:
1614 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +00001615 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +00001616 case e1000_pch_spt:
Bruce Alland3738bb2010-06-16 13:27:28 +00001617 rc = e1000_init_phy_params_pchlan(hw);
1618 break;
1619 default:
1620 break;
1621 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07001622 if (rc)
1623 return rc;
1624
Bruce Allane921eb12012-11-28 09:28:37 +00001625 /* Disable Jumbo Frame support on parts with Intel 10/100 PHY or
Bruce Allan23e4f062011-02-25 07:44:51 +00001626 * on parts with MACsec enabled in NVM (reflected in CTRL_EXT).
1627 */
1628 if ((adapter->hw.phy.type == e1000_phy_ife) ||
1629 ((adapter->hw.mac.type >= e1000_pch2lan) &&
1630 (!(er32(CTRL_EXT) & E1000_CTRL_EXT_LSECCK)))) {
Bruce Allan2adc55c2009-06-02 11:28:58 +00001631 adapter->flags &= ~FLAG_HAS_JUMBO_FRAMES;
Alexander Duyck8084b862015-05-02 00:52:00 -07001632 adapter->max_hw_frame_size = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN;
Bruce Allandbf80dc2011-04-16 00:34:40 +00001633
1634 hw->mac.ops.blink_led = NULL;
Bruce Allan2adc55c2009-06-02 11:28:58 +00001635 }
1636
Auke Kokbc7f75f2007-09-17 12:30:59 -07001637 if ((adapter->hw.mac.type == e1000_ich8lan) &&
Bruce Allan462d5992011-09-30 08:07:11 +00001638 (adapter->hw.phy.type != e1000_phy_ife))
Auke Kokbc7f75f2007-09-17 12:30:59 -07001639 adapter->flags |= FLAG_LSC_GIG_SPEED_DROP;
1640
Bruce Allanc6e7f512011-07-29 05:53:02 +00001641 /* Enable workaround for 82579 w/ ME enabled */
1642 if ((adapter->hw.mac.type == e1000_pch2lan) &&
1643 (er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
1644 adapter->flags2 |= FLAG2_PCIM2PCI_ARBITER_WA;
1645
Auke Kokbc7f75f2007-09-17 12:30:59 -07001646 return 0;
1647}
1648
Thomas Gleixner717d4382008-10-02 16:33:40 -07001649static DEFINE_MUTEX(nvm_mutex);
Thomas Gleixner717d4382008-10-02 16:33:40 -07001650
Auke Kokbc7f75f2007-09-17 12:30:59 -07001651/**
Bruce Allanca15df52009-10-26 11:23:43 +00001652 * e1000_acquire_nvm_ich8lan - Acquire NVM mutex
1653 * @hw: pointer to the HW structure
1654 *
1655 * Acquires the mutex for performing NVM operations.
1656 **/
Bruce Allan8bb62862013-01-16 08:46:49 +00001657static s32 e1000_acquire_nvm_ich8lan(struct e1000_hw __always_unused *hw)
Bruce Allanca15df52009-10-26 11:23:43 +00001658{
1659 mutex_lock(&nvm_mutex);
1660
1661 return 0;
1662}
1663
1664/**
1665 * e1000_release_nvm_ich8lan - Release NVM mutex
1666 * @hw: pointer to the HW structure
1667 *
1668 * Releases the mutex used while performing NVM operations.
1669 **/
Bruce Allan8bb62862013-01-16 08:46:49 +00001670static void e1000_release_nvm_ich8lan(struct e1000_hw __always_unused *hw)
Bruce Allanca15df52009-10-26 11:23:43 +00001671{
1672 mutex_unlock(&nvm_mutex);
Bruce Allanca15df52009-10-26 11:23:43 +00001673}
1674
Bruce Allanca15df52009-10-26 11:23:43 +00001675/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001676 * e1000_acquire_swflag_ich8lan - Acquire software control flag
1677 * @hw: pointer to the HW structure
1678 *
Bruce Allanca15df52009-10-26 11:23:43 +00001679 * Acquires the software control flag for performing PHY and select
1680 * MAC CSR accesses.
Auke Kokbc7f75f2007-09-17 12:30:59 -07001681 **/
1682static s32 e1000_acquire_swflag_ich8lan(struct e1000_hw *hw)
1683{
Bruce Allan373a88d2009-08-07 07:41:37 +00001684 u32 extcnf_ctrl, timeout = PHY_CFG_TIMEOUT;
1685 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001686
Bruce Allana90b4122011-10-07 03:50:38 +00001687 if (test_and_set_bit(__E1000_ACCESS_SHARED_RESOURCE,
1688 &hw->adapter->state)) {
Bruce Allan34c9ef82011-10-21 04:33:47 +00001689 e_dbg("contention for Phy access\n");
Bruce Allana90b4122011-10-07 03:50:38 +00001690 return -E1000_ERR_PHY;
1691 }
Thomas Gleixner717d4382008-10-02 16:33:40 -07001692
Auke Kokbc7f75f2007-09-17 12:30:59 -07001693 while (timeout) {
1694 extcnf_ctrl = er32(EXTCNF_CTRL);
Bruce Allan373a88d2009-08-07 07:41:37 +00001695 if (!(extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG))
1696 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001697
Auke Kokbc7f75f2007-09-17 12:30:59 -07001698 mdelay(1);
1699 timeout--;
1700 }
1701
1702 if (!timeout) {
Bruce Allana90b4122011-10-07 03:50:38 +00001703 e_dbg("SW has already locked the resource.\n");
Bruce Allan373a88d2009-08-07 07:41:37 +00001704 ret_val = -E1000_ERR_CONFIG;
1705 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001706 }
1707
Bruce Allan53ac5a82009-10-26 11:23:06 +00001708 timeout = SW_FLAG_TIMEOUT;
Bruce Allan373a88d2009-08-07 07:41:37 +00001709
1710 extcnf_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
1711 ew32(EXTCNF_CTRL, extcnf_ctrl);
1712
1713 while (timeout) {
1714 extcnf_ctrl = er32(EXTCNF_CTRL);
1715 if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
1716 break;
1717
1718 mdelay(1);
1719 timeout--;
1720 }
1721
1722 if (!timeout) {
Bruce Allan434f1392011-12-16 00:46:54 +00001723 e_dbg("Failed to acquire the semaphore, FW or HW has it: FWSM=0x%8.8x EXTCNF_CTRL=0x%8.8x)\n",
Bruce Allana90b4122011-10-07 03:50:38 +00001724 er32(FWSM), extcnf_ctrl);
Bruce Allan373a88d2009-08-07 07:41:37 +00001725 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
1726 ew32(EXTCNF_CTRL, extcnf_ctrl);
1727 ret_val = -E1000_ERR_CONFIG;
1728 goto out;
1729 }
1730
1731out:
1732 if (ret_val)
Bruce Allana90b4122011-10-07 03:50:38 +00001733 clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
Bruce Allan373a88d2009-08-07 07:41:37 +00001734
1735 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001736}
1737
1738/**
1739 * e1000_release_swflag_ich8lan - Release software control flag
1740 * @hw: pointer to the HW structure
1741 *
Bruce Allanca15df52009-10-26 11:23:43 +00001742 * Releases the software control flag for performing PHY and select
1743 * MAC CSR accesses.
Auke Kokbc7f75f2007-09-17 12:30:59 -07001744 **/
1745static void e1000_release_swflag_ich8lan(struct e1000_hw *hw)
1746{
1747 u32 extcnf_ctrl;
1748
1749 extcnf_ctrl = er32(EXTCNF_CTRL);
Bruce Allanc5caf482011-05-13 07:19:53 +00001750
1751 if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG) {
1752 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
1753 ew32(EXTCNF_CTRL, extcnf_ctrl);
1754 } else {
1755 e_dbg("Semaphore unexpectedly released by sw/fw/hw\n");
1756 }
Thomas Gleixner717d4382008-10-02 16:33:40 -07001757
Bruce Allana90b4122011-10-07 03:50:38 +00001758 clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001759}
1760
1761/**
Bruce Allan4662e822008-08-26 18:37:06 -07001762 * e1000_check_mng_mode_ich8lan - Checks management mode
1763 * @hw: pointer to the HW structure
1764 *
Bruce Allaneb7700d2010-06-16 13:27:05 +00001765 * This checks if the adapter has any manageability enabled.
Bruce Allan4662e822008-08-26 18:37:06 -07001766 * This is a function pointer entry point only called by read/write
1767 * routines for the PHY and NVM parts.
1768 **/
1769static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw)
1770{
Bruce Allana708dd82009-11-20 23:28:37 +00001771 u32 fwsm;
1772
1773 fwsm = er32(FWSM);
David Ertman261a7d12014-05-13 00:02:12 +00001774 return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
Bruce Allanf0ff4392013-02-20 04:05:39 +00001775 ((fwsm & E1000_FWSM_MODE_MASK) ==
David Ertman261a7d12014-05-13 00:02:12 +00001776 (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
Bruce Allaneb7700d2010-06-16 13:27:05 +00001777}
Bruce Allan4662e822008-08-26 18:37:06 -07001778
Bruce Allaneb7700d2010-06-16 13:27:05 +00001779/**
1780 * e1000_check_mng_mode_pchlan - Checks management mode
1781 * @hw: pointer to the HW structure
1782 *
1783 * This checks if the adapter has iAMT enabled.
1784 * This is a function pointer entry point only called by read/write
1785 * routines for the PHY and NVM parts.
1786 **/
1787static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw)
1788{
1789 u32 fwsm;
1790
1791 fwsm = er32(FWSM);
1792 return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
Bruce Allanf0ff4392013-02-20 04:05:39 +00001793 (fwsm & (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
Bruce Allan4662e822008-08-26 18:37:06 -07001794}
1795
1796/**
Bruce Allan69e1e012012-04-14 03:28:50 +00001797 * e1000_rar_set_pch2lan - Set receive address register
1798 * @hw: pointer to the HW structure
1799 * @addr: pointer to the receive address
1800 * @index: receive address array register
1801 *
1802 * Sets the receive address array register at index to the address passed
1803 * in by addr. For 82579, RAR[0] is the base address register that is to
1804 * contain the MAC address but RAR[1-6] are reserved for manageability (ME).
1805 * Use SHRA[0-3] in place of those reserved for ME.
1806 **/
David Ertmanb3e5bf12014-05-06 03:50:17 +00001807static int e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index)
Bruce Allan69e1e012012-04-14 03:28:50 +00001808{
1809 u32 rar_low, rar_high;
1810
Bruce Allane921eb12012-11-28 09:28:37 +00001811 /* HW expects these in little endian so we reverse the byte order
Bruce Allan69e1e012012-04-14 03:28:50 +00001812 * from network order (big endian) to little endian
1813 */
1814 rar_low = ((u32)addr[0] |
1815 ((u32)addr[1] << 8) |
1816 ((u32)addr[2] << 16) | ((u32)addr[3] << 24));
1817
1818 rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));
1819
1820 /* If MAC address zero, no need to set the AV bit */
1821 if (rar_low || rar_high)
1822 rar_high |= E1000_RAH_AV;
1823
1824 if (index == 0) {
1825 ew32(RAL(index), rar_low);
1826 e1e_flush();
1827 ew32(RAH(index), rar_high);
1828 e1e_flush();
David Ertmanb3e5bf12014-05-06 03:50:17 +00001829 return 0;
Bruce Allan69e1e012012-04-14 03:28:50 +00001830 }
1831
David Ertmanc3a0dce2013-09-05 04:24:25 +00001832 /* RAR[1-6] are owned by manageability. Skip those and program the
1833 * next address into the SHRA register array.
1834 */
David Ertman96dee022014-03-05 07:50:46 +00001835 if (index < (u32)(hw->mac.rar_entry_count)) {
Bruce Allan69e1e012012-04-14 03:28:50 +00001836 s32 ret_val;
1837
1838 ret_val = e1000_acquire_swflag_ich8lan(hw);
1839 if (ret_val)
1840 goto out;
1841
1842 ew32(SHRAL(index - 1), rar_low);
1843 e1e_flush();
1844 ew32(SHRAH(index - 1), rar_high);
1845 e1e_flush();
1846
1847 e1000_release_swflag_ich8lan(hw);
1848
1849 /* verify the register updates */
1850 if ((er32(SHRAL(index - 1)) == rar_low) &&
1851 (er32(SHRAH(index - 1)) == rar_high))
David Ertmanb3e5bf12014-05-06 03:50:17 +00001852 return 0;
Bruce Allan69e1e012012-04-14 03:28:50 +00001853
1854 e_dbg("SHRA[%d] might be locked by ME - FWSM=0x%8.8x\n",
1855 (index - 1), er32(FWSM));
1856 }
1857
1858out:
1859 e_dbg("Failed to write receive address at index %d\n", index);
David Ertmanb3e5bf12014-05-06 03:50:17 +00001860 return -E1000_ERR_CONFIG;
1861}
1862
1863/**
1864 * e1000_rar_get_count_pch_lpt - Get the number of available SHRA
1865 * @hw: pointer to the HW structure
1866 *
1867 * Get the number of available receive registers that the Host can
1868 * program. SHRA[0-10] are the shared receive address registers
1869 * that are shared between the Host and manageability engine (ME).
1870 * ME can reserve any number of addresses and the host needs to be
1871 * able to tell how many available registers it has access to.
1872 **/
1873static u32 e1000_rar_get_count_pch_lpt(struct e1000_hw *hw)
1874{
1875 u32 wlock_mac;
1876 u32 num_entries;
1877
1878 wlock_mac = er32(FWSM) & E1000_FWSM_WLOCK_MAC_MASK;
1879 wlock_mac >>= E1000_FWSM_WLOCK_MAC_SHIFT;
1880
1881 switch (wlock_mac) {
1882 case 0:
1883 /* All SHRA[0..10] and RAR[0] available */
1884 num_entries = hw->mac.rar_entry_count;
1885 break;
1886 case 1:
1887 /* Only RAR[0] available */
1888 num_entries = 1;
1889 break;
1890 default:
1891 /* SHRA[0..(wlock_mac - 1)] available + RAR[0] */
1892 num_entries = wlock_mac + 1;
1893 break;
1894 }
1895
1896 return num_entries;
Bruce Allan69e1e012012-04-14 03:28:50 +00001897}
1898
1899/**
Bruce Allan2fbe4522012-04-19 03:21:47 +00001900 * e1000_rar_set_pch_lpt - Set receive address registers
1901 * @hw: pointer to the HW structure
1902 * @addr: pointer to the receive address
1903 * @index: receive address array register
1904 *
1905 * Sets the receive address register array at index to the address passed
1906 * in by addr. For LPT, RAR[0] is the base address register that is to
1907 * contain the MAC address. SHRA[0-10] are the shared receive address
1908 * registers that are shared between the Host and manageability engine (ME).
1909 **/
David Ertmanb3e5bf12014-05-06 03:50:17 +00001910static int e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index)
Bruce Allan2fbe4522012-04-19 03:21:47 +00001911{
1912 u32 rar_low, rar_high;
1913 u32 wlock_mac;
1914
Bruce Allane921eb12012-11-28 09:28:37 +00001915 /* HW expects these in little endian so we reverse the byte order
Bruce Allan2fbe4522012-04-19 03:21:47 +00001916 * from network order (big endian) to little endian
1917 */
1918 rar_low = ((u32)addr[0] | ((u32)addr[1] << 8) |
1919 ((u32)addr[2] << 16) | ((u32)addr[3] << 24));
1920
1921 rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));
1922
1923 /* If MAC address zero, no need to set the AV bit */
1924 if (rar_low || rar_high)
1925 rar_high |= E1000_RAH_AV;
1926
1927 if (index == 0) {
1928 ew32(RAL(index), rar_low);
1929 e1e_flush();
1930 ew32(RAH(index), rar_high);
1931 e1e_flush();
David Ertmanb3e5bf12014-05-06 03:50:17 +00001932 return 0;
Bruce Allan2fbe4522012-04-19 03:21:47 +00001933 }
1934
Bruce Allane921eb12012-11-28 09:28:37 +00001935 /* The manageability engine (ME) can lock certain SHRAR registers that
Bruce Allan2fbe4522012-04-19 03:21:47 +00001936 * it is using - those registers are unavailable for use.
1937 */
1938 if (index < hw->mac.rar_entry_count) {
1939 wlock_mac = er32(FWSM) & E1000_FWSM_WLOCK_MAC_MASK;
1940 wlock_mac >>= E1000_FWSM_WLOCK_MAC_SHIFT;
1941
1942 /* Check if all SHRAR registers are locked */
1943 if (wlock_mac == 1)
1944 goto out;
1945
1946 if ((wlock_mac == 0) || (index <= wlock_mac)) {
1947 s32 ret_val;
1948
1949 ret_val = e1000_acquire_swflag_ich8lan(hw);
1950
1951 if (ret_val)
1952 goto out;
1953
1954 ew32(SHRAL_PCH_LPT(index - 1), rar_low);
1955 e1e_flush();
1956 ew32(SHRAH_PCH_LPT(index - 1), rar_high);
1957 e1e_flush();
1958
1959 e1000_release_swflag_ich8lan(hw);
1960
1961 /* verify the register updates */
1962 if ((er32(SHRAL_PCH_LPT(index - 1)) == rar_low) &&
1963 (er32(SHRAH_PCH_LPT(index - 1)) == rar_high))
David Ertmanb3e5bf12014-05-06 03:50:17 +00001964 return 0;
Bruce Allan2fbe4522012-04-19 03:21:47 +00001965 }
1966 }
1967
1968out:
1969 e_dbg("Failed to write receive address at index %d\n", index);
David Ertmanb3e5bf12014-05-06 03:50:17 +00001970 return -E1000_ERR_CONFIG;
Bruce Allan2fbe4522012-04-19 03:21:47 +00001971}
1972
1973/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001974 * e1000_check_reset_block_ich8lan - Check if PHY reset is blocked
1975 * @hw: pointer to the HW structure
1976 *
1977 * Checks if firmware is blocking the reset of the PHY.
1978 * This is a function pointer entry point only called by
1979 * reset routines.
1980 **/
1981static s32 e1000_check_reset_block_ich8lan(struct e1000_hw *hw)
1982{
David Ertmanf7235ef2014-01-23 06:29:13 +00001983 bool blocked = false;
1984 int i = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001985
David Ertmanf7235ef2014-01-23 06:29:13 +00001986 while ((blocked = !(er32(FWSM) & E1000_ICH_FWSM_RSPCIPHY)) &&
Raanan Avargild17c7862015-10-15 15:59:49 +03001987 (i++ < 30))
David Ertmanf7235ef2014-01-23 06:29:13 +00001988 usleep_range(10000, 20000);
1989 return blocked ? E1000_BLK_PHY_RESET : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001990}
1991
1992/**
Bruce Allan8395ae82010-09-22 17:15:08 +00001993 * e1000_write_smbus_addr - Write SMBus address to PHY needed during Sx states
1994 * @hw: pointer to the HW structure
1995 *
1996 * Assumes semaphore already acquired.
1997 *
1998 **/
1999static s32 e1000_write_smbus_addr(struct e1000_hw *hw)
2000{
2001 u16 phy_data;
2002 u32 strap = er32(STRAP);
Bruce Allan2fbe4522012-04-19 03:21:47 +00002003 u32 freq = (strap & E1000_STRAP_SMT_FREQ_MASK) >>
2004 E1000_STRAP_SMT_FREQ_SHIFT;
Bruce Allan70806a72013-01-05 05:08:37 +00002005 s32 ret_val;
Bruce Allan8395ae82010-09-22 17:15:08 +00002006
2007 strap &= E1000_STRAP_SMBUS_ADDRESS_MASK;
2008
2009 ret_val = e1000_read_phy_reg_hv_locked(hw, HV_SMB_ADDR, &phy_data);
2010 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002011 return ret_val;
Bruce Allan8395ae82010-09-22 17:15:08 +00002012
2013 phy_data &= ~HV_SMB_ADDR_MASK;
2014 phy_data |= (strap >> E1000_STRAP_SMBUS_ADDRESS_SHIFT);
2015 phy_data |= HV_SMB_ADDR_PEC_EN | HV_SMB_ADDR_VALID;
Bruce Allan8395ae82010-09-22 17:15:08 +00002016
Bruce Allan2fbe4522012-04-19 03:21:47 +00002017 if (hw->phy.type == e1000_phy_i217) {
2018 /* Restore SMBus frequency */
2019 if (freq--) {
2020 phy_data &= ~HV_SMB_ADDR_FREQ_MASK;
2021 phy_data |= (freq & (1 << 0)) <<
2022 HV_SMB_ADDR_FREQ_LOW_SHIFT;
2023 phy_data |= (freq & (1 << 1)) <<
2024 (HV_SMB_ADDR_FREQ_HIGH_SHIFT - 1);
2025 } else {
2026 e_dbg("Unsupported SMB frequency in PHY\n");
2027 }
2028 }
2029
Bruce Allan5015e532012-02-08 02:55:56 +00002030 return e1000_write_phy_reg_hv_locked(hw, HV_SMB_ADDR, phy_data);
Bruce Allan8395ae82010-09-22 17:15:08 +00002031}
2032
2033/**
Bruce Allanf523d212009-10-29 13:45:45 +00002034 * e1000_sw_lcd_config_ich8lan - SW-based LCD Configuration
2035 * @hw: pointer to the HW structure
2036 *
2037 * SW should configure the LCD from the NVM extended configuration region
2038 * as a workaround for certain parts.
2039 **/
2040static s32 e1000_sw_lcd_config_ich8lan(struct e1000_hw *hw)
2041{
2042 struct e1000_phy_info *phy = &hw->phy;
2043 u32 i, data, cnf_size, cnf_base_addr, sw_cfg_mask;
Bruce Allan8b802a72010-05-10 15:01:10 +00002044 s32 ret_val = 0;
Bruce Allanf523d212009-10-29 13:45:45 +00002045 u16 word_addr, reg_data, reg_addr, phy_page = 0;
2046
Bruce Allane921eb12012-11-28 09:28:37 +00002047 /* Initialize the PHY from the NVM on ICH platforms. This
Bruce Allanf523d212009-10-29 13:45:45 +00002048 * is needed due to an issue where the NVM configuration is
2049 * not properly autoloaded after power transitions.
2050 * Therefore, after each PHY reset, we will load the
2051 * configuration data out of the NVM manually.
2052 */
Bruce Allan3f0c16e2010-06-16 13:26:17 +00002053 switch (hw->mac.type) {
2054 case e1000_ich8lan:
2055 if (phy->type != e1000_phy_igp_3)
2056 return ret_val;
2057
Bruce Allan5f3eed62010-09-22 17:15:54 +00002058 if ((hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_AMT) ||
2059 (hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_C)) {
Bruce Allan3f0c16e2010-06-16 13:26:17 +00002060 sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG;
2061 break;
2062 }
2063 /* Fall-thru */
2064 case e1000_pchlan:
Bruce Alland3738bb2010-06-16 13:27:28 +00002065 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +00002066 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +00002067 case e1000_pch_spt:
Bruce Allan8b802a72010-05-10 15:01:10 +00002068 sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG_ICH8M;
Bruce Allan3f0c16e2010-06-16 13:26:17 +00002069 break;
2070 default:
2071 return ret_val;
2072 }
2073
2074 ret_val = hw->phy.ops.acquire(hw);
2075 if (ret_val)
2076 return ret_val;
Bruce Allanf523d212009-10-29 13:45:45 +00002077
Bruce Allan8b802a72010-05-10 15:01:10 +00002078 data = er32(FEXTNVM);
2079 if (!(data & sw_cfg_mask))
Bruce Allan75ce1532012-02-08 02:54:48 +00002080 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002081
Bruce Allane921eb12012-11-28 09:28:37 +00002082 /* Make sure HW does not configure LCD from PHY
Bruce Allan8b802a72010-05-10 15:01:10 +00002083 * extended configuration before SW configuration
2084 */
2085 data = er32(EXTCNF_CTRL);
Bruce Allan2fbe4522012-04-19 03:21:47 +00002086 if ((hw->mac.type < e1000_pch2lan) &&
2087 (data & E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE))
2088 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002089
Bruce Allan8b802a72010-05-10 15:01:10 +00002090 cnf_size = er32(EXTCNF_SIZE);
2091 cnf_size &= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK;
2092 cnf_size >>= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT;
2093 if (!cnf_size)
Bruce Allan75ce1532012-02-08 02:54:48 +00002094 goto release;
Bruce Allan8b802a72010-05-10 15:01:10 +00002095
2096 cnf_base_addr = data & E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK;
2097 cnf_base_addr >>= E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT;
2098
Bruce Allan2fbe4522012-04-19 03:21:47 +00002099 if (((hw->mac.type == e1000_pchlan) &&
2100 !(data & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)) ||
2101 (hw->mac.type > e1000_pchlan)) {
Bruce Allane921eb12012-11-28 09:28:37 +00002102 /* HW configures the SMBus address and LEDs when the
Bruce Allan8b802a72010-05-10 15:01:10 +00002103 * OEM and LCD Write Enable bits are set in the NVM.
2104 * When both NVM bits are cleared, SW will configure
2105 * them instead.
Bruce Allanf523d212009-10-29 13:45:45 +00002106 */
Bruce Allan8395ae82010-09-22 17:15:08 +00002107 ret_val = e1000_write_smbus_addr(hw);
Bruce Allan8b802a72010-05-10 15:01:10 +00002108 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00002109 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002110
Bruce Allan8b802a72010-05-10 15:01:10 +00002111 data = er32(LEDCTL);
2112 ret_val = e1000_write_phy_reg_hv_locked(hw, HV_LED_CONFIG,
2113 (u16)data);
2114 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00002115 goto release;
Bruce Allan8b802a72010-05-10 15:01:10 +00002116 }
2117
2118 /* Configure LCD from extended configuration region. */
2119
2120 /* cnf_base_addr is in DWORD */
2121 word_addr = (u16)(cnf_base_addr << 1);
2122
2123 for (i = 0; i < cnf_size; i++) {
Bruce Allane5fe2542013-02-20 04:06:27 +00002124 ret_val = e1000_read_nvm(hw, (word_addr + i * 2), 1, &reg_data);
Bruce Allan8b802a72010-05-10 15:01:10 +00002125 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00002126 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002127
Bruce Allan8b802a72010-05-10 15:01:10 +00002128 ret_val = e1000_read_nvm(hw, (word_addr + i * 2 + 1),
2129 1, &reg_addr);
2130 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00002131 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002132
Bruce Allan8b802a72010-05-10 15:01:10 +00002133 /* Save off the PHY page for future writes. */
2134 if (reg_addr == IGP01E1000_PHY_PAGE_SELECT) {
2135 phy_page = reg_data;
2136 continue;
Bruce Allanf523d212009-10-29 13:45:45 +00002137 }
Bruce Allanf523d212009-10-29 13:45:45 +00002138
Bruce Allan8b802a72010-05-10 15:01:10 +00002139 reg_addr &= PHY_REG_MASK;
2140 reg_addr |= phy_page;
Bruce Allanf523d212009-10-29 13:45:45 +00002141
Bruce Allanf1430d62012-04-14 04:21:52 +00002142 ret_val = e1e_wphy_locked(hw, (u32)reg_addr, reg_data);
Bruce Allan8b802a72010-05-10 15:01:10 +00002143 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00002144 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002145 }
2146
Bruce Allan75ce1532012-02-08 02:54:48 +00002147release:
Bruce Allan94d81862009-11-20 23:25:26 +00002148 hw->phy.ops.release(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00002149 return ret_val;
2150}
2151
2152/**
Bruce Allan1d5846b2009-10-29 13:46:05 +00002153 * e1000_k1_gig_workaround_hv - K1 Si workaround
2154 * @hw: pointer to the HW structure
2155 * @link: link up bool flag
2156 *
2157 * If K1 is enabled for 1Gbps, the MAC might stall when transitioning
2158 * from a lower speed. This workaround disables K1 whenever link is at 1Gig
2159 * If link is down, the function will restore the default K1 setting located
2160 * in the NVM.
2161 **/
2162static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link)
2163{
2164 s32 ret_val = 0;
2165 u16 status_reg = 0;
2166 bool k1_enable = hw->dev_spec.ich8lan.nvm_k1_enabled;
2167
2168 if (hw->mac.type != e1000_pchlan)
Bruce Allan5015e532012-02-08 02:55:56 +00002169 return 0;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002170
2171 /* Wrap the whole flow with the sw flag */
Bruce Allan94d81862009-11-20 23:25:26 +00002172 ret_val = hw->phy.ops.acquire(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002173 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002174 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002175
2176 /* Disable K1 when link is 1Gbps, otherwise use the NVM setting */
2177 if (link) {
2178 if (hw->phy.type == e1000_phy_82578) {
Bruce Allanf1430d62012-04-14 04:21:52 +00002179 ret_val = e1e_rphy_locked(hw, BM_CS_STATUS,
2180 &status_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002181 if (ret_val)
2182 goto release;
2183
Bruce Allanf0ff4392013-02-20 04:05:39 +00002184 status_reg &= (BM_CS_STATUS_LINK_UP |
2185 BM_CS_STATUS_RESOLVED |
2186 BM_CS_STATUS_SPEED_MASK);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002187
2188 if (status_reg == (BM_CS_STATUS_LINK_UP |
Bruce Allanf0ff4392013-02-20 04:05:39 +00002189 BM_CS_STATUS_RESOLVED |
2190 BM_CS_STATUS_SPEED_1000))
Bruce Allan1d5846b2009-10-29 13:46:05 +00002191 k1_enable = false;
2192 }
2193
2194 if (hw->phy.type == e1000_phy_82577) {
Bruce Allanf1430d62012-04-14 04:21:52 +00002195 ret_val = e1e_rphy_locked(hw, HV_M_STATUS, &status_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002196 if (ret_val)
2197 goto release;
2198
Bruce Allanf0ff4392013-02-20 04:05:39 +00002199 status_reg &= (HV_M_STATUS_LINK_UP |
2200 HV_M_STATUS_AUTONEG_COMPLETE |
2201 HV_M_STATUS_SPEED_MASK);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002202
2203 if (status_reg == (HV_M_STATUS_LINK_UP |
Bruce Allanf0ff4392013-02-20 04:05:39 +00002204 HV_M_STATUS_AUTONEG_COMPLETE |
2205 HV_M_STATUS_SPEED_1000))
Bruce Allan1d5846b2009-10-29 13:46:05 +00002206 k1_enable = false;
2207 }
2208
2209 /* Link stall fix for link up */
Bruce Allanf1430d62012-04-14 04:21:52 +00002210 ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x0100);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002211 if (ret_val)
2212 goto release;
2213
2214 } else {
2215 /* Link stall fix for link down */
Bruce Allanf1430d62012-04-14 04:21:52 +00002216 ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x4100);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002217 if (ret_val)
2218 goto release;
2219 }
2220
2221 ret_val = e1000_configure_k1_ich8lan(hw, k1_enable);
2222
2223release:
Bruce Allan94d81862009-11-20 23:25:26 +00002224 hw->phy.ops.release(hw);
Bruce Allan5015e532012-02-08 02:55:56 +00002225
Bruce Allan1d5846b2009-10-29 13:46:05 +00002226 return ret_val;
2227}
2228
2229/**
2230 * e1000_configure_k1_ich8lan - Configure K1 power state
2231 * @hw: pointer to the HW structure
2232 * @enable: K1 state to configure
2233 *
2234 * Configure the K1 power state based on the provided parameter.
2235 * Assumes semaphore already acquired.
2236 *
2237 * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
2238 **/
Bruce Allanbb436b22009-11-20 23:24:11 +00002239s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable)
Bruce Allan1d5846b2009-10-29 13:46:05 +00002240{
Bruce Allan70806a72013-01-05 05:08:37 +00002241 s32 ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002242 u32 ctrl_reg = 0;
2243 u32 ctrl_ext = 0;
2244 u32 reg = 0;
2245 u16 kmrn_reg = 0;
2246
Bruce Allan3d3a1672012-02-23 03:13:18 +00002247 ret_val = e1000e_read_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
2248 &kmrn_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002249 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002250 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002251
2252 if (k1_enable)
2253 kmrn_reg |= E1000_KMRNCTRLSTA_K1_ENABLE;
2254 else
2255 kmrn_reg &= ~E1000_KMRNCTRLSTA_K1_ENABLE;
2256
Bruce Allan3d3a1672012-02-23 03:13:18 +00002257 ret_val = e1000e_write_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
2258 kmrn_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002259 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002260 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002261
Bruce Allance43a212013-02-20 04:06:32 +00002262 usleep_range(20, 40);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002263 ctrl_ext = er32(CTRL_EXT);
2264 ctrl_reg = er32(CTRL);
2265
2266 reg = ctrl_reg & ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100);
2267 reg |= E1000_CTRL_FRCSPD;
2268 ew32(CTRL, reg);
2269
2270 ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_SPD_BYPS);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00002271 e1e_flush();
Bruce Allance43a212013-02-20 04:06:32 +00002272 usleep_range(20, 40);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002273 ew32(CTRL, ctrl_reg);
2274 ew32(CTRL_EXT, ctrl_ext);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00002275 e1e_flush();
Bruce Allance43a212013-02-20 04:06:32 +00002276 usleep_range(20, 40);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002277
Bruce Allan5015e532012-02-08 02:55:56 +00002278 return 0;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002279}
2280
2281/**
Bruce Allanf523d212009-10-29 13:45:45 +00002282 * e1000_oem_bits_config_ich8lan - SW-based LCD Configuration
2283 * @hw: pointer to the HW structure
2284 * @d0_state: boolean if entering d0 or d3 device state
2285 *
2286 * SW will configure Gbe Disable and LPLU based on the NVM. The four bits are
2287 * collectively called OEM bits. The OEM Write Enable bit and SW Config bit
2288 * in NVM determines whether HW should configure LPLU and Gbe Disable.
2289 **/
2290static s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state)
2291{
2292 s32 ret_val = 0;
2293 u32 mac_reg;
2294 u16 oem_reg;
2295
Bruce Allan2fbe4522012-04-19 03:21:47 +00002296 if (hw->mac.type < e1000_pchlan)
Bruce Allanf523d212009-10-29 13:45:45 +00002297 return ret_val;
2298
Bruce Allan94d81862009-11-20 23:25:26 +00002299 ret_val = hw->phy.ops.acquire(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00002300 if (ret_val)
2301 return ret_val;
2302
Bruce Allan2fbe4522012-04-19 03:21:47 +00002303 if (hw->mac.type == e1000_pchlan) {
Bruce Alland3738bb2010-06-16 13:27:28 +00002304 mac_reg = er32(EXTCNF_CTRL);
2305 if (mac_reg & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)
Bruce Allan75ce1532012-02-08 02:54:48 +00002306 goto release;
Bruce Alland3738bb2010-06-16 13:27:28 +00002307 }
Bruce Allanf523d212009-10-29 13:45:45 +00002308
2309 mac_reg = er32(FEXTNVM);
2310 if (!(mac_reg & E1000_FEXTNVM_SW_CONFIG_ICH8M))
Bruce Allan75ce1532012-02-08 02:54:48 +00002311 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002312
2313 mac_reg = er32(PHY_CTRL);
2314
Bruce Allanf1430d62012-04-14 04:21:52 +00002315 ret_val = e1e_rphy_locked(hw, HV_OEM_BITS, &oem_reg);
Bruce Allanf523d212009-10-29 13:45:45 +00002316 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00002317 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002318
2319 oem_reg &= ~(HV_OEM_BITS_GBE_DIS | HV_OEM_BITS_LPLU);
2320
2321 if (d0_state) {
2322 if (mac_reg & E1000_PHY_CTRL_GBE_DISABLE)
2323 oem_reg |= HV_OEM_BITS_GBE_DIS;
2324
2325 if (mac_reg & E1000_PHY_CTRL_D0A_LPLU)
2326 oem_reg |= HV_OEM_BITS_LPLU;
2327 } else {
Bruce Allan03299e42011-09-30 08:07:05 +00002328 if (mac_reg & (E1000_PHY_CTRL_GBE_DISABLE |
2329 E1000_PHY_CTRL_NOND0A_GBE_DISABLE))
Bruce Allanf523d212009-10-29 13:45:45 +00002330 oem_reg |= HV_OEM_BITS_GBE_DIS;
2331
Bruce Allan03299e42011-09-30 08:07:05 +00002332 if (mac_reg & (E1000_PHY_CTRL_D0A_LPLU |
2333 E1000_PHY_CTRL_NOND0A_LPLU))
Bruce Allanf523d212009-10-29 13:45:45 +00002334 oem_reg |= HV_OEM_BITS_LPLU;
2335 }
Bruce Allan03299e42011-09-30 08:07:05 +00002336
Bruce Allan92fe1732012-04-12 06:27:03 +00002337 /* Set Restart auto-neg to activate the bits */
2338 if ((d0_state || (hw->mac.type != e1000_pchlan)) &&
2339 !hw->phy.ops.check_reset_block(hw))
2340 oem_reg |= HV_OEM_BITS_RESTART_AN;
2341
Bruce Allanf1430d62012-04-14 04:21:52 +00002342 ret_val = e1e_wphy_locked(hw, HV_OEM_BITS, oem_reg);
Bruce Allanf523d212009-10-29 13:45:45 +00002343
Bruce Allan75ce1532012-02-08 02:54:48 +00002344release:
Bruce Allan94d81862009-11-20 23:25:26 +00002345 hw->phy.ops.release(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00002346
2347 return ret_val;
2348}
2349
Bruce Allanf523d212009-10-29 13:45:45 +00002350/**
Bruce Allanfddaa1a2010-01-13 01:52:49 +00002351 * e1000_set_mdio_slow_mode_hv - Set slow MDIO access mode
2352 * @hw: pointer to the HW structure
2353 **/
2354static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw)
2355{
2356 s32 ret_val;
2357 u16 data;
2358
2359 ret_val = e1e_rphy(hw, HV_KMRN_MODE_CTRL, &data);
2360 if (ret_val)
2361 return ret_val;
2362
2363 data |= HV_KMRN_MDIO_SLOW;
2364
2365 ret_val = e1e_wphy(hw, HV_KMRN_MODE_CTRL, data);
2366
2367 return ret_val;
2368}
2369
2370/**
Bruce Allana4f58f52009-06-02 11:29:18 +00002371 * e1000_hv_phy_workarounds_ich8lan - A series of Phy workarounds to be
2372 * done after every PHY reset.
2373 **/
2374static s32 e1000_hv_phy_workarounds_ich8lan(struct e1000_hw *hw)
2375{
2376 s32 ret_val = 0;
Bruce Allanbaf86c92010-01-13 01:53:08 +00002377 u16 phy_data;
Bruce Allana4f58f52009-06-02 11:29:18 +00002378
2379 if (hw->mac.type != e1000_pchlan)
Bruce Allan5015e532012-02-08 02:55:56 +00002380 return 0;
Bruce Allana4f58f52009-06-02 11:29:18 +00002381
Bruce Allanfddaa1a2010-01-13 01:52:49 +00002382 /* Set MDIO slow mode before any other MDIO access */
2383 if (hw->phy.type == e1000_phy_82577) {
2384 ret_val = e1000_set_mdio_slow_mode_hv(hw);
2385 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002386 return ret_val;
Bruce Allanfddaa1a2010-01-13 01:52:49 +00002387 }
2388
Bruce Allana4f58f52009-06-02 11:29:18 +00002389 if (((hw->phy.type == e1000_phy_82577) &&
2390 ((hw->phy.revision == 1) || (hw->phy.revision == 2))) ||
2391 ((hw->phy.type == e1000_phy_82578) && (hw->phy.revision == 1))) {
2392 /* Disable generation of early preamble */
2393 ret_val = e1e_wphy(hw, PHY_REG(769, 25), 0x4431);
2394 if (ret_val)
2395 return ret_val;
2396
2397 /* Preamble tuning for SSC */
Bruce Allan1d2101a72011-07-22 06:21:56 +00002398 ret_val = e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, 0xA204);
Bruce Allana4f58f52009-06-02 11:29:18 +00002399 if (ret_val)
2400 return ret_val;
2401 }
2402
2403 if (hw->phy.type == e1000_phy_82578) {
Bruce Allane921eb12012-11-28 09:28:37 +00002404 /* Return registers to default by doing a soft reset then
Bruce Allana4f58f52009-06-02 11:29:18 +00002405 * writing 0x3140 to the control register.
2406 */
2407 if (hw->phy.revision < 2) {
2408 e1000e_phy_sw_reset(hw);
Bruce Allanc2ade1a2013-01-16 08:54:35 +00002409 ret_val = e1e_wphy(hw, MII_BMCR, 0x3140);
Bruce Allana4f58f52009-06-02 11:29:18 +00002410 }
2411 }
2412
2413 /* Select page 0 */
Bruce Allan94d81862009-11-20 23:25:26 +00002414 ret_val = hw->phy.ops.acquire(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00002415 if (ret_val)
2416 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002417
Bruce Allana4f58f52009-06-02 11:29:18 +00002418 hw->phy.addr = 1;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002419 ret_val = e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT, 0);
Bruce Allanbaf86c92010-01-13 01:53:08 +00002420 hw->phy.ops.release(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002421 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002422 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00002423
Bruce Allane921eb12012-11-28 09:28:37 +00002424 /* Configure the K1 Si workaround during phy reset assuming there is
Bruce Allan1d5846b2009-10-29 13:46:05 +00002425 * link so that it disables K1 if link is in 1Gbps.
2426 */
2427 ret_val = e1000_k1_gig_workaround_hv(hw, true);
Bruce Allanbaf86c92010-01-13 01:53:08 +00002428 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002429 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002430
Bruce Allanbaf86c92010-01-13 01:53:08 +00002431 /* Workaround for link disconnects on a busy hub in half duplex */
2432 ret_val = hw->phy.ops.acquire(hw);
2433 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002434 return ret_val;
Bruce Allanf1430d62012-04-14 04:21:52 +00002435 ret_val = e1e_rphy_locked(hw, BM_PORT_GEN_CFG, &phy_data);
Bruce Allanbaf86c92010-01-13 01:53:08 +00002436 if (ret_val)
2437 goto release;
Bruce Allanf1430d62012-04-14 04:21:52 +00002438 ret_val = e1e_wphy_locked(hw, BM_PORT_GEN_CFG, phy_data & 0x00FF);
Bruce Allan651fb102012-12-05 06:26:03 +00002439 if (ret_val)
2440 goto release;
2441
2442 /* set MSE higher to enable link to stay up when noise is high */
2443 ret_val = e1000_write_emi_reg_locked(hw, I82577_MSE_THRESHOLD, 0x0034);
Bruce Allanbaf86c92010-01-13 01:53:08 +00002444release:
2445 hw->phy.ops.release(hw);
Bruce Allan5015e532012-02-08 02:55:56 +00002446
Bruce Allana4f58f52009-06-02 11:29:18 +00002447 return ret_val;
2448}
2449
2450/**
Bruce Alland3738bb2010-06-16 13:27:28 +00002451 * e1000_copy_rx_addrs_to_phy_ich8lan - Copy Rx addresses from MAC to PHY
2452 * @hw: pointer to the HW structure
2453 **/
2454void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw)
2455{
2456 u32 mac_reg;
Bruce Allan2b6b1682011-05-13 07:20:09 +00002457 u16 i, phy_reg = 0;
2458 s32 ret_val;
2459
2460 ret_val = hw->phy.ops.acquire(hw);
2461 if (ret_val)
2462 return;
2463 ret_val = e1000_enable_phy_wakeup_reg_access_bm(hw, &phy_reg);
2464 if (ret_val)
2465 goto release;
Bruce Alland3738bb2010-06-16 13:27:28 +00002466
David Ertmanc3a0dce2013-09-05 04:24:25 +00002467 /* Copy both RAL/H (rar_entry_count) and SHRAL/H to PHY */
2468 for (i = 0; i < (hw->mac.rar_entry_count); i++) {
Bruce Alland3738bb2010-06-16 13:27:28 +00002469 mac_reg = er32(RAL(i));
Bruce Allan2b6b1682011-05-13 07:20:09 +00002470 hw->phy.ops.write_reg_page(hw, BM_RAR_L(i),
2471 (u16)(mac_reg & 0xFFFF));
2472 hw->phy.ops.write_reg_page(hw, BM_RAR_M(i),
2473 (u16)((mac_reg >> 16) & 0xFFFF));
2474
Bruce Alland3738bb2010-06-16 13:27:28 +00002475 mac_reg = er32(RAH(i));
Bruce Allan2b6b1682011-05-13 07:20:09 +00002476 hw->phy.ops.write_reg_page(hw, BM_RAR_H(i),
2477 (u16)(mac_reg & 0xFFFF));
2478 hw->phy.ops.write_reg_page(hw, BM_RAR_CTRL(i),
2479 (u16)((mac_reg & E1000_RAH_AV)
2480 >> 16));
Bruce Alland3738bb2010-06-16 13:27:28 +00002481 }
Bruce Allan2b6b1682011-05-13 07:20:09 +00002482
2483 e1000_disable_phy_wakeup_reg_access_bm(hw, &phy_reg);
2484
2485release:
2486 hw->phy.ops.release(hw);
Bruce Alland3738bb2010-06-16 13:27:28 +00002487}
2488
Bruce Alland3738bb2010-06-16 13:27:28 +00002489/**
2490 * e1000_lv_jumbo_workaround_ich8lan - required for jumbo frame operation
2491 * with 82579 PHY
2492 * @hw: pointer to the HW structure
2493 * @enable: flag to enable/disable workaround when enabling/disabling jumbos
2494 **/
2495s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable)
2496{
2497 s32 ret_val = 0;
2498 u16 phy_reg, data;
2499 u32 mac_reg;
2500 u16 i;
2501
Bruce Allan2fbe4522012-04-19 03:21:47 +00002502 if (hw->mac.type < e1000_pch2lan)
Bruce Allan5015e532012-02-08 02:55:56 +00002503 return 0;
Bruce Alland3738bb2010-06-16 13:27:28 +00002504
2505 /* disable Rx path while enabling/disabling workaround */
2506 e1e_rphy(hw, PHY_REG(769, 20), &phy_reg);
2507 ret_val = e1e_wphy(hw, PHY_REG(769, 20), phy_reg | (1 << 14));
2508 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002509 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002510
2511 if (enable) {
David Ertmanc3a0dce2013-09-05 04:24:25 +00002512 /* Write Rx addresses (rar_entry_count for RAL/H, and
Bruce Alland3738bb2010-06-16 13:27:28 +00002513 * SHRAL/H) and initial CRC values to the MAC
2514 */
David Ertmanc3a0dce2013-09-05 04:24:25 +00002515 for (i = 0; i < hw->mac.rar_entry_count; i++) {
Bruce Allan362e20c2013-02-20 04:05:45 +00002516 u8 mac_addr[ETH_ALEN] = { 0 };
Bruce Alland3738bb2010-06-16 13:27:28 +00002517 u32 addr_high, addr_low;
2518
2519 addr_high = er32(RAH(i));
2520 if (!(addr_high & E1000_RAH_AV))
2521 continue;
2522 addr_low = er32(RAL(i));
2523 mac_addr[0] = (addr_low & 0xFF);
2524 mac_addr[1] = ((addr_low >> 8) & 0xFF);
2525 mac_addr[2] = ((addr_low >> 16) & 0xFF);
2526 mac_addr[3] = ((addr_low >> 24) & 0xFF);
2527 mac_addr[4] = (addr_high & 0xFF);
2528 mac_addr[5] = ((addr_high >> 8) & 0xFF);
2529
Bruce Allanfe46f582011-01-06 14:29:51 +00002530 ew32(PCH_RAICC(i), ~ether_crc_le(ETH_ALEN, mac_addr));
Bruce Alland3738bb2010-06-16 13:27:28 +00002531 }
2532
2533 /* Write Rx addresses to the PHY */
2534 e1000_copy_rx_addrs_to_phy_ich8lan(hw);
2535
2536 /* Enable jumbo frame workaround in the MAC */
2537 mac_reg = er32(FFLT_DBG);
2538 mac_reg &= ~(1 << 14);
2539 mac_reg |= (7 << 15);
2540 ew32(FFLT_DBG, mac_reg);
2541
2542 mac_reg = er32(RCTL);
2543 mac_reg |= E1000_RCTL_SECRC;
2544 ew32(RCTL, mac_reg);
2545
2546 ret_val = e1000e_read_kmrn_reg(hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00002547 E1000_KMRNCTRLSTA_CTRL_OFFSET,
2548 &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00002549 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002550 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002551 ret_val = e1000e_write_kmrn_reg(hw,
2552 E1000_KMRNCTRLSTA_CTRL_OFFSET,
2553 data | (1 << 0));
2554 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002555 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002556 ret_val = e1000e_read_kmrn_reg(hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00002557 E1000_KMRNCTRLSTA_HD_CTRL,
2558 &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00002559 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002560 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002561 data &= ~(0xF << 8);
2562 data |= (0xB << 8);
2563 ret_val = e1000e_write_kmrn_reg(hw,
2564 E1000_KMRNCTRLSTA_HD_CTRL,
2565 data);
2566 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002567 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002568
2569 /* Enable jumbo frame workaround in the PHY */
Bruce Alland3738bb2010-06-16 13:27:28 +00002570 e1e_rphy(hw, PHY_REG(769, 23), &data);
2571 data &= ~(0x7F << 5);
2572 data |= (0x37 << 5);
2573 ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
2574 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002575 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002576 e1e_rphy(hw, PHY_REG(769, 16), &data);
2577 data &= ~(1 << 13);
Bruce Alland3738bb2010-06-16 13:27:28 +00002578 ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
2579 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002580 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002581 e1e_rphy(hw, PHY_REG(776, 20), &data);
2582 data &= ~(0x3FF << 2);
David Ertman493004d2014-07-04 01:44:32 +00002583 data |= (E1000_TX_PTR_GAP << 2);
Bruce Alland3738bb2010-06-16 13:27:28 +00002584 ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
2585 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002586 return ret_val;
Bruce Allanb64e9dd2011-09-30 08:07:00 +00002587 ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0xF100);
Bruce Alland3738bb2010-06-16 13:27:28 +00002588 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002589 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002590 e1e_rphy(hw, HV_PM_CTRL, &data);
2591 ret_val = e1e_wphy(hw, HV_PM_CTRL, data | (1 << 10));
2592 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002593 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002594 } else {
2595 /* Write MAC register values back to h/w defaults */
2596 mac_reg = er32(FFLT_DBG);
2597 mac_reg &= ~(0xF << 14);
2598 ew32(FFLT_DBG, mac_reg);
2599
2600 mac_reg = er32(RCTL);
2601 mac_reg &= ~E1000_RCTL_SECRC;
Bruce Allana1ce6472010-09-22 17:16:40 +00002602 ew32(RCTL, mac_reg);
Bruce Alland3738bb2010-06-16 13:27:28 +00002603
2604 ret_val = e1000e_read_kmrn_reg(hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00002605 E1000_KMRNCTRLSTA_CTRL_OFFSET,
2606 &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00002607 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002608 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002609 ret_val = e1000e_write_kmrn_reg(hw,
2610 E1000_KMRNCTRLSTA_CTRL_OFFSET,
2611 data & ~(1 << 0));
2612 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002613 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002614 ret_val = e1000e_read_kmrn_reg(hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00002615 E1000_KMRNCTRLSTA_HD_CTRL,
2616 &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00002617 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002618 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002619 data &= ~(0xF << 8);
2620 data |= (0xB << 8);
2621 ret_val = e1000e_write_kmrn_reg(hw,
2622 E1000_KMRNCTRLSTA_HD_CTRL,
2623 data);
2624 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002625 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002626
2627 /* Write PHY register values back to h/w defaults */
Bruce Alland3738bb2010-06-16 13:27:28 +00002628 e1e_rphy(hw, PHY_REG(769, 23), &data);
2629 data &= ~(0x7F << 5);
2630 ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
2631 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002632 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002633 e1e_rphy(hw, PHY_REG(769, 16), &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00002634 data |= (1 << 13);
2635 ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
2636 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002637 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002638 e1e_rphy(hw, PHY_REG(776, 20), &data);
2639 data &= ~(0x3FF << 2);
2640 data |= (0x8 << 2);
2641 ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
2642 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002643 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002644 ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0x7E00);
2645 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002646 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002647 e1e_rphy(hw, HV_PM_CTRL, &data);
2648 ret_val = e1e_wphy(hw, HV_PM_CTRL, data & ~(1 << 10));
2649 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002650 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002651 }
2652
2653 /* re-enable Rx path after enabling/disabling workaround */
Bruce Allan5015e532012-02-08 02:55:56 +00002654 return e1e_wphy(hw, PHY_REG(769, 20), phy_reg & ~(1 << 14));
Bruce Alland3738bb2010-06-16 13:27:28 +00002655}
2656
2657/**
2658 * e1000_lv_phy_workarounds_ich8lan - A series of Phy workarounds to be
2659 * done after every PHY reset.
2660 **/
2661static s32 e1000_lv_phy_workarounds_ich8lan(struct e1000_hw *hw)
2662{
2663 s32 ret_val = 0;
2664
2665 if (hw->mac.type != e1000_pch2lan)
Bruce Allan5015e532012-02-08 02:55:56 +00002666 return 0;
Bruce Alland3738bb2010-06-16 13:27:28 +00002667
2668 /* Set MDIO slow mode before any other MDIO access */
2669 ret_val = e1000_set_mdio_slow_mode_hv(hw);
Bruce Allan8e5ab422012-12-05 06:26:19 +00002670 if (ret_val)
2671 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002672
Bruce Allan4d241362011-12-16 00:46:06 +00002673 ret_val = hw->phy.ops.acquire(hw);
2674 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002675 return ret_val;
Bruce Allan4d241362011-12-16 00:46:06 +00002676 /* set MSE higher to enable link to stay up when noise is high */
Bruce Allan4ddc48a2012-12-05 06:25:58 +00002677 ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_THRESHOLD, 0x0034);
Bruce Allan4d241362011-12-16 00:46:06 +00002678 if (ret_val)
2679 goto release;
2680 /* drop link after 5 times MSE threshold was reached */
Bruce Allan4ddc48a2012-12-05 06:25:58 +00002681 ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_LINK_DOWN, 0x0005);
Bruce Allan4d241362011-12-16 00:46:06 +00002682release:
2683 hw->phy.ops.release(hw);
2684
Bruce Alland3738bb2010-06-16 13:27:28 +00002685 return ret_val;
2686}
2687
2688/**
Bruce Allan831bd2e2010-09-22 17:16:18 +00002689 * e1000_k1_gig_workaround_lv - K1 Si workaround
2690 * @hw: pointer to the HW structure
2691 *
David Ertman77e61142014-04-22 05:25:53 +00002692 * Workaround to set the K1 beacon duration for 82579 parts in 10Mbps
2693 * Disable K1 in 1000Mbps and 100Mbps
Bruce Allan831bd2e2010-09-22 17:16:18 +00002694 **/
2695static s32 e1000_k1_workaround_lv(struct e1000_hw *hw)
2696{
2697 s32 ret_val = 0;
2698 u16 status_reg = 0;
Bruce Allan831bd2e2010-09-22 17:16:18 +00002699
2700 if (hw->mac.type != e1000_pch2lan)
Bruce Allan5015e532012-02-08 02:55:56 +00002701 return 0;
Bruce Allan831bd2e2010-09-22 17:16:18 +00002702
David Ertman77e61142014-04-22 05:25:53 +00002703 /* Set K1 beacon duration based on 10Mbs speed */
Bruce Allan831bd2e2010-09-22 17:16:18 +00002704 ret_val = e1e_rphy(hw, HV_M_STATUS, &status_reg);
2705 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002706 return ret_val;
Bruce Allan831bd2e2010-09-22 17:16:18 +00002707
2708 if ((status_reg & (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE))
2709 == (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE)) {
David Ertman77e61142014-04-22 05:25:53 +00002710 if (status_reg &
2711 (HV_M_STATUS_SPEED_1000 | HV_M_STATUS_SPEED_100)) {
Bruce Allan36ceeb42012-03-20 03:47:47 +00002712 u16 pm_phy_reg;
2713
David Ertman77e61142014-04-22 05:25:53 +00002714 /* LV 1G/100 Packet drop issue wa */
Bruce Allan36ceeb42012-03-20 03:47:47 +00002715 ret_val = e1e_rphy(hw, HV_PM_CTRL, &pm_phy_reg);
2716 if (ret_val)
2717 return ret_val;
David Ertman77e61142014-04-22 05:25:53 +00002718 pm_phy_reg &= ~HV_PM_CTRL_K1_ENABLE;
Bruce Allan36ceeb42012-03-20 03:47:47 +00002719 ret_val = e1e_wphy(hw, HV_PM_CTRL, pm_phy_reg);
2720 if (ret_val)
2721 return ret_val;
Bruce Allan0ed013e2011-07-29 05:52:56 +00002722 } else {
David Ertman77e61142014-04-22 05:25:53 +00002723 u32 mac_reg;
2724
2725 mac_reg = er32(FEXTNVM4);
2726 mac_reg &= ~E1000_FEXTNVM4_BEACON_DURATION_MASK;
Bruce Allan0ed013e2011-07-29 05:52:56 +00002727 mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_16USEC;
David Ertman77e61142014-04-22 05:25:53 +00002728 ew32(FEXTNVM4, mac_reg);
Bruce Allan0ed013e2011-07-29 05:52:56 +00002729 }
Bruce Allan831bd2e2010-09-22 17:16:18 +00002730 }
2731
Bruce Allan831bd2e2010-09-22 17:16:18 +00002732 return ret_val;
2733}
2734
2735/**
Bruce Allan605c82b2010-09-22 17:17:01 +00002736 * e1000_gate_hw_phy_config_ich8lan - disable PHY config via hardware
2737 * @hw: pointer to the HW structure
2738 * @gate: boolean set to true to gate, false to ungate
2739 *
2740 * Gate/ungate the automatic PHY configuration via hardware; perform
2741 * the configuration via software instead.
2742 **/
2743static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate)
2744{
2745 u32 extcnf_ctrl;
2746
Bruce Allan2fbe4522012-04-19 03:21:47 +00002747 if (hw->mac.type < e1000_pch2lan)
Bruce Allan605c82b2010-09-22 17:17:01 +00002748 return;
2749
2750 extcnf_ctrl = er32(EXTCNF_CTRL);
2751
2752 if (gate)
2753 extcnf_ctrl |= E1000_EXTCNF_CTRL_GATE_PHY_CFG;
2754 else
2755 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_GATE_PHY_CFG;
2756
2757 ew32(EXTCNF_CTRL, extcnf_ctrl);
Bruce Allan605c82b2010-09-22 17:17:01 +00002758}
2759
2760/**
Bruce Allanfc0c7762009-07-01 13:27:55 +00002761 * e1000_lan_init_done_ich8lan - Check for PHY config completion
2762 * @hw: pointer to the HW structure
2763 *
2764 * Check the appropriate indication the MAC has finished configuring the
2765 * PHY after a software reset.
2766 **/
2767static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw)
2768{
2769 u32 data, loop = E1000_ICH8_LAN_INIT_TIMEOUT;
2770
2771 /* Wait for basic configuration completes before proceeding */
2772 do {
2773 data = er32(STATUS);
2774 data &= E1000_STATUS_LAN_INIT_DONE;
Bruce Allance43a212013-02-20 04:06:32 +00002775 usleep_range(100, 200);
Bruce Allanfc0c7762009-07-01 13:27:55 +00002776 } while ((!data) && --loop);
2777
Bruce Allane921eb12012-11-28 09:28:37 +00002778 /* If basic configuration is incomplete before the above loop
Bruce Allanfc0c7762009-07-01 13:27:55 +00002779 * count reaches 0, loading the configuration from NVM will
2780 * leave the PHY in a bad state possibly resulting in no link.
2781 */
2782 if (loop == 0)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002783 e_dbg("LAN_INIT_DONE not set, increase timeout\n");
Bruce Allanfc0c7762009-07-01 13:27:55 +00002784
2785 /* Clear the Init Done bit for the next init event */
2786 data = er32(STATUS);
2787 data &= ~E1000_STATUS_LAN_INIT_DONE;
2788 ew32(STATUS, data);
2789}
2790
2791/**
Bruce Allane98cac42010-05-10 15:02:32 +00002792 * e1000_post_phy_reset_ich8lan - Perform steps required after a PHY reset
Auke Kokbc7f75f2007-09-17 12:30:59 -07002793 * @hw: pointer to the HW structure
Auke Kokbc7f75f2007-09-17 12:30:59 -07002794 **/
Bruce Allane98cac42010-05-10 15:02:32 +00002795static s32 e1000_post_phy_reset_ich8lan(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002796{
Bruce Allanf523d212009-10-29 13:45:45 +00002797 s32 ret_val = 0;
2798 u16 reg;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002799
Bruce Allan44abd5c2012-02-22 09:02:37 +00002800 if (hw->phy.ops.check_reset_block(hw))
Bruce Allan5015e532012-02-08 02:55:56 +00002801 return 0;
Bruce Allanfc0c7762009-07-01 13:27:55 +00002802
Bruce Allan5f3eed62010-09-22 17:15:54 +00002803 /* Allow time for h/w to get to quiescent state after reset */
Bruce Allan1bba4382011-03-19 00:27:20 +00002804 usleep_range(10000, 20000);
Bruce Allan5f3eed62010-09-22 17:15:54 +00002805
Bruce Allanfddaa1a2010-01-13 01:52:49 +00002806 /* Perform any necessary post-reset workarounds */
Bruce Allane98cac42010-05-10 15:02:32 +00002807 switch (hw->mac.type) {
2808 case e1000_pchlan:
Bruce Allana4f58f52009-06-02 11:29:18 +00002809 ret_val = e1000_hv_phy_workarounds_ich8lan(hw);
2810 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002811 return ret_val;
Bruce Allane98cac42010-05-10 15:02:32 +00002812 break;
Bruce Alland3738bb2010-06-16 13:27:28 +00002813 case e1000_pch2lan:
2814 ret_val = e1000_lv_phy_workarounds_ich8lan(hw);
2815 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002816 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002817 break;
Bruce Allane98cac42010-05-10 15:02:32 +00002818 default:
2819 break;
Bruce Allana4f58f52009-06-02 11:29:18 +00002820 }
2821
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00002822 /* Clear the host wakeup bit after lcd reset */
2823 if (hw->mac.type >= e1000_pchlan) {
2824 e1e_rphy(hw, BM_PORT_GEN_CFG, &reg);
2825 reg &= ~BM_WUC_HOST_WU_BIT;
2826 e1e_wphy(hw, BM_PORT_GEN_CFG, reg);
2827 }
Bruce Allandb2932e2009-10-26 11:22:47 +00002828
Bruce Allanf523d212009-10-29 13:45:45 +00002829 /* Configure the LCD with the extended configuration region in NVM */
2830 ret_val = e1000_sw_lcd_config_ich8lan(hw);
2831 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002832 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002833
Bruce Allanf523d212009-10-29 13:45:45 +00002834 /* Configure the LCD with the OEM bits in NVM */
Bruce Allane98cac42010-05-10 15:02:32 +00002835 ret_val = e1000_oem_bits_config_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002836
Bruce Allan1effb452011-02-25 06:58:03 +00002837 if (hw->mac.type == e1000_pch2lan) {
2838 /* Ungate automatic PHY configuration on non-managed 82579 */
2839 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allan1bba4382011-03-19 00:27:20 +00002840 usleep_range(10000, 20000);
Bruce Allan1effb452011-02-25 06:58:03 +00002841 e1000_gate_hw_phy_config_ich8lan(hw, false);
2842 }
2843
2844 /* Set EEE LPI Update Timer to 200usec */
2845 ret_val = hw->phy.ops.acquire(hw);
2846 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002847 return ret_val;
Bruce Allan4ddc48a2012-12-05 06:25:58 +00002848 ret_val = e1000_write_emi_reg_locked(hw,
2849 I82579_LPI_UPDATE_TIMER,
2850 0x1387);
Bruce Allan1effb452011-02-25 06:58:03 +00002851 hw->phy.ops.release(hw);
Bruce Allan605c82b2010-09-22 17:17:01 +00002852 }
2853
Bruce Allane98cac42010-05-10 15:02:32 +00002854 return ret_val;
2855}
2856
2857/**
2858 * e1000_phy_hw_reset_ich8lan - Performs a PHY reset
2859 * @hw: pointer to the HW structure
2860 *
2861 * Resets the PHY
2862 * This is a function pointer entry point called by drivers
2863 * or other shared routines.
2864 **/
2865static s32 e1000_phy_hw_reset_ich8lan(struct e1000_hw *hw)
2866{
2867 s32 ret_val = 0;
2868
Bruce Allan605c82b2010-09-22 17:17:01 +00002869 /* Gate automatic PHY configuration by hardware on non-managed 82579 */
2870 if ((hw->mac.type == e1000_pch2lan) &&
2871 !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
2872 e1000_gate_hw_phy_config_ich8lan(hw, true);
2873
Bruce Allane98cac42010-05-10 15:02:32 +00002874 ret_val = e1000e_phy_hw_reset_generic(hw);
2875 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002876 return ret_val;
Bruce Allane98cac42010-05-10 15:02:32 +00002877
Bruce Allan5015e532012-02-08 02:55:56 +00002878 return e1000_post_phy_reset_ich8lan(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002879}
2880
2881/**
Bruce Allanfa2ce132009-10-26 11:23:25 +00002882 * e1000_set_lplu_state_pchlan - Set Low Power Link Up state
2883 * @hw: pointer to the HW structure
2884 * @active: true to enable LPLU, false to disable
2885 *
2886 * Sets the LPLU state according to the active flag. For PCH, if OEM write
2887 * bit are disabled in the NVM, writing the LPLU bits in the MAC will not set
2888 * the phy speed. This function will manually set the LPLU bit and restart
2889 * auto-neg as hw would do. D3 and D0 LPLU will call the same function
2890 * since it configures the same bit.
2891 **/
2892static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active)
2893{
Bruce Allan70806a72013-01-05 05:08:37 +00002894 s32 ret_val;
Bruce Allanfa2ce132009-10-26 11:23:25 +00002895 u16 oem_reg;
2896
2897 ret_val = e1e_rphy(hw, HV_OEM_BITS, &oem_reg);
2898 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002899 return ret_val;
Bruce Allanfa2ce132009-10-26 11:23:25 +00002900
2901 if (active)
2902 oem_reg |= HV_OEM_BITS_LPLU;
2903 else
2904 oem_reg &= ~HV_OEM_BITS_LPLU;
2905
Bruce Allan44abd5c2012-02-22 09:02:37 +00002906 if (!hw->phy.ops.check_reset_block(hw))
Bruce Allan464c85e2011-12-16 00:46:49 +00002907 oem_reg |= HV_OEM_BITS_RESTART_AN;
2908
Bruce Allan5015e532012-02-08 02:55:56 +00002909 return e1e_wphy(hw, HV_OEM_BITS, oem_reg);
Bruce Allanfa2ce132009-10-26 11:23:25 +00002910}
2911
2912/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002913 * e1000_set_d0_lplu_state_ich8lan - Set Low Power Linkup D0 state
2914 * @hw: pointer to the HW structure
Bruce Allan564ea9b2009-11-20 23:26:44 +00002915 * @active: true to enable LPLU, false to disable
Auke Kokbc7f75f2007-09-17 12:30:59 -07002916 *
2917 * Sets the LPLU D0 state according to the active flag. When
2918 * activating LPLU this function also disables smart speed
2919 * and vice versa. LPLU will not be activated unless the
2920 * device autonegotiation advertisement meets standards of
2921 * either 10 or 10/100 or 10/100/1000 at all duplexes.
2922 * This is a function pointer entry point only called by
2923 * PHY setup routines.
2924 **/
2925static s32 e1000_set_d0_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
2926{
2927 struct e1000_phy_info *phy = &hw->phy;
2928 u32 phy_ctrl;
2929 s32 ret_val = 0;
2930 u16 data;
2931
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002932 if (phy->type == e1000_phy_ife)
Bruce Allan82607252012-02-08 02:55:09 +00002933 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002934
2935 phy_ctrl = er32(PHY_CTRL);
2936
2937 if (active) {
2938 phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU;
2939 ew32(PHY_CTRL, phy_ctrl);
2940
Bruce Allan60f12922009-07-01 13:28:14 +00002941 if (phy->type != e1000_phy_igp_3)
2942 return 0;
2943
Bruce Allane921eb12012-11-28 09:28:37 +00002944 /* Call gig speed drop workaround on LPLU before accessing
Bruce Allanad680762008-03-28 09:15:03 -07002945 * any PHY registers
2946 */
Bruce Allan60f12922009-07-01 13:28:14 +00002947 if (hw->mac.type == e1000_ich8lan)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002948 e1000e_gig_downshift_workaround_ich8lan(hw);
2949
2950 /* When LPLU is enabled, we should disable SmartSpeed */
2951 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
Bruce Allan7dbbe5d2013-01-05 05:08:31 +00002952 if (ret_val)
2953 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002954 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
2955 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
2956 if (ret_val)
2957 return ret_val;
2958 } else {
2959 phy_ctrl &= ~E1000_PHY_CTRL_D0A_LPLU;
2960 ew32(PHY_CTRL, phy_ctrl);
2961
Bruce Allan60f12922009-07-01 13:28:14 +00002962 if (phy->type != e1000_phy_igp_3)
2963 return 0;
2964
Bruce Allane921eb12012-11-28 09:28:37 +00002965 /* LPLU and SmartSpeed are mutually exclusive. LPLU is used
Auke Kokbc7f75f2007-09-17 12:30:59 -07002966 * during Dx states where the power conservation is most
2967 * important. During driver activity we should enable
Bruce Allanad680762008-03-28 09:15:03 -07002968 * SmartSpeed, so performance is maintained.
2969 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002970 if (phy->smart_speed == e1000_smart_speed_on) {
2971 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07002972 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002973 if (ret_val)
2974 return ret_val;
2975
2976 data |= IGP01E1000_PSCFR_SMART_SPEED;
2977 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07002978 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002979 if (ret_val)
2980 return ret_val;
2981 } else if (phy->smart_speed == e1000_smart_speed_off) {
2982 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07002983 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002984 if (ret_val)
2985 return ret_val;
2986
2987 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
2988 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07002989 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002990 if (ret_val)
2991 return ret_val;
2992 }
2993 }
2994
2995 return 0;
2996}
2997
2998/**
2999 * e1000_set_d3_lplu_state_ich8lan - Set Low Power Linkup D3 state
3000 * @hw: pointer to the HW structure
Bruce Allan564ea9b2009-11-20 23:26:44 +00003001 * @active: true to enable LPLU, false to disable
Auke Kokbc7f75f2007-09-17 12:30:59 -07003002 *
3003 * Sets the LPLU D3 state according to the active flag. When
3004 * activating LPLU this function also disables smart speed
3005 * and vice versa. LPLU will not be activated unless the
3006 * device autonegotiation advertisement meets standards of
3007 * either 10 or 10/100 or 10/100/1000 at all duplexes.
3008 * This is a function pointer entry point only called by
3009 * PHY setup routines.
3010 **/
3011static s32 e1000_set_d3_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
3012{
3013 struct e1000_phy_info *phy = &hw->phy;
3014 u32 phy_ctrl;
Bruce Alland7eb3382012-02-08 02:55:14 +00003015 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003016 u16 data;
3017
3018 phy_ctrl = er32(PHY_CTRL);
3019
3020 if (!active) {
3021 phy_ctrl &= ~E1000_PHY_CTRL_NOND0A_LPLU;
3022 ew32(PHY_CTRL, phy_ctrl);
Bruce Allan60f12922009-07-01 13:28:14 +00003023
3024 if (phy->type != e1000_phy_igp_3)
3025 return 0;
3026
Bruce Allane921eb12012-11-28 09:28:37 +00003027 /* LPLU and SmartSpeed are mutually exclusive. LPLU is used
Auke Kokbc7f75f2007-09-17 12:30:59 -07003028 * during Dx states where the power conservation is most
3029 * important. During driver activity we should enable
Bruce Allanad680762008-03-28 09:15:03 -07003030 * SmartSpeed, so performance is maintained.
3031 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003032 if (phy->smart_speed == e1000_smart_speed_on) {
Bruce Allanad680762008-03-28 09:15:03 -07003033 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
3034 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003035 if (ret_val)
3036 return ret_val;
3037
3038 data |= IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07003039 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
3040 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003041 if (ret_val)
3042 return ret_val;
3043 } else if (phy->smart_speed == e1000_smart_speed_off) {
Bruce Allanad680762008-03-28 09:15:03 -07003044 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
3045 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003046 if (ret_val)
3047 return ret_val;
3048
3049 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07003050 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
3051 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003052 if (ret_val)
3053 return ret_val;
3054 }
3055 } else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
3056 (phy->autoneg_advertised == E1000_ALL_NOT_GIG) ||
3057 (phy->autoneg_advertised == E1000_ALL_10_SPEED)) {
3058 phy_ctrl |= E1000_PHY_CTRL_NOND0A_LPLU;
3059 ew32(PHY_CTRL, phy_ctrl);
3060
Bruce Allan60f12922009-07-01 13:28:14 +00003061 if (phy->type != e1000_phy_igp_3)
3062 return 0;
3063
Bruce Allane921eb12012-11-28 09:28:37 +00003064 /* Call gig speed drop workaround on LPLU before accessing
Bruce Allanad680762008-03-28 09:15:03 -07003065 * any PHY registers
3066 */
Bruce Allan60f12922009-07-01 13:28:14 +00003067 if (hw->mac.type == e1000_ich8lan)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003068 e1000e_gig_downshift_workaround_ich8lan(hw);
3069
3070 /* When LPLU is enabled, we should disable SmartSpeed */
Bruce Allanad680762008-03-28 09:15:03 -07003071 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003072 if (ret_val)
3073 return ret_val;
3074
3075 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07003076 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003077 }
3078
Bruce Alland7eb3382012-02-08 02:55:14 +00003079 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003080}
3081
3082/**
Bruce Allanf4187b52008-08-26 18:36:50 -07003083 * e1000_valid_nvm_bank_detect_ich8lan - finds out the valid bank 0 or 1
3084 * @hw: pointer to the HW structure
3085 * @bank: pointer to the variable that returns the active bank
3086 *
3087 * Reads signature byte from the NVM using the flash access registers.
Bruce Allane2434552008-11-21 17:02:41 -08003088 * Word 0x13 bits 15:14 = 10b indicate a valid signature for that bank.
Bruce Allanf4187b52008-08-26 18:36:50 -07003089 **/
3090static s32 e1000_valid_nvm_bank_detect_ich8lan(struct e1000_hw *hw, u32 *bank)
3091{
Bruce Allane2434552008-11-21 17:02:41 -08003092 u32 eecd;
Bruce Allanf4187b52008-08-26 18:36:50 -07003093 struct e1000_nvm_info *nvm = &hw->nvm;
Bruce Allanf4187b52008-08-26 18:36:50 -07003094 u32 bank1_offset = nvm->flash_bank_size * sizeof(u16);
3095 u32 act_offset = E1000_ICH_NVM_SIG_WORD * 2 + 1;
Raanan Avargilf3ed9352015-10-20 17:13:01 +03003096 u32 nvm_dword = 0;
Bruce Allane2434552008-11-21 17:02:41 -08003097 u8 sig_byte = 0;
Bruce Allanf71dde62012-02-08 02:55:35 +00003098 s32 ret_val;
Bruce Allanf4187b52008-08-26 18:36:50 -07003099
Bruce Allane2434552008-11-21 17:02:41 -08003100 switch (hw->mac.type) {
David Ertman79849eb2015-02-10 09:10:43 +00003101 case e1000_pch_spt:
Raanan Avargilf3ed9352015-10-20 17:13:01 +03003102 bank1_offset = nvm->flash_bank_size;
3103 act_offset = E1000_ICH_NVM_SIG_WORD;
3104
3105 /* set bank to 0 in case flash read fails */
3106 *bank = 0;
3107
3108 /* Check bank 0 */
3109 ret_val = e1000_read_flash_dword_ich8lan(hw, act_offset,
3110 &nvm_dword);
3111 if (ret_val)
3112 return ret_val;
3113 sig_byte = (u8)((nvm_dword & 0xFF00) >> 8);
3114 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
3115 E1000_ICH_NVM_SIG_VALUE) {
3116 *bank = 0;
David Ertman79849eb2015-02-10 09:10:43 +00003117 return 0;
3118 }
Raanan Avargilf3ed9352015-10-20 17:13:01 +03003119
3120 /* Check bank 1 */
3121 ret_val = e1000_read_flash_dword_ich8lan(hw, act_offset +
3122 bank1_offset,
3123 &nvm_dword);
3124 if (ret_val)
3125 return ret_val;
3126 sig_byte = (u8)((nvm_dword & 0xFF00) >> 8);
3127 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
3128 E1000_ICH_NVM_SIG_VALUE) {
3129 *bank = 1;
3130 return 0;
3131 }
3132
3133 e_dbg("ERROR: No valid NVM bank present\n");
3134 return -E1000_ERR_NVM;
Bruce Allane2434552008-11-21 17:02:41 -08003135 case e1000_ich8lan:
3136 case e1000_ich9lan:
3137 eecd = er32(EECD);
3138 if ((eecd & E1000_EECD_SEC1VAL_VALID_MASK) ==
3139 E1000_EECD_SEC1VAL_VALID_MASK) {
3140 if (eecd & E1000_EECD_SEC1VAL)
Bruce Allanf4187b52008-08-26 18:36:50 -07003141 *bank = 1;
Bruce Allane2434552008-11-21 17:02:41 -08003142 else
3143 *bank = 0;
3144
3145 return 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07003146 }
Bruce Allan434f1392011-12-16 00:46:54 +00003147 e_dbg("Unable to determine valid NVM bank via EEC - reading flash signature\n");
Bruce Allane2434552008-11-21 17:02:41 -08003148 /* fall-thru */
3149 default:
3150 /* set bank to 0 in case flash read fails */
3151 *bank = 0;
3152
3153 /* Check bank 0 */
3154 ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset,
Bruce Allanf0ff4392013-02-20 04:05:39 +00003155 &sig_byte);
Bruce Allane2434552008-11-21 17:02:41 -08003156 if (ret_val)
3157 return ret_val;
3158 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
3159 E1000_ICH_NVM_SIG_VALUE) {
3160 *bank = 0;
3161 return 0;
3162 }
3163
3164 /* Check bank 1 */
3165 ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset +
Bruce Allanf0ff4392013-02-20 04:05:39 +00003166 bank1_offset,
3167 &sig_byte);
Bruce Allane2434552008-11-21 17:02:41 -08003168 if (ret_val)
3169 return ret_val;
3170 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
3171 E1000_ICH_NVM_SIG_VALUE) {
3172 *bank = 1;
3173 return 0;
3174 }
3175
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003176 e_dbg("ERROR: No valid NVM bank present\n");
Bruce Allane2434552008-11-21 17:02:41 -08003177 return -E1000_ERR_NVM;
Bruce Allanf4187b52008-08-26 18:36:50 -07003178 }
Bruce Allanf4187b52008-08-26 18:36:50 -07003179}
3180
3181/**
David Ertman79849eb2015-02-10 09:10:43 +00003182 * e1000_read_nvm_spt - NVM access for SPT
3183 * @hw: pointer to the HW structure
3184 * @offset: The offset (in bytes) of the word(s) to read.
3185 * @words: Size of data to read in words.
3186 * @data: pointer to the word(s) to read at offset.
3187 *
3188 * Reads a word(s) from the NVM
3189 **/
3190static s32 e1000_read_nvm_spt(struct e1000_hw *hw, u16 offset, u16 words,
3191 u16 *data)
3192{
3193 struct e1000_nvm_info *nvm = &hw->nvm;
3194 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3195 u32 act_offset;
3196 s32 ret_val = 0;
3197 u32 bank = 0;
3198 u32 dword = 0;
3199 u16 offset_to_read;
3200 u16 i;
3201
3202 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
3203 (words == 0)) {
3204 e_dbg("nvm parameter(s) out of bounds\n");
3205 ret_val = -E1000_ERR_NVM;
3206 goto out;
3207 }
3208
3209 nvm->ops.acquire(hw);
3210
3211 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
3212 if (ret_val) {
3213 e_dbg("Could not detect valid bank, assuming bank 0\n");
3214 bank = 0;
3215 }
3216
3217 act_offset = (bank) ? nvm->flash_bank_size : 0;
3218 act_offset += offset;
3219
3220 ret_val = 0;
3221
3222 for (i = 0; i < words; i += 2) {
3223 if (words - i == 1) {
3224 if (dev_spec->shadow_ram[offset + i].modified) {
3225 data[i] =
3226 dev_spec->shadow_ram[offset + i].value;
3227 } else {
3228 offset_to_read = act_offset + i -
3229 ((act_offset + i) % 2);
3230 ret_val =
3231 e1000_read_flash_dword_ich8lan(hw,
3232 offset_to_read,
3233 &dword);
3234 if (ret_val)
3235 break;
3236 if ((act_offset + i) % 2 == 0)
3237 data[i] = (u16)(dword & 0xFFFF);
3238 else
3239 data[i] = (u16)((dword >> 16) & 0xFFFF);
3240 }
3241 } else {
3242 offset_to_read = act_offset + i;
3243 if (!(dev_spec->shadow_ram[offset + i].modified) ||
3244 !(dev_spec->shadow_ram[offset + i + 1].modified)) {
3245 ret_val =
3246 e1000_read_flash_dword_ich8lan(hw,
3247 offset_to_read,
3248 &dword);
3249 if (ret_val)
3250 break;
3251 }
3252 if (dev_spec->shadow_ram[offset + i].modified)
3253 data[i] =
3254 dev_spec->shadow_ram[offset + i].value;
3255 else
3256 data[i] = (u16)(dword & 0xFFFF);
3257 if (dev_spec->shadow_ram[offset + i].modified)
3258 data[i + 1] =
3259 dev_spec->shadow_ram[offset + i + 1].value;
3260 else
3261 data[i + 1] = (u16)(dword >> 16 & 0xFFFF);
3262 }
3263 }
3264
3265 nvm->ops.release(hw);
3266
3267out:
3268 if (ret_val)
3269 e_dbg("NVM read error: %d\n", ret_val);
3270
3271 return ret_val;
3272}
3273
3274/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003275 * e1000_read_nvm_ich8lan - Read word(s) from the NVM
3276 * @hw: pointer to the HW structure
3277 * @offset: The offset (in bytes) of the word(s) to read.
3278 * @words: Size of data to read in words
3279 * @data: Pointer to the word(s) to read at offset.
3280 *
3281 * Reads a word(s) from the NVM using the flash access registers.
3282 **/
3283static s32 e1000_read_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
3284 u16 *data)
3285{
3286 struct e1000_nvm_info *nvm = &hw->nvm;
3287 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3288 u32 act_offset;
Bruce Allan148675a2009-08-07 07:41:56 +00003289 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07003290 u32 bank = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003291 u16 i, word;
3292
3293 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
3294 (words == 0)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003295 e_dbg("nvm parameter(s) out of bounds\n");
Bruce Allanca15df52009-10-26 11:23:43 +00003296 ret_val = -E1000_ERR_NVM;
3297 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003298 }
3299
Bruce Allan94d81862009-11-20 23:25:26 +00003300 nvm->ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003301
Bruce Allanf4187b52008-08-26 18:36:50 -07003302 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
Bruce Allan148675a2009-08-07 07:41:56 +00003303 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003304 e_dbg("Could not detect valid bank, assuming bank 0\n");
Bruce Allan148675a2009-08-07 07:41:56 +00003305 bank = 0;
3306 }
Bruce Allanf4187b52008-08-26 18:36:50 -07003307
3308 act_offset = (bank) ? nvm->flash_bank_size : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003309 act_offset += offset;
3310
Bruce Allan148675a2009-08-07 07:41:56 +00003311 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003312 for (i = 0; i < words; i++) {
Bruce Allan362e20c2013-02-20 04:05:45 +00003313 if (dev_spec->shadow_ram[offset + i].modified) {
3314 data[i] = dev_spec->shadow_ram[offset + i].value;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003315 } else {
3316 ret_val = e1000_read_flash_word_ich8lan(hw,
3317 act_offset + i,
3318 &word);
3319 if (ret_val)
3320 break;
3321 data[i] = word;
3322 }
3323 }
3324
Bruce Allan94d81862009-11-20 23:25:26 +00003325 nvm->ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003326
Bruce Allane2434552008-11-21 17:02:41 -08003327out:
3328 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003329 e_dbg("NVM read error: %d\n", ret_val);
Bruce Allane2434552008-11-21 17:02:41 -08003330
Auke Kokbc7f75f2007-09-17 12:30:59 -07003331 return ret_val;
3332}
3333
3334/**
3335 * e1000_flash_cycle_init_ich8lan - Initialize flash
3336 * @hw: pointer to the HW structure
3337 *
3338 * This function does initial flash setup so that a new read/write/erase cycle
3339 * can be started.
3340 **/
3341static s32 e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw)
3342{
3343 union ich8_hws_flash_status hsfsts;
3344 s32 ret_val = -E1000_ERR_NVM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003345
3346 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
3347
3348 /* Check if the flash descriptor is valid */
Bruce Allan04499ec2012-04-13 00:08:31 +00003349 if (!hsfsts.hsf_status.fldesvalid) {
Bruce Allan434f1392011-12-16 00:46:54 +00003350 e_dbg("Flash descriptor invalid. SW Sequencing must be used.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003351 return -E1000_ERR_NVM;
3352 }
3353
3354 /* Clear FCERR and DAEL in hw status by writing 1 */
3355 hsfsts.hsf_status.flcerr = 1;
3356 hsfsts.hsf_status.dael = 1;
David Ertman79849eb2015-02-10 09:10:43 +00003357 if (hw->mac.type == e1000_pch_spt)
3358 ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval & 0xFFFF);
3359 else
3360 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003361
Bruce Allane921eb12012-11-28 09:28:37 +00003362 /* Either we should have a hardware SPI cycle in progress
Auke Kokbc7f75f2007-09-17 12:30:59 -07003363 * bit to check against, in order to start a new cycle or
3364 * FDONE bit should be changed in the hardware so that it
Auke Kok489815c2008-02-21 15:11:07 -08003365 * is 1 after hardware reset, which can then be used as an
Auke Kokbc7f75f2007-09-17 12:30:59 -07003366 * indication whether a cycle is in progress or has been
3367 * completed.
3368 */
3369
Bruce Allan04499ec2012-04-13 00:08:31 +00003370 if (!hsfsts.hsf_status.flcinprog) {
Bruce Allane921eb12012-11-28 09:28:37 +00003371 /* There is no cycle running at present,
Bruce Allan5ff5b662009-12-01 15:51:11 +00003372 * so we can start a cycle.
Bruce Allanad680762008-03-28 09:15:03 -07003373 * Begin by setting Flash Cycle Done.
3374 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003375 hsfsts.hsf_status.flcdone = 1;
David Ertman79849eb2015-02-10 09:10:43 +00003376 if (hw->mac.type == e1000_pch_spt)
3377 ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval & 0xFFFF);
3378 else
3379 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003380 ret_val = 0;
3381 } else {
Bruce Allanf71dde62012-02-08 02:55:35 +00003382 s32 i;
Bruce Allan90da0662011-01-06 07:02:53 +00003383
Bruce Allane921eb12012-11-28 09:28:37 +00003384 /* Otherwise poll for sometime so the current
Bruce Allanad680762008-03-28 09:15:03 -07003385 * cycle has a chance to end before giving up.
3386 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003387 for (i = 0; i < ICH_FLASH_READ_COMMAND_TIMEOUT; i++) {
Bruce Allanc8243ee2011-12-17 08:32:57 +00003388 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00003389 if (!hsfsts.hsf_status.flcinprog) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003390 ret_val = 0;
3391 break;
3392 }
3393 udelay(1);
3394 }
Bruce Allan9e2d7652012-01-31 06:37:27 +00003395 if (!ret_val) {
Bruce Allane921eb12012-11-28 09:28:37 +00003396 /* Successful in waiting for previous cycle to timeout,
Bruce Allanad680762008-03-28 09:15:03 -07003397 * now set the Flash Cycle Done.
3398 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003399 hsfsts.hsf_status.flcdone = 1;
David Ertman79849eb2015-02-10 09:10:43 +00003400 if (hw->mac.type == e1000_pch_spt)
3401 ew32flash(ICH_FLASH_HSFSTS,
3402 hsfsts.regval & 0xFFFF);
3403 else
3404 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003405 } else {
Joe Perches2c73e1f2010-03-26 20:16:59 +00003406 e_dbg("Flash controller busy, cannot get access\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003407 }
3408 }
3409
3410 return ret_val;
3411}
3412
3413/**
3414 * e1000_flash_cycle_ich8lan - Starts flash cycle (read/write/erase)
3415 * @hw: pointer to the HW structure
3416 * @timeout: maximum time to wait for completion
3417 *
3418 * This function starts a flash cycle and waits for its completion.
3419 **/
3420static s32 e1000_flash_cycle_ich8lan(struct e1000_hw *hw, u32 timeout)
3421{
3422 union ich8_hws_flash_ctrl hsflctl;
3423 union ich8_hws_flash_status hsfsts;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003424 u32 i = 0;
3425
3426 /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
David Ertman79849eb2015-02-10 09:10:43 +00003427 if (hw->mac.type == e1000_pch_spt)
3428 hsflctl.regval = er32flash(ICH_FLASH_HSFSTS) >> 16;
3429 else
3430 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003431 hsflctl.hsf_ctrl.flcgo = 1;
David Ertman79849eb2015-02-10 09:10:43 +00003432
3433 if (hw->mac.type == e1000_pch_spt)
3434 ew32flash(ICH_FLASH_HSFSTS, hsflctl.regval << 16);
3435 else
3436 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003437
3438 /* wait till FDONE bit is set to 1 */
3439 do {
3440 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00003441 if (hsfsts.hsf_status.flcdone)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003442 break;
3443 udelay(1);
3444 } while (i++ < timeout);
3445
Bruce Allan04499ec2012-04-13 00:08:31 +00003446 if (hsfsts.hsf_status.flcdone && !hsfsts.hsf_status.flcerr)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003447 return 0;
3448
Bruce Allan55920b52012-02-08 02:55:25 +00003449 return -E1000_ERR_NVM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003450}
3451
3452/**
David Ertman79849eb2015-02-10 09:10:43 +00003453 * e1000_read_flash_dword_ich8lan - Read dword from flash
3454 * @hw: pointer to the HW structure
3455 * @offset: offset to data location
3456 * @data: pointer to the location for storing the data
3457 *
3458 * Reads the flash dword at offset into data. Offset is converted
3459 * to bytes before read.
3460 **/
3461static s32 e1000_read_flash_dword_ich8lan(struct e1000_hw *hw, u32 offset,
3462 u32 *data)
3463{
3464 /* Must convert word offset into bytes. */
3465 offset <<= 1;
3466 return e1000_read_flash_data32_ich8lan(hw, offset, data);
3467}
3468
3469/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003470 * e1000_read_flash_word_ich8lan - Read word from flash
3471 * @hw: pointer to the HW structure
3472 * @offset: offset to data location
3473 * @data: pointer to the location for storing the data
3474 *
3475 * Reads the flash word at offset into data. Offset is converted
3476 * to bytes before read.
3477 **/
3478static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
3479 u16 *data)
3480{
3481 /* Must convert offset into bytes. */
3482 offset <<= 1;
3483
3484 return e1000_read_flash_data_ich8lan(hw, offset, 2, data);
3485}
3486
3487/**
Bruce Allanf4187b52008-08-26 18:36:50 -07003488 * e1000_read_flash_byte_ich8lan - Read byte from flash
3489 * @hw: pointer to the HW structure
3490 * @offset: The offset of the byte to read.
3491 * @data: Pointer to a byte to store the value read.
3492 *
3493 * Reads a single byte from the NVM using the flash access registers.
3494 **/
3495static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
3496 u8 *data)
3497{
3498 s32 ret_val;
3499 u16 word = 0;
3500
David Ertman79849eb2015-02-10 09:10:43 +00003501 /* In SPT, only 32 bits access is supported,
3502 * so this function should not be called.
3503 */
3504 if (hw->mac.type == e1000_pch_spt)
3505 return -E1000_ERR_NVM;
3506 else
3507 ret_val = e1000_read_flash_data_ich8lan(hw, offset, 1, &word);
3508
Bruce Allanf4187b52008-08-26 18:36:50 -07003509 if (ret_val)
3510 return ret_val;
3511
3512 *data = (u8)word;
3513
3514 return 0;
3515}
3516
3517/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003518 * e1000_read_flash_data_ich8lan - Read byte or word from NVM
3519 * @hw: pointer to the HW structure
3520 * @offset: The offset (in bytes) of the byte or word to read.
3521 * @size: Size of data to read, 1=byte 2=word
3522 * @data: Pointer to the word to store the value read.
3523 *
3524 * Reads a byte or word from the NVM using the flash access registers.
3525 **/
3526static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
3527 u8 size, u16 *data)
3528{
3529 union ich8_hws_flash_status hsfsts;
3530 union ich8_hws_flash_ctrl hsflctl;
3531 u32 flash_linear_addr;
3532 u32 flash_data = 0;
3533 s32 ret_val = -E1000_ERR_NVM;
3534 u8 count = 0;
3535
Bruce Allane80bd1d2013-05-01 01:19:46 +00003536 if (size < 1 || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003537 return -E1000_ERR_NVM;
3538
Bruce Allanf0ff4392013-02-20 04:05:39 +00003539 flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
3540 hw->nvm.flash_base_addr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003541
3542 do {
3543 udelay(1);
3544 /* Steps */
3545 ret_val = e1000_flash_cycle_init_ich8lan(hw);
Bruce Allan9e2d7652012-01-31 06:37:27 +00003546 if (ret_val)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003547 break;
3548
3549 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
3550 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
3551 hsflctl.hsf_ctrl.fldbcount = size - 1;
3552 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ;
3553 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
3554
3555 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
3556
Bruce Allan17e813e2013-02-20 04:06:01 +00003557 ret_val =
3558 e1000_flash_cycle_ich8lan(hw,
3559 ICH_FLASH_READ_COMMAND_TIMEOUT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003560
Bruce Allane921eb12012-11-28 09:28:37 +00003561 /* Check if FCERR is set to 1, if set to 1, clear it
Auke Kokbc7f75f2007-09-17 12:30:59 -07003562 * and try the whole sequence a few more times, else
3563 * read in (shift in) the Flash Data0, the order is
Bruce Allanad680762008-03-28 09:15:03 -07003564 * least significant byte first msb to lsb
3565 */
Bruce Allan9e2d7652012-01-31 06:37:27 +00003566 if (!ret_val) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003567 flash_data = er32flash(ICH_FLASH_FDATA0);
Bruce Allanb1cdfea2010-12-11 05:53:47 +00003568 if (size == 1)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003569 *data = (u8)(flash_data & 0x000000FF);
Bruce Allanb1cdfea2010-12-11 05:53:47 +00003570 else if (size == 2)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003571 *data = (u16)(flash_data & 0x0000FFFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003572 break;
3573 } else {
Bruce Allane921eb12012-11-28 09:28:37 +00003574 /* If we've gotten here, then things are probably
Auke Kokbc7f75f2007-09-17 12:30:59 -07003575 * completely hosed, but if the error condition is
3576 * detected, it won't hurt to give it another try...
3577 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
3578 */
3579 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00003580 if (hsfsts.hsf_status.flcerr) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003581 /* Repeat for some time before giving up. */
3582 continue;
Bruce Allan04499ec2012-04-13 00:08:31 +00003583 } else if (!hsfsts.hsf_status.flcdone) {
Bruce Allan434f1392011-12-16 00:46:54 +00003584 e_dbg("Timeout error - flash cycle did not complete.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003585 break;
3586 }
3587 }
3588 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
3589
3590 return ret_val;
3591}
3592
3593/**
David Ertman79849eb2015-02-10 09:10:43 +00003594 * e1000_read_flash_data32_ich8lan - Read dword from NVM
3595 * @hw: pointer to the HW structure
3596 * @offset: The offset (in bytes) of the dword to read.
3597 * @data: Pointer to the dword to store the value read.
3598 *
3599 * Reads a byte or word from the NVM using the flash access registers.
3600 **/
3601
3602static s32 e1000_read_flash_data32_ich8lan(struct e1000_hw *hw, u32 offset,
3603 u32 *data)
3604{
3605 union ich8_hws_flash_status hsfsts;
3606 union ich8_hws_flash_ctrl hsflctl;
3607 u32 flash_linear_addr;
3608 s32 ret_val = -E1000_ERR_NVM;
3609 u8 count = 0;
3610
3611 if (offset > ICH_FLASH_LINEAR_ADDR_MASK ||
3612 hw->mac.type != e1000_pch_spt)
3613 return -E1000_ERR_NVM;
3614 flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
3615 hw->nvm.flash_base_addr);
3616
3617 do {
3618 udelay(1);
3619 /* Steps */
3620 ret_val = e1000_flash_cycle_init_ich8lan(hw);
3621 if (ret_val)
3622 break;
3623 /* In SPT, This register is in Lan memory space, not flash.
3624 * Therefore, only 32 bit access is supported
3625 */
3626 hsflctl.regval = er32flash(ICH_FLASH_HSFSTS) >> 16;
3627
3628 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
3629 hsflctl.hsf_ctrl.fldbcount = sizeof(u32) - 1;
3630 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ;
3631 /* In SPT, This register is in Lan memory space, not flash.
3632 * Therefore, only 32 bit access is supported
3633 */
3634 ew32flash(ICH_FLASH_HSFSTS, (u32)hsflctl.regval << 16);
3635 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
3636
3637 ret_val =
3638 e1000_flash_cycle_ich8lan(hw,
3639 ICH_FLASH_READ_COMMAND_TIMEOUT);
3640
3641 /* Check if FCERR is set to 1, if set to 1, clear it
3642 * and try the whole sequence a few more times, else
3643 * read in (shift in) the Flash Data0, the order is
3644 * least significant byte first msb to lsb
3645 */
3646 if (!ret_val) {
3647 *data = er32flash(ICH_FLASH_FDATA0);
3648 break;
3649 } else {
3650 /* If we've gotten here, then things are probably
3651 * completely hosed, but if the error condition is
3652 * detected, it won't hurt to give it another try...
3653 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
3654 */
3655 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
3656 if (hsfsts.hsf_status.flcerr) {
3657 /* Repeat for some time before giving up. */
3658 continue;
3659 } else if (!hsfsts.hsf_status.flcdone) {
3660 e_dbg("Timeout error - flash cycle did not complete.\n");
3661 break;
3662 }
3663 }
3664 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
3665
3666 return ret_val;
3667}
3668
3669/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003670 * e1000_write_nvm_ich8lan - Write word(s) to the NVM
3671 * @hw: pointer to the HW structure
3672 * @offset: The offset (in bytes) of the word(s) to write.
3673 * @words: Size of data to write in words
3674 * @data: Pointer to the word(s) to write at offset.
3675 *
3676 * Writes a byte or word to the NVM using the flash access registers.
3677 **/
3678static s32 e1000_write_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
3679 u16 *data)
3680{
3681 struct e1000_nvm_info *nvm = &hw->nvm;
3682 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003683 u16 i;
3684
3685 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
3686 (words == 0)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003687 e_dbg("nvm parameter(s) out of bounds\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003688 return -E1000_ERR_NVM;
3689 }
3690
Bruce Allan94d81862009-11-20 23:25:26 +00003691 nvm->ops.acquire(hw);
Bruce Allanca15df52009-10-26 11:23:43 +00003692
Auke Kokbc7f75f2007-09-17 12:30:59 -07003693 for (i = 0; i < words; i++) {
Bruce Allan362e20c2013-02-20 04:05:45 +00003694 dev_spec->shadow_ram[offset + i].modified = true;
3695 dev_spec->shadow_ram[offset + i].value = data[i];
Auke Kokbc7f75f2007-09-17 12:30:59 -07003696 }
3697
Bruce Allan94d81862009-11-20 23:25:26 +00003698 nvm->ops.release(hw);
Bruce Allanca15df52009-10-26 11:23:43 +00003699
Auke Kokbc7f75f2007-09-17 12:30:59 -07003700 return 0;
3701}
3702
3703/**
David Ertman79849eb2015-02-10 09:10:43 +00003704 * e1000_update_nvm_checksum_spt - Update the checksum for NVM
Auke Kokbc7f75f2007-09-17 12:30:59 -07003705 * @hw: pointer to the HW structure
3706 *
3707 * The NVM checksum is updated by calling the generic update_nvm_checksum,
3708 * which writes the checksum to the shadow ram. The changes in the shadow
3709 * ram are then committed to the EEPROM by processing each bank at a time
3710 * checking for the modified bit and writing only the pending changes.
Auke Kok489815c2008-02-21 15:11:07 -08003711 * After a successful commit, the shadow ram is cleared and is ready for
Auke Kokbc7f75f2007-09-17 12:30:59 -07003712 * future writes.
3713 **/
David Ertman79849eb2015-02-10 09:10:43 +00003714static s32 e1000_update_nvm_checksum_spt(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003715{
3716 struct e1000_nvm_info *nvm = &hw->nvm;
3717 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allanf4187b52008-08-26 18:36:50 -07003718 u32 i, act_offset, new_bank_offset, old_bank_offset, bank;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003719 s32 ret_val;
David Ertman79849eb2015-02-10 09:10:43 +00003720 u32 dword = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003721
3722 ret_val = e1000e_update_nvm_checksum_generic(hw);
3723 if (ret_val)
Bruce Allane2434552008-11-21 17:02:41 -08003724 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003725
3726 if (nvm->type != e1000_nvm_flash_sw)
Bruce Allane2434552008-11-21 17:02:41 -08003727 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003728
Bruce Allan94d81862009-11-20 23:25:26 +00003729 nvm->ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003730
Bruce Allane921eb12012-11-28 09:28:37 +00003731 /* We're writing to the opposite bank so if we're on bank 1,
Auke Kokbc7f75f2007-09-17 12:30:59 -07003732 * write to bank 0 etc. We also need to erase the segment that
Bruce Allanad680762008-03-28 09:15:03 -07003733 * is going to be written
3734 */
Bruce Allane80bd1d2013-05-01 01:19:46 +00003735 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
Bruce Allane2434552008-11-21 17:02:41 -08003736 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003737 e_dbg("Could not detect valid bank, assuming bank 0\n");
Bruce Allan148675a2009-08-07 07:41:56 +00003738 bank = 0;
Bruce Allane2434552008-11-21 17:02:41 -08003739 }
Bruce Allanf4187b52008-08-26 18:36:50 -07003740
3741 if (bank == 0) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003742 new_bank_offset = nvm->flash_bank_size;
3743 old_bank_offset = 0;
Bruce Allane2434552008-11-21 17:02:41 -08003744 ret_val = e1000_erase_flash_bank_ich8lan(hw, 1);
Bruce Allan9c5e2092010-05-10 15:00:31 +00003745 if (ret_val)
3746 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003747 } else {
3748 old_bank_offset = nvm->flash_bank_size;
3749 new_bank_offset = 0;
Bruce Allane2434552008-11-21 17:02:41 -08003750 ret_val = e1000_erase_flash_bank_ich8lan(hw, 0);
Bruce Allan9c5e2092010-05-10 15:00:31 +00003751 if (ret_val)
3752 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003753 }
David Ertman79849eb2015-02-10 09:10:43 +00003754 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i += 2) {
Bruce Allane921eb12012-11-28 09:28:37 +00003755 /* Determine whether to write the value stored
Auke Kokbc7f75f2007-09-17 12:30:59 -07003756 * in the other NVM bank or a modified value stored
Bruce Allanad680762008-03-28 09:15:03 -07003757 * in the shadow RAM
3758 */
David Ertman79849eb2015-02-10 09:10:43 +00003759 ret_val = e1000_read_flash_dword_ich8lan(hw,
3760 i + old_bank_offset,
3761 &dword);
3762
3763 if (dev_spec->shadow_ram[i].modified) {
3764 dword &= 0xffff0000;
3765 dword |= (dev_spec->shadow_ram[i].value & 0xffff);
3766 }
3767 if (dev_spec->shadow_ram[i + 1].modified) {
3768 dword &= 0x0000ffff;
3769 dword |= ((dev_spec->shadow_ram[i + 1].value & 0xffff)
3770 << 16);
3771 }
3772 if (ret_val)
3773 break;
3774
3775 /* If the word is 0x13, then make sure the signature bits
3776 * (15:14) are 11b until the commit has completed.
3777 * This will allow us to write 10b which indicates the
3778 * signature is valid. We want to do this after the write
3779 * has completed so that we don't mark the segment valid
3780 * while the write is still in progress
3781 */
3782 if (i == E1000_ICH_NVM_SIG_WORD - 1)
3783 dword |= E1000_ICH_NVM_SIG_MASK << 16;
3784
3785 /* Convert offset to bytes. */
3786 act_offset = (i + new_bank_offset) << 1;
3787
3788 usleep_range(100, 200);
3789
3790 /* Write the data to the new bank. Offset in words */
3791 act_offset = i + new_bank_offset;
3792 ret_val = e1000_retry_write_flash_dword_ich8lan(hw, act_offset,
3793 dword);
3794 if (ret_val)
3795 break;
3796 }
3797
3798 /* Don't bother writing the segment valid bits if sector
3799 * programming failed.
3800 */
3801 if (ret_val) {
3802 /* Possibly read-only, see e1000e_write_protect_nvm_ich8lan() */
3803 e_dbg("Flash commit failed.\n");
3804 goto release;
3805 }
3806
3807 /* Finally validate the new segment by setting bit 15:14
3808 * to 10b in word 0x13 , this can be done without an
3809 * erase as well since these bits are 11 to start with
3810 * and we need to change bit 14 to 0b
3811 */
3812 act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD;
3813
3814 /*offset in words but we read dword */
3815 --act_offset;
3816 ret_val = e1000_read_flash_dword_ich8lan(hw, act_offset, &dword);
3817
3818 if (ret_val)
3819 goto release;
3820
3821 dword &= 0xBFFFFFFF;
3822 ret_val = e1000_retry_write_flash_dword_ich8lan(hw, act_offset, dword);
3823
3824 if (ret_val)
3825 goto release;
3826
3827 /* And invalidate the previously valid segment by setting
3828 * its signature word (0x13) high_byte to 0b. This can be
3829 * done without an erase because flash erase sets all bits
3830 * to 1's. We can write 1's to 0's without an erase
3831 */
3832 act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1;
3833
3834 /* offset in words but we read dword */
3835 act_offset = old_bank_offset + E1000_ICH_NVM_SIG_WORD - 1;
3836 ret_val = e1000_read_flash_dword_ich8lan(hw, act_offset, &dword);
3837
3838 if (ret_val)
3839 goto release;
3840
3841 dword &= 0x00FFFFFF;
3842 ret_val = e1000_retry_write_flash_dword_ich8lan(hw, act_offset, dword);
3843
3844 if (ret_val)
3845 goto release;
3846
3847 /* Great! Everything worked, we can now clear the cached entries. */
3848 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
3849 dev_spec->shadow_ram[i].modified = false;
3850 dev_spec->shadow_ram[i].value = 0xFFFF;
3851 }
3852
3853release:
3854 nvm->ops.release(hw);
3855
3856 /* Reload the EEPROM, or else modifications will not appear
3857 * until after the next adapter reset.
3858 */
3859 if (!ret_val) {
3860 nvm->ops.reload(hw);
3861 usleep_range(10000, 20000);
3862 }
3863
3864out:
3865 if (ret_val)
3866 e_dbg("NVM update error: %d\n", ret_val);
3867
3868 return ret_val;
3869}
3870
3871/**
3872 * e1000_update_nvm_checksum_ich8lan - Update the checksum for NVM
3873 * @hw: pointer to the HW structure
3874 *
3875 * The NVM checksum is updated by calling the generic update_nvm_checksum,
3876 * which writes the checksum to the shadow ram. The changes in the shadow
3877 * ram are then committed to the EEPROM by processing each bank at a time
3878 * checking for the modified bit and writing only the pending changes.
3879 * After a successful commit, the shadow ram is cleared and is ready for
3880 * future writes.
3881 **/
3882static s32 e1000_update_nvm_checksum_ich8lan(struct e1000_hw *hw)
3883{
3884 struct e1000_nvm_info *nvm = &hw->nvm;
3885 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3886 u32 i, act_offset, new_bank_offset, old_bank_offset, bank;
3887 s32 ret_val;
3888 u16 data = 0;
3889
3890 ret_val = e1000e_update_nvm_checksum_generic(hw);
3891 if (ret_val)
3892 goto out;
3893
3894 if (nvm->type != e1000_nvm_flash_sw)
3895 goto out;
3896
3897 nvm->ops.acquire(hw);
3898
3899 /* We're writing to the opposite bank so if we're on bank 1,
3900 * write to bank 0 etc. We also need to erase the segment that
3901 * is going to be written
3902 */
3903 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
3904 if (ret_val) {
3905 e_dbg("Could not detect valid bank, assuming bank 0\n");
3906 bank = 0;
3907 }
3908
3909 if (bank == 0) {
3910 new_bank_offset = nvm->flash_bank_size;
3911 old_bank_offset = 0;
3912 ret_val = e1000_erase_flash_bank_ich8lan(hw, 1);
3913 if (ret_val)
3914 goto release;
3915 } else {
3916 old_bank_offset = nvm->flash_bank_size;
3917 new_bank_offset = 0;
3918 ret_val = e1000_erase_flash_bank_ich8lan(hw, 0);
3919 if (ret_val)
3920 goto release;
3921 }
3922 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003923 if (dev_spec->shadow_ram[i].modified) {
3924 data = dev_spec->shadow_ram[i].value;
3925 } else {
Bruce Allane2434552008-11-21 17:02:41 -08003926 ret_val = e1000_read_flash_word_ich8lan(hw, i +
Bruce Allanf0ff4392013-02-20 04:05:39 +00003927 old_bank_offset,
3928 &data);
Bruce Allane2434552008-11-21 17:02:41 -08003929 if (ret_val)
3930 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003931 }
3932
Bruce Allane921eb12012-11-28 09:28:37 +00003933 /* If the word is 0x13, then make sure the signature bits
Auke Kokbc7f75f2007-09-17 12:30:59 -07003934 * (15:14) are 11b until the commit has completed.
3935 * This will allow us to write 10b which indicates the
3936 * signature is valid. We want to do this after the write
3937 * has completed so that we don't mark the segment valid
Bruce Allanad680762008-03-28 09:15:03 -07003938 * while the write is still in progress
3939 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003940 if (i == E1000_ICH_NVM_SIG_WORD)
3941 data |= E1000_ICH_NVM_SIG_MASK;
3942
3943 /* Convert offset to bytes. */
3944 act_offset = (i + new_bank_offset) << 1;
3945
Bruce Allance43a212013-02-20 04:06:32 +00003946 usleep_range(100, 200);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003947 /* Write the bytes to the new bank. */
3948 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
3949 act_offset,
3950 (u8)data);
3951 if (ret_val)
3952 break;
3953
Bruce Allance43a212013-02-20 04:06:32 +00003954 usleep_range(100, 200);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003955 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
Bruce Allanf0ff4392013-02-20 04:05:39 +00003956 act_offset + 1,
3957 (u8)(data >> 8));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003958 if (ret_val)
3959 break;
3960 }
3961
Bruce Allane921eb12012-11-28 09:28:37 +00003962 /* Don't bother writing the segment valid bits if sector
Bruce Allanad680762008-03-28 09:15:03 -07003963 * programming failed.
3964 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003965 if (ret_val) {
Bruce Allan4a770352008-10-01 17:18:35 -07003966 /* Possibly read-only, see e1000e_write_protect_nvm_ich8lan() */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003967 e_dbg("Flash commit failed.\n");
Bruce Allan9c5e2092010-05-10 15:00:31 +00003968 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003969 }
3970
Bruce Allane921eb12012-11-28 09:28:37 +00003971 /* Finally validate the new segment by setting bit 15:14
Auke Kokbc7f75f2007-09-17 12:30:59 -07003972 * to 10b in word 0x13 , this can be done without an
3973 * erase as well since these bits are 11 to start with
Bruce Allanad680762008-03-28 09:15:03 -07003974 * and we need to change bit 14 to 0b
3975 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003976 act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD;
Bruce Allane2434552008-11-21 17:02:41 -08003977 ret_val = e1000_read_flash_word_ich8lan(hw, act_offset, &data);
Bruce Allan9c5e2092010-05-10 15:00:31 +00003978 if (ret_val)
3979 goto release;
3980
Auke Kokbc7f75f2007-09-17 12:30:59 -07003981 data &= 0xBFFF;
3982 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
3983 act_offset * 2 + 1,
3984 (u8)(data >> 8));
Bruce Allan9c5e2092010-05-10 15:00:31 +00003985 if (ret_val)
3986 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003987
Bruce Allane921eb12012-11-28 09:28:37 +00003988 /* And invalidate the previously valid segment by setting
Auke Kokbc7f75f2007-09-17 12:30:59 -07003989 * its signature word (0x13) high_byte to 0b. This can be
3990 * done without an erase because flash erase sets all bits
Bruce Allanad680762008-03-28 09:15:03 -07003991 * to 1's. We can write 1's to 0's without an erase
3992 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003993 act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1;
3994 ret_val = e1000_retry_write_flash_byte_ich8lan(hw, act_offset, 0);
Bruce Allan9c5e2092010-05-10 15:00:31 +00003995 if (ret_val)
3996 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003997
3998 /* Great! Everything worked, we can now clear the cached entries. */
3999 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +00004000 dev_spec->shadow_ram[i].modified = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004001 dev_spec->shadow_ram[i].value = 0xFFFF;
4002 }
4003
Bruce Allan9c5e2092010-05-10 15:00:31 +00004004release:
Bruce Allan94d81862009-11-20 23:25:26 +00004005 nvm->ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004006
Bruce Allane921eb12012-11-28 09:28:37 +00004007 /* Reload the EEPROM, or else modifications will not appear
Auke Kokbc7f75f2007-09-17 12:30:59 -07004008 * until after the next adapter reset.
4009 */
Bruce Allan9c5e2092010-05-10 15:00:31 +00004010 if (!ret_val) {
Bruce Allane85e3632012-02-22 09:03:14 +00004011 nvm->ops.reload(hw);
Bruce Allan1bba4382011-03-19 00:27:20 +00004012 usleep_range(10000, 20000);
Bruce Allan9c5e2092010-05-10 15:00:31 +00004013 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004014
Bruce Allane2434552008-11-21 17:02:41 -08004015out:
4016 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004017 e_dbg("NVM update error: %d\n", ret_val);
Bruce Allane2434552008-11-21 17:02:41 -08004018
Auke Kokbc7f75f2007-09-17 12:30:59 -07004019 return ret_val;
4020}
4021
4022/**
4023 * e1000_validate_nvm_checksum_ich8lan - Validate EEPROM checksum
4024 * @hw: pointer to the HW structure
4025 *
4026 * Check to see if checksum needs to be fixed by reading bit 6 in word 0x19.
4027 * If the bit is 0, that the EEPROM had been modified, but the checksum was not
4028 * calculated, in which case we need to calculate the checksum and set bit 6.
4029 **/
4030static s32 e1000_validate_nvm_checksum_ich8lan(struct e1000_hw *hw)
4031{
4032 s32 ret_val;
4033 u16 data;
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00004034 u16 word;
4035 u16 valid_csum_mask;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004036
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00004037 /* Read NVM and check Invalid Image CSUM bit. If this bit is 0,
4038 * the checksum needs to be fixed. This bit is an indication that
4039 * the NVM was prepared by OEM software and did not calculate
4040 * the checksum...a likely scenario.
Auke Kokbc7f75f2007-09-17 12:30:59 -07004041 */
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00004042 switch (hw->mac.type) {
4043 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +00004044 case e1000_pch_spt:
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00004045 word = NVM_COMPAT;
4046 valid_csum_mask = NVM_COMPAT_VALID_CSUM;
4047 break;
4048 default:
4049 word = NVM_FUTURE_INIT_WORD1;
4050 valid_csum_mask = NVM_FUTURE_INIT_WORD1_VALID_CSUM;
4051 break;
4052 }
4053
4054 ret_val = e1000_read_nvm(hw, word, 1, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004055 if (ret_val)
4056 return ret_val;
4057
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00004058 if (!(data & valid_csum_mask)) {
4059 data |= valid_csum_mask;
4060 ret_val = e1000_write_nvm(hw, word, 1, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004061 if (ret_val)
4062 return ret_val;
4063 ret_val = e1000e_update_nvm_checksum(hw);
4064 if (ret_val)
4065 return ret_val;
4066 }
4067
4068 return e1000e_validate_nvm_checksum_generic(hw);
4069}
4070
4071/**
Bruce Allan4a770352008-10-01 17:18:35 -07004072 * e1000e_write_protect_nvm_ich8lan - Make the NVM read-only
4073 * @hw: pointer to the HW structure
4074 *
4075 * To prevent malicious write/erase of the NVM, set it to be read-only
4076 * so that the hardware ignores all write/erase cycles of the NVM via
4077 * the flash control registers. The shadow-ram copy of the NVM will
4078 * still be updated, however any updates to this copy will not stick
4079 * across driver reloads.
4080 **/
4081void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw)
4082{
Bruce Allanca15df52009-10-26 11:23:43 +00004083 struct e1000_nvm_info *nvm = &hw->nvm;
Bruce Allan4a770352008-10-01 17:18:35 -07004084 union ich8_flash_protected_range pr0;
4085 union ich8_hws_flash_status hsfsts;
4086 u32 gfpreg;
Bruce Allan4a770352008-10-01 17:18:35 -07004087
Bruce Allan94d81862009-11-20 23:25:26 +00004088 nvm->ops.acquire(hw);
Bruce Allan4a770352008-10-01 17:18:35 -07004089
4090 gfpreg = er32flash(ICH_FLASH_GFPREG);
4091
4092 /* Write-protect GbE Sector of NVM */
4093 pr0.regval = er32flash(ICH_FLASH_PR0);
4094 pr0.range.base = gfpreg & FLASH_GFPREG_BASE_MASK;
4095 pr0.range.limit = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK);
4096 pr0.range.wpe = true;
4097 ew32flash(ICH_FLASH_PR0, pr0.regval);
4098
Bruce Allane921eb12012-11-28 09:28:37 +00004099 /* Lock down a subset of GbE Flash Control Registers, e.g.
Bruce Allan4a770352008-10-01 17:18:35 -07004100 * PR0 to prevent the write-protection from being lifted.
4101 * Once FLOCKDN is set, the registers protected by it cannot
4102 * be written until FLOCKDN is cleared by a hardware reset.
4103 */
4104 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
4105 hsfsts.hsf_status.flockdn = true;
4106 ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval);
4107
Bruce Allan94d81862009-11-20 23:25:26 +00004108 nvm->ops.release(hw);
Bruce Allan4a770352008-10-01 17:18:35 -07004109}
4110
4111/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004112 * e1000_write_flash_data_ich8lan - Writes bytes to the NVM
4113 * @hw: pointer to the HW structure
4114 * @offset: The offset (in bytes) of the byte/word to read.
4115 * @size: Size of data to read, 1=byte 2=word
4116 * @data: The byte(s) to write to the NVM.
4117 *
4118 * Writes one/two bytes to the NVM using the flash access registers.
4119 **/
4120static s32 e1000_write_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
4121 u8 size, u16 data)
4122{
4123 union ich8_hws_flash_status hsfsts;
4124 union ich8_hws_flash_ctrl hsflctl;
4125 u32 flash_linear_addr;
4126 u32 flash_data = 0;
4127 s32 ret_val;
4128 u8 count = 0;
4129
David Ertman79849eb2015-02-10 09:10:43 +00004130 if (hw->mac.type == e1000_pch_spt) {
4131 if (size != 4 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
4132 return -E1000_ERR_NVM;
4133 } else {
4134 if (size < 1 || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
4135 return -E1000_ERR_NVM;
4136 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004137
Bruce Allanf0ff4392013-02-20 04:05:39 +00004138 flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
4139 hw->nvm.flash_base_addr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004140
4141 do {
4142 udelay(1);
4143 /* Steps */
4144 ret_val = e1000_flash_cycle_init_ich8lan(hw);
4145 if (ret_val)
4146 break;
David Ertman79849eb2015-02-10 09:10:43 +00004147 /* In SPT, This register is in Lan memory space, not
4148 * flash. Therefore, only 32 bit access is supported
4149 */
4150 if (hw->mac.type == e1000_pch_spt)
4151 hsflctl.regval = er32flash(ICH_FLASH_HSFSTS) >> 16;
4152 else
4153 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004154
Auke Kokbc7f75f2007-09-17 12:30:59 -07004155 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
Bruce Allan362e20c2013-02-20 04:05:45 +00004156 hsflctl.hsf_ctrl.fldbcount = size - 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004157 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE;
David Ertman79849eb2015-02-10 09:10:43 +00004158 /* In SPT, This register is in Lan memory space,
4159 * not flash. Therefore, only 32 bit access is
4160 * supported
4161 */
4162 if (hw->mac.type == e1000_pch_spt)
4163 ew32flash(ICH_FLASH_HSFSTS, hsflctl.regval << 16);
4164 else
4165 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004166
4167 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
4168
4169 if (size == 1)
4170 flash_data = (u32)data & 0x00FF;
4171 else
4172 flash_data = (u32)data;
4173
4174 ew32flash(ICH_FLASH_FDATA0, flash_data);
4175
Bruce Allane921eb12012-11-28 09:28:37 +00004176 /* check if FCERR is set to 1 , if set to 1, clear it
Bruce Allanad680762008-03-28 09:15:03 -07004177 * and try the whole sequence a few more times else done
4178 */
Bruce Allan17e813e2013-02-20 04:06:01 +00004179 ret_val =
4180 e1000_flash_cycle_ich8lan(hw,
4181 ICH_FLASH_WRITE_COMMAND_TIMEOUT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004182 if (!ret_val)
4183 break;
4184
Bruce Allane921eb12012-11-28 09:28:37 +00004185 /* If we're here, then things are most likely
Auke Kokbc7f75f2007-09-17 12:30:59 -07004186 * completely hosed, but if the error condition
4187 * is detected, it won't hurt to give it another
4188 * try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
4189 */
4190 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00004191 if (hsfsts.hsf_status.flcerr)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004192 /* Repeat for some time before giving up. */
4193 continue;
Bruce Allan04499ec2012-04-13 00:08:31 +00004194 if (!hsfsts.hsf_status.flcdone) {
Bruce Allan434f1392011-12-16 00:46:54 +00004195 e_dbg("Timeout error - flash cycle did not complete.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004196 break;
4197 }
4198 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
4199
4200 return ret_val;
4201}
4202
4203/**
David Ertman79849eb2015-02-10 09:10:43 +00004204* e1000_write_flash_data32_ich8lan - Writes 4 bytes to the NVM
4205* @hw: pointer to the HW structure
4206* @offset: The offset (in bytes) of the dwords to read.
4207* @data: The 4 bytes to write to the NVM.
4208*
4209* Writes one/two/four bytes to the NVM using the flash access registers.
4210**/
4211static s32 e1000_write_flash_data32_ich8lan(struct e1000_hw *hw, u32 offset,
4212 u32 data)
4213{
4214 union ich8_hws_flash_status hsfsts;
4215 union ich8_hws_flash_ctrl hsflctl;
4216 u32 flash_linear_addr;
4217 s32 ret_val;
4218 u8 count = 0;
4219
4220 if (hw->mac.type == e1000_pch_spt) {
4221 if (offset > ICH_FLASH_LINEAR_ADDR_MASK)
4222 return -E1000_ERR_NVM;
4223 }
4224 flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
4225 hw->nvm.flash_base_addr);
4226 do {
4227 udelay(1);
4228 /* Steps */
4229 ret_val = e1000_flash_cycle_init_ich8lan(hw);
4230 if (ret_val)
4231 break;
4232
4233 /* In SPT, This register is in Lan memory space, not
4234 * flash. Therefore, only 32 bit access is supported
4235 */
4236 if (hw->mac.type == e1000_pch_spt)
4237 hsflctl.regval = er32flash(ICH_FLASH_HSFSTS)
4238 >> 16;
4239 else
4240 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
4241
4242 hsflctl.hsf_ctrl.fldbcount = sizeof(u32) - 1;
4243 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE;
4244
4245 /* In SPT, This register is in Lan memory space,
4246 * not flash. Therefore, only 32 bit access is
4247 * supported
4248 */
4249 if (hw->mac.type == e1000_pch_spt)
4250 ew32flash(ICH_FLASH_HSFSTS, hsflctl.regval << 16);
4251 else
4252 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
4253
4254 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
4255
4256 ew32flash(ICH_FLASH_FDATA0, data);
4257
4258 /* check if FCERR is set to 1 , if set to 1, clear it
4259 * and try the whole sequence a few more times else done
4260 */
4261 ret_val =
4262 e1000_flash_cycle_ich8lan(hw,
4263 ICH_FLASH_WRITE_COMMAND_TIMEOUT);
4264
4265 if (!ret_val)
4266 break;
4267
4268 /* If we're here, then things are most likely
4269 * completely hosed, but if the error condition
4270 * is detected, it won't hurt to give it another
4271 * try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
4272 */
4273 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
4274
4275 if (hsfsts.hsf_status.flcerr)
4276 /* Repeat for some time before giving up. */
4277 continue;
4278 if (!hsfsts.hsf_status.flcdone) {
4279 e_dbg("Timeout error - flash cycle did not complete.\n");
4280 break;
4281 }
4282 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
4283
4284 return ret_val;
4285}
4286
4287/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004288 * e1000_write_flash_byte_ich8lan - Write a single byte to NVM
4289 * @hw: pointer to the HW structure
4290 * @offset: The index of the byte to read.
4291 * @data: The byte to write to the NVM.
4292 *
4293 * Writes a single byte to the NVM using the flash access registers.
4294 **/
4295static s32 e1000_write_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
4296 u8 data)
4297{
4298 u16 word = (u16)data;
4299
4300 return e1000_write_flash_data_ich8lan(hw, offset, 1, word);
4301}
4302
4303/**
David Ertman79849eb2015-02-10 09:10:43 +00004304* e1000_retry_write_flash_dword_ich8lan - Writes a dword to NVM
4305* @hw: pointer to the HW structure
4306* @offset: The offset of the word to write.
4307* @dword: The dword to write to the NVM.
4308*
4309* Writes a single dword to the NVM using the flash access registers.
4310* Goes through a retry algorithm before giving up.
4311**/
4312static s32 e1000_retry_write_flash_dword_ich8lan(struct e1000_hw *hw,
4313 u32 offset, u32 dword)
4314{
4315 s32 ret_val;
4316 u16 program_retries;
4317
4318 /* Must convert word offset into bytes. */
4319 offset <<= 1;
4320 ret_val = e1000_write_flash_data32_ich8lan(hw, offset, dword);
4321
4322 if (!ret_val)
4323 return ret_val;
4324 for (program_retries = 0; program_retries < 100; program_retries++) {
4325 e_dbg("Retrying Byte %8.8X at offset %u\n", dword, offset);
4326 usleep_range(100, 200);
4327 ret_val = e1000_write_flash_data32_ich8lan(hw, offset, dword);
4328 if (!ret_val)
4329 break;
4330 }
4331 if (program_retries == 100)
4332 return -E1000_ERR_NVM;
4333
4334 return 0;
4335}
4336
4337/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004338 * e1000_retry_write_flash_byte_ich8lan - Writes a single byte to NVM
4339 * @hw: pointer to the HW structure
4340 * @offset: The offset of the byte to write.
4341 * @byte: The byte to write to the NVM.
4342 *
4343 * Writes a single byte to the NVM using the flash access registers.
4344 * Goes through a retry algorithm before giving up.
4345 **/
4346static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
4347 u32 offset, u8 byte)
4348{
4349 s32 ret_val;
4350 u16 program_retries;
4351
4352 ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
4353 if (!ret_val)
4354 return ret_val;
4355
4356 for (program_retries = 0; program_retries < 100; program_retries++) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004357 e_dbg("Retrying Byte %2.2X at offset %u\n", byte, offset);
Bruce Allance43a212013-02-20 04:06:32 +00004358 usleep_range(100, 200);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004359 ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
4360 if (!ret_val)
4361 break;
4362 }
4363 if (program_retries == 100)
4364 return -E1000_ERR_NVM;
4365
4366 return 0;
4367}
4368
4369/**
4370 * e1000_erase_flash_bank_ich8lan - Erase a bank (4k) from NVM
4371 * @hw: pointer to the HW structure
4372 * @bank: 0 for first bank, 1 for second bank, etc.
4373 *
4374 * Erases the bank specified. Each bank is a 4k block. Banks are 0 based.
4375 * bank N is 4096 * N + flash_reg_addr.
4376 **/
4377static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank)
4378{
4379 struct e1000_nvm_info *nvm = &hw->nvm;
4380 union ich8_hws_flash_status hsfsts;
4381 union ich8_hws_flash_ctrl hsflctl;
4382 u32 flash_linear_addr;
4383 /* bank size is in 16bit words - adjust to bytes */
4384 u32 flash_bank_size = nvm->flash_bank_size * 2;
4385 s32 ret_val;
4386 s32 count = 0;
Bruce Allana708dd82009-11-20 23:28:37 +00004387 s32 j, iteration, sector_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004388
4389 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
4390
Bruce Allane921eb12012-11-28 09:28:37 +00004391 /* Determine HW Sector size: Read BERASE bits of hw flash status
Bruce Allanad680762008-03-28 09:15:03 -07004392 * register
4393 * 00: The Hw sector is 256 bytes, hence we need to erase 16
Auke Kokbc7f75f2007-09-17 12:30:59 -07004394 * consecutive sectors. The start index for the nth Hw sector
4395 * can be calculated as = bank * 4096 + n * 256
4396 * 01: The Hw sector is 4K bytes, hence we need to erase 1 sector.
4397 * The start index for the nth Hw sector can be calculated
4398 * as = bank * 4096
4399 * 10: The Hw sector is 8K bytes, nth sector = bank * 8192
4400 * (ich9 only, otherwise error condition)
4401 * 11: The Hw sector is 64K bytes, nth sector = bank * 65536
4402 */
4403 switch (hsfsts.hsf_status.berasesz) {
4404 case 0:
4405 /* Hw sector size 256 */
4406 sector_size = ICH_FLASH_SEG_SIZE_256;
4407 iteration = flash_bank_size / ICH_FLASH_SEG_SIZE_256;
4408 break;
4409 case 1:
4410 sector_size = ICH_FLASH_SEG_SIZE_4K;
Bruce Allan28c91952009-07-01 13:28:32 +00004411 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004412 break;
4413 case 2:
Bruce Allan148675a2009-08-07 07:41:56 +00004414 sector_size = ICH_FLASH_SEG_SIZE_8K;
4415 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004416 break;
4417 case 3:
4418 sector_size = ICH_FLASH_SEG_SIZE_64K;
Bruce Allan28c91952009-07-01 13:28:32 +00004419 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004420 break;
4421 default:
4422 return -E1000_ERR_NVM;
4423 }
4424
4425 /* Start with the base address, then add the sector offset. */
4426 flash_linear_addr = hw->nvm.flash_base_addr;
Bruce Allan148675a2009-08-07 07:41:56 +00004427 flash_linear_addr += (bank) ? flash_bank_size : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004428
Bruce Allan53aa82d2013-02-20 04:06:06 +00004429 for (j = 0; j < iteration; j++) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07004430 do {
Bruce Allan17e813e2013-02-20 04:06:01 +00004431 u32 timeout = ICH_FLASH_ERASE_COMMAND_TIMEOUT;
4432
Auke Kokbc7f75f2007-09-17 12:30:59 -07004433 /* Steps */
4434 ret_val = e1000_flash_cycle_init_ich8lan(hw);
4435 if (ret_val)
4436 return ret_val;
4437
Bruce Allane921eb12012-11-28 09:28:37 +00004438 /* Write a value 11 (block Erase) in Flash
Bruce Allanad680762008-03-28 09:15:03 -07004439 * Cycle field in hw flash control
4440 */
David Ertman79849eb2015-02-10 09:10:43 +00004441 if (hw->mac.type == e1000_pch_spt)
4442 hsflctl.regval =
4443 er32flash(ICH_FLASH_HSFSTS) >> 16;
4444 else
4445 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
4446
Auke Kokbc7f75f2007-09-17 12:30:59 -07004447 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_ERASE;
David Ertman79849eb2015-02-10 09:10:43 +00004448 if (hw->mac.type == e1000_pch_spt)
4449 ew32flash(ICH_FLASH_HSFSTS,
4450 hsflctl.regval << 16);
4451 else
4452 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004453
Bruce Allane921eb12012-11-28 09:28:37 +00004454 /* Write the last 24 bits of an index within the
Auke Kokbc7f75f2007-09-17 12:30:59 -07004455 * block into Flash Linear address field in Flash
4456 * Address.
4457 */
4458 flash_linear_addr += (j * sector_size);
4459 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
4460
Bruce Allan17e813e2013-02-20 04:06:01 +00004461 ret_val = e1000_flash_cycle_ich8lan(hw, timeout);
Bruce Allan9e2d7652012-01-31 06:37:27 +00004462 if (!ret_val)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004463 break;
4464
Bruce Allane921eb12012-11-28 09:28:37 +00004465 /* Check if FCERR is set to 1. If 1,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004466 * clear it and try the whole sequence
Bruce Allanad680762008-03-28 09:15:03 -07004467 * a few more times else Done
4468 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004469 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00004470 if (hsfsts.hsf_status.flcerr)
Bruce Allanad680762008-03-28 09:15:03 -07004471 /* repeat for some time before giving up */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004472 continue;
Bruce Allan04499ec2012-04-13 00:08:31 +00004473 else if (!hsfsts.hsf_status.flcdone)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004474 return ret_val;
4475 } while (++count < ICH_FLASH_CYCLE_REPEAT_COUNT);
4476 }
4477
4478 return 0;
4479}
4480
4481/**
4482 * e1000_valid_led_default_ich8lan - Set the default LED settings
4483 * @hw: pointer to the HW structure
4484 * @data: Pointer to the LED settings
4485 *
4486 * Reads the LED default settings from the NVM to data. If the NVM LED
4487 * settings is all 0's or F's, set the LED default to a valid LED default
4488 * setting.
4489 **/
4490static s32 e1000_valid_led_default_ich8lan(struct e1000_hw *hw, u16 *data)
4491{
4492 s32 ret_val;
4493
4494 ret_val = e1000_read_nvm(hw, NVM_ID_LED_SETTINGS, 1, data);
4495 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004496 e_dbg("NVM Read Error\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004497 return ret_val;
4498 }
4499
Bruce Allane5fe2542013-02-20 04:06:27 +00004500 if (*data == ID_LED_RESERVED_0000 || *data == ID_LED_RESERVED_FFFF)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004501 *data = ID_LED_DEFAULT_ICH8LAN;
4502
4503 return 0;
4504}
4505
4506/**
Bruce Allana4f58f52009-06-02 11:29:18 +00004507 * e1000_id_led_init_pchlan - store LED configurations
4508 * @hw: pointer to the HW structure
4509 *
4510 * PCH does not control LEDs via the LEDCTL register, rather it uses
4511 * the PHY LED configuration register.
4512 *
4513 * PCH also does not have an "always on" or "always off" mode which
4514 * complicates the ID feature. Instead of using the "on" mode to indicate
Bruce Alland1964eb2012-02-22 09:02:21 +00004515 * in ledctl_mode2 the LEDs to use for ID (see e1000e_id_led_init_generic()),
Bruce Allana4f58f52009-06-02 11:29:18 +00004516 * use "link_up" mode. The LEDs will still ID on request if there is no
4517 * link based on logic in e1000_led_[on|off]_pchlan().
4518 **/
4519static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw)
4520{
4521 struct e1000_mac_info *mac = &hw->mac;
4522 s32 ret_val;
4523 const u32 ledctl_on = E1000_LEDCTL_MODE_LINK_UP;
4524 const u32 ledctl_off = E1000_LEDCTL_MODE_LINK_UP | E1000_PHY_LED0_IVRT;
4525 u16 data, i, temp, shift;
4526
4527 /* Get default ID LED modes */
4528 ret_val = hw->nvm.ops.valid_led_default(hw, &data);
4529 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00004530 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00004531
4532 mac->ledctl_default = er32(LEDCTL);
4533 mac->ledctl_mode1 = mac->ledctl_default;
4534 mac->ledctl_mode2 = mac->ledctl_default;
4535
4536 for (i = 0; i < 4; i++) {
4537 temp = (data >> (i << 2)) & E1000_LEDCTL_LED0_MODE_MASK;
4538 shift = (i * 5);
4539 switch (temp) {
4540 case ID_LED_ON1_DEF2:
4541 case ID_LED_ON1_ON2:
4542 case ID_LED_ON1_OFF2:
4543 mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
4544 mac->ledctl_mode1 |= (ledctl_on << shift);
4545 break;
4546 case ID_LED_OFF1_DEF2:
4547 case ID_LED_OFF1_ON2:
4548 case ID_LED_OFF1_OFF2:
4549 mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
4550 mac->ledctl_mode1 |= (ledctl_off << shift);
4551 break;
4552 default:
4553 /* Do nothing */
4554 break;
4555 }
4556 switch (temp) {
4557 case ID_LED_DEF1_ON2:
4558 case ID_LED_ON1_ON2:
4559 case ID_LED_OFF1_ON2:
4560 mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
4561 mac->ledctl_mode2 |= (ledctl_on << shift);
4562 break;
4563 case ID_LED_DEF1_OFF2:
4564 case ID_LED_ON1_OFF2:
4565 case ID_LED_OFF1_OFF2:
4566 mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
4567 mac->ledctl_mode2 |= (ledctl_off << shift);
4568 break;
4569 default:
4570 /* Do nothing */
4571 break;
4572 }
4573 }
4574
Bruce Allan5015e532012-02-08 02:55:56 +00004575 return 0;
Bruce Allana4f58f52009-06-02 11:29:18 +00004576}
4577
4578/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004579 * e1000_get_bus_info_ich8lan - Get/Set the bus type and width
4580 * @hw: pointer to the HW structure
4581 *
4582 * ICH8 use the PCI Express bus, but does not contain a PCI Express Capability
4583 * register, so the the bus width is hard coded.
4584 **/
4585static s32 e1000_get_bus_info_ich8lan(struct e1000_hw *hw)
4586{
4587 struct e1000_bus_info *bus = &hw->bus;
4588 s32 ret_val;
4589
4590 ret_val = e1000e_get_bus_info_pcie(hw);
4591
Bruce Allane921eb12012-11-28 09:28:37 +00004592 /* ICH devices are "PCI Express"-ish. They have
Auke Kokbc7f75f2007-09-17 12:30:59 -07004593 * a configuration space, but do not contain
4594 * PCI Express Capability registers, so bus width
4595 * must be hardcoded.
4596 */
4597 if (bus->width == e1000_bus_width_unknown)
4598 bus->width = e1000_bus_width_pcie_x1;
4599
4600 return ret_val;
4601}
4602
4603/**
4604 * e1000_reset_hw_ich8lan - Reset the hardware
4605 * @hw: pointer to the HW structure
4606 *
4607 * Does a full reset of the hardware which includes a reset of the PHY and
4608 * MAC.
4609 **/
4610static s32 e1000_reset_hw_ich8lan(struct e1000_hw *hw)
4611{
Bruce Allan1d5846b2009-10-29 13:46:05 +00004612 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan62bc8132012-03-20 03:47:57 +00004613 u16 kum_cfg;
4614 u32 ctrl, reg;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004615 s32 ret_val;
4616
Bruce Allane921eb12012-11-28 09:28:37 +00004617 /* Prevent the PCI-E bus from sticking if there is no TLP connection
Auke Kokbc7f75f2007-09-17 12:30:59 -07004618 * on the last TLP read/write transaction when MAC is reset.
4619 */
4620 ret_val = e1000e_disable_pcie_master(hw);
Bruce Allane98cac42010-05-10 15:02:32 +00004621 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004622 e_dbg("PCI-E Master disable polling has failed.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004623
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004624 e_dbg("Masking off all interrupts\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004625 ew32(IMC, 0xffffffff);
4626
Bruce Allane921eb12012-11-28 09:28:37 +00004627 /* Disable the Transmit and Receive units. Then delay to allow
Auke Kokbc7f75f2007-09-17 12:30:59 -07004628 * any pending transactions to complete before we hit the MAC
4629 * with the global reset.
4630 */
4631 ew32(RCTL, 0);
4632 ew32(TCTL, E1000_TCTL_PSP);
4633 e1e_flush();
4634
Bruce Allan1bba4382011-03-19 00:27:20 +00004635 usleep_range(10000, 20000);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004636
4637 /* Workaround for ICH8 bit corruption issue in FIFO memory */
4638 if (hw->mac.type == e1000_ich8lan) {
4639 /* Set Tx and Rx buffer allocation to 8k apiece. */
4640 ew32(PBA, E1000_PBA_8K);
4641 /* Set Packet Buffer Size to 16k. */
4642 ew32(PBS, E1000_PBS_16K);
4643 }
4644
Bruce Allan1d5846b2009-10-29 13:46:05 +00004645 if (hw->mac.type == e1000_pchlan) {
Bruce Allan62bc8132012-03-20 03:47:57 +00004646 /* Save the NVM K1 bit setting */
4647 ret_val = e1000_read_nvm(hw, E1000_NVM_K1_CONFIG, 1, &kum_cfg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00004648 if (ret_val)
4649 return ret_val;
4650
Bruce Allan62bc8132012-03-20 03:47:57 +00004651 if (kum_cfg & E1000_NVM_K1_ENABLE)
Bruce Allan1d5846b2009-10-29 13:46:05 +00004652 dev_spec->nvm_k1_enabled = true;
4653 else
4654 dev_spec->nvm_k1_enabled = false;
4655 }
4656
Auke Kokbc7f75f2007-09-17 12:30:59 -07004657 ctrl = er32(CTRL);
4658
Bruce Allan44abd5c2012-02-22 09:02:37 +00004659 if (!hw->phy.ops.check_reset_block(hw)) {
Bruce Allane921eb12012-11-28 09:28:37 +00004660 /* Full-chip reset requires MAC and PHY reset at the same
Auke Kokbc7f75f2007-09-17 12:30:59 -07004661 * time to make sure the interface between MAC and the
4662 * external PHY is reset.
4663 */
4664 ctrl |= E1000_CTRL_PHY_RST;
Bruce Allan605c82b2010-09-22 17:17:01 +00004665
Bruce Allane921eb12012-11-28 09:28:37 +00004666 /* Gate automatic PHY configuration by hardware on
Bruce Allan605c82b2010-09-22 17:17:01 +00004667 * non-managed 82579
4668 */
4669 if ((hw->mac.type == e1000_pch2lan) &&
4670 !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
4671 e1000_gate_hw_phy_config_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004672 }
4673 ret_val = e1000_acquire_swflag_ich8lan(hw);
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004674 e_dbg("Issuing a global reset to ich8lan\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004675 ew32(CTRL, (ctrl | E1000_CTRL_RST));
Jesse Brandeburg945a5152011-07-20 00:56:21 +00004676 /* cannot issue a flush here because it hangs the hardware */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004677 msleep(20);
4678
Bruce Allan62bc8132012-03-20 03:47:57 +00004679 /* Set Phy Config Counter to 50msec */
4680 if (hw->mac.type == e1000_pch2lan) {
4681 reg = er32(FEXTNVM3);
4682 reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK;
4683 reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC;
4684 ew32(FEXTNVM3, reg);
4685 }
4686
Bruce Allanfc0c7762009-07-01 13:27:55 +00004687 if (!ret_val)
Bruce Allana90b4122011-10-07 03:50:38 +00004688 clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
Jesse Brandeburg37f40232008-10-02 16:33:20 -07004689
Bruce Allane98cac42010-05-10 15:02:32 +00004690 if (ctrl & E1000_CTRL_PHY_RST) {
Bruce Allanfc0c7762009-07-01 13:27:55 +00004691 ret_val = hw->phy.ops.get_cfg_done(hw);
Bruce Allane98cac42010-05-10 15:02:32 +00004692 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00004693 return ret_val;
Bruce Allanfc0c7762009-07-01 13:27:55 +00004694
Bruce Allane98cac42010-05-10 15:02:32 +00004695 ret_val = e1000_post_phy_reset_ich8lan(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00004696 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00004697 return ret_val;
Bruce Allanf523d212009-10-29 13:45:45 +00004698 }
Bruce Allane98cac42010-05-10 15:02:32 +00004699
Bruce Allane921eb12012-11-28 09:28:37 +00004700 /* For PCH, this write will make sure that any noise
Bruce Allan7d3cabb2009-07-01 13:29:08 +00004701 * will be detected as a CRC error and be dropped rather than show up
4702 * as a bad packet to the DMA engine.
4703 */
4704 if (hw->mac.type == e1000_pchlan)
4705 ew32(CRC_OFFSET, 0x65656565);
4706
Auke Kokbc7f75f2007-09-17 12:30:59 -07004707 ew32(IMC, 0xffffffff);
Bruce Allandd93f952011-01-06 14:29:48 +00004708 er32(ICR);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004709
Bruce Allan62bc8132012-03-20 03:47:57 +00004710 reg = er32(KABGTXD);
4711 reg |= E1000_KABGTXD_BGSQLBIAS;
4712 ew32(KABGTXD, reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004713
Bruce Allan5015e532012-02-08 02:55:56 +00004714 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004715}
4716
4717/**
4718 * e1000_init_hw_ich8lan - Initialize the hardware
4719 * @hw: pointer to the HW structure
4720 *
4721 * Prepares the hardware for transmit and receive by doing the following:
4722 * - initialize hardware bits
4723 * - initialize LED identification
4724 * - setup receive address registers
4725 * - setup flow control
Auke Kok489815c2008-02-21 15:11:07 -08004726 * - setup transmit descriptors
Auke Kokbc7f75f2007-09-17 12:30:59 -07004727 * - clear statistics
4728 **/
4729static s32 e1000_init_hw_ich8lan(struct e1000_hw *hw)
4730{
4731 struct e1000_mac_info *mac = &hw->mac;
4732 u32 ctrl_ext, txdctl, snoop;
4733 s32 ret_val;
4734 u16 i;
4735
4736 e1000_initialize_hw_bits_ich8lan(hw);
4737
4738 /* Initialize identification LED */
Bruce Allana4f58f52009-06-02 11:29:18 +00004739 ret_val = mac->ops.id_led_init(hw);
Bruce Allan33550ce2013-02-20 04:06:16 +00004740 /* An error is not fatal and we should not stop init due to this */
Bruce Allande39b752009-11-20 23:27:59 +00004741 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004742 e_dbg("Error initializing identification LED\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004743
4744 /* Setup the receive address. */
4745 e1000e_init_rx_addrs(hw, mac->rar_entry_count);
4746
4747 /* Zero out the Multicast HASH table */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004748 e_dbg("Zeroing the MTA\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004749 for (i = 0; i < mac->mta_reg_count; i++)
4750 E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0);
4751
Bruce Allane921eb12012-11-28 09:28:37 +00004752 /* The 82578 Rx buffer will stall if wakeup is enabled in host and
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00004753 * the ME. Disable wakeup by clearing the host wakeup bit.
Bruce Allanfc0c7762009-07-01 13:27:55 +00004754 * Reset the phy after disabling host wakeup to reset the Rx buffer.
4755 */
4756 if (hw->phy.type == e1000_phy_82578) {
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00004757 e1e_rphy(hw, BM_PORT_GEN_CFG, &i);
4758 i &= ~BM_WUC_HOST_WU_BIT;
4759 e1e_wphy(hw, BM_PORT_GEN_CFG, i);
Bruce Allanfc0c7762009-07-01 13:27:55 +00004760 ret_val = e1000_phy_hw_reset_ich8lan(hw);
4761 if (ret_val)
4762 return ret_val;
4763 }
4764
Auke Kokbc7f75f2007-09-17 12:30:59 -07004765 /* Setup link and flow control */
Bruce Allan1a46b402012-02-22 09:02:26 +00004766 ret_val = mac->ops.setup_link(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004767
4768 /* Set the transmit descriptor write-back policy for both queues */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004769 txdctl = er32(TXDCTL(0));
Bruce Allanf0ff4392013-02-20 04:05:39 +00004770 txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) |
4771 E1000_TXDCTL_FULL_TX_DESC_WB);
4772 txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) |
4773 E1000_TXDCTL_MAX_TX_DESC_PREFETCH);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004774 ew32(TXDCTL(0), txdctl);
4775 txdctl = er32(TXDCTL(1));
Bruce Allanf0ff4392013-02-20 04:05:39 +00004776 txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) |
4777 E1000_TXDCTL_FULL_TX_DESC_WB);
4778 txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) |
4779 E1000_TXDCTL_MAX_TX_DESC_PREFETCH);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004780 ew32(TXDCTL(1), txdctl);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004781
Bruce Allane921eb12012-11-28 09:28:37 +00004782 /* ICH8 has opposite polarity of no_snoop bits.
Bruce Allanad680762008-03-28 09:15:03 -07004783 * By default, we should use snoop behavior.
4784 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004785 if (mac->type == e1000_ich8lan)
4786 snoop = PCIE_ICH8_SNOOP_ALL;
4787 else
Bruce Allan53aa82d2013-02-20 04:06:06 +00004788 snoop = (u32)~(PCIE_NO_SNOOP_ALL);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004789 e1000e_set_pcie_no_snoop(hw, snoop);
4790
4791 ctrl_ext = er32(CTRL_EXT);
4792 ctrl_ext |= E1000_CTRL_EXT_RO_DIS;
4793 ew32(CTRL_EXT, ctrl_ext);
4794
Bruce Allane921eb12012-11-28 09:28:37 +00004795 /* Clear all of the statistics registers (clear on read). It is
Auke Kokbc7f75f2007-09-17 12:30:59 -07004796 * important that we do this after we have tried to establish link
4797 * because the symbol error count will increment wildly if there
4798 * is no link.
4799 */
4800 e1000_clear_hw_cntrs_ich8lan(hw);
4801
Bruce Allane561a702012-02-08 02:55:46 +00004802 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004803}
Bruce Allanfc830b72013-02-20 04:06:11 +00004804
Auke Kokbc7f75f2007-09-17 12:30:59 -07004805/**
4806 * e1000_initialize_hw_bits_ich8lan - Initialize required hardware bits
4807 * @hw: pointer to the HW structure
4808 *
4809 * Sets/Clears required hardware bits necessary for correctly setting up the
4810 * hardware for transmit and receive.
4811 **/
4812static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw)
4813{
4814 u32 reg;
4815
4816 /* Extended Device Control */
4817 reg = er32(CTRL_EXT);
4818 reg |= (1 << 22);
Bruce Allana4f58f52009-06-02 11:29:18 +00004819 /* Enable PHY low-power state when MAC is at D3 w/o WoL */
4820 if (hw->mac.type >= e1000_pchlan)
4821 reg |= E1000_CTRL_EXT_PHYPDEN;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004822 ew32(CTRL_EXT, reg);
4823
4824 /* Transmit Descriptor Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004825 reg = er32(TXDCTL(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07004826 reg |= (1 << 22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004827 ew32(TXDCTL(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004828
4829 /* Transmit Descriptor Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004830 reg = er32(TXDCTL(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07004831 reg |= (1 << 22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004832 ew32(TXDCTL(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004833
4834 /* Transmit Arbitration Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004835 reg = er32(TARC(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07004836 if (hw->mac.type == e1000_ich8lan)
4837 reg |= (1 << 28) | (1 << 29);
4838 reg |= (1 << 23) | (1 << 24) | (1 << 26) | (1 << 27);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004839 ew32(TARC(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004840
4841 /* Transmit Arbitration Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004842 reg = er32(TARC(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07004843 if (er32(TCTL) & E1000_TCTL_MULR)
4844 reg &= ~(1 << 28);
4845 else
4846 reg |= (1 << 28);
4847 reg |= (1 << 24) | (1 << 26) | (1 << 30);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004848 ew32(TARC(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004849
4850 /* Device Status */
4851 if (hw->mac.type == e1000_ich8lan) {
4852 reg = er32(STATUS);
4853 reg &= ~(1 << 31);
4854 ew32(STATUS, reg);
4855 }
Jesse Brandeburga80483d2010-03-05 02:21:44 +00004856
Bruce Allane921eb12012-11-28 09:28:37 +00004857 /* work-around descriptor data corruption issue during nfs v2 udp
Jesse Brandeburga80483d2010-03-05 02:21:44 +00004858 * traffic, just disable the nfs filtering capability
4859 */
4860 reg = er32(RFCTL);
4861 reg |= (E1000_RFCTL_NFSW_DIS | E1000_RFCTL_NFSR_DIS);
Matthew Vickf6bd5572012-04-25 08:01:05 +00004862
Bruce Allane921eb12012-11-28 09:28:37 +00004863 /* Disable IPv6 extension header parsing because some malformed
Matthew Vickf6bd5572012-04-25 08:01:05 +00004864 * IPv6 headers can hang the Rx.
4865 */
4866 if (hw->mac.type == e1000_ich8lan)
4867 reg |= (E1000_RFCTL_IPV6_EX_DIS | E1000_RFCTL_NEW_IPV6_EXT_DIS);
Jesse Brandeburga80483d2010-03-05 02:21:44 +00004868 ew32(RFCTL, reg);
Bruce Allan94fb8482013-01-23 09:00:03 +00004869
4870 /* Enable ECC on Lynxpoint */
David Ertman79849eb2015-02-10 09:10:43 +00004871 if ((hw->mac.type == e1000_pch_lpt) ||
4872 (hw->mac.type == e1000_pch_spt)) {
Bruce Allan94fb8482013-01-23 09:00:03 +00004873 reg = er32(PBECCSTS);
4874 reg |= E1000_PBECCSTS_ECC_ENABLE;
4875 ew32(PBECCSTS, reg);
4876
4877 reg = er32(CTRL);
4878 reg |= E1000_CTRL_MEHE;
4879 ew32(CTRL, reg);
4880 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004881}
4882
4883/**
4884 * e1000_setup_link_ich8lan - Setup flow control and link settings
4885 * @hw: pointer to the HW structure
4886 *
4887 * Determines which flow control settings to use, then configures flow
4888 * control. Calls the appropriate media-specific link configuration
4889 * function. Assuming the adapter has a valid link partner, a valid link
4890 * should be established. Assumes the hardware has previously been reset
4891 * and the transmitter and receiver are not enabled.
4892 **/
4893static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw)
4894{
Auke Kokbc7f75f2007-09-17 12:30:59 -07004895 s32 ret_val;
4896
Bruce Allan44abd5c2012-02-22 09:02:37 +00004897 if (hw->phy.ops.check_reset_block(hw))
Auke Kokbc7f75f2007-09-17 12:30:59 -07004898 return 0;
4899
Bruce Allane921eb12012-11-28 09:28:37 +00004900 /* ICH parts do not have a word in the NVM to determine
Auke Kokbc7f75f2007-09-17 12:30:59 -07004901 * the default flow control setting, so we explicitly
4902 * set it to full.
4903 */
Bruce Allan37289d92009-06-02 11:29:37 +00004904 if (hw->fc.requested_mode == e1000_fc_default) {
4905 /* Workaround h/w hang when Tx flow control enabled */
4906 if (hw->mac.type == e1000_pchlan)
4907 hw->fc.requested_mode = e1000_fc_rx_pause;
4908 else
4909 hw->fc.requested_mode = e1000_fc_full;
4910 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004911
Bruce Allane921eb12012-11-28 09:28:37 +00004912 /* Save off the requested flow control mode for use later. Depending
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08004913 * on the link partner's capabilities, we may or may not use this mode.
4914 */
4915 hw->fc.current_mode = hw->fc.requested_mode;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004916
Bruce Allan17e813e2013-02-20 04:06:01 +00004917 e_dbg("After fix-ups FlowControl is now = %x\n", hw->fc.current_mode);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004918
4919 /* Continue to configure the copper link. */
Bruce Allan944ce012012-02-22 09:02:42 +00004920 ret_val = hw->mac.ops.setup_physical_interface(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004921 if (ret_val)
4922 return ret_val;
4923
Jeff Kirsher318a94d2008-03-28 09:15:16 -07004924 ew32(FCTTV, hw->fc.pause_time);
Bruce Allana4f58f52009-06-02 11:29:18 +00004925 if ((hw->phy.type == e1000_phy_82578) ||
Bruce Alland3738bb2010-06-16 13:27:28 +00004926 (hw->phy.type == e1000_phy_82579) ||
Bruce Allan2fbe4522012-04-19 03:21:47 +00004927 (hw->phy.type == e1000_phy_i217) ||
Bruce Allana4f58f52009-06-02 11:29:18 +00004928 (hw->phy.type == e1000_phy_82577)) {
Bruce Allana3055952010-05-10 15:02:12 +00004929 ew32(FCRTV_PCH, hw->fc.refresh_time);
4930
Bruce Allan482fed82011-01-06 14:29:49 +00004931 ret_val = e1e_wphy(hw, PHY_REG(BM_PORT_CTRL_PAGE, 27),
4932 hw->fc.pause_time);
Bruce Allana4f58f52009-06-02 11:29:18 +00004933 if (ret_val)
4934 return ret_val;
4935 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004936
4937 return e1000e_set_fc_watermarks(hw);
4938}
4939
4940/**
4941 * e1000_setup_copper_link_ich8lan - Configure MAC/PHY interface
4942 * @hw: pointer to the HW structure
4943 *
4944 * Configures the kumeran interface to the PHY to wait the appropriate time
4945 * when polling the PHY, then call the generic setup_copper_link to finish
4946 * configuring the copper link.
4947 **/
4948static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw)
4949{
4950 u32 ctrl;
4951 s32 ret_val;
4952 u16 reg_data;
4953
4954 ctrl = er32(CTRL);
4955 ctrl |= E1000_CTRL_SLU;
4956 ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
4957 ew32(CTRL, ctrl);
4958
Bruce Allane921eb12012-11-28 09:28:37 +00004959 /* Set the mac to wait the maximum time between each iteration
Auke Kokbc7f75f2007-09-17 12:30:59 -07004960 * and increase the max iterations when polling the phy;
Bruce Allanad680762008-03-28 09:15:03 -07004961 * this fixes erroneous timeouts at 10Mbps.
4962 */
Bruce Allan07818952009-12-08 07:28:01 +00004963 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_TIMEOUTS, 0xFFFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004964 if (ret_val)
4965 return ret_val;
Bruce Allan07818952009-12-08 07:28:01 +00004966 ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
Bruce Allanf0ff4392013-02-20 04:05:39 +00004967 &reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004968 if (ret_val)
4969 return ret_val;
4970 reg_data |= 0x3F;
Bruce Allan07818952009-12-08 07:28:01 +00004971 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
Bruce Allanf0ff4392013-02-20 04:05:39 +00004972 reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004973 if (ret_val)
4974 return ret_val;
4975
Bruce Allana4f58f52009-06-02 11:29:18 +00004976 switch (hw->phy.type) {
4977 case e1000_phy_igp_3:
Auke Kokbc7f75f2007-09-17 12:30:59 -07004978 ret_val = e1000e_copper_link_setup_igp(hw);
4979 if (ret_val)
4980 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00004981 break;
4982 case e1000_phy_bm:
4983 case e1000_phy_82578:
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004984 ret_val = e1000e_copper_link_setup_m88(hw);
4985 if (ret_val)
4986 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00004987 break;
4988 case e1000_phy_82577:
Bruce Alland3738bb2010-06-16 13:27:28 +00004989 case e1000_phy_82579:
Bruce Allana4f58f52009-06-02 11:29:18 +00004990 ret_val = e1000_copper_link_setup_82577(hw);
4991 if (ret_val)
4992 return ret_val;
4993 break;
4994 case e1000_phy_ife:
Bruce Allan482fed82011-01-06 14:29:49 +00004995 ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &reg_data);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004996 if (ret_val)
4997 return ret_val;
4998
4999 reg_data &= ~IFE_PMC_AUTO_MDIX;
5000
5001 switch (hw->phy.mdix) {
5002 case 1:
5003 reg_data &= ~IFE_PMC_FORCE_MDIX;
5004 break;
5005 case 2:
5006 reg_data |= IFE_PMC_FORCE_MDIX;
5007 break;
5008 case 0:
5009 default:
5010 reg_data |= IFE_PMC_AUTO_MDIX;
5011 break;
5012 }
Bruce Allan482fed82011-01-06 14:29:49 +00005013 ret_val = e1e_wphy(hw, IFE_PHY_MDIX_CONTROL, reg_data);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005014 if (ret_val)
5015 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00005016 break;
5017 default:
5018 break;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005019 }
Bruce Allan3fa8293632012-02-08 02:55:40 +00005020
Auke Kokbc7f75f2007-09-17 12:30:59 -07005021 return e1000e_setup_copper_link(hw);
5022}
5023
5024/**
Bruce Allanea8179a2013-03-06 09:02:47 +00005025 * e1000_setup_copper_link_pch_lpt - Configure MAC/PHY interface
5026 * @hw: pointer to the HW structure
5027 *
5028 * Calls the PHY specific link setup function and then calls the
5029 * generic setup_copper_link to finish configuring the link for
5030 * Lynxpoint PCH devices
5031 **/
5032static s32 e1000_setup_copper_link_pch_lpt(struct e1000_hw *hw)
5033{
5034 u32 ctrl;
5035 s32 ret_val;
5036
5037 ctrl = er32(CTRL);
5038 ctrl |= E1000_CTRL_SLU;
5039 ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
5040 ew32(CTRL, ctrl);
5041
5042 ret_val = e1000_copper_link_setup_82577(hw);
5043 if (ret_val)
5044 return ret_val;
5045
5046 return e1000e_setup_copper_link(hw);
5047}
5048
5049/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07005050 * e1000_get_link_up_info_ich8lan - Get current link speed and duplex
5051 * @hw: pointer to the HW structure
5052 * @speed: pointer to store current link speed
5053 * @duplex: pointer to store the current link duplex
5054 *
Bruce Allanad680762008-03-28 09:15:03 -07005055 * Calls the generic get_speed_and_duplex to retrieve the current link
Auke Kokbc7f75f2007-09-17 12:30:59 -07005056 * information and then calls the Kumeran lock loss workaround for links at
5057 * gigabit speeds.
5058 **/
5059static s32 e1000_get_link_up_info_ich8lan(struct e1000_hw *hw, u16 *speed,
5060 u16 *duplex)
5061{
5062 s32 ret_val;
5063
5064 ret_val = e1000e_get_speed_and_duplex_copper(hw, speed, duplex);
5065 if (ret_val)
5066 return ret_val;
5067
5068 if ((hw->mac.type == e1000_ich8lan) &&
Bruce Allane5fe2542013-02-20 04:06:27 +00005069 (hw->phy.type == e1000_phy_igp_3) && (*speed == SPEED_1000)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005070 ret_val = e1000_kmrn_lock_loss_workaround_ich8lan(hw);
5071 }
5072
5073 return ret_val;
5074}
5075
5076/**
5077 * e1000_kmrn_lock_loss_workaround_ich8lan - Kumeran workaround
5078 * @hw: pointer to the HW structure
5079 *
5080 * Work-around for 82566 Kumeran PCS lock loss:
5081 * On link status change (i.e. PCI reset, speed change) and link is up and
5082 * speed is gigabit-
5083 * 0) if workaround is optionally disabled do nothing
5084 * 1) wait 1ms for Kumeran link to come up
5085 * 2) check Kumeran Diagnostic register PCS lock loss bit
5086 * 3) if not set the link is locked (all is good), otherwise...
5087 * 4) reset the PHY
5088 * 5) repeat up to 10 times
5089 * Note: this is only called for IGP3 copper when speed is 1gb.
5090 **/
5091static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw)
5092{
5093 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
5094 u32 phy_ctrl;
5095 s32 ret_val;
5096 u16 i, data;
5097 bool link;
5098
5099 if (!dev_spec->kmrn_lock_loss_workaround_enabled)
5100 return 0;
5101
Bruce Allane921eb12012-11-28 09:28:37 +00005102 /* Make sure link is up before proceeding. If not just return.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005103 * Attempting this while link is negotiating fouled up link
Bruce Allanad680762008-03-28 09:15:03 -07005104 * stability
5105 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005106 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
5107 if (!link)
5108 return 0;
5109
5110 for (i = 0; i < 10; i++) {
5111 /* read once to clear */
5112 ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
5113 if (ret_val)
5114 return ret_val;
5115 /* and again to get new status */
5116 ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
5117 if (ret_val)
5118 return ret_val;
5119
5120 /* check for PCS lock */
5121 if (!(data & IGP3_KMRN_DIAG_PCS_LOCK_LOSS))
5122 return 0;
5123
5124 /* Issue PHY reset */
5125 e1000_phy_hw_reset(hw);
5126 mdelay(5);
5127 }
5128 /* Disable GigE link negotiation */
5129 phy_ctrl = er32(PHY_CTRL);
5130 phy_ctrl |= (E1000_PHY_CTRL_GBE_DISABLE |
5131 E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
5132 ew32(PHY_CTRL, phy_ctrl);
5133
Bruce Allane921eb12012-11-28 09:28:37 +00005134 /* Call gig speed drop workaround on Gig disable before accessing
Bruce Allanad680762008-03-28 09:15:03 -07005135 * any PHY registers
5136 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005137 e1000e_gig_downshift_workaround_ich8lan(hw);
5138
5139 /* unable to acquire PCS lock */
5140 return -E1000_ERR_PHY;
5141}
5142
5143/**
Bruce Allan6e3c8072012-02-22 09:02:47 +00005144 * e1000e_set_kmrn_lock_loss_workaround_ich8lan - Set Kumeran workaround state
Auke Kokbc7f75f2007-09-17 12:30:59 -07005145 * @hw: pointer to the HW structure
Auke Kok489815c2008-02-21 15:11:07 -08005146 * @state: boolean value used to set the current Kumeran workaround state
Auke Kokbc7f75f2007-09-17 12:30:59 -07005147 *
Bruce Allan564ea9b2009-11-20 23:26:44 +00005148 * If ICH8, set the current Kumeran workaround state (enabled - true
5149 * /disabled - false).
Auke Kokbc7f75f2007-09-17 12:30:59 -07005150 **/
5151void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00005152 bool state)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005153{
5154 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
5155
5156 if (hw->mac.type != e1000_ich8lan) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00005157 e_dbg("Workaround applies to ICH8 only.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07005158 return;
5159 }
5160
5161 dev_spec->kmrn_lock_loss_workaround_enabled = state;
5162}
5163
5164/**
5165 * e1000_ipg3_phy_powerdown_workaround_ich8lan - Power down workaround on D3
5166 * @hw: pointer to the HW structure
5167 *
5168 * Workaround for 82566 power-down on D3 entry:
5169 * 1) disable gigabit link
5170 * 2) write VR power-down enable
5171 * 3) read it back
5172 * Continue if successful, else issue LCD reset and repeat
5173 **/
5174void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw)
5175{
5176 u32 reg;
5177 u16 data;
Bruce Allane80bd1d2013-05-01 01:19:46 +00005178 u8 retry = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005179
5180 if (hw->phy.type != e1000_phy_igp_3)
5181 return;
5182
5183 /* Try the workaround twice (if needed) */
5184 do {
5185 /* Disable link */
5186 reg = er32(PHY_CTRL);
5187 reg |= (E1000_PHY_CTRL_GBE_DISABLE |
5188 E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
5189 ew32(PHY_CTRL, reg);
5190
Bruce Allane921eb12012-11-28 09:28:37 +00005191 /* Call gig speed drop workaround on Gig disable before
Bruce Allanad680762008-03-28 09:15:03 -07005192 * accessing any PHY registers
5193 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005194 if (hw->mac.type == e1000_ich8lan)
5195 e1000e_gig_downshift_workaround_ich8lan(hw);
5196
5197 /* Write VR power-down enable */
5198 e1e_rphy(hw, IGP3_VR_CTRL, &data);
5199 data &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
5200 e1e_wphy(hw, IGP3_VR_CTRL, data | IGP3_VR_CTRL_MODE_SHUTDOWN);
5201
5202 /* Read it back and test */
5203 e1e_rphy(hw, IGP3_VR_CTRL, &data);
5204 data &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
5205 if ((data == IGP3_VR_CTRL_MODE_SHUTDOWN) || retry)
5206 break;
5207
5208 /* Issue PHY reset and repeat at most one more time */
5209 reg = er32(CTRL);
5210 ew32(CTRL, reg | E1000_CTRL_PHY_RST);
5211 retry++;
5212 } while (retry);
5213}
5214
5215/**
5216 * e1000e_gig_downshift_workaround_ich8lan - WoL from S5 stops working
5217 * @hw: pointer to the HW structure
5218 *
5219 * Steps to take when dropping from 1Gb/s (eg. link cable removal (LSC),
Auke Kok489815c2008-02-21 15:11:07 -08005220 * LPLU, Gig disable, MDIC PHY reset):
Auke Kokbc7f75f2007-09-17 12:30:59 -07005221 * 1) Set Kumeran Near-end loopback
5222 * 2) Clear Kumeran Near-end loopback
Bruce Allan462d5992011-09-30 08:07:11 +00005223 * Should only be called for ICH8[m] devices with any 1G Phy.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005224 **/
5225void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw)
5226{
5227 s32 ret_val;
5228 u16 reg_data;
5229
Bruce Allan462d5992011-09-30 08:07:11 +00005230 if ((hw->mac.type != e1000_ich8lan) || (hw->phy.type == e1000_phy_ife))
Auke Kokbc7f75f2007-09-17 12:30:59 -07005231 return;
5232
5233 ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
Bruce Allan17e813e2013-02-20 04:06:01 +00005234 &reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005235 if (ret_val)
5236 return;
5237 reg_data |= E1000_KMRNCTRLSTA_DIAG_NELPBK;
5238 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
Bruce Allan17e813e2013-02-20 04:06:01 +00005239 reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005240 if (ret_val)
5241 return;
5242 reg_data &= ~E1000_KMRNCTRLSTA_DIAG_NELPBK;
Bruce Allan7dbbe5d2013-01-05 05:08:31 +00005243 e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET, reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005244}
5245
5246/**
Bruce Allan99730e42011-05-13 07:19:48 +00005247 * e1000_suspend_workarounds_ich8lan - workarounds needed during S0->Sx
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005248 * @hw: pointer to the HW structure
5249 *
5250 * During S0 to Sx transition, it is possible the link remains at gig
5251 * instead of negotiating to a lower speed. Before going to Sx, set
Bruce Allanc077a902011-12-16 00:46:38 +00005252 * 'Gig Disable' to force link speed negotiation to a lower speed based on
5253 * the LPLU setting in the NVM or custom setting. For PCH and newer parts,
5254 * the OEM bits PHY register (LED, GbE disable and LPLU configurations) also
5255 * needs to be written.
Bruce Allan2fbe4522012-04-19 03:21:47 +00005256 * Parts that support (and are linked to a partner which support) EEE in
5257 * 100Mbps should disable LPLU since 100Mbps w/ EEE requires less power
5258 * than 10Mbps w/o EEE.
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005259 **/
Bruce Allan99730e42011-05-13 07:19:48 +00005260void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw)
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005261{
Bruce Allan2fbe4522012-04-19 03:21:47 +00005262 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005263 u32 phy_ctrl;
Bruce Allan8395ae82010-09-22 17:15:08 +00005264 s32 ret_val;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005265
Bruce Allan17f085d2010-06-17 18:59:48 +00005266 phy_ctrl = er32(PHY_CTRL);
Bruce Allanc077a902011-12-16 00:46:38 +00005267 phy_ctrl |= E1000_PHY_CTRL_GBE_DISABLE;
Bruce Allane08f6262013-02-20 03:06:34 +00005268
Bruce Allan2fbe4522012-04-19 03:21:47 +00005269 if (hw->phy.type == e1000_phy_i217) {
Bruce Allane08f6262013-02-20 03:06:34 +00005270 u16 phy_reg, device_id = hw->adapter->pdev->device;
5271
5272 if ((device_id == E1000_DEV_ID_PCH_LPTLP_I218_LM) ||
Bruce Allan91a3d822013-06-29 01:15:16 +00005273 (device_id == E1000_DEV_ID_PCH_LPTLP_I218_V) ||
5274 (device_id == E1000_DEV_ID_PCH_I218_LM3) ||
David Ertman79849eb2015-02-10 09:10:43 +00005275 (device_id == E1000_DEV_ID_PCH_I218_V3) ||
5276 (hw->mac.type == e1000_pch_spt)) {
Bruce Allane08f6262013-02-20 03:06:34 +00005277 u32 fextnvm6 = er32(FEXTNVM6);
5278
5279 ew32(FEXTNVM6, fextnvm6 & ~E1000_FEXTNVM6_REQ_PLL_CLK);
5280 }
Bruce Allan2fbe4522012-04-19 03:21:47 +00005281
5282 ret_val = hw->phy.ops.acquire(hw);
5283 if (ret_val)
5284 goto out;
5285
5286 if (!dev_spec->eee_disable) {
5287 u16 eee_advert;
5288
Bruce Allan4ddc48a2012-12-05 06:25:58 +00005289 ret_val =
5290 e1000_read_emi_reg_locked(hw,
5291 I217_EEE_ADVERTISEMENT,
5292 &eee_advert);
Bruce Allan2fbe4522012-04-19 03:21:47 +00005293 if (ret_val)
5294 goto release;
Bruce Allan2fbe4522012-04-19 03:21:47 +00005295
Bruce Allane921eb12012-11-28 09:28:37 +00005296 /* Disable LPLU if both link partners support 100BaseT
Bruce Allan2fbe4522012-04-19 03:21:47 +00005297 * EEE and 100Full is advertised on both ends of the
David Ertmanb4c1e6b2014-07-11 06:20:51 +00005298 * link, and enable Auto Enable LPI since there will
5299 * be no driver to enable LPI while in Sx.
Bruce Allan2fbe4522012-04-19 03:21:47 +00005300 */
Bruce Allan3d4d5752012-12-05 06:26:08 +00005301 if ((eee_advert & I82579_EEE_100_SUPPORTED) &&
Bruce Allan2fbe4522012-04-19 03:21:47 +00005302 (dev_spec->eee_lp_ability &
Bruce Allan3d4d5752012-12-05 06:26:08 +00005303 I82579_EEE_100_SUPPORTED) &&
David Ertmanb4c1e6b2014-07-11 06:20:51 +00005304 (hw->phy.autoneg_advertised & ADVERTISE_100_FULL)) {
Bruce Allan2fbe4522012-04-19 03:21:47 +00005305 phy_ctrl &= ~(E1000_PHY_CTRL_D0A_LPLU |
5306 E1000_PHY_CTRL_NOND0A_LPLU);
David Ertmanb4c1e6b2014-07-11 06:20:51 +00005307
5308 /* Set Auto Enable LPI after link up */
5309 e1e_rphy_locked(hw,
5310 I217_LPI_GPIO_CTRL, &phy_reg);
5311 phy_reg |= I217_LPI_GPIO_CTRL_AUTO_EN_LPI;
5312 e1e_wphy_locked(hw,
5313 I217_LPI_GPIO_CTRL, phy_reg);
5314 }
Bruce Allan2fbe4522012-04-19 03:21:47 +00005315 }
5316
Bruce Allane921eb12012-11-28 09:28:37 +00005317 /* For i217 Intel Rapid Start Technology support,
Bruce Allan2fbe4522012-04-19 03:21:47 +00005318 * when the system is going into Sx and no manageability engine
5319 * is present, the driver must configure proxy to reset only on
5320 * power good. LPI (Low Power Idle) state must also reset only
5321 * on power good, as well as the MTA (Multicast table array).
5322 * The SMBus release must also be disabled on LCD reset.
5323 */
5324 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allan2fbe4522012-04-19 03:21:47 +00005325 /* Enable proxy to reset only on power good. */
5326 e1e_rphy_locked(hw, I217_PROXY_CTRL, &phy_reg);
5327 phy_reg |= I217_PROXY_CTRL_AUTO_DISABLE;
5328 e1e_wphy_locked(hw, I217_PROXY_CTRL, phy_reg);
5329
Bruce Allane921eb12012-11-28 09:28:37 +00005330 /* Set bit enable LPI (EEE) to reset only on
Bruce Allan2fbe4522012-04-19 03:21:47 +00005331 * power good.
5332 */
5333 e1e_rphy_locked(hw, I217_SxCTRL, &phy_reg);
Bruce Allan6d7407b2012-05-10 02:51:17 +00005334 phy_reg |= I217_SxCTRL_ENABLE_LPI_RESET;
Bruce Allan2fbe4522012-04-19 03:21:47 +00005335 e1e_wphy_locked(hw, I217_SxCTRL, phy_reg);
5336
5337 /* Disable the SMB release on LCD reset. */
5338 e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg);
Bruce Allan6d7407b2012-05-10 02:51:17 +00005339 phy_reg &= ~I217_MEMPWR_DISABLE_SMB_RELEASE;
Bruce Allan2fbe4522012-04-19 03:21:47 +00005340 e1e_wphy_locked(hw, I217_MEMPWR, phy_reg);
5341 }
5342
Bruce Allane921eb12012-11-28 09:28:37 +00005343 /* Enable MTA to reset for Intel Rapid Start Technology
Bruce Allan2fbe4522012-04-19 03:21:47 +00005344 * Support
5345 */
5346 e1e_rphy_locked(hw, I217_CGFREG, &phy_reg);
Bruce Allan6d7407b2012-05-10 02:51:17 +00005347 phy_reg |= I217_CGFREG_ENABLE_MTA_RESET;
Bruce Allan2fbe4522012-04-19 03:21:47 +00005348 e1e_wphy_locked(hw, I217_CGFREG, phy_reg);
5349
5350release:
5351 hw->phy.ops.release(hw);
5352 }
5353out:
Bruce Allan17f085d2010-06-17 18:59:48 +00005354 ew32(PHY_CTRL, phy_ctrl);
Bruce Allana4f58f52009-06-02 11:29:18 +00005355
Bruce Allan462d5992011-09-30 08:07:11 +00005356 if (hw->mac.type == e1000_ich8lan)
5357 e1000e_gig_downshift_workaround_ich8lan(hw);
5358
Bruce Allan8395ae82010-09-22 17:15:08 +00005359 if (hw->mac.type >= e1000_pchlan) {
Bruce Allance54afd2010-11-24 06:01:41 +00005360 e1000_oem_bits_config_ich8lan(hw, false);
Bruce Allan92fe1732012-04-12 06:27:03 +00005361
5362 /* Reset PHY to activate OEM bits on 82577/8 */
5363 if (hw->mac.type == e1000_pchlan)
5364 e1000e_phy_hw_reset_generic(hw);
5365
Bruce Allan8395ae82010-09-22 17:15:08 +00005366 ret_val = hw->phy.ops.acquire(hw);
5367 if (ret_val)
5368 return;
5369 e1000_write_smbus_addr(hw);
5370 hw->phy.ops.release(hw);
5371 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005372}
5373
5374/**
Bruce Allan99730e42011-05-13 07:19:48 +00005375 * e1000_resume_workarounds_pchlan - workarounds needed during Sx->S0
5376 * @hw: pointer to the HW structure
5377 *
5378 * During Sx to S0 transitions on non-managed devices or managed devices
5379 * on which PHY resets are not blocked, if the PHY registers cannot be
5380 * accessed properly by the s/w toggle the LANPHYPC value to power cycle
5381 * the PHY.
Bruce Allan2fbe4522012-04-19 03:21:47 +00005382 * On i217, setup Intel Rapid Start Technology.
Bruce Allan99730e42011-05-13 07:19:48 +00005383 **/
5384void e1000_resume_workarounds_pchlan(struct e1000_hw *hw)
5385{
Bruce Allan90b82982011-12-16 00:46:33 +00005386 s32 ret_val;
Bruce Allan99730e42011-05-13 07:19:48 +00005387
Bruce Allancb17aab2012-04-13 03:16:22 +00005388 if (hw->mac.type < e1000_pch2lan)
Bruce Allan99730e42011-05-13 07:19:48 +00005389 return;
5390
Bruce Allancb17aab2012-04-13 03:16:22 +00005391 ret_val = e1000_init_phy_workarounds_pchlan(hw);
Bruce Allan90b82982011-12-16 00:46:33 +00005392 if (ret_val) {
Bruce Allancb17aab2012-04-13 03:16:22 +00005393 e_dbg("Failed to init PHY flow ret_val=%d\n", ret_val);
Bruce Allan99730e42011-05-13 07:19:48 +00005394 return;
5395 }
Bruce Allan2fbe4522012-04-19 03:21:47 +00005396
Bruce Allane921eb12012-11-28 09:28:37 +00005397 /* For i217 Intel Rapid Start Technology support when the system
Bruce Allan2fbe4522012-04-19 03:21:47 +00005398 * is transitioning from Sx and no manageability engine is present
5399 * configure SMBus to restore on reset, disable proxy, and enable
5400 * the reset on MTA (Multicast table array).
5401 */
5402 if (hw->phy.type == e1000_phy_i217) {
5403 u16 phy_reg;
5404
5405 ret_val = hw->phy.ops.acquire(hw);
5406 if (ret_val) {
5407 e_dbg("Failed to setup iRST\n");
5408 return;
5409 }
5410
David Ertmanb4c1e6b2014-07-11 06:20:51 +00005411 /* Clear Auto Enable LPI after link up */
5412 e1e_rphy_locked(hw, I217_LPI_GPIO_CTRL, &phy_reg);
5413 phy_reg &= ~I217_LPI_GPIO_CTRL_AUTO_EN_LPI;
5414 e1e_wphy_locked(hw, I217_LPI_GPIO_CTRL, phy_reg);
5415
Bruce Allan2fbe4522012-04-19 03:21:47 +00005416 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allane921eb12012-11-28 09:28:37 +00005417 /* Restore clear on SMB if no manageability engine
Bruce Allan2fbe4522012-04-19 03:21:47 +00005418 * is present
5419 */
5420 ret_val = e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg);
5421 if (ret_val)
5422 goto release;
Bruce Allan6d7407b2012-05-10 02:51:17 +00005423 phy_reg |= I217_MEMPWR_DISABLE_SMB_RELEASE;
Bruce Allan2fbe4522012-04-19 03:21:47 +00005424 e1e_wphy_locked(hw, I217_MEMPWR, phy_reg);
5425
5426 /* Disable Proxy */
5427 e1e_wphy_locked(hw, I217_PROXY_CTRL, 0);
5428 }
5429 /* Enable reset on MTA */
5430 ret_val = e1e_rphy_locked(hw, I217_CGFREG, &phy_reg);
5431 if (ret_val)
5432 goto release;
Bruce Allan6d7407b2012-05-10 02:51:17 +00005433 phy_reg &= ~I217_CGFREG_ENABLE_MTA_RESET;
Bruce Allan2fbe4522012-04-19 03:21:47 +00005434 e1e_wphy_locked(hw, I217_CGFREG, phy_reg);
5435release:
5436 if (ret_val)
5437 e_dbg("Error %d in resume workarounds\n", ret_val);
5438 hw->phy.ops.release(hw);
5439 }
Bruce Allan99730e42011-05-13 07:19:48 +00005440}
5441
5442/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07005443 * e1000_cleanup_led_ich8lan - Restore the default LED operation
5444 * @hw: pointer to the HW structure
5445 *
5446 * Return the LED back to the default configuration.
5447 **/
5448static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw)
5449{
5450 if (hw->phy.type == e1000_phy_ife)
5451 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED, 0);
5452
5453 ew32(LEDCTL, hw->mac.ledctl_default);
5454 return 0;
5455}
5456
5457/**
Auke Kok489815c2008-02-21 15:11:07 -08005458 * e1000_led_on_ich8lan - Turn LEDs on
Auke Kokbc7f75f2007-09-17 12:30:59 -07005459 * @hw: pointer to the HW structure
5460 *
Auke Kok489815c2008-02-21 15:11:07 -08005461 * Turn on the LEDs.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005462 **/
5463static s32 e1000_led_on_ich8lan(struct e1000_hw *hw)
5464{
5465 if (hw->phy.type == e1000_phy_ife)
5466 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
5467 (IFE_PSCL_PROBE_MODE | IFE_PSCL_PROBE_LEDS_ON));
5468
5469 ew32(LEDCTL, hw->mac.ledctl_mode2);
5470 return 0;
5471}
5472
5473/**
Auke Kok489815c2008-02-21 15:11:07 -08005474 * e1000_led_off_ich8lan - Turn LEDs off
Auke Kokbc7f75f2007-09-17 12:30:59 -07005475 * @hw: pointer to the HW structure
5476 *
Auke Kok489815c2008-02-21 15:11:07 -08005477 * Turn off the LEDs.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005478 **/
5479static s32 e1000_led_off_ich8lan(struct e1000_hw *hw)
5480{
5481 if (hw->phy.type == e1000_phy_ife)
5482 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
Bruce Allan482fed82011-01-06 14:29:49 +00005483 (IFE_PSCL_PROBE_MODE |
5484 IFE_PSCL_PROBE_LEDS_OFF));
Auke Kokbc7f75f2007-09-17 12:30:59 -07005485
5486 ew32(LEDCTL, hw->mac.ledctl_mode1);
5487 return 0;
5488}
5489
5490/**
Bruce Allana4f58f52009-06-02 11:29:18 +00005491 * e1000_setup_led_pchlan - Configures SW controllable LED
5492 * @hw: pointer to the HW structure
5493 *
5494 * This prepares the SW controllable LED for use.
5495 **/
5496static s32 e1000_setup_led_pchlan(struct e1000_hw *hw)
5497{
Bruce Allan482fed82011-01-06 14:29:49 +00005498 return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_mode1);
Bruce Allana4f58f52009-06-02 11:29:18 +00005499}
5500
5501/**
5502 * e1000_cleanup_led_pchlan - Restore the default LED operation
5503 * @hw: pointer to the HW structure
5504 *
5505 * Return the LED back to the default configuration.
5506 **/
5507static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw)
5508{
Bruce Allan482fed82011-01-06 14:29:49 +00005509 return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_default);
Bruce Allana4f58f52009-06-02 11:29:18 +00005510}
5511
5512/**
5513 * e1000_led_on_pchlan - Turn LEDs on
5514 * @hw: pointer to the HW structure
5515 *
5516 * Turn on the LEDs.
5517 **/
5518static s32 e1000_led_on_pchlan(struct e1000_hw *hw)
5519{
5520 u16 data = (u16)hw->mac.ledctl_mode2;
5521 u32 i, led;
5522
Bruce Allane921eb12012-11-28 09:28:37 +00005523 /* If no link, then turn LED on by setting the invert bit
Bruce Allana4f58f52009-06-02 11:29:18 +00005524 * for each LED that's mode is "link_up" in ledctl_mode2.
5525 */
5526 if (!(er32(STATUS) & E1000_STATUS_LU)) {
5527 for (i = 0; i < 3; i++) {
5528 led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
5529 if ((led & E1000_PHY_LED0_MODE_MASK) !=
5530 E1000_LEDCTL_MODE_LINK_UP)
5531 continue;
5532 if (led & E1000_PHY_LED0_IVRT)
5533 data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
5534 else
5535 data |= (E1000_PHY_LED0_IVRT << (i * 5));
5536 }
5537 }
5538
Bruce Allan482fed82011-01-06 14:29:49 +00005539 return e1e_wphy(hw, HV_LED_CONFIG, data);
Bruce Allana4f58f52009-06-02 11:29:18 +00005540}
5541
5542/**
5543 * e1000_led_off_pchlan - Turn LEDs off
5544 * @hw: pointer to the HW structure
5545 *
5546 * Turn off the LEDs.
5547 **/
5548static s32 e1000_led_off_pchlan(struct e1000_hw *hw)
5549{
5550 u16 data = (u16)hw->mac.ledctl_mode1;
5551 u32 i, led;
5552
Bruce Allane921eb12012-11-28 09:28:37 +00005553 /* If no link, then turn LED off by clearing the invert bit
Bruce Allana4f58f52009-06-02 11:29:18 +00005554 * for each LED that's mode is "link_up" in ledctl_mode1.
5555 */
5556 if (!(er32(STATUS) & E1000_STATUS_LU)) {
5557 for (i = 0; i < 3; i++) {
5558 led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
5559 if ((led & E1000_PHY_LED0_MODE_MASK) !=
5560 E1000_LEDCTL_MODE_LINK_UP)
5561 continue;
5562 if (led & E1000_PHY_LED0_IVRT)
5563 data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
5564 else
5565 data |= (E1000_PHY_LED0_IVRT << (i * 5));
5566 }
5567 }
5568
Bruce Allan482fed82011-01-06 14:29:49 +00005569 return e1e_wphy(hw, HV_LED_CONFIG, data);
Bruce Allana4f58f52009-06-02 11:29:18 +00005570}
5571
5572/**
Bruce Allane98cac42010-05-10 15:02:32 +00005573 * e1000_get_cfg_done_ich8lan - Read config done bit after Full or PHY reset
Bruce Allanf4187b52008-08-26 18:36:50 -07005574 * @hw: pointer to the HW structure
5575 *
Bruce Allane98cac42010-05-10 15:02:32 +00005576 * Read appropriate register for the config done bit for completion status
5577 * and configure the PHY through s/w for EEPROM-less parts.
5578 *
5579 * NOTE: some silicon which is EEPROM-less will fail trying to read the
5580 * config done bit, so only an error is logged and continues. If we were
5581 * to return with error, EEPROM-less silicon would not be able to be reset
5582 * or change link.
Bruce Allanf4187b52008-08-26 18:36:50 -07005583 **/
5584static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw)
5585{
Bruce Allane98cac42010-05-10 15:02:32 +00005586 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07005587 u32 bank = 0;
Bruce Allane98cac42010-05-10 15:02:32 +00005588 u32 status;
Bruce Allanfc0c7762009-07-01 13:27:55 +00005589
Bruce Allanfe908492013-01-05 08:06:14 +00005590 e1000e_get_cfg_done_generic(hw);
Bruce Allanf4187b52008-08-26 18:36:50 -07005591
Bruce Allane98cac42010-05-10 15:02:32 +00005592 /* Wait for indication from h/w that it has completed basic config */
5593 if (hw->mac.type >= e1000_ich10lan) {
5594 e1000_lan_init_done_ich8lan(hw);
5595 } else {
5596 ret_val = e1000e_get_auto_rd_done(hw);
5597 if (ret_val) {
Bruce Allane921eb12012-11-28 09:28:37 +00005598 /* When auto config read does not complete, do not
Bruce Allane98cac42010-05-10 15:02:32 +00005599 * return with an error. This can happen in situations
5600 * where there is no eeprom and prevents getting link.
5601 */
5602 e_dbg("Auto Read Done did not complete\n");
5603 ret_val = 0;
5604 }
5605 }
5606
5607 /* Clear PHY Reset Asserted bit */
5608 status = er32(STATUS);
5609 if (status & E1000_STATUS_PHYRA)
5610 ew32(STATUS, status & ~E1000_STATUS_PHYRA);
5611 else
5612 e_dbg("PHY Reset Asserted not set - needs delay\n");
5613
Bruce Allanf4187b52008-08-26 18:36:50 -07005614 /* If EEPROM is not marked present, init the IGP 3 PHY manually */
Bruce Allane98cac42010-05-10 15:02:32 +00005615 if (hw->mac.type <= e1000_ich9lan) {
Bruce Allan04499ec2012-04-13 00:08:31 +00005616 if (!(er32(EECD) & E1000_EECD_PRES) &&
Bruce Allanf4187b52008-08-26 18:36:50 -07005617 (hw->phy.type == e1000_phy_igp_3)) {
5618 e1000e_phy_init_script_igp3(hw);
5619 }
5620 } else {
5621 if (e1000_valid_nvm_bank_detect_ich8lan(hw, &bank)) {
5622 /* Maybe we should do a basic PHY config */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00005623 e_dbg("EEPROM not present\n");
Bruce Allane98cac42010-05-10 15:02:32 +00005624 ret_val = -E1000_ERR_CONFIG;
Bruce Allanf4187b52008-08-26 18:36:50 -07005625 }
5626 }
5627
Bruce Allane98cac42010-05-10 15:02:32 +00005628 return ret_val;
Bruce Allanf4187b52008-08-26 18:36:50 -07005629}
5630
5631/**
Bruce Allan17f208d2009-12-01 15:47:22 +00005632 * e1000_power_down_phy_copper_ich8lan - Remove link during PHY power down
5633 * @hw: pointer to the HW structure
5634 *
5635 * In the case of a PHY power down to save power, or to turn off link during a
5636 * driver unload, or wake on lan is not enabled, remove the link.
5637 **/
5638static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw)
5639{
5640 /* If the management interface is not enabled, then power down */
5641 if (!(hw->mac.ops.check_mng_mode(hw) ||
5642 hw->phy.ops.check_reset_block(hw)))
5643 e1000_power_down_phy_copper(hw);
Bruce Allan17f208d2009-12-01 15:47:22 +00005644}
5645
5646/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07005647 * e1000_clear_hw_cntrs_ich8lan - Clear statistical counters
5648 * @hw: pointer to the HW structure
5649 *
5650 * Clears hardware counters specific to the silicon family and calls
5651 * clear_hw_cntrs_generic to clear all general purpose counters.
5652 **/
5653static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw)
5654{
Bruce Allana4f58f52009-06-02 11:29:18 +00005655 u16 phy_data;
Bruce Allan2b6b1682011-05-13 07:20:09 +00005656 s32 ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005657
5658 e1000e_clear_hw_cntrs_base(hw);
5659
Bruce Allan99673d92009-11-20 23:27:21 +00005660 er32(ALGNERRC);
5661 er32(RXERRC);
5662 er32(TNCRS);
5663 er32(CEXTERR);
5664 er32(TSCTC);
5665 er32(TSCTFC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005666
Bruce Allan99673d92009-11-20 23:27:21 +00005667 er32(MGTPRC);
5668 er32(MGTPDC);
5669 er32(MGTPTC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005670
Bruce Allan99673d92009-11-20 23:27:21 +00005671 er32(IAC);
5672 er32(ICRXOC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005673
Bruce Allana4f58f52009-06-02 11:29:18 +00005674 /* Clear PHY statistics registers */
5675 if ((hw->phy.type == e1000_phy_82578) ||
Bruce Alland3738bb2010-06-16 13:27:28 +00005676 (hw->phy.type == e1000_phy_82579) ||
Bruce Allan2fbe4522012-04-19 03:21:47 +00005677 (hw->phy.type == e1000_phy_i217) ||
Bruce Allana4f58f52009-06-02 11:29:18 +00005678 (hw->phy.type == e1000_phy_82577)) {
Bruce Allan2b6b1682011-05-13 07:20:09 +00005679 ret_val = hw->phy.ops.acquire(hw);
5680 if (ret_val)
5681 return;
5682 ret_val = hw->phy.ops.set_page(hw,
5683 HV_STATS_PAGE << IGP_PAGE_SHIFT);
5684 if (ret_val)
5685 goto release;
5686 hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data);
5687 hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data);
5688 hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data);
5689 hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data);
5690 hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data);
5691 hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data);
5692 hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data);
5693 hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data);
5694 hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data);
5695 hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data);
5696 hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data);
5697 hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data);
5698 hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data);
5699 hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data);
5700release:
5701 hw->phy.ops.release(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00005702 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07005703}
5704
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005705static const struct e1000_mac_operations ich8_mac_ops = {
Bruce Allaneb7700d2010-06-16 13:27:05 +00005706 /* check_mng_mode dependent on mac type */
Bruce Allan7d3cabb2009-07-01 13:29:08 +00005707 .check_for_link = e1000_check_for_copper_link_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00005708 /* cleanup_led dependent on mac type */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005709 .clear_hw_cntrs = e1000_clear_hw_cntrs_ich8lan,
5710 .get_bus_info = e1000_get_bus_info_ich8lan,
Bruce Allanf4d2dd42010-01-13 02:05:18 +00005711 .set_lan_id = e1000_set_lan_id_single_port,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005712 .get_link_up_info = e1000_get_link_up_info_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00005713 /* led_on dependent on mac type */
5714 /* led_off dependent on mac type */
Jeff Kirshere2de3eb2008-03-28 09:15:11 -07005715 .update_mc_addr_list = e1000e_update_mc_addr_list_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005716 .reset_hw = e1000_reset_hw_ich8lan,
5717 .init_hw = e1000_init_hw_ich8lan,
5718 .setup_link = e1000_setup_link_ich8lan,
Bruce Allan55c5f552013-01-12 07:28:24 +00005719 .setup_physical_interface = e1000_setup_copper_link_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00005720 /* id_led_init dependent on mac type */
Bruce Allan57cde762012-02-22 09:02:58 +00005721 .config_collision_dist = e1000e_config_collision_dist_generic,
Bruce Allan69e1e012012-04-14 03:28:50 +00005722 .rar_set = e1000e_rar_set_generic,
David Ertmanb3e5bf12014-05-06 03:50:17 +00005723 .rar_get_count = e1000e_rar_get_count_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005724};
5725
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005726static const struct e1000_phy_operations ich8_phy_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00005727 .acquire = e1000_acquire_swflag_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005728 .check_reset_block = e1000_check_reset_block_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00005729 .commit = NULL,
Bruce Allanf4187b52008-08-26 18:36:50 -07005730 .get_cfg_done = e1000_get_cfg_done_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005731 .get_cable_length = e1000e_get_cable_length_igp_2,
Bruce Allan94d81862009-11-20 23:25:26 +00005732 .read_reg = e1000e_read_phy_reg_igp,
5733 .release = e1000_release_swflag_ich8lan,
5734 .reset = e1000_phy_hw_reset_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005735 .set_d0_lplu_state = e1000_set_d0_lplu_state_ich8lan,
5736 .set_d3_lplu_state = e1000_set_d3_lplu_state_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00005737 .write_reg = e1000e_write_phy_reg_igp,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005738};
5739
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005740static const struct e1000_nvm_operations ich8_nvm_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00005741 .acquire = e1000_acquire_nvm_ich8lan,
Bruce Allan55c5f552013-01-12 07:28:24 +00005742 .read = e1000_read_nvm_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00005743 .release = e1000_release_nvm_ich8lan,
Bruce Allane85e3632012-02-22 09:03:14 +00005744 .reload = e1000e_reload_nvm_generic,
Bruce Allan94d81862009-11-20 23:25:26 +00005745 .update = e1000_update_nvm_checksum_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005746 .valid_led_default = e1000_valid_led_default_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00005747 .validate = e1000_validate_nvm_checksum_ich8lan,
5748 .write = e1000_write_nvm_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005749};
5750
David Ertman79849eb2015-02-10 09:10:43 +00005751static const struct e1000_nvm_operations spt_nvm_ops = {
5752 .acquire = e1000_acquire_nvm_ich8lan,
5753 .release = e1000_release_nvm_ich8lan,
5754 .read = e1000_read_nvm_spt,
5755 .update = e1000_update_nvm_checksum_spt,
5756 .reload = e1000e_reload_nvm_generic,
5757 .valid_led_default = e1000_valid_led_default_ich8lan,
5758 .validate = e1000_validate_nvm_checksum_ich8lan,
5759 .write = e1000_write_nvm_ich8lan,
5760};
5761
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005762const struct e1000_info e1000_ich8_info = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005763 .mac = e1000_ich8lan,
5764 .flags = FLAG_HAS_WOL
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005765 | FLAG_IS_ICH
Auke Kokbc7f75f2007-09-17 12:30:59 -07005766 | FLAG_HAS_CTRLEXT_ON_LOAD
5767 | FLAG_HAS_AMT
5768 | FLAG_HAS_FLASH
5769 | FLAG_APME_IN_WUC,
5770 .pba = 8,
Alexander Duyck8084b862015-05-02 00:52:00 -07005771 .max_hw_frame_size = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07005772 .get_variants = e1000_get_variants_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005773 .mac_ops = &ich8_mac_ops,
5774 .phy_ops = &ich8_phy_ops,
5775 .nvm_ops = &ich8_nvm_ops,
5776};
5777
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005778const struct e1000_info e1000_ich9_info = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005779 .mac = e1000_ich9lan,
5780 .flags = FLAG_HAS_JUMBO_FRAMES
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005781 | FLAG_IS_ICH
Auke Kokbc7f75f2007-09-17 12:30:59 -07005782 | FLAG_HAS_WOL
Auke Kokbc7f75f2007-09-17 12:30:59 -07005783 | FLAG_HAS_CTRLEXT_ON_LOAD
5784 | FLAG_HAS_AMT
Auke Kokbc7f75f2007-09-17 12:30:59 -07005785 | FLAG_HAS_FLASH
5786 | FLAG_APME_IN_WUC,
Bruce Allan7f1557e2011-12-16 00:46:43 +00005787 .pba = 18,
Bruce Allan2adc55c2009-06-02 11:28:58 +00005788 .max_hw_frame_size = DEFAULT_JUMBO,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07005789 .get_variants = e1000_get_variants_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005790 .mac_ops = &ich8_mac_ops,
5791 .phy_ops = &ich8_phy_ops,
5792 .nvm_ops = &ich8_nvm_ops,
5793};
5794
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005795const struct e1000_info e1000_ich10_info = {
Bruce Allanf4187b52008-08-26 18:36:50 -07005796 .mac = e1000_ich10lan,
5797 .flags = FLAG_HAS_JUMBO_FRAMES
5798 | FLAG_IS_ICH
5799 | FLAG_HAS_WOL
Bruce Allanf4187b52008-08-26 18:36:50 -07005800 | FLAG_HAS_CTRLEXT_ON_LOAD
5801 | FLAG_HAS_AMT
Bruce Allanf4187b52008-08-26 18:36:50 -07005802 | FLAG_HAS_FLASH
5803 | FLAG_APME_IN_WUC,
Bruce Allan7f1557e2011-12-16 00:46:43 +00005804 .pba = 18,
Bruce Allan2adc55c2009-06-02 11:28:58 +00005805 .max_hw_frame_size = DEFAULT_JUMBO,
Bruce Allanf4187b52008-08-26 18:36:50 -07005806 .get_variants = e1000_get_variants_ich8lan,
5807 .mac_ops = &ich8_mac_ops,
5808 .phy_ops = &ich8_phy_ops,
5809 .nvm_ops = &ich8_nvm_ops,
5810};
Bruce Allana4f58f52009-06-02 11:29:18 +00005811
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005812const struct e1000_info e1000_pch_info = {
Bruce Allana4f58f52009-06-02 11:29:18 +00005813 .mac = e1000_pchlan,
5814 .flags = FLAG_IS_ICH
5815 | FLAG_HAS_WOL
Bruce Allana4f58f52009-06-02 11:29:18 +00005816 | FLAG_HAS_CTRLEXT_ON_LOAD
5817 | FLAG_HAS_AMT
5818 | FLAG_HAS_FLASH
5819 | FLAG_HAS_JUMBO_FRAMES
Bruce Allan38eb3942009-11-19 12:34:20 +00005820 | FLAG_DISABLE_FC_PAUSE_TIME /* errata */
Bruce Allana4f58f52009-06-02 11:29:18 +00005821 | FLAG_APME_IN_WUC,
Bruce Allan8c7bbb92010-06-16 13:26:41 +00005822 .flags2 = FLAG2_HAS_PHY_STATS,
Bruce Allana4f58f52009-06-02 11:29:18 +00005823 .pba = 26,
5824 .max_hw_frame_size = 4096,
5825 .get_variants = e1000_get_variants_ich8lan,
5826 .mac_ops = &ich8_mac_ops,
5827 .phy_ops = &ich8_phy_ops,
5828 .nvm_ops = &ich8_nvm_ops,
5829};
Bruce Alland3738bb2010-06-16 13:27:28 +00005830
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005831const struct e1000_info e1000_pch2_info = {
Bruce Alland3738bb2010-06-16 13:27:28 +00005832 .mac = e1000_pch2lan,
5833 .flags = FLAG_IS_ICH
5834 | FLAG_HAS_WOL
Bruce Allanb67e1912012-12-27 08:32:33 +00005835 | FLAG_HAS_HW_TIMESTAMP
Bruce Alland3738bb2010-06-16 13:27:28 +00005836 | FLAG_HAS_CTRLEXT_ON_LOAD
5837 | FLAG_HAS_AMT
5838 | FLAG_HAS_FLASH
5839 | FLAG_HAS_JUMBO_FRAMES
5840 | FLAG_APME_IN_WUC,
Bruce Allane52997f2010-06-16 13:27:49 +00005841 .flags2 = FLAG2_HAS_PHY_STATS
5842 | FLAG2_HAS_EEE,
Bruce Allan828bac82010-09-29 21:39:37 +00005843 .pba = 26,
Alexander Duyck8084b862015-05-02 00:52:00 -07005844 .max_hw_frame_size = 9022,
Bruce Alland3738bb2010-06-16 13:27:28 +00005845 .get_variants = e1000_get_variants_ich8lan,
5846 .mac_ops = &ich8_mac_ops,
5847 .phy_ops = &ich8_phy_ops,
5848 .nvm_ops = &ich8_nvm_ops,
5849};
Bruce Allan2fbe4522012-04-19 03:21:47 +00005850
5851const struct e1000_info e1000_pch_lpt_info = {
5852 .mac = e1000_pch_lpt,
5853 .flags = FLAG_IS_ICH
5854 | FLAG_HAS_WOL
Bruce Allanb67e1912012-12-27 08:32:33 +00005855 | FLAG_HAS_HW_TIMESTAMP
Bruce Allan2fbe4522012-04-19 03:21:47 +00005856 | FLAG_HAS_CTRLEXT_ON_LOAD
5857 | FLAG_HAS_AMT
5858 | FLAG_HAS_FLASH
5859 | FLAG_HAS_JUMBO_FRAMES
5860 | FLAG_APME_IN_WUC,
5861 .flags2 = FLAG2_HAS_PHY_STATS
5862 | FLAG2_HAS_EEE,
5863 .pba = 26,
Alexander Duyck8084b862015-05-02 00:52:00 -07005864 .max_hw_frame_size = 9022,
Bruce Allan2fbe4522012-04-19 03:21:47 +00005865 .get_variants = e1000_get_variants_ich8lan,
5866 .mac_ops = &ich8_mac_ops,
5867 .phy_ops = &ich8_phy_ops,
5868 .nvm_ops = &ich8_nvm_ops,
5869};
David Ertman79849eb2015-02-10 09:10:43 +00005870
5871const struct e1000_info e1000_pch_spt_info = {
5872 .mac = e1000_pch_spt,
5873 .flags = FLAG_IS_ICH
5874 | FLAG_HAS_WOL
5875 | FLAG_HAS_HW_TIMESTAMP
5876 | FLAG_HAS_CTRLEXT_ON_LOAD
5877 | FLAG_HAS_AMT
5878 | FLAG_HAS_FLASH
5879 | FLAG_HAS_JUMBO_FRAMES
5880 | FLAG_APME_IN_WUC,
5881 .flags2 = FLAG2_HAS_PHY_STATS
5882 | FLAG2_HAS_EEE,
5883 .pba = 26,
Alexander Duyck8084b862015-05-02 00:52:00 -07005884 .max_hw_frame_size = 9022,
David Ertman79849eb2015-02-10 09:10:43 +00005885 .get_variants = e1000_get_variants_ich8lan,
5886 .mac_ops = &ich8_mac_ops,
5887 .phy_ops = &ich8_phy_ops,
5888 .nvm_ops = &spt_nvm_ops,
5889};