blob: a473c182c91d0e4f981640ee285486e4a48e95d8 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010047#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000048#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010050#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070055#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080056#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020059#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070060
61/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000062#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070063static int watchdog = TX_TIMEO;
64module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000067static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000069MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070070
stephen hemminger47d1f712013-12-30 10:38:57 -080071static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070072module_param(phyaddr, int, S_IRUGO);
73MODULE_PARM_DESC(phyaddr, "Physical device address");
74
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010075#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010076#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070077
78static int flow_ctrl = FLOW_OFF;
79module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
81
82static int pause = PAUSE_TIME;
83module_param(pause, int, S_IRUGO | S_IWUSR);
84MODULE_PARM_DESC(pause, "Flow Control Pause Time");
85
86#define TC_DEFAULT 64
87static int tc = TC_DEFAULT;
88module_param(tc, int, S_IRUGO | S_IWUSR);
89MODULE_PARM_DESC(tc, "DMA threshold control value");
90
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010091#define DEFAULT_BUFSIZE 1536
92static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070093module_param(buf_sz, int, S_IRUGO | S_IWUSR);
94MODULE_PARM_DESC(buf_sz, "DMA buffer size");
95
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010096#define STMMAC_RX_COPYBREAK 256
97
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070098static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
99 NETIF_MSG_LINK | NETIF_MSG_IFUP |
100 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
101
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000102#define STMMAC_DEFAULT_LPI_TIMER 1000
103static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
104module_param(eee_timer, int, S_IRUGO | S_IWUSR);
105MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200106#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000107
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000108/* By default the driver will use the ring mode to manage tx and rx descriptors
109 * but passing this value so user can force to use the chain instead of the ring
110 */
111static unsigned int chain_mode;
112module_param(chain_mode, int, S_IRUGO);
113MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
114
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700115static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700116
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100117#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700119static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000120#endif
121
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000122#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
123
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124/**
125 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100126 * Description: it checks the driver parameters and set a default in case of
127 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700128 */
129static void stmmac_verify_args(void)
130{
131 if (unlikely(watchdog < 0))
132 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100133 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
134 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700135 if (unlikely(flow_ctrl > 1))
136 flow_ctrl = FLOW_AUTO;
137 else if (likely(flow_ctrl < 0))
138 flow_ctrl = FLOW_OFF;
139 if (unlikely((pause < 0) || (pause > 0xffff)))
140 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000141 if (eee_timer < 0)
142 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700143}
144
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000145/**
146 * stmmac_clk_csr_set - dynamically set the MDC clock
147 * @priv: driver private structure
148 * Description: this is to dynamically set the MDC clock according to the csr
149 * clock input.
150 * Note:
151 * If a specific clk_csr value is passed from the platform
152 * this means that the CSR Clock Range selection cannot be
153 * changed at run-time and it is fixed (as reported in the driver
154 * documentation). Viceversa the driver will try to set the MDC
155 * clock dynamically according to the actual clock input.
156 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000157static void stmmac_clk_csr_set(struct stmmac_priv *priv)
158{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000159 u32 clk_rate;
160
161 clk_rate = clk_get_rate(priv->stmmac_clk);
162
163 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000164 * for all other cases except for the below mentioned ones.
165 * For values higher than the IEEE 802.3 specified frequency
166 * we can not estimate the proper divider as it is not known
167 * the frequency of clk_csr_i. So we do not change the default
168 * divider.
169 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000170 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
171 if (clk_rate < CSR_F_35M)
172 priv->clk_csr = STMMAC_CSR_20_35M;
173 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
174 priv->clk_csr = STMMAC_CSR_35_60M;
175 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
176 priv->clk_csr = STMMAC_CSR_60_100M;
177 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
178 priv->clk_csr = STMMAC_CSR_100_150M;
179 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
180 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800181 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000182 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000183 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000184}
185
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186static void print_pkt(unsigned char *buf, int len)
187{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200188 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
189 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700190}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700191
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700192static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
193{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100194 unsigned avail;
195
196 if (priv->dirty_tx > priv->cur_tx)
197 avail = priv->dirty_tx - priv->cur_tx - 1;
198 else
199 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
200
201 return avail;
202}
203
204static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
205{
206 unsigned dirty;
207
208 if (priv->dirty_rx <= priv->cur_rx)
209 dirty = priv->cur_rx - priv->dirty_rx;
210 else
211 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
212
213 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700214}
215
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100217 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000218 * @priv: driver private structure
219 * Description: on some platforms (e.g. ST), some HW system configuraton
220 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000221 */
222static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
223{
224 struct phy_device *phydev = priv->phydev;
225
226 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000227 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000228}
229
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000230/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100231 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000232 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100233 * Description: this function is to verify and enter in LPI mode in case of
234 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000235 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000236static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
237{
238 /* Check and enter in LPI mode */
239 if ((priv->dirty_tx == priv->cur_tx) &&
240 (priv->tx_path_in_lpi_mode == false))
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500241 priv->hw->mac->set_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000242}
243
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000244/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100245 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000246 * @priv: driver private structure
247 * Description: this function is to exit and disable EEE in case of
248 * LPI state is true. This is called by the xmit.
249 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000250void stmmac_disable_eee_mode(struct stmmac_priv *priv)
251{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500252 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000253 del_timer_sync(&priv->eee_ctrl_timer);
254 priv->tx_path_in_lpi_mode = false;
255}
256
257/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100258 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000259 * @arg : data hook
260 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000261 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000262 * then MAC Transmitter can be moved to LPI state.
263 */
264static void stmmac_eee_ctrl_timer(unsigned long arg)
265{
266 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
267
268 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200269 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000270}
271
272/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100273 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000274 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000275 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100276 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
277 * can also manage EEE, this function enable the LPI state and start related
278 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000279 */
280bool stmmac_eee_init(struct stmmac_priv *priv)
281{
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100282 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000283 bool ret = false;
284
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200285 /* Using PCS we cannot dial with the phy registers at this stage
286 * so we do not support extra feature like EEE.
287 */
288 if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
289 (priv->pcs == STMMAC_PCS_RTBI))
290 goto out;
291
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000292 /* MAC core supports the EEE feature. */
293 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100294 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000295
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100296 /* Check if the PHY supports EEE */
297 if (phy_init_eee(priv->phydev, 1)) {
298 /* To manage at run-time if the EEE cannot be supported
299 * anymore (for example because the lp caps have been
300 * changed).
301 * In that case the driver disable own timers.
302 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100303 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100304 if (priv->eee_active) {
305 pr_debug("stmmac: disable EEE\n");
306 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500307 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100308 tx_lpi_timer);
309 }
310 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100311 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100312 goto out;
313 }
314 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100315 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200316 if (!priv->eee_active) {
317 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530318 setup_timer(&priv->eee_ctrl_timer,
319 stmmac_eee_ctrl_timer,
320 (unsigned long)priv);
321 mod_timer(&priv->eee_ctrl_timer,
322 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000323
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500324 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200325 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100326 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200327 }
328 /* Set HW EEE according to the speed */
329 priv->hw->mac->set_eee_pls(priv->hw, priv->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000330
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000331 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100332 spin_unlock_irqrestore(&priv->lock, flags);
333
334 pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000335 }
336out:
337 return ret;
338}
339
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100340/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000341 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000342 * @entry : descriptor index to be used.
343 * @skb : the socket buffer
344 * Description :
345 * This function will read timestamp from the descriptor & pass it to stack.
346 * and also perform some sanity checks.
347 */
348static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000349 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000350{
351 struct skb_shared_hwtstamps shhwtstamp;
352 u64 ns;
353 void *desc = NULL;
354
355 if (!priv->hwts_tx_en)
356 return;
357
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000358 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800359 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000360 return;
361
362 if (priv->adv_ts)
363 desc = (priv->dma_etx + entry);
364 else
365 desc = (priv->dma_tx + entry);
366
367 /* check tx tstamp status */
368 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
369 return;
370
371 /* get the valid tstamp */
372 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
373
374 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
375 shhwtstamp.hwtstamp = ns_to_ktime(ns);
376 /* pass tstamp to stack */
377 skb_tstamp_tx(skb, &shhwtstamp);
378
379 return;
380}
381
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100382/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000383 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000384 * @entry : descriptor index to be used.
385 * @skb : the socket buffer
386 * Description :
387 * This function will read received packet's timestamp from the descriptor
388 * and pass it to stack. It also perform some sanity checks.
389 */
390static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000391 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000392{
393 struct skb_shared_hwtstamps *shhwtstamp = NULL;
394 u64 ns;
395 void *desc = NULL;
396
397 if (!priv->hwts_rx_en)
398 return;
399
400 if (priv->adv_ts)
401 desc = (priv->dma_erx + entry);
402 else
403 desc = (priv->dma_rx + entry);
404
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000405 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000406 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
407 return;
408
409 /* get valid tstamp */
410 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
411 shhwtstamp = skb_hwtstamps(skb);
412 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
413 shhwtstamp->hwtstamp = ns_to_ktime(ns);
414}
415
416/**
417 * stmmac_hwtstamp_ioctl - control hardware timestamping.
418 * @dev: device pointer.
419 * @ifr: An IOCTL specefic structure, that can contain a pointer to
420 * a proprietary structure used to pass information to the driver.
421 * Description:
422 * This function configures the MAC to enable/disable both outgoing(TX)
423 * and incoming(RX) packets time stamping based on user input.
424 * Return Value:
425 * 0 on success and an appropriate -ve integer on failure.
426 */
427static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
428{
429 struct stmmac_priv *priv = netdev_priv(dev);
430 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200431 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000432 u64 temp = 0;
433 u32 ptp_v2 = 0;
434 u32 tstamp_all = 0;
435 u32 ptp_over_ipv4_udp = 0;
436 u32 ptp_over_ipv6_udp = 0;
437 u32 ptp_over_ethernet = 0;
438 u32 snap_type_sel = 0;
439 u32 ts_master_en = 0;
440 u32 ts_event_en = 0;
441 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800442 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000443
444 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
445 netdev_alert(priv->dev, "No support for HW time stamping\n");
446 priv->hwts_tx_en = 0;
447 priv->hwts_rx_en = 0;
448
449 return -EOPNOTSUPP;
450 }
451
452 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000453 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000454 return -EFAULT;
455
456 pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
457 __func__, config.flags, config.tx_type, config.rx_filter);
458
459 /* reserved for future extensions */
460 if (config.flags)
461 return -EINVAL;
462
Ben Hutchings5f3da322013-11-14 00:43:41 +0000463 if (config.tx_type != HWTSTAMP_TX_OFF &&
464 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000465 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466
467 if (priv->adv_ts) {
468 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000469 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000470 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000471 config.rx_filter = HWTSTAMP_FILTER_NONE;
472 break;
473
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000474 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000475 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000476 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
477 /* take time stamp for all event messages */
478 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
479
480 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
481 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
482 break;
483
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000484 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000485 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000486 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
487 /* take time stamp for SYNC messages only */
488 ts_event_en = PTP_TCR_TSEVNTENA;
489
490 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
491 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
492 break;
493
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000494 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000495 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000496 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
497 /* take time stamp for Delay_Req messages only */
498 ts_master_en = PTP_TCR_TSMSTRENA;
499 ts_event_en = PTP_TCR_TSEVNTENA;
500
501 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
502 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
503 break;
504
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000505 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000506 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000507 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
508 ptp_v2 = PTP_TCR_TSVER2ENA;
509 /* take time stamp for all event messages */
510 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
511
512 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
513 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
514 break;
515
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000516 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000517 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000518 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
519 ptp_v2 = PTP_TCR_TSVER2ENA;
520 /* take time stamp for SYNC messages only */
521 ts_event_en = PTP_TCR_TSEVNTENA;
522
523 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
524 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
525 break;
526
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000527 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000528 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000529 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
530 ptp_v2 = PTP_TCR_TSVER2ENA;
531 /* take time stamp for Delay_Req messages only */
532 ts_master_en = PTP_TCR_TSMSTRENA;
533 ts_event_en = PTP_TCR_TSEVNTENA;
534
535 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
536 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
537 break;
538
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000539 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000540 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000541 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
542 ptp_v2 = PTP_TCR_TSVER2ENA;
543 /* take time stamp for all event messages */
544 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
545
546 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
547 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
548 ptp_over_ethernet = PTP_TCR_TSIPENA;
549 break;
550
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000551 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000552 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000553 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
554 ptp_v2 = PTP_TCR_TSVER2ENA;
555 /* take time stamp for SYNC messages only */
556 ts_event_en = PTP_TCR_TSEVNTENA;
557
558 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
559 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
560 ptp_over_ethernet = PTP_TCR_TSIPENA;
561 break;
562
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000563 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000564 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000565 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
566 ptp_v2 = PTP_TCR_TSVER2ENA;
567 /* take time stamp for Delay_Req messages only */
568 ts_master_en = PTP_TCR_TSMSTRENA;
569 ts_event_en = PTP_TCR_TSEVNTENA;
570
571 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
572 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
573 ptp_over_ethernet = PTP_TCR_TSIPENA;
574 break;
575
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000576 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000577 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000578 config.rx_filter = HWTSTAMP_FILTER_ALL;
579 tstamp_all = PTP_TCR_TSENALL;
580 break;
581
582 default:
583 return -ERANGE;
584 }
585 } else {
586 switch (config.rx_filter) {
587 case HWTSTAMP_FILTER_NONE:
588 config.rx_filter = HWTSTAMP_FILTER_NONE;
589 break;
590 default:
591 /* PTP v1, UDP, any kind of event packet */
592 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
593 break;
594 }
595 }
596 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000597 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000598
599 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
600 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
601 else {
602 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000603 tstamp_all | ptp_v2 | ptp_over_ethernet |
604 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
605 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000606 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
607
608 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800609 sec_inc = priv->hw->ptp->config_sub_second_increment(
610 priv->ioaddr, priv->clk_ptp_rate);
611 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000612
613 /* calculate default added value:
614 * formula is :
615 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800616 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000617 */
Phil Reid19d857c2015-12-14 11:32:01 +0800618 temp = (u64)(temp << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200619 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000620 priv->hw->ptp->config_addend(priv->ioaddr,
621 priv->default_addend);
622
623 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200624 ktime_get_real_ts64(&now);
625
626 /* lower 32 bits of tv_sec are safe until y2106 */
627 priv->hw->ptp->init_systime(priv->ioaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000628 now.tv_nsec);
629 }
630
631 return copy_to_user(ifr->ifr_data, &config,
632 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
633}
634
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000635/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100636 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000637 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100638 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000639 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100640 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000641 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000642static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000643{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000644 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
645 return -EOPNOTSUPP;
646
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200647 /* Fall-back to main clock in case of no PTP ref is passed */
648 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
649 if (IS_ERR(priv->clk_ptp_ref)) {
650 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
651 priv->clk_ptp_ref = NULL;
652 } else {
653 clk_prepare_enable(priv->clk_ptp_ref);
654 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
655 }
656
Vince Bridgers7cd01392013-12-20 11:19:34 -0600657 priv->adv_ts = 0;
658 if (priv->dma_cap.atime_stamp && priv->extend_desc)
659 priv->adv_ts = 1;
660
661 if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
662 pr_debug("IEEE 1588-2002 Time Stamp supported\n");
663
664 if (netif_msg_hw(priv) && priv->adv_ts)
665 pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000666
667 priv->hw->ptp = &stmmac_ptp;
668 priv->hwts_tx_en = 0;
669 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000670
671 return stmmac_ptp_register(priv);
672}
673
674static void stmmac_release_ptp(struct stmmac_priv *priv)
675{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200676 if (priv->clk_ptp_ref)
677 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000678 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000679}
680
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700681/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100682 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700683 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100684 * Description: this is the helper called by the physical abstraction layer
685 * drivers to communicate the phy link status. According the speed and duplex
686 * this driver can invoke registered glue-logic as well.
687 * It also invoke the eee initialization because it could happen when switch
688 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700689 */
690static void stmmac_adjust_link(struct net_device *dev)
691{
692 struct stmmac_priv *priv = netdev_priv(dev);
693 struct phy_device *phydev = priv->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700694 unsigned long flags;
695 int new_state = 0;
696 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
697
698 if (phydev == NULL)
699 return;
700
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700701 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000702
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700703 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000704 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700705
706 /* Now we make sure that we can be in full duplex mode.
707 * If not, we operate in half-duplex mode. */
708 if (phydev->duplex != priv->oldduplex) {
709 new_state = 1;
710 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000711 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700712 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000713 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700714 priv->oldduplex = phydev->duplex;
715 }
716 /* Flow Control operation */
717 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500718 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000719 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700720
721 if (phydev->speed != priv->speed) {
722 new_state = 1;
723 switch (phydev->speed) {
724 case 1000:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200725 if (likely((priv->plat->has_gmac) ||
726 (priv->plat->has_gmac4)))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000727 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000728 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700729 break;
730 case 100:
731 case 10:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200732 if (likely((priv->plat->has_gmac) ||
733 (priv->plat->has_gmac4))) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000734 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700735 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000736 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700737 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000738 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700739 }
740 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000741 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700742 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000743 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700744 break;
745 default:
746 if (netif_msg_link(priv))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000747 pr_warn("%s: Speed (%d) not 10/100\n",
748 dev->name, phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700749 break;
750 }
751
752 priv->speed = phydev->speed;
753 }
754
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000755 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700756
757 if (!priv->oldlink) {
758 new_state = 1;
759 priv->oldlink = 1;
760 }
761 } else if (priv->oldlink) {
762 new_state = 1;
763 priv->oldlink = 0;
764 priv->speed = 0;
765 priv->oldduplex = -1;
766 }
767
768 if (new_state && netif_msg_link(priv))
769 phy_print_status(phydev);
770
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100771 spin_unlock_irqrestore(&priv->lock, flags);
772
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200773 if (phydev->is_pseudo_fixed_link)
774 /* Stop PHY layer to call the hook to adjust the link in case
775 * of a switch is attached to the stmmac driver.
776 */
777 phydev->irq = PHY_IGNORE_INTERRUPT;
778 else
779 /* At this stage, init the EEE if supported.
780 * Never called in case of fixed_link.
781 */
782 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700783}
784
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000785/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100786 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000787 * @priv: driver private structure
788 * Description: this is to verify if the HW supports the PCS.
789 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
790 * configured for the TBI, RTBI, or SGMII PHY interface.
791 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000792static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
793{
794 int interface = priv->plat->interface;
795
796 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900797 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
798 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
799 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
800 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000801 pr_debug("STMMAC: PCS RGMII support enable\n");
802 priv->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900803 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000804 pr_debug("STMMAC: PCS SGMII support enable\n");
805 priv->pcs = STMMAC_PCS_SGMII;
806 }
807 }
808}
809
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700810/**
811 * stmmac_init_phy - PHY initialization
812 * @dev: net device structure
813 * Description: it initializes the driver's PHY state, and attaches the PHY
814 * to the mac driver.
815 * Return value:
816 * 0 on success
817 */
818static int stmmac_init_phy(struct net_device *dev)
819{
820 struct stmmac_priv *priv = netdev_priv(dev);
821 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000822 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000823 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000824 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000825 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700826 priv->oldlink = 0;
827 priv->speed = 0;
828 priv->oldduplex = -1;
829
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700830 if (priv->plat->phy_node) {
831 phydev = of_phy_connect(dev, priv->plat->phy_node,
832 &stmmac_adjust_link, 0, interface);
833 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200834 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
835 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000836
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700837 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
838 priv->plat->phy_addr);
839 pr_debug("stmmac_init_phy: trying to attach to %s\n",
840 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700841
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700842 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
843 interface);
844 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700845
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300846 if (IS_ERR_OR_NULL(phydev)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700847 pr_err("%s: Could not attach to PHY\n", dev->name);
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300848 if (!phydev)
849 return -ENODEV;
850
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700851 return PTR_ERR(phydev);
852 }
853
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000854 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000855 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000856 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200857 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000858 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
859 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000860
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700861 /*
862 * Broken HW is sometimes missing the pull-up resistor on the
863 * MDIO line, which results in reads to non-existent devices returning
864 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
865 * device as well.
866 * Note: phydev->phy_id is the result of reading the UID PHY registers.
867 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700868 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700869 phy_disconnect(phydev);
870 return -ENODEV;
871 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100872
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700873 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000874 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700875
876 priv->phydev = phydev;
877
878 return 0;
879}
880
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000881static void stmmac_display_rings(struct stmmac_priv *priv)
882{
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200883 void *head_rx, *head_tx;
884
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000885 if (priv->extend_desc) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200886 head_rx = (void *)priv->dma_erx;
887 head_tx = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000888 } else {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200889 head_rx = (void *)priv->dma_rx;
890 head_tx = (void *)priv->dma_tx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000891 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200892
893 /* Display Rx ring */
894 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
895 /* Display Tx ring */
896 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000897}
898
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000899static int stmmac_set_bfsize(int mtu, int bufsize)
900{
901 int ret = bufsize;
902
903 if (mtu >= BUF_SIZE_4KiB)
904 ret = BUF_SIZE_8KiB;
905 else if (mtu >= BUF_SIZE_2KiB)
906 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100907 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000908 ret = BUF_SIZE_2KiB;
909 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100910 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000911
912 return ret;
913}
914
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000915/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100916 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000917 * @priv: driver private structure
918 * Description: this function is called to clear the tx and rx descriptors
919 * in case of both basic and extended descriptors are used.
920 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000921static void stmmac_clear_descriptors(struct stmmac_priv *priv)
922{
923 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000924
925 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100926 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000927 if (priv->extend_desc)
928 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
929 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100930 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000931 else
932 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
933 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100934 (i == DMA_RX_SIZE - 1));
935 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000936 if (priv->extend_desc)
937 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
938 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100939 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000940 else
941 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
942 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100943 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000944}
945
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100946/**
947 * stmmac_init_rx_buffers - init the RX descriptor buffer.
948 * @priv: driver private structure
949 * @p: descriptor pointer
950 * @i: descriptor index
951 * @flags: gfp flag.
952 * Description: this function is called to allocate a receive buffer, perform
953 * the DMA mapping and init the descriptor.
954 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000955static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +0100956 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000957{
958 struct sk_buff *skb;
959
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530960 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200961 if (!skb) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000962 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200963 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000964 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000965 priv->rx_skbuff[i] = skb;
966 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
967 priv->dma_buf_sz,
968 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200969 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
970 pr_err("%s: DMA mapping error\n", __func__);
971 dev_kfree_skb_any(skb);
972 return -EINVAL;
973 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000974
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200975 if (priv->synopsys_id >= DWMAC_CORE_4_00)
976 p->des0 = priv->rx_skbuff_dma[i];
977 else
978 p->des2 = priv->rx_skbuff_dma[i];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000979
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100980 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000981 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100982 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000983
984 return 0;
985}
986
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200987static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
988{
989 if (priv->rx_skbuff[i]) {
990 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
991 priv->dma_buf_sz, DMA_FROM_DEVICE);
992 dev_kfree_skb_any(priv->rx_skbuff[i]);
993 }
994 priv->rx_skbuff[i] = NULL;
995}
996
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700997/**
998 * init_dma_desc_rings - init the RX/TX descriptor rings
999 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001000 * @flags: gfp flag.
1001 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001002 * and allocates the socket buffers. It suppors the chained and ring
1003 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001004 */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001005static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001006{
1007 int i;
1008 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001009 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001010 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001011
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001012 if (priv->hw->mode->set_16kib_bfsize)
1013 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001014
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001015 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001016 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001017
Vince Bridgers2618abb2014-01-20 05:39:01 -06001018 priv->dma_buf_sz = bfsize;
1019
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001020 if (netif_msg_probe(priv)) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001021 pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
1022 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001023
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001024 /* RX INITIALIZATION */
1025 pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
1026 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001027 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001028 struct dma_desc *p;
1029 if (priv->extend_desc)
1030 p = &((priv->dma_erx + i)->basic);
1031 else
1032 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001033
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001034 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001035 if (ret)
1036 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001037
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001038 if (netif_msg_probe(priv))
1039 pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
1040 priv->rx_skbuff[i]->data,
1041 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001042 }
1043 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001044 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001045 buf_sz = bfsize;
1046
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001047 /* Setup the chained descriptor addresses */
1048 if (priv->mode == STMMAC_CHAIN_MODE) {
1049 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001050 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001051 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001052 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001053 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001054 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001055 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001056 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001057 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001058 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001059 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001060 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001061
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001062 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001063 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001064 struct dma_desc *p;
1065 if (priv->extend_desc)
1066 p = &((priv->dma_etx + i)->basic);
1067 else
1068 p = priv->dma_tx + i;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001069
1070 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1071 p->des0 = 0;
1072 p->des1 = 0;
1073 p->des2 = 0;
1074 p->des3 = 0;
1075 } else {
1076 p->des2 = 0;
1077 }
1078
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001079 priv->tx_skbuff_dma[i].buf = 0;
1080 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001081 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001082 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001083 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001084 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001085
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001086 priv->dirty_tx = 0;
1087 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001088 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001089
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001090 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001091
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001092 if (netif_msg_hw(priv))
1093 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001094
1095 return 0;
1096err_init_rx_buffers:
1097 while (--i >= 0)
1098 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001099 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001100}
1101
1102static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1103{
1104 int i;
1105
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001106 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001107 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001108}
1109
1110static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1111{
1112 int i;
1113
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001114 for (i = 0; i < DMA_TX_SIZE; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001115 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001116
damuzi00075e43642014-01-17 23:47:59 +08001117 if (priv->extend_desc)
1118 p = &((priv->dma_etx + i)->basic);
1119 else
1120 p = priv->dma_tx + i;
1121
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001122 if (priv->tx_skbuff_dma[i].buf) {
1123 if (priv->tx_skbuff_dma[i].map_as_page)
1124 dma_unmap_page(priv->device,
1125 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001126 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001127 DMA_TO_DEVICE);
1128 else
1129 dma_unmap_single(priv->device,
1130 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001131 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001132 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001133 }
1134
1135 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001136 dev_kfree_skb_any(priv->tx_skbuff[i]);
1137 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001138 priv->tx_skbuff_dma[i].buf = 0;
1139 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001140 }
1141 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001142}
1143
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001144/**
1145 * alloc_dma_desc_resources - alloc TX/RX resources.
1146 * @priv: private structure
1147 * Description: according to which descriptor can be used (extend or basic)
1148 * this function allocates the resources for TX and RX paths. In case of
1149 * reception, for example, it pre-allocated the RX socket buffer in order to
1150 * allow zero-copy mechanism.
1151 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001152static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1153{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001154 int ret = -ENOMEM;
1155
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001156 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001157 GFP_KERNEL);
1158 if (!priv->rx_skbuff_dma)
1159 return -ENOMEM;
1160
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001161 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001162 GFP_KERNEL);
1163 if (!priv->rx_skbuff)
1164 goto err_rx_skbuff;
1165
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001166 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001167 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001168 GFP_KERNEL);
1169 if (!priv->tx_skbuff_dma)
1170 goto err_tx_skbuff_dma;
1171
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001172 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001173 GFP_KERNEL);
1174 if (!priv->tx_skbuff)
1175 goto err_tx_skbuff;
1176
1177 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001178 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001179 sizeof(struct
1180 dma_extended_desc),
1181 &priv->dma_rx_phy,
1182 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001183 if (!priv->dma_erx)
1184 goto err_dma;
1185
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001186 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001187 sizeof(struct
1188 dma_extended_desc),
1189 &priv->dma_tx_phy,
1190 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001191 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001192 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001193 sizeof(struct dma_extended_desc),
1194 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001195 goto err_dma;
1196 }
1197 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001198 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001199 sizeof(struct dma_desc),
1200 &priv->dma_rx_phy,
1201 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001202 if (!priv->dma_rx)
1203 goto err_dma;
1204
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001205 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001206 sizeof(struct dma_desc),
1207 &priv->dma_tx_phy,
1208 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001209 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001210 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001211 sizeof(struct dma_desc),
1212 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001213 goto err_dma;
1214 }
1215 }
1216
1217 return 0;
1218
1219err_dma:
1220 kfree(priv->tx_skbuff);
1221err_tx_skbuff:
1222 kfree(priv->tx_skbuff_dma);
1223err_tx_skbuff_dma:
1224 kfree(priv->rx_skbuff);
1225err_rx_skbuff:
1226 kfree(priv->rx_skbuff_dma);
1227 return ret;
1228}
1229
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001230static void free_dma_desc_resources(struct stmmac_priv *priv)
1231{
1232 /* Release the DMA TX/RX socket buffers */
1233 dma_free_rx_skbufs(priv);
1234 dma_free_tx_skbufs(priv);
1235
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001236 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001237 if (!priv->extend_desc) {
1238 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001239 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001240 priv->dma_tx, priv->dma_tx_phy);
1241 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001242 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001243 priv->dma_rx, priv->dma_rx_phy);
1244 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001245 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001246 sizeof(struct dma_extended_desc),
1247 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001248 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001249 sizeof(struct dma_extended_desc),
1250 priv->dma_erx, priv->dma_rx_phy);
1251 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001252 kfree(priv->rx_skbuff_dma);
1253 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001254 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001255 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001256}
1257
1258/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001259 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001260 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001261 * Description: it is used for configuring the DMA operation mode register in
1262 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001263 */
1264static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1265{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001266 int rxfifosz = priv->plat->rx_fifo_size;
1267
Sonic Zhange2a240c2013-08-28 18:55:39 +08001268 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001269 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001270 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001271 /*
1272 * In case of GMAC, SF mode can be enabled
1273 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001274 * 1) TX COE if actually supported
1275 * 2) There is no bugged Jumbo frame support
1276 * that needs to not insert csum in the TDES.
1277 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001278 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1279 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001280 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001281 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001282 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1283 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001284}
1285
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001286/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001287 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001288 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001289 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001290 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001291static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001292{
Beniamino Galvani38979572015-01-21 19:07:27 +01001293 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001294 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001295
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001296 spin_lock(&priv->tx_lock);
1297
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001298 priv->xstats.tx_clean++;
1299
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001300 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001301 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001302 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001303 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001304
1305 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001306 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001307 else
1308 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001309
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001310 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001311 &priv->xstats, p,
1312 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001313 /* Check if the descriptor is owned by the DMA */
1314 if (unlikely(status & tx_dma_own))
1315 break;
1316
1317 /* Just consider the last segment and ...*/
1318 if (likely(!(status & tx_not_ls))) {
1319 /* ... verify the status error condition */
1320 if (unlikely(status & tx_err)) {
1321 priv->dev->stats.tx_errors++;
1322 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001323 priv->dev->stats.tx_packets++;
1324 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001325 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001326 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001327 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001328
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001329 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1330 if (priv->tx_skbuff_dma[entry].map_as_page)
1331 dma_unmap_page(priv->device,
1332 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001333 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001334 DMA_TO_DEVICE);
1335 else
1336 dma_unmap_single(priv->device,
1337 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001338 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001339 DMA_TO_DEVICE);
1340 priv->tx_skbuff_dma[entry].buf = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001341 priv->tx_skbuff_dma[entry].len = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001342 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001343 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001344
1345 if (priv->hw->mode->clean_desc3)
1346 priv->hw->mode->clean_desc3(priv, p);
1347
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001348 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001349 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001350
1351 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001352 pkts_compl++;
1353 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001354 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001355 priv->tx_skbuff[entry] = NULL;
1356 }
1357
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001358 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001359
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001360 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001361 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001362 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001363
1364 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1365
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001366 if (unlikely(netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001367 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001368 netif_tx_lock(priv->dev);
1369 if (netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001370 stmmac_tx_avail(priv) > STMMAC_TX_THRESH) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001371 if (netif_msg_tx_done(priv))
1372 pr_debug("%s: restart transmit\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001373 netif_wake_queue(priv->dev);
1374 }
1375 netif_tx_unlock(priv->dev);
1376 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001377
1378 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1379 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001380 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001381 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001382 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001383}
1384
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001385static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001386{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001387 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001388}
1389
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001390static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001391{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001392 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001393}
1394
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001395/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001396 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001397 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001398 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001399 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001400 */
1401static void stmmac_tx_err(struct stmmac_priv *priv)
1402{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001403 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001404 netif_stop_queue(priv->dev);
1405
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001406 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001407 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001408 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001409 if (priv->extend_desc)
1410 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1411 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001412 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001413 else
1414 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1415 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001416 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001417 priv->dirty_tx = 0;
1418 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001419 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001420 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001421
1422 priv->dev->stats.tx_errors++;
1423 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001424}
1425
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001426/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001427 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001428 * @priv: driver private structure
1429 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001430 * It calls the dwmac dma routine and schedule poll method in case of some
1431 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001432 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001433static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001434{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001435 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001436 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001437
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001438 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001439 if (likely((status & handle_rx)) || (status & handle_tx)) {
1440 if (likely(napi_schedule_prep(&priv->napi))) {
1441 stmmac_disable_dma_irq(priv);
1442 __napi_schedule(&priv->napi);
1443 }
1444 }
1445 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001446 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001447 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1448 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001449 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001450 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001451 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1452 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001453 else
1454 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001455 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001456 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001457 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001458 } else if (unlikely(status == tx_hard_error))
1459 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001460}
1461
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001462/**
1463 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1464 * @priv: driver private structure
1465 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1466 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001467static void stmmac_mmc_setup(struct stmmac_priv *priv)
1468{
1469 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001470 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001471
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001472 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1473 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
1474 else
1475 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001476
1477 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001478
1479 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001480 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001481 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1482 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +00001483 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001484}
1485
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001486/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001487 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001488 * @priv: driver private structure
1489 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001490 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1491 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001492 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001493static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1494{
1495 if (priv->plat->enh_desc) {
1496 pr_info(" Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001497
1498 /* GMAC older than 3.50 has no extended descriptors */
1499 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1500 pr_info("\tEnabled extended descriptors\n");
1501 priv->extend_desc = 1;
1502 } else
1503 pr_warn("Extended descriptors not supported\n");
1504
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001505 priv->hw->desc = &enh_desc_ops;
1506 } else {
1507 pr_info(" Normal descriptors\n");
1508 priv->hw->desc = &ndesc_ops;
1509 }
1510}
1511
1512/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001513 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001514 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001515 * Description:
1516 * new GMAC chip generations have a new register to indicate the
1517 * presence of the optional feature/functions.
1518 * This can be also used to override the value passed through the
1519 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001520 */
1521static int stmmac_get_hw_features(struct stmmac_priv *priv)
1522{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001523 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001524
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001525 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001526 priv->hw->dma->get_hw_feature(priv->ioaddr,
1527 &priv->dma_cap);
1528 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001529 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001530
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001531 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001532}
1533
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001534/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001535 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001536 * @priv: driver private structure
1537 * Description:
1538 * it is to verify if the MAC address is valid, in case of failures it
1539 * generates a random MAC address
1540 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001541static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1542{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001543 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001544 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001545 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001546 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001547 eth_hw_addr_random(priv->dev);
Hans de Goedec88460b2014-01-26 15:50:44 +01001548 pr_info("%s: device MAC address %pM\n", priv->dev->name,
1549 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001550 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001551}
1552
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001553/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001554 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001555 * @priv: driver private structure
1556 * Description:
1557 * It inits the DMA invoking the specific MAC/GMAC callback.
1558 * Some DMA parameters can be passed from the platform;
1559 * in case of these are not passed a default is kept for the MAC or GMAC.
1560 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001561static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1562{
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001563 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, aal = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001564 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001565 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001566 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001567
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001568 if (priv->plat->dma_cfg) {
1569 pbl = priv->plat->dma_cfg->pbl;
1570 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001571 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001572 aal = priv->plat->dma_cfg->aal;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001573 }
1574
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001575 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1576 atds = 1;
1577
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001578 ret = priv->hw->dma->reset(priv->ioaddr);
1579 if (ret) {
1580 dev_err(priv->device, "Failed to reset the dma\n");
1581 return ret;
1582 }
1583
1584 priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001585 aal, priv->dma_tx_phy, priv->dma_rx_phy, atds);
1586
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001587 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1588 priv->rx_tail_addr = priv->dma_rx_phy +
1589 (DMA_RX_SIZE * sizeof(struct dma_desc));
1590 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr,
1591 STMMAC_CHAN0);
1592
1593 priv->tx_tail_addr = priv->dma_tx_phy +
1594 (DMA_TX_SIZE * sizeof(struct dma_desc));
1595 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
1596 STMMAC_CHAN0);
1597 }
1598
1599 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001600 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1601
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001602 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001603}
1604
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001605/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001606 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001607 * @data: data pointer
1608 * Description:
1609 * This is the timer handler to directly invoke the stmmac_tx_clean.
1610 */
1611static void stmmac_tx_timer(unsigned long data)
1612{
1613 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1614
1615 stmmac_tx_clean(priv);
1616}
1617
1618/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001619 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001620 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001621 * Description:
1622 * This inits the transmit coalesce parameters: i.e. timer rate,
1623 * timer handler and default threshold used for enabling the
1624 * interrupt on completion bit.
1625 */
1626static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1627{
1628 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1629 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1630 init_timer(&priv->txtimer);
1631 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1632 priv->txtimer.data = (unsigned long)priv;
1633 priv->txtimer.function = stmmac_tx_timer;
1634 add_timer(&priv->txtimer);
1635}
1636
1637/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001638 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001639 * @dev : pointer to the device structure.
1640 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001641 * this is the main function to setup the HW in a usable state because the
1642 * dma engine is reset, the core registers are configured (e.g. AXI,
1643 * Checksum features, timers). The DMA is ready to start receiving and
1644 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001645 * Return value:
1646 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1647 * file on failure.
1648 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001649static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001650{
1651 struct stmmac_priv *priv = netdev_priv(dev);
1652 int ret;
1653
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001654 /* DMA initialization and SW reset */
1655 ret = stmmac_init_dma_engine(priv);
1656 if (ret < 0) {
1657 pr_err("%s: DMA engine initialization failed\n", __func__);
1658 return ret;
1659 }
1660
1661 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001662 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001663
1664 /* If required, perform hw setup of the bus. */
1665 if (priv->plat->bus_setup)
1666 priv->plat->bus_setup(priv->ioaddr);
1667
1668 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001669 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001670
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001671 ret = priv->hw->mac->rx_ipc(priv->hw);
1672 if (!ret) {
1673 pr_warn(" RX IPC Checksum Offload disabled\n");
1674 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001675 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001676 }
1677
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001678 /* Enable the MAC Rx/Tx */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001679 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1680 stmmac_dwmac4_set_mac(priv->ioaddr, true);
1681 else
1682 stmmac_set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001683
1684 /* Set the HW DMA mode and the COE */
1685 stmmac_dma_operation_mode(priv);
1686
1687 stmmac_mmc_setup(priv);
1688
Huacai Chenfe1319292014-12-19 22:38:18 +08001689 if (init_ptp) {
1690 ret = stmmac_init_ptp(priv);
1691 if (ret && ret != -EOPNOTSUPP)
1692 pr_warn("%s: failed PTP initialisation\n", __func__);
1693 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001694
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001695#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001696 ret = stmmac_init_fs(dev);
1697 if (ret < 0)
1698 pr_warn("%s: failed debugFS registration\n", __func__);
1699#endif
1700 /* Start the ball rolling... */
1701 pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
1702 priv->hw->dma->start_tx(priv->ioaddr);
1703 priv->hw->dma->start_rx(priv->ioaddr);
1704
1705 /* Dump DMA/MAC registers */
1706 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001707 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001708 priv->hw->dma->dump_regs(priv->ioaddr);
1709 }
1710 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1711
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001712 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1713 priv->rx_riwt = MAX_DMA_RIWT;
1714 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1715 }
1716
1717 if (priv->pcs && priv->hw->mac->ctrl_ane)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001718 priv->hw->mac->ctrl_ane(priv->hw, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001719
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001720 /* set TX ring length */
1721 if (priv->hw->dma->set_tx_ring_len)
1722 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
1723 (DMA_TX_SIZE - 1));
1724 /* set RX ring length */
1725 if (priv->hw->dma->set_rx_ring_len)
1726 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
1727 (DMA_RX_SIZE - 1));
1728 /* Enable TSO */
1729 if (priv->tso)
1730 priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0);
1731
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001732 return 0;
1733}
1734
1735/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001736 * stmmac_open - open entry point of the driver
1737 * @dev : pointer to the device structure.
1738 * Description:
1739 * This function is the open entry point of the driver.
1740 * Return value:
1741 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1742 * file on failure.
1743 */
1744static int stmmac_open(struct net_device *dev)
1745{
1746 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001747 int ret;
1748
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001749 stmmac_check_ether_addr(priv);
1750
Byungho An4d8f0822013-04-07 17:56:16 +00001751 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
1752 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001753 ret = stmmac_init_phy(dev);
1754 if (ret) {
1755 pr_err("%s: Cannot attach to PHY (error: %d)\n",
1756 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001757 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001758 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001759 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001760
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001761 /* Extra statistics */
1762 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1763 priv->xstats.threshold = tc;
1764
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001765 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01001766 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001767
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001768 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001769 if (ret < 0) {
1770 pr_err("%s: DMA descriptors allocation failed\n", __func__);
1771 goto dma_desc_error;
1772 }
1773
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001774 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1775 if (ret < 0) {
1776 pr_err("%s: DMA descriptors initialization failed\n", __func__);
1777 goto init_error;
1778 }
1779
Huacai Chenfe1319292014-12-19 22:38:18 +08001780 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001781 if (ret < 0) {
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001782 pr_err("%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001783 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001784 }
1785
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001786 stmmac_init_tx_coalesce(priv);
1787
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001788 if (priv->phydev)
1789 phy_start(priv->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001790
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001791 /* Request the IRQ lines */
1792 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001793 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001794 if (unlikely(ret < 0)) {
1795 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1796 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001797 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001798 }
1799
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001800 /* Request the Wake IRQ in case of another line is used for WoL */
1801 if (priv->wol_irq != dev->irq) {
1802 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1803 IRQF_SHARED, dev->name, dev);
1804 if (unlikely(ret < 0)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001805 pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1806 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001807 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001808 }
1809 }
1810
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001811 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001812 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001813 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1814 dev->name, dev);
1815 if (unlikely(ret < 0)) {
1816 pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1817 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001818 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001819 }
1820 }
1821
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001822 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001823 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001824
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001825 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001826
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001827lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001828 if (priv->wol_irq != dev->irq)
1829 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001830wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001831 free_irq(dev->irq, dev);
1832
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001833init_error:
1834 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001835dma_desc_error:
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001836 if (priv->phydev)
1837 phy_disconnect(priv->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001838
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001839 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001840}
1841
1842/**
1843 * stmmac_release - close entry point of the driver
1844 * @dev : device pointer.
1845 * Description:
1846 * This is the stop entry point of the driver.
1847 */
1848static int stmmac_release(struct net_device *dev)
1849{
1850 struct stmmac_priv *priv = netdev_priv(dev);
1851
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001852 if (priv->eee_enabled)
1853 del_timer_sync(&priv->eee_ctrl_timer);
1854
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001855 /* Stop and disconnect the PHY */
1856 if (priv->phydev) {
1857 phy_stop(priv->phydev);
1858 phy_disconnect(priv->phydev);
1859 priv->phydev = NULL;
1860 }
1861
1862 netif_stop_queue(dev);
1863
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001864 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001865
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001866 del_timer_sync(&priv->txtimer);
1867
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001868 /* Free the IRQ lines */
1869 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001870 if (priv->wol_irq != dev->irq)
1871 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001872 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001873 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001874
1875 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001876 priv->hw->dma->stop_tx(priv->ioaddr);
1877 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001878
1879 /* Release and free the Rx/Tx resources */
1880 free_dma_desc_resources(priv);
1881
avisconti19449bf2010-10-25 18:58:14 +00001882 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001883 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001884
1885 netif_carrier_off(dev);
1886
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001887#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001888 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001889#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001890
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001891 stmmac_release_ptp(priv);
1892
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001893 return 0;
1894}
1895
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001896/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001897 * stmmac_tso_allocator - close entry point of the driver
1898 * @priv: driver private structure
1899 * @des: buffer start address
1900 * @total_len: total length to fill in descriptors
1901 * @last_segmant: condition for the last descriptor
1902 * Description:
1903 * This function fills descriptor and request new descriptors according to
1904 * buffer length to fill
1905 */
1906static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
1907 int total_len, bool last_segment)
1908{
1909 struct dma_desc *desc;
1910 int tmp_len;
1911 u32 buff_size;
1912
1913 tmp_len = total_len;
1914
1915 while (tmp_len > 0) {
1916 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
1917 desc = priv->dma_tx + priv->cur_tx;
1918
1919 desc->des0 = des + (total_len - tmp_len);
1920 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
1921 TSO_MAX_BUFF_SIZE : tmp_len;
1922
1923 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
1924 0, 1,
1925 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
1926 0, 0);
1927
1928 tmp_len -= TSO_MAX_BUFF_SIZE;
1929 }
1930}
1931
1932/**
1933 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
1934 * @skb : the socket buffer
1935 * @dev : device pointer
1936 * Description: this is the transmit function that is called on TSO frames
1937 * (support available on GMAC4 and newer chips).
1938 * Diagram below show the ring programming in case of TSO frames:
1939 *
1940 * First Descriptor
1941 * --------
1942 * | DES0 |---> buffer1 = L2/L3/L4 header
1943 * | DES1 |---> TCP Payload (can continue on next descr...)
1944 * | DES2 |---> buffer 1 and 2 len
1945 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
1946 * --------
1947 * |
1948 * ...
1949 * |
1950 * --------
1951 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
1952 * | DES1 | --|
1953 * | DES2 | --> buffer 1 and 2 len
1954 * | DES3 |
1955 * --------
1956 *
1957 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
1958 */
1959static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
1960{
1961 u32 pay_len, mss;
1962 int tmp_pay_len = 0;
1963 struct stmmac_priv *priv = netdev_priv(dev);
1964 int nfrags = skb_shinfo(skb)->nr_frags;
1965 unsigned int first_entry, des;
1966 struct dma_desc *desc, *first, *mss_desc = NULL;
1967 u8 proto_hdr_len;
1968 int i;
1969
1970 spin_lock(&priv->tx_lock);
1971
1972 /* Compute header lengths */
1973 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
1974
1975 /* Desc availability based on threshold should be enough safe */
1976 if (unlikely(stmmac_tx_avail(priv) <
1977 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
1978 if (!netif_queue_stopped(dev)) {
1979 netif_stop_queue(dev);
1980 /* This is a hard error, log it. */
1981 pr_err("%s: Tx Ring full when queue awake\n", __func__);
1982 }
1983 spin_unlock(&priv->tx_lock);
1984 return NETDEV_TX_BUSY;
1985 }
1986
1987 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
1988
1989 mss = skb_shinfo(skb)->gso_size;
1990
1991 /* set new MSS value if needed */
1992 if (mss != priv->mss) {
1993 mss_desc = priv->dma_tx + priv->cur_tx;
1994 priv->hw->desc->set_mss(mss_desc, mss);
1995 priv->mss = mss;
1996 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
1997 }
1998
1999 if (netif_msg_tx_queued(priv)) {
2000 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2001 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2002 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2003 skb->data_len);
2004 }
2005
2006 first_entry = priv->cur_tx;
2007
2008 desc = priv->dma_tx + first_entry;
2009 first = desc;
2010
2011 /* first descriptor: fill Headers on Buf1 */
2012 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2013 DMA_TO_DEVICE);
2014 if (dma_mapping_error(priv->device, des))
2015 goto dma_map_err;
2016
2017 priv->tx_skbuff_dma[first_entry].buf = des;
2018 priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2019 priv->tx_skbuff[first_entry] = skb;
2020
2021 first->des0 = des;
2022
2023 /* Fill start of payload in buff2 of first descriptor */
2024 if (pay_len)
2025 first->des1 = des + proto_hdr_len;
2026
2027 /* If needed take extra descriptors to fill the remaining payload */
2028 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2029
2030 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));
2031
2032 /* Prepare fragments */
2033 for (i = 0; i < nfrags; i++) {
2034 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2035
2036 des = skb_frag_dma_map(priv->device, frag, 0,
2037 skb_frag_size(frag),
2038 DMA_TO_DEVICE);
2039
2040 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2041 (i == nfrags - 1));
2042
2043 priv->tx_skbuff_dma[priv->cur_tx].buf = des;
2044 priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
2045 priv->tx_skbuff[priv->cur_tx] = NULL;
2046 priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
2047 }
2048
2049 priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;
2050
2051 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2052
2053 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
2054 if (netif_msg_hw(priv))
2055 pr_debug("%s: stop transmitted packets\n", __func__);
2056 netif_stop_queue(dev);
2057 }
2058
2059 dev->stats.tx_bytes += skb->len;
2060 priv->xstats.tx_tso_frames++;
2061 priv->xstats.tx_tso_nfrags += nfrags;
2062
2063 /* Manage tx mitigation */
2064 priv->tx_count_frames += nfrags + 1;
2065 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2066 mod_timer(&priv->txtimer,
2067 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2068 } else {
2069 priv->tx_count_frames = 0;
2070 priv->hw->desc->set_tx_ic(desc);
2071 priv->xstats.tx_set_ic_bit++;
2072 }
2073
2074 if (!priv->hwts_tx_en)
2075 skb_tx_timestamp(skb);
2076
2077 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2078 priv->hwts_tx_en)) {
2079 /* declare that device is doing timestamping */
2080 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2081 priv->hw->desc->enable_tx_timestamp(first);
2082 }
2083
2084 /* Complete the first descriptor before granting the DMA */
2085 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2086 proto_hdr_len,
2087 pay_len,
2088 1, priv->tx_skbuff_dma[first_entry].last_segment,
2089 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2090
2091 /* If context desc is used to change MSS */
2092 if (mss_desc)
2093 priv->hw->desc->set_tx_owner(mss_desc);
2094
2095 /* The own bit must be the latest setting done when prepare the
2096 * descriptor and then barrier is needed to make sure that
2097 * all is coherent before granting the DMA engine.
2098 */
2099 smp_wmb();
2100
2101 if (netif_msg_pktdata(priv)) {
2102 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2103 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2104 priv->cur_tx, first, nfrags);
2105
2106 priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
2107 0);
2108
2109 pr_info(">>> frame to be transmitted: ");
2110 print_pkt(skb->data, skb_headlen(skb));
2111 }
2112
2113 netdev_sent_queue(dev, skb->len);
2114
2115 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2116 STMMAC_CHAN0);
2117
2118 spin_unlock(&priv->tx_lock);
2119 return NETDEV_TX_OK;
2120
2121dma_map_err:
2122 spin_unlock(&priv->tx_lock);
2123 dev_err(priv->device, "Tx dma map failed\n");
2124 dev_kfree_skb(skb);
2125 priv->dev->stats.tx_dropped++;
2126 return NETDEV_TX_OK;
2127}
2128
2129/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002130 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002131 * @skb : the socket buffer
2132 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002133 * Description : this is the tx entry point of the driver.
2134 * It programs the chain or the ring and supports oversized frames
2135 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002136 */
2137static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2138{
2139 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002140 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002141 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002142 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002143 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002144 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002145 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002146 unsigned int des;
2147
2148 /* Manage oversized TCP frames for GMAC4 device */
2149 if (skb_is_gso(skb) && priv->tso) {
2150 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2151 return stmmac_tso_xmit(skb, dev);
2152 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002153
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01002154 spin_lock(&priv->tx_lock);
2155
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002156 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01002157 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002158 if (!netif_queue_stopped(dev)) {
2159 netif_stop_queue(dev);
2160 /* This is a hard error, log it. */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002161 pr_err("%s: Tx Ring full when queue awake\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002162 }
2163 return NETDEV_TX_BUSY;
2164 }
2165
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002166 if (priv->tx_path_in_lpi_mode)
2167 stmmac_disable_eee_mode(priv);
2168
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002169 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002170 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002171
Michał Mirosław5e982f32011-04-09 02:46:55 +00002172 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002173
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002174 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002175 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002176 else
2177 desc = priv->dma_tx + entry;
2178
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002179 first = desc;
2180
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002181 priv->tx_skbuff[first_entry] = skb;
2182
2183 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002184 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002185 if (enh_desc)
2186 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2187
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002188 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2189 DWMAC_CORE_4_00)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002190 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002191 if (unlikely(entry < 0))
2192 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002193 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002194
2195 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002196 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2197 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002198 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002199
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002200 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2201
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002202 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002203 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002204 else
2205 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002206
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002207 des = skb_frag_dma_map(priv->device, frag, 0, len,
2208 DMA_TO_DEVICE);
2209 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002210 goto dma_map_err; /* should reuse desc w/o issues */
2211
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002212 priv->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002213
2214 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
2215 desc->des0 = des;
2216 priv->tx_skbuff_dma[entry].buf = desc->des0;
2217 } else {
2218 desc->des2 = des;
2219 priv->tx_skbuff_dma[entry].buf = desc->des2;
2220 }
2221
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002222 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002223 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002224 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2225
2226 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002227 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002228 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002229 }
2230
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002231 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2232
2233 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002234
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002235 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002236 void *tx_head;
2237
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002238 pr_debug("%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2239 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2240 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002241
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002242 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002243 tx_head = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002244 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002245 tx_head = (void *)priv->dma_tx;
2246
2247 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002248
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002249 pr_debug(">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002250 print_pkt(skb->data, skb->len);
2251 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002252
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002253 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002254 if (netif_msg_hw(priv))
2255 pr_debug("%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002256 netif_stop_queue(dev);
2257 }
2258
2259 dev->stats.tx_bytes += skb->len;
2260
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002261 /* According to the coalesce parameter the IC bit for the latest
2262 * segment is reset and the timer re-started to clean the tx status.
2263 * This approach takes care about the fragments: desc is the first
2264 * element in case of no SG.
2265 */
2266 priv->tx_count_frames += nfrags + 1;
2267 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2268 mod_timer(&priv->txtimer,
2269 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2270 } else {
2271 priv->tx_count_frames = 0;
2272 priv->hw->desc->set_tx_ic(desc);
2273 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002274 }
2275
2276 if (!priv->hwts_tx_en)
2277 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002278
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002279 /* Ready to fill the first descriptor and set the OWN bit w/o any
2280 * problems because all the descriptors are actually ready to be
2281 * passed to the DMA engine.
2282 */
2283 if (likely(!is_jumbo)) {
2284 bool last_segment = (nfrags == 0);
2285
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002286 des = dma_map_single(priv->device, skb->data,
2287 nopaged_len, DMA_TO_DEVICE);
2288 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002289 goto dma_map_err;
2290
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002291 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
2292 first->des0 = des;
2293 priv->tx_skbuff_dma[first_entry].buf = first->des0;
2294 } else {
2295 first->des2 = des;
2296 priv->tx_skbuff_dma[first_entry].buf = first->des2;
2297 }
2298
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002299 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2300 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2301
2302 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2303 priv->hwts_tx_en)) {
2304 /* declare that device is doing timestamping */
2305 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2306 priv->hw->desc->enable_tx_timestamp(first);
2307 }
2308
2309 /* Prepare the first descriptor setting the OWN bit too */
2310 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2311 csum_insertion, priv->mode, 1,
2312 last_segment);
2313
2314 /* The own bit must be the latest setting done when prepare the
2315 * descriptor and then barrier is needed to make sure that
2316 * all is coherent before granting the DMA engine.
2317 */
2318 smp_wmb();
2319 }
2320
Beniamino Galvani38979572015-01-21 19:07:27 +01002321 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002322
2323 if (priv->synopsys_id < DWMAC_CORE_4_00)
2324 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2325 else
2326 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2327 STMMAC_CHAN0);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002328
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002329 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002330 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002331
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002332dma_map_err:
Fabrice Gasnier758a0ab2014-11-04 17:08:06 +01002333 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002334 dev_err(priv->device, "Tx dma map failed\n");
2335 dev_kfree_skb(skb);
2336 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002337 return NETDEV_TX_OK;
2338}
2339
Vince Bridgersb9381982014-01-14 13:42:05 -06002340static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2341{
2342 struct ethhdr *ehdr;
2343 u16 vlanid;
2344
2345 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2346 NETIF_F_HW_VLAN_CTAG_RX &&
2347 !__vlan_get_tag(skb, &vlanid)) {
2348 /* pop the vlan tag */
2349 ehdr = (struct ethhdr *)skb->data;
2350 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2351 skb_pull(skb, VLAN_HLEN);
2352 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2353 }
2354}
2355
2356
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002357static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
2358{
2359 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
2360 return 0;
2361
2362 return 1;
2363}
2364
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002365/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002366 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002367 * @priv: driver private structure
2368 * Description : this is to reallocate the skb for the reception process
2369 * that is based on zero-copy.
2370 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002371static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2372{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002373 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002374 unsigned int entry = priv->dirty_rx;
2375 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002376
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002377 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002378 struct dma_desc *p;
2379
2380 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002381 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002382 else
2383 p = priv->dma_rx + entry;
2384
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002385 if (likely(priv->rx_skbuff[entry] == NULL)) {
2386 struct sk_buff *skb;
2387
Eric Dumazetacb600d2012-10-05 06:23:55 +00002388 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002389 if (unlikely(!skb)) {
2390 /* so for a while no zero-copy! */
2391 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
2392 if (unlikely(net_ratelimit()))
2393 dev_err(priv->device,
2394 "fail to alloc skb entry %d\n",
2395 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002396 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002397 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002398
2399 priv->rx_skbuff[entry] = skb;
2400 priv->rx_skbuff_dma[entry] =
2401 dma_map_single(priv->device, skb->data, bfsize,
2402 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002403 if (dma_mapping_error(priv->device,
2404 priv->rx_skbuff_dma[entry])) {
2405 dev_err(priv->device, "Rx dma map failed\n");
2406 dev_kfree_skb(skb);
2407 break;
2408 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002409
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002410 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
2411 p->des0 = priv->rx_skbuff_dma[entry];
2412 p->des1 = 0;
2413 } else {
2414 p->des2 = priv->rx_skbuff_dma[entry];
2415 }
2416 if (priv->hw->mode->refill_desc3)
2417 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002418
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002419 if (priv->rx_zeroc_thresh > 0)
2420 priv->rx_zeroc_thresh--;
2421
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002422 if (netif_msg_rx_status(priv))
2423 pr_debug("\trefill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002424 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002425 wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002426
2427 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2428 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
2429 else
2430 priv->hw->desc->set_rx_owner(p);
2431
Deepak Sikri8e839892012-07-08 21:14:45 +00002432 wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002433
2434 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002435 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002436 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002437}
2438
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002439/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002440 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002441 * @priv: driver private structure
2442 * @limit: napi bugget.
2443 * Description : this the function called by the napi poll method.
2444 * It gets all the frames inside the ring.
2445 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002446static int stmmac_rx(struct stmmac_priv *priv, int limit)
2447{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002448 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002449 unsigned int next_entry;
2450 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002451 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002452
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002453 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002454 void *rx_head;
2455
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002456 pr_debug("%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002457 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002458 rx_head = (void *)priv->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002459 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002460 rx_head = (void *)priv->dma_rx;
2461
2462 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002463 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002464 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002465 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002466 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002467
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002468 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002469 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002470 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002471 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002472
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002473 /* read the status of the incoming frame */
2474 status = priv->hw->desc->rx_status(&priv->dev->stats,
2475 &priv->xstats, p);
2476 /* check if managed by the DMA otherwise go ahead */
2477 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002478 break;
2479
2480 count++;
2481
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002482 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2483 next_entry = priv->cur_rx;
2484
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002485 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002486 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002487 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002488 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002489
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002490 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2491 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2492 &priv->xstats,
2493 priv->dma_erx +
2494 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002495 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002496 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002497 if (priv->hwts_rx_en && !priv->extend_desc) {
2498 /* DESC2 & DESC3 will be overwitten by device
2499 * with timestamp value, hence reinitialize
2500 * them in stmmac_rx_refill() function so that
2501 * device can reuse it.
2502 */
2503 priv->rx_skbuff[entry] = NULL;
2504 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002505 priv->rx_skbuff_dma[entry],
2506 priv->dma_buf_sz,
2507 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002508 }
2509 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002510 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002511 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002512 unsigned int des;
2513
2514 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2515 des = p->des0;
2516 else
2517 des = p->des2;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002518
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002519 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2520
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002521 /* If frame length is greather than skb buffer size
2522 * (preallocated during init) then the packet is
2523 * ignored
2524 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002525 if (frame_len > priv->dma_buf_sz) {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002526 pr_err("%s: len %d larger than size (%d)\n",
2527 priv->dev->name, frame_len,
2528 priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002529 priv->dev->stats.rx_length_errors++;
2530 break;
2531 }
2532
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002533 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002534 * Type frames (LLC/LLC-SNAP)
2535 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002536 if (unlikely(status != llc_snap))
2537 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002538
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002539 if (netif_msg_rx_status(priv)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002540 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002541 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002542 if (frame_len > ETH_FRAME_LEN)
2543 pr_debug("\tframe size %d, COE: %d\n",
2544 frame_len, status);
2545 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002546
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002547 /* The zero-copy is always used for all the sizes
2548 * in case of GMAC4 because it needs
2549 * to refill the used descriptors, always.
2550 */
2551 if (unlikely(!priv->plat->has_gmac4 &&
2552 ((frame_len < priv->rx_copybreak) ||
2553 stmmac_rx_threshold_count(priv)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002554 skb = netdev_alloc_skb_ip_align(priv->dev,
2555 frame_len);
2556 if (unlikely(!skb)) {
2557 if (net_ratelimit())
2558 dev_warn(priv->device,
2559 "packet dropped\n");
2560 priv->dev->stats.rx_dropped++;
2561 break;
2562 }
2563
2564 dma_sync_single_for_cpu(priv->device,
2565 priv->rx_skbuff_dma
2566 [entry], frame_len,
2567 DMA_FROM_DEVICE);
2568 skb_copy_to_linear_data(skb,
2569 priv->
2570 rx_skbuff[entry]->data,
2571 frame_len);
2572
2573 skb_put(skb, frame_len);
2574 dma_sync_single_for_device(priv->device,
2575 priv->rx_skbuff_dma
2576 [entry], frame_len,
2577 DMA_FROM_DEVICE);
2578 } else {
2579 skb = priv->rx_skbuff[entry];
2580 if (unlikely(!skb)) {
2581 pr_err("%s: Inconsistent Rx chain\n",
2582 priv->dev->name);
2583 priv->dev->stats.rx_dropped++;
2584 break;
2585 }
2586 prefetch(skb->data - NET_IP_ALIGN);
2587 priv->rx_skbuff[entry] = NULL;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002588 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002589
2590 skb_put(skb, frame_len);
2591 dma_unmap_single(priv->device,
2592 priv->rx_skbuff_dma[entry],
2593 priv->dma_buf_sz,
2594 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002595 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002596
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002597 stmmac_get_rx_hwtstamp(priv, entry, skb);
2598
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002599 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002600 pr_debug("frame received (%dbytes)", frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002601 print_pkt(skb->data, frame_len);
2602 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002603
Vince Bridgersb9381982014-01-14 13:42:05 -06002604 stmmac_rx_vlan(priv->dev, skb);
2605
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002606 skb->protocol = eth_type_trans(skb, priv->dev);
2607
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002608 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002609 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002610 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002611 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002612
2613 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002614
2615 priv->dev->stats.rx_packets++;
2616 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002617 }
2618 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002619 }
2620
2621 stmmac_rx_refill(priv);
2622
2623 priv->xstats.rx_pkt_n += count;
2624
2625 return count;
2626}
2627
2628/**
2629 * stmmac_poll - stmmac poll method (NAPI)
2630 * @napi : pointer to the napi structure.
2631 * @budget : maximum number of packets that the current CPU can receive from
2632 * all interfaces.
2633 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002634 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002635 */
2636static int stmmac_poll(struct napi_struct *napi, int budget)
2637{
2638 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2639 int work_done = 0;
2640
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002641 priv->xstats.napi_poll++;
2642 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002643
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002644 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002645 if (work_done < budget) {
2646 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002647 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002648 }
2649 return work_done;
2650}
2651
2652/**
2653 * stmmac_tx_timeout
2654 * @dev : Pointer to net device structure
2655 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002656 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002657 * netdev structure and arrange for the device to be reset to a sane state
2658 * in order to transmit a new packet.
2659 */
2660static void stmmac_tx_timeout(struct net_device *dev)
2661{
2662 struct stmmac_priv *priv = netdev_priv(dev);
2663
2664 /* Clear Tx resources and restart transmitting again */
2665 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002666}
2667
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002668/**
Jiri Pirko01789342011-08-16 06:29:00 +00002669 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002670 * @dev : pointer to the device structure
2671 * Description:
2672 * This function is a driver entry point which gets called by the kernel
2673 * whenever multicast addresses must be enabled/disabled.
2674 * Return value:
2675 * void.
2676 */
Jiri Pirko01789342011-08-16 06:29:00 +00002677static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002678{
2679 struct stmmac_priv *priv = netdev_priv(dev);
2680
Vince Bridgers3b57de92014-07-31 15:49:17 -05002681 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002682}
2683
2684/**
2685 * stmmac_change_mtu - entry point to change MTU size for the device.
2686 * @dev : device pointer.
2687 * @new_mtu : the new MTU size for the device.
2688 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2689 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2690 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2691 * Return value:
2692 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2693 * file on failure.
2694 */
2695static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2696{
2697 struct stmmac_priv *priv = netdev_priv(dev);
2698 int max_mtu;
2699
2700 if (netif_running(dev)) {
2701 pr_err("%s: must be stopped to change its MTU\n", dev->name);
2702 return -EBUSY;
2703 }
2704
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002705 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002706 max_mtu = JUMBO_LEN;
2707 else
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +00002708 max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002709
Vince Bridgers2618abb2014-01-20 05:39:01 -06002710 if (priv->plat->maxmtu < max_mtu)
2711 max_mtu = priv->plat->maxmtu;
2712
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002713 if ((new_mtu < 46) || (new_mtu > max_mtu)) {
2714 pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
2715 return -EINVAL;
2716 }
2717
Michał Mirosław5e982f32011-04-09 02:46:55 +00002718 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002719
Michał Mirosław5e982f32011-04-09 02:46:55 +00002720 netdev_update_features(dev);
2721
2722 return 0;
2723}
2724
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002725static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002726 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002727{
2728 struct stmmac_priv *priv = netdev_priv(dev);
2729
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002730 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002731 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002732
Michał Mirosław5e982f32011-04-09 02:46:55 +00002733 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002734 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002735
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002736 /* Some GMAC devices have a bugged Jumbo frame support that
2737 * needs to have the Tx COE disabled for oversized frames
2738 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002739 * the TX csum insertionin the TDES and not use SF.
2740 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002741 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002742 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002743
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002744 /* Disable tso if asked by ethtool */
2745 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
2746 if (features & NETIF_F_TSO)
2747 priv->tso = true;
2748 else
2749 priv->tso = false;
2750 }
2751
Michał Mirosław5e982f32011-04-09 02:46:55 +00002752 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002753}
2754
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002755static int stmmac_set_features(struct net_device *netdev,
2756 netdev_features_t features)
2757{
2758 struct stmmac_priv *priv = netdev_priv(netdev);
2759
2760 /* Keep the COE Type in case of csum is supporting */
2761 if (features & NETIF_F_RXCSUM)
2762 priv->hw->rx_csum = priv->plat->rx_coe;
2763 else
2764 priv->hw->rx_csum = 0;
2765 /* No check needed because rx_coe has been set before and it will be
2766 * fixed in case of issue.
2767 */
2768 priv->hw->mac->rx_ipc(priv->hw);
2769
2770 return 0;
2771}
2772
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002773/**
2774 * stmmac_interrupt - main ISR
2775 * @irq: interrupt number.
2776 * @dev_id: to pass the net device pointer.
2777 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002778 * It can call:
2779 * o DMA service routine (to manage incoming frame reception and transmission
2780 * status)
2781 * o Core interrupts to manage: remote wake-up, management counter, LPI
2782 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002783 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002784static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2785{
2786 struct net_device *dev = (struct net_device *)dev_id;
2787 struct stmmac_priv *priv = netdev_priv(dev);
2788
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002789 if (priv->irq_wake)
2790 pm_wakeup_event(priv->device, 0);
2791
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002792 if (unlikely(!dev)) {
2793 pr_err("%s: invalid dev pointer\n", __func__);
2794 return IRQ_NONE;
2795 }
2796
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002797 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002798 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002799 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002800 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002801 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002802 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002803 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002804 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002805 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002806 priv->tx_path_in_lpi_mode = false;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002807 if (status & CORE_IRQ_MTL_RX_OVERFLOW)
2808 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2809 priv->rx_tail_addr,
2810 STMMAC_CHAN0);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002811 }
2812 }
2813
2814 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002815 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002816
2817 return IRQ_HANDLED;
2818}
2819
2820#ifdef CONFIG_NET_POLL_CONTROLLER
2821/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002822 * to allow network I/O with interrupts disabled.
2823 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002824static void stmmac_poll_controller(struct net_device *dev)
2825{
2826 disable_irq(dev->irq);
2827 stmmac_interrupt(dev->irq, dev);
2828 enable_irq(dev->irq);
2829}
2830#endif
2831
2832/**
2833 * stmmac_ioctl - Entry point for the Ioctl
2834 * @dev: Device pointer.
2835 * @rq: An IOCTL specefic structure, that can contain a pointer to
2836 * a proprietary structure used to pass information to the driver.
2837 * @cmd: IOCTL command
2838 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002839 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002840 */
2841static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2842{
2843 struct stmmac_priv *priv = netdev_priv(dev);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002844 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002845
2846 if (!netif_running(dev))
2847 return -EINVAL;
2848
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002849 switch (cmd) {
2850 case SIOCGMIIPHY:
2851 case SIOCGMIIREG:
2852 case SIOCSMIIREG:
2853 if (!priv->phydev)
2854 return -EINVAL;
2855 ret = phy_mii_ioctl(priv->phydev, rq, cmd);
2856 break;
2857 case SIOCSHWTSTAMP:
2858 ret = stmmac_hwtstamp_ioctl(dev, rq);
2859 break;
2860 default:
2861 break;
2862 }
Richard Cochran28b04112010-07-17 08:48:55 +00002863
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002864 return ret;
2865}
2866
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002867#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002868static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002869
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002870static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002871 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002872{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002873 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002874 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2875 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002876
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002877 for (i = 0; i < size; i++) {
2878 u64 x;
2879 if (extend_desc) {
2880 x = *(u64 *) ep;
2881 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002882 i, (unsigned int)virt_to_phys(ep),
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002883 ep->basic.des0, ep->basic.des1,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002884 ep->basic.des2, ep->basic.des3);
2885 ep++;
2886 } else {
2887 x = *(u64 *) p;
2888 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002889 i, (unsigned int)virt_to_phys(ep),
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002890 p->des0, p->des1, p->des2, p->des3);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002891 p++;
2892 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002893 seq_printf(seq, "\n");
2894 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002895}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002896
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002897static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2898{
2899 struct net_device *dev = seq->private;
2900 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002901
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002902 if (priv->extend_desc) {
2903 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002904 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002905 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002906 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002907 } else {
2908 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002909 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002910 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002911 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002912 }
2913
2914 return 0;
2915}
2916
2917static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2918{
2919 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2920}
2921
2922static const struct file_operations stmmac_rings_status_fops = {
2923 .owner = THIS_MODULE,
2924 .open = stmmac_sysfs_ring_open,
2925 .read = seq_read,
2926 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002927 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002928};
2929
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002930static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2931{
2932 struct net_device *dev = seq->private;
2933 struct stmmac_priv *priv = netdev_priv(dev);
2934
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002935 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002936 seq_printf(seq, "DMA HW features not supported\n");
2937 return 0;
2938 }
2939
2940 seq_printf(seq, "==============================\n");
2941 seq_printf(seq, "\tDMA HW features\n");
2942 seq_printf(seq, "==============================\n");
2943
2944 seq_printf(seq, "\t10/100 Mbps %s\n",
2945 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2946 seq_printf(seq, "\t1000 Mbps %s\n",
2947 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2948 seq_printf(seq, "\tHalf duple %s\n",
2949 (priv->dma_cap.half_duplex) ? "Y" : "N");
2950 seq_printf(seq, "\tHash Filter: %s\n",
2951 (priv->dma_cap.hash_filter) ? "Y" : "N");
2952 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2953 (priv->dma_cap.multi_addr) ? "Y" : "N");
2954 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2955 (priv->dma_cap.pcs) ? "Y" : "N");
2956 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2957 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2958 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2959 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2960 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2961 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2962 seq_printf(seq, "\tRMON module: %s\n",
2963 (priv->dma_cap.rmon) ? "Y" : "N");
2964 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2965 (priv->dma_cap.time_stamp) ? "Y" : "N");
2966 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
2967 (priv->dma_cap.atime_stamp) ? "Y" : "N");
2968 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
2969 (priv->dma_cap.eee) ? "Y" : "N");
2970 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2971 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2972 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002973 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2974 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
2975 (priv->dma_cap.rx_coe) ? "Y" : "N");
2976 } else {
2977 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
2978 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
2979 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
2980 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
2981 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002982 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
2983 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
2984 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
2985 priv->dma_cap.number_rx_channel);
2986 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
2987 priv->dma_cap.number_tx_channel);
2988 seq_printf(seq, "\tEnhanced descriptors: %s\n",
2989 (priv->dma_cap.enh_desc) ? "Y" : "N");
2990
2991 return 0;
2992}
2993
2994static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
2995{
2996 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
2997}
2998
2999static const struct file_operations stmmac_dma_cap_fops = {
3000 .owner = THIS_MODULE,
3001 .open = stmmac_sysfs_dma_cap_open,
3002 .read = seq_read,
3003 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003004 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003005};
3006
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003007static int stmmac_init_fs(struct net_device *dev)
3008{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003009 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003010
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003011 /* Create per netdev entries */
3012 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3013
3014 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
3015 pr_err("ERROR %s/%s, debugfs create directory failed\n",
3016 STMMAC_RESOURCE_NAME, dev->name);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003017
3018 return -ENOMEM;
3019 }
3020
3021 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003022 priv->dbgfs_rings_status =
3023 debugfs_create_file("descriptors_status", S_IRUGO,
3024 priv->dbgfs_dir, dev,
3025 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003026
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003027 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003028 pr_info("ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003029 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003030
3031 return -ENOMEM;
3032 }
3033
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003034 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003035 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3036 priv->dbgfs_dir,
3037 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003038
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003039 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003040 pr_info("ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003041 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003042
3043 return -ENOMEM;
3044 }
3045
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003046 return 0;
3047}
3048
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003049static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003050{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003051 struct stmmac_priv *priv = netdev_priv(dev);
3052
3053 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003054}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003055#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003056
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003057static const struct net_device_ops stmmac_netdev_ops = {
3058 .ndo_open = stmmac_open,
3059 .ndo_start_xmit = stmmac_xmit,
3060 .ndo_stop = stmmac_release,
3061 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003062 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003063 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003064 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003065 .ndo_tx_timeout = stmmac_tx_timeout,
3066 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003067#ifdef CONFIG_NET_POLL_CONTROLLER
3068 .ndo_poll_controller = stmmac_poll_controller,
3069#endif
3070 .ndo_set_mac_address = eth_mac_addr,
3071};
3072
3073/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003074 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003075 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003076 * Description: this function is to configure the MAC device according to
3077 * some platform parameters or the HW capability register. It prepares the
3078 * driver to use either ring or chain modes and to setup either enhanced or
3079 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003080 */
3081static int stmmac_hw_init(struct stmmac_priv *priv)
3082{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003083 struct mac_device_info *mac;
3084
3085 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003086 if (priv->plat->has_gmac) {
3087 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003088 mac = dwmac1000_setup(priv->ioaddr,
3089 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003090 priv->plat->unicast_filter_entries,
3091 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003092 } else if (priv->plat->has_gmac4) {
3093 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3094 mac = dwmac4_setup(priv->ioaddr,
3095 priv->plat->multicast_filter_bins,
3096 priv->plat->unicast_filter_entries,
3097 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003098 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003099 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003100 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003101 if (!mac)
3102 return -ENOMEM;
3103
3104 priv->hw = mac;
3105
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003106 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003107 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3108 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003109 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003110 if (chain_mode) {
3111 priv->hw->mode = &chain_mode_ops;
3112 pr_info(" Chain mode enabled\n");
3113 priv->mode = STMMAC_CHAIN_MODE;
3114 } else {
3115 priv->hw->mode = &ring_mode_ops;
3116 pr_info(" Ring mode enabled\n");
3117 priv->mode = STMMAC_RING_MODE;
3118 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003119 }
3120
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003121 /* Get the HW capability (new GMAC newer than 3.50a) */
3122 priv->hw_cap_support = stmmac_get_hw_features(priv);
3123 if (priv->hw_cap_support) {
3124 pr_info(" DMA HW capability register supported");
3125
3126 /* We can override some gmac/dma configuration fields: e.g.
3127 * enh_desc, tx_coe (e.g. that are passed through the
3128 * platform) with the values from the HW capability
3129 * register (if supported).
3130 */
3131 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003132 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003133
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003134 /* TXCOE doesn't work in thresh DMA mode */
3135 if (priv->plat->force_thresh_dma_mode)
3136 priv->plat->tx_coe = 0;
3137 else
3138 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3139
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003140 /* In case of GMAC4 rx_coe is from HW cap register. */
3141 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003142
3143 if (priv->dma_cap.rx_coe_type2)
3144 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3145 else if (priv->dma_cap.rx_coe_type1)
3146 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3147
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003148 } else
3149 pr_info(" No HW DMA feature register supported");
3150
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003151 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3152 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3153 priv->hw->desc = &dwmac4_desc_ops;
3154 else
3155 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003156
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003157 if (priv->plat->rx_coe) {
3158 priv->hw->rx_csum = priv->plat->rx_coe;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003159 pr_info(" RX Checksum Offload Engine supported\n");
3160 if (priv->synopsys_id < DWMAC_CORE_4_00)
3161 pr_info("\tCOE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003162 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003163 if (priv->plat->tx_coe)
3164 pr_info(" TX Checksum insertion supported\n");
3165
3166 if (priv->plat->pmt) {
3167 pr_info(" Wake-Up On Lan supported\n");
3168 device_set_wakeup_capable(priv->device, 1);
3169 }
3170
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003171 if (priv->dma_cap.tsoen)
3172 pr_info(" TSO supported\n");
3173
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003174 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003175}
3176
3177/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003178 * stmmac_dvr_probe
3179 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003180 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003181 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003182 * Description: this is the main probe function used to
3183 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003184 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003185 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003186 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003187int stmmac_dvr_probe(struct device *device,
3188 struct plat_stmmacenet_data *plat_dat,
3189 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003190{
3191 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003192 struct net_device *ndev = NULL;
3193 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003194
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003195 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00003196 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003197 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003198
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003199 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003200
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003201 priv = netdev_priv(ndev);
3202 priv->device = device;
3203 priv->dev = ndev;
3204
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003205 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003206 priv->pause = pause;
3207 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003208 priv->ioaddr = res->addr;
3209 priv->dev->base_addr = (unsigned long)res->addr;
3210
3211 priv->dev->irq = res->irq;
3212 priv->wol_irq = res->wol_irq;
3213 priv->lpi_irq = res->lpi_irq;
3214
3215 if (res->mac)
3216 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003217
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003218 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003219
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003220 /* Verify driver arguments */
3221 stmmac_verify_args();
3222
3223 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003224 * this needs to have multiple instances
3225 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003226 if ((phyaddr >= 0) && (phyaddr <= 31))
3227 priv->plat->phy_addr = phyaddr;
3228
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003229 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
3230 if (IS_ERR(priv->stmmac_clk)) {
3231 dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
3232 __func__);
Kweh, Hock Leongc5bb86c2014-09-26 21:42:55 +08003233 /* If failed to obtain stmmac_clk and specific clk_csr value
3234 * is NOT passed from the platform, probe fail.
3235 */
3236 if (!priv->plat->clk_csr) {
3237 ret = PTR_ERR(priv->stmmac_clk);
3238 goto error_clk_get;
3239 } else {
3240 priv->stmmac_clk = NULL;
3241 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003242 }
3243 clk_prepare_enable(priv->stmmac_clk);
3244
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003245 priv->pclk = devm_clk_get(priv->device, "pclk");
3246 if (IS_ERR(priv->pclk)) {
3247 if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
3248 ret = -EPROBE_DEFER;
3249 goto error_pclk_get;
3250 }
3251 priv->pclk = NULL;
3252 }
3253 clk_prepare_enable(priv->pclk);
3254
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003255 priv->stmmac_rst = devm_reset_control_get(priv->device,
3256 STMMAC_RESOURCE_NAME);
3257 if (IS_ERR(priv->stmmac_rst)) {
3258 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
3259 ret = -EPROBE_DEFER;
3260 goto error_hw_init;
3261 }
3262 dev_info(priv->device, "no reset control found\n");
3263 priv->stmmac_rst = NULL;
3264 }
3265 if (priv->stmmac_rst)
3266 reset_control_deassert(priv->stmmac_rst);
3267
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003268 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003269 ret = stmmac_hw_init(priv);
3270 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003271 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003272
3273 ndev->netdev_ops = &stmmac_netdev_ops;
3274
3275 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
3276 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003277
3278 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3279 ndev->hw_features |= NETIF_F_TSO;
3280 priv->tso = true;
3281 pr_info(" TSO feature enabled\n");
3282 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003283 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
3284 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003285#ifdef STMMAC_VLAN_TAG_USED
3286 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003287 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003288#endif
3289 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3290
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003291 if (flow_ctrl)
3292 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3293
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003294 /* Rx Watchdog is available in the COREs newer than the 3.40.
3295 * In some case, for example on bugged HW this feature
3296 * has to be disable and this can be done by passing the
3297 * riwt_off field from the platform.
3298 */
3299 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3300 priv->use_riwt = 1;
3301 pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
3302 }
3303
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003304 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003305
Vlad Lunguf8e96162010-11-29 22:52:52 +00003306 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003307 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00003308
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003309 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003310 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003311 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003312 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003313 }
3314
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003315 /* If a specific clk_csr value is passed from the platform
3316 * this means that the CSR Clock Range selection cannot be
3317 * changed at run-time and it is fixed. Viceversa the driver'll try to
3318 * set the MDC clock dynamically according to the csr actual
3319 * clock input.
3320 */
3321 if (!priv->plat->clk_csr)
3322 stmmac_clk_csr_set(priv);
3323 else
3324 priv->clk_csr = priv->plat->clk_csr;
3325
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003326 stmmac_check_pcs_mode(priv);
3327
Byungho An4d8f0822013-04-07 17:56:16 +00003328 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
3329 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003330 /* MDIO bus Registration */
3331 ret = stmmac_mdio_register(ndev);
3332 if (ret < 0) {
3333 pr_debug("%s: MDIO bus (id: %d) registration failed",
3334 __func__, priv->plat->bus_id);
3335 goto error_mdio_register;
3336 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003337 }
3338
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003339 return 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003340
Viresh Kumar6a81c262012-07-30 14:39:41 -07003341error_mdio_register:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003342 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003343error_netdev_register:
3344 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003345error_hw_init:
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003346 clk_disable_unprepare(priv->pclk);
3347error_pclk_get:
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003348 clk_disable_unprepare(priv->stmmac_clk);
3349error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003350 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003351
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003352 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003353}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003354EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003355
3356/**
3357 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003358 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003359 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003360 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003361 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003362int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003363{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003364 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003365 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003366
3367 pr_info("%s:\n\tremoving driver", __func__);
3368
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003369 priv->hw->dma->stop_rx(priv->ioaddr);
3370 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003371
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003372 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003373 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003374 unregister_netdev(ndev);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003375 if (priv->stmmac_rst)
3376 reset_control_assert(priv->stmmac_rst);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003377 clk_disable_unprepare(priv->pclk);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003378 clk_disable_unprepare(priv->stmmac_clk);
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003379 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
3380 priv->pcs != STMMAC_PCS_RTBI)
3381 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003382 free_netdev(ndev);
3383
3384 return 0;
3385}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003386EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003387
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003388/**
3389 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003390 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003391 * Description: this is the function to suspend the device and it is called
3392 * by the platform driver to stop the network queue, release the resources,
3393 * program the PMT register (for WoL), clean and release driver resources.
3394 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003395int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003396{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003397 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003398 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003399 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003400
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003401 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003402 return 0;
3403
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003404 if (priv->phydev)
3405 phy_stop(priv->phydev);
3406
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003407 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003408
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003409 netif_device_detach(ndev);
3410 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003411
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003412 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003413
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003414 /* Stop TX/RX DMA */
3415 priv->hw->dma->stop_tx(priv->ioaddr);
3416 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003417
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003418 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003419 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003420 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003421 priv->irq_wake = 1;
3422 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003423 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003424 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003425 /* Disable clock in case of PWM is off */
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003426 clk_disable(priv->pclk);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003427 clk_disable(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003428 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003429 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003430
3431 priv->oldlink = 0;
3432 priv->speed = 0;
3433 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003434 return 0;
3435}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003436EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003437
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003438/**
3439 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003440 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003441 * Description: when resume this function is invoked to setup the DMA and CORE
3442 * in a usable state.
3443 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003444int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003445{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003446 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003447 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003448 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003449
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003450 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003451 return 0;
3452
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003453 /* Power Down bit, into the PM register, is cleared
3454 * automatically as soon as a magic packet or a Wake-up frame
3455 * is received. Anyway, it's better to manually clear
3456 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003457 * from another devices (e.g. serial console).
3458 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003459 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003460 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003461 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003462 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003463 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003464 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003465 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003466 /* enable the clk prevously disabled */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003467 clk_enable(priv->stmmac_clk);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003468 clk_enable(priv->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003469 /* reset the phy so that it's ready */
3470 if (priv->mii)
3471 stmmac_mdio_reset(priv->mii);
3472 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003473
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003474 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003475
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003476 spin_lock_irqsave(&priv->lock, flags);
3477
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003478 priv->cur_rx = 0;
3479 priv->dirty_rx = 0;
3480 priv->dirty_tx = 0;
3481 priv->cur_tx = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003482 /* reset private mss value to force mss context settings at
3483 * next tso xmit (only used for gmac4).
3484 */
3485 priv->mss = 0;
3486
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003487 stmmac_clear_descriptors(priv);
3488
Huacai Chenfe1319292014-12-19 22:38:18 +08003489 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003490 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003491 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003492
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003493 napi_enable(&priv->napi);
3494
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003495 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003496
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003497 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003498
3499 if (priv->phydev)
3500 phy_start(priv->phydev);
3501
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003502 return 0;
3503}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003504EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003505
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003506#ifndef MODULE
3507static int __init stmmac_cmdline_opt(char *str)
3508{
3509 char *opt;
3510
3511 if (!str || !*str)
3512 return -EINVAL;
3513 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003514 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003515 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003516 goto err;
3517 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003518 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003519 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003520 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003521 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003522 goto err;
3523 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003524 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003525 goto err;
3526 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003527 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003528 goto err;
3529 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003530 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003531 goto err;
3532 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003533 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003534 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003535 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003536 if (kstrtoint(opt + 10, 0, &eee_timer))
3537 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003538 } else if (!strncmp(opt, "chain_mode:", 11)) {
3539 if (kstrtoint(opt + 11, 0, &chain_mode))
3540 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003541 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003542 }
3543 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003544
3545err:
3546 pr_err("%s: ERROR broken module parameter conversion", __func__);
3547 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003548}
3549
3550__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003551#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003552
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003553static int __init stmmac_init(void)
3554{
3555#ifdef CONFIG_DEBUG_FS
3556 /* Create debugfs main directory if it doesn't exist yet */
3557 if (!stmmac_fs_dir) {
3558 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3559
3560 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3561 pr_err("ERROR %s, debugfs create directory failed\n",
3562 STMMAC_RESOURCE_NAME);
3563
3564 return -ENOMEM;
3565 }
3566 }
3567#endif
3568
3569 return 0;
3570}
3571
3572static void __exit stmmac_exit(void)
3573{
3574#ifdef CONFIG_DEBUG_FS
3575 debugfs_remove_recursive(stmmac_fs_dir);
3576#endif
3577}
3578
3579module_init(stmmac_init)
3580module_exit(stmmac_exit)
3581
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003582MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3583MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3584MODULE_LICENSE("GPL");