blob: 7f978b6a34e8022c1f47c5ccc53bbfe972c8fb9b [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020026#include <linux/module.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020027#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/err.h>
30#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020031#include <linux/seq_file.h>
32#include <linux/clk.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030033#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030034#include <linux/pm_runtime.h>
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053035#include <linux/gfp.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030036#include <linux/sizes.h>
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053037#include <linux/mfd/syscon.h>
38#include <linux/regmap.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020039#include <linux/of.h>
Tomi Valkeinen99767542014-07-04 13:38:27 +053040#include <linux/regulator/consumer.h>
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +020041#include <linux/suspend.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020042
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030043#include <video/omapdss.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080044
Tomi Valkeinen559d6702009-11-03 11:23:50 +020045#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020046#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020047
Tomi Valkeinen559d6702009-11-03 11:23:50 +020048#define DSS_SZ_REGS SZ_512
49
50struct dss_reg {
51 u16 idx;
52};
53
54#define DSS_REG(idx) ((const struct dss_reg) { idx })
55
56#define DSS_REVISION DSS_REG(0x0000)
57#define DSS_SYSCONFIG DSS_REG(0x0010)
58#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020059#define DSS_CONTROL DSS_REG(0x0040)
60#define DSS_SDI_CONTROL DSS_REG(0x0044)
61#define DSS_PLL_CONTROL DSS_REG(0x0048)
62#define DSS_SDI_STATUS DSS_REG(0x005C)
63
64#define REG_GET(idx, start, end) \
65 FLD_GET(dss_read_reg(idx), start, end)
66
67#define REG_FLD_MOD(idx, val, start, end) \
68 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
69
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053070struct dss_features {
71 u8 fck_div_max;
72 u8 dss_fck_multiplier;
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020073 const char *parent_clk_name;
Tomi Valkeinen234f9a22014-12-11 15:59:31 +020074 const enum omap_display_type *ports;
Archit Taneja387ce9f2014-05-22 17:01:57 +053075 int num_ports;
Archit Taneja064c2a42014-04-23 18:00:18 +053076 int (*dpi_select_source)(int port, enum omap_channel channel);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053077};
78
Tomi Valkeinen559d6702009-11-03 11:23:50 +020079static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000080 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020081 void __iomem *base;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053082 struct regmap *syscon_pll_ctrl;
83 u32 syscon_pll_ctrl_offset;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030084
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020085 struct clk *parent_clk;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030086 struct clk *dss_clk;
Tomi Valkeinen5aaee692012-12-12 10:37:03 +020087 unsigned long dss_clk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020088
89 unsigned long cache_req_pck;
90 unsigned long cache_prate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020091 struct dispc_clock_info cache_dispc_cinfo;
92
Archit Taneja5a8b5722011-05-12 17:26:29 +053093 enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
Archit Taneja89a35e52011-04-12 13:52:23 +053094 enum omap_dss_clk_source dispc_clk_source;
95 enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +020096
Tomi Valkeinen69f06052011-06-01 15:56:39 +030097 bool ctx_valid;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020098 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053099
100 const struct dss_features *feat;
Tomi Valkeinen99767542014-07-04 13:38:27 +0530101
102 struct dss_pll *video1_pll;
103 struct dss_pll *video2_pll;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200104} dss;
105
Taneja, Archit235e7db2011-03-14 23:28:21 -0500106static const char * const dss_generic_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +0530107 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
108 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
109 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
Tomi Valkeinen901e5fe2011-11-30 17:34:52 +0200110 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "DSI_PLL2_HSDIV_DISPC",
111 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "DSI_PLL2_HSDIV_DSI",
Archit Taneja067a57e2011-03-02 11:57:25 +0530112};
113
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200114static inline void dss_write_reg(const struct dss_reg idx, u32 val)
115{
116 __raw_writel(val, dss.base + idx.idx);
117}
118
119static inline u32 dss_read_reg(const struct dss_reg idx)
120{
121 return __raw_readl(dss.base + idx.idx);
122}
123
124#define SR(reg) \
125 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
126#define RR(reg) \
127 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
128
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300129static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200130{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300131 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200132
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200133 SR(CONTROL);
134
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200135 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
136 OMAP_DISPLAY_TYPE_SDI) {
137 SR(SDI_CONTROL);
138 SR(PLL_CONTROL);
139 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300140
141 dss.ctx_valid = true;
142
143 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200144}
145
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300146static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200147{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300148 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200149
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300150 if (!dss.ctx_valid)
151 return;
152
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200153 RR(CONTROL);
154
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200155 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
156 OMAP_DISPLAY_TYPE_SDI) {
157 RR(SDI_CONTROL);
158 RR(PLL_CONTROL);
159 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300160
161 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200162}
163
164#undef SR
165#undef RR
166
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530167void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
168{
169 unsigned shift;
170 unsigned val;
171
172 if (!dss.syscon_pll_ctrl)
173 return;
174
175 val = !enable;
176
177 switch (pll_id) {
178 case DSS_PLL_VIDEO1:
179 shift = 0;
180 break;
181 case DSS_PLL_VIDEO2:
182 shift = 1;
183 break;
184 case DSS_PLL_HDMI:
185 shift = 2;
186 break;
187 default:
188 DSSERR("illegal DSS PLL ID %d\n", pll_id);
189 return;
190 }
191
192 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
193 1 << shift, val << shift);
194}
195
196void dss_ctrl_pll_set_control_mux(enum dss_pll_id pll_id,
197 enum omap_channel channel)
198{
199 unsigned shift, val;
200
201 if (!dss.syscon_pll_ctrl)
202 return;
203
204 switch (channel) {
205 case OMAP_DSS_CHANNEL_LCD:
206 shift = 3;
207
208 switch (pll_id) {
209 case DSS_PLL_VIDEO1:
210 val = 0; break;
211 case DSS_PLL_HDMI:
212 val = 1; break;
213 default:
214 DSSERR("error in PLL mux config for LCD\n");
215 return;
216 }
217
218 break;
219 case OMAP_DSS_CHANNEL_LCD2:
220 shift = 5;
221
222 switch (pll_id) {
223 case DSS_PLL_VIDEO1:
224 val = 0; break;
225 case DSS_PLL_VIDEO2:
226 val = 1; break;
227 case DSS_PLL_HDMI:
228 val = 2; break;
229 default:
230 DSSERR("error in PLL mux config for LCD2\n");
231 return;
232 }
233
234 break;
235 case OMAP_DSS_CHANNEL_LCD3:
236 shift = 7;
237
238 switch (pll_id) {
239 case DSS_PLL_VIDEO1:
240 val = 1; break;
241 case DSS_PLL_VIDEO2:
242 val = 0; break;
243 case DSS_PLL_HDMI:
244 val = 2; break;
245 default:
246 DSSERR("error in PLL mux config for LCD3\n");
247 return;
248 }
249
250 break;
251 default:
252 DSSERR("error in PLL mux config\n");
253 return;
254 }
255
256 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
257 0x3 << shift, val << shift);
258}
259
Archit Taneja889b4fd2012-07-20 17:18:49 +0530260void dss_sdi_init(int datapairs)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200261{
262 u32 l;
263
264 BUG_ON(datapairs > 3 || datapairs < 1);
265
266 l = dss_read_reg(DSS_SDI_CONTROL);
267 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
268 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
269 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
270 dss_write_reg(DSS_SDI_CONTROL, l);
271
272 l = dss_read_reg(DSS_PLL_CONTROL);
273 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
274 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
275 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
276 dss_write_reg(DSS_PLL_CONTROL, l);
277}
278
279int dss_sdi_enable(void)
280{
281 unsigned long timeout;
282
283 dispc_pck_free_enable(1);
284
285 /* Reset SDI PLL */
286 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
287 udelay(1); /* wait 2x PCLK */
288
289 /* Lock SDI PLL */
290 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
291
292 /* Waiting for PLL lock request to complete */
293 timeout = jiffies + msecs_to_jiffies(500);
294 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
295 if (time_after_eq(jiffies, timeout)) {
296 DSSERR("PLL lock request timed out\n");
297 goto err1;
298 }
299 }
300
301 /* Clearing PLL_GO bit */
302 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
303
304 /* Waiting for PLL to lock */
305 timeout = jiffies + msecs_to_jiffies(500);
306 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
307 if (time_after_eq(jiffies, timeout)) {
308 DSSERR("PLL lock timed out\n");
309 goto err1;
310 }
311 }
312
313 dispc_lcd_enable_signal(1);
314
315 /* Waiting for SDI reset to complete */
316 timeout = jiffies + msecs_to_jiffies(500);
317 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
318 if (time_after_eq(jiffies, timeout)) {
319 DSSERR("SDI reset timed out\n");
320 goto err2;
321 }
322 }
323
324 return 0;
325
326 err2:
327 dispc_lcd_enable_signal(0);
328 err1:
329 /* Reset SDI PLL */
330 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
331
332 dispc_pck_free_enable(0);
333
334 return -ETIMEDOUT;
335}
336
337void dss_sdi_disable(void)
338{
339 dispc_lcd_enable_signal(0);
340
341 dispc_pck_free_enable(0);
342
343 /* Reset SDI PLL */
344 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
345}
346
Archit Taneja89a35e52011-04-12 13:52:23 +0530347const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530348{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500349 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530350}
351
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200352void dss_dump_clocks(struct seq_file *s)
353{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500354 const char *fclk_name, *fclk_real_name;
355 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200356
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300357 if (dss_runtime_get())
358 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200359
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200360 seq_printf(s, "- DSS -\n");
361
Archit Taneja89a35e52011-04-12 13:52:23 +0530362 fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
363 fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300364 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200365
Tomi Valkeinen9c15d762013-11-01 11:36:10 +0200366 seq_printf(s, "%s (%s) = %lu\n",
367 fclk_name, fclk_real_name,
368 fclk_rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200369
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300370 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200371}
372
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200373static void dss_dump_regs(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200374{
375#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
376
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300377 if (dss_runtime_get())
378 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200379
380 DUMPREG(DSS_REVISION);
381 DUMPREG(DSS_SYSCONFIG);
382 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200383 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200384
385 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
386 OMAP_DISPLAY_TYPE_SDI) {
387 DUMPREG(DSS_SDI_CONTROL);
388 DUMPREG(DSS_PLL_CONTROL);
389 DUMPREG(DSS_SDI_STATUS);
390 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200391
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300392 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200393#undef DUMPREG
394}
395
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300396static void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200397{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200398 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600399 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200400
Taneja, Archit66534e82011-03-08 05:50:34 -0600401 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530402 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600403 b = 0;
404 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530405 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Archit66534e82011-03-08 05:50:34 -0600406 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600407 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530408 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
409 b = 2;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530410 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600411 default:
412 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300413 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600414 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300415
Taneja, Architea751592011-03-08 05:50:35 -0600416 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
417
418 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200419
420 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200421}
422
Archit Taneja5a8b5722011-05-12 17:26:29 +0530423void dss_select_dsi_clk_source(int dsi_module,
424 enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200425{
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530426 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200427
Taneja, Archit66534e82011-03-08 05:50:34 -0600428 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530429 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600430 b = 0;
431 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530432 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530433 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600434 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600435 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530436 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
437 BUG_ON(dsi_module != 1);
438 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530439 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600440 default:
441 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300442 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600443 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300444
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530445 pos = dsi_module == 0 ? 1 : 10;
446 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200447
Archit Taneja5a8b5722011-05-12 17:26:29 +0530448 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200449}
450
Taneja, Architea751592011-03-08 05:50:35 -0600451void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530452 enum omap_dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600453{
454 int b, ix, pos;
455
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300456 if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
457 dss_select_dispc_clk_source(clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600458 return;
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300459 }
Taneja, Architea751592011-03-08 05:50:35 -0600460
461 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530462 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Architea751592011-03-08 05:50:35 -0600463 b = 0;
464 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530465 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Architea751592011-03-08 05:50:35 -0600466 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
467 b = 1;
Taneja, Architea751592011-03-08 05:50:35 -0600468 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530469 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530470 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
471 channel != OMAP_DSS_CHANNEL_LCD3);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530472 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530473 break;
Taneja, Architea751592011-03-08 05:50:35 -0600474 default:
475 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300476 return;
Taneja, Architea751592011-03-08 05:50:35 -0600477 }
478
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530479 pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
480 (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
Taneja, Architea751592011-03-08 05:50:35 -0600481 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
482
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530483 ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
484 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Taneja, Architea751592011-03-08 05:50:35 -0600485 dss.lcd_clk_source[ix] = clk_src;
486}
487
Archit Taneja89a35e52011-04-12 13:52:23 +0530488enum omap_dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200489{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200490 return dss.dispc_clk_source;
491}
492
Archit Taneja5a8b5722011-05-12 17:26:29 +0530493enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200494{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530495 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200496}
497
Archit Taneja89a35e52011-04-12 13:52:23 +0530498enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600499{
Archit Taneja89976f22011-03-31 13:23:35 +0530500 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530501 int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
502 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Archit Taneja89976f22011-03-31 13:23:35 +0530503 return dss.lcd_clk_source[ix];
504 } else {
505 /* LCD_CLK source is the same as DISPC_FCLK source for
506 * OMAP2 and OMAP3 */
507 return dss.dispc_clk_source;
508 }
Taneja, Architea751592011-03-08 05:50:35 -0600509}
510
Tomi Valkeinen688af022013-10-31 16:41:57 +0200511bool dss_div_calc(unsigned long pck, unsigned long fck_min,
512 dss_div_calc_func func, void *data)
Tomi Valkeinen43417822013-03-05 16:34:05 +0200513{
514 int fckd, fckd_start, fckd_stop;
515 unsigned long fck;
516 unsigned long fck_hw_max;
517 unsigned long fckd_hw_max;
518 unsigned long prate;
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300519 unsigned m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200520
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200521 fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
522
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200523 if (dss.parent_clk == NULL) {
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200524 unsigned pckd;
525
526 pckd = fck_hw_max / pck;
527
528 fck = pck * pckd;
529
530 fck = clk_round_rate(dss.dss_clk, fck);
531
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200532 return func(fck, data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200533 }
534
Tomi Valkeinen43417822013-03-05 16:34:05 +0200535 fckd_hw_max = dss.feat->fck_div_max;
536
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300537 m = dss.feat->dss_fck_multiplier;
Tomi Valkeinenada94432013-10-31 16:06:38 +0200538 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200539
540 fck_min = fck_min ? fck_min : 1;
541
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300542 fckd_start = min(prate * m / fck_min, fckd_hw_max);
543 fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200544
545 for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200546 fck = DIV_ROUND_UP(prate, fckd) * m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200547
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200548 if (func(fck, data))
Tomi Valkeinen43417822013-03-05 16:34:05 +0200549 return true;
550 }
551
552 return false;
553}
554
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200555int dss_set_fck_rate(unsigned long rate)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200556{
Tomi Valkeinenada94432013-10-31 16:06:38 +0200557 int r;
558
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200559 DSSDBG("set fck to %lu\n", rate);
560
Tomi Valkeinenada94432013-10-31 16:06:38 +0200561 r = clk_set_rate(dss.dss_clk, rate);
562 if (r)
563 return r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200564
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200565 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
566
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200567 WARN_ONCE(dss.dss_clk_rate != rate,
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300568 "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200569 rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200570
571 return 0;
572}
573
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200574unsigned long dss_get_dispc_clk_rate(void)
575{
576 return dss.dss_clk_rate;
577}
578
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300579static int dss_setup_default_clock(void)
580{
581 unsigned long max_dss_fck, prate;
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200582 unsigned long fck;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300583 unsigned fck_div;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300584 int r;
585
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300586 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
587
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200588 if (dss.parent_clk == NULL) {
589 fck = clk_round_rate(dss.dss_clk, max_dss_fck);
590 } else {
591 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300592
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200593 fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
594 max_dss_fck);
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200595 fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200596 }
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300597
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200598 r = dss_set_fck_rate(fck);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300599 if (r)
600 return r;
601
602 return 0;
603}
604
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200605void dss_set_venc_output(enum omap_dss_venc_type type)
606{
607 int l = 0;
608
609 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
610 l = 0;
611 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
612 l = 1;
613 else
614 BUG();
615
616 /* venc out selection. 0 = comp, 1 = svideo */
617 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
618}
619
620void dss_set_dac_pwrdn_bgz(bool enable)
621{
622 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
623}
624
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500625void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
Mythri P K7ed024a2011-03-09 16:31:38 +0530626{
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500627 enum omap_display_type dp;
628 dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
629
630 /* Complain about invalid selections */
631 WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
632 WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
633
634 /* Select only if we have options */
635 if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
636 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
Mythri P K7ed024a2011-03-09 16:31:38 +0530637}
638
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300639enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
640{
641 enum omap_display_type displays;
642
643 displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
644 if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
645 return DSS_VENC_TV_CLK;
646
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500647 if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
648 return DSS_HDMI_M_PCLK;
649
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300650 return REG_GET(DSS_CONTROL, 15, 15);
651}
652
Archit Taneja064c2a42014-04-23 18:00:18 +0530653static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300654{
655 if (channel != OMAP_DSS_CHANNEL_LCD)
656 return -EINVAL;
657
658 return 0;
659}
660
Archit Taneja064c2a42014-04-23 18:00:18 +0530661static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300662{
663 int val;
664
665 switch (channel) {
666 case OMAP_DSS_CHANNEL_LCD2:
667 val = 0;
668 break;
669 case OMAP_DSS_CHANNEL_DIGIT:
670 val = 1;
671 break;
672 default:
673 return -EINVAL;
674 }
675
676 REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
677
678 return 0;
679}
680
Archit Taneja064c2a42014-04-23 18:00:18 +0530681static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300682{
683 int val;
684
685 switch (channel) {
686 case OMAP_DSS_CHANNEL_LCD:
687 val = 1;
688 break;
689 case OMAP_DSS_CHANNEL_LCD2:
690 val = 2;
691 break;
692 case OMAP_DSS_CHANNEL_LCD3:
693 val = 3;
694 break;
695 case OMAP_DSS_CHANNEL_DIGIT:
696 val = 0;
697 break;
698 default:
699 return -EINVAL;
700 }
701
702 REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
703
704 return 0;
705}
706
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200707static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
708{
709 switch (port) {
710 case 0:
711 return dss_dpi_select_source_omap5(port, channel);
712 case 1:
713 if (channel != OMAP_DSS_CHANNEL_LCD2)
714 return -EINVAL;
715 break;
716 case 2:
717 if (channel != OMAP_DSS_CHANNEL_LCD3)
718 return -EINVAL;
719 break;
720 default:
721 return -EINVAL;
722 }
723
724 return 0;
725}
726
Archit Taneja064c2a42014-04-23 18:00:18 +0530727int dss_dpi_select_source(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300728{
Archit Taneja064c2a42014-04-23 18:00:18 +0530729 return dss.feat->dpi_select_source(port, channel);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300730}
731
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000732static int dss_get_clocks(void)
733{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300734 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000735
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300736 clk = devm_clk_get(&dss.pdev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300737 if (IS_ERR(clk)) {
738 DSSERR("can't get clock fck\n");
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300739 return PTR_ERR(clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600740 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000741
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300742 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000743
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200744 if (dss.feat->parent_clk_name) {
745 clk = clk_get(NULL, dss.feat->parent_clk_name);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200746 if (IS_ERR(clk)) {
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200747 DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300748 return PTR_ERR(clk);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200749 }
750 } else {
751 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300752 }
753
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200754 dss.parent_clk = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300755
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000756 return 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000757}
758
759static void dss_put_clocks(void)
760{
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200761 if (dss.parent_clk)
762 clk_put(dss.parent_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000763}
764
Tomi Valkeinen99767542014-07-04 13:38:27 +0530765int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000766{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300767 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000768
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300769 DSSDBG("dss_runtime_get\n");
770
771 r = pm_runtime_get_sync(&dss.pdev->dev);
772 WARN_ON(r < 0);
773 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000774}
775
Tomi Valkeinen99767542014-07-04 13:38:27 +0530776void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000777{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300778 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000779
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300780 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000781
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200782 r = pm_runtime_put_sync(&dss.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300783 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000784}
785
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000786/* DEBUGFS */
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530787#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000788void dss_debug_dump_clocks(struct seq_file *s)
789{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000790 dss_dump_clocks(s);
791 dispc_dump_clocks(s);
792#ifdef CONFIG_OMAP2_DSS_DSI
793 dsi_dump_clocks(s);
794#endif
795}
796#endif
797
Archit Taneja387ce9f2014-05-22 17:01:57 +0530798
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200799static const enum omap_display_type omap2plus_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530800 OMAP_DISPLAY_TYPE_DPI,
801};
802
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200803static const enum omap_display_type omap34xx_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530804 OMAP_DISPLAY_TYPE_DPI,
805 OMAP_DISPLAY_TYPE_SDI,
806};
807
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200808static const enum omap_display_type dra7xx_ports[] = {
809 OMAP_DISPLAY_TYPE_DPI,
810 OMAP_DISPLAY_TYPE_DPI,
811 OMAP_DISPLAY_TYPE_DPI,
812};
813
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300814static const struct dss_features omap24xx_dss_feats __initconst = {
Tomi Valkeinen6e555e22013-11-01 11:26:43 +0200815 /*
816 * fck div max is really 16, but the divider range has gaps. The range
817 * from 1 to 6 has no gaps, so let's use that as a max.
818 */
819 .fck_div_max = 6,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300820 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200821 .parent_clk_name = "core_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300822 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530823 .ports = omap2plus_ports,
824 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300825};
826
827static const struct dss_features omap34xx_dss_feats __initconst = {
828 .fck_div_max = 16,
829 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200830 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300831 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530832 .ports = omap34xx_ports,
833 .num_ports = ARRAY_SIZE(omap34xx_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300834};
835
836static const struct dss_features omap3630_dss_feats __initconst = {
837 .fck_div_max = 32,
838 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200839 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300840 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530841 .ports = omap2plus_ports,
842 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300843};
844
845static const struct dss_features omap44xx_dss_feats __initconst = {
846 .fck_div_max = 32,
847 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200848 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300849 .dpi_select_source = &dss_dpi_select_source_omap4,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530850 .ports = omap2plus_ports,
851 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300852};
853
854static const struct dss_features omap54xx_dss_feats __initconst = {
855 .fck_div_max = 64,
856 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200857 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300858 .dpi_select_source = &dss_dpi_select_source_omap5,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530859 .ports = omap2plus_ports,
860 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300861};
862
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530863static const struct dss_features am43xx_dss_feats __initconst = {
864 .fck_div_max = 0,
865 .dss_fck_multiplier = 0,
866 .parent_clk_name = NULL,
867 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530868 .ports = omap2plus_ports,
869 .num_ports = ARRAY_SIZE(omap2plus_ports),
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530870};
871
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200872static const struct dss_features dra7xx_dss_feats __initconst = {
873 .fck_div_max = 64,
874 .dss_fck_multiplier = 1,
875 .parent_clk_name = "dpll_per_x2_ck",
876 .dpi_select_source = &dss_dpi_select_source_dra7xx,
877 .ports = dra7xx_ports,
878 .num_ports = ARRAY_SIZE(dra7xx_ports),
879};
880
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300881static int __init dss_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530882{
883 const struct dss_features *src;
884 struct dss_features *dst;
885
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300886 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530887 if (!dst) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300888 dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530889 return -ENOMEM;
890 }
891
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300892 switch (omapdss_get_version()) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300893 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530894 src = &omap24xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300895 break;
896
897 case OMAPDSS_VER_OMAP34xx_ES1:
898 case OMAPDSS_VER_OMAP34xx_ES3:
899 case OMAPDSS_VER_AM35xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530900 src = &omap34xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300901 break;
902
903 case OMAPDSS_VER_OMAP3630:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530904 src = &omap3630_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300905 break;
906
907 case OMAPDSS_VER_OMAP4430_ES1:
908 case OMAPDSS_VER_OMAP4430_ES2:
909 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530910 src = &omap44xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300911 break;
912
913 case OMAPDSS_VER_OMAP5:
Archit Taneja23362832012-04-08 16:47:01 +0530914 src = &omap54xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300915 break;
916
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530917 case OMAPDSS_VER_AM43xx:
918 src = &am43xx_dss_feats;
919 break;
920
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200921 case OMAPDSS_VER_DRA7xx:
922 src = &dra7xx_dss_feats;
923 break;
924
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300925 default:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530926 return -ENODEV;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300927 }
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530928
929 memcpy(dst, src, sizeof(*dst));
930 dss.feat = dst;
931
932 return 0;
933}
934
Tomi Valkeinen5f0bc7a2014-03-20 11:55:02 +0200935static int __init dss_init_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200936{
937 struct device_node *parent = pdev->dev.of_node;
938 struct device_node *port;
939 int r;
940
941 if (parent == NULL)
942 return 0;
943
944 port = omapdss_of_get_next_port(parent, NULL);
Archit Taneja00592772014-05-08 14:45:12 +0530945 if (!port)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200946 return 0;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200947
Archit Taneja387ce9f2014-05-22 17:01:57 +0530948 if (dss.feat->num_ports == 0)
949 return 0;
950
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200951 do {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530952 enum omap_display_type port_type;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200953 u32 reg;
954
955 r = of_property_read_u32(port, "reg", &reg);
956 if (r)
957 reg = 0;
958
Archit Taneja387ce9f2014-05-22 17:01:57 +0530959 if (reg >= dss.feat->num_ports)
960 continue;
961
962 port_type = dss.feat->ports[reg];
963
964 switch (port_type) {
965 case OMAP_DISPLAY_TYPE_DPI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200966 dpi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530967 break;
968 case OMAP_DISPLAY_TYPE_SDI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200969 sdi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530970 break;
971 default:
972 break;
973 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200974 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
975
976 return 0;
977}
978
Archit Taneja2ac6a1a2014-06-01 12:47:44 +0530979static void __exit dss_uninit_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200980{
Archit Taneja80eb6752014-06-02 14:11:51 +0530981 struct device_node *parent = pdev->dev.of_node;
982 struct device_node *port;
983
984 if (parent == NULL)
985 return;
986
987 port = omapdss_of_get_next_port(parent, NULL);
988 if (!port)
989 return;
990
Archit Taneja387ce9f2014-05-22 17:01:57 +0530991 if (dss.feat->num_ports == 0)
992 return;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200993
Archit Taneja387ce9f2014-05-22 17:01:57 +0530994 do {
995 enum omap_display_type port_type;
996 u32 reg;
997 int r;
998
999 r = of_property_read_u32(port, "reg", &reg);
1000 if (r)
1001 reg = 0;
1002
1003 if (reg >= dss.feat->num_ports)
1004 continue;
1005
1006 port_type = dss.feat->ports[reg];
1007
1008 switch (port_type) {
1009 case OMAP_DISPLAY_TYPE_DPI:
1010 dpi_uninit_port(port);
1011 break;
1012 case OMAP_DISPLAY_TYPE_SDI:
1013 sdi_uninit_port(port);
1014 break;
1015 default:
1016 break;
1017 }
1018 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001019}
1020
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001021/* DSS HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001022static int __init omap_dsshw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001023{
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001024 struct resource *dss_mem;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301025 struct device_node *np = pdev->dev.of_node;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001026 u32 rev;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001027 int r;
Tomi Valkeinen99767542014-07-04 13:38:27 +05301028 struct regulator *pll_regulator;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001029
1030 dss.pdev = pdev;
1031
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001032 r = dss_init_features(dss.pdev);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301033 if (r)
1034 return r;
1035
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001036 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
1037 if (!dss_mem) {
1038 DSSERR("can't get IORESOURCE_MEM DSS\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02001039 return -EINVAL;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001040 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02001041
Julia Lawall6e2a14d2012-01-24 14:00:45 +01001042 dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
1043 resource_size(dss_mem));
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001044 if (!dss.base) {
1045 DSSERR("can't ioremap DSS\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02001046 return -ENOMEM;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001047 }
1048
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001049 r = dss_get_clocks();
1050 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02001051 return r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001052
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +03001053 r = dss_setup_default_clock();
1054 if (r)
1055 goto err_setup_clocks;
1056
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001057 pm_runtime_enable(&pdev->dev);
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001058
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001059 r = dss_runtime_get();
1060 if (r)
1061 goto err_runtime_get;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001062
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02001063 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
1064
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001065 /* Select DPLL */
1066 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
1067
Tomi Valkeinena5b83992012-10-22 16:58:36 +03001068 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
1069
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001070#ifdef CONFIG_OMAP2_DSS_VENC
1071 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
1072 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
1073 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
1074#endif
1075 dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
1076 dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
1077 dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
1078 dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
1079 dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001080
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001081 dss_init_ports(pdev);
1082
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301083 if (np && of_property_read_bool(np, "syscon-pll-ctrl")) {
1084 dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
1085 "syscon-pll-ctrl");
1086 if (IS_ERR(dss.syscon_pll_ctrl)) {
1087 dev_err(&pdev->dev,
1088 "failed to get syscon-pll-ctrl regmap\n");
1089 return PTR_ERR(dss.syscon_pll_ctrl);
1090 }
1091
1092 if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
1093 &dss.syscon_pll_ctrl_offset)) {
1094 dev_err(&pdev->dev,
1095 "failed to get syscon-pll-ctrl offset\n");
1096 return -EINVAL;
1097 }
1098 }
1099
Tomi Valkeinen99767542014-07-04 13:38:27 +05301100 pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
1101 if (IS_ERR(pll_regulator)) {
1102 r = PTR_ERR(pll_regulator);
1103
1104 switch (r) {
1105 case -ENOENT:
1106 pll_regulator = NULL;
1107 break;
1108
1109 case -EPROBE_DEFER:
1110 return -EPROBE_DEFER;
1111
1112 default:
1113 DSSERR("can't get DPLL VDDA regulator\n");
1114 return r;
1115 }
1116 }
1117
1118 if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
1119 dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
1120 if (IS_ERR(dss.video1_pll)) {
1121 r = PTR_ERR(dss.video1_pll);
1122 goto err_pll_init;
1123 }
1124 }
1125
1126 if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
1127 dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
1128 if (IS_ERR(dss.video2_pll)) {
1129 r = PTR_ERR(dss.video2_pll);
1130 goto err_pll_init;
1131 }
1132 }
1133
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001134 rev = dss_read_reg(DSS_REVISION);
1135 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
1136 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
1137
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001138 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001139
Tomi Valkeinene40402c2012-03-02 18:01:07 +02001140 dss_debugfs_create_file("dss", dss_dump_regs);
1141
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +02001142 pm_set_vt_switch(0);
1143
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001144 return 0;
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +02001145
Tomi Valkeinen99767542014-07-04 13:38:27 +05301146err_pll_init:
1147 if (dss.video1_pll)
1148 dss_video_pll_uninit(dss.video1_pll);
1149
1150 if (dss.video2_pll)
1151 dss_video_pll_uninit(dss.video2_pll);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001152err_runtime_get:
1153 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +03001154err_setup_clocks:
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001155 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001156 return r;
1157}
1158
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001159static int __exit omap_dsshw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001160{
Tomi Valkeinen99767542014-07-04 13:38:27 +05301161 if (dss.video1_pll)
1162 dss_video_pll_uninit(dss.video1_pll);
1163
1164 if (dss.video2_pll)
1165 dss_video_pll_uninit(dss.video2_pll);
1166
Archit Taneja2ac6a1a2014-06-01 12:47:44 +05301167 dss_uninit_ports(pdev);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001168
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001169 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001170
1171 dss_put_clocks();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001172
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001173 return 0;
1174}
1175
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001176static int dss_runtime_suspend(struct device *dev)
1177{
1178 dss_save_context();
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001179 dss_set_min_bus_tput(dev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001180 return 0;
1181}
1182
1183static int dss_runtime_resume(struct device *dev)
1184{
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001185 int r;
1186 /*
1187 * Set an arbitrarily high tput request to ensure OPP100.
1188 * What we should really do is to make a request to stay in OPP100,
1189 * without any tput requirements, but that is not currently possible
1190 * via the PM layer.
1191 */
1192
1193 r = dss_set_min_bus_tput(dev, 1000000000);
1194 if (r)
1195 return r;
1196
Tomi Valkeinen39020712011-05-26 14:54:05 +03001197 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001198 return 0;
1199}
1200
1201static const struct dev_pm_ops dss_pm_ops = {
1202 .runtime_suspend = dss_runtime_suspend,
1203 .runtime_resume = dss_runtime_resume,
1204};
1205
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001206static const struct of_device_id dss_of_match[] = {
1207 { .compatible = "ti,omap2-dss", },
1208 { .compatible = "ti,omap3-dss", },
1209 { .compatible = "ti,omap4-dss", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03001210 { .compatible = "ti,omap5-dss", },
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001211 { .compatible = "ti,dra7-dss", },
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001212 {},
1213};
1214
1215MODULE_DEVICE_TABLE(of, dss_of_match);
1216
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001217static struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001218 .remove = __exit_p(omap_dsshw_remove),
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001219 .driver = {
1220 .name = "omapdss_dss",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001221 .pm = &dss_pm_ops,
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001222 .of_match_table = dss_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03001223 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001224 },
1225};
1226
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001227int __init dss_init_platform_driver(void)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001228{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02001229 return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001230}
1231
1232void dss_uninit_platform_driver(void)
1233{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001234 platform_driver_unregister(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001235}