blob: 204dc7c0b2d631116eb15fa1f8658c9e8c7de95e [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Ben Widawsky40521052012-06-04 14:42:43 -070093/* This is a HW constraint. The value below is the largest known requirement
94 * I've seen in a spec to date, and that was a workaround for a non-shipping
95 * part. It should be safe to decrease this, but it's more future proof as is.
96 */
Ben Widawskyb731d332013-12-06 14:10:59 -080097#define GEN6_CONTEXT_ALIGN (64<<10)
98#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -070099
Ben Widawskyb731d332013-12-06 14:10:59 -0800100static size_t get_context_alignment(struct drm_device *dev)
101{
102 if (IS_GEN6(dev))
103 return GEN6_CONTEXT_ALIGN;
104
105 return GEN7_CONTEXT_ALIGN;
106}
107
Ben Widawsky254f9652012-06-04 14:42:42 -0700108static int get_context_size(struct drm_device *dev)
109{
110 struct drm_i915_private *dev_priv = dev->dev_private;
111 int ret;
112 u32 reg;
113
114 switch (INTEL_INFO(dev)->gen) {
115 case 6:
116 reg = I915_READ(CXT_SIZE);
117 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
118 break;
119 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700120 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700121 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700122 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700123 else
124 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700125 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700126 case 8:
127 ret = GEN8_CXT_TOTAL_SIZE;
128 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700129 default:
130 BUG();
131 }
132
133 return ret;
134}
135
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100136static void i915_gem_context_clean(struct intel_context *ctx)
137{
138 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
139 struct i915_vma *vma, *next;
140
Tvrtko Ursulin61fb5882015-10-08 15:37:00 +0100141 if (!ppgtt)
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100142 return;
143
144 WARN_ON(!list_empty(&ppgtt->base.active_list));
145
146 list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list,
147 mm_list) {
148 if (WARN_ON(__i915_vma_unbind_no_wait(vma)))
149 break;
150 }
151}
152
Mika Kuoppaladce32712013-04-30 13:30:33 +0300153void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700154{
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100155 struct intel_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Ben Widawsky40521052012-06-04 14:42:43 -0700156
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000157 trace_i915_context_free(ctx);
158
Daniel Vetterae6c4802014-08-06 15:04:53 +0200159 if (i915.enable_execlists)
Oscar Mateoede7d422014-07-24 17:04:12 +0100160 intel_lr_context_free(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800161
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100162 /*
163 * This context is going away and we need to remove all VMAs still
164 * around. This is to handle imported shared objects for which
165 * destructor did not run when their handles were closed.
166 */
167 i915_gem_context_clean(ctx);
168
Daniel Vetterae6c4802014-08-06 15:04:53 +0200169 i915_ppgtt_put(ctx->ppgtt);
170
Ben Widawsky2f295792014-07-01 11:17:47 -0700171 if (ctx->legacy_hw_ctx.rcs_state)
172 drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800173 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700174 kfree(ctx);
175}
176
Oscar Mateo8c8579172014-07-24 17:04:14 +0100177struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100178i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
179{
180 struct drm_i915_gem_object *obj;
181 int ret;
182
Ville Syrjälä52613922015-06-29 20:28:35 +0300183 obj = i915_gem_alloc_object(dev, size);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100184 if (obj == NULL)
185 return ERR_PTR(-ENOMEM);
186
187 /*
188 * Try to make the context utilize L3 as well as LLC.
189 *
190 * On VLV we don't have L3 controls in the PTEs so we
191 * shouldn't touch the cache level, especially as that
192 * would make the object snooped which might have a
193 * negative performance impact.
194 */
195 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) {
196 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
197 /* Failure shouldn't ever happen this early */
198 if (WARN_ON(ret)) {
199 drm_gem_object_unreference(&obj->base);
200 return ERR_PTR(ret);
201 }
202 }
203
204 return obj;
205}
206
Oscar Mateo273497e2014-05-22 14:13:37 +0100207static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800208__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200209 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700210{
211 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100212 struct intel_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800213 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700214
Ben Widawskyf94982b2012-11-10 10:56:04 -0800215 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700216 if (ctx == NULL)
217 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700218
Mika Kuoppaladce32712013-04-30 13:30:33 +0300219 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700220 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100221 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700222
Chris Wilson691e6412014-04-09 09:07:36 +0100223 if (dev_priv->hw_context_size) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100224 struct drm_i915_gem_object *obj =
225 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
226 if (IS_ERR(obj)) {
227 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100228 goto err_out;
229 }
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100230 ctx->legacy_hw_ctx.rcs_state = obj;
Chris Wilson691e6412014-04-09 09:07:36 +0100231 }
232
233 /* Default context will never have a file_priv */
234 if (file_priv != NULL) {
235 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100236 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100237 if (ret < 0)
238 goto err_out;
239 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100240 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300241
242 ctx->file_priv = file_priv;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100243 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700244 /* NB: Mark all slices as needing a remap so that when the context first
245 * loads it will restore whatever remap state already exists. If there
246 * is no remap info, it will be a NOP. */
247 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
Ben Widawsky40521052012-06-04 14:42:43 -0700248
Chris Wilson676fa572014-12-24 08:13:39 -0800249 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
250
Ben Widawsky146937e2012-06-29 10:30:39 -0700251 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700252
253err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300254 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700255 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700256}
257
Ben Widawsky254f9652012-06-04 14:42:42 -0700258/**
259 * The default context needs to exist per ring that uses contexts. It stores the
260 * context state of the GPU for applications that don't utilize HW contexts, as
261 * well as an idle case.
262 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100263static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800264i915_gem_create_context(struct drm_device *dev,
Daniel Vetterd624d862014-08-06 15:04:54 +0200265 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700266{
Chris Wilson42c3b602014-01-23 19:40:02 +0000267 const bool is_global_default_ctx = file_priv == NULL;
Oscar Mateo273497e2014-05-22 14:13:37 +0100268 struct intel_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800269 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700270
Ben Widawskyb731d332013-12-06 14:10:59 -0800271 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700272
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800273 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700274 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800275 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700276
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100277 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
Chris Wilson42c3b602014-01-23 19:40:02 +0000278 /* We may need to do things with the shrinker which
279 * require us to immediately switch back to the default
280 * context. This can cause a problem as pinning the
281 * default context also requires GTT space which may not
282 * be available. To avoid this we always pin the default
283 * context.
284 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100285 ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100286 get_context_alignment(dev), 0);
Chris Wilson42c3b602014-01-23 19:40:02 +0000287 if (ret) {
288 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
289 goto err_destroy;
290 }
291 }
292
Daniel Vetterd624d862014-08-06 15:04:54 +0200293 if (USES_FULL_PPGTT(dev)) {
Daniel Vetter4d884702014-08-06 15:04:47 +0200294 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800295
296 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800297 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
298 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800299 ret = PTR_ERR(ppgtt);
Chris Wilson42c3b602014-01-23 19:40:02 +0000300 goto err_unpin;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200301 }
302
303 ctx->ppgtt = ppgtt;
304 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800305
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000306 trace_i915_context_create(ctx);
307
Ben Widawskya45d0f62013-12-06 14:11:05 -0800308 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100309
Chris Wilson42c3b602014-01-23 19:40:02 +0000310err_unpin:
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100311 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
312 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100313err_destroy:
Chris Wilson37876df2015-08-08 14:02:36 +0100314 idr_remove(&file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300315 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800316 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700317}
318
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800319void i915_gem_context_reset(struct drm_device *dev)
320{
321 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800322 int i;
323
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000324 if (i915.enable_execlists) {
325 struct intel_context *ctx;
326
327 list_for_each_entry(ctx, &dev_priv->context_list, link) {
328 intel_lr_context_reset(dev, ctx);
329 }
330
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100331 return;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000332 }
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100333
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800334 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100335 struct intel_engine_cs *ring = &dev_priv->ring[i];
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100336 struct intel_context *lctx = ring->last_context;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800337
McAulay, Alistair6689c162014-08-15 18:51:35 +0100338 if (lctx) {
339 if (lctx->legacy_hw_ctx.rcs_state && i == RCS)
340 i915_gem_object_ggtt_unpin(lctx->legacy_hw_ctx.rcs_state);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800341
McAulay, Alistair6689c162014-08-15 18:51:35 +0100342 i915_gem_context_unreference(lctx);
343 ring->last_context = NULL;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800344 }
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800345 }
346}
347
Ben Widawsky8245be32013-11-06 13:56:29 -0200348int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700349{
350 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100351 struct intel_context *ctx;
Ben Widawskya45d0f62013-12-06 14:11:05 -0800352 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700353
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800354 /* Init should only be called once per module load. Eventually the
355 * restriction on the context_disabled check can be loosened. */
356 if (WARN_ON(dev_priv->ring[RCS].default_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200357 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700358
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800359 if (intel_vgpu_active(dev) && HAS_LOGICAL_RING_CONTEXTS(dev)) {
360 if (!i915.enable_execlists) {
361 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
362 return -EINVAL;
363 }
364 }
365
Oscar Mateoede7d422014-07-24 17:04:12 +0100366 if (i915.enable_execlists) {
367 /* NB: intentionally left blank. We will allocate our own
368 * backing objects as we need them, thank you very much */
369 dev_priv->hw_context_size = 0;
370 } else if (HAS_HW_CONTEXTS(dev)) {
Chris Wilson691e6412014-04-09 09:07:36 +0100371 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
372 if (dev_priv->hw_context_size > (1<<20)) {
373 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
374 dev_priv->hw_context_size);
375 dev_priv->hw_context_size = 0;
376 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700377 }
378
Daniel Vetterd624d862014-08-06 15:04:54 +0200379 ctx = i915_gem_create_context(dev, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100380 if (IS_ERR(ctx)) {
381 DRM_ERROR("Failed to create default global context (error %ld)\n",
382 PTR_ERR(ctx));
383 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700384 }
385
Oscar Mateoede7d422014-07-24 17:04:12 +0100386 for (i = 0; i < I915_NUM_RINGS; i++) {
387 struct intel_engine_cs *ring = &dev_priv->ring[i];
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800388
Oscar Mateoede7d422014-07-24 17:04:12 +0100389 /* NB: RCS will hold a ref for all rings */
390 ring->default_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100391 }
392
393 DRM_DEBUG_DRIVER("%s context support initialized\n",
394 i915.enable_execlists ? "LR" :
395 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200396 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700397}
398
399void i915_gem_context_fini(struct drm_device *dev)
400{
401 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100402 struct intel_context *dctx = dev_priv->ring[RCS].default_context;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800403 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700404
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100405 if (dctx->legacy_hw_ctx.rcs_state) {
Chris Wilson691e6412014-04-09 09:07:36 +0100406 /* The only known way to stop the gpu from accessing the hw context is
407 * to reset it. Do this as the very last operation to avoid confusing
408 * other code, leading to spurious errors. */
409 intel_gpu_reset(dev);
Ben Widawsky40521052012-06-04 14:42:43 -0700410
Chris Wilson691e6412014-04-09 09:07:36 +0100411 /* When default context is created and switched to, base object refcount
412 * will be 2 (+1 from object creation and +1 from do_switch()).
413 * i915_gem_context_fini() will be called after gpu_idle() has switched
414 * to default context. So we need to unreference the base object once
415 * to offset the do_switch part, so that i915_gem_context_unreference()
416 * can then free the base object correctly. */
417 WARN_ON(!dev_priv->ring[RCS].last_context);
418 if (dev_priv->ring[RCS].last_context == dctx) {
419 /* Fake switch to NULL context */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100420 WARN_ON(dctx->legacy_hw_ctx.rcs_state->active);
421 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Chris Wilson691e6412014-04-09 09:07:36 +0100422 i915_gem_context_unreference(dctx);
423 dev_priv->ring[RCS].last_context = NULL;
424 }
Chris Wilsond3b448d2014-05-16 18:59:00 +0100425
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100426 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800427 }
428
429 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100430 struct intel_engine_cs *ring = &dev_priv->ring[i];
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800431
432 if (ring->last_context)
433 i915_gem_context_unreference(ring->last_context);
434
435 ring->default_context = NULL;
Ben Widawsky0009e462013-12-06 14:11:02 -0800436 ring->last_context = NULL;
Ben Widawsky71b76d02013-10-14 10:01:37 -0700437 }
438
Mika Kuoppaladce32712013-04-30 13:30:33 +0300439 i915_gem_context_unreference(dctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700440}
441
John Harrisonb3dd6b92015-05-29 17:43:40 +0100442int i915_gem_context_enable(struct drm_i915_gem_request *req)
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800443{
John Harrisonb3dd6b92015-05-29 17:43:40 +0100444 struct intel_engine_cs *ring = req->ring;
John Harrison90638cc2015-05-29 17:43:37 +0100445 int ret;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800446
Thomas Daniele7778be2014-12-02 12:50:48 +0000447 if (i915.enable_execlists) {
John Harrison90638cc2015-05-29 17:43:37 +0100448 if (ring->init_context == NULL)
449 return 0;
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100450
John Harrison87531812015-05-29 17:43:44 +0100451 ret = ring->init_context(req);
Thomas Daniele7778be2014-12-02 12:50:48 +0000452 } else
John Harrisonba01cc92015-05-29 17:43:41 +0100453 ret = i915_switch_context(req);
John Harrison90638cc2015-05-29 17:43:37 +0100454
455 if (ret) {
456 DRM_ERROR("ring init context: %d\n", ret);
457 return ret;
458 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800459
460 return 0;
461}
462
Ben Widawsky40521052012-06-04 14:42:43 -0700463static int context_idr_cleanup(int id, void *p, void *data)
464{
Oscar Mateo273497e2014-05-22 14:13:37 +0100465 struct intel_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700466
Mika Kuoppaladce32712013-04-30 13:30:33 +0300467 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700468 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700469}
470
Ben Widawskye422b882013-12-06 14:10:58 -0800471int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
472{
473 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateof83d6512014-05-22 14:13:38 +0100474 struct intel_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800475
476 idr_init(&file_priv->context_idr);
477
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800478 mutex_lock(&dev->struct_mutex);
Daniel Vetterd624d862014-08-06 15:04:54 +0200479 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800480 mutex_unlock(&dev->struct_mutex);
481
Oscar Mateof83d6512014-05-22 14:13:38 +0100482 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800483 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100484 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800485 }
486
Ben Widawskye422b882013-12-06 14:10:58 -0800487 return 0;
488}
489
Ben Widawsky254f9652012-06-04 14:42:42 -0700490void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
491{
Ben Widawsky40521052012-06-04 14:42:43 -0700492 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700493
Daniel Vetter73c273e2012-06-19 20:27:39 +0200494 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700495 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700496}
497
Oscar Mateo273497e2014-05-22 14:13:37 +0100498struct intel_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700499i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
500{
Oscar Mateo273497e2014-05-22 14:13:37 +0100501 struct intel_context *ctx;
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000502
Oscar Mateo273497e2014-05-22 14:13:37 +0100503 ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000504 if (!ctx)
505 return ERR_PTR(-ENOENT);
506
507 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700508}
Ben Widawskye0556842012-06-04 14:42:46 -0700509
510static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100511mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700512{
John Harrison1d719cd2015-05-29 17:43:52 +0100513 struct intel_engine_cs *ring = req->ring;
Ben Widawskye80f14b2014-08-18 10:35:28 -0700514 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000515 const int num_rings =
516 /* Use an extended w/a on ivb+ if signalling from other rings */
517 i915_semaphore_is_enabled(ring->dev) ?
518 hweight32(INTEL_INFO(ring->dev)->ring_mask) - 1 :
519 0;
520 int len, i, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700521
Ben Widawsky12b02862012-06-04 14:42:50 -0700522 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
523 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
524 * explicitly, so we rely on the value at ring init, stored in
525 * itlb_before_ctx_switch.
526 */
Ben Widawsky057f6a82014-04-02 22:30:23 -0700527 if (IS_GEN6(ring->dev)) {
John Harrisona84c3ae2015-05-29 17:43:57 +0100528 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700529 if (ret)
530 return ret;
531 }
532
Ben Widawskye80f14b2014-08-18 10:35:28 -0700533 /* These flags are for resource streamer on HSW+ */
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300534 if (IS_HASWELL(ring->dev) || INTEL_INFO(ring->dev)->gen >= 8)
535 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
536 else if (INTEL_INFO(ring->dev)->gen < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700537 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
538
Chris Wilson2c550182014-12-16 10:02:27 +0000539
540 len = 4;
541 if (INTEL_INFO(ring->dev)->gen >= 7)
542 len += 2 + (num_rings ? 4*num_rings + 2 : 0);
543
John Harrison5fb9de12015-05-29 17:44:07 +0100544 ret = intel_ring_begin(req, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700545 if (ret)
546 return ret;
547
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300548 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilson2c550182014-12-16 10:02:27 +0000549 if (INTEL_INFO(ring->dev)->gen >= 7) {
Ben Widawskye37ec392012-06-04 14:42:48 -0700550 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000551 if (num_rings) {
552 struct intel_engine_cs *signaller;
553
554 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_rings));
555 for_each_ring(signaller, to_i915(ring->dev), i) {
556 if (signaller == ring)
557 continue;
558
559 intel_ring_emit(ring, RING_PSMI_CTL(signaller->mmio_base));
560 intel_ring_emit(ring, _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
561 }
562 }
563 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700564
Ben Widawskye0556842012-06-04 14:42:46 -0700565 intel_ring_emit(ring, MI_NOOP);
566 intel_ring_emit(ring, MI_SET_CONTEXT);
John Harrison1d719cd2015-05-29 17:43:52 +0100567 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(req->ctx->legacy_hw_ctx.rcs_state) |
Ben Widawskye80f14b2014-08-18 10:35:28 -0700568 flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200569 /*
570 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
571 * WaMiSetContext_Hang:snb,ivb,vlv
572 */
Ben Widawskye0556842012-06-04 14:42:46 -0700573 intel_ring_emit(ring, MI_NOOP);
574
Chris Wilson2c550182014-12-16 10:02:27 +0000575 if (INTEL_INFO(ring->dev)->gen >= 7) {
576 if (num_rings) {
577 struct intel_engine_cs *signaller;
578
579 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_rings));
580 for_each_ring(signaller, to_i915(ring->dev), i) {
581 if (signaller == ring)
582 continue;
583
584 intel_ring_emit(ring, RING_PSMI_CTL(signaller->mmio_base));
585 intel_ring_emit(ring, _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
586 }
587 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700588 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000589 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700590
Ben Widawskye0556842012-06-04 14:42:46 -0700591 intel_ring_advance(ring);
592
593 return ret;
594}
595
Ben Widawsky317b4e92015-03-16 16:00:55 +0000596static inline bool should_skip_switch(struct intel_engine_cs *ring,
597 struct intel_context *from,
598 struct intel_context *to)
599{
Ben Widawsky563222a2015-03-19 12:53:28 +0000600 if (to->remap_slice)
601 return false;
602
Daniel Vetter92588112015-04-14 17:35:19 +0200603 if (to->ppgtt && from == to &&
604 !(intel_ring_flag(ring) & to->ppgtt->pd_dirty_rings))
605 return true;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000606
607 return false;
608}
609
610static bool
611needs_pd_load_pre(struct intel_engine_cs *ring, struct intel_context *to)
612{
613 struct drm_i915_private *dev_priv = ring->dev->dev_private;
614
615 if (!to->ppgtt)
616 return false;
617
618 if (INTEL_INFO(ring->dev)->gen < 8)
619 return true;
620
621 if (ring != &dev_priv->ring[RCS])
622 return true;
623
624 return false;
625}
626
627static bool
Ben Widawsky6702cf12015-03-16 16:00:58 +0000628needs_pd_load_post(struct intel_engine_cs *ring, struct intel_context *to,
629 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000630{
631 struct drm_i915_private *dev_priv = ring->dev->dev_private;
632
633 if (!to->ppgtt)
634 return false;
635
636 if (!IS_GEN8(ring->dev))
637 return false;
638
639 if (ring != &dev_priv->ring[RCS])
640 return false;
641
Ben Widawsky6702cf12015-03-16 16:00:58 +0000642 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000643 return true;
644
645 return false;
646}
647
John Harrisonabd68d92015-05-29 17:43:42 +0100648static int do_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700649{
John Harrisonabd68d92015-05-29 17:43:42 +0100650 struct intel_context *to = req->ctx;
651 struct intel_engine_cs *ring = req->ring;
Ben Widawsky6f65e292013-12-06 14:10:56 -0800652 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100653 struct intel_context *from = ring->last_context;
Ben Widawskye0556842012-06-04 14:42:46 -0700654 u32 hw_flags = 0;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100655 bool uninitialized = false;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700656 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700657
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800658 if (from != NULL && ring == &dev_priv->ring[RCS]) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100659 BUG_ON(from->legacy_hw_ctx.rcs_state == NULL);
660 BUG_ON(!i915_gem_obj_is_pinned(from->legacy_hw_ctx.rcs_state));
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800661 }
Ben Widawskye0556842012-06-04 14:42:46 -0700662
Ben Widawsky317b4e92015-03-16 16:00:55 +0000663 if (should_skip_switch(ring, from, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100664 return 0;
665
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800666 /* Trying to pin first makes error handling easier. */
667 if (ring == &dev_priv->ring[RCS]) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100668 ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100669 get_context_alignment(ring->dev), 0);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800670 if (ret)
671 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800672 }
673
Daniel Vetteracc240d2013-12-05 15:42:34 +0100674 /*
675 * Pin can switch back to the default context if we end up calling into
676 * evict_everything - as a last ditch gtt defrag effort that also
677 * switches to the default context. Hence we need to reload from here.
678 */
679 from = ring->last_context;
680
Ben Widawsky317b4e92015-03-16 16:00:55 +0000681 if (needs_pd_load_pre(ring, to)) {
682 /* Older GENs and non render rings still want the load first,
683 * "PP_DCLV followed by PP_DIR_BASE register through Load
684 * Register Immediate commands in Ring Buffer before submitting
685 * a context."*/
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000686 trace_switch_mm(ring, to);
John Harrisone85b26d2015-05-29 17:43:56 +0100687 ret = to->ppgtt->switch_mm(to->ppgtt, req);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800688 if (ret)
689 goto unpin_out;
Ben Widawsky563222a2015-03-19 12:53:28 +0000690
691 /* Doing a PD load always reloads the page dirs */
Daniel Vetter92588112015-04-14 17:35:19 +0200692 to->ppgtt->pd_dirty_rings &= ~intel_ring_flag(ring);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800693 }
694
695 if (ring != &dev_priv->ring[RCS]) {
696 if (from)
697 i915_gem_context_unreference(from);
698 goto done;
699 }
700
Daniel Vetteracc240d2013-12-05 15:42:34 +0100701 /*
702 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100703 * that thanks to write = false in this call and us not setting any gpu
704 * write domains when putting a context object onto the active list
705 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100706 *
707 * XXX: We need a real interface to do this instead of trickery.
708 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100709 ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800710 if (ret)
711 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100712
Ben Widawsky6702cf12015-03-16 16:00:58 +0000713 if (!to->legacy_hw_ctx.initialized) {
Ben Widawskye0556842012-06-04 14:42:46 -0700714 hw_flags |= MI_RESTORE_INHIBIT;
Ben Widawsky6702cf12015-03-16 16:00:58 +0000715 /* NB: If we inhibit the restore, the context is not allowed to
716 * die because future work may end up depending on valid address
717 * space. This means we must enforce that a page table load
718 * occur when this occurs. */
719 } else if (to->ppgtt &&
Daniel Vetter92588112015-04-14 17:35:19 +0200720 (intel_ring_flag(ring) & to->ppgtt->pd_dirty_rings)) {
Ben Widawsky563222a2015-03-19 12:53:28 +0000721 hw_flags |= MI_FORCE_RESTORE;
Daniel Vetter92588112015-04-14 17:35:19 +0200722 to->ppgtt->pd_dirty_rings &= ~intel_ring_flag(ring);
723 }
Ben Widawskye0556842012-06-04 14:42:46 -0700724
Ben Widawsky6702cf12015-03-16 16:00:58 +0000725 /* We should never emit switch_mm more than once */
726 WARN_ON(needs_pd_load_pre(ring, to) &&
Daniel Vetter92588112015-04-14 17:35:19 +0200727 needs_pd_load_post(ring, to, hw_flags));
Ben Widawsky6702cf12015-03-16 16:00:58 +0000728
John Harrison1d719cd2015-05-29 17:43:52 +0100729 ret = mi_set_context(req, hw_flags);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800730 if (ret)
731 goto unpin_out;
Ben Widawskye0556842012-06-04 14:42:46 -0700732
Ben Widawsky6702cf12015-03-16 16:00:58 +0000733 /* GEN8 does *not* require an explicit reload if the PDPs have been
734 * setup, and we do not wish to move them.
735 */
736 if (needs_pd_load_post(ring, to, hw_flags)) {
Ben Widawsky317b4e92015-03-16 16:00:55 +0000737 trace_switch_mm(ring, to);
John Harrisone85b26d2015-05-29 17:43:56 +0100738 ret = to->ppgtt->switch_mm(to->ppgtt, req);
Ben Widawsky317b4e92015-03-16 16:00:55 +0000739 /* The hardware context switch is emitted, but we haven't
740 * actually changed the state - so it's probably safe to bail
741 * here. Still, let the user know something dangerous has
742 * happened.
743 */
744 if (ret) {
745 DRM_ERROR("Failed to change address space on context switch\n");
746 goto unpin_out;
747 }
748 }
749
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700750 for (i = 0; i < MAX_L3_SLICES; i++) {
751 if (!(to->remap_slice & (1<<i)))
752 continue;
753
John Harrison6909a662015-05-29 17:43:51 +0100754 ret = i915_gem_l3_remap(req, i);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700755 /* If it failed, try again next round */
756 if (ret)
757 DRM_DEBUG_DRIVER("L3 remapping failed\n");
758 else
759 to->remap_slice &= ~(1<<i);
760 }
761
Ben Widawskye0556842012-06-04 14:42:46 -0700762 /* The backing object for the context is done after switching to the
763 * *next* context. Therefore we cannot retire the previous context until
764 * the next context has already started running. In fact, the below code
765 * is a bit suboptimal because the retiring can occur simply after the
766 * MI_SET_CONTEXT instead of when the next seqno has completed.
767 */
Chris Wilson112522f2013-05-02 16:48:07 +0300768 if (from != NULL) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100769 from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
John Harrisonb2af0372015-05-29 17:43:50 +0100770 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), req);
Ben Widawskye0556842012-06-04 14:42:46 -0700771 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
772 * whole damn pipeline, we don't need to explicitly mark the
773 * object dirty. The only exception is that the context must be
774 * correct in case the object gets swapped out. Ideally we'd be
775 * able to defer doing this until we know the object would be
776 * swapped, but there is no way to do that yet.
777 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100778 from->legacy_hw_ctx.rcs_state->dirty = 1;
Chris Wilsonb259b312012-07-15 12:34:23 +0100779
Chris Wilsonc0321e22013-08-26 19:50:53 -0300780 /* obj is kept alive until the next request by its active ref */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100781 i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
Chris Wilson112522f2013-05-02 16:48:07 +0300782 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700783 }
784
Ben Widawsky6702cf12015-03-16 16:00:58 +0000785 uninitialized = !to->legacy_hw_ctx.initialized;
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100786 to->legacy_hw_ctx.initialized = true;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100787
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800788done:
Chris Wilson112522f2013-05-02 16:48:07 +0300789 i915_gem_context_reference(to);
790 ring->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700791
Chris Wilson967ab6b2014-05-30 14:16:30 +0100792 if (uninitialized) {
Arun Siluvery86d7f232014-08-26 14:44:50 +0100793 if (ring->init_context) {
John Harrison87531812015-05-29 17:43:44 +0100794 ret = ring->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100795 if (ret)
796 DRM_ERROR("ring init context: %d\n", ret);
797 }
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300798 }
799
Ben Widawskye0556842012-06-04 14:42:46 -0700800 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800801
802unpin_out:
803 if (ring->id == RCS)
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100804 i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800805 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700806}
807
808/**
809 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100810 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700811 *
812 * The context life cycle is simple. The context refcount is incremented and
813 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100814 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700815 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100816 *
817 * This function should not be used in execlists mode. Instead the context is
818 * switched by writing to the ELSP and requests keep a reference to their
819 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700820 */
John Harrisonba01cc92015-05-29 17:43:41 +0100821int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700822{
John Harrisonba01cc92015-05-29 17:43:41 +0100823 struct intel_engine_cs *ring = req->ring;
Ben Widawskye0556842012-06-04 14:42:46 -0700824 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700825
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100826 WARN_ON(i915.enable_execlists);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800827 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
828
John Harrisonba01cc92015-05-29 17:43:41 +0100829 if (req->ctx->legacy_hw_ctx.rcs_state == NULL) { /* We have the fake context */
830 if (req->ctx != ring->last_context) {
831 i915_gem_context_reference(req->ctx);
Chris Wilson691e6412014-04-09 09:07:36 +0100832 if (ring->last_context)
833 i915_gem_context_unreference(ring->last_context);
John Harrisonba01cc92015-05-29 17:43:41 +0100834 ring->last_context = req->ctx;
Chris Wilson691e6412014-04-09 09:07:36 +0100835 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800836 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200837 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800838
John Harrisonabd68d92015-05-29 17:43:42 +0100839 return do_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700840}
Ben Widawsky84624812012-06-04 14:42:54 -0700841
Oscar Mateoec3e9962014-07-24 17:04:18 +0100842static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100843{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100844 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100845}
846
Ben Widawsky84624812012-06-04 14:42:54 -0700847int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
848 struct drm_file *file)
849{
Ben Widawsky84624812012-06-04 14:42:54 -0700850 struct drm_i915_gem_context_create *args = data;
851 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100852 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700853 int ret;
854
Oscar Mateoec3e9962014-07-24 17:04:18 +0100855 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200856 return -ENODEV;
857
Ben Widawsky84624812012-06-04 14:42:54 -0700858 ret = i915_mutex_lock_interruptible(dev);
859 if (ret)
860 return ret;
861
Daniel Vetterd624d862014-08-06 15:04:54 +0200862 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700863 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300864 if (IS_ERR(ctx))
865 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700866
Oscar Mateo821d66d2014-07-03 16:28:00 +0100867 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -0700868 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
869
Dan Carpenterbe636382012-07-17 09:44:49 +0300870 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700871}
872
873int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
874 struct drm_file *file)
875{
876 struct drm_i915_gem_context_destroy *args = data;
877 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100878 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700879 int ret;
880
Oscar Mateo821d66d2014-07-03 16:28:00 +0100881 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800882 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800883
Ben Widawsky84624812012-06-04 14:42:54 -0700884 ret = i915_mutex_lock_interruptible(dev);
885 if (ret)
886 return ret;
887
888 ctx = i915_gem_context_get(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000889 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700890 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000891 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700892 }
893
Oscar Mateo821d66d2014-07-03 16:28:00 +0100894 idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300895 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700896 mutex_unlock(&dev->struct_mutex);
897
898 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
899 return 0;
900}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800901
902int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
903 struct drm_file *file)
904{
905 struct drm_i915_file_private *file_priv = file->driver_priv;
906 struct drm_i915_gem_context_param *args = data;
907 struct intel_context *ctx;
908 int ret;
909
910 ret = i915_mutex_lock_interruptible(dev);
911 if (ret)
912 return ret;
913
914 ctx = i915_gem_context_get(file_priv, args->ctx_id);
915 if (IS_ERR(ctx)) {
916 mutex_unlock(&dev->struct_mutex);
917 return PTR_ERR(ctx);
918 }
919
920 args->size = 0;
921 switch (args->param) {
922 case I915_CONTEXT_PARAM_BAN_PERIOD:
923 args->value = ctx->hang_stats.ban_period_seconds;
924 break;
David Weinehallb1b38272015-05-20 17:00:13 +0300925 case I915_CONTEXT_PARAM_NO_ZEROMAP:
926 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
927 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +0100928 case I915_CONTEXT_PARAM_GTT_SIZE:
929 if (ctx->ppgtt)
930 args->value = ctx->ppgtt->base.total;
931 else if (to_i915(dev)->mm.aliasing_ppgtt)
932 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
933 else
934 args->value = to_i915(dev)->gtt.base.total;
935 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800936 default:
937 ret = -EINVAL;
938 break;
939 }
940 mutex_unlock(&dev->struct_mutex);
941
942 return ret;
943}
944
945int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
946 struct drm_file *file)
947{
948 struct drm_i915_file_private *file_priv = file->driver_priv;
949 struct drm_i915_gem_context_param *args = data;
950 struct intel_context *ctx;
951 int ret;
952
953 ret = i915_mutex_lock_interruptible(dev);
954 if (ret)
955 return ret;
956
957 ctx = i915_gem_context_get(file_priv, args->ctx_id);
958 if (IS_ERR(ctx)) {
959 mutex_unlock(&dev->struct_mutex);
960 return PTR_ERR(ctx);
961 }
962
963 switch (args->param) {
964 case I915_CONTEXT_PARAM_BAN_PERIOD:
965 if (args->size)
966 ret = -EINVAL;
967 else if (args->value < ctx->hang_stats.ban_period_seconds &&
968 !capable(CAP_SYS_ADMIN))
969 ret = -EPERM;
970 else
971 ctx->hang_stats.ban_period_seconds = args->value;
972 break;
David Weinehallb1b38272015-05-20 17:00:13 +0300973 case I915_CONTEXT_PARAM_NO_ZEROMAP:
974 if (args->size) {
975 ret = -EINVAL;
976 } else {
977 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
978 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
979 }
980 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800981 default:
982 ret = -EINVAL;
983 break;
984 }
985 mutex_unlock(&dev->struct_mutex);
986
987 return ret;
988}